17b4f1e6bSMatan Azrad /* SPDX-License-Identifier: BSD-3-Clause 27b4f1e6bSMatan Azrad * Copyright 2019 Mellanox Technologies, Ltd 37b4f1e6bSMatan Azrad */ 47b4f1e6bSMatan Azrad 57b4f1e6bSMatan Azrad #include <unistd.h> 67b4f1e6bSMatan Azrad #include <string.h> 793e30982SMatan Azrad #include <stdio.h> 87b4f1e6bSMatan Azrad 97b4f1e6bSMatan Azrad #include <rte_errno.h> 10262c7ad0SOri Kam #include <rte_mempool.h> 11262c7ad0SOri Kam #include <rte_malloc.h> 127b4f1e6bSMatan Azrad 137b4f1e6bSMatan Azrad #include "mlx5_common.h" 14262c7ad0SOri Kam #include "mlx5_common_os.h" 157b4f1e6bSMatan Azrad #include "mlx5_common_utils.h" 16*fd970a54SSuanming Mou #include "mlx5_malloc.h" 177b4f1e6bSMatan Azrad 187b4f1e6bSMatan Azrad int mlx5_common_logtype; 197b4f1e6bSMatan Azrad 204c204fe5SShiri Kuzin uint8_t haswell_broadwell_cpu; 214c204fe5SShiri Kuzin 22d768f324SMatan Azrad static int 23d768f324SMatan Azrad mlx5_class_check_handler(__rte_unused const char *key, const char *value, 24d768f324SMatan Azrad void *opaque) 25d768f324SMatan Azrad { 26d768f324SMatan Azrad enum mlx5_class *ret = opaque; 27d768f324SMatan Azrad 28d768f324SMatan Azrad if (strcmp(value, "vdpa") == 0) { 29d768f324SMatan Azrad *ret = MLX5_CLASS_VDPA; 30d768f324SMatan Azrad } else if (strcmp(value, "net") == 0) { 31d768f324SMatan Azrad *ret = MLX5_CLASS_NET; 32d768f324SMatan Azrad } else { 33d768f324SMatan Azrad DRV_LOG(ERR, "Invalid mlx5 class %s. Maybe typo in device" 34d768f324SMatan Azrad " class argument setting?", value); 35d768f324SMatan Azrad *ret = MLX5_CLASS_INVALID; 36d768f324SMatan Azrad } 37d768f324SMatan Azrad return 0; 38d768f324SMatan Azrad } 39d768f324SMatan Azrad 40d768f324SMatan Azrad enum mlx5_class 41d768f324SMatan Azrad mlx5_class_get(struct rte_devargs *devargs) 42d768f324SMatan Azrad { 43d768f324SMatan Azrad struct rte_kvargs *kvlist; 44d768f324SMatan Azrad const char *key = MLX5_CLASS_ARG_NAME; 45d768f324SMatan Azrad enum mlx5_class ret = MLX5_CLASS_NET; 46d768f324SMatan Azrad 47d768f324SMatan Azrad if (devargs == NULL) 48d768f324SMatan Azrad return ret; 49d768f324SMatan Azrad kvlist = rte_kvargs_parse(devargs->args, NULL); 50d768f324SMatan Azrad if (kvlist == NULL) 51d768f324SMatan Azrad return ret; 52d768f324SMatan Azrad if (rte_kvargs_count(kvlist, key)) 53d768f324SMatan Azrad rte_kvargs_process(kvlist, key, mlx5_class_check_handler, &ret); 54d768f324SMatan Azrad rte_kvargs_free(kvlist); 55d768f324SMatan Azrad return ret; 56d768f324SMatan Azrad } 57d768f324SMatan Azrad 5883c99c36SThomas Monjalon 594c204fe5SShiri Kuzin /* In case this is an x86_64 intel processor to check if 604c204fe5SShiri Kuzin * we should use relaxed ordering. 614c204fe5SShiri Kuzin */ 624c204fe5SShiri Kuzin #ifdef RTE_ARCH_X86_64 634c204fe5SShiri Kuzin /** 644c204fe5SShiri Kuzin * This function returns processor identification and feature information 654c204fe5SShiri Kuzin * into the registers. 664c204fe5SShiri Kuzin * 674c204fe5SShiri Kuzin * @param eax, ebx, ecx, edx 684c204fe5SShiri Kuzin * Pointers to the registers that will hold cpu information. 694c204fe5SShiri Kuzin * @param level 704c204fe5SShiri Kuzin * The main category of information returned. 714c204fe5SShiri Kuzin */ 724c204fe5SShiri Kuzin static inline void mlx5_cpu_id(unsigned int level, 734c204fe5SShiri Kuzin unsigned int *eax, unsigned int *ebx, 744c204fe5SShiri Kuzin unsigned int *ecx, unsigned int *edx) 754c204fe5SShiri Kuzin { 764c204fe5SShiri Kuzin __asm__("cpuid\n\t" 774c204fe5SShiri Kuzin : "=a" (*eax), "=b" (*ebx), "=c" (*ecx), "=d" (*edx) 784c204fe5SShiri Kuzin : "0" (level)); 794c204fe5SShiri Kuzin } 804c204fe5SShiri Kuzin #endif 814c204fe5SShiri Kuzin 8283c99c36SThomas Monjalon RTE_INIT_PRIO(mlx5_log_init, LOG) 8383c99c36SThomas Monjalon { 8483c99c36SThomas Monjalon mlx5_common_logtype = rte_log_register("pmd.common.mlx5"); 8583c99c36SThomas Monjalon if (mlx5_common_logtype >= 0) 8683c99c36SThomas Monjalon rte_log_set_level(mlx5_common_logtype, RTE_LOG_NOTICE); 8783c99c36SThomas Monjalon } 8883c99c36SThomas Monjalon 8983c99c36SThomas Monjalon /** 9079aa4307SOphir Munk * Initialization routine for run-time dependency on glue library. 9183c99c36SThomas Monjalon */ 9283c99c36SThomas Monjalon RTE_INIT_PRIO(mlx5_glue_init, CLASS) 9383c99c36SThomas Monjalon { 9479aa4307SOphir Munk mlx5_glue_constructor(); 957b4f1e6bSMatan Azrad } 964c204fe5SShiri Kuzin 974c204fe5SShiri Kuzin /** 984c204fe5SShiri Kuzin * This function is responsible of initializing the variable 994c204fe5SShiri Kuzin * haswell_broadwell_cpu by checking if the cpu is intel 1004c204fe5SShiri Kuzin * and reading the data returned from mlx5_cpu_id(). 1014c204fe5SShiri Kuzin * since haswell and broadwell cpus don't have improved performance 1024c204fe5SShiri Kuzin * when using relaxed ordering we want to check the cpu type before 1034c204fe5SShiri Kuzin * before deciding whether to enable RO or not. 1044c204fe5SShiri Kuzin * if the cpu is haswell or broadwell the variable will be set to 1 1054c204fe5SShiri Kuzin * otherwise it will be 0. 1064c204fe5SShiri Kuzin */ 1074c204fe5SShiri Kuzin RTE_INIT_PRIO(mlx5_is_haswell_broadwell_cpu, LOG) 1084c204fe5SShiri Kuzin { 1094c204fe5SShiri Kuzin #ifdef RTE_ARCH_X86_64 1104c204fe5SShiri Kuzin unsigned int broadwell_models[4] = {0x3d, 0x47, 0x4F, 0x56}; 1114c204fe5SShiri Kuzin unsigned int haswell_models[4] = {0x3c, 0x3f, 0x45, 0x46}; 1124c204fe5SShiri Kuzin unsigned int i, model, family, brand_id, vendor; 1134c204fe5SShiri Kuzin unsigned int signature_intel_ebx = 0x756e6547; 1144c204fe5SShiri Kuzin unsigned int extended_model; 1154c204fe5SShiri Kuzin unsigned int eax = 0; 1164c204fe5SShiri Kuzin unsigned int ebx = 0; 1174c204fe5SShiri Kuzin unsigned int ecx = 0; 1184c204fe5SShiri Kuzin unsigned int edx = 0; 1194c204fe5SShiri Kuzin int max_level; 1204c204fe5SShiri Kuzin 1214c204fe5SShiri Kuzin mlx5_cpu_id(0, &eax, &ebx, &ecx, &edx); 1224c204fe5SShiri Kuzin vendor = ebx; 1234c204fe5SShiri Kuzin max_level = eax; 1244c204fe5SShiri Kuzin if (max_level < 1) { 1254c204fe5SShiri Kuzin haswell_broadwell_cpu = 0; 1264c204fe5SShiri Kuzin return; 1274c204fe5SShiri Kuzin } 1284c204fe5SShiri Kuzin mlx5_cpu_id(1, &eax, &ebx, &ecx, &edx); 1294c204fe5SShiri Kuzin model = (eax >> 4) & 0x0f; 1304c204fe5SShiri Kuzin family = (eax >> 8) & 0x0f; 1314c204fe5SShiri Kuzin brand_id = ebx & 0xff; 1324c204fe5SShiri Kuzin extended_model = (eax >> 12) & 0xf0; 1334c204fe5SShiri Kuzin /* Check if the processor is Haswell or Broadwell */ 1344c204fe5SShiri Kuzin if (vendor == signature_intel_ebx) { 1354c204fe5SShiri Kuzin if (family == 0x06) 1364c204fe5SShiri Kuzin model += extended_model; 1374c204fe5SShiri Kuzin if (brand_id == 0 && family == 0x6) { 1384c204fe5SShiri Kuzin for (i = 0; i < RTE_DIM(broadwell_models); i++) 1394c204fe5SShiri Kuzin if (model == broadwell_models[i]) { 1404c204fe5SShiri Kuzin haswell_broadwell_cpu = 1; 1414c204fe5SShiri Kuzin return; 1424c204fe5SShiri Kuzin } 1434c204fe5SShiri Kuzin for (i = 0; i < RTE_DIM(haswell_models); i++) 1444c204fe5SShiri Kuzin if (model == haswell_models[i]) { 1454c204fe5SShiri Kuzin haswell_broadwell_cpu = 1; 1464c204fe5SShiri Kuzin return; 1474c204fe5SShiri Kuzin } 1484c204fe5SShiri Kuzin } 1494c204fe5SShiri Kuzin } 1504c204fe5SShiri Kuzin #endif 1514c204fe5SShiri Kuzin haswell_broadwell_cpu = 0; 1524c204fe5SShiri Kuzin } 153262c7ad0SOri Kam 154262c7ad0SOri Kam /** 155262c7ad0SOri Kam * Allocate page of door-bells and register it using DevX API. 156262c7ad0SOri Kam * 157262c7ad0SOri Kam * @param [in] ctx 158262c7ad0SOri Kam * Pointer to the device context. 159262c7ad0SOri Kam * 160262c7ad0SOri Kam * @return 161262c7ad0SOri Kam * Pointer to new page on success, NULL otherwise. 162262c7ad0SOri Kam */ 163262c7ad0SOri Kam static struct mlx5_devx_dbr_page * 164262c7ad0SOri Kam mlx5_alloc_dbr_page(void *ctx) 165262c7ad0SOri Kam { 166262c7ad0SOri Kam struct mlx5_devx_dbr_page *page; 167262c7ad0SOri Kam 168262c7ad0SOri Kam /* Allocate space for door-bell page and management data. */ 169*fd970a54SSuanming Mou page = mlx5_malloc(MLX5_MEM_RTE | MLX5_MEM_ZERO, 170*fd970a54SSuanming Mou sizeof(struct mlx5_devx_dbr_page), 171262c7ad0SOri Kam RTE_CACHE_LINE_SIZE, SOCKET_ID_ANY); 172262c7ad0SOri Kam if (!page) { 173262c7ad0SOri Kam DRV_LOG(ERR, "cannot allocate dbr page"); 174262c7ad0SOri Kam return NULL; 175262c7ad0SOri Kam } 176262c7ad0SOri Kam /* Register allocated memory. */ 177262c7ad0SOri Kam page->umem = mlx5_glue->devx_umem_reg(ctx, page->dbrs, 178262c7ad0SOri Kam MLX5_DBR_PAGE_SIZE, 0); 179262c7ad0SOri Kam if (!page->umem) { 180262c7ad0SOri Kam DRV_LOG(ERR, "cannot umem reg dbr page"); 181*fd970a54SSuanming Mou mlx5_free(page); 182262c7ad0SOri Kam return NULL; 183262c7ad0SOri Kam } 184262c7ad0SOri Kam return page; 185262c7ad0SOri Kam } 186262c7ad0SOri Kam 187262c7ad0SOri Kam /** 188262c7ad0SOri Kam * Find the next available door-bell, allocate new page if needed. 189262c7ad0SOri Kam * 190262c7ad0SOri Kam * @param [in] ctx 191262c7ad0SOri Kam * Pointer to device context. 192262c7ad0SOri Kam * @param [in] head 193262c7ad0SOri Kam * Pointer to the head of dbr pages list. 194262c7ad0SOri Kam * @param [out] dbr_page 195262c7ad0SOri Kam * Door-bell page containing the page data. 196262c7ad0SOri Kam * 197262c7ad0SOri Kam * @return 198262c7ad0SOri Kam * Door-bell address offset on success, a negative error value otherwise. 199262c7ad0SOri Kam */ 200262c7ad0SOri Kam int64_t 201262c7ad0SOri Kam mlx5_get_dbr(void *ctx, struct mlx5_dbr_page_list *head, 202262c7ad0SOri Kam struct mlx5_devx_dbr_page **dbr_page) 203262c7ad0SOri Kam { 204262c7ad0SOri Kam struct mlx5_devx_dbr_page *page = NULL; 205262c7ad0SOri Kam uint32_t i, j; 206262c7ad0SOri Kam 207262c7ad0SOri Kam LIST_FOREACH(page, head, next) 208262c7ad0SOri Kam if (page->dbr_count < MLX5_DBR_PER_PAGE) 209262c7ad0SOri Kam break; 210262c7ad0SOri Kam if (!page) { /* No page with free door-bell exists. */ 211262c7ad0SOri Kam page = mlx5_alloc_dbr_page(ctx); 212262c7ad0SOri Kam if (!page) /* Failed to allocate new page. */ 213262c7ad0SOri Kam return (-1); 214262c7ad0SOri Kam LIST_INSERT_HEAD(head, page, next); 215262c7ad0SOri Kam } 216262c7ad0SOri Kam /* Loop to find bitmap part with clear bit. */ 217262c7ad0SOri Kam for (i = 0; 218262c7ad0SOri Kam i < MLX5_DBR_BITMAP_SIZE && page->dbr_bitmap[i] == UINT64_MAX; 219262c7ad0SOri Kam i++) 220262c7ad0SOri Kam ; /* Empty. */ 221262c7ad0SOri Kam /* Find the first clear bit. */ 222262c7ad0SOri Kam MLX5_ASSERT(i < MLX5_DBR_BITMAP_SIZE); 223262c7ad0SOri Kam j = rte_bsf64(~page->dbr_bitmap[i]); 224262c7ad0SOri Kam page->dbr_bitmap[i] |= (UINT64_C(1) << j); 225262c7ad0SOri Kam page->dbr_count++; 226262c7ad0SOri Kam *dbr_page = page; 227262c7ad0SOri Kam return (((i * 64) + j) * sizeof(uint64_t)); 228262c7ad0SOri Kam } 229262c7ad0SOri Kam 230262c7ad0SOri Kam /** 231262c7ad0SOri Kam * Release a door-bell record. 232262c7ad0SOri Kam * 233262c7ad0SOri Kam * @param [in] head 234262c7ad0SOri Kam * Pointer to the head of dbr pages list. 235262c7ad0SOri Kam * @param [in] umem_id 236262c7ad0SOri Kam * UMEM ID of page containing the door-bell record to release. 237262c7ad0SOri Kam * @param [in] offset 238262c7ad0SOri Kam * Offset of door-bell record in page. 239262c7ad0SOri Kam * 240262c7ad0SOri Kam * @return 241262c7ad0SOri Kam * 0 on success, a negative error value otherwise. 242262c7ad0SOri Kam */ 243262c7ad0SOri Kam int32_t 244262c7ad0SOri Kam mlx5_release_dbr(struct mlx5_dbr_page_list *head, uint32_t umem_id, 245262c7ad0SOri Kam uint64_t offset) 246262c7ad0SOri Kam { 247262c7ad0SOri Kam struct mlx5_devx_dbr_page *page = NULL; 248262c7ad0SOri Kam int ret = 0; 249262c7ad0SOri Kam 250262c7ad0SOri Kam LIST_FOREACH(page, head, next) 251262c7ad0SOri Kam /* Find the page this address belongs to. */ 252262c7ad0SOri Kam if (mlx5_os_get_umem_id(page->umem) == umem_id) 253262c7ad0SOri Kam break; 254262c7ad0SOri Kam if (!page) 255262c7ad0SOri Kam return -EINVAL; 256262c7ad0SOri Kam page->dbr_count--; 257262c7ad0SOri Kam if (!page->dbr_count) { 258262c7ad0SOri Kam /* Page not used, free it and remove from list. */ 259262c7ad0SOri Kam LIST_REMOVE(page, next); 260262c7ad0SOri Kam if (page->umem) 261262c7ad0SOri Kam ret = -mlx5_glue->devx_umem_dereg(page->umem); 262*fd970a54SSuanming Mou mlx5_free(page); 263262c7ad0SOri Kam } else { 264262c7ad0SOri Kam /* Mark in bitmap that this door-bell is not in use. */ 265262c7ad0SOri Kam offset /= MLX5_DBR_SIZE; 266262c7ad0SOri Kam int i = offset / 64; 267262c7ad0SOri Kam int j = offset % 64; 268262c7ad0SOri Kam 269262c7ad0SOri Kam page->dbr_bitmap[i] &= ~(UINT64_C(1) << j); 270262c7ad0SOri Kam } 271262c7ad0SOri Kam return ret; 272262c7ad0SOri Kam } 273