1174a1631SBruce Richardson /* SPDX-License-Identifier: BSD-3-Clause 2174a1631SBruce Richardson * Copyright(c) 2010-2017 Intel Corporation 3af75078fSIntel */ 4af75078fSIntel 5af75078fSIntel #include <errno.h> 6af75078fSIntel #include <getopt.h> 7af75078fSIntel #include <stdarg.h> 8af75078fSIntel #include <stdio.h> 9af75078fSIntel #include <stdlib.h> 10af75078fSIntel #include <signal.h> 11af75078fSIntel #include <string.h> 12af75078fSIntel #include <time.h> 13af75078fSIntel #include <fcntl.h> 14af75078fSIntel #include <sys/types.h> 15af75078fSIntel 16af75078fSIntel #include <sys/queue.h> 17af75078fSIntel #include <sys/stat.h> 18af75078fSIntel 19af75078fSIntel #include <stdint.h> 20af75078fSIntel #include <unistd.h> 21af75078fSIntel #include <inttypes.h> 22af75078fSIntel 23af75078fSIntel #include <rte_common.h> 24af75078fSIntel #include <rte_byteorder.h> 25af75078fSIntel #include <rte_log.h> 26af75078fSIntel #include <rte_debug.h> 27af75078fSIntel #include <rte_cycles.h> 28af75078fSIntel #include <rte_memory.h> 29af75078fSIntel #include <rte_launch.h> 30af75078fSIntel #include <rte_eal.h> 31af75078fSIntel #include <rte_per_lcore.h> 32af75078fSIntel #include <rte_lcore.h> 33af75078fSIntel #include <rte_atomic.h> 34af75078fSIntel #include <rte_branch_prediction.h> 35af75078fSIntel #include <rte_mempool.h> 36af75078fSIntel #include <rte_interrupts.h> 37af75078fSIntel #include <rte_pci.h> 38af75078fSIntel #include <rte_ether.h> 39af75078fSIntel #include <rte_ethdev.h> 40af75078fSIntel #include <rte_string_fns.h> 410d56cb81SThomas Monjalon #ifdef RTE_LIBRTE_CMDLINE 42af75078fSIntel #include <cmdline_parse.h> 43af75078fSIntel #include <cmdline_parse_etheraddr.h> 440d56cb81SThomas Monjalon #endif 452950a769SDeclan Doherty #ifdef RTE_LIBRTE_PMD_BOND 462950a769SDeclan Doherty #include <rte_eth_bond.h> 472950a769SDeclan Doherty #endif 48938a184aSAdrien Mazarguil #include <rte_flow.h> 49af75078fSIntel 50af75078fSIntel #include "testpmd.h" 51af75078fSIntel 52af75078fSIntel static void 53af75078fSIntel usage(char* progname) 54af75078fSIntel { 550d56cb81SThomas Monjalon printf("usage: %s " 560d56cb81SThomas Monjalon #ifdef RTE_LIBRTE_CMDLINE 570d56cb81SThomas Monjalon "[--interactive|-i] " 5881ef862bSAllain Legacy "[--cmdline-file=FILENAME] " 590d56cb81SThomas Monjalon #endif 60ca7feb22SCyril Chemparathy "[--help|-h] | [--auto-start|-a] | [" 61cfea1f30SPablo de Lara "--tx-first | --stats-period=PERIOD | " 62af75078fSIntel "--coremask=COREMASK --portmask=PORTMASK --numa " 63c8798818SIntel "--mbuf-size= | --total-num-mbufs= | " 643be52ffcSIntel "--nb-cores= | --nb-ports= | " 650d56cb81SThomas Monjalon #ifdef RTE_LIBRTE_CMDLINE 66af75078fSIntel "--eth-peers-configfile= | " 673be52ffcSIntel "--eth-peer=X,M:M:M:M:M:M | " 680d56cb81SThomas Monjalon #endif 69af75078fSIntel "--pkt-filter-mode= |" 70af75078fSIntel "--rss-ip | --rss-udp | " 71af75078fSIntel "--rxpt= | --rxht= | --rxwt= | --rxfreet= | " 72af75078fSIntel "--txpt= | --txht= | --txwt= | --txfreet= | " 73*28da7d75SShahaf Shuler "--txrst= | --tx-offloads ]\n", 74af75078fSIntel progname); 750d56cb81SThomas Monjalon #ifdef RTE_LIBRTE_CMDLINE 763be52ffcSIntel printf(" --interactive: run in interactive mode.\n"); 7781ef862bSAllain Legacy printf(" --cmdline-file: execute cli commands before startup.\n"); 780d56cb81SThomas Monjalon #endif 79ca7feb22SCyril Chemparathy printf(" --auto-start: start forwarding on init " 80ca7feb22SCyril Chemparathy "[always when non-interactive].\n"); 813be52ffcSIntel printf(" --help: display this message and quit.\n"); 8299cabef0SPablo de Lara printf(" --tx-first: start forwarding sending a burst first " 8399cabef0SPablo de Lara "(only if interactive is disabled).\n"); 84cfea1f30SPablo de Lara printf(" --stats-period=PERIOD: statistics will be shown " 85cfea1f30SPablo de Lara "every PERIOD seconds (only if interactive is disabled).\n"); 863be52ffcSIntel printf(" --nb-cores=N: set the number of forwarding cores " 873be52ffcSIntel "(1 <= N <= %d).\n", nb_lcores); 883be52ffcSIntel printf(" --nb-ports=N: set the number of forwarding ports " 893be52ffcSIntel "(1 <= N <= %d).\n", nb_ports); 90af75078fSIntel printf(" --coremask=COREMASK: hexadecimal bitmask of cores running " 91013af9b6SIntel "the packet forwarding test. The master lcore is reserved for " 923be52ffcSIntel "command line parsing only, and cannot be masked on for " 933be52ffcSIntel "packet forwarding.\n"); 94af75078fSIntel printf(" --portmask=PORTMASK: hexadecimal bitmask of ports used " 953be52ffcSIntel "by the packet forwarding test.\n"); 96af75078fSIntel printf(" --numa: enable NUMA-aware allocation of RX/TX rings and of " 973be52ffcSIntel "RX memory buffers (mbufs).\n"); 98b6ea6408SIntel printf(" --port-numa-config=(port,socket)[,(port,socket)]: " 99b6ea6408SIntel "specify the socket on which the memory pool " 100b6ea6408SIntel "used by the port will be allocated.\n"); 101b6ea6408SIntel printf(" --ring-numa-config=(port,flag,socket)[,(port,flag,socket)]: " 102b6ea6408SIntel "specify the socket on which the TX/RX rings for " 103b6ea6408SIntel "the port will be allocated " 104b6ea6408SIntel "(flag: 1 for RX; 2 for TX; 3 for RX and TX).\n"); 105b6ea6408SIntel printf(" --socket-num=N: set socket from which all memory is allocated " 106b6ea6408SIntel "in NUMA mode.\n"); 1073be52ffcSIntel printf(" --mbuf-size=N: set the data size of mbuf to N bytes.\n"); 1083be52ffcSIntel printf(" --total-num-mbufs=N: set the number of mbufs to be allocated " 1093be52ffcSIntel "in mbuf pools.\n"); 1103be52ffcSIntel printf(" --max-pkt-len=N: set the maximum size of packet to N bytes.\n"); 1110d56cb81SThomas Monjalon #ifdef RTE_LIBRTE_CMDLINE 1123be52ffcSIntel printf(" --eth-peers-configfile=name: config file with ethernet addresses " 1133be52ffcSIntel "of peer ports.\n"); 1143be52ffcSIntel printf(" --eth-peer=X,M:M:M:M:M:M: set the MAC address of the X peer " 1153be52ffcSIntel "port (0 <= X < %d).\n", RTE_MAX_ETHPORTS); 1160d56cb81SThomas Monjalon #endif 1173be52ffcSIntel printf(" --pkt-filter-mode=N: set Flow Director mode " 1183be52ffcSIntel "(N: none (default mode) or signature or perfect).\n"); 1193be52ffcSIntel printf(" --pkt-filter-report-hash=N: set Flow Director report mode " 1203be52ffcSIntel "(N: none or match (default) or always).\n"); 1213be52ffcSIntel printf(" --pkt-filter-size=N: set Flow Director mode " 1223be52ffcSIntel "(N: 64K (default mode) or 128K or 256K).\n"); 123af75078fSIntel printf(" --pkt-filter-drop-queue=N: set drop-queue. " 1243be52ffcSIntel "In perfect mode, when you add a rule with queue = -1 " 125af75078fSIntel "the packet will be enqueued into the rx drop-queue. " 126af75078fSIntel "If the drop-queue doesn't exist, the packet is dropped. " 1273be52ffcSIntel "By default drop-queue=127.\n"); 12862d3216dSReshma Pattan #ifdef RTE_LIBRTE_LATENCY_STATS 12962d3216dSReshma Pattan printf(" --latencystats=N: enable latency and jitter statistcs " 13062d3216dSReshma Pattan "monitoring on forwarding lcore id N.\n"); 13162d3216dSReshma Pattan #endif 13279dd163fSJeff Guo printf(" --disable-crc-strip: disable CRC stripping by hardware.\n"); 1334c3ea508SOlivier Matz printf(" --enable-lro: enable large receive offload.\n"); 1343be52ffcSIntel printf(" --enable-rx-cksum: enable rx hardware checksum offload.\n"); 135912267a3SRaslan Darawsheh printf(" --enable-rx-timestamp: enable rx hardware timestamp offload.\n"); 1363be52ffcSIntel printf(" --disable-hw-vlan: disable hardware vlan.\n"); 137c9dd4aadSOuyang Changchun printf(" --disable-hw-vlan-filter: disable hardware vlan filter.\n"); 138c9dd4aadSOuyang Changchun printf(" --disable-hw-vlan-strip: disable hardware vlan strip.\n"); 139c9dd4aadSOuyang Changchun printf(" --disable-hw-vlan-extend: disable hardware vlan extend.\n"); 1403be52ffcSIntel printf(" --enable-drop-en: enable per queue packet drop.\n"); 1413be52ffcSIntel printf(" --disable-rss: disable rss.\n"); 142af75078fSIntel printf(" --port-topology=N: set port topology (N: paired (default) or " 1433be52ffcSIntel "chained).\n"); 144769ce6b1SThomas Monjalon printf(" --forward-mode=N: set forwarding mode (N: %s).\n", 145769ce6b1SThomas Monjalon list_pkt_forwarding_modes()); 1463be52ffcSIntel printf(" --rss-ip: set RSS functions to IPv4/IPv6 only .\n"); 1473be52ffcSIntel printf(" --rss-udp: set RSS functions to IPv4/IPv6 + UDP.\n"); 1483be52ffcSIntel printf(" --rxq=N: set the number of RX queues per port to N.\n"); 1493be52ffcSIntel printf(" --rxd=N: set the number of descriptors in RX rings to N.\n"); 1503be52ffcSIntel printf(" --txq=N: set the number of TX queues per port to N.\n"); 1513be52ffcSIntel printf(" --txd=N: set the number of descriptors in TX rings to N.\n"); 1523be52ffcSIntel printf(" --burst=N: set the number of packets per burst to N.\n"); 1533be52ffcSIntel printf(" --mbcache=N: set the cache of mbuf memory pool to N.\n"); 15457af3415SPablo de Lara printf(" --rxpt=N: set prefetch threshold register of RX rings to N.\n"); 15557af3415SPablo de Lara printf(" --rxht=N: set the host threshold register of RX rings to N.\n"); 1563be52ffcSIntel printf(" --rxfreet=N: set the free threshold of RX descriptors to N " 1573be52ffcSIntel "(0 <= N < value of rxd).\n"); 15857af3415SPablo de Lara printf(" --rxwt=N: set the write-back threshold register of RX rings to N.\n"); 15957af3415SPablo de Lara printf(" --txpt=N: set the prefetch threshold register of TX rings to N.\n"); 16057af3415SPablo de Lara printf(" --txht=N: set the nhost threshold register of TX rings to N.\n"); 16157af3415SPablo de Lara printf(" --txwt=N: set the write-back threshold register of TX rings to N.\n"); 1623be52ffcSIntel printf(" --txfreet=N: set the transmit free threshold of TX rings to N " 1633be52ffcSIntel "(0 <= N <= value of txd).\n"); 1643be52ffcSIntel printf(" --txrst=N: set the transmit RS bit threshold of TX rings to N " 1653be52ffcSIntel "(0 <= N <= value of txd).\n"); 1663be52ffcSIntel printf(" --tx-queue-stats-mapping=(port,queue,mapping)[,(port,queue,mapping]: " 167ed30d9b6SIntel "tx queues statistics counters mapping " 1683be52ffcSIntel "(0 <= mapping <= %d).\n", RTE_ETHDEV_QUEUE_STAT_CNTRS - 1); 1693be52ffcSIntel printf(" --rx-queue-stats-mapping=(port,queue,mapping)[,(port,queue,mapping]: " 170ed30d9b6SIntel "rx queues statistics counters mapping " 1713be52ffcSIntel "(0 <= mapping <= %d).\n", RTE_ETHDEV_QUEUE_STAT_CNTRS - 1); 1725e2ee196SIntel printf(" --no-flush-rx: Don't flush RX streams before forwarding." 1735e2ee196SIntel " Used mainly with PCAP drivers.\n"); 1742ebacaa7SMaciej Czekaj printf(" --txpkts=X[,Y]*: set TX segment sizes" 1752ebacaa7SMaciej Czekaj " or total packet length.\n"); 176bc202406SDavid Marchand printf(" --disable-link-check: disable check on link status when " 177bc202406SDavid Marchand "starting/stopping ports.\n"); 1788ea656f8SGaetan Rivet printf(" --no-lsc-interrupt: disable link status change interrupt.\n"); 179e25e6c70SRemy Horton printf(" --no-rmv-interrupt: disable device removal interrupt.\n"); 180e25e6c70SRemy Horton printf(" --bitrate-stats=N: set the logical core N to perform " 181e25e6c70SRemy Horton "bit-rate calculation.\n"); 182b6b63dfdSGaetan Rivet printf(" --print-event <unknown|intr_lsc|queue_state|intr_reset|vf_mbox|macsec|intr_rmv|all>: " 183776ecd42SWenzhuo Lu "enable print of designated event or all of them.\n"); 184b6b63dfdSGaetan Rivet printf(" --mask-event <unknown|intr_lsc|queue_state|intr_reset|vf_mbox|macsec|intr_rmv|all>: " 185776ecd42SWenzhuo Lu "disable print of designated event or all of them.\n"); 1867ee3e944SVasily Philipov printf(" --flow-isolate-all: " 187776ecd42SWenzhuo Lu "requests flow API isolated mode on all ports at initialization time.\n"); 188fd8c20aaSShahaf Shuler printf(" --tx-offloads=0xXXXXXXXX: hexadecimal bitmask of TX queue offloads\n"); 189af75078fSIntel } 190af75078fSIntel 1910d56cb81SThomas Monjalon #ifdef RTE_LIBRTE_CMDLINE 192af75078fSIntel static int 193af75078fSIntel init_peer_eth_addrs(char *config_filename) 194af75078fSIntel { 195af75078fSIntel FILE *config_file; 196af75078fSIntel portid_t i; 197af75078fSIntel char buf[50]; 198af75078fSIntel 199af75078fSIntel config_file = fopen(config_filename, "r"); 200af75078fSIntel if (config_file == NULL) { 2013be52ffcSIntel perror("Failed to open eth config file\n"); 202af75078fSIntel return -1; 203af75078fSIntel } 204af75078fSIntel 205af75078fSIntel for (i = 0; i < RTE_MAX_ETHPORTS; i++) { 206af75078fSIntel 207af75078fSIntel if (fgets(buf, sizeof(buf), config_file) == NULL) 208af75078fSIntel break; 209af75078fSIntel 210aaa662e7SAlan Carew if (cmdline_parse_etheraddr(NULL, buf, &peer_eth_addrs[i], 211aaa662e7SAlan Carew sizeof(peer_eth_addrs[i])) < 0) { 2123be52ffcSIntel printf("Bad MAC address format on line %d\n", i+1); 213af75078fSIntel fclose(config_file); 214af75078fSIntel return -1; 215af75078fSIntel } 216af75078fSIntel } 217af75078fSIntel fclose(config_file); 218af75078fSIntel nb_peer_eth_addrs = (portid_t) i; 219af75078fSIntel return 0; 220af75078fSIntel } 2210d56cb81SThomas Monjalon #endif 222af75078fSIntel 223af75078fSIntel /* 224af75078fSIntel * Parse the coremask given as argument (hexadecimal string) and set 225af75078fSIntel * the global configuration of forwarding cores. 226af75078fSIntel */ 227af75078fSIntel static void 228af75078fSIntel parse_fwd_coremask(const char *coremask) 229af75078fSIntel { 230af75078fSIntel char *end; 231af75078fSIntel unsigned long long int cm; 232af75078fSIntel 233af75078fSIntel /* parse hexadecimal string */ 234af75078fSIntel end = NULL; 235af75078fSIntel cm = strtoull(coremask, &end, 16); 236af75078fSIntel if ((coremask[0] == '\0') || (end == NULL) || (*end != '\0')) 237af75078fSIntel rte_exit(EXIT_FAILURE, "Invalid fwd core mask\n"); 238013af9b6SIntel else if (set_fwd_lcores_mask((uint64_t) cm) < 0) 239013af9b6SIntel rte_exit(EXIT_FAILURE, "coremask is not valid\n"); 240af75078fSIntel } 241af75078fSIntel 242af75078fSIntel /* 243af75078fSIntel * Parse the coremask given as argument (hexadecimal string) and set 244af75078fSIntel * the global configuration of forwarding cores. 245af75078fSIntel */ 246af75078fSIntel static void 247af75078fSIntel parse_fwd_portmask(const char *portmask) 248af75078fSIntel { 249af75078fSIntel char *end; 250af75078fSIntel unsigned long long int pm; 251af75078fSIntel 252af75078fSIntel /* parse hexadecimal string */ 253af75078fSIntel end = NULL; 254af75078fSIntel pm = strtoull(portmask, &end, 16); 255af75078fSIntel if ((portmask[0] == '\0') || (end == NULL) || (*end != '\0')) 256af75078fSIntel rte_exit(EXIT_FAILURE, "Invalid fwd port mask\n"); 257af75078fSIntel else 258af75078fSIntel set_fwd_ports_mask((uint64_t) pm); 259af75078fSIntel } 260af75078fSIntel 261ed30d9b6SIntel 262ed30d9b6SIntel static int 263ed30d9b6SIntel parse_queue_stats_mapping_config(const char *q_arg, int is_rx) 264ed30d9b6SIntel { 265ed30d9b6SIntel char s[256]; 266ed30d9b6SIntel const char *p, *p0 = q_arg; 267ed30d9b6SIntel char *end; 268ed30d9b6SIntel enum fieldnames { 269ed30d9b6SIntel FLD_PORT = 0, 270ed30d9b6SIntel FLD_QUEUE, 271ed30d9b6SIntel FLD_STATS_COUNTER, 272ed30d9b6SIntel _NUM_FLD 273ed30d9b6SIntel }; 274ed30d9b6SIntel unsigned long int_fld[_NUM_FLD]; 275ed30d9b6SIntel char *str_fld[_NUM_FLD]; 276ed30d9b6SIntel int i; 277ed30d9b6SIntel unsigned size; 278ed30d9b6SIntel 279ed30d9b6SIntel /* reset from value set at definition */ 280ed30d9b6SIntel is_rx ? (nb_rx_queue_stats_mappings = 0) : (nb_tx_queue_stats_mappings = 0); 281ed30d9b6SIntel 282ed30d9b6SIntel while ((p = strchr(p0,'(')) != NULL) { 283ed30d9b6SIntel ++p; 284ed30d9b6SIntel if((p0 = strchr(p,')')) == NULL) 285ed30d9b6SIntel return -1; 286ed30d9b6SIntel 287ed30d9b6SIntel size = p0 - p; 288ed30d9b6SIntel if(size >= sizeof(s)) 289ed30d9b6SIntel return -1; 290ed30d9b6SIntel 2916f41fe75SStephen Hemminger snprintf(s, sizeof(s), "%.*s", size, p); 292ed30d9b6SIntel if (rte_strsplit(s, sizeof(s), str_fld, _NUM_FLD, ',') != _NUM_FLD) 293ed30d9b6SIntel return -1; 294ed30d9b6SIntel for (i = 0; i < _NUM_FLD; i++){ 295ed30d9b6SIntel errno = 0; 296ed30d9b6SIntel int_fld[i] = strtoul(str_fld[i], &end, 0); 297ed30d9b6SIntel if (errno != 0 || end == str_fld[i] || int_fld[i] > 255) 298ed30d9b6SIntel return -1; 299ed30d9b6SIntel } 300ed30d9b6SIntel /* Check mapping field is in correct range (0..RTE_ETHDEV_QUEUE_STAT_CNTRS-1) */ 301ed30d9b6SIntel if (int_fld[FLD_STATS_COUNTER] >= RTE_ETHDEV_QUEUE_STAT_CNTRS) { 302ed30d9b6SIntel printf("Stats counter not in the correct range 0..%d\n", 303ed30d9b6SIntel RTE_ETHDEV_QUEUE_STAT_CNTRS - 1); 304ed30d9b6SIntel return -1; 305ed30d9b6SIntel } 306ed30d9b6SIntel 3074dccdc78SBruce Richardson if (!is_rx) { 3084dccdc78SBruce Richardson if ((nb_tx_queue_stats_mappings >= 3094dccdc78SBruce Richardson MAX_TX_QUEUE_STATS_MAPPINGS)) { 3104dccdc78SBruce Richardson printf("exceeded max number of TX queue " 3114dccdc78SBruce Richardson "statistics mappings: %hu\n", 3124dccdc78SBruce Richardson nb_tx_queue_stats_mappings); 313ed30d9b6SIntel return -1; 314ed30d9b6SIntel } 315ed30d9b6SIntel tx_queue_stats_mappings_array[nb_tx_queue_stats_mappings].port_id = 316ed30d9b6SIntel (uint8_t)int_fld[FLD_PORT]; 317ed30d9b6SIntel tx_queue_stats_mappings_array[nb_tx_queue_stats_mappings].queue_id = 318ed30d9b6SIntel (uint8_t)int_fld[FLD_QUEUE]; 319ed30d9b6SIntel tx_queue_stats_mappings_array[nb_tx_queue_stats_mappings].stats_counter_id = 320ed30d9b6SIntel (uint8_t)int_fld[FLD_STATS_COUNTER]; 321ed30d9b6SIntel ++nb_tx_queue_stats_mappings; 322ed30d9b6SIntel } 323ed30d9b6SIntel else { 3244dccdc78SBruce Richardson if ((nb_rx_queue_stats_mappings >= 3254dccdc78SBruce Richardson MAX_RX_QUEUE_STATS_MAPPINGS)) { 3264dccdc78SBruce Richardson printf("exceeded max number of RX queue " 3274dccdc78SBruce Richardson "statistics mappings: %hu\n", 3284dccdc78SBruce Richardson nb_rx_queue_stats_mappings); 3294dccdc78SBruce Richardson return -1; 3304dccdc78SBruce Richardson } 331ed30d9b6SIntel rx_queue_stats_mappings_array[nb_rx_queue_stats_mappings].port_id = 332ed30d9b6SIntel (uint8_t)int_fld[FLD_PORT]; 333ed30d9b6SIntel rx_queue_stats_mappings_array[nb_rx_queue_stats_mappings].queue_id = 334ed30d9b6SIntel (uint8_t)int_fld[FLD_QUEUE]; 335ed30d9b6SIntel rx_queue_stats_mappings_array[nb_rx_queue_stats_mappings].stats_counter_id = 336ed30d9b6SIntel (uint8_t)int_fld[FLD_STATS_COUNTER]; 337ed30d9b6SIntel ++nb_rx_queue_stats_mappings; 338ed30d9b6SIntel } 339ed30d9b6SIntel 340ed30d9b6SIntel } 341ed30d9b6SIntel /* Reassign the rx/tx_queue_stats_mappings pointer to point to this newly populated array rather */ 342ed30d9b6SIntel /* than to the default array (that was set at its definition) */ 343ed30d9b6SIntel is_rx ? (rx_queue_stats_mappings = rx_queue_stats_mappings_array) : 344ed30d9b6SIntel (tx_queue_stats_mappings = tx_queue_stats_mappings_array); 345ed30d9b6SIntel return 0; 346ed30d9b6SIntel } 347ed30d9b6SIntel 348c9cafcc8SShahaf Shuler static void 349c9cafcc8SShahaf Shuler print_invalid_socket_id_error(void) 350c9cafcc8SShahaf Shuler { 351c9cafcc8SShahaf Shuler unsigned int i = 0; 352c9cafcc8SShahaf Shuler 353c9cafcc8SShahaf Shuler printf("Invalid socket id, options are: "); 354c9cafcc8SShahaf Shuler for (i = 0; i < num_sockets; i++) { 355c9cafcc8SShahaf Shuler printf("%u%s", socket_ids[i], 356c9cafcc8SShahaf Shuler (i == num_sockets - 1) ? "\n" : ","); 357c9cafcc8SShahaf Shuler } 358c9cafcc8SShahaf Shuler } 359c9cafcc8SShahaf Shuler 360b6ea6408SIntel static int 361b6ea6408SIntel parse_portnuma_config(const char *q_arg) 362b6ea6408SIntel { 363b6ea6408SIntel char s[256]; 364b6ea6408SIntel const char *p, *p0 = q_arg; 365b6ea6408SIntel char *end; 366d1f1a0fdSLi Han uint8_t i, socket_id; 367d1f1a0fdSLi Han portid_t port_id; 368b6ea6408SIntel unsigned size; 369b6ea6408SIntel enum fieldnames { 370b6ea6408SIntel FLD_PORT = 0, 371b6ea6408SIntel FLD_SOCKET, 372b6ea6408SIntel _NUM_FLD 373b6ea6408SIntel }; 374b6ea6408SIntel unsigned long int_fld[_NUM_FLD]; 375b6ea6408SIntel char *str_fld[_NUM_FLD]; 376edab33b1STetsuya Mukawa portid_t pid; 377b6ea6408SIntel 378b6ea6408SIntel /* reset from value set at definition */ 379b6ea6408SIntel while ((p = strchr(p0,'(')) != NULL) { 380b6ea6408SIntel ++p; 381b6ea6408SIntel if((p0 = strchr(p,')')) == NULL) 382b6ea6408SIntel return -1; 383b6ea6408SIntel 384b6ea6408SIntel size = p0 - p; 385b6ea6408SIntel if(size >= sizeof(s)) 386b6ea6408SIntel return -1; 387b6ea6408SIntel 3886f41fe75SStephen Hemminger snprintf(s, sizeof(s), "%.*s", size, p); 389b6ea6408SIntel if (rte_strsplit(s, sizeof(s), str_fld, _NUM_FLD, ',') != _NUM_FLD) 390b6ea6408SIntel return -1; 391b6ea6408SIntel for (i = 0; i < _NUM_FLD; i++) { 392b6ea6408SIntel errno = 0; 393b6ea6408SIntel int_fld[i] = strtoul(str_fld[i], &end, 0); 394b6ea6408SIntel if (errno != 0 || end == str_fld[i] || int_fld[i] > 255) 395b6ea6408SIntel return -1; 396b6ea6408SIntel } 397d1f1a0fdSLi Han port_id = (portid_t)int_fld[FLD_PORT]; 398d1f1a0fdSLi Han if (port_id_is_invalid(port_id, ENABLED_WARN) || 399d1f1a0fdSLi Han port_id == (portid_t)RTE_PORT_ALL) { 400edab33b1STetsuya Mukawa printf("Valid port range is [0"); 4017d89b261SGaetan Rivet RTE_ETH_FOREACH_DEV(pid) 402edab33b1STetsuya Mukawa printf(", %d", pid); 403edab33b1STetsuya Mukawa printf("]\n"); 404b6ea6408SIntel return -1; 405b6ea6408SIntel } 406b6ea6408SIntel socket_id = (uint8_t)int_fld[FLD_SOCKET]; 407c9cafcc8SShahaf Shuler if (new_socket_id(socket_id)) { 408c9cafcc8SShahaf Shuler print_invalid_socket_id_error(); 409b6ea6408SIntel return -1; 410b6ea6408SIntel } 411b6ea6408SIntel port_numa[port_id] = socket_id; 412b6ea6408SIntel } 413b6ea6408SIntel 414b6ea6408SIntel return 0; 415b6ea6408SIntel } 416b6ea6408SIntel 417b6ea6408SIntel static int 418b6ea6408SIntel parse_ringnuma_config(const char *q_arg) 419b6ea6408SIntel { 420b6ea6408SIntel char s[256]; 421b6ea6408SIntel const char *p, *p0 = q_arg; 422b6ea6408SIntel char *end; 423d1f1a0fdSLi Han uint8_t i, ring_flag, socket_id; 424d1f1a0fdSLi Han portid_t port_id; 425b6ea6408SIntel unsigned size; 426b6ea6408SIntel enum fieldnames { 427b6ea6408SIntel FLD_PORT = 0, 428b6ea6408SIntel FLD_FLAG, 429b6ea6408SIntel FLD_SOCKET, 430b6ea6408SIntel _NUM_FLD 431b6ea6408SIntel }; 432b6ea6408SIntel unsigned long int_fld[_NUM_FLD]; 433b6ea6408SIntel char *str_fld[_NUM_FLD]; 434edab33b1STetsuya Mukawa portid_t pid; 435b6ea6408SIntel #define RX_RING_ONLY 0x1 436b6ea6408SIntel #define TX_RING_ONLY 0x2 437b6ea6408SIntel #define RXTX_RING 0x3 438b6ea6408SIntel 439b6ea6408SIntel /* reset from value set at definition */ 440b6ea6408SIntel while ((p = strchr(p0,'(')) != NULL) { 441b6ea6408SIntel ++p; 442b6ea6408SIntel if((p0 = strchr(p,')')) == NULL) 443b6ea6408SIntel return -1; 444b6ea6408SIntel 445b6ea6408SIntel size = p0 - p; 446b6ea6408SIntel if(size >= sizeof(s)) 447b6ea6408SIntel return -1; 448b6ea6408SIntel 4496f41fe75SStephen Hemminger snprintf(s, sizeof(s), "%.*s", size, p); 450b6ea6408SIntel if (rte_strsplit(s, sizeof(s), str_fld, _NUM_FLD, ',') != _NUM_FLD) 451b6ea6408SIntel return -1; 452b6ea6408SIntel for (i = 0; i < _NUM_FLD; i++) { 453b6ea6408SIntel errno = 0; 454b6ea6408SIntel int_fld[i] = strtoul(str_fld[i], &end, 0); 455b6ea6408SIntel if (errno != 0 || end == str_fld[i] || int_fld[i] > 255) 456b6ea6408SIntel return -1; 457b6ea6408SIntel } 458d1f1a0fdSLi Han port_id = (portid_t)int_fld[FLD_PORT]; 459d1f1a0fdSLi Han if (port_id_is_invalid(port_id, ENABLED_WARN) || 460d1f1a0fdSLi Han port_id == (portid_t)RTE_PORT_ALL) { 461edab33b1STetsuya Mukawa printf("Valid port range is [0"); 4627d89b261SGaetan Rivet RTE_ETH_FOREACH_DEV(pid) 463edab33b1STetsuya Mukawa printf(", %d", pid); 464edab33b1STetsuya Mukawa printf("]\n"); 465b6ea6408SIntel return -1; 466b6ea6408SIntel } 467b6ea6408SIntel socket_id = (uint8_t)int_fld[FLD_SOCKET]; 468c9cafcc8SShahaf Shuler if (new_socket_id(socket_id)) { 469c9cafcc8SShahaf Shuler print_invalid_socket_id_error(); 470b6ea6408SIntel return -1; 471b6ea6408SIntel } 472b6ea6408SIntel ring_flag = (uint8_t)int_fld[FLD_FLAG]; 473b6ea6408SIntel if ((ring_flag < RX_RING_ONLY) || (ring_flag > RXTX_RING)) { 474b6ea6408SIntel printf("Invalid ring-flag=%d config for port =%d\n", 475b6ea6408SIntel ring_flag,port_id); 476b6ea6408SIntel return -1; 477b6ea6408SIntel } 478b6ea6408SIntel 479b6ea6408SIntel switch (ring_flag & RXTX_RING) { 480b6ea6408SIntel case RX_RING_ONLY: 481b6ea6408SIntel rxring_numa[port_id] = socket_id; 482b6ea6408SIntel break; 483b6ea6408SIntel case TX_RING_ONLY: 484b6ea6408SIntel txring_numa[port_id] = socket_id; 485b6ea6408SIntel break; 486b6ea6408SIntel case RXTX_RING: 487b6ea6408SIntel rxring_numa[port_id] = socket_id; 488b6ea6408SIntel txring_numa[port_id] = socket_id; 489b6ea6408SIntel break; 490b6ea6408SIntel default: 491b6ea6408SIntel printf("Invalid ring-flag=%d config for port=%d\n", 492b6ea6408SIntel ring_flag,port_id); 493b6ea6408SIntel break; 494b6ea6408SIntel } 495b6ea6408SIntel } 496b6ea6408SIntel 497b6ea6408SIntel return 0; 498b6ea6408SIntel } 499ed30d9b6SIntel 5003af72783SGaetan Rivet static int 5013af72783SGaetan Rivet parse_event_printing_config(const char *optarg, int enable) 5023af72783SGaetan Rivet { 5033af72783SGaetan Rivet uint32_t mask = 0; 5043af72783SGaetan Rivet 5053af72783SGaetan Rivet if (!strcmp(optarg, "unknown")) 5063af72783SGaetan Rivet mask = UINT32_C(1) << RTE_ETH_EVENT_UNKNOWN; 5073af72783SGaetan Rivet else if (!strcmp(optarg, "intr_lsc")) 5083af72783SGaetan Rivet mask = UINT32_C(1) << RTE_ETH_EVENT_INTR_LSC; 5093af72783SGaetan Rivet else if (!strcmp(optarg, "queue_state")) 5103af72783SGaetan Rivet mask = UINT32_C(1) << RTE_ETH_EVENT_QUEUE_STATE; 5113af72783SGaetan Rivet else if (!strcmp(optarg, "intr_reset")) 5123af72783SGaetan Rivet mask = UINT32_C(1) << RTE_ETH_EVENT_INTR_RESET; 5133af72783SGaetan Rivet else if (!strcmp(optarg, "vf_mbox")) 5143af72783SGaetan Rivet mask = UINT32_C(1) << RTE_ETH_EVENT_VF_MBOX; 5153af72783SGaetan Rivet else if (!strcmp(optarg, "macsec")) 5163af72783SGaetan Rivet mask = UINT32_C(1) << RTE_ETH_EVENT_MACSEC; 5173af72783SGaetan Rivet else if (!strcmp(optarg, "intr_rmv")) 5183af72783SGaetan Rivet mask = UINT32_C(1) << RTE_ETH_EVENT_INTR_RMV; 519b6b63dfdSGaetan Rivet else if (!strcmp(optarg, "all")) 520b6b63dfdSGaetan Rivet mask = ~UINT32_C(0); 5213af72783SGaetan Rivet else { 5223af72783SGaetan Rivet fprintf(stderr, "Invalid event: %s\n", optarg); 5233af72783SGaetan Rivet return -1; 5243af72783SGaetan Rivet } 5253af72783SGaetan Rivet if (enable) 5263af72783SGaetan Rivet event_print_mask |= mask; 5273af72783SGaetan Rivet else 5283af72783SGaetan Rivet event_print_mask &= ~mask; 5293af72783SGaetan Rivet return 0; 5303af72783SGaetan Rivet } 5313af72783SGaetan Rivet 532af75078fSIntel void 533af75078fSIntel launch_args_parse(int argc, char** argv) 534af75078fSIntel { 535af75078fSIntel int n, opt; 536af75078fSIntel char **argvopt; 537af75078fSIntel int opt_idx; 538013af9b6SIntel enum { TX, RX }; 539fd8c20aaSShahaf Shuler /* Default offloads for all ports. */ 5400074d02fSShahaf Shuler uint64_t rx_offloads = rx_mode.offloads; 541fd8c20aaSShahaf Shuler uint64_t tx_offloads = tx_mode.offloads; 542013af9b6SIntel 543af75078fSIntel static struct option lgopts[] = { 544af75078fSIntel { "help", 0, 0, 0 }, 5450d56cb81SThomas Monjalon #ifdef RTE_LIBRTE_CMDLINE 546af75078fSIntel { "interactive", 0, 0, 0 }, 54781ef862bSAllain Legacy { "cmdline-file", 1, 0, 0 }, 548ca7feb22SCyril Chemparathy { "auto-start", 0, 0, 0 }, 549af75078fSIntel { "eth-peers-configfile", 1, 0, 0 }, 550af75078fSIntel { "eth-peer", 1, 0, 0 }, 5510d56cb81SThomas Monjalon #endif 55299cabef0SPablo de Lara { "tx-first", 0, 0, 0 }, 553cfea1f30SPablo de Lara { "stats-period", 1, 0, 0 }, 554af75078fSIntel { "ports", 1, 0, 0 }, 555af75078fSIntel { "nb-cores", 1, 0, 0 }, 556af75078fSIntel { "nb-ports", 1, 0, 0 }, 557af75078fSIntel { "coremask", 1, 0, 0 }, 558af75078fSIntel { "portmask", 1, 0, 0 }, 559af75078fSIntel { "numa", 0, 0, 0 }, 560999b2ee0SBruce Richardson { "no-numa", 0, 0, 0 }, 561148f963fSBruce Richardson { "mp-anon", 0, 0, 0 }, 562b6ea6408SIntel { "port-numa-config", 1, 0, 0 }, 563b6ea6408SIntel { "ring-numa-config", 1, 0, 0 }, 564b6ea6408SIntel { "socket-num", 1, 0, 0 }, 565af75078fSIntel { "mbuf-size", 1, 0, 0 }, 566c8798818SIntel { "total-num-mbufs", 1, 0, 0 }, 567af75078fSIntel { "max-pkt-len", 1, 0, 0 }, 568af75078fSIntel { "pkt-filter-mode", 1, 0, 0 }, 569af75078fSIntel { "pkt-filter-report-hash", 1, 0, 0 }, 570af75078fSIntel { "pkt-filter-size", 1, 0, 0 }, 571af75078fSIntel { "pkt-filter-drop-queue", 1, 0, 0 }, 57262d3216dSReshma Pattan #ifdef RTE_LIBRTE_LATENCY_STATS 57362d3216dSReshma Pattan { "latencystats", 1, 0, 0 }, 57462d3216dSReshma Pattan #endif 575e25e6c70SRemy Horton #ifdef RTE_LIBRTE_BITRATE 576e25e6c70SRemy Horton { "bitrate-stats", 1, 0, 0 }, 577e25e6c70SRemy Horton #endif 57879dd163fSJeff Guo { "disable-crc-strip", 0, 0, 0 }, 5794c3ea508SOlivier Matz { "enable-lro", 0, 0, 0 }, 580013af9b6SIntel { "enable-rx-cksum", 0, 0, 0 }, 581912267a3SRaslan Darawsheh { "enable-rx-timestamp", 0, 0, 0 }, 58204997938SMaciej Czekaj { "enable-scatter", 0, 0, 0 }, 583af75078fSIntel { "disable-hw-vlan", 0, 0, 0 }, 584c9dd4aadSOuyang Changchun { "disable-hw-vlan-filter", 0, 0, 0 }, 585c9dd4aadSOuyang Changchun { "disable-hw-vlan-strip", 0, 0, 0 }, 586c9dd4aadSOuyang Changchun { "disable-hw-vlan-extend", 0, 0, 0 }, 587013af9b6SIntel { "enable-drop-en", 0, 0, 0 }, 588af75078fSIntel { "disable-rss", 0, 0, 0 }, 589af75078fSIntel { "port-topology", 1, 0, 0 }, 590ce9b9fb0SCyril Chemparathy { "forward-mode", 1, 0, 0 }, 591af75078fSIntel { "rss-ip", 0, 0, 0 }, 592af75078fSIntel { "rss-udp", 0, 0, 0 }, 593af75078fSIntel { "rxq", 1, 0, 0 }, 594af75078fSIntel { "txq", 1, 0, 0 }, 595af75078fSIntel { "rxd", 1, 0, 0 }, 596af75078fSIntel { "txd", 1, 0, 0 }, 597af75078fSIntel { "burst", 1, 0, 0 }, 598af75078fSIntel { "mbcache", 1, 0, 0 }, 599af75078fSIntel { "txpt", 1, 0, 0 }, 600af75078fSIntel { "txht", 1, 0, 0 }, 601af75078fSIntel { "txwt", 1, 0, 0 }, 602af75078fSIntel { "txfreet", 1, 0, 0 }, 603af75078fSIntel { "txrst", 1, 0, 0 }, 604af75078fSIntel { "rxpt", 1, 0, 0 }, 605af75078fSIntel { "rxht", 1, 0, 0 }, 606af75078fSIntel { "rxwt", 1, 0, 0 }, 607af75078fSIntel { "rxfreet", 1, 0, 0 }, 608ed30d9b6SIntel { "tx-queue-stats-mapping", 1, 0, 0 }, 609ed30d9b6SIntel { "rx-queue-stats-mapping", 1, 0, 0 }, 6107741e4cfSIntel { "no-flush-rx", 0, 0, 0 }, 6117ee3e944SVasily Philipov { "flow-isolate-all", 0, 0, 0 }, 612a7e7bb4eSCyril Chemparathy { "txpkts", 1, 0, 0 }, 613bc202406SDavid Marchand { "disable-link-check", 0, 0, 0 }, 6148ea656f8SGaetan Rivet { "no-lsc-interrupt", 0, 0, 0 }, 615284c908cSGaetan Rivet { "no-rmv-interrupt", 0, 0, 0 }, 6163af72783SGaetan Rivet { "print-event", 1, 0, 0 }, 6173af72783SGaetan Rivet { "mask-event", 1, 0, 0 }, 618fd8c20aaSShahaf Shuler { "tx-offloads", 1, 0, 0 }, 619af75078fSIntel { 0, 0, 0, 0 }, 620af75078fSIntel }; 621af75078fSIntel 622af75078fSIntel argvopt = argv; 623af75078fSIntel 6240d56cb81SThomas Monjalon #ifdef RTE_LIBRTE_CMDLINE 625ca7feb22SCyril Chemparathy #define SHORTOPTS "i" 6260d56cb81SThomas Monjalon #else 627ca7feb22SCyril Chemparathy #define SHORTOPTS "" 6280d56cb81SThomas Monjalon #endif 629ca7feb22SCyril Chemparathy while ((opt = getopt_long(argc, argvopt, SHORTOPTS "ah", 630af75078fSIntel lgopts, &opt_idx)) != EOF) { 631af75078fSIntel switch (opt) { 6320d56cb81SThomas Monjalon #ifdef RTE_LIBRTE_CMDLINE 633af75078fSIntel case 'i': 634af75078fSIntel printf("Interactive-mode selected\n"); 635af75078fSIntel interactive = 1; 636af75078fSIntel break; 6370d56cb81SThomas Monjalon #endif 638ca7feb22SCyril Chemparathy case 'a': 639ca7feb22SCyril Chemparathy printf("Auto-start selected\n"); 640ca7feb22SCyril Chemparathy auto_start = 1; 641ca7feb22SCyril Chemparathy break; 642ca7feb22SCyril Chemparathy 643af75078fSIntel case 0: /*long options */ 644af75078fSIntel if (!strcmp(lgopts[opt_idx].name, "help")) { 645af75078fSIntel usage(argv[0]); 646af75078fSIntel rte_exit(EXIT_SUCCESS, "Displayed help\n"); 647af75078fSIntel } 6480d56cb81SThomas Monjalon #ifdef RTE_LIBRTE_CMDLINE 649af75078fSIntel if (!strcmp(lgopts[opt_idx].name, "interactive")) { 650af75078fSIntel printf("Interactive-mode selected\n"); 651af75078fSIntel interactive = 1; 652af75078fSIntel } 65381ef862bSAllain Legacy if (!strcmp(lgopts[opt_idx].name, "cmdline-file")) { 65481ef862bSAllain Legacy printf("CLI commands to be read from %s\n", 65581ef862bSAllain Legacy optarg); 65681ef862bSAllain Legacy snprintf(cmdline_filename, 65781ef862bSAllain Legacy sizeof(cmdline_filename), "%s", 65881ef862bSAllain Legacy optarg); 65981ef862bSAllain Legacy } 660ca7feb22SCyril Chemparathy if (!strcmp(lgopts[opt_idx].name, "auto-start")) { 661ca7feb22SCyril Chemparathy printf("Auto-start selected\n"); 662ca7feb22SCyril Chemparathy auto_start = 1; 663ca7feb22SCyril Chemparathy } 66499cabef0SPablo de Lara if (!strcmp(lgopts[opt_idx].name, "tx-first")) { 66599cabef0SPablo de Lara printf("Ports to start sending a burst of " 66699cabef0SPablo de Lara "packets first\n"); 66799cabef0SPablo de Lara tx_first = 1; 66899cabef0SPablo de Lara } 669cfea1f30SPablo de Lara if (!strcmp(lgopts[opt_idx].name, "stats-period")) { 670cfea1f30SPablo de Lara char *end = NULL; 671cfea1f30SPablo de Lara unsigned int n; 672cfea1f30SPablo de Lara 673cfea1f30SPablo de Lara n = strtoul(optarg, &end, 10); 674cfea1f30SPablo de Lara if ((optarg[0] == '\0') || (end == NULL) || 675cfea1f30SPablo de Lara (*end != '\0')) 676cfea1f30SPablo de Lara break; 677cfea1f30SPablo de Lara 678cfea1f30SPablo de Lara stats_period = n; 679cfea1f30SPablo de Lara break; 680cfea1f30SPablo de Lara } 681af75078fSIntel if (!strcmp(lgopts[opt_idx].name, 682af75078fSIntel "eth-peers-configfile")) { 683af75078fSIntel if (init_peer_eth_addrs(optarg) != 0) 684af75078fSIntel rte_exit(EXIT_FAILURE, 685af75078fSIntel "Cannot open logfile\n"); 686af75078fSIntel } 687af75078fSIntel if (!strcmp(lgopts[opt_idx].name, "eth-peer")) { 688af75078fSIntel char *port_end; 689af75078fSIntel uint8_t c, peer_addr[6]; 690af75078fSIntel 691af75078fSIntel errno = 0; 692af75078fSIntel n = strtoul(optarg, &port_end, 10); 693af75078fSIntel if (errno != 0 || port_end == optarg || *port_end++ != ',') 694af75078fSIntel rte_exit(EXIT_FAILURE, 695af75078fSIntel "Invalid eth-peer: %s", optarg); 696af75078fSIntel if (n >= RTE_MAX_ETHPORTS) 697af75078fSIntel rte_exit(EXIT_FAILURE, 698af75078fSIntel "eth-peer: port %d >= RTE_MAX_ETHPORTS(%d)\n", 699af75078fSIntel n, RTE_MAX_ETHPORTS); 700af75078fSIntel 701aaa662e7SAlan Carew if (cmdline_parse_etheraddr(NULL, port_end, 702aaa662e7SAlan Carew &peer_addr, sizeof(peer_addr)) < 0) 703af75078fSIntel rte_exit(EXIT_FAILURE, 704af75078fSIntel "Invalid ethernet address: %s\n", 705af75078fSIntel port_end); 706af75078fSIntel for (c = 0; c < 6; c++) 707af75078fSIntel peer_eth_addrs[n].addr_bytes[c] = 708af75078fSIntel peer_addr[c]; 709af75078fSIntel nb_peer_eth_addrs++; 710af75078fSIntel } 7110d56cb81SThomas Monjalon #endif 712af75078fSIntel if (!strcmp(lgopts[opt_idx].name, "nb-ports")) { 713af75078fSIntel n = atoi(optarg); 7140a530f0dSYong Liu if (n > 0 && n <= nb_ports) 715f8244c63SZhiyong Yang nb_fwd_ports = n; 716af75078fSIntel else 717af75078fSIntel rte_exit(EXIT_FAILURE, 718edab33b1STetsuya Mukawa "Invalid port %d\n", n); 719af75078fSIntel } 720af75078fSIntel if (!strcmp(lgopts[opt_idx].name, "nb-cores")) { 721af75078fSIntel n = atoi(optarg); 722af75078fSIntel if (n > 0 && n <= nb_lcores) 723af75078fSIntel nb_fwd_lcores = (uint8_t) n; 724af75078fSIntel else 725af75078fSIntel rte_exit(EXIT_FAILURE, 726af75078fSIntel "nb-cores should be > 0 and <= %d\n", 727af75078fSIntel nb_lcores); 728af75078fSIntel } 729af75078fSIntel if (!strcmp(lgopts[opt_idx].name, "coremask")) 730af75078fSIntel parse_fwd_coremask(optarg); 731af75078fSIntel if (!strcmp(lgopts[opt_idx].name, "portmask")) 732af75078fSIntel parse_fwd_portmask(optarg); 733999b2ee0SBruce Richardson if (!strcmp(lgopts[opt_idx].name, "no-numa")) 734999b2ee0SBruce Richardson numa_support = 0; 735487f9a59SYulong Pei if (!strcmp(lgopts[opt_idx].name, "numa")) 736af75078fSIntel numa_support = 1; 737148f963fSBruce Richardson if (!strcmp(lgopts[opt_idx].name, "mp-anon")) { 738148f963fSBruce Richardson mp_anon = 1; 739148f963fSBruce Richardson } 740b6ea6408SIntel if (!strcmp(lgopts[opt_idx].name, "port-numa-config")) { 741b6ea6408SIntel if (parse_portnuma_config(optarg)) 742b6ea6408SIntel rte_exit(EXIT_FAILURE, 743b6ea6408SIntel "invalid port-numa configuration\n"); 744b6ea6408SIntel } 745b6ea6408SIntel if (!strcmp(lgopts[opt_idx].name, "ring-numa-config")) 746b6ea6408SIntel if (parse_ringnuma_config(optarg)) 747b6ea6408SIntel rte_exit(EXIT_FAILURE, 748b6ea6408SIntel "invalid ring-numa configuration\n"); 749b6ea6408SIntel if (!strcmp(lgopts[opt_idx].name, "socket-num")) { 750b6ea6408SIntel n = atoi(optarg); 751c9cafcc8SShahaf Shuler if (!new_socket_id((uint8_t)n)) { 752b6ea6408SIntel socket_num = (uint8_t)n; 753c9cafcc8SShahaf Shuler } else { 754c9cafcc8SShahaf Shuler print_invalid_socket_id_error(); 755b6ea6408SIntel rte_exit(EXIT_FAILURE, 756c9cafcc8SShahaf Shuler "Invalid socket id"); 757c9cafcc8SShahaf Shuler } 758b6ea6408SIntel } 759af75078fSIntel if (!strcmp(lgopts[opt_idx].name, "mbuf-size")) { 760af75078fSIntel n = atoi(optarg); 761af75078fSIntel if (n > 0 && n <= 0xFFFF) 762af75078fSIntel mbuf_data_size = (uint16_t) n; 763af75078fSIntel else 764af75078fSIntel rte_exit(EXIT_FAILURE, 765af75078fSIntel "mbuf-size should be > 0 and < 65536\n"); 766af75078fSIntel } 767c8798818SIntel if (!strcmp(lgopts[opt_idx].name, "total-num-mbufs")) { 768c8798818SIntel n = atoi(optarg); 769c8798818SIntel if (n > 1024) 770c8798818SIntel param_total_num_mbufs = (unsigned)n; 771c8798818SIntel else 772c8798818SIntel rte_exit(EXIT_FAILURE, 773c8798818SIntel "total-num-mbufs should be > 1024\n"); 774c8798818SIntel } 775af75078fSIntel if (!strcmp(lgopts[opt_idx].name, "max-pkt-len")) { 776af75078fSIntel n = atoi(optarg); 777af75078fSIntel if (n >= ETHER_MIN_LEN) { 778af75078fSIntel rx_mode.max_rx_pkt_len = (uint32_t) n; 779af75078fSIntel if (n > ETHER_MAX_LEN) 7800074d02fSShahaf Shuler rx_offloads |= 7810074d02fSShahaf Shuler DEV_RX_OFFLOAD_JUMBO_FRAME; 782af75078fSIntel } else 783af75078fSIntel rte_exit(EXIT_FAILURE, 784af75078fSIntel "Invalid max-pkt-len=%d - should be > %d\n", 785af75078fSIntel n, ETHER_MIN_LEN); 786af75078fSIntel } 787af75078fSIntel if (!strcmp(lgopts[opt_idx].name, "pkt-filter-mode")) { 788af75078fSIntel if (!strcmp(optarg, "signature")) 789af75078fSIntel fdir_conf.mode = 790af75078fSIntel RTE_FDIR_MODE_SIGNATURE; 791af75078fSIntel else if (!strcmp(optarg, "perfect")) 792af75078fSIntel fdir_conf.mode = RTE_FDIR_MODE_PERFECT; 7939276b982SWenzhuo Lu else if (!strcmp(optarg, "perfect-mac-vlan")) 7949276b982SWenzhuo Lu fdir_conf.mode = RTE_FDIR_MODE_PERFECT_MAC_VLAN; 7959276b982SWenzhuo Lu else if (!strcmp(optarg, "perfect-tunnel")) 7969276b982SWenzhuo Lu fdir_conf.mode = RTE_FDIR_MODE_PERFECT_TUNNEL; 797af75078fSIntel else if (!strcmp(optarg, "none")) 798af75078fSIntel fdir_conf.mode = RTE_FDIR_MODE_NONE; 799af75078fSIntel else 800af75078fSIntel rte_exit(EXIT_FAILURE, 801af75078fSIntel "pkt-mode-invalid %s invalid - must be: " 8029276b982SWenzhuo Lu "none, signature, perfect, perfect-mac-vlan" 8039276b982SWenzhuo Lu " or perfect-tunnel\n", 804af75078fSIntel optarg); 805af75078fSIntel } 806af75078fSIntel if (!strcmp(lgopts[opt_idx].name, 807af75078fSIntel "pkt-filter-report-hash")) { 808af75078fSIntel if (!strcmp(optarg, "none")) 809af75078fSIntel fdir_conf.status = 810af75078fSIntel RTE_FDIR_NO_REPORT_STATUS; 811af75078fSIntel else if (!strcmp(optarg, "match")) 812af75078fSIntel fdir_conf.status = 813af75078fSIntel RTE_FDIR_REPORT_STATUS; 814af75078fSIntel else if (!strcmp(optarg, "always")) 815af75078fSIntel fdir_conf.status = 816af75078fSIntel RTE_FDIR_REPORT_STATUS_ALWAYS; 817af75078fSIntel else 818af75078fSIntel rte_exit(EXIT_FAILURE, 819af75078fSIntel "pkt-filter-report-hash %s invalid " 820af75078fSIntel "- must be: none or match or always\n", 821af75078fSIntel optarg); 822af75078fSIntel } 823af75078fSIntel if (!strcmp(lgopts[opt_idx].name, "pkt-filter-size")) { 824af75078fSIntel if (!strcmp(optarg, "64K")) 825af75078fSIntel fdir_conf.pballoc = 826af75078fSIntel RTE_FDIR_PBALLOC_64K; 827af75078fSIntel else if (!strcmp(optarg, "128K")) 828af75078fSIntel fdir_conf.pballoc = 829af75078fSIntel RTE_FDIR_PBALLOC_128K; 830af75078fSIntel else if (!strcmp(optarg, "256K")) 831af75078fSIntel fdir_conf.pballoc = 832af75078fSIntel RTE_FDIR_PBALLOC_256K; 833af75078fSIntel else 834af75078fSIntel rte_exit(EXIT_FAILURE, "pkt-filter-size %s invalid -" 835af75078fSIntel " must be: 64K or 128K or 256K\n", 836af75078fSIntel optarg); 837af75078fSIntel } 838af75078fSIntel if (!strcmp(lgopts[opt_idx].name, 839af75078fSIntel "pkt-filter-drop-queue")) { 840af75078fSIntel n = atoi(optarg); 841af75078fSIntel if (n >= 0) 842af75078fSIntel fdir_conf.drop_queue = (uint8_t) n; 843af75078fSIntel else 844af75078fSIntel rte_exit(EXIT_FAILURE, 845af75078fSIntel "drop queue %d invalid - must" 846af75078fSIntel "be >= 0 \n", n); 847af75078fSIntel } 84862d3216dSReshma Pattan #ifdef RTE_LIBRTE_LATENCY_STATS 84962d3216dSReshma Pattan if (!strcmp(lgopts[opt_idx].name, 85062d3216dSReshma Pattan "latencystats")) { 85162d3216dSReshma Pattan n = atoi(optarg); 85262d3216dSReshma Pattan if (n >= 0) { 85362d3216dSReshma Pattan latencystats_lcore_id = (lcoreid_t) n; 85462d3216dSReshma Pattan latencystats_enabled = 1; 85562d3216dSReshma Pattan } else 85662d3216dSReshma Pattan rte_exit(EXIT_FAILURE, 85762d3216dSReshma Pattan "invalid lcore id %d for latencystats" 85862d3216dSReshma Pattan " must be >= 0\n", n); 85962d3216dSReshma Pattan } 86062d3216dSReshma Pattan #endif 861e25e6c70SRemy Horton #ifdef RTE_LIBRTE_BITRATE 862e25e6c70SRemy Horton if (!strcmp(lgopts[opt_idx].name, "bitrate-stats")) { 863e25e6c70SRemy Horton n = atoi(optarg); 864e25e6c70SRemy Horton if (n >= 0) { 865e25e6c70SRemy Horton bitrate_lcore_id = (lcoreid_t) n; 866e25e6c70SRemy Horton bitrate_enabled = 1; 867e25e6c70SRemy Horton } else 868e25e6c70SRemy Horton rte_exit(EXIT_FAILURE, 869e25e6c70SRemy Horton "invalid lcore id %d for bitrate stats" 870e25e6c70SRemy Horton " must be >= 0\n", n); 871e25e6c70SRemy Horton } 872e25e6c70SRemy Horton #endif 87379dd163fSJeff Guo if (!strcmp(lgopts[opt_idx].name, "disable-crc-strip")) 8740074d02fSShahaf Shuler rx_offloads &= ~DEV_RX_OFFLOAD_CRC_STRIP; 8754c3ea508SOlivier Matz if (!strcmp(lgopts[opt_idx].name, "enable-lro")) 8760074d02fSShahaf Shuler rx_offloads |= DEV_RX_OFFLOAD_TCP_LRO; 87704997938SMaciej Czekaj if (!strcmp(lgopts[opt_idx].name, "enable-scatter")) 8780074d02fSShahaf Shuler rx_offloads |= DEV_RX_OFFLOAD_SCATTER; 879af75078fSIntel if (!strcmp(lgopts[opt_idx].name, "enable-rx-cksum")) 8800074d02fSShahaf Shuler rx_offloads |= DEV_RX_OFFLOAD_CHECKSUM; 881912267a3SRaslan Darawsheh if (!strcmp(lgopts[opt_idx].name, 882912267a3SRaslan Darawsheh "enable-rx-timestamp")) 8830074d02fSShahaf Shuler rx_offloads |= DEV_RX_OFFLOAD_TIMESTAMP; 8840074d02fSShahaf Shuler if (!strcmp(lgopts[opt_idx].name, "disable-hw-vlan")) 8850074d02fSShahaf Shuler rx_offloads &= ~DEV_RX_OFFLOAD_VLAN; 886a47aa8b9SIntel 887c9dd4aadSOuyang Changchun if (!strcmp(lgopts[opt_idx].name, 888c9dd4aadSOuyang Changchun "disable-hw-vlan-filter")) 8890074d02fSShahaf Shuler rx_offloads &= ~DEV_RX_OFFLOAD_VLAN_FILTER; 890c9dd4aadSOuyang Changchun 891c9dd4aadSOuyang Changchun if (!strcmp(lgopts[opt_idx].name, 892c9dd4aadSOuyang Changchun "disable-hw-vlan-strip")) 8930074d02fSShahaf Shuler rx_offloads &= ~DEV_RX_OFFLOAD_VLAN_STRIP; 894c9dd4aadSOuyang Changchun 895c9dd4aadSOuyang Changchun if (!strcmp(lgopts[opt_idx].name, 896c9dd4aadSOuyang Changchun "disable-hw-vlan-extend")) 8970074d02fSShahaf Shuler rx_offloads &= ~DEV_RX_OFFLOAD_VLAN_EXTEND; 898c9dd4aadSOuyang Changchun 899ce8d5614SIntel if (!strcmp(lgopts[opt_idx].name, "enable-drop-en")) 900ce8d5614SIntel rx_drop_en = 1; 901ce8d5614SIntel 902af75078fSIntel if (!strcmp(lgopts[opt_idx].name, "disable-rss")) 903af75078fSIntel rss_hf = 0; 904af75078fSIntel if (!strcmp(lgopts[opt_idx].name, "port-topology")) { 905af75078fSIntel if (!strcmp(optarg, "paired")) 906af75078fSIntel port_topology = PORT_TOPOLOGY_PAIRED; 907af75078fSIntel else if (!strcmp(optarg, "chained")) 908af75078fSIntel port_topology = PORT_TOPOLOGY_CHAINED; 9093e2006d6SCyril Chemparathy else if (!strcmp(optarg, "loop")) 9103e2006d6SCyril Chemparathy port_topology = PORT_TOPOLOGY_LOOP; 911af75078fSIntel else 912af75078fSIntel rte_exit(EXIT_FAILURE, "port-topology %s invalid -" 91375358833SPablo de Lara " must be: paired, chained or loop\n", 914af75078fSIntel optarg); 915af75078fSIntel } 916ce9b9fb0SCyril Chemparathy if (!strcmp(lgopts[opt_idx].name, "forward-mode")) 917ce9b9fb0SCyril Chemparathy set_pkt_forwarding_mode(optarg); 918af75078fSIntel if (!strcmp(lgopts[opt_idx].name, "rss-ip")) 9198a387fa8SHelin Zhang rss_hf = ETH_RSS_IP; 920af75078fSIntel if (!strcmp(lgopts[opt_idx].name, "rss-udp")) 9218a387fa8SHelin Zhang rss_hf = ETH_RSS_UDP; 922af75078fSIntel if (!strcmp(lgopts[opt_idx].name, "rxq")) { 923af75078fSIntel n = atoi(optarg); 9245a8fb55cSReshma Pattan if (n >= 0 && n <= (int) MAX_QUEUE_ID) 925af75078fSIntel nb_rxq = (queueid_t) n; 926af75078fSIntel else 927af75078fSIntel rte_exit(EXIT_FAILURE, "rxq %d invalid - must be" 9285a8fb55cSReshma Pattan " >= 0 && <= %d\n", n, 929af75078fSIntel (int) MAX_QUEUE_ID); 930af75078fSIntel } 931af75078fSIntel if (!strcmp(lgopts[opt_idx].name, "txq")) { 932af75078fSIntel n = atoi(optarg); 9335a8fb55cSReshma Pattan if (n >= 0 && n <= (int) MAX_QUEUE_ID) 934af75078fSIntel nb_txq = (queueid_t) n; 935af75078fSIntel else 936af75078fSIntel rte_exit(EXIT_FAILURE, "txq %d invalid - must be" 9375a8fb55cSReshma Pattan " >= 0 && <= %d\n", n, 938af75078fSIntel (int) MAX_QUEUE_ID); 939af75078fSIntel } 9405a8fb55cSReshma Pattan if (!nb_rxq && !nb_txq) { 9415a8fb55cSReshma Pattan rte_exit(EXIT_FAILURE, "Either rx or tx queues should " 9425a8fb55cSReshma Pattan "be non-zero\n"); 9435a8fb55cSReshma Pattan } 944af75078fSIntel if (!strcmp(lgopts[opt_idx].name, "burst")) { 945af75078fSIntel n = atoi(optarg); 946af75078fSIntel if ((n >= 1) && (n <= MAX_PKT_BURST)) 947af75078fSIntel nb_pkt_per_burst = (uint16_t) n; 948af75078fSIntel else 949af75078fSIntel rte_exit(EXIT_FAILURE, 950af75078fSIntel "burst must >= 1 and <= %d]", 951af75078fSIntel MAX_PKT_BURST); 952af75078fSIntel } 953af75078fSIntel if (!strcmp(lgopts[opt_idx].name, "mbcache")) { 954af75078fSIntel n = atoi(optarg); 955af75078fSIntel if ((n >= 0) && 956af75078fSIntel (n <= RTE_MEMPOOL_CACHE_MAX_SIZE)) 957af75078fSIntel mb_mempool_cache = (uint16_t) n; 958af75078fSIntel else 959af75078fSIntel rte_exit(EXIT_FAILURE, 960af75078fSIntel "mbcache must be >= 0 and <= %d\n", 961af75078fSIntel RTE_MEMPOOL_CACHE_MAX_SIZE); 962af75078fSIntel } 963af75078fSIntel if (!strcmp(lgopts[opt_idx].name, "txfreet")) { 964af75078fSIntel n = atoi(optarg); 965af75078fSIntel if (n >= 0) 966f2c5125aSPablo de Lara tx_free_thresh = (int16_t)n; 967af75078fSIntel else 968af75078fSIntel rte_exit(EXIT_FAILURE, "txfreet must be >= 0\n"); 969af75078fSIntel } 970af75078fSIntel if (!strcmp(lgopts[opt_idx].name, "txrst")) { 971af75078fSIntel n = atoi(optarg); 972af75078fSIntel if (n >= 0) 973f2c5125aSPablo de Lara tx_rs_thresh = (int16_t)n; 974af75078fSIntel else 975af75078fSIntel rte_exit(EXIT_FAILURE, "txrst must be >= 0\n"); 976af75078fSIntel } 977af75078fSIntel if (!strcmp(lgopts[opt_idx].name, "rxd")) { 978af75078fSIntel n = atoi(optarg); 979af75078fSIntel if (n > 0) { 980af75078fSIntel if (rx_free_thresh >= n) 981af75078fSIntel rte_exit(EXIT_FAILURE, 982af75078fSIntel "rxd must be > " 983af75078fSIntel "rx_free_thresh(%d)\n", 984af75078fSIntel (int)rx_free_thresh); 985af75078fSIntel else 986af75078fSIntel nb_rxd = (uint16_t) n; 987af75078fSIntel } else 988af75078fSIntel rte_exit(EXIT_FAILURE, 989af75078fSIntel "rxd(%d) invalid - must be > 0\n", 990af75078fSIntel n); 991af75078fSIntel } 992af75078fSIntel if (!strcmp(lgopts[opt_idx].name, "txd")) { 993af75078fSIntel n = atoi(optarg); 994af75078fSIntel if (n > 0) 995af75078fSIntel nb_txd = (uint16_t) n; 996af75078fSIntel else 997af75078fSIntel rte_exit(EXIT_FAILURE, "txd must be in > 0\n"); 998af75078fSIntel } 999af75078fSIntel if (!strcmp(lgopts[opt_idx].name, "txpt")) { 1000af75078fSIntel n = atoi(optarg); 1001af75078fSIntel if (n >= 0) 1002f2c5125aSPablo de Lara tx_pthresh = (int8_t)n; 1003af75078fSIntel else 1004af75078fSIntel rte_exit(EXIT_FAILURE, "txpt must be >= 0\n"); 1005af75078fSIntel } 1006af75078fSIntel if (!strcmp(lgopts[opt_idx].name, "txht")) { 1007af75078fSIntel n = atoi(optarg); 1008af75078fSIntel if (n >= 0) 1009f2c5125aSPablo de Lara tx_hthresh = (int8_t)n; 1010af75078fSIntel else 1011af75078fSIntel rte_exit(EXIT_FAILURE, "txht must be >= 0\n"); 1012af75078fSIntel } 1013af75078fSIntel if (!strcmp(lgopts[opt_idx].name, "txwt")) { 1014af75078fSIntel n = atoi(optarg); 1015af75078fSIntel if (n >= 0) 1016f2c5125aSPablo de Lara tx_wthresh = (int8_t)n; 1017af75078fSIntel else 1018af75078fSIntel rte_exit(EXIT_FAILURE, "txwt must be >= 0\n"); 1019af75078fSIntel } 1020af75078fSIntel if (!strcmp(lgopts[opt_idx].name, "rxpt")) { 1021af75078fSIntel n = atoi(optarg); 1022af75078fSIntel if (n >= 0) 1023f2c5125aSPablo de Lara rx_pthresh = (int8_t)n; 1024af75078fSIntel else 1025af75078fSIntel rte_exit(EXIT_FAILURE, "rxpt must be >= 0\n"); 1026af75078fSIntel } 1027af75078fSIntel if (!strcmp(lgopts[opt_idx].name, "rxht")) { 1028af75078fSIntel n = atoi(optarg); 1029af75078fSIntel if (n >= 0) 1030f2c5125aSPablo de Lara rx_hthresh = (int8_t)n; 1031af75078fSIntel else 1032af75078fSIntel rte_exit(EXIT_FAILURE, "rxht must be >= 0\n"); 1033af75078fSIntel } 1034af75078fSIntel if (!strcmp(lgopts[opt_idx].name, "rxwt")) { 1035af75078fSIntel n = atoi(optarg); 1036af75078fSIntel if (n >= 0) 1037f2c5125aSPablo de Lara rx_wthresh = (int8_t)n; 1038af75078fSIntel else 1039af75078fSIntel rte_exit(EXIT_FAILURE, "rxwt must be >= 0\n"); 1040af75078fSIntel } 1041af75078fSIntel if (!strcmp(lgopts[opt_idx].name, "rxfreet")) { 1042af75078fSIntel n = atoi(optarg); 1043af75078fSIntel if (n >= 0) 1044f2c5125aSPablo de Lara rx_free_thresh = (int16_t)n; 1045af75078fSIntel else 1046af75078fSIntel rte_exit(EXIT_FAILURE, "rxfreet must be >= 0\n"); 1047af75078fSIntel } 1048ed30d9b6SIntel if (!strcmp(lgopts[opt_idx].name, "tx-queue-stats-mapping")) { 1049ed30d9b6SIntel if (parse_queue_stats_mapping_config(optarg, TX)) { 1050ed30d9b6SIntel rte_exit(EXIT_FAILURE, 1051ed30d9b6SIntel "invalid TX queue statistics mapping config entered\n"); 1052ed30d9b6SIntel } 1053ed30d9b6SIntel } 1054ed30d9b6SIntel if (!strcmp(lgopts[opt_idx].name, "rx-queue-stats-mapping")) { 1055ed30d9b6SIntel if (parse_queue_stats_mapping_config(optarg, RX)) { 1056ed30d9b6SIntel rte_exit(EXIT_FAILURE, 1057ed30d9b6SIntel "invalid RX queue statistics mapping config entered\n"); 1058ed30d9b6SIntel } 1059ed30d9b6SIntel } 1060a7e7bb4eSCyril Chemparathy if (!strcmp(lgopts[opt_idx].name, "txpkts")) { 1061a7e7bb4eSCyril Chemparathy unsigned seg_lengths[RTE_MAX_SEGS_PER_PKT]; 1062a7e7bb4eSCyril Chemparathy unsigned int nb_segs; 1063a7e7bb4eSCyril Chemparathy 1064950d1516SBruce Richardson nb_segs = parse_item_list(optarg, "txpkt segments", 1065950d1516SBruce Richardson RTE_MAX_SEGS_PER_PKT, seg_lengths, 0); 1066a7e7bb4eSCyril Chemparathy if (nb_segs > 0) 1067a7e7bb4eSCyril Chemparathy set_tx_pkt_segments(seg_lengths, nb_segs); 1068a7e7bb4eSCyril Chemparathy else 1069a7e7bb4eSCyril Chemparathy rte_exit(EXIT_FAILURE, "bad txpkts\n"); 1070a7e7bb4eSCyril Chemparathy } 10717741e4cfSIntel if (!strcmp(lgopts[opt_idx].name, "no-flush-rx")) 10727741e4cfSIntel no_flush_rx = 1; 1073bc202406SDavid Marchand if (!strcmp(lgopts[opt_idx].name, "disable-link-check")) 1074bc202406SDavid Marchand no_link_check = 1; 10758ea656f8SGaetan Rivet if (!strcmp(lgopts[opt_idx].name, "no-lsc-interrupt")) 10768ea656f8SGaetan Rivet lsc_interrupt = 0; 1077284c908cSGaetan Rivet if (!strcmp(lgopts[opt_idx].name, "no-rmv-interrupt")) 1078284c908cSGaetan Rivet rmv_interrupt = 0; 10797ee3e944SVasily Philipov if (!strcmp(lgopts[opt_idx].name, "flow-isolate-all")) 10807ee3e944SVasily Philipov flow_isolate_all = 1; 1081fd8c20aaSShahaf Shuler if (!strcmp(lgopts[opt_idx].name, "tx-offloads")) { 1082fd8c20aaSShahaf Shuler char *end = NULL; 1083fd8c20aaSShahaf Shuler n = strtoull(optarg, &end, 16); 1084fd8c20aaSShahaf Shuler if (n >= 0) 1085fd8c20aaSShahaf Shuler tx_offloads = (uint64_t)n; 1086fd8c20aaSShahaf Shuler else 1087fd8c20aaSShahaf Shuler rte_exit(EXIT_FAILURE, 1088fd8c20aaSShahaf Shuler "tx-offloads must be >= 0\n"); 1089fd8c20aaSShahaf Shuler } 10903af72783SGaetan Rivet if (!strcmp(lgopts[opt_idx].name, "print-event")) 10913af72783SGaetan Rivet if (parse_event_printing_config(optarg, 1)) { 10923af72783SGaetan Rivet rte_exit(EXIT_FAILURE, 10933af72783SGaetan Rivet "invalid print-event argument\n"); 10943af72783SGaetan Rivet } 10953af72783SGaetan Rivet if (!strcmp(lgopts[opt_idx].name, "mask-event")) 10963af72783SGaetan Rivet if (parse_event_printing_config(optarg, 0)) { 10973af72783SGaetan Rivet rte_exit(EXIT_FAILURE, 10983af72783SGaetan Rivet "invalid mask-event argument\n"); 10993af72783SGaetan Rivet } 11007741e4cfSIntel 1101af75078fSIntel break; 1102af75078fSIntel case 'h': 1103af75078fSIntel usage(argv[0]); 1104af75078fSIntel rte_exit(EXIT_SUCCESS, "Displayed help\n"); 1105af75078fSIntel break; 1106af75078fSIntel default: 1107af75078fSIntel usage(argv[0]); 1108af75078fSIntel rte_exit(EXIT_FAILURE, 1109af75078fSIntel "Command line is incomplete or incorrect\n"); 1110af75078fSIntel break; 1111af75078fSIntel } 1112af75078fSIntel } 11130074d02fSShahaf Shuler 11140074d02fSShahaf Shuler /* Set offload configuration from command line parameters. */ 11150074d02fSShahaf Shuler rx_mode.offloads = rx_offloads; 1116fd8c20aaSShahaf Shuler tx_mode.offloads = tx_offloads; 1117af75078fSIntel } 1118