xref: /dflybsd-src/sys/dev/sound/pci/hda/hdac_reg.h (revision 2a1ad637466621af45d5a17185b33f3dcaaa1b1c)
1558a398bSSimon Schubert /*-
2558a398bSSimon Schubert  * Copyright (c) 2006 Stephane E. Potvin <sepotvin@videotron.ca>
3558a398bSSimon Schubert  * All rights reserved.
4558a398bSSimon Schubert  *
5558a398bSSimon Schubert  * Redistribution and use in source and binary forms, with or without
6558a398bSSimon Schubert  * modification, are permitted provided that the following conditions
7558a398bSSimon Schubert  * are met:
8558a398bSSimon Schubert  * 1. Redistributions of source code must retain the above copyright
9558a398bSSimon Schubert  *    notice, this list of conditions and the following disclaimer.
10558a398bSSimon Schubert  * 2. Redistributions in binary form must reproduce the above copyright
11558a398bSSimon Schubert  *    notice, this list of conditions and the following disclaimer in the
12558a398bSSimon Schubert  *    documentation and/or other materials provided with the distribution.
13558a398bSSimon Schubert  *
14558a398bSSimon Schubert  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
15558a398bSSimon Schubert  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16558a398bSSimon Schubert  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17558a398bSSimon Schubert  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
18558a398bSSimon Schubert  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
19558a398bSSimon Schubert  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
20558a398bSSimon Schubert  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
21558a398bSSimon Schubert  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
22558a398bSSimon Schubert  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
23558a398bSSimon Schubert  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
24558a398bSSimon Schubert  * SUCH DAMAGE.
25558a398bSSimon Schubert  *
26*2a1ad637SFrançois Tigeot  * $FreeBSD: head/sys/dev/sound/pci/hda/hdac_reg.h 230130 2012-01-15 13:21:36Z mav $
27558a398bSSimon Schubert  */
28558a398bSSimon Schubert 
29558a398bSSimon Schubert #ifndef _HDAC_REG_H_
30558a398bSSimon Schubert #define _HDAC_REG_H_
31558a398bSSimon Schubert 
32558a398bSSimon Schubert /****************************************************************************
33558a398bSSimon Schubert  * HDA Controller Register Set
34558a398bSSimon Schubert  ****************************************************************************/
35558a398bSSimon Schubert #define HDAC_GCAP	0x00	/* 2 - Global Capabilities*/
36558a398bSSimon Schubert #define HDAC_VMIN	0x02	/* 1 - Minor Version */
37558a398bSSimon Schubert #define HDAC_VMAJ	0x03	/* 1 - Major Version */
38558a398bSSimon Schubert #define	HDAC_OUTPAY	0x04	/* 2 - Output Payload Capability */
39558a398bSSimon Schubert #define HDAC_INPAY	0x06	/* 2 - Input Payload Capability */
40558a398bSSimon Schubert #define HDAC_GCTL	0x08	/* 4 - Global Control */
41558a398bSSimon Schubert #define HDAC_WAKEEN	0x0c	/* 2 - Wake Enable */
42558a398bSSimon Schubert #define HDAC_STATESTS	0x0e	/* 2 - State Change Status */
43558a398bSSimon Schubert #define HDAC_GSTS	0x10	/* 2 - Global Status */
44558a398bSSimon Schubert #define HDAC_OUTSTRMPAY	0x18	/* 2 - Output Stream Payload Capability */
45558a398bSSimon Schubert #define HDAC_INSTRMPAY	0x1a	/* 2 - Input Stream Payload Capability */
46558a398bSSimon Schubert #define HDAC_INTCTL	0x20	/* 4 - Interrupt Control */
47558a398bSSimon Schubert #define HDAC_INTSTS	0x24	/* 4 - Interrupt Status */
48558a398bSSimon Schubert #define HDAC_WALCLK	0x30	/* 4 - Wall Clock Counter */
49558a398bSSimon Schubert #define HDAC_SSYNC	0x38	/* 4 - Stream Synchronization */
50558a398bSSimon Schubert #define HDAC_CORBLBASE	0x40	/* 4 - CORB Lower Base Address */
51558a398bSSimon Schubert #define HDAC_CORBUBASE	0x44	/* 4 - CORB Upper Base Address */
52558a398bSSimon Schubert #define HDAC_CORBWP	0x48	/* 2 - CORB Write Pointer */
53558a398bSSimon Schubert #define HDAC_CORBRP	0x4a	/* 2 - CORB Read Pointer */
54558a398bSSimon Schubert #define HDAC_CORBCTL	0x4c	/* 1 - CORB Control */
55558a398bSSimon Schubert #define HDAC_CORBSTS	0x4d	/* 1 - CORB Status */
56558a398bSSimon Schubert #define HDAC_CORBSIZE	0x4e	/* 1 - CORB Size */
57558a398bSSimon Schubert #define HDAC_RIRBLBASE	0x50	/* 4 - RIRB Lower Base Address */
58558a398bSSimon Schubert #define HDAC_RIRBUBASE	0x54	/* 4 - RIRB Upper Base Address */
59558a398bSSimon Schubert #define HDAC_RIRBWP	0x58	/* 2 - RIRB Write Pointer */
60558a398bSSimon Schubert #define HDAC_RINTCNT	0x5a	/* 2 - Response Interrupt Count */
61558a398bSSimon Schubert #define HDAC_RIRBCTL	0x5c	/* 1 - RIRB Control */
62558a398bSSimon Schubert #define HDAC_RIRBSTS	0x5d	/* 1 - RIRB Status */
63558a398bSSimon Schubert #define HDAC_RIRBSIZE	0x5e	/* 1 - RIRB Size */
64558a398bSSimon Schubert #define HDAC_ICOI	0x60	/* 4 - Immediate Command Output Interface */
65558a398bSSimon Schubert #define HDAC_ICII	0x64	/* 4 - Immediate Command Input Interface */
66558a398bSSimon Schubert #define HDAC_ICIS	0x68	/* 2 - Immediate Command Status */
67558a398bSSimon Schubert #define HDAC_DPIBLBASE	0x70	/* 4 - DMA Position Buffer Lower Base */
68558a398bSSimon Schubert #define HDAC_DPIBUBASE	0x74	/* 4 - DMA Position Buffer Upper Base */
69558a398bSSimon Schubert #define HDAC_SDCTL0	0x80	/* 3 - Stream Descriptor Control */
70558a398bSSimon Schubert #define HDAC_SDCTL1	0x81	/* 3 - Stream Descriptor Control */
71558a398bSSimon Schubert #define HDAC_SDCTL2	0x82	/* 3 - Stream Descriptor Control */
72558a398bSSimon Schubert #define HDAC_SDSTS	0x83	/* 1 - Stream Descriptor Status */
73558a398bSSimon Schubert #define HDAC_SDLPIB	0x84	/* 4 - Link Position in Buffer */
74558a398bSSimon Schubert #define HDAC_SDCBL	0x88	/* 4 - Cyclic Buffer Length */
75558a398bSSimon Schubert #define HDAC_SDLVI	0x8C	/* 2 - Last Valid Index */
76558a398bSSimon Schubert #define HDAC_SDFIFOS	0x90	/* 2 - FIFOS */
77558a398bSSimon Schubert #define HDAC_SDFMT	0x92	/* 2 - fmt */
78558a398bSSimon Schubert #define HDAC_SDBDPL	0x98	/* 4 - Buffer Descriptor Pointer Lower Base */
79558a398bSSimon Schubert #define HDAC_SDBDPU	0x9C	/* 4 - Buffer Descriptor Pointer Upper Base */
80558a398bSSimon Schubert 
81558a398bSSimon Schubert #define _HDAC_ISDOFFSET(n, iss, oss)	(0x80 + ((n) * 0x20))
82558a398bSSimon Schubert #define _HDAC_ISDCTL(n, iss, oss)	(0x00 + _HDAC_ISDOFFSET(n, iss, oss))
83558a398bSSimon Schubert #define _HDAC_ISDSTS(n, iss, oss)	(0x03 + _HDAC_ISDOFFSET(n, iss, oss))
84558a398bSSimon Schubert #define _HDAC_ISDPICB(n, iss, oss)	(0x04 + _HDAC_ISDOFFSET(n, iss, oss))
85558a398bSSimon Schubert #define _HDAC_ISDCBL(n, iss, oss)	(0x08 + _HDAC_ISDOFFSET(n, iss, oss))
86558a398bSSimon Schubert #define _HDAC_ISDLVI(n, iss, oss)	(0x0c + _HDAC_ISDOFFSET(n, iss, oss))
87558a398bSSimon Schubert #define _HDAC_ISDFIFOD(n, iss, oss)	(0x10 + _HDAC_ISDOFFSET(n, iss, oss))
88558a398bSSimon Schubert #define _HDAC_ISDFMT(n, iss, oss)	(0x12 + _HDAC_ISDOFFSET(n, iss, oss))
89558a398bSSimon Schubert #define _HDAC_ISDBDPL(n, iss, oss)	(0x18 + _HDAC_ISDOFFSET(n, iss, oss))
90558a398bSSimon Schubert #define _HDAC_ISDBDPU(n, iss, oss)	(0x1c + _HDAC_ISDOFFSET(n, iss, oss))
91558a398bSSimon Schubert 
92558a398bSSimon Schubert #define _HDAC_OSDOFFSET(n, iss, oss)	(0x80 + ((iss) * 0x20) + ((n) * 0x20))
93558a398bSSimon Schubert #define _HDAC_OSDCTL(n, iss, oss)	(0x00 + _HDAC_OSDOFFSET(n, iss, oss))
94558a398bSSimon Schubert #define _HDAC_OSDSTS(n, iss, oss)	(0x03 + _HDAC_OSDOFFSET(n, iss, oss))
95558a398bSSimon Schubert #define _HDAC_OSDPICB(n, iss, oss)	(0x04 + _HDAC_OSDOFFSET(n, iss, oss))
96558a398bSSimon Schubert #define _HDAC_OSDCBL(n, iss, oss)	(0x08 + _HDAC_OSDOFFSET(n, iss, oss))
97558a398bSSimon Schubert #define _HDAC_OSDLVI(n, iss, oss)	(0x0c + _HDAC_OSDOFFSET(n, iss, oss))
98558a398bSSimon Schubert #define _HDAC_OSDFIFOD(n, iss, oss)	(0x10 + _HDAC_OSDOFFSET(n, iss, oss))
99558a398bSSimon Schubert #define _HDAC_OSDFMT(n, iss, oss)	(0x12 + _HDAC_OSDOFFSET(n, iss, oss))
100558a398bSSimon Schubert #define _HDAC_OSDBDPL(n, iss, oss)	(0x18 + _HDAC_OSDOFFSET(n, iss, oss))
101558a398bSSimon Schubert #define _HDAC_OSDBDPU(n, iss, oss)	(0x1c + _HDAC_OSDOFFSET(n, iss, oss))
102558a398bSSimon Schubert 
103558a398bSSimon Schubert #define _HDAC_BSDOFFSET(n, iss, oss)	(0x80 + ((iss) * 0x20) + ((oss) * 0x20) + ((n) * 0x20))
104558a398bSSimon Schubert #define _HDAC_BSDCTL(n, iss, oss)	(0x00 + _HDAC_BSDOFFSET(n, iss, oss))
105558a398bSSimon Schubert #define _HDAC_BSDSTS(n, iss, oss)	(0x03 + _HDAC_BSDOFFSET(n, iss, oss))
106558a398bSSimon Schubert #define _HDAC_BSDPICB(n, iss, oss)	(0x04 + _HDAC_BSDOFFSET(n, iss, oss))
107558a398bSSimon Schubert #define _HDAC_BSDCBL(n, iss, oss)	(0x08 + _HDAC_BSDOFFSET(n, iss, oss))
108558a398bSSimon Schubert #define _HDAC_BSDLVI(n, iss, oss)	(0x0c + _HDAC_BSDOFFSET(n, iss, oss))
109558a398bSSimon Schubert #define _HDAC_BSDFIFOD(n, iss, oss)	(0x10 + _HDAC_BSDOFFSET(n, iss, oss))
110558a398bSSimon Schubert #define _HDAC_BSDFMT(n, iss, oss)	(0x12 + _HDAC_BSDOFFSET(n, iss, oss))
111558a398bSSimon Schubert #define _HDAC_BSDBDPL(n, iss, oss)	(0x18 + _HDAC_BSDOFFSET(n, iss, oss))
112558a398bSSimon Schubert #define _HDAC_BSDBDBU(n, iss, oss)	(0x1c + _HDAC_BSDOFFSET(n, iss, oss))
113558a398bSSimon Schubert 
114558a398bSSimon Schubert /****************************************************************************
115558a398bSSimon Schubert  * HDA Controller Register Fields
116558a398bSSimon Schubert  ****************************************************************************/
117558a398bSSimon Schubert 
118558a398bSSimon Schubert /* GCAP - Global Capabilities */
119558a398bSSimon Schubert #define HDAC_GCAP_64OK			0x0001
120558a398bSSimon Schubert #define HDAC_GCAP_NSDO_MASK		0x0006
121558a398bSSimon Schubert #define HDAC_GCAP_NSDO_SHIFT		1
122558a398bSSimon Schubert #define HDAC_GCAP_BSS_MASK		0x00f8
123558a398bSSimon Schubert #define HDAC_GCAP_BSS_SHIFT		3
124558a398bSSimon Schubert #define HDAC_GCAP_ISS_MASK		0x0f00
125558a398bSSimon Schubert #define HDAC_GCAP_ISS_SHIFT		8
126558a398bSSimon Schubert #define HDAC_GCAP_OSS_MASK		0xf000
127558a398bSSimon Schubert #define HDAC_GCAP_OSS_SHIFT		12
128558a398bSSimon Schubert 
129558a398bSSimon Schubert #define HDAC_GCAP_NSDO_1SDO		0x00
130558a398bSSimon Schubert #define HDAC_GCAP_NSDO_2SDO		0x02
131558a398bSSimon Schubert #define HDAC_GCAP_NSDO_4SDO		0x04
132558a398bSSimon Schubert 
133558a398bSSimon Schubert #define HDAC_GCAP_BSS(gcap)						\
134558a398bSSimon Schubert 	(((gcap) & HDAC_GCAP_BSS_MASK) >> HDAC_GCAP_BSS_SHIFT)
135558a398bSSimon Schubert #define HDAC_GCAP_ISS(gcap)						\
136558a398bSSimon Schubert 	(((gcap) & HDAC_GCAP_ISS_MASK) >> HDAC_GCAP_ISS_SHIFT)
137558a398bSSimon Schubert #define HDAC_GCAP_OSS(gcap)						\
138558a398bSSimon Schubert 	(((gcap) & HDAC_GCAP_OSS_MASK) >> HDAC_GCAP_OSS_SHIFT)
139*2a1ad637SFrançois Tigeot #define HDAC_GCAP_NSDO(gcap)						\
140*2a1ad637SFrançois Tigeot 	(((gcap) & HDAC_GCAP_NSDO_MASK) >> HDAC_GCAP_NSDO_SHIFT)
141558a398bSSimon Schubert 
142558a398bSSimon Schubert /* GCTL - Global Control */
143558a398bSSimon Schubert #define HDAC_GCTL_CRST			0x00000001
144558a398bSSimon Schubert #define HDAC_GCTL_FCNTRL		0x00000002
145558a398bSSimon Schubert #define HDAC_GCTL_UNSOL			0x00000100
146558a398bSSimon Schubert 
147558a398bSSimon Schubert /* WAKEEN - Wake Enable */
148558a398bSSimon Schubert #define HDAC_WAKEEN_SDIWEN_MASK		0x7fff
149558a398bSSimon Schubert #define HDAC_WAKEEN_SDIWEN_SHIFT	0
150558a398bSSimon Schubert 
151558a398bSSimon Schubert /* STATESTS - State Change Status */
152558a398bSSimon Schubert #define HDAC_STATESTS_SDIWAKE_MASK	0x7fff
153558a398bSSimon Schubert #define HDAC_STATESTS_SDIWAKE_SHIFT	0
154558a398bSSimon Schubert 
155558a398bSSimon Schubert #define HDAC_STATESTS_SDIWAKE(statests, n)				\
156558a398bSSimon Schubert     (((((statests) & HDAC_STATESTS_SDIWAKE_MASK) >>			\
157558a398bSSimon Schubert     HDAC_STATESTS_SDIWAKE_SHIFT) >> (n)) & 0x0001)
158558a398bSSimon Schubert 
159558a398bSSimon Schubert /* GSTS - Global Status */
160558a398bSSimon Schubert #define HDAC_GSTS_FSTS			0x0002
161558a398bSSimon Schubert 
162558a398bSSimon Schubert /* INTCTL - Interrut Control */
163558a398bSSimon Schubert #define HDAC_INTCTL_SIE_MASK		0x3fffffff
164558a398bSSimon Schubert #define HDAC_INTCTL_SIE_SHIFT		0
165558a398bSSimon Schubert #define HDAC_INTCTL_CIE			0x40000000
166558a398bSSimon Schubert #define HDAC_INTCTL_GIE			0x80000000
167558a398bSSimon Schubert 
168558a398bSSimon Schubert /* INTSTS - Interrupt Status */
169558a398bSSimon Schubert #define HDAC_INTSTS_SIS_MASK		0x3fffffff
170558a398bSSimon Schubert #define HDAC_INTSTS_SIS_SHIFT		0
171558a398bSSimon Schubert #define HDAC_INTSTS_CIS			0x40000000
172558a398bSSimon Schubert #define HDAC_INTSTS_GIS			0x80000000
173558a398bSSimon Schubert 
174558a398bSSimon Schubert /* SSYNC - Stream Synchronization */
175558a398bSSimon Schubert #define HDAC_SSYNC_SSYNC_MASK		0x3fffffff
176558a398bSSimon Schubert #define HDAC_SSYNC_SSYNC_SHIFT		0
177558a398bSSimon Schubert 
178558a398bSSimon Schubert /* CORBWP - CORB Write Pointer */
179558a398bSSimon Schubert #define HDAC_CORBWP_CORBWP_MASK		0x00ff
180558a398bSSimon Schubert #define HDAC_CORBWP_CORBWP_SHIFT	0
181558a398bSSimon Schubert 
182558a398bSSimon Schubert /* CORBRP - CORB Read Pointer */
183558a398bSSimon Schubert #define HDAC_CORBRP_CORBRP_MASK		0x00ff
184558a398bSSimon Schubert #define HDAC_CORBRP_CORBRP_SHIFT	0
185558a398bSSimon Schubert #define HDAC_CORBRP_CORBRPRST		0x8000
186558a398bSSimon Schubert 
187558a398bSSimon Schubert /* CORBCTL - CORB Control */
188558a398bSSimon Schubert #define HDAC_CORBCTL_CMEIE		0x01
189558a398bSSimon Schubert #define HDAC_CORBCTL_CORBRUN		0x02
190558a398bSSimon Schubert 
191558a398bSSimon Schubert /* CORBSTS - CORB Status */
192558a398bSSimon Schubert #define HDAC_CORBSTS_CMEI		0x01
193558a398bSSimon Schubert 
194558a398bSSimon Schubert /* CORBSIZE - CORB Size */
195558a398bSSimon Schubert #define HDAC_CORBSIZE_CORBSIZE_MASK	0x03
196558a398bSSimon Schubert #define HDAC_CORBSIZE_CORBSIZE_SHIFT	0
197558a398bSSimon Schubert #define HDAC_CORBSIZE_CORBSZCAP_MASK	0xf0
198558a398bSSimon Schubert #define HDAC_CORBSIZE_CORBSZCAP_SHIFT	4
199558a398bSSimon Schubert 
200558a398bSSimon Schubert #define HDAC_CORBSIZE_CORBSIZE_2	0x00
201558a398bSSimon Schubert #define HDAC_CORBSIZE_CORBSIZE_16	0x01
202558a398bSSimon Schubert #define HDAC_CORBSIZE_CORBSIZE_256	0x02
203558a398bSSimon Schubert 
204558a398bSSimon Schubert #define HDAC_CORBSIZE_CORBSZCAP_2	0x10
205558a398bSSimon Schubert #define HDAC_CORBSIZE_CORBSZCAP_16	0x20
206558a398bSSimon Schubert #define HDAC_CORBSIZE_CORBSZCAP_256	0x40
207558a398bSSimon Schubert 
208558a398bSSimon Schubert #define HDAC_CORBSIZE_CORBSIZE(corbsize)				\
209558a398bSSimon Schubert     (((corbsize) & HDAC_CORBSIZE_CORBSIZE_MASK) >> HDAC_CORBSIZE_CORBSIZE_SHIFT)
210558a398bSSimon Schubert 
211558a398bSSimon Schubert /* RIRBWP - RIRB Write Pointer */
212558a398bSSimon Schubert #define HDAC_RIRBWP_RIRBWP_MASK		0x00ff
213558a398bSSimon Schubert #define HDAC_RIRBWP_RIRBWP_SHIFT	0
214558a398bSSimon Schubert #define HDAC_RIRBWP_RIRBWPRST		0x8000
215558a398bSSimon Schubert 
216558a398bSSimon Schubert /* RINTCTN - Response Interrupt Count */
217558a398bSSimon Schubert #define HDAC_RINTCNT_MASK		0x00ff
218558a398bSSimon Schubert #define HDAC_RINTCNT_SHIFT		0
219558a398bSSimon Schubert 
220558a398bSSimon Schubert /* RIRBCTL - RIRB Control */
221558a398bSSimon Schubert #define HDAC_RIRBCTL_RINTCTL		0x01
222558a398bSSimon Schubert #define HDAC_RIRBCTL_RIRBDMAEN		0x02
223558a398bSSimon Schubert #define HDAC_RIRBCTL_RIRBOIC		0x04
224558a398bSSimon Schubert 
225558a398bSSimon Schubert /* RIRBSTS - RIRB Status */
226558a398bSSimon Schubert #define HDAC_RIRBSTS_RINTFL		0x01
227558a398bSSimon Schubert #define HDAC_RIRBSTS_RIRBOIS		0x04
228558a398bSSimon Schubert 
229558a398bSSimon Schubert /* RIRBSIZE - RIRB Size */
230558a398bSSimon Schubert #define HDAC_RIRBSIZE_RIRBSIZE_MASK	0x03
231558a398bSSimon Schubert #define HDAC_RIRBSIZE_RIRBSIZE_SHIFT	0
232558a398bSSimon Schubert #define HDAC_RIRBSIZE_RIRBSZCAP_MASK	0xf0
233558a398bSSimon Schubert #define HDAC_RIRBSIZE_RIRBSZCAP_SHIFT	4
234558a398bSSimon Schubert 
235558a398bSSimon Schubert #define HDAC_RIRBSIZE_RIRBSIZE_2	0x00
236558a398bSSimon Schubert #define HDAC_RIRBSIZE_RIRBSIZE_16	0x01
237558a398bSSimon Schubert #define HDAC_RIRBSIZE_RIRBSIZE_256	0x02
238558a398bSSimon Schubert 
239558a398bSSimon Schubert #define HDAC_RIRBSIZE_RIRBSZCAP_2	0x10
240558a398bSSimon Schubert #define HDAC_RIRBSIZE_RIRBSZCAP_16	0x20
241558a398bSSimon Schubert #define HDAC_RIRBSIZE_RIRBSZCAP_256	0x40
242558a398bSSimon Schubert 
243558a398bSSimon Schubert #define HDAC_RIRBSIZE_RIRBSIZE(rirbsize)				\
244558a398bSSimon Schubert     (((rirbsize) & HDAC_RIRBSIZE_RIRBSIZE_MASK) >> HDAC_RIRBSIZE_RIRBSIZE_SHIFT)
245558a398bSSimon Schubert 
246558a398bSSimon Schubert /* DPLBASE - DMA Position Lower Base Address */
247558a398bSSimon Schubert #define HDAC_DPLBASE_DPLBASE_MASK	0xffffff80
248558a398bSSimon Schubert #define HDAC_DPLBASE_DPLBASE_SHIFT	7
249558a398bSSimon Schubert #define HDAC_DPLBASE_DPLBASE_DMAPBE	0x00000001
250558a398bSSimon Schubert 
251558a398bSSimon Schubert /* SDCTL - Stream Descriptor Control */
252558a398bSSimon Schubert #define HDAC_SDCTL_SRST			0x000001
253558a398bSSimon Schubert #define HDAC_SDCTL_RUN			0x000002
254558a398bSSimon Schubert #define HDAC_SDCTL_IOCE			0x000004
255558a398bSSimon Schubert #define HDAC_SDCTL_FEIE			0x000008
256558a398bSSimon Schubert #define HDAC_SDCTL_DEIE			0x000010
257*2a1ad637SFrançois Tigeot #define HDAC_SDCTL2_STRIPE_MASK		0x03
258*2a1ad637SFrançois Tigeot #define HDAC_SDCTL2_STRIPE_SHIFT	0
259*2a1ad637SFrançois Tigeot #define HDAC_SDCTL2_TP			0x04
260*2a1ad637SFrançois Tigeot #define HDAC_SDCTL2_DIR			0x08
261558a398bSSimon Schubert #define HDAC_SDCTL2_STRM_MASK		0xf0
262558a398bSSimon Schubert #define HDAC_SDCTL2_STRM_SHIFT		4
263558a398bSSimon Schubert 
264558a398bSSimon Schubert #define HDAC_SDSTS_DESE			(1 << 4)
265558a398bSSimon Schubert #define HDAC_SDSTS_FIFOE		(1 << 3)
266558a398bSSimon Schubert #define HDAC_SDSTS_BCIS			(1 << 2)
267558a398bSSimon Schubert 
268558a398bSSimon Schubert #endif
269