1558a398bSSimon Schubert /*- 2558a398bSSimon Schubert * Copyright (c) 2005 Ariff Abdullah <ariff@FreeBSD.org> 3558a398bSSimon Schubert * All rights reserved. 4558a398bSSimon Schubert * 5558a398bSSimon Schubert * Redistribution and use in source and binary forms, with or without 6558a398bSSimon Schubert * modification, are permitted provided that the following conditions 7558a398bSSimon Schubert * are met: 8558a398bSSimon Schubert * 1. Redistributions of source code must retain the above copyright 9558a398bSSimon Schubert * notice, this list of conditions and the following disclaimer. 10558a398bSSimon Schubert * 2. Redistributions in binary form must reproduce the above copyright 11558a398bSSimon Schubert * notice, this list of conditions and the following disclaimer in the 12558a398bSSimon Schubert * documentation and/or other materials provided with the distribution. 13558a398bSSimon Schubert * 14558a398bSSimon Schubert * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 15558a398bSSimon Schubert * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 16558a398bSSimon Schubert * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 17558a398bSSimon Schubert * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 18558a398bSSimon Schubert * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 19558a398bSSimon Schubert * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 20558a398bSSimon Schubert * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 21558a398bSSimon Schubert * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 22558a398bSSimon Schubert * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 23558a398bSSimon Schubert * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 24558a398bSSimon Schubert * SUCH DAMAGE. 25558a398bSSimon Schubert * 26*2a1ad637SFrançois Tigeot * $FreeBSD: head/sys/dev/sound/pci/atiixp.h 180110 2008-06-30 05:14:44Z delphij $ 27558a398bSSimon Schubert */ 28558a398bSSimon Schubert 29558a398bSSimon Schubert #ifndef _ATIIXP_H_ 30558a398bSSimon Schubert #define _ATIIXP_H_ 31558a398bSSimon Schubert 32558a398bSSimon Schubert /* 33558a398bSSimon Schubert * Constants, pretty much FreeBSD specific. 34558a398bSSimon Schubert */ 35558a398bSSimon Schubert 36558a398bSSimon Schubert /* Number of playback / recording channel */ 37558a398bSSimon Schubert #define ATI_IXP_NPCHAN 1 38558a398bSSimon Schubert #define ATI_IXP_NRCHAN 1 39558a398bSSimon Schubert #define ATI_IXP_NCHANS (ATI_IXP_NPCHAN + ATI_IXP_NRCHAN) 40558a398bSSimon Schubert 41558a398bSSimon Schubert /* 42558a398bSSimon Schubert * Maximum segments/descriptors is 256, but 2 for 43558a398bSSimon Schubert * each channel should be more than enough for us. 44558a398bSSimon Schubert */ 45558a398bSSimon Schubert #define ATI_IXP_DMA_CHSEGS 2 46558a398bSSimon Schubert #define ATI_IXP_DMA_CHSEGS_MIN 2 47558a398bSSimon Schubert #define ATI_IXP_DMA_CHSEGS_MAX 256 48558a398bSSimon Schubert 49558a398bSSimon Schubert #define ATI_VENDOR_ID 0x1002 /* ATI Technologies */ 50*2a1ad637SFrançois Tigeot 51558a398bSSimon Schubert #define ATI_IXP_200_ID 0x4341 52558a398bSSimon Schubert #define ATI_IXP_300_ID 0x4361 53558a398bSSimon Schubert #define ATI_IXP_400_ID 0x4370 54*2a1ad637SFrançois Tigeot #define ATI_IXP_SB600_ID 0x4382 55558a398bSSimon Schubert 56558a398bSSimon Schubert #define ATI_IXP_BASE_RATE 48000 57558a398bSSimon Schubert 58558a398bSSimon Schubert /* 59558a398bSSimon Schubert * Register definitions for ATI IXP 60558a398bSSimon Schubert * 61558a398bSSimon Schubert * References: ALSA snd-atiixp.c , OpenBSD/NetBSD auixp-*.h 62558a398bSSimon Schubert */ 63558a398bSSimon Schubert 64558a398bSSimon Schubert #define ATI_IXP_CODECS 3 65558a398bSSimon Schubert 66558a398bSSimon Schubert #define ATI_REG_ISR 0x00 /* interrupt source */ 67558a398bSSimon Schubert #define ATI_REG_ISR_IN_XRUN (1U<<0) 68558a398bSSimon Schubert #define ATI_REG_ISR_IN_STATUS (1U<<1) 69558a398bSSimon Schubert #define ATI_REG_ISR_OUT_XRUN (1U<<2) 70558a398bSSimon Schubert #define ATI_REG_ISR_OUT_STATUS (1U<<3) 71558a398bSSimon Schubert #define ATI_REG_ISR_SPDF_XRUN (1U<<4) 72558a398bSSimon Schubert #define ATI_REG_ISR_SPDF_STATUS (1U<<5) 73558a398bSSimon Schubert #define ATI_REG_ISR_PHYS_INTR (1U<<8) 74558a398bSSimon Schubert #define ATI_REG_ISR_PHYS_MISMATCH (1U<<9) 75558a398bSSimon Schubert #define ATI_REG_ISR_CODEC0_NOT_READY (1U<<10) 76558a398bSSimon Schubert #define ATI_REG_ISR_CODEC1_NOT_READY (1U<<11) 77558a398bSSimon Schubert #define ATI_REG_ISR_CODEC2_NOT_READY (1U<<12) 78558a398bSSimon Schubert #define ATI_REG_ISR_NEW_FRAME (1U<<13) 79558a398bSSimon Schubert 80558a398bSSimon Schubert #define ATI_REG_IER 0x04 /* interrupt enable */ 81558a398bSSimon Schubert #define ATI_REG_IER_IN_XRUN_EN (1U<<0) 82558a398bSSimon Schubert #define ATI_REG_IER_IO_STATUS_EN (1U<<1) 83558a398bSSimon Schubert #define ATI_REG_IER_OUT_XRUN_EN (1U<<2) 84558a398bSSimon Schubert #define ATI_REG_IER_OUT_XRUN_COND (1U<<3) 85558a398bSSimon Schubert #define ATI_REG_IER_SPDF_XRUN_EN (1U<<4) 86558a398bSSimon Schubert #define ATI_REG_IER_SPDF_STATUS_EN (1U<<5) 87558a398bSSimon Schubert #define ATI_REG_IER_PHYS_INTR_EN (1U<<8) 88558a398bSSimon Schubert #define ATI_REG_IER_PHYS_MISMATCH_EN (1U<<9) 89558a398bSSimon Schubert #define ATI_REG_IER_CODEC0_INTR_EN (1U<<10) 90558a398bSSimon Schubert #define ATI_REG_IER_CODEC1_INTR_EN (1U<<11) 91558a398bSSimon Schubert #define ATI_REG_IER_CODEC2_INTR_EN (1U<<12) 92558a398bSSimon Schubert #define ATI_REG_IER_NEW_FRAME_EN (1U<<13) /* (RO) */ 93558a398bSSimon Schubert #define ATI_REG_IER_SET_BUS_BUSY (1U<<14) /* (WO) audio is running */ 94558a398bSSimon Schubert 95558a398bSSimon Schubert #define ATI_REG_CMD 0x08 /* command */ 96558a398bSSimon Schubert #define ATI_REG_CMD_POWERDOWN (1U<<0) 97558a398bSSimon Schubert #define ATI_REG_CMD_RECEIVE_EN (1U<<1) 98558a398bSSimon Schubert #define ATI_REG_CMD_SEND_EN (1U<<2) 99558a398bSSimon Schubert #define ATI_REG_CMD_STATUS_MEM (1U<<3) 100558a398bSSimon Schubert #define ATI_REG_CMD_SPDF_OUT_EN (1U<<4) 101558a398bSSimon Schubert #define ATI_REG_CMD_SPDF_STATUS_MEM (1U<<5) 102558a398bSSimon Schubert #define ATI_REG_CMD_SPDF_THRESHOLD (3U<<6) 103558a398bSSimon Schubert #define ATI_REG_CMD_SPDF_THRESHOLD_SHIFT 6 104558a398bSSimon Schubert #define ATI_REG_CMD_IN_DMA_EN (1U<<8) 105558a398bSSimon Schubert #define ATI_REG_CMD_OUT_DMA_EN (1U<<9) 106558a398bSSimon Schubert #define ATI_REG_CMD_SPDF_DMA_EN (1U<<10) 107558a398bSSimon Schubert #define ATI_REG_CMD_SPDF_OUT_STOPPED (1U<<11) 108558a398bSSimon Schubert #define ATI_REG_CMD_SPDF_CONFIG_MASK (7U<<12) 109558a398bSSimon Schubert #define ATI_REG_CMD_SPDF_CONFIG_34 (1U<<12) 110558a398bSSimon Schubert #define ATI_REG_CMD_SPDF_CONFIG_78 (2U<<12) 111558a398bSSimon Schubert #define ATI_REG_CMD_SPDF_CONFIG_69 (3U<<12) 112558a398bSSimon Schubert #define ATI_REG_CMD_SPDF_CONFIG_01 (4U<<12) 113558a398bSSimon Schubert #define ATI_REG_CMD_INTERLEAVE_SPDF (1U<<16) 114558a398bSSimon Schubert #define ATI_REG_CMD_AUDIO_PRESENT (1U<<20) 115558a398bSSimon Schubert #define ATI_REG_CMD_INTERLEAVE_IN (1U<<21) 116558a398bSSimon Schubert #define ATI_REG_CMD_INTERLEAVE_OUT (1U<<22) 117558a398bSSimon Schubert #define ATI_REG_CMD_LOOPBACK_EN (1U<<23) 118558a398bSSimon Schubert #define ATI_REG_CMD_PACKED_DIS (1U<<24) 119558a398bSSimon Schubert #define ATI_REG_CMD_BURST_EN (1U<<25) 120558a398bSSimon Schubert #define ATI_REG_CMD_PANIC_EN (1U<<26) 121558a398bSSimon Schubert #define ATI_REG_CMD_MODEM_PRESENT (1U<<27) 122558a398bSSimon Schubert #define ATI_REG_CMD_ACLINK_ACTIVE (1U<<28) 123558a398bSSimon Schubert #define ATI_REG_CMD_AC_SOFT_RESET (1U<<29) 124558a398bSSimon Schubert #define ATI_REG_CMD_AC_SYNC (1U<<30) 125558a398bSSimon Schubert #define ATI_REG_CMD_AC_RESET (1U<<31) 126558a398bSSimon Schubert 127558a398bSSimon Schubert #define ATI_REG_PHYS_OUT_ADDR 0x0c 128558a398bSSimon Schubert #define ATI_REG_PHYS_OUT_CODEC_MASK (3U<<0) 129558a398bSSimon Schubert #define ATI_REG_PHYS_OUT_RW (1U<<2) 130558a398bSSimon Schubert #define ATI_REG_PHYS_OUT_ADDR_EN (1U<<8) 131558a398bSSimon Schubert #define ATI_REG_PHYS_OUT_ADDR_SHIFT 9 132558a398bSSimon Schubert #define ATI_REG_PHYS_OUT_DATA_SHIFT 16 133558a398bSSimon Schubert 134558a398bSSimon Schubert #define ATI_REG_PHYS_IN_ADDR 0x10 135558a398bSSimon Schubert #define ATI_REG_PHYS_IN_READ_FLAG (1U<<8) 136558a398bSSimon Schubert #define ATI_REG_PHYS_IN_ADDR_SHIFT 9 137558a398bSSimon Schubert #define ATI_REG_PHYS_IN_DATA_SHIFT 16 138558a398bSSimon Schubert 139558a398bSSimon Schubert #define ATI_REG_SLOTREQ 0x14 140558a398bSSimon Schubert 141558a398bSSimon Schubert #define ATI_REG_COUNTER 0x18 142558a398bSSimon Schubert #define ATI_REG_COUNTER_SLOT (3U<<0) /* slot # */ 143558a398bSSimon Schubert #define ATI_REG_COUNTER_BITCLOCK (31U<<8) 144558a398bSSimon Schubert 145558a398bSSimon Schubert #define ATI_REG_IN_FIFO_THRESHOLD 0x1c 146558a398bSSimon Schubert 147558a398bSSimon Schubert #define ATI_REG_IN_DMA_LINKPTR 0x20 148558a398bSSimon Schubert #define ATI_REG_IN_DMA_DT_START 0x24 /* RO */ 149558a398bSSimon Schubert #define ATI_REG_IN_DMA_DT_NEXT 0x28 /* RO */ 150558a398bSSimon Schubert #define ATI_REG_IN_DMA_DT_CUR 0x2c /* RO */ 151558a398bSSimon Schubert #define ATI_REG_IN_DMA_DT_SIZE 0x30 152558a398bSSimon Schubert 153558a398bSSimon Schubert #define ATI_REG_OUT_DMA_SLOT 0x34 154558a398bSSimon Schubert #define ATI_REG_OUT_DMA_SLOT_BIT(x) (1U << ((x) - 3)) 155558a398bSSimon Schubert #define ATI_REG_OUT_DMA_SLOT_MASK 0x1ff 156558a398bSSimon Schubert #define ATI_REG_OUT_DMA_THRESHOLD_MASK 0xf800 157558a398bSSimon Schubert #define ATI_REG_OUT_DMA_THRESHOLD_SHIFT 11 158558a398bSSimon Schubert 159558a398bSSimon Schubert #define ATI_REG_OUT_DMA_LINKPTR 0x38 160558a398bSSimon Schubert #define ATI_REG_OUT_DMA_DT_START 0x3c /* RO */ 161558a398bSSimon Schubert #define ATI_REG_OUT_DMA_DT_NEXT 0x40 /* RO */ 162558a398bSSimon Schubert #define ATI_REG_OUT_DMA_DT_CUR 0x44 /* RO */ 163558a398bSSimon Schubert #define ATI_REG_OUT_DMA_DT_SIZE 0x48 164558a398bSSimon Schubert 165558a398bSSimon Schubert #define ATI_REG_SPDF_CMD 0x4c 166558a398bSSimon Schubert #define ATI_REG_SPDF_CMD_LFSR (1U<<4) 167558a398bSSimon Schubert #define ATI_REG_SPDF_CMD_SINGLE_CH (1U<<5) 168558a398bSSimon Schubert #define ATI_REG_SPDF_CMD_LFSR_ACC (0xff<<8) /* RO */ 169558a398bSSimon Schubert 170558a398bSSimon Schubert #define ATI_REG_SPDF_DMA_LINKPTR 0x50 171558a398bSSimon Schubert #define ATI_REG_SPDF_DMA_DT_START 0x54 /* RO */ 172558a398bSSimon Schubert #define ATI_REG_SPDF_DMA_DT_NEXT 0x58 /* RO */ 173558a398bSSimon Schubert #define ATI_REG_SPDF_DMA_DT_CUR 0x5c /* RO */ 174558a398bSSimon Schubert #define ATI_REG_SPDF_DMA_DT_SIZE 0x60 175558a398bSSimon Schubert 176558a398bSSimon Schubert #define ATI_REG_MODEM_MIRROR 0x7c 177558a398bSSimon Schubert #define ATI_REG_AUDIO_MIRROR 0x80 178558a398bSSimon Schubert 179558a398bSSimon Schubert #define ATI_REG_6CH_REORDER 0x84 /* reorder slots for 6ch */ 180558a398bSSimon Schubert #define ATI_REG_6CH_REORDER_EN (1U<<0) /* 3,4,7,8,6,9 -> 3,4,6,9,7,8 */ 181558a398bSSimon Schubert 182558a398bSSimon Schubert #define ATI_REG_FIFO_FLUSH 0x88 183558a398bSSimon Schubert #define ATI_REG_FIFO_OUT_FLUSH (1U<<0) 184558a398bSSimon Schubert #define ATI_REG_FIFO_IN_FLUSH (1U<<1) 185558a398bSSimon Schubert 186558a398bSSimon Schubert /* LINKPTR */ 187558a398bSSimon Schubert #define ATI_REG_LINKPTR_EN (1U<<0) 188558a398bSSimon Schubert 189558a398bSSimon Schubert /* [INT|OUT|SPDIF]_DMA_DT_SIZE */ 190558a398bSSimon Schubert #define ATI_REG_DMA_DT_SIZE (0xffffU<<0) 191558a398bSSimon Schubert #define ATI_REG_DMA_FIFO_USED (0x1fU<<16) 192558a398bSSimon Schubert #define ATI_REG_DMA_FIFO_FREE (0x1fU<<21) 193558a398bSSimon Schubert #define ATI_REG_DMA_STATE (7U<<26) 194558a398bSSimon Schubert 195558a398bSSimon Schubert #define ATI_MAX_DESCRIPTORS 256 /* max number of descriptor packets */ 196558a398bSSimon Schubert 197558a398bSSimon Schubert /* codec detection constant indicating the interrupt flags */ 198558a398bSSimon Schubert #define ALL_CODECS_NOT_READY \ 199558a398bSSimon Schubert (ATI_REG_ISR_CODEC0_NOT_READY | ATI_REG_ISR_CODEC1_NOT_READY |\ 200558a398bSSimon Schubert ATI_REG_ISR_CODEC2_NOT_READY) 201558a398bSSimon Schubert #define CODEC_CHECK_BITS (ALL_CODECS_NOT_READY|ATI_REG_ISR_NEW_FRAME) 202558a398bSSimon Schubert 203558a398bSSimon Schubert #endif 204