xref: /dflybsd-src/sys/dev/raid/mps/mpi/mpi2_ioc.h (revision eb403c9356ce5a2d494a31e006698fd95cf594b1)
1*c12c399aSSascha Wildner /*-
2*c12c399aSSascha Wildner  * Copyright (c) 2011 LSI Corp.
3*c12c399aSSascha Wildner  * All rights reserved.
4*c12c399aSSascha Wildner  *
5*c12c399aSSascha Wildner  * Redistribution and use in source and binary forms, with or without
6*c12c399aSSascha Wildner  * modification, are permitted provided that the following conditions
7*c12c399aSSascha Wildner  * are met:
8*c12c399aSSascha Wildner  * 1. Redistributions of source code must retain the above copyright
9*c12c399aSSascha Wildner  *    notice, this list of conditions and the following disclaimer.
10*c12c399aSSascha Wildner  * 2. Redistributions in binary form must reproduce the above copyright
11*c12c399aSSascha Wildner  *    notice, this list of conditions and the following disclaimer in the
12*c12c399aSSascha Wildner  *    documentation and/or other materials provided with the distribution.
13*c12c399aSSascha Wildner  *
14*c12c399aSSascha Wildner  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
15*c12c399aSSascha Wildner  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16*c12c399aSSascha Wildner  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17*c12c399aSSascha Wildner  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
18*c12c399aSSascha Wildner  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
19*c12c399aSSascha Wildner  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
20*c12c399aSSascha Wildner  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
21*c12c399aSSascha Wildner  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
22*c12c399aSSascha Wildner  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
23*c12c399aSSascha Wildner  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
24*c12c399aSSascha Wildner  * SUCH DAMAGE.
25*c12c399aSSascha Wildner  *
26*c12c399aSSascha Wildner  * LSI MPT-Fusion Host Adapter FreeBSD
27*c12c399aSSascha Wildner  *
28*c12c399aSSascha Wildner  * $FreeBSD: src/sys/dev/mps/mpi/mpi2_ioc.h,v 1.2 2012/01/26 18:17:21 ken Exp $
29*c12c399aSSascha Wildner  */
30*c12c399aSSascha Wildner 
31*c12c399aSSascha Wildner /*
32*c12c399aSSascha Wildner  *  Copyright (c) 2000-2011 LSI Corporation.
33*c12c399aSSascha Wildner  *
34*c12c399aSSascha Wildner  *
35*c12c399aSSascha Wildner  *           Name:  mpi2_ioc.h
36*c12c399aSSascha Wildner  *          Title:  MPI IOC, Port, Event, FW Download, and FW Upload messages
37*c12c399aSSascha Wildner  *  Creation Date:  October 11, 2006
38*c12c399aSSascha Wildner  *
39*c12c399aSSascha Wildner  *  mpi2_ioc.h Version:  02.00.16
40*c12c399aSSascha Wildner  *
41*c12c399aSSascha Wildner  *  Version History
42*c12c399aSSascha Wildner  *  ---------------
43*c12c399aSSascha Wildner  *
44*c12c399aSSascha Wildner  *  Date      Version   Description
45*c12c399aSSascha Wildner  *  --------  --------  ------------------------------------------------------
46*c12c399aSSascha Wildner  *  04-30-07  02.00.00  Corresponds to Fusion-MPT MPI Specification Rev A.
47*c12c399aSSascha Wildner  *  06-04-07  02.00.01  In IOCFacts Reply structure, renamed MaxDevices to
48*c12c399aSSascha Wildner  *                      MaxTargets.
49*c12c399aSSascha Wildner  *                      Added TotalImageSize field to FWDownload Request.
50*c12c399aSSascha Wildner  *                      Added reserved words to FWUpload Request.
51*c12c399aSSascha Wildner  *  06-26-07  02.00.02  Added IR Configuration Change List Event.
52*c12c399aSSascha Wildner  *  08-31-07  02.00.03  Removed SystemReplyQueueDepth field from the IOCInit
53*c12c399aSSascha Wildner  *                      request and replaced it with
54*c12c399aSSascha Wildner  *                      ReplyDescriptorPostQueueDepth and ReplyFreeQueueDepth.
55*c12c399aSSascha Wildner  *                      Replaced the MinReplyQueueDepth field of the IOCFacts
56*c12c399aSSascha Wildner  *                      reply with MaxReplyDescriptorPostQueueDepth.
57*c12c399aSSascha Wildner  *                      Added MPI2_RDPQ_DEPTH_MIN define to specify the minimum
58*c12c399aSSascha Wildner  *                      depth for the Reply Descriptor Post Queue.
59*c12c399aSSascha Wildner  *                      Added SASAddress field to Initiator Device Table
60*c12c399aSSascha Wildner  *                      Overflow Event data.
61*c12c399aSSascha Wildner  *  10-31-07  02.00.04  Added ReasonCode MPI2_EVENT_SAS_INIT_RC_NOT_RESPONDING
62*c12c399aSSascha Wildner  *                      for SAS Initiator Device Status Change Event data.
63*c12c399aSSascha Wildner  *                      Modified Reason Code defines for SAS Topology Change
64*c12c399aSSascha Wildner  *                      List Event data, including adding a bit for PHY Vacant
65*c12c399aSSascha Wildner  *                      status, and adding a mask for the Reason Code.
66*c12c399aSSascha Wildner  *                      Added define for
67*c12c399aSSascha Wildner  *                      MPI2_EVENT_SAS_TOPO_ES_DELAY_NOT_RESPONDING.
68*c12c399aSSascha Wildner  *                      Added define for MPI2_EXT_IMAGE_TYPE_MEGARAID.
69*c12c399aSSascha Wildner  *  12-18-07  02.00.05  Added Boot Status defines for the IOCExceptions field of
70*c12c399aSSascha Wildner  *                      the IOCFacts Reply.
71*c12c399aSSascha Wildner  *                      Removed MPI2_IOCFACTS_CAPABILITY_EXTENDED_BUFFER define.
72*c12c399aSSascha Wildner  *                      Moved MPI2_VERSION_UNION to mpi2.h.
73*c12c399aSSascha Wildner  *                      Changed MPI2_EVENT_NOTIFICATION_REQUEST to use masks
74*c12c399aSSascha Wildner  *                      instead of enables, and added SASBroadcastPrimitiveMasks
75*c12c399aSSascha Wildner  *                      field.
76*c12c399aSSascha Wildner  *                      Added Log Entry Added Event and related structure.
77*c12c399aSSascha Wildner  *  02-29-08  02.00.06  Added define MPI2_IOCFACTS_CAPABILITY_INTEGRATED_RAID.
78*c12c399aSSascha Wildner  *                      Removed define MPI2_IOCFACTS_PROTOCOL_SMP_TARGET.
79*c12c399aSSascha Wildner  *                      Added MaxVolumes and MaxPersistentEntries fields to
80*c12c399aSSascha Wildner  *                      IOCFacts reply.
81*c12c399aSSascha Wildner  *                      Added ProtocalFlags and IOCCapabilities fields to
82*c12c399aSSascha Wildner  *                      MPI2_FW_IMAGE_HEADER.
83*c12c399aSSascha Wildner  *                      Removed MPI2_PORTENABLE_FLAGS_ENABLE_SINGLE_PORT.
84*c12c399aSSascha Wildner  *  03-03-08  02.00.07  Fixed MPI2_FW_IMAGE_HEADER by changing Reserved26 to
85*c12c399aSSascha Wildner  *                      a U16 (from a U32).
86*c12c399aSSascha Wildner  *                      Removed extra 's' from EventMasks name.
87*c12c399aSSascha Wildner  *  06-27-08  02.00.08  Fixed an offset in a comment.
88*c12c399aSSascha Wildner  *  10-02-08  02.00.09  Removed SystemReplyFrameSize from MPI2_IOC_INIT_REQUEST.
89*c12c399aSSascha Wildner  *                      Removed CurReplyFrameSize from MPI2_IOC_FACTS_REPLY and
90*c12c399aSSascha Wildner  *                      renamed MinReplyFrameSize to ReplyFrameSize.
91*c12c399aSSascha Wildner  *                      Added MPI2_IOCFACTS_EXCEPT_IR_FOREIGN_CONFIG_MAX.
92*c12c399aSSascha Wildner  *                      Added two new RAIDOperation values for Integrated RAID
93*c12c399aSSascha Wildner  *                      Operations Status Event data.
94*c12c399aSSascha Wildner  *                      Added four new IR Configuration Change List Event data
95*c12c399aSSascha Wildner  *                      ReasonCode values.
96*c12c399aSSascha Wildner  *                      Added two new ReasonCode defines for SAS Device Status
97*c12c399aSSascha Wildner  *                      Change Event data.
98*c12c399aSSascha Wildner  *                      Added three new DiscoveryStatus bits for the SAS
99*c12c399aSSascha Wildner  *                      Discovery event data.
100*c12c399aSSascha Wildner  *                      Added Multiplexing Status Change bit to the PhyStatus
101*c12c399aSSascha Wildner  *                      field of the SAS Topology Change List event data.
102*c12c399aSSascha Wildner  *                      Removed define for MPI2_INIT_IMAGE_BOOTFLAGS_XMEMCOPY.
103*c12c399aSSascha Wildner  *                      BootFlags are now product-specific.
104*c12c399aSSascha Wildner  *                      Added defines for the indivdual signature bytes
105*c12c399aSSascha Wildner  *                      for MPI2_INIT_IMAGE_FOOTER.
106*c12c399aSSascha Wildner  *  01-19-09  02.00.10  Added MPI2_IOCFACTS_CAPABILITY_EVENT_REPLAY define.
107*c12c399aSSascha Wildner  *                      Added MPI2_EVENT_SAS_DISC_DS_DOWNSTREAM_INITIATOR
108*c12c399aSSascha Wildner  *                      define.
109*c12c399aSSascha Wildner  *                      Added MPI2_EVENT_SAS_DEV_STAT_RC_SATA_INIT_FAILURE
110*c12c399aSSascha Wildner  *                      define.
111*c12c399aSSascha Wildner  *                      Removed MPI2_EVENT_SAS_DISC_DS_SATA_INIT_FAILURE define.
112*c12c399aSSascha Wildner  *  05-06-09  02.00.11  Added MPI2_IOCFACTS_CAPABILITY_RAID_ACCELERATOR define.
113*c12c399aSSascha Wildner  *                      Added MPI2_IOCFACTS_CAPABILITY_MSI_X_INDEX define.
114*c12c399aSSascha Wildner  *                      Added two new reason codes for SAS Device Status Change
115*c12c399aSSascha Wildner  *                      Event.
116*c12c399aSSascha Wildner  *                      Added new event: SAS PHY Counter.
117*c12c399aSSascha Wildner  *  07-30-09  02.00.12  Added GPIO Interrupt event define and structure.
118*c12c399aSSascha Wildner  *                      Added MPI2_IOCFACTS_CAPABILITY_EXTENDED_BUFFER define.
119*c12c399aSSascha Wildner  *                      Added new product id family for 2208.
120*c12c399aSSascha Wildner  *  10-28-09  02.00.13  Added HostMSIxVectors field to MPI2_IOC_INIT_REQUEST.
121*c12c399aSSascha Wildner  *                      Added MaxMSIxVectors field to MPI2_IOC_FACTS_REPLY.
122*c12c399aSSascha Wildner  *                      Added MinDevHandle field to MPI2_IOC_FACTS_REPLY.
123*c12c399aSSascha Wildner  *                      Added MPI2_IOCFACTS_CAPABILITY_HOST_BASED_DISCOVERY.
124*c12c399aSSascha Wildner  *                      Added MPI2_EVENT_HOST_BASED_DISCOVERY_PHY define.
125*c12c399aSSascha Wildner  *                      Added MPI2_EVENT_SAS_TOPO_ES_NO_EXPANDER define.
126*c12c399aSSascha Wildner  *                      Added Host Based Discovery Phy Event data.
127*c12c399aSSascha Wildner  *                      Added defines for ProductID Product field
128*c12c399aSSascha Wildner  *                      (MPI2_FW_HEADER_PID_).
129*c12c399aSSascha Wildner  *                      Modified values for SAS ProductID Family
130*c12c399aSSascha Wildner  *                      (MPI2_FW_HEADER_PID_FAMILY_).
131*c12c399aSSascha Wildner  *  02-10-10  02.00.14  Added SAS Quiesce Event structure and defines.
132*c12c399aSSascha Wildner  *                      Added PowerManagementControl Request structures and
133*c12c399aSSascha Wildner  *                      defines.
134*c12c399aSSascha Wildner  *  05-12-10  02.00.15  Marked Task Set Full Event as obsolete.
135*c12c399aSSascha Wildner  *                      Added MPI2_EVENT_SAS_TOPO_LR_UNSUPPORTED_PHY define.
136*c12c399aSSascha Wildner  *  11-10-10  02.00.16  Added MPI2_FW_DOWNLOAD_ITYPE_MIN_PRODUCT_SPECIFIC.
137*c12c399aSSascha Wildner  *  --------------------------------------------------------------------------
138*c12c399aSSascha Wildner  */
139*c12c399aSSascha Wildner 
140*c12c399aSSascha Wildner #ifndef MPI2_IOC_H
141*c12c399aSSascha Wildner #define MPI2_IOC_H
142*c12c399aSSascha Wildner 
143*c12c399aSSascha Wildner /*****************************************************************************
144*c12c399aSSascha Wildner *
145*c12c399aSSascha Wildner *               IOC Messages
146*c12c399aSSascha Wildner *
147*c12c399aSSascha Wildner *****************************************************************************/
148*c12c399aSSascha Wildner 
149*c12c399aSSascha Wildner /****************************************************************************
150*c12c399aSSascha Wildner *  IOCInit message
151*c12c399aSSascha Wildner ****************************************************************************/
152*c12c399aSSascha Wildner 
153*c12c399aSSascha Wildner /* IOCInit Request message */
154*c12c399aSSascha Wildner typedef struct _MPI2_IOC_INIT_REQUEST
155*c12c399aSSascha Wildner {
156*c12c399aSSascha Wildner     U8                      WhoInit;                        /* 0x00 */
157*c12c399aSSascha Wildner     U8                      Reserved1;                      /* 0x01 */
158*c12c399aSSascha Wildner     U8                      ChainOffset;                    /* 0x02 */
159*c12c399aSSascha Wildner     U8                      Function;                       /* 0x03 */
160*c12c399aSSascha Wildner     U16                     Reserved2;                      /* 0x04 */
161*c12c399aSSascha Wildner     U8                      Reserved3;                      /* 0x06 */
162*c12c399aSSascha Wildner     U8                      MsgFlags;                       /* 0x07 */
163*c12c399aSSascha Wildner     U8                      VP_ID;                          /* 0x08 */
164*c12c399aSSascha Wildner     U8                      VF_ID;                          /* 0x09 */
165*c12c399aSSascha Wildner     U16                     Reserved4;                      /* 0x0A */
166*c12c399aSSascha Wildner     U16                     MsgVersion;                     /* 0x0C */
167*c12c399aSSascha Wildner     U16                     HeaderVersion;                  /* 0x0E */
168*c12c399aSSascha Wildner     U32                     Reserved5;                      /* 0x10 */
169*c12c399aSSascha Wildner     U16                     Reserved6;                      /* 0x14 */
170*c12c399aSSascha Wildner     U8                      Reserved7;                      /* 0x16 */
171*c12c399aSSascha Wildner     U8                      HostMSIxVectors;                /* 0x17 */
172*c12c399aSSascha Wildner     U16                     Reserved8;                      /* 0x18 */
173*c12c399aSSascha Wildner     U16                     SystemRequestFrameSize;         /* 0x1A */
174*c12c399aSSascha Wildner     U16                     ReplyDescriptorPostQueueDepth;  /* 0x1C */
175*c12c399aSSascha Wildner     U16                     ReplyFreeQueueDepth;            /* 0x1E */
176*c12c399aSSascha Wildner     U32                     SenseBufferAddressHigh;         /* 0x20 */
177*c12c399aSSascha Wildner     U32                     SystemReplyAddressHigh;         /* 0x24 */
178*c12c399aSSascha Wildner     U64                     SystemRequestFrameBaseAddress;  /* 0x28 */
179*c12c399aSSascha Wildner     U64                     ReplyDescriptorPostQueueAddress;/* 0x30 */
180*c12c399aSSascha Wildner     U64                     ReplyFreeQueueAddress;          /* 0x38 */
181*c12c399aSSascha Wildner     U64                     TimeStamp;                      /* 0x40 */
182*c12c399aSSascha Wildner } MPI2_IOC_INIT_REQUEST, MPI2_POINTER PTR_MPI2_IOC_INIT_REQUEST,
183*c12c399aSSascha Wildner   Mpi2IOCInitRequest_t, MPI2_POINTER pMpi2IOCInitRequest_t;
184*c12c399aSSascha Wildner 
185*c12c399aSSascha Wildner /* WhoInit values */
186*c12c399aSSascha Wildner #define MPI2_WHOINIT_NOT_INITIALIZED            (0x00)
187*c12c399aSSascha Wildner #define MPI2_WHOINIT_SYSTEM_BIOS                (0x01)
188*c12c399aSSascha Wildner #define MPI2_WHOINIT_ROM_BIOS                   (0x02)
189*c12c399aSSascha Wildner #define MPI2_WHOINIT_PCI_PEER                   (0x03)
190*c12c399aSSascha Wildner #define MPI2_WHOINIT_HOST_DRIVER                (0x04)
191*c12c399aSSascha Wildner #define MPI2_WHOINIT_MANUFACTURER               (0x05)
192*c12c399aSSascha Wildner 
193*c12c399aSSascha Wildner /* MsgVersion */
194*c12c399aSSascha Wildner #define MPI2_IOCINIT_MSGVERSION_MAJOR_MASK      (0xFF00)
195*c12c399aSSascha Wildner #define MPI2_IOCINIT_MSGVERSION_MAJOR_SHIFT     (8)
196*c12c399aSSascha Wildner #define MPI2_IOCINIT_MSGVERSION_MINOR_MASK      (0x00FF)
197*c12c399aSSascha Wildner #define MPI2_IOCINIT_MSGVERSION_MINOR_SHIFT     (0)
198*c12c399aSSascha Wildner 
199*c12c399aSSascha Wildner /* HeaderVersion */
200*c12c399aSSascha Wildner #define MPI2_IOCINIT_HDRVERSION_UNIT_MASK       (0xFF00)
201*c12c399aSSascha Wildner #define MPI2_IOCINIT_HDRVERSION_UNIT_SHIFT      (8)
202*c12c399aSSascha Wildner #define MPI2_IOCINIT_HDRVERSION_DEV_MASK        (0x00FF)
203*c12c399aSSascha Wildner #define MPI2_IOCINIT_HDRVERSION_DEV_SHIFT       (0)
204*c12c399aSSascha Wildner 
205*c12c399aSSascha Wildner /* minimum depth for the Reply Descriptor Post Queue */
206*c12c399aSSascha Wildner #define MPI2_RDPQ_DEPTH_MIN                     (16)
207*c12c399aSSascha Wildner 
208*c12c399aSSascha Wildner 
209*c12c399aSSascha Wildner /* IOCInit Reply message */
210*c12c399aSSascha Wildner typedef struct _MPI2_IOC_INIT_REPLY
211*c12c399aSSascha Wildner {
212*c12c399aSSascha Wildner     U8                      WhoInit;                        /* 0x00 */
213*c12c399aSSascha Wildner     U8                      Reserved1;                      /* 0x01 */
214*c12c399aSSascha Wildner     U8                      MsgLength;                      /* 0x02 */
215*c12c399aSSascha Wildner     U8                      Function;                       /* 0x03 */
216*c12c399aSSascha Wildner     U16                     Reserved2;                      /* 0x04 */
217*c12c399aSSascha Wildner     U8                      Reserved3;                      /* 0x06 */
218*c12c399aSSascha Wildner     U8                      MsgFlags;                       /* 0x07 */
219*c12c399aSSascha Wildner     U8                      VP_ID;                          /* 0x08 */
220*c12c399aSSascha Wildner     U8                      VF_ID;                          /* 0x09 */
221*c12c399aSSascha Wildner     U16                     Reserved4;                      /* 0x0A */
222*c12c399aSSascha Wildner     U16                     Reserved5;                      /* 0x0C */
223*c12c399aSSascha Wildner     U16                     IOCStatus;                      /* 0x0E */
224*c12c399aSSascha Wildner     U32                     IOCLogInfo;                     /* 0x10 */
225*c12c399aSSascha Wildner } MPI2_IOC_INIT_REPLY, MPI2_POINTER PTR_MPI2_IOC_INIT_REPLY,
226*c12c399aSSascha Wildner   Mpi2IOCInitReply_t, MPI2_POINTER pMpi2IOCInitReply_t;
227*c12c399aSSascha Wildner 
228*c12c399aSSascha Wildner 
229*c12c399aSSascha Wildner /****************************************************************************
230*c12c399aSSascha Wildner *  IOCFacts message
231*c12c399aSSascha Wildner ****************************************************************************/
232*c12c399aSSascha Wildner 
233*c12c399aSSascha Wildner /* IOCFacts Request message */
234*c12c399aSSascha Wildner typedef struct _MPI2_IOC_FACTS_REQUEST
235*c12c399aSSascha Wildner {
236*c12c399aSSascha Wildner     U16                     Reserved1;                      /* 0x00 */
237*c12c399aSSascha Wildner     U8                      ChainOffset;                    /* 0x02 */
238*c12c399aSSascha Wildner     U8                      Function;                       /* 0x03 */
239*c12c399aSSascha Wildner     U16                     Reserved2;                      /* 0x04 */
240*c12c399aSSascha Wildner     U8                      Reserved3;                      /* 0x06 */
241*c12c399aSSascha Wildner     U8                      MsgFlags;                       /* 0x07 */
242*c12c399aSSascha Wildner     U8                      VP_ID;                          /* 0x08 */
243*c12c399aSSascha Wildner     U8                      VF_ID;                          /* 0x09 */
244*c12c399aSSascha Wildner     U16                     Reserved4;                      /* 0x0A */
245*c12c399aSSascha Wildner } MPI2_IOC_FACTS_REQUEST, MPI2_POINTER PTR_MPI2_IOC_FACTS_REQUEST,
246*c12c399aSSascha Wildner   Mpi2IOCFactsRequest_t, MPI2_POINTER pMpi2IOCFactsRequest_t;
247*c12c399aSSascha Wildner 
248*c12c399aSSascha Wildner 
249*c12c399aSSascha Wildner /* IOCFacts Reply message */
250*c12c399aSSascha Wildner typedef struct _MPI2_IOC_FACTS_REPLY
251*c12c399aSSascha Wildner {
252*c12c399aSSascha Wildner     U16                     MsgVersion;                     /* 0x00 */
253*c12c399aSSascha Wildner     U8                      MsgLength;                      /* 0x02 */
254*c12c399aSSascha Wildner     U8                      Function;                       /* 0x03 */
255*c12c399aSSascha Wildner     U16                     HeaderVersion;                  /* 0x04 */
256*c12c399aSSascha Wildner     U8                      IOCNumber;                      /* 0x06 */
257*c12c399aSSascha Wildner     U8                      MsgFlags;                       /* 0x07 */
258*c12c399aSSascha Wildner     U8                      VP_ID;                          /* 0x08 */
259*c12c399aSSascha Wildner     U8                      VF_ID;                          /* 0x09 */
260*c12c399aSSascha Wildner     U16                     Reserved1;                      /* 0x0A */
261*c12c399aSSascha Wildner     U16                     IOCExceptions;                  /* 0x0C */
262*c12c399aSSascha Wildner     U16                     IOCStatus;                      /* 0x0E */
263*c12c399aSSascha Wildner     U32                     IOCLogInfo;                     /* 0x10 */
264*c12c399aSSascha Wildner     U8                      MaxChainDepth;                  /* 0x14 */
265*c12c399aSSascha Wildner     U8                      WhoInit;                        /* 0x15 */
266*c12c399aSSascha Wildner     U8                      NumberOfPorts;                  /* 0x16 */
267*c12c399aSSascha Wildner     U8                      MaxMSIxVectors;                 /* 0x17 */
268*c12c399aSSascha Wildner     U16                     RequestCredit;                  /* 0x18 */
269*c12c399aSSascha Wildner     U16                     ProductID;                      /* 0x1A */
270*c12c399aSSascha Wildner     U32                     IOCCapabilities;                /* 0x1C */
271*c12c399aSSascha Wildner     MPI2_VERSION_UNION      FWVersion;                      /* 0x20 */
272*c12c399aSSascha Wildner     U16                     IOCRequestFrameSize;            /* 0x24 */
273*c12c399aSSascha Wildner     U16                     Reserved3;                      /* 0x26 */
274*c12c399aSSascha Wildner     U16                     MaxInitiators;                  /* 0x28 */
275*c12c399aSSascha Wildner     U16                     MaxTargets;                     /* 0x2A */
276*c12c399aSSascha Wildner     U16                     MaxSasExpanders;                /* 0x2C */
277*c12c399aSSascha Wildner     U16                     MaxEnclosures;                  /* 0x2E */
278*c12c399aSSascha Wildner     U16                     ProtocolFlags;                  /* 0x30 */
279*c12c399aSSascha Wildner     U16                     HighPriorityCredit;             /* 0x32 */
280*c12c399aSSascha Wildner     U16                     MaxReplyDescriptorPostQueueDepth; /* 0x34 */
281*c12c399aSSascha Wildner     U8                      ReplyFrameSize;                 /* 0x36 */
282*c12c399aSSascha Wildner     U8                      MaxVolumes;                     /* 0x37 */
283*c12c399aSSascha Wildner     U16                     MaxDevHandle;                   /* 0x38 */
284*c12c399aSSascha Wildner     U16                     MaxPersistentEntries;           /* 0x3A */
285*c12c399aSSascha Wildner     U16                     MinDevHandle;                   /* 0x3C */
286*c12c399aSSascha Wildner     U16                     Reserved4;                      /* 0x3E */
287*c12c399aSSascha Wildner } MPI2_IOC_FACTS_REPLY, MPI2_POINTER PTR_MPI2_IOC_FACTS_REPLY,
288*c12c399aSSascha Wildner   Mpi2IOCFactsReply_t, MPI2_POINTER pMpi2IOCFactsReply_t;
289*c12c399aSSascha Wildner 
290*c12c399aSSascha Wildner /* MsgVersion */
291*c12c399aSSascha Wildner #define MPI2_IOCFACTS_MSGVERSION_MAJOR_MASK             (0xFF00)
292*c12c399aSSascha Wildner #define MPI2_IOCFACTS_MSGVERSION_MAJOR_SHIFT            (8)
293*c12c399aSSascha Wildner #define MPI2_IOCFACTS_MSGVERSION_MINOR_MASK             (0x00FF)
294*c12c399aSSascha Wildner #define MPI2_IOCFACTS_MSGVERSION_MINOR_SHIFT            (0)
295*c12c399aSSascha Wildner 
296*c12c399aSSascha Wildner /* HeaderVersion */
297*c12c399aSSascha Wildner #define MPI2_IOCFACTS_HDRVERSION_UNIT_MASK              (0xFF00)
298*c12c399aSSascha Wildner #define MPI2_IOCFACTS_HDRVERSION_UNIT_SHIFT             (8)
299*c12c399aSSascha Wildner #define MPI2_IOCFACTS_HDRVERSION_DEV_MASK               (0x00FF)
300*c12c399aSSascha Wildner #define MPI2_IOCFACTS_HDRVERSION_DEV_SHIFT              (0)
301*c12c399aSSascha Wildner 
302*c12c399aSSascha Wildner /* IOCExceptions */
303*c12c399aSSascha Wildner #define MPI2_IOCFACTS_EXCEPT_IR_FOREIGN_CONFIG_MAX      (0x0100)
304*c12c399aSSascha Wildner 
305*c12c399aSSascha Wildner #define MPI2_IOCFACTS_EXCEPT_BOOTSTAT_MASK              (0x00E0)
306*c12c399aSSascha Wildner #define MPI2_IOCFACTS_EXCEPT_BOOTSTAT_GOOD              (0x0000)
307*c12c399aSSascha Wildner #define MPI2_IOCFACTS_EXCEPT_BOOTSTAT_BACKUP            (0x0020)
308*c12c399aSSascha Wildner #define MPI2_IOCFACTS_EXCEPT_BOOTSTAT_RESTORED          (0x0040)
309*c12c399aSSascha Wildner #define MPI2_IOCFACTS_EXCEPT_BOOTSTAT_CORRUPT_BACKUP    (0x0060)
310*c12c399aSSascha Wildner 
311*c12c399aSSascha Wildner #define MPI2_IOCFACTS_EXCEPT_METADATA_UNSUPPORTED       (0x0010)
312*c12c399aSSascha Wildner #define MPI2_IOCFACTS_EXCEPT_MANUFACT_CHECKSUM_FAIL     (0x0008)
313*c12c399aSSascha Wildner #define MPI2_IOCFACTS_EXCEPT_FW_CHECKSUM_FAIL           (0x0004)
314*c12c399aSSascha Wildner #define MPI2_IOCFACTS_EXCEPT_RAID_CONFIG_INVALID        (0x0002)
315*c12c399aSSascha Wildner #define MPI2_IOCFACTS_EXCEPT_CONFIG_CHECKSUM_FAIL       (0x0001)
316*c12c399aSSascha Wildner 
317*c12c399aSSascha Wildner /* defines for WhoInit field are after the IOCInit Request */
318*c12c399aSSascha Wildner 
319*c12c399aSSascha Wildner /* ProductID field uses MPI2_FW_HEADER_PID_ */
320*c12c399aSSascha Wildner 
321*c12c399aSSascha Wildner /* IOCCapabilities */
322*c12c399aSSascha Wildner #define MPI2_IOCFACTS_CAPABILITY_HOST_BASED_DISCOVERY   (0x00010000)
323*c12c399aSSascha Wildner #define MPI2_IOCFACTS_CAPABILITY_MSI_X_INDEX            (0x00008000)
324*c12c399aSSascha Wildner #define MPI2_IOCFACTS_CAPABILITY_RAID_ACCELERATOR       (0x00004000)
325*c12c399aSSascha Wildner #define MPI2_IOCFACTS_CAPABILITY_EVENT_REPLAY           (0x00002000)
326*c12c399aSSascha Wildner #define MPI2_IOCFACTS_CAPABILITY_INTEGRATED_RAID        (0x00001000)
327*c12c399aSSascha Wildner #define MPI2_IOCFACTS_CAPABILITY_TLR                    (0x00000800)
328*c12c399aSSascha Wildner #define MPI2_IOCFACTS_CAPABILITY_MULTICAST              (0x00000100)
329*c12c399aSSascha Wildner #define MPI2_IOCFACTS_CAPABILITY_BIDIRECTIONAL_TARGET   (0x00000080)
330*c12c399aSSascha Wildner #define MPI2_IOCFACTS_CAPABILITY_EEDP                   (0x00000040)
331*c12c399aSSascha Wildner #define MPI2_IOCFACTS_CAPABILITY_EXTENDED_BUFFER        (0x00000020)
332*c12c399aSSascha Wildner #define MPI2_IOCFACTS_CAPABILITY_SNAPSHOT_BUFFER        (0x00000010)
333*c12c399aSSascha Wildner #define MPI2_IOCFACTS_CAPABILITY_DIAG_TRACE_BUFFER      (0x00000008)
334*c12c399aSSascha Wildner #define MPI2_IOCFACTS_CAPABILITY_TASK_SET_FULL_HANDLING (0x00000004)
335*c12c399aSSascha Wildner 
336*c12c399aSSascha Wildner /* ProtocolFlags */
337*c12c399aSSascha Wildner #define MPI2_IOCFACTS_PROTOCOL_SCSI_TARGET              (0x0001)
338*c12c399aSSascha Wildner #define MPI2_IOCFACTS_PROTOCOL_SCSI_INITIATOR           (0x0002)
339*c12c399aSSascha Wildner 
340*c12c399aSSascha Wildner 
341*c12c399aSSascha Wildner /****************************************************************************
342*c12c399aSSascha Wildner *  PortFacts message
343*c12c399aSSascha Wildner ****************************************************************************/
344*c12c399aSSascha Wildner 
345*c12c399aSSascha Wildner /* PortFacts Request message */
346*c12c399aSSascha Wildner typedef struct _MPI2_PORT_FACTS_REQUEST
347*c12c399aSSascha Wildner {
348*c12c399aSSascha Wildner     U16                     Reserved1;                      /* 0x00 */
349*c12c399aSSascha Wildner     U8                      ChainOffset;                    /* 0x02 */
350*c12c399aSSascha Wildner     U8                      Function;                       /* 0x03 */
351*c12c399aSSascha Wildner     U16                     Reserved2;                      /* 0x04 */
352*c12c399aSSascha Wildner     U8                      PortNumber;                     /* 0x06 */
353*c12c399aSSascha Wildner     U8                      MsgFlags;                       /* 0x07 */
354*c12c399aSSascha Wildner     U8                      VP_ID;                          /* 0x08 */
355*c12c399aSSascha Wildner     U8                      VF_ID;                          /* 0x09 */
356*c12c399aSSascha Wildner     U16                     Reserved3;                      /* 0x0A */
357*c12c399aSSascha Wildner } MPI2_PORT_FACTS_REQUEST, MPI2_POINTER PTR_MPI2_PORT_FACTS_REQUEST,
358*c12c399aSSascha Wildner   Mpi2PortFactsRequest_t, MPI2_POINTER pMpi2PortFactsRequest_t;
359*c12c399aSSascha Wildner 
360*c12c399aSSascha Wildner /* PortFacts Reply message */
361*c12c399aSSascha Wildner typedef struct _MPI2_PORT_FACTS_REPLY
362*c12c399aSSascha Wildner {
363*c12c399aSSascha Wildner     U16                     Reserved1;                      /* 0x00 */
364*c12c399aSSascha Wildner     U8                      MsgLength;                      /* 0x02 */
365*c12c399aSSascha Wildner     U8                      Function;                       /* 0x03 */
366*c12c399aSSascha Wildner     U16                     Reserved2;                      /* 0x04 */
367*c12c399aSSascha Wildner     U8                      PortNumber;                     /* 0x06 */
368*c12c399aSSascha Wildner     U8                      MsgFlags;                       /* 0x07 */
369*c12c399aSSascha Wildner     U8                      VP_ID;                          /* 0x08 */
370*c12c399aSSascha Wildner     U8                      VF_ID;                          /* 0x09 */
371*c12c399aSSascha Wildner     U16                     Reserved3;                      /* 0x0A */
372*c12c399aSSascha Wildner     U16                     Reserved4;                      /* 0x0C */
373*c12c399aSSascha Wildner     U16                     IOCStatus;                      /* 0x0E */
374*c12c399aSSascha Wildner     U32                     IOCLogInfo;                     /* 0x10 */
375*c12c399aSSascha Wildner     U8                      Reserved5;                      /* 0x14 */
376*c12c399aSSascha Wildner     U8                      PortType;                       /* 0x15 */
377*c12c399aSSascha Wildner     U16                     Reserved6;                      /* 0x16 */
378*c12c399aSSascha Wildner     U16                     MaxPostedCmdBuffers;            /* 0x18 */
379*c12c399aSSascha Wildner     U16                     Reserved7;                      /* 0x1A */
380*c12c399aSSascha Wildner } MPI2_PORT_FACTS_REPLY, MPI2_POINTER PTR_MPI2_PORT_FACTS_REPLY,
381*c12c399aSSascha Wildner   Mpi2PortFactsReply_t, MPI2_POINTER pMpi2PortFactsReply_t;
382*c12c399aSSascha Wildner 
383*c12c399aSSascha Wildner /* PortType values */
384*c12c399aSSascha Wildner #define MPI2_PORTFACTS_PORTTYPE_INACTIVE            (0x00)
385*c12c399aSSascha Wildner #define MPI2_PORTFACTS_PORTTYPE_FC                  (0x10)
386*c12c399aSSascha Wildner #define MPI2_PORTFACTS_PORTTYPE_ISCSI               (0x20)
387*c12c399aSSascha Wildner #define MPI2_PORTFACTS_PORTTYPE_SAS_PHYSICAL        (0x30)
388*c12c399aSSascha Wildner #define MPI2_PORTFACTS_PORTTYPE_SAS_VIRTUAL         (0x31)
389*c12c399aSSascha Wildner 
390*c12c399aSSascha Wildner 
391*c12c399aSSascha Wildner /****************************************************************************
392*c12c399aSSascha Wildner *  PortEnable message
393*c12c399aSSascha Wildner ****************************************************************************/
394*c12c399aSSascha Wildner 
395*c12c399aSSascha Wildner /* PortEnable Request message */
396*c12c399aSSascha Wildner typedef struct _MPI2_PORT_ENABLE_REQUEST
397*c12c399aSSascha Wildner {
398*c12c399aSSascha Wildner     U16                     Reserved1;                      /* 0x00 */
399*c12c399aSSascha Wildner     U8                      ChainOffset;                    /* 0x02 */
400*c12c399aSSascha Wildner     U8                      Function;                       /* 0x03 */
401*c12c399aSSascha Wildner     U8                      Reserved2;                      /* 0x04 */
402*c12c399aSSascha Wildner     U8                      PortFlags;                      /* 0x05 */
403*c12c399aSSascha Wildner     U8                      Reserved3;                      /* 0x06 */
404*c12c399aSSascha Wildner     U8                      MsgFlags;                       /* 0x07 */
405*c12c399aSSascha Wildner     U8                      VP_ID;                          /* 0x08 */
406*c12c399aSSascha Wildner     U8                      VF_ID;                          /* 0x09 */
407*c12c399aSSascha Wildner     U16                     Reserved4;                      /* 0x0A */
408*c12c399aSSascha Wildner } MPI2_PORT_ENABLE_REQUEST, MPI2_POINTER PTR_MPI2_PORT_ENABLE_REQUEST,
409*c12c399aSSascha Wildner   Mpi2PortEnableRequest_t, MPI2_POINTER pMpi2PortEnableRequest_t;
410*c12c399aSSascha Wildner 
411*c12c399aSSascha Wildner 
412*c12c399aSSascha Wildner /* PortEnable Reply message */
413*c12c399aSSascha Wildner typedef struct _MPI2_PORT_ENABLE_REPLY
414*c12c399aSSascha Wildner {
415*c12c399aSSascha Wildner     U16                     Reserved1;                      /* 0x00 */
416*c12c399aSSascha Wildner     U8                      MsgLength;                      /* 0x02 */
417*c12c399aSSascha Wildner     U8                      Function;                       /* 0x03 */
418*c12c399aSSascha Wildner     U8                      Reserved2;                      /* 0x04 */
419*c12c399aSSascha Wildner     U8                      PortFlags;                      /* 0x05 */
420*c12c399aSSascha Wildner     U8                      Reserved3;                      /* 0x06 */
421*c12c399aSSascha Wildner     U8                      MsgFlags;                       /* 0x07 */
422*c12c399aSSascha Wildner     U8                      VP_ID;                          /* 0x08 */
423*c12c399aSSascha Wildner     U8                      VF_ID;                          /* 0x09 */
424*c12c399aSSascha Wildner     U16                     Reserved4;                      /* 0x0A */
425*c12c399aSSascha Wildner     U16                     Reserved5;                      /* 0x0C */
426*c12c399aSSascha Wildner     U16                     IOCStatus;                      /* 0x0E */
427*c12c399aSSascha Wildner     U32                     IOCLogInfo;                     /* 0x10 */
428*c12c399aSSascha Wildner } MPI2_PORT_ENABLE_REPLY, MPI2_POINTER PTR_MPI2_PORT_ENABLE_REPLY,
429*c12c399aSSascha Wildner   Mpi2PortEnableReply_t, MPI2_POINTER pMpi2PortEnableReply_t;
430*c12c399aSSascha Wildner 
431*c12c399aSSascha Wildner 
432*c12c399aSSascha Wildner /****************************************************************************
433*c12c399aSSascha Wildner *  EventNotification message
434*c12c399aSSascha Wildner ****************************************************************************/
435*c12c399aSSascha Wildner 
436*c12c399aSSascha Wildner /* EventNotification Request message */
437*c12c399aSSascha Wildner #define MPI2_EVENT_NOTIFY_EVENTMASK_WORDS           (4)
438*c12c399aSSascha Wildner 
439*c12c399aSSascha Wildner typedef struct _MPI2_EVENT_NOTIFICATION_REQUEST
440*c12c399aSSascha Wildner {
441*c12c399aSSascha Wildner     U16                     Reserved1;                      /* 0x00 */
442*c12c399aSSascha Wildner     U8                      ChainOffset;                    /* 0x02 */
443*c12c399aSSascha Wildner     U8                      Function;                       /* 0x03 */
444*c12c399aSSascha Wildner     U16                     Reserved2;                      /* 0x04 */
445*c12c399aSSascha Wildner     U8                      Reserved3;                      /* 0x06 */
446*c12c399aSSascha Wildner     U8                      MsgFlags;                       /* 0x07 */
447*c12c399aSSascha Wildner     U8                      VP_ID;                          /* 0x08 */
448*c12c399aSSascha Wildner     U8                      VF_ID;                          /* 0x09 */
449*c12c399aSSascha Wildner     U16                     Reserved4;                      /* 0x0A */
450*c12c399aSSascha Wildner     U32                     Reserved5;                      /* 0x0C */
451*c12c399aSSascha Wildner     U32                     Reserved6;                      /* 0x10 */
452*c12c399aSSascha Wildner     U32                     EventMasks[MPI2_EVENT_NOTIFY_EVENTMASK_WORDS];/* 0x14 */
453*c12c399aSSascha Wildner     U16                     SASBroadcastPrimitiveMasks;     /* 0x24 */
454*c12c399aSSascha Wildner     U16                     Reserved7;                      /* 0x26 */
455*c12c399aSSascha Wildner     U32                     Reserved8;                      /* 0x28 */
456*c12c399aSSascha Wildner } MPI2_EVENT_NOTIFICATION_REQUEST,
457*c12c399aSSascha Wildner   MPI2_POINTER PTR_MPI2_EVENT_NOTIFICATION_REQUEST,
458*c12c399aSSascha Wildner   Mpi2EventNotificationRequest_t, MPI2_POINTER pMpi2EventNotificationRequest_t;
459*c12c399aSSascha Wildner 
460*c12c399aSSascha Wildner 
461*c12c399aSSascha Wildner /* EventNotification Reply message */
462*c12c399aSSascha Wildner typedef struct _MPI2_EVENT_NOTIFICATION_REPLY
463*c12c399aSSascha Wildner {
464*c12c399aSSascha Wildner     U16                     EventDataLength;                /* 0x00 */
465*c12c399aSSascha Wildner     U8                      MsgLength;                      /* 0x02 */
466*c12c399aSSascha Wildner     U8                      Function;                       /* 0x03 */
467*c12c399aSSascha Wildner     U16                     Reserved1;                      /* 0x04 */
468*c12c399aSSascha Wildner     U8                      AckRequired;                    /* 0x06 */
469*c12c399aSSascha Wildner     U8                      MsgFlags;                       /* 0x07 */
470*c12c399aSSascha Wildner     U8                      VP_ID;                          /* 0x08 */
471*c12c399aSSascha Wildner     U8                      VF_ID;                          /* 0x09 */
472*c12c399aSSascha Wildner     U16                     Reserved2;                      /* 0x0A */
473*c12c399aSSascha Wildner     U16                     Reserved3;                      /* 0x0C */
474*c12c399aSSascha Wildner     U16                     IOCStatus;                      /* 0x0E */
475*c12c399aSSascha Wildner     U32                     IOCLogInfo;                     /* 0x10 */
476*c12c399aSSascha Wildner     U16                     Event;                          /* 0x14 */
477*c12c399aSSascha Wildner     U16                     Reserved4;                      /* 0x16 */
478*c12c399aSSascha Wildner     U32                     EventContext;                   /* 0x18 */
479*c12c399aSSascha Wildner     U32                     EventData[1];                   /* 0x1C */
480*c12c399aSSascha Wildner } MPI2_EVENT_NOTIFICATION_REPLY, MPI2_POINTER PTR_MPI2_EVENT_NOTIFICATION_REPLY,
481*c12c399aSSascha Wildner   Mpi2EventNotificationReply_t, MPI2_POINTER pMpi2EventNotificationReply_t;
482*c12c399aSSascha Wildner 
483*c12c399aSSascha Wildner /* AckRequired */
484*c12c399aSSascha Wildner #define MPI2_EVENT_NOTIFICATION_ACK_NOT_REQUIRED    (0x00)
485*c12c399aSSascha Wildner #define MPI2_EVENT_NOTIFICATION_ACK_REQUIRED        (0x01)
486*c12c399aSSascha Wildner 
487*c12c399aSSascha Wildner /* Event */
488*c12c399aSSascha Wildner #define MPI2_EVENT_LOG_DATA                         (0x0001)
489*c12c399aSSascha Wildner #define MPI2_EVENT_STATE_CHANGE                     (0x0002)
490*c12c399aSSascha Wildner #define MPI2_EVENT_HARD_RESET_RECEIVED              (0x0005)
491*c12c399aSSascha Wildner #define MPI2_EVENT_EVENT_CHANGE                     (0x000A)
492*c12c399aSSascha Wildner #define MPI2_EVENT_TASK_SET_FULL                    (0x000E) /* obsolete */
493*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_DEVICE_STATUS_CHANGE         (0x000F)
494*c12c399aSSascha Wildner #define MPI2_EVENT_IR_OPERATION_STATUS              (0x0014)
495*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_DISCOVERY                    (0x0016)
496*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_BROADCAST_PRIMITIVE          (0x0017)
497*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_INIT_DEVICE_STATUS_CHANGE    (0x0018)
498*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_INIT_TABLE_OVERFLOW          (0x0019)
499*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_TOPOLOGY_CHANGE_LIST         (0x001C)
500*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_ENCL_DEVICE_STATUS_CHANGE    (0x001D)
501*c12c399aSSascha Wildner #define MPI2_EVENT_IR_VOLUME                        (0x001E)
502*c12c399aSSascha Wildner #define MPI2_EVENT_IR_PHYSICAL_DISK                 (0x001F)
503*c12c399aSSascha Wildner #define MPI2_EVENT_IR_CONFIGURATION_CHANGE_LIST     (0x0020)
504*c12c399aSSascha Wildner #define MPI2_EVENT_LOG_ENTRY_ADDED                  (0x0021)
505*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_PHY_COUNTER                  (0x0022)
506*c12c399aSSascha Wildner #define MPI2_EVENT_GPIO_INTERRUPT                   (0x0023)
507*c12c399aSSascha Wildner #define MPI2_EVENT_HOST_BASED_DISCOVERY_PHY         (0x0024)
508*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_QUIESCE                      (0x0025)
509*c12c399aSSascha Wildner 
510*c12c399aSSascha Wildner 
511*c12c399aSSascha Wildner /* Log Entry Added Event data */
512*c12c399aSSascha Wildner 
513*c12c399aSSascha Wildner /* the following structure matches MPI2_LOG_0_ENTRY in mpi2_cnfg.h */
514*c12c399aSSascha Wildner #define MPI2_EVENT_DATA_LOG_DATA_LENGTH             (0x1C)
515*c12c399aSSascha Wildner 
516*c12c399aSSascha Wildner typedef struct _MPI2_EVENT_DATA_LOG_ENTRY_ADDED
517*c12c399aSSascha Wildner {
518*c12c399aSSascha Wildner     U64         TimeStamp;                          /* 0x00 */
519*c12c399aSSascha Wildner     U32         Reserved1;                          /* 0x08 */
520*c12c399aSSascha Wildner     U16         LogSequence;                        /* 0x0C */
521*c12c399aSSascha Wildner     U16         LogEntryQualifier;                  /* 0x0E */
522*c12c399aSSascha Wildner     U8          VP_ID;                              /* 0x10 */
523*c12c399aSSascha Wildner     U8          VF_ID;                              /* 0x11 */
524*c12c399aSSascha Wildner     U16         Reserved2;                          /* 0x12 */
525*c12c399aSSascha Wildner     U8          LogData[MPI2_EVENT_DATA_LOG_DATA_LENGTH];/* 0x14 */
526*c12c399aSSascha Wildner } MPI2_EVENT_DATA_LOG_ENTRY_ADDED,
527*c12c399aSSascha Wildner   MPI2_POINTER PTR_MPI2_EVENT_DATA_LOG_ENTRY_ADDED,
528*c12c399aSSascha Wildner   Mpi2EventDataLogEntryAdded_t, MPI2_POINTER pMpi2EventDataLogEntryAdded_t;
529*c12c399aSSascha Wildner 
530*c12c399aSSascha Wildner /* GPIO Interrupt Event data */
531*c12c399aSSascha Wildner 
532*c12c399aSSascha Wildner typedef struct _MPI2_EVENT_DATA_GPIO_INTERRUPT
533*c12c399aSSascha Wildner {
534*c12c399aSSascha Wildner     U8          GPIONum;                            /* 0x00 */
535*c12c399aSSascha Wildner     U8          Reserved1;                          /* 0x01 */
536*c12c399aSSascha Wildner     U16         Reserved2;                          /* 0x02 */
537*c12c399aSSascha Wildner } MPI2_EVENT_DATA_GPIO_INTERRUPT,
538*c12c399aSSascha Wildner   MPI2_POINTER PTR_MPI2_EVENT_DATA_GPIO_INTERRUPT,
539*c12c399aSSascha Wildner   Mpi2EventDataGpioInterrupt_t, MPI2_POINTER pMpi2EventDataGpioInterrupt_t;
540*c12c399aSSascha Wildner 
541*c12c399aSSascha Wildner /* Hard Reset Received Event data */
542*c12c399aSSascha Wildner 
543*c12c399aSSascha Wildner typedef struct _MPI2_EVENT_DATA_HARD_RESET_RECEIVED
544*c12c399aSSascha Wildner {
545*c12c399aSSascha Wildner     U8                      Reserved1;                      /* 0x00 */
546*c12c399aSSascha Wildner     U8                      Port;                           /* 0x01 */
547*c12c399aSSascha Wildner     U16                     Reserved2;                      /* 0x02 */
548*c12c399aSSascha Wildner } MPI2_EVENT_DATA_HARD_RESET_RECEIVED,
549*c12c399aSSascha Wildner   MPI2_POINTER PTR_MPI2_EVENT_DATA_HARD_RESET_RECEIVED,
550*c12c399aSSascha Wildner   Mpi2EventDataHardResetReceived_t,
551*c12c399aSSascha Wildner   MPI2_POINTER pMpi2EventDataHardResetReceived_t;
552*c12c399aSSascha Wildner 
553*c12c399aSSascha Wildner /* Task Set Full Event data */
554*c12c399aSSascha Wildner /*   this event is obsolete */
555*c12c399aSSascha Wildner 
556*c12c399aSSascha Wildner typedef struct _MPI2_EVENT_DATA_TASK_SET_FULL
557*c12c399aSSascha Wildner {
558*c12c399aSSascha Wildner     U16                     DevHandle;                      /* 0x00 */
559*c12c399aSSascha Wildner     U16                     CurrentDepth;                   /* 0x02 */
560*c12c399aSSascha Wildner } MPI2_EVENT_DATA_TASK_SET_FULL, MPI2_POINTER PTR_MPI2_EVENT_DATA_TASK_SET_FULL,
561*c12c399aSSascha Wildner   Mpi2EventDataTaskSetFull_t, MPI2_POINTER pMpi2EventDataTaskSetFull_t;
562*c12c399aSSascha Wildner 
563*c12c399aSSascha Wildner 
564*c12c399aSSascha Wildner /* SAS Device Status Change Event data */
565*c12c399aSSascha Wildner 
566*c12c399aSSascha Wildner typedef struct _MPI2_EVENT_DATA_SAS_DEVICE_STATUS_CHANGE
567*c12c399aSSascha Wildner {
568*c12c399aSSascha Wildner     U16                     TaskTag;                        /* 0x00 */
569*c12c399aSSascha Wildner     U8                      ReasonCode;                     /* 0x02 */
570*c12c399aSSascha Wildner     U8                      Reserved1;                      /* 0x03 */
571*c12c399aSSascha Wildner     U8                      ASC;                            /* 0x04 */
572*c12c399aSSascha Wildner     U8                      ASCQ;                           /* 0x05 */
573*c12c399aSSascha Wildner     U16                     DevHandle;                      /* 0x06 */
574*c12c399aSSascha Wildner     U32                     Reserved2;                      /* 0x08 */
575*c12c399aSSascha Wildner     U64                     SASAddress;                     /* 0x0C */
576*c12c399aSSascha Wildner     U8                      LUN[8];                         /* 0x14 */
577*c12c399aSSascha Wildner } MPI2_EVENT_DATA_SAS_DEVICE_STATUS_CHANGE,
578*c12c399aSSascha Wildner   MPI2_POINTER PTR_MPI2_EVENT_DATA_SAS_DEVICE_STATUS_CHANGE,
579*c12c399aSSascha Wildner   Mpi2EventDataSasDeviceStatusChange_t,
580*c12c399aSSascha Wildner   MPI2_POINTER pMpi2EventDataSasDeviceStatusChange_t;
581*c12c399aSSascha Wildner 
582*c12c399aSSascha Wildner /* SAS Device Status Change Event data ReasonCode values */
583*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_DEV_STAT_RC_SMART_DATA                           (0x05)
584*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_DEV_STAT_RC_UNSUPPORTED                          (0x07)
585*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_DEV_STAT_RC_INTERNAL_DEVICE_RESET                (0x08)
586*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_DEV_STAT_RC_TASK_ABORT_INTERNAL                  (0x09)
587*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_DEV_STAT_RC_ABORT_TASK_SET_INTERNAL              (0x0A)
588*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_DEV_STAT_RC_CLEAR_TASK_SET_INTERNAL              (0x0B)
589*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_DEV_STAT_RC_QUERY_TASK_INTERNAL                  (0x0C)
590*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_DEV_STAT_RC_ASYNC_NOTIFICATION                   (0x0D)
591*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_DEV_STAT_RC_CMP_INTERNAL_DEV_RESET               (0x0E)
592*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_DEV_STAT_RC_CMP_TASK_ABORT_INTERNAL              (0x0F)
593*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_DEV_STAT_RC_SATA_INIT_FAILURE                    (0x10)
594*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_DEV_STAT_RC_EXPANDER_REDUCED_FUNCTIONALITY       (0x11)
595*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_DEV_STAT_RC_CMP_EXPANDER_REDUCED_FUNCTIONALITY   (0x12)
596*c12c399aSSascha Wildner 
597*c12c399aSSascha Wildner 
598*c12c399aSSascha Wildner /* Integrated RAID Operation Status Event data */
599*c12c399aSSascha Wildner 
600*c12c399aSSascha Wildner typedef struct _MPI2_EVENT_DATA_IR_OPERATION_STATUS
601*c12c399aSSascha Wildner {
602*c12c399aSSascha Wildner     U16                     VolDevHandle;               /* 0x00 */
603*c12c399aSSascha Wildner     U16                     Reserved1;                  /* 0x02 */
604*c12c399aSSascha Wildner     U8                      RAIDOperation;              /* 0x04 */
605*c12c399aSSascha Wildner     U8                      PercentComplete;            /* 0x05 */
606*c12c399aSSascha Wildner     U16                     Reserved2;                  /* 0x06 */
607*c12c399aSSascha Wildner     U32                     Resereved3;                 /* 0x08 */
608*c12c399aSSascha Wildner } MPI2_EVENT_DATA_IR_OPERATION_STATUS,
609*c12c399aSSascha Wildner   MPI2_POINTER PTR_MPI2_EVENT_DATA_IR_OPERATION_STATUS,
610*c12c399aSSascha Wildner   Mpi2EventDataIrOperationStatus_t,
611*c12c399aSSascha Wildner   MPI2_POINTER pMpi2EventDataIrOperationStatus_t;
612*c12c399aSSascha Wildner 
613*c12c399aSSascha Wildner /* Integrated RAID Operation Status Event data RAIDOperation values */
614*c12c399aSSascha Wildner #define MPI2_EVENT_IR_RAIDOP_RESYNC                     (0x00)
615*c12c399aSSascha Wildner #define MPI2_EVENT_IR_RAIDOP_ONLINE_CAP_EXPANSION       (0x01)
616*c12c399aSSascha Wildner #define MPI2_EVENT_IR_RAIDOP_CONSISTENCY_CHECK          (0x02)
617*c12c399aSSascha Wildner #define MPI2_EVENT_IR_RAIDOP_BACKGROUND_INIT            (0x03)
618*c12c399aSSascha Wildner #define MPI2_EVENT_IR_RAIDOP_MAKE_DATA_CONSISTENT       (0x04)
619*c12c399aSSascha Wildner 
620*c12c399aSSascha Wildner 
621*c12c399aSSascha Wildner /* Integrated RAID Volume Event data */
622*c12c399aSSascha Wildner 
623*c12c399aSSascha Wildner typedef struct _MPI2_EVENT_DATA_IR_VOLUME
624*c12c399aSSascha Wildner {
625*c12c399aSSascha Wildner     U16                     VolDevHandle;               /* 0x00 */
626*c12c399aSSascha Wildner     U8                      ReasonCode;                 /* 0x02 */
627*c12c399aSSascha Wildner     U8                      Reserved1;                  /* 0x03 */
628*c12c399aSSascha Wildner     U32                     NewValue;                   /* 0x04 */
629*c12c399aSSascha Wildner     U32                     PreviousValue;              /* 0x08 */
630*c12c399aSSascha Wildner } MPI2_EVENT_DATA_IR_VOLUME, MPI2_POINTER PTR_MPI2_EVENT_DATA_IR_VOLUME,
631*c12c399aSSascha Wildner   Mpi2EventDataIrVolume_t, MPI2_POINTER pMpi2EventDataIrVolume_t;
632*c12c399aSSascha Wildner 
633*c12c399aSSascha Wildner /* Integrated RAID Volume Event data ReasonCode values */
634*c12c399aSSascha Wildner #define MPI2_EVENT_IR_VOLUME_RC_SETTINGS_CHANGED        (0x01)
635*c12c399aSSascha Wildner #define MPI2_EVENT_IR_VOLUME_RC_STATUS_FLAGS_CHANGED    (0x02)
636*c12c399aSSascha Wildner #define MPI2_EVENT_IR_VOLUME_RC_STATE_CHANGED           (0x03)
637*c12c399aSSascha Wildner 
638*c12c399aSSascha Wildner 
639*c12c399aSSascha Wildner /* Integrated RAID Physical Disk Event data */
640*c12c399aSSascha Wildner 
641*c12c399aSSascha Wildner typedef struct _MPI2_EVENT_DATA_IR_PHYSICAL_DISK
642*c12c399aSSascha Wildner {
643*c12c399aSSascha Wildner     U16                     Reserved1;                  /* 0x00 */
644*c12c399aSSascha Wildner     U8                      ReasonCode;                 /* 0x02 */
645*c12c399aSSascha Wildner     U8                      PhysDiskNum;                /* 0x03 */
646*c12c399aSSascha Wildner     U16                     PhysDiskDevHandle;          /* 0x04 */
647*c12c399aSSascha Wildner     U16                     Reserved2;                  /* 0x06 */
648*c12c399aSSascha Wildner     U16                     Slot;                       /* 0x08 */
649*c12c399aSSascha Wildner     U16                     EnclosureHandle;            /* 0x0A */
650*c12c399aSSascha Wildner     U32                     NewValue;                   /* 0x0C */
651*c12c399aSSascha Wildner     U32                     PreviousValue;              /* 0x10 */
652*c12c399aSSascha Wildner } MPI2_EVENT_DATA_IR_PHYSICAL_DISK,
653*c12c399aSSascha Wildner   MPI2_POINTER PTR_MPI2_EVENT_DATA_IR_PHYSICAL_DISK,
654*c12c399aSSascha Wildner   Mpi2EventDataIrPhysicalDisk_t, MPI2_POINTER pMpi2EventDataIrPhysicalDisk_t;
655*c12c399aSSascha Wildner 
656*c12c399aSSascha Wildner /* Integrated RAID Physical Disk Event data ReasonCode values */
657*c12c399aSSascha Wildner #define MPI2_EVENT_IR_PHYSDISK_RC_SETTINGS_CHANGED      (0x01)
658*c12c399aSSascha Wildner #define MPI2_EVENT_IR_PHYSDISK_RC_STATUS_FLAGS_CHANGED  (0x02)
659*c12c399aSSascha Wildner #define MPI2_EVENT_IR_PHYSDISK_RC_STATE_CHANGED         (0x03)
660*c12c399aSSascha Wildner 
661*c12c399aSSascha Wildner 
662*c12c399aSSascha Wildner /* Integrated RAID Configuration Change List Event data */
663*c12c399aSSascha Wildner 
664*c12c399aSSascha Wildner /*
665*c12c399aSSascha Wildner  * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
666*c12c399aSSascha Wildner  * one and check NumElements at runtime.
667*c12c399aSSascha Wildner  */
668*c12c399aSSascha Wildner #ifndef MPI2_EVENT_IR_CONFIG_ELEMENT_COUNT
669*c12c399aSSascha Wildner #define MPI2_EVENT_IR_CONFIG_ELEMENT_COUNT          (1)
670*c12c399aSSascha Wildner #endif
671*c12c399aSSascha Wildner 
672*c12c399aSSascha Wildner typedef struct _MPI2_EVENT_IR_CONFIG_ELEMENT
673*c12c399aSSascha Wildner {
674*c12c399aSSascha Wildner     U16                     ElementFlags;               /* 0x00 */
675*c12c399aSSascha Wildner     U16                     VolDevHandle;               /* 0x02 */
676*c12c399aSSascha Wildner     U8                      ReasonCode;                 /* 0x04 */
677*c12c399aSSascha Wildner     U8                      PhysDiskNum;                /* 0x05 */
678*c12c399aSSascha Wildner     U16                     PhysDiskDevHandle;          /* 0x06 */
679*c12c399aSSascha Wildner } MPI2_EVENT_IR_CONFIG_ELEMENT, MPI2_POINTER PTR_MPI2_EVENT_IR_CONFIG_ELEMENT,
680*c12c399aSSascha Wildner   Mpi2EventIrConfigElement_t, MPI2_POINTER pMpi2EventIrConfigElement_t;
681*c12c399aSSascha Wildner 
682*c12c399aSSascha Wildner /* IR Configuration Change List Event data ElementFlags values */
683*c12c399aSSascha Wildner #define MPI2_EVENT_IR_CHANGE_EFLAGS_ELEMENT_TYPE_MASK   (0x000F)
684*c12c399aSSascha Wildner #define MPI2_EVENT_IR_CHANGE_EFLAGS_VOLUME_ELEMENT      (0x0000)
685*c12c399aSSascha Wildner #define MPI2_EVENT_IR_CHANGE_EFLAGS_VOLPHYSDISK_ELEMENT (0x0001)
686*c12c399aSSascha Wildner #define MPI2_EVENT_IR_CHANGE_EFLAGS_HOTSPARE_ELEMENT    (0x0002)
687*c12c399aSSascha Wildner 
688*c12c399aSSascha Wildner /* IR Configuration Change List Event data ReasonCode values */
689*c12c399aSSascha Wildner #define MPI2_EVENT_IR_CHANGE_RC_ADDED                   (0x01)
690*c12c399aSSascha Wildner #define MPI2_EVENT_IR_CHANGE_RC_REMOVED                 (0x02)
691*c12c399aSSascha Wildner #define MPI2_EVENT_IR_CHANGE_RC_NO_CHANGE               (0x03)
692*c12c399aSSascha Wildner #define MPI2_EVENT_IR_CHANGE_RC_HIDE                    (0x04)
693*c12c399aSSascha Wildner #define MPI2_EVENT_IR_CHANGE_RC_UNHIDE                  (0x05)
694*c12c399aSSascha Wildner #define MPI2_EVENT_IR_CHANGE_RC_VOLUME_CREATED          (0x06)
695*c12c399aSSascha Wildner #define MPI2_EVENT_IR_CHANGE_RC_VOLUME_DELETED          (0x07)
696*c12c399aSSascha Wildner #define MPI2_EVENT_IR_CHANGE_RC_PD_CREATED              (0x08)
697*c12c399aSSascha Wildner #define MPI2_EVENT_IR_CHANGE_RC_PD_DELETED              (0x09)
698*c12c399aSSascha Wildner 
699*c12c399aSSascha Wildner typedef struct _MPI2_EVENT_DATA_IR_CONFIG_CHANGE_LIST
700*c12c399aSSascha Wildner {
701*c12c399aSSascha Wildner     U8                              NumElements;        /* 0x00 */
702*c12c399aSSascha Wildner     U8                              Reserved1;          /* 0x01 */
703*c12c399aSSascha Wildner     U8                              Reserved2;          /* 0x02 */
704*c12c399aSSascha Wildner     U8                              ConfigNum;          /* 0x03 */
705*c12c399aSSascha Wildner     U32                             Flags;              /* 0x04 */
706*c12c399aSSascha Wildner     MPI2_EVENT_IR_CONFIG_ELEMENT    ConfigElement[MPI2_EVENT_IR_CONFIG_ELEMENT_COUNT];    /* 0x08 */
707*c12c399aSSascha Wildner } MPI2_EVENT_DATA_IR_CONFIG_CHANGE_LIST,
708*c12c399aSSascha Wildner   MPI2_POINTER PTR_MPI2_EVENT_DATA_IR_CONFIG_CHANGE_LIST,
709*c12c399aSSascha Wildner   Mpi2EventDataIrConfigChangeList_t,
710*c12c399aSSascha Wildner   MPI2_POINTER pMpi2EventDataIrConfigChangeList_t;
711*c12c399aSSascha Wildner 
712*c12c399aSSascha Wildner /* IR Configuration Change List Event data Flags values */
713*c12c399aSSascha Wildner #define MPI2_EVENT_IR_CHANGE_FLAGS_FOREIGN_CONFIG   (0x00000001)
714*c12c399aSSascha Wildner 
715*c12c399aSSascha Wildner 
716*c12c399aSSascha Wildner /* SAS Discovery Event data */
717*c12c399aSSascha Wildner 
718*c12c399aSSascha Wildner typedef struct _MPI2_EVENT_DATA_SAS_DISCOVERY
719*c12c399aSSascha Wildner {
720*c12c399aSSascha Wildner     U8                      Flags;                      /* 0x00 */
721*c12c399aSSascha Wildner     U8                      ReasonCode;                 /* 0x01 */
722*c12c399aSSascha Wildner     U8                      PhysicalPort;               /* 0x02 */
723*c12c399aSSascha Wildner     U8                      Reserved1;                  /* 0x03 */
724*c12c399aSSascha Wildner     U32                     DiscoveryStatus;            /* 0x04 */
725*c12c399aSSascha Wildner } MPI2_EVENT_DATA_SAS_DISCOVERY,
726*c12c399aSSascha Wildner   MPI2_POINTER PTR_MPI2_EVENT_DATA_SAS_DISCOVERY,
727*c12c399aSSascha Wildner   Mpi2EventDataSasDiscovery_t, MPI2_POINTER pMpi2EventDataSasDiscovery_t;
728*c12c399aSSascha Wildner 
729*c12c399aSSascha Wildner /* SAS Discovery Event data Flags values */
730*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_DISC_DEVICE_CHANGE                   (0x02)
731*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_DISC_IN_PROGRESS                     (0x01)
732*c12c399aSSascha Wildner 
733*c12c399aSSascha Wildner /* SAS Discovery Event data ReasonCode values */
734*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_DISC_RC_STARTED                      (0x01)
735*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_DISC_RC_COMPLETED                    (0x02)
736*c12c399aSSascha Wildner 
737*c12c399aSSascha Wildner /* SAS Discovery Event data DiscoveryStatus values */
738*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_DISC_DS_MAX_ENCLOSURES_EXCEED            (0x80000000)
739*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_DISC_DS_MAX_EXPANDERS_EXCEED             (0x40000000)
740*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_DISC_DS_MAX_DEVICES_EXCEED               (0x20000000)
741*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_DISC_DS_MAX_TOPO_PHYS_EXCEED             (0x10000000)
742*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_DISC_DS_DOWNSTREAM_INITIATOR             (0x08000000)
743*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_DISC_DS_MULTI_SUBTRACTIVE_SUBTRACTIVE    (0x00008000)
744*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_DISC_DS_EXP_MULTI_SUBTRACTIVE            (0x00004000)
745*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_DISC_DS_MULTI_PORT_DOMAIN                (0x00002000)
746*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_DISC_DS_TABLE_TO_SUBTRACTIVE_LINK        (0x00001000)
747*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_DISC_DS_UNSUPPORTED_DEVICE               (0x00000800)
748*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_DISC_DS_TABLE_LINK                       (0x00000400)
749*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_DISC_DS_SUBTRACTIVE_LINK                 (0x00000200)
750*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_DISC_DS_SMP_CRC_ERROR                    (0x00000100)
751*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_DISC_DS_SMP_FUNCTION_FAILED              (0x00000080)
752*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_DISC_DS_INDEX_NOT_EXIST                  (0x00000040)
753*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_DISC_DS_OUT_ROUTE_ENTRIES                (0x00000020)
754*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_DISC_DS_SMP_TIMEOUT                      (0x00000010)
755*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_DISC_DS_MULTIPLE_PORTS                   (0x00000004)
756*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_DISC_DS_UNADDRESSABLE_DEVICE             (0x00000002)
757*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_DISC_DS_LOOP_DETECTED                    (0x00000001)
758*c12c399aSSascha Wildner 
759*c12c399aSSascha Wildner 
760*c12c399aSSascha Wildner /* SAS Broadcast Primitive Event data */
761*c12c399aSSascha Wildner 
762*c12c399aSSascha Wildner typedef struct _MPI2_EVENT_DATA_SAS_BROADCAST_PRIMITIVE
763*c12c399aSSascha Wildner {
764*c12c399aSSascha Wildner     U8                      PhyNum;                     /* 0x00 */
765*c12c399aSSascha Wildner     U8                      Port;                       /* 0x01 */
766*c12c399aSSascha Wildner     U8                      PortWidth;                  /* 0x02 */
767*c12c399aSSascha Wildner     U8                      Primitive;                  /* 0x03 */
768*c12c399aSSascha Wildner } MPI2_EVENT_DATA_SAS_BROADCAST_PRIMITIVE,
769*c12c399aSSascha Wildner   MPI2_POINTER PTR_MPI2_EVENT_DATA_SAS_BROADCAST_PRIMITIVE,
770*c12c399aSSascha Wildner   Mpi2EventDataSasBroadcastPrimitive_t,
771*c12c399aSSascha Wildner   MPI2_POINTER pMpi2EventDataSasBroadcastPrimitive_t;
772*c12c399aSSascha Wildner 
773*c12c399aSSascha Wildner /* defines for the Primitive field */
774*c12c399aSSascha Wildner #define MPI2_EVENT_PRIMITIVE_CHANGE                         (0x01)
775*c12c399aSSascha Wildner #define MPI2_EVENT_PRIMITIVE_SES                            (0x02)
776*c12c399aSSascha Wildner #define MPI2_EVENT_PRIMITIVE_EXPANDER                       (0x03)
777*c12c399aSSascha Wildner #define MPI2_EVENT_PRIMITIVE_ASYNCHRONOUS_EVENT             (0x04)
778*c12c399aSSascha Wildner #define MPI2_EVENT_PRIMITIVE_RESERVED3                      (0x05)
779*c12c399aSSascha Wildner #define MPI2_EVENT_PRIMITIVE_RESERVED4                      (0x06)
780*c12c399aSSascha Wildner #define MPI2_EVENT_PRIMITIVE_CHANGE0_RESERVED               (0x07)
781*c12c399aSSascha Wildner #define MPI2_EVENT_PRIMITIVE_CHANGE1_RESERVED               (0x08)
782*c12c399aSSascha Wildner 
783*c12c399aSSascha Wildner 
784*c12c399aSSascha Wildner /* SAS Initiator Device Status Change Event data */
785*c12c399aSSascha Wildner 
786*c12c399aSSascha Wildner typedef struct _MPI2_EVENT_DATA_SAS_INIT_DEV_STATUS_CHANGE
787*c12c399aSSascha Wildner {
788*c12c399aSSascha Wildner     U8                      ReasonCode;                 /* 0x00 */
789*c12c399aSSascha Wildner     U8                      PhysicalPort;               /* 0x01 */
790*c12c399aSSascha Wildner     U16                     DevHandle;                  /* 0x02 */
791*c12c399aSSascha Wildner     U64                     SASAddress;                 /* 0x04 */
792*c12c399aSSascha Wildner } MPI2_EVENT_DATA_SAS_INIT_DEV_STATUS_CHANGE,
793*c12c399aSSascha Wildner   MPI2_POINTER PTR_MPI2_EVENT_DATA_SAS_INIT_DEV_STATUS_CHANGE,
794*c12c399aSSascha Wildner   Mpi2EventDataSasInitDevStatusChange_t,
795*c12c399aSSascha Wildner   MPI2_POINTER pMpi2EventDataSasInitDevStatusChange_t;
796*c12c399aSSascha Wildner 
797*c12c399aSSascha Wildner /* SAS Initiator Device Status Change event ReasonCode values */
798*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_INIT_RC_ADDED                (0x01)
799*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_INIT_RC_NOT_RESPONDING       (0x02)
800*c12c399aSSascha Wildner 
801*c12c399aSSascha Wildner 
802*c12c399aSSascha Wildner /* SAS Initiator Device Table Overflow Event data */
803*c12c399aSSascha Wildner 
804*c12c399aSSascha Wildner typedef struct _MPI2_EVENT_DATA_SAS_INIT_TABLE_OVERFLOW
805*c12c399aSSascha Wildner {
806*c12c399aSSascha Wildner     U16                     MaxInit;                    /* 0x00 */
807*c12c399aSSascha Wildner     U16                     CurrentInit;                /* 0x02 */
808*c12c399aSSascha Wildner     U64                     SASAddress;                 /* 0x04 */
809*c12c399aSSascha Wildner } MPI2_EVENT_DATA_SAS_INIT_TABLE_OVERFLOW,
810*c12c399aSSascha Wildner   MPI2_POINTER PTR_MPI2_EVENT_DATA_SAS_INIT_TABLE_OVERFLOW,
811*c12c399aSSascha Wildner   Mpi2EventDataSasInitTableOverflow_t,
812*c12c399aSSascha Wildner   MPI2_POINTER pMpi2EventDataSasInitTableOverflow_t;
813*c12c399aSSascha Wildner 
814*c12c399aSSascha Wildner 
815*c12c399aSSascha Wildner /* SAS Topology Change List Event data */
816*c12c399aSSascha Wildner 
817*c12c399aSSascha Wildner /*
818*c12c399aSSascha Wildner  * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
819*c12c399aSSascha Wildner  * one and check NumEntries at runtime.
820*c12c399aSSascha Wildner  */
821*c12c399aSSascha Wildner #ifndef MPI2_EVENT_SAS_TOPO_PHY_COUNT
822*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_TOPO_PHY_COUNT           (1)
823*c12c399aSSascha Wildner #endif
824*c12c399aSSascha Wildner 
825*c12c399aSSascha Wildner typedef struct _MPI2_EVENT_SAS_TOPO_PHY_ENTRY
826*c12c399aSSascha Wildner {
827*c12c399aSSascha Wildner     U16                     AttachedDevHandle;          /* 0x00 */
828*c12c399aSSascha Wildner     U8                      LinkRate;                   /* 0x02 */
829*c12c399aSSascha Wildner     U8                      PhyStatus;                  /* 0x03 */
830*c12c399aSSascha Wildner } MPI2_EVENT_SAS_TOPO_PHY_ENTRY, MPI2_POINTER PTR_MPI2_EVENT_SAS_TOPO_PHY_ENTRY,
831*c12c399aSSascha Wildner   Mpi2EventSasTopoPhyEntry_t, MPI2_POINTER pMpi2EventSasTopoPhyEntry_t;
832*c12c399aSSascha Wildner 
833*c12c399aSSascha Wildner typedef struct _MPI2_EVENT_DATA_SAS_TOPOLOGY_CHANGE_LIST
834*c12c399aSSascha Wildner {
835*c12c399aSSascha Wildner     U16                             EnclosureHandle;            /* 0x00 */
836*c12c399aSSascha Wildner     U16                             ExpanderDevHandle;          /* 0x02 */
837*c12c399aSSascha Wildner     U8                              NumPhys;                    /* 0x04 */
838*c12c399aSSascha Wildner     U8                              Reserved1;                  /* 0x05 */
839*c12c399aSSascha Wildner     U16                             Reserved2;                  /* 0x06 */
840*c12c399aSSascha Wildner     U8                              NumEntries;                 /* 0x08 */
841*c12c399aSSascha Wildner     U8                              StartPhyNum;                /* 0x09 */
842*c12c399aSSascha Wildner     U8                              ExpStatus;                  /* 0x0A */
843*c12c399aSSascha Wildner     U8                              PhysicalPort;               /* 0x0B */
844*c12c399aSSascha Wildner     MPI2_EVENT_SAS_TOPO_PHY_ENTRY   PHY[MPI2_EVENT_SAS_TOPO_PHY_COUNT]; /* 0x0C*/
845*c12c399aSSascha Wildner } MPI2_EVENT_DATA_SAS_TOPOLOGY_CHANGE_LIST,
846*c12c399aSSascha Wildner   MPI2_POINTER PTR_MPI2_EVENT_DATA_SAS_TOPOLOGY_CHANGE_LIST,
847*c12c399aSSascha Wildner   Mpi2EventDataSasTopologyChangeList_t,
848*c12c399aSSascha Wildner   MPI2_POINTER pMpi2EventDataSasTopologyChangeList_t;
849*c12c399aSSascha Wildner 
850*c12c399aSSascha Wildner /* values for the ExpStatus field */
851*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_TOPO_ES_NO_EXPANDER                  (0x00)
852*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_TOPO_ES_ADDED                        (0x01)
853*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_TOPO_ES_NOT_RESPONDING               (0x02)
854*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_TOPO_ES_RESPONDING                   (0x03)
855*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_TOPO_ES_DELAY_NOT_RESPONDING         (0x04)
856*c12c399aSSascha Wildner 
857*c12c399aSSascha Wildner /* defines for the LinkRate field */
858*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_TOPO_LR_CURRENT_MASK                 (0xF0)
859*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_TOPO_LR_CURRENT_SHIFT                (4)
860*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_TOPO_LR_PREV_MASK                    (0x0F)
861*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_TOPO_LR_PREV_SHIFT                   (0)
862*c12c399aSSascha Wildner 
863*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_TOPO_LR_UNKNOWN_LINK_RATE            (0x00)
864*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_TOPO_LR_PHY_DISABLED                 (0x01)
865*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_TOPO_LR_NEGOTIATION_FAILED           (0x02)
866*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_TOPO_LR_SATA_OOB_COMPLETE            (0x03)
867*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_TOPO_LR_PORT_SELECTOR                (0x04)
868*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_TOPO_LR_SMP_RESET_IN_PROGRESS        (0x05)
869*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_TOPO_LR_UNSUPPORTED_PHY              (0x06)
870*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_TOPO_LR_RATE_1_5                     (0x08)
871*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_TOPO_LR_RATE_3_0                     (0x09)
872*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_TOPO_LR_RATE_6_0                     (0x0A)
873*c12c399aSSascha Wildner 
874*c12c399aSSascha Wildner /* values for the PhyStatus field */
875*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_TOPO_PHYSTATUS_VACANT                (0x80)
876*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_TOPO_PS_MULTIPLEX_CHANGE             (0x10)
877*c12c399aSSascha Wildner /* values for the PhyStatus ReasonCode sub-field */
878*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_TOPO_RC_MASK                         (0x0F)
879*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_TOPO_RC_TARG_ADDED                   (0x01)
880*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_TOPO_RC_TARG_NOT_RESPONDING          (0x02)
881*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_TOPO_RC_PHY_CHANGED                  (0x03)
882*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_TOPO_RC_NO_CHANGE                    (0x04)
883*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_TOPO_RC_DELAY_NOT_RESPONDING         (0x05)
884*c12c399aSSascha Wildner 
885*c12c399aSSascha Wildner 
886*c12c399aSSascha Wildner /* SAS Enclosure Device Status Change Event data */
887*c12c399aSSascha Wildner 
888*c12c399aSSascha Wildner typedef struct _MPI2_EVENT_DATA_SAS_ENCL_DEV_STATUS_CHANGE
889*c12c399aSSascha Wildner {
890*c12c399aSSascha Wildner     U16                     EnclosureHandle;            /* 0x00 */
891*c12c399aSSascha Wildner     U8                      ReasonCode;                 /* 0x02 */
892*c12c399aSSascha Wildner     U8                      PhysicalPort;               /* 0x03 */
893*c12c399aSSascha Wildner     U64                     EnclosureLogicalID;         /* 0x04 */
894*c12c399aSSascha Wildner     U16                     NumSlots;                   /* 0x0C */
895*c12c399aSSascha Wildner     U16                     StartSlot;                  /* 0x0E */
896*c12c399aSSascha Wildner     U32                     PhyBits;                    /* 0x10 */
897*c12c399aSSascha Wildner } MPI2_EVENT_DATA_SAS_ENCL_DEV_STATUS_CHANGE,
898*c12c399aSSascha Wildner   MPI2_POINTER PTR_MPI2_EVENT_DATA_SAS_ENCL_DEV_STATUS_CHANGE,
899*c12c399aSSascha Wildner   Mpi2EventDataSasEnclDevStatusChange_t,
900*c12c399aSSascha Wildner   MPI2_POINTER pMpi2EventDataSasEnclDevStatusChange_t;
901*c12c399aSSascha Wildner 
902*c12c399aSSascha Wildner /* SAS Enclosure Device Status Change event ReasonCode values */
903*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_ENCL_RC_ADDED                (0x01)
904*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_ENCL_RC_NOT_RESPONDING       (0x02)
905*c12c399aSSascha Wildner 
906*c12c399aSSascha Wildner 
907*c12c399aSSascha Wildner /* SAS PHY Counter Event data */
908*c12c399aSSascha Wildner 
909*c12c399aSSascha Wildner typedef struct _MPI2_EVENT_DATA_SAS_PHY_COUNTER
910*c12c399aSSascha Wildner {
911*c12c399aSSascha Wildner     U64         TimeStamp;          /* 0x00 */
912*c12c399aSSascha Wildner     U32         Reserved1;          /* 0x08 */
913*c12c399aSSascha Wildner     U8          PhyEventCode;       /* 0x0C */
914*c12c399aSSascha Wildner     U8          PhyNum;             /* 0x0D */
915*c12c399aSSascha Wildner     U16         Reserved2;          /* 0x0E */
916*c12c399aSSascha Wildner     U32         PhyEventInfo;       /* 0x10 */
917*c12c399aSSascha Wildner     U8          CounterType;        /* 0x14 */
918*c12c399aSSascha Wildner     U8          ThresholdWindow;    /* 0x15 */
919*c12c399aSSascha Wildner     U8          TimeUnits;          /* 0x16 */
920*c12c399aSSascha Wildner     U8          Reserved3;          /* 0x17 */
921*c12c399aSSascha Wildner     U32         EventThreshold;     /* 0x18 */
922*c12c399aSSascha Wildner     U16         ThresholdFlags;     /* 0x1C */
923*c12c399aSSascha Wildner     U16         Reserved4;          /* 0x1E */
924*c12c399aSSascha Wildner } MPI2_EVENT_DATA_SAS_PHY_COUNTER,
925*c12c399aSSascha Wildner   MPI2_POINTER PTR_MPI2_EVENT_DATA_SAS_PHY_COUNTER,
926*c12c399aSSascha Wildner   Mpi2EventDataSasPhyCounter_t, MPI2_POINTER pMpi2EventDataSasPhyCounter_t;
927*c12c399aSSascha Wildner 
928*c12c399aSSascha Wildner /* use MPI2_SASPHY3_EVENT_CODE_ values from mpi2_cnfg.h for the PhyEventCode field */
929*c12c399aSSascha Wildner 
930*c12c399aSSascha Wildner /* use MPI2_SASPHY3_COUNTER_TYPE_ values from mpi2_cnfg.h for the CounterType field */
931*c12c399aSSascha Wildner 
932*c12c399aSSascha Wildner /* use MPI2_SASPHY3_TIME_UNITS_ values from mpi2_cnfg.h for the TimeUnits field */
933*c12c399aSSascha Wildner 
934*c12c399aSSascha Wildner /* use MPI2_SASPHY3_TFLAGS_ values from mpi2_cnfg.h for the ThresholdFlags field */
935*c12c399aSSascha Wildner 
936*c12c399aSSascha Wildner 
937*c12c399aSSascha Wildner /* SAS Quiesce Event data */
938*c12c399aSSascha Wildner 
939*c12c399aSSascha Wildner typedef struct _MPI2_EVENT_DATA_SAS_QUIESCE
940*c12c399aSSascha Wildner {
941*c12c399aSSascha Wildner     U8                      ReasonCode;                 /* 0x00 */
942*c12c399aSSascha Wildner     U8                      Reserved1;                  /* 0x01 */
943*c12c399aSSascha Wildner     U16                     Reserved2;                  /* 0x02 */
944*c12c399aSSascha Wildner     U32                     Reserved3;                  /* 0x04 */
945*c12c399aSSascha Wildner } MPI2_EVENT_DATA_SAS_QUIESCE,
946*c12c399aSSascha Wildner   MPI2_POINTER PTR_MPI2_EVENT_DATA_SAS_QUIESCE,
947*c12c399aSSascha Wildner   Mpi2EventDataSasQuiesce_t, MPI2_POINTER pMpi2EventDataSasQuiesce_t;
948*c12c399aSSascha Wildner 
949*c12c399aSSascha Wildner /* SAS Quiesce Event data ReasonCode values */
950*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_QUIESCE_RC_STARTED                   (0x01)
951*c12c399aSSascha Wildner #define MPI2_EVENT_SAS_QUIESCE_RC_COMPLETED                 (0x02)
952*c12c399aSSascha Wildner 
953*c12c399aSSascha Wildner 
954*c12c399aSSascha Wildner /* Host Based Discovery Phy Event data */
955*c12c399aSSascha Wildner 
956*c12c399aSSascha Wildner typedef struct _MPI2_EVENT_HBD_PHY_SAS
957*c12c399aSSascha Wildner {
958*c12c399aSSascha Wildner     U8          Flags;                      /* 0x00 */
959*c12c399aSSascha Wildner     U8          NegotiatedLinkRate;         /* 0x01 */
960*c12c399aSSascha Wildner     U8          PhyNum;                     /* 0x02 */
961*c12c399aSSascha Wildner     U8          PhysicalPort;               /* 0x03 */
962*c12c399aSSascha Wildner     U32         Reserved1;                  /* 0x04 */
963*c12c399aSSascha Wildner     U8          InitialFrame[28];           /* 0x08 */
964*c12c399aSSascha Wildner } MPI2_EVENT_HBD_PHY_SAS, MPI2_POINTER PTR_MPI2_EVENT_HBD_PHY_SAS,
965*c12c399aSSascha Wildner   Mpi2EventHbdPhySas_t, MPI2_POINTER pMpi2EventHbdPhySas_t;
966*c12c399aSSascha Wildner 
967*c12c399aSSascha Wildner /* values for the Flags field */
968*c12c399aSSascha Wildner #define MPI2_EVENT_HBD_SAS_FLAGS_FRAME_VALID        (0x02)
969*c12c399aSSascha Wildner #define MPI2_EVENT_HBD_SAS_FLAGS_SATA_FRAME         (0x01)
970*c12c399aSSascha Wildner 
971*c12c399aSSascha Wildner /* use MPI2_SAS_NEG_LINK_RATE_ defines from mpi2_cnfg.h for the NegotiatedLinkRate field */
972*c12c399aSSascha Wildner 
973*c12c399aSSascha Wildner typedef union _MPI2_EVENT_HBD_DESCRIPTOR
974*c12c399aSSascha Wildner {
975*c12c399aSSascha Wildner     MPI2_EVENT_HBD_PHY_SAS      Sas;
976*c12c399aSSascha Wildner } MPI2_EVENT_HBD_DESCRIPTOR, MPI2_POINTER PTR_MPI2_EVENT_HBD_DESCRIPTOR,
977*c12c399aSSascha Wildner   Mpi2EventHbdDescriptor_t, MPI2_POINTER pMpi2EventHbdDescriptor_t;
978*c12c399aSSascha Wildner 
979*c12c399aSSascha Wildner typedef struct _MPI2_EVENT_DATA_HBD_PHY
980*c12c399aSSascha Wildner {
981*c12c399aSSascha Wildner     U8                          DescriptorType;     /* 0x00 */
982*c12c399aSSascha Wildner     U8                          Reserved1;          /* 0x01 */
983*c12c399aSSascha Wildner     U16                         Reserved2;          /* 0x02 */
984*c12c399aSSascha Wildner     U32                         Reserved3;          /* 0x04 */
985*c12c399aSSascha Wildner     MPI2_EVENT_HBD_DESCRIPTOR   Descriptor;         /* 0x08 */
986*c12c399aSSascha Wildner } MPI2_EVENT_DATA_HBD_PHY, MPI2_POINTER PTR_MPI2_EVENT_DATA_HBD_PHY,
987*c12c399aSSascha Wildner   Mpi2EventDataHbdPhy_t, MPI2_POINTER pMpi2EventDataMpi2EventDataHbdPhy_t;
988*c12c399aSSascha Wildner 
989*c12c399aSSascha Wildner /* values for the DescriptorType field */
990*c12c399aSSascha Wildner #define MPI2_EVENT_HBD_DT_SAS               (0x01)
991*c12c399aSSascha Wildner 
992*c12c399aSSascha Wildner 
993*c12c399aSSascha Wildner 
994*c12c399aSSascha Wildner /****************************************************************************
995*c12c399aSSascha Wildner *  EventAck message
996*c12c399aSSascha Wildner ****************************************************************************/
997*c12c399aSSascha Wildner 
998*c12c399aSSascha Wildner /* EventAck Request message */
999*c12c399aSSascha Wildner typedef struct _MPI2_EVENT_ACK_REQUEST
1000*c12c399aSSascha Wildner {
1001*c12c399aSSascha Wildner     U16                     Reserved1;                      /* 0x00 */
1002*c12c399aSSascha Wildner     U8                      ChainOffset;                    /* 0x02 */
1003*c12c399aSSascha Wildner     U8                      Function;                       /* 0x03 */
1004*c12c399aSSascha Wildner     U16                     Reserved2;                      /* 0x04 */
1005*c12c399aSSascha Wildner     U8                      Reserved3;                      /* 0x06 */
1006*c12c399aSSascha Wildner     U8                      MsgFlags;                       /* 0x07 */
1007*c12c399aSSascha Wildner     U8                      VP_ID;                          /* 0x08 */
1008*c12c399aSSascha Wildner     U8                      VF_ID;                          /* 0x09 */
1009*c12c399aSSascha Wildner     U16                     Reserved4;                      /* 0x0A */
1010*c12c399aSSascha Wildner     U16                     Event;                          /* 0x0C */
1011*c12c399aSSascha Wildner     U16                     Reserved5;                      /* 0x0E */
1012*c12c399aSSascha Wildner     U32                     EventContext;                   /* 0x10 */
1013*c12c399aSSascha Wildner } MPI2_EVENT_ACK_REQUEST, MPI2_POINTER PTR_MPI2_EVENT_ACK_REQUEST,
1014*c12c399aSSascha Wildner   Mpi2EventAckRequest_t, MPI2_POINTER pMpi2EventAckRequest_t;
1015*c12c399aSSascha Wildner 
1016*c12c399aSSascha Wildner 
1017*c12c399aSSascha Wildner /* EventAck Reply message */
1018*c12c399aSSascha Wildner typedef struct _MPI2_EVENT_ACK_REPLY
1019*c12c399aSSascha Wildner {
1020*c12c399aSSascha Wildner     U16                     Reserved1;                      /* 0x00 */
1021*c12c399aSSascha Wildner     U8                      MsgLength;                      /* 0x02 */
1022*c12c399aSSascha Wildner     U8                      Function;                       /* 0x03 */
1023*c12c399aSSascha Wildner     U16                     Reserved2;                      /* 0x04 */
1024*c12c399aSSascha Wildner     U8                      Reserved3;                      /* 0x06 */
1025*c12c399aSSascha Wildner     U8                      MsgFlags;                       /* 0x07 */
1026*c12c399aSSascha Wildner     U8                      VP_ID;                          /* 0x08 */
1027*c12c399aSSascha Wildner     U8                      VF_ID;                          /* 0x09 */
1028*c12c399aSSascha Wildner     U16                     Reserved4;                      /* 0x0A */
1029*c12c399aSSascha Wildner     U16                     Reserved5;                      /* 0x0C */
1030*c12c399aSSascha Wildner     U16                     IOCStatus;                      /* 0x0E */
1031*c12c399aSSascha Wildner     U32                     IOCLogInfo;                     /* 0x10 */
1032*c12c399aSSascha Wildner } MPI2_EVENT_ACK_REPLY, MPI2_POINTER PTR_MPI2_EVENT_ACK_REPLY,
1033*c12c399aSSascha Wildner   Mpi2EventAckReply_t, MPI2_POINTER pMpi2EventAckReply_t;
1034*c12c399aSSascha Wildner 
1035*c12c399aSSascha Wildner 
1036*c12c399aSSascha Wildner /****************************************************************************
1037*c12c399aSSascha Wildner *  FWDownload message
1038*c12c399aSSascha Wildner ****************************************************************************/
1039*c12c399aSSascha Wildner 
1040*c12c399aSSascha Wildner /* FWDownload Request message */
1041*c12c399aSSascha Wildner typedef struct _MPI2_FW_DOWNLOAD_REQUEST
1042*c12c399aSSascha Wildner {
1043*c12c399aSSascha Wildner     U8                      ImageType;                  /* 0x00 */
1044*c12c399aSSascha Wildner     U8                      Reserved1;                  /* 0x01 */
1045*c12c399aSSascha Wildner     U8                      ChainOffset;                /* 0x02 */
1046*c12c399aSSascha Wildner     U8                      Function;                   /* 0x03 */
1047*c12c399aSSascha Wildner     U16                     Reserved2;                  /* 0x04 */
1048*c12c399aSSascha Wildner     U8                      Reserved3;                  /* 0x06 */
1049*c12c399aSSascha Wildner     U8                      MsgFlags;                   /* 0x07 */
1050*c12c399aSSascha Wildner     U8                      VP_ID;                      /* 0x08 */
1051*c12c399aSSascha Wildner     U8                      VF_ID;                      /* 0x09 */
1052*c12c399aSSascha Wildner     U16                     Reserved4;                  /* 0x0A */
1053*c12c399aSSascha Wildner     U32                     TotalImageSize;             /* 0x0C */
1054*c12c399aSSascha Wildner     U32                     Reserved5;                  /* 0x10 */
1055*c12c399aSSascha Wildner     MPI2_MPI_SGE_UNION      SGL;                        /* 0x14 */
1056*c12c399aSSascha Wildner } MPI2_FW_DOWNLOAD_REQUEST, MPI2_POINTER PTR_MPI2_FW_DOWNLOAD_REQUEST,
1057*c12c399aSSascha Wildner   Mpi2FWDownloadRequest, MPI2_POINTER pMpi2FWDownloadRequest;
1058*c12c399aSSascha Wildner 
1059*c12c399aSSascha Wildner #define MPI2_FW_DOWNLOAD_MSGFLGS_LAST_SEGMENT   (0x01)
1060*c12c399aSSascha Wildner 
1061*c12c399aSSascha Wildner #define MPI2_FW_DOWNLOAD_ITYPE_FW                   (0x01)
1062*c12c399aSSascha Wildner #define MPI2_FW_DOWNLOAD_ITYPE_BIOS                 (0x02)
1063*c12c399aSSascha Wildner #define MPI2_FW_DOWNLOAD_ITYPE_MANUFACTURING        (0x06)
1064*c12c399aSSascha Wildner #define MPI2_FW_DOWNLOAD_ITYPE_CONFIG_1             (0x07)
1065*c12c399aSSascha Wildner #define MPI2_FW_DOWNLOAD_ITYPE_CONFIG_2             (0x08)
1066*c12c399aSSascha Wildner #define MPI2_FW_DOWNLOAD_ITYPE_MEGARAID             (0x09)
1067*c12c399aSSascha Wildner #define MPI2_FW_DOWNLOAD_ITYPE_COMPLETE             (0x0A)
1068*c12c399aSSascha Wildner #define MPI2_FW_DOWNLOAD_ITYPE_COMMON_BOOT_BLOCK    (0x0B)
1069*c12c399aSSascha Wildner #define MPI2_FW_DOWNLOAD_ITYPE_MIN_PRODUCT_SPECIFIC (0xF0)
1070*c12c399aSSascha Wildner 
1071*c12c399aSSascha Wildner /* FWDownload TransactionContext Element */
1072*c12c399aSSascha Wildner typedef struct _MPI2_FW_DOWNLOAD_TCSGE
1073*c12c399aSSascha Wildner {
1074*c12c399aSSascha Wildner     U8                      Reserved1;                  /* 0x00 */
1075*c12c399aSSascha Wildner     U8                      ContextSize;                /* 0x01 */
1076*c12c399aSSascha Wildner     U8                      DetailsLength;              /* 0x02 */
1077*c12c399aSSascha Wildner     U8                      Flags;                      /* 0x03 */
1078*c12c399aSSascha Wildner     U32                     Reserved2;                  /* 0x04 */
1079*c12c399aSSascha Wildner     U32                     ImageOffset;                /* 0x08 */
1080*c12c399aSSascha Wildner     U32                     ImageSize;                  /* 0x0C */
1081*c12c399aSSascha Wildner } MPI2_FW_DOWNLOAD_TCSGE, MPI2_POINTER PTR_MPI2_FW_DOWNLOAD_TCSGE,
1082*c12c399aSSascha Wildner   Mpi2FWDownloadTCSGE_t, MPI2_POINTER pMpi2FWDownloadTCSGE_t;
1083*c12c399aSSascha Wildner 
1084*c12c399aSSascha Wildner /* FWDownload Reply message */
1085*c12c399aSSascha Wildner typedef struct _MPI2_FW_DOWNLOAD_REPLY
1086*c12c399aSSascha Wildner {
1087*c12c399aSSascha Wildner     U8                      ImageType;                  /* 0x00 */
1088*c12c399aSSascha Wildner     U8                      Reserved1;                  /* 0x01 */
1089*c12c399aSSascha Wildner     U8                      MsgLength;                  /* 0x02 */
1090*c12c399aSSascha Wildner     U8                      Function;                   /* 0x03 */
1091*c12c399aSSascha Wildner     U16                     Reserved2;                  /* 0x04 */
1092*c12c399aSSascha Wildner     U8                      Reserved3;                  /* 0x06 */
1093*c12c399aSSascha Wildner     U8                      MsgFlags;                   /* 0x07 */
1094*c12c399aSSascha Wildner     U8                      VP_ID;                      /* 0x08 */
1095*c12c399aSSascha Wildner     U8                      VF_ID;                      /* 0x09 */
1096*c12c399aSSascha Wildner     U16                     Reserved4;                  /* 0x0A */
1097*c12c399aSSascha Wildner     U16                     Reserved5;                  /* 0x0C */
1098*c12c399aSSascha Wildner     U16                     IOCStatus;                  /* 0x0E */
1099*c12c399aSSascha Wildner     U32                     IOCLogInfo;                 /* 0x10 */
1100*c12c399aSSascha Wildner } MPI2_FW_DOWNLOAD_REPLY, MPI2_POINTER PTR_MPI2_FW_DOWNLOAD_REPLY,
1101*c12c399aSSascha Wildner   Mpi2FWDownloadReply_t, MPI2_POINTER pMpi2FWDownloadReply_t;
1102*c12c399aSSascha Wildner 
1103*c12c399aSSascha Wildner 
1104*c12c399aSSascha Wildner /****************************************************************************
1105*c12c399aSSascha Wildner *  FWUpload message
1106*c12c399aSSascha Wildner ****************************************************************************/
1107*c12c399aSSascha Wildner 
1108*c12c399aSSascha Wildner /* FWUpload Request message */
1109*c12c399aSSascha Wildner typedef struct _MPI2_FW_UPLOAD_REQUEST
1110*c12c399aSSascha Wildner {
1111*c12c399aSSascha Wildner     U8                      ImageType;                  /* 0x00 */
1112*c12c399aSSascha Wildner     U8                      Reserved1;                  /* 0x01 */
1113*c12c399aSSascha Wildner     U8                      ChainOffset;                /* 0x02 */
1114*c12c399aSSascha Wildner     U8                      Function;                   /* 0x03 */
1115*c12c399aSSascha Wildner     U16                     Reserved2;                  /* 0x04 */
1116*c12c399aSSascha Wildner     U8                      Reserved3;                  /* 0x06 */
1117*c12c399aSSascha Wildner     U8                      MsgFlags;                   /* 0x07 */
1118*c12c399aSSascha Wildner     U8                      VP_ID;                      /* 0x08 */
1119*c12c399aSSascha Wildner     U8                      VF_ID;                      /* 0x09 */
1120*c12c399aSSascha Wildner     U16                     Reserved4;                  /* 0x0A */
1121*c12c399aSSascha Wildner     U32                     Reserved5;                  /* 0x0C */
1122*c12c399aSSascha Wildner     U32                     Reserved6;                  /* 0x10 */
1123*c12c399aSSascha Wildner     MPI2_MPI_SGE_UNION      SGL;                        /* 0x14 */
1124*c12c399aSSascha Wildner } MPI2_FW_UPLOAD_REQUEST, MPI2_POINTER PTR_MPI2_FW_UPLOAD_REQUEST,
1125*c12c399aSSascha Wildner   Mpi2FWUploadRequest_t, MPI2_POINTER pMpi2FWUploadRequest_t;
1126*c12c399aSSascha Wildner 
1127*c12c399aSSascha Wildner #define MPI2_FW_UPLOAD_ITYPE_FW_CURRENT         (0x00)
1128*c12c399aSSascha Wildner #define MPI2_FW_UPLOAD_ITYPE_FW_FLASH           (0x01)
1129*c12c399aSSascha Wildner #define MPI2_FW_UPLOAD_ITYPE_BIOS_FLASH         (0x02)
1130*c12c399aSSascha Wildner #define MPI2_FW_UPLOAD_ITYPE_FW_BACKUP          (0x05)
1131*c12c399aSSascha Wildner #define MPI2_FW_UPLOAD_ITYPE_MANUFACTURING      (0x06)
1132*c12c399aSSascha Wildner #define MPI2_FW_UPLOAD_ITYPE_CONFIG_1           (0x07)
1133*c12c399aSSascha Wildner #define MPI2_FW_UPLOAD_ITYPE_CONFIG_2           (0x08)
1134*c12c399aSSascha Wildner #define MPI2_FW_UPLOAD_ITYPE_MEGARAID           (0x09)
1135*c12c399aSSascha Wildner #define MPI2_FW_UPLOAD_ITYPE_COMPLETE           (0x0A)
1136*c12c399aSSascha Wildner #define MPI2_FW_UPLOAD_ITYPE_COMMON_BOOT_BLOCK  (0x0B)
1137*c12c399aSSascha Wildner 
1138*c12c399aSSascha Wildner typedef struct _MPI2_FW_UPLOAD_TCSGE
1139*c12c399aSSascha Wildner {
1140*c12c399aSSascha Wildner     U8                      Reserved1;                  /* 0x00 */
1141*c12c399aSSascha Wildner     U8                      ContextSize;                /* 0x01 */
1142*c12c399aSSascha Wildner     U8                      DetailsLength;              /* 0x02 */
1143*c12c399aSSascha Wildner     U8                      Flags;                      /* 0x03 */
1144*c12c399aSSascha Wildner     U32                     Reserved2;                  /* 0x04 */
1145*c12c399aSSascha Wildner     U32                     ImageOffset;                /* 0x08 */
1146*c12c399aSSascha Wildner     U32                     ImageSize;                  /* 0x0C */
1147*c12c399aSSascha Wildner } MPI2_FW_UPLOAD_TCSGE, MPI2_POINTER PTR_MPI2_FW_UPLOAD_TCSGE,
1148*c12c399aSSascha Wildner   Mpi2FWUploadTCSGE_t, MPI2_POINTER pMpi2FWUploadTCSGE_t;
1149*c12c399aSSascha Wildner 
1150*c12c399aSSascha Wildner /* FWUpload Reply message */
1151*c12c399aSSascha Wildner typedef struct _MPI2_FW_UPLOAD_REPLY
1152*c12c399aSSascha Wildner {
1153*c12c399aSSascha Wildner     U8                      ImageType;                  /* 0x00 */
1154*c12c399aSSascha Wildner     U8                      Reserved1;                  /* 0x01 */
1155*c12c399aSSascha Wildner     U8                      MsgLength;                  /* 0x02 */
1156*c12c399aSSascha Wildner     U8                      Function;                   /* 0x03 */
1157*c12c399aSSascha Wildner     U16                     Reserved2;                  /* 0x04 */
1158*c12c399aSSascha Wildner     U8                      Reserved3;                  /* 0x06 */
1159*c12c399aSSascha Wildner     U8                      MsgFlags;                   /* 0x07 */
1160*c12c399aSSascha Wildner     U8                      VP_ID;                      /* 0x08 */
1161*c12c399aSSascha Wildner     U8                      VF_ID;                      /* 0x09 */
1162*c12c399aSSascha Wildner     U16                     Reserved4;                  /* 0x0A */
1163*c12c399aSSascha Wildner     U16                     Reserved5;                  /* 0x0C */
1164*c12c399aSSascha Wildner     U16                     IOCStatus;                  /* 0x0E */
1165*c12c399aSSascha Wildner     U32                     IOCLogInfo;                 /* 0x10 */
1166*c12c399aSSascha Wildner     U32                     ActualImageSize;            /* 0x14 */
1167*c12c399aSSascha Wildner } MPI2_FW_UPLOAD_REPLY, MPI2_POINTER PTR_MPI2_FW_UPLOAD_REPLY,
1168*c12c399aSSascha Wildner   Mpi2FWUploadReply_t, MPI2_POINTER pMPi2FWUploadReply_t;
1169*c12c399aSSascha Wildner 
1170*c12c399aSSascha Wildner 
1171*c12c399aSSascha Wildner /* FW Image Header */
1172*c12c399aSSascha Wildner typedef struct _MPI2_FW_IMAGE_HEADER
1173*c12c399aSSascha Wildner {
1174*c12c399aSSascha Wildner     U32                     Signature;                  /* 0x00 */
1175*c12c399aSSascha Wildner     U32                     Signature0;                 /* 0x04 */
1176*c12c399aSSascha Wildner     U32                     Signature1;                 /* 0x08 */
1177*c12c399aSSascha Wildner     U32                     Signature2;                 /* 0x0C */
1178*c12c399aSSascha Wildner     MPI2_VERSION_UNION      MPIVersion;                 /* 0x10 */
1179*c12c399aSSascha Wildner     MPI2_VERSION_UNION      FWVersion;                  /* 0x14 */
1180*c12c399aSSascha Wildner     MPI2_VERSION_UNION      NVDATAVersion;              /* 0x18 */
1181*c12c399aSSascha Wildner     MPI2_VERSION_UNION      PackageVersion;             /* 0x1C */
1182*c12c399aSSascha Wildner     U16                     VendorID;                   /* 0x20 */
1183*c12c399aSSascha Wildner     U16                     ProductID;                  /* 0x22 */
1184*c12c399aSSascha Wildner     U16                     ProtocolFlags;              /* 0x24 */
1185*c12c399aSSascha Wildner     U16                     Reserved26;                 /* 0x26 */
1186*c12c399aSSascha Wildner     U32                     IOCCapabilities;            /* 0x28 */
1187*c12c399aSSascha Wildner     U32                     ImageSize;                  /* 0x2C */
1188*c12c399aSSascha Wildner     U32                     NextImageHeaderOffset;      /* 0x30 */
1189*c12c399aSSascha Wildner     U32                     Checksum;                   /* 0x34 */
1190*c12c399aSSascha Wildner     U32                     Reserved38;                 /* 0x38 */
1191*c12c399aSSascha Wildner     U32                     Reserved3C;                 /* 0x3C */
1192*c12c399aSSascha Wildner     U32                     Reserved40;                 /* 0x40 */
1193*c12c399aSSascha Wildner     U32                     Reserved44;                 /* 0x44 */
1194*c12c399aSSascha Wildner     U32                     Reserved48;                 /* 0x48 */
1195*c12c399aSSascha Wildner     U32                     Reserved4C;                 /* 0x4C */
1196*c12c399aSSascha Wildner     U32                     Reserved50;                 /* 0x50 */
1197*c12c399aSSascha Wildner     U32                     Reserved54;                 /* 0x54 */
1198*c12c399aSSascha Wildner     U32                     Reserved58;                 /* 0x58 */
1199*c12c399aSSascha Wildner     U32                     Reserved5C;                 /* 0x5C */
1200*c12c399aSSascha Wildner     U32                     Reserved60;                 /* 0x60 */
1201*c12c399aSSascha Wildner     U32                     FirmwareVersionNameWhat;    /* 0x64 */
1202*c12c399aSSascha Wildner     U8                      FirmwareVersionName[32];    /* 0x68 */
1203*c12c399aSSascha Wildner     U32                     VendorNameWhat;             /* 0x88 */
1204*c12c399aSSascha Wildner     U8                      VendorName[32];             /* 0x8C */
1205*c12c399aSSascha Wildner     U32                     PackageNameWhat;            /* 0x88 */
1206*c12c399aSSascha Wildner     U8                      PackageName[32];            /* 0x8C */
1207*c12c399aSSascha Wildner     U32                     ReservedD0;                 /* 0xD0 */
1208*c12c399aSSascha Wildner     U32                     ReservedD4;                 /* 0xD4 */
1209*c12c399aSSascha Wildner     U32                     ReservedD8;                 /* 0xD8 */
1210*c12c399aSSascha Wildner     U32                     ReservedDC;                 /* 0xDC */
1211*c12c399aSSascha Wildner     U32                     ReservedE0;                 /* 0xE0 */
1212*c12c399aSSascha Wildner     U32                     ReservedE4;                 /* 0xE4 */
1213*c12c399aSSascha Wildner     U32                     ReservedE8;                 /* 0xE8 */
1214*c12c399aSSascha Wildner     U32                     ReservedEC;                 /* 0xEC */
1215*c12c399aSSascha Wildner     U32                     ReservedF0;                 /* 0xF0 */
1216*c12c399aSSascha Wildner     U32                     ReservedF4;                 /* 0xF4 */
1217*c12c399aSSascha Wildner     U32                     ReservedF8;                 /* 0xF8 */
1218*c12c399aSSascha Wildner     U32                     ReservedFC;                 /* 0xFC */
1219*c12c399aSSascha Wildner } MPI2_FW_IMAGE_HEADER, MPI2_POINTER PTR_MPI2_FW_IMAGE_HEADER,
1220*c12c399aSSascha Wildner   Mpi2FWImageHeader_t, MPI2_POINTER pMpi2FWImageHeader_t;
1221*c12c399aSSascha Wildner 
1222*c12c399aSSascha Wildner /* Signature field */
1223*c12c399aSSascha Wildner #define MPI2_FW_HEADER_SIGNATURE_OFFSET         (0x00)
1224*c12c399aSSascha Wildner #define MPI2_FW_HEADER_SIGNATURE_MASK           (0xFF000000)
1225*c12c399aSSascha Wildner #define MPI2_FW_HEADER_SIGNATURE                (0xEA000000)
1226*c12c399aSSascha Wildner 
1227*c12c399aSSascha Wildner /* Signature0 field */
1228*c12c399aSSascha Wildner #define MPI2_FW_HEADER_SIGNATURE0_OFFSET        (0x04)
1229*c12c399aSSascha Wildner #define MPI2_FW_HEADER_SIGNATURE0               (0x5AFAA55A)
1230*c12c399aSSascha Wildner 
1231*c12c399aSSascha Wildner /* Signature1 field */
1232*c12c399aSSascha Wildner #define MPI2_FW_HEADER_SIGNATURE1_OFFSET        (0x08)
1233*c12c399aSSascha Wildner #define MPI2_FW_HEADER_SIGNATURE1               (0xA55AFAA5)
1234*c12c399aSSascha Wildner 
1235*c12c399aSSascha Wildner /* Signature2 field */
1236*c12c399aSSascha Wildner #define MPI2_FW_HEADER_SIGNATURE2_OFFSET        (0x0C)
1237*c12c399aSSascha Wildner #define MPI2_FW_HEADER_SIGNATURE2               (0x5AA55AFA)
1238*c12c399aSSascha Wildner 
1239*c12c399aSSascha Wildner 
1240*c12c399aSSascha Wildner /* defines for using the ProductID field */
1241*c12c399aSSascha Wildner #define MPI2_FW_HEADER_PID_TYPE_MASK            (0xF000)
1242*c12c399aSSascha Wildner #define MPI2_FW_HEADER_PID_TYPE_SAS             (0x2000)
1243*c12c399aSSascha Wildner 
1244*c12c399aSSascha Wildner #define MPI2_FW_HEADER_PID_PROD_MASK                    (0x0F00)
1245*c12c399aSSascha Wildner #define MPI2_FW_HEADER_PID_PROD_A                       (0x0000)
1246*c12c399aSSascha Wildner #define MPI2_FW_HEADER_PID_PROD_TARGET_INITIATOR_SCSI   (0x0200)
1247*c12c399aSSascha Wildner #define MPI2_FW_HEADER_PID_PROD_IR_SCSI                 (0x0700)
1248*c12c399aSSascha Wildner 
1249*c12c399aSSascha Wildner 
1250*c12c399aSSascha Wildner #define MPI2_FW_HEADER_PID_FAMILY_MASK          (0x00FF)
1251*c12c399aSSascha Wildner /* SAS */
1252*c12c399aSSascha Wildner #define MPI2_FW_HEADER_PID_FAMILY_2108_SAS      (0x0013)
1253*c12c399aSSascha Wildner #define MPI2_FW_HEADER_PID_FAMILY_2208_SAS      (0x0014)
1254*c12c399aSSascha Wildner 
1255*c12c399aSSascha Wildner /* use MPI2_IOCFACTS_PROTOCOL_ defines for ProtocolFlags field */
1256*c12c399aSSascha Wildner 
1257*c12c399aSSascha Wildner /* use MPI2_IOCFACTS_CAPABILITY_ defines for IOCCapabilities field */
1258*c12c399aSSascha Wildner 
1259*c12c399aSSascha Wildner 
1260*c12c399aSSascha Wildner #define MPI2_FW_HEADER_IMAGESIZE_OFFSET         (0x2C)
1261*c12c399aSSascha Wildner #define MPI2_FW_HEADER_NEXTIMAGE_OFFSET         (0x30)
1262*c12c399aSSascha Wildner #define MPI2_FW_HEADER_VERNMHWAT_OFFSET         (0x64)
1263*c12c399aSSascha Wildner 
1264*c12c399aSSascha Wildner #define MPI2_FW_HEADER_WHAT_SIGNATURE           (0x29232840)
1265*c12c399aSSascha Wildner 
1266*c12c399aSSascha Wildner #define MPI2_FW_HEADER_SIZE                     (0x100)
1267*c12c399aSSascha Wildner 
1268*c12c399aSSascha Wildner 
1269*c12c399aSSascha Wildner /* Extended Image Header */
1270*c12c399aSSascha Wildner typedef struct _MPI2_EXT_IMAGE_HEADER
1271*c12c399aSSascha Wildner 
1272*c12c399aSSascha Wildner {
1273*c12c399aSSascha Wildner     U8                      ImageType;                  /* 0x00 */
1274*c12c399aSSascha Wildner     U8                      Reserved1;                  /* 0x01 */
1275*c12c399aSSascha Wildner     U16                     Reserved2;                  /* 0x02 */
1276*c12c399aSSascha Wildner     U32                     Checksum;                   /* 0x04 */
1277*c12c399aSSascha Wildner     U32                     ImageSize;                  /* 0x08 */
1278*c12c399aSSascha Wildner     U32                     NextImageHeaderOffset;      /* 0x0C */
1279*c12c399aSSascha Wildner     U32                     PackageVersion;             /* 0x10 */
1280*c12c399aSSascha Wildner     U32                     Reserved3;                  /* 0x14 */
1281*c12c399aSSascha Wildner     U32                     Reserved4;                  /* 0x18 */
1282*c12c399aSSascha Wildner     U32                     Reserved5;                  /* 0x1C */
1283*c12c399aSSascha Wildner     U8                      IdentifyString[32];         /* 0x20 */
1284*c12c399aSSascha Wildner } MPI2_EXT_IMAGE_HEADER, MPI2_POINTER PTR_MPI2_EXT_IMAGE_HEADER,
1285*c12c399aSSascha Wildner   Mpi2ExtImageHeader_t, MPI2_POINTER pMpi2ExtImageHeader_t;
1286*c12c399aSSascha Wildner 
1287*c12c399aSSascha Wildner /* useful offsets */
1288*c12c399aSSascha Wildner #define MPI2_EXT_IMAGE_IMAGETYPE_OFFSET         (0x00)
1289*c12c399aSSascha Wildner #define MPI2_EXT_IMAGE_IMAGESIZE_OFFSET         (0x08)
1290*c12c399aSSascha Wildner #define MPI2_EXT_IMAGE_NEXTIMAGE_OFFSET         (0x0C)
1291*c12c399aSSascha Wildner 
1292*c12c399aSSascha Wildner #define MPI2_EXT_IMAGE_HEADER_SIZE              (0x40)
1293*c12c399aSSascha Wildner 
1294*c12c399aSSascha Wildner /* defines for the ImageType field */
1295*c12c399aSSascha Wildner #define MPI2_EXT_IMAGE_TYPE_UNSPECIFIED         (0x00)
1296*c12c399aSSascha Wildner #define MPI2_EXT_IMAGE_TYPE_FW                  (0x01)
1297*c12c399aSSascha Wildner #define MPI2_EXT_IMAGE_TYPE_NVDATA              (0x03)
1298*c12c399aSSascha Wildner #define MPI2_EXT_IMAGE_TYPE_BOOTLOADER          (0x04)
1299*c12c399aSSascha Wildner #define MPI2_EXT_IMAGE_TYPE_INITIALIZATION      (0x05)
1300*c12c399aSSascha Wildner #define MPI2_EXT_IMAGE_TYPE_FLASH_LAYOUT        (0x06)
1301*c12c399aSSascha Wildner #define MPI2_EXT_IMAGE_TYPE_SUPPORTED_DEVICES   (0x07)
1302*c12c399aSSascha Wildner #define MPI2_EXT_IMAGE_TYPE_MEGARAID            (0x08)
1303*c12c399aSSascha Wildner 
1304*c12c399aSSascha Wildner #define MPI2_EXT_IMAGE_TYPE_MAX                 (MPI2_EXT_IMAGE_TYPE_MEGARAID)
1305*c12c399aSSascha Wildner 
1306*c12c399aSSascha Wildner 
1307*c12c399aSSascha Wildner 
1308*c12c399aSSascha Wildner /* FLASH Layout Extended Image Data */
1309*c12c399aSSascha Wildner 
1310*c12c399aSSascha Wildner /*
1311*c12c399aSSascha Wildner  * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
1312*c12c399aSSascha Wildner  * one and check RegionsPerLayout at runtime.
1313*c12c399aSSascha Wildner  */
1314*c12c399aSSascha Wildner #ifndef MPI2_FLASH_NUMBER_OF_REGIONS
1315*c12c399aSSascha Wildner #define MPI2_FLASH_NUMBER_OF_REGIONS        (1)
1316*c12c399aSSascha Wildner #endif
1317*c12c399aSSascha Wildner 
1318*c12c399aSSascha Wildner /*
1319*c12c399aSSascha Wildner  * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
1320*c12c399aSSascha Wildner  * one and check NumberOfLayouts at runtime.
1321*c12c399aSSascha Wildner  */
1322*c12c399aSSascha Wildner #ifndef MPI2_FLASH_NUMBER_OF_LAYOUTS
1323*c12c399aSSascha Wildner #define MPI2_FLASH_NUMBER_OF_LAYOUTS        (1)
1324*c12c399aSSascha Wildner #endif
1325*c12c399aSSascha Wildner 
1326*c12c399aSSascha Wildner typedef struct _MPI2_FLASH_REGION
1327*c12c399aSSascha Wildner {
1328*c12c399aSSascha Wildner     U8                      RegionType;                 /* 0x00 */
1329*c12c399aSSascha Wildner     U8                      Reserved1;                  /* 0x01 */
1330*c12c399aSSascha Wildner     U16                     Reserved2;                  /* 0x02 */
1331*c12c399aSSascha Wildner     U32                     RegionOffset;               /* 0x04 */
1332*c12c399aSSascha Wildner     U32                     RegionSize;                 /* 0x08 */
1333*c12c399aSSascha Wildner     U32                     Reserved3;                  /* 0x0C */
1334*c12c399aSSascha Wildner } MPI2_FLASH_REGION, MPI2_POINTER PTR_MPI2_FLASH_REGION,
1335*c12c399aSSascha Wildner   Mpi2FlashRegion_t, MPI2_POINTER pMpi2FlashRegion_t;
1336*c12c399aSSascha Wildner 
1337*c12c399aSSascha Wildner typedef struct _MPI2_FLASH_LAYOUT
1338*c12c399aSSascha Wildner {
1339*c12c399aSSascha Wildner     U32                     FlashSize;                  /* 0x00 */
1340*c12c399aSSascha Wildner     U32                     Reserved1;                  /* 0x04 */
1341*c12c399aSSascha Wildner     U32                     Reserved2;                  /* 0x08 */
1342*c12c399aSSascha Wildner     U32                     Reserved3;                  /* 0x0C */
1343*c12c399aSSascha Wildner     MPI2_FLASH_REGION       Region[MPI2_FLASH_NUMBER_OF_REGIONS];/* 0x10 */
1344*c12c399aSSascha Wildner } MPI2_FLASH_LAYOUT, MPI2_POINTER PTR_MPI2_FLASH_LAYOUT,
1345*c12c399aSSascha Wildner   Mpi2FlashLayout_t, MPI2_POINTER pMpi2FlashLayout_t;
1346*c12c399aSSascha Wildner 
1347*c12c399aSSascha Wildner typedef struct _MPI2_FLASH_LAYOUT_DATA
1348*c12c399aSSascha Wildner {
1349*c12c399aSSascha Wildner     U8                      ImageRevision;              /* 0x00 */
1350*c12c399aSSascha Wildner     U8                      Reserved1;                  /* 0x01 */
1351*c12c399aSSascha Wildner     U8                      SizeOfRegion;               /* 0x02 */
1352*c12c399aSSascha Wildner     U8                      Reserved2;                  /* 0x03 */
1353*c12c399aSSascha Wildner     U16                     NumberOfLayouts;            /* 0x04 */
1354*c12c399aSSascha Wildner     U16                     RegionsPerLayout;           /* 0x06 */
1355*c12c399aSSascha Wildner     U16                     MinimumSectorAlignment;     /* 0x08 */
1356*c12c399aSSascha Wildner     U16                     Reserved3;                  /* 0x0A */
1357*c12c399aSSascha Wildner     U32                     Reserved4;                  /* 0x0C */
1358*c12c399aSSascha Wildner     MPI2_FLASH_LAYOUT       Layout[MPI2_FLASH_NUMBER_OF_LAYOUTS];/* 0x10 */
1359*c12c399aSSascha Wildner } MPI2_FLASH_LAYOUT_DATA, MPI2_POINTER PTR_MPI2_FLASH_LAYOUT_DATA,
1360*c12c399aSSascha Wildner   Mpi2FlashLayoutData_t, MPI2_POINTER pMpi2FlashLayoutData_t;
1361*c12c399aSSascha Wildner 
1362*c12c399aSSascha Wildner /* defines for the RegionType field */
1363*c12c399aSSascha Wildner #define MPI2_FLASH_REGION_UNUSED                (0x00)
1364*c12c399aSSascha Wildner #define MPI2_FLASH_REGION_FIRMWARE              (0x01)
1365*c12c399aSSascha Wildner #define MPI2_FLASH_REGION_BIOS                  (0x02)
1366*c12c399aSSascha Wildner #define MPI2_FLASH_REGION_NVDATA                (0x03)
1367*c12c399aSSascha Wildner #define MPI2_FLASH_REGION_FIRMWARE_BACKUP       (0x05)
1368*c12c399aSSascha Wildner #define MPI2_FLASH_REGION_MFG_INFORMATION       (0x06)
1369*c12c399aSSascha Wildner #define MPI2_FLASH_REGION_CONFIG_1              (0x07)
1370*c12c399aSSascha Wildner #define MPI2_FLASH_REGION_CONFIG_2              (0x08)
1371*c12c399aSSascha Wildner #define MPI2_FLASH_REGION_MEGARAID              (0x09)
1372*c12c399aSSascha Wildner #define MPI2_FLASH_REGION_INIT                  (0x0A)
1373*c12c399aSSascha Wildner 
1374*c12c399aSSascha Wildner /* ImageRevision */
1375*c12c399aSSascha Wildner #define MPI2_FLASH_LAYOUT_IMAGE_REVISION        (0x00)
1376*c12c399aSSascha Wildner 
1377*c12c399aSSascha Wildner 
1378*c12c399aSSascha Wildner 
1379*c12c399aSSascha Wildner /* Supported Devices Extended Image Data */
1380*c12c399aSSascha Wildner 
1381*c12c399aSSascha Wildner /*
1382*c12c399aSSascha Wildner  * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
1383*c12c399aSSascha Wildner  * one and check NumberOfDevices at runtime.
1384*c12c399aSSascha Wildner  */
1385*c12c399aSSascha Wildner #ifndef MPI2_SUPPORTED_DEVICES_IMAGE_NUM_DEVICES
1386*c12c399aSSascha Wildner #define MPI2_SUPPORTED_DEVICES_IMAGE_NUM_DEVICES    (1)
1387*c12c399aSSascha Wildner #endif
1388*c12c399aSSascha Wildner 
1389*c12c399aSSascha Wildner typedef struct _MPI2_SUPPORTED_DEVICE
1390*c12c399aSSascha Wildner {
1391*c12c399aSSascha Wildner     U16                     DeviceID;                   /* 0x00 */
1392*c12c399aSSascha Wildner     U16                     VendorID;                   /* 0x02 */
1393*c12c399aSSascha Wildner     U16                     DeviceIDMask;               /* 0x04 */
1394*c12c399aSSascha Wildner     U16                     Reserved1;                  /* 0x06 */
1395*c12c399aSSascha Wildner     U8                      LowPCIRev;                  /* 0x08 */
1396*c12c399aSSascha Wildner     U8                      HighPCIRev;                 /* 0x09 */
1397*c12c399aSSascha Wildner     U16                     Reserved2;                  /* 0x0A */
1398*c12c399aSSascha Wildner     U32                     Reserved3;                  /* 0x0C */
1399*c12c399aSSascha Wildner } MPI2_SUPPORTED_DEVICE, MPI2_POINTER PTR_MPI2_SUPPORTED_DEVICE,
1400*c12c399aSSascha Wildner   Mpi2SupportedDevice_t, MPI2_POINTER pMpi2SupportedDevice_t;
1401*c12c399aSSascha Wildner 
1402*c12c399aSSascha Wildner typedef struct _MPI2_SUPPORTED_DEVICES_DATA
1403*c12c399aSSascha Wildner {
1404*c12c399aSSascha Wildner     U8                      ImageRevision;              /* 0x00 */
1405*c12c399aSSascha Wildner     U8                      Reserved1;                  /* 0x01 */
1406*c12c399aSSascha Wildner     U8                      NumberOfDevices;            /* 0x02 */
1407*c12c399aSSascha Wildner     U8                      Reserved2;                  /* 0x03 */
1408*c12c399aSSascha Wildner     U32                     Reserved3;                  /* 0x04 */
1409*c12c399aSSascha Wildner     MPI2_SUPPORTED_DEVICE   SupportedDevice[MPI2_SUPPORTED_DEVICES_IMAGE_NUM_DEVICES]; /* 0x08 */
1410*c12c399aSSascha Wildner } MPI2_SUPPORTED_DEVICES_DATA, MPI2_POINTER PTR_MPI2_SUPPORTED_DEVICES_DATA,
1411*c12c399aSSascha Wildner   Mpi2SupportedDevicesData_t, MPI2_POINTER pMpi2SupportedDevicesData_t;
1412*c12c399aSSascha Wildner 
1413*c12c399aSSascha Wildner /* ImageRevision */
1414*c12c399aSSascha Wildner #define MPI2_SUPPORTED_DEVICES_IMAGE_REVISION   (0x00)
1415*c12c399aSSascha Wildner 
1416*c12c399aSSascha Wildner 
1417*c12c399aSSascha Wildner /* Init Extended Image Data */
1418*c12c399aSSascha Wildner 
1419*c12c399aSSascha Wildner typedef struct _MPI2_INIT_IMAGE_FOOTER
1420*c12c399aSSascha Wildner 
1421*c12c399aSSascha Wildner {
1422*c12c399aSSascha Wildner     U32                     BootFlags;                  /* 0x00 */
1423*c12c399aSSascha Wildner     U32                     ImageSize;                  /* 0x04 */
1424*c12c399aSSascha Wildner     U32                     Signature0;                 /* 0x08 */
1425*c12c399aSSascha Wildner     U32                     Signature1;                 /* 0x0C */
1426*c12c399aSSascha Wildner     U32                     Signature2;                 /* 0x10 */
1427*c12c399aSSascha Wildner     U32                     ResetVector;                /* 0x14 */
1428*c12c399aSSascha Wildner } MPI2_INIT_IMAGE_FOOTER, MPI2_POINTER PTR_MPI2_INIT_IMAGE_FOOTER,
1429*c12c399aSSascha Wildner   Mpi2InitImageFooter_t, MPI2_POINTER pMpi2InitImageFooter_t;
1430*c12c399aSSascha Wildner 
1431*c12c399aSSascha Wildner /* defines for the BootFlags field */
1432*c12c399aSSascha Wildner #define MPI2_INIT_IMAGE_BOOTFLAGS_OFFSET        (0x00)
1433*c12c399aSSascha Wildner 
1434*c12c399aSSascha Wildner /* defines for the ImageSize field */
1435*c12c399aSSascha Wildner #define MPI2_INIT_IMAGE_IMAGESIZE_OFFSET        (0x04)
1436*c12c399aSSascha Wildner 
1437*c12c399aSSascha Wildner /* defines for the Signature0 field */
1438*c12c399aSSascha Wildner #define MPI2_INIT_IMAGE_SIGNATURE0_OFFSET       (0x08)
1439*c12c399aSSascha Wildner #define MPI2_INIT_IMAGE_SIGNATURE0              (0x5AA55AEA)
1440*c12c399aSSascha Wildner 
1441*c12c399aSSascha Wildner /* defines for the Signature1 field */
1442*c12c399aSSascha Wildner #define MPI2_INIT_IMAGE_SIGNATURE1_OFFSET       (0x0C)
1443*c12c399aSSascha Wildner #define MPI2_INIT_IMAGE_SIGNATURE1              (0xA55AEAA5)
1444*c12c399aSSascha Wildner 
1445*c12c399aSSascha Wildner /* defines for the Signature2 field */
1446*c12c399aSSascha Wildner #define MPI2_INIT_IMAGE_SIGNATURE2_OFFSET       (0x10)
1447*c12c399aSSascha Wildner #define MPI2_INIT_IMAGE_SIGNATURE2              (0x5AEAA55A)
1448*c12c399aSSascha Wildner 
1449*c12c399aSSascha Wildner /* Signature fields as individual bytes */
1450*c12c399aSSascha Wildner #define MPI2_INIT_IMAGE_SIGNATURE_BYTE_0        (0xEA)
1451*c12c399aSSascha Wildner #define MPI2_INIT_IMAGE_SIGNATURE_BYTE_1        (0x5A)
1452*c12c399aSSascha Wildner #define MPI2_INIT_IMAGE_SIGNATURE_BYTE_2        (0xA5)
1453*c12c399aSSascha Wildner #define MPI2_INIT_IMAGE_SIGNATURE_BYTE_3        (0x5A)
1454*c12c399aSSascha Wildner 
1455*c12c399aSSascha Wildner #define MPI2_INIT_IMAGE_SIGNATURE_BYTE_4        (0xA5)
1456*c12c399aSSascha Wildner #define MPI2_INIT_IMAGE_SIGNATURE_BYTE_5        (0xEA)
1457*c12c399aSSascha Wildner #define MPI2_INIT_IMAGE_SIGNATURE_BYTE_6        (0x5A)
1458*c12c399aSSascha Wildner #define MPI2_INIT_IMAGE_SIGNATURE_BYTE_7        (0xA5)
1459*c12c399aSSascha Wildner 
1460*c12c399aSSascha Wildner #define MPI2_INIT_IMAGE_SIGNATURE_BYTE_8        (0x5A)
1461*c12c399aSSascha Wildner #define MPI2_INIT_IMAGE_SIGNATURE_BYTE_9        (0xA5)
1462*c12c399aSSascha Wildner #define MPI2_INIT_IMAGE_SIGNATURE_BYTE_A        (0xEA)
1463*c12c399aSSascha Wildner #define MPI2_INIT_IMAGE_SIGNATURE_BYTE_B        (0x5A)
1464*c12c399aSSascha Wildner 
1465*c12c399aSSascha Wildner /* defines for the ResetVector field */
1466*c12c399aSSascha Wildner #define MPI2_INIT_IMAGE_RESETVECTOR_OFFSET      (0x14)
1467*c12c399aSSascha Wildner 
1468*c12c399aSSascha Wildner 
1469*c12c399aSSascha Wildner /****************************************************************************
1470*c12c399aSSascha Wildner *  PowerManagementControl message
1471*c12c399aSSascha Wildner ****************************************************************************/
1472*c12c399aSSascha Wildner 
1473*c12c399aSSascha Wildner /* PowerManagementControl Request message */
1474*c12c399aSSascha Wildner typedef struct _MPI2_PWR_MGMT_CONTROL_REQUEST
1475*c12c399aSSascha Wildner {
1476*c12c399aSSascha Wildner     U8                      Feature;                    /* 0x00 */
1477*c12c399aSSascha Wildner     U8                      Reserved1;                  /* 0x01 */
1478*c12c399aSSascha Wildner     U8                      ChainOffset;                /* 0x02 */
1479*c12c399aSSascha Wildner     U8                      Function;                   /* 0x03 */
1480*c12c399aSSascha Wildner     U16                     Reserved2;                  /* 0x04 */
1481*c12c399aSSascha Wildner     U8                      Reserved3;                  /* 0x06 */
1482*c12c399aSSascha Wildner     U8                      MsgFlags;                   /* 0x07 */
1483*c12c399aSSascha Wildner     U8                      VP_ID;                      /* 0x08 */
1484*c12c399aSSascha Wildner     U8                      VF_ID;                      /* 0x09 */
1485*c12c399aSSascha Wildner     U16                     Reserved4;                  /* 0x0A */
1486*c12c399aSSascha Wildner     U8                      Parameter1;                 /* 0x0C */
1487*c12c399aSSascha Wildner     U8                      Parameter2;                 /* 0x0D */
1488*c12c399aSSascha Wildner     U8                      Parameter3;                 /* 0x0E */
1489*c12c399aSSascha Wildner     U8                      Parameter4;                 /* 0x0F */
1490*c12c399aSSascha Wildner     U32                     Reserved5;                  /* 0x10 */
1491*c12c399aSSascha Wildner     U32                     Reserved6;                  /* 0x14 */
1492*c12c399aSSascha Wildner } MPI2_PWR_MGMT_CONTROL_REQUEST, MPI2_POINTER PTR_MPI2_PWR_MGMT_CONTROL_REQUEST,
1493*c12c399aSSascha Wildner   Mpi2PwrMgmtControlRequest_t, MPI2_POINTER pMpi2PwrMgmtControlRequest_t;
1494*c12c399aSSascha Wildner 
1495*c12c399aSSascha Wildner /* defines for the Feature field */
1496*c12c399aSSascha Wildner #define MPI2_PM_CONTROL_FEATURE_DA_PHY_POWER_COND       (0x01)
1497*c12c399aSSascha Wildner #define MPI2_PM_CONTROL_FEATURE_PORT_WIDTH_MODULATION   (0x02)
1498*c12c399aSSascha Wildner #define MPI2_PM_CONTROL_FEATURE_PCIE_LINK               (0x03)
1499*c12c399aSSascha Wildner #define MPI2_PM_CONTROL_FEATURE_IOC_SPEED               (0x04)
1500*c12c399aSSascha Wildner #define MPI2_PM_CONTROL_FEATURE_MIN_PRODUCT_SPECIFIC    (0x80)
1501*c12c399aSSascha Wildner #define MPI2_PM_CONTROL_FEATURE_MAX_PRODUCT_SPECIFIC    (0xFF)
1502*c12c399aSSascha Wildner 
1503*c12c399aSSascha Wildner /* parameter usage for the MPI2_PM_CONTROL_FEATURE_DA_PHY_POWER_COND Feature */
1504*c12c399aSSascha Wildner /* Parameter1 contains a PHY number */
1505*c12c399aSSascha Wildner /* Parameter2 indicates power condition action using these defines */
1506*c12c399aSSascha Wildner #define MPI2_PM_CONTROL_PARAM2_PARTIAL                  (0x01)
1507*c12c399aSSascha Wildner #define MPI2_PM_CONTROL_PARAM2_SLUMBER                  (0x02)
1508*c12c399aSSascha Wildner #define MPI2_PM_CONTROL_PARAM2_EXIT_PWR_MGMT            (0x03)
1509*c12c399aSSascha Wildner /* Parameter3 and Parameter4 are reserved */
1510*c12c399aSSascha Wildner 
1511*c12c399aSSascha Wildner /* parameter usage for the MPI2_PM_CONTROL_FEATURE_PORT_WIDTH_MODULATION Feature */
1512*c12c399aSSascha Wildner /* Parameter1 contains SAS port width modulation group number */
1513*c12c399aSSascha Wildner /* Parameter2 indicates IOC action using these defines */
1514*c12c399aSSascha Wildner #define MPI2_PM_CONTROL_PARAM2_REQUEST_OWNERSHIP        (0x01)
1515*c12c399aSSascha Wildner #define MPI2_PM_CONTROL_PARAM2_CHANGE_MODULATION        (0x02)
1516*c12c399aSSascha Wildner #define MPI2_PM_CONTROL_PARAM2_RELINQUISH_OWNERSHIP     (0x03)
1517*c12c399aSSascha Wildner /* Parameter3 indicates desired modulation level using these defines */
1518*c12c399aSSascha Wildner #define MPI2_PM_CONTROL_PARAM3_25_PERCENT               (0x00)
1519*c12c399aSSascha Wildner #define MPI2_PM_CONTROL_PARAM3_50_PERCENT               (0x01)
1520*c12c399aSSascha Wildner #define MPI2_PM_CONTROL_PARAM3_75_PERCENT               (0x02)
1521*c12c399aSSascha Wildner #define MPI2_PM_CONTROL_PARAM3_100_PERCENT              (0x03)
1522*c12c399aSSascha Wildner /* Parameter4 is reserved */
1523*c12c399aSSascha Wildner 
1524*c12c399aSSascha Wildner /* parameter usage for the MPI2_PM_CONTROL_FEATURE_PCIE_LINK Feature */
1525*c12c399aSSascha Wildner /* Parameter1 indicates desired PCIe link speed using these defines */
1526*c12c399aSSascha Wildner #define MPI2_PM_CONTROL_PARAM1_PCIE_2_5_GBPS            (0x00)
1527*c12c399aSSascha Wildner #define MPI2_PM_CONTROL_PARAM1_PCIE_5_0_GBPS            (0x01)
1528*c12c399aSSascha Wildner #define MPI2_PM_CONTROL_PARAM1_PCIE_8_0_GBPS            (0x02)
1529*c12c399aSSascha Wildner /* Parameter2 indicates desired PCIe link width using these defines */
1530*c12c399aSSascha Wildner #define MPI2_PM_CONTROL_PARAM2_WIDTH_X1                 (0x01)
1531*c12c399aSSascha Wildner #define MPI2_PM_CONTROL_PARAM2_WIDTH_X2                 (0x02)
1532*c12c399aSSascha Wildner #define MPI2_PM_CONTROL_PARAM2_WIDTH_X4                 (0x04)
1533*c12c399aSSascha Wildner #define MPI2_PM_CONTROL_PARAM2_WIDTH_X8                 (0x08)
1534*c12c399aSSascha Wildner /* Parameter3 and Parameter4 are reserved */
1535*c12c399aSSascha Wildner 
1536*c12c399aSSascha Wildner /* parameter usage for the MPI2_PM_CONTROL_FEATURE_IOC_SPEED Feature */
1537*c12c399aSSascha Wildner /* Parameter1 indicates desired IOC hardware clock speed using these defines */
1538*c12c399aSSascha Wildner #define MPI2_PM_CONTROL_PARAM1_FULL_IOC_SPEED           (0x01)
1539*c12c399aSSascha Wildner #define MPI2_PM_CONTROL_PARAM1_HALF_IOC_SPEED           (0x02)
1540*c12c399aSSascha Wildner #define MPI2_PM_CONTROL_PARAM1_QUARTER_IOC_SPEED        (0x04)
1541*c12c399aSSascha Wildner #define MPI2_PM_CONTROL_PARAM1_EIGHTH_IOC_SPEED         (0x08)
1542*c12c399aSSascha Wildner /* Parameter2, Parameter3, and Parameter4 are reserved */
1543*c12c399aSSascha Wildner 
1544*c12c399aSSascha Wildner 
1545*c12c399aSSascha Wildner /* PowerManagementControl Reply message */
1546*c12c399aSSascha Wildner typedef struct _MPI2_PWR_MGMT_CONTROL_REPLY
1547*c12c399aSSascha Wildner {
1548*c12c399aSSascha Wildner     U8                      Feature;                    /* 0x00 */
1549*c12c399aSSascha Wildner     U8                      Reserved1;                  /* 0x01 */
1550*c12c399aSSascha Wildner     U8                      MsgLength;                  /* 0x02 */
1551*c12c399aSSascha Wildner     U8                      Function;                   /* 0x03 */
1552*c12c399aSSascha Wildner     U16                     Reserved2;                  /* 0x04 */
1553*c12c399aSSascha Wildner     U8                      Reserved3;                  /* 0x06 */
1554*c12c399aSSascha Wildner     U8                      MsgFlags;                   /* 0x07 */
1555*c12c399aSSascha Wildner     U8                      VP_ID;                      /* 0x08 */
1556*c12c399aSSascha Wildner     U8                      VF_ID;                      /* 0x09 */
1557*c12c399aSSascha Wildner     U16                     Reserved4;                  /* 0x0A */
1558*c12c399aSSascha Wildner     U16                     Reserved5;                  /* 0x0C */
1559*c12c399aSSascha Wildner     U16                     IOCStatus;                  /* 0x0E */
1560*c12c399aSSascha Wildner     U32                     IOCLogInfo;                 /* 0x10 */
1561*c12c399aSSascha Wildner } MPI2_PWR_MGMT_CONTROL_REPLY, MPI2_POINTER PTR_MPI2_PWR_MGMT_CONTROL_REPLY,
1562*c12c399aSSascha Wildner   Mpi2PwrMgmtControlReply_t, MPI2_POINTER pMpi2PwrMgmtControlReply_t;
1563*c12c399aSSascha Wildner 
1564*c12c399aSSascha Wildner 
1565*c12c399aSSascha Wildner #endif
1566