1fd501800SSascha Wildner /*-
2fd501800SSascha Wildner * Copyright (c) 2009 Yahoo! Inc.
3fd501800SSascha Wildner * Copyright (c) 2011-2015 LSI Corp.
4fd501800SSascha Wildner * Copyright (c) 2013-2016 Avago Technologies
5fd501800SSascha Wildner * All rights reserved.
6fd501800SSascha Wildner *
7fd501800SSascha Wildner * Redistribution and use in source and binary forms, with or without
8fd501800SSascha Wildner * modification, are permitted provided that the following conditions
9fd501800SSascha Wildner * are met:
10fd501800SSascha Wildner * 1. Redistributions of source code must retain the above copyright
11fd501800SSascha Wildner * notice, this list of conditions and the following disclaimer.
12fd501800SSascha Wildner * 2. Redistributions in binary form must reproduce the above copyright
13fd501800SSascha Wildner * notice, this list of conditions and the following disclaimer in the
14fd501800SSascha Wildner * documentation and/or other materials provided with the distribution.
15fd501800SSascha Wildner *
16fd501800SSascha Wildner * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
17fd501800SSascha Wildner * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18fd501800SSascha Wildner * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19fd501800SSascha Wildner * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
20fd501800SSascha Wildner * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21fd501800SSascha Wildner * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22fd501800SSascha Wildner * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23fd501800SSascha Wildner * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24fd501800SSascha Wildner * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25fd501800SSascha Wildner * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26fd501800SSascha Wildner * SUCH DAMAGE.
27fd501800SSascha Wildner *
28fd501800SSascha Wildner * Avago Technologies (LSI) MPT-Fusion Host Adapter FreeBSD
29fd501800SSascha Wildner *
30fd501800SSascha Wildner * $FreeBSD: head/sys/dev/mpr/mprvar.h 331228 2018-03-19 23:21:45Z mav $
31fd501800SSascha Wildner */
32fd501800SSascha Wildner
33fd501800SSascha Wildner #ifndef _MPRVAR_H
34fd501800SSascha Wildner #define _MPRVAR_H
35fd501800SSascha Wildner
36fd501800SSascha Wildner #define MPR_DRIVER_VERSION "18.03.00.00-fbsd"
37fd501800SSascha Wildner
38fd501800SSascha Wildner #define MPR_DB_MAX_WAIT 2500
39fd501800SSascha Wildner
40fd501800SSascha Wildner #define MPR_REQ_FRAMES 2048
41fd501800SSascha Wildner #define MPR_PRI_REQ_FRAMES 128
42fd501800SSascha Wildner #define MPR_EVT_REPLY_FRAMES 32
43fd501800SSascha Wildner #define MPR_REPLY_FRAMES MPR_REQ_FRAMES
44fd501800SSascha Wildner #define MPR_CHAIN_FRAMES 16384
45fd501800SSascha Wildner #define MPR_MAXIO_PAGES (-1)
46fd501800SSascha Wildner #define MPR_SENSE_LEN SSD_FULL_SIZE
47fd501800SSascha Wildner #define MPR_MSI_MAX 1
48fd501800SSascha Wildner #define MPR_MSIX_MAX 96
49fd501800SSascha Wildner #define MPR_SGE64_SIZE 12
50fd501800SSascha Wildner #define MPR_SGE32_SIZE 8
51fd501800SSascha Wildner #define MPR_SGC_SIZE 8
52fd501800SSascha Wildner #define MPR_DEFAULT_CHAIN_SEG_SIZE 8
53fd501800SSascha Wildner #define MPR_MAX_CHAIN_ELEMENT_SIZE 16
54fd501800SSascha Wildner
55fd501800SSascha Wildner /*
56fd501800SSascha Wildner * PCIe NVMe Specific defines
57fd501800SSascha Wildner */
58fd501800SSascha Wildner //SLM-for now just use the same value as a SAS disk
59fd501800SSascha Wildner #define NVME_QDEPTH MPR_REQ_FRAMES
60fd501800SSascha Wildner #define PRP_ENTRY_SIZE 8
61fd501800SSascha Wildner #define NVME_CMD_PRP1_OFFSET 24 /* PRP1 offset in NVMe cmd */
62fd501800SSascha Wildner #define NVME_CMD_PRP2_OFFSET 32 /* PRP2 offset in NVMe cmd */
63fd501800SSascha Wildner #define NVME_ERROR_RESPONSE_SIZE 16 /* Max NVME Error Response */
64fd501800SSascha Wildner #define HOST_PAGE_SIZE_4K 12
65fd501800SSascha Wildner
66fd501800SSascha Wildner #define MPR_FUNCTRACE(sc) \
67fd501800SSascha Wildner mpr_dprint((sc), MPR_TRACE, "%s\n", __func__)
68fd501800SSascha Wildner
69fd501800SSascha Wildner #define CAN_SLEEP 1
70fd501800SSascha Wildner #define NO_SLEEP 0
71fd501800SSascha Wildner
72fd501800SSascha Wildner #define MPR_PERIODIC_DELAY 1 /* 1 second heartbeat/watchdog check */
73fd501800SSascha Wildner #define MPR_ATA_ID_TIMEOUT 5 /* 5 second timeout for SATA ID cmd */
74fd501800SSascha Wildner #define MPR_MISSING_CHECK_DELAY 10 /* 10 seconds between missing check */
75fd501800SSascha Wildner
76fd501800SSascha Wildner #define IFAULT_IOP_OVER_TEMP_THRESHOLD_EXCEEDED 0x2810
77fd501800SSascha Wildner
78fd501800SSascha Wildner #define MPR_SCSI_RI_INVALID_FRAME (0x00000002)
79fd501800SSascha Wildner
80fd501800SSascha Wildner #define DEFAULT_SPINUP_WAIT 3 /* seconds to wait for spinup */
81fd501800SSascha Wildner
82fd501800SSascha Wildner #include <sys/endian.h>
83fd501800SSascha Wildner
84fd501800SSascha Wildner /*
85fd501800SSascha Wildner * host mapping related macro definitions
86fd501800SSascha Wildner */
87fd501800SSascha Wildner #define MPR_MAPTABLE_BAD_IDX 0xFFFFFFFF
88fd501800SSascha Wildner #define MPR_DPM_BAD_IDX 0xFFFF
89fd501800SSascha Wildner #define MPR_ENCTABLE_BAD_IDX 0xFF
90fd501800SSascha Wildner #define MPR_MAX_MISSING_COUNT 0x0F
91fd501800SSascha Wildner #define MPR_DEV_RESERVED 0x20000000
92fd501800SSascha Wildner #define MPR_MAP_IN_USE 0x10000000
93fd501800SSascha Wildner #define MPR_MAP_BAD_ID 0xFFFFFFFF
94fd501800SSascha Wildner
95fd501800SSascha Wildner typedef uint8_t u8;
96fd501800SSascha Wildner typedef uint16_t u16;
97fd501800SSascha Wildner typedef uint32_t u32;
98fd501800SSascha Wildner typedef uint64_t u64;
99fd501800SSascha Wildner
100fd501800SSascha Wildner /**
101fd501800SSascha Wildner * struct dev_mapping_table - device mapping information
102fd501800SSascha Wildner * @physical_id: SAS address for drives or WWID for RAID volumes
103fd501800SSascha Wildner * @device_info: bitfield provides detailed info about the device
104fd501800SSascha Wildner * @phy_bits: bitfields indicating controller phys
105fd501800SSascha Wildner * @dpm_entry_num: index of this device in device persistent map table
106fd501800SSascha Wildner * @dev_handle: device handle for the device pointed by this entry
107fd501800SSascha Wildner * @id: target id
108fd501800SSascha Wildner * @missing_count: number of times the device not detected by driver
109fd501800SSascha Wildner * @hide_flag: Hide this physical disk/not (foreign configuration)
110fd501800SSascha Wildner * @init_complete: Whether the start of the day checks completed or not
111fd501800SSascha Wildner * @TLR_bits: Turn TLR support on or off
112fd501800SSascha Wildner */
113fd501800SSascha Wildner struct dev_mapping_table {
114fd501800SSascha Wildner u64 physical_id;
115fd501800SSascha Wildner u32 device_info;
116fd501800SSascha Wildner u32 phy_bits;
117fd501800SSascha Wildner u16 dpm_entry_num;
118fd501800SSascha Wildner u16 dev_handle;
119fd501800SSascha Wildner u16 reserved1;
120fd501800SSascha Wildner u16 id;
121fd501800SSascha Wildner u8 missing_count;
122fd501800SSascha Wildner u8 init_complete;
123fd501800SSascha Wildner u8 TLR_bits;
124fd501800SSascha Wildner u8 reserved2;
125fd501800SSascha Wildner };
126fd501800SSascha Wildner
127fd501800SSascha Wildner /**
128fd501800SSascha Wildner * struct enc_mapping_table - mapping information about an enclosure
129fd501800SSascha Wildner * @enclosure_id: Logical ID of this enclosure
130fd501800SSascha Wildner * @start_index: index to the entry in dev_mapping_table
131fd501800SSascha Wildner * @phy_bits: bitfields indicating controller phys
132fd501800SSascha Wildner * @dpm_entry_num: index of this enclosure in device persistent map table
133fd501800SSascha Wildner * @enc_handle: device handle for the enclosure pointed by this entry
134fd501800SSascha Wildner * @num_slots: number of slots in the enclosure
135fd501800SSascha Wildner * @start_slot: Starting slot id
136fd501800SSascha Wildner * @missing_count: number of times the device not detected by driver
137fd501800SSascha Wildner * @removal_flag: used to mark the device for removal
138fd501800SSascha Wildner * @skip_search: used as a flag to include/exclude enclosure for search
139fd501800SSascha Wildner * @init_complete: Whether the start of the day checks completed or not
140fd501800SSascha Wildner */
141fd501800SSascha Wildner struct enc_mapping_table {
142fd501800SSascha Wildner u64 enclosure_id;
143fd501800SSascha Wildner u32 start_index;
144fd501800SSascha Wildner u32 phy_bits;
145fd501800SSascha Wildner u16 dpm_entry_num;
146fd501800SSascha Wildner u16 enc_handle;
147fd501800SSascha Wildner u16 num_slots;
148fd501800SSascha Wildner u16 start_slot;
149fd501800SSascha Wildner u8 missing_count;
150fd501800SSascha Wildner u8 removal_flag;
151fd501800SSascha Wildner u8 skip_search;
152fd501800SSascha Wildner u8 init_complete;
153fd501800SSascha Wildner };
154fd501800SSascha Wildner
155fd501800SSascha Wildner /**
156fd501800SSascha Wildner * struct map_removal_table - entries to be removed from mapping table
157fd501800SSascha Wildner * @dpm_entry_num: index of this device in device persistent map table
158fd501800SSascha Wildner * @dev_handle: device handle for the device pointed by this entry
159fd501800SSascha Wildner */
160fd501800SSascha Wildner struct map_removal_table{
161fd501800SSascha Wildner u16 dpm_entry_num;
162fd501800SSascha Wildner u16 dev_handle;
163fd501800SSascha Wildner };
164fd501800SSascha Wildner
165fd501800SSascha Wildner typedef struct mpr_fw_diagnostic_buffer {
166fd501800SSascha Wildner size_t size;
167fd501800SSascha Wildner uint8_t extended_type;
168fd501800SSascha Wildner uint8_t buffer_type;
169fd501800SSascha Wildner uint8_t force_release;
170fd501800SSascha Wildner uint32_t product_specific[23];
171fd501800SSascha Wildner uint8_t immediate;
172fd501800SSascha Wildner uint8_t enabled;
173fd501800SSascha Wildner uint8_t valid_data;
174fd501800SSascha Wildner uint8_t owned_by_firmware;
175fd501800SSascha Wildner uint32_t unique_id;
176fd501800SSascha Wildner } mpr_fw_diagnostic_buffer_t;
177fd501800SSascha Wildner
178fd501800SSascha Wildner struct mpr_softc;
179fd501800SSascha Wildner struct mpr_command;
180fd501800SSascha Wildner struct mprsas_softc;
181fd501800SSascha Wildner union ccb;
182fd501800SSascha Wildner struct mprsas_target;
183fd501800SSascha Wildner struct mpr_column_map;
184fd501800SSascha Wildner
185fd501800SSascha Wildner MALLOC_DECLARE(M_MPR);
186fd501800SSascha Wildner
187fd501800SSascha Wildner typedef void mpr_evt_callback_t(struct mpr_softc *, uintptr_t,
188fd501800SSascha Wildner MPI2_EVENT_NOTIFICATION_REPLY *reply);
189fd501800SSascha Wildner typedef void mpr_command_callback_t(struct mpr_softc *, struct mpr_command *cm);
190fd501800SSascha Wildner
191fd501800SSascha Wildner struct mpr_chain {
192fd501800SSascha Wildner TAILQ_ENTRY(mpr_chain) chain_link;
193fd501800SSascha Wildner void *chain;
194fd501800SSascha Wildner uint64_t chain_busaddr;
195fd501800SSascha Wildner };
196fd501800SSascha Wildner
197fd501800SSascha Wildner struct mpr_prp_page {
198fd501800SSascha Wildner TAILQ_ENTRY(mpr_prp_page) prp_page_link;
199fd501800SSascha Wildner uint64_t *prp_page;
200fd501800SSascha Wildner uint64_t prp_page_busaddr;
201fd501800SSascha Wildner };
202fd501800SSascha Wildner
203fd501800SSascha Wildner /*
204fd501800SSascha Wildner * This needs to be at least 2 to support SMP passthrough.
205fd501800SSascha Wildner */
206fd501800SSascha Wildner #define MPR_IOVEC_COUNT 2
207fd501800SSascha Wildner
208fd501800SSascha Wildner struct mpr_command {
209fd501800SSascha Wildner TAILQ_ENTRY(mpr_command) cm_link;
210fd501800SSascha Wildner TAILQ_ENTRY(mpr_command) cm_recovery;
211fd501800SSascha Wildner struct mpr_softc *cm_sc;
212fd501800SSascha Wildner union ccb *cm_ccb;
213fd501800SSascha Wildner void *cm_data;
214fd501800SSascha Wildner u_int cm_length;
215fd501800SSascha Wildner u_int cm_out_len;
216fd501800SSascha Wildner struct uio cm_uio;
217fd501800SSascha Wildner struct iovec cm_iovec[MPR_IOVEC_COUNT];
218fd501800SSascha Wildner u_int cm_max_segs;
219fd501800SSascha Wildner u_int cm_sglsize;
220fd501800SSascha Wildner void *cm_sge;
221fd501800SSascha Wildner uint8_t *cm_req;
222fd501800SSascha Wildner uint8_t *cm_reply;
223fd501800SSascha Wildner uint32_t cm_reply_data;
224fd501800SSascha Wildner mpr_command_callback_t *cm_complete;
225fd501800SSascha Wildner void *cm_complete_data;
226fd501800SSascha Wildner struct mprsas_target *cm_targ;
227fd501800SSascha Wildner MPI2_REQUEST_DESCRIPTOR_UNION cm_desc;
228fd501800SSascha Wildner u_int cm_lun;
229fd501800SSascha Wildner u_int cm_flags;
230fd501800SSascha Wildner #define MPR_CM_FLAGS_POLLED (1 << 0)
231fd501800SSascha Wildner #define MPR_CM_FLAGS_COMPLETE (1 << 1)
232fd501800SSascha Wildner #define MPR_CM_FLAGS_SGE_SIMPLE (1 << 2)
233fd501800SSascha Wildner #define MPR_CM_FLAGS_DATAOUT (1 << 3)
234fd501800SSascha Wildner #define MPR_CM_FLAGS_DATAIN (1 << 4)
235fd501800SSascha Wildner #define MPR_CM_FLAGS_WAKEUP (1 << 5)
236fd501800SSascha Wildner #define MPR_CM_FLAGS_USE_UIO (1 << 6)
237fd501800SSascha Wildner #define MPR_CM_FLAGS_SMP_PASS (1 << 7)
238fd501800SSascha Wildner #define MPR_CM_FLAGS_CHAIN_FAILED (1 << 8)
239fd501800SSascha Wildner #define MPR_CM_FLAGS_ERROR_MASK MPR_CM_FLAGS_CHAIN_FAILED
240fd501800SSascha Wildner #define MPR_CM_FLAGS_USE_CCB (1 << 9)
241fd501800SSascha Wildner #define MPR_CM_FLAGS_SATA_ID_TIMEOUT (1 << 10)
242fd501800SSascha Wildner u_int cm_state;
243fd501800SSascha Wildner #define MPR_CM_STATE_FREE 0
244fd501800SSascha Wildner #define MPR_CM_STATE_BUSY 1
245fd501800SSascha Wildner #define MPR_CM_STATE_TIMEDOUT 2
246fd501800SSascha Wildner #define MPR_CM_STATE_INQUEUE 3
247fd501800SSascha Wildner bus_dmamap_t cm_dmamap;
248fd501800SSascha Wildner struct scsi_sense_data *cm_sense;
249fd501800SSascha Wildner uint64_t *nvme_error_response;
250fd501800SSascha Wildner TAILQ_HEAD(, mpr_chain) cm_chain_list;
251fd501800SSascha Wildner TAILQ_HEAD(, mpr_prp_page) cm_prp_page_list;
252fd501800SSascha Wildner uint32_t cm_req_busaddr;
253fd501800SSascha Wildner bus_addr_t cm_sense_busaddr;
254fd501800SSascha Wildner struct callout cm_callout;
255fd501800SSascha Wildner };
256fd501800SSascha Wildner
257fd501800SSascha Wildner struct mpr_column_map {
258fd501800SSascha Wildner uint16_t dev_handle;
259fd501800SSascha Wildner uint8_t phys_disk_num;
260fd501800SSascha Wildner };
261fd501800SSascha Wildner
262fd501800SSascha Wildner struct mpr_event_handle {
263fd501800SSascha Wildner TAILQ_ENTRY(mpr_event_handle) eh_list;
264fd501800SSascha Wildner mpr_evt_callback_t *callback;
265fd501800SSascha Wildner void *data;
266fd501800SSascha Wildner uint8_t mask[16];
267fd501800SSascha Wildner };
268fd501800SSascha Wildner
269fd501800SSascha Wildner struct mpr_busdma_context {
270fd501800SSascha Wildner int completed;
271fd501800SSascha Wildner int abandoned;
272fd501800SSascha Wildner int error;
273fd501800SSascha Wildner bus_addr_t *addr;
274fd501800SSascha Wildner struct mpr_softc *softc;
275fd501800SSascha Wildner bus_dmamap_t buffer_dmamap;
276fd501800SSascha Wildner bus_dma_tag_t buffer_dmat;
277fd501800SSascha Wildner };
278fd501800SSascha Wildner
279fd501800SSascha Wildner struct mpr_queue {
280fd501800SSascha Wildner struct mpr_softc *sc;
281fd501800SSascha Wildner int qnum;
282fd501800SSascha Wildner MPI2_REPLY_DESCRIPTORS_UNION *post_queue;
283fd501800SSascha Wildner int replypostindex;
284fd501800SSascha Wildner #ifdef notyet
285fd501800SSascha Wildner ck_ring_buffer_t *ringmem;
286fd501800SSascha Wildner ck_ring_buffer_t *chainmem;
287fd501800SSascha Wildner ck_ring_t req_ring;
288fd501800SSascha Wildner ck_ring_t chain_ring;
289fd501800SSascha Wildner #endif
290fd501800SSascha Wildner bus_dma_tag_t buffer_dmat;
291fd501800SSascha Wildner int io_cmds_highwater;
292fd501800SSascha Wildner int chain_free_lowwater;
293fd501800SSascha Wildner int chain_alloc_fail;
294fd501800SSascha Wildner struct resource *irq;
295fd501800SSascha Wildner void *intrhand;
296fd501800SSascha Wildner int irq_rid;
297fd501800SSascha Wildner };
298fd501800SSascha Wildner
299fd501800SSascha Wildner struct mpr_softc {
300fd501800SSascha Wildner device_t mpr_dev;
301fd501800SSascha Wildner struct cdev *mpr_cdev;
302fd501800SSascha Wildner u_int mpr_flags;
303fd501800SSascha Wildner #define MPR_FLAGS_INTX (1 << 0)
304fd501800SSascha Wildner #define MPR_FLAGS_MSI (1 << 1)
305fd501800SSascha Wildner #define MPR_FLAGS_BUSY (1 << 2)
306fd501800SSascha Wildner #define MPR_FLAGS_SHUTDOWN (1 << 3)
307fd501800SSascha Wildner #define MPR_FLAGS_DIAGRESET (1 << 4)
308fd501800SSascha Wildner #define MPR_FLAGS_ATTACH_DONE (1 << 5)
309fd501800SSascha Wildner #define MPR_FLAGS_GEN35_IOC (1 << 6)
310fd501800SSascha Wildner #define MPR_FLAGS_REALLOCATED (1 << 7)
311fd501800SSascha Wildner u_int mpr_debug;
312fd501800SSascha Wildner int msi_msgs;
313fd501800SSascha Wildner u_int reqframesz;
314fd501800SSascha Wildner u_int replyframesz;
315fd501800SSascha Wildner u_int atomic_desc_capable;
316fd501800SSascha Wildner int tm_cmds_active;
317fd501800SSascha Wildner int io_cmds_active;
318fd501800SSascha Wildner int io_cmds_highwater;
319fd501800SSascha Wildner int chain_free;
320fd501800SSascha Wildner int max_chains;
321fd501800SSascha Wildner int max_io_pages;
322fd501800SSascha Wildner u_int maxio;
323fd501800SSascha Wildner int chain_free_lowwater;
324fd501800SSascha Wildner uint32_t chain_frame_size;
325fd501800SSascha Wildner int prp_buffer_size;
326fd501800SSascha Wildner int prp_pages_free;
327fd501800SSascha Wildner int prp_pages_free_lowwater;
328fd501800SSascha Wildner u_int enable_ssu;
329fd501800SSascha Wildner int spinup_wait_time;
330fd501800SSascha Wildner int use_phynum;
331fd501800SSascha Wildner uint64_t chain_alloc_fail;
332fd501800SSascha Wildner uint64_t prp_page_alloc_fail;
333fd501800SSascha Wildner struct sysctl_ctx_list sysctl_ctx;
334fd501800SSascha Wildner struct sysctl_oid *sysctl_tree;
335fd501800SSascha Wildner char fw_version[16];
336fd501800SSascha Wildner struct mpr_command *commands;
337fd501800SSascha Wildner struct mpr_chain *chains;
338fd501800SSascha Wildner struct mpr_prp_page *prps;
339fd501800SSascha Wildner struct callout periodic;
340fd501800SSascha Wildner struct callout device_check_callout;
341fd501800SSascha Wildner struct mpr_queue *queues;
342fd501800SSascha Wildner
343fd501800SSascha Wildner int irq_rid;
344fd501800SSascha Wildner int irq_type;
345fd501800SSascha Wildner u_int irq_flags;
346fd501800SSascha Wildner
347fd501800SSascha Wildner struct mprsas_softc *sassc;
348fd501800SSascha Wildner TAILQ_HEAD(, mpr_command) req_list;
349fd501800SSascha Wildner TAILQ_HEAD(, mpr_command) high_priority_req_list;
350fd501800SSascha Wildner TAILQ_HEAD(, mpr_chain) chain_list;
351fd501800SSascha Wildner TAILQ_HEAD(, mpr_prp_page) prp_page_list;
352fd501800SSascha Wildner TAILQ_HEAD(, mpr_command) tm_list;
353fd501800SSascha Wildner int replypostindex;
354fd501800SSascha Wildner int replyfreeindex;
355fd501800SSascha Wildner
356fd501800SSascha Wildner struct resource *mpr_regs_resource;
357fd501800SSascha Wildner bus_space_handle_t mpr_bhandle;
358fd501800SSascha Wildner bus_space_tag_t mpr_btag;
359fd501800SSascha Wildner int mpr_regs_rid;
360fd501800SSascha Wildner
361fd501800SSascha Wildner bus_dma_tag_t mpr_parent_dmat;
362fd501800SSascha Wildner bus_dma_tag_t buffer_dmat;
363fd501800SSascha Wildner
364fd501800SSascha Wildner MPI2_IOC_FACTS_REPLY *facts;
365fd501800SSascha Wildner int num_reqs;
366fd501800SSascha Wildner int num_prireqs;
367fd501800SSascha Wildner int num_replies;
368fd501800SSascha Wildner int num_chains;
369fd501800SSascha Wildner int fqdepth; /* Free queue */
370fd501800SSascha Wildner int pqdepth; /* Post queue */
371fd501800SSascha Wildner
372fd501800SSascha Wildner uint8_t event_mask[16];
373fd501800SSascha Wildner TAILQ_HEAD(, mpr_event_handle) event_list;
374fd501800SSascha Wildner struct mpr_event_handle *mpr_log_eh;
375fd501800SSascha Wildner
376fd501800SSascha Wildner struct lock mpr_lock;
377fd501800SSascha Wildner struct intr_config_hook mpr_ich;
378fd501800SSascha Wildner
379fd501800SSascha Wildner uint8_t *req_frames;
380fd501800SSascha Wildner bus_addr_t req_busaddr;
381fd501800SSascha Wildner bus_dma_tag_t req_dmat;
382fd501800SSascha Wildner bus_dmamap_t req_map;
383fd501800SSascha Wildner
384fd501800SSascha Wildner uint8_t *reply_frames;
385fd501800SSascha Wildner bus_addr_t reply_busaddr;
386fd501800SSascha Wildner bus_dma_tag_t reply_dmat;
387fd501800SSascha Wildner bus_dmamap_t reply_map;
388fd501800SSascha Wildner
389fd501800SSascha Wildner struct scsi_sense_data *sense_frames;
390fd501800SSascha Wildner bus_addr_t sense_busaddr;
391fd501800SSascha Wildner bus_dma_tag_t sense_dmat;
392fd501800SSascha Wildner bus_dmamap_t sense_map;
393fd501800SSascha Wildner
394fd501800SSascha Wildner uint8_t *chain_frames;
395fd501800SSascha Wildner bus_dma_tag_t chain_dmat;
396fd501800SSascha Wildner bus_dmamap_t chain_map;
397fd501800SSascha Wildner
398fd501800SSascha Wildner uint8_t *prp_pages;
399fd501800SSascha Wildner bus_addr_t prp_page_busaddr;
400fd501800SSascha Wildner bus_dma_tag_t prp_page_dmat;
401fd501800SSascha Wildner bus_dmamap_t prp_page_map;
402fd501800SSascha Wildner
403fd501800SSascha Wildner MPI2_REPLY_DESCRIPTORS_UNION *post_queue;
404fd501800SSascha Wildner bus_addr_t post_busaddr;
405fd501800SSascha Wildner uint32_t *free_queue;
406fd501800SSascha Wildner bus_addr_t free_busaddr;
407fd501800SSascha Wildner bus_dma_tag_t queues_dmat;
408fd501800SSascha Wildner bus_dmamap_t queues_map;
409fd501800SSascha Wildner
410fd501800SSascha Wildner uint8_t *fw_diag_buffer;
411fd501800SSascha Wildner bus_addr_t fw_diag_busaddr;
412fd501800SSascha Wildner bus_dma_tag_t fw_diag_dmat;
413fd501800SSascha Wildner bus_dmamap_t fw_diag_map;
414fd501800SSascha Wildner
415fd501800SSascha Wildner uint8_t ir_firmware;
416fd501800SSascha Wildner
417fd501800SSascha Wildner /* static config pages */
418fd501800SSascha Wildner Mpi2IOCPage8_t ioc_pg8;
419fd501800SSascha Wildner Mpi2IOUnitPage8_t iounit_pg8;
420fd501800SSascha Wildner
421fd501800SSascha Wildner /* host mapping support */
422fd501800SSascha Wildner struct dev_mapping_table *mapping_table;
423fd501800SSascha Wildner struct enc_mapping_table *enclosure_table;
424fd501800SSascha Wildner struct map_removal_table *removal_table;
425fd501800SSascha Wildner uint8_t *dpm_entry_used;
426fd501800SSascha Wildner uint8_t *dpm_flush_entry;
427fd501800SSascha Wildner Mpi2DriverMappingPage0_t *dpm_pg0;
428fd501800SSascha Wildner uint16_t max_devices;
429fd501800SSascha Wildner uint16_t max_enclosures;
430fd501800SSascha Wildner uint16_t max_expanders;
431fd501800SSascha Wildner uint8_t max_volumes;
432fd501800SSascha Wildner uint8_t num_enc_table_entries;
433fd501800SSascha Wildner uint8_t num_rsvd_entries;
434fd501800SSascha Wildner uint16_t max_dpm_entries;
435fd501800SSascha Wildner uint8_t is_dpm_enable;
436fd501800SSascha Wildner uint8_t track_mapping_events;
437fd501800SSascha Wildner uint32_t pending_map_events;
438fd501800SSascha Wildner
439fd501800SSascha Wildner /* FW diag Buffer List */
440fd501800SSascha Wildner mpr_fw_diagnostic_buffer_t
441fd501800SSascha Wildner fw_diag_buffer_list[MPI2_DIAG_BUF_TYPE_COUNT];
442fd501800SSascha Wildner
443fd501800SSascha Wildner /* Event Recording IOCTL support */
444fd501800SSascha Wildner uint32_t events_to_record[4];
445fd501800SSascha Wildner mpr_event_entry_t recorded_events[MPR_EVENT_QUEUE_SIZE];
446fd501800SSascha Wildner uint8_t event_index;
447fd501800SSascha Wildner uint32_t event_number;
448fd501800SSascha Wildner
449fd501800SSascha Wildner /* EEDP and TLR support */
450fd501800SSascha Wildner uint8_t eedp_enabled;
451fd501800SSascha Wildner uint8_t control_TLR;
452fd501800SSascha Wildner
453fd501800SSascha Wildner /* Shutdown Event Handler */
454fd501800SSascha Wildner eventhandler_tag shutdown_eh;
455fd501800SSascha Wildner
456fd501800SSascha Wildner /* To track topo events during reset */
457fd501800SSascha Wildner #define MPR_DIAG_RESET_TIMEOUT 300000
458fd501800SSascha Wildner uint8_t wait_for_port_enable;
459fd501800SSascha Wildner uint8_t port_enable_complete;
460fd501800SSascha Wildner uint8_t msleep_fake_chan;
461fd501800SSascha Wildner
462fd501800SSascha Wildner /* StartStopUnit command handling at shutdown */
463fd501800SSascha Wildner uint32_t SSU_refcount;
464fd501800SSascha Wildner uint8_t SSU_started;
465fd501800SSascha Wildner
466fd501800SSascha Wildner /* Configuration tunables */
467fd501800SSascha Wildner u_int msi_enable;
468fd501800SSascha Wildner u_int max_reqframes;
469fd501800SSascha Wildner u_int max_prireqframes;
470fd501800SSascha Wildner u_int max_replyframes;
471fd501800SSascha Wildner u_int max_evtframes;
472fd501800SSascha Wildner char exclude_ids[80];
473fd501800SSascha Wildner
474fd501800SSascha Wildner struct timeval lastfail;
475fd501800SSascha Wildner };
476fd501800SSascha Wildner
477fd501800SSascha Wildner struct mpr_config_params {
478fd501800SSascha Wildner MPI2_CONFIG_EXT_PAGE_HEADER_UNION hdr;
479fd501800SSascha Wildner u_int action;
480fd501800SSascha Wildner u_int page_address; /* Attributes, not a phys address */
481fd501800SSascha Wildner u_int status;
482fd501800SSascha Wildner void *buffer;
483fd501800SSascha Wildner u_int length;
484fd501800SSascha Wildner int timeout;
485fd501800SSascha Wildner void (*callback)(struct mpr_softc *, struct mpr_config_params *);
486fd501800SSascha Wildner void *cbdata;
487fd501800SSascha Wildner };
488fd501800SSascha Wildner
489fd501800SSascha Wildner struct scsi_read_capacity_eedp
490fd501800SSascha Wildner {
491fd501800SSascha Wildner uint8_t addr[8];
492fd501800SSascha Wildner uint8_t length[4];
493fd501800SSascha Wildner uint8_t protect;
494fd501800SSascha Wildner };
495fd501800SSascha Wildner
496fd501800SSascha Wildner static __inline uint32_t
mpr_regread(struct mpr_softc * sc,uint32_t offset)497fd501800SSascha Wildner mpr_regread(struct mpr_softc *sc, uint32_t offset)
498fd501800SSascha Wildner {
499fd501800SSascha Wildner return (bus_space_read_4(sc->mpr_btag, sc->mpr_bhandle, offset));
500fd501800SSascha Wildner }
501fd501800SSascha Wildner
502fd501800SSascha Wildner static __inline void
mpr_regwrite(struct mpr_softc * sc,uint32_t offset,uint32_t val)503fd501800SSascha Wildner mpr_regwrite(struct mpr_softc *sc, uint32_t offset, uint32_t val)
504fd501800SSascha Wildner {
505fd501800SSascha Wildner bus_space_write_4(sc->mpr_btag, sc->mpr_bhandle, offset, val);
506fd501800SSascha Wildner }
507fd501800SSascha Wildner
508fd501800SSascha Wildner /* free_queue must have Little Endian address
509fd501800SSascha Wildner * TODO- cm_reply_data is unwanted. We can remove it.
510fd501800SSascha Wildner * */
511fd501800SSascha Wildner static __inline void
mpr_free_reply(struct mpr_softc * sc,uint32_t busaddr)512fd501800SSascha Wildner mpr_free_reply(struct mpr_softc *sc, uint32_t busaddr)
513fd501800SSascha Wildner {
514fd501800SSascha Wildner if (++sc->replyfreeindex >= sc->fqdepth)
515fd501800SSascha Wildner sc->replyfreeindex = 0;
516fd501800SSascha Wildner sc->free_queue[sc->replyfreeindex] = htole32(busaddr);
517fd501800SSascha Wildner mpr_regwrite(sc, MPI2_REPLY_FREE_HOST_INDEX_OFFSET, sc->replyfreeindex);
518fd501800SSascha Wildner }
519fd501800SSascha Wildner
520fd501800SSascha Wildner static __inline struct mpr_chain *
mpr_alloc_chain(struct mpr_softc * sc)521fd501800SSascha Wildner mpr_alloc_chain(struct mpr_softc *sc)
522fd501800SSascha Wildner {
523fd501800SSascha Wildner struct mpr_chain *chain;
524fd501800SSascha Wildner
525fd501800SSascha Wildner if ((chain = TAILQ_FIRST(&sc->chain_list)) != NULL) {
526fd501800SSascha Wildner TAILQ_REMOVE(&sc->chain_list, chain, chain_link);
527fd501800SSascha Wildner sc->chain_free--;
528fd501800SSascha Wildner if (sc->chain_free < sc->chain_free_lowwater)
529fd501800SSascha Wildner sc->chain_free_lowwater = sc->chain_free;
530fd501800SSascha Wildner } else
531fd501800SSascha Wildner sc->chain_alloc_fail++;
532fd501800SSascha Wildner return (chain);
533fd501800SSascha Wildner }
534fd501800SSascha Wildner
535fd501800SSascha Wildner static __inline void
mpr_free_chain(struct mpr_softc * sc,struct mpr_chain * chain)536fd501800SSascha Wildner mpr_free_chain(struct mpr_softc *sc, struct mpr_chain *chain)
537fd501800SSascha Wildner {
538fd501800SSascha Wildner #if 0
539fd501800SSascha Wildner bzero(chain->chain, 128);
540fd501800SSascha Wildner #endif
541fd501800SSascha Wildner sc->chain_free++;
542fd501800SSascha Wildner TAILQ_INSERT_TAIL(&sc->chain_list, chain, chain_link);
543fd501800SSascha Wildner }
544fd501800SSascha Wildner
545fd501800SSascha Wildner static __inline struct mpr_prp_page *
mpr_alloc_prp_page(struct mpr_softc * sc)546fd501800SSascha Wildner mpr_alloc_prp_page(struct mpr_softc *sc)
547fd501800SSascha Wildner {
548fd501800SSascha Wildner struct mpr_prp_page *prp_page;
549fd501800SSascha Wildner
550fd501800SSascha Wildner if ((prp_page = TAILQ_FIRST(&sc->prp_page_list)) != NULL) {
551fd501800SSascha Wildner TAILQ_REMOVE(&sc->prp_page_list, prp_page, prp_page_link);
552fd501800SSascha Wildner sc->prp_pages_free--;
553fd501800SSascha Wildner if (sc->prp_pages_free < sc->prp_pages_free_lowwater)
554fd501800SSascha Wildner sc->prp_pages_free_lowwater = sc->prp_pages_free;
555fd501800SSascha Wildner } else
556fd501800SSascha Wildner sc->prp_page_alloc_fail++;
557fd501800SSascha Wildner return (prp_page);
558fd501800SSascha Wildner }
559fd501800SSascha Wildner
560fd501800SSascha Wildner static __inline void
mpr_free_prp_page(struct mpr_softc * sc,struct mpr_prp_page * prp_page)561fd501800SSascha Wildner mpr_free_prp_page(struct mpr_softc *sc, struct mpr_prp_page *prp_page)
562fd501800SSascha Wildner {
563fd501800SSascha Wildner sc->prp_pages_free++;
564fd501800SSascha Wildner TAILQ_INSERT_TAIL(&sc->prp_page_list, prp_page, prp_page_link);
565fd501800SSascha Wildner }
566fd501800SSascha Wildner
567fd501800SSascha Wildner static __inline void
mpr_free_command(struct mpr_softc * sc,struct mpr_command * cm)568fd501800SSascha Wildner mpr_free_command(struct mpr_softc *sc, struct mpr_command *cm)
569fd501800SSascha Wildner {
570fd501800SSascha Wildner struct mpr_chain *chain, *chain_temp;
571fd501800SSascha Wildner struct mpr_prp_page *prp_page, *prp_page_temp;
572fd501800SSascha Wildner
573fd501800SSascha Wildner KASSERT(cm->cm_state == MPR_CM_STATE_BUSY, ("state not busy\n"));
574fd501800SSascha Wildner
575fd501800SSascha Wildner if (cm->cm_reply != NULL)
576fd501800SSascha Wildner mpr_free_reply(sc, cm->cm_reply_data);
577fd501800SSascha Wildner cm->cm_reply = NULL;
578fd501800SSascha Wildner cm->cm_flags = 0;
579fd501800SSascha Wildner cm->cm_complete = NULL;
580fd501800SSascha Wildner cm->cm_complete_data = NULL;
581fd501800SSascha Wildner cm->cm_ccb = NULL;
582fd501800SSascha Wildner cm->cm_targ = NULL;
583fd501800SSascha Wildner cm->cm_max_segs = 0;
584fd501800SSascha Wildner cm->cm_lun = 0;
585fd501800SSascha Wildner cm->cm_state = MPR_CM_STATE_FREE;
586fd501800SSascha Wildner cm->cm_data = NULL;
587fd501800SSascha Wildner cm->cm_length = 0;
588fd501800SSascha Wildner cm->cm_out_len = 0;
589fd501800SSascha Wildner cm->cm_sglsize = 0;
590fd501800SSascha Wildner cm->cm_sge = NULL;
591fd501800SSascha Wildner
592fd501800SSascha Wildner TAILQ_FOREACH_MUTABLE(chain, &cm->cm_chain_list, chain_link, chain_temp) {
593fd501800SSascha Wildner TAILQ_REMOVE(&cm->cm_chain_list, chain, chain_link);
594fd501800SSascha Wildner mpr_free_chain(sc, chain);
595fd501800SSascha Wildner }
596fd501800SSascha Wildner TAILQ_FOREACH_MUTABLE(prp_page, &cm->cm_prp_page_list, prp_page_link,
597fd501800SSascha Wildner prp_page_temp) {
598fd501800SSascha Wildner TAILQ_REMOVE(&cm->cm_prp_page_list, prp_page, prp_page_link);
599fd501800SSascha Wildner mpr_free_prp_page(sc, prp_page);
600fd501800SSascha Wildner }
601fd501800SSascha Wildner TAILQ_INSERT_TAIL(&sc->req_list, cm, cm_link);
602fd501800SSascha Wildner }
603fd501800SSascha Wildner
604fd501800SSascha Wildner static __inline struct mpr_command *
mpr_alloc_command(struct mpr_softc * sc)605fd501800SSascha Wildner mpr_alloc_command(struct mpr_softc *sc)
606fd501800SSascha Wildner {
607fd501800SSascha Wildner struct mpr_command *cm;
608fd501800SSascha Wildner
609fd501800SSascha Wildner cm = TAILQ_FIRST(&sc->req_list);
610fd501800SSascha Wildner if (cm == NULL)
611fd501800SSascha Wildner return (NULL);
612fd501800SSascha Wildner
613fd501800SSascha Wildner KASSERT(cm->cm_state == MPR_CM_STATE_FREE,
614fd501800SSascha Wildner ("mpr: Allocating busy command\n"));
615fd501800SSascha Wildner
616fd501800SSascha Wildner TAILQ_REMOVE(&sc->req_list, cm, cm_link);
617fd501800SSascha Wildner cm->cm_state = MPR_CM_STATE_BUSY;
618fd501800SSascha Wildner return (cm);
619fd501800SSascha Wildner }
620fd501800SSascha Wildner
621fd501800SSascha Wildner static __inline void
mpr_free_high_priority_command(struct mpr_softc * sc,struct mpr_command * cm)622fd501800SSascha Wildner mpr_free_high_priority_command(struct mpr_softc *sc, struct mpr_command *cm)
623fd501800SSascha Wildner {
624fd501800SSascha Wildner struct mpr_chain *chain, *chain_temp;
625fd501800SSascha Wildner
626fd501800SSascha Wildner KASSERT(cm->cm_state == MPR_CM_STATE_BUSY, ("state not busy\n"));
627fd501800SSascha Wildner
628fd501800SSascha Wildner if (cm->cm_reply != NULL)
629fd501800SSascha Wildner mpr_free_reply(sc, cm->cm_reply_data);
630fd501800SSascha Wildner cm->cm_reply = NULL;
631fd501800SSascha Wildner cm->cm_flags = 0;
632fd501800SSascha Wildner cm->cm_complete = NULL;
633fd501800SSascha Wildner cm->cm_complete_data = NULL;
634fd501800SSascha Wildner cm->cm_ccb = NULL;
635fd501800SSascha Wildner cm->cm_targ = NULL;
636fd501800SSascha Wildner cm->cm_lun = 0;
637fd501800SSascha Wildner cm->cm_state = MPR_CM_STATE_FREE;
638fd501800SSascha Wildner TAILQ_FOREACH_MUTABLE(chain, &cm->cm_chain_list, chain_link, chain_temp) {
639fd501800SSascha Wildner TAILQ_REMOVE(&cm->cm_chain_list, chain, chain_link);
640fd501800SSascha Wildner mpr_free_chain(sc, chain);
641fd501800SSascha Wildner }
642fd501800SSascha Wildner TAILQ_INSERT_TAIL(&sc->high_priority_req_list, cm, cm_link);
643fd501800SSascha Wildner }
644fd501800SSascha Wildner
645fd501800SSascha Wildner static __inline struct mpr_command *
mpr_alloc_high_priority_command(struct mpr_softc * sc)646fd501800SSascha Wildner mpr_alloc_high_priority_command(struct mpr_softc *sc)
647fd501800SSascha Wildner {
648fd501800SSascha Wildner struct mpr_command *cm;
649fd501800SSascha Wildner
650fd501800SSascha Wildner cm = TAILQ_FIRST(&sc->high_priority_req_list);
651fd501800SSascha Wildner if (cm == NULL)
652fd501800SSascha Wildner return (NULL);
653fd501800SSascha Wildner
654fd501800SSascha Wildner KASSERT(cm->cm_state == MPR_CM_STATE_FREE,
655fd501800SSascha Wildner ("mpr: Allocating busy command\n"));
656fd501800SSascha Wildner
657fd501800SSascha Wildner TAILQ_REMOVE(&sc->high_priority_req_list, cm, cm_link);
658fd501800SSascha Wildner cm->cm_state = MPR_CM_STATE_BUSY;
659fd501800SSascha Wildner return (cm);
660fd501800SSascha Wildner }
661fd501800SSascha Wildner
662fd501800SSascha Wildner static __inline void
mpr_lock(struct mpr_softc * sc)663fd501800SSascha Wildner mpr_lock(struct mpr_softc *sc)
664fd501800SSascha Wildner {
665fd501800SSascha Wildner lockmgr(&sc->mpr_lock, LK_EXCLUSIVE);
666fd501800SSascha Wildner }
667fd501800SSascha Wildner
668fd501800SSascha Wildner static __inline void
mpr_unlock(struct mpr_softc * sc)669fd501800SSascha Wildner mpr_unlock(struct mpr_softc *sc)
670fd501800SSascha Wildner {
671fd501800SSascha Wildner lockmgr(&sc->mpr_lock, LK_RELEASE);
672fd501800SSascha Wildner }
673fd501800SSascha Wildner
674fd501800SSascha Wildner #define MPR_INFO (1 << 0) /* Basic info */
675fd501800SSascha Wildner #define MPR_FAULT (1 << 1) /* Hardware faults */
676fd501800SSascha Wildner #define MPR_EVENT (1 << 2) /* Event data from the controller */
677fd501800SSascha Wildner #define MPR_LOG (1 << 3) /* Log data from the controller */
678fd501800SSascha Wildner #define MPR_RECOVERY (1 << 4) /* Command error recovery tracing */
679fd501800SSascha Wildner #define MPR_ERROR (1 << 5) /* Parameter errors, programming bugs */
680fd501800SSascha Wildner #define MPR_INIT (1 << 6) /* Things related to system init */
681fd501800SSascha Wildner #define MPR_XINFO (1 << 7) /* More detailed/noisy info */
682fd501800SSascha Wildner #define MPR_USER (1 << 8) /* Trace user-generated commands */
683fd501800SSascha Wildner #define MPR_MAPPING (1 << 9) /* Trace device mappings */
684fd501800SSascha Wildner #define MPR_TRACE (1 << 10) /* Function-by-function trace */
685fd501800SSascha Wildner
686fd501800SSascha Wildner #define MPR_SSU_DISABLE_SSD_DISABLE_HDD 0
687fd501800SSascha Wildner #define MPR_SSU_ENABLE_SSD_DISABLE_HDD 1
688fd501800SSascha Wildner #define MPR_SSU_DISABLE_SSD_ENABLE_HDD 2
689fd501800SSascha Wildner #define MPR_SSU_ENABLE_SSD_ENABLE_HDD 3
690fd501800SSascha Wildner
691fd501800SSascha Wildner #define mpr_printf(sc, args...) \
692fd501800SSascha Wildner device_printf((sc)->mpr_dev, ##args)
693fd501800SSascha Wildner
694fd501800SSascha Wildner #define mpr_print_field(sc, msg, args...) \
695fd501800SSascha Wildner kprintf("\t" msg, ##args)
696fd501800SSascha Wildner
697fd501800SSascha Wildner #define mpr_vprintf(sc, args...) \
698fd501800SSascha Wildner do { \
699fd501800SSascha Wildner if (bootverbose) \
700fd501800SSascha Wildner mpr_printf(sc, ##args); \
701fd501800SSascha Wildner } while (0)
702fd501800SSascha Wildner
703fd501800SSascha Wildner #define mpr_dprint(sc, level, msg, args...) \
704fd501800SSascha Wildner do { \
705fd501800SSascha Wildner if ((sc)->mpr_debug & (level)) \
706fd501800SSascha Wildner device_printf((sc)->mpr_dev, msg, ##args); \
707fd501800SSascha Wildner } while (0)
708fd501800SSascha Wildner
709fd501800SSascha Wildner #define MPR_PRINTFIELD_START(sc, tag...) \
710fd501800SSascha Wildner mpr_printf((sc), ##tag); \
711fd501800SSascha Wildner mpr_print_field((sc), ":\n")
712fd501800SSascha Wildner #define MPR_PRINTFIELD_END(sc, tag) \
713fd501800SSascha Wildner mpr_printf((sc), tag "\n")
714fd501800SSascha Wildner #define MPR_PRINTFIELD(sc, facts, attr, fmt) \
715fd501800SSascha Wildner mpr_print_field((sc), #attr ": " #fmt "\n", (facts)->attr)
716fd501800SSascha Wildner
717fd501800SSascha Wildner static __inline void
mpr_from_u64(uint64_t data,U64 * mpr)718fd501800SSascha Wildner mpr_from_u64(uint64_t data, U64 *mpr)
719fd501800SSascha Wildner {
720fd501800SSascha Wildner (mpr)->High = htole32((uint32_t)((data) >> 32));
721fd501800SSascha Wildner (mpr)->Low = htole32((uint32_t)((data) & 0xffffffff));
722fd501800SSascha Wildner }
723fd501800SSascha Wildner
724fd501800SSascha Wildner static __inline uint64_t
mpr_to_u64(U64 * data)725fd501800SSascha Wildner mpr_to_u64(U64 *data)
726fd501800SSascha Wildner {
727fd501800SSascha Wildner return (((uint64_t)le32toh(data->High) << 32) | le32toh(data->Low));
728fd501800SSascha Wildner }
729fd501800SSascha Wildner
730fd501800SSascha Wildner static __inline void
mpr_mask_intr(struct mpr_softc * sc)731fd501800SSascha Wildner mpr_mask_intr(struct mpr_softc *sc)
732fd501800SSascha Wildner {
733fd501800SSascha Wildner uint32_t mask;
734fd501800SSascha Wildner
735fd501800SSascha Wildner mask = mpr_regread(sc, MPI2_HOST_INTERRUPT_MASK_OFFSET);
736fd501800SSascha Wildner mask |= MPI2_HIM_REPLY_INT_MASK;
737fd501800SSascha Wildner mpr_regwrite(sc, MPI2_HOST_INTERRUPT_MASK_OFFSET, mask);
738fd501800SSascha Wildner }
739fd501800SSascha Wildner
740fd501800SSascha Wildner static __inline void
mpr_unmask_intr(struct mpr_softc * sc)741fd501800SSascha Wildner mpr_unmask_intr(struct mpr_softc *sc)
742fd501800SSascha Wildner {
743fd501800SSascha Wildner uint32_t mask;
744fd501800SSascha Wildner
745fd501800SSascha Wildner mask = mpr_regread(sc, MPI2_HOST_INTERRUPT_MASK_OFFSET);
746fd501800SSascha Wildner mask &= ~MPI2_HIM_REPLY_INT_MASK;
747fd501800SSascha Wildner mpr_regwrite(sc, MPI2_HOST_INTERRUPT_MASK_OFFSET, mask);
748fd501800SSascha Wildner }
749fd501800SSascha Wildner
750fd501800SSascha Wildner int mpr_pci_setup_interrupts(struct mpr_softc *sc);
751fd501800SSascha Wildner void mpr_pci_free_interrupts(struct mpr_softc *sc);
752fd501800SSascha Wildner int mpr_pci_restore(struct mpr_softc *sc);
753fd501800SSascha Wildner
754fd501800SSascha Wildner void mpr_get_tunables(struct mpr_softc *sc);
755fd501800SSascha Wildner int mpr_attach(struct mpr_softc *sc);
756fd501800SSascha Wildner int mpr_free(struct mpr_softc *sc);
757fd501800SSascha Wildner void mpr_intr(void *);
758fd501800SSascha Wildner void mpr_intr_msi(void *);
759fd501800SSascha Wildner void mpr_intr_locked(void *);
760fd501800SSascha Wildner int mpr_register_events(struct mpr_softc *, uint8_t *, mpr_evt_callback_t *,
761fd501800SSascha Wildner void *, struct mpr_event_handle **);
762fd501800SSascha Wildner int mpr_restart(struct mpr_softc *);
763fd501800SSascha Wildner int mpr_update_events(struct mpr_softc *, struct mpr_event_handle *, uint8_t *);
764fd501800SSascha Wildner int mpr_deregister_events(struct mpr_softc *, struct mpr_event_handle *);
765fd501800SSascha Wildner void mpr_build_nvme_prp(struct mpr_softc *sc, struct mpr_command *cm,
766fd501800SSascha Wildner Mpi26NVMeEncapsulatedRequest_t *nvme_encap_request, void *data,
767fd501800SSascha Wildner uint32_t data_in_sz, uint32_t data_out_sz);
768fd501800SSascha Wildner int mpr_push_sge(struct mpr_command *, MPI2_SGE_SIMPLE64 *, size_t, int);
769fd501800SSascha Wildner int mpr_push_ieee_sge(struct mpr_command *, void *, int);
770fd501800SSascha Wildner int mpr_add_dmaseg(struct mpr_command *, vm_paddr_t, size_t, u_int, int);
771fd501800SSascha Wildner int mpr_attach_sas(struct mpr_softc *sc);
772fd501800SSascha Wildner int mpr_detach_sas(struct mpr_softc *sc);
773fd501800SSascha Wildner int mpr_read_config_page(struct mpr_softc *, struct mpr_config_params *);
774fd501800SSascha Wildner int mpr_write_config_page(struct mpr_softc *, struct mpr_config_params *);
775fd501800SSascha Wildner void mpr_memaddr_cb(void *, bus_dma_segment_t *, int , int );
776fd501800SSascha Wildner void mpr_memaddr_wait_cb(void *, bus_dma_segment_t *, int , int );
777fd501800SSascha Wildner void mpr_init_sge(struct mpr_command *cm, void *req, void *sge);
778fd501800SSascha Wildner int mpr_attach_user(struct mpr_softc *);
779fd501800SSascha Wildner void mpr_detach_user(struct mpr_softc *);
780fd501800SSascha Wildner void mprsas_record_event(struct mpr_softc *sc,
781fd501800SSascha Wildner MPI2_EVENT_NOTIFICATION_REPLY *event_reply);
782fd501800SSascha Wildner
783fd501800SSascha Wildner int mpr_map_command(struct mpr_softc *sc, struct mpr_command *cm);
784fd501800SSascha Wildner int mpr_wait_command(struct mpr_softc *sc, struct mpr_command **cm, int timeout,
785fd501800SSascha Wildner int sleep_flag);
786fd501800SSascha Wildner int mpr_request_polled(struct mpr_softc *sc, struct mpr_command **cm);
787fd501800SSascha Wildner
788fd501800SSascha Wildner int mpr_config_get_bios_pg3(struct mpr_softc *sc, Mpi2ConfigReply_t
789fd501800SSascha Wildner *mpi_reply, Mpi2BiosPage3_t *config_page);
790fd501800SSascha Wildner int mpr_config_get_raid_volume_pg0(struct mpr_softc *sc, Mpi2ConfigReply_t
791fd501800SSascha Wildner *mpi_reply, Mpi2RaidVolPage0_t *config_page, u32 page_address);
792fd501800SSascha Wildner int mpr_config_get_ioc_pg8(struct mpr_softc *sc, Mpi2ConfigReply_t *,
793fd501800SSascha Wildner Mpi2IOCPage8_t *);
794fd501800SSascha Wildner int mpr_config_get_iounit_pg8(struct mpr_softc *sc,
795fd501800SSascha Wildner Mpi2ConfigReply_t *mpi_reply, Mpi2IOUnitPage8_t *config_page);
796fd501800SSascha Wildner int mpr_config_get_sas_device_pg0(struct mpr_softc *, Mpi2ConfigReply_t *,
797fd501800SSascha Wildner Mpi2SasDevicePage0_t *, u32 , u16 );
798fd501800SSascha Wildner int mpr_config_get_pcie_device_pg0(struct mpr_softc *sc, Mpi2ConfigReply_t
799fd501800SSascha Wildner *mpi_reply, Mpi26PCIeDevicePage0_t *config_page, u32 form, u16 handle);
800fd501800SSascha Wildner int mpr_config_get_pcie_device_pg2(struct mpr_softc *sc, Mpi2ConfigReply_t
801fd501800SSascha Wildner *mpi_reply, Mpi26PCIeDevicePage2_t *config_page, u32 form, u16 handle);
802fd501800SSascha Wildner int mpr_config_get_dpm_pg0(struct mpr_softc *, Mpi2ConfigReply_t *,
803fd501800SSascha Wildner Mpi2DriverMappingPage0_t *, u16 );
804fd501800SSascha Wildner int mpr_config_get_raid_volume_pg1(struct mpr_softc *sc,
805fd501800SSascha Wildner Mpi2ConfigReply_t *mpi_reply, Mpi2RaidVolPage1_t *config_page, u32 form,
806fd501800SSascha Wildner u16 handle);
807fd501800SSascha Wildner int mpr_config_get_volume_wwid(struct mpr_softc *sc, u16 volume_handle,
808fd501800SSascha Wildner u64 *wwid);
809fd501800SSascha Wildner int mpr_config_get_raid_pd_pg0(struct mpr_softc *sc,
810fd501800SSascha Wildner Mpi2ConfigReply_t *mpi_reply, Mpi2RaidPhysDiskPage0_t *config_page,
811fd501800SSascha Wildner u32 page_address);
812fd501800SSascha Wildner void mprsas_ir_shutdown(struct mpr_softc *sc);
813fd501800SSascha Wildner
814fd501800SSascha Wildner int mpr_reinit(struct mpr_softc *sc);
815fd501800SSascha Wildner void mprsas_handle_reinit(struct mpr_softc *sc);
816fd501800SSascha Wildner
817fd501800SSascha Wildner void mpr_base_static_config_pages(struct mpr_softc *sc);
818fd501800SSascha Wildner
819fd501800SSascha Wildner int mpr_mapping_initialize(struct mpr_softc *);
820fd501800SSascha Wildner void mpr_mapping_topology_change_event(struct mpr_softc *,
821fd501800SSascha Wildner Mpi2EventDataSasTopologyChangeList_t *);
822fd501800SSascha Wildner void mpr_mapping_pcie_topology_change_event(struct mpr_softc *sc,
823fd501800SSascha Wildner Mpi26EventDataPCIeTopologyChangeList_t *event_data);
824fd501800SSascha Wildner void mpr_mapping_free_memory(struct mpr_softc *sc);
825fd501800SSascha Wildner int mpr_config_set_dpm_pg0(struct mpr_softc *, Mpi2ConfigReply_t *,
826fd501800SSascha Wildner Mpi2DriverMappingPage0_t *, u16 );
827fd501800SSascha Wildner void mpr_mapping_exit(struct mpr_softc *);
828fd501800SSascha Wildner void mpr_mapping_check_devices(void *);
829fd501800SSascha Wildner int mpr_mapping_allocate_memory(struct mpr_softc *sc);
830fd501800SSascha Wildner unsigned int mpr_mapping_get_tid(struct mpr_softc *, uint64_t , u16);
831fd501800SSascha Wildner unsigned int mpr_mapping_get_tid_from_handle(struct mpr_softc *sc,
832fd501800SSascha Wildner u16 handle);
833fd501800SSascha Wildner unsigned int mpr_mapping_get_raid_tid(struct mpr_softc *sc, u64 wwid,
834fd501800SSascha Wildner u16 volHandle);
835fd501800SSascha Wildner unsigned int mpr_mapping_get_raid_tid_from_handle(struct mpr_softc *sc,
836fd501800SSascha Wildner u16 volHandle);
837fd501800SSascha Wildner void mpr_mapping_enclosure_dev_status_change_event(struct mpr_softc *,
838fd501800SSascha Wildner Mpi2EventDataSasEnclDevStatusChange_t *event_data);
839fd501800SSascha Wildner void mpr_mapping_ir_config_change_event(struct mpr_softc *sc,
840fd501800SSascha Wildner Mpi2EventDataIrConfigChangeList_t *event_data);
841fd501800SSascha Wildner
842fd501800SSascha Wildner void mprsas_evt_handler(struct mpr_softc *sc, uintptr_t data,
843fd501800SSascha Wildner MPI2_EVENT_NOTIFICATION_REPLY *event);
844fd501800SSascha Wildner void mprsas_prepare_remove(struct mprsas_softc *sassc, uint16_t handle);
845fd501800SSascha Wildner void mprsas_prepare_volume_remove(struct mprsas_softc *sassc, uint16_t handle);
846fd501800SSascha Wildner int mprsas_startup(struct mpr_softc *sc);
847fd501800SSascha Wildner struct mprsas_target * mprsas_find_target_by_handle(struct mprsas_softc *, int,
848fd501800SSascha Wildner uint16_t);
849fd501800SSascha Wildner void mprsas_realloc_targets(struct mpr_softc *sc, int maxtargets);
850fd501800SSascha Wildner struct mpr_command * mprsas_alloc_tm(struct mpr_softc *sc);
851fd501800SSascha Wildner void mprsas_free_tm(struct mpr_softc *sc, struct mpr_command *tm);
852fd501800SSascha Wildner void mprsas_release_simq_reinit(struct mprsas_softc *sassc);
853fd501800SSascha Wildner int mprsas_send_reset(struct mpr_softc *sc, struct mpr_command *tm,
854fd501800SSascha Wildner uint8_t type);
855fd501800SSascha Wildner
856fd501800SSascha Wildner SYSCTL_DECL(_hw_mpr);
857fd501800SSascha Wildner
858fd501800SSascha Wildner #define mpr_kproc_create(func, farg, proc_ptr, flags, stackpgs, fmtstr, arg) \
859fd501800SSascha Wildner kthread_create(func, farg, proc_ptr, flags, stackpgs, fmtstr, arg)
860fd501800SSascha Wildner #define mpr_kproc_exit(arg) kthread_exit(arg)
861fd501800SSascha Wildner
862fd501800SSascha Wildner #if defined(CAM_PRIORITY_XPT)
863fd501800SSascha Wildner #define MPR_PRIORITY_XPT CAM_PRIORITY_XPT
864fd501800SSascha Wildner #else
865fd501800SSascha Wildner #define MPR_PRIORITY_XPT 5
866fd501800SSascha Wildner #endif
867fd501800SSascha Wildner
868*b9788dabSSascha Wildner #if 1 /* __FreeBSD_version < 800107 */
869fd501800SSascha Wildner // Prior to FreeBSD-8.0 scp3_flags was not defined.
870fd501800SSascha Wildner #define spc3_flags reserved
871fd501800SSascha Wildner
872fd501800SSascha Wildner #define SPC3_SID_PROTECT 0x01
873fd501800SSascha Wildner #define SPC3_SID_3PC 0x08
874fd501800SSascha Wildner #define SPC3_SID_TPGS_MASK 0x30
875fd501800SSascha Wildner #define SPC3_SID_TPGS_IMPLICIT 0x10
876fd501800SSascha Wildner #define SPC3_SID_TPGS_EXPLICIT 0x20
877fd501800SSascha Wildner #define SPC3_SID_ACC 0x40
878fd501800SSascha Wildner #define SPC3_SID_SCCS 0x80
879fd501800SSascha Wildner
880fd501800SSascha Wildner #define CAM_PRIORITY_NORMAL CAM_PRIORITY_NONE
881fd501800SSascha Wildner #endif
882fd501800SSascha Wildner
883fd501800SSascha Wildner /* Definitions for SCSI unmap translation to NVMe DSM command */
884fd501800SSascha Wildner
885fd501800SSascha Wildner /* UNMAP block descriptor structure */
886fd501800SSascha Wildner struct unmap_blk_desc {
887fd501800SSascha Wildner uint64_t slba;
888fd501800SSascha Wildner uint32_t nlb;
889fd501800SSascha Wildner uint32_t resv;
890fd501800SSascha Wildner };
891fd501800SSascha Wildner
892fd501800SSascha Wildner /* UNMAP command's data */
893fd501800SSascha Wildner struct unmap_parm_list {
894fd501800SSascha Wildner uint16_t unmap_data_len;
895fd501800SSascha Wildner uint16_t unmap_blk_desc_data_len;
896fd501800SSascha Wildner uint32_t resv;
897fd501800SSascha Wildner struct unmap_blk_desc desc[0];
898fd501800SSascha Wildner };
899fd501800SSascha Wildner
900fd501800SSascha Wildner /* SCSI ADDITIONAL SENSE Codes */
901fd501800SSascha Wildner #define FIXED_SENSE_DATA 0x70
902fd501800SSascha Wildner #define SCSI_ASC_NO_SENSE 0x00
903fd501800SSascha Wildner #define SCSI_ASC_PERIPHERAL_DEV_WRITE_FAULT 0x03
904fd501800SSascha Wildner #define SCSI_ASC_LUN_NOT_READY 0x04
905fd501800SSascha Wildner #define SCSI_ASC_WARNING 0x0B
906fd501800SSascha Wildner #define SCSI_ASC_LOG_BLOCK_GUARD_CHECK_FAILED 0x10
907fd501800SSascha Wildner #define SCSI_ASC_LOG_BLOCK_APPTAG_CHECK_FAILED 0x10
908fd501800SSascha Wildner #define SCSI_ASC_LOG_BLOCK_REFTAG_CHECK_FAILED 0x10
909fd501800SSascha Wildner #define SCSI_ASC_UNRECOVERED_READ_ERROR 0x11
910fd501800SSascha Wildner #define SCSI_ASC_MISCOMPARE_DURING_VERIFY 0x1D
911fd501800SSascha Wildner #define SCSI_ASC_ACCESS_DENIED_INVALID_LUN_ID 0x20
912fd501800SSascha Wildner #define SCSI_ASC_ILLEGAL_COMMAND 0x20
913fd501800SSascha Wildner #define SCSI_ASC_ILLEGAL_BLOCK 0x21
914fd501800SSascha Wildner #define SCSI_ASC_INVALID_CDB 0x24
915fd501800SSascha Wildner #define SCSI_ASC_INVALID_LUN 0x25
916fd501800SSascha Wildner #define SCSI_ASC_INVALID_PARAMETER 0x26
917fd501800SSascha Wildner #define SCSI_ASC_FORMAT_COMMAND_FAILED 0x31
918fd501800SSascha Wildner #define SCSI_ASC_INTERNAL_TARGET_FAILURE 0x44
919fd501800SSascha Wildner
920fd501800SSascha Wildner /* SCSI ADDITIONAL SENSE Code Qualifiers */
921fd501800SSascha Wildner #define SCSI_ASCQ_CAUSE_NOT_REPORTABLE 0x00
922fd501800SSascha Wildner #define SCSI_ASCQ_FORMAT_COMMAND_FAILED 0x01
923fd501800SSascha Wildner #define SCSI_ASCQ_LOG_BLOCK_GUARD_CHECK_FAILED 0x01
924fd501800SSascha Wildner #define SCSI_ASCQ_LOG_BLOCK_APPTAG_CHECK_FAILED 0x02
925fd501800SSascha Wildner #define SCSI_ASCQ_LOG_BLOCK_REFTAG_CHECK_FAILED 0x03
926fd501800SSascha Wildner #define SCSI_ASCQ_FORMAT_IN_PROGRESS 0x04
927fd501800SSascha Wildner #define SCSI_ASCQ_POWER_LOSS_EXPECTED 0x08
928fd501800SSascha Wildner #define SCSI_ASCQ_INVALID_LUN_ID 0x09
929fd501800SSascha Wildner
930fd501800SSascha Wildner #endif
931fd501800SSascha Wildner
932