186d7f5d3SJohn Marino /*- 286d7f5d3SJohn Marino * Copyright (c) 1998, 1999 Takanori Watanabe 386d7f5d3SJohn Marino * All rights reserved. 486d7f5d3SJohn Marino * 586d7f5d3SJohn Marino * Redistribution and use in source and binary forms, with or without 686d7f5d3SJohn Marino * modification, are permitted provided that the following conditions 786d7f5d3SJohn Marino * are met: 886d7f5d3SJohn Marino * 1. Redistributions of source code must retain the above copyright 986d7f5d3SJohn Marino * notice, this list of conditions and the following disclaimer. 1086d7f5d3SJohn Marino * 2. Redistributions in binary form must reproduce the above copyright 1186d7f5d3SJohn Marino * notice, this list of conditions and the following disclaimer in the 1286d7f5d3SJohn Marino * documentation and/or other materials provided with the distribution. 1386d7f5d3SJohn Marino * 1486d7f5d3SJohn Marino * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 1586d7f5d3SJohn Marino * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 1686d7f5d3SJohn Marino * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 1786d7f5d3SJohn Marino * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 1886d7f5d3SJohn Marino * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 1986d7f5d3SJohn Marino * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 2086d7f5d3SJohn Marino * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 2186d7f5d3SJohn Marino * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 2286d7f5d3SJohn Marino * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 2386d7f5d3SJohn Marino * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 2486d7f5d3SJohn Marino * SUCH DAMAGE. 2586d7f5d3SJohn Marino * 2686d7f5d3SJohn Marino * $FreeBSD: src/sys/pci/intpmreg.h,v 1.5 2009/09/12 18:24:31 avg Exp $ 2786d7f5d3SJohn Marino */ 2886d7f5d3SJohn Marino 2986d7f5d3SJohn Marino #ifndef __INTPMREG_H__ 3086d7f5d3SJohn Marino #define __INTPMREG_H__ 3186d7f5d3SJohn Marino 3286d7f5d3SJohn Marino /* Register definitions for non-ICH Intel Chipset SMBUS controllers. */ 3386d7f5d3SJohn Marino 3486d7f5d3SJohn Marino /* PCI Config Registers. */ 3586d7f5d3SJohn Marino #define PCI_BASE_ADDR_SMB 0x90 /* IO BAR. */ 3686d7f5d3SJohn Marino #define PCI_BASE_ADDR_PM 0x40 3786d7f5d3SJohn Marino #define PCI_HST_CFG_SMB 0xd2 /* Host Configuration */ 3886d7f5d3SJohn Marino #define PCI_INTR_SMB_MASK 0xe 3986d7f5d3SJohn Marino #define PCI_INTR_SMB_SMI 0 4086d7f5d3SJohn Marino #define PCI_INTR_SMB_IRQ_PCI 2 4186d7f5d3SJohn Marino #define PCI_INTR_SMB_IRQ9 8 4286d7f5d3SJohn Marino #define PCI_INTR_SMB_ENABLE 1 4386d7f5d3SJohn Marino #define PCI_SLV_CMD_SMB 0xd3 /*SLAVE COMMAND*/ 4486d7f5d3SJohn Marino #define PCI_SLV_SDW_SMB_1 0xd4 /*SLAVE SHADOW PORT 1*/ 4586d7f5d3SJohn Marino #define PCI_SLV_SDW_SMB_2 0xd5 /*SLAVE SHADOW PORT 2*/ 4686d7f5d3SJohn Marino #define PCI_REVID_SMB 0xd6 4786d7f5d3SJohn Marino 4886d7f5d3SJohn Marino /* PIXX4 SMBus Registers in the SMB BAR. */ 4986d7f5d3SJohn Marino #define PIIX4_SMBHSTSTS 0x00 5086d7f5d3SJohn Marino #define PIIX4_SMBHSTSTAT_BUSY (1<<0) 5186d7f5d3SJohn Marino #define PIIX4_SMBHSTSTAT_INTR (1<<1) 5286d7f5d3SJohn Marino #define PIIX4_SMBHSTSTAT_ERR (1<<2) 5386d7f5d3SJohn Marino #define PIIX4_SMBHSTSTAT_BUSC (1<<3) 5486d7f5d3SJohn Marino #define PIIX4_SMBHSTSTAT_FAIL (1<<4) 5586d7f5d3SJohn Marino #define PIIX4_SMBSLVSTS 0x01 5686d7f5d3SJohn Marino #define PIIX4_SMBSLVSTS_ALART (1<<5) 5786d7f5d3SJohn Marino #define PIIX4_SMBSLVSTS_SDW2 (1<<4) 5886d7f5d3SJohn Marino #define PIIX4_SMBSLVSTS_SDW1 (1<<3) 5986d7f5d3SJohn Marino #define PIIX4_SMBSLVSTS_SLV (1<<2) 6086d7f5d3SJohn Marino #define PIIX4_SMBSLVSTS_BUSY (1<<0) 6186d7f5d3SJohn Marino #define PIIX4_SMBHSTCNT 0x02 6286d7f5d3SJohn Marino #define PIIX4_SMBHSTCNT_START (1<<6) 6386d7f5d3SJohn Marino #define PIIX4_SMBHSTCNT_PROT_QUICK 0 6486d7f5d3SJohn Marino #define PIIX4_SMBHSTCNT_PROT_BYTE (1<<2) 6586d7f5d3SJohn Marino #define PIIX4_SMBHSTCNT_PROT_BDATA (2<<2) 6686d7f5d3SJohn Marino #define PIIX4_SMBHSTCNT_PROT_WDATA (3<<2) 6786d7f5d3SJohn Marino #define PIIX4_SMBHSTCNT_PROT_BLOCK (5<<2) 6886d7f5d3SJohn Marino #define PIIX4_SMBHSTCNT_KILL (1<<1) 6986d7f5d3SJohn Marino #define PIIX4_SMBHSTCNT_INTREN (1) 7086d7f5d3SJohn Marino #define PIIX4_SMBHSTCMD 0x03 7186d7f5d3SJohn Marino #define PIIX4_SMBHSTADD 0x04 7286d7f5d3SJohn Marino #define LSB 0x1 7386d7f5d3SJohn Marino #define PIIX4_SMBHSTDAT0 0x05 7486d7f5d3SJohn Marino #define PIIX4_SMBHSTDAT1 0x06 7586d7f5d3SJohn Marino #define PIIX4_SMBBLKDAT 0x07 7686d7f5d3SJohn Marino #define PIIX4_SMBSLVCNT 0x08 7786d7f5d3SJohn Marino #define PIIX4_SMBSLVCNT_ALTEN (1<<3) 7886d7f5d3SJohn Marino #define PIIX4_SMBSLVCNT_SD2EN (1<<2) 7986d7f5d3SJohn Marino #define PIIX4_SMBSLVCNT_SD1EN (1<<1) 8086d7f5d3SJohn Marino #define PIIX4_SMBSLVCNT_SLVEN (1) 8186d7f5d3SJohn Marino #define PIIX4_SMBSLVCMD 0x09 8286d7f5d3SJohn Marino #define PIIX4_SMBSLVEVT 0x0a 8386d7f5d3SJohn Marino #define PIIX4_SMBSLVDAT 0x0c 8486d7f5d3SJohn Marino 8586d7f5d3SJohn Marino /* SMBus alert response address. */ 8686d7f5d3SJohn Marino #define SMBALTRESP 0x18 8786d7f5d3SJohn Marino 8886d7f5d3SJohn Marino #define SMBBLOCKTRANS_MAX 32 8986d7f5d3SJohn Marino 9086d7f5d3SJohn Marino #endif /* !__INTPMREG_H__ */ 91