186d7f5d3SJohn Marino /* 286d7f5d3SJohn Marino * Copyright (c) 2004 386d7f5d3SJohn Marino * Bill Paul <wpaul@windriver.com>. All rights reserved. 486d7f5d3SJohn Marino * 586d7f5d3SJohn Marino * Redistribution and use in source and binary forms, with or without 686d7f5d3SJohn Marino * modification, are permitted provided that the following conditions 786d7f5d3SJohn Marino * are met: 886d7f5d3SJohn Marino * 1. Redistributions of source code must retain the above copyright 986d7f5d3SJohn Marino * notice, this list of conditions and the following disclaimer. 1086d7f5d3SJohn Marino * 2. Redistributions in binary form must reproduce the above copyright 1186d7f5d3SJohn Marino * notice, this list of conditions and the following disclaimer in the 1286d7f5d3SJohn Marino * documentation and/or other materials provided with the distribution. 1386d7f5d3SJohn Marino * 3. All advertising materials mentioning features or use of this software 1486d7f5d3SJohn Marino * must display the following acknowledgement: 1586d7f5d3SJohn Marino * This product includes software developed by Bill Paul. 1686d7f5d3SJohn Marino * 4. Neither the name of the author nor the names of any co-contributors 1786d7f5d3SJohn Marino * may be used to endorse or promote products derived from this software 1886d7f5d3SJohn Marino * without specific prior written permission. 1986d7f5d3SJohn Marino * 2086d7f5d3SJohn Marino * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 2186d7f5d3SJohn Marino * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 2286d7f5d3SJohn Marino * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 2386d7f5d3SJohn Marino * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 2486d7f5d3SJohn Marino * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 2586d7f5d3SJohn Marino * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 2686d7f5d3SJohn Marino * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 2786d7f5d3SJohn Marino * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 2886d7f5d3SJohn Marino * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 2986d7f5d3SJohn Marino * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 3086d7f5d3SJohn Marino * THE POSSIBILITY OF SUCH DAMAGE. 3186d7f5d3SJohn Marino * 3286d7f5d3SJohn Marino * $FreeBSD: src/sys/dev/vge/if_vgereg.h,v 1.2 2005/01/06 01:43:31 imp Exp $ 3386d7f5d3SJohn Marino * $DragonFly: src/sys/dev/netif/vge/if_vgereg.h,v 1.1 2006/05/20 07:15:17 sephe Exp $ 3486d7f5d3SJohn Marino */ 3586d7f5d3SJohn Marino 3686d7f5d3SJohn Marino /* 3786d7f5d3SJohn Marino * Register definitions for the VIA VT6122 gigabit ethernet controller. 3886d7f5d3SJohn Marino * Definitions for the built-in copper PHY can be found in vgphy.h. 3986d7f5d3SJohn Marino * 4086d7f5d3SJohn Marino * The VT612x controllers have 256 bytes of register space. The 4186d7f5d3SJohn Marino * manual seems to imply that the registers should all be accessed 4286d7f5d3SJohn Marino * using 32-bit I/O cycles, but some of them are less than 32 bits 4386d7f5d3SJohn Marino * wide. Go figure. 4486d7f5d3SJohn Marino */ 4586d7f5d3SJohn Marino 4686d7f5d3SJohn Marino #ifndef _IF_VGEREG_H_ 4786d7f5d3SJohn Marino #define _IF_VGEREG_H_ 4886d7f5d3SJohn Marino 4986d7f5d3SJohn Marino #define VGE_PAR0 0x00 /* physical address register */ 5086d7f5d3SJohn Marino #define VGE_PAR1 0x02 5186d7f5d3SJohn Marino #define VGE_PAR2 0x04 5286d7f5d3SJohn Marino #define VGE_RXCTL 0x06 /* RX control register */ 5386d7f5d3SJohn Marino #define VGE_TXCTL 0x07 /* TX control register */ 5486d7f5d3SJohn Marino #define VGE_CRS0 0x08 /* Global cmd register 0 (w to set) */ 5586d7f5d3SJohn Marino #define VGE_CRS1 0x09 /* Global cmd register 1 (w to set) */ 5686d7f5d3SJohn Marino #define VGE_CRS2 0x0A /* Global cmd register 2 (w to set) */ 5786d7f5d3SJohn Marino #define VGE_CRS3 0x0B /* Global cmd register 3 (w to set) */ 5886d7f5d3SJohn Marino #define VGE_CRC0 0x0C /* Global cmd register 0 (w to clr) */ 5986d7f5d3SJohn Marino #define VGE_CRC1 0x0D /* Global cmd register 1 (w to clr) */ 6086d7f5d3SJohn Marino #define VGE_CRC2 0x0E /* Global cmd register 2 (w to clr) */ 6186d7f5d3SJohn Marino #define VGE_CRC3 0x0F /* Global cmd register 3 (w to clr) */ 6286d7f5d3SJohn Marino #define VGE_MAR0 0x10 /* Mcast hash/CAM register 0 */ 6386d7f5d3SJohn Marino #define VGE_MAR1 0x14 /* Mcast hash/CAM register 1 */ 6486d7f5d3SJohn Marino #define VGE_CAM0 0x10 6586d7f5d3SJohn Marino #define VGE_CAM1 0x11 6686d7f5d3SJohn Marino #define VGE_CAM2 0x12 6786d7f5d3SJohn Marino #define VGE_CAM3 0x13 6886d7f5d3SJohn Marino #define VGE_CAM4 0x14 6986d7f5d3SJohn Marino #define VGE_CAM5 0x15 7086d7f5d3SJohn Marino #define VGE_CAM6 0x16 7186d7f5d3SJohn Marino #define VGE_CAM7 0x17 7286d7f5d3SJohn Marino #define VGE_TXDESC_HIADDR 0x18 /* Hi part of 64bit txdesc base addr */ 7386d7f5d3SJohn Marino #define VGE_DATABUF_HIADDR 0x1D /* Hi part of 64bit data buffer addr */ 7486d7f5d3SJohn Marino #define VGE_INTCTL0 0x20 /* interrupt control register */ 7586d7f5d3SJohn Marino #define VGE_RXSUPPTHR 0x20 7686d7f5d3SJohn Marino #define VGE_TXSUPPTHR 0x20 7786d7f5d3SJohn Marino #define VGE_INTHOLDOFF 0x20 7886d7f5d3SJohn Marino #define VGE_INTCTL1 0x21 /* interrupt control register */ 7986d7f5d3SJohn Marino #define VGE_TXHOSTERR 0x22 /* TX host error status */ 8086d7f5d3SJohn Marino #define VGE_RXHOSTERR 0x23 /* RX host error status */ 8186d7f5d3SJohn Marino #define VGE_ISR 0x24 /* Interrupt status register */ 8286d7f5d3SJohn Marino #define VGE_IMR 0x28 /* Interrupt mask register */ 8386d7f5d3SJohn Marino #define VGE_TXSTS_PORT 0x2C /* Transmit status port (???) */ 8486d7f5d3SJohn Marino #define VGE_TXQCSRS 0x30 /* TX queue ctl/status set */ 8586d7f5d3SJohn Marino #define VGE_RXQCSRS 0x32 /* RX queue ctl/status set */ 8686d7f5d3SJohn Marino #define VGE_TXQCSRC 0x34 /* TX queue ctl/status clear */ 8786d7f5d3SJohn Marino #define VGE_RXQCSRC 0x36 /* RX queue ctl/status clear */ 8886d7f5d3SJohn Marino #define VGE_RXDESC_ADDR_LO 0x38 /* RX desc base addr (lo 32 bits) */ 8986d7f5d3SJohn Marino #define VGE_RXDESC_CONSIDX 0x3C /* Current RX descriptor index */ 9086d7f5d3SJohn Marino #define VGE_RXQTIMER 0x3E /* RX queue timer pend register */ 9186d7f5d3SJohn Marino #define VGE_TXQTIMER 0x3F /* TX queue timer pend register */ 9286d7f5d3SJohn Marino #define VGE_TXDESC_ADDR_LO0 0x40 /* TX desc0 base addr (lo 32 bits) */ 9386d7f5d3SJohn Marino #define VGE_TXDESC_ADDR_LO1 0x44 /* TX desc1 base addr (lo 32 bits) */ 9486d7f5d3SJohn Marino #define VGE_TXDESC_ADDR_LO2 0x48 /* TX desc2 base addr (lo 32 bits) */ 9586d7f5d3SJohn Marino #define VGE_TXDESC_ADDR_LO3 0x4C /* TX desc3 base addr (lo 32 bits) */ 9686d7f5d3SJohn Marino #define VGE_RXDESCNUM 0x50 /* Size of RX desc ring */ 9786d7f5d3SJohn Marino #define VGE_TXDESCNUM 0x52 /* Size of TX desc ring */ 9886d7f5d3SJohn Marino #define VGE_TXDESC_CONSIDX0 0x54 /* Current TX descriptor index */ 9986d7f5d3SJohn Marino #define VGE_TXDESC_CONSIDX1 0x56 /* Current TX descriptor index */ 10086d7f5d3SJohn Marino #define VGE_TXDESC_CONSIDX2 0x58 /* Current TX descriptor index */ 10186d7f5d3SJohn Marino #define VGE_TXDESC_CONSIDX3 0x5A /* Current TX descriptor index */ 10286d7f5d3SJohn Marino #define VGE_TX_PAUSE_TIMER 0x5C /* TX pause frame timer */ 10386d7f5d3SJohn Marino #define VGE_RXDESC_RESIDUECNT 0x5E /* RX descriptor residue count */ 10486d7f5d3SJohn Marino #define VGE_FIFOTEST0 0x60 /* FIFO test register */ 10586d7f5d3SJohn Marino #define VGE_FIFOTEST1 0x64 /* FIFO test register */ 10686d7f5d3SJohn Marino #define VGE_CAMADDR 0x68 /* CAM address register */ 10786d7f5d3SJohn Marino #define VGE_CAMCTL 0x69 /* CAM control register */ 10886d7f5d3SJohn Marino #define VGE_GFTEST 0x6A 10986d7f5d3SJohn Marino #define VGE_FTSCMD 0x6B 11086d7f5d3SJohn Marino #define VGE_MIICFG 0x6C /* MII port config register */ 11186d7f5d3SJohn Marino #define VGE_MIISTS 0x6D /* MII port status register */ 11286d7f5d3SJohn Marino #define VGE_PHYSTS0 0x6E /* PHY status register */ 11386d7f5d3SJohn Marino #define VGE_PHYSTS1 0x6F /* PHY status register */ 11486d7f5d3SJohn Marino #define VGE_MIICMD 0x70 /* MII command register */ 11586d7f5d3SJohn Marino #define VGE_MIIADDR 0x71 /* MII address register */ 11686d7f5d3SJohn Marino #define VGE_MIIDATA 0x72 /* MII data register */ 11786d7f5d3SJohn Marino #define VGE_SSTIMER 0x74 /* single-shot timer */ 11886d7f5d3SJohn Marino #define VGE_PTIMER 0x76 /* periodic timer */ 11986d7f5d3SJohn Marino #define VGE_CHIPCFG0 0x78 /* chip config A */ 12086d7f5d3SJohn Marino #define VGE_CHIPCFG1 0x79 /* chip config B */ 12186d7f5d3SJohn Marino #define VGE_CHIPCFG2 0x7A /* chip config C */ 12286d7f5d3SJohn Marino #define VGE_CHIPCFG3 0x7B /* chip config D */ 12386d7f5d3SJohn Marino #define VGE_DMACFG0 0x7C /* DMA config 0 */ 12486d7f5d3SJohn Marino #define VGE_DMACFG1 0x7D /* DMA config 1 */ 12586d7f5d3SJohn Marino #define VGE_RXCFG 0x7E /* MAC RX config */ 12686d7f5d3SJohn Marino #define VGE_TXCFG 0x7F /* MAC TX config */ 12786d7f5d3SJohn Marino #define VGE_PWRMGMT 0x82 /* power management shadow register */ 12886d7f5d3SJohn Marino #define VGE_PWRSTAT 0x83 /* power state shadow register */ 12986d7f5d3SJohn Marino #define VGE_MIBCSR 0x84 /* MIB control/status register */ 13086d7f5d3SJohn Marino #define VGE_SWEEDATA 0x85 /* EEPROM software loaded data */ 13186d7f5d3SJohn Marino #define VGE_MIBDATA 0x88 /* MIB data register */ 13286d7f5d3SJohn Marino #define VGE_EEWRDAT 0x8C /* EEPROM embedded write */ 13386d7f5d3SJohn Marino #define VGE_EECSUM 0x92 /* EEPROM checksum */ 13486d7f5d3SJohn Marino #define VGE_EECSR 0x93 /* EEPROM control/status */ 13586d7f5d3SJohn Marino #define VGE_EERDDAT 0x94 /* EEPROM embedded read */ 13686d7f5d3SJohn Marino #define VGE_EEADDR 0x96 /* EEPROM address */ 13786d7f5d3SJohn Marino #define VGE_EECMD 0x97 /* EEPROM embedded command */ 13886d7f5d3SJohn Marino #define VGE_CHIPSTRAP 0x99 /* Chip jumper strapping status */ 13986d7f5d3SJohn Marino #define VGE_MEDIASTRAP 0x9B /* Media jumper strapping */ 14086d7f5d3SJohn Marino #define VGE_DIAGSTS 0x9C /* Chip diagnostic status */ 14186d7f5d3SJohn Marino #define VGE_DBGCTL 0x9E /* Chip debug control */ 14286d7f5d3SJohn Marino #define VGE_DIAGCTL 0x9F /* Chip diagnostic control */ 14386d7f5d3SJohn Marino #define VGE_WOLCR0S 0xA0 /* WOL0 event set */ 14486d7f5d3SJohn Marino #define VGE_WOLCR1S 0xA1 /* WOL1 event set */ 14586d7f5d3SJohn Marino #define VGE_PWRCFGS 0xA2 /* Power management config set */ 14686d7f5d3SJohn Marino #define VGE_WOLCFGS 0xA3 /* WOL config set */ 14786d7f5d3SJohn Marino #define VGE_WOLCR0C 0xA4 /* WOL0 event clear */ 14886d7f5d3SJohn Marino #define VGE_WOLCR1C 0xA5 /* WOL1 event clear */ 14986d7f5d3SJohn Marino #define VGE_PWRCFGC 0xA6 /* Power management config clear */ 15086d7f5d3SJohn Marino #define VGE_WOLCFGC 0xA7 /* WOL config clear */ 15186d7f5d3SJohn Marino #define VGE_WOLSR0S 0xA8 /* WOL status set */ 15286d7f5d3SJohn Marino #define VGE_WOLSR1S 0xA9 /* WOL status set */ 15386d7f5d3SJohn Marino #define VGE_WOLSR0C 0xAC /* WOL status clear */ 15486d7f5d3SJohn Marino #define VGE_WOLSR1C 0xAD /* WOL status clear */ 15586d7f5d3SJohn Marino #define VGE_WAKEPAT_CRC0 0xB0 15686d7f5d3SJohn Marino #define VGE_WAKEPAT_CRC1 0xB2 15786d7f5d3SJohn Marino #define VGE_WAKEPAT_CRC2 0xB4 15886d7f5d3SJohn Marino #define VGE_WAKEPAT_CRC3 0xB6 15986d7f5d3SJohn Marino #define VGE_WAKEPAT_CRC4 0xB8 16086d7f5d3SJohn Marino #define VGE_WAKEPAT_CRC5 0xBA 16186d7f5d3SJohn Marino #define VGE_WAKEPAT_CRC6 0xBC 16286d7f5d3SJohn Marino #define VGE_WAKEPAT_CRC7 0xBE 16386d7f5d3SJohn Marino #define VGE_WAKEPAT_MSK0_0 0xC0 16486d7f5d3SJohn Marino #define VGE_WAKEPAT_MSK0_1 0xC4 16586d7f5d3SJohn Marino #define VGE_WAKEPAT_MSK0_2 0xC8 16686d7f5d3SJohn Marino #define VGE_WAKEPAT_MSK0_3 0xCC 16786d7f5d3SJohn Marino #define VGE_WAKEPAT_MSK1_0 0xD0 16886d7f5d3SJohn Marino #define VGE_WAKEPAT_MSK1_1 0xD4 16986d7f5d3SJohn Marino #define VGE_WAKEPAT_MSK1_2 0xD8 17086d7f5d3SJohn Marino #define VGE_WAKEPAT_MSK1_3 0xDC 17186d7f5d3SJohn Marino #define VGE_WAKEPAT_MSK2_0 0xE0 17286d7f5d3SJohn Marino #define VGE_WAKEPAT_MSK2_1 0xE4 17386d7f5d3SJohn Marino #define VGE_WAKEPAT_MSK2_2 0xE8 17486d7f5d3SJohn Marino #define VGE_WAKEPAT_MSK2_3 0xEC 17586d7f5d3SJohn Marino #define VGE_WAKEPAT_MSK3_0 0xF0 17686d7f5d3SJohn Marino #define VGE_WAKEPAT_MSK3_1 0xF4 17786d7f5d3SJohn Marino #define VGE_WAKEPAT_MSK3_2 0xF8 17886d7f5d3SJohn Marino #define VGE_WAKEPAT_MSK3_3 0xFC 17986d7f5d3SJohn Marino 18086d7f5d3SJohn Marino /* Receive control register */ 18186d7f5d3SJohn Marino 18286d7f5d3SJohn Marino #define VGE_RXCTL_RX_BADFRAMES 0x01 /* accept CRC error frames */ 18386d7f5d3SJohn Marino #define VGE_RXCTL_RX_RUNT 0x02 /* accept runts */ 18486d7f5d3SJohn Marino #define VGE_RXCTL_RX_MCAST 0x04 /* accept multicasts */ 18586d7f5d3SJohn Marino #define VGE_RXCTL_RX_BCAST 0x08 /* accept broadcasts */ 18686d7f5d3SJohn Marino #define VGE_RXCTL_RX_PROMISC 0x10 /* promisc mode */ 18786d7f5d3SJohn Marino #define VGE_RXCTL_RX_GIANT 0x20 /* accept VLAN tagged frames */ 18886d7f5d3SJohn Marino #define VGE_RXCTL_RX_UCAST 0x40 /* use perfect filtering */ 18986d7f5d3SJohn Marino #define VGE_RXCTL_RX_SYMERR 0x80 /* accept symbol err packet */ 19086d7f5d3SJohn Marino 19186d7f5d3SJohn Marino /* Transmit control register */ 19286d7f5d3SJohn Marino 19386d7f5d3SJohn Marino #define VGE_TXCTL_LOOPCTL 0x03 /* loopback control */ 19486d7f5d3SJohn Marino #define VGE_TXCTL_COLLCTL 0x0C /* collision retry control */ 19586d7f5d3SJohn Marino 19686d7f5d3SJohn Marino #define VGE_TXLOOPCTL_OFF 0x00 19786d7f5d3SJohn Marino #define VGE_TXLOOPCTL_MAC_INTERNAL 0x01 19886d7f5d3SJohn Marino #define VGE_TXLOOPCTL_EXTERNAL 0x02 19986d7f5d3SJohn Marino 20086d7f5d3SJohn Marino #define VGE_TXCOLLS_NORMAL 0x00 /* one set of 16 retries */ 20186d7f5d3SJohn Marino #define VGE_TXCOLLS_32 0x04 /* two sets of 16 retries */ 20286d7f5d3SJohn Marino #define VGE_TXCOLLS_48 0x08 /* three sets of 16 retries */ 20386d7f5d3SJohn Marino #define VGE_TXCOLLS_INFINITE 0x0C /* retry forever */ 20486d7f5d3SJohn Marino 20586d7f5d3SJohn Marino /* Global command register 0 */ 20686d7f5d3SJohn Marino 20786d7f5d3SJohn Marino #define VGE_CR0_START 0x01 /* start NIC */ 20886d7f5d3SJohn Marino #define VGE_CR0_STOP 0x02 /* stop NIC */ 20986d7f5d3SJohn Marino #define VGE_CR0_RX_ENABLE 0x04 /* turn on RX engine */ 21086d7f5d3SJohn Marino #define VGE_CR0_TX_ENABLE 0x08 /* turn on TX engine */ 21186d7f5d3SJohn Marino 21286d7f5d3SJohn Marino /* Global command register 1 */ 21386d7f5d3SJohn Marino 21486d7f5d3SJohn Marino #define VGE_CR1_NOUCAST 0x01 /* disable unicast reception */ 21586d7f5d3SJohn Marino #define VGE_CR1_NOPOLL 0x08 /* disable RX/TX desc polling */ 21686d7f5d3SJohn Marino #define VGE_CR1_TIMER0_ENABLE 0x20 /* enable single shot timer */ 21786d7f5d3SJohn Marino #define VGE_CR1_TIMER1_ENABLE 0x40 /* enable periodic timer */ 21886d7f5d3SJohn Marino #define VGE_CR1_SOFTRESET 0x80 /* software reset */ 21986d7f5d3SJohn Marino 22086d7f5d3SJohn Marino /* Global command register 2 */ 22186d7f5d3SJohn Marino 22286d7f5d3SJohn Marino #define VGE_CR2_TXPAUSE_THRESH_LO 0x03 /* TX pause frame lo threshold */ 22386d7f5d3SJohn Marino #define VGE_CR2_TXPAUSE_THRESH_HI 0x0C /* TX pause frame hi threshold */ 22486d7f5d3SJohn Marino #define VGE_CR2_HDX_FLOWCTL_ENABLE 0x10 /* half duplex flow control */ 22586d7f5d3SJohn Marino #define VGE_CR2_FDX_RXFLOWCTL_ENABLE 0x20 /* full duplex RX flow control */ 22686d7f5d3SJohn Marino #define VGE_CR2_FDX_TXFLOWCTL_ENABLE 0x40 /* full duplex TX flow control */ 22786d7f5d3SJohn Marino #define VGE_CR2_XON_ENABLE 0x80 /* 802.3x XON/XOFF flow control */ 22886d7f5d3SJohn Marino 22986d7f5d3SJohn Marino /* Global command register 3 */ 23086d7f5d3SJohn Marino 23186d7f5d3SJohn Marino #define VGE_CR3_INT_SWPEND 0x01 /* disable multi-level int bits */ 23286d7f5d3SJohn Marino #define VGE_CR3_INT_GMSK 0x02 /* mask off all interrupts */ 23386d7f5d3SJohn Marino #define VGE_CR3_INT_HOLDOFF 0x04 /* enable int hold off timer */ 23486d7f5d3SJohn Marino #define VGE_CR3_DIAG 0x10 /* diagnostic enabled */ 23586d7f5d3SJohn Marino #define VGE_CR3_PHYRST 0x20 /* assert PHYRSTZ */ 23686d7f5d3SJohn Marino #define VGE_CR3_STOP_FORCE 0x40 /* force NIC to stopped state */ 23786d7f5d3SJohn Marino 23886d7f5d3SJohn Marino /* Interrupt control register */ 23986d7f5d3SJohn Marino 24086d7f5d3SJohn Marino #define VGE_INTCTL_SC_RELOAD 0x01 /* reload hold timer */ 24186d7f5d3SJohn Marino #define VGE_INTCTL_HC_RELOAD 0x02 /* enable hold timer reload */ 24286d7f5d3SJohn Marino #define VGE_INTCTL_STATUS 0x04 /* interrupt pending status */ 24386d7f5d3SJohn Marino #define VGE_INTCTL_MASK 0x18 /* multilayer int mask */ 24486d7f5d3SJohn Marino #define VGE_INTCTL_RXINTSUP_DISABLE 0x20 /* disable RX int supression */ 24586d7f5d3SJohn Marino #define VGE_INTCTL_TXINTSUP_DISABLE 0x40 /* disable TX int supression */ 24686d7f5d3SJohn Marino #define VGE_INTCTL_SOFTINT 0x80 /* request soft interrupt */ 24786d7f5d3SJohn Marino 24886d7f5d3SJohn Marino #define VGE_INTMASK_LAYER0 0x00 24986d7f5d3SJohn Marino #define VGE_INTMASK_LAYER1 0x08 25086d7f5d3SJohn Marino #define VGE_INTMASK_ALL 0x10 25186d7f5d3SJohn Marino #define VGE_INTMASK_ALL2 0x18 25286d7f5d3SJohn Marino 25386d7f5d3SJohn Marino /* Transmit host error status register */ 25486d7f5d3SJohn Marino 25586d7f5d3SJohn Marino #define VGE_TXHOSTERR_TDSTRUCT 0x01 /* bad TX desc structure */ 25686d7f5d3SJohn Marino #define VGE_TXHOSTERR_TDFETCH_BUSERR 0x02 /* bus error on desc fetch */ 25786d7f5d3SJohn Marino #define VGE_TXHOSTERR_TDWBACK_BUSERR 0x04 /* bus error on desc writeback */ 25886d7f5d3SJohn Marino #define VGE_TXHOSTERR_FIFOERR 0x08 /* TX FIFO DMA bus error */ 25986d7f5d3SJohn Marino 26086d7f5d3SJohn Marino /* Receive host error status register */ 26186d7f5d3SJohn Marino 26286d7f5d3SJohn Marino #define VGE_RXHOSTERR_RDSTRUCT 0x01 /* bad RX desc structure */ 26386d7f5d3SJohn Marino #define VGE_RXHOSTERR_RDFETCH_BUSERR 0x02 /* bus error on desc fetch */ 26486d7f5d3SJohn Marino #define VGE_RXHOSTERR_RDWBACK_BUSERR 0x04 /* bus error on desc writeback */ 26586d7f5d3SJohn Marino #define VGE_RXHOSTERR_FIFOERR 0x08 /* RX FIFO DMA bus error */ 26686d7f5d3SJohn Marino 26786d7f5d3SJohn Marino /* Interrupt status register */ 26886d7f5d3SJohn Marino 26986d7f5d3SJohn Marino #define VGE_ISR_RXOK_HIPRIO 0x00000001 /* hi prio RX int */ 27086d7f5d3SJohn Marino #define VGE_ISR_TXOK_HIPRIO 0x00000002 /* hi prio TX int */ 27186d7f5d3SJohn Marino #define VGE_ISR_RXOK 0x00000004 /* normal RX done */ 27286d7f5d3SJohn Marino #define VGE_ISR_TXOK 0x00000008 /* combo results for next 4 bits */ 27386d7f5d3SJohn Marino #define VGE_ISR_TXOK0 0x00000010 /* TX complete on queue 0 */ 27486d7f5d3SJohn Marino #define VGE_ISR_TXOK1 0x00000020 /* TX complete on queue 1 */ 27586d7f5d3SJohn Marino #define VGE_ISR_TXOK2 0x00000040 /* TX complete on queue 2 */ 27686d7f5d3SJohn Marino #define VGE_ISR_TXOK3 0x00000080 /* TX complete on queue 3 */ 27786d7f5d3SJohn Marino #define VGE_ISR_RXCNTOFLOW 0x00000400 /* RX packet count overflow */ 27886d7f5d3SJohn Marino #define VGE_ISR_RXPAUSE 0x00000800 /* pause frame RX'ed */ 27986d7f5d3SJohn Marino #define VGE_ISR_RXOFLOW 0x00001000 /* RX FIFO overflow */ 28086d7f5d3SJohn Marino #define VGE_ISR_RXNODESC 0x00002000 /* ran out of RX descriptors */ 28186d7f5d3SJohn Marino #define VGE_ISR_RXNODESC_WARN 0x00004000 /* running out of RX descs */ 28286d7f5d3SJohn Marino #define VGE_ISR_LINKSTS 0x00008000 /* link status change */ 28386d7f5d3SJohn Marino #define VGE_ISR_TIMER0 0x00010000 /* one shot timer expired */ 28486d7f5d3SJohn Marino #define VGE_ISR_TIMER1 0x00020000 /* periodic timer expired */ 28586d7f5d3SJohn Marino #define VGE_ISR_PWR 0x00040000 /* wake up power event */ 28686d7f5d3SJohn Marino #define VGE_ISR_PHYINT 0x00080000 /* PHY interrupt */ 28786d7f5d3SJohn Marino #define VGE_ISR_STOPPED 0x00100000 /* software shutdown complete */ 28886d7f5d3SJohn Marino #define VGE_ISR_MIBOFLOW 0x00200000 /* MIB counter overflow warning */ 28986d7f5d3SJohn Marino #define VGE_ISR_SOFTINT 0x00400000 /* software interrupt */ 29086d7f5d3SJohn Marino #define VGE_ISR_HOLDOFF_RELOAD 0x00800000 /* reload hold timer */ 29186d7f5d3SJohn Marino #define VGE_ISR_RXDMA_STALL 0x01000000 /* RX DMA stall */ 29286d7f5d3SJohn Marino #define VGE_ISR_TXDMA_STALL 0x02000000 /* TX DMA STALL */ 29386d7f5d3SJohn Marino #define VGE_ISR_ISRC0 0x10000000 /* interrupt source indication */ 29486d7f5d3SJohn Marino #define VGE_ISR_ISRC1 0x20000000 /* interrupt source indication */ 29586d7f5d3SJohn Marino #define VGE_ISR_ISRC2 0x40000000 /* interrupt source indication */ 29686d7f5d3SJohn Marino #define VGE_ISR_ISRC3 0x80000000 /* interrupt source indication */ 29786d7f5d3SJohn Marino 29886d7f5d3SJohn Marino #define VGE_INTRS (VGE_ISR_TXOK0|VGE_ISR_RXOK|VGE_ISR_STOPPED| \ 29986d7f5d3SJohn Marino VGE_ISR_RXOFLOW|VGE_ISR_PHYINT| \ 30086d7f5d3SJohn Marino VGE_ISR_LINKSTS|VGE_ISR_RXNODESC| \ 30186d7f5d3SJohn Marino VGE_ISR_RXDMA_STALL|VGE_ISR_TXDMA_STALL| \ 30286d7f5d3SJohn Marino VGE_ISR_MIBOFLOW|VGE_ISR_TIMER0) 30386d7f5d3SJohn Marino 30486d7f5d3SJohn Marino /* Interrupt mask register */ 30586d7f5d3SJohn Marino 30686d7f5d3SJohn Marino #define VGE_IMR_RXOK_HIPRIO 0x00000001 /* hi prio RX int */ 30786d7f5d3SJohn Marino #define VGE_IMR_TXOK_HIPRIO 0x00000002 /* hi prio TX int */ 30886d7f5d3SJohn Marino #define VGE_IMR_RXOK 0x00000004 /* normal RX done */ 30986d7f5d3SJohn Marino #define VGE_IMR_TXOK 0x00000008 /* combo results for next 4 bits */ 31086d7f5d3SJohn Marino #define VGE_IMR_TXOK0 0x00000010 /* TX complete on queue 0 */ 31186d7f5d3SJohn Marino #define VGE_IMR_TXOK1 0x00000020 /* TX complete on queue 1 */ 31286d7f5d3SJohn Marino #define VGE_IMR_TXOK2 0x00000040 /* TX complete on queue 2 */ 31386d7f5d3SJohn Marino #define VGE_IMR_TXOK3 0x00000080 /* TX complete on queue 3 */ 31486d7f5d3SJohn Marino #define VGE_IMR_RXCNTOFLOW 0x00000400 /* RX packet count overflow */ 31586d7f5d3SJohn Marino #define VGE_IMR_RXPAUSE 0x00000800 /* pause frame RX'ed */ 31686d7f5d3SJohn Marino #define VGE_IMR_RXOFLOW 0x00001000 /* RX FIFO overflow */ 31786d7f5d3SJohn Marino #define VGE_IMR_RXNODESC 0x00002000 /* ran out of RX descriptors */ 31886d7f5d3SJohn Marino #define VGE_IMR_RXNODESC_WARN 0x00004000 /* running out of RX descs */ 31986d7f5d3SJohn Marino #define VGE_IMR_LINKSTS 0x00008000 /* link status change */ 32086d7f5d3SJohn Marino #define VGE_IMR_TIMER0 0x00010000 /* one shot timer expired */ 32186d7f5d3SJohn Marino #define VGE_IMR_TIMER1 0x00020000 /* periodic timer expired */ 32286d7f5d3SJohn Marino #define VGE_IMR_PWR 0x00040000 /* wake up power event */ 32386d7f5d3SJohn Marino #define VGE_IMR_PHYINT 0x00080000 /* PHY interrupt */ 32486d7f5d3SJohn Marino #define VGE_IMR_STOPPED 0x00100000 /* software shutdown complete */ 32586d7f5d3SJohn Marino #define VGE_IMR_MIBOFLOW 0x00200000 /* MIB counter overflow warning */ 32686d7f5d3SJohn Marino #define VGE_IMR_SOFTINT 0x00400000 /* software interrupt */ 32786d7f5d3SJohn Marino #define VGE_IMR_HOLDOFF_RELOAD 0x00800000 /* reload hold timer */ 32886d7f5d3SJohn Marino #define VGE_IMR_RXDMA_STALL 0x01000000 /* RX DMA stall */ 32986d7f5d3SJohn Marino #define VGE_IMR_TXDMA_STALL 0x02000000 /* TX DMA STALL */ 33086d7f5d3SJohn Marino #define VGE_IMR_ISRC0 0x10000000 /* interrupt source indication */ 33186d7f5d3SJohn Marino #define VGE_IMR_ISRC1 0x20000000 /* interrupt source indication */ 33286d7f5d3SJohn Marino #define VGE_IMR_ISRC2 0x40000000 /* interrupt source indication */ 33386d7f5d3SJohn Marino #define VGE_IMR_ISRC3 0x80000000 /* interrupt source indication */ 33486d7f5d3SJohn Marino 33586d7f5d3SJohn Marino /* TX descriptor queue control/status register */ 33686d7f5d3SJohn Marino 33786d7f5d3SJohn Marino #define VGE_TXQCSR_RUN0 0x0001 /* Enable TX queue 0 */ 33886d7f5d3SJohn Marino #define VGE_TXQCSR_ACT0 0x0002 /* queue 0 active indicator */ 33986d7f5d3SJohn Marino #define VGE_TXQCSR_WAK0 0x0004 /* Wake up (poll) queue 0 */ 34086d7f5d3SJohn Marino #define VGE_TXQCST_DEAD0 0x0008 /* queue 0 dead indicator */ 34186d7f5d3SJohn Marino #define VGE_TXQCSR_RUN1 0x0010 /* Enable TX queue 1 */ 34286d7f5d3SJohn Marino #define VGE_TXQCSR_ACT1 0x0020 /* queue 1 active indicator */ 34386d7f5d3SJohn Marino #define VGE_TXQCSR_WAK1 0x0040 /* Wake up (poll) queue 1 */ 34486d7f5d3SJohn Marino #define VGE_TXQCST_DEAD1 0x0080 /* queue 1 dead indicator */ 34586d7f5d3SJohn Marino #define VGE_TXQCSR_RUN2 0x0100 /* Enable TX queue 2 */ 34686d7f5d3SJohn Marino #define VGE_TXQCSR_ACT2 0x0200 /* queue 2 active indicator */ 34786d7f5d3SJohn Marino #define VGE_TXQCSR_WAK2 0x0400 /* Wake up (poll) queue 2 */ 34886d7f5d3SJohn Marino #define VGE_TXQCST_DEAD2 0x0800 /* queue 2 dead indicator */ 34986d7f5d3SJohn Marino #define VGE_TXQCSR_RUN3 0x1000 /* Enable TX queue 3 */ 35086d7f5d3SJohn Marino #define VGE_TXQCSR_ACT3 0x2000 /* queue 3 active indicator */ 35186d7f5d3SJohn Marino #define VGE_TXQCSR_WAK3 0x4000 /* Wake up (poll) queue 3 */ 35286d7f5d3SJohn Marino #define VGE_TXQCST_DEAD3 0x8000 /* queue 3 dead indicator */ 35386d7f5d3SJohn Marino 35486d7f5d3SJohn Marino /* RX descriptor queue control/status register */ 35586d7f5d3SJohn Marino 35686d7f5d3SJohn Marino #define VGE_RXQCSR_RUN 0x0001 /* Enable RX queue */ 35786d7f5d3SJohn Marino #define VGE_RXQCSR_ACT 0x0002 /* queue active indicator */ 35886d7f5d3SJohn Marino #define VGE_RXQCSR_WAK 0x0004 /* Wake up (poll) queue */ 35986d7f5d3SJohn Marino #define VGE_RXQCSR_DEAD 0x0008 /* queue dead indicator */ 36086d7f5d3SJohn Marino 36186d7f5d3SJohn Marino /* RX/TX queue empty interrupt delay timer register */ 36286d7f5d3SJohn Marino 36386d7f5d3SJohn Marino #define VGE_QTIMER_PENDCNT 0x3F 36486d7f5d3SJohn Marino #define VGE_QTIMER_RESOLUTION 0xC0 36586d7f5d3SJohn Marino 36686d7f5d3SJohn Marino #define VGE_QTIMER_RES_1US 0x00 36786d7f5d3SJohn Marino #define VGE_QTIMER_RES_4US 0x40 36886d7f5d3SJohn Marino #define VGE_QTIMER_RES_16US 0x80 36986d7f5d3SJohn Marino #define VGE_QTIMER_RES_64US 0xC0 37086d7f5d3SJohn Marino 37186d7f5d3SJohn Marino /* CAM address register */ 37286d7f5d3SJohn Marino 37386d7f5d3SJohn Marino #define VGE_CAMADDR_ADDR 0x3F /* CAM address to program */ 37486d7f5d3SJohn Marino #define VGE_CAMADDR_AVSEL 0x40 /* 0 = address cam, 1 = VLAN cam */ 37586d7f5d3SJohn Marino #define VGE_CAMADDR_ENABLE 0x80 /* enable CAM read/write */ 37686d7f5d3SJohn Marino 37786d7f5d3SJohn Marino #define VGE_CAM_MAXADDRS 64 37886d7f5d3SJohn Marino 37986d7f5d3SJohn Marino /* 38086d7f5d3SJohn Marino * CAM command register 38186d7f5d3SJohn Marino * Note that the page select bits in this register affect three 38286d7f5d3SJohn Marino * different things: 38386d7f5d3SJohn Marino * - The behavior of the MAR0/MAR1 registers at offset 0x10 (the 38486d7f5d3SJohn Marino * page select bits control whether the MAR0/MAR1 registers affect 38586d7f5d3SJohn Marino * the multicast hash filter or the CAM table) 38686d7f5d3SJohn Marino * - The behavior of the interrupt holdoff timer register at offset 38786d7f5d3SJohn Marino * 0x20 (the page select bits allow you to set the interrupt 38886d7f5d3SJohn Marino * holdoff timer, the TX interrupt supression count or the 38986d7f5d3SJohn Marino * RX interrupt supression count) 39086d7f5d3SJohn Marino * - The behavior the WOL pattern programming registers at offset 39186d7f5d3SJohn Marino * 0xC0 (controls which pattern is set) 39286d7f5d3SJohn Marino */ 39386d7f5d3SJohn Marino 39486d7f5d3SJohn Marino 39586d7f5d3SJohn Marino #define VGE_CAMCTL_WRITE 0x04 /* CAM write command */ 39686d7f5d3SJohn Marino #define VGE_CAMCTL_READ 0x08 /* CAM read command */ 39786d7f5d3SJohn Marino #define VGE_CAMCTL_INTPKT_SIZ 0x10 /* select interesting pkt CAM size */ 39886d7f5d3SJohn Marino #define VGE_CAMCTL_INTPKT_ENB 0x20 /* enable interesting packet mode */ 39986d7f5d3SJohn Marino #define VGE_CAMCTL_PAGESEL 0xC0 /* page select */ 40086d7f5d3SJohn Marino 40186d7f5d3SJohn Marino #define VGE_PAGESEL_MAR 0x00 40286d7f5d3SJohn Marino #define VGE_PAGESEL_CAMMASK 0x40 40386d7f5d3SJohn Marino #define VGE_PAGESEL_CAMDATA 0x80 40486d7f5d3SJohn Marino 40586d7f5d3SJohn Marino #define VGE_PAGESEL_INTHLDOFF 0x00 40686d7f5d3SJohn Marino #define VGE_PAGESEL_TXSUPPTHR 0x40 40786d7f5d3SJohn Marino #define VGE_PAGESEL_RXSUPPTHR 0x80 40886d7f5d3SJohn Marino 40986d7f5d3SJohn Marino #define VGE_PAGESEL_WOLPAT0 0x00 41086d7f5d3SJohn Marino #define VGE_PAGESEL_WOLPAT1 0x40 41186d7f5d3SJohn Marino 41286d7f5d3SJohn Marino /* MII port config register */ 41386d7f5d3SJohn Marino 41486d7f5d3SJohn Marino #define VGE_MIICFG_PHYADDR 0x1F /* PHY address (internal PHY is 1) */ 41586d7f5d3SJohn Marino #define VGE_MIICFG_MDCSPEED 0x20 /* MDC accelerate x 4 */ 41686d7f5d3SJohn Marino #define VGE_MIICFG_POLLINT 0xC0 /* polling interval */ 41786d7f5d3SJohn Marino 41886d7f5d3SJohn Marino #define VGE_MIIPOLLINT_1024 0x00 41986d7f5d3SJohn Marino #define VGE_MIIPOLLINT_512 0x40 42086d7f5d3SJohn Marino #define VGE_MIIPOLLINT_128 0x80 42186d7f5d3SJohn Marino #define VGE_MIIPOLLINT_64 0xC0 42286d7f5d3SJohn Marino 42386d7f5d3SJohn Marino /* MII port status register */ 42486d7f5d3SJohn Marino 42586d7f5d3SJohn Marino #define VGE_MIISTS_IIDL 0x80 /* not at sofrware/timer poll cycle */ 42686d7f5d3SJohn Marino 42786d7f5d3SJohn Marino /* PHY status register */ 42886d7f5d3SJohn Marino 42986d7f5d3SJohn Marino #define VGE_PHYSTS_TXFLOWCAP 0x01 /* resolved TX flow control cap */ 43086d7f5d3SJohn Marino #define VGE_PHYSTS_RXFLOWCAP 0x02 /* resolved RX flow control cap */ 43186d7f5d3SJohn Marino #define VGE_PHYSTS_SPEED10 0x04 /* PHY in 10Mbps mode */ 43286d7f5d3SJohn Marino #define VGE_PHYSTS_SPEED1000 0x08 /* PHY in giga mode */ 43386d7f5d3SJohn Marino #define VGE_PHYSTS_FDX 0x10 /* PHY in full duplex mode */ 43486d7f5d3SJohn Marino #define VGE_PHYSTS_LINK 0x40 /* link status */ 43586d7f5d3SJohn Marino #define VGE_PHYSTS_RESETSTS 0x80 /* reset status */ 43686d7f5d3SJohn Marino 43786d7f5d3SJohn Marino /* MII management command register */ 43886d7f5d3SJohn Marino 43986d7f5d3SJohn Marino #define VGE_MIICMD_MDC 0x01 /* clock pin */ 44086d7f5d3SJohn Marino #define VGE_MIICMD_MDI 0x02 /* data in pin */ 44186d7f5d3SJohn Marino #define VGE_MIICMD_MDO 0x04 /* data out pin */ 44286d7f5d3SJohn Marino #define VGE_MIICMD_MOUT 0x08 /* data out pin enable */ 44386d7f5d3SJohn Marino #define VGE_MIICMD_MDP 0x10 /* enable direct programming mode */ 44486d7f5d3SJohn Marino #define VGE_MIICMD_WCMD 0x20 /* embedded mode write */ 44586d7f5d3SJohn Marino #define VGE_MIICMD_RCMD 0x40 /* embadded mode read */ 44686d7f5d3SJohn Marino #define VGE_MIICMD_MAUTO 0x80 /* enable autopolling */ 44786d7f5d3SJohn Marino 44886d7f5d3SJohn Marino /* MII address register */ 44986d7f5d3SJohn Marino 45086d7f5d3SJohn Marino #define VGE_MIIADDR_SWMPL 0x80 /* initiate priority resolution */ 45186d7f5d3SJohn Marino 45286d7f5d3SJohn Marino /* Chip config register A */ 45386d7f5d3SJohn Marino 45486d7f5d3SJohn Marino #define VGE_CHIPCFG0_PACPI 0x01 /* pre-ACPI wakeup function */ 45586d7f5d3SJohn Marino #define VGE_CHIPCFG0_ABSHDN 0x02 /* abnormal shutdown function */ 45686d7f5d3SJohn Marino #define VGE_CHIPCFG0_GPIO1PD 0x04 /* GPIO pin enable */ 45786d7f5d3SJohn Marino #define VGE_CHIPCFG0_SKIPTAG 0x08 /* omit 802.1p tag from CRC calc */ 45886d7f5d3SJohn Marino #define VGE_CHIPCFG0_PHLED 0x30 /* phy LED select */ 45986d7f5d3SJohn Marino 46086d7f5d3SJohn Marino /* Chip config register B */ 46186d7f5d3SJohn Marino /* Note: some of these bits are not documented in the manual! */ 46286d7f5d3SJohn Marino 46386d7f5d3SJohn Marino #define VGE_CHIPCFG1_BAKOPT 0x01 46486d7f5d3SJohn Marino #define VGE_CHIPCFG1_MBA 0x02 46586d7f5d3SJohn Marino #define VGE_CHIPCFG1_CAP 0x04 46686d7f5d3SJohn Marino #define VGE_CHIPCFG1_CRANDOM 0x08 46786d7f5d3SJohn Marino #define VGE_CHIPCFG1_OFSET 0x10 46886d7f5d3SJohn Marino #define VGE_CHIPCFG1_SLOTTIME 0x20 /* slot time 512/500 in giga mode */ 46986d7f5d3SJohn Marino #define VGE_CHIPCFG1_MIIOPT 0x40 47086d7f5d3SJohn Marino #define VGE_CHIPCFG1_GTCKOPT 0x80 47186d7f5d3SJohn Marino 47286d7f5d3SJohn Marino /* Chip config register C */ 47386d7f5d3SJohn Marino 47486d7f5d3SJohn Marino #define VGE_CHIPCFG2_EELOAD 0x80 /* enable EEPROM programming */ 47586d7f5d3SJohn Marino 47686d7f5d3SJohn Marino /* Chip config register D */ 47786d7f5d3SJohn Marino 47886d7f5d3SJohn Marino #define VGE_CHIPCFG3_64BIT_DAC 0x20 /* enable 64bit via DAC */ 47986d7f5d3SJohn Marino #define VGE_CHIPCFG3_IODISABLE 0x80 /* disable I/O access mode */ 48086d7f5d3SJohn Marino 48186d7f5d3SJohn Marino /* DMA config register 0 */ 48286d7f5d3SJohn Marino 48386d7f5d3SJohn Marino #define VGE_DMACFG0_BURSTLEN 0x07 /* RX/TX DMA burst (in dwords) */ 48486d7f5d3SJohn Marino 48586d7f5d3SJohn Marino #define VGE_DMABURST_8 0x00 48686d7f5d3SJohn Marino #define VGE_DMABURST_16 0x01 48786d7f5d3SJohn Marino #define VGE_DMABURST_32 0x02 48886d7f5d3SJohn Marino #define VGE_DMABURST_64 0x03 48986d7f5d3SJohn Marino #define VGE_DMABURST_128 0x04 49086d7f5d3SJohn Marino #define VGE_DMABURST_256 0x05 49186d7f5d3SJohn Marino #define VGE_DMABURST_STRFWD 0x07 49286d7f5d3SJohn Marino 49386d7f5d3SJohn Marino /* DMA config register 1 */ 49486d7f5d3SJohn Marino 49586d7f5d3SJohn Marino #define VGE_DMACFG1_LATENB 0x01 /* Latency timer enable */ 49686d7f5d3SJohn Marino #define VGE_DMACFG1_MWWAIT 0x02 /* insert wait on master write */ 49786d7f5d3SJohn Marino #define VGE_DMACFG1_MRWAIT 0x04 /* insert wait on master read */ 49886d7f5d3SJohn Marino #define VGE_DMACFG1_MRM 0x08 /* use memory read multiple */ 49986d7f5d3SJohn Marino #define VGE_DMACFG1_PERR_DIS 0x10 /* disable parity error checking */ 50086d7f5d3SJohn Marino #define VGE_DMACFG1_XMRL 0x20 /* disable memory read line support */ 50186d7f5d3SJohn Marino 50286d7f5d3SJohn Marino /* RX MAC config register */ 50386d7f5d3SJohn Marino 50486d7f5d3SJohn Marino #define VGE_RXCFG_VLANFILT 0x01 /* filter VLAN ID mismatches */ 50586d7f5d3SJohn Marino #define VGE_RXCFG_VTAGOPT 0x06 /* VLAN tag handling */ 50686d7f5d3SJohn Marino #define VGE_RXCFG_FIFO_LOWAT 0x08 /* RX FIFO low watermark (7QW/15QW) */ 50786d7f5d3SJohn Marino #define VGE_RXCFG_FIFO_THR 0x30 /* RX FIFO threshold */ 50886d7f5d3SJohn Marino #define VGE_RXCFG_ARB_PRIO 0x80 /* arbitration priority */ 50986d7f5d3SJohn Marino 51086d7f5d3SJohn Marino #define VGE_VTAG_OPT0 0x00 /* TX: no tag insertion 51186d7f5d3SJohn Marino RX: rx all, no tag extraction */ 51286d7f5d3SJohn Marino 51386d7f5d3SJohn Marino #define VGE_VTAG_OPT1 0x02 /* TX: no tag insertion 51486d7f5d3SJohn Marino RX: rx only tagged pkts, no 51586d7f5d3SJohn Marino extraction */ 51686d7f5d3SJohn Marino 51786d7f5d3SJohn Marino #define VGE_VTAG_OPT2 0x04 /* TX: perform tag insertion, 51886d7f5d3SJohn Marino RX: rx all, extract tags */ 51986d7f5d3SJohn Marino 52086d7f5d3SJohn Marino #define VGE_VTAG_OPT3 0x06 /* TX: perform tag insertion, 52186d7f5d3SJohn Marino RX: rx only tagged pkts, 52286d7f5d3SJohn Marino with extraction */ 52386d7f5d3SJohn Marino 52486d7f5d3SJohn Marino #define VGE_RXFIFOTHR_128BYTES 0x00 52586d7f5d3SJohn Marino #define VGE_RXFIFOTHR_512BYTES 0x10 52686d7f5d3SJohn Marino #define VGE_RXFIFOTHR_1024BYTES 0x20 52786d7f5d3SJohn Marino #define VGE_RXFIFOTHR_STRNFWD 0x30 52886d7f5d3SJohn Marino 52986d7f5d3SJohn Marino /* TX MAC config register */ 53086d7f5d3SJohn Marino 53186d7f5d3SJohn Marino #define VGE_TXCFG_SNAPOPT 0x01 /* 1 == insert VLAN tag at 53286d7f5d3SJohn Marino 13th byte 53386d7f5d3SJohn Marino 0 == insert VLANM tag after 53486d7f5d3SJohn Marino SNAP header (21st byte) */ 53586d7f5d3SJohn Marino #define VGE_TXCFG_NONBLK 0x02 /* priority TX/non-blocking mode */ 53686d7f5d3SJohn Marino #define VGE_TXCFG_NONBLK_THR 0x0C /* non-blocking threshold */ 53786d7f5d3SJohn Marino #define VGE_TXCFG_ARB_PRIO 0x80 /* arbitration priority */ 53886d7f5d3SJohn Marino 53986d7f5d3SJohn Marino #define VGE_TXBLOCK_64PKTS 0x00 54086d7f5d3SJohn Marino #define VGE_TXBLOCK_32PKTS 0x04 54186d7f5d3SJohn Marino #define VGE_TXBLOCK_128PKTS 0x08 54286d7f5d3SJohn Marino #define VGE_TXBLOCK_8PKTS 0x0C 54386d7f5d3SJohn Marino 54486d7f5d3SJohn Marino /* EEPROM control/status register */ 54586d7f5d3SJohn Marino 54686d7f5d3SJohn Marino #define VGE_EECSR_EDO 0x01 /* data out pin */ 54786d7f5d3SJohn Marino #define VGE_EECSR_EDI 0x02 /* data in pin */ 54886d7f5d3SJohn Marino #define VGE_EECSR_ECK 0x04 /* clock pin */ 54986d7f5d3SJohn Marino #define VGE_EECSR_ECS 0x08 /* chip select pin */ 55086d7f5d3SJohn Marino #define VGE_EECSR_DPM 0x10 /* direct program mode enable */ 55186d7f5d3SJohn Marino #define VGE_EECSR_RELOAD 0x20 /* trigger reload from EEPROM */ 55286d7f5d3SJohn Marino #define VGE_EECSR_EMBP 0x40 /* embedded program mode enable */ 55386d7f5d3SJohn Marino 55486d7f5d3SJohn Marino /* EEPROM embedded command register */ 55586d7f5d3SJohn Marino 55686d7f5d3SJohn Marino #define VGE_EECMD_ERD 0x01 /* EEPROM read command */ 55786d7f5d3SJohn Marino #define VGE_EECMD_EWR 0x02 /* EEPROM write command */ 55886d7f5d3SJohn Marino #define VGE_EECMD_EWEN 0x04 /* EEPROM write enable */ 55986d7f5d3SJohn Marino #define VGE_EECMD_EWDIS 0x08 /* EEPROM write disable */ 56086d7f5d3SJohn Marino #define VGE_EECMD_EDONE 0x80 /* read/write done */ 56186d7f5d3SJohn Marino 56286d7f5d3SJohn Marino /* Chip operation and diagnostic control register */ 56386d7f5d3SJohn Marino 56486d7f5d3SJohn Marino #define VGE_DIAGCTL_PHYINT_ENB 0x01 /* Enable PHY interrupts */ 56586d7f5d3SJohn Marino #define VGE_DIAGCTL_TIMER0_RES 0x02 /* timer0 uSec resolution */ 56686d7f5d3SJohn Marino #define VGE_DIAGCTL_TIMER1_RES 0x04 /* timer1 uSec resolution */ 56786d7f5d3SJohn Marino #define VGE_DIAGCTL_LPSEL_DIS 0x08 /* disable LPSEL field */ 56886d7f5d3SJohn Marino #define VGE_DIAGCTL_MACFORCE 0x10 /* MAC side force mode */ 56986d7f5d3SJohn Marino #define VGE_DIAGCTL_FCRSVD 0x20 /* reserved for future fiber use */ 57086d7f5d3SJohn Marino #define VGE_DIAGCTL_FDXFORCE 0x40 /* force full duplex mode */ 57186d7f5d3SJohn Marino #define VGE_DIAGCTL_GMII 0x80 /* force GMII mode, otherwise MII */ 57286d7f5d3SJohn Marino 57386d7f5d3SJohn Marino /* Location of station address in EEPROM */ 57486d7f5d3SJohn Marino #define VGE_EE_EADDR 0 57586d7f5d3SJohn Marino 57686d7f5d3SJohn Marino /* DMA descriptor structures */ 57786d7f5d3SJohn Marino 57886d7f5d3SJohn Marino /* 57986d7f5d3SJohn Marino * Each TX DMA descriptor has a control and status word, and 7 58086d7f5d3SJohn Marino * fragment address/length words. If a transmitted packet spans 58186d7f5d3SJohn Marino * more than 7 fragments, it has to be coalesced. 58286d7f5d3SJohn Marino */ 58386d7f5d3SJohn Marino 58486d7f5d3SJohn Marino #define VGE_TX_FRAGS 7 58586d7f5d3SJohn Marino 58686d7f5d3SJohn Marino struct vge_tx_frag { 58786d7f5d3SJohn Marino uint32_t vge_addrlo; 58886d7f5d3SJohn Marino uint16_t vge_addrhi; 58986d7f5d3SJohn Marino uint16_t vge_buflen; 59086d7f5d3SJohn Marino }; 59186d7f5d3SJohn Marino 59286d7f5d3SJohn Marino /* 59386d7f5d3SJohn Marino * The high bit in the buflen field of fragment #0 has special meaning. 59486d7f5d3SJohn Marino * Normally, the chip requires the driver to issue a TX poll command 59586d7f5d3SJohn Marino * for every packet that gets put in the TX DMA queue. Sometimes though, 59686d7f5d3SJohn Marino * the driver might want to queue up several packets at once and just 59786d7f5d3SJohn Marino * issue one transmit command to have all of them processed. In order 59886d7f5d3SJohn Marino * to obtain this behavior, the special 'queue' bit must be set. 59986d7f5d3SJohn Marino */ 60086d7f5d3SJohn Marino 60186d7f5d3SJohn Marino #define VGE_TXDESC_Q 0x8000 60286d7f5d3SJohn Marino 60386d7f5d3SJohn Marino struct vge_tx_desc { 60486d7f5d3SJohn Marino uint32_t vge_sts; 60586d7f5d3SJohn Marino uint32_t vge_ctl; 60686d7f5d3SJohn Marino struct vge_tx_frag vge_frag[VGE_TX_FRAGS]; 60786d7f5d3SJohn Marino }; 60886d7f5d3SJohn Marino 60986d7f5d3SJohn Marino #define VGE_TDSTS_COLLCNT 0x0000000F /* TX collision count */ 61086d7f5d3SJohn Marino #define VGE_TDSTS_COLL 0x00000010 /* collision seen */ 61186d7f5d3SJohn Marino #define VGE_TDSTS_OWINCOLL 0x00000020 /* out of window collision */ 61286d7f5d3SJohn Marino #define VGE_TDSTS_OWT 0x00000040 /* jumbo frame tx abort */ 61386d7f5d3SJohn Marino #define VGE_TDSTS_EXCESSCOLL 0x00000080 /* TX aborted, excess colls */ 61486d7f5d3SJohn Marino #define VGE_TDSTS_HBEATFAIL 0x00000100 /* heartbeat detect failed */ 61586d7f5d3SJohn Marino #define VGE_TDSTS_CARRLOSS 0x00000200 /* carrier sense lost */ 61686d7f5d3SJohn Marino #define VGE_TDSTS_SHUTDOWN 0x00000400 /* shutdown during TX */ 61786d7f5d3SJohn Marino #define VGE_TDSTS_LINKFAIL 0x00001000 /* link fail during TX */ 61886d7f5d3SJohn Marino #define VGE_TDSTS_GMII 0x00002000 /* GMII transmission */ 61986d7f5d3SJohn Marino #define VGE_TDSTS_FDX 0x00004000 /* full duplex transmit */ 62086d7f5d3SJohn Marino #define VGE_TDSTS_TXERR 0x00008000 /* error occurred */ 62186d7f5d3SJohn Marino #define VGE_TDSTS_SEGSIZE 0x3FFF0000 /* TCP large send size */ 62286d7f5d3SJohn Marino #define VGE_TDSTS_OWN 0x80000000 /* own bit */ 62386d7f5d3SJohn Marino 62486d7f5d3SJohn Marino #define VGE_TDCTL_VLANID 0x00000FFF /* VLAN ID */ 62586d7f5d3SJohn Marino #define VGE_TDCTL_CFI 0x00001000 /* VLAN CFI bit */ 62686d7f5d3SJohn Marino #define VGE_TDCTL_PRIO 0x0000E000 /* VLAN prio bits */ 62786d7f5d3SJohn Marino #define VGE_TDCTL_NOCRC 0x00010000 /* disable CRC generation */ 62886d7f5d3SJohn Marino #define VGE_TDCTL_JUMBO 0x00020000 /* jumbo frame */ 62986d7f5d3SJohn Marino #define VGE_TDCTL_TCPCSUM 0x00040000 /* do TCP hw checksum */ 63086d7f5d3SJohn Marino #define VGE_TDCTL_UDPCSUM 0x00080000 /* do UDP hw checksum */ 63186d7f5d3SJohn Marino #define VGE_TDCTL_IPCSUM 0x00100000 /* do IP hw checksum */ 63286d7f5d3SJohn Marino #define VGE_TDCTL_VTAG 0x00200000 /* insert VLAN tag */ 63386d7f5d3SJohn Marino #define VGE_TDCTL_PRIO_INT 0x00400000 /* priority int request */ 63486d7f5d3SJohn Marino #define VGE_TDCTL_TIC 0x00800000 /* transfer int request */ 63586d7f5d3SJohn Marino #define VGE_TDCTL_TCPLSCTL 0x03000000 /* TCP large send ctl */ 63686d7f5d3SJohn Marino #define VGE_TDCTL_FRAGCNT 0xF0000000 /* number of frags used */ 63786d7f5d3SJohn Marino 63886d7f5d3SJohn Marino #define VGE_TD_LS_MOF 0x00000000 /* middle of large send */ 63986d7f5d3SJohn Marino #define VGE_TD_LS_SOF 0x01000000 /* start of large send */ 64086d7f5d3SJohn Marino #define VGE_TD_LS_EOF 0x02000000 /* end of large send */ 64186d7f5d3SJohn Marino #define VGE_TD_LS_NORM 0x03000000 /* normal frame */ 64286d7f5d3SJohn Marino 64386d7f5d3SJohn Marino /* Receive DMA descriptors have a single fragment pointer. */ 64486d7f5d3SJohn Marino 64586d7f5d3SJohn Marino struct vge_rx_desc { 64686d7f5d3SJohn Marino volatile uint32_t vge_sts; 64786d7f5d3SJohn Marino volatile uint32_t vge_ctl; 64886d7f5d3SJohn Marino volatile uint32_t vge_addrlo; 64986d7f5d3SJohn Marino volatile uint16_t vge_addrhi; 65086d7f5d3SJohn Marino volatile uint16_t vge_buflen; 65186d7f5d3SJohn Marino }; 65286d7f5d3SJohn Marino 65386d7f5d3SJohn Marino /* 65486d7f5d3SJohn Marino * Like the TX descriptor, the high bit in the buflen field in the 65586d7f5d3SJohn Marino * RX descriptor has special meaning. This bit controls whether or 65686d7f5d3SJohn Marino * not interrupts are generated for this descriptor. 65786d7f5d3SJohn Marino */ 65886d7f5d3SJohn Marino 65986d7f5d3SJohn Marino #define VGE_RXDESC_I 0x8000 66086d7f5d3SJohn Marino 66186d7f5d3SJohn Marino #define VGE_RDSTS_VIDM 0x00000001 /* VLAN tag filter miss */ 66286d7f5d3SJohn Marino #define VGE_RDSTS_CRCERR 0x00000002 /* bad CRC error */ 66386d7f5d3SJohn Marino #define VGE_RDSTS_FAERR 0x00000004 /* frame alignment error */ 66486d7f5d3SJohn Marino #define VGE_RDSTS_CSUMERR 0x00000008 /* bad TCP/IP checksum */ 66586d7f5d3SJohn Marino #define VGE_RDSTS_RLERR 0x00000010 /* RX length error */ 66686d7f5d3SJohn Marino #define VGE_RDSTS_SYMERR 0x00000020 /* PCS symbol error */ 66786d7f5d3SJohn Marino #define VGE_RDSTS_SNTAG 0x00000040 /* RX'ed tagged SNAP pkt */ 66886d7f5d3SJohn Marino #define VGE_RDSTS_DETAG 0x00000080 /* VLAN tag extracted */ 66986d7f5d3SJohn Marino #define VGE_RDSTS_BOUNDARY 0x00000300 /* frame boundary bits */ 67086d7f5d3SJohn Marino #define VGE_RDSTS_VTAG 0x00000400 /* VLAN tag indicator */ 67186d7f5d3SJohn Marino #define VGE_RDSTS_UCAST 0x00000800 /* unicast frame */ 67286d7f5d3SJohn Marino #define VGE_RDSTS_BCAST 0x00001000 /* broadcast frame */ 67386d7f5d3SJohn Marino #define VGE_RDSTS_MCAST 0x00002000 /* multicast frame */ 67486d7f5d3SJohn Marino #define VGE_RDSTS_PFT 0x00004000 /* perfect filter hit */ 67586d7f5d3SJohn Marino #define VGE_RDSTS_RXOK 0x00008000 /* frame is good. */ 67686d7f5d3SJohn Marino #define VGE_RDSTS_BUFSIZ 0x3FFF0000 /* received frame len */ 67786d7f5d3SJohn Marino #define VGE_RDSTS_SHUTDOWN 0x40000000 /* shutdown during RX */ 67886d7f5d3SJohn Marino #define VGE_RDSTS_OWN 0x80000000 /* own bit. */ 67986d7f5d3SJohn Marino 68086d7f5d3SJohn Marino #define VGE_RXPKT_ONEFRAG 0x00000000 /* only one fragment */ 68186d7f5d3SJohn Marino #define VGE_RXPKT_EOF 0x00000100 /* first frag in frame */ 68286d7f5d3SJohn Marino #define VGE_RXPKT_SOF 0x00000200 /* last frag in frame */ 68386d7f5d3SJohn Marino #define VGE_RXPKT_MOF 0x00000300 /* intermediate frag */ 68486d7f5d3SJohn Marino 68586d7f5d3SJohn Marino #define VGE_RDCTL_VLANID 0x0000FFFF /* VLAN ID info */ 68686d7f5d3SJohn Marino #define VGE_RDCTL_UDPPKT 0x00010000 /* UDP packet received */ 68786d7f5d3SJohn Marino #define VGE_RDCTL_TCPPKT 0x00020000 /* TCP packet received */ 68886d7f5d3SJohn Marino #define VGE_RDCTL_IPPKT 0x00040000 /* IP packet received */ 68986d7f5d3SJohn Marino #define VGE_RDCTL_UDPZERO 0x00080000 /* pkt with UDP CSUM of 0 */ 69086d7f5d3SJohn Marino #define VGE_RDCTL_FRAG 0x00100000 /* received IP frag */ 69186d7f5d3SJohn Marino #define VGE_RDCTL_PROTOCSUMOK 0x00200000 /* TCP/UDP checksum ok */ 69286d7f5d3SJohn Marino #define VGE_RDCTL_IPCSUMOK 0x00400000 /* IP checksum ok */ 69386d7f5d3SJohn Marino #define VGE_RDCTL_FILTIDX 0x3C000000 /* interesting filter idx */ 69486d7f5d3SJohn Marino 69586d7f5d3SJohn Marino #endif /* _IF_VGEREG_H_ */ 696