xref: /dflybsd-src/sys/dev/netif/sk/if_skreg.h (revision 86d7f5d305c6adaa56ff4582ece9859d73106103)
186d7f5d3SJohn Marino /*
286d7f5d3SJohn Marino  * Copyright (c) 1997, 1998, 1999, 2000
386d7f5d3SJohn Marino  *	Bill Paul <wpaul@ctr.columbia.edu>.  All rights reserved.
486d7f5d3SJohn Marino  *
586d7f5d3SJohn Marino  * Redistribution and use in source and binary forms, with or without
686d7f5d3SJohn Marino  * modification, are permitted provided that the following conditions
786d7f5d3SJohn Marino  * are met:
886d7f5d3SJohn Marino  * 1. Redistributions of source code must retain the above copyright
986d7f5d3SJohn Marino  *    notice, this list of conditions and the following disclaimer.
1086d7f5d3SJohn Marino  * 2. Redistributions in binary form must reproduce the above copyright
1186d7f5d3SJohn Marino  *    notice, this list of conditions and the following disclaimer in the
1286d7f5d3SJohn Marino  *    documentation and/or other materials provided with the distribution.
1386d7f5d3SJohn Marino  * 3. All advertising materials mentioning features or use of this software
1486d7f5d3SJohn Marino  *    must display the following acknowledgement:
1586d7f5d3SJohn Marino  *	This product includes software developed by Bill Paul.
1686d7f5d3SJohn Marino  * 4. Neither the name of the author nor the names of any co-contributors
1786d7f5d3SJohn Marino  *    may be used to endorse or promote products derived from this software
1886d7f5d3SJohn Marino  *    without specific prior written permission.
1986d7f5d3SJohn Marino  *
2086d7f5d3SJohn Marino  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
2186d7f5d3SJohn Marino  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
2286d7f5d3SJohn Marino  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2386d7f5d3SJohn Marino  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
2486d7f5d3SJohn Marino  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
2586d7f5d3SJohn Marino  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
2686d7f5d3SJohn Marino  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
2786d7f5d3SJohn Marino  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
2886d7f5d3SJohn Marino  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
2986d7f5d3SJohn Marino  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
3086d7f5d3SJohn Marino  * THE POSSIBILITY OF SUCH DAMAGE.
3186d7f5d3SJohn Marino  *
3286d7f5d3SJohn Marino  * $FreeBSD: /c/ncvs/src/sys/pci/if_skreg.h,v 1.9 2000/04/22 02:16:37 wpaul Exp $
3386d7f5d3SJohn Marino  * $OpenBSD: if_skreg.h,v 1.39 2006/08/20 19:15:46 brad Exp $
3486d7f5d3SJohn Marino  * $DragonFly: src/sys/dev/netif/sk/if_skreg.h,v 1.13 2007/06/23 09:25:02 sephe Exp $
3586d7f5d3SJohn Marino  */
3686d7f5d3SJohn Marino 
3786d7f5d3SJohn Marino /*
3886d7f5d3SJohn Marino  * Copyright (c) 2003 Nathan L. Binkert <binkertn@umich.edu>
3986d7f5d3SJohn Marino  *
4086d7f5d3SJohn Marino  * Permission to use, copy, modify, and distribute this software for any
4186d7f5d3SJohn Marino  * purpose with or without fee is hereby granted, provided that the above
4286d7f5d3SJohn Marino  * copyright notice and this permission notice appear in all copies.
4386d7f5d3SJohn Marino  *
4486d7f5d3SJohn Marino  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
4586d7f5d3SJohn Marino  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
4686d7f5d3SJohn Marino  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
4786d7f5d3SJohn Marino  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
4886d7f5d3SJohn Marino  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
4986d7f5d3SJohn Marino  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
5086d7f5d3SJohn Marino  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
5186d7f5d3SJohn Marino  */
5286d7f5d3SJohn Marino 
5386d7f5d3SJohn Marino /*
5486d7f5d3SJohn Marino  * GEnesis registers. The GEnesis chip has a 256-byte I/O window
5586d7f5d3SJohn Marino  * but internally it has a 16K register space. This 16K space is
5686d7f5d3SJohn Marino  * divided into 128-byte blocks. The first 128 bytes of the I/O
5786d7f5d3SJohn Marino  * window represent the first block, which is permanently mapped
5886d7f5d3SJohn Marino  * at the start of the window. The other 127 blocks can be mapped
5986d7f5d3SJohn Marino  * to the second 128 bytes of the I/O window by setting the desired
6086d7f5d3SJohn Marino  * block value in the RAP register in block 0. Not all of the 127
6186d7f5d3SJohn Marino  * blocks are actually used. Most registers are 32 bits wide, but
6286d7f5d3SJohn Marino  * there are a few 16-bit and 8-bit ones as well.
6386d7f5d3SJohn Marino  */
6486d7f5d3SJohn Marino 
6586d7f5d3SJohn Marino /* Start of remappable register window. */
6686d7f5d3SJohn Marino #define SK_WIN_BASE		0x0080
6786d7f5d3SJohn Marino 
6886d7f5d3SJohn Marino /* Size of a window */
6986d7f5d3SJohn Marino #define SK_WIN_LEN		0x80
7086d7f5d3SJohn Marino 
7186d7f5d3SJohn Marino #define SK_WIN_MASK		0x3F80
7286d7f5d3SJohn Marino #define SK_REG_MASK		0x7F
7386d7f5d3SJohn Marino 
7486d7f5d3SJohn Marino /* Compute the window of a given register (for the RAP register) */
7586d7f5d3SJohn Marino #define SK_WIN(reg)		(((reg) & SK_WIN_MASK) / SK_WIN_LEN)
7686d7f5d3SJohn Marino 
7786d7f5d3SJohn Marino /* Compute the relative offset of a register within the window */
7886d7f5d3SJohn Marino #define SK_REG(reg)		((reg) & SK_REG_MASK)
7986d7f5d3SJohn Marino 
8086d7f5d3SJohn Marino #define SK_PORT_A	0
8186d7f5d3SJohn Marino #define SK_PORT_B	1
8286d7f5d3SJohn Marino 
8386d7f5d3SJohn Marino /*
8486d7f5d3SJohn Marino  * Compute offset of port-specific register. Since there are two
8586d7f5d3SJohn Marino  * ports, there are two of some GEnesis modules (e.g. two sets of
8686d7f5d3SJohn Marino  * DMA queues, two sets of FIFO control registers, etc...). Normally,
8786d7f5d3SJohn Marino  * the block for port 0 is at offset 0x0 and the block for port 1 is
8886d7f5d3SJohn Marino  * at offset 0x80 (i.e. the next page over). However for the transmit
8986d7f5d3SJohn Marino  * BMUs and RAMbuffers, there are two blocks for each port: one for
9086d7f5d3SJohn Marino  * the sync transmit queue and one for the async queue (which we don't
9186d7f5d3SJohn Marino  * use). However instead of ordering them like this:
9286d7f5d3SJohn Marino  * TX sync 1 / TX sync 2 / TX async 1 / TX async 2
9386d7f5d3SJohn Marino  * SysKonnect has instead ordered them like this:
9486d7f5d3SJohn Marino  * TX sync 1 / TX async 1 / TX sync 2 / TX async 2
9586d7f5d3SJohn Marino  * This means that when referencing the TX BMU and RAMbuffer registers,
9686d7f5d3SJohn Marino  * we have to double the block offset (0x80 * 2) in order to reach the
9786d7f5d3SJohn Marino  * second queue. This prevents us from using the same formula
9886d7f5d3SJohn Marino  * (sk_port * 0x80) to compute the offsets for all of the port-specific
9986d7f5d3SJohn Marino  * blocks: we need an extra offset for the BMU and RAMbuffer registers.
10086d7f5d3SJohn Marino  * The simplest thing is to provide an extra argument to these macros:
10186d7f5d3SJohn Marino  * the 'skip' parameter. The 'skip' value is the number of extra pages
10286d7f5d3SJohn Marino  * for skip when computing the port0/port1 offsets. For most registers,
10386d7f5d3SJohn Marino  * the skip value is 0; for the BMU and RAMbuffer registers, it's 1.
10486d7f5d3SJohn Marino  */
10586d7f5d3SJohn Marino #define SK_IF_READ_4(sc_if, skip, reg)		\
10686d7f5d3SJohn Marino 	sk_win_read_4(sc_if->sk_softc, reg +	\
10786d7f5d3SJohn Marino 	((sc_if->sk_port * (skip + 1)) * SK_WIN_LEN))
10886d7f5d3SJohn Marino #define SK_IF_READ_2(sc_if, skip, reg)		\
10986d7f5d3SJohn Marino 	sk_win_read_2(sc_if->sk_softc, reg + 	\
11086d7f5d3SJohn Marino 	((sc_if->sk_port * (skip + 1)) * SK_WIN_LEN))
11186d7f5d3SJohn Marino #define SK_IF_READ_1(sc_if, skip, reg)		\
11286d7f5d3SJohn Marino 	sk_win_read_1(sc_if->sk_softc, reg +	\
11386d7f5d3SJohn Marino 	((sc_if->sk_port * (skip + 1)) * SK_WIN_LEN))
11486d7f5d3SJohn Marino 
11586d7f5d3SJohn Marino #define SK_IF_WRITE_4(sc_if, skip, reg, val)	\
11686d7f5d3SJohn Marino 	sk_win_write_4(sc_if->sk_softc,		\
11786d7f5d3SJohn Marino 	reg + ((sc_if->sk_port * (skip + 1)) * SK_WIN_LEN), val)
11886d7f5d3SJohn Marino #define SK_IF_WRITE_2(sc_if, skip, reg, val)	\
11986d7f5d3SJohn Marino 	sk_win_write_2(sc_if->sk_softc,		\
12086d7f5d3SJohn Marino 	reg + ((sc_if->sk_port * (skip + 1)) * SK_WIN_LEN), val)
12186d7f5d3SJohn Marino #define SK_IF_WRITE_1(sc_if, skip, reg, val)	\
12286d7f5d3SJohn Marino 	sk_win_write_1(sc_if->sk_softc,		\
12386d7f5d3SJohn Marino 	reg + ((sc_if->sk_port * (skip + 1)) * SK_WIN_LEN), val)
12486d7f5d3SJohn Marino 
12586d7f5d3SJohn Marino /* Block 0 registers, permanently mapped at iobase. */
12686d7f5d3SJohn Marino #define SK_RAP		0x0000
12786d7f5d3SJohn Marino #define SK_CSR		0x0004
12886d7f5d3SJohn Marino #define SK_LED		0x0006
12986d7f5d3SJohn Marino #define SK_ISR		0x0008	/* interrupt source */
13086d7f5d3SJohn Marino #define SK_IMR		0x000C	/* interrupt mask */
13186d7f5d3SJohn Marino #define SK_IESR		0x0010	/* interrupt hardware error source */
13286d7f5d3SJohn Marino #define SK_IEMR		0x0014  /* interrupt hardware error mask */
13386d7f5d3SJohn Marino #define SK_ISSR		0x0018	/* special interrupt source */
13486d7f5d3SJohn Marino #define SK_Y2_ISSR2	0x001C
13586d7f5d3SJohn Marino #define SK_Y2_ISSR3	0x0020
13686d7f5d3SJohn Marino #define SK_Y2_EISR	0x0024
13786d7f5d3SJohn Marino #define SK_Y2_LISR	0x0028
13886d7f5d3SJohn Marino #define SK_Y2_ICR	0x002C
13986d7f5d3SJohn Marino #define SK_XM_IMR0	0x0020
14086d7f5d3SJohn Marino #define SK_XM_ISR0	0x0028
14186d7f5d3SJohn Marino #define SK_XM_PHYADDR0	0x0030
14286d7f5d3SJohn Marino #define SK_XM_PHYDATA0	0x0034
14386d7f5d3SJohn Marino #define SK_XM_IMR1	0x0040
14486d7f5d3SJohn Marino #define SK_XM_ISR1	0x0048
14586d7f5d3SJohn Marino #define SK_XM_PHYADDR1	0x0050
14686d7f5d3SJohn Marino #define SK_XM_PHYDATA1	0x0054
14786d7f5d3SJohn Marino #define SK_BMU_RX_CSR0	0x0060
14886d7f5d3SJohn Marino #define SK_BMU_RX_CSR1	0x0064
14986d7f5d3SJohn Marino #define SK_BMU_TXS_CSR0	0x0068
15086d7f5d3SJohn Marino #define SK_BMU_TXA_CSR0	0x006C
15186d7f5d3SJohn Marino #define SK_BMU_TXS_CSR1	0x0070
15286d7f5d3SJohn Marino #define SK_BMU_TXA_CSR1	0x0074
15386d7f5d3SJohn Marino 
15486d7f5d3SJohn Marino /* SK_CSR register */
15586d7f5d3SJohn Marino #define SK_CSR_SW_RESET			0x0001
15686d7f5d3SJohn Marino #define SK_CSR_SW_UNRESET		0x0002
15786d7f5d3SJohn Marino #define SK_CSR_MASTER_RESET		0x0004
15886d7f5d3SJohn Marino #define SK_CSR_MASTER_UNRESET		0x0008
15986d7f5d3SJohn Marino #define SK_CSR_MASTER_STOP		0x0010
16086d7f5d3SJohn Marino #define SK_CSR_MASTER_DONE		0x0020
16186d7f5d3SJohn Marino #define SK_CSR_SW_IRQ_CLEAR		0x0040
16286d7f5d3SJohn Marino #define SK_CSR_SW_IRQ_SET		0x0080
16386d7f5d3SJohn Marino #define SK_CSR_SLOTSIZE			0x0100 /* 1 == 64 bits, 0 == 32 */
16486d7f5d3SJohn Marino #define SK_CSR_BUSCLOCK			0x0200 /* 1 == 33/66 MHz, = 33 */
16586d7f5d3SJohn Marino #define SK_CSR_ASF_OFF			0x1000
16686d7f5d3SJohn Marino #define SK_CSR_ASF_ON			0x2000
16786d7f5d3SJohn Marino 
16886d7f5d3SJohn Marino /* SK_LED register */
16986d7f5d3SJohn Marino #define SK_LED_GREEN_OFF		0x01
17086d7f5d3SJohn Marino #define SK_LED_GREEN_ON			0x02
17186d7f5d3SJohn Marino 
17286d7f5d3SJohn Marino /* SK_ISR register */
17386d7f5d3SJohn Marino #define SK_ISR_TX2_AS_CHECK		0x00000001
17486d7f5d3SJohn Marino #define SK_ISR_TX2_AS_EOF		0x00000002
17586d7f5d3SJohn Marino #define SK_ISR_TX2_AS_EOB		0x00000004
17686d7f5d3SJohn Marino #define SK_ISR_TX2_S_CHECK		0x00000008
17786d7f5d3SJohn Marino #define SK_ISR_TX2_S_EOF		0x00000010
17886d7f5d3SJohn Marino #define SK_ISR_TX2_S_EOB		0x00000020
17986d7f5d3SJohn Marino #define SK_ISR_TX1_AS_CHECK		0x00000040
18086d7f5d3SJohn Marino #define SK_ISR_TX1_AS_EOF		0x00000080
18186d7f5d3SJohn Marino #define SK_ISR_TX1_AS_EOB		0x00000100
18286d7f5d3SJohn Marino #define SK_ISR_TX1_S_CHECK		0x00000200
18386d7f5d3SJohn Marino #define SK_ISR_TX1_S_EOF		0x00000400
18486d7f5d3SJohn Marino #define SK_ISR_TX1_S_EOB		0x00000800
18586d7f5d3SJohn Marino #define SK_ISR_RX2_CHECK		0x00001000
18686d7f5d3SJohn Marino #define SK_ISR_RX2_EOF			0x00002000
18786d7f5d3SJohn Marino #define SK_ISR_RX2_EOB			0x00004000
18886d7f5d3SJohn Marino #define SK_ISR_RX1_CHECK		0x00008000
18986d7f5d3SJohn Marino #define SK_ISR_RX1_EOF			0x00010000
19086d7f5d3SJohn Marino #define SK_ISR_RX1_EOB			0x00020000
19186d7f5d3SJohn Marino #define SK_ISR_LINK2_OFLOW		0x00040000
19286d7f5d3SJohn Marino #define SK_ISR_MAC2			0x00080000
19386d7f5d3SJohn Marino #define SK_ISR_LINK1_OFLOW		0x00100000
19486d7f5d3SJohn Marino #define SK_ISR_MAC1			0x00200000
19586d7f5d3SJohn Marino #define SK_ISR_TIMER			0x00400000
19686d7f5d3SJohn Marino #define SK_ISR_EXTERNAL_REG		0x00800000
19786d7f5d3SJohn Marino #define SK_ISR_SW			0x01000000
19886d7f5d3SJohn Marino #define SK_ISR_I2C_RDY			0x02000000
19986d7f5d3SJohn Marino #define SK_ISR_TX2_TIMEO		0x04000000
20086d7f5d3SJohn Marino #define SK_ISR_TX1_TIMEO		0x08000000
20186d7f5d3SJohn Marino #define SK_ISR_RX2_TIMEO		0x10000000
20286d7f5d3SJohn Marino #define SK_ISR_RX1_TIMEO		0x20000000
20386d7f5d3SJohn Marino #define SK_ISR_RSVD			0x40000000
20486d7f5d3SJohn Marino #define SK_ISR_HWERR			0x80000000
20586d7f5d3SJohn Marino 
20686d7f5d3SJohn Marino /* SK_IMR register */
20786d7f5d3SJohn Marino #define SK_IMR_TX2_AS_CHECK		0x00000001
20886d7f5d3SJohn Marino #define SK_IMR_TX2_AS_EOF		0x00000002
20986d7f5d3SJohn Marino #define SK_IMR_TX2_AS_EOB		0x00000004
21086d7f5d3SJohn Marino #define SK_IMR_TX2_S_CHECK		0x00000008
21186d7f5d3SJohn Marino #define SK_IMR_TX2_S_EOF		0x00000010
21286d7f5d3SJohn Marino #define SK_IMR_TX2_S_EOB		0x00000020
21386d7f5d3SJohn Marino #define SK_IMR_TX1_AS_CHECK		0x00000040
21486d7f5d3SJohn Marino #define SK_IMR_TX1_AS_EOF		0x00000080
21586d7f5d3SJohn Marino #define SK_IMR_TX1_AS_EOB		0x00000100
21686d7f5d3SJohn Marino #define SK_IMR_TX1_S_CHECK		0x00000200
21786d7f5d3SJohn Marino #define SK_IMR_TX1_S_EOF		0x00000400
21886d7f5d3SJohn Marino #define SK_IMR_TX1_S_EOB		0x00000800
21986d7f5d3SJohn Marino #define SK_IMR_RX2_CHECK		0x00001000
22086d7f5d3SJohn Marino #define SK_IMR_RX2_EOF			0x00002000
22186d7f5d3SJohn Marino #define SK_IMR_RX2_EOB			0x00004000
22286d7f5d3SJohn Marino #define SK_IMR_RX1_CHECK		0x00008000
22386d7f5d3SJohn Marino #define SK_IMR_RX1_EOF			0x00010000
22486d7f5d3SJohn Marino #define SK_IMR_RX1_EOB			0x00020000
22586d7f5d3SJohn Marino #define SK_IMR_LINK2_OFLOW		0x00040000
22686d7f5d3SJohn Marino #define SK_IMR_MAC2			0x00080000
22786d7f5d3SJohn Marino #define SK_IMR_LINK1_OFLOW		0x00100000
22886d7f5d3SJohn Marino #define SK_IMR_MAC1			0x00200000
22986d7f5d3SJohn Marino #define SK_IMR_TIMER			0x00400000
23086d7f5d3SJohn Marino #define SK_IMR_EXTERNAL_REG		0x00800000
23186d7f5d3SJohn Marino #define SK_IMR_SW			0x01000000
23286d7f5d3SJohn Marino #define SK_IMR_I2C_RDY			0x02000000
23386d7f5d3SJohn Marino #define SK_IMR_TX2_TIMEO		0x04000000
23486d7f5d3SJohn Marino #define SK_IMR_TX1_TIMEO		0x08000000
23586d7f5d3SJohn Marino #define SK_IMR_RX2_TIMEO		0x10000000
23686d7f5d3SJohn Marino #define SK_IMR_RX1_TIMEO		0x20000000
23786d7f5d3SJohn Marino #define SK_IMR_RSVD			0x40000000
23886d7f5d3SJohn Marino #define SK_IMR_HWERR			0x80000000
23986d7f5d3SJohn Marino 
24086d7f5d3SJohn Marino #define SK_INTRS1	\
24186d7f5d3SJohn Marino 	(SK_IMR_RX1_EOF|SK_IMR_TX1_S_EOF|SK_IMR_MAC1)
24286d7f5d3SJohn Marino 
24386d7f5d3SJohn Marino #define SK_INTRS2	\
24486d7f5d3SJohn Marino 	(SK_IMR_RX2_EOF|SK_IMR_TX2_S_EOF|SK_IMR_MAC2)
24586d7f5d3SJohn Marino 
24686d7f5d3SJohn Marino /* SK_IESR register */
24786d7f5d3SJohn Marino #define SK_IESR_PAR_RX2			0x00000001
24886d7f5d3SJohn Marino #define SK_IESR_PAR_RX1			0x00000002
24986d7f5d3SJohn Marino #define SK_IESR_PAR_MAC2		0x00000004
25086d7f5d3SJohn Marino #define SK_IESR_PAR_MAC1		0x00000008
25186d7f5d3SJohn Marino #define SK_IESR_PAR_WR_RAM		0x00000010
25286d7f5d3SJohn Marino #define SK_IESR_PAR_RD_RAM		0x00000020
25386d7f5d3SJohn Marino #define SK_IESR_NO_TSTAMP_MAC2		0x00000040
25486d7f5d3SJohn Marino #define SK_IESR_NO_TSTAMO_MAC1		0x00000080
25586d7f5d3SJohn Marino #define SK_IESR_NO_STS_MAC2		0x00000100
25686d7f5d3SJohn Marino #define SK_IESR_NO_STS_MAC1		0x00000200
25786d7f5d3SJohn Marino #define SK_IESR_IRQ_STS			0x00000400
25886d7f5d3SJohn Marino #define SK_IESR_MASTERERR		0x00000800
25986d7f5d3SJohn Marino 
26086d7f5d3SJohn Marino /* SK_IEMR register */
26186d7f5d3SJohn Marino #define SK_IEMR_PAR_RX2			0x00000001
26286d7f5d3SJohn Marino #define SK_IEMR_PAR_RX1			0x00000002
26386d7f5d3SJohn Marino #define SK_IEMR_PAR_MAC2		0x00000004
26486d7f5d3SJohn Marino #define SK_IEMR_PAR_MAC1		0x00000008
26586d7f5d3SJohn Marino #define SK_IEMR_PAR_WR_RAM		0x00000010
26686d7f5d3SJohn Marino #define SK_IEMR_PAR_RD_RAM		0x00000020
26786d7f5d3SJohn Marino #define SK_IEMR_NO_TSTAMP_MAC2		0x00000040
26886d7f5d3SJohn Marino #define SK_IEMR_NO_TSTAMO_MAC1		0x00000080
26986d7f5d3SJohn Marino #define SK_IEMR_NO_STS_MAC2		0x00000100
27086d7f5d3SJohn Marino #define SK_IEMR_NO_STS_MAC1		0x00000200
27186d7f5d3SJohn Marino #define SK_IEMR_IRQ_STS			0x00000400
27286d7f5d3SJohn Marino #define SK_IEMR_MASTERERR		0x00000800
27386d7f5d3SJohn Marino 
27486d7f5d3SJohn Marino /* Block 2 */
27586d7f5d3SJohn Marino #define SK_MAC0_0	0x0100
27686d7f5d3SJohn Marino #define SK_MAC0_1	0x0104
27786d7f5d3SJohn Marino #define SK_MAC1_0	0x0108
27886d7f5d3SJohn Marino #define SK_MAC1_1	0x010C
27986d7f5d3SJohn Marino #define SK_MAC2_0	0x0110
28086d7f5d3SJohn Marino #define SK_MAC2_1	0x0114
28186d7f5d3SJohn Marino #define SK_CONNTYPE	0x0118
28286d7f5d3SJohn Marino #define SK_PMDTYPE	0x0119
28386d7f5d3SJohn Marino #define SK_CONFIG	0x011A
28486d7f5d3SJohn Marino #define SK_CHIPVER	0x011B
28586d7f5d3SJohn Marino #define SK_EPROM0	0x011C
28686d7f5d3SJohn Marino #define SK_EPROM1	0x011D		/* yukon/genesis */
28786d7f5d3SJohn Marino #define SK_EPROM2	0x011E		/* yukon/genesis */
28886d7f5d3SJohn Marino #define SK_EPROM3	0x011F
28986d7f5d3SJohn Marino #define SK_EP_ADDR	0x0120
29086d7f5d3SJohn Marino #define SK_EP_DATA	0x0124
29186d7f5d3SJohn Marino #define SK_EP_LOADCTL	0x0128
29286d7f5d3SJohn Marino #define SK_EP_LOADTST	0x0129
29386d7f5d3SJohn Marino #define SK_TIMERINIT	0x0130
29486d7f5d3SJohn Marino #define SK_TIMER	0x0134
29586d7f5d3SJohn Marino #define SK_TIMERCTL	0x0138
29686d7f5d3SJohn Marino #define SK_TIMERTST	0x0139
29786d7f5d3SJohn Marino #define SK_IMTIMERINIT	0x0140
29886d7f5d3SJohn Marino #define SK_IMTIMER	0x0144
29986d7f5d3SJohn Marino #define SK_IMTIMERCTL	0x0148
30086d7f5d3SJohn Marino #define SK_IMTIMERTST	0x0149
30186d7f5d3SJohn Marino #define SK_IMMR		0x014C
30286d7f5d3SJohn Marino #define SK_IHWEMR	0x0150
30386d7f5d3SJohn Marino #define SK_TESTCTL1	0x0158
30486d7f5d3SJohn Marino #define SK_TESTCTL2	0x0159
30586d7f5d3SJohn Marino #define SK_GPIO		0x015C
30686d7f5d3SJohn Marino #define SK_I2CHWCTL	0x0160
30786d7f5d3SJohn Marino #define SK_I2CHWDATA	0x0164
30886d7f5d3SJohn Marino #define SK_I2CHWIRQ	0x0168
30986d7f5d3SJohn Marino #define SK_I2CSW	0x016C
31086d7f5d3SJohn Marino #define SK_BLNKINIT	0x0170
31186d7f5d3SJohn Marino #define SK_BLNKCOUNT	0x0174
31286d7f5d3SJohn Marino #define SK_BLNKCTL	0x0178
31386d7f5d3SJohn Marino #define SK_BLNKSTS	0x0179
31486d7f5d3SJohn Marino #define SK_BLNKTST	0x017A
31586d7f5d3SJohn Marino 
31686d7f5d3SJohn Marino /* Values for SK_CHIPVER */
31786d7f5d3SJohn Marino #define SK_GENESIS		0x0A
31886d7f5d3SJohn Marino #define SK_YUKON		0xB0
31986d7f5d3SJohn Marino #define SK_YUKON_LITE		0xB1
32086d7f5d3SJohn Marino #define SK_YUKON_LP		0xB2
32186d7f5d3SJohn Marino 
32286d7f5d3SJohn Marino #define SK_IS_GENESIS(sc) \
32386d7f5d3SJohn Marino     ((sc)->sk_type == SK_GENESIS)
32486d7f5d3SJohn Marino #define SK_IS_YUKON(sc) \
32586d7f5d3SJohn Marino     ((sc)->sk_type >= SK_YUKON && (sc)->sk_type <= SK_YUKON_LP)
32686d7f5d3SJohn Marino 
32786d7f5d3SJohn Marino /* Known revisions in SK_CONFIG */
32886d7f5d3SJohn Marino #define SK_YUKON_LITE_REV_A0	0x0 /* invented, see test in skc_attach */
32986d7f5d3SJohn Marino #define SK_YUKON_LITE_REV_A1	0x3
33086d7f5d3SJohn Marino #define SK_YUKON_LITE_REV_A3	0x7
33186d7f5d3SJohn Marino 
33286d7f5d3SJohn Marino #define SK_IMCTL_IRQ_CLEAR	0x01
33386d7f5d3SJohn Marino #define SK_IMCTL_STOP		0x02
33486d7f5d3SJohn Marino #define SK_IMCTL_START		0x04
33586d7f5d3SJohn Marino 
33686d7f5d3SJohn Marino /* Number of ticks per usec for interrupt moderation */
33786d7f5d3SJohn Marino #define SK_IMTIMER_TICKS_GENESIS	53
33886d7f5d3SJohn Marino #define SK_IMTIMER_TICKS_YUKON		78
33986d7f5d3SJohn Marino #define SK_IMTIMER_TICKS_YUKON_EC	125
34086d7f5d3SJohn Marino #define SK_IMTIME_DEFAULT		160	/* microseconds */
34186d7f5d3SJohn Marino #define SK_IM_USECS(sc, x)		((x) * (sc)->sk_imtimer_ticks)
34286d7f5d3SJohn Marino 
34386d7f5d3SJohn Marino /*
34486d7f5d3SJohn Marino  * The SK_EPROM0 register contains a byte that describes the
34586d7f5d3SJohn Marino  * amount of SRAM mounted on the NIC. The value also tells if
34686d7f5d3SJohn Marino  * the chips are 64K or 128K. This affects the RAMbuffer address
34786d7f5d3SJohn Marino  * offset that we need to use.
34886d7f5d3SJohn Marino  */
34986d7f5d3SJohn Marino #define SK_RAMSIZE_512K_64	0x1
35086d7f5d3SJohn Marino #define SK_RAMSIZE_1024K_128	0x2
35186d7f5d3SJohn Marino #define SK_RAMSIZE_1024K_64	0x3
35286d7f5d3SJohn Marino #define SK_RAMSIZE_2048K_128	0x4
35386d7f5d3SJohn Marino 
35486d7f5d3SJohn Marino #define SK_RBOFF_0		0x0
35586d7f5d3SJohn Marino #define SK_RBOFF_80000		0x80000
35686d7f5d3SJohn Marino 
35786d7f5d3SJohn Marino /*
35886d7f5d3SJohn Marino  * SK_EEPROM1 contains the PHY type, which may be XMAC for
35986d7f5d3SJohn Marino  * fiber-based cards or BCOM for 1000baseT cards with a Broadcom
36086d7f5d3SJohn Marino  * PHY.
36186d7f5d3SJohn Marino  */
36286d7f5d3SJohn Marino #define SK_PHYTYPE_XMAC		0       /* integeated XMAC II PHY */
36386d7f5d3SJohn Marino #define SK_PHYTYPE_BCOM		1       /* Broadcom BCM5400 */
36486d7f5d3SJohn Marino #define SK_PHYTYPE_LONE		2       /* Level One LXT1000 */
36586d7f5d3SJohn Marino #define SK_PHYTYPE_NAT		3       /* National DP83891 */
36686d7f5d3SJohn Marino #define SK_PHYTYPE_MARV_COPPER	4       /* Marvell 88E1011S */
36786d7f5d3SJohn Marino #define SK_PHYTYPE_MARV_FIBER	5       /* Marvell 88E1011S (fiber) */
36886d7f5d3SJohn Marino 
36986d7f5d3SJohn Marino /*
37086d7f5d3SJohn Marino  * PHY addresses.
37186d7f5d3SJohn Marino  */
37286d7f5d3SJohn Marino #define SK_PHYADDR_XMAC		0x0
37386d7f5d3SJohn Marino #define SK_PHYADDR_BCOM		0x1
37486d7f5d3SJohn Marino #define SK_PHYADDR_LONE		0x3
37586d7f5d3SJohn Marino #define SK_PHYADDR_NAT		0x0
37686d7f5d3SJohn Marino #define SK_PHYADDR_MARV		0x0
37786d7f5d3SJohn Marino 
37886d7f5d3SJohn Marino #define SK_CONFIG_SINGLEMAC	0x01
37986d7f5d3SJohn Marino #define SK_CONFIG_DIS_DSL_CLK	0x02
38086d7f5d3SJohn Marino 
38186d7f5d3SJohn Marino #define SK_PMD_1000BASETX_ALT	0x31
38286d7f5d3SJohn Marino #define SK_PMD_1000BASECX	0x43
38386d7f5d3SJohn Marino #define SK_PMD_1000BASELX	0x4C
38486d7f5d3SJohn Marino #define SK_PMD_1000BASESX	0x53
38586d7f5d3SJohn Marino #define SK_PMD_1000BASETX	0x54
38686d7f5d3SJohn Marino 
38786d7f5d3SJohn Marino /* GPIO bits */
38886d7f5d3SJohn Marino #define SK_GPIO_DAT0		0x00000001
38986d7f5d3SJohn Marino #define SK_GPIO_DAT1		0x00000002
39086d7f5d3SJohn Marino #define SK_GPIO_DAT2		0x00000004
39186d7f5d3SJohn Marino #define SK_GPIO_DAT3		0x00000008
39286d7f5d3SJohn Marino #define SK_GPIO_DAT4		0x00000010
39386d7f5d3SJohn Marino #define SK_GPIO_DAT5		0x00000020
39486d7f5d3SJohn Marino #define SK_GPIO_DAT6		0x00000040
39586d7f5d3SJohn Marino #define SK_GPIO_DAT7		0x00000080
39686d7f5d3SJohn Marino #define SK_GPIO_DAT8		0x00000100
39786d7f5d3SJohn Marino #define SK_GPIO_DAT9		0x00000200
39886d7f5d3SJohn Marino #define SK_GPIO_DIR0		0x00010000
39986d7f5d3SJohn Marino #define SK_GPIO_DIR1		0x00020000
40086d7f5d3SJohn Marino #define SK_GPIO_DIR2		0x00040000
40186d7f5d3SJohn Marino #define SK_GPIO_DIR3		0x00080000
40286d7f5d3SJohn Marino #define SK_GPIO_DIR4		0x00100000
40386d7f5d3SJohn Marino #define SK_GPIO_DIR5		0x00200000
40486d7f5d3SJohn Marino #define SK_GPIO_DIR6		0x00400000
40586d7f5d3SJohn Marino #define SK_GPIO_DIR7		0x00800000
40686d7f5d3SJohn Marino #define SK_GPIO_DIR8		0x01000000
40786d7f5d3SJohn Marino #define SK_GPIO_DIR9           0x02000000
40886d7f5d3SJohn Marino 
40986d7f5d3SJohn Marino /* Block 3 Ram interface and MAC arbiter registers */
41086d7f5d3SJohn Marino #define SK_RAMADDR	0x0180
41186d7f5d3SJohn Marino #define SK_RAMDATA0	0x0184
41286d7f5d3SJohn Marino #define SK_RAMDATA1	0x0188
41386d7f5d3SJohn Marino #define SK_TO0		0x0190
41486d7f5d3SJohn Marino #define SK_TO1		0x0191
41586d7f5d3SJohn Marino #define SK_TO2		0x0192
41686d7f5d3SJohn Marino #define SK_TO3		0x0193
41786d7f5d3SJohn Marino #define SK_TO4		0x0194
41886d7f5d3SJohn Marino #define SK_TO5		0x0195
41986d7f5d3SJohn Marino #define SK_TO6		0x0196
42086d7f5d3SJohn Marino #define SK_TO7		0x0197
42186d7f5d3SJohn Marino #define SK_TO8		0x0198
42286d7f5d3SJohn Marino #define SK_TO9		0x0199
42386d7f5d3SJohn Marino #define SK_TO10		0x019A
42486d7f5d3SJohn Marino #define SK_TO11		0x019B
42586d7f5d3SJohn Marino #define SK_RITIMEO_TMR	0x019C
42686d7f5d3SJohn Marino #define SK_RAMCTL	0x01A0
42786d7f5d3SJohn Marino #define SK_RITIMER_TST	0x01A2
42886d7f5d3SJohn Marino 
42986d7f5d3SJohn Marino #define SK_RAMCTL_RESET		0x0001
43086d7f5d3SJohn Marino #define SK_RAMCTL_UNRESET	0x0002
43186d7f5d3SJohn Marino #define SK_RAMCTL_CLR_IRQ_WPAR	0x0100
43286d7f5d3SJohn Marino #define SK_RAMCTL_CLR_IRQ_RPAR	0x0200
43386d7f5d3SJohn Marino 
43486d7f5d3SJohn Marino /* Mac arbiter registers */
43586d7f5d3SJohn Marino #define SK_MINIT_RX1	0x01B0
43686d7f5d3SJohn Marino #define SK_MINIT_RX2	0x01B1
43786d7f5d3SJohn Marino #define SK_MINIT_TX1	0x01B2
43886d7f5d3SJohn Marino #define SK_MINIT_TX2	0x01B3
43986d7f5d3SJohn Marino #define SK_MTIMEO_RX1	0x01B4
44086d7f5d3SJohn Marino #define SK_MTIMEO_RX2	0x01B5
44186d7f5d3SJohn Marino #define SK_MTIMEO_TX1	0x01B6
44286d7f5d3SJohn Marino #define SK_MTIEMO_TX2	0x01B7
44386d7f5d3SJohn Marino #define SK_MACARB_CTL	0x01B8
44486d7f5d3SJohn Marino #define SK_MTIMER_TST	0x01BA
44586d7f5d3SJohn Marino #define SK_RCINIT_RX1	0x01C0
44686d7f5d3SJohn Marino #define SK_RCINIT_RX2	0x01C1
44786d7f5d3SJohn Marino #define SK_RCINIT_TX1	0x01C2
44886d7f5d3SJohn Marino #define SK_RCINIT_TX2	0x01C3
44986d7f5d3SJohn Marino #define SK_RCTIMEO_RX1	0x01C4
45086d7f5d3SJohn Marino #define SK_RCTIMEO_RX2	0x01C5
45186d7f5d3SJohn Marino #define SK_RCTIMEO_TX1	0x01C6
45286d7f5d3SJohn Marino #define SK_RCTIMEO_TX2	0x01C7
45386d7f5d3SJohn Marino #define SK_RECOVERY_CTL	0x01C8
45486d7f5d3SJohn Marino #define SK_RCTIMER_TST	0x01CA
45586d7f5d3SJohn Marino 
45686d7f5d3SJohn Marino /* Packet arbiter registers */
45786d7f5d3SJohn Marino #define SK_RXPA1_TINIT	0x01D0
45886d7f5d3SJohn Marino #define SK_RXPA2_TINIT	0x01D4
45986d7f5d3SJohn Marino #define SK_TXPA1_TINIT	0x01D8
46086d7f5d3SJohn Marino #define SK_TXPA2_TINIT	0x01DC
46186d7f5d3SJohn Marino #define SK_RXPA1_TIMEO	0x01E0
46286d7f5d3SJohn Marino #define SK_RXPA2_TIMEO	0x01E4
46386d7f5d3SJohn Marino #define SK_TXPA1_TIMEO	0x01E8
46486d7f5d3SJohn Marino #define SK_TXPA2_TIMEO	0x01EC
46586d7f5d3SJohn Marino #define SK_PKTARB_CTL	0x01F0
46686d7f5d3SJohn Marino #define SK_PKTATB_TST	0x01F2
46786d7f5d3SJohn Marino 
46886d7f5d3SJohn Marino #define SK_PKTARB_TIMEOUT	0x2000
46986d7f5d3SJohn Marino 
47086d7f5d3SJohn Marino #define SK_PKTARBCTL_RESET		0x0001
47186d7f5d3SJohn Marino #define SK_PKTARBCTL_UNRESET		0x0002
47286d7f5d3SJohn Marino #define SK_PKTARBCTL_RXTO1_OFF		0x0004
47386d7f5d3SJohn Marino #define SK_PKTARBCTL_RXTO1_ON		0x0008
47486d7f5d3SJohn Marino #define SK_PKTARBCTL_RXTO2_OFF		0x0010
47586d7f5d3SJohn Marino #define SK_PKTARBCTL_RXTO2_ON		0x0020
47686d7f5d3SJohn Marino #define SK_PKTARBCTL_TXTO1_OFF		0x0040
47786d7f5d3SJohn Marino #define SK_PKTARBCTL_TXTO1_ON		0x0080
47886d7f5d3SJohn Marino #define SK_PKTARBCTL_TXTO2_OFF		0x0100
47986d7f5d3SJohn Marino #define SK_PKTARBCTL_TXTO2_ON		0x0200
48086d7f5d3SJohn Marino #define SK_PKTARBCTL_CLR_IRQ_RXTO1	0x0400
48186d7f5d3SJohn Marino #define SK_PKTARBCTL_CLR_IRQ_RXTO2	0x0800
48286d7f5d3SJohn Marino #define SK_PKTARBCTL_CLR_IRQ_TXTO1	0x1000
48386d7f5d3SJohn Marino #define SK_PKTARBCTL_CLR_IRQ_TXTO2	0x2000
48486d7f5d3SJohn Marino 
48586d7f5d3SJohn Marino #define SK_MINIT_XMAC_B2	54
48686d7f5d3SJohn Marino #define SK_MINIT_XMAC_C1	63
48786d7f5d3SJohn Marino 
48886d7f5d3SJohn Marino #define SK_MACARBCTL_RESET	0x0001
48986d7f5d3SJohn Marino #define SK_MACARBCTL_UNRESET	0x0002
49086d7f5d3SJohn Marino #define SK_MACARBCTL_FASTOE_OFF	0x0004
49186d7f5d3SJohn Marino #define SK_MACARBCRL_FASTOE_ON	0x0008
49286d7f5d3SJohn Marino 
49386d7f5d3SJohn Marino #define SK_RCINIT_XMAC_B2	54
49486d7f5d3SJohn Marino #define SK_RCINIT_XMAC_C1	0
49586d7f5d3SJohn Marino 
49686d7f5d3SJohn Marino #define SK_RECOVERYCTL_RX1_OFF	0x0001
49786d7f5d3SJohn Marino #define SK_RECOVERYCTL_RX1_ON	0x0002
49886d7f5d3SJohn Marino #define SK_RECOVERYCTL_RX2_OFF	0x0004
49986d7f5d3SJohn Marino #define SK_RECOVERYCTL_RX2_ON	0x0008
50086d7f5d3SJohn Marino #define SK_RECOVERYCTL_TX1_OFF	0x0010
50186d7f5d3SJohn Marino #define SK_RECOVERYCTL_TX1_ON	0x0020
50286d7f5d3SJohn Marino #define SK_RECOVERYCTL_TX2_OFF	0x0040
50386d7f5d3SJohn Marino #define SK_RECOVERYCTL_TX2_ON	0x0080
50486d7f5d3SJohn Marino 
50586d7f5d3SJohn Marino #define SK_RECOVERY_XMAC_B2				\
50686d7f5d3SJohn Marino 	(SK_RECOVERYCTL_RX1_ON|SK_RECOVERYCTL_RX2_ON|	\
50786d7f5d3SJohn Marino 	SK_RECOVERYCTL_TX1_ON|SK_RECOVERYCTL_TX2_ON)
50886d7f5d3SJohn Marino 
50986d7f5d3SJohn Marino #define SK_RECOVERY_XMAC_C1				\
51086d7f5d3SJohn Marino 	(SK_RECOVERYCTL_RX1_OFF|SK_RECOVERYCTL_RX2_OFF|	\
51186d7f5d3SJohn Marino 	SK_RECOVERYCTL_TX1_OFF|SK_RECOVERYCTL_TX2_OFF)
51286d7f5d3SJohn Marino 
51386d7f5d3SJohn Marino /* Block 4 -- TX Arbiter MAC 1 */
51486d7f5d3SJohn Marino #define SK_TXAR1_TIMERINIT	0x0200
51586d7f5d3SJohn Marino #define SK_TXAR1_TIMERVAL	0x0204
51686d7f5d3SJohn Marino #define SK_TXAR1_LIMITINIT	0x0208
51786d7f5d3SJohn Marino #define SK_TXAR1_LIMITCNT	0x020C
51886d7f5d3SJohn Marino #define SK_TXAR1_COUNTERCTL	0x0210
51986d7f5d3SJohn Marino #define SK_TXAR1_COUNTERTST	0x0212
52086d7f5d3SJohn Marino #define SK_TXAR1_COUNTERSTS	0x0212
52186d7f5d3SJohn Marino 
52286d7f5d3SJohn Marino /* Block 5 -- TX Arbiter MAC 2 */
52386d7f5d3SJohn Marino #define SK_TXAR2_TIMERINIT	0x0280
52486d7f5d3SJohn Marino #define SK_TXAR2_TIMERVAL	0x0284
52586d7f5d3SJohn Marino #define SK_TXAR2_LIMITINIT	0x0288
52686d7f5d3SJohn Marino #define SK_TXAR2_LIMITCNT	0x028C
52786d7f5d3SJohn Marino #define SK_TXAR2_COUNTERCTL	0x0290
52886d7f5d3SJohn Marino #define SK_TXAR2_COUNTERTST	0x0291
52986d7f5d3SJohn Marino #define SK_TXAR2_COUNTERSTS	0x0292
53086d7f5d3SJohn Marino 
53186d7f5d3SJohn Marino #define SK_TXARCTL_OFF		0x01
53286d7f5d3SJohn Marino #define SK_TXARCTL_ON		0x02
53386d7f5d3SJohn Marino #define SK_TXARCTL_RATECTL_OFF	0x04
53486d7f5d3SJohn Marino #define SK_TXARCTL_RATECTL_ON	0x08
53586d7f5d3SJohn Marino #define SK_TXARCTL_ALLOC_OFF	0x10
53686d7f5d3SJohn Marino #define SK_TXARCTL_ALLOC_ON	0x20
53786d7f5d3SJohn Marino #define SK_TXARCTL_FSYNC_OFF	0x40
53886d7f5d3SJohn Marino #define SK_TXARCTL_FSYNC_ON	0x80
53986d7f5d3SJohn Marino 
54086d7f5d3SJohn Marino /* Block 6 -- External registers */
54186d7f5d3SJohn Marino #define SK_EXTREG_BASE	0x300
54286d7f5d3SJohn Marino #define SK_EXTREG_END	0x37C
54386d7f5d3SJohn Marino 
54486d7f5d3SJohn Marino /* Block 7 -- PCI config registers */
54586d7f5d3SJohn Marino #define SK_PCI_BASE	0x0380
54686d7f5d3SJohn Marino #define SK_PCI_END	0x03FC
54786d7f5d3SJohn Marino 
54886d7f5d3SJohn Marino /* Compute offset of mirrored PCI register */
54986d7f5d3SJohn Marino #define SK_PCI_REG(reg)		((reg) + SK_PCI_BASE)
55086d7f5d3SJohn Marino 
55186d7f5d3SJohn Marino /* Block 8 -- RX queue 1 */
55286d7f5d3SJohn Marino #define SK_RXQ1_BUFCNT		0x0400
55386d7f5d3SJohn Marino #define SK_RXQ1_BUFCTL		0x0402
55486d7f5d3SJohn Marino #define SK_RXQ1_NEXTDESC	0x0404
55586d7f5d3SJohn Marino #define SK_RXQ1_RXBUF_LO	0x0408
55686d7f5d3SJohn Marino #define SK_RXQ1_RXBUF_HI	0x040C
55786d7f5d3SJohn Marino #define SK_RXQ1_RXSTAT		0x0410
55886d7f5d3SJohn Marino #define SK_RXQ1_TIMESTAMP	0x0414
55986d7f5d3SJohn Marino #define SK_RXQ1_CSUM1		0x0418
56086d7f5d3SJohn Marino #define SK_RXQ1_CSUM2		0x041A
56186d7f5d3SJohn Marino #define SK_RXQ1_CSUM1_START	0x041C
56286d7f5d3SJohn Marino #define SK_RXQ1_CSUM2_START	0x041E
56386d7f5d3SJohn Marino #define SK_RXQ1_CURADDR_LO	0x0420
56486d7f5d3SJohn Marino #define SK_RXQ1_CURADDR_HI	0x0424
56586d7f5d3SJohn Marino #define SK_RXQ1_CURCNT_LO	0x0428
56686d7f5d3SJohn Marino #define SK_RXQ1_CURCNT_HI	0x042C
56786d7f5d3SJohn Marino #define SK_RXQ1_CURBYTES	0x0430
56886d7f5d3SJohn Marino #define SK_RXQ1_BMU_CSR		0x0434
56986d7f5d3SJohn Marino #define SK_RXQ1_WATERMARK	0x0438
57086d7f5d3SJohn Marino #define SK_RXQ1_FLAG		0x043A
57186d7f5d3SJohn Marino #define SK_RXQ1_TEST1		0x043C
57286d7f5d3SJohn Marino #define SK_RXQ1_TEST2		0x0440
57386d7f5d3SJohn Marino #define SK_RXQ1_TEST3		0x0444
57486d7f5d3SJohn Marino 
57586d7f5d3SJohn Marino /* Block 9 -- RX queue 2 */
57686d7f5d3SJohn Marino #define SK_RXQ2_BUFCNT		0x0480
57786d7f5d3SJohn Marino #define SK_RXQ2_BUFCTL		0x0482
57886d7f5d3SJohn Marino #define SK_RXQ2_NEXTDESC	0x0484
57986d7f5d3SJohn Marino #define SK_RXQ2_RXBUF_LO	0x0488
58086d7f5d3SJohn Marino #define SK_RXQ2_RXBUF_HI	0x048C
58186d7f5d3SJohn Marino #define SK_RXQ2_RXSTAT		0x0490
58286d7f5d3SJohn Marino #define SK_RXQ2_TIMESTAMP	0x0494
58386d7f5d3SJohn Marino #define SK_RXQ2_CSUM1		0x0498
58486d7f5d3SJohn Marino #define SK_RXQ2_CSUM2		0x049A
58586d7f5d3SJohn Marino #define SK_RXQ2_CSUM1_START	0x049C
58686d7f5d3SJohn Marino #define SK_RXQ2_CSUM2_START	0x049E
58786d7f5d3SJohn Marino #define SK_RXQ2_CURADDR_LO	0x04A0
58886d7f5d3SJohn Marino #define SK_RXQ2_CURADDR_HI	0x04A4
58986d7f5d3SJohn Marino #define SK_RXQ2_CURCNT_LO	0x04A8
59086d7f5d3SJohn Marino #define SK_RXQ2_CURCNT_HI	0x04AC
59186d7f5d3SJohn Marino #define SK_RXQ2_CURBYTES	0x04B0
59286d7f5d3SJohn Marino #define SK_RXQ2_BMU_CSR		0x04B4
59386d7f5d3SJohn Marino #define SK_RXQ2_WATERMARK	0x04B8
59486d7f5d3SJohn Marino #define SK_RXQ2_FLAG		0x04BA
59586d7f5d3SJohn Marino #define SK_RXQ2_TEST1		0x04BC
59686d7f5d3SJohn Marino #define SK_RXQ2_TEST2		0x04C0
59786d7f5d3SJohn Marino #define SK_RXQ2_TEST3		0x04C4
59886d7f5d3SJohn Marino 
59986d7f5d3SJohn Marino #define SK_RXBMU_CLR_IRQ_ERR		0x00000001
60086d7f5d3SJohn Marino #define SK_RXBMU_CLR_IRQ_EOF		0x00000002
60186d7f5d3SJohn Marino #define SK_RXBMU_CLR_IRQ_EOB		0x00000004
60286d7f5d3SJohn Marino #define SK_RXBMU_CLR_IRQ_PAR		0x00000008
60386d7f5d3SJohn Marino #define SK_RXBMU_RX_START		0x00000010
60486d7f5d3SJohn Marino #define SK_RXBMU_RX_STOP		0x00000020
60586d7f5d3SJohn Marino #define SK_RXBMU_POLL_OFF		0x00000040
60686d7f5d3SJohn Marino #define SK_RXBMU_POLL_ON		0x00000080
60786d7f5d3SJohn Marino #define SK_RXBMU_TRANSFER_SM_RESET	0x00000100
60886d7f5d3SJohn Marino #define SK_RXBMU_TRANSFER_SM_UNRESET	0x00000200
60986d7f5d3SJohn Marino #define SK_RXBMU_DESCWR_SM_RESET	0x00000400
61086d7f5d3SJohn Marino #define SK_RXBMU_DESCWR_SM_UNRESET	0x00000800
61186d7f5d3SJohn Marino #define SK_RXBMU_DESCRD_SM_RESET	0x00001000
61286d7f5d3SJohn Marino #define SK_RXBMU_DESCRD_SM_UNRESET	0x00002000
61386d7f5d3SJohn Marino #define SK_RXBMU_SUPERVISOR_SM_RESET	0x00004000
61486d7f5d3SJohn Marino #define SK_RXBMU_SUPERVISOR_SM_UNRESET	0x00008000
61586d7f5d3SJohn Marino #define SK_RXBMU_PFI_SM_RESET		0x00010000
61686d7f5d3SJohn Marino #define SK_RXBMU_PFI_SM_UNRESET		0x00020000
61786d7f5d3SJohn Marino #define SK_RXBMU_FIFO_RESET		0x00040000
61886d7f5d3SJohn Marino #define SK_RXBMU_FIFO_UNRESET		0x00080000
61986d7f5d3SJohn Marino #define SK_RXBMU_DESC_RESET		0x00100000
62086d7f5d3SJohn Marino #define SK_RXBMU_DESC_UNRESET		0x00200000
62186d7f5d3SJohn Marino #define SK_RXBMU_SUPERVISOR_IDLE	0x01000000
62286d7f5d3SJohn Marino 
62386d7f5d3SJohn Marino #define SK_RXBMU_ONLINE		\
62486d7f5d3SJohn Marino 	(SK_RXBMU_TRANSFER_SM_UNRESET|SK_RXBMU_DESCWR_SM_UNRESET|	\
62586d7f5d3SJohn Marino 	SK_RXBMU_DESCRD_SM_UNRESET|SK_RXBMU_SUPERVISOR_SM_UNRESET|	\
62686d7f5d3SJohn Marino 	SK_RXBMU_PFI_SM_UNRESET|SK_RXBMU_FIFO_UNRESET|			\
62786d7f5d3SJohn Marino 	SK_RXBMU_DESC_UNRESET)
62886d7f5d3SJohn Marino 
62986d7f5d3SJohn Marino #define SK_RXBMU_OFFLINE		\
63086d7f5d3SJohn Marino 	(SK_RXBMU_TRANSFER_SM_RESET|SK_RXBMU_DESCWR_SM_RESET|	\
63186d7f5d3SJohn Marino 	SK_RXBMU_DESCRD_SM_RESET|SK_RXBMU_SUPERVISOR_SM_RESET|	\
63286d7f5d3SJohn Marino 	SK_RXBMU_PFI_SM_RESET|SK_RXBMU_FIFO_RESET|		\
63386d7f5d3SJohn Marino 	SK_RXBMU_DESC_RESET)
63486d7f5d3SJohn Marino 
63586d7f5d3SJohn Marino /* Block 12 -- TX sync queue 1 */
63686d7f5d3SJohn Marino #define SK_TXQS1_BUFCNT		0x0600
63786d7f5d3SJohn Marino #define SK_TXQS1_BUFCTL		0x0602
63886d7f5d3SJohn Marino #define SK_TXQS1_NEXTDESC	0x0604
63986d7f5d3SJohn Marino #define SK_TXQS1_RXBUF_LO	0x0608
64086d7f5d3SJohn Marino #define SK_TXQS1_RXBUF_HI	0x060C
64186d7f5d3SJohn Marino #define SK_TXQS1_RXSTAT		0x0610
64286d7f5d3SJohn Marino #define SK_TXQS1_CSUM_STARTVAL	0x0614
64386d7f5d3SJohn Marino #define SK_TXQS1_CSUM_STARTPOS	0x0618
64486d7f5d3SJohn Marino #define SK_TXQS1_CSUM_WRITEPOS	0x061A
64586d7f5d3SJohn Marino #define SK_TXQS1_CURADDR_LO	0x0620
64686d7f5d3SJohn Marino #define SK_TXQS1_CURADDR_HI	0x0624
64786d7f5d3SJohn Marino #define SK_TXQS1_CURCNT_LO	0x0628
64886d7f5d3SJohn Marino #define SK_TXQS1_CURCNT_HI	0x062C
64986d7f5d3SJohn Marino #define SK_TXQS1_CURBYTES	0x0630
65086d7f5d3SJohn Marino #define SK_TXQS1_BMU_CSR	0x0634
65186d7f5d3SJohn Marino #define SK_TXQS1_WATERMARK	0x0638
65286d7f5d3SJohn Marino #define SK_TXQS1_FLAG		0x063A
65386d7f5d3SJohn Marino #define SK_TXQS1_TEST1		0x063C
65486d7f5d3SJohn Marino #define SK_TXQS1_TEST2		0x0640
65586d7f5d3SJohn Marino #define SK_TXQS1_TEST3		0x0644
65686d7f5d3SJohn Marino 
65786d7f5d3SJohn Marino /* Block 13 -- TX async queue 1 */
65886d7f5d3SJohn Marino #define SK_TXQA1_BUFCNT		0x0680
65986d7f5d3SJohn Marino #define SK_TXQA1_BUFCTL		0x0682
66086d7f5d3SJohn Marino #define SK_TXQA1_NEXTDESC	0x0684
66186d7f5d3SJohn Marino #define SK_TXQA1_RXBUF_LO	0x0688
66286d7f5d3SJohn Marino #define SK_TXQA1_RXBUF_HI	0x068C
66386d7f5d3SJohn Marino #define SK_TXQA1_RXSTAT		0x0690
66486d7f5d3SJohn Marino #define SK_TXQA1_CSUM_STARTVAL	0x0694
66586d7f5d3SJohn Marino #define SK_TXQA1_CSUM_STARTPOS	0x0698
66686d7f5d3SJohn Marino #define SK_TXQA1_CSUM_WRITEPOS	0x069A
66786d7f5d3SJohn Marino #define SK_TXQA1_CURADDR_LO	0x06A0
66886d7f5d3SJohn Marino #define SK_TXQA1_CURADDR_HI	0x06A4
66986d7f5d3SJohn Marino #define SK_TXQA1_CURCNT_LO	0x06A8
67086d7f5d3SJohn Marino #define SK_TXQA1_CURCNT_HI	0x06AC
67186d7f5d3SJohn Marino #define SK_TXQA1_CURBYTES	0x06B0
67286d7f5d3SJohn Marino #define SK_TXQA1_BMU_CSR	0x06B4
67386d7f5d3SJohn Marino #define SK_TXQA1_WATERMARK	0x06B8
67486d7f5d3SJohn Marino #define SK_TXQA1_FLAG		0x06BA
67586d7f5d3SJohn Marino #define SK_TXQA1_TEST1		0x06BC
67686d7f5d3SJohn Marino #define SK_TXQA1_TEST2		0x06C0
67786d7f5d3SJohn Marino #define SK_TXQA1_TEST3		0x06C4
67886d7f5d3SJohn Marino 
67986d7f5d3SJohn Marino /* Block 14 -- TX sync queue 2 */
68086d7f5d3SJohn Marino #define SK_TXQS2_BUFCNT		0x0700
68186d7f5d3SJohn Marino #define SK_TXQS2_BUFCTL		0x0702
68286d7f5d3SJohn Marino #define SK_TXQS2_NEXTDESC	0x0704
68386d7f5d3SJohn Marino #define SK_TXQS2_RXBUF_LO	0x0708
68486d7f5d3SJohn Marino #define SK_TXQS2_RXBUF_HI	0x070C
68586d7f5d3SJohn Marino #define SK_TXQS2_RXSTAT		0x0710
68686d7f5d3SJohn Marino #define SK_TXQS2_CSUM_STARTVAL	0x0714
68786d7f5d3SJohn Marino #define SK_TXQS2_CSUM_STARTPOS	0x0718
68886d7f5d3SJohn Marino #define SK_TXQS2_CSUM_WRITEPOS	0x071A
68986d7f5d3SJohn Marino #define SK_TXQS2_CURADDR_LO	0x0720
69086d7f5d3SJohn Marino #define SK_TXQS2_CURADDR_HI	0x0724
69186d7f5d3SJohn Marino #define SK_TXQS2_CURCNT_LO	0x0728
69286d7f5d3SJohn Marino #define SK_TXQS2_CURCNT_HI	0x072C
69386d7f5d3SJohn Marino #define SK_TXQS2_CURBYTES	0x0730
69486d7f5d3SJohn Marino #define SK_TXQS2_BMU_CSR	0x0734
69586d7f5d3SJohn Marino #define SK_TXQS2_WATERMARK	0x0738
69686d7f5d3SJohn Marino #define SK_TXQS2_FLAG		0x073A
69786d7f5d3SJohn Marino #define SK_TXQS2_TEST1		0x073C
69886d7f5d3SJohn Marino #define SK_TXQS2_TEST2		0x0740
69986d7f5d3SJohn Marino #define SK_TXQS2_TEST3		0x0744
70086d7f5d3SJohn Marino 
70186d7f5d3SJohn Marino /* Block 15 -- TX async queue 2 */
70286d7f5d3SJohn Marino #define SK_TXQA2_BUFCNT		0x0780
70386d7f5d3SJohn Marino #define SK_TXQA2_BUFCTL		0x0782
70486d7f5d3SJohn Marino #define SK_TXQA2_NEXTDESC	0x0784
70586d7f5d3SJohn Marino #define SK_TXQA2_RXBUF_LO	0x0788
70686d7f5d3SJohn Marino #define SK_TXQA2_RXBUF_HI	0x078C
70786d7f5d3SJohn Marino #define SK_TXQA2_RXSTAT		0x0790
70886d7f5d3SJohn Marino #define SK_TXQA2_CSUM_STARTVAL	0x0794
70986d7f5d3SJohn Marino #define SK_TXQA2_CSUM_STARTPOS	0x0798
71086d7f5d3SJohn Marino #define SK_TXQA2_CSUM_WRITEPOS	0x079A
71186d7f5d3SJohn Marino #define SK_TXQA2_CURADDR_LO	0x07A0
71286d7f5d3SJohn Marino #define SK_TXQA2_CURADDR_HI	0x07A4
71386d7f5d3SJohn Marino #define SK_TXQA2_CURCNT_LO	0x07A8
71486d7f5d3SJohn Marino #define SK_TXQA2_CURCNT_HI	0x07AC
71586d7f5d3SJohn Marino #define SK_TXQA2_CURBYTES	0x07B0
71686d7f5d3SJohn Marino #define SK_TXQA2_BMU_CSR	0x07B4
71786d7f5d3SJohn Marino #define SK_TXQA2_WATERMARK	0x07B8
71886d7f5d3SJohn Marino #define SK_TXQA2_FLAG		0x07BA
71986d7f5d3SJohn Marino #define SK_TXQA2_TEST1		0x07BC
72086d7f5d3SJohn Marino #define SK_TXQA2_TEST2		0x07C0
72186d7f5d3SJohn Marino #define SK_TXQA2_TEST3		0x07C4
72286d7f5d3SJohn Marino 
72386d7f5d3SJohn Marino #define SK_TXBMU_CLR_IRQ_ERR		0x00000001
72486d7f5d3SJohn Marino #define SK_TXBMU_CLR_IRQ_EOF		0x00000002
72586d7f5d3SJohn Marino #define SK_TXBMU_CLR_IRQ_EOB		0x00000004
72686d7f5d3SJohn Marino #define SK_TXBMU_TX_START		0x00000010
72786d7f5d3SJohn Marino #define SK_TXBMU_TX_STOP		0x00000020
72886d7f5d3SJohn Marino #define SK_TXBMU_POLL_OFF		0x00000040
72986d7f5d3SJohn Marino #define SK_TXBMU_POLL_ON		0x00000080
73086d7f5d3SJohn Marino #define SK_TXBMU_TRANSFER_SM_RESET	0x00000100
73186d7f5d3SJohn Marino #define SK_TXBMU_TRANSFER_SM_UNRESET	0x00000200
73286d7f5d3SJohn Marino #define SK_TXBMU_DESCWR_SM_RESET	0x00000400
73386d7f5d3SJohn Marino #define SK_TXBMU_DESCWR_SM_UNRESET	0x00000800
73486d7f5d3SJohn Marino #define SK_TXBMU_DESCRD_SM_RESET	0x00001000
73586d7f5d3SJohn Marino #define SK_TXBMU_DESCRD_SM_UNRESET	0x00002000
73686d7f5d3SJohn Marino #define SK_TXBMU_SUPERVISOR_SM_RESET	0x00004000
73786d7f5d3SJohn Marino #define SK_TXBMU_SUPERVISOR_SM_UNRESET	0x00008000
73886d7f5d3SJohn Marino #define SK_TXBMU_PFI_SM_RESET		0x00010000
73986d7f5d3SJohn Marino #define SK_TXBMU_PFI_SM_UNRESET		0x00020000
74086d7f5d3SJohn Marino #define SK_TXBMU_FIFO_RESET		0x00040000
74186d7f5d3SJohn Marino #define SK_TXBMU_FIFO_UNRESET		0x00080000
74286d7f5d3SJohn Marino #define SK_TXBMU_DESC_RESET		0x00100000
74386d7f5d3SJohn Marino #define SK_TXBMU_DESC_UNRESET		0x00200000
74486d7f5d3SJohn Marino #define SK_TXBMU_SUPERVISOR_IDLE	0x01000000
74586d7f5d3SJohn Marino 
74686d7f5d3SJohn Marino #define SK_TXBMU_ONLINE		\
74786d7f5d3SJohn Marino 	(SK_TXBMU_TRANSFER_SM_UNRESET|SK_TXBMU_DESCWR_SM_UNRESET|	\
74886d7f5d3SJohn Marino 	SK_TXBMU_DESCRD_SM_UNRESET|SK_TXBMU_SUPERVISOR_SM_UNRESET|	\
74986d7f5d3SJohn Marino 	SK_TXBMU_PFI_SM_UNRESET|SK_TXBMU_FIFO_UNRESET|			\
75086d7f5d3SJohn Marino 	SK_TXBMU_DESC_UNRESET|SK_TXBMU_POLL_ON)
75186d7f5d3SJohn Marino 
75286d7f5d3SJohn Marino #define SK_TXBMU_OFFLINE		\
75386d7f5d3SJohn Marino 	(SK_TXBMU_TRANSFER_SM_RESET|SK_TXBMU_DESCWR_SM_RESET|	\
75486d7f5d3SJohn Marino 	SK_TXBMU_DESCRD_SM_RESET|SK_TXBMU_SUPERVISOR_SM_RESET|	\
75586d7f5d3SJohn Marino 	SK_TXBMU_PFI_SM_RESET|SK_TXBMU_FIFO_RESET|		\
75686d7f5d3SJohn Marino 	SK_TXBMU_DESC_RESET|SK_TXBMU_POLL_OFF)
75786d7f5d3SJohn Marino 
75886d7f5d3SJohn Marino /* Block 16 -- Receive RAMbuffer 1 */
75986d7f5d3SJohn Marino #define SK_RXRB1_START		0x0800
76086d7f5d3SJohn Marino #define SK_RXRB1_END		0x0804
76186d7f5d3SJohn Marino #define SK_RXRB1_WR_PTR		0x0808
76286d7f5d3SJohn Marino #define SK_RXRB1_RD_PTR		0x080C
76386d7f5d3SJohn Marino #define SK_RXRB1_UTHR_PAUSE	0x0810
76486d7f5d3SJohn Marino #define SK_RXRB1_LTHR_PAUSE	0x0814
76586d7f5d3SJohn Marino #define SK_RXRB1_UTHR_HIPRIO	0x0818
76686d7f5d3SJohn Marino #define SK_RXRB1_UTHR_LOPRIO	0x081C
76786d7f5d3SJohn Marino #define SK_RXRB1_PKTCNT		0x0820
76886d7f5d3SJohn Marino #define SK_RXRB1_LVL		0x0824
76986d7f5d3SJohn Marino #define SK_RXRB1_CTLTST		0x0828
77086d7f5d3SJohn Marino 
77186d7f5d3SJohn Marino /* Block 17 -- Receive RAMbuffer 2 */
77286d7f5d3SJohn Marino #define SK_RXRB2_START		0x0880
77386d7f5d3SJohn Marino #define SK_RXRB2_END		0x0884
77486d7f5d3SJohn Marino #define SK_RXRB2_WR_PTR		0x0888
77586d7f5d3SJohn Marino #define SK_RXRB2_RD_PTR		0x088C
77686d7f5d3SJohn Marino #define SK_RXRB2_UTHR_PAUSE	0x0890
77786d7f5d3SJohn Marino #define SK_RXRB2_LTHR_PAUSE	0x0894
77886d7f5d3SJohn Marino #define SK_RXRB2_UTHR_HIPRIO	0x0898
77986d7f5d3SJohn Marino #define SK_RXRB2_UTHR_LOPRIO	0x089C
78086d7f5d3SJohn Marino #define SK_RXRB2_PKTCNT		0x08A0
78186d7f5d3SJohn Marino #define SK_RXRB2_LVL		0x08A4
78286d7f5d3SJohn Marino #define SK_RXRB2_CTLTST		0x08A8
78386d7f5d3SJohn Marino 
78486d7f5d3SJohn Marino /* Block 20 -- Sync. Transmit RAMbuffer 1 */
78586d7f5d3SJohn Marino #define SK_TXRBS1_START		0x0A00
78686d7f5d3SJohn Marino #define SK_TXRBS1_END		0x0A04
78786d7f5d3SJohn Marino #define SK_TXRBS1_WR_PTR	0x0A08
78886d7f5d3SJohn Marino #define SK_TXRBS1_RD_PTR	0x0A0C
78986d7f5d3SJohn Marino #define SK_TXRBS1_PKTCNT	0x0A20
79086d7f5d3SJohn Marino #define SK_TXRBS1_LVL		0x0A24
79186d7f5d3SJohn Marino #define SK_TXRBS1_CTLTST	0x0A28
79286d7f5d3SJohn Marino 
79386d7f5d3SJohn Marino /* Block 21 -- Async. Transmit RAMbuffer 1 */
79486d7f5d3SJohn Marino #define SK_TXRBA1_START		0x0A80
79586d7f5d3SJohn Marino #define SK_TXRBA1_END		0x0A84
79686d7f5d3SJohn Marino #define SK_TXRBA1_WR_PTR	0x0A88
79786d7f5d3SJohn Marino #define SK_TXRBA1_RD_PTR	0x0A8C
79886d7f5d3SJohn Marino #define SK_TXRBA1_PKTCNT	0x0AA0
79986d7f5d3SJohn Marino #define SK_TXRBA1_LVL		0x0AA4
80086d7f5d3SJohn Marino #define SK_TXRBA1_CTLTST	0x0AA8
80186d7f5d3SJohn Marino 
80286d7f5d3SJohn Marino /* Block 22 -- Sync. Transmit RAMbuffer 2 */
80386d7f5d3SJohn Marino #define SK_TXRBS2_START		0x0B00
80486d7f5d3SJohn Marino #define SK_TXRBS2_END		0x0B04
80586d7f5d3SJohn Marino #define SK_TXRBS2_WR_PTR	0x0B08
80686d7f5d3SJohn Marino #define SK_TXRBS2_RD_PTR	0x0B0C
80786d7f5d3SJohn Marino #define SK_TXRBS2_PKTCNT	0x0B20
80886d7f5d3SJohn Marino #define SK_TXRBS2_LVL		0x0B24
80986d7f5d3SJohn Marino #define SK_TXRBS2_CTLTST	0x0B28
81086d7f5d3SJohn Marino 
81186d7f5d3SJohn Marino /* Block 23 -- Async. Transmit RAMbuffer 2 */
81286d7f5d3SJohn Marino #define SK_TXRBA2_START		0x0B80
81386d7f5d3SJohn Marino #define SK_TXRBA2_END		0x0B84
81486d7f5d3SJohn Marino #define SK_TXRBA2_WR_PTR	0x0B88
81586d7f5d3SJohn Marino #define SK_TXRBA2_RD_PTR	0x0B8C
81686d7f5d3SJohn Marino #define SK_TXRBA2_PKTCNT	0x0BA0
81786d7f5d3SJohn Marino #define SK_TXRBA2_LVL		0x0BA4
81886d7f5d3SJohn Marino #define SK_TXRBA2_CTLTST	0x0BA8
81986d7f5d3SJohn Marino 
82086d7f5d3SJohn Marino #define SK_RBCTL_RESET		0x00000001
82186d7f5d3SJohn Marino #define SK_RBCTL_UNRESET	0x00000002
82286d7f5d3SJohn Marino #define SK_RBCTL_OFF		0x00000004
82386d7f5d3SJohn Marino #define SK_RBCTL_ON		0x00000008
82486d7f5d3SJohn Marino #define SK_RBCTL_STORENFWD_OFF	0x00000010
82586d7f5d3SJohn Marino #define SK_RBCTL_STORENFWD_ON	0x00000020
82686d7f5d3SJohn Marino 
82786d7f5d3SJohn Marino /* Block 24 -- RX MAC FIFO 1 regisrers and LINK_SYNC counter */
82886d7f5d3SJohn Marino #define SK_RXF1_END		0x0C00
82986d7f5d3SJohn Marino #define SK_RXF1_WPTR		0x0C04
83086d7f5d3SJohn Marino #define SK_RXF1_RPTR		0x0C0C
83186d7f5d3SJohn Marino #define SK_RXF1_PKTCNT		0x0C10
83286d7f5d3SJohn Marino #define SK_RXF1_LVL		0x0C14
83386d7f5d3SJohn Marino #define SK_RXF1_MACCTL		0x0C18
83486d7f5d3SJohn Marino #define SK_RXF1_CTL		0x0C1C
83586d7f5d3SJohn Marino #define SK_RXLED1_CNTINIT	0x0C20
83686d7f5d3SJohn Marino #define SK_RXLED1_COUNTER	0x0C24
83786d7f5d3SJohn Marino #define SK_RXLED1_CTL		0x0C28
83886d7f5d3SJohn Marino #define SK_RXLED1_TST		0x0C29
83986d7f5d3SJohn Marino #define SK_LINK_SYNC1_CINIT	0x0C30
84086d7f5d3SJohn Marino #define SK_LINK_SYNC1_COUNTER	0x0C34
84186d7f5d3SJohn Marino #define SK_LINK_SYNC1_CTL	0x0C38
84286d7f5d3SJohn Marino #define SK_LINK_SYNC1_TST	0x0C39
84386d7f5d3SJohn Marino #define SK_LINKLED1_CTL		0x0C3C
84486d7f5d3SJohn Marino 
84586d7f5d3SJohn Marino #define SK_FIFO_END		0x3F
84686d7f5d3SJohn Marino 
84786d7f5d3SJohn Marino /* Receive MAC FIFO 1 (Yukon Only) */
84886d7f5d3SJohn Marino #define SK_RXMF1_END		0x0C40
84986d7f5d3SJohn Marino #define SK_RXMF1_THRESHOLD	0x0C44
85086d7f5d3SJohn Marino #define SK_RXMF1_CTRL_TEST	0x0C48
85186d7f5d3SJohn Marino #define SK_RXMF1_FLUSH_MASK	0x0C4C
85286d7f5d3SJohn Marino #define SK_RXMF1_FLUSH_THRESHOLD	0x0C50
85386d7f5d3SJohn Marino #define SK_RXMF1_WRITE_PTR	0x0C60
85486d7f5d3SJohn Marino #define SK_RXMF1_WRITE_LEVEL	0x0C68
85586d7f5d3SJohn Marino #define SK_RXMF1_READ_PTR	0x0C70
85686d7f5d3SJohn Marino #define SK_RXMF1_READ_LEVEL	0x0C78
85786d7f5d3SJohn Marino 
85886d7f5d3SJohn Marino /* Receive MAC FIFO 1 Control/Test */
85986d7f5d3SJohn Marino #define SK_RFCTL_WR_PTR_TST_ON	0x00004000	/* Write pointer test on*/
86086d7f5d3SJohn Marino #define SK_RFCTL_WR_PTR_TST_OFF	0x00002000	/* Write pointer test off */
86186d7f5d3SJohn Marino #define SK_RFCTL_WR_PTR_STEP	0x00001000	/* Write pointer increment */
86286d7f5d3SJohn Marino #define SK_RFCTL_RD_PTR_TST_ON	0x00000400	/* Read pointer test on */
86386d7f5d3SJohn Marino #define SK_RFCTL_RD_PTR_TST_OFF	0x00000200	/* Read pointer test off */
86486d7f5d3SJohn Marino #define SK_RFCTL_RD_PTR_STEP	0x00000100	/* Read pointer increment */
86586d7f5d3SJohn Marino #define SK_RFCTL_FIFO_FLUSH_OFF	0x00000080	/* RX FIFO Flsuh mode off */
86686d7f5d3SJohn Marino #define SK_RFCTL_FIFO_FLUSH_ON	0x00000040	/* RX FIFO Flush mode on */
86786d7f5d3SJohn Marino #define SK_RFCTL_RX_FIFO_OVER	0x00000020	/* Clear IRQ RX FIFO Overrun */
86886d7f5d3SJohn Marino #define SK_RFCTL_FRAME_RX_DONE	0x00000010	/* Clear IRQ Frame RX Done */
86986d7f5d3SJohn Marino #define SK_RFCTL_OPERATION_ON	0x00000008	/* Operational mode on */
87086d7f5d3SJohn Marino #define SK_RFCTL_OPERATION_OFF	0x00000004	/* Operational mode off */
87186d7f5d3SJohn Marino #define SK_RFCTL_RESET_CLEAR	0x00000002	/* MAC FIFO Reset Clear */
87286d7f5d3SJohn Marino #define SK_RFCTL_RESET_SET	0x00000001	/* MAC FIFO Reset Set */
87386d7f5d3SJohn Marino 
87486d7f5d3SJohn Marino #define SK_RFCTL_FIFO_THRESHOLD	0x0a	/* flush threshold (default) */
87586d7f5d3SJohn Marino 
87686d7f5d3SJohn Marino /* Block 25 -- RX MAC FIFO 2 regisrers and LINK_SYNC counter */
87786d7f5d3SJohn Marino #define SK_RXF2_END		0x0C80
87886d7f5d3SJohn Marino #define SK_RXF2_WPTR		0x0C84
87986d7f5d3SJohn Marino #define SK_RXF2_RPTR		0x0C8C
88086d7f5d3SJohn Marino #define SK_RXF2_PKTCNT		0x0C90
88186d7f5d3SJohn Marino #define SK_RXF2_LVL		0x0C94
88286d7f5d3SJohn Marino #define SK_RXF2_MACCTL		0x0C98
88386d7f5d3SJohn Marino #define SK_RXF2_CTL		0x0C9C
88486d7f5d3SJohn Marino #define SK_RXLED2_CNTINIT	0x0CA0
88586d7f5d3SJohn Marino #define SK_RXLED2_COUNTER	0x0CA4
88686d7f5d3SJohn Marino #define SK_RXLED2_CTL		0x0CA8
88786d7f5d3SJohn Marino #define SK_RXLED2_TST		0x0CA9
88886d7f5d3SJohn Marino #define SK_LINK_SYNC2_CINIT	0x0CB0
88986d7f5d3SJohn Marino #define SK_LINK_SYNC2_COUNTER	0x0CB4
89086d7f5d3SJohn Marino #define SK_LINK_SYNC2_CTL	0x0CB8
89186d7f5d3SJohn Marino #define SK_LINK_SYNC2_TST	0x0CB9
89286d7f5d3SJohn Marino #define SK_LINKLED2_CTL		0x0CBC
89386d7f5d3SJohn Marino 
89486d7f5d3SJohn Marino #define SK_RXMACCTL_CLR_IRQ_NOSTS	0x00000001
89586d7f5d3SJohn Marino #define SK_RXMACCTL_CLR_IRQ_NOTSTAMP	0x00000002
89686d7f5d3SJohn Marino #define SK_RXMACCTL_TSTAMP_OFF		0x00000004
89786d7f5d3SJohn Marino #define SK_RXMACCTL_RSTAMP_ON		0x00000008
89886d7f5d3SJohn Marino #define SK_RXMACCTL_FLUSH_OFF		0x00000010
89986d7f5d3SJohn Marino #define SK_RXMACCTL_FLUSH_ON		0x00000020
90086d7f5d3SJohn Marino #define SK_RXMACCTL_PAUSE_OFF		0x00000040
90186d7f5d3SJohn Marino #define SK_RXMACCTL_PAUSE_ON		0x00000080
90286d7f5d3SJohn Marino #define SK_RXMACCTL_AFULL_OFF		0x00000100
90386d7f5d3SJohn Marino #define SK_RXMACCTL_AFULL_ON		0x00000200
90486d7f5d3SJohn Marino #define SK_RXMACCTL_VALIDTIME_PATCH_OFF	0x00000400
90586d7f5d3SJohn Marino #define SK_RXMACCTL_VALIDTIME_PATCH_ON	0x00000800
90686d7f5d3SJohn Marino #define SK_RXMACCTL_RXRDY_PATCH_OFF	0x00001000
90786d7f5d3SJohn Marino #define SK_RXMACCTL_RXRDY_PATCH_ON	0x00002000
90886d7f5d3SJohn Marino #define SK_RXMACCTL_STS_TIMEO		0x00FF0000
90986d7f5d3SJohn Marino #define SK_RXMACCTL_TSTAMP_TIMEO	0xFF000000
91086d7f5d3SJohn Marino 
91186d7f5d3SJohn Marino #define SK_RXLEDCTL_ENABLE		0x0001
91286d7f5d3SJohn Marino #define SK_RXLEDCTL_COUNTER_STOP	0x0002
91386d7f5d3SJohn Marino #define SK_RXLEDCTL_COUNTER_START	0x0004
91486d7f5d3SJohn Marino 
91586d7f5d3SJohn Marino #define SK_LINKLED_OFF			0x0001
91686d7f5d3SJohn Marino #define SK_LINKLED_ON			0x0002
91786d7f5d3SJohn Marino #define SK_LINKLED_LINKSYNC_OFF		0x0004
91886d7f5d3SJohn Marino #define SK_LINKLED_LINKSYNC_ON		0x0008
91986d7f5d3SJohn Marino #define SK_LINKLED_BLINK_OFF		0x0010
92086d7f5d3SJohn Marino #define SK_LINKLED_BLINK_ON		0x0020
92186d7f5d3SJohn Marino 
92286d7f5d3SJohn Marino /* Block 26 -- TX MAC FIFO 1 regisrers  */
92386d7f5d3SJohn Marino #define SK_TXF1_END		0x0D00
92486d7f5d3SJohn Marino #define SK_TXF1_WPTR		0x0D04
92586d7f5d3SJohn Marino #define SK_TXF1_RPTR		0x0D0C
92686d7f5d3SJohn Marino #define SK_TXF1_PKTCNT		0x0D10
92786d7f5d3SJohn Marino #define SK_TXF1_LVL		0x0D14
92886d7f5d3SJohn Marino #define SK_TXF1_MACCTL		0x0D18
92986d7f5d3SJohn Marino #define SK_TXF1_CTL		0x0D1C
93086d7f5d3SJohn Marino #define SK_TXLED1_CNTINIT	0x0D20
93186d7f5d3SJohn Marino #define SK_TXLED1_COUNTER	0x0D24
93286d7f5d3SJohn Marino #define SK_TXLED1_CTL		0x0D28
93386d7f5d3SJohn Marino #define SK_TXLED1_TST		0x0D29
93486d7f5d3SJohn Marino 
93586d7f5d3SJohn Marino /* Transmit MAC FIFO 1 (Yukon Only) */
93686d7f5d3SJohn Marino #define SK_TXMF1_END		0x0D40
93786d7f5d3SJohn Marino #define SK_TXMF1_THRESHOLD	0x0D44
93886d7f5d3SJohn Marino #define SK_TXMF1_CTRL_TEST	0x0D48
93986d7f5d3SJohn Marino #define SK_TXMF1_WRITE_PTR	0x0D60
94086d7f5d3SJohn Marino #define SK_TXMF1_WRITE_SHADOW	0x0D64
94186d7f5d3SJohn Marino #define SK_TXMF1_WRITE_LEVEL	0x0D68
94286d7f5d3SJohn Marino #define SK_TXMF1_READ_PTR	0x0D70
94386d7f5d3SJohn Marino #define SK_TXMF1_RESTART_PTR	0x0D74
94486d7f5d3SJohn Marino #define SK_TXMF1_READ_LEVEL	0x0D78
94586d7f5d3SJohn Marino 
94686d7f5d3SJohn Marino /* Transmit MAC FIFO Control/Test */
94786d7f5d3SJohn Marino #define SK_TFCTL_WR_PTR_TST_ON	0x00004000	/* Write pointer test on*/
94886d7f5d3SJohn Marino #define SK_TFCTL_WR_PTR_TST_OFF	0x00002000	/* Write pointer test off */
94986d7f5d3SJohn Marino #define SK_TFCTL_WR_PTR_STEP	0x00001000	/* Write pointer increment */
95086d7f5d3SJohn Marino #define SK_TFCTL_RD_PTR_TST_ON	0x00000400	/* Read pointer test on */
95186d7f5d3SJohn Marino #define SK_TFCTL_RD_PTR_TST_OFF	0x00000200	/* Read pointer test off */
95286d7f5d3SJohn Marino #define SK_TFCTL_RD_PTR_STEP	0x00000100	/* Read pointer increment */
95386d7f5d3SJohn Marino #define SK_TFCTL_TX_FIFO_UNDER	0x00000040	/* Clear IRQ TX FIFO Under */
95486d7f5d3SJohn Marino #define SK_TFCTL_FRAME_TX_DONE	0x00000020	/* Clear IRQ Frame TX Done */
95586d7f5d3SJohn Marino #define SK_TFCTL_IRQ_PARITY_ER	0x00000010	/* Clear IRQ Parity Error */
95686d7f5d3SJohn Marino #define SK_TFCTL_OPERATION_ON	0x00000008	/* Operational mode on */
95786d7f5d3SJohn Marino #define SK_TFCTL_OPERATION_OFF	0x00000004	/* Operational mode off */
95886d7f5d3SJohn Marino #define SK_TFCTL_RESET_CLEAR	0x00000002	/* MAC FIFO Reset Clear */
95986d7f5d3SJohn Marino #define SK_TFCTL_RESET_SET	0x00000001	/* MAC FIFO Reset Set */
96086d7f5d3SJohn Marino 
96186d7f5d3SJohn Marino /* Block 27 -- TX MAC FIFO 2 regisrers  */
96286d7f5d3SJohn Marino #define SK_TXF2_END		0x0D80
96386d7f5d3SJohn Marino #define SK_TXF2_WPTR		0x0D84
96486d7f5d3SJohn Marino #define SK_TXF2_RPTR		0x0D8C
96586d7f5d3SJohn Marino #define SK_TXF2_PKTCNT		0x0D90
96686d7f5d3SJohn Marino #define SK_TXF2_LVL		0x0D94
96786d7f5d3SJohn Marino #define SK_TXF2_MACCTL		0x0D98
96886d7f5d3SJohn Marino #define SK_TXF2_CTL		0x0D9C
96986d7f5d3SJohn Marino #define SK_TXLED2_CNTINIT	0x0DA0
97086d7f5d3SJohn Marino #define SK_TXLED2_COUNTER	0x0DA4
97186d7f5d3SJohn Marino #define SK_TXLED2_CTL		0x0DA8
97286d7f5d3SJohn Marino #define SK_TXLED2_TST		0x0DA9
97386d7f5d3SJohn Marino 
97486d7f5d3SJohn Marino #define SK_TXMACCTL_XMAC_RESET		0x00000001
97586d7f5d3SJohn Marino #define SK_TXMACCTL_XMAC_UNRESET	0x00000002
97686d7f5d3SJohn Marino #define SK_TXMACCTL_LOOP_OFF		0x00000004
97786d7f5d3SJohn Marino #define SK_TXMACCTL_LOOP_ON		0x00000008
97886d7f5d3SJohn Marino #define SK_TXMACCTL_FLUSH_OFF		0x00000010
97986d7f5d3SJohn Marino #define SK_TXMACCTL_FLUSH_ON		0x00000020
98086d7f5d3SJohn Marino #define SK_TXMACCTL_WAITEMPTY_OFF	0x00000040
98186d7f5d3SJohn Marino #define SK_TXMACCTL_WAITEMPTY_ON	0x00000080
98286d7f5d3SJohn Marino #define SK_TXMACCTL_AFULL_OFF		0x00000100
98386d7f5d3SJohn Marino #define SK_TXMACCTL_AFULL_ON		0x00000200
98486d7f5d3SJohn Marino #define SK_TXMACCTL_TXRDY_PATCH_OFF	0x00000400
98586d7f5d3SJohn Marino #define SK_TXMACCTL_RXRDY_PATCH_ON	0x00000800
98686d7f5d3SJohn Marino #define SK_TXMACCTL_PKT_RECOVERY_OFF	0x00001000
98786d7f5d3SJohn Marino #define SK_TXMACCTL_PKT_RECOVERY_ON	0x00002000
98886d7f5d3SJohn Marino #define SK_TXMACCTL_CLR_IRQ_PERR	0x00008000
98986d7f5d3SJohn Marino #define SK_TXMACCTL_WAITAFTERFLUSH	0x00010000
99086d7f5d3SJohn Marino 
99186d7f5d3SJohn Marino #define SK_TXLEDCTL_ENABLE		0x0001
99286d7f5d3SJohn Marino #define SK_TXLEDCTL_COUNTER_STOP	0x0002
99386d7f5d3SJohn Marino #define SK_TXLEDCTL_COUNTER_START	0x0004
99486d7f5d3SJohn Marino 
99586d7f5d3SJohn Marino #define SK_FIFO_RESET		0x00000001
99686d7f5d3SJohn Marino #define SK_FIFO_UNRESET		0x00000002
99786d7f5d3SJohn Marino #define SK_FIFO_OFF		0x00000004
99886d7f5d3SJohn Marino #define SK_FIFO_ON		0x00000008
99986d7f5d3SJohn Marino 
100086d7f5d3SJohn Marino /* Block 28 -- Descriptor Poll Timer */
100186d7f5d3SJohn Marino #define SK_DPT_INIT		0x0e00	/* Initial value 24 bits */
100286d7f5d3SJohn Marino #define SK_DPT_TIMER		0x0e04	/* Mul of 78.12MHz clk (24b) */
100386d7f5d3SJohn Marino 
100486d7f5d3SJohn Marino #define SK_DPT_TIMER_MAX	0x00ffffffff	/* 214.75ms at 78.125MHz */
100586d7f5d3SJohn Marino 
100686d7f5d3SJohn Marino #define SK_DPT_TIMER_CTRL	0x0e08	/* Timer Control 16 bits */
100786d7f5d3SJohn Marino #define SK_DPT_TCTL_STOP	0x0001	/* Stop Timer */
100886d7f5d3SJohn Marino #define SK_DPT_TCTL_START	0x0002	/* Start Timer */
100986d7f5d3SJohn Marino 
101086d7f5d3SJohn Marino #define SK_DPT_TIMER_TEST	0x0e0a	/* Timer Test 16 bits */
101186d7f5d3SJohn Marino #define SK_DPT_TTEST_STEP	0x0001	/* Timer Decrement */
101286d7f5d3SJohn Marino #define SK_DPT_TTEST_OFF	0x0002	/* Test Mode Off */
101386d7f5d3SJohn Marino #define SK_DPT_TTEST_ON		0x0004	/* Test Mode On */
101486d7f5d3SJohn Marino 
101586d7f5d3SJohn Marino #define SK_TSTAMP_COUNT		0x0e14
101686d7f5d3SJohn Marino #define SK_TSTAMP_CTL 		0x0e18
101786d7f5d3SJohn Marino 
101886d7f5d3SJohn Marino #define SK_TSTAMP_IRQ_CLEAR	0x01
101986d7f5d3SJohn Marino #define SK_TSTAMP_STOP		0x02
102086d7f5d3SJohn Marino #define SK_TSTAMP_START		0x04
102186d7f5d3SJohn Marino 
102286d7f5d3SJohn Marino /* Block 29 -- Status BMU (Yukon-2 only) */
102386d7f5d3SJohn Marino #define SK_STAT_BMU_CSR		0x0e80
102486d7f5d3SJohn Marino #define SK_STAT_BMU_LIDX	0x0e84
102586d7f5d3SJohn Marino #define SK_STAT_BMU_ADDRLO	0x0e88
102686d7f5d3SJohn Marino #define SK_STAT_BMU_ADDRHI	0x0e8c
102786d7f5d3SJohn Marino #define SK_STAT_BMU_TXA1_RIDX	0x0e90
102886d7f5d3SJohn Marino #define SK_STAT_BMU_TXS1_RIDX	0x0e92
102986d7f5d3SJohn Marino #define SK_STAT_BMU_TXA2_RIDX	0x0e94
103086d7f5d3SJohn Marino #define SK_STAT_BMU_TXS2_RIDX	0x0e96
103186d7f5d3SJohn Marino #define SK_STAT_BMU_TX_THRESH	0x0e98
103286d7f5d3SJohn Marino #define SK_STAT_BMU_PUTIDX	0x0e9c
103386d7f5d3SJohn Marino #define SK_STAT_BMU_FIFOWP	0x0ea0
103486d7f5d3SJohn Marino #define SK_STAT_BMU_FIFORP	0x0ea4
103586d7f5d3SJohn Marino #define SK_STAT_BMU_FIFORSP	0x0ea6
103686d7f5d3SJohn Marino #define SK_STAT_BMU_FIFOLV	0x0ea8
103786d7f5d3SJohn Marino #define SK_STAT_BMU_FIFOSLV	0x0eaa
103886d7f5d3SJohn Marino #define SK_STAT_BMU_FIFOWM	0x0eac
103986d7f5d3SJohn Marino #define SK_STAT_BMU_FIFOIWM	0x0ead
104086d7f5d3SJohn Marino 
104186d7f5d3SJohn Marino #define SK_STAT_BMU_RESET	0x00000001
104286d7f5d3SJohn Marino #define SK_STAT_BMU_UNRESET	0x00000002
104386d7f5d3SJohn Marino #define SK_STAT_BMU_OFF		0x00000004
104486d7f5d3SJohn Marino #define SK_STAT_BMU_ON		0x00000008
104586d7f5d3SJohn Marino #define SK_STAT_BMU_IRQ_CLEAR	0x00000010
104686d7f5d3SJohn Marino 
104786d7f5d3SJohn Marino /* Block 30 -- GMAC/GPHY Control Registers (Yukon Only)*/
104886d7f5d3SJohn Marino #define SK_GMAC_CTRL		0x0f00	/* GMAC Control Register */
104986d7f5d3SJohn Marino #define SK_GPHY_CTRL		0x0f04	/* GPHY Control Register */
105086d7f5d3SJohn Marino #define SK_GMAC_ISR		0x0f08	/* GMAC Interrupt Source Register */
105186d7f5d3SJohn Marino #define SK_GMAC_IMR		0x0f0c	/* GMAC Interrupt Mask Register */
105286d7f5d3SJohn Marino #define SK_LINK_CTRL		0x0f10	/* Link Control Register (LCR) */
105386d7f5d3SJohn Marino #define SK_WOL_CTRL		0x0f20	/* Wake on LAN Control Register */
105486d7f5d3SJohn Marino #define SK_MAC_ADDR_LOW		0x0f24	/* Mack Address Registers LOW */
105586d7f5d3SJohn Marino #define SK_MAC_ADDR_HIGH	0x0f28	/* Mack Address Registers HIGH */
105686d7f5d3SJohn Marino #define SK_PAT_READ_PTR		0x0f2c	/* Pattern Read Pointer Register */
105786d7f5d3SJohn Marino #define SK_PAT_LEN_REG0		0x0f30	/* Pattern Length Register 0 */
105886d7f5d3SJohn Marino #define SK_PAT_LEN0		0x0f30	/* Pattern Length 0 */
105986d7f5d3SJohn Marino #define SK_PAT_LEN1		0x0f31	/* Pattern Length 1 */
106086d7f5d3SJohn Marino #define SK_PAT_LEN2		0x0f32	/* Pattern Length 2 */
106186d7f5d3SJohn Marino #define SK_PAT_LEN3		0x0f33	/* Pattern Length 3 */
106286d7f5d3SJohn Marino #define SK_PAT_LEN_REG1		0x0f34	/* Pattern Length Register 1 */
106386d7f5d3SJohn Marino #define SK_PAT_LEN4		0x0f34	/* Pattern Length 4 */
106486d7f5d3SJohn Marino #define SK_PAT_LEN5		0x0f35	/* Pattern Length 5 */
106586d7f5d3SJohn Marino #define SK_PAT_LEN6		0x0f36	/* Pattern Length 6 */
106686d7f5d3SJohn Marino #define SK_PAT_LEN7		0x0f37	/* Pattern Length 7 */
106786d7f5d3SJohn Marino #define SK_PAT_CTR_REG0		0x0f38	/* Pattern Counter Register 0 */
106886d7f5d3SJohn Marino #define SK_PAT_CTR0		0x0f38	/* Pattern Counter 0 */
106986d7f5d3SJohn Marino #define SK_PAT_CTR1		0x0f39	/* Pattern Counter 1 */
107086d7f5d3SJohn Marino #define SK_PAT_CTR2		0x0f3a	/* Pattern Counter 2 */
107186d7f5d3SJohn Marino #define SK_PAT_CTR3		0x0f3b	/* Pattern Counter 3 */
107286d7f5d3SJohn Marino #define SK_PAT_CTR_REG1		0x0f3c	/* Pattern Counter Register 1 */
107386d7f5d3SJohn Marino #define SK_PAT_CTR4		0x0f3c	/* Pattern Counter 4 */
107486d7f5d3SJohn Marino #define SK_PAT_CTR5		0x0f3d	/* Pattern Counter 5 */
107586d7f5d3SJohn Marino #define SK_PAT_CTR6		0x0f3e	/* Pattern Counter 6 */
107686d7f5d3SJohn Marino #define SK_PAT_CTR7		0x0f3f	/* Pattern Counter 7 */
107786d7f5d3SJohn Marino 
107886d7f5d3SJohn Marino #define SK_GMAC_LOOP_ON		0x00000020	/* Loopback mode for testing */
107986d7f5d3SJohn Marino #define SK_GMAC_LOOP_OFF	0x00000010	/* purposes */
108086d7f5d3SJohn Marino #define SK_GMAC_PAUSE_ON	0x00000008	/* enable forward of pause */
108186d7f5d3SJohn Marino #define SK_GMAC_PAUSE_OFF	0x00000004	/* signal to GMAC */
108286d7f5d3SJohn Marino #define SK_GMAC_RESET_CLEAR	0x00000002	/* Clear GMAC Reset */
108386d7f5d3SJohn Marino #define SK_GMAC_RESET_SET	0x00000001	/* Set GMAC Reset */
108486d7f5d3SJohn Marino 
108586d7f5d3SJohn Marino #define SK_GPHY_SEL_BDT		0x10000000	/* Select Bidirectional xfer */
108686d7f5d3SJohn Marino #define SK_GPHY_INT_POL_HI	0x08000000	/* IRQ Polarity Active */
108786d7f5d3SJohn Marino #define SK_GPHY_75_OHM		0x04000000	/* Use 75 Ohm Termination */
108886d7f5d3SJohn Marino #define SK_GPHY_DIS_FC		0x02000000	/* Disable Auto Fiber/Copper */
108986d7f5d3SJohn Marino #define SK_GPHY_DIS_SLEEP	0x01000000	/* Disable Energy Detect */
109086d7f5d3SJohn Marino #define SK_GPHY_HWCFG_M_3	0x00800000	/* HWCFG_MODE[3] */
109186d7f5d3SJohn Marino #define SK_GPHY_HWCFG_M_2	0x00400000	/* HWCFG_MODE[2] */
109286d7f5d3SJohn Marino #define SK_GPHY_HWCFG_M_1	0x00200000	/* HWCFG_MODE[1] */
109386d7f5d3SJohn Marino #define SK_GPHY_HWCFG_M_0	0x00100000	/* HWCFG_MODE[0] */
109486d7f5d3SJohn Marino #define SK_GPHY_ANEG_0		0x00080000	/* ANEG[0] */
109586d7f5d3SJohn Marino #define SK_GPHY_ENA_XC		0x00040000	/* Enable MDI Crossover */
109686d7f5d3SJohn Marino #define SK_GPHY_DIS_125		0x00020000	/* Disable 125MHz Clock */
109786d7f5d3SJohn Marino #define SK_GPHY_ANEG_3		0x00010000	/* ANEG[3] */
109886d7f5d3SJohn Marino #define SK_GPHY_ANEG_2		0x00008000	/* ANEG[2] */
109986d7f5d3SJohn Marino #define SK_GPHY_ANEG_1		0x00004000	/* ANEG[1] */
110086d7f5d3SJohn Marino #define SK_GPHY_ENA_PAUSE	0x00002000	/* Enable Pause */
110186d7f5d3SJohn Marino #define SK_GPHY_PHYADDR_4	0x00001000	/* Bit 4 of Phy Addr */
110286d7f5d3SJohn Marino #define SK_GPHY_PHYADDR_3	0x00000800	/* Bit 3 of Phy Addr */
110386d7f5d3SJohn Marino #define SK_GPHY_PHYADDR_2	0x00000400	/* Bit 2 of Phy Addr */
110486d7f5d3SJohn Marino #define SK_GPHY_PHYADDR_1	0x00000200	/* Bit 1 of Phy Addr */
110586d7f5d3SJohn Marino #define SK_GPHY_PHYADDR_0	0x00000100	/* Bit 0 of Phy Addr */
110686d7f5d3SJohn Marino #define SK_GPHY_RESET_CLEAR	0x00000002	/* Clear GPHY Reset */
110786d7f5d3SJohn Marino #define SK_GPHY_RESET_SET	0x00000001	/* Set GPHY Reset */
110886d7f5d3SJohn Marino 
110986d7f5d3SJohn Marino #define SK_GPHY_COPPER		(SK_GPHY_HWCFG_M_0 | SK_GPHY_HWCFG_M_1 | \
111086d7f5d3SJohn Marino 				 SK_GPHY_HWCFG_M_2 | SK_GPHY_HWCFG_M_3 )
111186d7f5d3SJohn Marino #define SK_GPHY_FIBER		(SK_GPHY_HWCFG_M_0 | SK_GPHY_HWCFG_M_1 | \
111286d7f5d3SJohn Marino 				 SK_GPHY_HWCFG_M_2 )
111386d7f5d3SJohn Marino #define SK_GPHY_ANEG_ALL	(SK_GPHY_ANEG_0 | SK_GPHY_ANEG_1 | \
111486d7f5d3SJohn Marino 				 SK_GPHY_ANEG_2 | SK_GPHY_ANEG_3 )
111586d7f5d3SJohn Marino 
111686d7f5d3SJohn Marino #define SK_GMAC_INT_TX_OFLOW	0x20	/* Transmit Counter Overflow */
111786d7f5d3SJohn Marino #define SK_GMAC_INT_RX_OFLOW	0x10	/* Receiver Overflow */
111886d7f5d3SJohn Marino #define SK_GMAC_INT_TX_UNDER	0x08	/* Transmit FIFO Underrun */
111986d7f5d3SJohn Marino #define SK_GMAC_INT_TX_DONE	0x04	/* Transmit Complete */
112086d7f5d3SJohn Marino #define SK_GMAC_INT_RX_OVER	0x02	/* Receive FIFO Overrun */
112186d7f5d3SJohn Marino #define SK_GMAC_INT_RX_DONE	0x01	/* Receive Complete */
112286d7f5d3SJohn Marino 
112386d7f5d3SJohn Marino #define SK_LINK_RESET_CLEAR	0x0002	/* Link Reset Clear */
112486d7f5d3SJohn Marino #define SK_LINK_RESET_SET	0x0001	/* Link Reset Set */
112586d7f5d3SJohn Marino 
112686d7f5d3SJohn Marino /* Block 31 -- reserved */
112786d7f5d3SJohn Marino 
112886d7f5d3SJohn Marino /* Block 32-33 -- Pattern Ram */
112986d7f5d3SJohn Marino #define SK_WOL_PRAM		0x1000
113086d7f5d3SJohn Marino 
113186d7f5d3SJohn Marino /* Block 0x22 - 0x3f -- reserved */
113286d7f5d3SJohn Marino 
113386d7f5d3SJohn Marino /* Block 0x40 to 0x4F -- XMAC 1 registers */
113486d7f5d3SJohn Marino #define SK_XMAC1_BASE	0x2000
113586d7f5d3SJohn Marino 
113686d7f5d3SJohn Marino /* Block 0x50 to 0x5F -- MARV 1 registers */
113786d7f5d3SJohn Marino #define SK_MARV1_BASE	0x2800
113886d7f5d3SJohn Marino 
113986d7f5d3SJohn Marino /* Block 0x60 to 0x6F -- XMAC 2 registers */
114086d7f5d3SJohn Marino #define SK_XMAC2_BASE	0x3000
114186d7f5d3SJohn Marino 
114286d7f5d3SJohn Marino /* Block 0x70 to 0x7F -- MARV 2 registers */
114386d7f5d3SJohn Marino #define SK_MARV2_BASE	0x3800
114486d7f5d3SJohn Marino 
114586d7f5d3SJohn Marino /* Compute relative offset of an XMAC register in the XMAC window(s). */
114686d7f5d3SJohn Marino #define SK_XMAC_REG(sc, reg)	(((reg) * 2) + SK_XMAC1_BASE + \
114786d7f5d3SJohn Marino 	(((sc)->sk_port) * (SK_XMAC2_BASE - SK_XMAC1_BASE)))
114886d7f5d3SJohn Marino 
114986d7f5d3SJohn Marino #if 0
115086d7f5d3SJohn Marino #define SK_XM_READ_4(sc, reg)						\
115186d7f5d3SJohn Marino 	((sk_win_read_2(sc->sk_softc,					\
115286d7f5d3SJohn Marino 	      SK_XMAC_REG(sc, reg)) & 0xFFFF) |		\
115386d7f5d3SJohn Marino 	 ((sk_win_read_2(sc->sk_softc,					\
115486d7f5d3SJohn Marino 	      SK_XMAC_REG(sc, reg + 2)) & 0xFFFF) << 16))
115586d7f5d3SJohn Marino 
115686d7f5d3SJohn Marino #define SK_XM_WRITE_4(sc, reg, val)					\
115786d7f5d3SJohn Marino 	sk_win_write_2(sc->sk_softc, SK_XMAC_REG(sc, reg),		\
115886d7f5d3SJohn Marino 		       ((val) & 0xFFFF));				\
115986d7f5d3SJohn Marino 	sk_win_write_2(sc->sk_softc, SK_XMAC_REG(sc, reg + 2),		\
116086d7f5d3SJohn Marino 		       ((val) >> 16) & 0xFFFF)
116186d7f5d3SJohn Marino #else
116286d7f5d3SJohn Marino #define SK_XM_READ_4(sc, reg)		\
116386d7f5d3SJohn Marino 	sk_win_read_4(sc->sk_softc, SK_XMAC_REG(sc, reg))
116486d7f5d3SJohn Marino 
116586d7f5d3SJohn Marino #define SK_XM_WRITE_4(sc, reg, val)	\
116686d7f5d3SJohn Marino 	sk_win_write_4(sc->sk_softc, SK_XMAC_REG(sc, reg), (val))
116786d7f5d3SJohn Marino #endif
116886d7f5d3SJohn Marino 
116986d7f5d3SJohn Marino #define SK_XM_READ_2(sc, reg)		\
117086d7f5d3SJohn Marino 	sk_win_read_2(sc->sk_softc, SK_XMAC_REG(sc, reg))
117186d7f5d3SJohn Marino 
117286d7f5d3SJohn Marino #define SK_XM_WRITE_2(sc, reg, val)	\
117386d7f5d3SJohn Marino 	sk_win_write_2(sc->sk_softc, SK_XMAC_REG(sc, reg), val)
117486d7f5d3SJohn Marino 
117586d7f5d3SJohn Marino #define SK_XM_SETBIT_4(sc, reg, x)	\
117686d7f5d3SJohn Marino 	SK_XM_WRITE_4(sc, reg, (SK_XM_READ_4(sc, reg)) | (x))
117786d7f5d3SJohn Marino 
117886d7f5d3SJohn Marino #define SK_XM_CLRBIT_4(sc, reg, x)	\
117986d7f5d3SJohn Marino 	SK_XM_WRITE_4(sc, reg, (SK_XM_READ_4(sc, reg)) & ~(x))
118086d7f5d3SJohn Marino 
118186d7f5d3SJohn Marino #define SK_XM_SETBIT_2(sc, reg, x)	\
118286d7f5d3SJohn Marino 	SK_XM_WRITE_2(sc, reg, (SK_XM_READ_2(sc, reg)) | (x))
118386d7f5d3SJohn Marino 
118486d7f5d3SJohn Marino #define SK_XM_CLRBIT_2(sc, reg, x)	\
118586d7f5d3SJohn Marino 	SK_XM_WRITE_2(sc, reg, (SK_XM_READ_2(sc, reg)) & ~(x))
118686d7f5d3SJohn Marino 
118786d7f5d3SJohn Marino /* Compute relative offset of an MARV register in the MARV window(s). */
118886d7f5d3SJohn Marino #define SK_YU_REG(sc, reg) \
118986d7f5d3SJohn Marino 	((reg) + SK_MARV1_BASE + \
119086d7f5d3SJohn Marino 	(((sc)->sk_port) * (SK_MARV2_BASE - SK_MARV1_BASE)))
119186d7f5d3SJohn Marino 
119286d7f5d3SJohn Marino #define SK_YU_READ_4(sc, reg)		\
119386d7f5d3SJohn Marino 	sk_win_read_4((sc)->sk_softc, SK_YU_REG((sc), (reg)))
119486d7f5d3SJohn Marino 
119586d7f5d3SJohn Marino #define SK_YU_READ_2(sc, reg)		\
119686d7f5d3SJohn Marino 	sk_win_read_2((sc)->sk_softc, SK_YU_REG((sc), (reg)))
119786d7f5d3SJohn Marino 
119886d7f5d3SJohn Marino #define SK_YU_WRITE_4(sc, reg, val)	\
119986d7f5d3SJohn Marino 	sk_win_write_4((sc)->sk_softc, SK_YU_REG((sc), (reg)), (val))
120086d7f5d3SJohn Marino 
120186d7f5d3SJohn Marino #define SK_YU_WRITE_2(sc, reg, val)	\
120286d7f5d3SJohn Marino 	sk_win_write_2((sc)->sk_softc, SK_YU_REG((sc), (reg)), (val))
120386d7f5d3SJohn Marino 
120486d7f5d3SJohn Marino #define SK_YU_SETBIT_4(sc, reg, x)	\
120586d7f5d3SJohn Marino 	SK_YU_WRITE_4(sc, reg, (SK_YU_READ_4(sc, reg)) | (x))
120686d7f5d3SJohn Marino 
120786d7f5d3SJohn Marino #define SK_YU_CLRBIT_4(sc, reg, x)	\
120886d7f5d3SJohn Marino 	SK_YU_WRITE_4(sc, reg, (SK_YU_READ_4(sc, reg)) & ~(x))
120986d7f5d3SJohn Marino 
121086d7f5d3SJohn Marino #define SK_YU_SETBIT_2(sc, reg, x)	\
121186d7f5d3SJohn Marino 	SK_YU_WRITE_2(sc, reg, (SK_YU_READ_2(sc, reg)) | (x))
121286d7f5d3SJohn Marino 
121386d7f5d3SJohn Marino #define SK_YU_CLRBIT_2(sc, reg, x)	\
121486d7f5d3SJohn Marino 	SK_YU_WRITE_2(sc, reg, (SK_YU_READ_2(sc, reg)) & ~(x))
121586d7f5d3SJohn Marino 
121686d7f5d3SJohn Marino /*
121786d7f5d3SJohn Marino  * The default FIFO threshold on the XMAC II is 4 bytes. On
121886d7f5d3SJohn Marino  * dual port NICs, this often leads to transmit underruns, so we
121986d7f5d3SJohn Marino  * bump the threshold a little.
122086d7f5d3SJohn Marino  */
122186d7f5d3SJohn Marino #define SK_XM_TX_FIFOTHRESH	512
122286d7f5d3SJohn Marino 
122386d7f5d3SJohn Marino #define SK_PCI_VENDOR_ID	0x0000
122486d7f5d3SJohn Marino #define SK_PCI_DEVICE_ID	0x0002
122586d7f5d3SJohn Marino #define SK_PCI_COMMAND		0x0004
122686d7f5d3SJohn Marino #define SK_PCI_STATUS		0x0006
122786d7f5d3SJohn Marino #define SK_PCI_REVID		0x0008
122886d7f5d3SJohn Marino #define SK_PCI_CLASSCODE	0x0009
122986d7f5d3SJohn Marino #define SK_PCI_CACHELEN		0x000C
123086d7f5d3SJohn Marino #define SK_PCI_LATENCY_TIMER	0x000D
123186d7f5d3SJohn Marino #define SK_PCI_HEADER_TYPE	0x000E
123286d7f5d3SJohn Marino #define SK_PCI_LOMEM		0x0010
123386d7f5d3SJohn Marino #define SK_PCI_LOIO		0x0014
123486d7f5d3SJohn Marino #define SK_PCI_SUBVEN_ID	0x002C
123586d7f5d3SJohn Marino #define SK_PCI_SYBSYS_ID	0x002E
123686d7f5d3SJohn Marino #define SK_PCI_BIOSROM		0x0030
123786d7f5d3SJohn Marino #define SK_PCI_INTLINE		0x003C
123886d7f5d3SJohn Marino #define SK_PCI_INTPIN		0x003D
123986d7f5d3SJohn Marino #define SK_PCI_MINGNT		0x003E
124086d7f5d3SJohn Marino #define SK_PCI_MINLAT		0x003F
124186d7f5d3SJohn Marino 
124286d7f5d3SJohn Marino /* device specific PCI registers */
124386d7f5d3SJohn Marino #define SK_PCI_OURREG1		0x0040
124486d7f5d3SJohn Marino #define SK_PCI_OURREG2		0x0044
124586d7f5d3SJohn Marino #define SK_PCI_CAPID		0x0048 /* 8 bits */
124686d7f5d3SJohn Marino #define SK_PCI_NEXTPTR		0x0049 /* 8 bits */
124786d7f5d3SJohn Marino #define SK_PCI_PWRMGMTCAP	0x004A /* 16 bits */
124886d7f5d3SJohn Marino #define SK_PCI_PWRMGMTCTRL	0x004C /* 16 bits */
124986d7f5d3SJohn Marino #define SK_PCI_PME_EVENT	0x004F
125086d7f5d3SJohn Marino 
125186d7f5d3SJohn Marino #define SK_PSTATE_MASK		0x0003
125286d7f5d3SJohn Marino #define SK_PSTATE_D0		0x0000
125386d7f5d3SJohn Marino #define SK_PSTATE_D1		0x0001
125486d7f5d3SJohn Marino #define SK_PSTATE_D2		0x0002
125586d7f5d3SJohn Marino #define SK_PSTATE_D3		0x0003
125686d7f5d3SJohn Marino #define SK_PME_EN		0x0010
125786d7f5d3SJohn Marino #define SK_PME_STATUS		0x8000
125886d7f5d3SJohn Marino 
125986d7f5d3SJohn Marino #define CSR_WRITE_4(sc, reg, val) \
126086d7f5d3SJohn Marino 	bus_space_write_4((sc)->sk_btag, (sc)->sk_bhandle, (reg), (val))
126186d7f5d3SJohn Marino #define CSR_WRITE_2(sc, reg, val) \
126286d7f5d3SJohn Marino 	bus_space_write_2((sc)->sk_btag, (sc)->sk_bhandle, (reg), (val))
126386d7f5d3SJohn Marino #define CSR_WRITE_1(sc, reg, val) \
126486d7f5d3SJohn Marino 	bus_space_write_1((sc)->sk_btag, (sc)->sk_bhandle, (reg), (val))
126586d7f5d3SJohn Marino 
126686d7f5d3SJohn Marino #define CSR_READ_4(sc, reg) \
126786d7f5d3SJohn Marino 	bus_space_read_4((sc)->sk_btag, (sc)->sk_bhandle, (reg))
126886d7f5d3SJohn Marino #define CSR_READ_2(sc, reg) \
126986d7f5d3SJohn Marino 	bus_space_read_2((sc)->sk_btag, (sc)->sk_bhandle, (reg))
127086d7f5d3SJohn Marino #define CSR_READ_1(sc, reg) \
127186d7f5d3SJohn Marino 	bus_space_read_1((sc)->sk_btag, (sc)->sk_bhandle, (reg))
127286d7f5d3SJohn Marino 
127386d7f5d3SJohn Marino #define SK_ADDR_LO(x)	((uint64_t) (x) & 0xffffffff)
127486d7f5d3SJohn Marino #define SK_ADDR_HI(x)	((uint64_t) (x) >> 32)
127586d7f5d3SJohn Marino 
127686d7f5d3SJohn Marino /* RX queue descriptor data structure */
127786d7f5d3SJohn Marino struct sk_rx_desc {
127886d7f5d3SJohn Marino 	uint32_t		sk_ctl;
127986d7f5d3SJohn Marino 	uint32_t		sk_next;
128086d7f5d3SJohn Marino 	uint32_t		sk_data_lo;
128186d7f5d3SJohn Marino 	uint32_t		sk_data_hi;
128286d7f5d3SJohn Marino 	uint32_t		sk_xmac_rxstat;
128386d7f5d3SJohn Marino 	uint32_t		sk_timestamp;
128486d7f5d3SJohn Marino 	uint16_t		sk_csum2;
128586d7f5d3SJohn Marino 	uint16_t		sk_csum1;
128686d7f5d3SJohn Marino 	uint16_t		sk_csum2_start;
128786d7f5d3SJohn Marino 	uint16_t		sk_csum1_start;
128886d7f5d3SJohn Marino };
128986d7f5d3SJohn Marino 
129086d7f5d3SJohn Marino #define SK_OPCODE_DEFAULT	0x00550000
129186d7f5d3SJohn Marino #define SK_OPCODE_CSUM		0x00560000
129286d7f5d3SJohn Marino 
129386d7f5d3SJohn Marino #define SK_RXCTL_LEN		0x0000FFFF
129486d7f5d3SJohn Marino #define SK_RXCTL_OPCODE		0x00FF0000
129586d7f5d3SJohn Marino #define SK_RXCTL_TSTAMP_VALID	0x01000000
129686d7f5d3SJohn Marino #define SK_RXCTL_STATUS_VALID	0x02000000
129786d7f5d3SJohn Marino #define SK_RXCTL_DEV0		0x04000000
129886d7f5d3SJohn Marino #define SK_RXCTL_EOF_INTR	0x08000000
129986d7f5d3SJohn Marino #define SK_RXCTL_EOB_INTR	0x10000000
130086d7f5d3SJohn Marino #define SK_RXCTL_LASTFRAG	0x20000000
130186d7f5d3SJohn Marino #define SK_RXCTL_FIRSTFRAG	0x40000000
130286d7f5d3SJohn Marino #define SK_RXCTL_OWN		0x80000000
130386d7f5d3SJohn Marino 
130486d7f5d3SJohn Marino #define SK_RXSTAT	\
130586d7f5d3SJohn Marino 	(SK_OPCODE_DEFAULT|SK_RXCTL_EOF_INTR|SK_RXCTL_LASTFRAG| \
130686d7f5d3SJohn Marino 	 SK_RXCTL_FIRSTFRAG|SK_RXCTL_OWN)
130786d7f5d3SJohn Marino 
130886d7f5d3SJohn Marino struct sk_tx_desc {
130986d7f5d3SJohn Marino 	uint32_t		sk_ctl;
131086d7f5d3SJohn Marino 	uint32_t		sk_next;
131186d7f5d3SJohn Marino 	uint32_t		sk_data_lo;
131286d7f5d3SJohn Marino 	uint32_t		sk_data_hi;
131386d7f5d3SJohn Marino 	uint32_t		sk_xmac_txstat;
131486d7f5d3SJohn Marino 	uint16_t		sk_rsvd0;
131586d7f5d3SJohn Marino 	uint16_t		sk_csum_startval;
131686d7f5d3SJohn Marino 	uint16_t		sk_csum_startpos;
131786d7f5d3SJohn Marino 	uint16_t		sk_csum_writepos;
131886d7f5d3SJohn Marino 	uint32_t		sk_rsvd1;
131986d7f5d3SJohn Marino };
132086d7f5d3SJohn Marino 
132186d7f5d3SJohn Marino #define SK_TXCTL_LEN		0x0000FFFF
132286d7f5d3SJohn Marino #define SK_TXCTL_OPCODE		0x00FF0000
132386d7f5d3SJohn Marino #define SK_TXCTL_SW		0x01000000
132486d7f5d3SJohn Marino #define SK_TXCTL_NOCRC		0x02000000
132586d7f5d3SJohn Marino #define SK_TXCTL_STORENFWD	0x04000000
132686d7f5d3SJohn Marino #define SK_TXCTL_EOF_INTR	0x08000000
132786d7f5d3SJohn Marino #define SK_TXCTL_EOB_INTR	0x10000000
132886d7f5d3SJohn Marino #define SK_TXCTL_LASTFRAG	0x20000000
132986d7f5d3SJohn Marino #define SK_TXCTL_FIRSTFRAG	0x40000000
133086d7f5d3SJohn Marino #define SK_TXCTL_OWN		0x80000000
133186d7f5d3SJohn Marino 
133286d7f5d3SJohn Marino #define SK_TXSTAT	\
133386d7f5d3SJohn Marino 	(SK_OPCODE_DEFAULT|SK_TXCTL_EOF_INTR|SK_TXCTL_LASTFRAG|SK_TXCTL_OWN)
133486d7f5d3SJohn Marino 
133586d7f5d3SJohn Marino #define SK_RXBYTES(x)		((x) & 0x0000FFFF);
133686d7f5d3SJohn Marino #define SK_TXBYTES		SK_RXBYTES
133786d7f5d3SJohn Marino 
133886d7f5d3SJohn Marino #define SK_TX_RING_CNT		512
133986d7f5d3SJohn Marino #define SK_RX_RING_CNT		256
134086d7f5d3SJohn Marino 
134186d7f5d3SJohn Marino /*
134286d7f5d3SJohn Marino  * Jumbo buffer stuff. Note that we must allocate more jumbo
134386d7f5d3SJohn Marino  * buffers than there are descriptors in the receive ring. This
134486d7f5d3SJohn Marino  * is because we don't know how long it will take for a packet
134586d7f5d3SJohn Marino  * to be released after we hand it off to the upper protocol
134686d7f5d3SJohn Marino  * layers. To be safe, we allocate 1.5 times the number of
134786d7f5d3SJohn Marino  * receive descriptors.
134886d7f5d3SJohn Marino  */
134986d7f5d3SJohn Marino #define SK_JUMBO_FRAMELEN	9018
135086d7f5d3SJohn Marino #define SK_JUMBO_MTU		(SK_JUMBO_FRAMELEN - ETHER_HDR_LEN - ETHER_CRC_LEN)
135186d7f5d3SJohn Marino #define SK_MIN_FRAMELEN		(ETHER_MIN_LEN - ETHER_CRC_LEN)
135286d7f5d3SJohn Marino #define SK_JSLOTS		((SK_RX_RING_CNT / 2) * 3)
135386d7f5d3SJohn Marino 
135486d7f5d3SJohn Marino #define SK_JRAWLEN	(SK_JUMBO_FRAMELEN + ETHER_ALIGN)
135586d7f5d3SJohn Marino #define SK_JLEN		SK_JRAWLEN
135686d7f5d3SJohn Marino #define SK_MCLBYTES	SK_JLEN
135786d7f5d3SJohn Marino #define SK_JPAGESZ	PAGE_SIZE
135886d7f5d3SJohn Marino #define SK_RESID	(SK_JPAGESZ - (SK_JLEN * SK_JSLOTS) % SK_JPAGESZ)
135986d7f5d3SJohn Marino #define SK_JMEM		((SK_JLEN * SK_JSLOTS) + SK_RESID)
136086d7f5d3SJohn Marino 
136186d7f5d3SJohn Marino #define SK_MAXUNIT	256
136286d7f5d3SJohn Marino #define SK_TIMEOUT	1000
136386d7f5d3SJohn Marino 
136486d7f5d3SJohn Marino #define SUBDEVICEID_LINKSYS_EG1032_REV2	0x0015
136586d7f5d3SJohn Marino 
136686d7f5d3SJohn Marino #define SK_RING_ALIGN		8
136786d7f5d3SJohn Marino #if (BUS_SPACE_MAXADDR == BUS_SPACE_MAXADDR_32BIT)
136886d7f5d3SJohn Marino #define SK_RING_BOUNDARY	0
136986d7f5d3SJohn Marino #else
137086d7f5d3SJohn Marino #define SK_RING_BOUNDARY	0x100000000ULL
137186d7f5d3SJohn Marino #endif
137286d7f5d3SJohn Marino 
137386d7f5d3SJohn Marino #define SK_RX_RING_SIZE		(sizeof(struct sk_rx_desc) * SK_RX_RING_CNT)
137486d7f5d3SJohn Marino #define SK_TX_RING_SIZE		(sizeof(struct sk_tx_desc) * SK_TX_RING_CNT)
1375