1af51229aSJoerg Sonnenberger /* 2af51229aSJoerg Sonnenberger * Copyright (c) 2004 3af51229aSJoerg Sonnenberger * Joerg Sonnenberger <joerg@bec.de>. All rights reserved. 4af51229aSJoerg Sonnenberger * 5af51229aSJoerg Sonnenberger * Copyright (c) 1997, 1998-2003 6af51229aSJoerg Sonnenberger * Bill Paul <wpaul@ctr.columbia.edu>. All rights reserved. 7af51229aSJoerg Sonnenberger * 8af51229aSJoerg Sonnenberger * Redistribution and use in source and binary forms, with or without 9af51229aSJoerg Sonnenberger * modification, are permitted provided that the following conditions 10af51229aSJoerg Sonnenberger * are met: 11af51229aSJoerg Sonnenberger * 1. Redistributions of source code must retain the above copyright 12af51229aSJoerg Sonnenberger * notice, this list of conditions and the following disclaimer. 13af51229aSJoerg Sonnenberger * 2. Redistributions in binary form must reproduce the above copyright 14af51229aSJoerg Sonnenberger * notice, this list of conditions and the following disclaimer in the 15af51229aSJoerg Sonnenberger * documentation and/or other materials provided with the distribution. 16af51229aSJoerg Sonnenberger * 3. All advertising materials mentioning features or use of this software 17af51229aSJoerg Sonnenberger * must display the following acknowledgement: 18af51229aSJoerg Sonnenberger * This product includes software developed by Bill Paul. 19af51229aSJoerg Sonnenberger * 4. Neither the name of the author nor the names of any co-contributors 20af51229aSJoerg Sonnenberger * may be used to endorse or promote products derived from this software 21af51229aSJoerg Sonnenberger * without specific prior written permission. 22af51229aSJoerg Sonnenberger * 23af51229aSJoerg Sonnenberger * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 24af51229aSJoerg Sonnenberger * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 25af51229aSJoerg Sonnenberger * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 26af51229aSJoerg Sonnenberger * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 27af51229aSJoerg Sonnenberger * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 28af51229aSJoerg Sonnenberger * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 29af51229aSJoerg Sonnenberger * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 30af51229aSJoerg Sonnenberger * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 31af51229aSJoerg Sonnenberger * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 32af51229aSJoerg Sonnenberger * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 33af51229aSJoerg Sonnenberger * THE POSSIBILITY OF SUCH DAMAGE. 34af51229aSJoerg Sonnenberger * 35af51229aSJoerg Sonnenberger * $FreeBSD: src/sys/pci/if_rlreg.h,v 1.42 2004/05/24 19:39:23 jhb Exp $ 36*957a8760SSepherosa Ziehau * $DragonFly: src/sys/dev/netif/re/if_rereg.h,v 1.13 2008/10/05 06:15:36 sephe Exp $ 37af51229aSJoerg Sonnenberger */ 38af51229aSJoerg Sonnenberger 39af51229aSJoerg Sonnenberger /* 40af51229aSJoerg Sonnenberger * RealTek 8129/8139 register offsets 41af51229aSJoerg Sonnenberger */ 42af51229aSJoerg Sonnenberger #define RE_IDR0 0x0000 /* ID register 0 (station addr) */ 43af51229aSJoerg Sonnenberger #define RE_IDR1 0x0001 /* Must use 32-bit accesses (?) */ 44af51229aSJoerg Sonnenberger #define RE_IDR2 0x0002 45af51229aSJoerg Sonnenberger #define RE_IDR3 0x0003 46af51229aSJoerg Sonnenberger #define RE_IDR4 0x0004 47af51229aSJoerg Sonnenberger #define RE_IDR5 0x0005 48af51229aSJoerg Sonnenberger /* 0006-0007 reserved */ 49af51229aSJoerg Sonnenberger #define RE_MAR0 0x0008 /* Multicast hash table */ 50af51229aSJoerg Sonnenberger #define RE_MAR1 0x0009 51af51229aSJoerg Sonnenberger #define RE_MAR2 0x000A 52af51229aSJoerg Sonnenberger #define RE_MAR3 0x000B 53af51229aSJoerg Sonnenberger #define RE_MAR4 0x000C 54af51229aSJoerg Sonnenberger #define RE_MAR5 0x000D 55af51229aSJoerg Sonnenberger #define RE_MAR6 0x000E 56af51229aSJoerg Sonnenberger #define RE_MAR7 0x000F 57af51229aSJoerg Sonnenberger 58af51229aSJoerg Sonnenberger #define RE_RXADDR 0x0030 /* RX ring start address */ 59af51229aSJoerg Sonnenberger #define RE_RX_EARLY_BYTES 0x0034 /* RX early byte count */ 60af51229aSJoerg Sonnenberger #define RE_RX_EARLY_STAT 0x0036 /* RX early status */ 61af51229aSJoerg Sonnenberger #define RE_COMMAND 0x0037 /* command register */ 62af51229aSJoerg Sonnenberger #define RE_CURRXADDR 0x0038 /* current address of packet read */ 63af51229aSJoerg Sonnenberger #define RE_CURRXBUF 0x003A /* current RX buffer address */ 64af51229aSJoerg Sonnenberger #define RE_IMR 0x003C /* interrupt mask register */ 65af51229aSJoerg Sonnenberger #define RE_ISR 0x003E /* interrupt status register */ 66af51229aSJoerg Sonnenberger #define RE_TXCFG 0x0040 /* transmit config */ 67af51229aSJoerg Sonnenberger #define RE_RXCFG 0x0044 /* receive config */ 68af51229aSJoerg Sonnenberger #define RE_TIMERCNT 0x0048 /* timer count register */ 69af51229aSJoerg Sonnenberger #define RE_MISSEDPKT 0x004C /* missed packet counter */ 70af51229aSJoerg Sonnenberger #define RE_EECMD 0x0050 /* EEPROM command register */ 71af51229aSJoerg Sonnenberger #define RE_CFG0 0x0051 /* config register #0 */ 72af51229aSJoerg Sonnenberger #define RE_CFG1 0x0052 /* config register #1 */ 73*957a8760SSepherosa Ziehau #define RE_CFG2 0x0053 /* config register #2 */ 74*957a8760SSepherosa Ziehau /* 0054-0057 reserved */ 75af51229aSJoerg Sonnenberger #define RE_MEDIASTAT 0x0058 /* media status register (8139) */ 76af51229aSJoerg Sonnenberger /* 0059-005A reserved */ 77af51229aSJoerg Sonnenberger #define RE_MII 0x005A /* 8129 chip only */ 78af51229aSJoerg Sonnenberger #define RE_HALTCLK 0x005B 79af51229aSJoerg Sonnenberger #define RE_MULTIINTR 0x005C /* multiple interrupt */ 80af51229aSJoerg Sonnenberger #define RE_PCIREV 0x005E /* PCI revision value */ 81af51229aSJoerg Sonnenberger /* 005F reserved */ 82af51229aSJoerg Sonnenberger #define RE_TXSTAT_ALL 0x0060 /* TX status of all descriptors */ 83af51229aSJoerg Sonnenberger 84af51229aSJoerg Sonnenberger /* Direct PHY access registers only available on 8139 */ 85af51229aSJoerg Sonnenberger #define RE_BMCR 0x0062 /* PHY basic mode control */ 86af51229aSJoerg Sonnenberger #define RE_BMSR 0x0064 /* PHY basic mode status */ 87af51229aSJoerg Sonnenberger #define RE_ANAR 0x0066 /* PHY autoneg advert */ 88af51229aSJoerg Sonnenberger #define RE_LPAR 0x0068 /* PHY link partner ability */ 89af51229aSJoerg Sonnenberger #define RE_ANER 0x006A /* PHY autoneg expansion */ 90af51229aSJoerg Sonnenberger 91af51229aSJoerg Sonnenberger #define RE_DISCCNT 0x006C /* disconnect counter */ 92af51229aSJoerg Sonnenberger #define RE_FALSECAR 0x006E /* false carrier counter */ 93af51229aSJoerg Sonnenberger #define RE_NWAYTST 0x0070 /* NWAY test register */ 94af51229aSJoerg Sonnenberger #define RE_RX_ER 0x0072 /* RX_ER counter */ 95af51229aSJoerg Sonnenberger #define RE_CSCFG 0x0074 /* CS configuration register */ 96af51229aSJoerg Sonnenberger 97af51229aSJoerg Sonnenberger /* 98af51229aSJoerg Sonnenberger * When operating in special C+ mode, some of the registers in an 99af51229aSJoerg Sonnenberger * 8139C+ chip have different definitions. These are also used for 100af51229aSJoerg Sonnenberger * the 8169 gigE chip. 101af51229aSJoerg Sonnenberger */ 102af51229aSJoerg Sonnenberger #define RE_DUMPSTATS_LO 0x0010 /* counter dump command register */ 103af51229aSJoerg Sonnenberger #define RE_DUMPSTATS_HI 0x0014 /* counter dump command register */ 104af51229aSJoerg Sonnenberger #define RE_TXLIST_ADDR_LO 0x0020 /* 64 bits, 256 byte alignment */ 105af51229aSJoerg Sonnenberger #define RE_TXLIST_ADDR_HI 0x0024 /* 64 bits, 256 byte alignment */ 106af51229aSJoerg Sonnenberger #define RE_TXLIST_ADDR_HPRIO_LO 0x0028 /* 64 bits, 256 byte alignment */ 107af51229aSJoerg Sonnenberger #define RE_TXLIST_ADDR_HPRIO_HI 0x002C /* 64 bits, 256 byte alignment */ 108af51229aSJoerg Sonnenberger #define RE_CFG2 0x0053 109af51229aSJoerg Sonnenberger #define RE_TIMERINT 0x0054 /* interrupt on timer expire */ 110af51229aSJoerg Sonnenberger #define RE_TXSTART 0x00D9 /* 8 bits */ 111af51229aSJoerg Sonnenberger #define RE_CPLUS_CMD 0x00E0 /* 16 bits */ 112af51229aSJoerg Sonnenberger #define RE_RXLIST_ADDR_LO 0x00E4 /* 64 bits, 256 byte alignment */ 113af51229aSJoerg Sonnenberger #define RE_RXLIST_ADDR_HI 0x00E8 /* 64 bits, 256 byte alignment */ 114af51229aSJoerg Sonnenberger #define RE_EARLY_TX_THRESH 0x00EC /* 8 bits */ 115af51229aSJoerg Sonnenberger 116af51229aSJoerg Sonnenberger /* 117af51229aSJoerg Sonnenberger * Registers specific to the 8169 gigE chip 118af51229aSJoerg Sonnenberger */ 119af51229aSJoerg Sonnenberger #define RE_TIMERINT_8169 0x0058 /* different offset than 8139 */ 120af51229aSJoerg Sonnenberger #define RE_PHYAR 0x0060 121af51229aSJoerg Sonnenberger #define RE_TBICSR 0x0064 122af51229aSJoerg Sonnenberger #define RE_TBI_ANAR 0x0068 123af51229aSJoerg Sonnenberger #define RE_TBI_LPAR 0x006A 124af51229aSJoerg Sonnenberger #define RE_GMEDIASTAT 0x006C /* 8 bits */ 125af51229aSJoerg Sonnenberger #define RE_MAXRXPKTLEN 0x00DA /* 16 bits, chip multiplies by 8 */ 126af51229aSJoerg Sonnenberger #define RE_GTXSTART 0x0038 /* 16 bits */ 127af51229aSJoerg Sonnenberger 128af51229aSJoerg Sonnenberger /* 129af51229aSJoerg Sonnenberger * TX config register bits 130af51229aSJoerg Sonnenberger */ 131af51229aSJoerg Sonnenberger #define RE_TXCFG_CLRABRT 0x00000001 /* retransmit aborted pkt */ 132af51229aSJoerg Sonnenberger #define RE_TXCFG_MAXDMA 0x00000700 /* max DMA burst size */ 133af51229aSJoerg Sonnenberger #define RE_TXCFG_CRCAPPEND 0x00010000 /* CRC append (0 = yes) */ 134af51229aSJoerg Sonnenberger #define RE_TXCFG_LOOPBKTST 0x00060000 /* loopback test */ 135af51229aSJoerg Sonnenberger #define RE_TXCFG_IFG2 0x00080000 /* 8169 only */ 136af51229aSJoerg Sonnenberger #define RE_TXCFG_IFG 0x03000000 /* interframe gap */ 137af51229aSJoerg Sonnenberger #define RE_TXCFG_HWREV 0x7CC00000 138af51229aSJoerg Sonnenberger 139*957a8760SSepherosa Ziehau /* 140*957a8760SSepherosa Ziehau * Config 2 register bits 141*957a8760SSepherosa Ziehau */ 142*957a8760SSepherosa Ziehau #define RE_CFG2_PCICLK_MASK 0x07 143*957a8760SSepherosa Ziehau #define RE_CFG2_PCICLK_33MHZ 0x00 144*957a8760SSepherosa Ziehau #define RE_CFG2_PCICLK_66MHZ 0x01 145*957a8760SSepherosa Ziehau #define RE_CFG2_PCI64 0x08 146*957a8760SSepherosa Ziehau 147af51229aSJoerg Sonnenberger #define RE_LOOPTEST_OFF 0x00000000 148af51229aSJoerg Sonnenberger #define RE_LOOPTEST_ON 0x00020000 149af51229aSJoerg Sonnenberger #define RE_LOOPTEST_ON_CPLUS 0x00060000 150af51229aSJoerg Sonnenberger 151af51229aSJoerg Sonnenberger #define RE_HWREV_8169 0x00000000 152af51229aSJoerg Sonnenberger #define RE_HWREV_8110S 0x00800000 1535d686fbbSSepherosa Ziehau #define RE_HWREV_8169S 0x04000000 1545d686fbbSSepherosa Ziehau #define RE_HWREV_8169_8110SB 0x10000000 1555d686fbbSSepherosa Ziehau #define RE_HWREV_8169_8110SC 0x18000000 1565d686fbbSSepherosa Ziehau #define RE_HWREV_8168_SPIN1 0x30000000 1575d686fbbSSepherosa Ziehau #define RE_HWREV_8100E 0x30800000 1585d686fbbSSepherosa Ziehau #define RE_HWREV_8101E 0x34000000 159c08d07ddSMatthew Dillon #define RE_HWREV_8102EL 0x24800000 1605d686fbbSSepherosa Ziehau #define RE_HWREV_8168_SPIN2 0x38000000 161b710e1d2SMatthew Dillon #define RE_HWREV_8168_SPIN3 0x38400000 16290d18c66SSepherosa Ziehau #define RE_HWREV_8168C 0x3c000000 163af51229aSJoerg Sonnenberger #define RE_HWREV_8139CPLUS 0x74800000 164af51229aSJoerg Sonnenberger 165af51229aSJoerg Sonnenberger #define RE_TXDMA_16BYTES 0x00000000 166af51229aSJoerg Sonnenberger #define RE_TXDMA_32BYTES 0x00000100 167af51229aSJoerg Sonnenberger #define RE_TXDMA_64BYTES 0x00000200 168af51229aSJoerg Sonnenberger #define RE_TXDMA_128BYTES 0x00000300 169af51229aSJoerg Sonnenberger #define RE_TXDMA_256BYTES 0x00000400 170af51229aSJoerg Sonnenberger #define RE_TXDMA_512BYTES 0x00000500 171af51229aSJoerg Sonnenberger #define RE_TXDMA_1024BYTES 0x00000600 172af51229aSJoerg Sonnenberger #define RE_TXDMA_2048BYTES 0x00000700 173af51229aSJoerg Sonnenberger 174af51229aSJoerg Sonnenberger /* 175af51229aSJoerg Sonnenberger * Transmit descriptor status register bits. 176af51229aSJoerg Sonnenberger */ 177af51229aSJoerg Sonnenberger #define RE_TXSTAT_LENMASK 0x00001FFF 178af51229aSJoerg Sonnenberger #define RE_TXSTAT_OWN 0x00002000 179af51229aSJoerg Sonnenberger #define RE_TXSTAT_TX_UNDERRUN 0x00004000 180af51229aSJoerg Sonnenberger #define RE_TXSTAT_TX_OK 0x00008000 181af51229aSJoerg Sonnenberger #define RE_TXSTAT_EARLY_THRESH 0x003F0000 182af51229aSJoerg Sonnenberger #define RE_TXSTAT_COLLCNT 0x0F000000 183af51229aSJoerg Sonnenberger #define RE_TXSTAT_CARR_HBEAT 0x10000000 184af51229aSJoerg Sonnenberger #define RE_TXSTAT_OUTOFWIN 0x20000000 185af51229aSJoerg Sonnenberger #define RE_TXSTAT_TXABRT 0x40000000 186af51229aSJoerg Sonnenberger #define RE_TXSTAT_CARRLOSS 0x80000000 187af51229aSJoerg Sonnenberger 188af51229aSJoerg Sonnenberger /* 189af51229aSJoerg Sonnenberger * Interrupt status register bits. 190af51229aSJoerg Sonnenberger */ 191af51229aSJoerg Sonnenberger #define RE_ISR_RX_OK 0x0001 192af51229aSJoerg Sonnenberger #define RE_ISR_RX_ERR 0x0002 193af51229aSJoerg Sonnenberger #define RE_ISR_TX_OK 0x0004 194af51229aSJoerg Sonnenberger #define RE_ISR_TX_ERR 0x0008 195af51229aSJoerg Sonnenberger #define RE_ISR_RX_OVERRUN 0x0010 196af51229aSJoerg Sonnenberger #define RE_ISR_PKT_UNDERRUN 0x0020 197af51229aSJoerg Sonnenberger #define RE_ISR_LINKCHG 0x0020 /* 8169 only */ 198af51229aSJoerg Sonnenberger #define RE_ISR_FIFO_OFLOW 0x0040 /* 8139 only */ 199af51229aSJoerg Sonnenberger #define RE_ISR_TX_DESC_UNAVAIL 0x0080 /* C+ only */ 200af51229aSJoerg Sonnenberger #define RE_ISR_SWI 0x0100 /* C+ only */ 201af51229aSJoerg Sonnenberger #define RE_ISR_CABLE_LEN_CHGD 0x2000 202af51229aSJoerg Sonnenberger #define RE_ISR_PCS_TIMEOUT 0x4000 /* 8129 only */ 203af51229aSJoerg Sonnenberger #define RE_ISR_TIMEOUT_EXPIRED 0x4000 204af51229aSJoerg Sonnenberger #define RE_ISR_SYSTEM_ERR 0x8000 205af51229aSJoerg Sonnenberger 2065d686fbbSSepherosa Ziehau #define RE_INTRS \ 207af51229aSJoerg Sonnenberger (RE_ISR_RX_OK|RE_ISR_RX_ERR|RE_ISR_TX_ERR| \ 208af51229aSJoerg Sonnenberger RE_ISR_RX_OVERRUN|RE_ISR_PKT_UNDERRUN|RE_ISR_FIFO_OFLOW| \ 209af51229aSJoerg Sonnenberger RE_ISR_PCS_TIMEOUT|RE_ISR_SYSTEM_ERR|RE_ISR_TIMEOUT_EXPIRED) 210af51229aSJoerg Sonnenberger 2115d686fbbSSepherosa Ziehau #ifdef RE_DIAG 2125d686fbbSSepherosa Ziehau #define RE_INTRS_DIAG \ 2135d686fbbSSepherosa Ziehau (RE_ISR_TX_OK|RE_ISR_RX_OK|RE_ISR_RX_ERR|RE_ISR_TX_ERR| \ 2145d686fbbSSepherosa Ziehau RE_ISR_RX_OVERRUN|RE_ISR_PKT_UNDERRUN|RE_ISR_FIFO_OFLOW| \ 2155d686fbbSSepherosa Ziehau RE_ISR_PCS_TIMEOUT|RE_ISR_SYSTEM_ERR) 2165d686fbbSSepherosa Ziehau #endif 2175d686fbbSSepherosa Ziehau 218af51229aSJoerg Sonnenberger /* 219af51229aSJoerg Sonnenberger * Media status register. (8139 only) 220af51229aSJoerg Sonnenberger */ 221af51229aSJoerg Sonnenberger #define RE_MEDIASTAT_RXPAUSE 0x01 222af51229aSJoerg Sonnenberger #define RE_MEDIASTAT_TXPAUSE 0x02 223af51229aSJoerg Sonnenberger #define RE_MEDIASTAT_LINK 0x04 224af51229aSJoerg Sonnenberger #define RE_MEDIASTAT_SPEED10 0x08 225af51229aSJoerg Sonnenberger #define RE_MEDIASTAT_RXFLOWCTL 0x40 /* duplex mode */ 226af51229aSJoerg Sonnenberger #define RE_MEDIASTAT_TXFLOWCTL 0x80 /* duplex mode */ 227af51229aSJoerg Sonnenberger 228af51229aSJoerg Sonnenberger /* 229af51229aSJoerg Sonnenberger * Receive config register. 230af51229aSJoerg Sonnenberger */ 231af51229aSJoerg Sonnenberger #define RE_RXCFG_RX_ALLPHYS 0x00000001 /* accept all nodes */ 232af51229aSJoerg Sonnenberger #define RE_RXCFG_RX_INDIV 0x00000002 /* match filter */ 233af51229aSJoerg Sonnenberger #define RE_RXCFG_RX_MULTI 0x00000004 /* accept all multicast */ 234af51229aSJoerg Sonnenberger #define RE_RXCFG_RX_BROAD 0x00000008 /* accept all broadcast */ 235af51229aSJoerg Sonnenberger #define RE_RXCFG_RX_RUNT 0x00000010 236af51229aSJoerg Sonnenberger #define RE_RXCFG_RX_ERRPKT 0x00000020 237af51229aSJoerg Sonnenberger #define RE_RXCFG_WRAP 0x00000080 238af51229aSJoerg Sonnenberger #define RE_RXCFG_MAXDMA 0x00000700 239af51229aSJoerg Sonnenberger #define RE_RXCFG_BUFSZ 0x00001800 240af51229aSJoerg Sonnenberger #define RE_RXCFG_FIFOTHRESH 0x0000E000 241af51229aSJoerg Sonnenberger #define RE_RXCFG_EARLYTHRESH 0x07000000 242af51229aSJoerg Sonnenberger 243af51229aSJoerg Sonnenberger #define RE_RXDMA_16BYTES 0x00000000 244af51229aSJoerg Sonnenberger #define RE_RXDMA_32BYTES 0x00000100 245af51229aSJoerg Sonnenberger #define RE_RXDMA_64BYTES 0x00000200 246af51229aSJoerg Sonnenberger #define RE_RXDMA_128BYTES 0x00000300 247af51229aSJoerg Sonnenberger #define RE_RXDMA_256BYTES 0x00000400 248af51229aSJoerg Sonnenberger #define RE_RXDMA_512BYTES 0x00000500 249af51229aSJoerg Sonnenberger #define RE_RXDMA_1024BYTES 0x00000600 250af51229aSJoerg Sonnenberger #define RE_RXDMA_UNLIMITED 0x00000700 251af51229aSJoerg Sonnenberger 252af51229aSJoerg Sonnenberger #define RE_RXBUF_8 0x00000000 253af51229aSJoerg Sonnenberger #define RE_RXBUF_16 0x00000800 254af51229aSJoerg Sonnenberger #define RE_RXBUF_32 0x00001000 255af51229aSJoerg Sonnenberger #define RE_RXBUF_64 0x00001800 256af51229aSJoerg Sonnenberger 257af51229aSJoerg Sonnenberger #define RE_RXFIFO_16BYTES 0x00000000 258af51229aSJoerg Sonnenberger #define RE_RXFIFO_32BYTES 0x00002000 259af51229aSJoerg Sonnenberger #define RE_RXFIFO_64BYTES 0x00004000 260af51229aSJoerg Sonnenberger #define RE_RXFIFO_128BYTES 0x00006000 261af51229aSJoerg Sonnenberger #define RE_RXFIFO_256BYTES 0x00008000 262af51229aSJoerg Sonnenberger #define RE_RXFIFO_512BYTES 0x0000A000 263af51229aSJoerg Sonnenberger #define RE_RXFIFO_1024BYTES 0x0000C000 264af51229aSJoerg Sonnenberger #define RE_RXFIFO_NOTHRESH 0x0000E000 265af51229aSJoerg Sonnenberger 266af51229aSJoerg Sonnenberger /* 267af51229aSJoerg Sonnenberger * Bits in RX status header (included with RX'ed packet 268af51229aSJoerg Sonnenberger * in ring buffer). 269af51229aSJoerg Sonnenberger */ 270af51229aSJoerg Sonnenberger #define RE_RXSTAT_RXOK 0x00000001 271af51229aSJoerg Sonnenberger #define RE_RXSTAT_ALIGNERR 0x00000002 272af51229aSJoerg Sonnenberger #define RE_RXSTAT_CRCERR 0x00000004 273af51229aSJoerg Sonnenberger #define RE_RXSTAT_GIANT 0x00000008 274af51229aSJoerg Sonnenberger #define RE_RXSTAT_RUNT 0x00000010 275af51229aSJoerg Sonnenberger #define RE_RXSTAT_BADSYM 0x00000020 276af51229aSJoerg Sonnenberger #define RE_RXSTAT_BROAD 0x00002000 277af51229aSJoerg Sonnenberger #define RE_RXSTAT_INDIV 0x00004000 278af51229aSJoerg Sonnenberger #define RE_RXSTAT_MULTI 0x00008000 279af51229aSJoerg Sonnenberger #define RE_RXSTAT_LENMASK 0xFFFF0000 280af51229aSJoerg Sonnenberger 281af51229aSJoerg Sonnenberger #define RE_RXSTAT_UNFINISHED 0xFFF0 /* DMA still in progress */ 282af51229aSJoerg Sonnenberger /* 283af51229aSJoerg Sonnenberger * Command register. 284af51229aSJoerg Sonnenberger */ 285af51229aSJoerg Sonnenberger #define RE_CMD_EMPTY_RXBUF 0x0001 286af51229aSJoerg Sonnenberger #define RE_CMD_TX_ENB 0x0004 287af51229aSJoerg Sonnenberger #define RE_CMD_RX_ENB 0x0008 288af51229aSJoerg Sonnenberger #define RE_CMD_RESET 0x0010 289af51229aSJoerg Sonnenberger 290af51229aSJoerg Sonnenberger /* 291af51229aSJoerg Sonnenberger * EEPROM control register 292af51229aSJoerg Sonnenberger */ 293af51229aSJoerg Sonnenberger #define RE_EE_DATAOUT 0x01 /* Data out */ 294af51229aSJoerg Sonnenberger #define RE_EE_DATAIN 0x02 /* Data in */ 295af51229aSJoerg Sonnenberger #define RE_EE_CLK 0x04 /* clock */ 296af51229aSJoerg Sonnenberger #define RE_EE_SEL 0x08 /* chip select */ 297af51229aSJoerg Sonnenberger #define RE_EE_MODE (0x40|0x80) 298af51229aSJoerg Sonnenberger 299af51229aSJoerg Sonnenberger #define RE_EEMODE_OFF 0x00 300af51229aSJoerg Sonnenberger #define RE_EEMODE_AUTOLOAD 0x40 301af51229aSJoerg Sonnenberger #define RE_EEMODE_PROGRAM 0x80 302af51229aSJoerg Sonnenberger #define RE_EEMODE_WRITECFG (0x80|0x40) 303af51229aSJoerg Sonnenberger 304af51229aSJoerg Sonnenberger /* 9346 EEPROM commands */ 3055d686fbbSSepherosa Ziehau #define RE_9346_READ 0x6 306af51229aSJoerg Sonnenberger #define RE_EECMD_WRITE 0x140 307af51229aSJoerg Sonnenberger #define RE_EECMD_READ_6BIT 0x180 308af51229aSJoerg Sonnenberger #define RE_EECMD_READ_8BIT 0x600 309af51229aSJoerg Sonnenberger #define RE_EECMD_ERASE 0x1c0 310af51229aSJoerg Sonnenberger 311af51229aSJoerg Sonnenberger #define RE_EE_ID 0x00 312af51229aSJoerg Sonnenberger #define RE_EE_PCI_VID 0x01 313af51229aSJoerg Sonnenberger #define RE_EE_PCI_DID 0x02 314af51229aSJoerg Sonnenberger /* Location of station address inside EEPROM */ 315af51229aSJoerg Sonnenberger #define RE_EE_EADDR 0x07 316af51229aSJoerg Sonnenberger 317af51229aSJoerg Sonnenberger /* 318af51229aSJoerg Sonnenberger * Config 0 register 319af51229aSJoerg Sonnenberger */ 320af51229aSJoerg Sonnenberger #define RE_CFG0_ROM0 0x01 321af51229aSJoerg Sonnenberger #define RE_CFG0_ROM1 0x02 322af51229aSJoerg Sonnenberger #define RE_CFG0_ROM2 0x04 323af51229aSJoerg Sonnenberger #define RE_CFG0_PL0 0x08 324af51229aSJoerg Sonnenberger #define RE_CFG0_PL1 0x10 325af51229aSJoerg Sonnenberger #define RE_CFG0_10MBPS 0x20 /* 10 Mbps internal mode */ 326af51229aSJoerg Sonnenberger #define RE_CFG0_PCS 0x40 327af51229aSJoerg Sonnenberger #define RE_CFG0_SCR 0x80 328af51229aSJoerg Sonnenberger 329af51229aSJoerg Sonnenberger /* 330af51229aSJoerg Sonnenberger * Config 1 register 331af51229aSJoerg Sonnenberger */ 332af51229aSJoerg Sonnenberger #define RE_CFG1_PWRDWN 0x01 333af51229aSJoerg Sonnenberger #define RE_CFG1_SLEEP 0x02 334af51229aSJoerg Sonnenberger #define RE_CFG1_IOMAP 0x04 335af51229aSJoerg Sonnenberger #define RE_CFG1_MEMMAP 0x08 336af51229aSJoerg Sonnenberger #define RE_CFG1_RSVD 0x10 337af51229aSJoerg Sonnenberger #define RE_CFG1_DRVLOAD 0x20 338af51229aSJoerg Sonnenberger #define RE_CFG1_LED0 0x40 339af51229aSJoerg Sonnenberger #define RE_CFG1_FULLDUPLEX 0x40 /* 8129 only */ 340af51229aSJoerg Sonnenberger #define RE_CFG1_LED1 0x80 341af51229aSJoerg Sonnenberger 342af51229aSJoerg Sonnenberger /* 343af51229aSJoerg Sonnenberger * 8139C+ register definitions 344af51229aSJoerg Sonnenberger */ 345af51229aSJoerg Sonnenberger 346af51229aSJoerg Sonnenberger /* RE_DUMPSTATS_LO register */ 347af51229aSJoerg Sonnenberger 348af51229aSJoerg Sonnenberger #define RE_DUMPSTATS_START 0x00000008 349af51229aSJoerg Sonnenberger 350af51229aSJoerg Sonnenberger /* Transmit start register */ 351af51229aSJoerg Sonnenberger 352af51229aSJoerg Sonnenberger #define RE_TXSTART_SWI 0x01 /* generate TX interrupt */ 353af51229aSJoerg Sonnenberger #define RE_TXSTART_START 0x40 /* start normal queue transmit */ 354af51229aSJoerg Sonnenberger #define RE_TXSTART_HPRIO_START 0x80 /* start hi prio queue transmit */ 355af51229aSJoerg Sonnenberger 356af51229aSJoerg Sonnenberger /* 357af51229aSJoerg Sonnenberger * Config 2 register, 8139C+/8169/8169S/8110S only 358af51229aSJoerg Sonnenberger */ 359af51229aSJoerg Sonnenberger #define RE_CFG2_BUSFREQ 0x07 360af51229aSJoerg Sonnenberger #define RE_CFG2_BUSWIDTH 0x08 361af51229aSJoerg Sonnenberger #define RE_CFG2_AUXPWRSTS 0x10 362af51229aSJoerg Sonnenberger 363af51229aSJoerg Sonnenberger #define RE_BUSFREQ_33MHZ 0x00 364af51229aSJoerg Sonnenberger #define RE_BUSFREQ_66MHZ 0x01 365af51229aSJoerg Sonnenberger 366af51229aSJoerg Sonnenberger #define RE_BUSWIDTH_32BITS 0x00 367af51229aSJoerg Sonnenberger #define RE_BUSWIDTH_64BITS 0x08 368af51229aSJoerg Sonnenberger 369af51229aSJoerg Sonnenberger /* C+ mode command register */ 370af51229aSJoerg Sonnenberger 371af51229aSJoerg Sonnenberger #define RE_CPLUSCMD_TXENB 0x0001 /* enable C+ transmit mode */ 372af51229aSJoerg Sonnenberger #define RE_CPLUSCMD_RXENB 0x0002 /* enable C+ receive mode */ 373af51229aSJoerg Sonnenberger #define RE_CPLUSCMD_PCI_MRW 0x0008 /* enable PCI multi-read/write */ 374af51229aSJoerg Sonnenberger #define RE_CPLUSCMD_PCI_DAC 0x0010 /* PCI dual-address cycle only */ 375af51229aSJoerg Sonnenberger #define RE_CPLUSCMD_RXCSUM_ENB 0x0020 /* enable RX checksum offload */ 376af51229aSJoerg Sonnenberger #define RE_CPLUSCMD_VLANSTRIP 0x0040 /* enable VLAN tag stripping */ 377af51229aSJoerg Sonnenberger 378af51229aSJoerg Sonnenberger /* C+ early transmit threshold */ 379af51229aSJoerg Sonnenberger 380af51229aSJoerg Sonnenberger #define RE_EARLYTXTHRESH_CNT 0x003F /* byte count times 8 */ 381af51229aSJoerg Sonnenberger 382af51229aSJoerg Sonnenberger /* 383af51229aSJoerg Sonnenberger * Gigabit PHY access register (8169 only) 384af51229aSJoerg Sonnenberger */ 385af51229aSJoerg Sonnenberger 386af51229aSJoerg Sonnenberger #define RE_PHYAR_PHYDATA 0x0000FFFF 387af51229aSJoerg Sonnenberger #define RE_PHYAR_PHYREG 0x001F0000 388af51229aSJoerg Sonnenberger #define RE_PHYAR_BUSY 0x80000000 389af51229aSJoerg Sonnenberger 390af51229aSJoerg Sonnenberger /* 391af51229aSJoerg Sonnenberger * Gigabit media status (8169 only) 392af51229aSJoerg Sonnenberger */ 393af51229aSJoerg Sonnenberger #define RE_GMEDIASTAT_FDX 0x01 /* full duplex */ 394af51229aSJoerg Sonnenberger #define RE_GMEDIASTAT_LINK 0x02 /* link up */ 395af51229aSJoerg Sonnenberger #define RE_GMEDIASTAT_10MBPS 0x04 /* 10mps link */ 396af51229aSJoerg Sonnenberger #define RE_GMEDIASTAT_100MBPS 0x08 /* 100mbps link */ 397af51229aSJoerg Sonnenberger #define RE_GMEDIASTAT_1000MBPS 0x10 /* gigE link */ 398af51229aSJoerg Sonnenberger #define RE_GMEDIASTAT_RXFLOW 0x20 /* RX flow control on */ 399af51229aSJoerg Sonnenberger #define RE_GMEDIASTAT_TXFLOW 0x40 /* TX flow control on */ 400af51229aSJoerg Sonnenberger #define RE_GMEDIASTAT_TBI 0x80 /* TBI enabled */ 401af51229aSJoerg Sonnenberger 402af51229aSJoerg Sonnenberger /* 403af51229aSJoerg Sonnenberger * The RealTek doesn't use a fragment-based descriptor mechanism. 404af51229aSJoerg Sonnenberger * Instead, there are only four register sets, each or which represents 405af51229aSJoerg Sonnenberger * one 'descriptor.' Basically, each TX descriptor is just a contiguous 406af51229aSJoerg Sonnenberger * packet buffer (32-bit aligned!) and we place the buffer addresses in 407af51229aSJoerg Sonnenberger * the registers so the chip knows where they are. 408af51229aSJoerg Sonnenberger * 409af51229aSJoerg Sonnenberger * We can sort of kludge together the same kind of buffer management 410af51229aSJoerg Sonnenberger * used in previous drivers, but we have to do buffer copies almost all 411af51229aSJoerg Sonnenberger * the time, so it doesn't really buy us much. 412af51229aSJoerg Sonnenberger * 413af51229aSJoerg Sonnenberger * For reception, there's just one large buffer where the chip stores 414af51229aSJoerg Sonnenberger * all received packets. 415af51229aSJoerg Sonnenberger */ 416af51229aSJoerg Sonnenberger 417af51229aSJoerg Sonnenberger #define RE_RX_BUF_SZ RE_RXBUF_64 418af51229aSJoerg Sonnenberger #define RE_RXBUFLEN (1 << ((RE_RX_BUF_SZ >> 11) + 13)) 419af51229aSJoerg Sonnenberger #define RE_TX_LIST_CNT 4 420af51229aSJoerg Sonnenberger #define RE_MIN_FRAMELEN 60 421af51229aSJoerg Sonnenberger #define RE_TXTHRESH(x) ((x) << 11) 422af51229aSJoerg Sonnenberger #define RE_TX_THRESH_INIT 96 423af51229aSJoerg Sonnenberger #define RE_RX_FIFOTHRESH RE_RXFIFO_NOTHRESH 424af51229aSJoerg Sonnenberger #define RE_RX_MAXDMA RE_RXDMA_UNLIMITED 425af51229aSJoerg Sonnenberger #define RE_TX_MAXDMA RE_TXDMA_2048BYTES 426af51229aSJoerg Sonnenberger 427af51229aSJoerg Sonnenberger #define RE_RXCFG_CONFIG (RE_RX_FIFOTHRESH|RE_RX_MAXDMA|RE_RX_BUF_SZ) 428af51229aSJoerg Sonnenberger #define RE_TXCFG_CONFIG (RE_TXCFG_IFG|RE_TX_MAXDMA) 429af51229aSJoerg Sonnenberger 4305d686fbbSSepherosa Ziehau #if 0 431af51229aSJoerg Sonnenberger struct re_mii_frame { 432af51229aSJoerg Sonnenberger uint8_t mii_stdelim; 433af51229aSJoerg Sonnenberger uint8_t mii_opcode; 434af51229aSJoerg Sonnenberger uint8_t mii_phyaddr; 435af51229aSJoerg Sonnenberger uint8_t mii_regaddr; 436af51229aSJoerg Sonnenberger uint8_t mii_turnaround; 437af51229aSJoerg Sonnenberger uint16_t mii_data; 438af51229aSJoerg Sonnenberger }; 4395d686fbbSSepherosa Ziehau #endif 440af51229aSJoerg Sonnenberger 441af51229aSJoerg Sonnenberger /* 442af51229aSJoerg Sonnenberger * MII constants 443af51229aSJoerg Sonnenberger */ 444af51229aSJoerg Sonnenberger #define RE_MII_STARTDELIM 0x01 445af51229aSJoerg Sonnenberger #define RE_MII_READOP 0x02 446af51229aSJoerg Sonnenberger #define RE_MII_WRITEOP 0x01 447af51229aSJoerg Sonnenberger #define RE_MII_TURNAROUND 0x02 448af51229aSJoerg Sonnenberger 449af51229aSJoerg Sonnenberger /* 450af51229aSJoerg Sonnenberger * The 8139C+ and 8160 gigE chips support descriptor-based TX 451af51229aSJoerg Sonnenberger * and RX. In fact, they even support TCP large send. Descriptors 452af51229aSJoerg Sonnenberger * must be allocated in contiguous blocks that are aligned on a 453af51229aSJoerg Sonnenberger * 256-byte boundary. The rings can hold a maximum of 64 descriptors. 454af51229aSJoerg Sonnenberger */ 455af51229aSJoerg Sonnenberger 456af51229aSJoerg Sonnenberger /* 457af51229aSJoerg Sonnenberger * RX/TX descriptor definition. When large send mode is enabled, the 458af51229aSJoerg Sonnenberger * lower 11 bits of the TX re_cmd word are used to hold the MSS, and 459af51229aSJoerg Sonnenberger * the checksum offload bits are disabled. The structure layout is 460af51229aSJoerg Sonnenberger * the same for RX and TX descriptors 461af51229aSJoerg Sonnenberger */ 462af51229aSJoerg Sonnenberger 463af51229aSJoerg Sonnenberger struct re_desc { 464af51229aSJoerg Sonnenberger uint32_t re_cmdstat; 465af51229aSJoerg Sonnenberger uint32_t re_vlanctl; 466af51229aSJoerg Sonnenberger uint32_t re_bufaddr_lo; 467af51229aSJoerg Sonnenberger uint32_t re_bufaddr_hi; 468af51229aSJoerg Sonnenberger }; 469af51229aSJoerg Sonnenberger 470af51229aSJoerg Sonnenberger #define RE_TDESC_CMD_FRAGLEN 0x0000FFFF 471af51229aSJoerg Sonnenberger #define RE_TDESC_CMD_TCPCSUM 0x00010000 /* TCP checksum enable */ 472af51229aSJoerg Sonnenberger #define RE_TDESC_CMD_UDPCSUM 0x00020000 /* UDP checksum enable */ 473af51229aSJoerg Sonnenberger #define RE_TDESC_CMD_IPCSUM 0x00040000 /* IP header checksum enable */ 474af51229aSJoerg Sonnenberger #define RE_TDESC_CMD_MSSVAL 0x07FF0000 /* Large send MSS value */ 475af51229aSJoerg Sonnenberger #define RE_TDESC_CMD_LGSEND 0x08000000 /* TCP large send enb */ 476af51229aSJoerg Sonnenberger #define RE_TDESC_CMD_EOF 0x10000000 /* end of frame marker */ 477af51229aSJoerg Sonnenberger #define RE_TDESC_CMD_SOF 0x20000000 /* start of frame marker */ 478af51229aSJoerg Sonnenberger #define RE_TDESC_CMD_EOR 0x40000000 /* end of ring marker */ 479af51229aSJoerg Sonnenberger #define RE_TDESC_CMD_OWN 0x80000000 /* chip owns descriptor */ 480af51229aSJoerg Sonnenberger 481af51229aSJoerg Sonnenberger #define RE_TDESC_VLANCTL_TAG 0x00020000 /* Insert VLAN tag */ 482af51229aSJoerg Sonnenberger #define RE_TDESC_VLANCTL_DATA 0x0000FFFF /* TAG data */ 483af51229aSJoerg Sonnenberger 484af51229aSJoerg Sonnenberger /* 485af51229aSJoerg Sonnenberger * Error bits are valid only on the last descriptor of a frame 486af51229aSJoerg Sonnenberger * (i.e. RE_TDESC_CMD_EOF == 1) 487af51229aSJoerg Sonnenberger */ 488af51229aSJoerg Sonnenberger 489af51229aSJoerg Sonnenberger #define RE_TDESC_STAT_COLCNT 0x000F0000 /* collision count */ 490af51229aSJoerg Sonnenberger #define RE_TDESC_STAT_EXCESSCOL 0x00100000 /* excessive collisions */ 491af51229aSJoerg Sonnenberger #define RE_TDESC_STAT_LINKFAIL 0x00200000 /* link faulure */ 492af51229aSJoerg Sonnenberger #define RE_TDESC_STAT_OWINCOL 0x00400000 /* out-of-window collision */ 493af51229aSJoerg Sonnenberger #define RE_TDESC_STAT_TXERRSUM 0x00800000 /* transmit error summary */ 494af51229aSJoerg Sonnenberger #define RE_TDESC_STAT_UNDERRUN 0x02000000 /* TX underrun occured */ 495af51229aSJoerg Sonnenberger #define RE_TDESC_STAT_OWN 0x80000000 496af51229aSJoerg Sonnenberger 497af51229aSJoerg Sonnenberger /* 498af51229aSJoerg Sonnenberger * RX descriptor cmd/vlan definitions 499af51229aSJoerg Sonnenberger */ 500af51229aSJoerg Sonnenberger 501af51229aSJoerg Sonnenberger #define RE_RDESC_CMD_EOR 0x40000000 502af51229aSJoerg Sonnenberger #define RE_RDESC_CMD_OWN 0x80000000 503af51229aSJoerg Sonnenberger #define RE_RDESC_CMD_BUFLEN 0x00001FFF 504af51229aSJoerg Sonnenberger 505af51229aSJoerg Sonnenberger #define RE_RDESC_STAT_OWN 0x80000000 506af51229aSJoerg Sonnenberger #define RE_RDESC_STAT_EOR 0x40000000 507af51229aSJoerg Sonnenberger #define RE_RDESC_STAT_SOF 0x20000000 508af51229aSJoerg Sonnenberger #define RE_RDESC_STAT_EOF 0x10000000 509af51229aSJoerg Sonnenberger #define RE_RDESC_STAT_FRALIGN 0x08000000 /* frame alignment error */ 510af51229aSJoerg Sonnenberger #define RE_RDESC_STAT_MCAST 0x04000000 /* multicast pkt received */ 511af51229aSJoerg Sonnenberger #define RE_RDESC_STAT_UCAST 0x02000000 /* unicast pkt received */ 512af51229aSJoerg Sonnenberger #define RE_RDESC_STAT_BCAST 0x01000000 /* broadcast pkt received */ 513af51229aSJoerg Sonnenberger #define RE_RDESC_STAT_BUFOFLOW 0x00800000 /* out of buffer space */ 514af51229aSJoerg Sonnenberger #define RE_RDESC_STAT_FIFOOFLOW 0x00400000 /* FIFO overrun */ 515af51229aSJoerg Sonnenberger #define RE_RDESC_STAT_GIANT 0x00200000 /* pkt > 4096 bytes */ 516af51229aSJoerg Sonnenberger #define RE_RDESC_STAT_RXERRSUM 0x00100000 /* RX error summary */ 517af51229aSJoerg Sonnenberger #define RE_RDESC_STAT_RUNT 0x00080000 /* runt packet received */ 518af51229aSJoerg Sonnenberger #define RE_RDESC_STAT_CRCERR 0x00040000 /* CRC error */ 519af51229aSJoerg Sonnenberger #define RE_RDESC_STAT_PROTOID 0x00030000 /* Protocol type */ 520af51229aSJoerg Sonnenberger #define RE_RDESC_STAT_IPSUMBAD 0x00008000 /* IP header checksum bad */ 521af51229aSJoerg Sonnenberger #define RE_RDESC_STAT_UDPSUMBAD 0x00004000 /* UDP checksum bad */ 522af51229aSJoerg Sonnenberger #define RE_RDESC_STAT_TCPSUMBAD 0x00002000 /* TCP checksum bad */ 523af51229aSJoerg Sonnenberger #define RE_RDESC_STAT_FRAGLEN 0x00001FFF /* RX'ed frame/frag len */ 524af51229aSJoerg Sonnenberger #define RE_RDESC_STAT_GFRAGLEN 0x00003FFF /* RX'ed frame/frag len */ 525af51229aSJoerg Sonnenberger 526af51229aSJoerg Sonnenberger #define RE_RDESC_VLANCTL_TAG 0x00010000 /* VLAN tag available 527af51229aSJoerg Sonnenberger (re_vlandata valid)*/ 528af51229aSJoerg Sonnenberger #define RE_RDESC_VLANCTL_DATA 0x0000FFFF /* TAG data */ 529af51229aSJoerg Sonnenberger 530af51229aSJoerg Sonnenberger #define RE_PROTOID_NONIP 0x00000000 531af51229aSJoerg Sonnenberger #define RE_PROTOID_TCPIP 0x00010000 532af51229aSJoerg Sonnenberger #define RE_PROTOID_UDPIP 0x00020000 533af51229aSJoerg Sonnenberger #define RE_PROTOID_IP 0x00030000 534af51229aSJoerg Sonnenberger #define RE_TCPPKT(x) (((x) & RE_RDESC_STAT_PROTOID) == \ 535af51229aSJoerg Sonnenberger RE_PROTOID_TCPIP) 536af51229aSJoerg Sonnenberger #define RE_UDPPKT(x) (((x) & RE_RDESC_STAT_PROTOID) == \ 537af51229aSJoerg Sonnenberger RE_PROTOID_UDPIP) 538af51229aSJoerg Sonnenberger 539af51229aSJoerg Sonnenberger /* 540af51229aSJoerg Sonnenberger * Statistics counter structure (8139C+ and 8169 only) 541af51229aSJoerg Sonnenberger */ 542af51229aSJoerg Sonnenberger struct re_stats { 543af51229aSJoerg Sonnenberger uint32_t re_tx_pkts_lo; 544af51229aSJoerg Sonnenberger uint32_t re_tx_pkts_hi; 545af51229aSJoerg Sonnenberger uint32_t re_tx_errs_lo; 546af51229aSJoerg Sonnenberger uint32_t re_tx_errs_hi; 547af51229aSJoerg Sonnenberger uint32_t re_tx_errs; 548af51229aSJoerg Sonnenberger uint16_t re_missed_pkts; 549af51229aSJoerg Sonnenberger uint16_t re_rx_framealign_errs; 550af51229aSJoerg Sonnenberger uint32_t re_tx_onecoll; 551af51229aSJoerg Sonnenberger uint32_t re_tx_multicolls; 552af51229aSJoerg Sonnenberger uint32_t re_rx_ucasts_hi; 553af51229aSJoerg Sonnenberger uint32_t re_rx_ucasts_lo; 554af51229aSJoerg Sonnenberger uint32_t re_rx_bcasts_lo; 555af51229aSJoerg Sonnenberger uint32_t re_rx_bcasts_hi; 556af51229aSJoerg Sonnenberger uint32_t re_rx_mcasts; 557af51229aSJoerg Sonnenberger uint16_t re_tx_aborts; 558af51229aSJoerg Sonnenberger uint16_t re_rx_underruns; 559af51229aSJoerg Sonnenberger }; 560af51229aSJoerg Sonnenberger 561af51229aSJoerg Sonnenberger /* 562af51229aSJoerg Sonnenberger * General constants that are fun to know. 563af51229aSJoerg Sonnenberger * 564af51229aSJoerg Sonnenberger * PCI low memory base and low I/O base register, and 565af51229aSJoerg Sonnenberger * other PCI registers. 566af51229aSJoerg Sonnenberger */ 567af51229aSJoerg Sonnenberger 568af51229aSJoerg Sonnenberger #define RE_PCI_LOMEM 0x14 569ecd80f47SJoerg Sonnenberger #define RE_PCI_LOIO 0x10 5705fdf38d0SSepherosa Ziehau 5715fdf38d0SSepherosa Ziehau #define PCI_SUBDEVICE_LINKSYS_EG1032_REV3 0x0024 572