xref: /dflybsd-src/sys/dev/netif/pcn/if_pcnreg.h (revision 86d7f5d305c6adaa56ff4582ece9859d73106103)
186d7f5d3SJohn Marino /*
286d7f5d3SJohn Marino  * Copyright (c) 2000 Berkeley Software Design, Inc.
386d7f5d3SJohn Marino  * Copyright (c) 1997, 1998, 1999, 2000
486d7f5d3SJohn Marino  *	Bill Paul <wpaul@ee.columbia.edu>.  All rights reserved.
586d7f5d3SJohn Marino  *
686d7f5d3SJohn Marino  * Redistribution and use in source and binary forms, with or without
786d7f5d3SJohn Marino  * modification, are permitted provided that the following conditions
886d7f5d3SJohn Marino  * are met:
986d7f5d3SJohn Marino  * 1. Redistributions of source code must retain the above copyright
1086d7f5d3SJohn Marino  *    notice, this list of conditions and the following disclaimer.
1186d7f5d3SJohn Marino  * 2. Redistributions in binary form must reproduce the above copyright
1286d7f5d3SJohn Marino  *    notice, this list of conditions and the following disclaimer in the
1386d7f5d3SJohn Marino  *    documentation and/or other materials provided with the distribution.
1486d7f5d3SJohn Marino  * 3. All advertising materials mentioning features or use of this software
1586d7f5d3SJohn Marino  *    must display the following acknowledgement:
1686d7f5d3SJohn Marino  *	This product includes software developed by Bill Paul.
1786d7f5d3SJohn Marino  * 4. Neither the name of the author nor the names of any co-contributors
1886d7f5d3SJohn Marino  *    may be used to endorse or promote products derived from this software
1986d7f5d3SJohn Marino  *    without specific prior written permission.
2086d7f5d3SJohn Marino  *
2186d7f5d3SJohn Marino  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
2286d7f5d3SJohn Marino  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
2386d7f5d3SJohn Marino  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2486d7f5d3SJohn Marino  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
2586d7f5d3SJohn Marino  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
2686d7f5d3SJohn Marino  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
2786d7f5d3SJohn Marino  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
2886d7f5d3SJohn Marino  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
2986d7f5d3SJohn Marino  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
3086d7f5d3SJohn Marino  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
3186d7f5d3SJohn Marino  * THE POSSIBILITY OF SUCH DAMAGE.
3286d7f5d3SJohn Marino  *
3386d7f5d3SJohn Marino  * $FreeBSD: src/sys/pci/if_pcnreg.h,v 1.3.2.3 2001/02/21 22:13:07 wpaul Exp $
3486d7f5d3SJohn Marino  * $DragonFly: src/sys/dev/netif/pcn/if_pcnreg.h,v 1.5 2006/08/01 18:06:14 swildner Exp $
3586d7f5d3SJohn Marino  */
3686d7f5d3SJohn Marino 
3786d7f5d3SJohn Marino /*
3886d7f5d3SJohn Marino  * I/O map in 16-bit mode. To switch to 32-bit mode,
3986d7f5d3SJohn Marino  * you need to perform a 32-bit write to the RDP register
4086d7f5d3SJohn Marino  * (writing a 0 is recommended).
4186d7f5d3SJohn Marino  */
4286d7f5d3SJohn Marino #define PCN_IO16_APROM00	0x00
4386d7f5d3SJohn Marino #define PCN_IO16_APROM01	0x02
4486d7f5d3SJohn Marino #define PCN_IO16_APROM02	0x04
4586d7f5d3SJohn Marino #define PCN_IO16_APROM03	0x06
4686d7f5d3SJohn Marino #define PCN_IO16_APROM04	0x08
4786d7f5d3SJohn Marino #define PCN_IO16_APROM05	0x0A
4886d7f5d3SJohn Marino #define PCN_IO16_APROM06	0x0C
4986d7f5d3SJohn Marino #define PCN_IO16_APROM07	0x0E
5086d7f5d3SJohn Marino #define PCN_IO16_RDP		0x10
5186d7f5d3SJohn Marino #define PCN_IO16_RAP		0x12
5286d7f5d3SJohn Marino #define PCN_IO16_RESET		0x14
5386d7f5d3SJohn Marino #define PCN_IO16_BDP		0x16
5486d7f5d3SJohn Marino 
5586d7f5d3SJohn Marino /*
5686d7f5d3SJohn Marino  * I/O map in 32-bit mode.
5786d7f5d3SJohn Marino  */
5886d7f5d3SJohn Marino #define PCN_IO32_APROM00	0x00
5986d7f5d3SJohn Marino #define PCN_IO32_APROM01	0x04
6086d7f5d3SJohn Marino #define PCN_IO32_APROM02	0x08
6186d7f5d3SJohn Marino #define PCN_IO32_APROM03	0x0C
6286d7f5d3SJohn Marino #define PCN_IO32_RDP		0x10
6386d7f5d3SJohn Marino #define PCN_IO32_RAP		0x14
6486d7f5d3SJohn Marino #define PCN_IO32_RESET		0x18
6586d7f5d3SJohn Marino #define PCN_IO32_BDP		0x1C
6686d7f5d3SJohn Marino 
6786d7f5d3SJohn Marino /*
6886d7f5d3SJohn Marino  * CSR registers
6986d7f5d3SJohn Marino  */
7086d7f5d3SJohn Marino #define PCN_CSR_CSR		0x00
7186d7f5d3SJohn Marino #define PCN_CSR_IAB0		0x01
7286d7f5d3SJohn Marino #define PCN_CSR_IAB1		0x02
7386d7f5d3SJohn Marino #define PCN_CSR_IMR		0x03
7486d7f5d3SJohn Marino #define PCN_CSR_TFEAT		0x04
7586d7f5d3SJohn Marino #define PCN_CSR_EXTCTL1		0x05
7686d7f5d3SJohn Marino #define PCN_CSR_DTBLLEN		0x06
7786d7f5d3SJohn Marino #define PCN_CSR_EXTCTL2		0x07
7886d7f5d3SJohn Marino #define PCN_CSR_MAR0		0x08
7986d7f5d3SJohn Marino #define PCN_CSR_MAR1		0x09
8086d7f5d3SJohn Marino #define PCN_CSR_MAR2		0x0A
8186d7f5d3SJohn Marino #define PCN_CSR_MAR3		0x0B
8286d7f5d3SJohn Marino #define PCN_CSR_PAR0		0x0C
8386d7f5d3SJohn Marino #define PCN_CSR_PAR1		0x0D
8486d7f5d3SJohn Marino #define PCN_CSR_PAR2		0x0E
8586d7f5d3SJohn Marino #define PCN_CSR_MODE		0x0F
8686d7f5d3SJohn Marino #define PCN_CSR_RXADDR0		0x18
8786d7f5d3SJohn Marino #define PCN_CSR_RXADDR1		0x19
8886d7f5d3SJohn Marino #define PCN_CSR_TXADDR0		0x1E
8986d7f5d3SJohn Marino #define PCN_CSR_TXADDR1		0x1F
9086d7f5d3SJohn Marino #define PCN_CSR_TXPOLL		0x2F
9186d7f5d3SJohn Marino #define PCN_CSR_RXPOLL		0x31
9286d7f5d3SJohn Marino #define PCN_CSR_RXRINGLEN	0x4C
9386d7f5d3SJohn Marino #define PCN_CSR_TXRINGLEN	0x4E
9486d7f5d3SJohn Marino #define PCN_CSR_DMACTL		0x50
9586d7f5d3SJohn Marino #define PCN_CSR_BUSTIMER	0x52
9686d7f5d3SJohn Marino #define PCN_CSR_MEMERRTIMEO	0x64
9786d7f5d3SJohn Marino #define PCN_CSR_ONNOWMISC	0x74
9886d7f5d3SJohn Marino #define PCN_CSR_ADVFEAT		0x7A
9986d7f5d3SJohn Marino #define PCN_CSR_MACCFG		0x7D
10086d7f5d3SJohn Marino #define PCN_CSR_CHIPID0		0x58
10186d7f5d3SJohn Marino #define PCN_CSR_CHIPID1		0x59
10286d7f5d3SJohn Marino 
10386d7f5d3SJohn Marino /*
10486d7f5d3SJohn Marino  * Control and status register (CSR0)
10586d7f5d3SJohn Marino  */
10686d7f5d3SJohn Marino #define PCN_CSR_INIT		0x0001
10786d7f5d3SJohn Marino #define PCN_CSR_START		0x0002
10886d7f5d3SJohn Marino #define PCN_CSR_STOP		0x0004
10986d7f5d3SJohn Marino #define PCN_CSR_TX		0x0008
11086d7f5d3SJohn Marino #define PCN_CSR_TXON		0x0010
11186d7f5d3SJohn Marino #define PCN_CSR_RXON		0x0020
11286d7f5d3SJohn Marino #define PCN_CSR_INTEN		0x0040
11386d7f5d3SJohn Marino #define PCN_CSR_INTR		0x0080
11486d7f5d3SJohn Marino #define PCN_CSR_IDONE		0x0100
11586d7f5d3SJohn Marino #define PCN_CSR_TINT		0x0200
11686d7f5d3SJohn Marino #define PCN_CSR_RINT		0x0400
11786d7f5d3SJohn Marino #define PCN_CSR_MERR		0x0800
11886d7f5d3SJohn Marino #define PCN_CSR_MISS		0x1000
11986d7f5d3SJohn Marino #define PCN_CSR_CERR		0x2000
12086d7f5d3SJohn Marino #define PCN_CSR_ERR		0x8000
12186d7f5d3SJohn Marino 
12286d7f5d3SJohn Marino /*
12386d7f5d3SJohn Marino  * Interrupt masks and deferral control (CSR3)
12486d7f5d3SJohn Marino  */
12586d7f5d3SJohn Marino #define PCN_IMR_BSWAP		0x0004
12686d7f5d3SJohn Marino #define PCN_IMR_ENMBA		0x0008	/* enable modified backoff alg */
12786d7f5d3SJohn Marino #define PCN_IMR_DXMT2PD		0x0010
12886d7f5d3SJohn Marino #define PCN_IMR_LAPPEN		0x0020	/* lookahead packet processing enb */
12986d7f5d3SJohn Marino #define PCN_IMR_DXSUFLO		0x0040	/* disable TX stop on underflow */
13086d7f5d3SJohn Marino #define PCN_IMR_IDONE		0x0100
13186d7f5d3SJohn Marino #define PCN_IMR_TINT		0x0200
13286d7f5d3SJohn Marino #define PCN_IMR_RINT		0x0400
13386d7f5d3SJohn Marino #define PCN_IMR_MERR		0x0800
13486d7f5d3SJohn Marino #define PCN_IMR_MISS		0x1000
13586d7f5d3SJohn Marino 
13686d7f5d3SJohn Marino /*
13786d7f5d3SJohn Marino  * Test and features control (CSR4)
13886d7f5d3SJohn Marino  */
13986d7f5d3SJohn Marino #define PCN_TFEAT_TXSTRTMASK	0x0004
14086d7f5d3SJohn Marino #define PCN_TFEAT_TXSTRT	0x0008
14186d7f5d3SJohn Marino #define PCN_TFEAT_RXCCOFLOWM	0x0010	/* Rx collision counter oflow */
14286d7f5d3SJohn Marino #define PCN_TFEAT_RXCCOFLOW	0x0020
14386d7f5d3SJohn Marino #define PCN_TFEAT_UINT		0x0040
14486d7f5d3SJohn Marino #define PCN_TFEAT_UINTREQ	0x0080
14586d7f5d3SJohn Marino #define PCN_TFEAT_MISSOFLOWM	0x0100
14686d7f5d3SJohn Marino #define PCN_TFEAT_MISSOFLOW	0x0200
14786d7f5d3SJohn Marino #define PCN_TFEAT_STRIP_FCS	0x0400
14886d7f5d3SJohn Marino #define PCN_TFEAT_PAD_TX	0x0800
14986d7f5d3SJohn Marino #define PCN_TFEAT_TXDPOLL	0x1000
15086d7f5d3SJohn Marino #define PCN_TFEAT_DMAPLUS	0x4000
15186d7f5d3SJohn Marino 
15286d7f5d3SJohn Marino /*
15386d7f5d3SJohn Marino  * Extended control and interrupt 1 (CSR5)
15486d7f5d3SJohn Marino  */
15586d7f5d3SJohn Marino #define PCN_EXTCTL1_SPND	0x0001	/* suspend */
15686d7f5d3SJohn Marino #define PCN_EXTCTL1_MPMODE	0x0002	/* magic packet mode */
15786d7f5d3SJohn Marino #define PCN_EXTCTL1_MPENB	0x0004	/* magic packet enable */
15886d7f5d3SJohn Marino #define PCN_EXTCTL1_MPINTEN	0x0008	/* magic packet interrupt enable */
15986d7f5d3SJohn Marino #define PCN_EXTCTL1_MPINT	0x0010	/* magic packet interrupt */
16086d7f5d3SJohn Marino #define PCN_EXTCTL1_MPPLBA	0x0020	/* magic packet phys. logical bcast */
16186d7f5d3SJohn Marino #define PCN_EXTCTL1_EXDEFEN	0x0040	/* excessive deferral interrupt enb. */
16286d7f5d3SJohn Marino #define PCN_EXTCTL1_EXDEF	0x0080	/* excessive deferral interrupt */
16386d7f5d3SJohn Marino #define PCN_EXTCTL1_SINTEN	0x0400	/* system interrupt enable */
16486d7f5d3SJohn Marino #define PCN_EXTCTL1_SINT	0x0800	/* system interrupt */
16586d7f5d3SJohn Marino #define PCN_EXTCTL1_LTINTEN	0x4000	/* last TX interrupt enb */
16686d7f5d3SJohn Marino #define PCN_EXTCTL1_TXOKINTD	0x8000	/* TX OK interrupt disable */
16786d7f5d3SJohn Marino 
16886d7f5d3SJohn Marino /*
16986d7f5d3SJohn Marino  * RX/TX descriptor len (CSR6)
17086d7f5d3SJohn Marino  */
17186d7f5d3SJohn Marino #define PCN_DTBLLEN_RLEN	0x0F00
17286d7f5d3SJohn Marino #define PCN_DTBLLEN_TLEN	0xF000
17386d7f5d3SJohn Marino 
17486d7f5d3SJohn Marino /*
17586d7f5d3SJohn Marino  * Extended control and interrupt 2 (CSR7)
17686d7f5d3SJohn Marino  */
17786d7f5d3SJohn Marino #define PCN_EXTCTL2_MIIPDTINTE	0x0001
17886d7f5d3SJohn Marino #define PCN_EXTCTL2_MIIPDTINT	0x0002
17986d7f5d3SJohn Marino #define PCN_EXTCTL2_MCCIINTE	0x0004
18086d7f5d3SJohn Marino #define PCN_EXTCTL2_MCCIINT	0x0008
18186d7f5d3SJohn Marino #define PCN_EXTCTL2_MCCINTE	0x0010
18286d7f5d3SJohn Marino #define PCN_EXTCTL2_MCCINT	0x0020
18386d7f5d3SJohn Marino #define PCN_EXTCTL2_MAPINTE	0x0040
18486d7f5d3SJohn Marino #define PCN_EXTCTL2_MAPINT	0x0080
18586d7f5d3SJohn Marino #define PCN_EXTCTL2_MREINTE	0x0100
18686d7f5d3SJohn Marino #define PCN_EXTCTL2_MREINT	0x0200
18786d7f5d3SJohn Marino #define PCN_EXTCTL2_STINTE	0x0400
18886d7f5d3SJohn Marino #define PCN_EXTCTL2_STINT	0x0800
18986d7f5d3SJohn Marino #define PCN_EXTCTL2_RXDPOLL	0x1000
19086d7f5d3SJohn Marino #define PCN_EXTCTL2_RDMD	0x2000
19186d7f5d3SJohn Marino #define PCN_EXTCTL2_RXFRTG	0x4000
19286d7f5d3SJohn Marino #define PCN_EXTCTL2_FASTSPNDE	0x8000
19386d7f5d3SJohn Marino 
19486d7f5d3SJohn Marino 
19586d7f5d3SJohn Marino /*
19686d7f5d3SJohn Marino  * Mode (CSR15)
19786d7f5d3SJohn Marino  */
19886d7f5d3SJohn Marino #define PCN_MODE_RXD		0x0001	/* RX disable */
19986d7f5d3SJohn Marino #define PCN_MODE_TXD		0x0002	/* TX disable */
20086d7f5d3SJohn Marino #define PCN_MODE_LOOP		0x0004	/* loopback enable */
20186d7f5d3SJohn Marino #define PCN_MODE_TXCRCD		0x0008
20286d7f5d3SJohn Marino #define PCN_MODE_FORCECOLL	0x0010
20386d7f5d3SJohn Marino #define PCN_MODE_RETRYD		0x0020
20486d7f5d3SJohn Marino #define PCN_MODE_INTLOOP	0x0040
20586d7f5d3SJohn Marino #define PCN_MODE_PORTSEL	0x0180
20686d7f5d3SJohn Marino #define PCN_MODE_RXVPAD		0x2000
20786d7f5d3SJohn Marino #define PCN_MODE_RXNOBROAD	0x4000
20886d7f5d3SJohn Marino #define PCN_MODE_PROMISC	0x8000
20986d7f5d3SJohn Marino 
21086d7f5d3SJohn Marino #define PCN_PORT_GPSI		0x0100
21186d7f5d3SJohn Marino #define PCN_PORT_MII		0x0180
21286d7f5d3SJohn Marino 
21386d7f5d3SJohn Marino /*
21486d7f5d3SJohn Marino  * Chip ID values.
21586d7f5d3SJohn Marino  */
21686d7f5d3SJohn Marino /* CSR88-89: Chip ID masks */
21786d7f5d3SJohn Marino #define AMD_MASK  0x003
21886d7f5d3SJohn Marino #define PART_MASK 0xffff
21986d7f5d3SJohn Marino #define Am79C960  0x0003
22086d7f5d3SJohn Marino #define Am79C961  0x2260
22186d7f5d3SJohn Marino #define Am79C961A 0x2261
22286d7f5d3SJohn Marino #define Am79C965  0x2430
22386d7f5d3SJohn Marino #define Am79C970  0x0242
22486d7f5d3SJohn Marino #define Am79C970A 0x2621
22586d7f5d3SJohn Marino #define Am79C971  0x2623
22686d7f5d3SJohn Marino #define Am79C972  0x2624
22786d7f5d3SJohn Marino #define Am79C973  0x2625
22886d7f5d3SJohn Marino #define Am79C978  0x2626
22986d7f5d3SJohn Marino #define Am79C975  0x2627
23086d7f5d3SJohn Marino #define Am79C976  0x2628
23186d7f5d3SJohn Marino 
23286d7f5d3SJohn Marino /*
23386d7f5d3SJohn Marino  * Advanced feature control (CSR122)
23486d7f5d3SJohn Marino  */
23586d7f5d3SJohn Marino #define PCN_AFC_RXALIGN		0x0001
23686d7f5d3SJohn Marino 
23786d7f5d3SJohn Marino /*
23886d7f5d3SJohn Marino  * BCR (bus control) registers
23986d7f5d3SJohn Marino  */
24086d7f5d3SJohn Marino #define PCN_BCR_MISCCFG		0x02
24186d7f5d3SJohn Marino #define PCN_BCR_LED0		0x04
24286d7f5d3SJohn Marino #define PCN_BCR_LED1		0x05
24386d7f5d3SJohn Marino #define PCN_BCR_LED2		0x06
24486d7f5d3SJohn Marino #define PCN_BCR_LED3		0x07
24586d7f5d3SJohn Marino #define PCN_BCR_DUPLEX		0x09
24686d7f5d3SJohn Marino #define PCN_BCR_BUSCTL		0x12
24786d7f5d3SJohn Marino #define PCN_BCR_EECTL		0x13
24886d7f5d3SJohn Marino #define PCN_BCR_SSTYLE		0x14
24986d7f5d3SJohn Marino #define PCN_BCR_PCILAT		0x16
25086d7f5d3SJohn Marino #define PCN_BCR_PCISUBVENID	0x17
25186d7f5d3SJohn Marino #define PCN_BCR_PCISUBSYSID	0x18
25286d7f5d3SJohn Marino #define PCN_BCR_SRAMSIZE	0x19
25386d7f5d3SJohn Marino #define PCN_BCR_SRAMBOUND	0x1A
25486d7f5d3SJohn Marino #define PCN_BCR_SRAMCTL		0x1B
25586d7f5d3SJohn Marino #define PCN_BCR_MIICTL		0x20
25686d7f5d3SJohn Marino #define PCN_BCR_MIIADDR		0x21
25786d7f5d3SJohn Marino #define PCN_BCR_MIIDATA		0x22
25886d7f5d3SJohn Marino #define PCN_BCR_PCIVENID	0x23
25986d7f5d3SJohn Marino #define PCN_BCR_PCIPCAP		0x24
26086d7f5d3SJohn Marino #define PCN_BCR_DATA0		0x25
26186d7f5d3SJohn Marino #define PCN_BCR_DATA1		0x26
26286d7f5d3SJohn Marino #define PCN_BCR_DATA2		0x27
26386d7f5d3SJohn Marino #define PCN_BCR_DATA3		0x28
26486d7f5d3SJohn Marino #define PCN_BCR_DATA4		0x29
26586d7f5d3SJohn Marino #define PCN_BCR_DATA5		0x2A
26686d7f5d3SJohn Marino #define PCN_BCR_DATA6		0x2B
26786d7f5d3SJohn Marino #define PCN_BCR_DATA7		0x2C
26886d7f5d3SJohn Marino #define PCN_BCR_ONNOWPAT0	0x2D
26986d7f5d3SJohn Marino #define PCN_BCR_ONNOWPAT1	0x2E
27086d7f5d3SJohn Marino #define PCN_BCR_ONNOWPAT2	0x2F
27186d7f5d3SJohn Marino #define PCN_BCR_PHYSEL		0x31
27286d7f5d3SJohn Marino 
27386d7f5d3SJohn Marino /*
27486d7f5d3SJohn Marino  * Full duplex control (BCR9)
27586d7f5d3SJohn Marino  */
27686d7f5d3SJohn Marino #define PCN_DUPLEX_FDEN		0x0001	/* Full-duplex enable */
27786d7f5d3SJohn Marino #define PCN_DUPLEX_FDRPAD	0x0004	/* Full-duplex runt pkt accept dis. */
27886d7f5d3SJohn Marino 
27986d7f5d3SJohn Marino /*
28086d7f5d3SJohn Marino  * Burst and bus control register (BCR18)
28186d7f5d3SJohn Marino  */
28286d7f5d3SJohn Marino #define PCN_BUSCTL_BWRITE	0x0020
28386d7f5d3SJohn Marino #define PCN_BUSCTL_BREAD	0x0040
28486d7f5d3SJohn Marino #define PCN_BUSCTL_DWIO		0x0080
28586d7f5d3SJohn Marino #define PCN_BUSCTL_EXTREQ	0x0100
28686d7f5d3SJohn Marino #define PCN_BUSCTL_MEMCMD	0x0200
28786d7f5d3SJohn Marino #define PCN_BUSCTL_NOUFLOW	0x0800
28886d7f5d3SJohn Marino #define PCN_BUSCTL_ROMTMG	0xF000
28986d7f5d3SJohn Marino 
29086d7f5d3SJohn Marino /*
29186d7f5d3SJohn Marino  * EEPROM control (BCR19)
29286d7f5d3SJohn Marino  */
29386d7f5d3SJohn Marino #define PCN_EECTL_EDATA		0x0001
29486d7f5d3SJohn Marino #define PCN_EECTL_ECLK		0x0002
29586d7f5d3SJohn Marino #define PCN_EECTL_EECS		0x0004
29686d7f5d3SJohn Marino #define PCN_EECTL_EEN		0x0100
29786d7f5d3SJohn Marino #define PCN_EECTL_EEDET		0x2000
29886d7f5d3SJohn Marino #define PCN_EECTL_PREAD		0x4000
29986d7f5d3SJohn Marino #define PCN_EECTL_PVALID	0x8000
30086d7f5d3SJohn Marino 
30186d7f5d3SJohn Marino /*
30286d7f5d3SJohn Marino  * Software style (BCR20)
30386d7f5d3SJohn Marino  */
30486d7f5d3SJohn Marino #define PCN_SSTYLE_APERREN	0x0400	/* advanced parity error checking */
30586d7f5d3SJohn Marino #define PCN_SSTYLE_SSIZE32	0x0100
30686d7f5d3SJohn Marino #define PCN_SSTYLE_SWSTYLE	0x00FF
30786d7f5d3SJohn Marino 
30886d7f5d3SJohn Marino #define PCN_SWSTYLE_LANCE		0x0000
30986d7f5d3SJohn Marino #define PCN_SWSTYLE_PCNETPCI		0x0102
31086d7f5d3SJohn Marino #define PCN_SWSTYLE_PCNETPCI_BURST	0x0103
31186d7f5d3SJohn Marino 
31286d7f5d3SJohn Marino /*
31386d7f5d3SJohn Marino  * MII control and status (BCR32)
31486d7f5d3SJohn Marino  */
31586d7f5d3SJohn Marino #define PCN_MIICTL_MIILP	0x0002	/* MII internal loopback */
31686d7f5d3SJohn Marino #define PCN_MIICTL_XPHYSP	0x0008	/* external PHY speed */
31786d7f5d3SJohn Marino #define PCN_MIICTL_XPHYFD	0x0010	/* external PHY full duplex */
31886d7f5d3SJohn Marino #define PCN_MIICTL_XPHYANE	0x0020	/* external phy auto-neg enable */
31986d7f5d3SJohn Marino #define PCN_MIICTL_XPHYRST	0x0040	/* external PHY reset */
32086d7f5d3SJohn Marino #define PCN_MIICTL_DANAS	0x0080	/* disable auto-neg auto-setup */
32186d7f5d3SJohn Marino #define PCN_MIICTL_APDW		0x0700	/* auto-poll dwell time */
32286d7f5d3SJohn Marino #define PCN_MIICTL_APEP		0x0100	/* auto-poll external PHY */
32386d7f5d3SJohn Marino #define PCN_MIICTL_FMDC		0x3000	/* data clock speed */
32486d7f5d3SJohn Marino #define PCN_MIICTL_MIIPD	0x4000	/* PHY detect */
32586d7f5d3SJohn Marino #define PCN_MIICTL_ANTST	0x8000	/* Manufacturing test */
32686d7f5d3SJohn Marino 
32786d7f5d3SJohn Marino /*
32886d7f5d3SJohn Marino  * MII address register (BCR33)
32986d7f5d3SJohn Marino  */
33086d7f5d3SJohn Marino #define PCN_MIIADDR_REGAD	0x001F
33186d7f5d3SJohn Marino #define PCN_MIIADDR_PHYADD	0x03E0
33286d7f5d3SJohn Marino 
33386d7f5d3SJohn Marino /*
33486d7f5d3SJohn Marino  * MII data register (BCR34)
33586d7f5d3SJohn Marino  */
33686d7f5d3SJohn Marino #define PCN_MIIDATA_MIIMD	0xFFFF
33786d7f5d3SJohn Marino 
33886d7f5d3SJohn Marino /*
33986d7f5d3SJohn Marino  * PHY selection (BCR49) (HomePNA NIC only)
34086d7f5d3SJohn Marino  */
34186d7f5d3SJohn Marino #define PCN_PHYSEL_PHYSEL	0x0003
34286d7f5d3SJohn Marino #define PCN_PHYSEL_DEFAULT	0x0300
34386d7f5d3SJohn Marino #define PCN_PHYSEL_PCNET	0x8000
34486d7f5d3SJohn Marino 
34586d7f5d3SJohn Marino #define PCN_PHY_10BT		0x0000
34686d7f5d3SJohn Marino #define PCN_PHY_HOMEPNA		0x0001
34786d7f5d3SJohn Marino #define PCN_PHY_EXTERNAL	0x0002
34886d7f5d3SJohn Marino 
34986d7f5d3SJohn Marino struct pcn_rx_desc {
35086d7f5d3SJohn Marino 	u_int16_t		pcn_rxlen;
35186d7f5d3SJohn Marino 	u_int16_t		pcn_rsvd0;
35286d7f5d3SJohn Marino 	u_int16_t		pcn_bufsz;
35386d7f5d3SJohn Marino 	u_int16_t		pcn_rxstat;
35486d7f5d3SJohn Marino 	u_int32_t		pcn_rbaddr;
35586d7f5d3SJohn Marino 	u_int32_t		pcn_uspace;
35686d7f5d3SJohn Marino };
35786d7f5d3SJohn Marino 
35886d7f5d3SJohn Marino #define PCN_RXSTAT_BPE		0x0080	/* bus parity error */
35986d7f5d3SJohn Marino #define PCN_RXSTAT_ENP		0x0100	/* end of packet */
36086d7f5d3SJohn Marino #define PCN_RXSTAT_STP		0x0200	/* start of packet */
36186d7f5d3SJohn Marino #define PCN_RXSTAT_BUFF		0x0400	/* buffer error */
36286d7f5d3SJohn Marino #define PCN_RXSTAT_CRC		0x0800	/* CRC error */
36386d7f5d3SJohn Marino #define PCN_RXSTAT_OFLOW	0x1000	/* rx overrun */
36486d7f5d3SJohn Marino #define PCN_RXSTAT_FRAM		0x2000	/* framing error */
36586d7f5d3SJohn Marino #define PCN_RXSTAT_ERR		0x4000	/* error summary */
36686d7f5d3SJohn Marino #define PCN_RXSTAT_OWN		0x8000
36786d7f5d3SJohn Marino 
36886d7f5d3SJohn Marino #define PCN_RXLEN_MBO		0xF000
36986d7f5d3SJohn Marino #define PCN_RXLEN_BUFSZ		0x0FFF
37086d7f5d3SJohn Marino 
37186d7f5d3SJohn Marino #define PCN_OWN_RXDESC(x)	(((x)->pcn_rxstat & PCN_RXSTAT_OWN) == 0)
37286d7f5d3SJohn Marino 
37386d7f5d3SJohn Marino struct pcn_tx_desc {
37486d7f5d3SJohn Marino 	u_int32_t		pcn_txstat;
37586d7f5d3SJohn Marino 	u_int32_t		pcn_txctl;
37686d7f5d3SJohn Marino 	u_int32_t		pcn_tbaddr;
37786d7f5d3SJohn Marino 	u_int32_t		pcn_uspace;
37886d7f5d3SJohn Marino };
37986d7f5d3SJohn Marino 
38086d7f5d3SJohn Marino #define PCN_TXSTAT_TRC		0x0000000F	/* transmit retries */
38186d7f5d3SJohn Marino #define PCN_TXSTAT_RTRY		0x04000000	/* retry */
38286d7f5d3SJohn Marino #define PCN_TXSTAT_LCAR		0x08000000	/* lost carrier */
38386d7f5d3SJohn Marino #define PCN_TXSTAT_LCOL		0x10000000	/* late collision */
38486d7f5d3SJohn Marino #define PCN_TXSTAT_EXDEF	0x20000000	/* excessive deferrals */
38586d7f5d3SJohn Marino #define PCN_TXSTAT_UFLOW	0x40000000	/* transmit underrun */
38686d7f5d3SJohn Marino #define PCN_TXSTAT_BUFF		0x80000000	/* buffer error */
38786d7f5d3SJohn Marino 
38886d7f5d3SJohn Marino #define PCN_TXCTL_OWN		0x80000000
38986d7f5d3SJohn Marino #define PCN_TXCTL_ERR		0x40000000	/* error summary */
39086d7f5d3SJohn Marino #define PCN_TXCTL_ADD_FCS	0x20000000	/* add FCS to pkt */
39186d7f5d3SJohn Marino #define PCN_TXCTL_MORE_LTINT	0x10000000
39286d7f5d3SJohn Marino #define PCN_TXCTL_ONE		0x08000000
39386d7f5d3SJohn Marino #define PCN_TXCTL_DEF		0x04000000
39486d7f5d3SJohn Marino #define PCN_TXCTL_STP		0x02000000
39586d7f5d3SJohn Marino #define PCN_TXCTL_ENP		0x01000000
39686d7f5d3SJohn Marino #define PCN_TXCTL_BPE		0x00800000
39786d7f5d3SJohn Marino #define PCN_TXCTL_MBO		0x0000F000
39886d7f5d3SJohn Marino #define PCN_TXCTL_BUFSZ		0x00000FFF
39986d7f5d3SJohn Marino 
40086d7f5d3SJohn Marino #define PCN_OWN_TXDESC(x)	(((x)->pcn_txctl & PCN_TXCTL_OWN) == 0)
40186d7f5d3SJohn Marino 
40286d7f5d3SJohn Marino #define PCN_RX_LIST_CNT		64
40386d7f5d3SJohn Marino #define PCN_TX_LIST_CNT		256
40486d7f5d3SJohn Marino 
40586d7f5d3SJohn Marino struct pcn_list_data {
40686d7f5d3SJohn Marino 	struct pcn_rx_desc	pcn_rx_list[PCN_RX_LIST_CNT];
40786d7f5d3SJohn Marino 	struct pcn_tx_desc	pcn_tx_list[PCN_TX_LIST_CNT];
40886d7f5d3SJohn Marino };
40986d7f5d3SJohn Marino 
41086d7f5d3SJohn Marino struct pcn_ring_data {
41186d7f5d3SJohn Marino 	struct mbuf		*pcn_rx_chain[PCN_RX_LIST_CNT];
41286d7f5d3SJohn Marino 	struct mbuf		*pcn_tx_chain[PCN_TX_LIST_CNT];
41386d7f5d3SJohn Marino 	int			pcn_rx_prod;
41486d7f5d3SJohn Marino 	int			pcn_tx_prod;
41586d7f5d3SJohn Marino 	int			pcn_tx_cons;
41686d7f5d3SJohn Marino 	int			pcn_tx_cnt;
41786d7f5d3SJohn Marino };
41886d7f5d3SJohn Marino 
41986d7f5d3SJohn Marino struct pcn_type {
42086d7f5d3SJohn Marino 	u_int16_t		pcn_vid;
42186d7f5d3SJohn Marino 	u_int16_t		pcn_did;
42286d7f5d3SJohn Marino 	char			*pcn_name;
42386d7f5d3SJohn Marino };
42486d7f5d3SJohn Marino 
42586d7f5d3SJohn Marino struct pcn_softc {
42686d7f5d3SJohn Marino 	struct arpcom		arpcom;		/* interface info */
42786d7f5d3SJohn Marino 	bus_space_handle_t	pcn_bhandle;
42886d7f5d3SJohn Marino 	bus_space_tag_t		pcn_btag;
42986d7f5d3SJohn Marino 	struct resource		*pcn_res;
43086d7f5d3SJohn Marino 	struct resource		*pcn_irq;
43186d7f5d3SJohn Marino 	void			*pcn_intrhand;
43286d7f5d3SJohn Marino 	device_t		pcn_miibus;
43386d7f5d3SJohn Marino 	u_int8_t		pcn_unit;
43486d7f5d3SJohn Marino 	u_int8_t		pcn_link;
43586d7f5d3SJohn Marino 	u_int8_t		pcn_phyaddr;
43686d7f5d3SJohn Marino 	int			pcn_if_flags;
43786d7f5d3SJohn Marino 	int			pcn_type;
43886d7f5d3SJohn Marino 	struct pcn_list_data	*pcn_ldata;
43986d7f5d3SJohn Marino 	struct pcn_ring_data	pcn_cdata;
44086d7f5d3SJohn Marino 	struct callout		pcn_stat_timer;
44186d7f5d3SJohn Marino };
44286d7f5d3SJohn Marino 
44386d7f5d3SJohn Marino /*
44486d7f5d3SJohn Marino  * register space access macros
44586d7f5d3SJohn Marino  */
44686d7f5d3SJohn Marino #define CSR_WRITE_4(sc, reg, val)	\
44786d7f5d3SJohn Marino 	bus_space_write_4(sc->pcn_btag, sc->pcn_bhandle, reg, val)
44886d7f5d3SJohn Marino 
44986d7f5d3SJohn Marino #define CSR_READ_4(sc, reg)		\
45086d7f5d3SJohn Marino 	bus_space_read_4(sc->pcn_btag, sc->pcn_bhandle, reg)
45186d7f5d3SJohn Marino 
45286d7f5d3SJohn Marino #define CSR_WRITE_2(sc, reg, val)	\
45386d7f5d3SJohn Marino 	bus_space_write_2(sc->pcn_btag, sc->pcn_bhandle, reg, val)
45486d7f5d3SJohn Marino 
45586d7f5d3SJohn Marino #define CSR_READ_2(sc, reg)		\
45686d7f5d3SJohn Marino 	bus_space_read_2(sc->pcn_btag, sc->pcn_bhandle, reg)
45786d7f5d3SJohn Marino 
45886d7f5d3SJohn Marino 
45986d7f5d3SJohn Marino #define PCN_TIMEOUT		1000
46086d7f5d3SJohn Marino #define ETHER_ALIGN		2
46186d7f5d3SJohn Marino #define PCN_RXLEN		1536
46286d7f5d3SJohn Marino #define PCN_MIN_FRAMELEN	60
46386d7f5d3SJohn Marino #define PCN_INC(x, y)		(x) = (x + 1) % y
46486d7f5d3SJohn Marino /*
46586d7f5d3SJohn Marino  * PCI low memory base and low I/O base register, and
46686d7f5d3SJohn Marino  * other PCI registers.
46786d7f5d3SJohn Marino  */
46886d7f5d3SJohn Marino 
46986d7f5d3SJohn Marino #define PCN_PCI_VENDOR_ID	0x00
47086d7f5d3SJohn Marino #define PCN_PCI_DEVICE_ID	0x02
47186d7f5d3SJohn Marino #define PCN_PCI_COMMAND		0x04
47286d7f5d3SJohn Marino #define PCN_PCI_STATUS		0x06
47386d7f5d3SJohn Marino #define PCN_PCI_REVID		0x08
47486d7f5d3SJohn Marino #define PCN_PCI_CLASSCODE	0x09
47586d7f5d3SJohn Marino #define PCN_PCI_CACHELEN	0x0C
47686d7f5d3SJohn Marino #define PCN_PCI_LATENCY_TIMER	0x0D
47786d7f5d3SJohn Marino #define PCN_PCI_HEADER_TYPE	0x0E
47886d7f5d3SJohn Marino #define PCN_PCI_LOIO		0x10
47986d7f5d3SJohn Marino #define PCN_PCI_LOMEM		0x14
48086d7f5d3SJohn Marino #define PCN_PCI_BIOSROM		0x30
48186d7f5d3SJohn Marino #define PCN_PCI_INTLINE		0x3C
48286d7f5d3SJohn Marino #define PCN_PCI_INTPIN		0x3D
48386d7f5d3SJohn Marino #define PCN_PCI_MINGNT		0x3E
48486d7f5d3SJohn Marino #define PCN_PCI_MINLAT		0x0F
48586d7f5d3SJohn Marino #define PCN_PCI_RESETOPT	0x48
48686d7f5d3SJohn Marino #define PCN_PCI_EEPROM_DATA	0x4C
48786d7f5d3SJohn Marino 
48886d7f5d3SJohn Marino /* power management registers */
48986d7f5d3SJohn Marino #define PCN_PCI_CAPID		0x50 /* 8 bits */
49086d7f5d3SJohn Marino #define PCN_PCI_NEXTPTR		0x51 /* 8 bits */
49186d7f5d3SJohn Marino #define PCN_PCI_PWRMGMTCAP	0x52 /* 16 bits */
49286d7f5d3SJohn Marino #define PCN_PCI_PWRMGMTCTRL	0x54 /* 16 bits */
49386d7f5d3SJohn Marino 
49486d7f5d3SJohn Marino #define PCN_PSTATE_MASK		0x0003
49586d7f5d3SJohn Marino #define PCN_PSTATE_D0		0x0000
49686d7f5d3SJohn Marino #define PCN_PSTATE_D1		0x0001
49786d7f5d3SJohn Marino #define PCN_PSTATE_D2		0x0002
49886d7f5d3SJohn Marino #define PCN_PSTATE_D3		0x0003
49986d7f5d3SJohn Marino #define PCN_PME_EN		0x0010
50086d7f5d3SJohn Marino #define PCN_PME_STATUS		0x8000
501