xref: /dflybsd-src/sys/dev/netif/nfe/if_nfe.c (revision faaea42e7d860b403062d20db155fbd3e05ebbba)
1ae813fd8SSepherosa Ziehau /*	$OpenBSD: if_nfe.c,v 1.63 2006/06/17 18:00:43 brad Exp $	*/
2*faaea42eSSepherosa Ziehau /*	$DragonFly: src/sys/dev/netif/nfe/if_nfe.c,v 1.27 2008/06/27 16:30:53 sephe Exp $	*/
3ae813fd8SSepherosa Ziehau 
4ae813fd8SSepherosa Ziehau /*
5ae813fd8SSepherosa Ziehau  * Copyright (c) 2006 The DragonFly Project.  All rights reserved.
6ae813fd8SSepherosa Ziehau  *
7ae813fd8SSepherosa Ziehau  * This code is derived from software contributed to The DragonFly Project
8ae813fd8SSepherosa Ziehau  * by Sepherosa Ziehau <sepherosa@gmail.com> and
9ae813fd8SSepherosa Ziehau  * Matthew Dillon <dillon@apollo.backplane.com>
10ae813fd8SSepherosa Ziehau  *
11ae813fd8SSepherosa Ziehau  * Redistribution and use in source and binary forms, with or without
12ae813fd8SSepherosa Ziehau  * modification, are permitted provided that the following conditions
13ae813fd8SSepherosa Ziehau  * are met:
14ae813fd8SSepherosa Ziehau  *
15ae813fd8SSepherosa Ziehau  * 1. Redistributions of source code must retain the above copyright
16ae813fd8SSepherosa Ziehau  *    notice, this list of conditions and the following disclaimer.
17ae813fd8SSepherosa Ziehau  * 2. Redistributions in binary form must reproduce the above copyright
18ae813fd8SSepherosa Ziehau  *    notice, this list of conditions and the following disclaimer in
19ae813fd8SSepherosa Ziehau  *    the documentation and/or other materials provided with the
20ae813fd8SSepherosa Ziehau  *    distribution.
21ae813fd8SSepherosa Ziehau  * 3. Neither the name of The DragonFly Project nor the names of its
22ae813fd8SSepherosa Ziehau  *    contributors may be used to endorse or promote products derived
23ae813fd8SSepherosa Ziehau  *    from this software without specific, prior written permission.
24ae813fd8SSepherosa Ziehau  *
25ae813fd8SSepherosa Ziehau  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
26ae813fd8SSepherosa Ziehau  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
27ae813fd8SSepherosa Ziehau  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
28ae813fd8SSepherosa Ziehau  * FOR A PARTICULAR PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE
29ae813fd8SSepherosa Ziehau  * COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
30ae813fd8SSepherosa Ziehau  * INCIDENTAL, SPECIAL, EXEMPLARY OR CONSEQUENTIAL DAMAGES (INCLUDING,
31ae813fd8SSepherosa Ziehau  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
32ae813fd8SSepherosa Ziehau  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
33ae813fd8SSepherosa Ziehau  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
34ae813fd8SSepherosa Ziehau  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT
35ae813fd8SSepherosa Ziehau  * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
36ae813fd8SSepherosa Ziehau  * SUCH DAMAGE.
37ae813fd8SSepherosa Ziehau  */
38ae813fd8SSepherosa Ziehau 
39ae813fd8SSepherosa Ziehau /*
40ae813fd8SSepherosa Ziehau  * Copyright (c) 2006 Damien Bergamini <damien.bergamini@free.fr>
41ae813fd8SSepherosa Ziehau  * Copyright (c) 2005, 2006 Jonathan Gray <jsg@openbsd.org>
42ae813fd8SSepherosa Ziehau  *
43ae813fd8SSepherosa Ziehau  * Permission to use, copy, modify, and distribute this software for any
44ae813fd8SSepherosa Ziehau  * purpose with or without fee is hereby granted, provided that the above
45ae813fd8SSepherosa Ziehau  * copyright notice and this permission notice appear in all copies.
46ae813fd8SSepherosa Ziehau  *
47ae813fd8SSepherosa Ziehau  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
48ae813fd8SSepherosa Ziehau  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
49ae813fd8SSepherosa Ziehau  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
50ae813fd8SSepherosa Ziehau  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
51ae813fd8SSepherosa Ziehau  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
52ae813fd8SSepherosa Ziehau  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
53ae813fd8SSepherosa Ziehau  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
54ae813fd8SSepherosa Ziehau  */
55ae813fd8SSepherosa Ziehau 
56ae813fd8SSepherosa Ziehau /* Driver for NVIDIA nForce MCP Fast Ethernet and Gigabit Ethernet */
57ae813fd8SSepherosa Ziehau 
58ae813fd8SSepherosa Ziehau #include "opt_polling.h"
591bf7e051SSepherosa Ziehau #include "opt_ethernet.h"
60ae813fd8SSepherosa Ziehau 
61ae813fd8SSepherosa Ziehau #include <sys/param.h>
62ae813fd8SSepherosa Ziehau #include <sys/endian.h>
63ae813fd8SSepherosa Ziehau #include <sys/kernel.h>
64ae813fd8SSepherosa Ziehau #include <sys/bus.h>
659db4b353SSepherosa Ziehau #include <sys/interrupt.h>
66ae813fd8SSepherosa Ziehau #include <sys/proc.h>
67ae813fd8SSepherosa Ziehau #include <sys/rman.h>
68ae813fd8SSepherosa Ziehau #include <sys/serialize.h>
69ae813fd8SSepherosa Ziehau #include <sys/socket.h>
70ae813fd8SSepherosa Ziehau #include <sys/sockio.h>
71ae813fd8SSepherosa Ziehau #include <sys/sysctl.h>
72ae813fd8SSepherosa Ziehau 
73ae813fd8SSepherosa Ziehau #include <net/ethernet.h>
74ae813fd8SSepherosa Ziehau #include <net/if.h>
75ae813fd8SSepherosa Ziehau #include <net/bpf.h>
76ae813fd8SSepherosa Ziehau #include <net/if_arp.h>
77ae813fd8SSepherosa Ziehau #include <net/if_dl.h>
78ae813fd8SSepherosa Ziehau #include <net/if_media.h>
79ae813fd8SSepherosa Ziehau #include <net/ifq_var.h>
80ae813fd8SSepherosa Ziehau #include <net/if_types.h>
81ae813fd8SSepherosa Ziehau #include <net/if_var.h>
82ae813fd8SSepherosa Ziehau #include <net/vlan/if_vlan_var.h>
83b637f170SSepherosa Ziehau #include <net/vlan/if_vlan_ether.h>
84ae813fd8SSepherosa Ziehau 
85ae813fd8SSepherosa Ziehau #include <bus/pci/pcireg.h>
86ae813fd8SSepherosa Ziehau #include <bus/pci/pcivar.h>
87ae813fd8SSepherosa Ziehau #include <bus/pci/pcidevs.h>
88ae813fd8SSepherosa Ziehau 
89ae813fd8SSepherosa Ziehau #include <dev/netif/mii_layer/mii.h>
90ae813fd8SSepherosa Ziehau #include <dev/netif/mii_layer/miivar.h>
91ae813fd8SSepherosa Ziehau 
92ae813fd8SSepherosa Ziehau #include "miibus_if.h"
93ae813fd8SSepherosa Ziehau 
9411db6c57SSepherosa Ziehau #include <dev/netif/nfe/if_nfereg.h>
9511db6c57SSepherosa Ziehau #include <dev/netif/nfe/if_nfevar.h>
9611db6c57SSepherosa Ziehau 
9711db6c57SSepherosa Ziehau #define NFE_CSUM
9811db6c57SSepherosa Ziehau #define NFE_CSUM_FEATURES	(CSUM_IP | CSUM_TCP | CSUM_UDP)
99ae813fd8SSepherosa Ziehau 
100ae813fd8SSepherosa Ziehau static int	nfe_probe(device_t);
101ae813fd8SSepherosa Ziehau static int	nfe_attach(device_t);
102ae813fd8SSepherosa Ziehau static int	nfe_detach(device_t);
103ae813fd8SSepherosa Ziehau static void	nfe_shutdown(device_t);
104ae813fd8SSepherosa Ziehau static int	nfe_resume(device_t);
105ae813fd8SSepherosa Ziehau static int	nfe_suspend(device_t);
106ae813fd8SSepherosa Ziehau 
107ae813fd8SSepherosa Ziehau static int	nfe_miibus_readreg(device_t, int, int);
108ae813fd8SSepherosa Ziehau static void	nfe_miibus_writereg(device_t, int, int, int);
109ae813fd8SSepherosa Ziehau static void	nfe_miibus_statchg(device_t);
110ae813fd8SSepherosa Ziehau 
111ae813fd8SSepherosa Ziehau #ifdef DEVICE_POLLING
112ae813fd8SSepherosa Ziehau static void	nfe_poll(struct ifnet *, enum poll_cmd, int);
113ae813fd8SSepherosa Ziehau #endif
114ae813fd8SSepherosa Ziehau static void	nfe_intr(void *);
115ae813fd8SSepherosa Ziehau static int	nfe_ioctl(struct ifnet *, u_long, caddr_t, struct ucred *);
116ae813fd8SSepherosa Ziehau static void	nfe_rxeof(struct nfe_softc *);
117ae813fd8SSepherosa Ziehau static void	nfe_txeof(struct nfe_softc *);
118ae813fd8SSepherosa Ziehau static int	nfe_encap(struct nfe_softc *, struct nfe_tx_ring *,
119ae813fd8SSepherosa Ziehau 			  struct mbuf *);
120ae813fd8SSepherosa Ziehau static void	nfe_start(struct ifnet *);
121ae813fd8SSepherosa Ziehau static void	nfe_watchdog(struct ifnet *);
122ae813fd8SSepherosa Ziehau static void	nfe_init(void *);
123ae813fd8SSepherosa Ziehau static void	nfe_stop(struct nfe_softc *);
124ae813fd8SSepherosa Ziehau static struct nfe_jbuf *nfe_jalloc(struct nfe_softc *);
125ae813fd8SSepherosa Ziehau static void	nfe_jfree(void *);
126ae813fd8SSepherosa Ziehau static void	nfe_jref(void *);
127ae813fd8SSepherosa Ziehau static int	nfe_jpool_alloc(struct nfe_softc *, struct nfe_rx_ring *);
128ae813fd8SSepherosa Ziehau static void	nfe_jpool_free(struct nfe_softc *, struct nfe_rx_ring *);
129ae813fd8SSepherosa Ziehau static int	nfe_alloc_rx_ring(struct nfe_softc *, struct nfe_rx_ring *);
130ae813fd8SSepherosa Ziehau static void	nfe_reset_rx_ring(struct nfe_softc *, struct nfe_rx_ring *);
131ae813fd8SSepherosa Ziehau static int	nfe_init_rx_ring(struct nfe_softc *, struct nfe_rx_ring *);
132ae813fd8SSepherosa Ziehau static void	nfe_free_rx_ring(struct nfe_softc *, struct nfe_rx_ring *);
133ae813fd8SSepherosa Ziehau static int	nfe_alloc_tx_ring(struct nfe_softc *, struct nfe_tx_ring *);
134ae813fd8SSepherosa Ziehau static void	nfe_reset_tx_ring(struct nfe_softc *, struct nfe_tx_ring *);
135ae813fd8SSepherosa Ziehau static int	nfe_init_tx_ring(struct nfe_softc *, struct nfe_tx_ring *);
136ae813fd8SSepherosa Ziehau static void	nfe_free_tx_ring(struct nfe_softc *, struct nfe_tx_ring *);
137ae813fd8SSepherosa Ziehau static int	nfe_ifmedia_upd(struct ifnet *);
138ae813fd8SSepherosa Ziehau static void	nfe_ifmedia_sts(struct ifnet *, struct ifmediareq *);
139ae813fd8SSepherosa Ziehau static void	nfe_setmulti(struct nfe_softc *);
140ae813fd8SSepherosa Ziehau static void	nfe_get_macaddr(struct nfe_softc *, uint8_t *);
141ae813fd8SSepherosa Ziehau static void	nfe_set_macaddr(struct nfe_softc *, const uint8_t *);
142*faaea42eSSepherosa Ziehau static void	nfe_powerup(device_t);
143*faaea42eSSepherosa Ziehau static void	nfe_mac_reset(struct nfe_softc *);
144ae813fd8SSepherosa Ziehau static void	nfe_tick(void *);
145ae813fd8SSepherosa Ziehau static void	nfe_ring_dma_addr(void *, bus_dma_segment_t *, int, int);
146ae813fd8SSepherosa Ziehau static void	nfe_buf_dma_addr(void *, bus_dma_segment_t *, int, bus_size_t,
147ae813fd8SSepherosa Ziehau 				 int);
148ae813fd8SSepherosa Ziehau static void	nfe_set_paddr_rxdesc(struct nfe_softc *, struct nfe_rx_ring *,
149ae813fd8SSepherosa Ziehau 				     int, bus_addr_t);
150ae813fd8SSepherosa Ziehau static void	nfe_set_ready_rxdesc(struct nfe_softc *, struct nfe_rx_ring *,
151ae813fd8SSepherosa Ziehau 				     int);
152ae813fd8SSepherosa Ziehau static int	nfe_newbuf_std(struct nfe_softc *, struct nfe_rx_ring *, int,
153ae813fd8SSepherosa Ziehau 			       int);
154ae813fd8SSepherosa Ziehau static int	nfe_newbuf_jumbo(struct nfe_softc *, struct nfe_rx_ring *, int,
155ae813fd8SSepherosa Ziehau 				 int);
156ae813fd8SSepherosa Ziehau 
157ec9403d0SSepherosa Ziehau static int	nfe_sysctl_imtime(SYSCTL_HANDLER_ARGS);
158ec9403d0SSepherosa Ziehau 
159ae813fd8SSepherosa Ziehau #define NFE_DEBUG
160ae813fd8SSepherosa Ziehau #ifdef NFE_DEBUG
161ae813fd8SSepherosa Ziehau 
162ae813fd8SSepherosa Ziehau static int	nfe_debug = 0;
163a455c52eSSepherosa Ziehau static int	nfe_rx_ring_count = NFE_RX_RING_DEF_COUNT;
164ec9403d0SSepherosa Ziehau static int	nfe_imtime = -1;
165a455c52eSSepherosa Ziehau 
166a455c52eSSepherosa Ziehau TUNABLE_INT("hw.nfe.rx_ring_count", &nfe_rx_ring_count);
167ec9403d0SSepherosa Ziehau TUNABLE_INT("hw.nfe.imtime", &nfe_imtime);
168ec9403d0SSepherosa Ziehau TUNABLE_INT("hw.nfe.debug", &nfe_debug);
169ae813fd8SSepherosa Ziehau 
170ae813fd8SSepherosa Ziehau #define DPRINTF(sc, fmt, ...) do {		\
171ec9403d0SSepherosa Ziehau 	if ((sc)->sc_debug) {			\
172ae813fd8SSepherosa Ziehau 		if_printf(&(sc)->arpcom.ac_if,	\
173ae813fd8SSepherosa Ziehau 			  fmt, __VA_ARGS__);	\
174ae813fd8SSepherosa Ziehau 	}					\
175ae813fd8SSepherosa Ziehau } while (0)
176ae813fd8SSepherosa Ziehau 
177ae813fd8SSepherosa Ziehau #define DPRINTFN(sc, lv, fmt, ...) do {		\
178ec9403d0SSepherosa Ziehau 	if ((sc)->sc_debug >= (lv)) {		\
179ae813fd8SSepherosa Ziehau 		if_printf(&(sc)->arpcom.ac_if,	\
180ae813fd8SSepherosa Ziehau 			  fmt, __VA_ARGS__);	\
181ae813fd8SSepherosa Ziehau 	}					\
182ae813fd8SSepherosa Ziehau } while (0)
183ae813fd8SSepherosa Ziehau 
184ae813fd8SSepherosa Ziehau #else	/* !NFE_DEBUG */
185ae813fd8SSepherosa Ziehau 
186ae813fd8SSepherosa Ziehau #define DPRINTF(sc, fmt, ...)
187ae813fd8SSepherosa Ziehau #define DPRINTFN(sc, lv, fmt, ...)
188ae813fd8SSepherosa Ziehau 
189ae813fd8SSepherosa Ziehau #endif	/* NFE_DEBUG */
190ae813fd8SSepherosa Ziehau 
191ae813fd8SSepherosa Ziehau struct nfe_dma_ctx {
192ae813fd8SSepherosa Ziehau 	int			nsegs;
193ae813fd8SSepherosa Ziehau 	bus_dma_segment_t	*segs;
194ae813fd8SSepherosa Ziehau };
195ae813fd8SSepherosa Ziehau 
196ae813fd8SSepherosa Ziehau static const struct nfe_dev {
197ae813fd8SSepherosa Ziehau 	uint16_t	vid;
198ae813fd8SSepherosa Ziehau 	uint16_t	did;
199ae813fd8SSepherosa Ziehau 	const char	*desc;
200ae813fd8SSepherosa Ziehau } nfe_devices[] = {
201ae813fd8SSepherosa Ziehau 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE_LAN,
20287e3db44SThomas E. Spanjaard 	  "NVIDIA nForce Fast Ethernet" },
203ae813fd8SSepherosa Ziehau 
204ae813fd8SSepherosa Ziehau 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE2_LAN,
20587e3db44SThomas E. Spanjaard 	  "NVIDIA nForce2 Fast Ethernet" },
206ae813fd8SSepherosa Ziehau 
207ae813fd8SSepherosa Ziehau 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE3_LAN1,
208ae813fd8SSepherosa Ziehau 	  "NVIDIA nForce3 Gigabit Ethernet" },
209ae813fd8SSepherosa Ziehau 
21087e3db44SThomas E. Spanjaard 	/* XXX TGEN the next chip can also be found in the nForce2 Ultra 400Gb
21187e3db44SThomas E. Spanjaard 	   chipset, and possibly also the 400R; it might be both nForce2- and
21287e3db44SThomas E. Spanjaard 	   nForce3-based boards can use the same MCPs (= southbridges) */
213ae813fd8SSepherosa Ziehau 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE3_LAN2,
214ae813fd8SSepherosa Ziehau 	  "NVIDIA nForce3 Gigabit Ethernet" },
215ae813fd8SSepherosa Ziehau 
216ae813fd8SSepherosa Ziehau 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE3_LAN3,
217ae813fd8SSepherosa Ziehau 	  "NVIDIA nForce3 Gigabit Ethernet" },
218ae813fd8SSepherosa Ziehau 
219ae813fd8SSepherosa Ziehau 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE3_LAN4,
220ae813fd8SSepherosa Ziehau 	  "NVIDIA nForce3 Gigabit Ethernet" },
221ae813fd8SSepherosa Ziehau 
222ae813fd8SSepherosa Ziehau 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE3_LAN5,
223ae813fd8SSepherosa Ziehau 	  "NVIDIA nForce3 Gigabit Ethernet" },
224ae813fd8SSepherosa Ziehau 
225ae813fd8SSepherosa Ziehau 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_CK804_LAN1,
226ae813fd8SSepherosa Ziehau 	  "NVIDIA CK804 Gigabit Ethernet" },
227ae813fd8SSepherosa Ziehau 
228ae813fd8SSepherosa Ziehau 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_CK804_LAN2,
229ae813fd8SSepherosa Ziehau 	  "NVIDIA CK804 Gigabit Ethernet" },
230ae813fd8SSepherosa Ziehau 
231ae813fd8SSepherosa Ziehau 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP04_LAN1,
232ae813fd8SSepherosa Ziehau 	  "NVIDIA MCP04 Gigabit Ethernet" },
233ae813fd8SSepherosa Ziehau 
234ae813fd8SSepherosa Ziehau 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP04_LAN2,
235ae813fd8SSepherosa Ziehau 	  "NVIDIA MCP04 Gigabit Ethernet" },
236ae813fd8SSepherosa Ziehau 
237ae813fd8SSepherosa Ziehau 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP51_LAN1,
238ae813fd8SSepherosa Ziehau 	  "NVIDIA MCP51 Gigabit Ethernet" },
239ae813fd8SSepherosa Ziehau 
240ae813fd8SSepherosa Ziehau 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP51_LAN2,
241ae813fd8SSepherosa Ziehau 	  "NVIDIA MCP51 Gigabit Ethernet" },
242ae813fd8SSepherosa Ziehau 
243ae813fd8SSepherosa Ziehau 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP55_LAN1,
244ae813fd8SSepherosa Ziehau 	  "NVIDIA MCP55 Gigabit Ethernet" },
245ae813fd8SSepherosa Ziehau 
246ae813fd8SSepherosa Ziehau 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP55_LAN2,
2479d1ecb21SSepherosa Ziehau 	  "NVIDIA MCP55 Gigabit Ethernet" },
2489d1ecb21SSepherosa Ziehau 
2499d1ecb21SSepherosa Ziehau 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP61_LAN1,
2509d1ecb21SSepherosa Ziehau 	  "NVIDIA MCP61 Gigabit Ethernet" },
2519d1ecb21SSepherosa Ziehau 
2529d1ecb21SSepherosa Ziehau 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP61_LAN2,
2539d1ecb21SSepherosa Ziehau 	  "NVIDIA MCP61 Gigabit Ethernet" },
2549d1ecb21SSepherosa Ziehau 
2559d1ecb21SSepherosa Ziehau 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP61_LAN3,
2569d1ecb21SSepherosa Ziehau 	  "NVIDIA MCP61 Gigabit Ethernet" },
2579d1ecb21SSepherosa Ziehau 
2589d1ecb21SSepherosa Ziehau 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP61_LAN4,
2599d1ecb21SSepherosa Ziehau 	  "NVIDIA MCP61 Gigabit Ethernet" },
2609d1ecb21SSepherosa Ziehau 
2619d1ecb21SSepherosa Ziehau 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_LAN1,
2629d1ecb21SSepherosa Ziehau 	  "NVIDIA MCP65 Gigabit Ethernet" },
2639d1ecb21SSepherosa Ziehau 
2649d1ecb21SSepherosa Ziehau 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_LAN2,
2659d1ecb21SSepherosa Ziehau 	  "NVIDIA MCP65 Gigabit Ethernet" },
2669d1ecb21SSepherosa Ziehau 
2679d1ecb21SSepherosa Ziehau 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_LAN3,
2689d1ecb21SSepherosa Ziehau 	  "NVIDIA MCP65 Gigabit Ethernet" },
2699d1ecb21SSepherosa Ziehau 
2709d1ecb21SSepherosa Ziehau 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_LAN4,
271df290cacSSepherosa Ziehau 	  "NVIDIA MCP65 Gigabit Ethernet" },
272df290cacSSepherosa Ziehau 
273df290cacSSepherosa Ziehau 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_LAN1,
274df290cacSSepherosa Ziehau 	  "NVIDIA MCP67 Gigabit Ethernet" },
275df290cacSSepherosa Ziehau 
276df290cacSSepherosa Ziehau 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_LAN2,
277df290cacSSepherosa Ziehau 	  "NVIDIA MCP67 Gigabit Ethernet" },
278df290cacSSepherosa Ziehau 
279df290cacSSepherosa Ziehau 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_LAN3,
280df290cacSSepherosa Ziehau 	  "NVIDIA MCP67 Gigabit Ethernet" },
281df290cacSSepherosa Ziehau 
282df290cacSSepherosa Ziehau 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_LAN4,
2831d67eefeSSepherosa Ziehau 	  "NVIDIA MCP67 Gigabit Ethernet" },
2841d67eefeSSepherosa Ziehau 
2851d67eefeSSepherosa Ziehau 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_LAN1,
2861d67eefeSSepherosa Ziehau 	  "NVIDIA MCP73 Gigabit Ethernet" },
2871d67eefeSSepherosa Ziehau 
2881d67eefeSSepherosa Ziehau 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_LAN2,
2891d67eefeSSepherosa Ziehau 	  "NVIDIA MCP73 Gigabit Ethernet" },
2901d67eefeSSepherosa Ziehau 
2911d67eefeSSepherosa Ziehau 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_LAN3,
2921d67eefeSSepherosa Ziehau 	  "NVIDIA MCP73 Gigabit Ethernet" },
2931d67eefeSSepherosa Ziehau 
2941d67eefeSSepherosa Ziehau 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_LAN4,
2951d67eefeSSepherosa Ziehau 	  "NVIDIA MCP73 Gigabit Ethernet" },
2961d67eefeSSepherosa Ziehau 
2971d67eefeSSepherosa Ziehau 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_LAN1,
2981d67eefeSSepherosa Ziehau 	  "NVIDIA MCP77 Gigabit Ethernet" },
2991d67eefeSSepherosa Ziehau 
3001d67eefeSSepherosa Ziehau 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_LAN2,
3011d67eefeSSepherosa Ziehau 	  "NVIDIA MCP77 Gigabit Ethernet" },
3021d67eefeSSepherosa Ziehau 
3031d67eefeSSepherosa Ziehau 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_LAN3,
3041d67eefeSSepherosa Ziehau 	  "NVIDIA MCP77 Gigabit Ethernet" },
3051d67eefeSSepherosa Ziehau 
3061d67eefeSSepherosa Ziehau 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_LAN4,
3071d67eefeSSepherosa Ziehau 	  "NVIDIA MCP77 Gigabit Ethernet" },
3081d67eefeSSepherosa Ziehau 
3091d67eefeSSepherosa Ziehau 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_LAN1,
3101d67eefeSSepherosa Ziehau 	  "NVIDIA MCP79 Gigabit Ethernet" },
3111d67eefeSSepherosa Ziehau 
3121d67eefeSSepherosa Ziehau 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_LAN2,
3131d67eefeSSepherosa Ziehau 	  "NVIDIA MCP79 Gigabit Ethernet" },
3141d67eefeSSepherosa Ziehau 
3151d67eefeSSepherosa Ziehau 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_LAN3,
3161d67eefeSSepherosa Ziehau 	  "NVIDIA MCP79 Gigabit Ethernet" },
3171d67eefeSSepherosa Ziehau 
3181d67eefeSSepherosa Ziehau 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_LAN4,
3191d67eefeSSepherosa Ziehau 	  "NVIDIA MCP79 Gigabit Ethernet" },
3201d67eefeSSepherosa Ziehau 
3211d67eefeSSepherosa Ziehau 	{ 0, 0, NULL }
322ae813fd8SSepherosa Ziehau };
323ae813fd8SSepherosa Ziehau 
324ae813fd8SSepherosa Ziehau static device_method_t nfe_methods[] = {
325ae813fd8SSepherosa Ziehau 	/* Device interface */
326ae813fd8SSepherosa Ziehau 	DEVMETHOD(device_probe,		nfe_probe),
327ae813fd8SSepherosa Ziehau 	DEVMETHOD(device_attach,	nfe_attach),
328ae813fd8SSepherosa Ziehau 	DEVMETHOD(device_detach,	nfe_detach),
329ae813fd8SSepherosa Ziehau 	DEVMETHOD(device_suspend,	nfe_suspend),
330ae813fd8SSepherosa Ziehau 	DEVMETHOD(device_resume,	nfe_resume),
331ae813fd8SSepherosa Ziehau 	DEVMETHOD(device_shutdown,	nfe_shutdown),
332ae813fd8SSepherosa Ziehau 
333ae813fd8SSepherosa Ziehau 	/* Bus interface */
334ae813fd8SSepherosa Ziehau 	DEVMETHOD(bus_print_child,	bus_generic_print_child),
335ae813fd8SSepherosa Ziehau 	DEVMETHOD(bus_driver_added,	bus_generic_driver_added),
336ae813fd8SSepherosa Ziehau 
337ae813fd8SSepherosa Ziehau 	/* MII interface */
338ae813fd8SSepherosa Ziehau 	DEVMETHOD(miibus_readreg,	nfe_miibus_readreg),
339ae813fd8SSepherosa Ziehau 	DEVMETHOD(miibus_writereg,	nfe_miibus_writereg),
340ae813fd8SSepherosa Ziehau 	DEVMETHOD(miibus_statchg,	nfe_miibus_statchg),
341ae813fd8SSepherosa Ziehau 
342ae813fd8SSepherosa Ziehau 	{ 0, 0 }
343ae813fd8SSepherosa Ziehau };
344ae813fd8SSepherosa Ziehau 
345ae813fd8SSepherosa Ziehau static driver_t nfe_driver = {
346ae813fd8SSepherosa Ziehau 	"nfe",
347ae813fd8SSepherosa Ziehau 	nfe_methods,
348ae813fd8SSepherosa Ziehau 	sizeof(struct nfe_softc)
349ae813fd8SSepherosa Ziehau };
350ae813fd8SSepherosa Ziehau 
351ae813fd8SSepherosa Ziehau static devclass_t	nfe_devclass;
352ae813fd8SSepherosa Ziehau 
353ae813fd8SSepherosa Ziehau DECLARE_DUMMY_MODULE(if_nfe);
354ae813fd8SSepherosa Ziehau MODULE_DEPEND(if_nfe, miibus, 1, 1, 1);
355ae813fd8SSepherosa Ziehau DRIVER_MODULE(if_nfe, pci, nfe_driver, nfe_devclass, 0, 0);
356ae813fd8SSepherosa Ziehau DRIVER_MODULE(miibus, nfe, miibus_driver, miibus_devclass, 0, 0);
357ae813fd8SSepherosa Ziehau 
358ae813fd8SSepherosa Ziehau static int
359ae813fd8SSepherosa Ziehau nfe_probe(device_t dev)
360ae813fd8SSepherosa Ziehau {
361ae813fd8SSepherosa Ziehau 	const struct nfe_dev *n;
362ae813fd8SSepherosa Ziehau 	uint16_t vid, did;
363ae813fd8SSepherosa Ziehau 
364ae813fd8SSepherosa Ziehau 	vid = pci_get_vendor(dev);
365ae813fd8SSepherosa Ziehau 	did = pci_get_device(dev);
366ae813fd8SSepherosa Ziehau 	for (n = nfe_devices; n->desc != NULL; ++n) {
367ae813fd8SSepherosa Ziehau 		if (vid == n->vid && did == n->did) {
368ae813fd8SSepherosa Ziehau 			struct nfe_softc *sc = device_get_softc(dev);
369ae813fd8SSepherosa Ziehau 
370ae813fd8SSepherosa Ziehau 			switch (did) {
371f678f57eSSepherosa Ziehau 			case PCI_PRODUCT_NVIDIA_NFORCE_LAN:
372f678f57eSSepherosa Ziehau 			case PCI_PRODUCT_NVIDIA_NFORCE2_LAN:
373f678f57eSSepherosa Ziehau 			case PCI_PRODUCT_NVIDIA_NFORCE3_LAN1:
374f678f57eSSepherosa Ziehau 				sc->sc_flags = NFE_NO_PWRCTL;
375f678f57eSSepherosa Ziehau 				break;
376ae813fd8SSepherosa Ziehau 			case PCI_PRODUCT_NVIDIA_NFORCE3_LAN2:
377ae813fd8SSepherosa Ziehau 			case PCI_PRODUCT_NVIDIA_NFORCE3_LAN3:
378ae813fd8SSepherosa Ziehau 			case PCI_PRODUCT_NVIDIA_NFORCE3_LAN4:
379ae813fd8SSepherosa Ziehau 			case PCI_PRODUCT_NVIDIA_NFORCE3_LAN5:
380ae813fd8SSepherosa Ziehau 				sc->sc_flags = NFE_JUMBO_SUP |
381f678f57eSSepherosa Ziehau 					       NFE_HW_CSUM |
382f678f57eSSepherosa Ziehau 					       NFE_NO_PWRCTL;
383ae813fd8SSepherosa Ziehau 				break;
384ae813fd8SSepherosa Ziehau 			case PCI_PRODUCT_NVIDIA_MCP51_LAN1:
385ae813fd8SSepherosa Ziehau 			case PCI_PRODUCT_NVIDIA_MCP51_LAN2:
3869d1ecb21SSepherosa Ziehau 			case PCI_PRODUCT_NVIDIA_MCP61_LAN1:
3879d1ecb21SSepherosa Ziehau 			case PCI_PRODUCT_NVIDIA_MCP61_LAN2:
3889d1ecb21SSepherosa Ziehau 			case PCI_PRODUCT_NVIDIA_MCP61_LAN3:
3899d1ecb21SSepherosa Ziehau 			case PCI_PRODUCT_NVIDIA_MCP61_LAN4:
390df290cacSSepherosa Ziehau 			case PCI_PRODUCT_NVIDIA_MCP67_LAN1:
391df290cacSSepherosa Ziehau 			case PCI_PRODUCT_NVIDIA_MCP67_LAN2:
392df290cacSSepherosa Ziehau 			case PCI_PRODUCT_NVIDIA_MCP67_LAN3:
393df290cacSSepherosa Ziehau 			case PCI_PRODUCT_NVIDIA_MCP67_LAN4:
3941d67eefeSSepherosa Ziehau 			case PCI_PRODUCT_NVIDIA_MCP73_LAN1:
3951d67eefeSSepherosa Ziehau 			case PCI_PRODUCT_NVIDIA_MCP73_LAN2:
3961d67eefeSSepherosa Ziehau 			case PCI_PRODUCT_NVIDIA_MCP73_LAN3:
3971d67eefeSSepherosa Ziehau 			case PCI_PRODUCT_NVIDIA_MCP73_LAN4:
398ae813fd8SSepherosa Ziehau 				sc->sc_flags = NFE_40BIT_ADDR;
399ae813fd8SSepherosa Ziehau 				break;
400ae813fd8SSepherosa Ziehau 			case PCI_PRODUCT_NVIDIA_CK804_LAN1:
401ae813fd8SSepherosa Ziehau 			case PCI_PRODUCT_NVIDIA_CK804_LAN2:
402ae813fd8SSepherosa Ziehau 			case PCI_PRODUCT_NVIDIA_MCP04_LAN1:
403ae813fd8SSepherosa Ziehau 			case PCI_PRODUCT_NVIDIA_MCP04_LAN2:
404972538a5SSepherosa Ziehau 				sc->sc_flags = NFE_JUMBO_SUP |
405972538a5SSepherosa Ziehau 					       NFE_40BIT_ADDR |
406f678f57eSSepherosa Ziehau 					       NFE_HW_CSUM |
407f678f57eSSepherosa Ziehau 					       NFE_NO_PWRCTL;
408972538a5SSepherosa Ziehau 				break;
4099d1ecb21SSepherosa Ziehau 			case PCI_PRODUCT_NVIDIA_MCP65_LAN1:
4109d1ecb21SSepherosa Ziehau 			case PCI_PRODUCT_NVIDIA_MCP65_LAN2:
4119d1ecb21SSepherosa Ziehau 			case PCI_PRODUCT_NVIDIA_MCP65_LAN3:
4129d1ecb21SSepherosa Ziehau 			case PCI_PRODUCT_NVIDIA_MCP65_LAN4:
413ae813fd8SSepherosa Ziehau 				sc->sc_flags = NFE_JUMBO_SUP |
414972538a5SSepherosa Ziehau 					       NFE_40BIT_ADDR;
415ae813fd8SSepherosa Ziehau 				break;
416ae813fd8SSepherosa Ziehau 			case PCI_PRODUCT_NVIDIA_MCP55_LAN1:
417ae813fd8SSepherosa Ziehau 			case PCI_PRODUCT_NVIDIA_MCP55_LAN2:
418ae813fd8SSepherosa Ziehau 				sc->sc_flags = NFE_JUMBO_SUP |
419ae813fd8SSepherosa Ziehau 					       NFE_40BIT_ADDR |
420ae813fd8SSepherosa Ziehau 					       NFE_HW_CSUM |
421ae813fd8SSepherosa Ziehau 					       NFE_HW_VLAN;
422ae813fd8SSepherosa Ziehau 				break;
4231d67eefeSSepherosa Ziehau 			case PCI_PRODUCT_NVIDIA_MCP77_LAN1:
4241d67eefeSSepherosa Ziehau 			case PCI_PRODUCT_NVIDIA_MCP77_LAN2:
4251d67eefeSSepherosa Ziehau 			case PCI_PRODUCT_NVIDIA_MCP77_LAN3:
4261d67eefeSSepherosa Ziehau 			case PCI_PRODUCT_NVIDIA_MCP77_LAN4:
4271d67eefeSSepherosa Ziehau 			case PCI_PRODUCT_NVIDIA_MCP79_LAN1:
4281d67eefeSSepherosa Ziehau 			case PCI_PRODUCT_NVIDIA_MCP79_LAN2:
4291d67eefeSSepherosa Ziehau 			case PCI_PRODUCT_NVIDIA_MCP79_LAN3:
4301d67eefeSSepherosa Ziehau 			case PCI_PRODUCT_NVIDIA_MCP79_LAN4:
4311d67eefeSSepherosa Ziehau 				sc->sc_flags = NFE_40BIT_ADDR |
4321d67eefeSSepherosa Ziehau 					       NFE_HW_CSUM;
4331d67eefeSSepherosa Ziehau 				break;
434ae813fd8SSepherosa Ziehau 			}
435ae813fd8SSepherosa Ziehau 
436ae813fd8SSepherosa Ziehau 			device_set_desc(dev, n->desc);
437dbcd0c9bSMatthew Dillon 			device_set_async_attach(dev, TRUE);
438ae813fd8SSepherosa Ziehau 			return 0;
439ae813fd8SSepherosa Ziehau 		}
440ae813fd8SSepherosa Ziehau 	}
441ae813fd8SSepherosa Ziehau 	return ENXIO;
442ae813fd8SSepherosa Ziehau }
443ae813fd8SSepherosa Ziehau 
444ae813fd8SSepherosa Ziehau static int
445ae813fd8SSepherosa Ziehau nfe_attach(device_t dev)
446ae813fd8SSepherosa Ziehau {
447ae813fd8SSepherosa Ziehau 	struct nfe_softc *sc = device_get_softc(dev);
448ae813fd8SSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
449ae813fd8SSepherosa Ziehau 	uint8_t eaddr[ETHER_ADDR_LEN];
450ae813fd8SSepherosa Ziehau 	int error;
451ae813fd8SSepherosa Ziehau 
452ae813fd8SSepherosa Ziehau 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
453ae813fd8SSepherosa Ziehau 	lwkt_serialize_init(&sc->sc_jbuf_serializer);
454ae813fd8SSepherosa Ziehau 
455ec9403d0SSepherosa Ziehau 	/*
456ec9403d0SSepherosa Ziehau 	 * Initialize sysctl variables
457ec9403d0SSepherosa Ziehau 	 */
458ec9403d0SSepherosa Ziehau 	sc->sc_imtime = nfe_imtime;
459ec9403d0SSepherosa Ziehau 	sc->sc_irq_enable = NFE_IRQ_ENABLE(sc);
460ec9403d0SSepherosa Ziehau 	sc->sc_rx_ring_count = nfe_rx_ring_count;
461ec9403d0SSepherosa Ziehau 	sc->sc_debug = nfe_debug;
462ec9403d0SSepherosa Ziehau 
463ae813fd8SSepherosa Ziehau 	sc->sc_mem_rid = PCIR_BAR(0);
464ae813fd8SSepherosa Ziehau 
465*faaea42eSSepherosa Ziehau 	if (sc->sc_flags & NFE_40BIT_ADDR)
466*faaea42eSSepherosa Ziehau 		sc->rxtxctl_desc = NFE_RXTX_DESC_V3;
467*faaea42eSSepherosa Ziehau 	else if (sc->sc_flags & NFE_JUMBO_SUP)
468*faaea42eSSepherosa Ziehau 		sc->rxtxctl_desc = NFE_RXTX_DESC_V2;
469*faaea42eSSepherosa Ziehau 
470ae813fd8SSepherosa Ziehau #ifndef BURN_BRIDGES
471ae813fd8SSepherosa Ziehau 	if (pci_get_powerstate(dev) != PCI_POWERSTATE_D0) {
472ae813fd8SSepherosa Ziehau 		uint32_t mem, irq;
473ae813fd8SSepherosa Ziehau 
474ae813fd8SSepherosa Ziehau 		mem = pci_read_config(dev, sc->sc_mem_rid, 4);
475ae813fd8SSepherosa Ziehau 		irq = pci_read_config(dev, PCIR_INTLINE, 4);
476ae813fd8SSepherosa Ziehau 
477ae813fd8SSepherosa Ziehau 		device_printf(dev, "chip is in D%d power mode "
478ae813fd8SSepherosa Ziehau 		    "-- setting to D0\n", pci_get_powerstate(dev));
479ae813fd8SSepherosa Ziehau 
480ae813fd8SSepherosa Ziehau 		pci_set_powerstate(dev, PCI_POWERSTATE_D0);
481ae813fd8SSepherosa Ziehau 
482ae813fd8SSepherosa Ziehau 		pci_write_config(dev, sc->sc_mem_rid, mem, 4);
483ae813fd8SSepherosa Ziehau 		pci_write_config(dev, PCIR_INTLINE, irq, 4);
484ae813fd8SSepherosa Ziehau 	}
485ae813fd8SSepherosa Ziehau #endif	/* !BURN_BRIDGE */
486ae813fd8SSepherosa Ziehau 
487ae813fd8SSepherosa Ziehau 	/* Enable bus mastering */
488ae813fd8SSepherosa Ziehau 	pci_enable_busmaster(dev);
489ae813fd8SSepherosa Ziehau 
490ae813fd8SSepherosa Ziehau 	/* Allocate IO memory */
491ae813fd8SSepherosa Ziehau 	sc->sc_mem_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY,
492ae813fd8SSepherosa Ziehau 						&sc->sc_mem_rid, RF_ACTIVE);
493ae813fd8SSepherosa Ziehau 	if (sc->sc_mem_res == NULL) {
494ae813fd8SSepherosa Ziehau 		device_printf(dev, "cound not allocate io memory\n");
495ae813fd8SSepherosa Ziehau 		return ENXIO;
496ae813fd8SSepherosa Ziehau 	}
497ae813fd8SSepherosa Ziehau 	sc->sc_memh = rman_get_bushandle(sc->sc_mem_res);
498ae813fd8SSepherosa Ziehau 	sc->sc_memt = rman_get_bustag(sc->sc_mem_res);
499ae813fd8SSepherosa Ziehau 
500ae813fd8SSepherosa Ziehau 	/* Allocate IRQ */
501ae813fd8SSepherosa Ziehau 	sc->sc_irq_rid = 0;
502ae813fd8SSepherosa Ziehau 	sc->sc_irq_res = bus_alloc_resource_any(dev, SYS_RES_IRQ,
503ae813fd8SSepherosa Ziehau 						&sc->sc_irq_rid,
504ae813fd8SSepherosa Ziehau 						RF_SHAREABLE | RF_ACTIVE);
505ae813fd8SSepherosa Ziehau 	if (sc->sc_irq_res == NULL) {
506ae813fd8SSepherosa Ziehau 		device_printf(dev, "could not allocate irq\n");
507ae813fd8SSepherosa Ziehau 		error = ENXIO;
508ae813fd8SSepherosa Ziehau 		goto fail;
509ae813fd8SSepherosa Ziehau 	}
510ae813fd8SSepherosa Ziehau 
511755f8683SSepherosa Ziehau 	/* Disable WOL */
512755f8683SSepherosa Ziehau 	NFE_WRITE(sc, NFE_WOL_CTL, 0);
513755f8683SSepherosa Ziehau 
514*faaea42eSSepherosa Ziehau 	if ((sc->sc_flags & NFE_NO_PWRCTL) == 0)
515*faaea42eSSepherosa Ziehau 		nfe_powerup(dev);
516*faaea42eSSepherosa Ziehau 
517ae813fd8SSepherosa Ziehau 	nfe_get_macaddr(sc, eaddr);
518ae813fd8SSepherosa Ziehau 
519ae813fd8SSepherosa Ziehau 	/*
520ae813fd8SSepherosa Ziehau 	 * Allocate Tx and Rx rings.
521ae813fd8SSepherosa Ziehau 	 */
522ae813fd8SSepherosa Ziehau 	error = nfe_alloc_tx_ring(sc, &sc->txq);
523ae813fd8SSepherosa Ziehau 	if (error) {
524ae813fd8SSepherosa Ziehau 		device_printf(dev, "could not allocate Tx ring\n");
525ae813fd8SSepherosa Ziehau 		goto fail;
526ae813fd8SSepherosa Ziehau 	}
527ae813fd8SSepherosa Ziehau 
528ae813fd8SSepherosa Ziehau 	error = nfe_alloc_rx_ring(sc, &sc->rxq);
529ae813fd8SSepherosa Ziehau 	if (error) {
530ae813fd8SSepherosa Ziehau 		device_printf(dev, "could not allocate Rx ring\n");
531ae813fd8SSepherosa Ziehau 		goto fail;
532ae813fd8SSepherosa Ziehau 	}
533ae813fd8SSepherosa Ziehau 
534ec9403d0SSepherosa Ziehau 	/*
535ec9403d0SSepherosa Ziehau 	 * Create sysctl tree
536ec9403d0SSepherosa Ziehau 	 */
537ec9403d0SSepherosa Ziehau 	sysctl_ctx_init(&sc->sc_sysctl_ctx);
538ec9403d0SSepherosa Ziehau 	sc->sc_sysctl_tree = SYSCTL_ADD_NODE(&sc->sc_sysctl_ctx,
539ec9403d0SSepherosa Ziehau 					     SYSCTL_STATIC_CHILDREN(_hw),
540ec9403d0SSepherosa Ziehau 					     OID_AUTO,
541ec9403d0SSepherosa Ziehau 					     device_get_nameunit(dev),
542ec9403d0SSepherosa Ziehau 					     CTLFLAG_RD, 0, "");
543ec9403d0SSepherosa Ziehau 	if (sc->sc_sysctl_tree == NULL) {
544ec9403d0SSepherosa Ziehau 		device_printf(dev, "can't add sysctl node\n");
545ec9403d0SSepherosa Ziehau 		error = ENXIO;
546ec9403d0SSepherosa Ziehau 		goto fail;
547ec9403d0SSepherosa Ziehau 	}
548ec9403d0SSepherosa Ziehau 	SYSCTL_ADD_PROC(&sc->sc_sysctl_ctx,
549ec9403d0SSepherosa Ziehau 			SYSCTL_CHILDREN(sc->sc_sysctl_tree),
550ec9403d0SSepherosa Ziehau 			OID_AUTO, "imtimer", CTLTYPE_INT | CTLFLAG_RW,
551ec9403d0SSepherosa Ziehau 			sc, 0, nfe_sysctl_imtime, "I",
552ec9403d0SSepherosa Ziehau 			"Interrupt moderation time (usec).  "
553ec9403d0SSepherosa Ziehau 			"-1 to disable interrupt moderation.");
554ec9403d0SSepherosa Ziehau 	SYSCTL_ADD_INT(NULL, SYSCTL_CHILDREN(sc->sc_sysctl_tree), OID_AUTO,
555ec9403d0SSepherosa Ziehau 		       "rx_ring_count", CTLFLAG_RD, &sc->sc_rx_ring_count,
556ec9403d0SSepherosa Ziehau 		       0, "RX ring count");
557ec9403d0SSepherosa Ziehau 	SYSCTL_ADD_INT(NULL, SYSCTL_CHILDREN(sc->sc_sysctl_tree), OID_AUTO,
558ec9403d0SSepherosa Ziehau 		       "debug", CTLFLAG_RW, &sc->sc_debug,
559ec9403d0SSepherosa Ziehau 		       0, "control debugging printfs");
560ec9403d0SSepherosa Ziehau 
561ae813fd8SSepherosa Ziehau 	error = mii_phy_probe(dev, &sc->sc_miibus, nfe_ifmedia_upd,
562ae813fd8SSepherosa Ziehau 			      nfe_ifmedia_sts);
563ae813fd8SSepherosa Ziehau 	if (error) {
564ae813fd8SSepherosa Ziehau 		device_printf(dev, "MII without any phy\n");
565ae813fd8SSepherosa Ziehau 		goto fail;
566ae813fd8SSepherosa Ziehau 	}
567ae813fd8SSepherosa Ziehau 
568ae813fd8SSepherosa Ziehau 	ifp->if_softc = sc;
569ae813fd8SSepherosa Ziehau 	ifp->if_mtu = ETHERMTU;
570ae813fd8SSepherosa Ziehau 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
571ae813fd8SSepherosa Ziehau 	ifp->if_ioctl = nfe_ioctl;
572ae813fd8SSepherosa Ziehau 	ifp->if_start = nfe_start;
573ae813fd8SSepherosa Ziehau #ifdef DEVICE_POLLING
574ae813fd8SSepherosa Ziehau 	ifp->if_poll = nfe_poll;
575ae813fd8SSepherosa Ziehau #endif
576ae813fd8SSepherosa Ziehau 	ifp->if_watchdog = nfe_watchdog;
577ae813fd8SSepherosa Ziehau 	ifp->if_init = nfe_init;
578ae813fd8SSepherosa Ziehau 	ifq_set_maxlen(&ifp->if_snd, NFE_IFQ_MAXLEN);
579ae813fd8SSepherosa Ziehau 	ifq_set_ready(&ifp->if_snd);
580ae813fd8SSepherosa Ziehau 
581ae813fd8SSepherosa Ziehau 	ifp->if_capabilities = IFCAP_VLAN_MTU;
582ae813fd8SSepherosa Ziehau 
583ae813fd8SSepherosa Ziehau 	if (sc->sc_flags & NFE_HW_VLAN)
584ae813fd8SSepherosa Ziehau 		ifp->if_capabilities |= IFCAP_VLAN_HWTAGGING;
585ae813fd8SSepherosa Ziehau 
586ae813fd8SSepherosa Ziehau #ifdef NFE_CSUM
587ae813fd8SSepherosa Ziehau 	if (sc->sc_flags & NFE_HW_CSUM) {
58811db6c57SSepherosa Ziehau 		ifp->if_capabilities |= IFCAP_HWCSUM;
58911db6c57SSepherosa Ziehau 		ifp->if_hwassist = NFE_CSUM_FEATURES;
590ae813fd8SSepherosa Ziehau 	}
59111db6c57SSepherosa Ziehau #else
59211db6c57SSepherosa Ziehau 	sc->sc_flags &= ~NFE_HW_CSUM;
593ae813fd8SSepherosa Ziehau #endif
594ae813fd8SSepherosa Ziehau 	ifp->if_capenable = ifp->if_capabilities;
595ae813fd8SSepherosa Ziehau 
596ae813fd8SSepherosa Ziehau 	callout_init(&sc->sc_tick_ch);
597ae813fd8SSepherosa Ziehau 
598ae813fd8SSepherosa Ziehau 	ether_ifattach(ifp, eaddr, NULL);
599ae813fd8SSepherosa Ziehau 
600ae813fd8SSepherosa Ziehau 	error = bus_setup_intr(dev, sc->sc_irq_res, INTR_MPSAFE, nfe_intr, sc,
601ae813fd8SSepherosa Ziehau 			       &sc->sc_ih, ifp->if_serializer);
602ae813fd8SSepherosa Ziehau 	if (error) {
603ae813fd8SSepherosa Ziehau 		device_printf(dev, "could not setup intr\n");
604ae813fd8SSepherosa Ziehau 		ether_ifdetach(ifp);
605ae813fd8SSepherosa Ziehau 		goto fail;
606ae813fd8SSepherosa Ziehau 	}
607ae813fd8SSepherosa Ziehau 
6089db4b353SSepherosa Ziehau 	ifp->if_cpuid = ithread_cpuid(rman_get_start(sc->sc_irq_res));
6099db4b353SSepherosa Ziehau 	KKASSERT(ifp->if_cpuid >= 0 && ifp->if_cpuid < ncpus);
6109db4b353SSepherosa Ziehau 
611ae813fd8SSepherosa Ziehau 	return 0;
612ae813fd8SSepherosa Ziehau fail:
613ae813fd8SSepherosa Ziehau 	nfe_detach(dev);
614ae813fd8SSepherosa Ziehau 	return error;
615ae813fd8SSepherosa Ziehau }
616ae813fd8SSepherosa Ziehau 
617ae813fd8SSepherosa Ziehau static int
618ae813fd8SSepherosa Ziehau nfe_detach(device_t dev)
619ae813fd8SSepherosa Ziehau {
620ae813fd8SSepherosa Ziehau 	struct nfe_softc *sc = device_get_softc(dev);
621ae813fd8SSepherosa Ziehau 
622ae813fd8SSepherosa Ziehau 	if (device_is_attached(dev)) {
623ae813fd8SSepherosa Ziehau 		struct ifnet *ifp = &sc->arpcom.ac_if;
624ae813fd8SSepherosa Ziehau 
625ae813fd8SSepherosa Ziehau 		lwkt_serialize_enter(ifp->if_serializer);
626ae813fd8SSepherosa Ziehau 		nfe_stop(sc);
627ae813fd8SSepherosa Ziehau 		bus_teardown_intr(dev, sc->sc_irq_res, sc->sc_ih);
628ae813fd8SSepherosa Ziehau 		lwkt_serialize_exit(ifp->if_serializer);
629ae813fd8SSepherosa Ziehau 
630ae813fd8SSepherosa Ziehau 		ether_ifdetach(ifp);
631ae813fd8SSepherosa Ziehau 	}
632ae813fd8SSepherosa Ziehau 
633ae813fd8SSepherosa Ziehau 	if (sc->sc_miibus != NULL)
634ae813fd8SSepherosa Ziehau 		device_delete_child(dev, sc->sc_miibus);
635ae813fd8SSepherosa Ziehau 	bus_generic_detach(dev);
636ae813fd8SSepherosa Ziehau 
637ec9403d0SSepherosa Ziehau 	if (sc->sc_sysctl_tree != NULL)
638ec9403d0SSepherosa Ziehau 		sysctl_ctx_free(&sc->sc_sysctl_ctx);
639ec9403d0SSepherosa Ziehau 
640ae813fd8SSepherosa Ziehau 	if (sc->sc_irq_res != NULL) {
641ae813fd8SSepherosa Ziehau 		bus_release_resource(dev, SYS_RES_IRQ, sc->sc_irq_rid,
642ae813fd8SSepherosa Ziehau 				     sc->sc_irq_res);
643ae813fd8SSepherosa Ziehau 	}
644ae813fd8SSepherosa Ziehau 
645ae813fd8SSepherosa Ziehau 	if (sc->sc_mem_res != NULL) {
646ae813fd8SSepherosa Ziehau 		bus_release_resource(dev, SYS_RES_MEMORY, sc->sc_mem_rid,
647ae813fd8SSepherosa Ziehau 				     sc->sc_mem_res);
648ae813fd8SSepherosa Ziehau 	}
649ae813fd8SSepherosa Ziehau 
650ae813fd8SSepherosa Ziehau 	nfe_free_tx_ring(sc, &sc->txq);
651ae813fd8SSepherosa Ziehau 	nfe_free_rx_ring(sc, &sc->rxq);
652ae813fd8SSepherosa Ziehau 
653ae813fd8SSepherosa Ziehau 	return 0;
654ae813fd8SSepherosa Ziehau }
655ae813fd8SSepherosa Ziehau 
656ae813fd8SSepherosa Ziehau static void
657ae813fd8SSepherosa Ziehau nfe_shutdown(device_t dev)
658ae813fd8SSepherosa Ziehau {
659ae813fd8SSepherosa Ziehau 	struct nfe_softc *sc = device_get_softc(dev);
660ae813fd8SSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
661ae813fd8SSepherosa Ziehau 
662ae813fd8SSepherosa Ziehau 	lwkt_serialize_enter(ifp->if_serializer);
663ae813fd8SSepherosa Ziehau 	nfe_stop(sc);
664ae813fd8SSepherosa Ziehau 	lwkt_serialize_exit(ifp->if_serializer);
665ae813fd8SSepherosa Ziehau }
666ae813fd8SSepherosa Ziehau 
667ae813fd8SSepherosa Ziehau static int
668ae813fd8SSepherosa Ziehau nfe_suspend(device_t dev)
669ae813fd8SSepherosa Ziehau {
670ae813fd8SSepherosa Ziehau 	struct nfe_softc *sc = device_get_softc(dev);
671ae813fd8SSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
672ae813fd8SSepherosa Ziehau 
673ae813fd8SSepherosa Ziehau 	lwkt_serialize_enter(ifp->if_serializer);
674ae813fd8SSepherosa Ziehau 	nfe_stop(sc);
675ae813fd8SSepherosa Ziehau 	lwkt_serialize_exit(ifp->if_serializer);
676ae813fd8SSepherosa Ziehau 
677ae813fd8SSepherosa Ziehau 	return 0;
678ae813fd8SSepherosa Ziehau }
679ae813fd8SSepherosa Ziehau 
680ae813fd8SSepherosa Ziehau static int
681ae813fd8SSepherosa Ziehau nfe_resume(device_t dev)
682ae813fd8SSepherosa Ziehau {
683ae813fd8SSepherosa Ziehau 	struct nfe_softc *sc = device_get_softc(dev);
684ae813fd8SSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
685ae813fd8SSepherosa Ziehau 
686ae813fd8SSepherosa Ziehau 	lwkt_serialize_enter(ifp->if_serializer);
687751890abSMatthew Dillon 	if (ifp->if_flags & IFF_UP)
6883ffca68aSSepherosa Ziehau 		nfe_init(sc);
689ae813fd8SSepherosa Ziehau 	lwkt_serialize_exit(ifp->if_serializer);
690ae813fd8SSepherosa Ziehau 
691ae813fd8SSepherosa Ziehau 	return 0;
692ae813fd8SSepherosa Ziehau }
693ae813fd8SSepherosa Ziehau 
694ae813fd8SSepherosa Ziehau static void
695ae813fd8SSepherosa Ziehau nfe_miibus_statchg(device_t dev)
696ae813fd8SSepherosa Ziehau {
697ae813fd8SSepherosa Ziehau 	struct nfe_softc *sc = device_get_softc(dev);
698ae813fd8SSepherosa Ziehau 	struct mii_data *mii = device_get_softc(sc->sc_miibus);
699ae813fd8SSepherosa Ziehau 	uint32_t phy, seed, misc = NFE_MISC1_MAGIC, link = NFE_MEDIA_SET;
700ae813fd8SSepherosa Ziehau 
701ae813fd8SSepherosa Ziehau 	phy = NFE_READ(sc, NFE_PHY_IFACE);
702ae813fd8SSepherosa Ziehau 	phy &= ~(NFE_PHY_HDX | NFE_PHY_100TX | NFE_PHY_1000T);
703ae813fd8SSepherosa Ziehau 
704ae813fd8SSepherosa Ziehau 	seed = NFE_READ(sc, NFE_RNDSEED);
705ae813fd8SSepherosa Ziehau 	seed &= ~NFE_SEED_MASK;
706ae813fd8SSepherosa Ziehau 
707ae813fd8SSepherosa Ziehau 	if ((mii->mii_media_active & IFM_GMASK) == IFM_HDX) {
708ae813fd8SSepherosa Ziehau 		phy  |= NFE_PHY_HDX;	/* half-duplex */
709ae813fd8SSepherosa Ziehau 		misc |= NFE_MISC1_HDX;
710ae813fd8SSepherosa Ziehau 	}
711ae813fd8SSepherosa Ziehau 
712ae813fd8SSepherosa Ziehau 	switch (IFM_SUBTYPE(mii->mii_media_active)) {
713ae813fd8SSepherosa Ziehau 	case IFM_1000_T:	/* full-duplex only */
714ae813fd8SSepherosa Ziehau 		link |= NFE_MEDIA_1000T;
715ae813fd8SSepherosa Ziehau 		seed |= NFE_SEED_1000T;
716ae813fd8SSepherosa Ziehau 		phy  |= NFE_PHY_1000T;
717ae813fd8SSepherosa Ziehau 		break;
718ae813fd8SSepherosa Ziehau 	case IFM_100_TX:
719ae813fd8SSepherosa Ziehau 		link |= NFE_MEDIA_100TX;
720ae813fd8SSepherosa Ziehau 		seed |= NFE_SEED_100TX;
721ae813fd8SSepherosa Ziehau 		phy  |= NFE_PHY_100TX;
722ae813fd8SSepherosa Ziehau 		break;
723ae813fd8SSepherosa Ziehau 	case IFM_10_T:
724ae813fd8SSepherosa Ziehau 		link |= NFE_MEDIA_10T;
725ae813fd8SSepherosa Ziehau 		seed |= NFE_SEED_10T;
726ae813fd8SSepherosa Ziehau 		break;
727ae813fd8SSepherosa Ziehau 	}
728ae813fd8SSepherosa Ziehau 
729ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_RNDSEED, seed);	/* XXX: gigabit NICs only? */
730ae813fd8SSepherosa Ziehau 
731ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_PHY_IFACE, phy);
732ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_MISC1, misc);
733ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_LINKSPEED, link);
734ae813fd8SSepherosa Ziehau }
735ae813fd8SSepherosa Ziehau 
736ae813fd8SSepherosa Ziehau static int
737ae813fd8SSepherosa Ziehau nfe_miibus_readreg(device_t dev, int phy, int reg)
738ae813fd8SSepherosa Ziehau {
739ae813fd8SSepherosa Ziehau 	struct nfe_softc *sc = device_get_softc(dev);
740ae813fd8SSepherosa Ziehau 	uint32_t val;
741ae813fd8SSepherosa Ziehau 	int ntries;
742ae813fd8SSepherosa Ziehau 
743ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_PHY_STATUS, 0xf);
744ae813fd8SSepherosa Ziehau 
745ae813fd8SSepherosa Ziehau 	if (NFE_READ(sc, NFE_PHY_CTL) & NFE_PHY_BUSY) {
746ae813fd8SSepherosa Ziehau 		NFE_WRITE(sc, NFE_PHY_CTL, NFE_PHY_BUSY);
747ae813fd8SSepherosa Ziehau 		DELAY(100);
748ae813fd8SSepherosa Ziehau 	}
749ae813fd8SSepherosa Ziehau 
750ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_PHY_CTL, (phy << NFE_PHYADD_SHIFT) | reg);
751ae813fd8SSepherosa Ziehau 
752ae813fd8SSepherosa Ziehau 	for (ntries = 0; ntries < 1000; ntries++) {
753ae813fd8SSepherosa Ziehau 		DELAY(100);
754ae813fd8SSepherosa Ziehau 		if (!(NFE_READ(sc, NFE_PHY_CTL) & NFE_PHY_BUSY))
755ae813fd8SSepherosa Ziehau 			break;
756ae813fd8SSepherosa Ziehau 	}
757ae813fd8SSepherosa Ziehau 	if (ntries == 1000) {
758ae813fd8SSepherosa Ziehau 		DPRINTFN(sc, 2, "timeout waiting for PHY %s\n", "");
759ae813fd8SSepherosa Ziehau 		return 0;
760ae813fd8SSepherosa Ziehau 	}
761ae813fd8SSepherosa Ziehau 
762ae813fd8SSepherosa Ziehau 	if (NFE_READ(sc, NFE_PHY_STATUS) & NFE_PHY_ERROR) {
763ae813fd8SSepherosa Ziehau 		DPRINTFN(sc, 2, "could not read PHY %s\n", "");
764ae813fd8SSepherosa Ziehau 		return 0;
765ae813fd8SSepherosa Ziehau 	}
766ae813fd8SSepherosa Ziehau 
767ae813fd8SSepherosa Ziehau 	val = NFE_READ(sc, NFE_PHY_DATA);
768ae813fd8SSepherosa Ziehau 	if (val != 0xffffffff && val != 0)
769ae813fd8SSepherosa Ziehau 		sc->mii_phyaddr = phy;
770ae813fd8SSepherosa Ziehau 
771ae813fd8SSepherosa Ziehau 	DPRINTFN(sc, 2, "mii read phy %d reg 0x%x ret 0x%x\n", phy, reg, val);
772ae813fd8SSepherosa Ziehau 
773ae813fd8SSepherosa Ziehau 	return val;
774ae813fd8SSepherosa Ziehau }
775ae813fd8SSepherosa Ziehau 
776ae813fd8SSepherosa Ziehau static void
777ae813fd8SSepherosa Ziehau nfe_miibus_writereg(device_t dev, int phy, int reg, int val)
778ae813fd8SSepherosa Ziehau {
779ae813fd8SSepherosa Ziehau 	struct nfe_softc *sc = device_get_softc(dev);
780ae813fd8SSepherosa Ziehau 	uint32_t ctl;
781ae813fd8SSepherosa Ziehau 	int ntries;
782ae813fd8SSepherosa Ziehau 
783ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_PHY_STATUS, 0xf);
784ae813fd8SSepherosa Ziehau 
785ae813fd8SSepherosa Ziehau 	if (NFE_READ(sc, NFE_PHY_CTL) & NFE_PHY_BUSY) {
786ae813fd8SSepherosa Ziehau 		NFE_WRITE(sc, NFE_PHY_CTL, NFE_PHY_BUSY);
787ae813fd8SSepherosa Ziehau 		DELAY(100);
788ae813fd8SSepherosa Ziehau 	}
789ae813fd8SSepherosa Ziehau 
790ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_PHY_DATA, val);
791ae813fd8SSepherosa Ziehau 	ctl = NFE_PHY_WRITE | (phy << NFE_PHYADD_SHIFT) | reg;
792ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_PHY_CTL, ctl);
793ae813fd8SSepherosa Ziehau 
794ae813fd8SSepherosa Ziehau 	for (ntries = 0; ntries < 1000; ntries++) {
795ae813fd8SSepherosa Ziehau 		DELAY(100);
796ae813fd8SSepherosa Ziehau 		if (!(NFE_READ(sc, NFE_PHY_CTL) & NFE_PHY_BUSY))
797ae813fd8SSepherosa Ziehau 			break;
798ae813fd8SSepherosa Ziehau 	}
799ae813fd8SSepherosa Ziehau 
800ae813fd8SSepherosa Ziehau #ifdef NFE_DEBUG
801ae813fd8SSepherosa Ziehau 	if (ntries == 1000)
802ae813fd8SSepherosa Ziehau 		DPRINTFN(sc, 2, "could not write to PHY %s\n", "");
803ae813fd8SSepherosa Ziehau #endif
804ae813fd8SSepherosa Ziehau }
805ae813fd8SSepherosa Ziehau 
806ae813fd8SSepherosa Ziehau #ifdef DEVICE_POLLING
807ae813fd8SSepherosa Ziehau 
808ae813fd8SSepherosa Ziehau static void
809ae813fd8SSepherosa Ziehau nfe_poll(struct ifnet *ifp, enum poll_cmd cmd, int count)
810ae813fd8SSepherosa Ziehau {
811ae813fd8SSepherosa Ziehau 	struct nfe_softc *sc = ifp->if_softc;
812ae813fd8SSepherosa Ziehau 
813ec9403d0SSepherosa Ziehau 	ASSERT_SERIALIZED(ifp->if_serializer);
814ec9403d0SSepherosa Ziehau 
815ae813fd8SSepherosa Ziehau 	switch(cmd) {
816ae813fd8SSepherosa Ziehau 	case POLL_REGISTER:
817ae813fd8SSepherosa Ziehau 		/* Disable interrupts */
818ae813fd8SSepherosa Ziehau 		NFE_WRITE(sc, NFE_IRQ_MASK, 0);
819ae813fd8SSepherosa Ziehau 		break;
820ae813fd8SSepherosa Ziehau 	case POLL_DEREGISTER:
821ae813fd8SSepherosa Ziehau 		/* enable interrupts */
822ec9403d0SSepherosa Ziehau 		NFE_WRITE(sc, NFE_IRQ_MASK, sc->sc_irq_enable);
823ae813fd8SSepherosa Ziehau 		break;
824ae813fd8SSepherosa Ziehau 	case POLL_AND_CHECK_STATUS:
825ae813fd8SSepherosa Ziehau 		/* fall through */
826ae813fd8SSepherosa Ziehau 	case POLL_ONLY:
827ae813fd8SSepherosa Ziehau 		if (ifp->if_flags & IFF_RUNNING) {
828ae813fd8SSepherosa Ziehau 			nfe_rxeof(sc);
829ae813fd8SSepherosa Ziehau 			nfe_txeof(sc);
830ae813fd8SSepherosa Ziehau 		}
831ae813fd8SSepherosa Ziehau 		break;
832ae813fd8SSepherosa Ziehau 	}
833ae813fd8SSepherosa Ziehau }
834ae813fd8SSepherosa Ziehau 
835ae813fd8SSepherosa Ziehau #endif
836ae813fd8SSepherosa Ziehau 
837ae813fd8SSepherosa Ziehau static void
838ae813fd8SSepherosa Ziehau nfe_intr(void *arg)
839ae813fd8SSepherosa Ziehau {
840ae813fd8SSepherosa Ziehau 	struct nfe_softc *sc = arg;
841ae813fd8SSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
842ae813fd8SSepherosa Ziehau 	uint32_t r;
843ae813fd8SSepherosa Ziehau 
844ae813fd8SSepherosa Ziehau 	r = NFE_READ(sc, NFE_IRQ_STATUS);
845ae813fd8SSepherosa Ziehau 	if (r == 0)
846ae813fd8SSepherosa Ziehau 		return;	/* not for us */
847ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_IRQ_STATUS, r);
848ae813fd8SSepherosa Ziehau 
849ae813fd8SSepherosa Ziehau 	DPRINTFN(sc, 5, "%s: interrupt register %x\n", __func__, r);
850ae813fd8SSepherosa Ziehau 
851ae813fd8SSepherosa Ziehau 	if (r & NFE_IRQ_LINK) {
852ae813fd8SSepherosa Ziehau 		NFE_READ(sc, NFE_PHY_STATUS);
853ae813fd8SSepherosa Ziehau 		NFE_WRITE(sc, NFE_PHY_STATUS, 0xf);
854ae813fd8SSepherosa Ziehau 		DPRINTF(sc, "link state changed %s\n", "");
855ae813fd8SSepherosa Ziehau 	}
856ae813fd8SSepherosa Ziehau 
857ae813fd8SSepherosa Ziehau 	if (ifp->if_flags & IFF_RUNNING) {
858ae813fd8SSepherosa Ziehau 		/* check Rx ring */
859ae813fd8SSepherosa Ziehau 		nfe_rxeof(sc);
860ae813fd8SSepherosa Ziehau 
861ae813fd8SSepherosa Ziehau 		/* check Tx ring */
862ae813fd8SSepherosa Ziehau 		nfe_txeof(sc);
863ae813fd8SSepherosa Ziehau 	}
864ae813fd8SSepherosa Ziehau }
865ae813fd8SSepherosa Ziehau 
866ae813fd8SSepherosa Ziehau static int
867ae813fd8SSepherosa Ziehau nfe_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data, struct ucred *cr)
868ae813fd8SSepherosa Ziehau {
869ae813fd8SSepherosa Ziehau 	struct nfe_softc *sc = ifp->if_softc;
870ae813fd8SSepherosa Ziehau 	struct ifreq *ifr = (struct ifreq *)data;
871ae813fd8SSepherosa Ziehau 	struct mii_data *mii;
872ae813fd8SSepherosa Ziehau 	int error = 0, mask;
873ae813fd8SSepherosa Ziehau 
874ae813fd8SSepherosa Ziehau 	switch (cmd) {
875ae813fd8SSepherosa Ziehau 	case SIOCSIFMTU:
876a455c52eSSepherosa Ziehau 		if (((sc->sc_flags & NFE_JUMBO_SUP) &&
877a455c52eSSepherosa Ziehau 		     ifr->ifr_mtu > NFE_JUMBO_MTU) ||
878a455c52eSSepherosa Ziehau 		    ((sc->sc_flags & NFE_JUMBO_SUP) == 0 &&
879a455c52eSSepherosa Ziehau 		     ifr->ifr_mtu > ETHERMTU)) {
880a455c52eSSepherosa Ziehau 			return EINVAL;
881a455c52eSSepherosa Ziehau 		} else if (ifp->if_mtu != ifr->ifr_mtu) {
882a455c52eSSepherosa Ziehau 			ifp->if_mtu = ifr->ifr_mtu;
883a455c52eSSepherosa Ziehau 			nfe_init(sc);
884a455c52eSSepherosa Ziehau 		}
885ae813fd8SSepherosa Ziehau 		break;
886ae813fd8SSepherosa Ziehau 	case SIOCSIFFLAGS:
887ae813fd8SSepherosa Ziehau 		if (ifp->if_flags & IFF_UP) {
888ae813fd8SSepherosa Ziehau 			/*
889ae813fd8SSepherosa Ziehau 			 * If only the PROMISC or ALLMULTI flag changes, then
890ae813fd8SSepherosa Ziehau 			 * don't do a full re-init of the chip, just update
891ae813fd8SSepherosa Ziehau 			 * the Rx filter.
892ae813fd8SSepherosa Ziehau 			 */
893ae813fd8SSepherosa Ziehau 			if ((ifp->if_flags & IFF_RUNNING) &&
894ae813fd8SSepherosa Ziehau 			    ((ifp->if_flags ^ sc->sc_if_flags) &
895ae813fd8SSepherosa Ziehau 			     (IFF_ALLMULTI | IFF_PROMISC)) != 0) {
896ae813fd8SSepherosa Ziehau 				nfe_setmulti(sc);
897ae813fd8SSepherosa Ziehau 			} else {
898ae813fd8SSepherosa Ziehau 				if (!(ifp->if_flags & IFF_RUNNING))
899ae813fd8SSepherosa Ziehau 					nfe_init(sc);
900ae813fd8SSepherosa Ziehau 			}
901ae813fd8SSepherosa Ziehau 		} else {
902ae813fd8SSepherosa Ziehau 			if (ifp->if_flags & IFF_RUNNING)
903ae813fd8SSepherosa Ziehau 				nfe_stop(sc);
904ae813fd8SSepherosa Ziehau 		}
905ae813fd8SSepherosa Ziehau 		sc->sc_if_flags = ifp->if_flags;
906ae813fd8SSepherosa Ziehau 		break;
907ae813fd8SSepherosa Ziehau 	case SIOCADDMULTI:
908ae813fd8SSepherosa Ziehau 	case SIOCDELMULTI:
909ae813fd8SSepherosa Ziehau 		if (ifp->if_flags & IFF_RUNNING)
910ae813fd8SSepherosa Ziehau 			nfe_setmulti(sc);
911ae813fd8SSepherosa Ziehau 		break;
912ae813fd8SSepherosa Ziehau 	case SIOCSIFMEDIA:
913ae813fd8SSepherosa Ziehau 	case SIOCGIFMEDIA:
914ae813fd8SSepherosa Ziehau 		mii = device_get_softc(sc->sc_miibus);
915ae813fd8SSepherosa Ziehau 		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, cmd);
916ae813fd8SSepherosa Ziehau 		break;
917ae813fd8SSepherosa Ziehau         case SIOCSIFCAP:
918bf2a5992SSepherosa Ziehau 		mask = (ifr->ifr_reqcap ^ ifp->if_capenable) & IFCAP_HWCSUM;
919bf2a5992SSepherosa Ziehau 		if (mask && (ifp->if_capabilities & IFCAP_HWCSUM)) {
920bf2a5992SSepherosa Ziehau 			ifp->if_capenable ^= mask;
921bf2a5992SSepherosa Ziehau 			if (IFCAP_TXCSUM & ifp->if_capenable)
92211db6c57SSepherosa Ziehau 				ifp->if_hwassist = NFE_CSUM_FEATURES;
923bf2a5992SSepherosa Ziehau 			else
924bf2a5992SSepherosa Ziehau 				ifp->if_hwassist = 0;
92511db6c57SSepherosa Ziehau 
92611db6c57SSepherosa Ziehau 			if (ifp->if_flags & IFF_RUNNING)
92711db6c57SSepherosa Ziehau 				nfe_init(sc);
928ae813fd8SSepherosa Ziehau 		}
929ae813fd8SSepherosa Ziehau 		break;
930ae813fd8SSepherosa Ziehau 	default:
931ae813fd8SSepherosa Ziehau 		error = ether_ioctl(ifp, cmd, data);
932ae813fd8SSepherosa Ziehau 		break;
933ae813fd8SSepherosa Ziehau 	}
934ae813fd8SSepherosa Ziehau 	return error;
935ae813fd8SSepherosa Ziehau }
936ae813fd8SSepherosa Ziehau 
937ae813fd8SSepherosa Ziehau static void
938ae813fd8SSepherosa Ziehau nfe_rxeof(struct nfe_softc *sc)
939ae813fd8SSepherosa Ziehau {
940ae813fd8SSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
941ae813fd8SSepherosa Ziehau 	struct nfe_rx_ring *ring = &sc->rxq;
942ae813fd8SSepherosa Ziehau 	int reap;
9431bf7e051SSepherosa Ziehau #ifdef ETHER_INPUT_CHAIN
9441bf7e051SSepherosa Ziehau 	struct mbuf_chain chain[MAXCPU];
9451bf7e051SSepherosa Ziehau #endif
946ae813fd8SSepherosa Ziehau 
947ae813fd8SSepherosa Ziehau 	reap = 0;
948ae813fd8SSepherosa Ziehau 	bus_dmamap_sync(ring->tag, ring->map, BUS_DMASYNC_POSTREAD);
949ae813fd8SSepherosa Ziehau 
9501bf7e051SSepherosa Ziehau #ifdef ETHER_INPUT_CHAIN
9511bf7e051SSepherosa Ziehau 	ether_input_chain_init(chain);
9521bf7e051SSepherosa Ziehau #endif
9531bf7e051SSepherosa Ziehau 
954ae813fd8SSepherosa Ziehau 	for (;;) {
955ae813fd8SSepherosa Ziehau 		struct nfe_rx_data *data = &ring->data[ring->cur];
956ae813fd8SSepherosa Ziehau 		struct mbuf *m;
957ae813fd8SSepherosa Ziehau 		uint16_t flags;
958ae813fd8SSepherosa Ziehau 		int len, error;
959ae813fd8SSepherosa Ziehau 
960ae813fd8SSepherosa Ziehau 		if (sc->sc_flags & NFE_40BIT_ADDR) {
961ae813fd8SSepherosa Ziehau 			struct nfe_desc64 *desc64 = &ring->desc64[ring->cur];
962ae813fd8SSepherosa Ziehau 
963ae813fd8SSepherosa Ziehau 			flags = le16toh(desc64->flags);
964ae813fd8SSepherosa Ziehau 			len = le16toh(desc64->length) & 0x3fff;
965ae813fd8SSepherosa Ziehau 		} else {
966ae813fd8SSepherosa Ziehau 			struct nfe_desc32 *desc32 = &ring->desc32[ring->cur];
967ae813fd8SSepherosa Ziehau 
968ae813fd8SSepherosa Ziehau 			flags = le16toh(desc32->flags);
969ae813fd8SSepherosa Ziehau 			len = le16toh(desc32->length) & 0x3fff;
970ae813fd8SSepherosa Ziehau 		}
971ae813fd8SSepherosa Ziehau 
972ae813fd8SSepherosa Ziehau 		if (flags & NFE_RX_READY)
973ae813fd8SSepherosa Ziehau 			break;
974ae813fd8SSepherosa Ziehau 
975ae813fd8SSepherosa Ziehau 		reap = 1;
976ae813fd8SSepherosa Ziehau 
977ae813fd8SSepherosa Ziehau 		if ((sc->sc_flags & (NFE_JUMBO_SUP | NFE_40BIT_ADDR)) == 0) {
978ae813fd8SSepherosa Ziehau 			if (!(flags & NFE_RX_VALID_V1))
979ae813fd8SSepherosa Ziehau 				goto skip;
980ae813fd8SSepherosa Ziehau 
981ae813fd8SSepherosa Ziehau 			if ((flags & NFE_RX_FIXME_V1) == NFE_RX_FIXME_V1) {
982ae813fd8SSepherosa Ziehau 				flags &= ~NFE_RX_ERROR;
983ae813fd8SSepherosa Ziehau 				len--;	/* fix buffer length */
984ae813fd8SSepherosa Ziehau 			}
985ae813fd8SSepherosa Ziehau 		} else {
986ae813fd8SSepherosa Ziehau 			if (!(flags & NFE_RX_VALID_V2))
987ae813fd8SSepherosa Ziehau 				goto skip;
988ae813fd8SSepherosa Ziehau 
989ae813fd8SSepherosa Ziehau 			if ((flags & NFE_RX_FIXME_V2) == NFE_RX_FIXME_V2) {
990ae813fd8SSepherosa Ziehau 				flags &= ~NFE_RX_ERROR;
991ae813fd8SSepherosa Ziehau 				len--;	/* fix buffer length */
992ae813fd8SSepherosa Ziehau 			}
993ae813fd8SSepherosa Ziehau 		}
994ae813fd8SSepherosa Ziehau 
995ae813fd8SSepherosa Ziehau 		if (flags & NFE_RX_ERROR) {
996ae813fd8SSepherosa Ziehau 			ifp->if_ierrors++;
997ae813fd8SSepherosa Ziehau 			goto skip;
998ae813fd8SSepherosa Ziehau 		}
999ae813fd8SSepherosa Ziehau 
1000ae813fd8SSepherosa Ziehau 		m = data->m;
1001ae813fd8SSepherosa Ziehau 
1002ae813fd8SSepherosa Ziehau 		if (sc->sc_flags & NFE_USE_JUMBO)
1003ae813fd8SSepherosa Ziehau 			error = nfe_newbuf_jumbo(sc, ring, ring->cur, 0);
1004ae813fd8SSepherosa Ziehau 		else
1005ae813fd8SSepherosa Ziehau 			error = nfe_newbuf_std(sc, ring, ring->cur, 0);
1006ae813fd8SSepherosa Ziehau 		if (error) {
1007ae813fd8SSepherosa Ziehau 			ifp->if_ierrors++;
1008ae813fd8SSepherosa Ziehau 			goto skip;
1009ae813fd8SSepherosa Ziehau 		}
1010ae813fd8SSepherosa Ziehau 
1011ae813fd8SSepherosa Ziehau 		/* finalize mbuf */
1012ae813fd8SSepherosa Ziehau 		m->m_pkthdr.len = m->m_len = len;
1013ae813fd8SSepherosa Ziehau 		m->m_pkthdr.rcvif = ifp;
1014ae813fd8SSepherosa Ziehau 
1015bf2a5992SSepherosa Ziehau 		if ((ifp->if_capenable & IFCAP_RXCSUM) &&
101611db6c57SSepherosa Ziehau 		    (flags & NFE_RX_CSUMOK)) {
10178b712a27SSepherosa Ziehau 			if (flags & NFE_RX_IP_CSUMOK_V2) {
10188b712a27SSepherosa Ziehau 				m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED |
10198b712a27SSepherosa Ziehau 							  CSUM_IP_VALID;
10208b712a27SSepherosa Ziehau 			}
102111db6c57SSepherosa Ziehau 
102211db6c57SSepherosa Ziehau 			if (flags &
102311db6c57SSepherosa Ziehau 			    (NFE_RX_UDP_CSUMOK_V2 | NFE_RX_TCP_CSUMOK_V2)) {
102411db6c57SSepherosa Ziehau 				m->m_pkthdr.csum_flags |= CSUM_DATA_VALID |
1025fbb35ef0SSepherosa Ziehau 							  CSUM_PSEUDO_HDR |
1026fbb35ef0SSepherosa Ziehau 							  CSUM_FRAG_NOT_CHECKED;
102711db6c57SSepherosa Ziehau 				m->m_pkthdr.csum_data = 0xffff;
1028ae813fd8SSepherosa Ziehau 			}
102911db6c57SSepherosa Ziehau 		}
1030ae813fd8SSepherosa Ziehau 
1031ae813fd8SSepherosa Ziehau 		ifp->if_ipackets++;
10321bf7e051SSepherosa Ziehau #ifdef ETHER_INPUT_CHAIN
10331bf7e051SSepherosa Ziehau #ifdef ETHER_INPUT2
10341bf7e051SSepherosa Ziehau 		ether_input_chain2(ifp, m, chain);
10351bf7e051SSepherosa Ziehau #else
10361bf7e051SSepherosa Ziehau 		ether_input_chain(ifp, m, chain);
10371bf7e051SSepherosa Ziehau #endif
10381bf7e051SSepherosa Ziehau #else
1039ae813fd8SSepherosa Ziehau 		ifp->if_input(ifp, m);
10401bf7e051SSepherosa Ziehau #endif
1041ae813fd8SSepherosa Ziehau skip:
1042ae813fd8SSepherosa Ziehau 		nfe_set_ready_rxdesc(sc, ring, ring->cur);
1043ec9403d0SSepherosa Ziehau 		sc->rxq.cur = (sc->rxq.cur + 1) % sc->sc_rx_ring_count;
1044ae813fd8SSepherosa Ziehau 	}
1045ae813fd8SSepherosa Ziehau 
10461bf7e051SSepherosa Ziehau 	if (reap) {
1047ae813fd8SSepherosa Ziehau 		bus_dmamap_sync(ring->tag, ring->map, BUS_DMASYNC_PREWRITE);
10481bf7e051SSepherosa Ziehau #ifdef ETHER_INPUT_CHAIN
10491bf7e051SSepherosa Ziehau 		ether_input_dispatch(chain);
10501bf7e051SSepherosa Ziehau #endif
10511bf7e051SSepherosa Ziehau 	}
1052ae813fd8SSepherosa Ziehau }
1053ae813fd8SSepherosa Ziehau 
1054ae813fd8SSepherosa Ziehau static void
1055ae813fd8SSepherosa Ziehau nfe_txeof(struct nfe_softc *sc)
1056ae813fd8SSepherosa Ziehau {
1057ae813fd8SSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
1058ae813fd8SSepherosa Ziehau 	struct nfe_tx_ring *ring = &sc->txq;
1059ae813fd8SSepherosa Ziehau 	struct nfe_tx_data *data = NULL;
1060ae813fd8SSepherosa Ziehau 
1061ae813fd8SSepherosa Ziehau 	bus_dmamap_sync(ring->tag, ring->map, BUS_DMASYNC_POSTREAD);
1062ae813fd8SSepherosa Ziehau 	while (ring->next != ring->cur) {
1063ae813fd8SSepherosa Ziehau 		uint16_t flags;
1064ae813fd8SSepherosa Ziehau 
1065ae813fd8SSepherosa Ziehau 		if (sc->sc_flags & NFE_40BIT_ADDR)
1066ae813fd8SSepherosa Ziehau 			flags = le16toh(ring->desc64[ring->next].flags);
1067ae813fd8SSepherosa Ziehau 		else
1068ae813fd8SSepherosa Ziehau 			flags = le16toh(ring->desc32[ring->next].flags);
1069ae813fd8SSepherosa Ziehau 
1070ae813fd8SSepherosa Ziehau 		if (flags & NFE_TX_VALID)
1071ae813fd8SSepherosa Ziehau 			break;
1072ae813fd8SSepherosa Ziehau 
1073ae813fd8SSepherosa Ziehau 		data = &ring->data[ring->next];
1074ae813fd8SSepherosa Ziehau 
1075ae813fd8SSepherosa Ziehau 		if ((sc->sc_flags & (NFE_JUMBO_SUP | NFE_40BIT_ADDR)) == 0) {
1076ae813fd8SSepherosa Ziehau 			if (!(flags & NFE_TX_LASTFRAG_V1) && data->m == NULL)
1077ae813fd8SSepherosa Ziehau 				goto skip;
1078ae813fd8SSepherosa Ziehau 
1079ae813fd8SSepherosa Ziehau 			if ((flags & NFE_TX_ERROR_V1) != 0) {
1080ae813fd8SSepherosa Ziehau 				if_printf(ifp, "tx v1 error 0x%4b\n", flags,
1081ae813fd8SSepherosa Ziehau 					  NFE_V1_TXERR);
1082ae813fd8SSepherosa Ziehau 				ifp->if_oerrors++;
1083ae813fd8SSepherosa Ziehau 			} else {
1084ae813fd8SSepherosa Ziehau 				ifp->if_opackets++;
1085ae813fd8SSepherosa Ziehau 			}
1086ae813fd8SSepherosa Ziehau 		} else {
1087ae813fd8SSepherosa Ziehau 			if (!(flags & NFE_TX_LASTFRAG_V2) && data->m == NULL)
1088ae813fd8SSepherosa Ziehau 				goto skip;
1089ae813fd8SSepherosa Ziehau 
1090ae813fd8SSepherosa Ziehau 			if ((flags & NFE_TX_ERROR_V2) != 0) {
1091ae813fd8SSepherosa Ziehau 				if_printf(ifp, "tx v2 error 0x%4b\n", flags,
1092ae813fd8SSepherosa Ziehau 					  NFE_V2_TXERR);
1093ae813fd8SSepherosa Ziehau 				ifp->if_oerrors++;
1094ae813fd8SSepherosa Ziehau 			} else {
1095ae813fd8SSepherosa Ziehau 				ifp->if_opackets++;
1096ae813fd8SSepherosa Ziehau 			}
1097ae813fd8SSepherosa Ziehau 		}
1098ae813fd8SSepherosa Ziehau 
1099ae813fd8SSepherosa Ziehau 		if (data->m == NULL) {	/* should not get there */
1100ae813fd8SSepherosa Ziehau 			if_printf(ifp,
1101ae813fd8SSepherosa Ziehau 				  "last fragment bit w/o associated mbuf!\n");
1102ae813fd8SSepherosa Ziehau 			goto skip;
1103ae813fd8SSepherosa Ziehau 		}
1104ae813fd8SSepherosa Ziehau 
1105ae813fd8SSepherosa Ziehau 		/* last fragment of the mbuf chain transmitted */
1106ae813fd8SSepherosa Ziehau 		bus_dmamap_sync(ring->data_tag, data->map,
1107ae813fd8SSepherosa Ziehau 				BUS_DMASYNC_POSTWRITE);
1108ae813fd8SSepherosa Ziehau 		bus_dmamap_unload(ring->data_tag, data->map);
1109ae813fd8SSepherosa Ziehau 		m_freem(data->m);
1110ae813fd8SSepherosa Ziehau 		data->m = NULL;
1111ae813fd8SSepherosa Ziehau 
1112ae813fd8SSepherosa Ziehau 		ifp->if_timer = 0;
1113ae813fd8SSepherosa Ziehau skip:
1114ae813fd8SSepherosa Ziehau 		ring->queued--;
1115ae813fd8SSepherosa Ziehau 		KKASSERT(ring->queued >= 0);
1116ae813fd8SSepherosa Ziehau 		ring->next = (ring->next + 1) % NFE_TX_RING_COUNT;
1117ae813fd8SSepherosa Ziehau 	}
1118ae813fd8SSepherosa Ziehau 
1119ae813fd8SSepherosa Ziehau 	if (data != NULL) {	/* at least one slot freed */
1120ae813fd8SSepherosa Ziehau 		ifp->if_flags &= ~IFF_OACTIVE;
11219db4b353SSepherosa Ziehau 		if_devstart(ifp);
1122ae813fd8SSepherosa Ziehau 	}
1123ae813fd8SSepherosa Ziehau }
1124ae813fd8SSepherosa Ziehau 
1125ae813fd8SSepherosa Ziehau static int
1126ae813fd8SSepherosa Ziehau nfe_encap(struct nfe_softc *sc, struct nfe_tx_ring *ring, struct mbuf *m0)
1127ae813fd8SSepherosa Ziehau {
1128ae813fd8SSepherosa Ziehau 	struct nfe_dma_ctx ctx;
1129ae813fd8SSepherosa Ziehau 	bus_dma_segment_t segs[NFE_MAX_SCATTER];
1130ae813fd8SSepherosa Ziehau 	struct nfe_tx_data *data, *data_map;
1131ae813fd8SSepherosa Ziehau 	bus_dmamap_t map;
1132ae813fd8SSepherosa Ziehau 	struct nfe_desc64 *desc64 = NULL;
1133ae813fd8SSepherosa Ziehau 	struct nfe_desc32 *desc32 = NULL;
1134ae813fd8SSepherosa Ziehau 	uint16_t flags = 0;
1135ae813fd8SSepherosa Ziehau 	uint32_t vtag = 0;
1136ae813fd8SSepherosa Ziehau 	int error, i, j;
1137ae813fd8SSepherosa Ziehau 
1138ae813fd8SSepherosa Ziehau 	data = &ring->data[ring->cur];
1139ae813fd8SSepherosa Ziehau 	map = data->map;
1140ae813fd8SSepherosa Ziehau 	data_map = data;	/* Remember who owns the DMA map */
1141ae813fd8SSepherosa Ziehau 
1142ae813fd8SSepherosa Ziehau 	ctx.nsegs = NFE_MAX_SCATTER;
1143ae813fd8SSepherosa Ziehau 	ctx.segs = segs;
1144ae813fd8SSepherosa Ziehau 	error = bus_dmamap_load_mbuf(ring->data_tag, map, m0,
1145ae813fd8SSepherosa Ziehau 				     nfe_buf_dma_addr, &ctx, BUS_DMA_NOWAIT);
1146ae813fd8SSepherosa Ziehau 	if (error && error != EFBIG) {
1147ae813fd8SSepherosa Ziehau 		if_printf(&sc->arpcom.ac_if, "could not map TX mbuf\n");
1148ae813fd8SSepherosa Ziehau 		goto back;
1149ae813fd8SSepherosa Ziehau 	}
1150ae813fd8SSepherosa Ziehau 
1151ae813fd8SSepherosa Ziehau 	if (error) {	/* error == EFBIG */
1152ae813fd8SSepherosa Ziehau 		struct mbuf *m_new;
1153ae813fd8SSepherosa Ziehau 
1154ae813fd8SSepherosa Ziehau 		m_new = m_defrag(m0, MB_DONTWAIT);
1155ae813fd8SSepherosa Ziehau 		if (m_new == NULL) {
1156ae813fd8SSepherosa Ziehau 			if_printf(&sc->arpcom.ac_if,
1157ae813fd8SSepherosa Ziehau 				  "could not defrag TX mbuf\n");
1158ae813fd8SSepherosa Ziehau 			error = ENOBUFS;
1159ae813fd8SSepherosa Ziehau 			goto back;
1160ae813fd8SSepherosa Ziehau 		} else {
1161ae813fd8SSepherosa Ziehau 			m0 = m_new;
1162ae813fd8SSepherosa Ziehau 		}
1163ae813fd8SSepherosa Ziehau 
1164ae813fd8SSepherosa Ziehau 		ctx.nsegs = NFE_MAX_SCATTER;
1165ae813fd8SSepherosa Ziehau 		ctx.segs = segs;
1166ae813fd8SSepherosa Ziehau 		error = bus_dmamap_load_mbuf(ring->data_tag, map, m0,
1167ae813fd8SSepherosa Ziehau 					     nfe_buf_dma_addr, &ctx,
1168ae813fd8SSepherosa Ziehau 					     BUS_DMA_NOWAIT);
1169ae813fd8SSepherosa Ziehau 		if (error) {
1170ae813fd8SSepherosa Ziehau 			if_printf(&sc->arpcom.ac_if,
1171ae813fd8SSepherosa Ziehau 				  "could not map defraged TX mbuf\n");
1172ae813fd8SSepherosa Ziehau 			goto back;
1173ae813fd8SSepherosa Ziehau 		}
1174ae813fd8SSepherosa Ziehau 	}
1175ae813fd8SSepherosa Ziehau 
1176ae813fd8SSepherosa Ziehau 	error = 0;
1177ae813fd8SSepherosa Ziehau 
1178ae813fd8SSepherosa Ziehau 	if (ring->queued + ctx.nsegs >= NFE_TX_RING_COUNT - 1) {
1179ae813fd8SSepherosa Ziehau 		bus_dmamap_unload(ring->data_tag, map);
1180ae813fd8SSepherosa Ziehau 		error = ENOBUFS;
1181ae813fd8SSepherosa Ziehau 		goto back;
1182ae813fd8SSepherosa Ziehau 	}
1183ae813fd8SSepherosa Ziehau 
1184ae813fd8SSepherosa Ziehau 	/* setup h/w VLAN tagging */
118583790f85SSepherosa Ziehau 	if (m0->m_flags & M_VLANTAG)
118683790f85SSepherosa Ziehau 		vtag = m0->m_pkthdr.ether_vlantag;
1187ae813fd8SSepherosa Ziehau 
1188bf2a5992SSepherosa Ziehau 	if (sc->arpcom.ac_if.if_capenable & IFCAP_TXCSUM) {
118911db6c57SSepherosa Ziehau 		if (m0->m_pkthdr.csum_flags & CSUM_IP)
1190ae813fd8SSepherosa Ziehau 			flags |= NFE_TX_IP_CSUM;
119111db6c57SSepherosa Ziehau 		if (m0->m_pkthdr.csum_flags & (CSUM_TCP | CSUM_UDP))
1192ae813fd8SSepherosa Ziehau 			flags |= NFE_TX_TCP_CSUM;
119311db6c57SSepherosa Ziehau 	}
1194ae813fd8SSepherosa Ziehau 
1195ae813fd8SSepherosa Ziehau 	/*
1196ae813fd8SSepherosa Ziehau 	 * XXX urm. somebody is unaware of how hardware works.  You
1197ae813fd8SSepherosa Ziehau 	 * absolutely CANNOT set NFE_TX_VALID on the next descriptor in
1198ae813fd8SSepherosa Ziehau 	 * the ring until the entire chain is actually *VALID*.  Otherwise
1199ae813fd8SSepherosa Ziehau 	 * the hardware may encounter a partially initialized chain that
1200ae813fd8SSepherosa Ziehau 	 * is marked as being ready to go when it in fact is not ready to
1201ae813fd8SSepherosa Ziehau 	 * go.
1202ae813fd8SSepherosa Ziehau 	 */
1203ae813fd8SSepherosa Ziehau 
1204ae813fd8SSepherosa Ziehau 	for (i = 0; i < ctx.nsegs; i++) {
1205ae813fd8SSepherosa Ziehau 		j = (ring->cur + i) % NFE_TX_RING_COUNT;
1206ae813fd8SSepherosa Ziehau 		data = &ring->data[j];
1207ae813fd8SSepherosa Ziehau 
1208ae813fd8SSepherosa Ziehau 		if (sc->sc_flags & NFE_40BIT_ADDR) {
1209ae813fd8SSepherosa Ziehau 			desc64 = &ring->desc64[j];
1210ae813fd8SSepherosa Ziehau #if defined(__LP64__)
1211ae813fd8SSepherosa Ziehau 			desc64->physaddr[0] =
1212ae813fd8SSepherosa Ziehau 			    htole32(segs[i].ds_addr >> 32);
1213ae813fd8SSepherosa Ziehau #endif
1214ae813fd8SSepherosa Ziehau 			desc64->physaddr[1] =
1215ae813fd8SSepherosa Ziehau 			    htole32(segs[i].ds_addr & 0xffffffff);
1216ae813fd8SSepherosa Ziehau 			desc64->length = htole16(segs[i].ds_len - 1);
1217ae813fd8SSepherosa Ziehau 			desc64->vtag = htole32(vtag);
1218ae813fd8SSepherosa Ziehau 			desc64->flags = htole16(flags);
1219ae813fd8SSepherosa Ziehau 		} else {
1220ae813fd8SSepherosa Ziehau 			desc32 = &ring->desc32[j];
1221ae813fd8SSepherosa Ziehau 			desc32->physaddr = htole32(segs[i].ds_addr);
1222ae813fd8SSepherosa Ziehau 			desc32->length = htole16(segs[i].ds_len - 1);
1223ae813fd8SSepherosa Ziehau 			desc32->flags = htole16(flags);
1224ae813fd8SSepherosa Ziehau 		}
1225ae813fd8SSepherosa Ziehau 
1226ae813fd8SSepherosa Ziehau 		/* csum flags and vtag belong to the first fragment only */
1227ae813fd8SSepherosa Ziehau 		flags &= ~(NFE_TX_IP_CSUM | NFE_TX_TCP_CSUM);
1228ae813fd8SSepherosa Ziehau 		vtag = 0;
1229ae813fd8SSepherosa Ziehau 
1230ae813fd8SSepherosa Ziehau 		ring->queued++;
1231ae813fd8SSepherosa Ziehau 		KKASSERT(ring->queued <= NFE_TX_RING_COUNT);
1232ae813fd8SSepherosa Ziehau 	}
1233ae813fd8SSepherosa Ziehau 
1234ae813fd8SSepherosa Ziehau 	/* the whole mbuf chain has been DMA mapped, fix last descriptor */
1235ae813fd8SSepherosa Ziehau 	if (sc->sc_flags & NFE_40BIT_ADDR) {
1236ae813fd8SSepherosa Ziehau 		desc64->flags |= htole16(NFE_TX_LASTFRAG_V2);
1237ae813fd8SSepherosa Ziehau 	} else {
1238ae813fd8SSepherosa Ziehau 		if (sc->sc_flags & NFE_JUMBO_SUP)
1239ae813fd8SSepherosa Ziehau 			flags = NFE_TX_LASTFRAG_V2;
1240ae813fd8SSepherosa Ziehau 		else
1241ae813fd8SSepherosa Ziehau 			flags = NFE_TX_LASTFRAG_V1;
1242ae813fd8SSepherosa Ziehau 		desc32->flags |= htole16(flags);
1243ae813fd8SSepherosa Ziehau 	}
1244ae813fd8SSepherosa Ziehau 
1245ae813fd8SSepherosa Ziehau 	/*
1246ae813fd8SSepherosa Ziehau 	 * Set NFE_TX_VALID backwards so the hardware doesn't see the
1247ae813fd8SSepherosa Ziehau 	 * whole mess until the first descriptor in the map is flagged.
1248ae813fd8SSepherosa Ziehau 	 */
1249ae813fd8SSepherosa Ziehau 	for (i = ctx.nsegs - 1; i >= 0; --i) {
1250ae813fd8SSepherosa Ziehau 		j = (ring->cur + i) % NFE_TX_RING_COUNT;
1251ae813fd8SSepherosa Ziehau 		if (sc->sc_flags & NFE_40BIT_ADDR) {
1252ae813fd8SSepherosa Ziehau 			desc64 = &ring->desc64[j];
1253ae813fd8SSepherosa Ziehau 			desc64->flags |= htole16(NFE_TX_VALID);
1254ae813fd8SSepherosa Ziehau 		} else {
1255ae813fd8SSepherosa Ziehau 			desc32 = &ring->desc32[j];
1256ae813fd8SSepherosa Ziehau 			desc32->flags |= htole16(NFE_TX_VALID);
1257ae813fd8SSepherosa Ziehau 		}
1258ae813fd8SSepherosa Ziehau 	}
1259ae813fd8SSepherosa Ziehau 	ring->cur = (ring->cur + ctx.nsegs) % NFE_TX_RING_COUNT;
1260ae813fd8SSepherosa Ziehau 
1261ae813fd8SSepherosa Ziehau 	/* Exchange DMA map */
1262ae813fd8SSepherosa Ziehau 	data_map->map = data->map;
1263ae813fd8SSepherosa Ziehau 	data->map = map;
1264ae813fd8SSepherosa Ziehau 	data->m = m0;
1265ae813fd8SSepherosa Ziehau 
1266ae813fd8SSepherosa Ziehau 	bus_dmamap_sync(ring->data_tag, map, BUS_DMASYNC_PREWRITE);
1267ae813fd8SSepherosa Ziehau back:
1268ae813fd8SSepherosa Ziehau 	if (error)
1269ae813fd8SSepherosa Ziehau 		m_freem(m0);
1270ae813fd8SSepherosa Ziehau 	return error;
1271ae813fd8SSepherosa Ziehau }
1272ae813fd8SSepherosa Ziehau 
1273ae813fd8SSepherosa Ziehau static void
1274ae813fd8SSepherosa Ziehau nfe_start(struct ifnet *ifp)
1275ae813fd8SSepherosa Ziehau {
1276ae813fd8SSepherosa Ziehau 	struct nfe_softc *sc = ifp->if_softc;
1277ae813fd8SSepherosa Ziehau 	struct nfe_tx_ring *ring = &sc->txq;
1278ae813fd8SSepherosa Ziehau 	int count = 0;
1279ae813fd8SSepherosa Ziehau 	struct mbuf *m0;
1280ae813fd8SSepherosa Ziehau 
12819db4b353SSepherosa Ziehau 	if ((ifp->if_flags & (IFF_OACTIVE | IFF_RUNNING)) != IFF_RUNNING)
1282ae813fd8SSepherosa Ziehau 		return;
1283ae813fd8SSepherosa Ziehau 
1284ae813fd8SSepherosa Ziehau 	for (;;) {
1285ae813fd8SSepherosa Ziehau 		m0 = ifq_dequeue(&ifp->if_snd, NULL);
1286ae813fd8SSepherosa Ziehau 		if (m0 == NULL)
1287ae813fd8SSepherosa Ziehau 			break;
1288ae813fd8SSepherosa Ziehau 
1289b637f170SSepherosa Ziehau 		ETHER_BPF_MTAP(ifp, m0);
1290ae813fd8SSepherosa Ziehau 
1291ae813fd8SSepherosa Ziehau 		if (nfe_encap(sc, ring, m0) != 0) {
1292ae813fd8SSepherosa Ziehau 			ifp->if_flags |= IFF_OACTIVE;
1293ae813fd8SSepherosa Ziehau 			break;
1294ae813fd8SSepherosa Ziehau 		}
1295ae813fd8SSepherosa Ziehau 		++count;
1296ae813fd8SSepherosa Ziehau 
1297ae813fd8SSepherosa Ziehau 		/*
1298ae813fd8SSepherosa Ziehau 		 * NOTE:
1299ae813fd8SSepherosa Ziehau 		 * `m0' may be freed in nfe_encap(), so
1300ae813fd8SSepherosa Ziehau 		 * it should not be touched any more.
1301ae813fd8SSepherosa Ziehau 		 */
1302ae813fd8SSepherosa Ziehau 	}
1303ae813fd8SSepherosa Ziehau 	if (count == 0)	/* nothing sent */
1304ae813fd8SSepherosa Ziehau 		return;
1305ae813fd8SSepherosa Ziehau 
1306ae813fd8SSepherosa Ziehau 	/* Sync TX descriptor ring */
1307ae813fd8SSepherosa Ziehau 	bus_dmamap_sync(ring->tag, ring->map, BUS_DMASYNC_PREWRITE);
1308ae813fd8SSepherosa Ziehau 
1309ae813fd8SSepherosa Ziehau 	/* Kick Tx */
1310ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_RXTX_CTL, NFE_RXTX_KICKTX | sc->rxtxctl);
1311ae813fd8SSepherosa Ziehau 
1312ae813fd8SSepherosa Ziehau 	/*
1313ae813fd8SSepherosa Ziehau 	 * Set a timeout in case the chip goes out to lunch.
1314ae813fd8SSepherosa Ziehau 	 */
1315ae813fd8SSepherosa Ziehau 	ifp->if_timer = 5;
1316ae813fd8SSepherosa Ziehau }
1317ae813fd8SSepherosa Ziehau 
1318ae813fd8SSepherosa Ziehau static void
1319ae813fd8SSepherosa Ziehau nfe_watchdog(struct ifnet *ifp)
1320ae813fd8SSepherosa Ziehau {
1321ae813fd8SSepherosa Ziehau 	struct nfe_softc *sc = ifp->if_softc;
1322ae813fd8SSepherosa Ziehau 
1323ae813fd8SSepherosa Ziehau 	if (ifp->if_flags & IFF_RUNNING) {
1324ae813fd8SSepherosa Ziehau 		if_printf(ifp, "watchdog timeout - lost interrupt recovered\n");
1325ae813fd8SSepherosa Ziehau 		nfe_txeof(sc);
1326ae813fd8SSepherosa Ziehau 		return;
1327ae813fd8SSepherosa Ziehau 	}
1328ae813fd8SSepherosa Ziehau 
1329ae813fd8SSepherosa Ziehau 	if_printf(ifp, "watchdog timeout\n");
1330ae813fd8SSepherosa Ziehau 
1331ae813fd8SSepherosa Ziehau 	nfe_init(ifp->if_softc);
1332ae813fd8SSepherosa Ziehau 
1333ae813fd8SSepherosa Ziehau 	ifp->if_oerrors++;
1334ae813fd8SSepherosa Ziehau }
1335ae813fd8SSepherosa Ziehau 
1336ae813fd8SSepherosa Ziehau static void
1337ae813fd8SSepherosa Ziehau nfe_init(void *xsc)
1338ae813fd8SSepherosa Ziehau {
1339ae813fd8SSepherosa Ziehau 	struct nfe_softc *sc = xsc;
1340ae813fd8SSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
1341ae813fd8SSepherosa Ziehau 	uint32_t tmp;
1342ae813fd8SSepherosa Ziehau 	int error;
1343ae813fd8SSepherosa Ziehau 
1344ae813fd8SSepherosa Ziehau 	nfe_stop(sc);
1345ae813fd8SSepherosa Ziehau 
1346*faaea42eSSepherosa Ziehau 	if ((sc->sc_flags & NFE_NO_PWRCTL) == 0)
1347*faaea42eSSepherosa Ziehau 		nfe_mac_reset(sc);
1348*faaea42eSSepherosa Ziehau 
1349a455c52eSSepherosa Ziehau 	/*
1350a455c52eSSepherosa Ziehau 	 * NOTE:
1351a455c52eSSepherosa Ziehau 	 * Switching between jumbo frames and normal frames should
1352a455c52eSSepherosa Ziehau 	 * be done _after_ nfe_stop() but _before_ nfe_init_rx_ring().
1353a455c52eSSepherosa Ziehau 	 */
1354a455c52eSSepherosa Ziehau 	if (ifp->if_mtu > ETHERMTU) {
1355a455c52eSSepherosa Ziehau 		sc->sc_flags |= NFE_USE_JUMBO;
1356a455c52eSSepherosa Ziehau 		sc->rxq.bufsz = NFE_JBYTES;
1357a455c52eSSepherosa Ziehau 		if (bootverbose)
1358a455c52eSSepherosa Ziehau 			if_printf(ifp, "use jumbo frames\n");
1359a455c52eSSepherosa Ziehau 	} else {
1360a455c52eSSepherosa Ziehau 		sc->sc_flags &= ~NFE_USE_JUMBO;
1361a455c52eSSepherosa Ziehau 		sc->rxq.bufsz = MCLBYTES;
1362a455c52eSSepherosa Ziehau 		if (bootverbose)
1363a455c52eSSepherosa Ziehau 			if_printf(ifp, "use non-jumbo frames\n");
1364a455c52eSSepherosa Ziehau 	}
1365a455c52eSSepherosa Ziehau 
1366ae813fd8SSepherosa Ziehau 	error = nfe_init_tx_ring(sc, &sc->txq);
1367ae813fd8SSepherosa Ziehau 	if (error) {
1368ae813fd8SSepherosa Ziehau 		nfe_stop(sc);
1369ae813fd8SSepherosa Ziehau 		return;
1370ae813fd8SSepherosa Ziehau 	}
1371ae813fd8SSepherosa Ziehau 
1372ae813fd8SSepherosa Ziehau 	error = nfe_init_rx_ring(sc, &sc->rxq);
1373ae813fd8SSepherosa Ziehau 	if (error) {
1374ae813fd8SSepherosa Ziehau 		nfe_stop(sc);
1375ae813fd8SSepherosa Ziehau 		return;
1376ae813fd8SSepherosa Ziehau 	}
1377ae813fd8SSepherosa Ziehau 
1378fd9c8397SSepherosa Ziehau 	NFE_WRITE(sc, NFE_TX_POLL, 0);
1379ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_STATUS, 0);
1380ae813fd8SSepherosa Ziehau 
1381*faaea42eSSepherosa Ziehau 	sc->rxtxctl = NFE_RXTX_BIT2 | sc->rxtxctl_desc;
138211db6c57SSepherosa Ziehau 
1383bf2a5992SSepherosa Ziehau 	if (ifp->if_capenable & IFCAP_RXCSUM)
1384ae813fd8SSepherosa Ziehau 		sc->rxtxctl |= NFE_RXTX_RXCSUM;
1385ae813fd8SSepherosa Ziehau 
1386ae813fd8SSepherosa Ziehau 	/*
1387ae813fd8SSepherosa Ziehau 	 * Although the adapter is capable of stripping VLAN tags from received
1388ae813fd8SSepherosa Ziehau 	 * frames (NFE_RXTX_VTAG_STRIP), we do not enable this functionality on
1389ae813fd8SSepherosa Ziehau 	 * purpose.  This will be done in software by our network stack.
1390ae813fd8SSepherosa Ziehau 	 */
1391ae813fd8SSepherosa Ziehau 	if (sc->sc_flags & NFE_HW_VLAN)
1392ae813fd8SSepherosa Ziehau 		sc->rxtxctl |= NFE_RXTX_VTAG_INSERT;
1393ae813fd8SSepherosa Ziehau 
1394ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_RXTX_CTL, NFE_RXTX_RESET | sc->rxtxctl);
1395ae813fd8SSepherosa Ziehau 	DELAY(10);
1396ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_RXTX_CTL, sc->rxtxctl);
1397ae813fd8SSepherosa Ziehau 
1398ae813fd8SSepherosa Ziehau 	if (sc->sc_flags & NFE_HW_VLAN)
1399ae813fd8SSepherosa Ziehau 		NFE_WRITE(sc, NFE_VTAG_CTL, NFE_VTAG_ENABLE);
1400ae813fd8SSepherosa Ziehau 
1401ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_SETUP_R6, 0);
1402ae813fd8SSepherosa Ziehau 
1403ae813fd8SSepherosa Ziehau 	/* set MAC address */
1404ae813fd8SSepherosa Ziehau 	nfe_set_macaddr(sc, sc->arpcom.ac_enaddr);
1405ae813fd8SSepherosa Ziehau 
1406ae813fd8SSepherosa Ziehau 	/* tell MAC where rings are in memory */
1407ae813fd8SSepherosa Ziehau #ifdef __LP64__
1408ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_RX_RING_ADDR_HI, sc->rxq.physaddr >> 32);
1409ae813fd8SSepherosa Ziehau #endif
1410ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_RX_RING_ADDR_LO, sc->rxq.physaddr & 0xffffffff);
1411ae813fd8SSepherosa Ziehau #ifdef __LP64__
1412ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_TX_RING_ADDR_HI, sc->txq.physaddr >> 32);
1413ae813fd8SSepherosa Ziehau #endif
1414ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_TX_RING_ADDR_LO, sc->txq.physaddr & 0xffffffff);
1415ae813fd8SSepherosa Ziehau 
1416ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_RING_SIZE,
1417ec9403d0SSepherosa Ziehau 	    (sc->sc_rx_ring_count - 1) << 16 |
1418ae813fd8SSepherosa Ziehau 	    (NFE_TX_RING_COUNT - 1));
1419ae813fd8SSepherosa Ziehau 
1420ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_RXBUFSZ, sc->rxq.bufsz);
1421ae813fd8SSepherosa Ziehau 
1422ae813fd8SSepherosa Ziehau 	/* force MAC to wakeup */
1423ae813fd8SSepherosa Ziehau 	tmp = NFE_READ(sc, NFE_PWR_STATE);
1424ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_PWR_STATE, tmp | NFE_PWR_WAKEUP);
1425ae813fd8SSepherosa Ziehau 	DELAY(10);
1426ae813fd8SSepherosa Ziehau 	tmp = NFE_READ(sc, NFE_PWR_STATE);
1427ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_PWR_STATE, tmp | NFE_PWR_VALID);
1428ae813fd8SSepherosa Ziehau 
14296362c2faSMatthew Dillon 	/*
14306362c2faSMatthew Dillon 	 * NFE_IMTIMER generates a periodic interrupt via NFE_IRQ_TIMER.
14316362c2faSMatthew Dillon 	 * It is unclear how wide the timer is.  Base programming does
14326362c2faSMatthew Dillon 	 * not seem to effect NFE_IRQ_TX_DONE or NFE_IRQ_RX_DONE so
14336362c2faSMatthew Dillon 	 * we don't get any interrupt moderation.  TX moderation is
14346362c2faSMatthew Dillon 	 * possible by using the timer interrupt instead of TX_DONE.
14356362c2faSMatthew Dillon 	 *
14366362c2faSMatthew Dillon 	 * It is unclear whether there are other bits that can be
14376362c2faSMatthew Dillon 	 * set to make the NFE device actually do interrupt moderation
14386362c2faSMatthew Dillon 	 * on the RX side.
14396362c2faSMatthew Dillon 	 *
14406362c2faSMatthew Dillon 	 * For now set a 128uS interval as a placemark, but don't use
14416362c2faSMatthew Dillon 	 * the timer.
14426362c2faSMatthew Dillon 	 */
1443ec9403d0SSepherosa Ziehau 	if (sc->sc_imtime < 0)
1444ec9403d0SSepherosa Ziehau 		NFE_WRITE(sc, NFE_IMTIMER, NFE_IMTIME_DEFAULT);
1445ec9403d0SSepherosa Ziehau 	else
1446ec9403d0SSepherosa Ziehau 		NFE_WRITE(sc, NFE_IMTIMER, NFE_IMTIME(sc->sc_imtime));
1447ae813fd8SSepherosa Ziehau 
1448ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_SETUP_R1, NFE_R1_MAGIC);
1449ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_SETUP_R2, NFE_R2_MAGIC);
1450ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_SETUP_R6, NFE_R6_MAGIC);
1451ae813fd8SSepherosa Ziehau 
1452ae813fd8SSepherosa Ziehau 	/* update MAC knowledge of PHY; generates a NFE_IRQ_LINK interrupt */
1453ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_STATUS, sc->mii_phyaddr << 24 | NFE_STATUS_MAGIC);
1454ae813fd8SSepherosa Ziehau 
1455ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_SETUP_R4, NFE_R4_MAGIC);
1456ae813fd8SSepherosa Ziehau 
1457ae813fd8SSepherosa Ziehau 	sc->rxtxctl &= ~NFE_RXTX_BIT2;
1458ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_RXTX_CTL, sc->rxtxctl);
1459ae813fd8SSepherosa Ziehau 	DELAY(10);
1460ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_RXTX_CTL, NFE_RXTX_BIT1 | sc->rxtxctl);
1461ae813fd8SSepherosa Ziehau 
1462ae813fd8SSepherosa Ziehau 	/* set Rx filter */
1463ae813fd8SSepherosa Ziehau 	nfe_setmulti(sc);
1464ae813fd8SSepherosa Ziehau 
1465ae813fd8SSepherosa Ziehau 	nfe_ifmedia_upd(ifp);
1466ae813fd8SSepherosa Ziehau 
1467ae813fd8SSepherosa Ziehau 	/* enable Rx */
1468ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_RX_CTL, NFE_RX_START);
1469ae813fd8SSepherosa Ziehau 
1470ae813fd8SSepherosa Ziehau 	/* enable Tx */
1471ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_TX_CTL, NFE_TX_START);
1472ae813fd8SSepherosa Ziehau 
1473ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_PHY_STATUS, 0xf);
1474ae813fd8SSepherosa Ziehau 
1475ae813fd8SSepherosa Ziehau #ifdef DEVICE_POLLING
1476ae813fd8SSepherosa Ziehau 	if ((ifp->if_flags & IFF_POLLING) == 0)
1477ae813fd8SSepherosa Ziehau #endif
1478ae813fd8SSepherosa Ziehau 	/* enable interrupts */
1479ec9403d0SSepherosa Ziehau 	NFE_WRITE(sc, NFE_IRQ_MASK, sc->sc_irq_enable);
1480ae813fd8SSepherosa Ziehau 
1481ae813fd8SSepherosa Ziehau 	callout_reset(&sc->sc_tick_ch, hz, nfe_tick, sc);
1482ae813fd8SSepherosa Ziehau 
1483ae813fd8SSepherosa Ziehau 	ifp->if_flags |= IFF_RUNNING;
1484ae813fd8SSepherosa Ziehau 	ifp->if_flags &= ~IFF_OACTIVE;
1485751890abSMatthew Dillon 
1486751890abSMatthew Dillon 	/*
1487751890abSMatthew Dillon 	 * If we had stuff in the tx ring before its all cleaned out now
1488751890abSMatthew Dillon 	 * so we are not going to get an interrupt, jump-start any pending
1489751890abSMatthew Dillon 	 * output.
1490751890abSMatthew Dillon 	 */
14919db4b353SSepherosa Ziehau 	if_devstart(ifp);
1492ae813fd8SSepherosa Ziehau }
1493ae813fd8SSepherosa Ziehau 
1494ae813fd8SSepherosa Ziehau static void
1495ae813fd8SSepherosa Ziehau nfe_stop(struct nfe_softc *sc)
1496ae813fd8SSepherosa Ziehau {
1497ae813fd8SSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
1498ae813fd8SSepherosa Ziehau 
1499ae813fd8SSepherosa Ziehau 	callout_stop(&sc->sc_tick_ch);
1500ae813fd8SSepherosa Ziehau 
1501ae813fd8SSepherosa Ziehau 	ifp->if_timer = 0;
1502ae813fd8SSepherosa Ziehau 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1503ae813fd8SSepherosa Ziehau 
1504d1daf8afSMatthew Dillon 	/*
1505d1daf8afSMatthew Dillon 	 * Are NFE_TX_CTL and NFE_RX_CTL polled by the chip microcontroller
1506d1daf8afSMatthew Dillon 	 * or do they directly reset/terminate the DMA hardware?  Nobody
1507d1daf8afSMatthew Dillon 	 * knows.
1508d1daf8afSMatthew Dillon 	 *
1509d1daf8afSMatthew Dillon 	 * Add two delays:
1510d1daf8afSMatthew Dillon 	 *
1511d1daf8afSMatthew Dillon 	 * (1) Delay before zeroing out NFE_TX_CTL.  This seems to help a
1512d1daf8afSMatthew Dillon 	 * watchdog timeout that occurs after a stop/init sequence.  I am
1513d1daf8afSMatthew Dillon 	 * theorizing that a TX KICK occuring just prior to a reinit (e.g.
1514d1daf8afSMatthew Dillon 	 * due to dhclient) is queueing an interrupt to the microcontroller
1515d1daf8afSMatthew Dillon 	 * which gets delayed until after we clear the control registers
1516d1daf8afSMatthew Dillon 	 * down below, resulting in mass confusion.  TX KICK is clearly
1517d1daf8afSMatthew Dillon 	 * hardware aided whereas the other bits in the control register
1518d1daf8afSMatthew Dillon 	 * are more likely to be polled by the microcontroller.
1519d1daf8afSMatthew Dillon 	 *
1520d1daf8afSMatthew Dillon 	 * (2) Delay after zeroing out TX and RX CTL registers, under the
1521d1daf8afSMatthew Dillon 	 * assumption that primary DMA is initiated and terminated by
1522d1daf8afSMatthew Dillon 	 * the microcontroller and not hardware (and anyway, one can hardly
1523d1daf8afSMatthew Dillon 	 * expect the DMA engine to just instantly stop!).  We don't want
1524d1daf8afSMatthew Dillon 	 * to rip the rings out from under it before it has had a chance to
1525d1daf8afSMatthew Dillon 	 * actually stop!
1526d1daf8afSMatthew Dillon 	 */
1527d1daf8afSMatthew Dillon 	DELAY(1000);
1528d1daf8afSMatthew Dillon 
1529ae813fd8SSepherosa Ziehau 	/* Abort Tx */
1530ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_TX_CTL, 0);
1531ae813fd8SSepherosa Ziehau 
1532ae813fd8SSepherosa Ziehau 	/* Disable Rx */
1533ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_RX_CTL, 0);
1534ae813fd8SSepherosa Ziehau 
1535ae813fd8SSepherosa Ziehau 	/* Disable interrupts */
1536ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_IRQ_MASK, 0);
1537ae813fd8SSepherosa Ziehau 
1538d1daf8afSMatthew Dillon 	DELAY(1000);
1539d1daf8afSMatthew Dillon 
1540ae813fd8SSepherosa Ziehau 	/* Reset Tx and Rx rings */
1541ae813fd8SSepherosa Ziehau 	nfe_reset_tx_ring(sc, &sc->txq);
1542ae813fd8SSepherosa Ziehau 	nfe_reset_rx_ring(sc, &sc->rxq);
1543ae813fd8SSepherosa Ziehau }
1544ae813fd8SSepherosa Ziehau 
1545ae813fd8SSepherosa Ziehau static int
1546ae813fd8SSepherosa Ziehau nfe_alloc_rx_ring(struct nfe_softc *sc, struct nfe_rx_ring *ring)
1547ae813fd8SSepherosa Ziehau {
1548ae813fd8SSepherosa Ziehau 	int i, j, error, descsize;
1549ae813fd8SSepherosa Ziehau 	void **desc;
1550ae813fd8SSepherosa Ziehau 
1551ae813fd8SSepherosa Ziehau 	if (sc->sc_flags & NFE_40BIT_ADDR) {
1552ae813fd8SSepherosa Ziehau 		desc = (void **)&ring->desc64;
1553ae813fd8SSepherosa Ziehau 		descsize = sizeof(struct nfe_desc64);
1554ae813fd8SSepherosa Ziehau 	} else {
1555ae813fd8SSepherosa Ziehau 		desc = (void **)&ring->desc32;
1556ae813fd8SSepherosa Ziehau 		descsize = sizeof(struct nfe_desc32);
1557ae813fd8SSepherosa Ziehau 	}
1558ae813fd8SSepherosa Ziehau 
1559a455c52eSSepherosa Ziehau 	ring->jbuf = kmalloc(sizeof(struct nfe_jbuf) * NFE_JPOOL_COUNT,
1560a455c52eSSepherosa Ziehau 			     M_DEVBUF, M_WAITOK | M_ZERO);
1561ec9403d0SSepherosa Ziehau 	ring->data = kmalloc(sizeof(struct nfe_rx_data) * sc->sc_rx_ring_count,
1562a455c52eSSepherosa Ziehau 			     M_DEVBUF, M_WAITOK | M_ZERO);
1563a455c52eSSepherosa Ziehau 
1564ae813fd8SSepherosa Ziehau 	ring->bufsz = MCLBYTES;
1565ae813fd8SSepherosa Ziehau 	ring->cur = ring->next = 0;
1566ae813fd8SSepherosa Ziehau 
1567ae813fd8SSepherosa Ziehau 	error = bus_dma_tag_create(NULL, PAGE_SIZE, 0,
1568ae813fd8SSepherosa Ziehau 				   BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR,
1569ae813fd8SSepherosa Ziehau 				   NULL, NULL,
1570ec9403d0SSepherosa Ziehau 				   sc->sc_rx_ring_count * descsize, 1,
1571ec9403d0SSepherosa Ziehau 				   sc->sc_rx_ring_count * descsize,
1572ae813fd8SSepherosa Ziehau 				   0, &ring->tag);
1573ae813fd8SSepherosa Ziehau 	if (error) {
1574ae813fd8SSepherosa Ziehau 		if_printf(&sc->arpcom.ac_if,
1575ae813fd8SSepherosa Ziehau 			  "could not create desc RX DMA tag\n");
1576ae813fd8SSepherosa Ziehau 		return error;
1577ae813fd8SSepherosa Ziehau 	}
1578ae813fd8SSepherosa Ziehau 
1579ae813fd8SSepherosa Ziehau 	error = bus_dmamem_alloc(ring->tag, desc, BUS_DMA_WAITOK | BUS_DMA_ZERO,
1580ae813fd8SSepherosa Ziehau 				 &ring->map);
1581ae813fd8SSepherosa Ziehau 	if (error) {
1582ae813fd8SSepherosa Ziehau 		if_printf(&sc->arpcom.ac_if,
1583ae813fd8SSepherosa Ziehau 			  "could not allocate RX desc DMA memory\n");
1584ae813fd8SSepherosa Ziehau 		bus_dma_tag_destroy(ring->tag);
1585ae813fd8SSepherosa Ziehau 		ring->tag = NULL;
1586ae813fd8SSepherosa Ziehau 		return error;
1587ae813fd8SSepherosa Ziehau 	}
1588ae813fd8SSepherosa Ziehau 
1589ae813fd8SSepherosa Ziehau 	error = bus_dmamap_load(ring->tag, ring->map, *desc,
1590ec9403d0SSepherosa Ziehau 				sc->sc_rx_ring_count * descsize,
1591ae813fd8SSepherosa Ziehau 				nfe_ring_dma_addr, &ring->physaddr,
1592ae813fd8SSepherosa Ziehau 				BUS_DMA_WAITOK);
1593ae813fd8SSepherosa Ziehau 	if (error) {
1594ae813fd8SSepherosa Ziehau 		if_printf(&sc->arpcom.ac_if,
1595ae813fd8SSepherosa Ziehau 			  "could not load RX desc DMA map\n");
1596ae813fd8SSepherosa Ziehau 		bus_dmamem_free(ring->tag, *desc, ring->map);
1597ae813fd8SSepherosa Ziehau 		bus_dma_tag_destroy(ring->tag);
1598ae813fd8SSepherosa Ziehau 		ring->tag = NULL;
1599ae813fd8SSepherosa Ziehau 		return error;
1600ae813fd8SSepherosa Ziehau 	}
1601ae813fd8SSepherosa Ziehau 
1602a455c52eSSepherosa Ziehau 	if (sc->sc_flags & NFE_JUMBO_SUP) {
1603ae813fd8SSepherosa Ziehau 		error = nfe_jpool_alloc(sc, ring);
1604ae813fd8SSepherosa Ziehau 		if (error) {
1605ae813fd8SSepherosa Ziehau 			if_printf(&sc->arpcom.ac_if,
1606ae813fd8SSepherosa Ziehau 				  "could not allocate jumbo frames\n");
1607ae813fd8SSepherosa Ziehau 			return error;
1608ae813fd8SSepherosa Ziehau 		}
1609ae813fd8SSepherosa Ziehau 	}
1610ae813fd8SSepherosa Ziehau 
1611ae813fd8SSepherosa Ziehau 	error = bus_dma_tag_create(NULL, 1, 0,
1612ae813fd8SSepherosa Ziehau 				   BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR,
1613ae813fd8SSepherosa Ziehau 				   NULL, NULL,
1614ae813fd8SSepherosa Ziehau 				   MCLBYTES, 1, MCLBYTES,
1615ae813fd8SSepherosa Ziehau 				   0, &ring->data_tag);
1616ae813fd8SSepherosa Ziehau 	if (error) {
1617ae813fd8SSepherosa Ziehau 		if_printf(&sc->arpcom.ac_if,
1618ae813fd8SSepherosa Ziehau 			  "could not create RX mbuf DMA tag\n");
1619ae813fd8SSepherosa Ziehau 		return error;
1620ae813fd8SSepherosa Ziehau 	}
1621ae813fd8SSepherosa Ziehau 
1622ae813fd8SSepherosa Ziehau 	/* Create a spare RX mbuf DMA map */
1623ae813fd8SSepherosa Ziehau 	error = bus_dmamap_create(ring->data_tag, 0, &ring->data_tmpmap);
1624ae813fd8SSepherosa Ziehau 	if (error) {
1625ae813fd8SSepherosa Ziehau 		if_printf(&sc->arpcom.ac_if,
1626ae813fd8SSepherosa Ziehau 			  "could not create spare RX mbuf DMA map\n");
1627ae813fd8SSepherosa Ziehau 		bus_dma_tag_destroy(ring->data_tag);
1628ae813fd8SSepherosa Ziehau 		ring->data_tag = NULL;
1629ae813fd8SSepherosa Ziehau 		return error;
1630ae813fd8SSepherosa Ziehau 	}
1631ae813fd8SSepherosa Ziehau 
1632ec9403d0SSepherosa Ziehau 	for (i = 0; i < sc->sc_rx_ring_count; i++) {
1633ae813fd8SSepherosa Ziehau 		error = bus_dmamap_create(ring->data_tag, 0,
1634ae813fd8SSepherosa Ziehau 					  &ring->data[i].map);
1635ae813fd8SSepherosa Ziehau 		if (error) {
1636ae813fd8SSepherosa Ziehau 			if_printf(&sc->arpcom.ac_if,
1637ae813fd8SSepherosa Ziehau 				  "could not create %dth RX mbuf DMA mapn", i);
1638ae813fd8SSepherosa Ziehau 			goto fail;
1639ae813fd8SSepherosa Ziehau 		}
1640ae813fd8SSepherosa Ziehau 	}
1641ae813fd8SSepherosa Ziehau 	return 0;
1642ae813fd8SSepherosa Ziehau fail:
1643ae813fd8SSepherosa Ziehau 	for (j = 0; j < i; ++j)
1644ae813fd8SSepherosa Ziehau 		bus_dmamap_destroy(ring->data_tag, ring->data[i].map);
1645ae813fd8SSepherosa Ziehau 	bus_dmamap_destroy(ring->data_tag, ring->data_tmpmap);
1646ae813fd8SSepherosa Ziehau 	bus_dma_tag_destroy(ring->data_tag);
1647ae813fd8SSepherosa Ziehau 	ring->data_tag = NULL;
1648ae813fd8SSepherosa Ziehau 	return error;
1649ae813fd8SSepherosa Ziehau }
1650ae813fd8SSepherosa Ziehau 
1651ae813fd8SSepherosa Ziehau static void
1652ae813fd8SSepherosa Ziehau nfe_reset_rx_ring(struct nfe_softc *sc, struct nfe_rx_ring *ring)
1653ae813fd8SSepherosa Ziehau {
1654ae813fd8SSepherosa Ziehau 	int i;
1655ae813fd8SSepherosa Ziehau 
1656ec9403d0SSepherosa Ziehau 	for (i = 0; i < sc->sc_rx_ring_count; i++) {
1657ae813fd8SSepherosa Ziehau 		struct nfe_rx_data *data = &ring->data[i];
1658ae813fd8SSepherosa Ziehau 
1659ae813fd8SSepherosa Ziehau 		if (data->m != NULL) {
1660a455c52eSSepherosa Ziehau 			if ((sc->sc_flags & NFE_USE_JUMBO) == 0)
1661ae813fd8SSepherosa Ziehau 				bus_dmamap_unload(ring->data_tag, data->map);
1662ae813fd8SSepherosa Ziehau 			m_freem(data->m);
1663ae813fd8SSepherosa Ziehau 			data->m = NULL;
1664ae813fd8SSepherosa Ziehau 		}
1665ae813fd8SSepherosa Ziehau 	}
1666ae813fd8SSepherosa Ziehau 	bus_dmamap_sync(ring->tag, ring->map, BUS_DMASYNC_PREWRITE);
1667ae813fd8SSepherosa Ziehau 
1668ae813fd8SSepherosa Ziehau 	ring->cur = ring->next = 0;
1669ae813fd8SSepherosa Ziehau }
1670ae813fd8SSepherosa Ziehau 
1671ae813fd8SSepherosa Ziehau static int
1672ae813fd8SSepherosa Ziehau nfe_init_rx_ring(struct nfe_softc *sc, struct nfe_rx_ring *ring)
1673ae813fd8SSepherosa Ziehau {
1674ae813fd8SSepherosa Ziehau 	int i;
1675ae813fd8SSepherosa Ziehau 
1676ec9403d0SSepherosa Ziehau 	for (i = 0; i < sc->sc_rx_ring_count; ++i) {
1677ae813fd8SSepherosa Ziehau 		int error;
1678ae813fd8SSepherosa Ziehau 
1679ae813fd8SSepherosa Ziehau 		/* XXX should use a function pointer */
1680ae813fd8SSepherosa Ziehau 		if (sc->sc_flags & NFE_USE_JUMBO)
1681ae813fd8SSepherosa Ziehau 			error = nfe_newbuf_jumbo(sc, ring, i, 1);
1682ae813fd8SSepherosa Ziehau 		else
1683ae813fd8SSepherosa Ziehau 			error = nfe_newbuf_std(sc, ring, i, 1);
1684ae813fd8SSepherosa Ziehau 		if (error) {
1685ae813fd8SSepherosa Ziehau 			if_printf(&sc->arpcom.ac_if,
1686ae813fd8SSepherosa Ziehau 				  "could not allocate RX buffer\n");
1687ae813fd8SSepherosa Ziehau 			return error;
1688ae813fd8SSepherosa Ziehau 		}
1689ae813fd8SSepherosa Ziehau 
1690ae813fd8SSepherosa Ziehau 		nfe_set_ready_rxdesc(sc, ring, i);
1691ae813fd8SSepherosa Ziehau 	}
1692ae813fd8SSepherosa Ziehau 	bus_dmamap_sync(ring->tag, ring->map, BUS_DMASYNC_PREWRITE);
1693ae813fd8SSepherosa Ziehau 
1694ae813fd8SSepherosa Ziehau 	return 0;
1695ae813fd8SSepherosa Ziehau }
1696ae813fd8SSepherosa Ziehau 
1697ae813fd8SSepherosa Ziehau static void
1698ae813fd8SSepherosa Ziehau nfe_free_rx_ring(struct nfe_softc *sc, struct nfe_rx_ring *ring)
1699ae813fd8SSepherosa Ziehau {
1700ae813fd8SSepherosa Ziehau 	if (ring->data_tag != NULL) {
1701ae813fd8SSepherosa Ziehau 		struct nfe_rx_data *data;
1702ae813fd8SSepherosa Ziehau 		int i;
1703ae813fd8SSepherosa Ziehau 
1704ec9403d0SSepherosa Ziehau 		for (i = 0; i < sc->sc_rx_ring_count; i++) {
1705ae813fd8SSepherosa Ziehau 			data = &ring->data[i];
1706ae813fd8SSepherosa Ziehau 
1707ae813fd8SSepherosa Ziehau 			if (data->m != NULL) {
1708ae813fd8SSepherosa Ziehau 				bus_dmamap_unload(ring->data_tag, data->map);
1709ae813fd8SSepherosa Ziehau 				m_freem(data->m);
1710ae813fd8SSepherosa Ziehau 			}
1711ae813fd8SSepherosa Ziehau 			bus_dmamap_destroy(ring->data_tag, data->map);
1712ae813fd8SSepherosa Ziehau 		}
1713ae813fd8SSepherosa Ziehau 		bus_dmamap_destroy(ring->data_tag, ring->data_tmpmap);
1714ae813fd8SSepherosa Ziehau 		bus_dma_tag_destroy(ring->data_tag);
1715ae813fd8SSepherosa Ziehau 	}
1716ae813fd8SSepherosa Ziehau 
1717ae813fd8SSepherosa Ziehau 	nfe_jpool_free(sc, ring);
1718ae813fd8SSepherosa Ziehau 
1719a455c52eSSepherosa Ziehau 	if (ring->jbuf != NULL)
1720a455c52eSSepherosa Ziehau 		kfree(ring->jbuf, M_DEVBUF);
1721a455c52eSSepherosa Ziehau 	if (ring->data != NULL)
1722a455c52eSSepherosa Ziehau 		kfree(ring->data, M_DEVBUF);
1723a455c52eSSepherosa Ziehau 
1724ae813fd8SSepherosa Ziehau 	if (ring->tag != NULL) {
1725ae813fd8SSepherosa Ziehau 		void *desc;
1726ae813fd8SSepherosa Ziehau 
1727ae813fd8SSepherosa Ziehau 		if (sc->sc_flags & NFE_40BIT_ADDR)
1728ae813fd8SSepherosa Ziehau 			desc = ring->desc64;
1729ae813fd8SSepherosa Ziehau 		else
1730ae813fd8SSepherosa Ziehau 			desc = ring->desc32;
1731ae813fd8SSepherosa Ziehau 
1732ae813fd8SSepherosa Ziehau 		bus_dmamap_unload(ring->tag, ring->map);
1733ae813fd8SSepherosa Ziehau 		bus_dmamem_free(ring->tag, desc, ring->map);
1734ae813fd8SSepherosa Ziehau 		bus_dma_tag_destroy(ring->tag);
1735ae813fd8SSepherosa Ziehau 	}
1736ae813fd8SSepherosa Ziehau }
1737ae813fd8SSepherosa Ziehau 
1738ae813fd8SSepherosa Ziehau static struct nfe_jbuf *
1739ae813fd8SSepherosa Ziehau nfe_jalloc(struct nfe_softc *sc)
1740ae813fd8SSepherosa Ziehau {
1741ae813fd8SSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
1742ae813fd8SSepherosa Ziehau 	struct nfe_jbuf *jbuf;
1743ae813fd8SSepherosa Ziehau 
1744ae813fd8SSepherosa Ziehau 	lwkt_serialize_enter(&sc->sc_jbuf_serializer);
1745ae813fd8SSepherosa Ziehau 
1746ae813fd8SSepherosa Ziehau 	jbuf = SLIST_FIRST(&sc->rxq.jfreelist);
1747ae813fd8SSepherosa Ziehau 	if (jbuf != NULL) {
1748ae813fd8SSepherosa Ziehau 		SLIST_REMOVE_HEAD(&sc->rxq.jfreelist, jnext);
1749ae813fd8SSepherosa Ziehau 		jbuf->inuse = 1;
1750ae813fd8SSepherosa Ziehau 	} else {
1751ae813fd8SSepherosa Ziehau 		if_printf(ifp, "no free jumbo buffer\n");
1752ae813fd8SSepherosa Ziehau 	}
1753ae813fd8SSepherosa Ziehau 
1754ae813fd8SSepherosa Ziehau 	lwkt_serialize_exit(&sc->sc_jbuf_serializer);
1755ae813fd8SSepherosa Ziehau 
1756ae813fd8SSepherosa Ziehau 	return jbuf;
1757ae813fd8SSepherosa Ziehau }
1758ae813fd8SSepherosa Ziehau 
1759ae813fd8SSepherosa Ziehau static void
1760ae813fd8SSepherosa Ziehau nfe_jfree(void *arg)
1761ae813fd8SSepherosa Ziehau {
1762ae813fd8SSepherosa Ziehau 	struct nfe_jbuf *jbuf = arg;
1763ae813fd8SSepherosa Ziehau 	struct nfe_softc *sc = jbuf->sc;
1764ae813fd8SSepherosa Ziehau 	struct nfe_rx_ring *ring = jbuf->ring;
1765ae813fd8SSepherosa Ziehau 
1766ae813fd8SSepherosa Ziehau 	if (&ring->jbuf[jbuf->slot] != jbuf)
1767ae813fd8SSepherosa Ziehau 		panic("%s: free wrong jumbo buffer\n", __func__);
1768ae813fd8SSepherosa Ziehau 	else if (jbuf->inuse == 0)
1769ae813fd8SSepherosa Ziehau 		panic("%s: jumbo buffer already freed\n", __func__);
1770ae813fd8SSepherosa Ziehau 
1771ae813fd8SSepherosa Ziehau 	lwkt_serialize_enter(&sc->sc_jbuf_serializer);
1772ae813fd8SSepherosa Ziehau 	atomic_subtract_int(&jbuf->inuse, 1);
1773ae813fd8SSepherosa Ziehau 	if (jbuf->inuse == 0)
1774ae813fd8SSepherosa Ziehau 		SLIST_INSERT_HEAD(&ring->jfreelist, jbuf, jnext);
1775ae813fd8SSepherosa Ziehau 	lwkt_serialize_exit(&sc->sc_jbuf_serializer);
1776ae813fd8SSepherosa Ziehau }
1777ae813fd8SSepherosa Ziehau 
1778ae813fd8SSepherosa Ziehau static void
1779ae813fd8SSepherosa Ziehau nfe_jref(void *arg)
1780ae813fd8SSepherosa Ziehau {
1781ae813fd8SSepherosa Ziehau 	struct nfe_jbuf *jbuf = arg;
1782ae813fd8SSepherosa Ziehau 	struct nfe_rx_ring *ring = jbuf->ring;
1783ae813fd8SSepherosa Ziehau 
1784ae813fd8SSepherosa Ziehau 	if (&ring->jbuf[jbuf->slot] != jbuf)
1785ae813fd8SSepherosa Ziehau 		panic("%s: ref wrong jumbo buffer\n", __func__);
1786ae813fd8SSepherosa Ziehau 	else if (jbuf->inuse == 0)
1787ae813fd8SSepherosa Ziehau 		panic("%s: jumbo buffer already freed\n", __func__);
1788ae813fd8SSepherosa Ziehau 
178906406609SSepherosa Ziehau 	atomic_add_int(&jbuf->inuse, 1);
1790ae813fd8SSepherosa Ziehau }
1791ae813fd8SSepherosa Ziehau 
1792ae813fd8SSepherosa Ziehau static int
1793ae813fd8SSepherosa Ziehau nfe_jpool_alloc(struct nfe_softc *sc, struct nfe_rx_ring *ring)
1794ae813fd8SSepherosa Ziehau {
1795ae813fd8SSepherosa Ziehau 	struct nfe_jbuf *jbuf;
1796ae813fd8SSepherosa Ziehau 	bus_addr_t physaddr;
1797ae813fd8SSepherosa Ziehau 	caddr_t buf;
1798ae813fd8SSepherosa Ziehau 	int i, error;
1799ae813fd8SSepherosa Ziehau 
1800ae813fd8SSepherosa Ziehau 	/*
1801ae813fd8SSepherosa Ziehau 	 * Allocate a big chunk of DMA'able memory.
1802ae813fd8SSepherosa Ziehau 	 */
1803ae813fd8SSepherosa Ziehau 	error = bus_dma_tag_create(NULL, PAGE_SIZE, 0,
1804ae813fd8SSepherosa Ziehau 				   BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR,
1805ae813fd8SSepherosa Ziehau 				   NULL, NULL,
1806ae813fd8SSepherosa Ziehau 				   NFE_JPOOL_SIZE, 1, NFE_JPOOL_SIZE,
1807ae813fd8SSepherosa Ziehau 				   0, &ring->jtag);
1808ae813fd8SSepherosa Ziehau 	if (error) {
1809ae813fd8SSepherosa Ziehau 		if_printf(&sc->arpcom.ac_if,
1810ae813fd8SSepherosa Ziehau 			  "could not create jumbo DMA tag\n");
1811ae813fd8SSepherosa Ziehau 		return error;
1812ae813fd8SSepherosa Ziehau 	}
1813ae813fd8SSepherosa Ziehau 
1814ae813fd8SSepherosa Ziehau 	error = bus_dmamem_alloc(ring->jtag, (void **)&ring->jpool,
1815ae813fd8SSepherosa Ziehau 				 BUS_DMA_WAITOK, &ring->jmap);
1816ae813fd8SSepherosa Ziehau 	if (error) {
1817ae813fd8SSepherosa Ziehau 		if_printf(&sc->arpcom.ac_if,
1818ae813fd8SSepherosa Ziehau 			  "could not allocate jumbo DMA memory\n");
1819ae813fd8SSepherosa Ziehau 		bus_dma_tag_destroy(ring->jtag);
1820ae813fd8SSepherosa Ziehau 		ring->jtag = NULL;
1821ae813fd8SSepherosa Ziehau 		return error;
1822ae813fd8SSepherosa Ziehau 	}
1823ae813fd8SSepherosa Ziehau 
1824ae813fd8SSepherosa Ziehau 	error = bus_dmamap_load(ring->jtag, ring->jmap, ring->jpool,
1825ae813fd8SSepherosa Ziehau 				NFE_JPOOL_SIZE, nfe_ring_dma_addr, &physaddr,
1826ae813fd8SSepherosa Ziehau 				BUS_DMA_WAITOK);
1827ae813fd8SSepherosa Ziehau 	if (error) {
1828ae813fd8SSepherosa Ziehau 		if_printf(&sc->arpcom.ac_if,
1829ae813fd8SSepherosa Ziehau 			  "could not load jumbo DMA map\n");
1830ae813fd8SSepherosa Ziehau 		bus_dmamem_free(ring->jtag, ring->jpool, ring->jmap);
1831ae813fd8SSepherosa Ziehau 		bus_dma_tag_destroy(ring->jtag);
1832ae813fd8SSepherosa Ziehau 		ring->jtag = NULL;
1833ae813fd8SSepherosa Ziehau 		return error;
1834ae813fd8SSepherosa Ziehau 	}
1835ae813fd8SSepherosa Ziehau 
1836ae813fd8SSepherosa Ziehau 	/* ..and split it into 9KB chunks */
1837ae813fd8SSepherosa Ziehau 	SLIST_INIT(&ring->jfreelist);
1838ae813fd8SSepherosa Ziehau 
1839ae813fd8SSepherosa Ziehau 	buf = ring->jpool;
1840ae813fd8SSepherosa Ziehau 	for (i = 0; i < NFE_JPOOL_COUNT; i++) {
1841ae813fd8SSepherosa Ziehau 		jbuf = &ring->jbuf[i];
1842ae813fd8SSepherosa Ziehau 
1843ae813fd8SSepherosa Ziehau 		jbuf->sc = sc;
1844ae813fd8SSepherosa Ziehau 		jbuf->ring = ring;
1845ae813fd8SSepherosa Ziehau 		jbuf->inuse = 0;
1846ae813fd8SSepherosa Ziehau 		jbuf->slot = i;
1847ae813fd8SSepherosa Ziehau 		jbuf->buf = buf;
1848ae813fd8SSepherosa Ziehau 		jbuf->physaddr = physaddr;
1849ae813fd8SSepherosa Ziehau 
1850ae813fd8SSepherosa Ziehau 		SLIST_INSERT_HEAD(&ring->jfreelist, jbuf, jnext);
1851ae813fd8SSepherosa Ziehau 
1852ae813fd8SSepherosa Ziehau 		buf += NFE_JBYTES;
1853ae813fd8SSepherosa Ziehau 		physaddr += NFE_JBYTES;
1854ae813fd8SSepherosa Ziehau 	}
1855ae813fd8SSepherosa Ziehau 
1856ae813fd8SSepherosa Ziehau 	return 0;
1857ae813fd8SSepherosa Ziehau }
1858ae813fd8SSepherosa Ziehau 
1859ae813fd8SSepherosa Ziehau static void
1860ae813fd8SSepherosa Ziehau nfe_jpool_free(struct nfe_softc *sc, struct nfe_rx_ring *ring)
1861ae813fd8SSepherosa Ziehau {
1862ae813fd8SSepherosa Ziehau 	if (ring->jtag != NULL) {
1863ae813fd8SSepherosa Ziehau 		bus_dmamap_unload(ring->jtag, ring->jmap);
1864ae813fd8SSepherosa Ziehau 		bus_dmamem_free(ring->jtag, ring->jpool, ring->jmap);
1865ae813fd8SSepherosa Ziehau 		bus_dma_tag_destroy(ring->jtag);
1866ae813fd8SSepherosa Ziehau 	}
1867ae813fd8SSepherosa Ziehau }
1868ae813fd8SSepherosa Ziehau 
1869ae813fd8SSepherosa Ziehau static int
1870ae813fd8SSepherosa Ziehau nfe_alloc_tx_ring(struct nfe_softc *sc, struct nfe_tx_ring *ring)
1871ae813fd8SSepherosa Ziehau {
1872ae813fd8SSepherosa Ziehau 	int i, j, error, descsize;
1873ae813fd8SSepherosa Ziehau 	void **desc;
1874ae813fd8SSepherosa Ziehau 
1875ae813fd8SSepherosa Ziehau 	if (sc->sc_flags & NFE_40BIT_ADDR) {
1876ae813fd8SSepherosa Ziehau 		desc = (void **)&ring->desc64;
1877ae813fd8SSepherosa Ziehau 		descsize = sizeof(struct nfe_desc64);
1878ae813fd8SSepherosa Ziehau 	} else {
1879ae813fd8SSepherosa Ziehau 		desc = (void **)&ring->desc32;
1880ae813fd8SSepherosa Ziehau 		descsize = sizeof(struct nfe_desc32);
1881ae813fd8SSepherosa Ziehau 	}
1882ae813fd8SSepherosa Ziehau 
1883ae813fd8SSepherosa Ziehau 	ring->queued = 0;
1884ae813fd8SSepherosa Ziehau 	ring->cur = ring->next = 0;
1885ae813fd8SSepherosa Ziehau 
1886ae813fd8SSepherosa Ziehau 	error = bus_dma_tag_create(NULL, PAGE_SIZE, 0,
1887ae813fd8SSepherosa Ziehau 				   BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR,
1888ae813fd8SSepherosa Ziehau 				   NULL, NULL,
1889ae813fd8SSepherosa Ziehau 				   NFE_TX_RING_COUNT * descsize, 1,
1890ae813fd8SSepherosa Ziehau 				   NFE_TX_RING_COUNT * descsize,
1891ae813fd8SSepherosa Ziehau 				   0, &ring->tag);
1892ae813fd8SSepherosa Ziehau 	if (error) {
1893ae813fd8SSepherosa Ziehau 		if_printf(&sc->arpcom.ac_if,
1894ae813fd8SSepherosa Ziehau 			  "could not create TX desc DMA map\n");
1895ae813fd8SSepherosa Ziehau 		return error;
1896ae813fd8SSepherosa Ziehau 	}
1897ae813fd8SSepherosa Ziehau 
1898ae813fd8SSepherosa Ziehau 	error = bus_dmamem_alloc(ring->tag, desc, BUS_DMA_WAITOK | BUS_DMA_ZERO,
1899ae813fd8SSepherosa Ziehau 				 &ring->map);
1900ae813fd8SSepherosa Ziehau 	if (error) {
1901ae813fd8SSepherosa Ziehau 		if_printf(&sc->arpcom.ac_if,
1902ae813fd8SSepherosa Ziehau 			  "could not allocate TX desc DMA memory\n");
1903ae813fd8SSepherosa Ziehau 		bus_dma_tag_destroy(ring->tag);
1904ae813fd8SSepherosa Ziehau 		ring->tag = NULL;
1905ae813fd8SSepherosa Ziehau 		return error;
1906ae813fd8SSepherosa Ziehau 	}
1907ae813fd8SSepherosa Ziehau 
1908ae813fd8SSepherosa Ziehau 	error = bus_dmamap_load(ring->tag, ring->map, *desc,
1909ae813fd8SSepherosa Ziehau 				NFE_TX_RING_COUNT * descsize,
1910ae813fd8SSepherosa Ziehau 				nfe_ring_dma_addr, &ring->physaddr,
1911ae813fd8SSepherosa Ziehau 				BUS_DMA_WAITOK);
1912ae813fd8SSepherosa Ziehau 	if (error) {
1913ae813fd8SSepherosa Ziehau 		if_printf(&sc->arpcom.ac_if,
1914ae813fd8SSepherosa Ziehau 			  "could not load TX desc DMA map\n");
1915ae813fd8SSepherosa Ziehau 		bus_dmamem_free(ring->tag, *desc, ring->map);
1916ae813fd8SSepherosa Ziehau 		bus_dma_tag_destroy(ring->tag);
1917ae813fd8SSepherosa Ziehau 		ring->tag = NULL;
1918ae813fd8SSepherosa Ziehau 		return error;
1919ae813fd8SSepherosa Ziehau 	}
1920ae813fd8SSepherosa Ziehau 
1921ae813fd8SSepherosa Ziehau 	error = bus_dma_tag_create(NULL, PAGE_SIZE, 0,
1922ae813fd8SSepherosa Ziehau 				   BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR,
1923ae813fd8SSepherosa Ziehau 				   NULL, NULL,
1924ae813fd8SSepherosa Ziehau 				   NFE_JBYTES * NFE_MAX_SCATTER,
1925ae813fd8SSepherosa Ziehau 				   NFE_MAX_SCATTER, NFE_JBYTES,
1926ae813fd8SSepherosa Ziehau 				   0, &ring->data_tag);
1927ae813fd8SSepherosa Ziehau 	if (error) {
1928ae813fd8SSepherosa Ziehau 		if_printf(&sc->arpcom.ac_if,
1929ae813fd8SSepherosa Ziehau 			  "could not create TX buf DMA tag\n");
1930ae813fd8SSepherosa Ziehau 		return error;
1931ae813fd8SSepherosa Ziehau 	}
1932ae813fd8SSepherosa Ziehau 
1933ae813fd8SSepherosa Ziehau 	for (i = 0; i < NFE_TX_RING_COUNT; i++) {
1934ae813fd8SSepherosa Ziehau 		error = bus_dmamap_create(ring->data_tag, 0,
1935ae813fd8SSepherosa Ziehau 					  &ring->data[i].map);
1936ae813fd8SSepherosa Ziehau 		if (error) {
1937ae813fd8SSepherosa Ziehau 			if_printf(&sc->arpcom.ac_if,
1938ae813fd8SSepherosa Ziehau 				  "could not create %dth TX buf DMA map\n", i);
1939ae813fd8SSepherosa Ziehau 			goto fail;
1940ae813fd8SSepherosa Ziehau 		}
1941ae813fd8SSepherosa Ziehau 	}
1942ae813fd8SSepherosa Ziehau 
1943ae813fd8SSepherosa Ziehau 	return 0;
1944ae813fd8SSepherosa Ziehau fail:
1945ae813fd8SSepherosa Ziehau 	for (j = 0; j < i; ++j)
1946ae813fd8SSepherosa Ziehau 		bus_dmamap_destroy(ring->data_tag, ring->data[i].map);
1947ae813fd8SSepherosa Ziehau 	bus_dma_tag_destroy(ring->data_tag);
1948ae813fd8SSepherosa Ziehau 	ring->data_tag = NULL;
1949ae813fd8SSepherosa Ziehau 	return error;
1950ae813fd8SSepherosa Ziehau }
1951ae813fd8SSepherosa Ziehau 
1952ae813fd8SSepherosa Ziehau static void
1953ae813fd8SSepherosa Ziehau nfe_reset_tx_ring(struct nfe_softc *sc, struct nfe_tx_ring *ring)
1954ae813fd8SSepherosa Ziehau {
1955ae813fd8SSepherosa Ziehau 	int i;
1956ae813fd8SSepherosa Ziehau 
1957ae813fd8SSepherosa Ziehau 	for (i = 0; i < NFE_TX_RING_COUNT; i++) {
1958ae813fd8SSepherosa Ziehau 		struct nfe_tx_data *data = &ring->data[i];
1959ae813fd8SSepherosa Ziehau 
1960ae813fd8SSepherosa Ziehau 		if (sc->sc_flags & NFE_40BIT_ADDR)
1961ae813fd8SSepherosa Ziehau 			ring->desc64[i].flags = 0;
1962ae813fd8SSepherosa Ziehau 		else
1963ae813fd8SSepherosa Ziehau 			ring->desc32[i].flags = 0;
1964ae813fd8SSepherosa Ziehau 
1965ae813fd8SSepherosa Ziehau 		if (data->m != NULL) {
1966ae813fd8SSepherosa Ziehau 			bus_dmamap_sync(ring->data_tag, data->map,
1967ae813fd8SSepherosa Ziehau 					BUS_DMASYNC_POSTWRITE);
1968ae813fd8SSepherosa Ziehau 			bus_dmamap_unload(ring->data_tag, data->map);
1969ae813fd8SSepherosa Ziehau 			m_freem(data->m);
1970ae813fd8SSepherosa Ziehau 			data->m = NULL;
1971ae813fd8SSepherosa Ziehau 		}
1972ae813fd8SSepherosa Ziehau 	}
1973ae813fd8SSepherosa Ziehau 	bus_dmamap_sync(ring->tag, ring->map, BUS_DMASYNC_PREWRITE);
1974ae813fd8SSepherosa Ziehau 
1975ae813fd8SSepherosa Ziehau 	ring->queued = 0;
1976ae813fd8SSepherosa Ziehau 	ring->cur = ring->next = 0;
1977ae813fd8SSepherosa Ziehau }
1978ae813fd8SSepherosa Ziehau 
1979ae813fd8SSepherosa Ziehau static int
1980ae813fd8SSepherosa Ziehau nfe_init_tx_ring(struct nfe_softc *sc __unused,
1981ae813fd8SSepherosa Ziehau 		 struct nfe_tx_ring *ring __unused)
1982ae813fd8SSepherosa Ziehau {
1983ae813fd8SSepherosa Ziehau 	return 0;
1984ae813fd8SSepherosa Ziehau }
1985ae813fd8SSepherosa Ziehau 
1986ae813fd8SSepherosa Ziehau static void
1987ae813fd8SSepherosa Ziehau nfe_free_tx_ring(struct nfe_softc *sc, struct nfe_tx_ring *ring)
1988ae813fd8SSepherosa Ziehau {
1989ae813fd8SSepherosa Ziehau 	if (ring->data_tag != NULL) {
1990ae813fd8SSepherosa Ziehau 		struct nfe_tx_data *data;
1991ae813fd8SSepherosa Ziehau 		int i;
1992ae813fd8SSepherosa Ziehau 
1993ae813fd8SSepherosa Ziehau 		for (i = 0; i < NFE_TX_RING_COUNT; ++i) {
1994ae813fd8SSepherosa Ziehau 			data = &ring->data[i];
1995ae813fd8SSepherosa Ziehau 
1996ae813fd8SSepherosa Ziehau 			if (data->m != NULL) {
1997ae813fd8SSepherosa Ziehau 				bus_dmamap_unload(ring->data_tag, data->map);
1998ae813fd8SSepherosa Ziehau 				m_freem(data->m);
1999ae813fd8SSepherosa Ziehau 			}
2000ae813fd8SSepherosa Ziehau 			bus_dmamap_destroy(ring->data_tag, data->map);
2001ae813fd8SSepherosa Ziehau 		}
2002ae813fd8SSepherosa Ziehau 
2003ae813fd8SSepherosa Ziehau 		bus_dma_tag_destroy(ring->data_tag);
2004ae813fd8SSepherosa Ziehau 	}
2005ae813fd8SSepherosa Ziehau 
2006ae813fd8SSepherosa Ziehau 	if (ring->tag != NULL) {
2007ae813fd8SSepherosa Ziehau 		void *desc;
2008ae813fd8SSepherosa Ziehau 
2009ae813fd8SSepherosa Ziehau 		if (sc->sc_flags & NFE_40BIT_ADDR)
2010ae813fd8SSepherosa Ziehau 			desc = ring->desc64;
2011ae813fd8SSepherosa Ziehau 		else
2012ae813fd8SSepherosa Ziehau 			desc = ring->desc32;
2013ae813fd8SSepherosa Ziehau 
2014ae813fd8SSepherosa Ziehau 		bus_dmamap_unload(ring->tag, ring->map);
2015ae813fd8SSepherosa Ziehau 		bus_dmamem_free(ring->tag, desc, ring->map);
2016ae813fd8SSepherosa Ziehau 		bus_dma_tag_destroy(ring->tag);
2017ae813fd8SSepherosa Ziehau 	}
2018ae813fd8SSepherosa Ziehau }
2019ae813fd8SSepherosa Ziehau 
2020ae813fd8SSepherosa Ziehau static int
2021ae813fd8SSepherosa Ziehau nfe_ifmedia_upd(struct ifnet *ifp)
2022ae813fd8SSepherosa Ziehau {
2023ae813fd8SSepherosa Ziehau 	struct nfe_softc *sc = ifp->if_softc;
2024ae813fd8SSepherosa Ziehau 	struct mii_data *mii = device_get_softc(sc->sc_miibus);
2025ae813fd8SSepherosa Ziehau 
2026ae813fd8SSepherosa Ziehau 	if (mii->mii_instance != 0) {
2027ae813fd8SSepherosa Ziehau 		struct mii_softc *miisc;
2028ae813fd8SSepherosa Ziehau 
2029ae813fd8SSepherosa Ziehau 		LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
2030ae813fd8SSepherosa Ziehau 			mii_phy_reset(miisc);
2031ae813fd8SSepherosa Ziehau 	}
2032ae813fd8SSepherosa Ziehau 	mii_mediachg(mii);
2033ae813fd8SSepherosa Ziehau 
2034ae813fd8SSepherosa Ziehau 	return 0;
2035ae813fd8SSepherosa Ziehau }
2036ae813fd8SSepherosa Ziehau 
2037ae813fd8SSepherosa Ziehau static void
2038ae813fd8SSepherosa Ziehau nfe_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
2039ae813fd8SSepherosa Ziehau {
2040ae813fd8SSepherosa Ziehau 	struct nfe_softc *sc = ifp->if_softc;
2041ae813fd8SSepherosa Ziehau 	struct mii_data *mii = device_get_softc(sc->sc_miibus);
2042ae813fd8SSepherosa Ziehau 
2043ae813fd8SSepherosa Ziehau 	mii_pollstat(mii);
2044ae813fd8SSepherosa Ziehau 	ifmr->ifm_status = mii->mii_media_status;
2045ae813fd8SSepherosa Ziehau 	ifmr->ifm_active = mii->mii_media_active;
2046ae813fd8SSepherosa Ziehau }
2047ae813fd8SSepherosa Ziehau 
2048ae813fd8SSepherosa Ziehau static void
2049ae813fd8SSepherosa Ziehau nfe_setmulti(struct nfe_softc *sc)
2050ae813fd8SSepherosa Ziehau {
2051ae813fd8SSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
2052ae813fd8SSepherosa Ziehau 	struct ifmultiaddr *ifma;
2053ae813fd8SSepherosa Ziehau 	uint8_t addr[ETHER_ADDR_LEN], mask[ETHER_ADDR_LEN];
2054ae813fd8SSepherosa Ziehau 	uint32_t filter = NFE_RXFILTER_MAGIC;
2055ae813fd8SSepherosa Ziehau 	int i;
2056ae813fd8SSepherosa Ziehau 
2057ae813fd8SSepherosa Ziehau 	if ((ifp->if_flags & (IFF_ALLMULTI | IFF_PROMISC)) != 0) {
2058ae813fd8SSepherosa Ziehau 		bzero(addr, ETHER_ADDR_LEN);
2059ae813fd8SSepherosa Ziehau 		bzero(mask, ETHER_ADDR_LEN);
2060ae813fd8SSepherosa Ziehau 		goto done;
2061ae813fd8SSepherosa Ziehau 	}
2062ae813fd8SSepherosa Ziehau 
2063ae813fd8SSepherosa Ziehau 	bcopy(etherbroadcastaddr, addr, ETHER_ADDR_LEN);
2064ae813fd8SSepherosa Ziehau 	bcopy(etherbroadcastaddr, mask, ETHER_ADDR_LEN);
2065ae813fd8SSepherosa Ziehau 
2066ae813fd8SSepherosa Ziehau 	LIST_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
2067ae813fd8SSepherosa Ziehau 		caddr_t maddr;
2068ae813fd8SSepherosa Ziehau 
2069ae813fd8SSepherosa Ziehau 		if (ifma->ifma_addr->sa_family != AF_LINK)
2070ae813fd8SSepherosa Ziehau 			continue;
2071ae813fd8SSepherosa Ziehau 
2072ae813fd8SSepherosa Ziehau 		maddr = LLADDR((struct sockaddr_dl *)ifma->ifma_addr);
2073ae813fd8SSepherosa Ziehau 		for (i = 0; i < ETHER_ADDR_LEN; i++) {
2074ae813fd8SSepherosa Ziehau 			addr[i] &= maddr[i];
2075ae813fd8SSepherosa Ziehau 			mask[i] &= ~maddr[i];
2076ae813fd8SSepherosa Ziehau 		}
2077ae813fd8SSepherosa Ziehau 	}
2078ae813fd8SSepherosa Ziehau 
2079ae813fd8SSepherosa Ziehau 	for (i = 0; i < ETHER_ADDR_LEN; i++)
2080ae813fd8SSepherosa Ziehau 		mask[i] |= addr[i];
2081ae813fd8SSepherosa Ziehau 
2082ae813fd8SSepherosa Ziehau done:
2083ae813fd8SSepherosa Ziehau 	addr[0] |= 0x01;	/* make sure multicast bit is set */
2084ae813fd8SSepherosa Ziehau 
2085ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_MULTIADDR_HI,
2086ae813fd8SSepherosa Ziehau 	    addr[3] << 24 | addr[2] << 16 | addr[1] << 8 | addr[0]);
2087ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_MULTIADDR_LO,
2088ae813fd8SSepherosa Ziehau 	    addr[5] <<  8 | addr[4]);
2089ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_MULTIMASK_HI,
2090ae813fd8SSepherosa Ziehau 	    mask[3] << 24 | mask[2] << 16 | mask[1] << 8 | mask[0]);
2091ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_MULTIMASK_LO,
2092ae813fd8SSepherosa Ziehau 	    mask[5] <<  8 | mask[4]);
2093ae813fd8SSepherosa Ziehau 
2094ae813fd8SSepherosa Ziehau 	filter |= (ifp->if_flags & IFF_PROMISC) ? NFE_PROMISC : NFE_U2M;
2095ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_RXFILTER, filter);
2096ae813fd8SSepherosa Ziehau }
2097ae813fd8SSepherosa Ziehau 
2098ae813fd8SSepherosa Ziehau static void
2099ae813fd8SSepherosa Ziehau nfe_get_macaddr(struct nfe_softc *sc, uint8_t *addr)
2100ae813fd8SSepherosa Ziehau {
2101ae813fd8SSepherosa Ziehau 	uint32_t tmp;
2102ae813fd8SSepherosa Ziehau 
2103ae813fd8SSepherosa Ziehau 	tmp = NFE_READ(sc, NFE_MACADDR_LO);
2104ae813fd8SSepherosa Ziehau 	addr[0] = (tmp >> 8) & 0xff;
2105ae813fd8SSepherosa Ziehau 	addr[1] = (tmp & 0xff);
2106ae813fd8SSepherosa Ziehau 
2107ae813fd8SSepherosa Ziehau 	tmp = NFE_READ(sc, NFE_MACADDR_HI);
2108ae813fd8SSepherosa Ziehau 	addr[2] = (tmp >> 24) & 0xff;
2109ae813fd8SSepherosa Ziehau 	addr[3] = (tmp >> 16) & 0xff;
2110ae813fd8SSepherosa Ziehau 	addr[4] = (tmp >>  8) & 0xff;
2111ae813fd8SSepherosa Ziehau 	addr[5] = (tmp & 0xff);
2112ae813fd8SSepherosa Ziehau }
2113ae813fd8SSepherosa Ziehau 
2114ae813fd8SSepherosa Ziehau static void
2115ae813fd8SSepherosa Ziehau nfe_set_macaddr(struct nfe_softc *sc, const uint8_t *addr)
2116ae813fd8SSepherosa Ziehau {
2117ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_MACADDR_LO,
2118ae813fd8SSepherosa Ziehau 	    addr[5] <<  8 | addr[4]);
2119ae813fd8SSepherosa Ziehau 	NFE_WRITE(sc, NFE_MACADDR_HI,
2120ae813fd8SSepherosa Ziehau 	    addr[3] << 24 | addr[2] << 16 | addr[1] << 8 | addr[0]);
2121ae813fd8SSepherosa Ziehau }
2122ae813fd8SSepherosa Ziehau 
2123ae813fd8SSepherosa Ziehau static void
2124ae813fd8SSepherosa Ziehau nfe_tick(void *arg)
2125ae813fd8SSepherosa Ziehau {
2126ae813fd8SSepherosa Ziehau 	struct nfe_softc *sc = arg;
2127ae813fd8SSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
2128ae813fd8SSepherosa Ziehau 	struct mii_data *mii = device_get_softc(sc->sc_miibus);
2129ae813fd8SSepherosa Ziehau 
2130ae813fd8SSepherosa Ziehau 	lwkt_serialize_enter(ifp->if_serializer);
2131ae813fd8SSepherosa Ziehau 
2132ae813fd8SSepherosa Ziehau 	mii_tick(mii);
2133ae813fd8SSepherosa Ziehau 	callout_reset(&sc->sc_tick_ch, hz, nfe_tick, sc);
2134ae813fd8SSepherosa Ziehau 
2135ae813fd8SSepherosa Ziehau 	lwkt_serialize_exit(ifp->if_serializer);
2136ae813fd8SSepherosa Ziehau }
2137ae813fd8SSepherosa Ziehau 
2138ae813fd8SSepherosa Ziehau static void
2139ae813fd8SSepherosa Ziehau nfe_ring_dma_addr(void *arg, bus_dma_segment_t *seg, int nseg, int error)
2140ae813fd8SSepherosa Ziehau {
2141ae813fd8SSepherosa Ziehau 	if (error)
2142ae813fd8SSepherosa Ziehau 		return;
2143ae813fd8SSepherosa Ziehau 
2144ae813fd8SSepherosa Ziehau 	KASSERT(nseg == 1, ("too many segments, should be 1\n"));
2145ae813fd8SSepherosa Ziehau 
2146ae813fd8SSepherosa Ziehau 	*((uint32_t *)arg) = seg->ds_addr;
2147ae813fd8SSepherosa Ziehau }
2148ae813fd8SSepherosa Ziehau 
2149ae813fd8SSepherosa Ziehau static void
2150ae813fd8SSepherosa Ziehau nfe_buf_dma_addr(void *arg, bus_dma_segment_t *segs, int nsegs,
2151ae813fd8SSepherosa Ziehau 		 bus_size_t mapsz __unused, int error)
2152ae813fd8SSepherosa Ziehau {
2153ae813fd8SSepherosa Ziehau 	struct nfe_dma_ctx *ctx = arg;
2154ae813fd8SSepherosa Ziehau 	int i;
2155ae813fd8SSepherosa Ziehau 
2156ae813fd8SSepherosa Ziehau 	if (error)
2157ae813fd8SSepherosa Ziehau 		return;
2158ae813fd8SSepherosa Ziehau 
2159ae813fd8SSepherosa Ziehau 	KASSERT(nsegs <= ctx->nsegs,
2160ae813fd8SSepherosa Ziehau 		("too many segments(%d), should be <= %d\n",
2161ae813fd8SSepherosa Ziehau 		 nsegs, ctx->nsegs));
2162ae813fd8SSepherosa Ziehau 
2163ae813fd8SSepherosa Ziehau 	ctx->nsegs = nsegs;
2164ae813fd8SSepherosa Ziehau 	for (i = 0; i < nsegs; ++i)
2165ae813fd8SSepherosa Ziehau 		ctx->segs[i] = segs[i];
2166ae813fd8SSepherosa Ziehau }
2167ae813fd8SSepherosa Ziehau 
2168ae813fd8SSepherosa Ziehau static int
2169ae813fd8SSepherosa Ziehau nfe_newbuf_std(struct nfe_softc *sc, struct nfe_rx_ring *ring, int idx,
2170ae813fd8SSepherosa Ziehau 	       int wait)
2171ae813fd8SSepherosa Ziehau {
2172ae813fd8SSepherosa Ziehau 	struct nfe_rx_data *data = &ring->data[idx];
2173ae813fd8SSepherosa Ziehau 	struct nfe_dma_ctx ctx;
2174ae813fd8SSepherosa Ziehau 	bus_dma_segment_t seg;
2175ae813fd8SSepherosa Ziehau 	bus_dmamap_t map;
2176ae813fd8SSepherosa Ziehau 	struct mbuf *m;
2177ae813fd8SSepherosa Ziehau 	int error;
2178ae813fd8SSepherosa Ziehau 
2179ae813fd8SSepherosa Ziehau 	m = m_getcl(wait ? MB_WAIT : MB_DONTWAIT, MT_DATA, M_PKTHDR);
2180ae813fd8SSepherosa Ziehau 	if (m == NULL)
2181ae813fd8SSepherosa Ziehau 		return ENOBUFS;
2182ae813fd8SSepherosa Ziehau 	m->m_len = m->m_pkthdr.len = MCLBYTES;
2183ae813fd8SSepherosa Ziehau 
2184ae813fd8SSepherosa Ziehau 	ctx.nsegs = 1;
2185ae813fd8SSepherosa Ziehau 	ctx.segs = &seg;
2186ae813fd8SSepherosa Ziehau 	error = bus_dmamap_load_mbuf(ring->data_tag, ring->data_tmpmap,
2187ae813fd8SSepherosa Ziehau 				     m, nfe_buf_dma_addr, &ctx,
2188ae813fd8SSepherosa Ziehau 				     wait ? BUS_DMA_WAITOK : BUS_DMA_NOWAIT);
2189ae813fd8SSepherosa Ziehau 	if (error) {
2190ae813fd8SSepherosa Ziehau 		m_freem(m);
2191ae813fd8SSepherosa Ziehau 		if_printf(&sc->arpcom.ac_if, "could map RX mbuf %d\n", error);
2192ae813fd8SSepherosa Ziehau 		return error;
2193ae813fd8SSepherosa Ziehau 	}
2194ae813fd8SSepherosa Ziehau 
2195ae813fd8SSepherosa Ziehau 	/* Unload originally mapped mbuf */
2196ae813fd8SSepherosa Ziehau 	bus_dmamap_unload(ring->data_tag, data->map);
2197ae813fd8SSepherosa Ziehau 
2198ae813fd8SSepherosa Ziehau 	/* Swap this DMA map with tmp DMA map */
2199ae813fd8SSepherosa Ziehau 	map = data->map;
2200ae813fd8SSepherosa Ziehau 	data->map = ring->data_tmpmap;
2201ae813fd8SSepherosa Ziehau 	ring->data_tmpmap = map;
2202ae813fd8SSepherosa Ziehau 
2203ae813fd8SSepherosa Ziehau 	/* Caller is assumed to have collected the old mbuf */
2204ae813fd8SSepherosa Ziehau 	data->m = m;
2205ae813fd8SSepherosa Ziehau 
2206ae813fd8SSepherosa Ziehau 	nfe_set_paddr_rxdesc(sc, ring, idx, seg.ds_addr);
2207ae813fd8SSepherosa Ziehau 
2208ae813fd8SSepherosa Ziehau 	bus_dmamap_sync(ring->data_tag, data->map, BUS_DMASYNC_PREREAD);
2209ae813fd8SSepherosa Ziehau 	return 0;
2210ae813fd8SSepherosa Ziehau }
2211ae813fd8SSepherosa Ziehau 
2212ae813fd8SSepherosa Ziehau static int
2213ae813fd8SSepherosa Ziehau nfe_newbuf_jumbo(struct nfe_softc *sc, struct nfe_rx_ring *ring, int idx,
2214ae813fd8SSepherosa Ziehau 		 int wait)
2215ae813fd8SSepherosa Ziehau {
2216ae813fd8SSepherosa Ziehau 	struct nfe_rx_data *data = &ring->data[idx];
2217ae813fd8SSepherosa Ziehau 	struct nfe_jbuf *jbuf;
2218ae813fd8SSepherosa Ziehau 	struct mbuf *m;
2219ae813fd8SSepherosa Ziehau 
2220ae813fd8SSepherosa Ziehau 	MGETHDR(m, wait ? MB_WAIT : MB_DONTWAIT, MT_DATA);
2221ae813fd8SSepherosa Ziehau 	if (m == NULL)
2222ae813fd8SSepherosa Ziehau 		return ENOBUFS;
2223ae813fd8SSepherosa Ziehau 
2224ae813fd8SSepherosa Ziehau 	jbuf = nfe_jalloc(sc);
2225ae813fd8SSepherosa Ziehau 	if (jbuf == NULL) {
2226ae813fd8SSepherosa Ziehau 		m_freem(m);
2227ae813fd8SSepherosa Ziehau 		if_printf(&sc->arpcom.ac_if, "jumbo allocation failed "
2228ae813fd8SSepherosa Ziehau 		    "-- packet dropped!\n");
2229ae813fd8SSepherosa Ziehau 		return ENOBUFS;
2230ae813fd8SSepherosa Ziehau 	}
2231ae813fd8SSepherosa Ziehau 
2232ae813fd8SSepherosa Ziehau 	m->m_ext.ext_arg = jbuf;
2233ae813fd8SSepherosa Ziehau 	m->m_ext.ext_buf = jbuf->buf;
2234ae813fd8SSepherosa Ziehau 	m->m_ext.ext_free = nfe_jfree;
2235ae813fd8SSepherosa Ziehau 	m->m_ext.ext_ref = nfe_jref;
2236ae813fd8SSepherosa Ziehau 	m->m_ext.ext_size = NFE_JBYTES;
2237ae813fd8SSepherosa Ziehau 
2238ae813fd8SSepherosa Ziehau 	m->m_data = m->m_ext.ext_buf;
2239ae813fd8SSepherosa Ziehau 	m->m_flags |= M_EXT;
2240ae813fd8SSepherosa Ziehau 	m->m_len = m->m_pkthdr.len = m->m_ext.ext_size;
2241ae813fd8SSepherosa Ziehau 
2242ae813fd8SSepherosa Ziehau 	/* Caller is assumed to have collected the old mbuf */
2243ae813fd8SSepherosa Ziehau 	data->m = m;
2244ae813fd8SSepherosa Ziehau 
2245ae813fd8SSepherosa Ziehau 	nfe_set_paddr_rxdesc(sc, ring, idx, jbuf->physaddr);
2246ae813fd8SSepherosa Ziehau 
2247ae813fd8SSepherosa Ziehau 	bus_dmamap_sync(ring->jtag, ring->jmap, BUS_DMASYNC_PREREAD);
2248ae813fd8SSepherosa Ziehau 	return 0;
2249ae813fd8SSepherosa Ziehau }
2250ae813fd8SSepherosa Ziehau 
2251ae813fd8SSepherosa Ziehau static void
2252ae813fd8SSepherosa Ziehau nfe_set_paddr_rxdesc(struct nfe_softc *sc, struct nfe_rx_ring *ring, int idx,
2253ae813fd8SSepherosa Ziehau 		     bus_addr_t physaddr)
2254ae813fd8SSepherosa Ziehau {
2255ae813fd8SSepherosa Ziehau 	if (sc->sc_flags & NFE_40BIT_ADDR) {
2256ae813fd8SSepherosa Ziehau 		struct nfe_desc64 *desc64 = &ring->desc64[idx];
2257ae813fd8SSepherosa Ziehau 
2258ae813fd8SSepherosa Ziehau #if defined(__LP64__)
2259ae813fd8SSepherosa Ziehau 		desc64->physaddr[0] = htole32(physaddr >> 32);
2260ae813fd8SSepherosa Ziehau #endif
2261ae813fd8SSepherosa Ziehau 		desc64->physaddr[1] = htole32(physaddr & 0xffffffff);
2262ae813fd8SSepherosa Ziehau 	} else {
2263ae813fd8SSepherosa Ziehau 		struct nfe_desc32 *desc32 = &ring->desc32[idx];
2264ae813fd8SSepherosa Ziehau 
2265ae813fd8SSepherosa Ziehau 		desc32->physaddr = htole32(physaddr);
2266ae813fd8SSepherosa Ziehau 	}
2267ae813fd8SSepherosa Ziehau }
2268ae813fd8SSepherosa Ziehau 
2269ae813fd8SSepherosa Ziehau static void
2270ae813fd8SSepherosa Ziehau nfe_set_ready_rxdesc(struct nfe_softc *sc, struct nfe_rx_ring *ring, int idx)
2271ae813fd8SSepherosa Ziehau {
2272ae813fd8SSepherosa Ziehau 	if (sc->sc_flags & NFE_40BIT_ADDR) {
2273ae813fd8SSepherosa Ziehau 		struct nfe_desc64 *desc64 = &ring->desc64[idx];
2274ae813fd8SSepherosa Ziehau 
2275ae813fd8SSepherosa Ziehau 		desc64->length = htole16(ring->bufsz);
2276ae813fd8SSepherosa Ziehau 		desc64->flags = htole16(NFE_RX_READY);
2277ae813fd8SSepherosa Ziehau 	} else {
2278ae813fd8SSepherosa Ziehau 		struct nfe_desc32 *desc32 = &ring->desc32[idx];
2279ae813fd8SSepherosa Ziehau 
2280ae813fd8SSepherosa Ziehau 		desc32->length = htole16(ring->bufsz);
2281ae813fd8SSepherosa Ziehau 		desc32->flags = htole16(NFE_RX_READY);
2282ae813fd8SSepherosa Ziehau 	}
2283ae813fd8SSepherosa Ziehau }
2284ec9403d0SSepherosa Ziehau 
2285ec9403d0SSepherosa Ziehau static int
2286ec9403d0SSepherosa Ziehau nfe_sysctl_imtime(SYSCTL_HANDLER_ARGS)
2287ec9403d0SSepherosa Ziehau {
2288ec9403d0SSepherosa Ziehau 	struct nfe_softc *sc = arg1;
2289ec9403d0SSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
2290ec9403d0SSepherosa Ziehau 	int error, v;
2291ec9403d0SSepherosa Ziehau 
2292ec9403d0SSepherosa Ziehau 	lwkt_serialize_enter(ifp->if_serializer);
2293ec9403d0SSepherosa Ziehau 
2294ec9403d0SSepherosa Ziehau 	v = sc->sc_imtime;
2295ec9403d0SSepherosa Ziehau 	error = sysctl_handle_int(oidp, &v, 0, req);
2296ec9403d0SSepherosa Ziehau 	if (error || req->newptr == NULL)
2297ec9403d0SSepherosa Ziehau 		goto back;
2298ec9403d0SSepherosa Ziehau 	if (v == 0) {
2299ec9403d0SSepherosa Ziehau 		error = EINVAL;
2300ec9403d0SSepherosa Ziehau 		goto back;
2301ec9403d0SSepherosa Ziehau 	}
2302ec9403d0SSepherosa Ziehau 
2303ec9403d0SSepherosa Ziehau 	if (sc->sc_imtime != v) {
2304ec9403d0SSepherosa Ziehau 		int old_imtime = sc->sc_imtime;
2305ec9403d0SSepherosa Ziehau 
2306ec9403d0SSepherosa Ziehau 		sc->sc_imtime = v;
2307ec9403d0SSepherosa Ziehau 		sc->sc_irq_enable = NFE_IRQ_ENABLE(sc);
2308ec9403d0SSepherosa Ziehau 
2309ec9403d0SSepherosa Ziehau 		if ((ifp->if_flags & (IFF_POLLING | IFF_RUNNING))
2310ec9403d0SSepherosa Ziehau 		    == IFF_RUNNING) {
2311ec9403d0SSepherosa Ziehau 			if (old_imtime > 0 && sc->sc_imtime > 0) {
2312ec9403d0SSepherosa Ziehau 				NFE_WRITE(sc, NFE_IMTIMER,
2313ec9403d0SSepherosa Ziehau 					  NFE_IMTIME(sc->sc_imtime));
2314ec9403d0SSepherosa Ziehau 			} else if ((old_imtime * sc->sc_imtime) < 0) {
2315ec9403d0SSepherosa Ziehau 				ifp->if_init(sc);
2316ec9403d0SSepherosa Ziehau 			}
2317ec9403d0SSepherosa Ziehau 		}
2318ec9403d0SSepherosa Ziehau 	}
2319ec9403d0SSepherosa Ziehau back:
2320ec9403d0SSepherosa Ziehau 	lwkt_serialize_exit(ifp->if_serializer);
2321ec9403d0SSepherosa Ziehau 	return error;
2322ec9403d0SSepherosa Ziehau }
2323*faaea42eSSepherosa Ziehau 
2324*faaea42eSSepherosa Ziehau static void
2325*faaea42eSSepherosa Ziehau nfe_powerup(device_t dev)
2326*faaea42eSSepherosa Ziehau {
2327*faaea42eSSepherosa Ziehau 	struct nfe_softc *sc = device_get_softc(dev);
2328*faaea42eSSepherosa Ziehau 	uint32_t pwr_state;
2329*faaea42eSSepherosa Ziehau 	uint16_t did;
2330*faaea42eSSepherosa Ziehau 
2331*faaea42eSSepherosa Ziehau 	/*
2332*faaea42eSSepherosa Ziehau 	 * Bring MAC and PHY out of low power state
2333*faaea42eSSepherosa Ziehau 	 */
2334*faaea42eSSepherosa Ziehau 
2335*faaea42eSSepherosa Ziehau 	pwr_state = NFE_READ(sc, NFE_PWR_STATE2) & ~NFE_PWRUP_MASK;
2336*faaea42eSSepherosa Ziehau 
2337*faaea42eSSepherosa Ziehau 	did = pci_get_device(dev);
2338*faaea42eSSepherosa Ziehau 	if ((did == PCI_PRODUCT_NVIDIA_MCP51_LAN1 ||
2339*faaea42eSSepherosa Ziehau 	     did == PCI_PRODUCT_NVIDIA_MCP51_LAN2) &&
2340*faaea42eSSepherosa Ziehau 	    pci_get_revid(dev) >= 0xa3)
2341*faaea42eSSepherosa Ziehau 		pwr_state |= NFE_PWRUP_REV_A3;
2342*faaea42eSSepherosa Ziehau 
2343*faaea42eSSepherosa Ziehau 	NFE_WRITE(sc, NFE_PWR_STATE2, pwr_state);
2344*faaea42eSSepherosa Ziehau }
2345*faaea42eSSepherosa Ziehau 
2346*faaea42eSSepherosa Ziehau static void
2347*faaea42eSSepherosa Ziehau nfe_mac_reset(struct nfe_softc *sc)
2348*faaea42eSSepherosa Ziehau {
2349*faaea42eSSepherosa Ziehau 	uint32_t rxtxctl = sc->rxtxctl_desc | NFE_RXTX_BIT2;
2350*faaea42eSSepherosa Ziehau 	uint32_t macaddr_hi, macaddr_lo, tx_poll;
2351*faaea42eSSepherosa Ziehau 
2352*faaea42eSSepherosa Ziehau 	NFE_WRITE(sc, NFE_RXTX_CTL, NFE_RXTX_RESET | rxtxctl);
2353*faaea42eSSepherosa Ziehau 
2354*faaea42eSSepherosa Ziehau 	/* Save several registers for later restoration */
2355*faaea42eSSepherosa Ziehau 	macaddr_hi = NFE_READ(sc, NFE_MACADDR_HI);
2356*faaea42eSSepherosa Ziehau 	macaddr_lo = NFE_READ(sc, NFE_MACADDR_LO);
2357*faaea42eSSepherosa Ziehau 	tx_poll = NFE_READ(sc, NFE_TX_POLL);
2358*faaea42eSSepherosa Ziehau 
2359*faaea42eSSepherosa Ziehau 	NFE_WRITE(sc, NFE_MAC_RESET, NFE_RESET_ASSERT);
2360*faaea42eSSepherosa Ziehau 	DELAY(100);
2361*faaea42eSSepherosa Ziehau 
2362*faaea42eSSepherosa Ziehau 	NFE_WRITE(sc, NFE_MAC_RESET, 0);
2363*faaea42eSSepherosa Ziehau 	DELAY(100);
2364*faaea42eSSepherosa Ziehau 
2365*faaea42eSSepherosa Ziehau 	/* Restore saved registers */
2366*faaea42eSSepherosa Ziehau 	NFE_WRITE(sc, NFE_MACADDR_HI, macaddr_hi);
2367*faaea42eSSepherosa Ziehau 	NFE_WRITE(sc, NFE_MACADDR_LO, macaddr_lo);
2368*faaea42eSSepherosa Ziehau 	NFE_WRITE(sc, NFE_TX_POLL, tx_poll);
2369*faaea42eSSepherosa Ziehau 
2370*faaea42eSSepherosa Ziehau 	NFE_WRITE(sc, NFE_RXTX_CTL, rxtxctl);
2371*faaea42eSSepherosa Ziehau }
2372