1*79251f5eSSepherosa Ziehau /****************************************************************************** 2*79251f5eSSepherosa Ziehau 3*79251f5eSSepherosa Ziehau Copyright (c) 2001-2013, Intel Corporation 4*79251f5eSSepherosa Ziehau All rights reserved. 5*79251f5eSSepherosa Ziehau 6*79251f5eSSepherosa Ziehau Redistribution and use in source and binary forms, with or without 7*79251f5eSSepherosa Ziehau modification, are permitted provided that the following conditions are met: 8*79251f5eSSepherosa Ziehau 9*79251f5eSSepherosa Ziehau 1. Redistributions of source code must retain the above copyright notice, 10*79251f5eSSepherosa Ziehau this list of conditions and the following disclaimer. 11*79251f5eSSepherosa Ziehau 12*79251f5eSSepherosa Ziehau 2. Redistributions in binary form must reproduce the above copyright 13*79251f5eSSepherosa Ziehau notice, this list of conditions and the following disclaimer in the 14*79251f5eSSepherosa Ziehau documentation and/or other materials provided with the distribution. 15*79251f5eSSepherosa Ziehau 16*79251f5eSSepherosa Ziehau 3. Neither the name of the Intel Corporation nor the names of its 17*79251f5eSSepherosa Ziehau contributors may be used to endorse or promote products derived from 18*79251f5eSSepherosa Ziehau this software without specific prior written permission. 19*79251f5eSSepherosa Ziehau 20*79251f5eSSepherosa Ziehau THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 21*79251f5eSSepherosa Ziehau AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 22*79251f5eSSepherosa Ziehau IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 23*79251f5eSSepherosa Ziehau ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE 24*79251f5eSSepherosa Ziehau LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 25*79251f5eSSepherosa Ziehau CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 26*79251f5eSSepherosa Ziehau SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 27*79251f5eSSepherosa Ziehau INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 28*79251f5eSSepherosa Ziehau CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 29*79251f5eSSepherosa Ziehau ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 30*79251f5eSSepherosa Ziehau POSSIBILITY OF SUCH DAMAGE. 31*79251f5eSSepherosa Ziehau 32*79251f5eSSepherosa Ziehau ******************************************************************************/ 33*79251f5eSSepherosa Ziehau /*$FreeBSD$*/ 34*79251f5eSSepherosa Ziehau 35*79251f5eSSepherosa Ziehau #ifndef _IXGBE_COMMON_H_ 36*79251f5eSSepherosa Ziehau #define _IXGBE_COMMON_H_ 37*79251f5eSSepherosa Ziehau 38*79251f5eSSepherosa Ziehau #include "ixgbe_type.h" 39*79251f5eSSepherosa Ziehau #define IXGBE_WRITE_REG64(hw, reg, value) \ 40*79251f5eSSepherosa Ziehau do { \ 41*79251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, reg, (u32) value); \ 42*79251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, reg + 4, (u32) (value >> 32)); \ 43*79251f5eSSepherosa Ziehau } while (0) 44*79251f5eSSepherosa Ziehau #if !defined(NO_READ_PBA_RAW) || !defined(NO_WRITE_PBA_RAW) 45*79251f5eSSepherosa Ziehau struct ixgbe_pba { 46*79251f5eSSepherosa Ziehau u16 word[2]; 47*79251f5eSSepherosa Ziehau u16 *pba_block; 48*79251f5eSSepherosa Ziehau }; 49*79251f5eSSepherosa Ziehau #endif 50*79251f5eSSepherosa Ziehau 51*79251f5eSSepherosa Ziehau void ixgbe_dcb_get_rtrup2tc_generic(struct ixgbe_hw *hw, u8 *map); 52*79251f5eSSepherosa Ziehau 53*79251f5eSSepherosa Ziehau u16 ixgbe_get_pcie_msix_count_generic(struct ixgbe_hw *hw); 54*79251f5eSSepherosa Ziehau s32 ixgbe_init_ops_generic(struct ixgbe_hw *hw); 55*79251f5eSSepherosa Ziehau s32 ixgbe_init_hw_generic(struct ixgbe_hw *hw); 56*79251f5eSSepherosa Ziehau s32 ixgbe_start_hw_generic(struct ixgbe_hw *hw); 57*79251f5eSSepherosa Ziehau s32 ixgbe_start_hw_gen2(struct ixgbe_hw *hw); 58*79251f5eSSepherosa Ziehau s32 ixgbe_clear_hw_cntrs_generic(struct ixgbe_hw *hw); 59*79251f5eSSepherosa Ziehau s32 ixgbe_read_pba_num_generic(struct ixgbe_hw *hw, u32 *pba_num); 60*79251f5eSSepherosa Ziehau s32 ixgbe_read_pba_string_generic(struct ixgbe_hw *hw, u8 *pba_num, 61*79251f5eSSepherosa Ziehau u32 pba_num_size); 62*79251f5eSSepherosa Ziehau s32 ixgbe_read_pba_raw(struct ixgbe_hw *hw, u16 *eeprom_buf, 63*79251f5eSSepherosa Ziehau u32 eeprom_buf_size, u16 max_pba_block_size, 64*79251f5eSSepherosa Ziehau struct ixgbe_pba *pba); 65*79251f5eSSepherosa Ziehau s32 ixgbe_write_pba_raw(struct ixgbe_hw *hw, u16 *eeprom_buf, 66*79251f5eSSepherosa Ziehau u32 eeprom_buf_size, struct ixgbe_pba *pba); 67*79251f5eSSepherosa Ziehau s32 ixgbe_get_pba_block_size(struct ixgbe_hw *hw, u16 *eeprom_buf, 68*79251f5eSSepherosa Ziehau u32 eeprom_buf_size, u16 *pba_block_size); 69*79251f5eSSepherosa Ziehau s32 ixgbe_get_mac_addr_generic(struct ixgbe_hw *hw, u8 *mac_addr); 70*79251f5eSSepherosa Ziehau s32 ixgbe_get_bus_info_generic(struct ixgbe_hw *hw); 71*79251f5eSSepherosa Ziehau void ixgbe_set_pci_config_data_generic(struct ixgbe_hw *hw, u16 link_status); 72*79251f5eSSepherosa Ziehau void ixgbe_set_lan_id_multi_port_pcie(struct ixgbe_hw *hw); 73*79251f5eSSepherosa Ziehau s32 ixgbe_stop_adapter_generic(struct ixgbe_hw *hw); 74*79251f5eSSepherosa Ziehau 75*79251f5eSSepherosa Ziehau s32 ixgbe_led_on_generic(struct ixgbe_hw *hw, u32 index); 76*79251f5eSSepherosa Ziehau s32 ixgbe_led_off_generic(struct ixgbe_hw *hw, u32 index); 77*79251f5eSSepherosa Ziehau 78*79251f5eSSepherosa Ziehau s32 ixgbe_init_eeprom_params_generic(struct ixgbe_hw *hw); 79*79251f5eSSepherosa Ziehau s32 ixgbe_write_eeprom_generic(struct ixgbe_hw *hw, u16 offset, u16 data); 80*79251f5eSSepherosa Ziehau s32 ixgbe_write_eeprom_buffer_bit_bang_generic(struct ixgbe_hw *hw, u16 offset, 81*79251f5eSSepherosa Ziehau u16 words, u16 *data); 82*79251f5eSSepherosa Ziehau s32 ixgbe_read_eerd_generic(struct ixgbe_hw *hw, u16 offset, u16 *data); 83*79251f5eSSepherosa Ziehau s32 ixgbe_read_eerd_buffer_generic(struct ixgbe_hw *hw, u16 offset, 84*79251f5eSSepherosa Ziehau u16 words, u16 *data); 85*79251f5eSSepherosa Ziehau s32 ixgbe_write_eewr_generic(struct ixgbe_hw *hw, u16 offset, u16 data); 86*79251f5eSSepherosa Ziehau s32 ixgbe_write_eewr_buffer_generic(struct ixgbe_hw *hw, u16 offset, 87*79251f5eSSepherosa Ziehau u16 words, u16 *data); 88*79251f5eSSepherosa Ziehau s32 ixgbe_read_eeprom_bit_bang_generic(struct ixgbe_hw *hw, u16 offset, 89*79251f5eSSepherosa Ziehau u16 *data); 90*79251f5eSSepherosa Ziehau s32 ixgbe_read_eeprom_buffer_bit_bang_generic(struct ixgbe_hw *hw, u16 offset, 91*79251f5eSSepherosa Ziehau u16 words, u16 *data); 92*79251f5eSSepherosa Ziehau u16 ixgbe_calc_eeprom_checksum_generic(struct ixgbe_hw *hw); 93*79251f5eSSepherosa Ziehau s32 ixgbe_validate_eeprom_checksum_generic(struct ixgbe_hw *hw, 94*79251f5eSSepherosa Ziehau u16 *checksum_val); 95*79251f5eSSepherosa Ziehau s32 ixgbe_update_eeprom_checksum_generic(struct ixgbe_hw *hw); 96*79251f5eSSepherosa Ziehau s32 ixgbe_poll_eerd_eewr_done(struct ixgbe_hw *hw, u32 ee_reg); 97*79251f5eSSepherosa Ziehau 98*79251f5eSSepherosa Ziehau s32 ixgbe_set_rar_generic(struct ixgbe_hw *hw, u32 index, u8 *addr, u32 vmdq, 99*79251f5eSSepherosa Ziehau u32 enable_addr); 100*79251f5eSSepherosa Ziehau s32 ixgbe_clear_rar_generic(struct ixgbe_hw *hw, u32 index); 101*79251f5eSSepherosa Ziehau s32 ixgbe_init_rx_addrs_generic(struct ixgbe_hw *hw); 102*79251f5eSSepherosa Ziehau s32 ixgbe_update_mc_addr_list_generic(struct ixgbe_hw *hw, u8 *mc_addr_list, 103*79251f5eSSepherosa Ziehau u32 mc_addr_count, 104*79251f5eSSepherosa Ziehau ixgbe_mc_addr_itr func, bool clear); 105*79251f5eSSepherosa Ziehau s32 ixgbe_update_uc_addr_list_generic(struct ixgbe_hw *hw, u8 *addr_list, 106*79251f5eSSepherosa Ziehau u32 addr_count, ixgbe_mc_addr_itr func); 107*79251f5eSSepherosa Ziehau s32 ixgbe_enable_mc_generic(struct ixgbe_hw *hw); 108*79251f5eSSepherosa Ziehau s32 ixgbe_disable_mc_generic(struct ixgbe_hw *hw); 109*79251f5eSSepherosa Ziehau s32 ixgbe_enable_rx_dma_generic(struct ixgbe_hw *hw, u32 regval); 110*79251f5eSSepherosa Ziehau s32 ixgbe_disable_sec_rx_path_generic(struct ixgbe_hw *hw); 111*79251f5eSSepherosa Ziehau s32 ixgbe_enable_sec_rx_path_generic(struct ixgbe_hw *hw); 112*79251f5eSSepherosa Ziehau 113*79251f5eSSepherosa Ziehau s32 ixgbe_fc_enable_generic(struct ixgbe_hw *hw); 114*79251f5eSSepherosa Ziehau bool ixgbe_device_supports_autoneg_fc(struct ixgbe_hw *hw); 115*79251f5eSSepherosa Ziehau void ixgbe_fc_autoneg(struct ixgbe_hw *hw); 116*79251f5eSSepherosa Ziehau 117*79251f5eSSepherosa Ziehau s32 ixgbe_validate_mac_addr(u8 *mac_addr); 118*79251f5eSSepherosa Ziehau s32 ixgbe_acquire_swfw_sync(struct ixgbe_hw *hw, u16 mask); 119*79251f5eSSepherosa Ziehau void ixgbe_release_swfw_sync(struct ixgbe_hw *hw, u16 mask); 120*79251f5eSSepherosa Ziehau s32 ixgbe_disable_pcie_master(struct ixgbe_hw *hw); 121*79251f5eSSepherosa Ziehau 122*79251f5eSSepherosa Ziehau s32 ixgbe_blink_led_start_generic(struct ixgbe_hw *hw, u32 index); 123*79251f5eSSepherosa Ziehau s32 ixgbe_blink_led_stop_generic(struct ixgbe_hw *hw, u32 index); 124*79251f5eSSepherosa Ziehau 125*79251f5eSSepherosa Ziehau s32 ixgbe_get_san_mac_addr_generic(struct ixgbe_hw *hw, u8 *san_mac_addr); 126*79251f5eSSepherosa Ziehau s32 ixgbe_set_san_mac_addr_generic(struct ixgbe_hw *hw, u8 *san_mac_addr); 127*79251f5eSSepherosa Ziehau 128*79251f5eSSepherosa Ziehau s32 ixgbe_set_vmdq_generic(struct ixgbe_hw *hw, u32 rar, u32 vmdq); 129*79251f5eSSepherosa Ziehau s32 ixgbe_set_vmdq_san_mac_generic(struct ixgbe_hw *hw, u32 vmdq); 130*79251f5eSSepherosa Ziehau s32 ixgbe_clear_vmdq_generic(struct ixgbe_hw *hw, u32 rar, u32 vmdq); 131*79251f5eSSepherosa Ziehau s32 ixgbe_insert_mac_addr_generic(struct ixgbe_hw *hw, u8 *addr, u32 vmdq); 132*79251f5eSSepherosa Ziehau s32 ixgbe_init_uta_tables_generic(struct ixgbe_hw *hw); 133*79251f5eSSepherosa Ziehau s32 ixgbe_set_vfta_generic(struct ixgbe_hw *hw, u32 vlan, 134*79251f5eSSepherosa Ziehau u32 vind, bool vlan_on); 135*79251f5eSSepherosa Ziehau s32 ixgbe_set_vlvf_generic(struct ixgbe_hw *hw, u32 vlan, u32 vind, 136*79251f5eSSepherosa Ziehau bool vlan_on, bool *vfta_changed); 137*79251f5eSSepherosa Ziehau s32 ixgbe_clear_vfta_generic(struct ixgbe_hw *hw); 138*79251f5eSSepherosa Ziehau s32 ixgbe_find_vlvf_slot(struct ixgbe_hw *hw, u32 vlan); 139*79251f5eSSepherosa Ziehau 140*79251f5eSSepherosa Ziehau s32 ixgbe_check_mac_link_generic(struct ixgbe_hw *hw, 141*79251f5eSSepherosa Ziehau ixgbe_link_speed *speed, 142*79251f5eSSepherosa Ziehau bool *link_up, bool link_up_wait_to_complete); 143*79251f5eSSepherosa Ziehau 144*79251f5eSSepherosa Ziehau s32 ixgbe_get_wwn_prefix_generic(struct ixgbe_hw *hw, u16 *wwnn_prefix, 145*79251f5eSSepherosa Ziehau u16 *wwpn_prefix); 146*79251f5eSSepherosa Ziehau 147*79251f5eSSepherosa Ziehau s32 ixgbe_get_fcoe_boot_status_generic(struct ixgbe_hw *hw, u16 *bs); 148*79251f5eSSepherosa Ziehau void ixgbe_set_mac_anti_spoofing(struct ixgbe_hw *hw, bool enable, int pf); 149*79251f5eSSepherosa Ziehau void ixgbe_set_vlan_anti_spoofing(struct ixgbe_hw *hw, bool enable, int vf); 150*79251f5eSSepherosa Ziehau s32 ixgbe_get_device_caps_generic(struct ixgbe_hw *hw, u16 *device_caps); 151*79251f5eSSepherosa Ziehau void ixgbe_set_rxpba_generic(struct ixgbe_hw *hw, int num_pb, u32 headroom, 152*79251f5eSSepherosa Ziehau int strategy); 153*79251f5eSSepherosa Ziehau void ixgbe_enable_relaxed_ordering_gen2(struct ixgbe_hw *hw); 154*79251f5eSSepherosa Ziehau s32 ixgbe_set_fw_drv_ver_generic(struct ixgbe_hw *hw, u8 maj, u8 min, 155*79251f5eSSepherosa Ziehau u8 build, u8 ver); 156*79251f5eSSepherosa Ziehau u8 ixgbe_calculate_checksum(u8 *buffer, u32 length); 157*79251f5eSSepherosa Ziehau s32 ixgbe_host_interface_command(struct ixgbe_hw *hw, u32 *buffer, 158*79251f5eSSepherosa Ziehau u32 length); 159*79251f5eSSepherosa Ziehau void ixgbe_clear_tx_pending(struct ixgbe_hw *hw); 160*79251f5eSSepherosa Ziehau 161*79251f5eSSepherosa Ziehau extern s32 ixgbe_reset_pipeline_82599(struct ixgbe_hw *hw); 162*79251f5eSSepherosa Ziehau extern void ixgbe_stop_mac_link_on_d3_82599(struct ixgbe_hw *hw); 163*79251f5eSSepherosa Ziehau 164*79251f5eSSepherosa Ziehau #endif /* IXGBE_COMMON */ 165