179251f5eSSepherosa Ziehau /* 263d483cdSSepherosa Ziehau * Copyright (c) 2001-2014, Intel Corporation 379251f5eSSepherosa Ziehau * All rights reserved. 479251f5eSSepherosa Ziehau * 579251f5eSSepherosa Ziehau * Redistribution and use in source and binary forms, with or without 679251f5eSSepherosa Ziehau * modification, are permitted provided that the following conditions are met: 779251f5eSSepherosa Ziehau * 879251f5eSSepherosa Ziehau * 1. Redistributions of source code must retain the above copyright notice, 979251f5eSSepherosa Ziehau * this list of conditions and the following disclaimer. 1079251f5eSSepherosa Ziehau * 1179251f5eSSepherosa Ziehau * 2. Redistributions in binary form must reproduce the above copyright 1279251f5eSSepherosa Ziehau * notice, this list of conditions and the following disclaimer in the 1379251f5eSSepherosa Ziehau * documentation and/or other materials provided with the distribution. 1479251f5eSSepherosa Ziehau * 1579251f5eSSepherosa Ziehau * 3. Neither the name of the Intel Corporation nor the names of its 1679251f5eSSepherosa Ziehau * contributors may be used to endorse or promote products derived from 1779251f5eSSepherosa Ziehau * this software without specific prior written permission. 1879251f5eSSepherosa Ziehau * 1979251f5eSSepherosa Ziehau * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 2079251f5eSSepherosa Ziehau * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 2179251f5eSSepherosa Ziehau * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 2279251f5eSSepherosa Ziehau * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE 2379251f5eSSepherosa Ziehau * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 2479251f5eSSepherosa Ziehau * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 2579251f5eSSepherosa Ziehau * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 2679251f5eSSepherosa Ziehau * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 2779251f5eSSepherosa Ziehau * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 2879251f5eSSepherosa Ziehau * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 2979251f5eSSepherosa Ziehau * POSSIBILITY OF SUCH DAMAGE. 3079251f5eSSepherosa Ziehau */ 3179251f5eSSepherosa Ziehau 324a648aefSSepherosa Ziehau #include "opt_ifpoll.h" 3379251f5eSSepherosa Ziehau #include "opt_ix.h" 3479251f5eSSepherosa Ziehau 3579251f5eSSepherosa Ziehau #include <sys/param.h> 3679251f5eSSepherosa Ziehau #include <sys/bus.h> 3779251f5eSSepherosa Ziehau #include <sys/endian.h> 3879251f5eSSepherosa Ziehau #include <sys/interrupt.h> 3979251f5eSSepherosa Ziehau #include <sys/kernel.h> 4079251f5eSSepherosa Ziehau #include <sys/malloc.h> 4179251f5eSSepherosa Ziehau #include <sys/mbuf.h> 4279251f5eSSepherosa Ziehau #include <sys/proc.h> 4379251f5eSSepherosa Ziehau #include <sys/rman.h> 4479251f5eSSepherosa Ziehau #include <sys/serialize.h> 4579251f5eSSepherosa Ziehau #include <sys/serialize2.h> 4679251f5eSSepherosa Ziehau #include <sys/socket.h> 4779251f5eSSepherosa Ziehau #include <sys/sockio.h> 4879251f5eSSepherosa Ziehau #include <sys/sysctl.h> 4979251f5eSSepherosa Ziehau #include <sys/systm.h> 5079251f5eSSepherosa Ziehau 5179251f5eSSepherosa Ziehau #include <net/bpf.h> 5279251f5eSSepherosa Ziehau #include <net/ethernet.h> 5379251f5eSSepherosa Ziehau #include <net/if.h> 5479251f5eSSepherosa Ziehau #include <net/if_arp.h> 5579251f5eSSepherosa Ziehau #include <net/if_dl.h> 5679251f5eSSepherosa Ziehau #include <net/if_media.h> 5779251f5eSSepherosa Ziehau #include <net/ifq_var.h> 5879251f5eSSepherosa Ziehau #include <net/toeplitz.h> 5979251f5eSSepherosa Ziehau #include <net/toeplitz2.h> 6079251f5eSSepherosa Ziehau #include <net/vlan/if_vlan_var.h> 6179251f5eSSepherosa Ziehau #include <net/vlan/if_vlan_ether.h> 6279251f5eSSepherosa Ziehau #include <net/if_poll.h> 6379251f5eSSepherosa Ziehau 6479251f5eSSepherosa Ziehau #include <netinet/in_systm.h> 6579251f5eSSepherosa Ziehau #include <netinet/in.h> 6679251f5eSSepherosa Ziehau #include <netinet/ip.h> 6779251f5eSSepherosa Ziehau 6879251f5eSSepherosa Ziehau #include <bus/pci/pcivar.h> 6979251f5eSSepherosa Ziehau #include <bus/pci/pcireg.h> 7079251f5eSSepherosa Ziehau 7179251f5eSSepherosa Ziehau #include <dev/netif/ix/ixgbe_api.h> 7279251f5eSSepherosa Ziehau #include <dev/netif/ix/if_ix.h> 7379251f5eSSepherosa Ziehau 7463d483cdSSepherosa Ziehau #define IX_IFM_DEFAULT (IFM_ETHER | IFM_AUTO) 7563d483cdSSepherosa Ziehau 7679251f5eSSepherosa Ziehau #ifdef IX_RSS_DEBUG 7779251f5eSSepherosa Ziehau #define IX_RSS_DPRINTF(sc, lvl, fmt, ...) \ 7879251f5eSSepherosa Ziehau do { \ 7979251f5eSSepherosa Ziehau if (sc->rss_debug >= lvl) \ 8079251f5eSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, fmt, __VA_ARGS__); \ 8179251f5eSSepherosa Ziehau } while (0) 8279251f5eSSepherosa Ziehau #else /* !IX_RSS_DEBUG */ 8379251f5eSSepherosa Ziehau #define IX_RSS_DPRINTF(sc, lvl, fmt, ...) ((void)0) 8479251f5eSSepherosa Ziehau #endif /* IX_RSS_DEBUG */ 8579251f5eSSepherosa Ziehau 8679251f5eSSepherosa Ziehau #define IX_NAME "Intel(R) PRO/10GbE " 8779251f5eSSepherosa Ziehau #define IX_DEVICE(id) \ 8863d483cdSSepherosa Ziehau { IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_##id, IX_NAME #id } 8979251f5eSSepherosa Ziehau #define IX_DEVICE_NULL { 0, 0, NULL } 9079251f5eSSepherosa Ziehau 9179251f5eSSepherosa Ziehau static struct ix_device { 9279251f5eSSepherosa Ziehau uint16_t vid; 9379251f5eSSepherosa Ziehau uint16_t did; 9479251f5eSSepherosa Ziehau const char *desc; 9579251f5eSSepherosa Ziehau } ix_devices[] = { 9679251f5eSSepherosa Ziehau IX_DEVICE(82598AF_DUAL_PORT), 9779251f5eSSepherosa Ziehau IX_DEVICE(82598AF_SINGLE_PORT), 9879251f5eSSepherosa Ziehau IX_DEVICE(82598EB_CX4), 9979251f5eSSepherosa Ziehau IX_DEVICE(82598AT), 10079251f5eSSepherosa Ziehau IX_DEVICE(82598AT2), 10179251f5eSSepherosa Ziehau IX_DEVICE(82598), 10279251f5eSSepherosa Ziehau IX_DEVICE(82598_DA_DUAL_PORT), 10379251f5eSSepherosa Ziehau IX_DEVICE(82598_CX4_DUAL_PORT), 10479251f5eSSepherosa Ziehau IX_DEVICE(82598EB_XF_LR), 10579251f5eSSepherosa Ziehau IX_DEVICE(82598_SR_DUAL_PORT_EM), 10679251f5eSSepherosa Ziehau IX_DEVICE(82598EB_SFP_LOM), 10779251f5eSSepherosa Ziehau IX_DEVICE(82599_KX4), 10879251f5eSSepherosa Ziehau IX_DEVICE(82599_KX4_MEZZ), 10979251f5eSSepherosa Ziehau IX_DEVICE(82599_SFP), 11079251f5eSSepherosa Ziehau IX_DEVICE(82599_XAUI_LOM), 11179251f5eSSepherosa Ziehau IX_DEVICE(82599_CX4), 11279251f5eSSepherosa Ziehau IX_DEVICE(82599_T3_LOM), 11379251f5eSSepherosa Ziehau IX_DEVICE(82599_COMBO_BACKPLANE), 11479251f5eSSepherosa Ziehau IX_DEVICE(82599_BACKPLANE_FCOE), 11579251f5eSSepherosa Ziehau IX_DEVICE(82599_SFP_SF2), 11679251f5eSSepherosa Ziehau IX_DEVICE(82599_SFP_FCOE), 11779251f5eSSepherosa Ziehau IX_DEVICE(82599EN_SFP), 11879251f5eSSepherosa Ziehau IX_DEVICE(82599_SFP_SF_QP), 11963d483cdSSepherosa Ziehau IX_DEVICE(82599_QSFP_SF_QP), 12079251f5eSSepherosa Ziehau IX_DEVICE(X540T), 12163d483cdSSepherosa Ziehau IX_DEVICE(X540T1), 12263d483cdSSepherosa Ziehau IX_DEVICE(X550T), 12363d483cdSSepherosa Ziehau IX_DEVICE(X550EM_X_KR), 12463d483cdSSepherosa Ziehau IX_DEVICE(X550EM_X_KX4), 12563d483cdSSepherosa Ziehau IX_DEVICE(X550EM_X_10G_T), 12679251f5eSSepherosa Ziehau 12779251f5eSSepherosa Ziehau /* required last entry */ 12879251f5eSSepherosa Ziehau IX_DEVICE_NULL 12979251f5eSSepherosa Ziehau }; 13079251f5eSSepherosa Ziehau 13179251f5eSSepherosa Ziehau static int ix_probe(device_t); 13279251f5eSSepherosa Ziehau static int ix_attach(device_t); 13379251f5eSSepherosa Ziehau static int ix_detach(device_t); 13479251f5eSSepherosa Ziehau static int ix_shutdown(device_t); 13579251f5eSSepherosa Ziehau 13679251f5eSSepherosa Ziehau static void ix_serialize(struct ifnet *, enum ifnet_serialize); 13779251f5eSSepherosa Ziehau static void ix_deserialize(struct ifnet *, enum ifnet_serialize); 13879251f5eSSepherosa Ziehau static int ix_tryserialize(struct ifnet *, enum ifnet_serialize); 13979251f5eSSepherosa Ziehau #ifdef INVARIANTS 14079251f5eSSepherosa Ziehau static void ix_serialize_assert(struct ifnet *, enum ifnet_serialize, 14179251f5eSSepherosa Ziehau boolean_t); 14279251f5eSSepherosa Ziehau #endif 14379251f5eSSepherosa Ziehau static void ix_start(struct ifnet *, struct ifaltq_subque *); 14479251f5eSSepherosa Ziehau static void ix_watchdog(struct ifaltq_subque *); 14579251f5eSSepherosa Ziehau static int ix_ioctl(struct ifnet *, u_long, caddr_t, struct ucred *); 14679251f5eSSepherosa Ziehau static void ix_init(void *); 14779251f5eSSepherosa Ziehau static void ix_stop(struct ix_softc *); 14879251f5eSSepherosa Ziehau static void ix_media_status(struct ifnet *, struct ifmediareq *); 14979251f5eSSepherosa Ziehau static int ix_media_change(struct ifnet *); 15079251f5eSSepherosa Ziehau static void ix_timer(void *); 1514a648aefSSepherosa Ziehau #ifdef IFPOLL_ENABLE 1524a648aefSSepherosa Ziehau static void ix_npoll(struct ifnet *, struct ifpoll_info *); 1534a648aefSSepherosa Ziehau static void ix_npoll_rx(struct ifnet *, void *, int); 1544a648aefSSepherosa Ziehau static void ix_npoll_tx(struct ifnet *, void *, int); 1554a648aefSSepherosa Ziehau static void ix_npoll_status(struct ifnet *); 1564a648aefSSepherosa Ziehau #endif 15779251f5eSSepherosa Ziehau 15879251f5eSSepherosa Ziehau static void ix_add_sysctl(struct ix_softc *); 159189a0ff3SSepherosa Ziehau static void ix_add_intr_rate_sysctl(struct ix_softc *, int, 160189a0ff3SSepherosa Ziehau const char *, int (*)(SYSCTL_HANDLER_ARGS), const char *); 16179251f5eSSepherosa Ziehau static int ix_sysctl_tx_wreg_nsegs(SYSCTL_HANDLER_ARGS); 16279251f5eSSepherosa Ziehau static int ix_sysctl_rx_wreg_nsegs(SYSCTL_HANDLER_ARGS); 16379251f5eSSepherosa Ziehau static int ix_sysctl_txd(SYSCTL_HANDLER_ARGS); 16479251f5eSSepherosa Ziehau static int ix_sysctl_rxd(SYSCTL_HANDLER_ARGS); 16579251f5eSSepherosa Ziehau static int ix_sysctl_tx_intr_nsegs(SYSCTL_HANDLER_ARGS); 166189a0ff3SSepherosa Ziehau static int ix_sysctl_intr_rate(SYSCTL_HANDLER_ARGS, int); 167189a0ff3SSepherosa Ziehau static int ix_sysctl_rxtx_intr_rate(SYSCTL_HANDLER_ARGS); 168189a0ff3SSepherosa Ziehau static int ix_sysctl_rx_intr_rate(SYSCTL_HANDLER_ARGS); 169189a0ff3SSepherosa Ziehau static int ix_sysctl_tx_intr_rate(SYSCTL_HANDLER_ARGS); 170189a0ff3SSepherosa Ziehau static int ix_sysctl_sts_intr_rate(SYSCTL_HANDLER_ARGS); 17179251f5eSSepherosa Ziehau #if 0 17279251f5eSSepherosa Ziehau static void ix_add_hw_stats(struct ix_softc *); 17379251f5eSSepherosa Ziehau #endif 1744a648aefSSepherosa Ziehau #ifdef IFPOLL_ENABLE 1754a648aefSSepherosa Ziehau static int ix_sysctl_npoll_rxoff(SYSCTL_HANDLER_ARGS); 1764a648aefSSepherosa Ziehau static int ix_sysctl_npoll_txoff(SYSCTL_HANDLER_ARGS); 1774a648aefSSepherosa Ziehau #endif 17879251f5eSSepherosa Ziehau 17979251f5eSSepherosa Ziehau static void ix_slot_info(struct ix_softc *); 18079251f5eSSepherosa Ziehau static int ix_alloc_rings(struct ix_softc *); 18179251f5eSSepherosa Ziehau static void ix_free_rings(struct ix_softc *); 18279251f5eSSepherosa Ziehau static void ix_setup_ifp(struct ix_softc *); 18379251f5eSSepherosa Ziehau static void ix_setup_serialize(struct ix_softc *); 18479251f5eSSepherosa Ziehau static void ix_set_ring_inuse(struct ix_softc *, boolean_t); 18579251f5eSSepherosa Ziehau static void ix_set_timer_cpuid(struct ix_softc *, boolean_t); 18679251f5eSSepherosa Ziehau static void ix_update_stats(struct ix_softc *); 18779251f5eSSepherosa Ziehau 18879251f5eSSepherosa Ziehau static void ix_set_promisc(struct ix_softc *); 18979251f5eSSepherosa Ziehau static void ix_set_multi(struct ix_softc *); 19079251f5eSSepherosa Ziehau static void ix_set_vlan(struct ix_softc *); 19179251f5eSSepherosa Ziehau static uint8_t *ix_mc_array_itr(struct ixgbe_hw *, uint8_t **, uint32_t *); 192060fa21cSSepherosa Ziehau static enum ixgbe_fc_mode ix_ifmedia2fc(int); 193060fa21cSSepherosa Ziehau static const char *ix_ifmedia2str(int); 194060fa21cSSepherosa Ziehau static const char *ix_fc2str(enum ixgbe_fc_mode); 19579251f5eSSepherosa Ziehau 19679251f5eSSepherosa Ziehau static int ix_get_txring_inuse(const struct ix_softc *, boolean_t); 19779251f5eSSepherosa Ziehau static void ix_init_tx_ring(struct ix_tx_ring *); 19879251f5eSSepherosa Ziehau static void ix_free_tx_ring(struct ix_tx_ring *); 19979251f5eSSepherosa Ziehau static int ix_create_tx_ring(struct ix_tx_ring *); 20079251f5eSSepherosa Ziehau static void ix_destroy_tx_ring(struct ix_tx_ring *, int); 20179251f5eSSepherosa Ziehau static void ix_init_tx_unit(struct ix_softc *); 20279251f5eSSepherosa Ziehau static int ix_encap(struct ix_tx_ring *, struct mbuf **, 20379251f5eSSepherosa Ziehau uint16_t *, int *); 20479251f5eSSepherosa Ziehau static int ix_tx_ctx_setup(struct ix_tx_ring *, 20579251f5eSSepherosa Ziehau const struct mbuf *, uint32_t *, uint32_t *); 20679251f5eSSepherosa Ziehau static int ix_tso_ctx_setup(struct ix_tx_ring *, 20779251f5eSSepherosa Ziehau const struct mbuf *, uint32_t *, uint32_t *); 208189a0ff3SSepherosa Ziehau static void ix_txeof(struct ix_tx_ring *, int); 20979251f5eSSepherosa Ziehau 21079251f5eSSepherosa Ziehau static int ix_get_rxring_inuse(const struct ix_softc *, boolean_t); 21179251f5eSSepherosa Ziehau static int ix_init_rx_ring(struct ix_rx_ring *); 21279251f5eSSepherosa Ziehau static void ix_free_rx_ring(struct ix_rx_ring *); 21379251f5eSSepherosa Ziehau static int ix_create_rx_ring(struct ix_rx_ring *); 21479251f5eSSepherosa Ziehau static void ix_destroy_rx_ring(struct ix_rx_ring *, int); 21579251f5eSSepherosa Ziehau static void ix_init_rx_unit(struct ix_softc *); 21679251f5eSSepherosa Ziehau #if 0 21779251f5eSSepherosa Ziehau static void ix_setup_hw_rsc(struct ix_rx_ring *); 21879251f5eSSepherosa Ziehau #endif 21979251f5eSSepherosa Ziehau static int ix_newbuf(struct ix_rx_ring *, int, boolean_t); 2204a648aefSSepherosa Ziehau static void ix_rxeof(struct ix_rx_ring *, int); 22179251f5eSSepherosa Ziehau static void ix_rx_discard(struct ix_rx_ring *, int, boolean_t); 22279251f5eSSepherosa Ziehau static void ix_enable_rx_drop(struct ix_softc *); 22379251f5eSSepherosa Ziehau static void ix_disable_rx_drop(struct ix_softc *); 22479251f5eSSepherosa Ziehau 225189a0ff3SSepherosa Ziehau static void ix_alloc_msix(struct ix_softc *); 226189a0ff3SSepherosa Ziehau static void ix_free_msix(struct ix_softc *, boolean_t); 227189a0ff3SSepherosa Ziehau static void ix_conf_rx_msix(struct ix_softc *, int, int *, int); 228189a0ff3SSepherosa Ziehau static void ix_conf_tx_msix(struct ix_softc *, int, int *, int); 229189a0ff3SSepherosa Ziehau static void ix_setup_msix_eims(const struct ix_softc *, int, 230189a0ff3SSepherosa Ziehau uint32_t *, uint32_t *); 23179251f5eSSepherosa Ziehau static int ix_alloc_intr(struct ix_softc *); 23279251f5eSSepherosa Ziehau static void ix_free_intr(struct ix_softc *); 23379251f5eSSepherosa Ziehau static int ix_setup_intr(struct ix_softc *); 23479251f5eSSepherosa Ziehau static void ix_teardown_intr(struct ix_softc *, int); 23579251f5eSSepherosa Ziehau static void ix_enable_intr(struct ix_softc *); 23679251f5eSSepherosa Ziehau static void ix_disable_intr(struct ix_softc *); 23779251f5eSSepherosa Ziehau static void ix_set_ivar(struct ix_softc *, uint8_t, uint8_t, int8_t); 23879251f5eSSepherosa Ziehau static void ix_set_eitr(struct ix_softc *, int, int); 239189a0ff3SSepherosa Ziehau static void ix_intr_status(struct ix_softc *, uint32_t); 24079251f5eSSepherosa Ziehau static void ix_intr(void *); 241189a0ff3SSepherosa Ziehau static void ix_msix_rxtx(void *); 242189a0ff3SSepherosa Ziehau static void ix_msix_rx(void *); 243189a0ff3SSepherosa Ziehau static void ix_msix_tx(void *); 244189a0ff3SSepherosa Ziehau static void ix_msix_status(void *); 24579251f5eSSepherosa Ziehau 24679251f5eSSepherosa Ziehau static void ix_config_link(struct ix_softc *); 24779251f5eSSepherosa Ziehau static boolean_t ix_sfp_probe(struct ix_softc *); 24879251f5eSSepherosa Ziehau static boolean_t ix_is_sfp(const struct ixgbe_hw *); 24979251f5eSSepherosa Ziehau static void ix_update_link_status(struct ix_softc *); 25079251f5eSSepherosa Ziehau static void ix_handle_link(struct ix_softc *); 25179251f5eSSepherosa Ziehau static void ix_handle_mod(struct ix_softc *); 25279251f5eSSepherosa Ziehau static void ix_handle_msf(struct ix_softc *); 25363d483cdSSepherosa Ziehau static void ix_handle_phy(struct ix_softc *); 25463d483cdSSepherosa Ziehau static int ix_powerdown(struct ix_softc *); 25563d483cdSSepherosa Ziehau static void ix_config_flowctrl(struct ix_softc *); 25663d483cdSSepherosa Ziehau static void ix_config_dmac(struct ix_softc *); 25763d483cdSSepherosa Ziehau static void ix_init_media(struct ix_softc *); 25879251f5eSSepherosa Ziehau 25963d483cdSSepherosa Ziehau /* XXX Missing shared code prototype */ 26079251f5eSSepherosa Ziehau extern void ixgbe_stop_mac_link_on_d3_82599(struct ixgbe_hw *); 26179251f5eSSepherosa Ziehau 26279251f5eSSepherosa Ziehau static device_method_t ix_methods[] = { 26379251f5eSSepherosa Ziehau /* Device interface */ 26479251f5eSSepherosa Ziehau DEVMETHOD(device_probe, ix_probe), 26579251f5eSSepherosa Ziehau DEVMETHOD(device_attach, ix_attach), 26679251f5eSSepherosa Ziehau DEVMETHOD(device_detach, ix_detach), 26779251f5eSSepherosa Ziehau DEVMETHOD(device_shutdown, ix_shutdown), 26879251f5eSSepherosa Ziehau DEVMETHOD_END 26979251f5eSSepherosa Ziehau }; 27079251f5eSSepherosa Ziehau 27179251f5eSSepherosa Ziehau static driver_t ix_driver = { 27279251f5eSSepherosa Ziehau "ix", 27379251f5eSSepherosa Ziehau ix_methods, 27479251f5eSSepherosa Ziehau sizeof(struct ix_softc) 27579251f5eSSepherosa Ziehau }; 27679251f5eSSepherosa Ziehau 27779251f5eSSepherosa Ziehau static devclass_t ix_devclass; 27879251f5eSSepherosa Ziehau 27979251f5eSSepherosa Ziehau DECLARE_DUMMY_MODULE(if_ix); 28079251f5eSSepherosa Ziehau DRIVER_MODULE(if_ix, pci, ix_driver, ix_devclass, NULL, NULL); 28179251f5eSSepherosa Ziehau 28279251f5eSSepherosa Ziehau static int ix_msi_enable = 1; 283189a0ff3SSepherosa Ziehau static int ix_msix_enable = 1; 284189a0ff3SSepherosa Ziehau static int ix_msix_agg_rxtx = 1; 28579251f5eSSepherosa Ziehau static int ix_rxr = 0; 286189a0ff3SSepherosa Ziehau static int ix_txr = 0; 28779251f5eSSepherosa Ziehau static int ix_txd = IX_PERF_TXD; 28879251f5eSSepherosa Ziehau static int ix_rxd = IX_PERF_RXD; 28979251f5eSSepherosa Ziehau static int ix_unsupported_sfp = 0; 29079251f5eSSepherosa Ziehau 291060fa21cSSepherosa Ziehau static char ix_flowctrl[IFM_ETH_FC_STRLEN] = IFM_ETH_FC_FULL; 292060fa21cSSepherosa Ziehau 29379251f5eSSepherosa Ziehau TUNABLE_INT("hw.ix.msi.enable", &ix_msi_enable); 294189a0ff3SSepherosa Ziehau TUNABLE_INT("hw.ix.msix.enable", &ix_msix_enable); 295189a0ff3SSepherosa Ziehau TUNABLE_INT("hw.ix.msix.agg_rxtx", &ix_msix_agg_rxtx); 29679251f5eSSepherosa Ziehau TUNABLE_INT("hw.ix.rxr", &ix_rxr); 297189a0ff3SSepherosa Ziehau TUNABLE_INT("hw.ix.txr", &ix_txr); 29879251f5eSSepherosa Ziehau TUNABLE_INT("hw.ix.txd", &ix_txd); 29979251f5eSSepherosa Ziehau TUNABLE_INT("hw.ix.rxd", &ix_rxd); 30079251f5eSSepherosa Ziehau TUNABLE_INT("hw.ix.unsupported_sfp", &ix_unsupported_sfp); 301060fa21cSSepherosa Ziehau TUNABLE_STR("hw.ix.flow_ctrl", ix_flowctrl, sizeof(ix_flowctrl)); 30279251f5eSSepherosa Ziehau 30379251f5eSSepherosa Ziehau /* 30479251f5eSSepherosa Ziehau * Smart speed setting, default to on. This only works 30579251f5eSSepherosa Ziehau * as a compile option right now as its during attach, 30679251f5eSSepherosa Ziehau * set this to 'ixgbe_smart_speed_off' to disable. 30779251f5eSSepherosa Ziehau */ 30879251f5eSSepherosa Ziehau static const enum ixgbe_smart_speed ix_smart_speed = 30979251f5eSSepherosa Ziehau ixgbe_smart_speed_on; 31079251f5eSSepherosa Ziehau 31179251f5eSSepherosa Ziehau static int 31279251f5eSSepherosa Ziehau ix_probe(device_t dev) 31379251f5eSSepherosa Ziehau { 31479251f5eSSepherosa Ziehau const struct ix_device *d; 31579251f5eSSepherosa Ziehau uint16_t vid, did; 31679251f5eSSepherosa Ziehau 31779251f5eSSepherosa Ziehau vid = pci_get_vendor(dev); 31879251f5eSSepherosa Ziehau did = pci_get_device(dev); 31979251f5eSSepherosa Ziehau 32079251f5eSSepherosa Ziehau for (d = ix_devices; d->desc != NULL; ++d) { 32179251f5eSSepherosa Ziehau if (vid == d->vid && did == d->did) { 32279251f5eSSepherosa Ziehau device_set_desc(dev, d->desc); 32379251f5eSSepherosa Ziehau return 0; 32479251f5eSSepherosa Ziehau } 32579251f5eSSepherosa Ziehau } 32679251f5eSSepherosa Ziehau return ENXIO; 32779251f5eSSepherosa Ziehau } 32879251f5eSSepherosa Ziehau 32979251f5eSSepherosa Ziehau static int 33079251f5eSSepherosa Ziehau ix_attach(device_t dev) 33179251f5eSSepherosa Ziehau { 33279251f5eSSepherosa Ziehau struct ix_softc *sc = device_get_softc(dev); 33379251f5eSSepherosa Ziehau struct ixgbe_hw *hw; 334189a0ff3SSepherosa Ziehau int error, ring_cnt_max; 33579251f5eSSepherosa Ziehau uint16_t csum; 33679251f5eSSepherosa Ziehau uint32_t ctrl_ext; 3374a648aefSSepherosa Ziehau #ifdef IFPOLL_ENABLE 3384a648aefSSepherosa Ziehau int offset, offset_def; 3394a648aefSSepherosa Ziehau #endif 340060fa21cSSepherosa Ziehau char flowctrl[IFM_ETH_FC_STRLEN]; 34179251f5eSSepherosa Ziehau 34279251f5eSSepherosa Ziehau sc->dev = sc->osdep.dev = dev; 34379251f5eSSepherosa Ziehau hw = &sc->hw; 34479251f5eSSepherosa Ziehau 34579251f5eSSepherosa Ziehau if_initname(&sc->arpcom.ac_if, device_get_name(dev), 34679251f5eSSepherosa Ziehau device_get_unit(dev)); 347060fa21cSSepherosa Ziehau ifmedia_init(&sc->media, IFM_IMASK | IFM_ETH_FCMASK, 34879251f5eSSepherosa Ziehau ix_media_change, ix_media_status); 34979251f5eSSepherosa Ziehau 35079251f5eSSepherosa Ziehau /* Save frame size */ 35179251f5eSSepherosa Ziehau sc->max_frame_size = ETHERMTU + ETHER_HDR_LEN + ETHER_CRC_LEN; 35279251f5eSSepherosa Ziehau 35379251f5eSSepherosa Ziehau callout_init_mp(&sc->timer); 35479251f5eSSepherosa Ziehau lwkt_serialize_init(&sc->main_serialize); 35579251f5eSSepherosa Ziehau 35679251f5eSSepherosa Ziehau /* 35779251f5eSSepherosa Ziehau * Save off the information about this board 35879251f5eSSepherosa Ziehau */ 35979251f5eSSepherosa Ziehau hw->vendor_id = pci_get_vendor(dev); 36079251f5eSSepherosa Ziehau hw->device_id = pci_get_device(dev); 36179251f5eSSepherosa Ziehau hw->revision_id = pci_read_config(dev, PCIR_REVID, 1); 36279251f5eSSepherosa Ziehau hw->subsystem_vendor_id = pci_read_config(dev, PCIR_SUBVEND_0, 2); 36379251f5eSSepherosa Ziehau hw->subsystem_device_id = pci_read_config(dev, PCIR_SUBDEV_0, 2); 36479251f5eSSepherosa Ziehau 36579251f5eSSepherosa Ziehau ixgbe_set_mac_type(hw); 36679251f5eSSepherosa Ziehau 36763d483cdSSepherosa Ziehau /* Pick up the 82599 */ 36879251f5eSSepherosa Ziehau if (hw->mac.type != ixgbe_mac_82598EB) 36979251f5eSSepherosa Ziehau hw->phy.smart_speed = ix_smart_speed; 37079251f5eSSepherosa Ziehau 37179251f5eSSepherosa Ziehau /* Enable bus mastering */ 37279251f5eSSepherosa Ziehau pci_enable_busmaster(dev); 37379251f5eSSepherosa Ziehau 37479251f5eSSepherosa Ziehau /* 37579251f5eSSepherosa Ziehau * Allocate IO memory 37679251f5eSSepherosa Ziehau */ 37779251f5eSSepherosa Ziehau sc->mem_rid = PCIR_BAR(0); 37879251f5eSSepherosa Ziehau sc->mem_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, 37979251f5eSSepherosa Ziehau &sc->mem_rid, RF_ACTIVE); 38079251f5eSSepherosa Ziehau if (sc->mem_res == NULL) { 38179251f5eSSepherosa Ziehau device_printf(dev, "Unable to allocate bus resource: memory\n"); 38279251f5eSSepherosa Ziehau error = ENXIO; 38379251f5eSSepherosa Ziehau goto failed; 38479251f5eSSepherosa Ziehau } 38579251f5eSSepherosa Ziehau 38679251f5eSSepherosa Ziehau sc->osdep.mem_bus_space_tag = rman_get_bustag(sc->mem_res); 38779251f5eSSepherosa Ziehau sc->osdep.mem_bus_space_handle = rman_get_bushandle(sc->mem_res); 38879251f5eSSepherosa Ziehau 38979251f5eSSepherosa Ziehau sc->hw.hw_addr = (uint8_t *)&sc->osdep.mem_bus_space_handle; 39079251f5eSSepherosa Ziehau sc->hw.back = &sc->osdep; 39179251f5eSSepherosa Ziehau 39279251f5eSSepherosa Ziehau /* 39379251f5eSSepherosa Ziehau * Configure total supported RX/TX ring count 39479251f5eSSepherosa Ziehau */ 39579251f5eSSepherosa Ziehau sc->rx_ring_cnt = device_getenv_int(dev, "rxr", ix_rxr); 39679251f5eSSepherosa Ziehau sc->rx_ring_cnt = if_ring_count2(sc->rx_ring_cnt, IX_MAX_RXRING); 39779251f5eSSepherosa Ziehau sc->rx_ring_inuse = sc->rx_ring_cnt; 39879251f5eSSepherosa Ziehau 399189a0ff3SSepherosa Ziehau switch (hw->mac.type) { 400189a0ff3SSepherosa Ziehau case ixgbe_mac_82598EB: 401189a0ff3SSepherosa Ziehau ring_cnt_max = IX_MAX_TXRING_82598; 402189a0ff3SSepherosa Ziehau break; 403189a0ff3SSepherosa Ziehau 404189a0ff3SSepherosa Ziehau case ixgbe_mac_82599EB: 405189a0ff3SSepherosa Ziehau ring_cnt_max = IX_MAX_TXRING_82599; 406189a0ff3SSepherosa Ziehau break; 407189a0ff3SSepherosa Ziehau 408189a0ff3SSepherosa Ziehau case ixgbe_mac_X540: 409189a0ff3SSepherosa Ziehau ring_cnt_max = IX_MAX_TXRING_X540; 410189a0ff3SSepherosa Ziehau break; 411189a0ff3SSepherosa Ziehau 412189a0ff3SSepherosa Ziehau default: 413189a0ff3SSepherosa Ziehau ring_cnt_max = 1; 414189a0ff3SSepherosa Ziehau break; 415189a0ff3SSepherosa Ziehau } 416189a0ff3SSepherosa Ziehau sc->tx_ring_cnt = device_getenv_int(dev, "txr", ix_txr); 417189a0ff3SSepherosa Ziehau sc->tx_ring_cnt = if_ring_count2(sc->tx_ring_cnt, ring_cnt_max); 41879251f5eSSepherosa Ziehau sc->tx_ring_inuse = sc->tx_ring_cnt; 41979251f5eSSepherosa Ziehau 42079251f5eSSepherosa Ziehau /* Allocate TX/RX rings */ 42179251f5eSSepherosa Ziehau error = ix_alloc_rings(sc); 42279251f5eSSepherosa Ziehau if (error) 42379251f5eSSepherosa Ziehau goto failed; 42479251f5eSSepherosa Ziehau 4254a648aefSSepherosa Ziehau #ifdef IFPOLL_ENABLE 4264a648aefSSepherosa Ziehau /* 4274a648aefSSepherosa Ziehau * NPOLLING RX CPU offset 4284a648aefSSepherosa Ziehau */ 4294a648aefSSepherosa Ziehau if (sc->rx_ring_cnt == ncpus2) { 4304a648aefSSepherosa Ziehau offset = 0; 4314a648aefSSepherosa Ziehau } else { 4324a648aefSSepherosa Ziehau offset_def = (sc->rx_ring_cnt * device_get_unit(dev)) % ncpus2; 4334a648aefSSepherosa Ziehau offset = device_getenv_int(dev, "npoll.rxoff", offset_def); 4344a648aefSSepherosa Ziehau if (offset >= ncpus2 || 4354a648aefSSepherosa Ziehau offset % sc->rx_ring_cnt != 0) { 4364a648aefSSepherosa Ziehau device_printf(dev, "invalid npoll.rxoff %d, use %d\n", 4374a648aefSSepherosa Ziehau offset, offset_def); 4384a648aefSSepherosa Ziehau offset = offset_def; 4394a648aefSSepherosa Ziehau } 4404a648aefSSepherosa Ziehau } 4414a648aefSSepherosa Ziehau sc->rx_npoll_off = offset; 4424a648aefSSepherosa Ziehau 4434a648aefSSepherosa Ziehau /* 4444a648aefSSepherosa Ziehau * NPOLLING TX CPU offset 4454a648aefSSepherosa Ziehau */ 4464a648aefSSepherosa Ziehau if (sc->tx_ring_cnt == ncpus2) { 4474a648aefSSepherosa Ziehau offset = 0; 4484a648aefSSepherosa Ziehau } else { 4494a648aefSSepherosa Ziehau offset_def = (sc->tx_ring_cnt * device_get_unit(dev)) % ncpus2; 4504a648aefSSepherosa Ziehau offset = device_getenv_int(dev, "npoll.txoff", offset_def); 4514a648aefSSepherosa Ziehau if (offset >= ncpus2 || 4524a648aefSSepherosa Ziehau offset % sc->tx_ring_cnt != 0) { 4534a648aefSSepherosa Ziehau device_printf(dev, "invalid npoll.txoff %d, use %d\n", 4544a648aefSSepherosa Ziehau offset, offset_def); 4554a648aefSSepherosa Ziehau offset = offset_def; 4564a648aefSSepherosa Ziehau } 4574a648aefSSepherosa Ziehau } 4584a648aefSSepherosa Ziehau sc->tx_npoll_off = offset; 4594a648aefSSepherosa Ziehau #endif 4604a648aefSSepherosa Ziehau 46179251f5eSSepherosa Ziehau /* Allocate interrupt */ 46279251f5eSSepherosa Ziehau error = ix_alloc_intr(sc); 46379251f5eSSepherosa Ziehau if (error) 46479251f5eSSepherosa Ziehau goto failed; 46579251f5eSSepherosa Ziehau 46679251f5eSSepherosa Ziehau /* Setup serializes */ 46779251f5eSSepherosa Ziehau ix_setup_serialize(sc); 46879251f5eSSepherosa Ziehau 46979251f5eSSepherosa Ziehau /* Allocate multicast array memory. */ 47079251f5eSSepherosa Ziehau sc->mta = kmalloc(IXGBE_ETH_LENGTH_OF_ADDRESS * IX_MAX_MCASTADDR, 47179251f5eSSepherosa Ziehau M_DEVBUF, M_WAITOK); 47279251f5eSSepherosa Ziehau 47379251f5eSSepherosa Ziehau /* Initialize the shared code */ 47479251f5eSSepherosa Ziehau hw->allow_unsupported_sfp = ix_unsupported_sfp; 47579251f5eSSepherosa Ziehau error = ixgbe_init_shared_code(hw); 47679251f5eSSepherosa Ziehau if (error == IXGBE_ERR_SFP_NOT_PRESENT) { 47779251f5eSSepherosa Ziehau /* 47879251f5eSSepherosa Ziehau * No optics in this port; ask timer routine 47979251f5eSSepherosa Ziehau * to probe for later insertion. 48079251f5eSSepherosa Ziehau */ 48179251f5eSSepherosa Ziehau sc->sfp_probe = TRUE; 48279251f5eSSepherosa Ziehau error = 0; 48379251f5eSSepherosa Ziehau } else if (error == IXGBE_ERR_SFP_NOT_SUPPORTED) { 48479251f5eSSepherosa Ziehau device_printf(dev, "Unsupported SFP+ module detected!\n"); 48579251f5eSSepherosa Ziehau error = EIO; 48679251f5eSSepherosa Ziehau goto failed; 48779251f5eSSepherosa Ziehau } else if (error) { 48879251f5eSSepherosa Ziehau device_printf(dev, "Unable to initialize the shared code\n"); 48979251f5eSSepherosa Ziehau error = EIO; 49079251f5eSSepherosa Ziehau goto failed; 49179251f5eSSepherosa Ziehau } 49279251f5eSSepherosa Ziehau 49379251f5eSSepherosa Ziehau /* Make sure we have a good EEPROM before we read from it */ 49479251f5eSSepherosa Ziehau if (ixgbe_validate_eeprom_checksum(&sc->hw, &csum) < 0) { 49579251f5eSSepherosa Ziehau device_printf(dev, "The EEPROM Checksum Is Not Valid\n"); 49679251f5eSSepherosa Ziehau error = EIO; 49779251f5eSSepherosa Ziehau goto failed; 49879251f5eSSepherosa Ziehau } 49979251f5eSSepherosa Ziehau 50079251f5eSSepherosa Ziehau error = ixgbe_init_hw(hw); 50179251f5eSSepherosa Ziehau if (error == IXGBE_ERR_EEPROM_VERSION) { 50279251f5eSSepherosa Ziehau device_printf(dev, "Pre-production device detected\n"); 50379251f5eSSepherosa Ziehau } else if (error == IXGBE_ERR_SFP_NOT_SUPPORTED) { 50479251f5eSSepherosa Ziehau device_printf(dev, "Unsupported SFP+ Module\n"); 50579251f5eSSepherosa Ziehau error = EIO; 50679251f5eSSepherosa Ziehau goto failed; 50779251f5eSSepherosa Ziehau } else if (error == IXGBE_ERR_SFP_NOT_PRESENT) { 50879251f5eSSepherosa Ziehau device_printf(dev, "No SFP+ Module found\n"); 50979251f5eSSepherosa Ziehau } 51079251f5eSSepherosa Ziehau 51163d483cdSSepherosa Ziehau sc->ifm_media = IX_IFM_DEFAULT; 512060fa21cSSepherosa Ziehau /* Get default flow control settings */ 513060fa21cSSepherosa Ziehau device_getenv_string(dev, "flow_ctrl", flowctrl, sizeof(flowctrl), 514060fa21cSSepherosa Ziehau ix_flowctrl); 51563d483cdSSepherosa Ziehau sc->ifm_media |= ifmedia_str2ethfc(flowctrl); 51663d483cdSSepherosa Ziehau sc->advspeed = IXGBE_LINK_SPEED_UNKNOWN; 517060fa21cSSepherosa Ziehau 51879251f5eSSepherosa Ziehau /* Setup OS specific network interface */ 51979251f5eSSepherosa Ziehau ix_setup_ifp(sc); 52079251f5eSSepherosa Ziehau 52179251f5eSSepherosa Ziehau /* Add sysctl tree */ 52279251f5eSSepherosa Ziehau ix_add_sysctl(sc); 52379251f5eSSepherosa Ziehau 52479251f5eSSepherosa Ziehau error = ix_setup_intr(sc); 52579251f5eSSepherosa Ziehau if (error) { 52679251f5eSSepherosa Ziehau ether_ifdetach(&sc->arpcom.ac_if); 52779251f5eSSepherosa Ziehau goto failed; 52879251f5eSSepherosa Ziehau } 52979251f5eSSepherosa Ziehau 53079251f5eSSepherosa Ziehau /* Initialize statistics */ 53179251f5eSSepherosa Ziehau ix_update_stats(sc); 53279251f5eSSepherosa Ziehau 53363d483cdSSepherosa Ziehau /* Check PCIE slot type/speed/width */ 53479251f5eSSepherosa Ziehau ix_slot_info(sc); 53579251f5eSSepherosa Ziehau 53663d483cdSSepherosa Ziehau /* Save initial wake up filter configuration */ 53763d483cdSSepherosa Ziehau sc->wufc = IXGBE_READ_REG(hw, IXGBE_WUFC); 53863d483cdSSepherosa Ziehau 53979251f5eSSepherosa Ziehau /* Let hardware know driver is loaded */ 54079251f5eSSepherosa Ziehau ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT); 54179251f5eSSepherosa Ziehau ctrl_ext |= IXGBE_CTRL_EXT_DRV_LOAD; 54279251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext); 54379251f5eSSepherosa Ziehau 54479251f5eSSepherosa Ziehau return 0; 54579251f5eSSepherosa Ziehau failed: 54679251f5eSSepherosa Ziehau ix_detach(dev); 54779251f5eSSepherosa Ziehau return error; 54879251f5eSSepherosa Ziehau } 54979251f5eSSepherosa Ziehau 55079251f5eSSepherosa Ziehau static int 55179251f5eSSepherosa Ziehau ix_detach(device_t dev) 55279251f5eSSepherosa Ziehau { 55379251f5eSSepherosa Ziehau struct ix_softc *sc = device_get_softc(dev); 55479251f5eSSepherosa Ziehau 55579251f5eSSepherosa Ziehau if (device_is_attached(dev)) { 55679251f5eSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 55779251f5eSSepherosa Ziehau uint32_t ctrl_ext; 55879251f5eSSepherosa Ziehau 55979251f5eSSepherosa Ziehau ifnet_serialize_all(ifp); 56079251f5eSSepherosa Ziehau 56163d483cdSSepherosa Ziehau ix_powerdown(sc); 56279251f5eSSepherosa Ziehau ix_teardown_intr(sc, sc->intr_cnt); 56379251f5eSSepherosa Ziehau 56479251f5eSSepherosa Ziehau ifnet_deserialize_all(ifp); 56579251f5eSSepherosa Ziehau 56679251f5eSSepherosa Ziehau callout_terminate(&sc->timer); 56779251f5eSSepherosa Ziehau ether_ifdetach(ifp); 56879251f5eSSepherosa Ziehau 56979251f5eSSepherosa Ziehau /* Let hardware know driver is unloading */ 57079251f5eSSepherosa Ziehau ctrl_ext = IXGBE_READ_REG(&sc->hw, IXGBE_CTRL_EXT); 57179251f5eSSepherosa Ziehau ctrl_ext &= ~IXGBE_CTRL_EXT_DRV_LOAD; 57279251f5eSSepherosa Ziehau IXGBE_WRITE_REG(&sc->hw, IXGBE_CTRL_EXT, ctrl_ext); 57379251f5eSSepherosa Ziehau } 57479251f5eSSepherosa Ziehau 57579251f5eSSepherosa Ziehau ifmedia_removeall(&sc->media); 57679251f5eSSepherosa Ziehau bus_generic_detach(dev); 57779251f5eSSepherosa Ziehau 57879251f5eSSepherosa Ziehau ix_free_intr(sc); 57979251f5eSSepherosa Ziehau 580189a0ff3SSepherosa Ziehau if (sc->msix_mem_res != NULL) { 581189a0ff3SSepherosa Ziehau bus_release_resource(dev, SYS_RES_MEMORY, sc->msix_mem_rid, 582189a0ff3SSepherosa Ziehau sc->msix_mem_res); 583189a0ff3SSepherosa Ziehau } 58479251f5eSSepherosa Ziehau if (sc->mem_res != NULL) { 58579251f5eSSepherosa Ziehau bus_release_resource(dev, SYS_RES_MEMORY, sc->mem_rid, 58679251f5eSSepherosa Ziehau sc->mem_res); 58779251f5eSSepherosa Ziehau } 58879251f5eSSepherosa Ziehau 58979251f5eSSepherosa Ziehau ix_free_rings(sc); 59079251f5eSSepherosa Ziehau 59179251f5eSSepherosa Ziehau if (sc->mta != NULL) 59279251f5eSSepherosa Ziehau kfree(sc->mta, M_DEVBUF); 59379251f5eSSepherosa Ziehau if (sc->serializes != NULL) 59479251f5eSSepherosa Ziehau kfree(sc->serializes, M_DEVBUF); 59579251f5eSSepherosa Ziehau 59679251f5eSSepherosa Ziehau return 0; 59779251f5eSSepherosa Ziehau } 59879251f5eSSepherosa Ziehau 59979251f5eSSepherosa Ziehau static int 60079251f5eSSepherosa Ziehau ix_shutdown(device_t dev) 60179251f5eSSepherosa Ziehau { 60279251f5eSSepherosa Ziehau struct ix_softc *sc = device_get_softc(dev); 60379251f5eSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 60479251f5eSSepherosa Ziehau 60579251f5eSSepherosa Ziehau ifnet_serialize_all(ifp); 60663d483cdSSepherosa Ziehau ix_powerdown(sc); 60779251f5eSSepherosa Ziehau ifnet_deserialize_all(ifp); 60879251f5eSSepherosa Ziehau 60979251f5eSSepherosa Ziehau return 0; 61079251f5eSSepherosa Ziehau } 61179251f5eSSepherosa Ziehau 61279251f5eSSepherosa Ziehau static void 61379251f5eSSepherosa Ziehau ix_start(struct ifnet *ifp, struct ifaltq_subque *ifsq) 61479251f5eSSepherosa Ziehau { 61579251f5eSSepherosa Ziehau struct ix_softc *sc = ifp->if_softc; 61679251f5eSSepherosa Ziehau struct ix_tx_ring *txr = ifsq_get_priv(ifsq); 61779251f5eSSepherosa Ziehau int idx = -1; 61879251f5eSSepherosa Ziehau uint16_t nsegs; 61979251f5eSSepherosa Ziehau 62079251f5eSSepherosa Ziehau KKASSERT(txr->tx_ifsq == ifsq); 62179251f5eSSepherosa Ziehau ASSERT_SERIALIZED(&txr->tx_serialize); 62279251f5eSSepherosa Ziehau 62379251f5eSSepherosa Ziehau if ((ifp->if_flags & IFF_RUNNING) == 0 || ifsq_is_oactive(ifsq)) 62479251f5eSSepherosa Ziehau return; 62579251f5eSSepherosa Ziehau 6264a648aefSSepherosa Ziehau if (!sc->link_active || (txr->tx_flags & IX_TXFLAG_ENABLED) == 0) { 62779251f5eSSepherosa Ziehau ifsq_purge(ifsq); 62879251f5eSSepherosa Ziehau return; 62979251f5eSSepherosa Ziehau } 63079251f5eSSepherosa Ziehau 63179251f5eSSepherosa Ziehau while (!ifsq_is_empty(ifsq)) { 63279251f5eSSepherosa Ziehau struct mbuf *m_head; 63379251f5eSSepherosa Ziehau 63479251f5eSSepherosa Ziehau if (txr->tx_avail <= IX_MAX_SCATTER + IX_TX_RESERVED) { 63579251f5eSSepherosa Ziehau ifsq_set_oactive(ifsq); 63679251f5eSSepherosa Ziehau txr->tx_watchdog.wd_timer = 5; 63779251f5eSSepherosa Ziehau break; 63879251f5eSSepherosa Ziehau } 63979251f5eSSepherosa Ziehau 64079251f5eSSepherosa Ziehau m_head = ifsq_dequeue(ifsq); 64179251f5eSSepherosa Ziehau if (m_head == NULL) 64279251f5eSSepherosa Ziehau break; 64379251f5eSSepherosa Ziehau 64479251f5eSSepherosa Ziehau if (ix_encap(txr, &m_head, &nsegs, &idx)) { 64579251f5eSSepherosa Ziehau IFNET_STAT_INC(ifp, oerrors, 1); 64679251f5eSSepherosa Ziehau continue; 64779251f5eSSepherosa Ziehau } 64879251f5eSSepherosa Ziehau 649608dda76SSepherosa Ziehau /* 650608dda76SSepherosa Ziehau * TX interrupt are aggressively aggregated, so increasing 651608dda76SSepherosa Ziehau * opackets at TX interrupt time will make the opackets 652608dda76SSepherosa Ziehau * statistics vastly inaccurate; we do the opackets increment 653608dda76SSepherosa Ziehau * now. 654608dda76SSepherosa Ziehau */ 655608dda76SSepherosa Ziehau IFNET_STAT_INC(ifp, opackets, 1); 656608dda76SSepherosa Ziehau 65779251f5eSSepherosa Ziehau if (nsegs >= txr->tx_wreg_nsegs) { 65879251f5eSSepherosa Ziehau IXGBE_WRITE_REG(&sc->hw, IXGBE_TDT(txr->tx_idx), idx); 65979251f5eSSepherosa Ziehau nsegs = 0; 66079251f5eSSepherosa Ziehau idx = -1; 66179251f5eSSepherosa Ziehau } 66279251f5eSSepherosa Ziehau 66379251f5eSSepherosa Ziehau ETHER_BPF_MTAP(ifp, m_head); 66479251f5eSSepherosa Ziehau } 66579251f5eSSepherosa Ziehau if (idx >= 0) 66679251f5eSSepherosa Ziehau IXGBE_WRITE_REG(&sc->hw, IXGBE_TDT(txr->tx_idx), idx); 66779251f5eSSepherosa Ziehau } 66879251f5eSSepherosa Ziehau 66979251f5eSSepherosa Ziehau static int 67079251f5eSSepherosa Ziehau ix_ioctl(struct ifnet *ifp, u_long command, caddr_t data, struct ucred *cr) 67179251f5eSSepherosa Ziehau { 67279251f5eSSepherosa Ziehau struct ix_softc *sc = ifp->if_softc; 67379251f5eSSepherosa Ziehau struct ifreq *ifr = (struct ifreq *) data; 67479251f5eSSepherosa Ziehau int error = 0, mask, reinit; 67579251f5eSSepherosa Ziehau 67679251f5eSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 67779251f5eSSepherosa Ziehau 67879251f5eSSepherosa Ziehau switch (command) { 67979251f5eSSepherosa Ziehau case SIOCSIFMTU: 68063d483cdSSepherosa Ziehau if (ifr->ifr_mtu > IX_MAX_MTU) { 68179251f5eSSepherosa Ziehau error = EINVAL; 68279251f5eSSepherosa Ziehau } else { 68379251f5eSSepherosa Ziehau ifp->if_mtu = ifr->ifr_mtu; 68463d483cdSSepherosa Ziehau sc->max_frame_size = ifp->if_mtu + IX_MTU_HDR; 68579251f5eSSepherosa Ziehau ix_init(sc); 68679251f5eSSepherosa Ziehau } 68779251f5eSSepherosa Ziehau break; 68879251f5eSSepherosa Ziehau 68979251f5eSSepherosa Ziehau case SIOCSIFFLAGS: 69079251f5eSSepherosa Ziehau if (ifp->if_flags & IFF_UP) { 69179251f5eSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) { 69279251f5eSSepherosa Ziehau if ((ifp->if_flags ^ sc->if_flags) & 69379251f5eSSepherosa Ziehau (IFF_PROMISC | IFF_ALLMULTI)) 69479251f5eSSepherosa Ziehau ix_set_promisc(sc); 69579251f5eSSepherosa Ziehau } else { 69679251f5eSSepherosa Ziehau ix_init(sc); 69779251f5eSSepherosa Ziehau } 69879251f5eSSepherosa Ziehau } else if (ifp->if_flags & IFF_RUNNING) { 69979251f5eSSepherosa Ziehau ix_stop(sc); 70079251f5eSSepherosa Ziehau } 70179251f5eSSepherosa Ziehau sc->if_flags = ifp->if_flags; 70279251f5eSSepherosa Ziehau break; 70379251f5eSSepherosa Ziehau 70479251f5eSSepherosa Ziehau case SIOCADDMULTI: 70579251f5eSSepherosa Ziehau case SIOCDELMULTI: 70679251f5eSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) { 70779251f5eSSepherosa Ziehau ix_disable_intr(sc); 70879251f5eSSepherosa Ziehau ix_set_multi(sc); 7094a648aefSSepherosa Ziehau #ifdef IFPOLL_ENABLE 7104a648aefSSepherosa Ziehau if ((ifp->if_flags & IFF_NPOLLING) == 0) 7114a648aefSSepherosa Ziehau #endif 71279251f5eSSepherosa Ziehau ix_enable_intr(sc); 71379251f5eSSepherosa Ziehau } 71479251f5eSSepherosa Ziehau break; 71579251f5eSSepherosa Ziehau 71679251f5eSSepherosa Ziehau case SIOCSIFMEDIA: 71779251f5eSSepherosa Ziehau case SIOCGIFMEDIA: 71879251f5eSSepherosa Ziehau error = ifmedia_ioctl(ifp, ifr, &sc->media, command); 71979251f5eSSepherosa Ziehau break; 72079251f5eSSepherosa Ziehau 72179251f5eSSepherosa Ziehau case SIOCSIFCAP: 72279251f5eSSepherosa Ziehau reinit = 0; 72379251f5eSSepherosa Ziehau mask = ifr->ifr_reqcap ^ ifp->if_capenable; 72479251f5eSSepherosa Ziehau if (mask & IFCAP_RXCSUM) { 72579251f5eSSepherosa Ziehau ifp->if_capenable ^= IFCAP_RXCSUM; 72679251f5eSSepherosa Ziehau reinit = 1; 72779251f5eSSepherosa Ziehau } 72879251f5eSSepherosa Ziehau if (mask & IFCAP_VLAN_HWTAGGING) { 72979251f5eSSepherosa Ziehau ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING; 73079251f5eSSepherosa Ziehau reinit = 1; 73179251f5eSSepherosa Ziehau } 73279251f5eSSepherosa Ziehau if (mask & IFCAP_TXCSUM) { 73379251f5eSSepherosa Ziehau ifp->if_capenable ^= IFCAP_TXCSUM; 73479251f5eSSepherosa Ziehau if (ifp->if_capenable & IFCAP_TXCSUM) 73579251f5eSSepherosa Ziehau ifp->if_hwassist |= CSUM_OFFLOAD; 73679251f5eSSepherosa Ziehau else 73779251f5eSSepherosa Ziehau ifp->if_hwassist &= ~CSUM_OFFLOAD; 73879251f5eSSepherosa Ziehau } 73979251f5eSSepherosa Ziehau if (mask & IFCAP_TSO) { 74079251f5eSSepherosa Ziehau ifp->if_capenable ^= IFCAP_TSO; 74179251f5eSSepherosa Ziehau if (ifp->if_capenable & IFCAP_TSO) 74279251f5eSSepherosa Ziehau ifp->if_hwassist |= CSUM_TSO; 74379251f5eSSepherosa Ziehau else 74479251f5eSSepherosa Ziehau ifp->if_hwassist &= ~CSUM_TSO; 74579251f5eSSepherosa Ziehau } 74679251f5eSSepherosa Ziehau if (mask & IFCAP_RSS) 74779251f5eSSepherosa Ziehau ifp->if_capenable ^= IFCAP_RSS; 74879251f5eSSepherosa Ziehau if (reinit && (ifp->if_flags & IFF_RUNNING)) 74979251f5eSSepherosa Ziehau ix_init(sc); 75079251f5eSSepherosa Ziehau break; 75179251f5eSSepherosa Ziehau 75279251f5eSSepherosa Ziehau #if 0 75379251f5eSSepherosa Ziehau case SIOCGI2C: 75479251f5eSSepherosa Ziehau { 75579251f5eSSepherosa Ziehau struct ixgbe_i2c_req i2c; 75679251f5eSSepherosa Ziehau error = copyin(ifr->ifr_data, &i2c, sizeof(i2c)); 75779251f5eSSepherosa Ziehau if (error) 75879251f5eSSepherosa Ziehau break; 75979251f5eSSepherosa Ziehau if ((i2c.dev_addr != 0xA0) || (i2c.dev_addr != 0xA2)){ 76079251f5eSSepherosa Ziehau error = EINVAL; 76179251f5eSSepherosa Ziehau break; 76279251f5eSSepherosa Ziehau } 76379251f5eSSepherosa Ziehau hw->phy.ops.read_i2c_byte(hw, i2c.offset, 76479251f5eSSepherosa Ziehau i2c.dev_addr, i2c.data); 76579251f5eSSepherosa Ziehau error = copyout(&i2c, ifr->ifr_data, sizeof(i2c)); 76679251f5eSSepherosa Ziehau break; 76779251f5eSSepherosa Ziehau } 76879251f5eSSepherosa Ziehau #endif 76979251f5eSSepherosa Ziehau 77079251f5eSSepherosa Ziehau default: 77179251f5eSSepherosa Ziehau error = ether_ioctl(ifp, command, data); 77279251f5eSSepherosa Ziehau break; 77379251f5eSSepherosa Ziehau } 77479251f5eSSepherosa Ziehau return error; 77579251f5eSSepherosa Ziehau } 77679251f5eSSepherosa Ziehau 77779251f5eSSepherosa Ziehau #define IXGBE_MHADD_MFS_SHIFT 16 77879251f5eSSepherosa Ziehau 77979251f5eSSepherosa Ziehau static void 78079251f5eSSepherosa Ziehau ix_init(void *xsc) 78179251f5eSSepherosa Ziehau { 78279251f5eSSepherosa Ziehau struct ix_softc *sc = xsc; 78379251f5eSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 78479251f5eSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 78579251f5eSSepherosa Ziehau uint32_t gpie, rxctrl; 78679251f5eSSepherosa Ziehau int i, error; 7874a648aefSSepherosa Ziehau boolean_t polling; 78879251f5eSSepherosa Ziehau 78979251f5eSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 79079251f5eSSepherosa Ziehau 79179251f5eSSepherosa Ziehau ix_stop(sc); 79279251f5eSSepherosa Ziehau 7934a648aefSSepherosa Ziehau polling = FALSE; 7944a648aefSSepherosa Ziehau #ifdef IFPOLL_ENABLE 7954a648aefSSepherosa Ziehau if (ifp->if_flags & IFF_NPOLLING) 7964a648aefSSepherosa Ziehau polling = TRUE; 7974a648aefSSepherosa Ziehau #endif 7984a648aefSSepherosa Ziehau 79979251f5eSSepherosa Ziehau /* Configure # of used RX/TX rings */ 8004a648aefSSepherosa Ziehau ix_set_ring_inuse(sc, polling); 80179251f5eSSepherosa Ziehau ifq_set_subq_mask(&ifp->if_snd, sc->tx_ring_inuse - 1); 80279251f5eSSepherosa Ziehau 80379251f5eSSepherosa Ziehau /* Get the latest mac address, User can use a LAA */ 80479251f5eSSepherosa Ziehau bcopy(IF_LLADDR(ifp), hw->mac.addr, IXGBE_ETH_LENGTH_OF_ADDRESS); 80579251f5eSSepherosa Ziehau ixgbe_set_rar(hw, 0, hw->mac.addr, 0, 1); 80679251f5eSSepherosa Ziehau hw->addr_ctrl.rar_used_count = 1; 80779251f5eSSepherosa Ziehau 80879251f5eSSepherosa Ziehau /* Prepare transmit descriptors and buffers */ 80979251f5eSSepherosa Ziehau for (i = 0; i < sc->tx_ring_inuse; ++i) 81079251f5eSSepherosa Ziehau ix_init_tx_ring(&sc->tx_rings[i]); 81179251f5eSSepherosa Ziehau 81279251f5eSSepherosa Ziehau ixgbe_init_hw(hw); 81379251f5eSSepherosa Ziehau ix_init_tx_unit(sc); 81479251f5eSSepherosa Ziehau 81579251f5eSSepherosa Ziehau /* Setup Multicast table */ 81679251f5eSSepherosa Ziehau ix_set_multi(sc); 81779251f5eSSepherosa Ziehau 81879251f5eSSepherosa Ziehau /* Prepare receive descriptors and buffers */ 81979251f5eSSepherosa Ziehau for (i = 0; i < sc->rx_ring_inuse; ++i) { 82079251f5eSSepherosa Ziehau error = ix_init_rx_ring(&sc->rx_rings[i]); 82179251f5eSSepherosa Ziehau if (error) { 82279251f5eSSepherosa Ziehau if_printf(ifp, "Could not initialize RX ring%d\n", i); 82379251f5eSSepherosa Ziehau ix_stop(sc); 82479251f5eSSepherosa Ziehau return; 82579251f5eSSepherosa Ziehau } 82679251f5eSSepherosa Ziehau } 82779251f5eSSepherosa Ziehau 82879251f5eSSepherosa Ziehau /* Configure RX settings */ 82979251f5eSSepherosa Ziehau ix_init_rx_unit(sc); 83079251f5eSSepherosa Ziehau 83179251f5eSSepherosa Ziehau gpie = IXGBE_READ_REG(hw, IXGBE_GPIE); 83279251f5eSSepherosa Ziehau 83379251f5eSSepherosa Ziehau /* Enable Fan Failure Interrupt */ 83463d483cdSSepherosa Ziehau gpie |= IXGBE_SDP1_GPIEN_BY_MAC(hw); 83579251f5eSSepherosa Ziehau 83679251f5eSSepherosa Ziehau /* Add for Module detection */ 83779251f5eSSepherosa Ziehau if (hw->mac.type == ixgbe_mac_82599EB) 83879251f5eSSepherosa Ziehau gpie |= IXGBE_SDP2_GPIEN; 83979251f5eSSepherosa Ziehau 84063d483cdSSepherosa Ziehau /* 84163d483cdSSepherosa Ziehau * Thermal Failure Detection (X540) 84263d483cdSSepherosa Ziehau * Link Detection (X552) 84363d483cdSSepherosa Ziehau */ 84463d483cdSSepherosa Ziehau if (hw->mac.type == ixgbe_mac_X540 || 84563d483cdSSepherosa Ziehau hw->device_id == IXGBE_DEV_ID_X550EM_X_SFP || 84663d483cdSSepherosa Ziehau hw->device_id == IXGBE_DEV_ID_X550EM_X_10G_T) 84763d483cdSSepherosa Ziehau gpie |= IXGBE_SDP0_GPIEN_X540; 84879251f5eSSepherosa Ziehau 84979251f5eSSepherosa Ziehau if (sc->intr_type == PCI_INTR_TYPE_MSIX) { 85079251f5eSSepherosa Ziehau /* Enable Enhanced MSIX mode */ 85179251f5eSSepherosa Ziehau gpie |= IXGBE_GPIE_MSIX_MODE; 85279251f5eSSepherosa Ziehau gpie |= IXGBE_GPIE_EIAME | IXGBE_GPIE_PBA_SUPPORT | 85379251f5eSSepherosa Ziehau IXGBE_GPIE_OCD; 85479251f5eSSepherosa Ziehau } 85579251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie); 85679251f5eSSepherosa Ziehau 85779251f5eSSepherosa Ziehau /* Set MTU size */ 85879251f5eSSepherosa Ziehau if (ifp->if_mtu > ETHERMTU) { 85979251f5eSSepherosa Ziehau uint32_t mhadd; 86079251f5eSSepherosa Ziehau 86163d483cdSSepherosa Ziehau /* aka IXGBE_MAXFRS on 82599 and newer */ 86279251f5eSSepherosa Ziehau mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD); 86379251f5eSSepherosa Ziehau mhadd &= ~IXGBE_MHADD_MFS_MASK; 86479251f5eSSepherosa Ziehau mhadd |= sc->max_frame_size << IXGBE_MHADD_MFS_SHIFT; 86579251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd); 86679251f5eSSepherosa Ziehau } 86779251f5eSSepherosa Ziehau 86879251f5eSSepherosa Ziehau /* 86979251f5eSSepherosa Ziehau * Enable TX rings 87079251f5eSSepherosa Ziehau */ 87179251f5eSSepherosa Ziehau for (i = 0; i < sc->tx_ring_inuse; ++i) { 87279251f5eSSepherosa Ziehau uint32_t txdctl; 87379251f5eSSepherosa Ziehau 87479251f5eSSepherosa Ziehau txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i)); 87579251f5eSSepherosa Ziehau txdctl |= IXGBE_TXDCTL_ENABLE; 87679251f5eSSepherosa Ziehau 87779251f5eSSepherosa Ziehau /* 87879251f5eSSepherosa Ziehau * Set WTHRESH to 0, since TX head write-back is used 87979251f5eSSepherosa Ziehau */ 88079251f5eSSepherosa Ziehau txdctl &= ~(0x7f << 16); 88179251f5eSSepherosa Ziehau 88279251f5eSSepherosa Ziehau /* 88379251f5eSSepherosa Ziehau * When the internal queue falls below PTHRESH (32), 88479251f5eSSepherosa Ziehau * start prefetching as long as there are at least 88579251f5eSSepherosa Ziehau * HTHRESH (1) buffers ready. The values are taken 88679251f5eSSepherosa Ziehau * from the Intel linux driver 3.8.21. 88779251f5eSSepherosa Ziehau * Prefetching enables tx line rate even with 1 queue. 88879251f5eSSepherosa Ziehau */ 88979251f5eSSepherosa Ziehau txdctl |= (32 << 0) | (1 << 8); 89079251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(i), txdctl); 89179251f5eSSepherosa Ziehau } 89279251f5eSSepherosa Ziehau 89379251f5eSSepherosa Ziehau /* 89479251f5eSSepherosa Ziehau * Enable RX rings 89579251f5eSSepherosa Ziehau */ 89679251f5eSSepherosa Ziehau for (i = 0; i < sc->rx_ring_inuse; ++i) { 89779251f5eSSepherosa Ziehau uint32_t rxdctl; 89879251f5eSSepherosa Ziehau int k; 89979251f5eSSepherosa Ziehau 90079251f5eSSepherosa Ziehau rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i)); 90179251f5eSSepherosa Ziehau if (hw->mac.type == ixgbe_mac_82598EB) { 90279251f5eSSepherosa Ziehau /* 90379251f5eSSepherosa Ziehau * PTHRESH = 21 90479251f5eSSepherosa Ziehau * HTHRESH = 4 90579251f5eSSepherosa Ziehau * WTHRESH = 8 90679251f5eSSepherosa Ziehau */ 90779251f5eSSepherosa Ziehau rxdctl &= ~0x3FFFFF; 90879251f5eSSepherosa Ziehau rxdctl |= 0x080420; 90979251f5eSSepherosa Ziehau } 91079251f5eSSepherosa Ziehau rxdctl |= IXGBE_RXDCTL_ENABLE; 91179251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(i), rxdctl); 91279251f5eSSepherosa Ziehau for (k = 0; k < 10; ++k) { 91379251f5eSSepherosa Ziehau if (IXGBE_READ_REG(hw, IXGBE_RXDCTL(i)) & 91479251f5eSSepherosa Ziehau IXGBE_RXDCTL_ENABLE) 91579251f5eSSepherosa Ziehau break; 91679251f5eSSepherosa Ziehau else 91779251f5eSSepherosa Ziehau msec_delay(1); 91879251f5eSSepherosa Ziehau } 91979251f5eSSepherosa Ziehau wmb(); 92079251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_RDT(i), 92179251f5eSSepherosa Ziehau sc->rx_rings[0].rx_ndesc - 1); 92279251f5eSSepherosa Ziehau } 92379251f5eSSepherosa Ziehau 92479251f5eSSepherosa Ziehau /* Enable Receive engine */ 92579251f5eSSepherosa Ziehau rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL); 92679251f5eSSepherosa Ziehau if (hw->mac.type == ixgbe_mac_82598EB) 92779251f5eSSepherosa Ziehau rxctrl |= IXGBE_RXCTRL_DMBYPS; 92879251f5eSSepherosa Ziehau rxctrl |= IXGBE_RXCTRL_RXEN; 92979251f5eSSepherosa Ziehau ixgbe_enable_rx_dma(hw, rxctrl); 93079251f5eSSepherosa Ziehau 931189a0ff3SSepherosa Ziehau for (i = 0; i < sc->tx_ring_inuse; ++i) { 932189a0ff3SSepherosa Ziehau const struct ix_tx_ring *txr = &sc->tx_rings[i]; 933189a0ff3SSepherosa Ziehau 934189a0ff3SSepherosa Ziehau if (txr->tx_intr_vec >= 0) { 935189a0ff3SSepherosa Ziehau ix_set_ivar(sc, i, txr->tx_intr_vec, 1); 936189a0ff3SSepherosa Ziehau } else { 937189a0ff3SSepherosa Ziehau /* 938189a0ff3SSepherosa Ziehau * Unconfigured TX interrupt vector could only 939189a0ff3SSepherosa Ziehau * happen for MSI-X. 940189a0ff3SSepherosa Ziehau */ 941189a0ff3SSepherosa Ziehau KASSERT(sc->intr_type == PCI_INTR_TYPE_MSIX, 942189a0ff3SSepherosa Ziehau ("TX intr vector is not set")); 943189a0ff3SSepherosa Ziehau KASSERT(i < sc->rx_ring_inuse, 944189a0ff3SSepherosa Ziehau ("invalid TX ring %d, no piggyback RX ring", i)); 945189a0ff3SSepherosa Ziehau KASSERT(sc->rx_rings[i].rx_txr == txr, 946189a0ff3SSepherosa Ziehau ("RX ring %d piggybacked TX ring mismatch", i)); 947189a0ff3SSepherosa Ziehau if (bootverbose) 948189a0ff3SSepherosa Ziehau if_printf(ifp, "IVAR skips TX ring %d\n", i); 949189a0ff3SSepherosa Ziehau } 950189a0ff3SSepherosa Ziehau } 951189a0ff3SSepherosa Ziehau for (i = 0; i < sc->rx_ring_inuse; ++i) { 952189a0ff3SSepherosa Ziehau const struct ix_rx_ring *rxr = &sc->rx_rings[i]; 953189a0ff3SSepherosa Ziehau 954189a0ff3SSepherosa Ziehau KKASSERT(rxr->rx_intr_vec >= 0); 955189a0ff3SSepherosa Ziehau ix_set_ivar(sc, i, rxr->rx_intr_vec, 0); 956189a0ff3SSepherosa Ziehau if (rxr->rx_txr != NULL) { 957189a0ff3SSepherosa Ziehau /* 958189a0ff3SSepherosa Ziehau * Piggyback the TX ring interrupt onto the RX 959189a0ff3SSepherosa Ziehau * ring interrupt vector. 960189a0ff3SSepherosa Ziehau */ 961189a0ff3SSepherosa Ziehau KASSERT(rxr->rx_txr->tx_intr_vec < 0, 962189a0ff3SSepherosa Ziehau ("piggybacked TX ring configured intr vector")); 963189a0ff3SSepherosa Ziehau KASSERT(rxr->rx_txr->tx_idx == i, 964189a0ff3SSepherosa Ziehau ("RX ring %d piggybacked TX ring %u", 965189a0ff3SSepherosa Ziehau i, rxr->rx_txr->tx_idx)); 966189a0ff3SSepherosa Ziehau ix_set_ivar(sc, i, rxr->rx_intr_vec, 1); 967189a0ff3SSepherosa Ziehau if (bootverbose) { 968189a0ff3SSepherosa Ziehau if_printf(ifp, "IVAR RX ring %d piggybacks " 969189a0ff3SSepherosa Ziehau "TX ring %u\n", i, rxr->rx_txr->tx_idx); 970189a0ff3SSepherosa Ziehau } 971189a0ff3SSepherosa Ziehau } 972189a0ff3SSepherosa Ziehau } 97379251f5eSSepherosa Ziehau if (sc->intr_type == PCI_INTR_TYPE_MSIX) { 974189a0ff3SSepherosa Ziehau /* Set up status MSI-X vector; it is using fixed entry 1 */ 975189a0ff3SSepherosa Ziehau ix_set_ivar(sc, 1, sc->sts_msix_vec, -1); 976189a0ff3SSepherosa Ziehau 977189a0ff3SSepherosa Ziehau /* Set up auto-mask for TX and RX rings */ 978189a0ff3SSepherosa Ziehau if (hw->mac.type == ixgbe_mac_82598EB) { 979189a0ff3SSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EIMS_RTX_QUEUE); 980189a0ff3SSepherosa Ziehau } else { 98179251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF); 98279251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF); 98379251f5eSSepherosa Ziehau } 98479251f5eSSepherosa Ziehau } else { 985189a0ff3SSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EIMS_RTX_QUEUE); 98679251f5eSSepherosa Ziehau } 987189a0ff3SSepherosa Ziehau for (i = 0; i < sc->intr_cnt; ++i) 988189a0ff3SSepherosa Ziehau ix_set_eitr(sc, i, sc->intr_data[i].intr_rate); 98979251f5eSSepherosa Ziehau 99079251f5eSSepherosa Ziehau /* 99179251f5eSSepherosa Ziehau * Check on any SFP devices that need to be kick-started 99279251f5eSSepherosa Ziehau */ 99379251f5eSSepherosa Ziehau if (hw->phy.type == ixgbe_phy_none) { 99479251f5eSSepherosa Ziehau error = hw->phy.ops.identify(hw); 99579251f5eSSepherosa Ziehau if (error == IXGBE_ERR_SFP_NOT_SUPPORTED) { 99679251f5eSSepherosa Ziehau if_printf(ifp, 99779251f5eSSepherosa Ziehau "Unsupported SFP+ module type was detected.\n"); 99879251f5eSSepherosa Ziehau /* XXX stop */ 99979251f5eSSepherosa Ziehau return; 100079251f5eSSepherosa Ziehau } 100179251f5eSSepherosa Ziehau } 100279251f5eSSepherosa Ziehau 100379251f5eSSepherosa Ziehau /* Config/Enable Link */ 100479251f5eSSepherosa Ziehau ix_config_link(sc); 100579251f5eSSepherosa Ziehau 100663d483cdSSepherosa Ziehau /* Hardware Packet Buffer & Flow Control setup */ 100763d483cdSSepherosa Ziehau ix_config_flowctrl(sc); 100879251f5eSSepherosa Ziehau 100979251f5eSSepherosa Ziehau /* Initialize the FC settings */ 101079251f5eSSepherosa Ziehau ixgbe_start_hw(hw); 101179251f5eSSepherosa Ziehau 101263d483cdSSepherosa Ziehau /* Set up VLAN support and filter */ 101363d483cdSSepherosa Ziehau ix_set_vlan(sc); 101463d483cdSSepherosa Ziehau 101563d483cdSSepherosa Ziehau /* Setup DMA Coalescing */ 101663d483cdSSepherosa Ziehau ix_config_dmac(sc); 101763d483cdSSepherosa Ziehau 10184a648aefSSepherosa Ziehau /* 10194a648aefSSepherosa Ziehau * Only enable interrupts if we are not polling, make sure 10204a648aefSSepherosa Ziehau * they are off otherwise. 10214a648aefSSepherosa Ziehau */ 10224a648aefSSepherosa Ziehau if (polling) 10234a648aefSSepherosa Ziehau ix_disable_intr(sc); 10244a648aefSSepherosa Ziehau else 102579251f5eSSepherosa Ziehau ix_enable_intr(sc); 102679251f5eSSepherosa Ziehau 102779251f5eSSepherosa Ziehau ifp->if_flags |= IFF_RUNNING; 102879251f5eSSepherosa Ziehau for (i = 0; i < sc->tx_ring_inuse; ++i) { 102979251f5eSSepherosa Ziehau ifsq_clr_oactive(sc->tx_rings[i].tx_ifsq); 103079251f5eSSepherosa Ziehau ifsq_watchdog_start(&sc->tx_rings[i].tx_watchdog); 103179251f5eSSepherosa Ziehau } 103279251f5eSSepherosa Ziehau 10334a648aefSSepherosa Ziehau ix_set_timer_cpuid(sc, polling); 103479251f5eSSepherosa Ziehau callout_reset_bycpu(&sc->timer, hz, ix_timer, sc, sc->timer_cpuid); 103579251f5eSSepherosa Ziehau } 103679251f5eSSepherosa Ziehau 103779251f5eSSepherosa Ziehau static void 103879251f5eSSepherosa Ziehau ix_intr(void *xsc) 103979251f5eSSepherosa Ziehau { 104079251f5eSSepherosa Ziehau struct ix_softc *sc = xsc; 104179251f5eSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 104279251f5eSSepherosa Ziehau uint32_t eicr; 104379251f5eSSepherosa Ziehau 104479251f5eSSepherosa Ziehau ASSERT_SERIALIZED(&sc->main_serialize); 104579251f5eSSepherosa Ziehau 104679251f5eSSepherosa Ziehau eicr = IXGBE_READ_REG(hw, IXGBE_EICR); 104779251f5eSSepherosa Ziehau if (eicr == 0) { 104879251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_EIMS, sc->intr_mask); 104979251f5eSSepherosa Ziehau return; 105079251f5eSSepherosa Ziehau } 105179251f5eSSepherosa Ziehau 105279251f5eSSepherosa Ziehau if (eicr & IX_RX0_INTR_MASK) { 105379251f5eSSepherosa Ziehau struct ix_rx_ring *rxr = &sc->rx_rings[0]; 105479251f5eSSepherosa Ziehau 105579251f5eSSepherosa Ziehau lwkt_serialize_enter(&rxr->rx_serialize); 10564a648aefSSepherosa Ziehau ix_rxeof(rxr, -1); 105779251f5eSSepherosa Ziehau lwkt_serialize_exit(&rxr->rx_serialize); 105879251f5eSSepherosa Ziehau } 105979251f5eSSepherosa Ziehau if (eicr & IX_RX1_INTR_MASK) { 106079251f5eSSepherosa Ziehau struct ix_rx_ring *rxr; 106179251f5eSSepherosa Ziehau 106279251f5eSSepherosa Ziehau KKASSERT(sc->rx_ring_inuse == IX_MIN_RXRING_RSS); 106379251f5eSSepherosa Ziehau rxr = &sc->rx_rings[1]; 106479251f5eSSepherosa Ziehau 106579251f5eSSepherosa Ziehau lwkt_serialize_enter(&rxr->rx_serialize); 10664a648aefSSepherosa Ziehau ix_rxeof(rxr, -1); 106779251f5eSSepherosa Ziehau lwkt_serialize_exit(&rxr->rx_serialize); 106879251f5eSSepherosa Ziehau } 106979251f5eSSepherosa Ziehau 107079251f5eSSepherosa Ziehau if (eicr & IX_TX_INTR_MASK) { 107179251f5eSSepherosa Ziehau struct ix_tx_ring *txr = &sc->tx_rings[0]; 107279251f5eSSepherosa Ziehau 107379251f5eSSepherosa Ziehau lwkt_serialize_enter(&txr->tx_serialize); 1074189a0ff3SSepherosa Ziehau ix_txeof(txr, *(txr->tx_hdr)); 107579251f5eSSepherosa Ziehau if (!ifsq_is_empty(txr->tx_ifsq)) 107679251f5eSSepherosa Ziehau ifsq_devstart(txr->tx_ifsq); 107779251f5eSSepherosa Ziehau lwkt_serialize_exit(&txr->tx_serialize); 107879251f5eSSepherosa Ziehau } 107979251f5eSSepherosa Ziehau 1080189a0ff3SSepherosa Ziehau if (__predict_false(eicr & IX_EICR_STATUS)) 1081189a0ff3SSepherosa Ziehau ix_intr_status(sc, eicr); 108279251f5eSSepherosa Ziehau 108379251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_EIMS, sc->intr_mask); 108479251f5eSSepherosa Ziehau } 108579251f5eSSepherosa Ziehau 108679251f5eSSepherosa Ziehau static void 108779251f5eSSepherosa Ziehau ix_media_status(struct ifnet *ifp, struct ifmediareq *ifmr) 108879251f5eSSepherosa Ziehau { 108979251f5eSSepherosa Ziehau struct ix_softc *sc = ifp->if_softc; 109063d483cdSSepherosa Ziehau struct ifmedia *ifm = &sc->media; 109163d483cdSSepherosa Ziehau int layer; 109279251f5eSSepherosa Ziehau 109379251f5eSSepherosa Ziehau ix_update_link_status(sc); 109479251f5eSSepherosa Ziehau 109579251f5eSSepherosa Ziehau ifmr->ifm_status = IFM_AVALID; 109679251f5eSSepherosa Ziehau ifmr->ifm_active = IFM_ETHER; 109779251f5eSSepherosa Ziehau 10980d60c5c8SSepherosa Ziehau if (!sc->link_active) { 109963d483cdSSepherosa Ziehau if (IFM_SUBTYPE(ifm->ifm_media) != IFM_AUTO) 110063d483cdSSepherosa Ziehau ifmr->ifm_active |= ifm->ifm_media; 110163d483cdSSepherosa Ziehau else 11020d60c5c8SSepherosa Ziehau ifmr->ifm_active |= IFM_NONE; 110379251f5eSSepherosa Ziehau return; 11040d60c5c8SSepherosa Ziehau } 110579251f5eSSepherosa Ziehau ifmr->ifm_status |= IFM_ACTIVE; 110679251f5eSSepherosa Ziehau 110763d483cdSSepherosa Ziehau layer = ixgbe_get_supported_physical_layer(&sc->hw); 110863d483cdSSepherosa Ziehau 110963d483cdSSepherosa Ziehau if ((layer & IXGBE_PHYSICAL_LAYER_10GBASE_T) || 111063d483cdSSepherosa Ziehau (layer & IXGBE_PHYSICAL_LAYER_1000BASE_T) || 111163d483cdSSepherosa Ziehau (layer & IXGBE_PHYSICAL_LAYER_100BASE_TX)) { 111279251f5eSSepherosa Ziehau switch (sc->link_speed) { 111363d483cdSSepherosa Ziehau case IXGBE_LINK_SPEED_10GB_FULL: 111463d483cdSSepherosa Ziehau ifmr->ifm_active |= IFM_10G_T | IFM_FDX; 111563d483cdSSepherosa Ziehau break; 111663d483cdSSepherosa Ziehau case IXGBE_LINK_SPEED_1GB_FULL: 111763d483cdSSepherosa Ziehau ifmr->ifm_active |= IFM_1000_T | IFM_FDX; 111863d483cdSSepherosa Ziehau break; 111979251f5eSSepherosa Ziehau case IXGBE_LINK_SPEED_100_FULL: 112079251f5eSSepherosa Ziehau ifmr->ifm_active |= IFM_100_TX | IFM_FDX; 112179251f5eSSepherosa Ziehau break; 112263d483cdSSepherosa Ziehau } 112363d483cdSSepherosa Ziehau } else if ((layer & IXGBE_PHYSICAL_LAYER_SFP_PLUS_CU) || 112463d483cdSSepherosa Ziehau (layer & IXGBE_PHYSICAL_LAYER_SFP_ACTIVE_DA)) { 112563d483cdSSepherosa Ziehau switch (sc->link_speed) { 112663d483cdSSepherosa Ziehau case IXGBE_LINK_SPEED_10GB_FULL: 112763d483cdSSepherosa Ziehau ifmr->ifm_active |= IFM_10G_TWINAX | IFM_FDX; 112863d483cdSSepherosa Ziehau break; 112963d483cdSSepherosa Ziehau } 113063d483cdSSepherosa Ziehau } else if (layer & IXGBE_PHYSICAL_LAYER_10GBASE_LR) { 113163d483cdSSepherosa Ziehau switch (sc->link_speed) { 113263d483cdSSepherosa Ziehau case IXGBE_LINK_SPEED_10GB_FULL: 113363d483cdSSepherosa Ziehau ifmr->ifm_active |= IFM_10G_LR | IFM_FDX; 113463d483cdSSepherosa Ziehau break; 113563d483cdSSepherosa Ziehau case IXGBE_LINK_SPEED_1GB_FULL: 113663d483cdSSepherosa Ziehau ifmr->ifm_active |= IFM_1000_LX | IFM_FDX; 113763d483cdSSepherosa Ziehau break; 113863d483cdSSepherosa Ziehau } 113963d483cdSSepherosa Ziehau } else if (layer & IXGBE_PHYSICAL_LAYER_10GBASE_LRM) { 114063d483cdSSepherosa Ziehau switch (sc->link_speed) { 114163d483cdSSepherosa Ziehau case IXGBE_LINK_SPEED_10GB_FULL: 114263d483cdSSepherosa Ziehau ifmr->ifm_active |= IFM_10G_LRM | IFM_FDX; 114363d483cdSSepherosa Ziehau break; 114463d483cdSSepherosa Ziehau case IXGBE_LINK_SPEED_1GB_FULL: 114563d483cdSSepherosa Ziehau ifmr->ifm_active |= IFM_1000_LX | IFM_FDX; 114663d483cdSSepherosa Ziehau break; 114763d483cdSSepherosa Ziehau } 114863d483cdSSepherosa Ziehau } else if ((layer & IXGBE_PHYSICAL_LAYER_10GBASE_SR) || 114963d483cdSSepherosa Ziehau (layer & IXGBE_PHYSICAL_LAYER_1000BASE_SX)) { 115063d483cdSSepherosa Ziehau switch (sc->link_speed) { 115163d483cdSSepherosa Ziehau case IXGBE_LINK_SPEED_10GB_FULL: 115263d483cdSSepherosa Ziehau ifmr->ifm_active |= IFM_10G_SR | IFM_FDX; 115363d483cdSSepherosa Ziehau break; 115479251f5eSSepherosa Ziehau case IXGBE_LINK_SPEED_1GB_FULL: 115579251f5eSSepherosa Ziehau ifmr->ifm_active |= IFM_1000_SX | IFM_FDX; 115679251f5eSSepherosa Ziehau break; 115763d483cdSSepherosa Ziehau } 115863d483cdSSepherosa Ziehau } else if (layer & IXGBE_PHYSICAL_LAYER_10GBASE_CX4) { 115963d483cdSSepherosa Ziehau switch (sc->link_speed) { 116079251f5eSSepherosa Ziehau case IXGBE_LINK_SPEED_10GB_FULL: 116163d483cdSSepherosa Ziehau ifmr->ifm_active |= IFM_10G_CX4 | IFM_FDX; 116279251f5eSSepherosa Ziehau break; 116363d483cdSSepherosa Ziehau } 116463d483cdSSepherosa Ziehau } else if (layer & IXGBE_PHYSICAL_LAYER_10GBASE_KR) { 116563d483cdSSepherosa Ziehau /* 116663d483cdSSepherosa Ziehau * XXX: These need to use the proper media types once 116763d483cdSSepherosa Ziehau * they're added. 116863d483cdSSepherosa Ziehau */ 116963d483cdSSepherosa Ziehau switch (sc->link_speed) { 117063d483cdSSepherosa Ziehau case IXGBE_LINK_SPEED_10GB_FULL: 117163d483cdSSepherosa Ziehau ifmr->ifm_active |= IFM_10G_SR | IFM_FDX; 117263d483cdSSepherosa Ziehau break; 117363d483cdSSepherosa Ziehau case IXGBE_LINK_SPEED_2_5GB_FULL: 117463d483cdSSepherosa Ziehau ifmr->ifm_active |= IFM_2500_SX | IFM_FDX; 117563d483cdSSepherosa Ziehau break; 117663d483cdSSepherosa Ziehau case IXGBE_LINK_SPEED_1GB_FULL: 117763d483cdSSepherosa Ziehau ifmr->ifm_active |= IFM_1000_CX | IFM_FDX; 117863d483cdSSepherosa Ziehau break; 117963d483cdSSepherosa Ziehau } 118063d483cdSSepherosa Ziehau } else if ((layer & IXGBE_PHYSICAL_LAYER_10GBASE_KX4) || 118163d483cdSSepherosa Ziehau (layer & IXGBE_PHYSICAL_LAYER_1000BASE_KX)) { 118263d483cdSSepherosa Ziehau /* 118363d483cdSSepherosa Ziehau * XXX: These need to use the proper media types once 118463d483cdSSepherosa Ziehau * they're added. 118563d483cdSSepherosa Ziehau */ 118663d483cdSSepherosa Ziehau switch (sc->link_speed) { 118763d483cdSSepherosa Ziehau case IXGBE_LINK_SPEED_10GB_FULL: 118863d483cdSSepherosa Ziehau ifmr->ifm_active |= IFM_10G_CX4 | IFM_FDX; 118963d483cdSSepherosa Ziehau break; 119063d483cdSSepherosa Ziehau case IXGBE_LINK_SPEED_2_5GB_FULL: 119163d483cdSSepherosa Ziehau ifmr->ifm_active |= IFM_2500_SX | IFM_FDX; 119263d483cdSSepherosa Ziehau break; 119363d483cdSSepherosa Ziehau case IXGBE_LINK_SPEED_1GB_FULL: 119463d483cdSSepherosa Ziehau ifmr->ifm_active |= IFM_1000_CX | IFM_FDX; 119563d483cdSSepherosa Ziehau break; 119663d483cdSSepherosa Ziehau } 1197060fa21cSSepherosa Ziehau } 1198060fa21cSSepherosa Ziehau 119963d483cdSSepherosa Ziehau /* If nothing is recognized... */ 120063d483cdSSepherosa Ziehau if (IFM_SUBTYPE(ifmr->ifm_active) == 0) 120163d483cdSSepherosa Ziehau ifmr->ifm_active |= IFM_NONE; 120263d483cdSSepherosa Ziehau 120363d483cdSSepherosa Ziehau if (sc->ifm_media & IFM_ETH_FORCEPAUSE) 120463d483cdSSepherosa Ziehau ifmr->ifm_active |= (sc->ifm_media & IFM_ETH_FCMASK); 1205060fa21cSSepherosa Ziehau 1206060fa21cSSepherosa Ziehau switch (sc->hw.fc.current_mode) { 1207060fa21cSSepherosa Ziehau case ixgbe_fc_full: 1208060fa21cSSepherosa Ziehau ifmr->ifm_active |= IFM_ETH_RXPAUSE | IFM_ETH_TXPAUSE; 1209060fa21cSSepherosa Ziehau break; 1210060fa21cSSepherosa Ziehau case ixgbe_fc_rx_pause: 1211060fa21cSSepherosa Ziehau ifmr->ifm_active |= IFM_ETH_RXPAUSE; 1212060fa21cSSepherosa Ziehau break; 1213060fa21cSSepherosa Ziehau case ixgbe_fc_tx_pause: 1214060fa21cSSepherosa Ziehau ifmr->ifm_active |= IFM_ETH_TXPAUSE; 1215060fa21cSSepherosa Ziehau break; 1216060fa21cSSepherosa Ziehau default: 12170d60c5c8SSepherosa Ziehau break; 121879251f5eSSepherosa Ziehau } 121979251f5eSSepherosa Ziehau } 122079251f5eSSepherosa Ziehau 122179251f5eSSepherosa Ziehau static int 122279251f5eSSepherosa Ziehau ix_media_change(struct ifnet *ifp) 122379251f5eSSepherosa Ziehau { 122479251f5eSSepherosa Ziehau struct ix_softc *sc = ifp->if_softc; 122579251f5eSSepherosa Ziehau struct ifmedia *ifm = &sc->media; 122663d483cdSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 122779251f5eSSepherosa Ziehau 122879251f5eSSepherosa Ziehau if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER) 122963d483cdSSepherosa Ziehau return (EINVAL); 123063d483cdSSepherosa Ziehau 123163d483cdSSepherosa Ziehau if (hw->phy.media_type == ixgbe_media_type_backplane || 123263d483cdSSepherosa Ziehau hw->mac.ops.setup_link == NULL) { 123363d483cdSSepherosa Ziehau if ((ifm->ifm_media ^ sc->ifm_media) & IFM_ETH_FCMASK) { 123463d483cdSSepherosa Ziehau /* Only flow control setting changes are allowed */ 123563d483cdSSepherosa Ziehau return (EOPNOTSUPP); 123663d483cdSSepherosa Ziehau } 123763d483cdSSepherosa Ziehau } 123879251f5eSSepherosa Ziehau 123979251f5eSSepherosa Ziehau switch (IFM_SUBTYPE(ifm->ifm_media)) { 124079251f5eSSepherosa Ziehau case IFM_AUTO: 124163d483cdSSepherosa Ziehau sc->advspeed = IXGBE_LINK_SPEED_UNKNOWN; 124279251f5eSSepherosa Ziehau break; 124363d483cdSSepherosa Ziehau 124463d483cdSSepherosa Ziehau case IFM_10G_T: 124563d483cdSSepherosa Ziehau case IFM_10G_LRM: 124663d483cdSSepherosa Ziehau case IFM_10G_SR: /* XXX also KR */ 124763d483cdSSepherosa Ziehau case IFM_10G_LR: 124863d483cdSSepherosa Ziehau case IFM_10G_CX4: /* XXX also KX4 */ 124963d483cdSSepherosa Ziehau case IFM_10G_TWINAX: 125063d483cdSSepherosa Ziehau sc->advspeed = IXGBE_LINK_SPEED_10GB_FULL; 125163d483cdSSepherosa Ziehau break; 125263d483cdSSepherosa Ziehau 125363d483cdSSepherosa Ziehau case IFM_1000_T: 125463d483cdSSepherosa Ziehau case IFM_1000_LX: 125563d483cdSSepherosa Ziehau case IFM_1000_SX: 125663d483cdSSepherosa Ziehau case IFM_1000_CX: /* XXX is KX */ 125763d483cdSSepherosa Ziehau sc->advspeed = IXGBE_LINK_SPEED_1GB_FULL; 125863d483cdSSepherosa Ziehau break; 125963d483cdSSepherosa Ziehau 126063d483cdSSepherosa Ziehau case IFM_100_TX: 126163d483cdSSepherosa Ziehau sc->advspeed = IXGBE_LINK_SPEED_100_FULL; 126263d483cdSSepherosa Ziehau break; 126363d483cdSSepherosa Ziehau 126479251f5eSSepherosa Ziehau default: 126563d483cdSSepherosa Ziehau if (bootverbose) { 126663d483cdSSepherosa Ziehau if_printf(ifp, "Invalid media type %d!\n", 126763d483cdSSepherosa Ziehau ifm->ifm_media); 126863d483cdSSepherosa Ziehau } 126979251f5eSSepherosa Ziehau return EINVAL; 127079251f5eSSepherosa Ziehau } 127163d483cdSSepherosa Ziehau sc->ifm_media = ifm->ifm_media; 1272060fa21cSSepherosa Ziehau 127363d483cdSSepherosa Ziehau #if 0 127463d483cdSSepherosa Ziehau if (hw->mac.ops.setup_link != NULL) { 127563d483cdSSepherosa Ziehau hw->mac.autotry_restart = TRUE; 127663d483cdSSepherosa Ziehau hw->mac.ops.setup_link(hw, sc->advspeed, TRUE); 127763d483cdSSepherosa Ziehau } 127863d483cdSSepherosa Ziehau #else 1279060fa21cSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) 1280060fa21cSSepherosa Ziehau ix_init(sc); 128163d483cdSSepherosa Ziehau #endif 128279251f5eSSepherosa Ziehau return 0; 128379251f5eSSepherosa Ziehau } 128479251f5eSSepherosa Ziehau 128579251f5eSSepherosa Ziehau static __inline int 128679251f5eSSepherosa Ziehau ix_tso_pullup(struct mbuf **mp) 128779251f5eSSepherosa Ziehau { 128879251f5eSSepherosa Ziehau int hoff, iphlen, thoff; 128979251f5eSSepherosa Ziehau struct mbuf *m; 129079251f5eSSepherosa Ziehau 129179251f5eSSepherosa Ziehau m = *mp; 129279251f5eSSepherosa Ziehau KASSERT(M_WRITABLE(m), ("TSO mbuf not writable")); 129379251f5eSSepherosa Ziehau 129479251f5eSSepherosa Ziehau iphlen = m->m_pkthdr.csum_iphlen; 129579251f5eSSepherosa Ziehau thoff = m->m_pkthdr.csum_thlen; 129679251f5eSSepherosa Ziehau hoff = m->m_pkthdr.csum_lhlen; 129779251f5eSSepherosa Ziehau 129879251f5eSSepherosa Ziehau KASSERT(iphlen > 0, ("invalid ip hlen")); 129979251f5eSSepherosa Ziehau KASSERT(thoff > 0, ("invalid tcp hlen")); 130079251f5eSSepherosa Ziehau KASSERT(hoff > 0, ("invalid ether hlen")); 130179251f5eSSepherosa Ziehau 130279251f5eSSepherosa Ziehau if (__predict_false(m->m_len < hoff + iphlen + thoff)) { 130379251f5eSSepherosa Ziehau m = m_pullup(m, hoff + iphlen + thoff); 130479251f5eSSepherosa Ziehau if (m == NULL) { 130579251f5eSSepherosa Ziehau *mp = NULL; 130679251f5eSSepherosa Ziehau return ENOBUFS; 130779251f5eSSepherosa Ziehau } 130879251f5eSSepherosa Ziehau *mp = m; 130979251f5eSSepherosa Ziehau } 131079251f5eSSepherosa Ziehau return 0; 131179251f5eSSepherosa Ziehau } 131279251f5eSSepherosa Ziehau 131379251f5eSSepherosa Ziehau static int 131479251f5eSSepherosa Ziehau ix_encap(struct ix_tx_ring *txr, struct mbuf **m_headp, 131579251f5eSSepherosa Ziehau uint16_t *segs_used, int *idx) 131679251f5eSSepherosa Ziehau { 131779251f5eSSepherosa Ziehau uint32_t olinfo_status = 0, cmd_type_len, cmd_rs = 0; 131879251f5eSSepherosa Ziehau int i, j, error, nsegs, first, maxsegs; 131979251f5eSSepherosa Ziehau struct mbuf *m_head = *m_headp; 132079251f5eSSepherosa Ziehau bus_dma_segment_t segs[IX_MAX_SCATTER]; 132179251f5eSSepherosa Ziehau bus_dmamap_t map; 132279251f5eSSepherosa Ziehau struct ix_tx_buf *txbuf; 132379251f5eSSepherosa Ziehau union ixgbe_adv_tx_desc *txd = NULL; 132479251f5eSSepherosa Ziehau 132579251f5eSSepherosa Ziehau if (m_head->m_pkthdr.csum_flags & CSUM_TSO) { 132679251f5eSSepherosa Ziehau error = ix_tso_pullup(m_headp); 132779251f5eSSepherosa Ziehau if (__predict_false(error)) 132879251f5eSSepherosa Ziehau return error; 132979251f5eSSepherosa Ziehau m_head = *m_headp; 133079251f5eSSepherosa Ziehau } 133179251f5eSSepherosa Ziehau 133279251f5eSSepherosa Ziehau /* Basic descriptor defines */ 133379251f5eSSepherosa Ziehau cmd_type_len = (IXGBE_ADVTXD_DTYP_DATA | 133479251f5eSSepherosa Ziehau IXGBE_ADVTXD_DCMD_IFCS | IXGBE_ADVTXD_DCMD_DEXT); 133579251f5eSSepherosa Ziehau 133679251f5eSSepherosa Ziehau if (m_head->m_flags & M_VLANTAG) 133779251f5eSSepherosa Ziehau cmd_type_len |= IXGBE_ADVTXD_DCMD_VLE; 133879251f5eSSepherosa Ziehau 133979251f5eSSepherosa Ziehau /* 134079251f5eSSepherosa Ziehau * Important to capture the first descriptor 134179251f5eSSepherosa Ziehau * used because it will contain the index of 134279251f5eSSepherosa Ziehau * the one we tell the hardware to report back 134379251f5eSSepherosa Ziehau */ 134479251f5eSSepherosa Ziehau first = txr->tx_next_avail; 134579251f5eSSepherosa Ziehau txbuf = &txr->tx_buf[first]; 134679251f5eSSepherosa Ziehau map = txbuf->map; 134779251f5eSSepherosa Ziehau 134879251f5eSSepherosa Ziehau /* 134979251f5eSSepherosa Ziehau * Map the packet for DMA. 135079251f5eSSepherosa Ziehau */ 135179251f5eSSepherosa Ziehau maxsegs = txr->tx_avail - IX_TX_RESERVED; 135279251f5eSSepherosa Ziehau if (maxsegs > IX_MAX_SCATTER) 135379251f5eSSepherosa Ziehau maxsegs = IX_MAX_SCATTER; 135479251f5eSSepherosa Ziehau 135579251f5eSSepherosa Ziehau error = bus_dmamap_load_mbuf_defrag(txr->tx_tag, map, m_headp, 135679251f5eSSepherosa Ziehau segs, maxsegs, &nsegs, BUS_DMA_NOWAIT); 135779251f5eSSepherosa Ziehau if (__predict_false(error)) { 135879251f5eSSepherosa Ziehau m_freem(*m_headp); 135979251f5eSSepherosa Ziehau *m_headp = NULL; 136079251f5eSSepherosa Ziehau return error; 136179251f5eSSepherosa Ziehau } 136279251f5eSSepherosa Ziehau bus_dmamap_sync(txr->tx_tag, map, BUS_DMASYNC_PREWRITE); 136379251f5eSSepherosa Ziehau 136479251f5eSSepherosa Ziehau m_head = *m_headp; 136579251f5eSSepherosa Ziehau 136679251f5eSSepherosa Ziehau /* 136779251f5eSSepherosa Ziehau * Set up the appropriate offload context if requested, 136879251f5eSSepherosa Ziehau * this may consume one TX descriptor. 136979251f5eSSepherosa Ziehau */ 137079251f5eSSepherosa Ziehau if (ix_tx_ctx_setup(txr, m_head, &cmd_type_len, &olinfo_status)) { 137179251f5eSSepherosa Ziehau (*segs_used)++; 137279251f5eSSepherosa Ziehau txr->tx_nsegs++; 137379251f5eSSepherosa Ziehau } 137479251f5eSSepherosa Ziehau 137579251f5eSSepherosa Ziehau *segs_used += nsegs; 137679251f5eSSepherosa Ziehau txr->tx_nsegs += nsegs; 137779251f5eSSepherosa Ziehau if (txr->tx_nsegs >= txr->tx_intr_nsegs) { 137879251f5eSSepherosa Ziehau /* 137979251f5eSSepherosa Ziehau * Report Status (RS) is turned on every intr_nsegs 138079251f5eSSepherosa Ziehau * descriptors (roughly). 138179251f5eSSepherosa Ziehau */ 138279251f5eSSepherosa Ziehau txr->tx_nsegs = 0; 138379251f5eSSepherosa Ziehau cmd_rs = IXGBE_TXD_CMD_RS; 138479251f5eSSepherosa Ziehau } 138579251f5eSSepherosa Ziehau 138679251f5eSSepherosa Ziehau i = txr->tx_next_avail; 138779251f5eSSepherosa Ziehau for (j = 0; j < nsegs; j++) { 138879251f5eSSepherosa Ziehau bus_size_t seglen; 138979251f5eSSepherosa Ziehau bus_addr_t segaddr; 139079251f5eSSepherosa Ziehau 139179251f5eSSepherosa Ziehau txbuf = &txr->tx_buf[i]; 139279251f5eSSepherosa Ziehau txd = &txr->tx_base[i]; 139379251f5eSSepherosa Ziehau seglen = segs[j].ds_len; 139479251f5eSSepherosa Ziehau segaddr = htole64(segs[j].ds_addr); 139579251f5eSSepherosa Ziehau 139679251f5eSSepherosa Ziehau txd->read.buffer_addr = segaddr; 139779251f5eSSepherosa Ziehau txd->read.cmd_type_len = htole32(IXGBE_TXD_CMD_IFCS | 139879251f5eSSepherosa Ziehau cmd_type_len |seglen); 139979251f5eSSepherosa Ziehau txd->read.olinfo_status = htole32(olinfo_status); 140079251f5eSSepherosa Ziehau 140179251f5eSSepherosa Ziehau if (++i == txr->tx_ndesc) 140279251f5eSSepherosa Ziehau i = 0; 140379251f5eSSepherosa Ziehau } 140479251f5eSSepherosa Ziehau txd->read.cmd_type_len |= htole32(IXGBE_TXD_CMD_EOP | cmd_rs); 140579251f5eSSepherosa Ziehau 140679251f5eSSepherosa Ziehau txr->tx_avail -= nsegs; 140779251f5eSSepherosa Ziehau txr->tx_next_avail = i; 140879251f5eSSepherosa Ziehau 140979251f5eSSepherosa Ziehau txbuf->m_head = m_head; 141079251f5eSSepherosa Ziehau txr->tx_buf[first].map = txbuf->map; 141179251f5eSSepherosa Ziehau txbuf->map = map; 141279251f5eSSepherosa Ziehau 141379251f5eSSepherosa Ziehau /* 141479251f5eSSepherosa Ziehau * Defer TDT updating, until enough descrptors are setup 141579251f5eSSepherosa Ziehau */ 141679251f5eSSepherosa Ziehau *idx = i; 141779251f5eSSepherosa Ziehau 141879251f5eSSepherosa Ziehau return 0; 141979251f5eSSepherosa Ziehau } 142079251f5eSSepherosa Ziehau 142179251f5eSSepherosa Ziehau static void 142279251f5eSSepherosa Ziehau ix_set_promisc(struct ix_softc *sc) 142379251f5eSSepherosa Ziehau { 142479251f5eSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 142579251f5eSSepherosa Ziehau uint32_t reg_rctl; 142679251f5eSSepherosa Ziehau int mcnt = 0; 142779251f5eSSepherosa Ziehau 142879251f5eSSepherosa Ziehau reg_rctl = IXGBE_READ_REG(&sc->hw, IXGBE_FCTRL); 142979251f5eSSepherosa Ziehau reg_rctl &= ~IXGBE_FCTRL_UPE; 143079251f5eSSepherosa Ziehau if (ifp->if_flags & IFF_ALLMULTI) { 143179251f5eSSepherosa Ziehau mcnt = IX_MAX_MCASTADDR; 143279251f5eSSepherosa Ziehau } else { 143379251f5eSSepherosa Ziehau struct ifmultiaddr *ifma; 143479251f5eSSepherosa Ziehau 143579251f5eSSepherosa Ziehau TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 143679251f5eSSepherosa Ziehau if (ifma->ifma_addr->sa_family != AF_LINK) 143779251f5eSSepherosa Ziehau continue; 143879251f5eSSepherosa Ziehau if (mcnt == IX_MAX_MCASTADDR) 143979251f5eSSepherosa Ziehau break; 144079251f5eSSepherosa Ziehau mcnt++; 144179251f5eSSepherosa Ziehau } 144279251f5eSSepherosa Ziehau } 144379251f5eSSepherosa Ziehau if (mcnt < IX_MAX_MCASTADDR) 144479251f5eSSepherosa Ziehau reg_rctl &= ~IXGBE_FCTRL_MPE; 144579251f5eSSepherosa Ziehau IXGBE_WRITE_REG(&sc->hw, IXGBE_FCTRL, reg_rctl); 144679251f5eSSepherosa Ziehau 144779251f5eSSepherosa Ziehau if (ifp->if_flags & IFF_PROMISC) { 144879251f5eSSepherosa Ziehau reg_rctl |= IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE; 144979251f5eSSepherosa Ziehau IXGBE_WRITE_REG(&sc->hw, IXGBE_FCTRL, reg_rctl); 145079251f5eSSepherosa Ziehau } else if (ifp->if_flags & IFF_ALLMULTI) { 145179251f5eSSepherosa Ziehau reg_rctl |= IXGBE_FCTRL_MPE; 145279251f5eSSepherosa Ziehau reg_rctl &= ~IXGBE_FCTRL_UPE; 145379251f5eSSepherosa Ziehau IXGBE_WRITE_REG(&sc->hw, IXGBE_FCTRL, reg_rctl); 145479251f5eSSepherosa Ziehau } 145579251f5eSSepherosa Ziehau } 145679251f5eSSepherosa Ziehau 145779251f5eSSepherosa Ziehau static void 145879251f5eSSepherosa Ziehau ix_set_multi(struct ix_softc *sc) 145979251f5eSSepherosa Ziehau { 146079251f5eSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 146179251f5eSSepherosa Ziehau struct ifmultiaddr *ifma; 146279251f5eSSepherosa Ziehau uint32_t fctrl; 146379251f5eSSepherosa Ziehau uint8_t *mta; 146479251f5eSSepherosa Ziehau int mcnt = 0; 146579251f5eSSepherosa Ziehau 146679251f5eSSepherosa Ziehau mta = sc->mta; 146779251f5eSSepherosa Ziehau bzero(mta, IXGBE_ETH_LENGTH_OF_ADDRESS * IX_MAX_MCASTADDR); 146879251f5eSSepherosa Ziehau 146979251f5eSSepherosa Ziehau TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 147079251f5eSSepherosa Ziehau if (ifma->ifma_addr->sa_family != AF_LINK) 147179251f5eSSepherosa Ziehau continue; 147279251f5eSSepherosa Ziehau if (mcnt == IX_MAX_MCASTADDR) 147379251f5eSSepherosa Ziehau break; 147479251f5eSSepherosa Ziehau bcopy(LLADDR((struct sockaddr_dl *)ifma->ifma_addr), 147579251f5eSSepherosa Ziehau &mta[mcnt * IXGBE_ETH_LENGTH_OF_ADDRESS], 147679251f5eSSepherosa Ziehau IXGBE_ETH_LENGTH_OF_ADDRESS); 147779251f5eSSepherosa Ziehau mcnt++; 147879251f5eSSepherosa Ziehau } 147979251f5eSSepherosa Ziehau 148079251f5eSSepherosa Ziehau fctrl = IXGBE_READ_REG(&sc->hw, IXGBE_FCTRL); 148179251f5eSSepherosa Ziehau fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE); 148279251f5eSSepherosa Ziehau if (ifp->if_flags & IFF_PROMISC) { 148379251f5eSSepherosa Ziehau fctrl |= IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE; 148479251f5eSSepherosa Ziehau } else if (mcnt >= IX_MAX_MCASTADDR || (ifp->if_flags & IFF_ALLMULTI)) { 148579251f5eSSepherosa Ziehau fctrl |= IXGBE_FCTRL_MPE; 148679251f5eSSepherosa Ziehau fctrl &= ~IXGBE_FCTRL_UPE; 148779251f5eSSepherosa Ziehau } else { 148879251f5eSSepherosa Ziehau fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE); 148979251f5eSSepherosa Ziehau } 149079251f5eSSepherosa Ziehau IXGBE_WRITE_REG(&sc->hw, IXGBE_FCTRL, fctrl); 149179251f5eSSepherosa Ziehau 149279251f5eSSepherosa Ziehau if (mcnt < IX_MAX_MCASTADDR) { 149379251f5eSSepherosa Ziehau ixgbe_update_mc_addr_list(&sc->hw, 149479251f5eSSepherosa Ziehau mta, mcnt, ix_mc_array_itr, TRUE); 149579251f5eSSepherosa Ziehau } 149679251f5eSSepherosa Ziehau } 149779251f5eSSepherosa Ziehau 149879251f5eSSepherosa Ziehau /* 149979251f5eSSepherosa Ziehau * This is an iterator function now needed by the multicast 150079251f5eSSepherosa Ziehau * shared code. It simply feeds the shared code routine the 150179251f5eSSepherosa Ziehau * addresses in the array of ix_set_multi() one by one. 150279251f5eSSepherosa Ziehau */ 150379251f5eSSepherosa Ziehau static uint8_t * 150479251f5eSSepherosa Ziehau ix_mc_array_itr(struct ixgbe_hw *hw, uint8_t **update_ptr, uint32_t *vmdq) 150579251f5eSSepherosa Ziehau { 150679251f5eSSepherosa Ziehau uint8_t *addr = *update_ptr; 150779251f5eSSepherosa Ziehau uint8_t *newptr; 150879251f5eSSepherosa Ziehau *vmdq = 0; 150979251f5eSSepherosa Ziehau 151079251f5eSSepherosa Ziehau newptr = addr + IXGBE_ETH_LENGTH_OF_ADDRESS; 151179251f5eSSepherosa Ziehau *update_ptr = newptr; 151279251f5eSSepherosa Ziehau return addr; 151379251f5eSSepherosa Ziehau } 151479251f5eSSepherosa Ziehau 151579251f5eSSepherosa Ziehau static void 151679251f5eSSepherosa Ziehau ix_timer(void *arg) 151779251f5eSSepherosa Ziehau { 151879251f5eSSepherosa Ziehau struct ix_softc *sc = arg; 151979251f5eSSepherosa Ziehau 152079251f5eSSepherosa Ziehau lwkt_serialize_enter(&sc->main_serialize); 152179251f5eSSepherosa Ziehau 152279251f5eSSepherosa Ziehau if ((sc->arpcom.ac_if.if_flags & IFF_RUNNING) == 0) { 152379251f5eSSepherosa Ziehau lwkt_serialize_exit(&sc->main_serialize); 152479251f5eSSepherosa Ziehau return; 152579251f5eSSepherosa Ziehau } 152679251f5eSSepherosa Ziehau 152779251f5eSSepherosa Ziehau /* Check for pluggable optics */ 152879251f5eSSepherosa Ziehau if (sc->sfp_probe) { 152979251f5eSSepherosa Ziehau if (!ix_sfp_probe(sc)) 153079251f5eSSepherosa Ziehau goto done; /* Nothing to do */ 153179251f5eSSepherosa Ziehau } 153279251f5eSSepherosa Ziehau 153379251f5eSSepherosa Ziehau ix_update_link_status(sc); 153479251f5eSSepherosa Ziehau ix_update_stats(sc); 153579251f5eSSepherosa Ziehau 153679251f5eSSepherosa Ziehau done: 153779251f5eSSepherosa Ziehau callout_reset_bycpu(&sc->timer, hz, ix_timer, sc, sc->timer_cpuid); 153879251f5eSSepherosa Ziehau lwkt_serialize_exit(&sc->main_serialize); 153979251f5eSSepherosa Ziehau } 154079251f5eSSepherosa Ziehau 154179251f5eSSepherosa Ziehau static void 154279251f5eSSepherosa Ziehau ix_update_link_status(struct ix_softc *sc) 154379251f5eSSepherosa Ziehau { 154479251f5eSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 154579251f5eSSepherosa Ziehau 154679251f5eSSepherosa Ziehau if (sc->link_up) { 154779251f5eSSepherosa Ziehau if (sc->link_active == FALSE) { 154879251f5eSSepherosa Ziehau if (bootverbose) { 154979251f5eSSepherosa Ziehau if_printf(ifp, "Link is up %d Gbps %s\n", 155079251f5eSSepherosa Ziehau sc->link_speed == 128 ? 10 : 1, 155179251f5eSSepherosa Ziehau "Full Duplex"); 155279251f5eSSepherosa Ziehau } 155379251f5eSSepherosa Ziehau 1554060fa21cSSepherosa Ziehau /* 1555060fa21cSSepherosa Ziehau * Update any Flow Control changes 1556060fa21cSSepherosa Ziehau */ 155779251f5eSSepherosa Ziehau ixgbe_fc_enable(&sc->hw); 1558060fa21cSSepherosa Ziehau /* MUST after ixgbe_fc_enable() */ 1559060fa21cSSepherosa Ziehau if (sc->rx_ring_inuse > 1) { 1560060fa21cSSepherosa Ziehau switch (sc->hw.fc.current_mode) { 1561060fa21cSSepherosa Ziehau case ixgbe_fc_rx_pause: 1562060fa21cSSepherosa Ziehau case ixgbe_fc_tx_pause: 1563060fa21cSSepherosa Ziehau case ixgbe_fc_full: 1564060fa21cSSepherosa Ziehau ix_disable_rx_drop(sc); 1565060fa21cSSepherosa Ziehau break; 1566060fa21cSSepherosa Ziehau 1567060fa21cSSepherosa Ziehau case ixgbe_fc_none: 1568060fa21cSSepherosa Ziehau ix_enable_rx_drop(sc); 1569060fa21cSSepherosa Ziehau break; 1570060fa21cSSepherosa Ziehau 1571060fa21cSSepherosa Ziehau default: 1572060fa21cSSepherosa Ziehau break; 1573060fa21cSSepherosa Ziehau } 1574060fa21cSSepherosa Ziehau } 1575060fa21cSSepherosa Ziehau 157663d483cdSSepherosa Ziehau /* Update DMA coalescing config */ 157763d483cdSSepherosa Ziehau ix_config_dmac(sc); 157863d483cdSSepherosa Ziehau 1579060fa21cSSepherosa Ziehau sc->link_active = TRUE; 158079251f5eSSepherosa Ziehau 158179251f5eSSepherosa Ziehau ifp->if_link_state = LINK_STATE_UP; 158279251f5eSSepherosa Ziehau if_link_state_change(ifp); 158379251f5eSSepherosa Ziehau } 158479251f5eSSepherosa Ziehau } else { /* Link down */ 158579251f5eSSepherosa Ziehau if (sc->link_active == TRUE) { 158679251f5eSSepherosa Ziehau if (bootverbose) 158779251f5eSSepherosa Ziehau if_printf(ifp, "Link is Down\n"); 158879251f5eSSepherosa Ziehau ifp->if_link_state = LINK_STATE_DOWN; 158979251f5eSSepherosa Ziehau if_link_state_change(ifp); 159079251f5eSSepherosa Ziehau 159179251f5eSSepherosa Ziehau sc->link_active = FALSE; 159279251f5eSSepherosa Ziehau } 159379251f5eSSepherosa Ziehau } 159479251f5eSSepherosa Ziehau } 159579251f5eSSepherosa Ziehau 159679251f5eSSepherosa Ziehau static void 159779251f5eSSepherosa Ziehau ix_stop(struct ix_softc *sc) 159879251f5eSSepherosa Ziehau { 159979251f5eSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 160079251f5eSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 160179251f5eSSepherosa Ziehau int i; 160279251f5eSSepherosa Ziehau 160379251f5eSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 160479251f5eSSepherosa Ziehau 160579251f5eSSepherosa Ziehau ix_disable_intr(sc); 160679251f5eSSepherosa Ziehau callout_stop(&sc->timer); 160779251f5eSSepherosa Ziehau 160879251f5eSSepherosa Ziehau ifp->if_flags &= ~IFF_RUNNING; 160979251f5eSSepherosa Ziehau for (i = 0; i < sc->tx_ring_cnt; ++i) { 16104a648aefSSepherosa Ziehau struct ix_tx_ring *txr = &sc->tx_rings[i]; 16114a648aefSSepherosa Ziehau 16124a648aefSSepherosa Ziehau ifsq_clr_oactive(txr->tx_ifsq); 16134a648aefSSepherosa Ziehau ifsq_watchdog_stop(&txr->tx_watchdog); 16144a648aefSSepherosa Ziehau txr->tx_flags &= ~IX_TXFLAG_ENABLED; 161579251f5eSSepherosa Ziehau } 161679251f5eSSepherosa Ziehau 161779251f5eSSepherosa Ziehau ixgbe_reset_hw(hw); 161879251f5eSSepherosa Ziehau hw->adapter_stopped = FALSE; 161979251f5eSSepherosa Ziehau ixgbe_stop_adapter(hw); 162079251f5eSSepherosa Ziehau if (hw->mac.type == ixgbe_mac_82599EB) 162179251f5eSSepherosa Ziehau ixgbe_stop_mac_link_on_d3_82599(hw); 162279251f5eSSepherosa Ziehau /* Turn off the laser - noop with no optics */ 162379251f5eSSepherosa Ziehau ixgbe_disable_tx_laser(hw); 162479251f5eSSepherosa Ziehau 162579251f5eSSepherosa Ziehau /* Update the stack */ 162679251f5eSSepherosa Ziehau sc->link_up = FALSE; 162779251f5eSSepherosa Ziehau ix_update_link_status(sc); 162879251f5eSSepherosa Ziehau 162979251f5eSSepherosa Ziehau /* Reprogram the RAR[0] in case user changed it. */ 163079251f5eSSepherosa Ziehau ixgbe_set_rar(hw, 0, hw->mac.addr, 0, IXGBE_RAH_AV); 163179251f5eSSepherosa Ziehau 163279251f5eSSepherosa Ziehau for (i = 0; i < sc->tx_ring_cnt; ++i) 163379251f5eSSepherosa Ziehau ix_free_tx_ring(&sc->tx_rings[i]); 163479251f5eSSepherosa Ziehau 163579251f5eSSepherosa Ziehau for (i = 0; i < sc->rx_ring_cnt; ++i) 163679251f5eSSepherosa Ziehau ix_free_rx_ring(&sc->rx_rings[i]); 163779251f5eSSepherosa Ziehau } 163879251f5eSSepherosa Ziehau 163979251f5eSSepherosa Ziehau static void 164079251f5eSSepherosa Ziehau ix_setup_ifp(struct ix_softc *sc) 164179251f5eSSepherosa Ziehau { 164279251f5eSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 164379251f5eSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 164479251f5eSSepherosa Ziehau int i; 164579251f5eSSepherosa Ziehau 164679251f5eSSepherosa Ziehau ifp->if_baudrate = IF_Gbps(10UL); 164779251f5eSSepherosa Ziehau 164879251f5eSSepherosa Ziehau ifp->if_softc = sc; 164979251f5eSSepherosa Ziehau ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 165079251f5eSSepherosa Ziehau ifp->if_init = ix_init; 165179251f5eSSepherosa Ziehau ifp->if_ioctl = ix_ioctl; 165279251f5eSSepherosa Ziehau ifp->if_start = ix_start; 165379251f5eSSepherosa Ziehau ifp->if_serialize = ix_serialize; 165479251f5eSSepherosa Ziehau ifp->if_deserialize = ix_deserialize; 165579251f5eSSepherosa Ziehau ifp->if_tryserialize = ix_tryserialize; 165679251f5eSSepherosa Ziehau #ifdef INVARIANTS 165779251f5eSSepherosa Ziehau ifp->if_serialize_assert = ix_serialize_assert; 165879251f5eSSepherosa Ziehau #endif 16594a648aefSSepherosa Ziehau #ifdef IFPOLL_ENABLE 16604a648aefSSepherosa Ziehau ifp->if_npoll = ix_npoll; 16614a648aefSSepherosa Ziehau #endif 166279251f5eSSepherosa Ziehau 1663189a0ff3SSepherosa Ziehau /* Increase TSO burst length */ 1664189a0ff3SSepherosa Ziehau ifp->if_tsolen = (8 * ETHERMTU); 1665189a0ff3SSepherosa Ziehau 166614929979SSepherosa Ziehau ifp->if_nmbclusters = sc->rx_ring_cnt * sc->rx_rings[0].rx_ndesc; 166714929979SSepherosa Ziehau ifp->if_nmbjclusters = ifp->if_nmbclusters; 166814929979SSepherosa Ziehau 166979251f5eSSepherosa Ziehau ifq_set_maxlen(&ifp->if_snd, sc->tx_rings[0].tx_ndesc - 2); 167079251f5eSSepherosa Ziehau ifq_set_ready(&ifp->if_snd); 167179251f5eSSepherosa Ziehau ifq_set_subq_cnt(&ifp->if_snd, sc->tx_ring_cnt); 167279251f5eSSepherosa Ziehau 167379251f5eSSepherosa Ziehau ifp->if_mapsubq = ifq_mapsubq_mask; 167479251f5eSSepherosa Ziehau ifq_set_subq_mask(&ifp->if_snd, 0); 167579251f5eSSepherosa Ziehau 167679251f5eSSepherosa Ziehau ether_ifattach(ifp, hw->mac.addr, NULL); 167779251f5eSSepherosa Ziehau 167879251f5eSSepherosa Ziehau ifp->if_capabilities = 167979251f5eSSepherosa Ziehau IFCAP_HWCSUM | IFCAP_TSO | IFCAP_VLAN_HWTAGGING | IFCAP_VLAN_MTU; 168079251f5eSSepherosa Ziehau if (IX_ENABLE_HWRSS(sc)) 168179251f5eSSepherosa Ziehau ifp->if_capabilities |= IFCAP_RSS; 168279251f5eSSepherosa Ziehau ifp->if_capenable = ifp->if_capabilities; 168379251f5eSSepherosa Ziehau ifp->if_hwassist = CSUM_OFFLOAD | CSUM_TSO; 168479251f5eSSepherosa Ziehau 168579251f5eSSepherosa Ziehau /* 168679251f5eSSepherosa Ziehau * Tell the upper layer(s) we support long frames. 168779251f5eSSepherosa Ziehau */ 168879251f5eSSepherosa Ziehau ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 168979251f5eSSepherosa Ziehau 169079251f5eSSepherosa Ziehau /* Setup TX rings and subqueues */ 169179251f5eSSepherosa Ziehau for (i = 0; i < sc->tx_ring_cnt; ++i) { 169279251f5eSSepherosa Ziehau struct ifaltq_subque *ifsq = ifq_get_subq(&ifp->if_snd, i); 169379251f5eSSepherosa Ziehau struct ix_tx_ring *txr = &sc->tx_rings[i]; 169479251f5eSSepherosa Ziehau 169579251f5eSSepherosa Ziehau ifsq_set_cpuid(ifsq, txr->tx_intr_cpuid); 169679251f5eSSepherosa Ziehau ifsq_set_priv(ifsq, txr); 169779251f5eSSepherosa Ziehau ifsq_set_hw_serialize(ifsq, &txr->tx_serialize); 169879251f5eSSepherosa Ziehau txr->tx_ifsq = ifsq; 169979251f5eSSepherosa Ziehau 170079251f5eSSepherosa Ziehau ifsq_watchdog_init(&txr->tx_watchdog, ifsq, ix_watchdog); 170179251f5eSSepherosa Ziehau } 170279251f5eSSepherosa Ziehau 170363d483cdSSepherosa Ziehau /* Specify the media types supported by this adapter */ 170463d483cdSSepherosa Ziehau ix_init_media(sc); 170579251f5eSSepherosa Ziehau } 170679251f5eSSepherosa Ziehau 170779251f5eSSepherosa Ziehau static boolean_t 170879251f5eSSepherosa Ziehau ix_is_sfp(const struct ixgbe_hw *hw) 170979251f5eSSepherosa Ziehau { 171079251f5eSSepherosa Ziehau switch (hw->phy.type) { 171179251f5eSSepherosa Ziehau case ixgbe_phy_sfp_avago: 171279251f5eSSepherosa Ziehau case ixgbe_phy_sfp_ftl: 171379251f5eSSepherosa Ziehau case ixgbe_phy_sfp_intel: 171479251f5eSSepherosa Ziehau case ixgbe_phy_sfp_unknown: 171579251f5eSSepherosa Ziehau case ixgbe_phy_sfp_passive_tyco: 171679251f5eSSepherosa Ziehau case ixgbe_phy_sfp_passive_unknown: 171763d483cdSSepherosa Ziehau case ixgbe_phy_qsfp_passive_unknown: 171863d483cdSSepherosa Ziehau case ixgbe_phy_qsfp_active_unknown: 171963d483cdSSepherosa Ziehau case ixgbe_phy_qsfp_intel: 172063d483cdSSepherosa Ziehau case ixgbe_phy_qsfp_unknown: 172179251f5eSSepherosa Ziehau return TRUE; 172279251f5eSSepherosa Ziehau default: 172379251f5eSSepherosa Ziehau return FALSE; 172479251f5eSSepherosa Ziehau } 172579251f5eSSepherosa Ziehau } 172679251f5eSSepherosa Ziehau 172779251f5eSSepherosa Ziehau static void 172879251f5eSSepherosa Ziehau ix_config_link(struct ix_softc *sc) 172979251f5eSSepherosa Ziehau { 173079251f5eSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 173179251f5eSSepherosa Ziehau boolean_t sfp; 173279251f5eSSepherosa Ziehau 173379251f5eSSepherosa Ziehau sfp = ix_is_sfp(hw); 173479251f5eSSepherosa Ziehau if (sfp) { 173579251f5eSSepherosa Ziehau if (hw->phy.multispeed_fiber) { 173679251f5eSSepherosa Ziehau hw->mac.ops.setup_sfp(hw); 173779251f5eSSepherosa Ziehau ixgbe_enable_tx_laser(hw); 173879251f5eSSepherosa Ziehau ix_handle_msf(sc); 173979251f5eSSepherosa Ziehau } else { 174079251f5eSSepherosa Ziehau ix_handle_mod(sc); 174179251f5eSSepherosa Ziehau } 174279251f5eSSepherosa Ziehau } else { 174379251f5eSSepherosa Ziehau uint32_t autoneg, err = 0; 174479251f5eSSepherosa Ziehau 174579251f5eSSepherosa Ziehau if (hw->mac.ops.check_link != NULL) { 174679251f5eSSepherosa Ziehau err = ixgbe_check_link(hw, &sc->link_speed, 174779251f5eSSepherosa Ziehau &sc->link_up, FALSE); 174879251f5eSSepherosa Ziehau if (err) 174979251f5eSSepherosa Ziehau return; 175079251f5eSSepherosa Ziehau } 175179251f5eSSepherosa Ziehau 175263d483cdSSepherosa Ziehau if (sc->advspeed != IXGBE_LINK_SPEED_UNKNOWN) 175363d483cdSSepherosa Ziehau autoneg = sc->advspeed; 175463d483cdSSepherosa Ziehau else 175579251f5eSSepherosa Ziehau autoneg = hw->phy.autoneg_advertised; 175679251f5eSSepherosa Ziehau if (!autoneg && hw->mac.ops.get_link_capabilities != NULL) { 175779251f5eSSepherosa Ziehau bool negotiate; 175879251f5eSSepherosa Ziehau 175979251f5eSSepherosa Ziehau err = hw->mac.ops.get_link_capabilities(hw, 176079251f5eSSepherosa Ziehau &autoneg, &negotiate); 176179251f5eSSepherosa Ziehau if (err) 176279251f5eSSepherosa Ziehau return; 176379251f5eSSepherosa Ziehau } 176479251f5eSSepherosa Ziehau 176579251f5eSSepherosa Ziehau if (hw->mac.ops.setup_link != NULL) { 176679251f5eSSepherosa Ziehau err = hw->mac.ops.setup_link(hw, 176779251f5eSSepherosa Ziehau autoneg, sc->link_up); 176879251f5eSSepherosa Ziehau if (err) 176979251f5eSSepherosa Ziehau return; 177079251f5eSSepherosa Ziehau } 177179251f5eSSepherosa Ziehau } 177279251f5eSSepherosa Ziehau } 177379251f5eSSepherosa Ziehau 177479251f5eSSepherosa Ziehau static int 177579251f5eSSepherosa Ziehau ix_alloc_rings(struct ix_softc *sc) 177679251f5eSSepherosa Ziehau { 177779251f5eSSepherosa Ziehau int error, i; 177879251f5eSSepherosa Ziehau 177979251f5eSSepherosa Ziehau /* 178079251f5eSSepherosa Ziehau * Create top level busdma tag 178179251f5eSSepherosa Ziehau */ 178279251f5eSSepherosa Ziehau error = bus_dma_tag_create(NULL, 1, 0, 178379251f5eSSepherosa Ziehau BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, 178479251f5eSSepherosa Ziehau BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT, 0, 178579251f5eSSepherosa Ziehau &sc->parent_tag); 178679251f5eSSepherosa Ziehau if (error) { 178779251f5eSSepherosa Ziehau device_printf(sc->dev, "could not create top level DMA tag\n"); 178879251f5eSSepherosa Ziehau return error; 178979251f5eSSepherosa Ziehau } 179079251f5eSSepherosa Ziehau 179179251f5eSSepherosa Ziehau /* 179279251f5eSSepherosa Ziehau * Allocate TX descriptor rings and buffers 179379251f5eSSepherosa Ziehau */ 179479251f5eSSepherosa Ziehau sc->tx_rings = kmalloc_cachealign( 179579251f5eSSepherosa Ziehau sizeof(struct ix_tx_ring) * sc->tx_ring_cnt, 179679251f5eSSepherosa Ziehau M_DEVBUF, M_WAITOK | M_ZERO); 179779251f5eSSepherosa Ziehau for (i = 0; i < sc->tx_ring_cnt; ++i) { 179879251f5eSSepherosa Ziehau struct ix_tx_ring *txr = &sc->tx_rings[i]; 179979251f5eSSepherosa Ziehau 180079251f5eSSepherosa Ziehau txr->tx_sc = sc; 180179251f5eSSepherosa Ziehau txr->tx_idx = i; 1802189a0ff3SSepherosa Ziehau txr->tx_intr_vec = -1; 180379251f5eSSepherosa Ziehau lwkt_serialize_init(&txr->tx_serialize); 180479251f5eSSepherosa Ziehau 180579251f5eSSepherosa Ziehau error = ix_create_tx_ring(txr); 180679251f5eSSepherosa Ziehau if (error) 180779251f5eSSepherosa Ziehau return error; 180879251f5eSSepherosa Ziehau } 180979251f5eSSepherosa Ziehau 181079251f5eSSepherosa Ziehau /* 181179251f5eSSepherosa Ziehau * Allocate RX descriptor rings and buffers 181279251f5eSSepherosa Ziehau */ 181379251f5eSSepherosa Ziehau sc->rx_rings = kmalloc_cachealign( 181479251f5eSSepherosa Ziehau sizeof(struct ix_rx_ring) * sc->rx_ring_cnt, 181579251f5eSSepherosa Ziehau M_DEVBUF, M_WAITOK | M_ZERO); 181679251f5eSSepherosa Ziehau for (i = 0; i < sc->rx_ring_cnt; ++i) { 181779251f5eSSepherosa Ziehau struct ix_rx_ring *rxr = &sc->rx_rings[i]; 181879251f5eSSepherosa Ziehau 181979251f5eSSepherosa Ziehau rxr->rx_sc = sc; 182079251f5eSSepherosa Ziehau rxr->rx_idx = i; 1821189a0ff3SSepherosa Ziehau rxr->rx_intr_vec = -1; 182279251f5eSSepherosa Ziehau lwkt_serialize_init(&rxr->rx_serialize); 182379251f5eSSepherosa Ziehau 182479251f5eSSepherosa Ziehau error = ix_create_rx_ring(rxr); 182579251f5eSSepherosa Ziehau if (error) 182679251f5eSSepherosa Ziehau return error; 182779251f5eSSepherosa Ziehau } 182879251f5eSSepherosa Ziehau 182979251f5eSSepherosa Ziehau return 0; 183079251f5eSSepherosa Ziehau } 183179251f5eSSepherosa Ziehau 183279251f5eSSepherosa Ziehau static int 183379251f5eSSepherosa Ziehau ix_create_tx_ring(struct ix_tx_ring *txr) 183479251f5eSSepherosa Ziehau { 183579251f5eSSepherosa Ziehau int error, i, tsize, ntxd; 183679251f5eSSepherosa Ziehau 183779251f5eSSepherosa Ziehau /* 183879251f5eSSepherosa Ziehau * Validate number of transmit descriptors. It must not exceed 183979251f5eSSepherosa Ziehau * hardware maximum, and must be multiple of IX_DBA_ALIGN. 184079251f5eSSepherosa Ziehau */ 184179251f5eSSepherosa Ziehau ntxd = device_getenv_int(txr->tx_sc->dev, "txd", ix_txd); 184279251f5eSSepherosa Ziehau if (((ntxd * sizeof(union ixgbe_adv_tx_desc)) % IX_DBA_ALIGN) != 0 || 184379251f5eSSepherosa Ziehau ntxd < IX_MIN_TXD || ntxd > IX_MAX_TXD) { 184479251f5eSSepherosa Ziehau device_printf(txr->tx_sc->dev, 184579251f5eSSepherosa Ziehau "Using %d TX descriptors instead of %d!\n", 184679251f5eSSepherosa Ziehau IX_DEF_TXD, ntxd); 184779251f5eSSepherosa Ziehau txr->tx_ndesc = IX_DEF_TXD; 184879251f5eSSepherosa Ziehau } else { 184979251f5eSSepherosa Ziehau txr->tx_ndesc = ntxd; 185079251f5eSSepherosa Ziehau } 185179251f5eSSepherosa Ziehau 185279251f5eSSepherosa Ziehau /* 185379251f5eSSepherosa Ziehau * Allocate TX head write-back buffer 185479251f5eSSepherosa Ziehau */ 185579251f5eSSepherosa Ziehau txr->tx_hdr = bus_dmamem_coherent_any(txr->tx_sc->parent_tag, 185679251f5eSSepherosa Ziehau __VM_CACHELINE_SIZE, __VM_CACHELINE_SIZE, BUS_DMA_WAITOK, 185779251f5eSSepherosa Ziehau &txr->tx_hdr_dtag, &txr->tx_hdr_map, &txr->tx_hdr_paddr); 185879251f5eSSepherosa Ziehau if (txr->tx_hdr == NULL) { 185979251f5eSSepherosa Ziehau device_printf(txr->tx_sc->dev, 186079251f5eSSepherosa Ziehau "Unable to allocate TX head write-back buffer\n"); 186179251f5eSSepherosa Ziehau return ENOMEM; 186279251f5eSSepherosa Ziehau } 186379251f5eSSepherosa Ziehau 186479251f5eSSepherosa Ziehau /* 186579251f5eSSepherosa Ziehau * Allocate TX descriptor ring 186679251f5eSSepherosa Ziehau */ 186779251f5eSSepherosa Ziehau tsize = roundup2(txr->tx_ndesc * sizeof(union ixgbe_adv_tx_desc), 186879251f5eSSepherosa Ziehau IX_DBA_ALIGN); 186979251f5eSSepherosa Ziehau txr->tx_base = bus_dmamem_coherent_any(txr->tx_sc->parent_tag, 187079251f5eSSepherosa Ziehau IX_DBA_ALIGN, tsize, BUS_DMA_WAITOK | BUS_DMA_ZERO, 187179251f5eSSepherosa Ziehau &txr->tx_base_dtag, &txr->tx_base_map, &txr->tx_base_paddr); 187279251f5eSSepherosa Ziehau if (txr->tx_base == NULL) { 187379251f5eSSepherosa Ziehau device_printf(txr->tx_sc->dev, 187479251f5eSSepherosa Ziehau "Unable to allocate TX Descriptor memory\n"); 187579251f5eSSepherosa Ziehau return ENOMEM; 187679251f5eSSepherosa Ziehau } 187779251f5eSSepherosa Ziehau 187879251f5eSSepherosa Ziehau tsize = __VM_CACHELINE_ALIGN(sizeof(struct ix_tx_buf) * txr->tx_ndesc); 187979251f5eSSepherosa Ziehau txr->tx_buf = kmalloc_cachealign(tsize, M_DEVBUF, M_WAITOK | M_ZERO); 188079251f5eSSepherosa Ziehau 188179251f5eSSepherosa Ziehau /* 188279251f5eSSepherosa Ziehau * Create DMA tag for TX buffers 188379251f5eSSepherosa Ziehau */ 188479251f5eSSepherosa Ziehau error = bus_dma_tag_create(txr->tx_sc->parent_tag, 188579251f5eSSepherosa Ziehau 1, 0, /* alignment, bounds */ 188679251f5eSSepherosa Ziehau BUS_SPACE_MAXADDR, /* lowaddr */ 188779251f5eSSepherosa Ziehau BUS_SPACE_MAXADDR, /* highaddr */ 188879251f5eSSepherosa Ziehau NULL, NULL, /* filter, filterarg */ 188979251f5eSSepherosa Ziehau IX_TSO_SIZE, /* maxsize */ 189079251f5eSSepherosa Ziehau IX_MAX_SCATTER, /* nsegments */ 189179251f5eSSepherosa Ziehau PAGE_SIZE, /* maxsegsize */ 189279251f5eSSepherosa Ziehau BUS_DMA_WAITOK | BUS_DMA_ALLOCNOW | 189379251f5eSSepherosa Ziehau BUS_DMA_ONEBPAGE, /* flags */ 189479251f5eSSepherosa Ziehau &txr->tx_tag); 189579251f5eSSepherosa Ziehau if (error) { 189679251f5eSSepherosa Ziehau device_printf(txr->tx_sc->dev, 189779251f5eSSepherosa Ziehau "Unable to allocate TX DMA tag\n"); 189879251f5eSSepherosa Ziehau kfree(txr->tx_buf, M_DEVBUF); 189979251f5eSSepherosa Ziehau txr->tx_buf = NULL; 190079251f5eSSepherosa Ziehau return error; 190179251f5eSSepherosa Ziehau } 190279251f5eSSepherosa Ziehau 190379251f5eSSepherosa Ziehau /* 190479251f5eSSepherosa Ziehau * Create DMA maps for TX buffers 190579251f5eSSepherosa Ziehau */ 190679251f5eSSepherosa Ziehau for (i = 0; i < txr->tx_ndesc; ++i) { 190779251f5eSSepherosa Ziehau struct ix_tx_buf *txbuf = &txr->tx_buf[i]; 190879251f5eSSepherosa Ziehau 190979251f5eSSepherosa Ziehau error = bus_dmamap_create(txr->tx_tag, 191079251f5eSSepherosa Ziehau BUS_DMA_WAITOK | BUS_DMA_ONEBPAGE, &txbuf->map); 191179251f5eSSepherosa Ziehau if (error) { 191279251f5eSSepherosa Ziehau device_printf(txr->tx_sc->dev, 191379251f5eSSepherosa Ziehau "Unable to create TX DMA map\n"); 191479251f5eSSepherosa Ziehau ix_destroy_tx_ring(txr, i); 191579251f5eSSepherosa Ziehau return error; 191679251f5eSSepherosa Ziehau } 191779251f5eSSepherosa Ziehau } 191879251f5eSSepherosa Ziehau 191979251f5eSSepherosa Ziehau /* 192079251f5eSSepherosa Ziehau * Initialize various watermark 192179251f5eSSepherosa Ziehau */ 192279251f5eSSepherosa Ziehau txr->tx_wreg_nsegs = IX_DEF_TXWREG_NSEGS; 192379251f5eSSepherosa Ziehau txr->tx_intr_nsegs = txr->tx_ndesc / 16; 192479251f5eSSepherosa Ziehau 192579251f5eSSepherosa Ziehau return 0; 192679251f5eSSepherosa Ziehau } 192779251f5eSSepherosa Ziehau 192879251f5eSSepherosa Ziehau static void 192979251f5eSSepherosa Ziehau ix_destroy_tx_ring(struct ix_tx_ring *txr, int ndesc) 193079251f5eSSepherosa Ziehau { 193179251f5eSSepherosa Ziehau int i; 193279251f5eSSepherosa Ziehau 193379251f5eSSepherosa Ziehau if (txr->tx_hdr != NULL) { 193479251f5eSSepherosa Ziehau bus_dmamap_unload(txr->tx_hdr_dtag, txr->tx_hdr_map); 193579251f5eSSepherosa Ziehau bus_dmamem_free(txr->tx_hdr_dtag, 193679251f5eSSepherosa Ziehau __DEVOLATILE(void *, txr->tx_hdr), txr->tx_hdr_map); 193779251f5eSSepherosa Ziehau bus_dma_tag_destroy(txr->tx_hdr_dtag); 193879251f5eSSepherosa Ziehau txr->tx_hdr = NULL; 193979251f5eSSepherosa Ziehau } 194079251f5eSSepherosa Ziehau 194179251f5eSSepherosa Ziehau if (txr->tx_base != NULL) { 194279251f5eSSepherosa Ziehau bus_dmamap_unload(txr->tx_base_dtag, txr->tx_base_map); 194379251f5eSSepherosa Ziehau bus_dmamem_free(txr->tx_base_dtag, txr->tx_base, 194479251f5eSSepherosa Ziehau txr->tx_base_map); 194579251f5eSSepherosa Ziehau bus_dma_tag_destroy(txr->tx_base_dtag); 194679251f5eSSepherosa Ziehau txr->tx_base = NULL; 194779251f5eSSepherosa Ziehau } 194879251f5eSSepherosa Ziehau 194979251f5eSSepherosa Ziehau if (txr->tx_buf == NULL) 195079251f5eSSepherosa Ziehau return; 195179251f5eSSepherosa Ziehau 195279251f5eSSepherosa Ziehau for (i = 0; i < ndesc; ++i) { 195379251f5eSSepherosa Ziehau struct ix_tx_buf *txbuf = &txr->tx_buf[i]; 195479251f5eSSepherosa Ziehau 195579251f5eSSepherosa Ziehau KKASSERT(txbuf->m_head == NULL); 195679251f5eSSepherosa Ziehau bus_dmamap_destroy(txr->tx_tag, txbuf->map); 195779251f5eSSepherosa Ziehau } 195879251f5eSSepherosa Ziehau bus_dma_tag_destroy(txr->tx_tag); 195979251f5eSSepherosa Ziehau 196079251f5eSSepherosa Ziehau kfree(txr->tx_buf, M_DEVBUF); 196179251f5eSSepherosa Ziehau txr->tx_buf = NULL; 196279251f5eSSepherosa Ziehau } 196379251f5eSSepherosa Ziehau 196479251f5eSSepherosa Ziehau static void 196579251f5eSSepherosa Ziehau ix_init_tx_ring(struct ix_tx_ring *txr) 196679251f5eSSepherosa Ziehau { 196779251f5eSSepherosa Ziehau /* Clear the old ring contents */ 196879251f5eSSepherosa Ziehau bzero(txr->tx_base, sizeof(union ixgbe_adv_tx_desc) * txr->tx_ndesc); 196979251f5eSSepherosa Ziehau 197079251f5eSSepherosa Ziehau /* Clear TX head write-back buffer */ 197179251f5eSSepherosa Ziehau *(txr->tx_hdr) = 0; 197279251f5eSSepherosa Ziehau 197379251f5eSSepherosa Ziehau /* Reset indices */ 197479251f5eSSepherosa Ziehau txr->tx_next_avail = 0; 197579251f5eSSepherosa Ziehau txr->tx_next_clean = 0; 197679251f5eSSepherosa Ziehau txr->tx_nsegs = 0; 197779251f5eSSepherosa Ziehau 197879251f5eSSepherosa Ziehau /* Set number of descriptors available */ 197979251f5eSSepherosa Ziehau txr->tx_avail = txr->tx_ndesc; 19804a648aefSSepherosa Ziehau 19814a648aefSSepherosa Ziehau /* Enable this TX ring */ 19824a648aefSSepherosa Ziehau txr->tx_flags |= IX_TXFLAG_ENABLED; 198379251f5eSSepherosa Ziehau } 198479251f5eSSepherosa Ziehau 198579251f5eSSepherosa Ziehau static void 198679251f5eSSepherosa Ziehau ix_init_tx_unit(struct ix_softc *sc) 198779251f5eSSepherosa Ziehau { 198879251f5eSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 198979251f5eSSepherosa Ziehau int i; 199079251f5eSSepherosa Ziehau 199179251f5eSSepherosa Ziehau /* 199279251f5eSSepherosa Ziehau * Setup the Base and Length of the Tx Descriptor Ring 199379251f5eSSepherosa Ziehau */ 199479251f5eSSepherosa Ziehau for (i = 0; i < sc->tx_ring_inuse; ++i) { 199579251f5eSSepherosa Ziehau struct ix_tx_ring *txr = &sc->tx_rings[i]; 199679251f5eSSepherosa Ziehau uint64_t tdba = txr->tx_base_paddr; 199779251f5eSSepherosa Ziehau uint64_t hdr_paddr = txr->tx_hdr_paddr; 199879251f5eSSepherosa Ziehau uint32_t txctrl; 199979251f5eSSepherosa Ziehau 200079251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_TDBAL(i), (uint32_t)tdba); 200179251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_TDBAH(i), (uint32_t)(tdba >> 32)); 200279251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_TDLEN(i), 200379251f5eSSepherosa Ziehau txr->tx_ndesc * sizeof(union ixgbe_adv_tx_desc)); 200479251f5eSSepherosa Ziehau 200579251f5eSSepherosa Ziehau /* Setup the HW Tx Head and Tail descriptor pointers */ 200679251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_TDH(i), 0); 200779251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_TDT(i), 0); 200879251f5eSSepherosa Ziehau 200979251f5eSSepherosa Ziehau /* Disable TX head write-back relax ordering */ 201079251f5eSSepherosa Ziehau switch (hw->mac.type) { 201179251f5eSSepherosa Ziehau case ixgbe_mac_82598EB: 201279251f5eSSepherosa Ziehau txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(i)); 201379251f5eSSepherosa Ziehau break; 201479251f5eSSepherosa Ziehau case ixgbe_mac_82599EB: 201579251f5eSSepherosa Ziehau case ixgbe_mac_X540: 201679251f5eSSepherosa Ziehau default: 201779251f5eSSepherosa Ziehau txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL_82599(i)); 201879251f5eSSepherosa Ziehau break; 201979251f5eSSepherosa Ziehau } 202079251f5eSSepherosa Ziehau txctrl &= ~IXGBE_DCA_TXCTRL_DESC_WRO_EN; 202179251f5eSSepherosa Ziehau switch (hw->mac.type) { 202279251f5eSSepherosa Ziehau case ixgbe_mac_82598EB: 202379251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL(i), txctrl); 202479251f5eSSepherosa Ziehau break; 202579251f5eSSepherosa Ziehau case ixgbe_mac_82599EB: 202679251f5eSSepherosa Ziehau case ixgbe_mac_X540: 202779251f5eSSepherosa Ziehau default: 202879251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL_82599(i), txctrl); 202979251f5eSSepherosa Ziehau break; 203079251f5eSSepherosa Ziehau } 203179251f5eSSepherosa Ziehau 203279251f5eSSepherosa Ziehau /* Enable TX head write-back */ 203379251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_TDWBAH(i), 203479251f5eSSepherosa Ziehau (uint32_t)(hdr_paddr >> 32)); 203579251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_TDWBAL(i), 203679251f5eSSepherosa Ziehau ((uint32_t)hdr_paddr) | IXGBE_TDWBAL_HEAD_WB_ENABLE); 203779251f5eSSepherosa Ziehau } 203879251f5eSSepherosa Ziehau 203979251f5eSSepherosa Ziehau if (hw->mac.type != ixgbe_mac_82598EB) { 204079251f5eSSepherosa Ziehau uint32_t dmatxctl, rttdcs; 204179251f5eSSepherosa Ziehau 204279251f5eSSepherosa Ziehau dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL); 204379251f5eSSepherosa Ziehau dmatxctl |= IXGBE_DMATXCTL_TE; 204479251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl); 204579251f5eSSepherosa Ziehau 204679251f5eSSepherosa Ziehau /* Disable arbiter to set MTQC */ 204779251f5eSSepherosa Ziehau rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS); 204879251f5eSSepherosa Ziehau rttdcs |= IXGBE_RTTDCS_ARBDIS; 204979251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs); 205079251f5eSSepherosa Ziehau 205179251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_MTQC, IXGBE_MTQC_64Q_1PB); 205279251f5eSSepherosa Ziehau 205379251f5eSSepherosa Ziehau /* Reenable aribter */ 205479251f5eSSepherosa Ziehau rttdcs &= ~IXGBE_RTTDCS_ARBDIS; 205579251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs); 205679251f5eSSepherosa Ziehau } 205779251f5eSSepherosa Ziehau } 205879251f5eSSepherosa Ziehau 205979251f5eSSepherosa Ziehau static int 206079251f5eSSepherosa Ziehau ix_tx_ctx_setup(struct ix_tx_ring *txr, const struct mbuf *mp, 206179251f5eSSepherosa Ziehau uint32_t *cmd_type_len, uint32_t *olinfo_status) 206279251f5eSSepherosa Ziehau { 206379251f5eSSepherosa Ziehau struct ixgbe_adv_tx_context_desc *TXD; 206479251f5eSSepherosa Ziehau uint32_t vlan_macip_lens = 0, type_tucmd_mlhl = 0; 206579251f5eSSepherosa Ziehau int ehdrlen, ip_hlen = 0, ctxd; 206679251f5eSSepherosa Ziehau boolean_t offload = TRUE; 206779251f5eSSepherosa Ziehau 206879251f5eSSepherosa Ziehau /* First check if TSO is to be used */ 206979251f5eSSepherosa Ziehau if (mp->m_pkthdr.csum_flags & CSUM_TSO) { 207079251f5eSSepherosa Ziehau return ix_tso_ctx_setup(txr, mp, 207179251f5eSSepherosa Ziehau cmd_type_len, olinfo_status); 207279251f5eSSepherosa Ziehau } 207379251f5eSSepherosa Ziehau 207479251f5eSSepherosa Ziehau if ((mp->m_pkthdr.csum_flags & CSUM_OFFLOAD) == 0) 207579251f5eSSepherosa Ziehau offload = FALSE; 207679251f5eSSepherosa Ziehau 207779251f5eSSepherosa Ziehau /* Indicate the whole packet as payload when not doing TSO */ 207879251f5eSSepherosa Ziehau *olinfo_status |= mp->m_pkthdr.len << IXGBE_ADVTXD_PAYLEN_SHIFT; 207979251f5eSSepherosa Ziehau 208079251f5eSSepherosa Ziehau /* 208179251f5eSSepherosa Ziehau * In advanced descriptors the vlan tag must be placed into the 208279251f5eSSepherosa Ziehau * context descriptor. Hence we need to make one even if not 208379251f5eSSepherosa Ziehau * doing checksum offloads. 208479251f5eSSepherosa Ziehau */ 208579251f5eSSepherosa Ziehau if (mp->m_flags & M_VLANTAG) { 208679251f5eSSepherosa Ziehau vlan_macip_lens |= htole16(mp->m_pkthdr.ether_vlantag) << 208779251f5eSSepherosa Ziehau IXGBE_ADVTXD_VLAN_SHIFT; 208879251f5eSSepherosa Ziehau } else if (!offload) { 208979251f5eSSepherosa Ziehau /* No TX descriptor is consumed */ 209079251f5eSSepherosa Ziehau return 0; 209179251f5eSSepherosa Ziehau } 209279251f5eSSepherosa Ziehau 209379251f5eSSepherosa Ziehau /* Set the ether header length */ 209479251f5eSSepherosa Ziehau ehdrlen = mp->m_pkthdr.csum_lhlen; 209579251f5eSSepherosa Ziehau KASSERT(ehdrlen > 0, ("invalid ether hlen")); 209679251f5eSSepherosa Ziehau vlan_macip_lens |= ehdrlen << IXGBE_ADVTXD_MACLEN_SHIFT; 209779251f5eSSepherosa Ziehau 209879251f5eSSepherosa Ziehau if (mp->m_pkthdr.csum_flags & CSUM_IP) { 209979251f5eSSepherosa Ziehau *olinfo_status |= IXGBE_TXD_POPTS_IXSM << 8; 210079251f5eSSepherosa Ziehau type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV4; 210179251f5eSSepherosa Ziehau ip_hlen = mp->m_pkthdr.csum_iphlen; 210279251f5eSSepherosa Ziehau KASSERT(ip_hlen > 0, ("invalid ip hlen")); 210379251f5eSSepherosa Ziehau } 210479251f5eSSepherosa Ziehau vlan_macip_lens |= ip_hlen; 210579251f5eSSepherosa Ziehau 210679251f5eSSepherosa Ziehau type_tucmd_mlhl |= IXGBE_ADVTXD_DCMD_DEXT | IXGBE_ADVTXD_DTYP_CTXT; 210779251f5eSSepherosa Ziehau if (mp->m_pkthdr.csum_flags & CSUM_TCP) 210879251f5eSSepherosa Ziehau type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_L4T_TCP; 210979251f5eSSepherosa Ziehau else if (mp->m_pkthdr.csum_flags & CSUM_UDP) 211079251f5eSSepherosa Ziehau type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_L4T_UDP; 211179251f5eSSepherosa Ziehau 211279251f5eSSepherosa Ziehau if (mp->m_pkthdr.csum_flags & (CSUM_TCP | CSUM_UDP)) 211379251f5eSSepherosa Ziehau *olinfo_status |= IXGBE_TXD_POPTS_TXSM << 8; 211479251f5eSSepherosa Ziehau 211579251f5eSSepherosa Ziehau /* Now ready a context descriptor */ 211679251f5eSSepherosa Ziehau ctxd = txr->tx_next_avail; 211779251f5eSSepherosa Ziehau TXD = (struct ixgbe_adv_tx_context_desc *)&txr->tx_base[ctxd]; 211879251f5eSSepherosa Ziehau 211979251f5eSSepherosa Ziehau /* Now copy bits into descriptor */ 212079251f5eSSepherosa Ziehau TXD->vlan_macip_lens = htole32(vlan_macip_lens); 212179251f5eSSepherosa Ziehau TXD->type_tucmd_mlhl = htole32(type_tucmd_mlhl); 212279251f5eSSepherosa Ziehau TXD->seqnum_seed = htole32(0); 212379251f5eSSepherosa Ziehau TXD->mss_l4len_idx = htole32(0); 212479251f5eSSepherosa Ziehau 212579251f5eSSepherosa Ziehau /* We've consumed the first desc, adjust counters */ 212679251f5eSSepherosa Ziehau if (++ctxd == txr->tx_ndesc) 212779251f5eSSepherosa Ziehau ctxd = 0; 212879251f5eSSepherosa Ziehau txr->tx_next_avail = ctxd; 212979251f5eSSepherosa Ziehau --txr->tx_avail; 213079251f5eSSepherosa Ziehau 213179251f5eSSepherosa Ziehau /* One TX descriptor is consumed */ 213279251f5eSSepherosa Ziehau return 1; 213379251f5eSSepherosa Ziehau } 213479251f5eSSepherosa Ziehau 213579251f5eSSepherosa Ziehau static int 213679251f5eSSepherosa Ziehau ix_tso_ctx_setup(struct ix_tx_ring *txr, const struct mbuf *mp, 213779251f5eSSepherosa Ziehau uint32_t *cmd_type_len, uint32_t *olinfo_status) 213879251f5eSSepherosa Ziehau { 213979251f5eSSepherosa Ziehau struct ixgbe_adv_tx_context_desc *TXD; 214079251f5eSSepherosa Ziehau uint32_t vlan_macip_lens = 0, type_tucmd_mlhl = 0; 214179251f5eSSepherosa Ziehau uint32_t mss_l4len_idx = 0, paylen; 214279251f5eSSepherosa Ziehau int ctxd, ehdrlen, ip_hlen, tcp_hlen; 214379251f5eSSepherosa Ziehau 214479251f5eSSepherosa Ziehau ehdrlen = mp->m_pkthdr.csum_lhlen; 214579251f5eSSepherosa Ziehau KASSERT(ehdrlen > 0, ("invalid ether hlen")); 214679251f5eSSepherosa Ziehau 214779251f5eSSepherosa Ziehau ip_hlen = mp->m_pkthdr.csum_iphlen; 214879251f5eSSepherosa Ziehau KASSERT(ip_hlen > 0, ("invalid ip hlen")); 214979251f5eSSepherosa Ziehau 215079251f5eSSepherosa Ziehau tcp_hlen = mp->m_pkthdr.csum_thlen; 215179251f5eSSepherosa Ziehau KASSERT(tcp_hlen > 0, ("invalid tcp hlen")); 215279251f5eSSepherosa Ziehau 215379251f5eSSepherosa Ziehau ctxd = txr->tx_next_avail; 215479251f5eSSepherosa Ziehau TXD = (struct ixgbe_adv_tx_context_desc *) &txr->tx_base[ctxd]; 215579251f5eSSepherosa Ziehau 215679251f5eSSepherosa Ziehau if (mp->m_flags & M_VLANTAG) { 215779251f5eSSepherosa Ziehau vlan_macip_lens |= htole16(mp->m_pkthdr.ether_vlantag) << 215879251f5eSSepherosa Ziehau IXGBE_ADVTXD_VLAN_SHIFT; 215979251f5eSSepherosa Ziehau } 216079251f5eSSepherosa Ziehau vlan_macip_lens |= ehdrlen << IXGBE_ADVTXD_MACLEN_SHIFT; 216179251f5eSSepherosa Ziehau vlan_macip_lens |= ip_hlen; 216279251f5eSSepherosa Ziehau TXD->vlan_macip_lens = htole32(vlan_macip_lens); 216379251f5eSSepherosa Ziehau 216479251f5eSSepherosa Ziehau /* ADV DTYPE TUCMD */ 216579251f5eSSepherosa Ziehau type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV4; 216679251f5eSSepherosa Ziehau type_tucmd_mlhl |= IXGBE_ADVTXD_DCMD_DEXT | IXGBE_ADVTXD_DTYP_CTXT; 216779251f5eSSepherosa Ziehau type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_L4T_TCP; 216879251f5eSSepherosa Ziehau TXD->type_tucmd_mlhl = htole32(type_tucmd_mlhl); 216979251f5eSSepherosa Ziehau 217079251f5eSSepherosa Ziehau /* MSS L4LEN IDX */ 217179251f5eSSepherosa Ziehau mss_l4len_idx |= (mp->m_pkthdr.tso_segsz << IXGBE_ADVTXD_MSS_SHIFT); 217279251f5eSSepherosa Ziehau mss_l4len_idx |= (tcp_hlen << IXGBE_ADVTXD_L4LEN_SHIFT); 217379251f5eSSepherosa Ziehau TXD->mss_l4len_idx = htole32(mss_l4len_idx); 217479251f5eSSepherosa Ziehau 217579251f5eSSepherosa Ziehau TXD->seqnum_seed = htole32(0); 217679251f5eSSepherosa Ziehau 217779251f5eSSepherosa Ziehau if (++ctxd == txr->tx_ndesc) 217879251f5eSSepherosa Ziehau ctxd = 0; 217979251f5eSSepherosa Ziehau 218079251f5eSSepherosa Ziehau txr->tx_avail--; 218179251f5eSSepherosa Ziehau txr->tx_next_avail = ctxd; 218279251f5eSSepherosa Ziehau 218379251f5eSSepherosa Ziehau *cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE; 218479251f5eSSepherosa Ziehau 218579251f5eSSepherosa Ziehau /* This is used in the transmit desc in encap */ 218679251f5eSSepherosa Ziehau paylen = mp->m_pkthdr.len - ehdrlen - ip_hlen - tcp_hlen; 218779251f5eSSepherosa Ziehau 218879251f5eSSepherosa Ziehau *olinfo_status |= IXGBE_TXD_POPTS_IXSM << 8; 218979251f5eSSepherosa Ziehau *olinfo_status |= IXGBE_TXD_POPTS_TXSM << 8; 219079251f5eSSepherosa Ziehau *olinfo_status |= paylen << IXGBE_ADVTXD_PAYLEN_SHIFT; 219179251f5eSSepherosa Ziehau 219279251f5eSSepherosa Ziehau /* One TX descriptor is consumed */ 219379251f5eSSepherosa Ziehau return 1; 219479251f5eSSepherosa Ziehau } 219579251f5eSSepherosa Ziehau 219679251f5eSSepherosa Ziehau static void 2197189a0ff3SSepherosa Ziehau ix_txeof(struct ix_tx_ring *txr, int hdr) 219879251f5eSSepherosa Ziehau { 2199189a0ff3SSepherosa Ziehau int first, avail; 220079251f5eSSepherosa Ziehau 220179251f5eSSepherosa Ziehau if (txr->tx_avail == txr->tx_ndesc) 220279251f5eSSepherosa Ziehau return; 220379251f5eSSepherosa Ziehau 220479251f5eSSepherosa Ziehau first = txr->tx_next_clean; 220579251f5eSSepherosa Ziehau if (first == hdr) 220679251f5eSSepherosa Ziehau return; 220779251f5eSSepherosa Ziehau 220879251f5eSSepherosa Ziehau avail = txr->tx_avail; 220979251f5eSSepherosa Ziehau while (first != hdr) { 221079251f5eSSepherosa Ziehau struct ix_tx_buf *txbuf = &txr->tx_buf[first]; 221179251f5eSSepherosa Ziehau 221279251f5eSSepherosa Ziehau ++avail; 221379251f5eSSepherosa Ziehau if (txbuf->m_head) { 221479251f5eSSepherosa Ziehau bus_dmamap_unload(txr->tx_tag, txbuf->map); 221579251f5eSSepherosa Ziehau m_freem(txbuf->m_head); 221679251f5eSSepherosa Ziehau txbuf->m_head = NULL; 221779251f5eSSepherosa Ziehau } 221879251f5eSSepherosa Ziehau if (++first == txr->tx_ndesc) 221979251f5eSSepherosa Ziehau first = 0; 222079251f5eSSepherosa Ziehau } 222179251f5eSSepherosa Ziehau txr->tx_next_clean = first; 222279251f5eSSepherosa Ziehau txr->tx_avail = avail; 222379251f5eSSepherosa Ziehau 222479251f5eSSepherosa Ziehau if (txr->tx_avail > IX_MAX_SCATTER + IX_TX_RESERVED) { 222579251f5eSSepherosa Ziehau ifsq_clr_oactive(txr->tx_ifsq); 222679251f5eSSepherosa Ziehau txr->tx_watchdog.wd_timer = 0; 222779251f5eSSepherosa Ziehau } 222879251f5eSSepherosa Ziehau } 222979251f5eSSepherosa Ziehau 223079251f5eSSepherosa Ziehau static int 223179251f5eSSepherosa Ziehau ix_create_rx_ring(struct ix_rx_ring *rxr) 223279251f5eSSepherosa Ziehau { 223379251f5eSSepherosa Ziehau int i, rsize, error, nrxd; 223479251f5eSSepherosa Ziehau 223579251f5eSSepherosa Ziehau /* 223679251f5eSSepherosa Ziehau * Validate number of receive descriptors. It must not exceed 223779251f5eSSepherosa Ziehau * hardware maximum, and must be multiple of IX_DBA_ALIGN. 223879251f5eSSepherosa Ziehau */ 223979251f5eSSepherosa Ziehau nrxd = device_getenv_int(rxr->rx_sc->dev, "rxd", ix_rxd); 224079251f5eSSepherosa Ziehau if (((nrxd * sizeof(union ixgbe_adv_rx_desc)) % IX_DBA_ALIGN) != 0 || 224179251f5eSSepherosa Ziehau nrxd < IX_MIN_RXD || nrxd > IX_MAX_RXD) { 224279251f5eSSepherosa Ziehau device_printf(rxr->rx_sc->dev, 224379251f5eSSepherosa Ziehau "Using %d RX descriptors instead of %d!\n", 224479251f5eSSepherosa Ziehau IX_DEF_RXD, nrxd); 224579251f5eSSepherosa Ziehau rxr->rx_ndesc = IX_DEF_RXD; 224679251f5eSSepherosa Ziehau } else { 224779251f5eSSepherosa Ziehau rxr->rx_ndesc = nrxd; 224879251f5eSSepherosa Ziehau } 224979251f5eSSepherosa Ziehau 225079251f5eSSepherosa Ziehau /* 225179251f5eSSepherosa Ziehau * Allocate RX descriptor ring 225279251f5eSSepherosa Ziehau */ 225379251f5eSSepherosa Ziehau rsize = roundup2(rxr->rx_ndesc * sizeof(union ixgbe_adv_rx_desc), 225479251f5eSSepherosa Ziehau IX_DBA_ALIGN); 225579251f5eSSepherosa Ziehau rxr->rx_base = bus_dmamem_coherent_any(rxr->rx_sc->parent_tag, 225679251f5eSSepherosa Ziehau IX_DBA_ALIGN, rsize, BUS_DMA_WAITOK | BUS_DMA_ZERO, 225779251f5eSSepherosa Ziehau &rxr->rx_base_dtag, &rxr->rx_base_map, &rxr->rx_base_paddr); 225879251f5eSSepherosa Ziehau if (rxr->rx_base == NULL) { 225979251f5eSSepherosa Ziehau device_printf(rxr->rx_sc->dev, 226079251f5eSSepherosa Ziehau "Unable to allocate TX Descriptor memory\n"); 226179251f5eSSepherosa Ziehau return ENOMEM; 226279251f5eSSepherosa Ziehau } 226379251f5eSSepherosa Ziehau 226479251f5eSSepherosa Ziehau rsize = __VM_CACHELINE_ALIGN(sizeof(struct ix_rx_buf) * rxr->rx_ndesc); 226579251f5eSSepherosa Ziehau rxr->rx_buf = kmalloc_cachealign(rsize, M_DEVBUF, M_WAITOK | M_ZERO); 226679251f5eSSepherosa Ziehau 226779251f5eSSepherosa Ziehau /* 226879251f5eSSepherosa Ziehau * Create DMA tag for RX buffers 226979251f5eSSepherosa Ziehau */ 227079251f5eSSepherosa Ziehau error = bus_dma_tag_create(rxr->rx_sc->parent_tag, 227179251f5eSSepherosa Ziehau 1, 0, /* alignment, bounds */ 227279251f5eSSepherosa Ziehau BUS_SPACE_MAXADDR, /* lowaddr */ 227379251f5eSSepherosa Ziehau BUS_SPACE_MAXADDR, /* highaddr */ 227479251f5eSSepherosa Ziehau NULL, NULL, /* filter, filterarg */ 227579251f5eSSepherosa Ziehau PAGE_SIZE, /* maxsize */ 227679251f5eSSepherosa Ziehau 1, /* nsegments */ 227779251f5eSSepherosa Ziehau PAGE_SIZE, /* maxsegsize */ 227879251f5eSSepherosa Ziehau BUS_DMA_WAITOK | BUS_DMA_ALLOCNOW, /* flags */ 227979251f5eSSepherosa Ziehau &rxr->rx_tag); 228079251f5eSSepherosa Ziehau if (error) { 228179251f5eSSepherosa Ziehau device_printf(rxr->rx_sc->dev, 228279251f5eSSepherosa Ziehau "Unable to create RX DMA tag\n"); 228379251f5eSSepherosa Ziehau kfree(rxr->rx_buf, M_DEVBUF); 228479251f5eSSepherosa Ziehau rxr->rx_buf = NULL; 228579251f5eSSepherosa Ziehau return error; 228679251f5eSSepherosa Ziehau } 228779251f5eSSepherosa Ziehau 228879251f5eSSepherosa Ziehau /* 228979251f5eSSepherosa Ziehau * Create spare DMA map for RX buffers 229079251f5eSSepherosa Ziehau */ 229179251f5eSSepherosa Ziehau error = bus_dmamap_create(rxr->rx_tag, BUS_DMA_WAITOK, 229279251f5eSSepherosa Ziehau &rxr->rx_sparemap); 229379251f5eSSepherosa Ziehau if (error) { 229479251f5eSSepherosa Ziehau device_printf(rxr->rx_sc->dev, 229579251f5eSSepherosa Ziehau "Unable to create spare RX DMA map\n"); 229679251f5eSSepherosa Ziehau bus_dma_tag_destroy(rxr->rx_tag); 229779251f5eSSepherosa Ziehau kfree(rxr->rx_buf, M_DEVBUF); 229879251f5eSSepherosa Ziehau rxr->rx_buf = NULL; 229979251f5eSSepherosa Ziehau return error; 230079251f5eSSepherosa Ziehau } 230179251f5eSSepherosa Ziehau 230279251f5eSSepherosa Ziehau /* 230379251f5eSSepherosa Ziehau * Create DMA maps for RX buffers 230479251f5eSSepherosa Ziehau */ 230579251f5eSSepherosa Ziehau for (i = 0; i < rxr->rx_ndesc; ++i) { 230679251f5eSSepherosa Ziehau struct ix_rx_buf *rxbuf = &rxr->rx_buf[i]; 230779251f5eSSepherosa Ziehau 230879251f5eSSepherosa Ziehau error = bus_dmamap_create(rxr->rx_tag, 230979251f5eSSepherosa Ziehau BUS_DMA_WAITOK, &rxbuf->map); 231079251f5eSSepherosa Ziehau if (error) { 231179251f5eSSepherosa Ziehau device_printf(rxr->rx_sc->dev, 231279251f5eSSepherosa Ziehau "Unable to create RX dma map\n"); 231379251f5eSSepherosa Ziehau ix_destroy_rx_ring(rxr, i); 231479251f5eSSepherosa Ziehau return error; 231579251f5eSSepherosa Ziehau } 231679251f5eSSepherosa Ziehau } 231779251f5eSSepherosa Ziehau 231879251f5eSSepherosa Ziehau /* 231979251f5eSSepherosa Ziehau * Initialize various watermark 232079251f5eSSepherosa Ziehau */ 232179251f5eSSepherosa Ziehau rxr->rx_wreg_nsegs = IX_DEF_RXWREG_NSEGS; 232279251f5eSSepherosa Ziehau 232379251f5eSSepherosa Ziehau return 0; 232479251f5eSSepherosa Ziehau } 232579251f5eSSepherosa Ziehau 232679251f5eSSepherosa Ziehau static void 232779251f5eSSepherosa Ziehau ix_destroy_rx_ring(struct ix_rx_ring *rxr, int ndesc) 232879251f5eSSepherosa Ziehau { 232979251f5eSSepherosa Ziehau int i; 233079251f5eSSepherosa Ziehau 233179251f5eSSepherosa Ziehau if (rxr->rx_base != NULL) { 233279251f5eSSepherosa Ziehau bus_dmamap_unload(rxr->rx_base_dtag, rxr->rx_base_map); 233379251f5eSSepherosa Ziehau bus_dmamem_free(rxr->rx_base_dtag, rxr->rx_base, 233479251f5eSSepherosa Ziehau rxr->rx_base_map); 233579251f5eSSepherosa Ziehau bus_dma_tag_destroy(rxr->rx_base_dtag); 233679251f5eSSepherosa Ziehau rxr->rx_base = NULL; 233779251f5eSSepherosa Ziehau } 233879251f5eSSepherosa Ziehau 233979251f5eSSepherosa Ziehau if (rxr->rx_buf == NULL) 234079251f5eSSepherosa Ziehau return; 234179251f5eSSepherosa Ziehau 234279251f5eSSepherosa Ziehau for (i = 0; i < ndesc; ++i) { 234379251f5eSSepherosa Ziehau struct ix_rx_buf *rxbuf = &rxr->rx_buf[i]; 234479251f5eSSepherosa Ziehau 234579251f5eSSepherosa Ziehau KKASSERT(rxbuf->m_head == NULL); 234679251f5eSSepherosa Ziehau bus_dmamap_destroy(rxr->rx_tag, rxbuf->map); 234779251f5eSSepherosa Ziehau } 234879251f5eSSepherosa Ziehau bus_dmamap_destroy(rxr->rx_tag, rxr->rx_sparemap); 234979251f5eSSepherosa Ziehau bus_dma_tag_destroy(rxr->rx_tag); 235079251f5eSSepherosa Ziehau 235179251f5eSSepherosa Ziehau kfree(rxr->rx_buf, M_DEVBUF); 235279251f5eSSepherosa Ziehau rxr->rx_buf = NULL; 235379251f5eSSepherosa Ziehau } 235479251f5eSSepherosa Ziehau 235579251f5eSSepherosa Ziehau /* 235679251f5eSSepherosa Ziehau ** Used to detect a descriptor that has 235779251f5eSSepherosa Ziehau ** been merged by Hardware RSC. 235879251f5eSSepherosa Ziehau */ 235979251f5eSSepherosa Ziehau static __inline uint32_t 236079251f5eSSepherosa Ziehau ix_rsc_count(union ixgbe_adv_rx_desc *rx) 236179251f5eSSepherosa Ziehau { 236279251f5eSSepherosa Ziehau return (le32toh(rx->wb.lower.lo_dword.data) & 236379251f5eSSepherosa Ziehau IXGBE_RXDADV_RSCCNT_MASK) >> IXGBE_RXDADV_RSCCNT_SHIFT; 236479251f5eSSepherosa Ziehau } 236579251f5eSSepherosa Ziehau 236679251f5eSSepherosa Ziehau #if 0 236779251f5eSSepherosa Ziehau /********************************************************************* 236879251f5eSSepherosa Ziehau * 236979251f5eSSepherosa Ziehau * Initialize Hardware RSC (LRO) feature on 82599 237079251f5eSSepherosa Ziehau * for an RX ring, this is toggled by the LRO capability 237179251f5eSSepherosa Ziehau * even though it is transparent to the stack. 237279251f5eSSepherosa Ziehau * 237379251f5eSSepherosa Ziehau * NOTE: since this HW feature only works with IPV4 and 237479251f5eSSepherosa Ziehau * our testing has shown soft LRO to be as effective 237579251f5eSSepherosa Ziehau * I have decided to disable this by default. 237679251f5eSSepherosa Ziehau * 237779251f5eSSepherosa Ziehau **********************************************************************/ 237879251f5eSSepherosa Ziehau static void 237979251f5eSSepherosa Ziehau ix_setup_hw_rsc(struct ix_rx_ring *rxr) 238079251f5eSSepherosa Ziehau { 238179251f5eSSepherosa Ziehau struct ix_softc *sc = rxr->rx_sc; 238279251f5eSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 238379251f5eSSepherosa Ziehau uint32_t rscctrl, rdrxctl; 238479251f5eSSepherosa Ziehau 238579251f5eSSepherosa Ziehau #if 0 238679251f5eSSepherosa Ziehau /* If turning LRO/RSC off we need to disable it */ 238779251f5eSSepherosa Ziehau if ((sc->arpcom.ac_if.if_capenable & IFCAP_LRO) == 0) { 238879251f5eSSepherosa Ziehau rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(rxr->me)); 238979251f5eSSepherosa Ziehau rscctrl &= ~IXGBE_RSCCTL_RSCEN; 239079251f5eSSepherosa Ziehau return; 239179251f5eSSepherosa Ziehau } 239279251f5eSSepherosa Ziehau #endif 239379251f5eSSepherosa Ziehau 239479251f5eSSepherosa Ziehau rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL); 239579251f5eSSepherosa Ziehau rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE; 239679251f5eSSepherosa Ziehau rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP; 239779251f5eSSepherosa Ziehau rdrxctl |= IXGBE_RDRXCTL_RSCACKC; 239879251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl); 239979251f5eSSepherosa Ziehau 240079251f5eSSepherosa Ziehau rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(rxr->me)); 240179251f5eSSepherosa Ziehau rscctrl |= IXGBE_RSCCTL_RSCEN; 240279251f5eSSepherosa Ziehau /* 240379251f5eSSepherosa Ziehau ** Limit the total number of descriptors that 240479251f5eSSepherosa Ziehau ** can be combined, so it does not exceed 64K 240579251f5eSSepherosa Ziehau */ 240679251f5eSSepherosa Ziehau if (rxr->mbuf_sz == MCLBYTES) 240779251f5eSSepherosa Ziehau rscctrl |= IXGBE_RSCCTL_MAXDESC_16; 240879251f5eSSepherosa Ziehau else if (rxr->mbuf_sz == MJUMPAGESIZE) 240979251f5eSSepherosa Ziehau rscctrl |= IXGBE_RSCCTL_MAXDESC_8; 241079251f5eSSepherosa Ziehau else if (rxr->mbuf_sz == MJUM9BYTES) 241179251f5eSSepherosa Ziehau rscctrl |= IXGBE_RSCCTL_MAXDESC_4; 241279251f5eSSepherosa Ziehau else /* Using 16K cluster */ 241379251f5eSSepherosa Ziehau rscctrl |= IXGBE_RSCCTL_MAXDESC_1; 241479251f5eSSepherosa Ziehau 241579251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(rxr->me), rscctrl); 241679251f5eSSepherosa Ziehau 241779251f5eSSepherosa Ziehau /* Enable TCP header recognition */ 241879251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(0), 241979251f5eSSepherosa Ziehau (IXGBE_READ_REG(hw, IXGBE_PSRTYPE(0)) | 242079251f5eSSepherosa Ziehau IXGBE_PSRTYPE_TCPHDR)); 242179251f5eSSepherosa Ziehau 242279251f5eSSepherosa Ziehau /* Disable RSC for ACK packets */ 242379251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_RSCDBU, 242479251f5eSSepherosa Ziehau (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU))); 242579251f5eSSepherosa Ziehau 242679251f5eSSepherosa Ziehau rxr->hw_rsc = TRUE; 242779251f5eSSepherosa Ziehau } 242879251f5eSSepherosa Ziehau #endif 242979251f5eSSepherosa Ziehau 243079251f5eSSepherosa Ziehau static int 243179251f5eSSepherosa Ziehau ix_init_rx_ring(struct ix_rx_ring *rxr) 243279251f5eSSepherosa Ziehau { 243379251f5eSSepherosa Ziehau int i; 243479251f5eSSepherosa Ziehau 243579251f5eSSepherosa Ziehau /* Clear the ring contents */ 243679251f5eSSepherosa Ziehau bzero(rxr->rx_base, rxr->rx_ndesc * sizeof(union ixgbe_adv_rx_desc)); 243779251f5eSSepherosa Ziehau 243879251f5eSSepherosa Ziehau /* XXX we need JUMPAGESIZE for RSC too */ 243979251f5eSSepherosa Ziehau if (rxr->rx_sc->max_frame_size <= MCLBYTES) 244079251f5eSSepherosa Ziehau rxr->rx_mbuf_sz = MCLBYTES; 244179251f5eSSepherosa Ziehau else 244279251f5eSSepherosa Ziehau rxr->rx_mbuf_sz = MJUMPAGESIZE; 244379251f5eSSepherosa Ziehau 244479251f5eSSepherosa Ziehau /* Now replenish the mbufs */ 244579251f5eSSepherosa Ziehau for (i = 0; i < rxr->rx_ndesc; ++i) { 244679251f5eSSepherosa Ziehau int error; 244779251f5eSSepherosa Ziehau 244879251f5eSSepherosa Ziehau error = ix_newbuf(rxr, i, TRUE); 244979251f5eSSepherosa Ziehau if (error) 245079251f5eSSepherosa Ziehau return error; 245179251f5eSSepherosa Ziehau } 245279251f5eSSepherosa Ziehau 245379251f5eSSepherosa Ziehau /* Setup our descriptor indices */ 245479251f5eSSepherosa Ziehau rxr->rx_next_check = 0; 245579251f5eSSepherosa Ziehau rxr->rx_flags &= ~IX_RXRING_FLAG_DISC; 245679251f5eSSepherosa Ziehau 245779251f5eSSepherosa Ziehau #if 0 245879251f5eSSepherosa Ziehau /* 245979251f5eSSepherosa Ziehau ** Now set up the LRO interface: 246079251f5eSSepherosa Ziehau */ 246179251f5eSSepherosa Ziehau if (ixgbe_rsc_enable) 246279251f5eSSepherosa Ziehau ix_setup_hw_rsc(rxr); 246379251f5eSSepherosa Ziehau #endif 246479251f5eSSepherosa Ziehau 246579251f5eSSepherosa Ziehau return 0; 246679251f5eSSepherosa Ziehau } 246779251f5eSSepherosa Ziehau 246879251f5eSSepherosa Ziehau #define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2 246979251f5eSSepherosa Ziehau 247079251f5eSSepherosa Ziehau #define BSIZEPKT_ROUNDUP ((1<<IXGBE_SRRCTL_BSIZEPKT_SHIFT)-1) 247179251f5eSSepherosa Ziehau 247279251f5eSSepherosa Ziehau static void 247379251f5eSSepherosa Ziehau ix_init_rx_unit(struct ix_softc *sc) 247479251f5eSSepherosa Ziehau { 247579251f5eSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 247679251f5eSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 247763d483cdSSepherosa Ziehau uint32_t bufsz, fctrl, rxcsum, hlreg; 247879251f5eSSepherosa Ziehau int i; 247979251f5eSSepherosa Ziehau 248079251f5eSSepherosa Ziehau /* 248179251f5eSSepherosa Ziehau * Make sure receives are disabled while setting up the descriptor ring 248279251f5eSSepherosa Ziehau */ 248363d483cdSSepherosa Ziehau ixgbe_disable_rx(hw); 248479251f5eSSepherosa Ziehau 248579251f5eSSepherosa Ziehau /* Enable broadcasts */ 248679251f5eSSepherosa Ziehau fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL); 248779251f5eSSepherosa Ziehau fctrl |= IXGBE_FCTRL_BAM; 248863d483cdSSepherosa Ziehau if (hw->mac.type == ixgbe_mac_82598EB) { 248979251f5eSSepherosa Ziehau fctrl |= IXGBE_FCTRL_DPF; 249079251f5eSSepherosa Ziehau fctrl |= IXGBE_FCTRL_PMCF; 249163d483cdSSepherosa Ziehau } 249279251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl); 249379251f5eSSepherosa Ziehau 249479251f5eSSepherosa Ziehau /* Set for Jumbo Frames? */ 249579251f5eSSepherosa Ziehau hlreg = IXGBE_READ_REG(hw, IXGBE_HLREG0); 249679251f5eSSepherosa Ziehau if (ifp->if_mtu > ETHERMTU) 249779251f5eSSepherosa Ziehau hlreg |= IXGBE_HLREG0_JUMBOEN; 249879251f5eSSepherosa Ziehau else 249979251f5eSSepherosa Ziehau hlreg &= ~IXGBE_HLREG0_JUMBOEN; 250079251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg); 250179251f5eSSepherosa Ziehau 250279251f5eSSepherosa Ziehau KKASSERT(sc->rx_rings[0].rx_mbuf_sz >= MCLBYTES); 250379251f5eSSepherosa Ziehau bufsz = (sc->rx_rings[0].rx_mbuf_sz + BSIZEPKT_ROUNDUP) >> 250479251f5eSSepherosa Ziehau IXGBE_SRRCTL_BSIZEPKT_SHIFT; 250579251f5eSSepherosa Ziehau 250679251f5eSSepherosa Ziehau for (i = 0; i < sc->rx_ring_inuse; ++i) { 250779251f5eSSepherosa Ziehau struct ix_rx_ring *rxr = &sc->rx_rings[i]; 250879251f5eSSepherosa Ziehau uint64_t rdba = rxr->rx_base_paddr; 250979251f5eSSepherosa Ziehau uint32_t srrctl; 251079251f5eSSepherosa Ziehau 251179251f5eSSepherosa Ziehau /* Setup the Base and Length of the Rx Descriptor Ring */ 251279251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_RDBAL(i), (uint32_t)rdba); 251379251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_RDBAH(i), (uint32_t)(rdba >> 32)); 251479251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_RDLEN(i), 251579251f5eSSepherosa Ziehau rxr->rx_ndesc * sizeof(union ixgbe_adv_rx_desc)); 251679251f5eSSepherosa Ziehau 251779251f5eSSepherosa Ziehau /* 251879251f5eSSepherosa Ziehau * Set up the SRRCTL register 251979251f5eSSepherosa Ziehau */ 252079251f5eSSepherosa Ziehau srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i)); 252179251f5eSSepherosa Ziehau 252279251f5eSSepherosa Ziehau srrctl &= ~IXGBE_SRRCTL_BSIZEHDR_MASK; 252379251f5eSSepherosa Ziehau srrctl &= ~IXGBE_SRRCTL_BSIZEPKT_MASK; 252479251f5eSSepherosa Ziehau srrctl |= bufsz; 252579251f5eSSepherosa Ziehau srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF; 252679251f5eSSepherosa Ziehau if (sc->rx_ring_inuse > 1) { 252779251f5eSSepherosa Ziehau /* See the commend near ix_enable_rx_drop() */ 252863d483cdSSepherosa Ziehau if (sc->ifm_media & 2529060fa21cSSepherosa Ziehau (IFM_ETH_RXPAUSE | IFM_ETH_TXPAUSE)) { 253079251f5eSSepherosa Ziehau srrctl &= ~IXGBE_SRRCTL_DROP_EN; 253179251f5eSSepherosa Ziehau if (i == 0 && bootverbose) { 2532060fa21cSSepherosa Ziehau if_printf(ifp, "flow control %s, " 2533060fa21cSSepherosa Ziehau "disable RX drop\n", 253463d483cdSSepherosa Ziehau ix_ifmedia2str(sc->ifm_media)); 253579251f5eSSepherosa Ziehau } 2536060fa21cSSepherosa Ziehau } else { 253779251f5eSSepherosa Ziehau srrctl |= IXGBE_SRRCTL_DROP_EN; 253879251f5eSSepherosa Ziehau if (i == 0 && bootverbose) { 2539060fa21cSSepherosa Ziehau if_printf(ifp, "flow control %s, " 2540060fa21cSSepherosa Ziehau "enable RX drop\n", 254163d483cdSSepherosa Ziehau ix_ifmedia2str(sc->ifm_media)); 254279251f5eSSepherosa Ziehau } 254379251f5eSSepherosa Ziehau } 254479251f5eSSepherosa Ziehau } 254579251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(i), srrctl); 254679251f5eSSepherosa Ziehau 254779251f5eSSepherosa Ziehau /* Setup the HW Rx Head and Tail Descriptor Pointers */ 254879251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_RDH(i), 0); 254979251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_RDT(i), 0); 255079251f5eSSepherosa Ziehau } 255179251f5eSSepherosa Ziehau 255279251f5eSSepherosa Ziehau if (sc->hw.mac.type != ixgbe_mac_82598EB) 255379251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(0), 0); 255479251f5eSSepherosa Ziehau 255579251f5eSSepherosa Ziehau rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM); 255679251f5eSSepherosa Ziehau 255779251f5eSSepherosa Ziehau /* 255879251f5eSSepherosa Ziehau * Setup RSS 255979251f5eSSepherosa Ziehau */ 256079251f5eSSepherosa Ziehau if (IX_ENABLE_HWRSS(sc)) { 256179251f5eSSepherosa Ziehau uint8_t key[IX_NRSSRK * IX_RSSRK_SIZE]; 256263d483cdSSepherosa Ziehau int j, r, nreta; 256379251f5eSSepherosa Ziehau 256479251f5eSSepherosa Ziehau /* 256579251f5eSSepherosa Ziehau * NOTE: 256679251f5eSSepherosa Ziehau * When we reach here, RSS has already been disabled 256779251f5eSSepherosa Ziehau * in ix_stop(), so we could safely configure RSS key 256879251f5eSSepherosa Ziehau * and redirect table. 256979251f5eSSepherosa Ziehau */ 257079251f5eSSepherosa Ziehau 257179251f5eSSepherosa Ziehau /* 257279251f5eSSepherosa Ziehau * Configure RSS key 257379251f5eSSepherosa Ziehau */ 257479251f5eSSepherosa Ziehau toeplitz_get_key(key, sizeof(key)); 257579251f5eSSepherosa Ziehau for (i = 0; i < IX_NRSSRK; ++i) { 257679251f5eSSepherosa Ziehau uint32_t rssrk; 257779251f5eSSepherosa Ziehau 257879251f5eSSepherosa Ziehau rssrk = IX_RSSRK_VAL(key, i); 257979251f5eSSepherosa Ziehau IX_RSS_DPRINTF(sc, 1, "rssrk%d 0x%08x\n", 258079251f5eSSepherosa Ziehau i, rssrk); 258179251f5eSSepherosa Ziehau 258279251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), rssrk); 258379251f5eSSepherosa Ziehau } 258479251f5eSSepherosa Ziehau 258563d483cdSSepherosa Ziehau /* Table size will differ based on MAC */ 258663d483cdSSepherosa Ziehau switch (hw->mac.type) { 258763d483cdSSepherosa Ziehau case ixgbe_mac_X550: 258863d483cdSSepherosa Ziehau case ixgbe_mac_X550EM_x: 258963d483cdSSepherosa Ziehau case ixgbe_mac_X550EM_a: 259063d483cdSSepherosa Ziehau nreta = IX_NRETA_X550; 259163d483cdSSepherosa Ziehau break; 259263d483cdSSepherosa Ziehau default: 259363d483cdSSepherosa Ziehau nreta = IX_NRETA; 259463d483cdSSepherosa Ziehau break; 259563d483cdSSepherosa Ziehau } 259663d483cdSSepherosa Ziehau 259779251f5eSSepherosa Ziehau /* 259879251f5eSSepherosa Ziehau * Configure RSS redirect table in following fashion: 259979251f5eSSepherosa Ziehau * (hash & ring_cnt_mask) == rdr_table[(hash & rdr_table_mask)] 260079251f5eSSepherosa Ziehau */ 260179251f5eSSepherosa Ziehau r = 0; 260263d483cdSSepherosa Ziehau for (j = 0; j < nreta; ++j) { 260379251f5eSSepherosa Ziehau uint32_t reta = 0; 260479251f5eSSepherosa Ziehau 260579251f5eSSepherosa Ziehau for (i = 0; i < IX_RETA_SIZE; ++i) { 260679251f5eSSepherosa Ziehau uint32_t q; 260779251f5eSSepherosa Ziehau 260879251f5eSSepherosa Ziehau q = r % sc->rx_ring_inuse; 260979251f5eSSepherosa Ziehau reta |= q << (8 * i); 261079251f5eSSepherosa Ziehau ++r; 261179251f5eSSepherosa Ziehau } 261279251f5eSSepherosa Ziehau IX_RSS_DPRINTF(sc, 1, "reta 0x%08x\n", reta); 261363d483cdSSepherosa Ziehau if (j < IX_NRETA) { 261479251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_RETA(j), reta); 261563d483cdSSepherosa Ziehau } else { 261663d483cdSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_ERETA(j - IX_NRETA), 261763d483cdSSepherosa Ziehau reta); 261863d483cdSSepherosa Ziehau } 261979251f5eSSepherosa Ziehau } 262079251f5eSSepherosa Ziehau 262179251f5eSSepherosa Ziehau /* 262279251f5eSSepherosa Ziehau * Enable multiple receive queues. 262379251f5eSSepherosa Ziehau * Enable IPv4 RSS standard hash functions. 262479251f5eSSepherosa Ziehau */ 262579251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_MRQC, 262679251f5eSSepherosa Ziehau IXGBE_MRQC_RSSEN | 262779251f5eSSepherosa Ziehau IXGBE_MRQC_RSS_FIELD_IPV4 | 262879251f5eSSepherosa Ziehau IXGBE_MRQC_RSS_FIELD_IPV4_TCP); 262979251f5eSSepherosa Ziehau 263079251f5eSSepherosa Ziehau /* 263179251f5eSSepherosa Ziehau * NOTE: 263279251f5eSSepherosa Ziehau * PCSD must be enabled to enable multiple 263379251f5eSSepherosa Ziehau * receive queues. 263479251f5eSSepherosa Ziehau */ 263579251f5eSSepherosa Ziehau rxcsum |= IXGBE_RXCSUM_PCSD; 263679251f5eSSepherosa Ziehau } 263779251f5eSSepherosa Ziehau 263879251f5eSSepherosa Ziehau if (ifp->if_capenable & IFCAP_RXCSUM) 263979251f5eSSepherosa Ziehau rxcsum |= IXGBE_RXCSUM_PCSD; 264079251f5eSSepherosa Ziehau 264179251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum); 264279251f5eSSepherosa Ziehau } 264379251f5eSSepherosa Ziehau 264479251f5eSSepherosa Ziehau static __inline void 264579251f5eSSepherosa Ziehau ix_rx_refresh(struct ix_rx_ring *rxr, int i) 264679251f5eSSepherosa Ziehau { 264779251f5eSSepherosa Ziehau if (--i < 0) 264879251f5eSSepherosa Ziehau i = rxr->rx_ndesc - 1; 264979251f5eSSepherosa Ziehau IXGBE_WRITE_REG(&rxr->rx_sc->hw, IXGBE_RDT(rxr->rx_idx), i); 265079251f5eSSepherosa Ziehau } 265179251f5eSSepherosa Ziehau 265279251f5eSSepherosa Ziehau static __inline void 265379251f5eSSepherosa Ziehau ix_rxcsum(uint32_t staterr, struct mbuf *mp, uint32_t ptype) 265479251f5eSSepherosa Ziehau { 265579251f5eSSepherosa Ziehau if ((ptype & 265679251f5eSSepherosa Ziehau (IXGBE_RXDADV_PKTTYPE_IPV4 | IXGBE_RXDADV_PKTTYPE_IPV4_EX)) == 0) { 265779251f5eSSepherosa Ziehau /* Not IPv4 */ 265879251f5eSSepherosa Ziehau return; 265979251f5eSSepherosa Ziehau } 266079251f5eSSepherosa Ziehau 266179251f5eSSepherosa Ziehau if ((staterr & (IXGBE_RXD_STAT_IPCS | IXGBE_RXDADV_ERR_IPE)) == 266279251f5eSSepherosa Ziehau IXGBE_RXD_STAT_IPCS) 266379251f5eSSepherosa Ziehau mp->m_pkthdr.csum_flags |= CSUM_IP_CHECKED | CSUM_IP_VALID; 266479251f5eSSepherosa Ziehau 266579251f5eSSepherosa Ziehau if ((ptype & 266679251f5eSSepherosa Ziehau (IXGBE_RXDADV_PKTTYPE_TCP | IXGBE_RXDADV_PKTTYPE_UDP)) == 0) { 266779251f5eSSepherosa Ziehau /* 266879251f5eSSepherosa Ziehau * - Neither TCP nor UDP 266979251f5eSSepherosa Ziehau * - IPv4 fragment 267079251f5eSSepherosa Ziehau */ 267179251f5eSSepherosa Ziehau return; 267279251f5eSSepherosa Ziehau } 267379251f5eSSepherosa Ziehau 267479251f5eSSepherosa Ziehau if ((staterr & (IXGBE_RXD_STAT_L4CS | IXGBE_RXDADV_ERR_TCPE)) == 267579251f5eSSepherosa Ziehau IXGBE_RXD_STAT_L4CS) { 267679251f5eSSepherosa Ziehau mp->m_pkthdr.csum_flags |= CSUM_DATA_VALID | CSUM_PSEUDO_HDR | 267779251f5eSSepherosa Ziehau CSUM_FRAG_NOT_CHECKED; 267879251f5eSSepherosa Ziehau mp->m_pkthdr.csum_data = htons(0xffff); 267979251f5eSSepherosa Ziehau } 268079251f5eSSepherosa Ziehau } 268179251f5eSSepherosa Ziehau 268279251f5eSSepherosa Ziehau static __inline struct pktinfo * 268379251f5eSSepherosa Ziehau ix_rssinfo(struct mbuf *m, struct pktinfo *pi, 268479251f5eSSepherosa Ziehau uint32_t hash, uint32_t hashtype, uint32_t ptype) 268579251f5eSSepherosa Ziehau { 268679251f5eSSepherosa Ziehau switch (hashtype) { 268779251f5eSSepherosa Ziehau case IXGBE_RXDADV_RSSTYPE_IPV4_TCP: 268879251f5eSSepherosa Ziehau pi->pi_netisr = NETISR_IP; 268979251f5eSSepherosa Ziehau pi->pi_flags = 0; 269079251f5eSSepherosa Ziehau pi->pi_l3proto = IPPROTO_TCP; 269179251f5eSSepherosa Ziehau break; 269279251f5eSSepherosa Ziehau 269379251f5eSSepherosa Ziehau case IXGBE_RXDADV_RSSTYPE_IPV4: 269479251f5eSSepherosa Ziehau if ((ptype & IXGBE_RXDADV_PKTTYPE_UDP) == 0) { 269579251f5eSSepherosa Ziehau /* Not UDP or is fragment */ 269679251f5eSSepherosa Ziehau return NULL; 269779251f5eSSepherosa Ziehau } 269879251f5eSSepherosa Ziehau pi->pi_netisr = NETISR_IP; 269979251f5eSSepherosa Ziehau pi->pi_flags = 0; 270079251f5eSSepherosa Ziehau pi->pi_l3proto = IPPROTO_UDP; 270179251f5eSSepherosa Ziehau break; 270279251f5eSSepherosa Ziehau 270379251f5eSSepherosa Ziehau default: 270479251f5eSSepherosa Ziehau return NULL; 270579251f5eSSepherosa Ziehau } 270679251f5eSSepherosa Ziehau 2707*7558541bSSepherosa Ziehau m_sethash(m, toeplitz_hash(hash)); 270879251f5eSSepherosa Ziehau return pi; 270979251f5eSSepherosa Ziehau } 271079251f5eSSepherosa Ziehau 271179251f5eSSepherosa Ziehau static __inline void 271279251f5eSSepherosa Ziehau ix_setup_rxdesc(union ixgbe_adv_rx_desc *rxd, const struct ix_rx_buf *rxbuf) 271379251f5eSSepherosa Ziehau { 271479251f5eSSepherosa Ziehau rxd->read.pkt_addr = htole64(rxbuf->paddr); 271579251f5eSSepherosa Ziehau rxd->wb.upper.status_error = 0; 271679251f5eSSepherosa Ziehau } 271779251f5eSSepherosa Ziehau 271879251f5eSSepherosa Ziehau static void 271979251f5eSSepherosa Ziehau ix_rx_discard(struct ix_rx_ring *rxr, int i, boolean_t eop) 272079251f5eSSepherosa Ziehau { 272179251f5eSSepherosa Ziehau struct ix_rx_buf *rxbuf = &rxr->rx_buf[i]; 272279251f5eSSepherosa Ziehau 272379251f5eSSepherosa Ziehau /* 272479251f5eSSepherosa Ziehau * XXX discard may not be correct 272579251f5eSSepherosa Ziehau */ 272679251f5eSSepherosa Ziehau if (eop) { 272779251f5eSSepherosa Ziehau IFNET_STAT_INC(&rxr->rx_sc->arpcom.ac_if, ierrors, 1); 272879251f5eSSepherosa Ziehau rxr->rx_flags &= ~IX_RXRING_FLAG_DISC; 272979251f5eSSepherosa Ziehau } else { 273079251f5eSSepherosa Ziehau rxr->rx_flags |= IX_RXRING_FLAG_DISC; 273179251f5eSSepherosa Ziehau } 273279251f5eSSepherosa Ziehau if (rxbuf->fmp != NULL) { 273379251f5eSSepherosa Ziehau m_freem(rxbuf->fmp); 273479251f5eSSepherosa Ziehau rxbuf->fmp = NULL; 273579251f5eSSepherosa Ziehau rxbuf->lmp = NULL; 273679251f5eSSepherosa Ziehau } 273779251f5eSSepherosa Ziehau ix_setup_rxdesc(&rxr->rx_base[i], rxbuf); 273879251f5eSSepherosa Ziehau } 273979251f5eSSepherosa Ziehau 274079251f5eSSepherosa Ziehau static void 27414a648aefSSepherosa Ziehau ix_rxeof(struct ix_rx_ring *rxr, int count) 274279251f5eSSepherosa Ziehau { 274379251f5eSSepherosa Ziehau struct ifnet *ifp = &rxr->rx_sc->arpcom.ac_if; 2744ff37a356SSepherosa Ziehau int i, nsegs = 0, cpuid = mycpuid; 274579251f5eSSepherosa Ziehau 274679251f5eSSepherosa Ziehau i = rxr->rx_next_check; 27474a648aefSSepherosa Ziehau while (count != 0) { 274879251f5eSSepherosa Ziehau struct ix_rx_buf *rxbuf, *nbuf = NULL; 274979251f5eSSepherosa Ziehau union ixgbe_adv_rx_desc *cur; 275079251f5eSSepherosa Ziehau struct mbuf *sendmp = NULL, *mp; 275179251f5eSSepherosa Ziehau struct pktinfo *pi = NULL, pi0; 275279251f5eSSepherosa Ziehau uint32_t rsc = 0, ptype, staterr, hash, hashtype; 275379251f5eSSepherosa Ziehau uint16_t len; 275479251f5eSSepherosa Ziehau boolean_t eop; 275579251f5eSSepherosa Ziehau 275679251f5eSSepherosa Ziehau cur = &rxr->rx_base[i]; 275779251f5eSSepherosa Ziehau staterr = le32toh(cur->wb.upper.status_error); 275879251f5eSSepherosa Ziehau 275979251f5eSSepherosa Ziehau if ((staterr & IXGBE_RXD_STAT_DD) == 0) 276079251f5eSSepherosa Ziehau break; 276179251f5eSSepherosa Ziehau ++nsegs; 276279251f5eSSepherosa Ziehau 276379251f5eSSepherosa Ziehau rxbuf = &rxr->rx_buf[i]; 276479251f5eSSepherosa Ziehau mp = rxbuf->m_head; 276579251f5eSSepherosa Ziehau 276679251f5eSSepherosa Ziehau len = le16toh(cur->wb.upper.length); 276779251f5eSSepherosa Ziehau ptype = le32toh(cur->wb.lower.lo_dword.data) & 276879251f5eSSepherosa Ziehau IXGBE_RXDADV_PKTTYPE_MASK; 276979251f5eSSepherosa Ziehau hash = le32toh(cur->wb.lower.hi_dword.rss); 277079251f5eSSepherosa Ziehau hashtype = le32toh(cur->wb.lower.lo_dword.data) & 277179251f5eSSepherosa Ziehau IXGBE_RXDADV_RSSTYPE_MASK; 27724a648aefSSepherosa Ziehau 277379251f5eSSepherosa Ziehau eop = ((staterr & IXGBE_RXD_STAT_EOP) != 0); 27744a648aefSSepherosa Ziehau if (eop) 27754a648aefSSepherosa Ziehau --count; 277679251f5eSSepherosa Ziehau 277779251f5eSSepherosa Ziehau /* 277879251f5eSSepherosa Ziehau * Make sure bad packets are discarded 277979251f5eSSepherosa Ziehau */ 278079251f5eSSepherosa Ziehau if ((staterr & IXGBE_RXDADV_ERR_FRAME_ERR_MASK) || 278179251f5eSSepherosa Ziehau (rxr->rx_flags & IX_RXRING_FLAG_DISC)) { 278279251f5eSSepherosa Ziehau ix_rx_discard(rxr, i, eop); 278379251f5eSSepherosa Ziehau goto next_desc; 278479251f5eSSepherosa Ziehau } 278579251f5eSSepherosa Ziehau 278679251f5eSSepherosa Ziehau bus_dmamap_sync(rxr->rx_tag, rxbuf->map, BUS_DMASYNC_POSTREAD); 278779251f5eSSepherosa Ziehau if (ix_newbuf(rxr, i, FALSE) != 0) { 278879251f5eSSepherosa Ziehau ix_rx_discard(rxr, i, eop); 278979251f5eSSepherosa Ziehau goto next_desc; 279079251f5eSSepherosa Ziehau } 279179251f5eSSepherosa Ziehau 279279251f5eSSepherosa Ziehau /* 279379251f5eSSepherosa Ziehau * On 82599 which supports a hardware LRO, packets 279479251f5eSSepherosa Ziehau * need not be fragmented across sequential descriptors, 279579251f5eSSepherosa Ziehau * rather the next descriptor is indicated in bits 279679251f5eSSepherosa Ziehau * of the descriptor. This also means that we might 279779251f5eSSepherosa Ziehau * proceses more than one packet at a time, something 279879251f5eSSepherosa Ziehau * that has never been true before, it required 279979251f5eSSepherosa Ziehau * eliminating global chain pointers in favor of what 280079251f5eSSepherosa Ziehau * we are doing here. 280179251f5eSSepherosa Ziehau */ 280279251f5eSSepherosa Ziehau if (!eop) { 280379251f5eSSepherosa Ziehau int nextp; 280479251f5eSSepherosa Ziehau 280579251f5eSSepherosa Ziehau /* 280679251f5eSSepherosa Ziehau * Figure out the next descriptor 280779251f5eSSepherosa Ziehau * of this frame. 280879251f5eSSepherosa Ziehau */ 280979251f5eSSepherosa Ziehau if (rxr->rx_flags & IX_RXRING_FLAG_LRO) 281079251f5eSSepherosa Ziehau rsc = ix_rsc_count(cur); 281179251f5eSSepherosa Ziehau if (rsc) { /* Get hardware index */ 281279251f5eSSepherosa Ziehau nextp = ((staterr & 281379251f5eSSepherosa Ziehau IXGBE_RXDADV_NEXTP_MASK) >> 281479251f5eSSepherosa Ziehau IXGBE_RXDADV_NEXTP_SHIFT); 281579251f5eSSepherosa Ziehau } else { /* Just sequential */ 281679251f5eSSepherosa Ziehau nextp = i + 1; 281779251f5eSSepherosa Ziehau if (nextp == rxr->rx_ndesc) 281879251f5eSSepherosa Ziehau nextp = 0; 281979251f5eSSepherosa Ziehau } 282079251f5eSSepherosa Ziehau nbuf = &rxr->rx_buf[nextp]; 282179251f5eSSepherosa Ziehau prefetch(nbuf); 282279251f5eSSepherosa Ziehau } 282379251f5eSSepherosa Ziehau mp->m_len = len; 282479251f5eSSepherosa Ziehau 282579251f5eSSepherosa Ziehau /* 282679251f5eSSepherosa Ziehau * Rather than using the fmp/lmp global pointers 282779251f5eSSepherosa Ziehau * we now keep the head of a packet chain in the 282879251f5eSSepherosa Ziehau * buffer struct and pass this along from one 282979251f5eSSepherosa Ziehau * descriptor to the next, until we get EOP. 283079251f5eSSepherosa Ziehau */ 283179251f5eSSepherosa Ziehau if (rxbuf->fmp == NULL) { 283279251f5eSSepherosa Ziehau mp->m_pkthdr.len = len; 283379251f5eSSepherosa Ziehau rxbuf->fmp = mp; 283479251f5eSSepherosa Ziehau rxbuf->lmp = mp; 283579251f5eSSepherosa Ziehau } else { 283679251f5eSSepherosa Ziehau rxbuf->fmp->m_pkthdr.len += len; 283779251f5eSSepherosa Ziehau rxbuf->lmp->m_next = mp; 283879251f5eSSepherosa Ziehau rxbuf->lmp = mp; 283979251f5eSSepherosa Ziehau } 284079251f5eSSepherosa Ziehau 284179251f5eSSepherosa Ziehau if (nbuf != NULL) { 284279251f5eSSepherosa Ziehau /* 284379251f5eSSepherosa Ziehau * Not the last fragment of this frame, 284479251f5eSSepherosa Ziehau * pass this fragment list on 284579251f5eSSepherosa Ziehau */ 284679251f5eSSepherosa Ziehau nbuf->fmp = rxbuf->fmp; 284779251f5eSSepherosa Ziehau nbuf->lmp = rxbuf->lmp; 284879251f5eSSepherosa Ziehau } else { 284979251f5eSSepherosa Ziehau /* 285079251f5eSSepherosa Ziehau * Send this frame 285179251f5eSSepherosa Ziehau */ 285279251f5eSSepherosa Ziehau sendmp = rxbuf->fmp; 285379251f5eSSepherosa Ziehau 285479251f5eSSepherosa Ziehau sendmp->m_pkthdr.rcvif = ifp; 285579251f5eSSepherosa Ziehau IFNET_STAT_INC(ifp, ipackets, 1); 285679251f5eSSepherosa Ziehau #ifdef IX_RSS_DEBUG 285779251f5eSSepherosa Ziehau rxr->rx_pkts++; 285879251f5eSSepherosa Ziehau #endif 285979251f5eSSepherosa Ziehau 286079251f5eSSepherosa Ziehau /* Process vlan info */ 286179251f5eSSepherosa Ziehau if (staterr & IXGBE_RXD_STAT_VP) { 286279251f5eSSepherosa Ziehau sendmp->m_pkthdr.ether_vlantag = 286379251f5eSSepherosa Ziehau le16toh(cur->wb.upper.vlan); 286479251f5eSSepherosa Ziehau sendmp->m_flags |= M_VLANTAG; 286579251f5eSSepherosa Ziehau } 286679251f5eSSepherosa Ziehau if (ifp->if_capenable & IFCAP_RXCSUM) 286779251f5eSSepherosa Ziehau ix_rxcsum(staterr, sendmp, ptype); 286879251f5eSSepherosa Ziehau if (ifp->if_capenable & IFCAP_RSS) { 286979251f5eSSepherosa Ziehau pi = ix_rssinfo(sendmp, &pi0, 287079251f5eSSepherosa Ziehau hash, hashtype, ptype); 287179251f5eSSepherosa Ziehau } 287279251f5eSSepherosa Ziehau } 287379251f5eSSepherosa Ziehau rxbuf->fmp = NULL; 287479251f5eSSepherosa Ziehau rxbuf->lmp = NULL; 287579251f5eSSepherosa Ziehau next_desc: 287679251f5eSSepherosa Ziehau /* Advance our pointers to the next descriptor. */ 287779251f5eSSepherosa Ziehau if (++i == rxr->rx_ndesc) 287879251f5eSSepherosa Ziehau i = 0; 287979251f5eSSepherosa Ziehau 288079251f5eSSepherosa Ziehau if (sendmp != NULL) 2881be4134c6SFranco Fichtner ifp->if_input(ifp, sendmp, pi, cpuid); 288279251f5eSSepherosa Ziehau 288379251f5eSSepherosa Ziehau if (nsegs >= rxr->rx_wreg_nsegs) { 288479251f5eSSepherosa Ziehau ix_rx_refresh(rxr, i); 288579251f5eSSepherosa Ziehau nsegs = 0; 288679251f5eSSepherosa Ziehau } 288779251f5eSSepherosa Ziehau } 288879251f5eSSepherosa Ziehau rxr->rx_next_check = i; 288979251f5eSSepherosa Ziehau 289079251f5eSSepherosa Ziehau if (nsegs > 0) 289179251f5eSSepherosa Ziehau ix_rx_refresh(rxr, i); 289279251f5eSSepherosa Ziehau } 289379251f5eSSepherosa Ziehau 289479251f5eSSepherosa Ziehau static void 289579251f5eSSepherosa Ziehau ix_set_vlan(struct ix_softc *sc) 289679251f5eSSepherosa Ziehau { 289779251f5eSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 289879251f5eSSepherosa Ziehau uint32_t ctrl; 289979251f5eSSepherosa Ziehau 290079251f5eSSepherosa Ziehau if (hw->mac.type == ixgbe_mac_82598EB) { 290179251f5eSSepherosa Ziehau ctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL); 290279251f5eSSepherosa Ziehau ctrl |= IXGBE_VLNCTRL_VME; 290379251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, ctrl); 290479251f5eSSepherosa Ziehau } else { 290579251f5eSSepherosa Ziehau int i; 290679251f5eSSepherosa Ziehau 290779251f5eSSepherosa Ziehau /* 290879251f5eSSepherosa Ziehau * On 82599 and later chips the VLAN enable is 290979251f5eSSepherosa Ziehau * per queue in RXDCTL 291079251f5eSSepherosa Ziehau */ 291179251f5eSSepherosa Ziehau for (i = 0; i < sc->rx_ring_inuse; ++i) { 291279251f5eSSepherosa Ziehau ctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i)); 291379251f5eSSepherosa Ziehau ctrl |= IXGBE_RXDCTL_VME; 291479251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(i), ctrl); 291579251f5eSSepherosa Ziehau } 291679251f5eSSepherosa Ziehau } 291779251f5eSSepherosa Ziehau } 291879251f5eSSepherosa Ziehau 291979251f5eSSepherosa Ziehau static void 292079251f5eSSepherosa Ziehau ix_enable_intr(struct ix_softc *sc) 292179251f5eSSepherosa Ziehau { 292279251f5eSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 2923189a0ff3SSepherosa Ziehau uint32_t fwsm; 292479251f5eSSepherosa Ziehau int i; 292579251f5eSSepherosa Ziehau 292679251f5eSSepherosa Ziehau for (i = 0; i < sc->intr_cnt; ++i) 292779251f5eSSepherosa Ziehau lwkt_serialize_handler_enable(sc->intr_data[i].intr_serialize); 292879251f5eSSepherosa Ziehau 2929189a0ff3SSepherosa Ziehau sc->intr_mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE); 293079251f5eSSepherosa Ziehau 293179251f5eSSepherosa Ziehau /* Enable Fan Failure detection */ 293279251f5eSSepherosa Ziehau if (hw->device_id == IXGBE_DEV_ID_82598AT) 2933189a0ff3SSepherosa Ziehau sc->intr_mask |= IXGBE_EIMS_GPI_SDP1; 293479251f5eSSepherosa Ziehau 293563d483cdSSepherosa Ziehau switch (hw->mac.type) { 293679251f5eSSepherosa Ziehau case ixgbe_mac_82599EB: 2937189a0ff3SSepherosa Ziehau sc->intr_mask |= IXGBE_EIMS_ECC; 293863d483cdSSepherosa Ziehau /* Temperature sensor on some adapters */ 2939189a0ff3SSepherosa Ziehau sc->intr_mask |= IXGBE_EIMS_GPI_SDP0; 294063d483cdSSepherosa Ziehau /* SFP+ (RX_LOS_N & MOD_ABS_N) */ 2941189a0ff3SSepherosa Ziehau sc->intr_mask |= IXGBE_EIMS_GPI_SDP1; 2942189a0ff3SSepherosa Ziehau sc->intr_mask |= IXGBE_EIMS_GPI_SDP2; 294379251f5eSSepherosa Ziehau break; 2944189a0ff3SSepherosa Ziehau 294579251f5eSSepherosa Ziehau case ixgbe_mac_X540: 2946189a0ff3SSepherosa Ziehau sc->intr_mask |= IXGBE_EIMS_ECC; 294779251f5eSSepherosa Ziehau /* Detect if Thermal Sensor is enabled */ 294879251f5eSSepherosa Ziehau fwsm = IXGBE_READ_REG(hw, IXGBE_FWSM); 294979251f5eSSepherosa Ziehau if (fwsm & IXGBE_FWSM_TS_ENABLED) 2950189a0ff3SSepherosa Ziehau sc->intr_mask |= IXGBE_EIMS_TS; 295163d483cdSSepherosa Ziehau break; 295263d483cdSSepherosa Ziehau 295363d483cdSSepherosa Ziehau case ixgbe_mac_X550: 295463d483cdSSepherosa Ziehau case ixgbe_mac_X550EM_a: 295563d483cdSSepherosa Ziehau case ixgbe_mac_X550EM_x: 295663d483cdSSepherosa Ziehau sc->intr_mask |= IXGBE_EIMS_ECC; 295763d483cdSSepherosa Ziehau /* MAC thermal sensor is automatically enabled */ 295863d483cdSSepherosa Ziehau sc->intr_mask |= IXGBE_EIMS_TS; 295963d483cdSSepherosa Ziehau /* Some devices use SDP0 for important information */ 296063d483cdSSepherosa Ziehau if (hw->device_id == IXGBE_DEV_ID_X550EM_X_SFP || 296163d483cdSSepherosa Ziehau hw->device_id == IXGBE_DEV_ID_X550EM_X_10G_T) 296263d483cdSSepherosa Ziehau sc->intr_mask |= IXGBE_EIMS_GPI_SDP0_BY_MAC(hw); 296379251f5eSSepherosa Ziehau /* FALL THROUGH */ 296479251f5eSSepherosa Ziehau default: 296579251f5eSSepherosa Ziehau break; 296679251f5eSSepherosa Ziehau } 296779251f5eSSepherosa Ziehau 2968189a0ff3SSepherosa Ziehau /* With MSI-X we use auto clear for RX and TX rings */ 296979251f5eSSepherosa Ziehau if (sc->intr_type == PCI_INTR_TYPE_MSIX) { 2970189a0ff3SSepherosa Ziehau /* 2971189a0ff3SSepherosa Ziehau * There are no EIAC1/EIAC2 for newer chips; the related 2972189a0ff3SSepherosa Ziehau * bits for TX and RX rings > 16 are always auto clear. 2973189a0ff3SSepherosa Ziehau * 2974189a0ff3SSepherosa Ziehau * XXX which bits? There are _no_ documented EICR1 and 2975189a0ff3SSepherosa Ziehau * EICR2 at all; only EICR. 2976189a0ff3SSepherosa Ziehau */ 2977189a0ff3SSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_EIAC, IXGBE_EIMS_RTX_QUEUE); 297879251f5eSSepherosa Ziehau } else { 2979189a0ff3SSepherosa Ziehau sc->intr_mask |= IX_TX_INTR_MASK | IX_RX0_INTR_MASK; 298079251f5eSSepherosa Ziehau 298179251f5eSSepherosa Ziehau KKASSERT(sc->rx_ring_inuse <= IX_MIN_RXRING_RSS); 298279251f5eSSepherosa Ziehau if (sc->rx_ring_inuse == IX_MIN_RXRING_RSS) 298379251f5eSSepherosa Ziehau sc->intr_mask |= IX_RX1_INTR_MASK; 298479251f5eSSepherosa Ziehau } 298579251f5eSSepherosa Ziehau 298679251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_EIMS, sc->intr_mask); 2987189a0ff3SSepherosa Ziehau 2988189a0ff3SSepherosa Ziehau /* 2989189a0ff3SSepherosa Ziehau * Enable RX and TX rings for MSI-X 2990189a0ff3SSepherosa Ziehau */ 2991189a0ff3SSepherosa Ziehau if (sc->intr_type == PCI_INTR_TYPE_MSIX) { 2992189a0ff3SSepherosa Ziehau for (i = 0; i < sc->tx_ring_inuse; ++i) { 2993189a0ff3SSepherosa Ziehau const struct ix_tx_ring *txr = &sc->tx_rings[i]; 2994189a0ff3SSepherosa Ziehau 2995189a0ff3SSepherosa Ziehau if (txr->tx_intr_vec >= 0) { 2996189a0ff3SSepherosa Ziehau IXGBE_WRITE_REG(hw, txr->tx_eims, 2997189a0ff3SSepherosa Ziehau txr->tx_eims_val); 2998189a0ff3SSepherosa Ziehau } 2999189a0ff3SSepherosa Ziehau } 3000189a0ff3SSepherosa Ziehau for (i = 0; i < sc->rx_ring_inuse; ++i) { 3001189a0ff3SSepherosa Ziehau const struct ix_rx_ring *rxr = &sc->rx_rings[i]; 3002189a0ff3SSepherosa Ziehau 3003189a0ff3SSepherosa Ziehau KKASSERT(rxr->rx_intr_vec >= 0); 3004189a0ff3SSepherosa Ziehau IXGBE_WRITE_REG(hw, rxr->rx_eims, rxr->rx_eims_val); 3005189a0ff3SSepherosa Ziehau } 3006189a0ff3SSepherosa Ziehau } 300779251f5eSSepherosa Ziehau 300879251f5eSSepherosa Ziehau IXGBE_WRITE_FLUSH(hw); 300979251f5eSSepherosa Ziehau } 301079251f5eSSepherosa Ziehau 301179251f5eSSepherosa Ziehau static void 301279251f5eSSepherosa Ziehau ix_disable_intr(struct ix_softc *sc) 301379251f5eSSepherosa Ziehau { 301479251f5eSSepherosa Ziehau int i; 301579251f5eSSepherosa Ziehau 3016189a0ff3SSepherosa Ziehau if (sc->intr_type == PCI_INTR_TYPE_MSIX) 301779251f5eSSepherosa Ziehau IXGBE_WRITE_REG(&sc->hw, IXGBE_EIAC, 0); 3018189a0ff3SSepherosa Ziehau 301979251f5eSSepherosa Ziehau if (sc->hw.mac.type == ixgbe_mac_82598EB) { 302079251f5eSSepherosa Ziehau IXGBE_WRITE_REG(&sc->hw, IXGBE_EIMC, ~0); 302179251f5eSSepherosa Ziehau } else { 302279251f5eSSepherosa Ziehau IXGBE_WRITE_REG(&sc->hw, IXGBE_EIMC, 0xFFFF0000); 302379251f5eSSepherosa Ziehau IXGBE_WRITE_REG(&sc->hw, IXGBE_EIMC_EX(0), ~0); 302479251f5eSSepherosa Ziehau IXGBE_WRITE_REG(&sc->hw, IXGBE_EIMC_EX(1), ~0); 302579251f5eSSepherosa Ziehau } 302679251f5eSSepherosa Ziehau IXGBE_WRITE_FLUSH(&sc->hw); 302779251f5eSSepherosa Ziehau 302879251f5eSSepherosa Ziehau for (i = 0; i < sc->intr_cnt; ++i) 302979251f5eSSepherosa Ziehau lwkt_serialize_handler_disable(sc->intr_data[i].intr_serialize); 303079251f5eSSepherosa Ziehau } 303179251f5eSSepherosa Ziehau 303279251f5eSSepherosa Ziehau uint16_t 303379251f5eSSepherosa Ziehau ixgbe_read_pci_cfg(struct ixgbe_hw *hw, uint32_t reg) 303479251f5eSSepherosa Ziehau { 303579251f5eSSepherosa Ziehau return pci_read_config(((struct ixgbe_osdep *)hw->back)->dev, 303679251f5eSSepherosa Ziehau reg, 2); 303779251f5eSSepherosa Ziehau } 303879251f5eSSepherosa Ziehau 303979251f5eSSepherosa Ziehau void 304079251f5eSSepherosa Ziehau ixgbe_write_pci_cfg(struct ixgbe_hw *hw, uint32_t reg, uint16_t value) 304179251f5eSSepherosa Ziehau { 304279251f5eSSepherosa Ziehau pci_write_config(((struct ixgbe_osdep *)hw->back)->dev, 304379251f5eSSepherosa Ziehau reg, value, 2); 304479251f5eSSepherosa Ziehau } 304579251f5eSSepherosa Ziehau 304679251f5eSSepherosa Ziehau static void 304779251f5eSSepherosa Ziehau ix_slot_info(struct ix_softc *sc) 304879251f5eSSepherosa Ziehau { 304979251f5eSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 305079251f5eSSepherosa Ziehau device_t dev = sc->dev; 305179251f5eSSepherosa Ziehau struct ixgbe_mac_info *mac = &hw->mac; 305279251f5eSSepherosa Ziehau uint16_t link; 305379251f5eSSepherosa Ziehau uint32_t offset; 305479251f5eSSepherosa Ziehau 305579251f5eSSepherosa Ziehau /* For most devices simply call the shared code routine */ 305679251f5eSSepherosa Ziehau if (hw->device_id != IXGBE_DEV_ID_82599_SFP_SF_QP) { 305779251f5eSSepherosa Ziehau ixgbe_get_bus_info(hw); 305863d483cdSSepherosa Ziehau /* These devices don't use PCI-E */ 305963d483cdSSepherosa Ziehau if (hw->mac.type == ixgbe_mac_X550EM_x || 306063d483cdSSepherosa Ziehau hw->mac.type == ixgbe_mac_X550EM_a) 306163d483cdSSepherosa Ziehau return; 306279251f5eSSepherosa Ziehau goto display; 306379251f5eSSepherosa Ziehau } 306479251f5eSSepherosa Ziehau 306579251f5eSSepherosa Ziehau /* 306679251f5eSSepherosa Ziehau * For the Quad port adapter we need to parse back 306779251f5eSSepherosa Ziehau * up the PCI tree to find the speed of the expansion 306879251f5eSSepherosa Ziehau * slot into which this adapter is plugged. A bit more work. 306979251f5eSSepherosa Ziehau */ 307079251f5eSSepherosa Ziehau dev = device_get_parent(device_get_parent(dev)); 307179251f5eSSepherosa Ziehau #ifdef IXGBE_DEBUG 307279251f5eSSepherosa Ziehau device_printf(dev, "parent pcib = %x,%x,%x\n", 307379251f5eSSepherosa Ziehau pci_get_bus(dev), pci_get_slot(dev), pci_get_function(dev)); 307479251f5eSSepherosa Ziehau #endif 307579251f5eSSepherosa Ziehau dev = device_get_parent(device_get_parent(dev)); 307679251f5eSSepherosa Ziehau #ifdef IXGBE_DEBUG 307779251f5eSSepherosa Ziehau device_printf(dev, "slot pcib = %x,%x,%x\n", 307879251f5eSSepherosa Ziehau pci_get_bus(dev), pci_get_slot(dev), pci_get_function(dev)); 307979251f5eSSepherosa Ziehau #endif 308079251f5eSSepherosa Ziehau /* Now get the PCI Express Capabilities offset */ 308179251f5eSSepherosa Ziehau offset = pci_get_pciecap_ptr(dev); 308279251f5eSSepherosa Ziehau /* ...and read the Link Status Register */ 308379251f5eSSepherosa Ziehau link = pci_read_config(dev, offset + PCIER_LINKSTAT, 2); 308479251f5eSSepherosa Ziehau switch (link & IXGBE_PCI_LINK_WIDTH) { 308579251f5eSSepherosa Ziehau case IXGBE_PCI_LINK_WIDTH_1: 308679251f5eSSepherosa Ziehau hw->bus.width = ixgbe_bus_width_pcie_x1; 308779251f5eSSepherosa Ziehau break; 308879251f5eSSepherosa Ziehau case IXGBE_PCI_LINK_WIDTH_2: 308979251f5eSSepherosa Ziehau hw->bus.width = ixgbe_bus_width_pcie_x2; 309079251f5eSSepherosa Ziehau break; 309179251f5eSSepherosa Ziehau case IXGBE_PCI_LINK_WIDTH_4: 309279251f5eSSepherosa Ziehau hw->bus.width = ixgbe_bus_width_pcie_x4; 309379251f5eSSepherosa Ziehau break; 309479251f5eSSepherosa Ziehau case IXGBE_PCI_LINK_WIDTH_8: 309579251f5eSSepherosa Ziehau hw->bus.width = ixgbe_bus_width_pcie_x8; 309679251f5eSSepherosa Ziehau break; 309779251f5eSSepherosa Ziehau default: 309879251f5eSSepherosa Ziehau hw->bus.width = ixgbe_bus_width_unknown; 309979251f5eSSepherosa Ziehau break; 310079251f5eSSepherosa Ziehau } 310179251f5eSSepherosa Ziehau 310279251f5eSSepherosa Ziehau switch (link & IXGBE_PCI_LINK_SPEED) { 310379251f5eSSepherosa Ziehau case IXGBE_PCI_LINK_SPEED_2500: 310479251f5eSSepherosa Ziehau hw->bus.speed = ixgbe_bus_speed_2500; 310579251f5eSSepherosa Ziehau break; 310679251f5eSSepherosa Ziehau case IXGBE_PCI_LINK_SPEED_5000: 310779251f5eSSepherosa Ziehau hw->bus.speed = ixgbe_bus_speed_5000; 310879251f5eSSepherosa Ziehau break; 310979251f5eSSepherosa Ziehau case IXGBE_PCI_LINK_SPEED_8000: 311079251f5eSSepherosa Ziehau hw->bus.speed = ixgbe_bus_speed_8000; 311179251f5eSSepherosa Ziehau break; 311279251f5eSSepherosa Ziehau default: 311379251f5eSSepherosa Ziehau hw->bus.speed = ixgbe_bus_speed_unknown; 311479251f5eSSepherosa Ziehau break; 311579251f5eSSepherosa Ziehau } 311679251f5eSSepherosa Ziehau 311779251f5eSSepherosa Ziehau mac->ops.set_lan_id(hw); 311879251f5eSSepherosa Ziehau 311979251f5eSSepherosa Ziehau display: 312079251f5eSSepherosa Ziehau device_printf(dev, "PCI Express Bus: Speed %s %s\n", 312179251f5eSSepherosa Ziehau hw->bus.speed == ixgbe_bus_speed_8000 ? "8.0GT/s" : 312279251f5eSSepherosa Ziehau hw->bus.speed == ixgbe_bus_speed_5000 ? "5.0GT/s" : 312379251f5eSSepherosa Ziehau hw->bus.speed == ixgbe_bus_speed_2500 ? "2.5GT/s" : "Unknown", 312479251f5eSSepherosa Ziehau hw->bus.width == ixgbe_bus_width_pcie_x8 ? "Width x8" : 312579251f5eSSepherosa Ziehau hw->bus.width == ixgbe_bus_width_pcie_x4 ? "Width x4" : 312679251f5eSSepherosa Ziehau hw->bus.width == ixgbe_bus_width_pcie_x1 ? "Width x1" : "Unknown"); 312779251f5eSSepherosa Ziehau 312879251f5eSSepherosa Ziehau if (hw->device_id != IXGBE_DEV_ID_82599_SFP_SF_QP && 312979251f5eSSepherosa Ziehau hw->bus.width <= ixgbe_bus_width_pcie_x4 && 313079251f5eSSepherosa Ziehau hw->bus.speed == ixgbe_bus_speed_2500) { 313179251f5eSSepherosa Ziehau device_printf(dev, "For optimal performance a x8 " 313279251f5eSSepherosa Ziehau "PCIE, or x4 PCIE Gen2 slot is required.\n"); 313379251f5eSSepherosa Ziehau } else if (hw->device_id == IXGBE_DEV_ID_82599_SFP_SF_QP && 313479251f5eSSepherosa Ziehau hw->bus.width <= ixgbe_bus_width_pcie_x8 && 313579251f5eSSepherosa Ziehau hw->bus.speed < ixgbe_bus_speed_8000) { 313679251f5eSSepherosa Ziehau device_printf(dev, "For optimal performance a x8 " 313779251f5eSSepherosa Ziehau "PCIE Gen3 slot is required.\n"); 313879251f5eSSepherosa Ziehau } 313979251f5eSSepherosa Ziehau } 314079251f5eSSepherosa Ziehau 314179251f5eSSepherosa Ziehau /* 314279251f5eSSepherosa Ziehau * TODO comment is incorrect 314379251f5eSSepherosa Ziehau * 314479251f5eSSepherosa Ziehau * Setup the correct IVAR register for a particular MSIX interrupt 314579251f5eSSepherosa Ziehau * - entry is the register array entry 314679251f5eSSepherosa Ziehau * - vector is the MSIX vector for this queue 314779251f5eSSepherosa Ziehau * - type is RX/TX/MISC 314879251f5eSSepherosa Ziehau */ 314979251f5eSSepherosa Ziehau static void 315079251f5eSSepherosa Ziehau ix_set_ivar(struct ix_softc *sc, uint8_t entry, uint8_t vector, 315179251f5eSSepherosa Ziehau int8_t type) 315279251f5eSSepherosa Ziehau { 315379251f5eSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 315479251f5eSSepherosa Ziehau uint32_t ivar, index; 315579251f5eSSepherosa Ziehau 315679251f5eSSepherosa Ziehau vector |= IXGBE_IVAR_ALLOC_VAL; 315779251f5eSSepherosa Ziehau 315879251f5eSSepherosa Ziehau switch (hw->mac.type) { 315979251f5eSSepherosa Ziehau case ixgbe_mac_82598EB: 316079251f5eSSepherosa Ziehau if (type == -1) 316179251f5eSSepherosa Ziehau entry = IXGBE_IVAR_OTHER_CAUSES_INDEX; 316279251f5eSSepherosa Ziehau else 316379251f5eSSepherosa Ziehau entry += (type * 64); 316479251f5eSSepherosa Ziehau index = (entry >> 2) & 0x1F; 316579251f5eSSepherosa Ziehau ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index)); 316679251f5eSSepherosa Ziehau ivar &= ~(0xFF << (8 * (entry & 0x3))); 316779251f5eSSepherosa Ziehau ivar |= (vector << (8 * (entry & 0x3))); 316879251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar); 316979251f5eSSepherosa Ziehau break; 317079251f5eSSepherosa Ziehau 317179251f5eSSepherosa Ziehau case ixgbe_mac_82599EB: 317279251f5eSSepherosa Ziehau case ixgbe_mac_X540: 317363d483cdSSepherosa Ziehau case ixgbe_mac_X550: 317463d483cdSSepherosa Ziehau case ixgbe_mac_X550EM_a: 317563d483cdSSepherosa Ziehau case ixgbe_mac_X550EM_x: 317679251f5eSSepherosa Ziehau if (type == -1) { /* MISC IVAR */ 317779251f5eSSepherosa Ziehau index = (entry & 1) * 8; 317879251f5eSSepherosa Ziehau ivar = IXGBE_READ_REG(hw, IXGBE_IVAR_MISC); 317979251f5eSSepherosa Ziehau ivar &= ~(0xFF << index); 318079251f5eSSepherosa Ziehau ivar |= (vector << index); 318179251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_IVAR_MISC, ivar); 318279251f5eSSepherosa Ziehau } else { /* RX/TX IVARS */ 318379251f5eSSepherosa Ziehau index = (16 * (entry & 1)) + (8 * type); 318479251f5eSSepherosa Ziehau ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(entry >> 1)); 318579251f5eSSepherosa Ziehau ivar &= ~(0xFF << index); 318679251f5eSSepherosa Ziehau ivar |= (vector << index); 318779251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_IVAR(entry >> 1), ivar); 318879251f5eSSepherosa Ziehau } 318963d483cdSSepherosa Ziehau /* FALL THROUGH */ 319079251f5eSSepherosa Ziehau default: 319179251f5eSSepherosa Ziehau break; 319279251f5eSSepherosa Ziehau } 319379251f5eSSepherosa Ziehau } 319479251f5eSSepherosa Ziehau 319579251f5eSSepherosa Ziehau static boolean_t 319679251f5eSSepherosa Ziehau ix_sfp_probe(struct ix_softc *sc) 319779251f5eSSepherosa Ziehau { 319879251f5eSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 319979251f5eSSepherosa Ziehau 320079251f5eSSepherosa Ziehau if (hw->phy.type == ixgbe_phy_nl && 320179251f5eSSepherosa Ziehau hw->phy.sfp_type == ixgbe_sfp_type_not_present) { 320279251f5eSSepherosa Ziehau int32_t ret; 320379251f5eSSepherosa Ziehau 320479251f5eSSepherosa Ziehau ret = hw->phy.ops.identify_sfp(hw); 320579251f5eSSepherosa Ziehau if (ret) 320679251f5eSSepherosa Ziehau return FALSE; 320779251f5eSSepherosa Ziehau 320879251f5eSSepherosa Ziehau ret = hw->phy.ops.reset(hw); 320979251f5eSSepherosa Ziehau if (ret == IXGBE_ERR_SFP_NOT_SUPPORTED) { 321079251f5eSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, 321179251f5eSSepherosa Ziehau "Unsupported SFP+ module detected! " 321279251f5eSSepherosa Ziehau "Reload driver with supported module.\n"); 321379251f5eSSepherosa Ziehau sc->sfp_probe = FALSE; 321479251f5eSSepherosa Ziehau return FALSE; 321579251f5eSSepherosa Ziehau } 321679251f5eSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, "SFP+ module detected!\n"); 321779251f5eSSepherosa Ziehau 321879251f5eSSepherosa Ziehau /* We now have supported optics */ 321979251f5eSSepherosa Ziehau sc->sfp_probe = FALSE; 322079251f5eSSepherosa Ziehau 322179251f5eSSepherosa Ziehau return TRUE; 322279251f5eSSepherosa Ziehau } 322379251f5eSSepherosa Ziehau return FALSE; 322479251f5eSSepherosa Ziehau } 322579251f5eSSepherosa Ziehau 322679251f5eSSepherosa Ziehau static void 322779251f5eSSepherosa Ziehau ix_handle_link(struct ix_softc *sc) 322879251f5eSSepherosa Ziehau { 322979251f5eSSepherosa Ziehau ixgbe_check_link(&sc->hw, &sc->link_speed, &sc->link_up, 0); 323079251f5eSSepherosa Ziehau ix_update_link_status(sc); 323179251f5eSSepherosa Ziehau } 323279251f5eSSepherosa Ziehau 323379251f5eSSepherosa Ziehau /* 323479251f5eSSepherosa Ziehau * Handling SFP module 323579251f5eSSepherosa Ziehau */ 323679251f5eSSepherosa Ziehau static void 323779251f5eSSepherosa Ziehau ix_handle_mod(struct ix_softc *sc) 323879251f5eSSepherosa Ziehau { 323979251f5eSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 324079251f5eSSepherosa Ziehau uint32_t err; 324179251f5eSSepherosa Ziehau 324279251f5eSSepherosa Ziehau err = hw->phy.ops.identify_sfp(hw); 324379251f5eSSepherosa Ziehau if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) { 324479251f5eSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, 324579251f5eSSepherosa Ziehau "Unsupported SFP+ module type was detected.\n"); 324679251f5eSSepherosa Ziehau return; 324779251f5eSSepherosa Ziehau } 324879251f5eSSepherosa Ziehau err = hw->mac.ops.setup_sfp(hw); 324979251f5eSSepherosa Ziehau if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) { 325079251f5eSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, 325179251f5eSSepherosa Ziehau "Setup failure - unsupported SFP+ module type.\n"); 325279251f5eSSepherosa Ziehau return; 325379251f5eSSepherosa Ziehau } 325479251f5eSSepherosa Ziehau ix_handle_msf(sc); 325579251f5eSSepherosa Ziehau } 325679251f5eSSepherosa Ziehau 325779251f5eSSepherosa Ziehau /* 325879251f5eSSepherosa Ziehau * Handling MSF (multispeed fiber) 325979251f5eSSepherosa Ziehau */ 326079251f5eSSepherosa Ziehau static void 326179251f5eSSepherosa Ziehau ix_handle_msf(struct ix_softc *sc) 326279251f5eSSepherosa Ziehau { 326379251f5eSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 326479251f5eSSepherosa Ziehau uint32_t autoneg; 326579251f5eSSepherosa Ziehau 326663d483cdSSepherosa Ziehau hw->phy.ops.identify_sfp(hw); 326763d483cdSSepherosa Ziehau ix_init_media(sc); 326863d483cdSSepherosa Ziehau 326963d483cdSSepherosa Ziehau if (sc->advspeed != IXGBE_LINK_SPEED_UNKNOWN) 327063d483cdSSepherosa Ziehau autoneg = sc->advspeed; 327163d483cdSSepherosa Ziehau else 327279251f5eSSepherosa Ziehau autoneg = hw->phy.autoneg_advertised; 327379251f5eSSepherosa Ziehau if (!autoneg && hw->mac.ops.get_link_capabilities != NULL) { 327479251f5eSSepherosa Ziehau bool negotiate; 327579251f5eSSepherosa Ziehau 327679251f5eSSepherosa Ziehau hw->mac.ops.get_link_capabilities(hw, &autoneg, &negotiate); 327779251f5eSSepherosa Ziehau } 327879251f5eSSepherosa Ziehau if (hw->mac.ops.setup_link != NULL) 327979251f5eSSepherosa Ziehau hw->mac.ops.setup_link(hw, autoneg, TRUE); 328079251f5eSSepherosa Ziehau } 328179251f5eSSepherosa Ziehau 328279251f5eSSepherosa Ziehau static void 328363d483cdSSepherosa Ziehau ix_handle_phy(struct ix_softc *sc) 328463d483cdSSepherosa Ziehau { 328563d483cdSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 328663d483cdSSepherosa Ziehau int error; 328763d483cdSSepherosa Ziehau 328863d483cdSSepherosa Ziehau error = hw->phy.ops.handle_lasi(hw); 328963d483cdSSepherosa Ziehau if (error == IXGBE_ERR_OVERTEMP) { 329063d483cdSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, 329163d483cdSSepherosa Ziehau "CRITICAL: EXTERNAL PHY OVER TEMP!! " 329263d483cdSSepherosa Ziehau "PHY will downshift to lower power state!\n"); 329363d483cdSSepherosa Ziehau } else if (error) { 329463d483cdSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, 329563d483cdSSepherosa Ziehau "Error handling LASI interrupt: %d\n", error); 329663d483cdSSepherosa Ziehau } 329763d483cdSSepherosa Ziehau } 329863d483cdSSepherosa Ziehau 329963d483cdSSepherosa Ziehau static void 330079251f5eSSepherosa Ziehau ix_update_stats(struct ix_softc *sc) 330179251f5eSSepherosa Ziehau { 330279251f5eSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 330379251f5eSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 330479251f5eSSepherosa Ziehau uint32_t missed_rx = 0, bprc, lxon, lxoff, total; 330579251f5eSSepherosa Ziehau uint64_t total_missed_rx = 0; 330679251f5eSSepherosa Ziehau int i; 330779251f5eSSepherosa Ziehau 330879251f5eSSepherosa Ziehau sc->stats.crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS); 330979251f5eSSepherosa Ziehau sc->stats.illerrc += IXGBE_READ_REG(hw, IXGBE_ILLERRC); 331079251f5eSSepherosa Ziehau sc->stats.errbc += IXGBE_READ_REG(hw, IXGBE_ERRBC); 331179251f5eSSepherosa Ziehau sc->stats.mspdc += IXGBE_READ_REG(hw, IXGBE_MSPDC); 331279251f5eSSepherosa Ziehau 331379251f5eSSepherosa Ziehau for (i = 0; i < 16; i++) { 331479251f5eSSepherosa Ziehau sc->stats.qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i)); 331579251f5eSSepherosa Ziehau sc->stats.qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i)); 331679251f5eSSepherosa Ziehau sc->stats.qprdc[i] += IXGBE_READ_REG(hw, IXGBE_QPRDC(i)); 331779251f5eSSepherosa Ziehau } 331879251f5eSSepherosa Ziehau sc->stats.mlfc += IXGBE_READ_REG(hw, IXGBE_MLFC); 331979251f5eSSepherosa Ziehau sc->stats.mrfc += IXGBE_READ_REG(hw, IXGBE_MRFC); 332079251f5eSSepherosa Ziehau sc->stats.rlec += IXGBE_READ_REG(hw, IXGBE_RLEC); 332179251f5eSSepherosa Ziehau 332279251f5eSSepherosa Ziehau /* Hardware workaround, gprc counts missed packets */ 332379251f5eSSepherosa Ziehau sc->stats.gprc += IXGBE_READ_REG(hw, IXGBE_GPRC); 332479251f5eSSepherosa Ziehau sc->stats.gprc -= missed_rx; 332579251f5eSSepherosa Ziehau 332679251f5eSSepherosa Ziehau if (hw->mac.type != ixgbe_mac_82598EB) { 332779251f5eSSepherosa Ziehau sc->stats.gorc += IXGBE_READ_REG(hw, IXGBE_GORCL) + 332879251f5eSSepherosa Ziehau ((uint64_t)IXGBE_READ_REG(hw, IXGBE_GORCH) << 32); 332979251f5eSSepherosa Ziehau sc->stats.gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL) + 333079251f5eSSepherosa Ziehau ((uint64_t)IXGBE_READ_REG(hw, IXGBE_GOTCH) << 32); 333179251f5eSSepherosa Ziehau sc->stats.tor += IXGBE_READ_REG(hw, IXGBE_TORL) + 333279251f5eSSepherosa Ziehau ((uint64_t)IXGBE_READ_REG(hw, IXGBE_TORH) << 32); 333379251f5eSSepherosa Ziehau sc->stats.lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT); 333479251f5eSSepherosa Ziehau sc->stats.lxoffrxc += IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT); 333579251f5eSSepherosa Ziehau } else { 333679251f5eSSepherosa Ziehau sc->stats.lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC); 333779251f5eSSepherosa Ziehau sc->stats.lxoffrxc += IXGBE_READ_REG(hw, IXGBE_LXOFFRXC); 333879251f5eSSepherosa Ziehau /* 82598 only has a counter in the high register */ 333979251f5eSSepherosa Ziehau sc->stats.gorc += IXGBE_READ_REG(hw, IXGBE_GORCH); 334079251f5eSSepherosa Ziehau sc->stats.gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH); 334179251f5eSSepherosa Ziehau sc->stats.tor += IXGBE_READ_REG(hw, IXGBE_TORH); 334279251f5eSSepherosa Ziehau } 334379251f5eSSepherosa Ziehau 334479251f5eSSepherosa Ziehau /* 334579251f5eSSepherosa Ziehau * Workaround: mprc hardware is incorrectly counting 334679251f5eSSepherosa Ziehau * broadcasts, so for now we subtract those. 334779251f5eSSepherosa Ziehau */ 334879251f5eSSepherosa Ziehau bprc = IXGBE_READ_REG(hw, IXGBE_BPRC); 334979251f5eSSepherosa Ziehau sc->stats.bprc += bprc; 335079251f5eSSepherosa Ziehau sc->stats.mprc += IXGBE_READ_REG(hw, IXGBE_MPRC); 335179251f5eSSepherosa Ziehau if (hw->mac.type == ixgbe_mac_82598EB) 335279251f5eSSepherosa Ziehau sc->stats.mprc -= bprc; 335379251f5eSSepherosa Ziehau 335479251f5eSSepherosa Ziehau sc->stats.prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64); 335579251f5eSSepherosa Ziehau sc->stats.prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127); 335679251f5eSSepherosa Ziehau sc->stats.prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255); 335779251f5eSSepherosa Ziehau sc->stats.prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511); 335879251f5eSSepherosa Ziehau sc->stats.prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023); 335979251f5eSSepherosa Ziehau sc->stats.prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522); 336079251f5eSSepherosa Ziehau 336179251f5eSSepherosa Ziehau lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC); 336279251f5eSSepherosa Ziehau sc->stats.lxontxc += lxon; 336379251f5eSSepherosa Ziehau lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC); 336479251f5eSSepherosa Ziehau sc->stats.lxofftxc += lxoff; 336579251f5eSSepherosa Ziehau total = lxon + lxoff; 336679251f5eSSepherosa Ziehau 336779251f5eSSepherosa Ziehau sc->stats.gptc += IXGBE_READ_REG(hw, IXGBE_GPTC); 336879251f5eSSepherosa Ziehau sc->stats.mptc += IXGBE_READ_REG(hw, IXGBE_MPTC); 336979251f5eSSepherosa Ziehau sc->stats.ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64); 337079251f5eSSepherosa Ziehau sc->stats.gptc -= total; 337179251f5eSSepherosa Ziehau sc->stats.mptc -= total; 337279251f5eSSepherosa Ziehau sc->stats.ptc64 -= total; 337379251f5eSSepherosa Ziehau sc->stats.gotc -= total * ETHER_MIN_LEN; 337479251f5eSSepherosa Ziehau 337579251f5eSSepherosa Ziehau sc->stats.ruc += IXGBE_READ_REG(hw, IXGBE_RUC); 337679251f5eSSepherosa Ziehau sc->stats.rfc += IXGBE_READ_REG(hw, IXGBE_RFC); 337779251f5eSSepherosa Ziehau sc->stats.roc += IXGBE_READ_REG(hw, IXGBE_ROC); 337879251f5eSSepherosa Ziehau sc->stats.rjc += IXGBE_READ_REG(hw, IXGBE_RJC); 337979251f5eSSepherosa Ziehau sc->stats.mngprc += IXGBE_READ_REG(hw, IXGBE_MNGPRC); 338079251f5eSSepherosa Ziehau sc->stats.mngpdc += IXGBE_READ_REG(hw, IXGBE_MNGPDC); 338179251f5eSSepherosa Ziehau sc->stats.mngptc += IXGBE_READ_REG(hw, IXGBE_MNGPTC); 338279251f5eSSepherosa Ziehau sc->stats.tpr += IXGBE_READ_REG(hw, IXGBE_TPR); 338379251f5eSSepherosa Ziehau sc->stats.tpt += IXGBE_READ_REG(hw, IXGBE_TPT); 338479251f5eSSepherosa Ziehau sc->stats.ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127); 338579251f5eSSepherosa Ziehau sc->stats.ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255); 338679251f5eSSepherosa Ziehau sc->stats.ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511); 338779251f5eSSepherosa Ziehau sc->stats.ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023); 338879251f5eSSepherosa Ziehau sc->stats.ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522); 338979251f5eSSepherosa Ziehau sc->stats.bptc += IXGBE_READ_REG(hw, IXGBE_BPTC); 339079251f5eSSepherosa Ziehau sc->stats.xec += IXGBE_READ_REG(hw, IXGBE_XEC); 339179251f5eSSepherosa Ziehau sc->stats.fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC); 339279251f5eSSepherosa Ziehau sc->stats.fclast += IXGBE_READ_REG(hw, IXGBE_FCLAST); 339379251f5eSSepherosa Ziehau /* Only read FCOE on 82599 */ 339479251f5eSSepherosa Ziehau if (hw->mac.type != ixgbe_mac_82598EB) { 339579251f5eSSepherosa Ziehau sc->stats.fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC); 339679251f5eSSepherosa Ziehau sc->stats.fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC); 339779251f5eSSepherosa Ziehau sc->stats.fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC); 339879251f5eSSepherosa Ziehau sc->stats.fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC); 339979251f5eSSepherosa Ziehau sc->stats.fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC); 340079251f5eSSepherosa Ziehau } 340179251f5eSSepherosa Ziehau 340279251f5eSSepherosa Ziehau /* Rx Errors */ 340379251f5eSSepherosa Ziehau IFNET_STAT_SET(ifp, iqdrops, total_missed_rx); 340479251f5eSSepherosa Ziehau IFNET_STAT_SET(ifp, ierrors, sc->stats.crcerrs + sc->stats.rlec); 340579251f5eSSepherosa Ziehau } 340679251f5eSSepherosa Ziehau 340779251f5eSSepherosa Ziehau #if 0 340879251f5eSSepherosa Ziehau /* 340979251f5eSSepherosa Ziehau * Add sysctl variables, one per statistic, to the system. 341079251f5eSSepherosa Ziehau */ 341179251f5eSSepherosa Ziehau static void 341279251f5eSSepherosa Ziehau ix_add_hw_stats(struct ix_softc *sc) 341379251f5eSSepherosa Ziehau { 341479251f5eSSepherosa Ziehau 341579251f5eSSepherosa Ziehau device_t dev = sc->dev; 341679251f5eSSepherosa Ziehau 341779251f5eSSepherosa Ziehau struct ix_tx_ring *txr = sc->tx_rings; 341879251f5eSSepherosa Ziehau struct ix_rx_ring *rxr = sc->rx_rings; 341979251f5eSSepherosa Ziehau 342079251f5eSSepherosa Ziehau struct sysctl_ctx_list *ctx = device_get_sysctl_ctx(dev); 342179251f5eSSepherosa Ziehau struct sysctl_oid *tree = device_get_sysctl_tree(dev); 342279251f5eSSepherosa Ziehau struct sysctl_oid_list *child = SYSCTL_CHILDREN(tree); 342379251f5eSSepherosa Ziehau struct ixgbe_hw_stats *stats = &sc->stats; 342479251f5eSSepherosa Ziehau 342579251f5eSSepherosa Ziehau struct sysctl_oid *stat_node, *queue_node; 342679251f5eSSepherosa Ziehau struct sysctl_oid_list *stat_list, *queue_list; 342779251f5eSSepherosa Ziehau 342879251f5eSSepherosa Ziehau #define QUEUE_NAME_LEN 32 342979251f5eSSepherosa Ziehau char namebuf[QUEUE_NAME_LEN]; 343079251f5eSSepherosa Ziehau 343179251f5eSSepherosa Ziehau /* MAC stats get the own sub node */ 343279251f5eSSepherosa Ziehau 343379251f5eSSepherosa Ziehau stat_node = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, "mac_stats", 343479251f5eSSepherosa Ziehau CTLFLAG_RD, NULL, "MAC Statistics"); 343579251f5eSSepherosa Ziehau stat_list = SYSCTL_CHILDREN(stat_node); 343679251f5eSSepherosa Ziehau 343779251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "crc_errs", 343879251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->crcerrs, 343979251f5eSSepherosa Ziehau "CRC Errors"); 344079251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "ill_errs", 344179251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->illerrc, 344279251f5eSSepherosa Ziehau "Illegal Byte Errors"); 344379251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "byte_errs", 344479251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->errbc, 344579251f5eSSepherosa Ziehau "Byte Errors"); 344679251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "short_discards", 344779251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->mspdc, 344879251f5eSSepherosa Ziehau "MAC Short Packets Discarded"); 344979251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "local_faults", 345079251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->mlfc, 345179251f5eSSepherosa Ziehau "MAC Local Faults"); 345279251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "remote_faults", 345379251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->mrfc, 345479251f5eSSepherosa Ziehau "MAC Remote Faults"); 345579251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "rec_len_errs", 345679251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->rlec, 345779251f5eSSepherosa Ziehau "Receive Length Errors"); 345879251f5eSSepherosa Ziehau 345979251f5eSSepherosa Ziehau /* Flow Control stats */ 346079251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "xon_txd", 346179251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->lxontxc, 346279251f5eSSepherosa Ziehau "Link XON Transmitted"); 346379251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "xon_recvd", 346479251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->lxonrxc, 346579251f5eSSepherosa Ziehau "Link XON Received"); 346679251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "xoff_txd", 346779251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->lxofftxc, 346879251f5eSSepherosa Ziehau "Link XOFF Transmitted"); 346979251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "xoff_recvd", 347079251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->lxoffrxc, 347179251f5eSSepherosa Ziehau "Link XOFF Received"); 347279251f5eSSepherosa Ziehau 347379251f5eSSepherosa Ziehau /* Packet Reception Stats */ 347479251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "total_octets_rcvd", 347579251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->tor, 347679251f5eSSepherosa Ziehau "Total Octets Received"); 347779251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "good_octets_rcvd", 347879251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->gorc, 347979251f5eSSepherosa Ziehau "Good Octets Received"); 348079251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "total_pkts_rcvd", 348179251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->tpr, 348279251f5eSSepherosa Ziehau "Total Packets Received"); 348379251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "good_pkts_rcvd", 348479251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->gprc, 348579251f5eSSepherosa Ziehau "Good Packets Received"); 348679251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "mcast_pkts_rcvd", 348779251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->mprc, 348879251f5eSSepherosa Ziehau "Multicast Packets Received"); 348979251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "bcast_pkts_rcvd", 349079251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->bprc, 349179251f5eSSepherosa Ziehau "Broadcast Packets Received"); 349279251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "rx_frames_64", 349379251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->prc64, 349479251f5eSSepherosa Ziehau "64 byte frames received "); 349579251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "rx_frames_65_127", 349679251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->prc127, 349779251f5eSSepherosa Ziehau "65-127 byte frames received"); 349879251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "rx_frames_128_255", 349979251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->prc255, 350079251f5eSSepherosa Ziehau "128-255 byte frames received"); 350179251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "rx_frames_256_511", 350279251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->prc511, 350379251f5eSSepherosa Ziehau "256-511 byte frames received"); 350479251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "rx_frames_512_1023", 350579251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->prc1023, 350679251f5eSSepherosa Ziehau "512-1023 byte frames received"); 350779251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "rx_frames_1024_1522", 350879251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->prc1522, 350979251f5eSSepherosa Ziehau "1023-1522 byte frames received"); 351079251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "recv_undersized", 351179251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->ruc, 351279251f5eSSepherosa Ziehau "Receive Undersized"); 351379251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "recv_fragmented", 351479251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->rfc, 351579251f5eSSepherosa Ziehau "Fragmented Packets Received "); 351679251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "recv_oversized", 351779251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->roc, 351879251f5eSSepherosa Ziehau "Oversized Packets Received"); 351979251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "recv_jabberd", 352079251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->rjc, 352179251f5eSSepherosa Ziehau "Received Jabber"); 352279251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "management_pkts_rcvd", 352379251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->mngprc, 352479251f5eSSepherosa Ziehau "Management Packets Received"); 352579251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "management_pkts_drpd", 352679251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->mngptc, 352779251f5eSSepherosa Ziehau "Management Packets Dropped"); 352879251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "checksum_errs", 352979251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->xec, 353079251f5eSSepherosa Ziehau "Checksum Errors"); 353179251f5eSSepherosa Ziehau 353279251f5eSSepherosa Ziehau /* Packet Transmission Stats */ 353379251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "good_octets_txd", 353479251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->gotc, 353579251f5eSSepherosa Ziehau "Good Octets Transmitted"); 353679251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "total_pkts_txd", 353779251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->tpt, 353879251f5eSSepherosa Ziehau "Total Packets Transmitted"); 353979251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "good_pkts_txd", 354079251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->gptc, 354179251f5eSSepherosa Ziehau "Good Packets Transmitted"); 354279251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "bcast_pkts_txd", 354379251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->bptc, 354479251f5eSSepherosa Ziehau "Broadcast Packets Transmitted"); 354579251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "mcast_pkts_txd", 354679251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->mptc, 354779251f5eSSepherosa Ziehau "Multicast Packets Transmitted"); 354879251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "management_pkts_txd", 354979251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->mngptc, 355079251f5eSSepherosa Ziehau "Management Packets Transmitted"); 355179251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "tx_frames_64", 355279251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->ptc64, 355379251f5eSSepherosa Ziehau "64 byte frames transmitted "); 355479251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "tx_frames_65_127", 355579251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->ptc127, 355679251f5eSSepherosa Ziehau "65-127 byte frames transmitted"); 355779251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "tx_frames_128_255", 355879251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->ptc255, 355979251f5eSSepherosa Ziehau "128-255 byte frames transmitted"); 356079251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "tx_frames_256_511", 356179251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->ptc511, 356279251f5eSSepherosa Ziehau "256-511 byte frames transmitted"); 356379251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "tx_frames_512_1023", 356479251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->ptc1023, 356579251f5eSSepherosa Ziehau "512-1023 byte frames transmitted"); 356679251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "tx_frames_1024_1522", 356779251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->ptc1522, 356879251f5eSSepherosa Ziehau "1024-1522 byte frames transmitted"); 356979251f5eSSepherosa Ziehau } 357079251f5eSSepherosa Ziehau #endif 357179251f5eSSepherosa Ziehau 357279251f5eSSepherosa Ziehau /* 357379251f5eSSepherosa Ziehau * Enable the hardware to drop packets when the buffer is full. 357479251f5eSSepherosa Ziehau * This is useful when multiple RX rings are used, so that no 357579251f5eSSepherosa Ziehau * single RX ring being full stalls the entire RX engine. We 357679251f5eSSepherosa Ziehau * only enable this when multiple RX rings are used and when 357779251f5eSSepherosa Ziehau * flow control is disabled. 357879251f5eSSepherosa Ziehau */ 357979251f5eSSepherosa Ziehau static void 358079251f5eSSepherosa Ziehau ix_enable_rx_drop(struct ix_softc *sc) 358179251f5eSSepherosa Ziehau { 358279251f5eSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 358379251f5eSSepherosa Ziehau int i; 358479251f5eSSepherosa Ziehau 358579251f5eSSepherosa Ziehau if (bootverbose) { 358679251f5eSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, 3587060fa21cSSepherosa Ziehau "flow control %s, enable RX drop\n", 3588060fa21cSSepherosa Ziehau ix_fc2str(sc->hw.fc.current_mode)); 358979251f5eSSepherosa Ziehau } 359079251f5eSSepherosa Ziehau 359179251f5eSSepherosa Ziehau for (i = 0; i < sc->rx_ring_inuse; ++i) { 359279251f5eSSepherosa Ziehau uint32_t srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i)); 359379251f5eSSepherosa Ziehau 359479251f5eSSepherosa Ziehau srrctl |= IXGBE_SRRCTL_DROP_EN; 359579251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(i), srrctl); 359679251f5eSSepherosa Ziehau } 359779251f5eSSepherosa Ziehau } 359879251f5eSSepherosa Ziehau 359979251f5eSSepherosa Ziehau static void 360079251f5eSSepherosa Ziehau ix_disable_rx_drop(struct ix_softc *sc) 360179251f5eSSepherosa Ziehau { 360279251f5eSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 360379251f5eSSepherosa Ziehau int i; 360479251f5eSSepherosa Ziehau 360579251f5eSSepherosa Ziehau if (bootverbose) { 360679251f5eSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, 3607060fa21cSSepherosa Ziehau "flow control %s, disable RX drop\n", 3608060fa21cSSepherosa Ziehau ix_fc2str(sc->hw.fc.current_mode)); 360979251f5eSSepherosa Ziehau } 361079251f5eSSepherosa Ziehau 361179251f5eSSepherosa Ziehau for (i = 0; i < sc->rx_ring_inuse; ++i) { 361279251f5eSSepherosa Ziehau uint32_t srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i)); 361379251f5eSSepherosa Ziehau 361479251f5eSSepherosa Ziehau srrctl &= ~IXGBE_SRRCTL_DROP_EN; 361579251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(i), srrctl); 361679251f5eSSepherosa Ziehau } 361779251f5eSSepherosa Ziehau } 361879251f5eSSepherosa Ziehau 361979251f5eSSepherosa Ziehau static void 362079251f5eSSepherosa Ziehau ix_setup_serialize(struct ix_softc *sc) 362179251f5eSSepherosa Ziehau { 362279251f5eSSepherosa Ziehau int i = 0, j; 362379251f5eSSepherosa Ziehau 362479251f5eSSepherosa Ziehau /* Main + RX + TX */ 362579251f5eSSepherosa Ziehau sc->nserialize = 1 + sc->rx_ring_cnt + sc->tx_ring_cnt; 362679251f5eSSepherosa Ziehau sc->serializes = 362779251f5eSSepherosa Ziehau kmalloc(sc->nserialize * sizeof(struct lwkt_serialize *), 362879251f5eSSepherosa Ziehau M_DEVBUF, M_WAITOK | M_ZERO); 362979251f5eSSepherosa Ziehau 363079251f5eSSepherosa Ziehau /* 363179251f5eSSepherosa Ziehau * Setup serializes 363279251f5eSSepherosa Ziehau * 363379251f5eSSepherosa Ziehau * NOTE: Order is critical 363479251f5eSSepherosa Ziehau */ 363579251f5eSSepherosa Ziehau 363679251f5eSSepherosa Ziehau KKASSERT(i < sc->nserialize); 363779251f5eSSepherosa Ziehau sc->serializes[i++] = &sc->main_serialize; 363879251f5eSSepherosa Ziehau 363979251f5eSSepherosa Ziehau for (j = 0; j < sc->rx_ring_cnt; ++j) { 364079251f5eSSepherosa Ziehau KKASSERT(i < sc->nserialize); 364179251f5eSSepherosa Ziehau sc->serializes[i++] = &sc->rx_rings[j].rx_serialize; 364279251f5eSSepherosa Ziehau } 364379251f5eSSepherosa Ziehau 364479251f5eSSepherosa Ziehau for (j = 0; j < sc->tx_ring_cnt; ++j) { 364579251f5eSSepherosa Ziehau KKASSERT(i < sc->nserialize); 364679251f5eSSepherosa Ziehau sc->serializes[i++] = &sc->tx_rings[j].tx_serialize; 364779251f5eSSepherosa Ziehau } 364879251f5eSSepherosa Ziehau 364979251f5eSSepherosa Ziehau KKASSERT(i == sc->nserialize); 365079251f5eSSepherosa Ziehau } 365179251f5eSSepherosa Ziehau 365279251f5eSSepherosa Ziehau static int 365379251f5eSSepherosa Ziehau ix_alloc_intr(struct ix_softc *sc) 365479251f5eSSepherosa Ziehau { 365579251f5eSSepherosa Ziehau struct ix_intr_data *intr; 365679251f5eSSepherosa Ziehau u_int intr_flags; 3657189a0ff3SSepherosa Ziehau 3658189a0ff3SSepherosa Ziehau ix_alloc_msix(sc); 3659189a0ff3SSepherosa Ziehau if (sc->intr_type == PCI_INTR_TYPE_MSIX) { 3660189a0ff3SSepherosa Ziehau ix_set_ring_inuse(sc, FALSE); 3661189a0ff3SSepherosa Ziehau return 0; 3662189a0ff3SSepherosa Ziehau } 366379251f5eSSepherosa Ziehau 366479251f5eSSepherosa Ziehau if (sc->intr_data != NULL) 366579251f5eSSepherosa Ziehau kfree(sc->intr_data, M_DEVBUF); 366679251f5eSSepherosa Ziehau 366779251f5eSSepherosa Ziehau sc->intr_cnt = 1; 366879251f5eSSepherosa Ziehau sc->intr_data = kmalloc(sizeof(struct ix_intr_data), M_DEVBUF, 366979251f5eSSepherosa Ziehau M_WAITOK | M_ZERO); 367079251f5eSSepherosa Ziehau intr = &sc->intr_data[0]; 367179251f5eSSepherosa Ziehau 367279251f5eSSepherosa Ziehau /* 367379251f5eSSepherosa Ziehau * Allocate MSI/legacy interrupt resource 367479251f5eSSepherosa Ziehau */ 367579251f5eSSepherosa Ziehau sc->intr_type = pci_alloc_1intr(sc->dev, ix_msi_enable, 367679251f5eSSepherosa Ziehau &intr->intr_rid, &intr_flags); 367779251f5eSSepherosa Ziehau 367879251f5eSSepherosa Ziehau intr->intr_res = bus_alloc_resource_any(sc->dev, SYS_RES_IRQ, 367979251f5eSSepherosa Ziehau &intr->intr_rid, intr_flags); 368079251f5eSSepherosa Ziehau if (intr->intr_res == NULL) { 368179251f5eSSepherosa Ziehau device_printf(sc->dev, "Unable to allocate bus resource: " 368279251f5eSSepherosa Ziehau "interrupt\n"); 368379251f5eSSepherosa Ziehau return ENXIO; 368479251f5eSSepherosa Ziehau } 368579251f5eSSepherosa Ziehau 368679251f5eSSepherosa Ziehau intr->intr_serialize = &sc->main_serialize; 368779251f5eSSepherosa Ziehau intr->intr_cpuid = rman_get_cpuid(intr->intr_res); 368879251f5eSSepherosa Ziehau intr->intr_func = ix_intr; 368979251f5eSSepherosa Ziehau intr->intr_funcarg = sc; 369079251f5eSSepherosa Ziehau intr->intr_rate = IX_INTR_RATE; 369179251f5eSSepherosa Ziehau intr->intr_use = IX_INTR_USE_RXTX; 369279251f5eSSepherosa Ziehau 3693189a0ff3SSepherosa Ziehau sc->tx_rings[0].tx_intr_cpuid = intr->intr_cpuid; 3694189a0ff3SSepherosa Ziehau sc->tx_rings[0].tx_intr_vec = IX_TX_INTR_VEC; 369579251f5eSSepherosa Ziehau 3696189a0ff3SSepherosa Ziehau sc->rx_rings[0].rx_intr_vec = IX_RX0_INTR_VEC; 369779251f5eSSepherosa Ziehau 369879251f5eSSepherosa Ziehau ix_set_ring_inuse(sc, FALSE); 369979251f5eSSepherosa Ziehau 370079251f5eSSepherosa Ziehau KKASSERT(sc->rx_ring_inuse <= IX_MIN_RXRING_RSS); 370179251f5eSSepherosa Ziehau if (sc->rx_ring_inuse == IX_MIN_RXRING_RSS) 370279251f5eSSepherosa Ziehau sc->rx_rings[1].rx_intr_vec = IX_RX1_INTR_VEC; 370379251f5eSSepherosa Ziehau 370479251f5eSSepherosa Ziehau return 0; 370579251f5eSSepherosa Ziehau } 370679251f5eSSepherosa Ziehau 370779251f5eSSepherosa Ziehau static void 370879251f5eSSepherosa Ziehau ix_free_intr(struct ix_softc *sc) 370979251f5eSSepherosa Ziehau { 371079251f5eSSepherosa Ziehau if (sc->intr_data == NULL) 371179251f5eSSepherosa Ziehau return; 371279251f5eSSepherosa Ziehau 371379251f5eSSepherosa Ziehau if (sc->intr_type != PCI_INTR_TYPE_MSIX) { 371479251f5eSSepherosa Ziehau struct ix_intr_data *intr = &sc->intr_data[0]; 371579251f5eSSepherosa Ziehau 371679251f5eSSepherosa Ziehau KKASSERT(sc->intr_cnt == 1); 371779251f5eSSepherosa Ziehau if (intr->intr_res != NULL) { 371879251f5eSSepherosa Ziehau bus_release_resource(sc->dev, SYS_RES_IRQ, 371979251f5eSSepherosa Ziehau intr->intr_rid, intr->intr_res); 372079251f5eSSepherosa Ziehau } 372179251f5eSSepherosa Ziehau if (sc->intr_type == PCI_INTR_TYPE_MSI) 372279251f5eSSepherosa Ziehau pci_release_msi(sc->dev); 3723189a0ff3SSepherosa Ziehau 372479251f5eSSepherosa Ziehau kfree(sc->intr_data, M_DEVBUF); 3725189a0ff3SSepherosa Ziehau } else { 3726189a0ff3SSepherosa Ziehau ix_free_msix(sc, TRUE); 3727189a0ff3SSepherosa Ziehau } 372879251f5eSSepherosa Ziehau } 372979251f5eSSepherosa Ziehau 373079251f5eSSepherosa Ziehau static void 373179251f5eSSepherosa Ziehau ix_set_ring_inuse(struct ix_softc *sc, boolean_t polling) 373279251f5eSSepherosa Ziehau { 373379251f5eSSepherosa Ziehau sc->rx_ring_inuse = ix_get_rxring_inuse(sc, polling); 373479251f5eSSepherosa Ziehau sc->tx_ring_inuse = ix_get_txring_inuse(sc, polling); 373579251f5eSSepherosa Ziehau if (bootverbose) { 373679251f5eSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, 373779251f5eSSepherosa Ziehau "RX rings %d/%d, TX rings %d/%d\n", 373879251f5eSSepherosa Ziehau sc->rx_ring_inuse, sc->rx_ring_cnt, 373979251f5eSSepherosa Ziehau sc->tx_ring_inuse, sc->tx_ring_cnt); 374079251f5eSSepherosa Ziehau } 374179251f5eSSepherosa Ziehau } 374279251f5eSSepherosa Ziehau 374379251f5eSSepherosa Ziehau static int 374479251f5eSSepherosa Ziehau ix_get_rxring_inuse(const struct ix_softc *sc, boolean_t polling) 374579251f5eSSepherosa Ziehau { 374679251f5eSSepherosa Ziehau if (!IX_ENABLE_HWRSS(sc)) 374779251f5eSSepherosa Ziehau return 1; 374879251f5eSSepherosa Ziehau 374979251f5eSSepherosa Ziehau if (polling) 375079251f5eSSepherosa Ziehau return sc->rx_ring_cnt; 375179251f5eSSepherosa Ziehau else if (sc->intr_type != PCI_INTR_TYPE_MSIX) 375279251f5eSSepherosa Ziehau return IX_MIN_RXRING_RSS; 375379251f5eSSepherosa Ziehau else 3754189a0ff3SSepherosa Ziehau return sc->rx_ring_msix; 375579251f5eSSepherosa Ziehau } 375679251f5eSSepherosa Ziehau 375779251f5eSSepherosa Ziehau static int 375879251f5eSSepherosa Ziehau ix_get_txring_inuse(const struct ix_softc *sc, boolean_t polling) 375979251f5eSSepherosa Ziehau { 376079251f5eSSepherosa Ziehau if (!IX_ENABLE_HWTSS(sc)) 376179251f5eSSepherosa Ziehau return 1; 376279251f5eSSepherosa Ziehau 376379251f5eSSepherosa Ziehau if (polling) 376479251f5eSSepherosa Ziehau return sc->tx_ring_cnt; 376579251f5eSSepherosa Ziehau else if (sc->intr_type != PCI_INTR_TYPE_MSIX) 376679251f5eSSepherosa Ziehau return 1; 376779251f5eSSepherosa Ziehau else 3768189a0ff3SSepherosa Ziehau return sc->tx_ring_msix; 376979251f5eSSepherosa Ziehau } 377079251f5eSSepherosa Ziehau 377179251f5eSSepherosa Ziehau static int 377279251f5eSSepherosa Ziehau ix_setup_intr(struct ix_softc *sc) 377379251f5eSSepherosa Ziehau { 377479251f5eSSepherosa Ziehau int i; 377579251f5eSSepherosa Ziehau 377679251f5eSSepherosa Ziehau for (i = 0; i < sc->intr_cnt; ++i) { 377779251f5eSSepherosa Ziehau struct ix_intr_data *intr = &sc->intr_data[i]; 377879251f5eSSepherosa Ziehau int error; 377979251f5eSSepherosa Ziehau 378079251f5eSSepherosa Ziehau error = bus_setup_intr_descr(sc->dev, intr->intr_res, 378179251f5eSSepherosa Ziehau INTR_MPSAFE, intr->intr_func, intr->intr_funcarg, 378279251f5eSSepherosa Ziehau &intr->intr_hand, intr->intr_serialize, intr->intr_desc); 378379251f5eSSepherosa Ziehau if (error) { 378479251f5eSSepherosa Ziehau device_printf(sc->dev, "can't setup %dth intr\n", i); 378579251f5eSSepherosa Ziehau ix_teardown_intr(sc, i); 378679251f5eSSepherosa Ziehau return error; 378779251f5eSSepherosa Ziehau } 378879251f5eSSepherosa Ziehau } 378979251f5eSSepherosa Ziehau return 0; 379079251f5eSSepherosa Ziehau } 379179251f5eSSepherosa Ziehau 379279251f5eSSepherosa Ziehau static void 379379251f5eSSepherosa Ziehau ix_teardown_intr(struct ix_softc *sc, int intr_cnt) 379479251f5eSSepherosa Ziehau { 379579251f5eSSepherosa Ziehau int i; 379679251f5eSSepherosa Ziehau 379779251f5eSSepherosa Ziehau if (sc->intr_data == NULL) 379879251f5eSSepherosa Ziehau return; 379979251f5eSSepherosa Ziehau 380079251f5eSSepherosa Ziehau for (i = 0; i < intr_cnt; ++i) { 380179251f5eSSepherosa Ziehau struct ix_intr_data *intr = &sc->intr_data[i]; 380279251f5eSSepherosa Ziehau 380379251f5eSSepherosa Ziehau bus_teardown_intr(sc->dev, intr->intr_res, intr->intr_hand); 380479251f5eSSepherosa Ziehau } 380579251f5eSSepherosa Ziehau } 380679251f5eSSepherosa Ziehau 380779251f5eSSepherosa Ziehau static void 380879251f5eSSepherosa Ziehau ix_serialize(struct ifnet *ifp, enum ifnet_serialize slz) 380979251f5eSSepherosa Ziehau { 381079251f5eSSepherosa Ziehau struct ix_softc *sc = ifp->if_softc; 381179251f5eSSepherosa Ziehau 381279251f5eSSepherosa Ziehau ifnet_serialize_array_enter(sc->serializes, sc->nserialize, slz); 381379251f5eSSepherosa Ziehau } 381479251f5eSSepherosa Ziehau 381579251f5eSSepherosa Ziehau static void 381679251f5eSSepherosa Ziehau ix_deserialize(struct ifnet *ifp, enum ifnet_serialize slz) 381779251f5eSSepherosa Ziehau { 381879251f5eSSepherosa Ziehau struct ix_softc *sc = ifp->if_softc; 381979251f5eSSepherosa Ziehau 382079251f5eSSepherosa Ziehau ifnet_serialize_array_exit(sc->serializes, sc->nserialize, slz); 382179251f5eSSepherosa Ziehau } 382279251f5eSSepherosa Ziehau 382379251f5eSSepherosa Ziehau static int 382479251f5eSSepherosa Ziehau ix_tryserialize(struct ifnet *ifp, enum ifnet_serialize slz) 382579251f5eSSepherosa Ziehau { 382679251f5eSSepherosa Ziehau struct ix_softc *sc = ifp->if_softc; 382779251f5eSSepherosa Ziehau 382879251f5eSSepherosa Ziehau return ifnet_serialize_array_try(sc->serializes, sc->nserialize, slz); 382979251f5eSSepherosa Ziehau } 383079251f5eSSepherosa Ziehau 383179251f5eSSepherosa Ziehau #ifdef INVARIANTS 383279251f5eSSepherosa Ziehau 383379251f5eSSepherosa Ziehau static void 383479251f5eSSepherosa Ziehau ix_serialize_assert(struct ifnet *ifp, enum ifnet_serialize slz, 383579251f5eSSepherosa Ziehau boolean_t serialized) 383679251f5eSSepherosa Ziehau { 383779251f5eSSepherosa Ziehau struct ix_softc *sc = ifp->if_softc; 383879251f5eSSepherosa Ziehau 383979251f5eSSepherosa Ziehau ifnet_serialize_array_assert(sc->serializes, sc->nserialize, slz, 384079251f5eSSepherosa Ziehau serialized); 384179251f5eSSepherosa Ziehau } 384279251f5eSSepherosa Ziehau 384379251f5eSSepherosa Ziehau #endif /* INVARIANTS */ 384479251f5eSSepherosa Ziehau 384579251f5eSSepherosa Ziehau static void 384679251f5eSSepherosa Ziehau ix_free_rings(struct ix_softc *sc) 384779251f5eSSepherosa Ziehau { 384879251f5eSSepherosa Ziehau int i; 384979251f5eSSepherosa Ziehau 385079251f5eSSepherosa Ziehau if (sc->tx_rings != NULL) { 385179251f5eSSepherosa Ziehau for (i = 0; i < sc->tx_ring_cnt; ++i) { 385279251f5eSSepherosa Ziehau struct ix_tx_ring *txr = &sc->tx_rings[i]; 385379251f5eSSepherosa Ziehau 385479251f5eSSepherosa Ziehau ix_destroy_tx_ring(txr, txr->tx_ndesc); 385579251f5eSSepherosa Ziehau } 385679251f5eSSepherosa Ziehau kfree(sc->tx_rings, M_DEVBUF); 385779251f5eSSepherosa Ziehau } 385879251f5eSSepherosa Ziehau 385979251f5eSSepherosa Ziehau if (sc->rx_rings != NULL) { 386079251f5eSSepherosa Ziehau for (i =0; i < sc->rx_ring_cnt; ++i) { 386179251f5eSSepherosa Ziehau struct ix_rx_ring *rxr = &sc->rx_rings[i]; 386279251f5eSSepherosa Ziehau 386379251f5eSSepherosa Ziehau ix_destroy_rx_ring(rxr, rxr->rx_ndesc); 386479251f5eSSepherosa Ziehau } 386579251f5eSSepherosa Ziehau kfree(sc->rx_rings, M_DEVBUF); 386679251f5eSSepherosa Ziehau } 386779251f5eSSepherosa Ziehau 386879251f5eSSepherosa Ziehau if (sc->parent_tag != NULL) 386979251f5eSSepherosa Ziehau bus_dma_tag_destroy(sc->parent_tag); 387079251f5eSSepherosa Ziehau } 387179251f5eSSepherosa Ziehau 387279251f5eSSepherosa Ziehau static void 387379251f5eSSepherosa Ziehau ix_watchdog(struct ifaltq_subque *ifsq) 387479251f5eSSepherosa Ziehau { 387579251f5eSSepherosa Ziehau struct ix_tx_ring *txr = ifsq_get_priv(ifsq); 387679251f5eSSepherosa Ziehau struct ifnet *ifp = ifsq_get_ifp(ifsq); 387779251f5eSSepherosa Ziehau struct ix_softc *sc = ifp->if_softc; 387879251f5eSSepherosa Ziehau int i; 387979251f5eSSepherosa Ziehau 388079251f5eSSepherosa Ziehau KKASSERT(txr->tx_ifsq == ifsq); 388179251f5eSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 388279251f5eSSepherosa Ziehau 388379251f5eSSepherosa Ziehau /* 388479251f5eSSepherosa Ziehau * If the interface has been paused then don't do the watchdog check 388579251f5eSSepherosa Ziehau */ 388679251f5eSSepherosa Ziehau if (IXGBE_READ_REG(&sc->hw, IXGBE_TFCS) & IXGBE_TFCS_TXOFF) { 388779251f5eSSepherosa Ziehau txr->tx_watchdog.wd_timer = 5; 388879251f5eSSepherosa Ziehau return; 388979251f5eSSepherosa Ziehau } 389079251f5eSSepherosa Ziehau 389179251f5eSSepherosa Ziehau if_printf(ifp, "Watchdog timeout -- resetting\n"); 389279251f5eSSepherosa Ziehau if_printf(ifp, "Queue(%d) tdh = %d, hw tdt = %d\n", txr->tx_idx, 389379251f5eSSepherosa Ziehau IXGBE_READ_REG(&sc->hw, IXGBE_TDH(txr->tx_idx)), 389479251f5eSSepherosa Ziehau IXGBE_READ_REG(&sc->hw, IXGBE_TDT(txr->tx_idx))); 389579251f5eSSepherosa Ziehau if_printf(ifp, "TX(%d) desc avail = %d, next TX to Clean = %d\n", 389679251f5eSSepherosa Ziehau txr->tx_idx, txr->tx_avail, txr->tx_next_clean); 389779251f5eSSepherosa Ziehau 389879251f5eSSepherosa Ziehau ix_init(sc); 389979251f5eSSepherosa Ziehau for (i = 0; i < sc->tx_ring_inuse; ++i) 390079251f5eSSepherosa Ziehau ifsq_devstart_sched(sc->tx_rings[i].tx_ifsq); 390179251f5eSSepherosa Ziehau } 390279251f5eSSepherosa Ziehau 390379251f5eSSepherosa Ziehau static void 390479251f5eSSepherosa Ziehau ix_free_tx_ring(struct ix_tx_ring *txr) 390579251f5eSSepherosa Ziehau { 390679251f5eSSepherosa Ziehau int i; 390779251f5eSSepherosa Ziehau 390879251f5eSSepherosa Ziehau for (i = 0; i < txr->tx_ndesc; ++i) { 390979251f5eSSepherosa Ziehau struct ix_tx_buf *txbuf = &txr->tx_buf[i]; 391079251f5eSSepherosa Ziehau 391179251f5eSSepherosa Ziehau if (txbuf->m_head != NULL) { 391279251f5eSSepherosa Ziehau bus_dmamap_unload(txr->tx_tag, txbuf->map); 391379251f5eSSepherosa Ziehau m_freem(txbuf->m_head); 391479251f5eSSepherosa Ziehau txbuf->m_head = NULL; 391579251f5eSSepherosa Ziehau } 391679251f5eSSepherosa Ziehau } 391779251f5eSSepherosa Ziehau } 391879251f5eSSepherosa Ziehau 391979251f5eSSepherosa Ziehau static void 392079251f5eSSepherosa Ziehau ix_free_rx_ring(struct ix_rx_ring *rxr) 392179251f5eSSepherosa Ziehau { 392279251f5eSSepherosa Ziehau int i; 392379251f5eSSepherosa Ziehau 392479251f5eSSepherosa Ziehau for (i = 0; i < rxr->rx_ndesc; ++i) { 392579251f5eSSepherosa Ziehau struct ix_rx_buf *rxbuf = &rxr->rx_buf[i]; 392679251f5eSSepherosa Ziehau 392779251f5eSSepherosa Ziehau if (rxbuf->fmp != NULL) { 392879251f5eSSepherosa Ziehau m_freem(rxbuf->fmp); 392979251f5eSSepherosa Ziehau rxbuf->fmp = NULL; 393079251f5eSSepherosa Ziehau rxbuf->lmp = NULL; 393179251f5eSSepherosa Ziehau } else { 393279251f5eSSepherosa Ziehau KKASSERT(rxbuf->lmp == NULL); 393379251f5eSSepherosa Ziehau } 393479251f5eSSepherosa Ziehau if (rxbuf->m_head != NULL) { 393579251f5eSSepherosa Ziehau bus_dmamap_unload(rxr->rx_tag, rxbuf->map); 393679251f5eSSepherosa Ziehau m_freem(rxbuf->m_head); 393779251f5eSSepherosa Ziehau rxbuf->m_head = NULL; 393879251f5eSSepherosa Ziehau } 393979251f5eSSepherosa Ziehau } 394079251f5eSSepherosa Ziehau } 394179251f5eSSepherosa Ziehau 394279251f5eSSepherosa Ziehau static int 394379251f5eSSepherosa Ziehau ix_newbuf(struct ix_rx_ring *rxr, int i, boolean_t wait) 394479251f5eSSepherosa Ziehau { 394579251f5eSSepherosa Ziehau struct mbuf *m; 394679251f5eSSepherosa Ziehau bus_dma_segment_t seg; 394779251f5eSSepherosa Ziehau bus_dmamap_t map; 394879251f5eSSepherosa Ziehau struct ix_rx_buf *rxbuf; 394979251f5eSSepherosa Ziehau int flags, error, nseg; 395079251f5eSSepherosa Ziehau 3951b5523eacSSascha Wildner flags = M_NOWAIT; 395279251f5eSSepherosa Ziehau if (__predict_false(wait)) 3953b5523eacSSascha Wildner flags = M_WAITOK; 395479251f5eSSepherosa Ziehau 395579251f5eSSepherosa Ziehau m = m_getjcl(flags, MT_DATA, M_PKTHDR, rxr->rx_mbuf_sz); 395679251f5eSSepherosa Ziehau if (m == NULL) { 395779251f5eSSepherosa Ziehau if (wait) { 395879251f5eSSepherosa Ziehau if_printf(&rxr->rx_sc->arpcom.ac_if, 395979251f5eSSepherosa Ziehau "Unable to allocate RX mbuf\n"); 396079251f5eSSepherosa Ziehau } 396179251f5eSSepherosa Ziehau return ENOBUFS; 396279251f5eSSepherosa Ziehau } 396379251f5eSSepherosa Ziehau m->m_len = m->m_pkthdr.len = rxr->rx_mbuf_sz; 396479251f5eSSepherosa Ziehau 396579251f5eSSepherosa Ziehau error = bus_dmamap_load_mbuf_segment(rxr->rx_tag, 396679251f5eSSepherosa Ziehau rxr->rx_sparemap, m, &seg, 1, &nseg, BUS_DMA_NOWAIT); 396779251f5eSSepherosa Ziehau if (error) { 396879251f5eSSepherosa Ziehau m_freem(m); 396979251f5eSSepherosa Ziehau if (wait) { 397079251f5eSSepherosa Ziehau if_printf(&rxr->rx_sc->arpcom.ac_if, 397179251f5eSSepherosa Ziehau "Unable to load RX mbuf\n"); 397279251f5eSSepherosa Ziehau } 397379251f5eSSepherosa Ziehau return error; 397479251f5eSSepherosa Ziehau } 397579251f5eSSepherosa Ziehau 397679251f5eSSepherosa Ziehau rxbuf = &rxr->rx_buf[i]; 397779251f5eSSepherosa Ziehau if (rxbuf->m_head != NULL) 397879251f5eSSepherosa Ziehau bus_dmamap_unload(rxr->rx_tag, rxbuf->map); 397979251f5eSSepherosa Ziehau 398079251f5eSSepherosa Ziehau map = rxbuf->map; 398179251f5eSSepherosa Ziehau rxbuf->map = rxr->rx_sparemap; 398279251f5eSSepherosa Ziehau rxr->rx_sparemap = map; 398379251f5eSSepherosa Ziehau 398479251f5eSSepherosa Ziehau rxbuf->m_head = m; 398579251f5eSSepherosa Ziehau rxbuf->paddr = seg.ds_addr; 398679251f5eSSepherosa Ziehau 398779251f5eSSepherosa Ziehau ix_setup_rxdesc(&rxr->rx_base[i], rxbuf); 398879251f5eSSepherosa Ziehau return 0; 398979251f5eSSepherosa Ziehau } 399079251f5eSSepherosa Ziehau 399179251f5eSSepherosa Ziehau static void 399279251f5eSSepherosa Ziehau ix_add_sysctl(struct ix_softc *sc) 399379251f5eSSepherosa Ziehau { 399426595b18SSascha Wildner struct sysctl_ctx_list *ctx = device_get_sysctl_ctx(sc->dev); 399526595b18SSascha Wildner struct sysctl_oid *tree = device_get_sysctl_tree(sc->dev); 399679251f5eSSepherosa Ziehau #ifdef IX_RSS_DEBUG 399779251f5eSSepherosa Ziehau char node[32]; 3998020afcaaSSascha Wildner int i; 399979251f5eSSepherosa Ziehau #endif 400079251f5eSSepherosa Ziehau 400126595b18SSascha Wildner SYSCTL_ADD_INT(ctx, SYSCTL_CHILDREN(tree), 400279251f5eSSepherosa Ziehau OID_AUTO, "rxr", CTLFLAG_RD, &sc->rx_ring_cnt, 0, "# of RX rings"); 400326595b18SSascha Wildner SYSCTL_ADD_INT(ctx, SYSCTL_CHILDREN(tree), 400479251f5eSSepherosa Ziehau OID_AUTO, "rxr_inuse", CTLFLAG_RD, &sc->rx_ring_inuse, 0, 400579251f5eSSepherosa Ziehau "# of RX rings used"); 400626595b18SSascha Wildner SYSCTL_ADD_INT(ctx, SYSCTL_CHILDREN(tree), 400779251f5eSSepherosa Ziehau OID_AUTO, "txr", CTLFLAG_RD, &sc->tx_ring_cnt, 0, "# of TX rings"); 400826595b18SSascha Wildner SYSCTL_ADD_INT(ctx, SYSCTL_CHILDREN(tree), 400979251f5eSSepherosa Ziehau OID_AUTO, "txr_inuse", CTLFLAG_RD, &sc->tx_ring_inuse, 0, 401079251f5eSSepherosa Ziehau "# of TX rings used"); 401126595b18SSascha Wildner SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree), 401279251f5eSSepherosa Ziehau OID_AUTO, "rxd", CTLTYPE_INT | CTLFLAG_RD, 401379251f5eSSepherosa Ziehau sc, 0, ix_sysctl_rxd, "I", 401479251f5eSSepherosa Ziehau "# of RX descs"); 401526595b18SSascha Wildner SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree), 401679251f5eSSepherosa Ziehau OID_AUTO, "txd", CTLTYPE_INT | CTLFLAG_RD, 401779251f5eSSepherosa Ziehau sc, 0, ix_sysctl_txd, "I", 401879251f5eSSepherosa Ziehau "# of TX descs"); 401926595b18SSascha Wildner SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree), 402079251f5eSSepherosa Ziehau OID_AUTO, "tx_wreg_nsegs", CTLTYPE_INT | CTLFLAG_RW, 402179251f5eSSepherosa Ziehau sc, 0, ix_sysctl_tx_wreg_nsegs, "I", 402279251f5eSSepherosa Ziehau "# of segments sent before write to hardware register"); 402326595b18SSascha Wildner SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree), 402479251f5eSSepherosa Ziehau OID_AUTO, "rx_wreg_nsegs", CTLTYPE_INT | CTLFLAG_RW, 402579251f5eSSepherosa Ziehau sc, 0, ix_sysctl_rx_wreg_nsegs, "I", 402679251f5eSSepherosa Ziehau "# of received segments sent before write to hardware register"); 402726595b18SSascha Wildner SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree), 402879251f5eSSepherosa Ziehau OID_AUTO, "tx_intr_nsegs", CTLTYPE_INT | CTLFLAG_RW, 402979251f5eSSepherosa Ziehau sc, 0, ix_sysctl_tx_intr_nsegs, "I", 403079251f5eSSepherosa Ziehau "# of segments per TX interrupt"); 403179251f5eSSepherosa Ziehau 40324a648aefSSepherosa Ziehau #ifdef IFPOLL_ENABLE 403326595b18SSascha Wildner SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree), 40344a648aefSSepherosa Ziehau OID_AUTO, "npoll_rxoff", CTLTYPE_INT|CTLFLAG_RW, 40354a648aefSSepherosa Ziehau sc, 0, ix_sysctl_npoll_rxoff, "I", "NPOLLING RX cpu offset"); 403626595b18SSascha Wildner SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree), 40374a648aefSSepherosa Ziehau OID_AUTO, "npoll_txoff", CTLTYPE_INT|CTLFLAG_RW, 40384a648aefSSepherosa Ziehau sc, 0, ix_sysctl_npoll_txoff, "I", "NPOLLING TX cpu offset"); 40394a648aefSSepherosa Ziehau #endif 40404a648aefSSepherosa Ziehau 4041189a0ff3SSepherosa Ziehau #define IX_ADD_INTR_RATE_SYSCTL(sc, use, name) \ 4042189a0ff3SSepherosa Ziehau do { \ 4043189a0ff3SSepherosa Ziehau ix_add_intr_rate_sysctl(sc, IX_INTR_USE_##use, #name, \ 4044189a0ff3SSepherosa Ziehau ix_sysctl_##name, #use " interrupt rate"); \ 4045189a0ff3SSepherosa Ziehau } while (0) 4046189a0ff3SSepherosa Ziehau 4047189a0ff3SSepherosa Ziehau IX_ADD_INTR_RATE_SYSCTL(sc, RXTX, rxtx_intr_rate); 4048189a0ff3SSepherosa Ziehau IX_ADD_INTR_RATE_SYSCTL(sc, RX, rx_intr_rate); 4049189a0ff3SSepherosa Ziehau IX_ADD_INTR_RATE_SYSCTL(sc, TX, tx_intr_rate); 4050189a0ff3SSepherosa Ziehau IX_ADD_INTR_RATE_SYSCTL(sc, STATUS, sts_intr_rate); 4051189a0ff3SSepherosa Ziehau 4052189a0ff3SSepherosa Ziehau #undef IX_ADD_INTR_RATE_SYSCTL 405379251f5eSSepherosa Ziehau 405479251f5eSSepherosa Ziehau #ifdef IX_RSS_DEBUG 405526595b18SSascha Wildner SYSCTL_ADD_INT(ctx, SYSCTL_CHILDREN(tree), 405679251f5eSSepherosa Ziehau OID_AUTO, "rss_debug", CTLFLAG_RW, &sc->rss_debug, 0, 405779251f5eSSepherosa Ziehau "RSS debug level"); 405879251f5eSSepherosa Ziehau for (i = 0; i < sc->rx_ring_cnt; ++i) { 405979251f5eSSepherosa Ziehau ksnprintf(node, sizeof(node), "rx%d_pkt", i); 406026595b18SSascha Wildner SYSCTL_ADD_ULONG(ctx, 406126595b18SSascha Wildner SYSCTL_CHILDREN(tree), OID_AUTO, node, 406279251f5eSSepherosa Ziehau CTLFLAG_RW, &sc->rx_rings[i].rx_pkts, "RXed packets"); 406379251f5eSSepherosa Ziehau } 406479251f5eSSepherosa Ziehau #endif 406579251f5eSSepherosa Ziehau 406679251f5eSSepherosa Ziehau #if 0 406779251f5eSSepherosa Ziehau ix_add_hw_stats(sc); 406879251f5eSSepherosa Ziehau #endif 406979251f5eSSepherosa Ziehau 407079251f5eSSepherosa Ziehau } 407179251f5eSSepherosa Ziehau 407279251f5eSSepherosa Ziehau static int 407379251f5eSSepherosa Ziehau ix_sysctl_tx_wreg_nsegs(SYSCTL_HANDLER_ARGS) 407479251f5eSSepherosa Ziehau { 407579251f5eSSepherosa Ziehau struct ix_softc *sc = (void *)arg1; 407679251f5eSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 407779251f5eSSepherosa Ziehau int error, nsegs, i; 407879251f5eSSepherosa Ziehau 407979251f5eSSepherosa Ziehau nsegs = sc->tx_rings[0].tx_wreg_nsegs; 408079251f5eSSepherosa Ziehau error = sysctl_handle_int(oidp, &nsegs, 0, req); 408179251f5eSSepherosa Ziehau if (error || req->newptr == NULL) 408279251f5eSSepherosa Ziehau return error; 408379251f5eSSepherosa Ziehau if (nsegs < 0) 408479251f5eSSepherosa Ziehau return EINVAL; 408579251f5eSSepherosa Ziehau 408679251f5eSSepherosa Ziehau ifnet_serialize_all(ifp); 408779251f5eSSepherosa Ziehau for (i = 0; i < sc->tx_ring_cnt; ++i) 408879251f5eSSepherosa Ziehau sc->tx_rings[i].tx_wreg_nsegs = nsegs; 408979251f5eSSepherosa Ziehau ifnet_deserialize_all(ifp); 409079251f5eSSepherosa Ziehau 409179251f5eSSepherosa Ziehau return 0; 409279251f5eSSepherosa Ziehau } 409379251f5eSSepherosa Ziehau 409479251f5eSSepherosa Ziehau static int 409579251f5eSSepherosa Ziehau ix_sysctl_rx_wreg_nsegs(SYSCTL_HANDLER_ARGS) 409679251f5eSSepherosa Ziehau { 409779251f5eSSepherosa Ziehau struct ix_softc *sc = (void *)arg1; 409879251f5eSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 409979251f5eSSepherosa Ziehau int error, nsegs, i; 410079251f5eSSepherosa Ziehau 410179251f5eSSepherosa Ziehau nsegs = sc->rx_rings[0].rx_wreg_nsegs; 410279251f5eSSepherosa Ziehau error = sysctl_handle_int(oidp, &nsegs, 0, req); 410379251f5eSSepherosa Ziehau if (error || req->newptr == NULL) 410479251f5eSSepherosa Ziehau return error; 410579251f5eSSepherosa Ziehau if (nsegs < 0) 410679251f5eSSepherosa Ziehau return EINVAL; 410779251f5eSSepherosa Ziehau 410879251f5eSSepherosa Ziehau ifnet_serialize_all(ifp); 410979251f5eSSepherosa Ziehau for (i = 0; i < sc->rx_ring_cnt; ++i) 411079251f5eSSepherosa Ziehau sc->rx_rings[i].rx_wreg_nsegs =nsegs; 411179251f5eSSepherosa Ziehau ifnet_deserialize_all(ifp); 411279251f5eSSepherosa Ziehau 411379251f5eSSepherosa Ziehau return 0; 411479251f5eSSepherosa Ziehau } 411579251f5eSSepherosa Ziehau 411679251f5eSSepherosa Ziehau static int 411779251f5eSSepherosa Ziehau ix_sysctl_txd(SYSCTL_HANDLER_ARGS) 411879251f5eSSepherosa Ziehau { 411979251f5eSSepherosa Ziehau struct ix_softc *sc = (void *)arg1; 412079251f5eSSepherosa Ziehau int txd; 412179251f5eSSepherosa Ziehau 412279251f5eSSepherosa Ziehau txd = sc->tx_rings[0].tx_ndesc; 412379251f5eSSepherosa Ziehau return sysctl_handle_int(oidp, &txd, 0, req); 412479251f5eSSepherosa Ziehau } 412579251f5eSSepherosa Ziehau 412679251f5eSSepherosa Ziehau static int 412779251f5eSSepherosa Ziehau ix_sysctl_rxd(SYSCTL_HANDLER_ARGS) 412879251f5eSSepherosa Ziehau { 412979251f5eSSepherosa Ziehau struct ix_softc *sc = (void *)arg1; 413079251f5eSSepherosa Ziehau int rxd; 413179251f5eSSepherosa Ziehau 413279251f5eSSepherosa Ziehau rxd = sc->rx_rings[0].rx_ndesc; 413379251f5eSSepherosa Ziehau return sysctl_handle_int(oidp, &rxd, 0, req); 413479251f5eSSepherosa Ziehau } 413579251f5eSSepherosa Ziehau 413679251f5eSSepherosa Ziehau static int 413779251f5eSSepherosa Ziehau ix_sysctl_tx_intr_nsegs(SYSCTL_HANDLER_ARGS) 413879251f5eSSepherosa Ziehau { 413979251f5eSSepherosa Ziehau struct ix_softc *sc = (void *)arg1; 414079251f5eSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 414179251f5eSSepherosa Ziehau struct ix_tx_ring *txr = &sc->tx_rings[0]; 414279251f5eSSepherosa Ziehau int error, nsegs; 414379251f5eSSepherosa Ziehau 414479251f5eSSepherosa Ziehau nsegs = txr->tx_intr_nsegs; 414579251f5eSSepherosa Ziehau error = sysctl_handle_int(oidp, &nsegs, 0, req); 414679251f5eSSepherosa Ziehau if (error || req->newptr == NULL) 414779251f5eSSepherosa Ziehau return error; 414879251f5eSSepherosa Ziehau if (nsegs < 0) 414979251f5eSSepherosa Ziehau return EINVAL; 415079251f5eSSepherosa Ziehau 415179251f5eSSepherosa Ziehau ifnet_serialize_all(ifp); 415279251f5eSSepherosa Ziehau 415379251f5eSSepherosa Ziehau if (nsegs >= txr->tx_ndesc - IX_MAX_SCATTER - IX_TX_RESERVED) { 415479251f5eSSepherosa Ziehau error = EINVAL; 415579251f5eSSepherosa Ziehau } else { 415679251f5eSSepherosa Ziehau int i; 415779251f5eSSepherosa Ziehau 415879251f5eSSepherosa Ziehau error = 0; 415979251f5eSSepherosa Ziehau for (i = 0; i < sc->tx_ring_cnt; ++i) 416079251f5eSSepherosa Ziehau sc->tx_rings[i].tx_intr_nsegs = nsegs; 416179251f5eSSepherosa Ziehau } 416279251f5eSSepherosa Ziehau 416379251f5eSSepherosa Ziehau ifnet_deserialize_all(ifp); 416479251f5eSSepherosa Ziehau 416579251f5eSSepherosa Ziehau return error; 416679251f5eSSepherosa Ziehau } 416779251f5eSSepherosa Ziehau 416879251f5eSSepherosa Ziehau static void 416979251f5eSSepherosa Ziehau ix_set_eitr(struct ix_softc *sc, int idx, int rate) 417079251f5eSSepherosa Ziehau { 417179251f5eSSepherosa Ziehau uint32_t eitr, eitr_intvl; 417279251f5eSSepherosa Ziehau 417379251f5eSSepherosa Ziehau eitr = IXGBE_READ_REG(&sc->hw, IXGBE_EITR(idx)); 417479251f5eSSepherosa Ziehau eitr_intvl = 1000000000 / 256 / rate; 417579251f5eSSepherosa Ziehau 417679251f5eSSepherosa Ziehau if (sc->hw.mac.type == ixgbe_mac_82598EB) { 417779251f5eSSepherosa Ziehau eitr &= ~IX_EITR_INTVL_MASK_82598; 417879251f5eSSepherosa Ziehau if (eitr_intvl == 0) 417979251f5eSSepherosa Ziehau eitr_intvl = 1; 418079251f5eSSepherosa Ziehau else if (eitr_intvl > IX_EITR_INTVL_MASK_82598) 418179251f5eSSepherosa Ziehau eitr_intvl = IX_EITR_INTVL_MASK_82598; 418279251f5eSSepherosa Ziehau } else { 418379251f5eSSepherosa Ziehau eitr &= ~IX_EITR_INTVL_MASK; 418479251f5eSSepherosa Ziehau 418579251f5eSSepherosa Ziehau eitr_intvl &= ~IX_EITR_INTVL_RSVD_MASK; 418679251f5eSSepherosa Ziehau if (eitr_intvl == 0) 418779251f5eSSepherosa Ziehau eitr_intvl = IX_EITR_INTVL_MIN; 418879251f5eSSepherosa Ziehau else if (eitr_intvl > IX_EITR_INTVL_MAX) 418979251f5eSSepherosa Ziehau eitr_intvl = IX_EITR_INTVL_MAX; 419079251f5eSSepherosa Ziehau } 419179251f5eSSepherosa Ziehau eitr |= eitr_intvl; 419279251f5eSSepherosa Ziehau 419379251f5eSSepherosa Ziehau IXGBE_WRITE_REG(&sc->hw, IXGBE_EITR(idx), eitr); 419479251f5eSSepherosa Ziehau } 419579251f5eSSepherosa Ziehau 419679251f5eSSepherosa Ziehau static int 4197189a0ff3SSepherosa Ziehau ix_sysctl_rxtx_intr_rate(SYSCTL_HANDLER_ARGS) 4198189a0ff3SSepherosa Ziehau { 4199189a0ff3SSepherosa Ziehau return ix_sysctl_intr_rate(oidp, arg1, arg2, req, IX_INTR_USE_RXTX); 4200189a0ff3SSepherosa Ziehau } 4201189a0ff3SSepherosa Ziehau 4202189a0ff3SSepherosa Ziehau static int 4203189a0ff3SSepherosa Ziehau ix_sysctl_rx_intr_rate(SYSCTL_HANDLER_ARGS) 4204189a0ff3SSepherosa Ziehau { 4205189a0ff3SSepherosa Ziehau return ix_sysctl_intr_rate(oidp, arg1, arg2, req, IX_INTR_USE_RX); 4206189a0ff3SSepherosa Ziehau } 4207189a0ff3SSepherosa Ziehau 4208189a0ff3SSepherosa Ziehau static int 4209189a0ff3SSepherosa Ziehau ix_sysctl_tx_intr_rate(SYSCTL_HANDLER_ARGS) 4210189a0ff3SSepherosa Ziehau { 4211189a0ff3SSepherosa Ziehau return ix_sysctl_intr_rate(oidp, arg1, arg2, req, IX_INTR_USE_TX); 4212189a0ff3SSepherosa Ziehau } 4213189a0ff3SSepherosa Ziehau 4214189a0ff3SSepherosa Ziehau static int 4215189a0ff3SSepherosa Ziehau ix_sysctl_sts_intr_rate(SYSCTL_HANDLER_ARGS) 4216189a0ff3SSepherosa Ziehau { 4217189a0ff3SSepherosa Ziehau return ix_sysctl_intr_rate(oidp, arg1, arg2, req, IX_INTR_USE_STATUS); 4218189a0ff3SSepherosa Ziehau } 4219189a0ff3SSepherosa Ziehau 4220189a0ff3SSepherosa Ziehau static int 4221189a0ff3SSepherosa Ziehau ix_sysctl_intr_rate(SYSCTL_HANDLER_ARGS, int use) 422279251f5eSSepherosa Ziehau { 422379251f5eSSepherosa Ziehau struct ix_softc *sc = (void *)arg1; 422479251f5eSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 422579251f5eSSepherosa Ziehau int error, rate, i; 422679251f5eSSepherosa Ziehau 422779251f5eSSepherosa Ziehau rate = 0; 422879251f5eSSepherosa Ziehau for (i = 0; i < sc->intr_cnt; ++i) { 4229189a0ff3SSepherosa Ziehau if (sc->intr_data[i].intr_use == use) { 423079251f5eSSepherosa Ziehau rate = sc->intr_data[i].intr_rate; 423179251f5eSSepherosa Ziehau break; 423279251f5eSSepherosa Ziehau } 423379251f5eSSepherosa Ziehau } 423479251f5eSSepherosa Ziehau 423579251f5eSSepherosa Ziehau error = sysctl_handle_int(oidp, &rate, 0, req); 423679251f5eSSepherosa Ziehau if (error || req->newptr == NULL) 423779251f5eSSepherosa Ziehau return error; 423879251f5eSSepherosa Ziehau if (rate <= 0) 423979251f5eSSepherosa Ziehau return EINVAL; 424079251f5eSSepherosa Ziehau 424179251f5eSSepherosa Ziehau ifnet_serialize_all(ifp); 424279251f5eSSepherosa Ziehau 424379251f5eSSepherosa Ziehau for (i = 0; i < sc->intr_cnt; ++i) { 4244189a0ff3SSepherosa Ziehau if (sc->intr_data[i].intr_use == use) { 424579251f5eSSepherosa Ziehau sc->intr_data[i].intr_rate = rate; 424679251f5eSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) 424779251f5eSSepherosa Ziehau ix_set_eitr(sc, i, rate); 424879251f5eSSepherosa Ziehau } 424979251f5eSSepherosa Ziehau } 425079251f5eSSepherosa Ziehau 425179251f5eSSepherosa Ziehau ifnet_deserialize_all(ifp); 425279251f5eSSepherosa Ziehau 425379251f5eSSepherosa Ziehau return error; 425479251f5eSSepherosa Ziehau } 425579251f5eSSepherosa Ziehau 425679251f5eSSepherosa Ziehau static void 4257189a0ff3SSepherosa Ziehau ix_add_intr_rate_sysctl(struct ix_softc *sc, int use, 4258189a0ff3SSepherosa Ziehau const char *name, int (*handler)(SYSCTL_HANDLER_ARGS), const char *desc) 4259189a0ff3SSepherosa Ziehau { 4260189a0ff3SSepherosa Ziehau int i; 4261189a0ff3SSepherosa Ziehau 4262189a0ff3SSepherosa Ziehau for (i = 0; i < sc->intr_cnt; ++i) { 4263189a0ff3SSepherosa Ziehau if (sc->intr_data[i].intr_use == use) { 426426595b18SSascha Wildner SYSCTL_ADD_PROC(device_get_sysctl_ctx(sc->dev), 426526595b18SSascha Wildner SYSCTL_CHILDREN(device_get_sysctl_tree(sc->dev)), 4266189a0ff3SSepherosa Ziehau OID_AUTO, name, CTLTYPE_INT | CTLFLAG_RW, 4267189a0ff3SSepherosa Ziehau sc, 0, handler, "I", desc); 4268189a0ff3SSepherosa Ziehau break; 4269189a0ff3SSepherosa Ziehau } 4270189a0ff3SSepherosa Ziehau } 4271189a0ff3SSepherosa Ziehau } 4272189a0ff3SSepherosa Ziehau 4273189a0ff3SSepherosa Ziehau static void 427479251f5eSSepherosa Ziehau ix_set_timer_cpuid(struct ix_softc *sc, boolean_t polling) 427579251f5eSSepherosa Ziehau { 427679251f5eSSepherosa Ziehau if (polling || sc->intr_type == PCI_INTR_TYPE_MSIX) 427779251f5eSSepherosa Ziehau sc->timer_cpuid = 0; /* XXX fixed */ 427879251f5eSSepherosa Ziehau else 427979251f5eSSepherosa Ziehau sc->timer_cpuid = rman_get_cpuid(sc->intr_data[0].intr_res); 428079251f5eSSepherosa Ziehau } 4281189a0ff3SSepherosa Ziehau 4282189a0ff3SSepherosa Ziehau static void 4283189a0ff3SSepherosa Ziehau ix_alloc_msix(struct ix_softc *sc) 4284189a0ff3SSepherosa Ziehau { 4285189a0ff3SSepherosa Ziehau int msix_enable, msix_cnt, msix_cnt2, alloc_cnt; 4286189a0ff3SSepherosa Ziehau struct ix_intr_data *intr; 4287189a0ff3SSepherosa Ziehau int i, x, error; 4288189a0ff3SSepherosa Ziehau int offset, offset_def, agg_rxtx, ring_max; 4289189a0ff3SSepherosa Ziehau boolean_t aggregate, setup = FALSE; 4290189a0ff3SSepherosa Ziehau 4291189a0ff3SSepherosa Ziehau msix_enable = ix_msix_enable; 4292189a0ff3SSepherosa Ziehau /* 4293189a0ff3SSepherosa Ziehau * Don't enable MSI-X on 82598 by default, see: 4294189a0ff3SSepherosa Ziehau * 82598 specification update errata #38 4295189a0ff3SSepherosa Ziehau */ 4296189a0ff3SSepherosa Ziehau if (sc->hw.mac.type == ixgbe_mac_82598EB) 4297189a0ff3SSepherosa Ziehau msix_enable = 0; 4298189a0ff3SSepherosa Ziehau msix_enable = device_getenv_int(sc->dev, "msix.enable", msix_enable); 4299189a0ff3SSepherosa Ziehau if (!msix_enable) 4300189a0ff3SSepherosa Ziehau return; 4301189a0ff3SSepherosa Ziehau 4302189a0ff3SSepherosa Ziehau msix_cnt = pci_msix_count(sc->dev); 4303189a0ff3SSepherosa Ziehau #ifdef IX_MSIX_DEBUG 4304189a0ff3SSepherosa Ziehau msix_cnt = device_getenv_int(sc->dev, "msix.count", msix_cnt); 4305189a0ff3SSepherosa Ziehau #endif 4306189a0ff3SSepherosa Ziehau if (msix_cnt <= 1) { 4307189a0ff3SSepherosa Ziehau /* One MSI-X model does not make sense */ 4308189a0ff3SSepherosa Ziehau return; 4309189a0ff3SSepherosa Ziehau } 4310189a0ff3SSepherosa Ziehau 4311189a0ff3SSepherosa Ziehau i = 0; 4312189a0ff3SSepherosa Ziehau while ((1 << (i + 1)) <= msix_cnt) 4313189a0ff3SSepherosa Ziehau ++i; 4314189a0ff3SSepherosa Ziehau msix_cnt2 = 1 << i; 4315189a0ff3SSepherosa Ziehau 4316189a0ff3SSepherosa Ziehau if (bootverbose) { 4317189a0ff3SSepherosa Ziehau device_printf(sc->dev, "MSI-X count %d/%d\n", 4318189a0ff3SSepherosa Ziehau msix_cnt2, msix_cnt); 4319189a0ff3SSepherosa Ziehau } 4320189a0ff3SSepherosa Ziehau 4321189a0ff3SSepherosa Ziehau KKASSERT(msix_cnt >= msix_cnt2); 4322189a0ff3SSepherosa Ziehau if (msix_cnt == msix_cnt2) { 4323189a0ff3SSepherosa Ziehau /* We need at least one MSI-X for link status */ 4324189a0ff3SSepherosa Ziehau msix_cnt2 >>= 1; 4325189a0ff3SSepherosa Ziehau if (msix_cnt2 <= 1) { 4326189a0ff3SSepherosa Ziehau /* One MSI-X for RX/TX does not make sense */ 4327189a0ff3SSepherosa Ziehau device_printf(sc->dev, "not enough MSI-X for TX/RX, " 4328189a0ff3SSepherosa Ziehau "MSI-X count %d/%d\n", msix_cnt2, msix_cnt); 4329189a0ff3SSepherosa Ziehau return; 4330189a0ff3SSepherosa Ziehau } 4331189a0ff3SSepherosa Ziehau KKASSERT(msix_cnt > msix_cnt2); 4332189a0ff3SSepherosa Ziehau 4333189a0ff3SSepherosa Ziehau if (bootverbose) { 4334189a0ff3SSepherosa Ziehau device_printf(sc->dev, "MSI-X count eq fixup %d/%d\n", 4335189a0ff3SSepherosa Ziehau msix_cnt2, msix_cnt); 4336189a0ff3SSepherosa Ziehau } 4337189a0ff3SSepherosa Ziehau } 4338189a0ff3SSepherosa Ziehau 4339189a0ff3SSepherosa Ziehau /* 4340189a0ff3SSepherosa Ziehau * Make sure that we don't break interrupt related registers 4341189a0ff3SSepherosa Ziehau * (EIMS, etc) limitation. 4342189a0ff3SSepherosa Ziehau * 4343189a0ff3SSepherosa Ziehau * NOTE: msix_cnt > msix_cnt2, when we reach here 4344189a0ff3SSepherosa Ziehau */ 4345189a0ff3SSepherosa Ziehau if (sc->hw.mac.type == ixgbe_mac_82598EB) { 4346189a0ff3SSepherosa Ziehau if (msix_cnt2 > IX_MAX_MSIX_82598) 4347189a0ff3SSepherosa Ziehau msix_cnt2 = IX_MAX_MSIX_82598; 4348189a0ff3SSepherosa Ziehau } else { 4349189a0ff3SSepherosa Ziehau if (msix_cnt2 > IX_MAX_MSIX) 4350189a0ff3SSepherosa Ziehau msix_cnt2 = IX_MAX_MSIX; 4351189a0ff3SSepherosa Ziehau } 4352189a0ff3SSepherosa Ziehau msix_cnt = msix_cnt2 + 1; /* +1 for status */ 4353189a0ff3SSepherosa Ziehau 4354189a0ff3SSepherosa Ziehau if (bootverbose) { 4355189a0ff3SSepherosa Ziehau device_printf(sc->dev, "MSI-X count max fixup %d/%d\n", 4356189a0ff3SSepherosa Ziehau msix_cnt2, msix_cnt); 4357189a0ff3SSepherosa Ziehau } 4358189a0ff3SSepherosa Ziehau 4359189a0ff3SSepherosa Ziehau sc->rx_ring_msix = sc->rx_ring_cnt; 4360189a0ff3SSepherosa Ziehau if (sc->rx_ring_msix > msix_cnt2) 4361189a0ff3SSepherosa Ziehau sc->rx_ring_msix = msix_cnt2; 4362189a0ff3SSepherosa Ziehau 4363189a0ff3SSepherosa Ziehau sc->tx_ring_msix = sc->tx_ring_cnt; 4364189a0ff3SSepherosa Ziehau if (sc->tx_ring_msix > msix_cnt2) 4365189a0ff3SSepherosa Ziehau sc->tx_ring_msix = msix_cnt2; 4366189a0ff3SSepherosa Ziehau 4367189a0ff3SSepherosa Ziehau ring_max = sc->rx_ring_msix; 4368189a0ff3SSepherosa Ziehau if (ring_max < sc->tx_ring_msix) 4369189a0ff3SSepherosa Ziehau ring_max = sc->tx_ring_msix; 4370189a0ff3SSepherosa Ziehau 4371189a0ff3SSepherosa Ziehau /* Allow user to force independent RX/TX MSI-X handling */ 4372189a0ff3SSepherosa Ziehau agg_rxtx = device_getenv_int(sc->dev, "msix.agg_rxtx", 4373189a0ff3SSepherosa Ziehau ix_msix_agg_rxtx); 4374189a0ff3SSepherosa Ziehau 4375189a0ff3SSepherosa Ziehau if (!agg_rxtx && msix_cnt >= sc->tx_ring_msix + sc->rx_ring_msix + 1) { 4376189a0ff3SSepherosa Ziehau /* 4377189a0ff3SSepherosa Ziehau * Independent TX/RX MSI-X 4378189a0ff3SSepherosa Ziehau */ 4379189a0ff3SSepherosa Ziehau aggregate = FALSE; 4380189a0ff3SSepherosa Ziehau if (bootverbose) 4381189a0ff3SSepherosa Ziehau device_printf(sc->dev, "independent TX/RX MSI-X\n"); 4382189a0ff3SSepherosa Ziehau alloc_cnt = sc->tx_ring_msix + sc->rx_ring_msix; 4383189a0ff3SSepherosa Ziehau } else { 4384189a0ff3SSepherosa Ziehau /* 4385189a0ff3SSepherosa Ziehau * Aggregate TX/RX MSI-X 4386189a0ff3SSepherosa Ziehau */ 4387189a0ff3SSepherosa Ziehau aggregate = TRUE; 4388189a0ff3SSepherosa Ziehau if (bootverbose) 4389189a0ff3SSepherosa Ziehau device_printf(sc->dev, "aggregate TX/RX MSI-X\n"); 4390189a0ff3SSepherosa Ziehau alloc_cnt = msix_cnt2; 4391189a0ff3SSepherosa Ziehau if (alloc_cnt > ring_max) 4392189a0ff3SSepherosa Ziehau alloc_cnt = ring_max; 4393189a0ff3SSepherosa Ziehau KKASSERT(alloc_cnt >= sc->rx_ring_msix && 4394189a0ff3SSepherosa Ziehau alloc_cnt >= sc->tx_ring_msix); 4395189a0ff3SSepherosa Ziehau } 4396189a0ff3SSepherosa Ziehau ++alloc_cnt; /* For status */ 4397189a0ff3SSepherosa Ziehau 4398189a0ff3SSepherosa Ziehau if (bootverbose) { 4399189a0ff3SSepherosa Ziehau device_printf(sc->dev, "MSI-X alloc %d, " 4400189a0ff3SSepherosa Ziehau "RX ring %d, TX ring %d\n", alloc_cnt, 4401189a0ff3SSepherosa Ziehau sc->rx_ring_msix, sc->tx_ring_msix); 4402189a0ff3SSepherosa Ziehau } 4403189a0ff3SSepherosa Ziehau 4404189a0ff3SSepherosa Ziehau sc->msix_mem_rid = PCIR_BAR(IX_MSIX_BAR_82598); 4405189a0ff3SSepherosa Ziehau sc->msix_mem_res = bus_alloc_resource_any(sc->dev, SYS_RES_MEMORY, 4406189a0ff3SSepherosa Ziehau &sc->msix_mem_rid, RF_ACTIVE); 4407189a0ff3SSepherosa Ziehau if (sc->msix_mem_res == NULL) { 4408189a0ff3SSepherosa Ziehau sc->msix_mem_rid = PCIR_BAR(IX_MSIX_BAR_82599); 4409189a0ff3SSepherosa Ziehau sc->msix_mem_res = bus_alloc_resource_any(sc->dev, 4410189a0ff3SSepherosa Ziehau SYS_RES_MEMORY, &sc->msix_mem_rid, RF_ACTIVE); 4411189a0ff3SSepherosa Ziehau if (sc->msix_mem_res == NULL) { 4412189a0ff3SSepherosa Ziehau device_printf(sc->dev, "Unable to map MSI-X table\n"); 4413189a0ff3SSepherosa Ziehau return; 4414189a0ff3SSepherosa Ziehau } 4415189a0ff3SSepherosa Ziehau } 4416189a0ff3SSepherosa Ziehau 4417189a0ff3SSepherosa Ziehau sc->intr_cnt = alloc_cnt; 4418189a0ff3SSepherosa Ziehau sc->intr_data = kmalloc(sizeof(struct ix_intr_data) * sc->intr_cnt, 4419189a0ff3SSepherosa Ziehau M_DEVBUF, M_WAITOK | M_ZERO); 4420189a0ff3SSepherosa Ziehau for (x = 0; x < sc->intr_cnt; ++x) { 4421189a0ff3SSepherosa Ziehau intr = &sc->intr_data[x]; 4422189a0ff3SSepherosa Ziehau intr->intr_rid = -1; 4423189a0ff3SSepherosa Ziehau intr->intr_rate = IX_INTR_RATE; 4424189a0ff3SSepherosa Ziehau } 4425189a0ff3SSepherosa Ziehau 4426189a0ff3SSepherosa Ziehau x = 0; 4427189a0ff3SSepherosa Ziehau if (!aggregate) { 4428189a0ff3SSepherosa Ziehau /* 4429189a0ff3SSepherosa Ziehau * RX rings 4430189a0ff3SSepherosa Ziehau */ 4431189a0ff3SSepherosa Ziehau if (sc->rx_ring_msix == ncpus2) { 4432189a0ff3SSepherosa Ziehau offset = 0; 4433189a0ff3SSepherosa Ziehau } else { 4434189a0ff3SSepherosa Ziehau offset_def = (sc->rx_ring_msix * 4435189a0ff3SSepherosa Ziehau device_get_unit(sc->dev)) % ncpus2; 4436189a0ff3SSepherosa Ziehau 4437189a0ff3SSepherosa Ziehau offset = device_getenv_int(sc->dev, 4438189a0ff3SSepherosa Ziehau "msix.rxoff", offset_def); 4439189a0ff3SSepherosa Ziehau if (offset >= ncpus2 || 4440189a0ff3SSepherosa Ziehau offset % sc->rx_ring_msix != 0) { 4441189a0ff3SSepherosa Ziehau device_printf(sc->dev, 4442189a0ff3SSepherosa Ziehau "invalid msix.rxoff %d, use %d\n", 4443189a0ff3SSepherosa Ziehau offset, offset_def); 4444189a0ff3SSepherosa Ziehau offset = offset_def; 4445189a0ff3SSepherosa Ziehau } 4446189a0ff3SSepherosa Ziehau } 4447189a0ff3SSepherosa Ziehau ix_conf_rx_msix(sc, 0, &x, offset); 4448189a0ff3SSepherosa Ziehau 4449189a0ff3SSepherosa Ziehau /* 4450189a0ff3SSepherosa Ziehau * TX rings 4451189a0ff3SSepherosa Ziehau */ 4452189a0ff3SSepherosa Ziehau if (sc->tx_ring_msix == ncpus2) { 4453189a0ff3SSepherosa Ziehau offset = 0; 4454189a0ff3SSepherosa Ziehau } else { 4455189a0ff3SSepherosa Ziehau offset_def = (sc->tx_ring_msix * 4456189a0ff3SSepherosa Ziehau device_get_unit(sc->dev)) % ncpus2; 4457189a0ff3SSepherosa Ziehau 4458189a0ff3SSepherosa Ziehau offset = device_getenv_int(sc->dev, 4459189a0ff3SSepherosa Ziehau "msix.txoff", offset_def); 4460189a0ff3SSepherosa Ziehau if (offset >= ncpus2 || 4461189a0ff3SSepherosa Ziehau offset % sc->tx_ring_msix != 0) { 4462189a0ff3SSepherosa Ziehau device_printf(sc->dev, 4463189a0ff3SSepherosa Ziehau "invalid msix.txoff %d, use %d\n", 4464189a0ff3SSepherosa Ziehau offset, offset_def); 4465189a0ff3SSepherosa Ziehau offset = offset_def; 4466189a0ff3SSepherosa Ziehau } 4467189a0ff3SSepherosa Ziehau } 4468189a0ff3SSepherosa Ziehau ix_conf_tx_msix(sc, 0, &x, offset); 4469189a0ff3SSepherosa Ziehau } else { 4470189a0ff3SSepherosa Ziehau int ring_agg; 4471189a0ff3SSepherosa Ziehau 4472189a0ff3SSepherosa Ziehau ring_agg = sc->rx_ring_msix; 4473189a0ff3SSepherosa Ziehau if (ring_agg > sc->tx_ring_msix) 4474189a0ff3SSepherosa Ziehau ring_agg = sc->tx_ring_msix; 4475189a0ff3SSepherosa Ziehau 4476189a0ff3SSepherosa Ziehau if (ring_max == ncpus2) { 4477189a0ff3SSepherosa Ziehau offset = 0; 4478189a0ff3SSepherosa Ziehau } else { 4479189a0ff3SSepherosa Ziehau offset_def = (ring_max * device_get_unit(sc->dev)) % 4480189a0ff3SSepherosa Ziehau ncpus2; 4481189a0ff3SSepherosa Ziehau 4482189a0ff3SSepherosa Ziehau offset = device_getenv_int(sc->dev, "msix.off", 4483189a0ff3SSepherosa Ziehau offset_def); 4484189a0ff3SSepherosa Ziehau if (offset >= ncpus2 || offset % ring_max != 0) { 4485189a0ff3SSepherosa Ziehau device_printf(sc->dev, 4486189a0ff3SSepherosa Ziehau "invalid msix.off %d, use %d\n", 4487189a0ff3SSepherosa Ziehau offset, offset_def); 4488189a0ff3SSepherosa Ziehau offset = offset_def; 4489189a0ff3SSepherosa Ziehau } 4490189a0ff3SSepherosa Ziehau } 4491189a0ff3SSepherosa Ziehau 4492189a0ff3SSepherosa Ziehau for (i = 0; i < ring_agg; ++i) { 4493189a0ff3SSepherosa Ziehau struct ix_tx_ring *txr = &sc->tx_rings[i]; 4494189a0ff3SSepherosa Ziehau struct ix_rx_ring *rxr = &sc->rx_rings[i]; 4495189a0ff3SSepherosa Ziehau 4496189a0ff3SSepherosa Ziehau KKASSERT(x < sc->intr_cnt); 4497189a0ff3SSepherosa Ziehau rxr->rx_intr_vec = x; 4498189a0ff3SSepherosa Ziehau ix_setup_msix_eims(sc, x, 4499189a0ff3SSepherosa Ziehau &rxr->rx_eims, &rxr->rx_eims_val); 4500189a0ff3SSepherosa Ziehau rxr->rx_txr = txr; 4501189a0ff3SSepherosa Ziehau /* NOTE: Leave TX ring's intr_vec negative */ 4502189a0ff3SSepherosa Ziehau 4503189a0ff3SSepherosa Ziehau intr = &sc->intr_data[x++]; 4504189a0ff3SSepherosa Ziehau 4505189a0ff3SSepherosa Ziehau intr->intr_serialize = &rxr->rx_serialize; 4506189a0ff3SSepherosa Ziehau intr->intr_func = ix_msix_rxtx; 4507189a0ff3SSepherosa Ziehau intr->intr_funcarg = rxr; 4508189a0ff3SSepherosa Ziehau intr->intr_use = IX_INTR_USE_RXTX; 4509189a0ff3SSepherosa Ziehau 4510189a0ff3SSepherosa Ziehau intr->intr_cpuid = i + offset; 4511189a0ff3SSepherosa Ziehau KKASSERT(intr->intr_cpuid < ncpus2); 4512189a0ff3SSepherosa Ziehau txr->tx_intr_cpuid = intr->intr_cpuid; 4513189a0ff3SSepherosa Ziehau 4514189a0ff3SSepherosa Ziehau ksnprintf(intr->intr_desc0, sizeof(intr->intr_desc0), 4515189a0ff3SSepherosa Ziehau "%s rxtx%d", device_get_nameunit(sc->dev), i); 4516189a0ff3SSepherosa Ziehau intr->intr_desc = intr->intr_desc0; 4517189a0ff3SSepherosa Ziehau } 4518189a0ff3SSepherosa Ziehau 4519189a0ff3SSepherosa Ziehau if (ring_agg != ring_max) { 4520189a0ff3SSepherosa Ziehau if (ring_max == sc->tx_ring_msix) 4521189a0ff3SSepherosa Ziehau ix_conf_tx_msix(sc, i, &x, offset); 4522189a0ff3SSepherosa Ziehau else 4523189a0ff3SSepherosa Ziehau ix_conf_rx_msix(sc, i, &x, offset); 4524189a0ff3SSepherosa Ziehau } 4525189a0ff3SSepherosa Ziehau } 4526189a0ff3SSepherosa Ziehau 4527189a0ff3SSepherosa Ziehau /* 4528189a0ff3SSepherosa Ziehau * Status MSI-X 4529189a0ff3SSepherosa Ziehau */ 4530189a0ff3SSepherosa Ziehau KKASSERT(x < sc->intr_cnt); 4531189a0ff3SSepherosa Ziehau sc->sts_msix_vec = x; 4532189a0ff3SSepherosa Ziehau 4533189a0ff3SSepherosa Ziehau intr = &sc->intr_data[x++]; 4534189a0ff3SSepherosa Ziehau 4535189a0ff3SSepherosa Ziehau intr->intr_serialize = &sc->main_serialize; 4536189a0ff3SSepherosa Ziehau intr->intr_func = ix_msix_status; 4537189a0ff3SSepherosa Ziehau intr->intr_funcarg = sc; 4538189a0ff3SSepherosa Ziehau intr->intr_cpuid = 0; 4539189a0ff3SSepherosa Ziehau intr->intr_use = IX_INTR_USE_STATUS; 4540189a0ff3SSepherosa Ziehau 4541189a0ff3SSepherosa Ziehau ksnprintf(intr->intr_desc0, sizeof(intr->intr_desc0), "%s sts", 4542189a0ff3SSepherosa Ziehau device_get_nameunit(sc->dev)); 4543189a0ff3SSepherosa Ziehau intr->intr_desc = intr->intr_desc0; 4544189a0ff3SSepherosa Ziehau 4545189a0ff3SSepherosa Ziehau KKASSERT(x == sc->intr_cnt); 4546189a0ff3SSepherosa Ziehau 4547189a0ff3SSepherosa Ziehau error = pci_setup_msix(sc->dev); 4548189a0ff3SSepherosa Ziehau if (error) { 4549189a0ff3SSepherosa Ziehau device_printf(sc->dev, "Setup MSI-X failed\n"); 4550189a0ff3SSepherosa Ziehau goto back; 4551189a0ff3SSepherosa Ziehau } 4552189a0ff3SSepherosa Ziehau setup = TRUE; 4553189a0ff3SSepherosa Ziehau 4554189a0ff3SSepherosa Ziehau for (i = 0; i < sc->intr_cnt; ++i) { 4555189a0ff3SSepherosa Ziehau intr = &sc->intr_data[i]; 4556189a0ff3SSepherosa Ziehau 4557189a0ff3SSepherosa Ziehau error = pci_alloc_msix_vector(sc->dev, i, &intr->intr_rid, 4558189a0ff3SSepherosa Ziehau intr->intr_cpuid); 4559189a0ff3SSepherosa Ziehau if (error) { 4560189a0ff3SSepherosa Ziehau device_printf(sc->dev, 4561189a0ff3SSepherosa Ziehau "Unable to allocate MSI-X %d on cpu%d\n", i, 4562189a0ff3SSepherosa Ziehau intr->intr_cpuid); 4563189a0ff3SSepherosa Ziehau goto back; 4564189a0ff3SSepherosa Ziehau } 4565189a0ff3SSepherosa Ziehau 4566189a0ff3SSepherosa Ziehau intr->intr_res = bus_alloc_resource_any(sc->dev, SYS_RES_IRQ, 4567189a0ff3SSepherosa Ziehau &intr->intr_rid, RF_ACTIVE); 4568189a0ff3SSepherosa Ziehau if (intr->intr_res == NULL) { 4569189a0ff3SSepherosa Ziehau device_printf(sc->dev, 4570189a0ff3SSepherosa Ziehau "Unable to allocate MSI-X %d resource\n", i); 4571189a0ff3SSepherosa Ziehau error = ENOMEM; 4572189a0ff3SSepherosa Ziehau goto back; 4573189a0ff3SSepherosa Ziehau } 4574189a0ff3SSepherosa Ziehau } 4575189a0ff3SSepherosa Ziehau 4576189a0ff3SSepherosa Ziehau pci_enable_msix(sc->dev); 4577189a0ff3SSepherosa Ziehau sc->intr_type = PCI_INTR_TYPE_MSIX; 4578189a0ff3SSepherosa Ziehau back: 4579189a0ff3SSepherosa Ziehau if (error) 4580189a0ff3SSepherosa Ziehau ix_free_msix(sc, setup); 4581189a0ff3SSepherosa Ziehau } 4582189a0ff3SSepherosa Ziehau 4583189a0ff3SSepherosa Ziehau static void 4584189a0ff3SSepherosa Ziehau ix_free_msix(struct ix_softc *sc, boolean_t setup) 4585189a0ff3SSepherosa Ziehau { 4586189a0ff3SSepherosa Ziehau int i; 4587189a0ff3SSepherosa Ziehau 4588189a0ff3SSepherosa Ziehau KKASSERT(sc->intr_cnt > 1); 4589189a0ff3SSepherosa Ziehau 4590189a0ff3SSepherosa Ziehau for (i = 0; i < sc->intr_cnt; ++i) { 4591189a0ff3SSepherosa Ziehau struct ix_intr_data *intr = &sc->intr_data[i]; 4592189a0ff3SSepherosa Ziehau 4593189a0ff3SSepherosa Ziehau if (intr->intr_res != NULL) { 4594189a0ff3SSepherosa Ziehau bus_release_resource(sc->dev, SYS_RES_IRQ, 4595189a0ff3SSepherosa Ziehau intr->intr_rid, intr->intr_res); 4596189a0ff3SSepherosa Ziehau } 4597189a0ff3SSepherosa Ziehau if (intr->intr_rid >= 0) 4598189a0ff3SSepherosa Ziehau pci_release_msix_vector(sc->dev, intr->intr_rid); 4599189a0ff3SSepherosa Ziehau } 4600189a0ff3SSepherosa Ziehau if (setup) 4601189a0ff3SSepherosa Ziehau pci_teardown_msix(sc->dev); 4602189a0ff3SSepherosa Ziehau 4603189a0ff3SSepherosa Ziehau sc->intr_cnt = 0; 4604189a0ff3SSepherosa Ziehau kfree(sc->intr_data, M_DEVBUF); 4605189a0ff3SSepherosa Ziehau sc->intr_data = NULL; 4606189a0ff3SSepherosa Ziehau } 4607189a0ff3SSepherosa Ziehau 4608189a0ff3SSepherosa Ziehau static void 4609189a0ff3SSepherosa Ziehau ix_conf_rx_msix(struct ix_softc *sc, int i, int *x0, int offset) 4610189a0ff3SSepherosa Ziehau { 4611189a0ff3SSepherosa Ziehau int x = *x0; 4612189a0ff3SSepherosa Ziehau 4613189a0ff3SSepherosa Ziehau for (; i < sc->rx_ring_msix; ++i) { 4614189a0ff3SSepherosa Ziehau struct ix_rx_ring *rxr = &sc->rx_rings[i]; 4615189a0ff3SSepherosa Ziehau struct ix_intr_data *intr; 4616189a0ff3SSepherosa Ziehau 4617189a0ff3SSepherosa Ziehau KKASSERT(x < sc->intr_cnt); 4618189a0ff3SSepherosa Ziehau rxr->rx_intr_vec = x; 4619189a0ff3SSepherosa Ziehau ix_setup_msix_eims(sc, x, &rxr->rx_eims, &rxr->rx_eims_val); 4620189a0ff3SSepherosa Ziehau 4621189a0ff3SSepherosa Ziehau intr = &sc->intr_data[x++]; 4622189a0ff3SSepherosa Ziehau 4623189a0ff3SSepherosa Ziehau intr->intr_serialize = &rxr->rx_serialize; 4624189a0ff3SSepherosa Ziehau intr->intr_func = ix_msix_rx; 4625189a0ff3SSepherosa Ziehau intr->intr_funcarg = rxr; 4626189a0ff3SSepherosa Ziehau intr->intr_rate = IX_MSIX_RX_RATE; 4627189a0ff3SSepherosa Ziehau intr->intr_use = IX_INTR_USE_RX; 4628189a0ff3SSepherosa Ziehau 4629189a0ff3SSepherosa Ziehau intr->intr_cpuid = i + offset; 4630189a0ff3SSepherosa Ziehau KKASSERT(intr->intr_cpuid < ncpus2); 4631189a0ff3SSepherosa Ziehau 4632189a0ff3SSepherosa Ziehau ksnprintf(intr->intr_desc0, sizeof(intr->intr_desc0), "%s rx%d", 4633189a0ff3SSepherosa Ziehau device_get_nameunit(sc->dev), i); 4634189a0ff3SSepherosa Ziehau intr->intr_desc = intr->intr_desc0; 4635189a0ff3SSepherosa Ziehau } 4636189a0ff3SSepherosa Ziehau *x0 = x; 4637189a0ff3SSepherosa Ziehau } 4638189a0ff3SSepherosa Ziehau 4639189a0ff3SSepherosa Ziehau static void 4640189a0ff3SSepherosa Ziehau ix_conf_tx_msix(struct ix_softc *sc, int i, int *x0, int offset) 4641189a0ff3SSepherosa Ziehau { 4642189a0ff3SSepherosa Ziehau int x = *x0; 4643189a0ff3SSepherosa Ziehau 4644189a0ff3SSepherosa Ziehau for (; i < sc->tx_ring_msix; ++i) { 4645189a0ff3SSepherosa Ziehau struct ix_tx_ring *txr = &sc->tx_rings[i]; 4646189a0ff3SSepherosa Ziehau struct ix_intr_data *intr; 4647189a0ff3SSepherosa Ziehau 4648189a0ff3SSepherosa Ziehau KKASSERT(x < sc->intr_cnt); 4649189a0ff3SSepherosa Ziehau txr->tx_intr_vec = x; 4650189a0ff3SSepherosa Ziehau ix_setup_msix_eims(sc, x, &txr->tx_eims, &txr->tx_eims_val); 4651189a0ff3SSepherosa Ziehau 4652189a0ff3SSepherosa Ziehau intr = &sc->intr_data[x++]; 4653189a0ff3SSepherosa Ziehau 4654189a0ff3SSepherosa Ziehau intr->intr_serialize = &txr->tx_serialize; 4655189a0ff3SSepherosa Ziehau intr->intr_func = ix_msix_tx; 4656189a0ff3SSepherosa Ziehau intr->intr_funcarg = txr; 4657189a0ff3SSepherosa Ziehau intr->intr_rate = IX_MSIX_TX_RATE; 4658189a0ff3SSepherosa Ziehau intr->intr_use = IX_INTR_USE_TX; 4659189a0ff3SSepherosa Ziehau 4660189a0ff3SSepherosa Ziehau intr->intr_cpuid = i + offset; 4661189a0ff3SSepherosa Ziehau KKASSERT(intr->intr_cpuid < ncpus2); 4662189a0ff3SSepherosa Ziehau txr->tx_intr_cpuid = intr->intr_cpuid; 4663189a0ff3SSepherosa Ziehau 4664189a0ff3SSepherosa Ziehau ksnprintf(intr->intr_desc0, sizeof(intr->intr_desc0), "%s tx%d", 4665189a0ff3SSepherosa Ziehau device_get_nameunit(sc->dev), i); 4666189a0ff3SSepherosa Ziehau intr->intr_desc = intr->intr_desc0; 4667189a0ff3SSepherosa Ziehau } 4668189a0ff3SSepherosa Ziehau *x0 = x; 4669189a0ff3SSepherosa Ziehau } 4670189a0ff3SSepherosa Ziehau 4671189a0ff3SSepherosa Ziehau static void 4672189a0ff3SSepherosa Ziehau ix_msix_rx(void *xrxr) 4673189a0ff3SSepherosa Ziehau { 4674189a0ff3SSepherosa Ziehau struct ix_rx_ring *rxr = xrxr; 4675189a0ff3SSepherosa Ziehau 4676189a0ff3SSepherosa Ziehau ASSERT_SERIALIZED(&rxr->rx_serialize); 4677189a0ff3SSepherosa Ziehau 46784a648aefSSepherosa Ziehau ix_rxeof(rxr, -1); 4679189a0ff3SSepherosa Ziehau IXGBE_WRITE_REG(&rxr->rx_sc->hw, rxr->rx_eims, rxr->rx_eims_val); 4680189a0ff3SSepherosa Ziehau } 4681189a0ff3SSepherosa Ziehau 4682189a0ff3SSepherosa Ziehau static void 4683189a0ff3SSepherosa Ziehau ix_msix_tx(void *xtxr) 4684189a0ff3SSepherosa Ziehau { 4685189a0ff3SSepherosa Ziehau struct ix_tx_ring *txr = xtxr; 4686189a0ff3SSepherosa Ziehau 4687189a0ff3SSepherosa Ziehau ASSERT_SERIALIZED(&txr->tx_serialize); 4688189a0ff3SSepherosa Ziehau 4689189a0ff3SSepherosa Ziehau ix_txeof(txr, *(txr->tx_hdr)); 4690189a0ff3SSepherosa Ziehau if (!ifsq_is_empty(txr->tx_ifsq)) 4691189a0ff3SSepherosa Ziehau ifsq_devstart(txr->tx_ifsq); 4692189a0ff3SSepherosa Ziehau IXGBE_WRITE_REG(&txr->tx_sc->hw, txr->tx_eims, txr->tx_eims_val); 4693189a0ff3SSepherosa Ziehau } 4694189a0ff3SSepherosa Ziehau 4695189a0ff3SSepherosa Ziehau static void 4696189a0ff3SSepherosa Ziehau ix_msix_rxtx(void *xrxr) 4697189a0ff3SSepherosa Ziehau { 4698189a0ff3SSepherosa Ziehau struct ix_rx_ring *rxr = xrxr; 4699189a0ff3SSepherosa Ziehau struct ix_tx_ring *txr; 4700189a0ff3SSepherosa Ziehau int hdr; 4701189a0ff3SSepherosa Ziehau 4702189a0ff3SSepherosa Ziehau ASSERT_SERIALIZED(&rxr->rx_serialize); 4703189a0ff3SSepherosa Ziehau 47044a648aefSSepherosa Ziehau ix_rxeof(rxr, -1); 4705189a0ff3SSepherosa Ziehau 4706189a0ff3SSepherosa Ziehau /* 4707189a0ff3SSepherosa Ziehau * NOTE: 4708189a0ff3SSepherosa Ziehau * Since tx_next_clean is only changed by ix_txeof(), 4709189a0ff3SSepherosa Ziehau * which is called only in interrupt handler, the 4710189a0ff3SSepherosa Ziehau * check w/o holding tx serializer is MPSAFE. 4711189a0ff3SSepherosa Ziehau */ 4712189a0ff3SSepherosa Ziehau txr = rxr->rx_txr; 4713189a0ff3SSepherosa Ziehau hdr = *(txr->tx_hdr); 4714189a0ff3SSepherosa Ziehau if (hdr != txr->tx_next_clean) { 4715189a0ff3SSepherosa Ziehau lwkt_serialize_enter(&txr->tx_serialize); 4716189a0ff3SSepherosa Ziehau ix_txeof(txr, hdr); 4717189a0ff3SSepherosa Ziehau if (!ifsq_is_empty(txr->tx_ifsq)) 4718189a0ff3SSepherosa Ziehau ifsq_devstart(txr->tx_ifsq); 4719189a0ff3SSepherosa Ziehau lwkt_serialize_exit(&txr->tx_serialize); 4720189a0ff3SSepherosa Ziehau } 4721189a0ff3SSepherosa Ziehau 4722189a0ff3SSepherosa Ziehau IXGBE_WRITE_REG(&rxr->rx_sc->hw, rxr->rx_eims, rxr->rx_eims_val); 4723189a0ff3SSepherosa Ziehau } 4724189a0ff3SSepherosa Ziehau 4725189a0ff3SSepherosa Ziehau static void 4726189a0ff3SSepherosa Ziehau ix_intr_status(struct ix_softc *sc, uint32_t eicr) 4727189a0ff3SSepherosa Ziehau { 4728189a0ff3SSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 4729189a0ff3SSepherosa Ziehau 4730189a0ff3SSepherosa Ziehau /* Link status change */ 4731189a0ff3SSepherosa Ziehau if (eicr & IXGBE_EICR_LSC) 4732189a0ff3SSepherosa Ziehau ix_handle_link(sc); 4733189a0ff3SSepherosa Ziehau 4734189a0ff3SSepherosa Ziehau if (hw->mac.type != ixgbe_mac_82598EB) { 4735189a0ff3SSepherosa Ziehau if (eicr & IXGBE_EICR_ECC) 4736189a0ff3SSepherosa Ziehau if_printf(&sc->arpcom.ac_if, "ECC ERROR!! Reboot!!\n"); 473763d483cdSSepherosa Ziehau 473863d483cdSSepherosa Ziehau /* Check for over temp condition */ 473963d483cdSSepherosa Ziehau if (eicr & IXGBE_EICR_TS) { 474063d483cdSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, "CRITICAL: OVER TEMP!! " 474163d483cdSSepherosa Ziehau "PHY IS SHUT DOWN!! Shutdown!!\n"); 474263d483cdSSepherosa Ziehau } 474363d483cdSSepherosa Ziehau } 474463d483cdSSepherosa Ziehau 474563d483cdSSepherosa Ziehau if (ix_is_sfp(hw)) { 474663d483cdSSepherosa Ziehau uint32_t mod_mask; 474763d483cdSSepherosa Ziehau 474863d483cdSSepherosa Ziehau /* Pluggable optics-related interrupt */ 474963d483cdSSepherosa Ziehau if (hw->device_id == IXGBE_DEV_ID_X550EM_X_SFP) 475063d483cdSSepherosa Ziehau mod_mask = IXGBE_EICR_GPI_SDP0_X540; 475163d483cdSSepherosa Ziehau else 475263d483cdSSepherosa Ziehau mod_mask = IXGBE_EICR_GPI_SDP2_BY_MAC(hw); 475363d483cdSSepherosa Ziehau if (eicr & IXGBE_EICR_GPI_SDP1_BY_MAC(hw)) 4754189a0ff3SSepherosa Ziehau ix_handle_msf(sc); 475563d483cdSSepherosa Ziehau else if (eicr & mod_mask) 4756189a0ff3SSepherosa Ziehau ix_handle_mod(sc); 4757189a0ff3SSepherosa Ziehau } 4758189a0ff3SSepherosa Ziehau 4759189a0ff3SSepherosa Ziehau /* Check for fan failure */ 4760189a0ff3SSepherosa Ziehau if (hw->device_id == IXGBE_DEV_ID_82598AT && 4761189a0ff3SSepherosa Ziehau (eicr & IXGBE_EICR_GPI_SDP1)) 4762189a0ff3SSepherosa Ziehau if_printf(&sc->arpcom.ac_if, "FAN FAILURE!! Replace!!\n"); 4763189a0ff3SSepherosa Ziehau 476463d483cdSSepherosa Ziehau /* External PHY interrupt */ 476563d483cdSSepherosa Ziehau if (hw->device_id == IXGBE_DEV_ID_X550EM_X_10G_T && 476663d483cdSSepherosa Ziehau (eicr & IXGBE_EICR_GPI_SDP0_X540)) 476763d483cdSSepherosa Ziehau ix_handle_phy(sc); 4768189a0ff3SSepherosa Ziehau } 4769189a0ff3SSepherosa Ziehau 4770189a0ff3SSepherosa Ziehau static void 4771189a0ff3SSepherosa Ziehau ix_msix_status(void *xsc) 4772189a0ff3SSepherosa Ziehau { 4773189a0ff3SSepherosa Ziehau struct ix_softc *sc = xsc; 4774189a0ff3SSepherosa Ziehau uint32_t eicr; 4775189a0ff3SSepherosa Ziehau 4776189a0ff3SSepherosa Ziehau ASSERT_SERIALIZED(&sc->main_serialize); 4777189a0ff3SSepherosa Ziehau 4778189a0ff3SSepherosa Ziehau eicr = IXGBE_READ_REG(&sc->hw, IXGBE_EICR); 4779189a0ff3SSepherosa Ziehau ix_intr_status(sc, eicr); 4780189a0ff3SSepherosa Ziehau 4781189a0ff3SSepherosa Ziehau IXGBE_WRITE_REG(&sc->hw, IXGBE_EIMS, sc->intr_mask); 4782189a0ff3SSepherosa Ziehau } 4783189a0ff3SSepherosa Ziehau 4784189a0ff3SSepherosa Ziehau static void 4785189a0ff3SSepherosa Ziehau ix_setup_msix_eims(const struct ix_softc *sc, int x, 4786189a0ff3SSepherosa Ziehau uint32_t *eims, uint32_t *eims_val) 4787189a0ff3SSepherosa Ziehau { 4788189a0ff3SSepherosa Ziehau if (x < 32) { 4789189a0ff3SSepherosa Ziehau if (sc->hw.mac.type == ixgbe_mac_82598EB) { 4790189a0ff3SSepherosa Ziehau KASSERT(x < IX_MAX_MSIX_82598, 4791189a0ff3SSepherosa Ziehau ("%s: invalid vector %d for 82598", 4792189a0ff3SSepherosa Ziehau device_get_nameunit(sc->dev), x)); 4793189a0ff3SSepherosa Ziehau *eims = IXGBE_EIMS; 4794189a0ff3SSepherosa Ziehau } else { 4795189a0ff3SSepherosa Ziehau *eims = IXGBE_EIMS_EX(0); 4796189a0ff3SSepherosa Ziehau } 4797189a0ff3SSepherosa Ziehau *eims_val = 1 << x; 4798189a0ff3SSepherosa Ziehau } else { 4799189a0ff3SSepherosa Ziehau KASSERT(x < IX_MAX_MSIX, ("%s: invalid vector %d", 4800189a0ff3SSepherosa Ziehau device_get_nameunit(sc->dev), x)); 4801189a0ff3SSepherosa Ziehau KASSERT(sc->hw.mac.type != ixgbe_mac_82598EB, 4802189a0ff3SSepherosa Ziehau ("%s: invalid vector %d for 82598", 4803189a0ff3SSepherosa Ziehau device_get_nameunit(sc->dev), x)); 4804189a0ff3SSepherosa Ziehau *eims = IXGBE_EIMS_EX(1); 4805189a0ff3SSepherosa Ziehau *eims_val = 1 << (x - 32); 4806189a0ff3SSepherosa Ziehau } 4807189a0ff3SSepherosa Ziehau } 48084a648aefSSepherosa Ziehau 48094a648aefSSepherosa Ziehau #ifdef IFPOLL_ENABLE 48104a648aefSSepherosa Ziehau 48114a648aefSSepherosa Ziehau static void 48124a648aefSSepherosa Ziehau ix_npoll_status(struct ifnet *ifp) 48134a648aefSSepherosa Ziehau { 48144a648aefSSepherosa Ziehau struct ix_softc *sc = ifp->if_softc; 48154a648aefSSepherosa Ziehau uint32_t eicr; 48164a648aefSSepherosa Ziehau 48174a648aefSSepherosa Ziehau ASSERT_SERIALIZED(&sc->main_serialize); 48184a648aefSSepherosa Ziehau 48194a648aefSSepherosa Ziehau eicr = IXGBE_READ_REG(&sc->hw, IXGBE_EICR); 48204a648aefSSepherosa Ziehau ix_intr_status(sc, eicr); 48214a648aefSSepherosa Ziehau } 48224a648aefSSepherosa Ziehau 48234a648aefSSepherosa Ziehau static void 48244a648aefSSepherosa Ziehau ix_npoll_tx(struct ifnet *ifp, void *arg, int cycle __unused) 48254a648aefSSepherosa Ziehau { 48264a648aefSSepherosa Ziehau struct ix_tx_ring *txr = arg; 48274a648aefSSepherosa Ziehau 48284a648aefSSepherosa Ziehau ASSERT_SERIALIZED(&txr->tx_serialize); 48294a648aefSSepherosa Ziehau 48304a648aefSSepherosa Ziehau ix_txeof(txr, *(txr->tx_hdr)); 48314a648aefSSepherosa Ziehau if (!ifsq_is_empty(txr->tx_ifsq)) 48324a648aefSSepherosa Ziehau ifsq_devstart(txr->tx_ifsq); 48334a648aefSSepherosa Ziehau } 48344a648aefSSepherosa Ziehau 48354a648aefSSepherosa Ziehau static void 48364a648aefSSepherosa Ziehau ix_npoll_rx(struct ifnet *ifp __unused, void *arg, int cycle) 48374a648aefSSepherosa Ziehau { 48384a648aefSSepherosa Ziehau struct ix_rx_ring *rxr = arg; 48394a648aefSSepherosa Ziehau 48404a648aefSSepherosa Ziehau ASSERT_SERIALIZED(&rxr->rx_serialize); 48414a648aefSSepherosa Ziehau 48424a648aefSSepherosa Ziehau ix_rxeof(rxr, cycle); 48434a648aefSSepherosa Ziehau } 48444a648aefSSepherosa Ziehau 48454a648aefSSepherosa Ziehau static void 48464a648aefSSepherosa Ziehau ix_npoll(struct ifnet *ifp, struct ifpoll_info *info) 48474a648aefSSepherosa Ziehau { 48484a648aefSSepherosa Ziehau struct ix_softc *sc = ifp->if_softc; 48494a648aefSSepherosa Ziehau int i, txr_cnt, rxr_cnt; 48504a648aefSSepherosa Ziehau 48514a648aefSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 48524a648aefSSepherosa Ziehau 48534a648aefSSepherosa Ziehau if (info) { 48544a648aefSSepherosa Ziehau int off; 48554a648aefSSepherosa Ziehau 48564a648aefSSepherosa Ziehau info->ifpi_status.status_func = ix_npoll_status; 48574a648aefSSepherosa Ziehau info->ifpi_status.serializer = &sc->main_serialize; 48584a648aefSSepherosa Ziehau 48594a648aefSSepherosa Ziehau txr_cnt = ix_get_txring_inuse(sc, TRUE); 48604a648aefSSepherosa Ziehau off = sc->tx_npoll_off; 48614a648aefSSepherosa Ziehau for (i = 0; i < txr_cnt; ++i) { 48624a648aefSSepherosa Ziehau struct ix_tx_ring *txr = &sc->tx_rings[i]; 48634a648aefSSepherosa Ziehau int idx = i + off; 48644a648aefSSepherosa Ziehau 48654a648aefSSepherosa Ziehau KKASSERT(idx < ncpus2); 48664a648aefSSepherosa Ziehau info->ifpi_tx[idx].poll_func = ix_npoll_tx; 48674a648aefSSepherosa Ziehau info->ifpi_tx[idx].arg = txr; 48684a648aefSSepherosa Ziehau info->ifpi_tx[idx].serializer = &txr->tx_serialize; 48694a648aefSSepherosa Ziehau ifsq_set_cpuid(txr->tx_ifsq, idx); 48704a648aefSSepherosa Ziehau } 48714a648aefSSepherosa Ziehau 48724a648aefSSepherosa Ziehau rxr_cnt = ix_get_rxring_inuse(sc, TRUE); 48734a648aefSSepherosa Ziehau off = sc->rx_npoll_off; 48744a648aefSSepherosa Ziehau for (i = 0; i < rxr_cnt; ++i) { 48754a648aefSSepherosa Ziehau struct ix_rx_ring *rxr = &sc->rx_rings[i]; 48764a648aefSSepherosa Ziehau int idx = i + off; 48774a648aefSSepherosa Ziehau 48784a648aefSSepherosa Ziehau KKASSERT(idx < ncpus2); 48794a648aefSSepherosa Ziehau info->ifpi_rx[idx].poll_func = ix_npoll_rx; 48804a648aefSSepherosa Ziehau info->ifpi_rx[idx].arg = rxr; 48814a648aefSSepherosa Ziehau info->ifpi_rx[idx].serializer = &rxr->rx_serialize; 48824a648aefSSepherosa Ziehau } 48834a648aefSSepherosa Ziehau 48844a648aefSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) { 48854a648aefSSepherosa Ziehau if (rxr_cnt == sc->rx_ring_inuse && 48864a648aefSSepherosa Ziehau txr_cnt == sc->tx_ring_inuse) { 48874a648aefSSepherosa Ziehau ix_set_timer_cpuid(sc, TRUE); 48884a648aefSSepherosa Ziehau ix_disable_intr(sc); 48894a648aefSSepherosa Ziehau } else { 48904a648aefSSepherosa Ziehau ix_init(sc); 48914a648aefSSepherosa Ziehau } 48924a648aefSSepherosa Ziehau } 48934a648aefSSepherosa Ziehau } else { 48944a648aefSSepherosa Ziehau for (i = 0; i < sc->tx_ring_cnt; ++i) { 48954a648aefSSepherosa Ziehau struct ix_tx_ring *txr = &sc->tx_rings[i]; 48964a648aefSSepherosa Ziehau 48974a648aefSSepherosa Ziehau ifsq_set_cpuid(txr->tx_ifsq, txr->tx_intr_cpuid); 48984a648aefSSepherosa Ziehau } 48994a648aefSSepherosa Ziehau 49004a648aefSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) { 49014a648aefSSepherosa Ziehau txr_cnt = ix_get_txring_inuse(sc, FALSE); 49024a648aefSSepherosa Ziehau rxr_cnt = ix_get_rxring_inuse(sc, FALSE); 49034a648aefSSepherosa Ziehau 49044a648aefSSepherosa Ziehau if (rxr_cnt == sc->rx_ring_inuse && 49054a648aefSSepherosa Ziehau txr_cnt == sc->tx_ring_inuse) { 49064a648aefSSepherosa Ziehau ix_set_timer_cpuid(sc, FALSE); 49074a648aefSSepherosa Ziehau ix_enable_intr(sc); 49084a648aefSSepherosa Ziehau } else { 49094a648aefSSepherosa Ziehau ix_init(sc); 49104a648aefSSepherosa Ziehau } 49114a648aefSSepherosa Ziehau } 49124a648aefSSepherosa Ziehau } 49134a648aefSSepherosa Ziehau } 49144a648aefSSepherosa Ziehau 49154a648aefSSepherosa Ziehau static int 49164a648aefSSepherosa Ziehau ix_sysctl_npoll_rxoff(SYSCTL_HANDLER_ARGS) 49174a648aefSSepherosa Ziehau { 49184a648aefSSepherosa Ziehau struct ix_softc *sc = (void *)arg1; 49194a648aefSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 49204a648aefSSepherosa Ziehau int error, off; 49214a648aefSSepherosa Ziehau 49224a648aefSSepherosa Ziehau off = sc->rx_npoll_off; 49234a648aefSSepherosa Ziehau error = sysctl_handle_int(oidp, &off, 0, req); 49244a648aefSSepherosa Ziehau if (error || req->newptr == NULL) 49254a648aefSSepherosa Ziehau return error; 49264a648aefSSepherosa Ziehau if (off < 0) 49274a648aefSSepherosa Ziehau return EINVAL; 49284a648aefSSepherosa Ziehau 49294a648aefSSepherosa Ziehau ifnet_serialize_all(ifp); 49304a648aefSSepherosa Ziehau if (off >= ncpus2 || off % sc->rx_ring_cnt != 0) { 49314a648aefSSepherosa Ziehau error = EINVAL; 49324a648aefSSepherosa Ziehau } else { 49334a648aefSSepherosa Ziehau error = 0; 49344a648aefSSepherosa Ziehau sc->rx_npoll_off = off; 49354a648aefSSepherosa Ziehau } 49364a648aefSSepherosa Ziehau ifnet_deserialize_all(ifp); 49374a648aefSSepherosa Ziehau 49384a648aefSSepherosa Ziehau return error; 49394a648aefSSepherosa Ziehau } 49404a648aefSSepherosa Ziehau 49414a648aefSSepherosa Ziehau static int 49424a648aefSSepherosa Ziehau ix_sysctl_npoll_txoff(SYSCTL_HANDLER_ARGS) 49434a648aefSSepherosa Ziehau { 49444a648aefSSepherosa Ziehau struct ix_softc *sc = (void *)arg1; 49454a648aefSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 49464a648aefSSepherosa Ziehau int error, off; 49474a648aefSSepherosa Ziehau 49484a648aefSSepherosa Ziehau off = sc->tx_npoll_off; 49494a648aefSSepherosa Ziehau error = sysctl_handle_int(oidp, &off, 0, req); 49504a648aefSSepherosa Ziehau if (error || req->newptr == NULL) 49514a648aefSSepherosa Ziehau return error; 49524a648aefSSepherosa Ziehau if (off < 0) 49534a648aefSSepherosa Ziehau return EINVAL; 49544a648aefSSepherosa Ziehau 49554a648aefSSepherosa Ziehau ifnet_serialize_all(ifp); 49564a648aefSSepherosa Ziehau if (off >= ncpus2 || off % sc->tx_ring_cnt != 0) { 49574a648aefSSepherosa Ziehau error = EINVAL; 49584a648aefSSepherosa Ziehau } else { 49594a648aefSSepherosa Ziehau error = 0; 49604a648aefSSepherosa Ziehau sc->tx_npoll_off = off; 49614a648aefSSepherosa Ziehau } 49624a648aefSSepherosa Ziehau ifnet_deserialize_all(ifp); 49634a648aefSSepherosa Ziehau 49644a648aefSSepherosa Ziehau return error; 49654a648aefSSepherosa Ziehau } 49664a648aefSSepherosa Ziehau 49674a648aefSSepherosa Ziehau #endif /* IFPOLL_ENABLE */ 4968060fa21cSSepherosa Ziehau 4969060fa21cSSepherosa Ziehau static enum ixgbe_fc_mode 4970060fa21cSSepherosa Ziehau ix_ifmedia2fc(int ifm) 4971060fa21cSSepherosa Ziehau { 4972060fa21cSSepherosa Ziehau int fc_opt = ifm & (IFM_ETH_RXPAUSE | IFM_ETH_TXPAUSE); 4973060fa21cSSepherosa Ziehau 4974060fa21cSSepherosa Ziehau switch (fc_opt) { 4975060fa21cSSepherosa Ziehau case (IFM_ETH_RXPAUSE | IFM_ETH_TXPAUSE): 4976060fa21cSSepherosa Ziehau return ixgbe_fc_full; 4977060fa21cSSepherosa Ziehau 4978060fa21cSSepherosa Ziehau case IFM_ETH_RXPAUSE: 4979060fa21cSSepherosa Ziehau return ixgbe_fc_rx_pause; 4980060fa21cSSepherosa Ziehau 4981060fa21cSSepherosa Ziehau case IFM_ETH_TXPAUSE: 4982060fa21cSSepherosa Ziehau return ixgbe_fc_tx_pause; 4983060fa21cSSepherosa Ziehau 4984060fa21cSSepherosa Ziehau default: 4985060fa21cSSepherosa Ziehau return ixgbe_fc_none; 4986060fa21cSSepherosa Ziehau } 4987060fa21cSSepherosa Ziehau } 4988060fa21cSSepherosa Ziehau 4989060fa21cSSepherosa Ziehau static const char * 4990060fa21cSSepherosa Ziehau ix_ifmedia2str(int ifm) 4991060fa21cSSepherosa Ziehau { 4992060fa21cSSepherosa Ziehau int fc_opt = ifm & (IFM_ETH_RXPAUSE | IFM_ETH_TXPAUSE); 4993060fa21cSSepherosa Ziehau 4994060fa21cSSepherosa Ziehau switch (fc_opt) { 4995060fa21cSSepherosa Ziehau case (IFM_ETH_RXPAUSE | IFM_ETH_TXPAUSE): 4996060fa21cSSepherosa Ziehau return IFM_ETH_FC_FULL; 4997060fa21cSSepherosa Ziehau 4998060fa21cSSepherosa Ziehau case IFM_ETH_RXPAUSE: 4999060fa21cSSepherosa Ziehau return IFM_ETH_FC_RXPAUSE; 5000060fa21cSSepherosa Ziehau 5001060fa21cSSepherosa Ziehau case IFM_ETH_TXPAUSE: 5002060fa21cSSepherosa Ziehau return IFM_ETH_FC_TXPAUSE; 5003060fa21cSSepherosa Ziehau 5004060fa21cSSepherosa Ziehau default: 5005060fa21cSSepherosa Ziehau return IFM_ETH_FC_NONE; 5006060fa21cSSepherosa Ziehau } 5007060fa21cSSepherosa Ziehau } 5008060fa21cSSepherosa Ziehau 5009060fa21cSSepherosa Ziehau static const char * 5010060fa21cSSepherosa Ziehau ix_fc2str(enum ixgbe_fc_mode fc) 5011060fa21cSSepherosa Ziehau { 5012060fa21cSSepherosa Ziehau switch (fc) { 5013060fa21cSSepherosa Ziehau case ixgbe_fc_full: 5014060fa21cSSepherosa Ziehau return IFM_ETH_FC_FULL; 5015060fa21cSSepherosa Ziehau 5016060fa21cSSepherosa Ziehau case ixgbe_fc_rx_pause: 5017060fa21cSSepherosa Ziehau return IFM_ETH_FC_RXPAUSE; 5018060fa21cSSepherosa Ziehau 5019060fa21cSSepherosa Ziehau case ixgbe_fc_tx_pause: 5020060fa21cSSepherosa Ziehau return IFM_ETH_FC_TXPAUSE; 5021060fa21cSSepherosa Ziehau 5022060fa21cSSepherosa Ziehau default: 5023060fa21cSSepherosa Ziehau return IFM_ETH_FC_NONE; 5024060fa21cSSepherosa Ziehau } 5025060fa21cSSepherosa Ziehau } 502663d483cdSSepherosa Ziehau 502763d483cdSSepherosa Ziehau static int 502863d483cdSSepherosa Ziehau ix_powerdown(struct ix_softc *sc) 502963d483cdSSepherosa Ziehau { 503063d483cdSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 503163d483cdSSepherosa Ziehau int error = 0; 503263d483cdSSepherosa Ziehau 503363d483cdSSepherosa Ziehau /* Limit power managment flow to X550EM baseT */ 503463d483cdSSepherosa Ziehau if (hw->device_id == IXGBE_DEV_ID_X550EM_X_10G_T && 503563d483cdSSepherosa Ziehau hw->phy.ops.enter_lplu) { 503663d483cdSSepherosa Ziehau /* Turn off support for APM wakeup. (Using ACPI instead) */ 503763d483cdSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_GRC, 503863d483cdSSepherosa Ziehau IXGBE_READ_REG(hw, IXGBE_GRC) & ~(uint32_t)2); 503963d483cdSSepherosa Ziehau 504063d483cdSSepherosa Ziehau /* 504163d483cdSSepherosa Ziehau * Clear Wake Up Status register to prevent any previous wakeup 504263d483cdSSepherosa Ziehau * events from waking us up immediately after we suspend. 504363d483cdSSepherosa Ziehau */ 504463d483cdSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_WUS, 0xffffffff); 504563d483cdSSepherosa Ziehau 504663d483cdSSepherosa Ziehau /* 504763d483cdSSepherosa Ziehau * Program the Wakeup Filter Control register with user filter 504863d483cdSSepherosa Ziehau * settings 504963d483cdSSepherosa Ziehau */ 505063d483cdSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_WUFC, sc->wufc); 505163d483cdSSepherosa Ziehau 505263d483cdSSepherosa Ziehau /* Enable wakeups and power management in Wakeup Control */ 505363d483cdSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_WUC, 505463d483cdSSepherosa Ziehau IXGBE_WUC_WKEN | IXGBE_WUC_PME_EN); 505563d483cdSSepherosa Ziehau 505663d483cdSSepherosa Ziehau /* X550EM baseT adapters need a special LPLU flow */ 505763d483cdSSepherosa Ziehau hw->phy.reset_disable = true; 505863d483cdSSepherosa Ziehau ix_stop(sc); 505963d483cdSSepherosa Ziehau error = hw->phy.ops.enter_lplu(hw); 506063d483cdSSepherosa Ziehau if (error) { 506163d483cdSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, 506263d483cdSSepherosa Ziehau "Error entering LPLU: %d\n", error); 506363d483cdSSepherosa Ziehau } 506463d483cdSSepherosa Ziehau hw->phy.reset_disable = false; 506563d483cdSSepherosa Ziehau } else { 506663d483cdSSepherosa Ziehau /* Just stop for other adapters */ 506763d483cdSSepherosa Ziehau ix_stop(sc); 506863d483cdSSepherosa Ziehau } 506963d483cdSSepherosa Ziehau return error; 507063d483cdSSepherosa Ziehau } 507163d483cdSSepherosa Ziehau 507263d483cdSSepherosa Ziehau static void 507363d483cdSSepherosa Ziehau ix_config_flowctrl(struct ix_softc *sc) 507463d483cdSSepherosa Ziehau { 507563d483cdSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 507663d483cdSSepherosa Ziehau uint32_t rxpb, frame, size, tmp; 507763d483cdSSepherosa Ziehau 507863d483cdSSepherosa Ziehau frame = sc->max_frame_size; 507963d483cdSSepherosa Ziehau 508063d483cdSSepherosa Ziehau /* Calculate High Water */ 508163d483cdSSepherosa Ziehau switch (hw->mac.type) { 508263d483cdSSepherosa Ziehau case ixgbe_mac_X540: 508363d483cdSSepherosa Ziehau case ixgbe_mac_X550: 508463d483cdSSepherosa Ziehau case ixgbe_mac_X550EM_a: 508563d483cdSSepherosa Ziehau case ixgbe_mac_X550EM_x: 508663d483cdSSepherosa Ziehau tmp = IXGBE_DV_X540(frame, frame); 508763d483cdSSepherosa Ziehau break; 508863d483cdSSepherosa Ziehau default: 508963d483cdSSepherosa Ziehau tmp = IXGBE_DV(frame, frame); 509063d483cdSSepherosa Ziehau break; 509163d483cdSSepherosa Ziehau } 509263d483cdSSepherosa Ziehau size = IXGBE_BT2KB(tmp); 509363d483cdSSepherosa Ziehau rxpb = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(0)) >> 10; 509463d483cdSSepherosa Ziehau hw->fc.high_water[0] = rxpb - size; 509563d483cdSSepherosa Ziehau 509663d483cdSSepherosa Ziehau /* Now calculate Low Water */ 509763d483cdSSepherosa Ziehau switch (hw->mac.type) { 509863d483cdSSepherosa Ziehau case ixgbe_mac_X540: 509963d483cdSSepherosa Ziehau case ixgbe_mac_X550: 510063d483cdSSepherosa Ziehau case ixgbe_mac_X550EM_a: 510163d483cdSSepherosa Ziehau case ixgbe_mac_X550EM_x: 510263d483cdSSepherosa Ziehau tmp = IXGBE_LOW_DV_X540(frame); 510363d483cdSSepherosa Ziehau break; 510463d483cdSSepherosa Ziehau default: 510563d483cdSSepherosa Ziehau tmp = IXGBE_LOW_DV(frame); 510663d483cdSSepherosa Ziehau break; 510763d483cdSSepherosa Ziehau } 510863d483cdSSepherosa Ziehau hw->fc.low_water[0] = IXGBE_BT2KB(tmp); 510963d483cdSSepherosa Ziehau 511063d483cdSSepherosa Ziehau hw->fc.requested_mode = ix_ifmedia2fc(sc->ifm_media); 511163d483cdSSepherosa Ziehau if (sc->ifm_media & IFM_ETH_FORCEPAUSE) 511263d483cdSSepherosa Ziehau hw->fc.disable_fc_autoneg = TRUE; 511363d483cdSSepherosa Ziehau else 511463d483cdSSepherosa Ziehau hw->fc.disable_fc_autoneg = FALSE; 511563d483cdSSepherosa Ziehau hw->fc.pause_time = IX_FC_PAUSE; 511663d483cdSSepherosa Ziehau hw->fc.send_xon = TRUE; 511763d483cdSSepherosa Ziehau } 511863d483cdSSepherosa Ziehau 511963d483cdSSepherosa Ziehau static void 512063d483cdSSepherosa Ziehau ix_config_dmac(struct ix_softc *sc) 512163d483cdSSepherosa Ziehau { 512263d483cdSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 512363d483cdSSepherosa Ziehau struct ixgbe_dmac_config *dcfg = &hw->mac.dmac_config; 512463d483cdSSepherosa Ziehau 512563d483cdSSepherosa Ziehau if (hw->mac.type < ixgbe_mac_X550 || !hw->mac.ops.dmac_config) 512663d483cdSSepherosa Ziehau return; 512763d483cdSSepherosa Ziehau 512863d483cdSSepherosa Ziehau if ((dcfg->watchdog_timer ^ sc->dmac) || 512963d483cdSSepherosa Ziehau (dcfg->link_speed ^ sc->link_speed)) { 513063d483cdSSepherosa Ziehau dcfg->watchdog_timer = sc->dmac; 513163d483cdSSepherosa Ziehau dcfg->fcoe_en = false; 513263d483cdSSepherosa Ziehau dcfg->link_speed = sc->link_speed; 513363d483cdSSepherosa Ziehau dcfg->num_tcs = 1; 513463d483cdSSepherosa Ziehau 513563d483cdSSepherosa Ziehau if (bootverbose) { 513663d483cdSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, "dmac settings: " 513763d483cdSSepherosa Ziehau "watchdog %d, link speed %d\n", 513863d483cdSSepherosa Ziehau dcfg->watchdog_timer, dcfg->link_speed); 513963d483cdSSepherosa Ziehau } 514063d483cdSSepherosa Ziehau 514163d483cdSSepherosa Ziehau hw->mac.ops.dmac_config(hw); 514263d483cdSSepherosa Ziehau } 514363d483cdSSepherosa Ziehau } 514463d483cdSSepherosa Ziehau 514563d483cdSSepherosa Ziehau static void 514663d483cdSSepherosa Ziehau ix_init_media(struct ix_softc *sc) 514763d483cdSSepherosa Ziehau { 514863d483cdSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 514963d483cdSSepherosa Ziehau int layer, msf_ifm = IFM_NONE; 515063d483cdSSepherosa Ziehau 515163d483cdSSepherosa Ziehau ifmedia_removeall(&sc->media); 515263d483cdSSepherosa Ziehau 515363d483cdSSepherosa Ziehau layer = ixgbe_get_supported_physical_layer(hw); 515463d483cdSSepherosa Ziehau 515563d483cdSSepherosa Ziehau /* 515663d483cdSSepherosa Ziehau * Media types with matching DragonFlyBSD media defines 515763d483cdSSepherosa Ziehau */ 515863d483cdSSepherosa Ziehau if (layer & IXGBE_PHYSICAL_LAYER_10GBASE_T) { 515963d483cdSSepherosa Ziehau ifmedia_add_nodup(&sc->media, IFM_ETHER | IFM_10G_T | IFM_FDX, 516063d483cdSSepherosa Ziehau 0, NULL); 516163d483cdSSepherosa Ziehau } 516263d483cdSSepherosa Ziehau if (layer & IXGBE_PHYSICAL_LAYER_1000BASE_T) { 516363d483cdSSepherosa Ziehau ifmedia_add_nodup(&sc->media, IFM_ETHER | IFM_1000_T | IFM_FDX, 516463d483cdSSepherosa Ziehau 0, NULL); 516563d483cdSSepherosa Ziehau } 516663d483cdSSepherosa Ziehau if (layer & IXGBE_PHYSICAL_LAYER_100BASE_TX) { 516763d483cdSSepherosa Ziehau ifmedia_add_nodup(&sc->media, IFM_ETHER | IFM_100_TX | IFM_FDX, 516863d483cdSSepherosa Ziehau 0, NULL); 516963d483cdSSepherosa Ziehau /* No half-duplex support */ 517063d483cdSSepherosa Ziehau } 517163d483cdSSepherosa Ziehau 517263d483cdSSepherosa Ziehau if (layer & IXGBE_PHYSICAL_LAYER_10GBASE_LR) { 517363d483cdSSepherosa Ziehau ifmedia_add_nodup(&sc->media, IFM_ETHER | IFM_10G_LR | IFM_FDX, 517463d483cdSSepherosa Ziehau 0, NULL); 517563d483cdSSepherosa Ziehau msf_ifm = IFM_1000_LX; 517663d483cdSSepherosa Ziehau } 517763d483cdSSepherosa Ziehau if (layer & IXGBE_PHYSICAL_LAYER_10GBASE_LRM) { 517863d483cdSSepherosa Ziehau ifmedia_add_nodup(&sc->media, IFM_ETHER | IFM_10G_LRM | IFM_FDX, 517963d483cdSSepherosa Ziehau 0, NULL); 518063d483cdSSepherosa Ziehau msf_ifm = IFM_1000_LX; 518163d483cdSSepherosa Ziehau } 518263d483cdSSepherosa Ziehau if (layer & IXGBE_PHYSICAL_LAYER_10GBASE_SR) { 518363d483cdSSepherosa Ziehau ifmedia_add_nodup(&sc->media, IFM_ETHER | IFM_10G_SR | IFM_FDX, 518463d483cdSSepherosa Ziehau 0, NULL); 518563d483cdSSepherosa Ziehau msf_ifm = IFM_1000_SX; 518663d483cdSSepherosa Ziehau } 518763d483cdSSepherosa Ziehau 518863d483cdSSepherosa Ziehau /* Add media for multispeed fiber */ 518963d483cdSSepherosa Ziehau if (ix_is_sfp(hw) && hw->phy.multispeed_fiber && msf_ifm != IFM_NONE) { 519063d483cdSSepherosa Ziehau uint32_t linkcap; 519163d483cdSSepherosa Ziehau bool autoneg; 519263d483cdSSepherosa Ziehau 519363d483cdSSepherosa Ziehau hw->mac.ops.get_link_capabilities(hw, &linkcap, &autoneg); 519463d483cdSSepherosa Ziehau if (linkcap & IXGBE_LINK_SPEED_1GB_FULL) 519563d483cdSSepherosa Ziehau ifmedia_add_nodup(&sc->media, 519663d483cdSSepherosa Ziehau IFM_ETHER | msf_ifm | IFM_FDX, 0, NULL); 519763d483cdSSepherosa Ziehau } 519863d483cdSSepherosa Ziehau 519963d483cdSSepherosa Ziehau if ((layer & IXGBE_PHYSICAL_LAYER_SFP_PLUS_CU) || 520063d483cdSSepherosa Ziehau (layer & IXGBE_PHYSICAL_LAYER_SFP_ACTIVE_DA)) { 520163d483cdSSepherosa Ziehau ifmedia_add_nodup(&sc->media, 520263d483cdSSepherosa Ziehau IFM_ETHER | IFM_10G_TWINAX | IFM_FDX, 0, NULL); 520363d483cdSSepherosa Ziehau } 520463d483cdSSepherosa Ziehau if (layer & IXGBE_PHYSICAL_LAYER_10GBASE_CX4) { 520563d483cdSSepherosa Ziehau ifmedia_add_nodup(&sc->media, IFM_ETHER | IFM_10G_CX4 | IFM_FDX, 520663d483cdSSepherosa Ziehau 0, NULL); 520763d483cdSSepherosa Ziehau } 520863d483cdSSepherosa Ziehau if (layer & IXGBE_PHYSICAL_LAYER_1000BASE_SX) { 520963d483cdSSepherosa Ziehau ifmedia_add_nodup(&sc->media, IFM_ETHER | IFM_1000_SX | IFM_FDX, 521063d483cdSSepherosa Ziehau 0, NULL); 521163d483cdSSepherosa Ziehau } 521263d483cdSSepherosa Ziehau 521363d483cdSSepherosa Ziehau /* 521463d483cdSSepherosa Ziehau * XXX Other (no matching DragonFlyBSD media type): 521563d483cdSSepherosa Ziehau * To workaround this, we'll assign these completely 521663d483cdSSepherosa Ziehau * inappropriate media types. 521763d483cdSSepherosa Ziehau */ 521863d483cdSSepherosa Ziehau if (layer & IXGBE_PHYSICAL_LAYER_10GBASE_KR) { 521963d483cdSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, "Media supported: 10GbaseKR\n"); 522063d483cdSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, "10GbaseKR mapped to 10GbaseSR\n"); 522163d483cdSSepherosa Ziehau ifmedia_add_nodup(&sc->media, IFM_ETHER | IFM_10G_SR | IFM_FDX, 522263d483cdSSepherosa Ziehau 0, NULL); 522363d483cdSSepherosa Ziehau } 522463d483cdSSepherosa Ziehau if (layer & IXGBE_PHYSICAL_LAYER_10GBASE_KX4) { 522563d483cdSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, "Media supported: 10GbaseKX4\n"); 522663d483cdSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, 522763d483cdSSepherosa Ziehau "10GbaseKX4 mapped to 10GbaseCX4\n"); 522863d483cdSSepherosa Ziehau ifmedia_add_nodup(&sc->media, IFM_ETHER | IFM_10G_CX4 | IFM_FDX, 522963d483cdSSepherosa Ziehau 0, NULL); 523063d483cdSSepherosa Ziehau } 523163d483cdSSepherosa Ziehau if (layer & IXGBE_PHYSICAL_LAYER_1000BASE_KX) { 523263d483cdSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, "Media supported: 1000baseKX\n"); 523363d483cdSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, 523463d483cdSSepherosa Ziehau "1000baseKX mapped to 1000baseCX\n"); 523563d483cdSSepherosa Ziehau ifmedia_add_nodup(&sc->media, IFM_ETHER | IFM_1000_CX | IFM_FDX, 523663d483cdSSepherosa Ziehau 0, NULL); 523763d483cdSSepherosa Ziehau } 523863d483cdSSepherosa Ziehau if (layer & IXGBE_PHYSICAL_LAYER_1000BASE_BX) { 523963d483cdSSepherosa Ziehau /* Someday, someone will care about you... */ 524063d483cdSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, 524163d483cdSSepherosa Ziehau "Media supported: 1000baseBX, ignored\n"); 524263d483cdSSepherosa Ziehau } 524363d483cdSSepherosa Ziehau 524463d483cdSSepherosa Ziehau /* XXX we probably don't need this */ 524563d483cdSSepherosa Ziehau if (hw->device_id == IXGBE_DEV_ID_82598AT) { 524663d483cdSSepherosa Ziehau ifmedia_add_nodup(&sc->media, 524763d483cdSSepherosa Ziehau IFM_ETHER | IFM_1000_T | IFM_FDX, 0, NULL); 524863d483cdSSepherosa Ziehau } 524963d483cdSSepherosa Ziehau 525063d483cdSSepherosa Ziehau ifmedia_add_nodup(&sc->media, IFM_ETHER | IFM_AUTO, 0, NULL); 525163d483cdSSepherosa Ziehau 525263d483cdSSepherosa Ziehau if (ifmedia_tryset(&sc->media, sc->ifm_media)) { 525363d483cdSSepherosa Ziehau int flowctrl = (sc->ifm_media & IFM_ETH_FCMASK); 525463d483cdSSepherosa Ziehau 525563d483cdSSepherosa Ziehau sc->advspeed = IXGBE_LINK_SPEED_UNKNOWN; 525663d483cdSSepherosa Ziehau sc->ifm_media = IX_IFM_DEFAULT | flowctrl; 525763d483cdSSepherosa Ziehau ifmedia_set(&sc->media, sc->ifm_media); 525863d483cdSSepherosa Ziehau } 525963d483cdSSepherosa Ziehau } 5260