179251f5eSSepherosa Ziehau /* 263d483cdSSepherosa Ziehau * Copyright (c) 2001-2014, Intel Corporation 379251f5eSSepherosa Ziehau * All rights reserved. 479251f5eSSepherosa Ziehau * 579251f5eSSepherosa Ziehau * Redistribution and use in source and binary forms, with or without 679251f5eSSepherosa Ziehau * modification, are permitted provided that the following conditions are met: 779251f5eSSepherosa Ziehau * 879251f5eSSepherosa Ziehau * 1. Redistributions of source code must retain the above copyright notice, 979251f5eSSepherosa Ziehau * this list of conditions and the following disclaimer. 1079251f5eSSepherosa Ziehau * 1179251f5eSSepherosa Ziehau * 2. Redistributions in binary form must reproduce the above copyright 1279251f5eSSepherosa Ziehau * notice, this list of conditions and the following disclaimer in the 1379251f5eSSepherosa Ziehau * documentation and/or other materials provided with the distribution. 1479251f5eSSepherosa Ziehau * 1579251f5eSSepherosa Ziehau * 3. Neither the name of the Intel Corporation nor the names of its 1679251f5eSSepherosa Ziehau * contributors may be used to endorse or promote products derived from 1779251f5eSSepherosa Ziehau * this software without specific prior written permission. 1879251f5eSSepherosa Ziehau * 1979251f5eSSepherosa Ziehau * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 2079251f5eSSepherosa Ziehau * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 2179251f5eSSepherosa Ziehau * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 2279251f5eSSepherosa Ziehau * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE 2379251f5eSSepherosa Ziehau * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 2479251f5eSSepherosa Ziehau * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 2579251f5eSSepherosa Ziehau * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 2679251f5eSSepherosa Ziehau * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 2779251f5eSSepherosa Ziehau * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 2879251f5eSSepherosa Ziehau * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 2979251f5eSSepherosa Ziehau * POSSIBILITY OF SUCH DAMAGE. 3079251f5eSSepherosa Ziehau */ 3179251f5eSSepherosa Ziehau 324a648aefSSepherosa Ziehau #include "opt_ifpoll.h" 3379251f5eSSepherosa Ziehau #include "opt_ix.h" 3479251f5eSSepherosa Ziehau 3579251f5eSSepherosa Ziehau #include <sys/param.h> 3679251f5eSSepherosa Ziehau #include <sys/bus.h> 3779251f5eSSepherosa Ziehau #include <sys/endian.h> 3879251f5eSSepherosa Ziehau #include <sys/interrupt.h> 3979251f5eSSepherosa Ziehau #include <sys/kernel.h> 4079251f5eSSepherosa Ziehau #include <sys/malloc.h> 4179251f5eSSepherosa Ziehau #include <sys/mbuf.h> 4279251f5eSSepherosa Ziehau #include <sys/proc.h> 4379251f5eSSepherosa Ziehau #include <sys/rman.h> 4479251f5eSSepherosa Ziehau #include <sys/serialize.h> 4579251f5eSSepherosa Ziehau #include <sys/serialize2.h> 4679251f5eSSepherosa Ziehau #include <sys/socket.h> 4779251f5eSSepherosa Ziehau #include <sys/sockio.h> 4879251f5eSSepherosa Ziehau #include <sys/sysctl.h> 4979251f5eSSepherosa Ziehau #include <sys/systm.h> 5079251f5eSSepherosa Ziehau 5179251f5eSSepherosa Ziehau #include <net/bpf.h> 5279251f5eSSepherosa Ziehau #include <net/ethernet.h> 5379251f5eSSepherosa Ziehau #include <net/if.h> 5479251f5eSSepherosa Ziehau #include <net/if_arp.h> 5579251f5eSSepherosa Ziehau #include <net/if_dl.h> 5679251f5eSSepherosa Ziehau #include <net/if_media.h> 5779251f5eSSepherosa Ziehau #include <net/ifq_var.h> 5879251f5eSSepherosa Ziehau #include <net/toeplitz.h> 5979251f5eSSepherosa Ziehau #include <net/toeplitz2.h> 6079251f5eSSepherosa Ziehau #include <net/vlan/if_vlan_var.h> 6179251f5eSSepherosa Ziehau #include <net/vlan/if_vlan_ether.h> 6279251f5eSSepherosa Ziehau #include <net/if_poll.h> 6379251f5eSSepherosa Ziehau 6479251f5eSSepherosa Ziehau #include <netinet/in_systm.h> 6579251f5eSSepherosa Ziehau #include <netinet/in.h> 6679251f5eSSepherosa Ziehau #include <netinet/ip.h> 6779251f5eSSepherosa Ziehau 6879251f5eSSepherosa Ziehau #include <bus/pci/pcivar.h> 6979251f5eSSepherosa Ziehau #include <bus/pci/pcireg.h> 7079251f5eSSepherosa Ziehau 7179251f5eSSepherosa Ziehau #include <dev/netif/ix/ixgbe_api.h> 7279251f5eSSepherosa Ziehau #include <dev/netif/ix/if_ix.h> 7379251f5eSSepherosa Ziehau 7463d483cdSSepherosa Ziehau #define IX_IFM_DEFAULT (IFM_ETHER | IFM_AUTO) 7563d483cdSSepherosa Ziehau 7679251f5eSSepherosa Ziehau #ifdef IX_RSS_DEBUG 7779251f5eSSepherosa Ziehau #define IX_RSS_DPRINTF(sc, lvl, fmt, ...) \ 7879251f5eSSepherosa Ziehau do { \ 7979251f5eSSepherosa Ziehau if (sc->rss_debug >= lvl) \ 8079251f5eSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, fmt, __VA_ARGS__); \ 8179251f5eSSepherosa Ziehau } while (0) 8279251f5eSSepherosa Ziehau #else /* !IX_RSS_DEBUG */ 8379251f5eSSepherosa Ziehau #define IX_RSS_DPRINTF(sc, lvl, fmt, ...) ((void)0) 8479251f5eSSepherosa Ziehau #endif /* IX_RSS_DEBUG */ 8579251f5eSSepherosa Ziehau 8679251f5eSSepherosa Ziehau #define IX_NAME "Intel(R) PRO/10GbE " 8779251f5eSSepherosa Ziehau #define IX_DEVICE(id) \ 8863d483cdSSepherosa Ziehau { IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_##id, IX_NAME #id } 8979251f5eSSepherosa Ziehau #define IX_DEVICE_NULL { 0, 0, NULL } 9079251f5eSSepherosa Ziehau 9179251f5eSSepherosa Ziehau static struct ix_device { 9279251f5eSSepherosa Ziehau uint16_t vid; 9379251f5eSSepherosa Ziehau uint16_t did; 9479251f5eSSepherosa Ziehau const char *desc; 9579251f5eSSepherosa Ziehau } ix_devices[] = { 9679251f5eSSepherosa Ziehau IX_DEVICE(82598AF_DUAL_PORT), 9779251f5eSSepherosa Ziehau IX_DEVICE(82598AF_SINGLE_PORT), 9879251f5eSSepherosa Ziehau IX_DEVICE(82598EB_CX4), 9979251f5eSSepherosa Ziehau IX_DEVICE(82598AT), 10079251f5eSSepherosa Ziehau IX_DEVICE(82598AT2), 10179251f5eSSepherosa Ziehau IX_DEVICE(82598), 10279251f5eSSepherosa Ziehau IX_DEVICE(82598_DA_DUAL_PORT), 10379251f5eSSepherosa Ziehau IX_DEVICE(82598_CX4_DUAL_PORT), 10479251f5eSSepherosa Ziehau IX_DEVICE(82598EB_XF_LR), 10579251f5eSSepherosa Ziehau IX_DEVICE(82598_SR_DUAL_PORT_EM), 10679251f5eSSepherosa Ziehau IX_DEVICE(82598EB_SFP_LOM), 10779251f5eSSepherosa Ziehau IX_DEVICE(82599_KX4), 10879251f5eSSepherosa Ziehau IX_DEVICE(82599_KX4_MEZZ), 10979251f5eSSepherosa Ziehau IX_DEVICE(82599_SFP), 11079251f5eSSepherosa Ziehau IX_DEVICE(82599_XAUI_LOM), 11179251f5eSSepherosa Ziehau IX_DEVICE(82599_CX4), 11279251f5eSSepherosa Ziehau IX_DEVICE(82599_T3_LOM), 11379251f5eSSepherosa Ziehau IX_DEVICE(82599_COMBO_BACKPLANE), 11479251f5eSSepherosa Ziehau IX_DEVICE(82599_BACKPLANE_FCOE), 11579251f5eSSepherosa Ziehau IX_DEVICE(82599_SFP_SF2), 11679251f5eSSepherosa Ziehau IX_DEVICE(82599_SFP_FCOE), 11779251f5eSSepherosa Ziehau IX_DEVICE(82599EN_SFP), 11879251f5eSSepherosa Ziehau IX_DEVICE(82599_SFP_SF_QP), 11963d483cdSSepherosa Ziehau IX_DEVICE(82599_QSFP_SF_QP), 12079251f5eSSepherosa Ziehau IX_DEVICE(X540T), 12163d483cdSSepherosa Ziehau IX_DEVICE(X540T1), 12263d483cdSSepherosa Ziehau IX_DEVICE(X550T), 12363d483cdSSepherosa Ziehau IX_DEVICE(X550EM_X_KR), 12463d483cdSSepherosa Ziehau IX_DEVICE(X550EM_X_KX4), 12563d483cdSSepherosa Ziehau IX_DEVICE(X550EM_X_10G_T), 12679251f5eSSepherosa Ziehau 12779251f5eSSepherosa Ziehau /* required last entry */ 12879251f5eSSepherosa Ziehau IX_DEVICE_NULL 12979251f5eSSepherosa Ziehau }; 13079251f5eSSepherosa Ziehau 13179251f5eSSepherosa Ziehau static int ix_probe(device_t); 13279251f5eSSepherosa Ziehau static int ix_attach(device_t); 13379251f5eSSepherosa Ziehau static int ix_detach(device_t); 13479251f5eSSepherosa Ziehau static int ix_shutdown(device_t); 13579251f5eSSepherosa Ziehau 13679251f5eSSepherosa Ziehau static void ix_serialize(struct ifnet *, enum ifnet_serialize); 13779251f5eSSepherosa Ziehau static void ix_deserialize(struct ifnet *, enum ifnet_serialize); 13879251f5eSSepherosa Ziehau static int ix_tryserialize(struct ifnet *, enum ifnet_serialize); 13979251f5eSSepherosa Ziehau #ifdef INVARIANTS 14079251f5eSSepherosa Ziehau static void ix_serialize_assert(struct ifnet *, enum ifnet_serialize, 14179251f5eSSepherosa Ziehau boolean_t); 14279251f5eSSepherosa Ziehau #endif 14379251f5eSSepherosa Ziehau static void ix_start(struct ifnet *, struct ifaltq_subque *); 14479251f5eSSepherosa Ziehau static void ix_watchdog(struct ifaltq_subque *); 14579251f5eSSepherosa Ziehau static int ix_ioctl(struct ifnet *, u_long, caddr_t, struct ucred *); 14679251f5eSSepherosa Ziehau static void ix_init(void *); 14779251f5eSSepherosa Ziehau static void ix_stop(struct ix_softc *); 14879251f5eSSepherosa Ziehau static void ix_media_status(struct ifnet *, struct ifmediareq *); 14979251f5eSSepherosa Ziehau static int ix_media_change(struct ifnet *); 15079251f5eSSepherosa Ziehau static void ix_timer(void *); 1514a648aefSSepherosa Ziehau #ifdef IFPOLL_ENABLE 1524a648aefSSepherosa Ziehau static void ix_npoll(struct ifnet *, struct ifpoll_info *); 1534a648aefSSepherosa Ziehau static void ix_npoll_rx(struct ifnet *, void *, int); 1544a648aefSSepherosa Ziehau static void ix_npoll_tx(struct ifnet *, void *, int); 1554a648aefSSepherosa Ziehau static void ix_npoll_status(struct ifnet *); 1564a648aefSSepherosa Ziehau #endif 15779251f5eSSepherosa Ziehau 15879251f5eSSepherosa Ziehau static void ix_add_sysctl(struct ix_softc *); 159189a0ff3SSepherosa Ziehau static void ix_add_intr_rate_sysctl(struct ix_softc *, int, 160189a0ff3SSepherosa Ziehau const char *, int (*)(SYSCTL_HANDLER_ARGS), const char *); 16179251f5eSSepherosa Ziehau static int ix_sysctl_tx_wreg_nsegs(SYSCTL_HANDLER_ARGS); 16279251f5eSSepherosa Ziehau static int ix_sysctl_rx_wreg_nsegs(SYSCTL_HANDLER_ARGS); 16379251f5eSSepherosa Ziehau static int ix_sysctl_txd(SYSCTL_HANDLER_ARGS); 16479251f5eSSepherosa Ziehau static int ix_sysctl_rxd(SYSCTL_HANDLER_ARGS); 16579251f5eSSepherosa Ziehau static int ix_sysctl_tx_intr_nsegs(SYSCTL_HANDLER_ARGS); 166189a0ff3SSepherosa Ziehau static int ix_sysctl_intr_rate(SYSCTL_HANDLER_ARGS, int); 167189a0ff3SSepherosa Ziehau static int ix_sysctl_rxtx_intr_rate(SYSCTL_HANDLER_ARGS); 168189a0ff3SSepherosa Ziehau static int ix_sysctl_rx_intr_rate(SYSCTL_HANDLER_ARGS); 169189a0ff3SSepherosa Ziehau static int ix_sysctl_tx_intr_rate(SYSCTL_HANDLER_ARGS); 170189a0ff3SSepherosa Ziehau static int ix_sysctl_sts_intr_rate(SYSCTL_HANDLER_ARGS); 17179251f5eSSepherosa Ziehau #if 0 17279251f5eSSepherosa Ziehau static void ix_add_hw_stats(struct ix_softc *); 17379251f5eSSepherosa Ziehau #endif 17479251f5eSSepherosa Ziehau 17579251f5eSSepherosa Ziehau static void ix_slot_info(struct ix_softc *); 17679251f5eSSepherosa Ziehau static int ix_alloc_rings(struct ix_softc *); 17779251f5eSSepherosa Ziehau static void ix_free_rings(struct ix_softc *); 17879251f5eSSepherosa Ziehau static void ix_setup_ifp(struct ix_softc *); 17979251f5eSSepherosa Ziehau static void ix_setup_serialize(struct ix_softc *); 18079251f5eSSepherosa Ziehau static void ix_set_ring_inuse(struct ix_softc *, boolean_t); 18179251f5eSSepherosa Ziehau static void ix_set_timer_cpuid(struct ix_softc *, boolean_t); 18279251f5eSSepherosa Ziehau static void ix_update_stats(struct ix_softc *); 18379251f5eSSepherosa Ziehau 18479251f5eSSepherosa Ziehau static void ix_set_promisc(struct ix_softc *); 18579251f5eSSepherosa Ziehau static void ix_set_multi(struct ix_softc *); 18679251f5eSSepherosa Ziehau static void ix_set_vlan(struct ix_softc *); 18779251f5eSSepherosa Ziehau static uint8_t *ix_mc_array_itr(struct ixgbe_hw *, uint8_t **, uint32_t *); 188060fa21cSSepherosa Ziehau static enum ixgbe_fc_mode ix_ifmedia2fc(int); 189060fa21cSSepherosa Ziehau static const char *ix_ifmedia2str(int); 190060fa21cSSepherosa Ziehau static const char *ix_fc2str(enum ixgbe_fc_mode); 19179251f5eSSepherosa Ziehau 192*3c37d13bSSepherosa Ziehau static void ix_get_txring_cnt(const struct ix_softc *, int *, int *); 19379251f5eSSepherosa Ziehau static int ix_get_txring_inuse(const struct ix_softc *, boolean_t); 19479251f5eSSepherosa Ziehau static void ix_init_tx_ring(struct ix_tx_ring *); 19579251f5eSSepherosa Ziehau static void ix_free_tx_ring(struct ix_tx_ring *); 19679251f5eSSepherosa Ziehau static int ix_create_tx_ring(struct ix_tx_ring *); 19779251f5eSSepherosa Ziehau static void ix_destroy_tx_ring(struct ix_tx_ring *, int); 19879251f5eSSepherosa Ziehau static void ix_init_tx_unit(struct ix_softc *); 19979251f5eSSepherosa Ziehau static int ix_encap(struct ix_tx_ring *, struct mbuf **, 20079251f5eSSepherosa Ziehau uint16_t *, int *); 20179251f5eSSepherosa Ziehau static int ix_tx_ctx_setup(struct ix_tx_ring *, 20279251f5eSSepherosa Ziehau const struct mbuf *, uint32_t *, uint32_t *); 20379251f5eSSepherosa Ziehau static int ix_tso_ctx_setup(struct ix_tx_ring *, 20479251f5eSSepherosa Ziehau const struct mbuf *, uint32_t *, uint32_t *); 205189a0ff3SSepherosa Ziehau static void ix_txeof(struct ix_tx_ring *, int); 20679251f5eSSepherosa Ziehau 207*3c37d13bSSepherosa Ziehau static void ix_get_rxring_cnt(const struct ix_softc *, int *, int *); 20879251f5eSSepherosa Ziehau static int ix_get_rxring_inuse(const struct ix_softc *, boolean_t); 20979251f5eSSepherosa Ziehau static int ix_init_rx_ring(struct ix_rx_ring *); 21079251f5eSSepherosa Ziehau static void ix_free_rx_ring(struct ix_rx_ring *); 21179251f5eSSepherosa Ziehau static int ix_create_rx_ring(struct ix_rx_ring *); 21279251f5eSSepherosa Ziehau static void ix_destroy_rx_ring(struct ix_rx_ring *, int); 213*3c37d13bSSepherosa Ziehau static void ix_init_rx_unit(struct ix_softc *, boolean_t); 21479251f5eSSepherosa Ziehau #if 0 21579251f5eSSepherosa Ziehau static void ix_setup_hw_rsc(struct ix_rx_ring *); 21679251f5eSSepherosa Ziehau #endif 21779251f5eSSepherosa Ziehau static int ix_newbuf(struct ix_rx_ring *, int, boolean_t); 2184a648aefSSepherosa Ziehau static void ix_rxeof(struct ix_rx_ring *, int); 21979251f5eSSepherosa Ziehau static void ix_rx_discard(struct ix_rx_ring *, int, boolean_t); 22079251f5eSSepherosa Ziehau static void ix_enable_rx_drop(struct ix_softc *); 22179251f5eSSepherosa Ziehau static void ix_disable_rx_drop(struct ix_softc *); 22279251f5eSSepherosa Ziehau 223189a0ff3SSepherosa Ziehau static void ix_alloc_msix(struct ix_softc *); 224189a0ff3SSepherosa Ziehau static void ix_free_msix(struct ix_softc *, boolean_t); 225189a0ff3SSepherosa Ziehau static void ix_setup_msix_eims(const struct ix_softc *, int, 226189a0ff3SSepherosa Ziehau uint32_t *, uint32_t *); 22779251f5eSSepherosa Ziehau static int ix_alloc_intr(struct ix_softc *); 22879251f5eSSepherosa Ziehau static void ix_free_intr(struct ix_softc *); 22979251f5eSSepherosa Ziehau static int ix_setup_intr(struct ix_softc *); 23079251f5eSSepherosa Ziehau static void ix_teardown_intr(struct ix_softc *, int); 23179251f5eSSepherosa Ziehau static void ix_enable_intr(struct ix_softc *); 23279251f5eSSepherosa Ziehau static void ix_disable_intr(struct ix_softc *); 23379251f5eSSepherosa Ziehau static void ix_set_ivar(struct ix_softc *, uint8_t, uint8_t, int8_t); 23479251f5eSSepherosa Ziehau static void ix_set_eitr(struct ix_softc *, int, int); 235189a0ff3SSepherosa Ziehau static void ix_intr_status(struct ix_softc *, uint32_t); 23679251f5eSSepherosa Ziehau static void ix_intr(void *); 237189a0ff3SSepherosa Ziehau static void ix_msix_rxtx(void *); 238189a0ff3SSepherosa Ziehau static void ix_msix_rx(void *); 239189a0ff3SSepherosa Ziehau static void ix_msix_tx(void *); 240189a0ff3SSepherosa Ziehau static void ix_msix_status(void *); 24179251f5eSSepherosa Ziehau 24279251f5eSSepherosa Ziehau static void ix_config_link(struct ix_softc *); 24379251f5eSSepherosa Ziehau static boolean_t ix_sfp_probe(struct ix_softc *); 24479251f5eSSepherosa Ziehau static boolean_t ix_is_sfp(const struct ixgbe_hw *); 24579251f5eSSepherosa Ziehau static void ix_update_link_status(struct ix_softc *); 24679251f5eSSepherosa Ziehau static void ix_handle_link(struct ix_softc *); 24779251f5eSSepherosa Ziehau static void ix_handle_mod(struct ix_softc *); 24879251f5eSSepherosa Ziehau static void ix_handle_msf(struct ix_softc *); 24963d483cdSSepherosa Ziehau static void ix_handle_phy(struct ix_softc *); 25063d483cdSSepherosa Ziehau static int ix_powerdown(struct ix_softc *); 25163d483cdSSepherosa Ziehau static void ix_config_flowctrl(struct ix_softc *); 25263d483cdSSepherosa Ziehau static void ix_config_dmac(struct ix_softc *); 25363d483cdSSepherosa Ziehau static void ix_init_media(struct ix_softc *); 25479251f5eSSepherosa Ziehau 25563d483cdSSepherosa Ziehau /* XXX Missing shared code prototype */ 25679251f5eSSepherosa Ziehau extern void ixgbe_stop_mac_link_on_d3_82599(struct ixgbe_hw *); 25779251f5eSSepherosa Ziehau 25879251f5eSSepherosa Ziehau static device_method_t ix_methods[] = { 25979251f5eSSepherosa Ziehau /* Device interface */ 26079251f5eSSepherosa Ziehau DEVMETHOD(device_probe, ix_probe), 26179251f5eSSepherosa Ziehau DEVMETHOD(device_attach, ix_attach), 26279251f5eSSepherosa Ziehau DEVMETHOD(device_detach, ix_detach), 26379251f5eSSepherosa Ziehau DEVMETHOD(device_shutdown, ix_shutdown), 26479251f5eSSepherosa Ziehau DEVMETHOD_END 26579251f5eSSepherosa Ziehau }; 26679251f5eSSepherosa Ziehau 26779251f5eSSepherosa Ziehau static driver_t ix_driver = { 26879251f5eSSepherosa Ziehau "ix", 26979251f5eSSepherosa Ziehau ix_methods, 27079251f5eSSepherosa Ziehau sizeof(struct ix_softc) 27179251f5eSSepherosa Ziehau }; 27279251f5eSSepherosa Ziehau 27379251f5eSSepherosa Ziehau static devclass_t ix_devclass; 27479251f5eSSepherosa Ziehau 27579251f5eSSepherosa Ziehau DECLARE_DUMMY_MODULE(if_ix); 27679251f5eSSepherosa Ziehau DRIVER_MODULE(if_ix, pci, ix_driver, ix_devclass, NULL, NULL); 27779251f5eSSepherosa Ziehau 27879251f5eSSepherosa Ziehau static int ix_msi_enable = 1; 279189a0ff3SSepherosa Ziehau static int ix_msix_enable = 1; 28079251f5eSSepherosa Ziehau static int ix_rxr = 0; 281189a0ff3SSepherosa Ziehau static int ix_txr = 0; 28279251f5eSSepherosa Ziehau static int ix_txd = IX_PERF_TXD; 28379251f5eSSepherosa Ziehau static int ix_rxd = IX_PERF_RXD; 28479251f5eSSepherosa Ziehau static int ix_unsupported_sfp = 0; 28579251f5eSSepherosa Ziehau 286060fa21cSSepherosa Ziehau static char ix_flowctrl[IFM_ETH_FC_STRLEN] = IFM_ETH_FC_FULL; 287060fa21cSSepherosa Ziehau 28879251f5eSSepherosa Ziehau TUNABLE_INT("hw.ix.msi.enable", &ix_msi_enable); 289189a0ff3SSepherosa Ziehau TUNABLE_INT("hw.ix.msix.enable", &ix_msix_enable); 29079251f5eSSepherosa Ziehau TUNABLE_INT("hw.ix.rxr", &ix_rxr); 291189a0ff3SSepherosa Ziehau TUNABLE_INT("hw.ix.txr", &ix_txr); 29279251f5eSSepherosa Ziehau TUNABLE_INT("hw.ix.txd", &ix_txd); 29379251f5eSSepherosa Ziehau TUNABLE_INT("hw.ix.rxd", &ix_rxd); 29479251f5eSSepherosa Ziehau TUNABLE_INT("hw.ix.unsupported_sfp", &ix_unsupported_sfp); 295060fa21cSSepherosa Ziehau TUNABLE_STR("hw.ix.flow_ctrl", ix_flowctrl, sizeof(ix_flowctrl)); 29679251f5eSSepherosa Ziehau 29779251f5eSSepherosa Ziehau /* 29879251f5eSSepherosa Ziehau * Smart speed setting, default to on. This only works 29979251f5eSSepherosa Ziehau * as a compile option right now as its during attach, 30079251f5eSSepherosa Ziehau * set this to 'ixgbe_smart_speed_off' to disable. 30179251f5eSSepherosa Ziehau */ 30279251f5eSSepherosa Ziehau static const enum ixgbe_smart_speed ix_smart_speed = 30379251f5eSSepherosa Ziehau ixgbe_smart_speed_on; 30479251f5eSSepherosa Ziehau 30579251f5eSSepherosa Ziehau static int 30679251f5eSSepherosa Ziehau ix_probe(device_t dev) 30779251f5eSSepherosa Ziehau { 30879251f5eSSepherosa Ziehau const struct ix_device *d; 30979251f5eSSepherosa Ziehau uint16_t vid, did; 31079251f5eSSepherosa Ziehau 31179251f5eSSepherosa Ziehau vid = pci_get_vendor(dev); 31279251f5eSSepherosa Ziehau did = pci_get_device(dev); 31379251f5eSSepherosa Ziehau 31479251f5eSSepherosa Ziehau for (d = ix_devices; d->desc != NULL; ++d) { 31579251f5eSSepherosa Ziehau if (vid == d->vid && did == d->did) { 31679251f5eSSepherosa Ziehau device_set_desc(dev, d->desc); 31779251f5eSSepherosa Ziehau return 0; 31879251f5eSSepherosa Ziehau } 31979251f5eSSepherosa Ziehau } 32079251f5eSSepherosa Ziehau return ENXIO; 32179251f5eSSepherosa Ziehau } 32279251f5eSSepherosa Ziehau 323*3c37d13bSSepherosa Ziehau static void 324*3c37d13bSSepherosa Ziehau ix_get_rxring_cnt(const struct ix_softc *sc, int *ring_cnt, int *ring_cntmax) 325*3c37d13bSSepherosa Ziehau { 326*3c37d13bSSepherosa Ziehau 327*3c37d13bSSepherosa Ziehau switch (sc->hw.mac.type) { 328*3c37d13bSSepherosa Ziehau case ixgbe_mac_X550: 329*3c37d13bSSepherosa Ziehau case ixgbe_mac_X550EM_x: 330*3c37d13bSSepherosa Ziehau case ixgbe_mac_X550EM_a: 331*3c37d13bSSepherosa Ziehau *ring_cntmax = IX_MAX_RXRING_X550; 332*3c37d13bSSepherosa Ziehau break; 333*3c37d13bSSepherosa Ziehau 334*3c37d13bSSepherosa Ziehau default: 335*3c37d13bSSepherosa Ziehau *ring_cntmax = IX_MAX_RXRING; 336*3c37d13bSSepherosa Ziehau break; 337*3c37d13bSSepherosa Ziehau } 338*3c37d13bSSepherosa Ziehau *ring_cnt = device_getenv_int(sc->dev, "rxr", ix_rxr); 339*3c37d13bSSepherosa Ziehau } 340*3c37d13bSSepherosa Ziehau 341*3c37d13bSSepherosa Ziehau static void 342*3c37d13bSSepherosa Ziehau ix_get_txring_cnt(const struct ix_softc *sc, int *ring_cnt, int *ring_cntmax) 343*3c37d13bSSepherosa Ziehau { 344*3c37d13bSSepherosa Ziehau 345*3c37d13bSSepherosa Ziehau switch (sc->hw.mac.type) { 346*3c37d13bSSepherosa Ziehau case ixgbe_mac_82598EB: 347*3c37d13bSSepherosa Ziehau *ring_cntmax = IX_MAX_TXRING_82598; 348*3c37d13bSSepherosa Ziehau break; 349*3c37d13bSSepherosa Ziehau 350*3c37d13bSSepherosa Ziehau case ixgbe_mac_82599EB: 351*3c37d13bSSepherosa Ziehau *ring_cntmax = IX_MAX_TXRING_82599; 352*3c37d13bSSepherosa Ziehau break; 353*3c37d13bSSepherosa Ziehau 354*3c37d13bSSepherosa Ziehau case ixgbe_mac_X540: 355*3c37d13bSSepherosa Ziehau *ring_cntmax = IX_MAX_TXRING_X540; 356*3c37d13bSSepherosa Ziehau break; 357*3c37d13bSSepherosa Ziehau 358*3c37d13bSSepherosa Ziehau case ixgbe_mac_X550: 359*3c37d13bSSepherosa Ziehau case ixgbe_mac_X550EM_x: 360*3c37d13bSSepherosa Ziehau case ixgbe_mac_X550EM_a: 361*3c37d13bSSepherosa Ziehau *ring_cntmax = IX_MAX_TXRING_X550; 362*3c37d13bSSepherosa Ziehau break; 363*3c37d13bSSepherosa Ziehau 364*3c37d13bSSepherosa Ziehau default: 365*3c37d13bSSepherosa Ziehau *ring_cntmax = IX_MAX_TXRING; 366*3c37d13bSSepherosa Ziehau break; 367*3c37d13bSSepherosa Ziehau } 368*3c37d13bSSepherosa Ziehau *ring_cnt = device_getenv_int(sc->dev, "txr", ix_txr); 369*3c37d13bSSepherosa Ziehau } 370*3c37d13bSSepherosa Ziehau 37179251f5eSSepherosa Ziehau static int 37279251f5eSSepherosa Ziehau ix_attach(device_t dev) 37379251f5eSSepherosa Ziehau { 37479251f5eSSepherosa Ziehau struct ix_softc *sc = device_get_softc(dev); 37579251f5eSSepherosa Ziehau struct ixgbe_hw *hw; 376*3c37d13bSSepherosa Ziehau int error, ring_cnt, ring_cntmax; 37779251f5eSSepherosa Ziehau uint16_t csum; 37879251f5eSSepherosa Ziehau uint32_t ctrl_ext; 379060fa21cSSepherosa Ziehau char flowctrl[IFM_ETH_FC_STRLEN]; 38079251f5eSSepherosa Ziehau 38179251f5eSSepherosa Ziehau sc->dev = sc->osdep.dev = dev; 38279251f5eSSepherosa Ziehau hw = &sc->hw; 38379251f5eSSepherosa Ziehau 38479251f5eSSepherosa Ziehau if_initname(&sc->arpcom.ac_if, device_get_name(dev), 38579251f5eSSepherosa Ziehau device_get_unit(dev)); 386060fa21cSSepherosa Ziehau ifmedia_init(&sc->media, IFM_IMASK | IFM_ETH_FCMASK, 38779251f5eSSepherosa Ziehau ix_media_change, ix_media_status); 38879251f5eSSepherosa Ziehau 38979251f5eSSepherosa Ziehau /* Save frame size */ 39079251f5eSSepherosa Ziehau sc->max_frame_size = ETHERMTU + ETHER_HDR_LEN + ETHER_CRC_LEN; 39179251f5eSSepherosa Ziehau 39279251f5eSSepherosa Ziehau callout_init_mp(&sc->timer); 39379251f5eSSepherosa Ziehau lwkt_serialize_init(&sc->main_serialize); 39479251f5eSSepherosa Ziehau 39579251f5eSSepherosa Ziehau /* 39679251f5eSSepherosa Ziehau * Save off the information about this board 39779251f5eSSepherosa Ziehau */ 39879251f5eSSepherosa Ziehau hw->vendor_id = pci_get_vendor(dev); 39979251f5eSSepherosa Ziehau hw->device_id = pci_get_device(dev); 40079251f5eSSepherosa Ziehau hw->revision_id = pci_read_config(dev, PCIR_REVID, 1); 40179251f5eSSepherosa Ziehau hw->subsystem_vendor_id = pci_read_config(dev, PCIR_SUBVEND_0, 2); 40279251f5eSSepherosa Ziehau hw->subsystem_device_id = pci_read_config(dev, PCIR_SUBDEV_0, 2); 40379251f5eSSepherosa Ziehau 40479251f5eSSepherosa Ziehau ixgbe_set_mac_type(hw); 40579251f5eSSepherosa Ziehau 40663d483cdSSepherosa Ziehau /* Pick up the 82599 */ 40779251f5eSSepherosa Ziehau if (hw->mac.type != ixgbe_mac_82598EB) 40879251f5eSSepherosa Ziehau hw->phy.smart_speed = ix_smart_speed; 40979251f5eSSepherosa Ziehau 41079251f5eSSepherosa Ziehau /* Enable bus mastering */ 41179251f5eSSepherosa Ziehau pci_enable_busmaster(dev); 41279251f5eSSepherosa Ziehau 41379251f5eSSepherosa Ziehau /* 41479251f5eSSepherosa Ziehau * Allocate IO memory 41579251f5eSSepherosa Ziehau */ 41679251f5eSSepherosa Ziehau sc->mem_rid = PCIR_BAR(0); 41779251f5eSSepherosa Ziehau sc->mem_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, 41879251f5eSSepherosa Ziehau &sc->mem_rid, RF_ACTIVE); 41979251f5eSSepherosa Ziehau if (sc->mem_res == NULL) { 42079251f5eSSepherosa Ziehau device_printf(dev, "Unable to allocate bus resource: memory\n"); 42179251f5eSSepherosa Ziehau error = ENXIO; 42279251f5eSSepherosa Ziehau goto failed; 42379251f5eSSepherosa Ziehau } 42479251f5eSSepherosa Ziehau 42579251f5eSSepherosa Ziehau sc->osdep.mem_bus_space_tag = rman_get_bustag(sc->mem_res); 42679251f5eSSepherosa Ziehau sc->osdep.mem_bus_space_handle = rman_get_bushandle(sc->mem_res); 42779251f5eSSepherosa Ziehau 42879251f5eSSepherosa Ziehau sc->hw.hw_addr = (uint8_t *)&sc->osdep.mem_bus_space_handle; 42979251f5eSSepherosa Ziehau sc->hw.back = &sc->osdep; 43079251f5eSSepherosa Ziehau 43179251f5eSSepherosa Ziehau /* 43279251f5eSSepherosa Ziehau * Configure total supported RX/TX ring count 43379251f5eSSepherosa Ziehau */ 434*3c37d13bSSepherosa Ziehau ix_get_rxring_cnt(sc, &ring_cnt, &ring_cntmax); 435*3c37d13bSSepherosa Ziehau sc->rx_rmap = if_ringmap_alloc(dev, ring_cnt, ring_cntmax); 436*3c37d13bSSepherosa Ziehau ix_get_txring_cnt(sc, &ring_cnt, &ring_cntmax); 437*3c37d13bSSepherosa Ziehau sc->tx_rmap = if_ringmap_alloc(dev, ring_cnt, ring_cntmax); 438*3c37d13bSSepherosa Ziehau if_ringmap_match(dev, sc->rx_rmap, sc->tx_rmap); 439737c1c7cSSepherosa Ziehau 440*3c37d13bSSepherosa Ziehau sc->rx_ring_cnt = if_ringmap_count(sc->rx_rmap); 44179251f5eSSepherosa Ziehau sc->rx_ring_inuse = sc->rx_ring_cnt; 442*3c37d13bSSepherosa Ziehau sc->tx_ring_cnt = if_ringmap_count(sc->tx_rmap); 44379251f5eSSepherosa Ziehau sc->tx_ring_inuse = sc->tx_ring_cnt; 44479251f5eSSepherosa Ziehau 44579251f5eSSepherosa Ziehau /* Allocate TX/RX rings */ 44679251f5eSSepherosa Ziehau error = ix_alloc_rings(sc); 44779251f5eSSepherosa Ziehau if (error) 44879251f5eSSepherosa Ziehau goto failed; 44979251f5eSSepherosa Ziehau 45079251f5eSSepherosa Ziehau /* Allocate interrupt */ 45179251f5eSSepherosa Ziehau error = ix_alloc_intr(sc); 45279251f5eSSepherosa Ziehau if (error) 45379251f5eSSepherosa Ziehau goto failed; 45479251f5eSSepherosa Ziehau 45579251f5eSSepherosa Ziehau /* Setup serializes */ 45679251f5eSSepherosa Ziehau ix_setup_serialize(sc); 45779251f5eSSepherosa Ziehau 45879251f5eSSepherosa Ziehau /* Allocate multicast array memory. */ 45979251f5eSSepherosa Ziehau sc->mta = kmalloc(IXGBE_ETH_LENGTH_OF_ADDRESS * IX_MAX_MCASTADDR, 46079251f5eSSepherosa Ziehau M_DEVBUF, M_WAITOK); 46179251f5eSSepherosa Ziehau 46279251f5eSSepherosa Ziehau /* Initialize the shared code */ 46379251f5eSSepherosa Ziehau hw->allow_unsupported_sfp = ix_unsupported_sfp; 46479251f5eSSepherosa Ziehau error = ixgbe_init_shared_code(hw); 46579251f5eSSepherosa Ziehau if (error == IXGBE_ERR_SFP_NOT_PRESENT) { 46679251f5eSSepherosa Ziehau /* 46779251f5eSSepherosa Ziehau * No optics in this port; ask timer routine 46879251f5eSSepherosa Ziehau * to probe for later insertion. 46979251f5eSSepherosa Ziehau */ 47079251f5eSSepherosa Ziehau sc->sfp_probe = TRUE; 47179251f5eSSepherosa Ziehau error = 0; 47279251f5eSSepherosa Ziehau } else if (error == IXGBE_ERR_SFP_NOT_SUPPORTED) { 47379251f5eSSepherosa Ziehau device_printf(dev, "Unsupported SFP+ module detected!\n"); 47479251f5eSSepherosa Ziehau error = EIO; 47579251f5eSSepherosa Ziehau goto failed; 47679251f5eSSepherosa Ziehau } else if (error) { 47779251f5eSSepherosa Ziehau device_printf(dev, "Unable to initialize the shared code\n"); 47879251f5eSSepherosa Ziehau error = EIO; 47979251f5eSSepherosa Ziehau goto failed; 48079251f5eSSepherosa Ziehau } 48179251f5eSSepherosa Ziehau 48279251f5eSSepherosa Ziehau /* Make sure we have a good EEPROM before we read from it */ 48379251f5eSSepherosa Ziehau if (ixgbe_validate_eeprom_checksum(&sc->hw, &csum) < 0) { 48479251f5eSSepherosa Ziehau device_printf(dev, "The EEPROM Checksum Is Not Valid\n"); 48579251f5eSSepherosa Ziehau error = EIO; 48679251f5eSSepherosa Ziehau goto failed; 48779251f5eSSepherosa Ziehau } 48879251f5eSSepherosa Ziehau 48979251f5eSSepherosa Ziehau error = ixgbe_init_hw(hw); 49079251f5eSSepherosa Ziehau if (error == IXGBE_ERR_EEPROM_VERSION) { 49179251f5eSSepherosa Ziehau device_printf(dev, "Pre-production device detected\n"); 49279251f5eSSepherosa Ziehau } else if (error == IXGBE_ERR_SFP_NOT_SUPPORTED) { 49379251f5eSSepherosa Ziehau device_printf(dev, "Unsupported SFP+ Module\n"); 49479251f5eSSepherosa Ziehau error = EIO; 49579251f5eSSepherosa Ziehau goto failed; 49679251f5eSSepherosa Ziehau } else if (error == IXGBE_ERR_SFP_NOT_PRESENT) { 49779251f5eSSepherosa Ziehau device_printf(dev, "No SFP+ Module found\n"); 49879251f5eSSepherosa Ziehau } 49979251f5eSSepherosa Ziehau 50063d483cdSSepherosa Ziehau sc->ifm_media = IX_IFM_DEFAULT; 501060fa21cSSepherosa Ziehau /* Get default flow control settings */ 502060fa21cSSepherosa Ziehau device_getenv_string(dev, "flow_ctrl", flowctrl, sizeof(flowctrl), 503060fa21cSSepherosa Ziehau ix_flowctrl); 50463d483cdSSepherosa Ziehau sc->ifm_media |= ifmedia_str2ethfc(flowctrl); 50563d483cdSSepherosa Ziehau sc->advspeed = IXGBE_LINK_SPEED_UNKNOWN; 506060fa21cSSepherosa Ziehau 50779251f5eSSepherosa Ziehau /* Setup OS specific network interface */ 50879251f5eSSepherosa Ziehau ix_setup_ifp(sc); 50979251f5eSSepherosa Ziehau 51079251f5eSSepherosa Ziehau /* Add sysctl tree */ 51179251f5eSSepherosa Ziehau ix_add_sysctl(sc); 51279251f5eSSepherosa Ziehau 51379251f5eSSepherosa Ziehau error = ix_setup_intr(sc); 51479251f5eSSepherosa Ziehau if (error) { 51579251f5eSSepherosa Ziehau ether_ifdetach(&sc->arpcom.ac_if); 51679251f5eSSepherosa Ziehau goto failed; 51779251f5eSSepherosa Ziehau } 51879251f5eSSepherosa Ziehau 51979251f5eSSepherosa Ziehau /* Initialize statistics */ 52079251f5eSSepherosa Ziehau ix_update_stats(sc); 52179251f5eSSepherosa Ziehau 52263d483cdSSepherosa Ziehau /* Check PCIE slot type/speed/width */ 52379251f5eSSepherosa Ziehau ix_slot_info(sc); 52479251f5eSSepherosa Ziehau 52563d483cdSSepherosa Ziehau /* Save initial wake up filter configuration */ 52663d483cdSSepherosa Ziehau sc->wufc = IXGBE_READ_REG(hw, IXGBE_WUFC); 52763d483cdSSepherosa Ziehau 52879251f5eSSepherosa Ziehau /* Let hardware know driver is loaded */ 52979251f5eSSepherosa Ziehau ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT); 53079251f5eSSepherosa Ziehau ctrl_ext |= IXGBE_CTRL_EXT_DRV_LOAD; 53179251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext); 53279251f5eSSepherosa Ziehau 53379251f5eSSepherosa Ziehau return 0; 53479251f5eSSepherosa Ziehau failed: 53579251f5eSSepherosa Ziehau ix_detach(dev); 53679251f5eSSepherosa Ziehau return error; 53779251f5eSSepherosa Ziehau } 53879251f5eSSepherosa Ziehau 53979251f5eSSepherosa Ziehau static int 54079251f5eSSepherosa Ziehau ix_detach(device_t dev) 54179251f5eSSepherosa Ziehau { 54279251f5eSSepherosa Ziehau struct ix_softc *sc = device_get_softc(dev); 54379251f5eSSepherosa Ziehau 54479251f5eSSepherosa Ziehau if (device_is_attached(dev)) { 54579251f5eSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 54679251f5eSSepherosa Ziehau uint32_t ctrl_ext; 54779251f5eSSepherosa Ziehau 54879251f5eSSepherosa Ziehau ifnet_serialize_all(ifp); 54979251f5eSSepherosa Ziehau 55063d483cdSSepherosa Ziehau ix_powerdown(sc); 55179251f5eSSepherosa Ziehau ix_teardown_intr(sc, sc->intr_cnt); 55279251f5eSSepherosa Ziehau 55379251f5eSSepherosa Ziehau ifnet_deserialize_all(ifp); 55479251f5eSSepherosa Ziehau 55579251f5eSSepherosa Ziehau callout_terminate(&sc->timer); 55679251f5eSSepherosa Ziehau ether_ifdetach(ifp); 55779251f5eSSepherosa Ziehau 55879251f5eSSepherosa Ziehau /* Let hardware know driver is unloading */ 55979251f5eSSepherosa Ziehau ctrl_ext = IXGBE_READ_REG(&sc->hw, IXGBE_CTRL_EXT); 56079251f5eSSepherosa Ziehau ctrl_ext &= ~IXGBE_CTRL_EXT_DRV_LOAD; 56179251f5eSSepherosa Ziehau IXGBE_WRITE_REG(&sc->hw, IXGBE_CTRL_EXT, ctrl_ext); 56279251f5eSSepherosa Ziehau } 56379251f5eSSepherosa Ziehau 56479251f5eSSepherosa Ziehau ifmedia_removeall(&sc->media); 56579251f5eSSepherosa Ziehau bus_generic_detach(dev); 56679251f5eSSepherosa Ziehau 56779251f5eSSepherosa Ziehau ix_free_intr(sc); 56879251f5eSSepherosa Ziehau 569189a0ff3SSepherosa Ziehau if (sc->msix_mem_res != NULL) { 570189a0ff3SSepherosa Ziehau bus_release_resource(dev, SYS_RES_MEMORY, sc->msix_mem_rid, 571189a0ff3SSepherosa Ziehau sc->msix_mem_res); 572189a0ff3SSepherosa Ziehau } 57379251f5eSSepherosa Ziehau if (sc->mem_res != NULL) { 57479251f5eSSepherosa Ziehau bus_release_resource(dev, SYS_RES_MEMORY, sc->mem_rid, 57579251f5eSSepherosa Ziehau sc->mem_res); 57679251f5eSSepherosa Ziehau } 57779251f5eSSepherosa Ziehau 57879251f5eSSepherosa Ziehau ix_free_rings(sc); 57979251f5eSSepherosa Ziehau 58079251f5eSSepherosa Ziehau if (sc->mta != NULL) 58179251f5eSSepherosa Ziehau kfree(sc->mta, M_DEVBUF); 58279251f5eSSepherosa Ziehau if (sc->serializes != NULL) 58379251f5eSSepherosa Ziehau kfree(sc->serializes, M_DEVBUF); 58479251f5eSSepherosa Ziehau 585*3c37d13bSSepherosa Ziehau if (sc->rx_rmap != NULL) 586*3c37d13bSSepherosa Ziehau if_ringmap_free(sc->rx_rmap); 587*3c37d13bSSepherosa Ziehau if (sc->rx_rmap_intr != NULL) 588*3c37d13bSSepherosa Ziehau if_ringmap_free(sc->rx_rmap_intr); 589*3c37d13bSSepherosa Ziehau if (sc->tx_rmap != NULL) 590*3c37d13bSSepherosa Ziehau if_ringmap_free(sc->tx_rmap); 591*3c37d13bSSepherosa Ziehau if (sc->tx_rmap_intr != NULL) 592*3c37d13bSSepherosa Ziehau if_ringmap_free(sc->tx_rmap_intr); 593*3c37d13bSSepherosa Ziehau 59479251f5eSSepherosa Ziehau return 0; 59579251f5eSSepherosa Ziehau } 59679251f5eSSepherosa Ziehau 59779251f5eSSepherosa Ziehau static int 59879251f5eSSepherosa Ziehau ix_shutdown(device_t dev) 59979251f5eSSepherosa Ziehau { 60079251f5eSSepherosa Ziehau struct ix_softc *sc = device_get_softc(dev); 60179251f5eSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 60279251f5eSSepherosa Ziehau 60379251f5eSSepherosa Ziehau ifnet_serialize_all(ifp); 60463d483cdSSepherosa Ziehau ix_powerdown(sc); 60579251f5eSSepherosa Ziehau ifnet_deserialize_all(ifp); 60679251f5eSSepherosa Ziehau 60779251f5eSSepherosa Ziehau return 0; 60879251f5eSSepherosa Ziehau } 60979251f5eSSepherosa Ziehau 61079251f5eSSepherosa Ziehau static void 61179251f5eSSepherosa Ziehau ix_start(struct ifnet *ifp, struct ifaltq_subque *ifsq) 61279251f5eSSepherosa Ziehau { 61379251f5eSSepherosa Ziehau struct ix_softc *sc = ifp->if_softc; 61479251f5eSSepherosa Ziehau struct ix_tx_ring *txr = ifsq_get_priv(ifsq); 61579251f5eSSepherosa Ziehau int idx = -1; 61679251f5eSSepherosa Ziehau uint16_t nsegs; 61779251f5eSSepherosa Ziehau 61879251f5eSSepherosa Ziehau KKASSERT(txr->tx_ifsq == ifsq); 61979251f5eSSepherosa Ziehau ASSERT_SERIALIZED(&txr->tx_serialize); 62079251f5eSSepherosa Ziehau 62179251f5eSSepherosa Ziehau if ((ifp->if_flags & IFF_RUNNING) == 0 || ifsq_is_oactive(ifsq)) 62279251f5eSSepherosa Ziehau return; 62379251f5eSSepherosa Ziehau 6244a648aefSSepherosa Ziehau if (!sc->link_active || (txr->tx_flags & IX_TXFLAG_ENABLED) == 0) { 62579251f5eSSepherosa Ziehau ifsq_purge(ifsq); 62679251f5eSSepherosa Ziehau return; 62779251f5eSSepherosa Ziehau } 62879251f5eSSepherosa Ziehau 62979251f5eSSepherosa Ziehau while (!ifsq_is_empty(ifsq)) { 63079251f5eSSepherosa Ziehau struct mbuf *m_head; 63179251f5eSSepherosa Ziehau 63279251f5eSSepherosa Ziehau if (txr->tx_avail <= IX_MAX_SCATTER + IX_TX_RESERVED) { 63379251f5eSSepherosa Ziehau ifsq_set_oactive(ifsq); 63479251f5eSSepherosa Ziehau txr->tx_watchdog.wd_timer = 5; 63579251f5eSSepherosa Ziehau break; 63679251f5eSSepherosa Ziehau } 63779251f5eSSepherosa Ziehau 63879251f5eSSepherosa Ziehau m_head = ifsq_dequeue(ifsq); 63979251f5eSSepherosa Ziehau if (m_head == NULL) 64079251f5eSSepherosa Ziehau break; 64179251f5eSSepherosa Ziehau 64279251f5eSSepherosa Ziehau if (ix_encap(txr, &m_head, &nsegs, &idx)) { 64379251f5eSSepherosa Ziehau IFNET_STAT_INC(ifp, oerrors, 1); 64479251f5eSSepherosa Ziehau continue; 64579251f5eSSepherosa Ziehau } 64679251f5eSSepherosa Ziehau 647608dda76SSepherosa Ziehau /* 648608dda76SSepherosa Ziehau * TX interrupt are aggressively aggregated, so increasing 649608dda76SSepherosa Ziehau * opackets at TX interrupt time will make the opackets 650608dda76SSepherosa Ziehau * statistics vastly inaccurate; we do the opackets increment 651608dda76SSepherosa Ziehau * now. 652608dda76SSepherosa Ziehau */ 653608dda76SSepherosa Ziehau IFNET_STAT_INC(ifp, opackets, 1); 654608dda76SSepherosa Ziehau 65579251f5eSSepherosa Ziehau if (nsegs >= txr->tx_wreg_nsegs) { 65679251f5eSSepherosa Ziehau IXGBE_WRITE_REG(&sc->hw, IXGBE_TDT(txr->tx_idx), idx); 65779251f5eSSepherosa Ziehau nsegs = 0; 65879251f5eSSepherosa Ziehau idx = -1; 65979251f5eSSepherosa Ziehau } 66079251f5eSSepherosa Ziehau 66179251f5eSSepherosa Ziehau ETHER_BPF_MTAP(ifp, m_head); 66279251f5eSSepherosa Ziehau } 66379251f5eSSepherosa Ziehau if (idx >= 0) 66479251f5eSSepherosa Ziehau IXGBE_WRITE_REG(&sc->hw, IXGBE_TDT(txr->tx_idx), idx); 66579251f5eSSepherosa Ziehau } 66679251f5eSSepherosa Ziehau 66779251f5eSSepherosa Ziehau static int 66879251f5eSSepherosa Ziehau ix_ioctl(struct ifnet *ifp, u_long command, caddr_t data, struct ucred *cr) 66979251f5eSSepherosa Ziehau { 67079251f5eSSepherosa Ziehau struct ix_softc *sc = ifp->if_softc; 67179251f5eSSepherosa Ziehau struct ifreq *ifr = (struct ifreq *) data; 67279251f5eSSepherosa Ziehau int error = 0, mask, reinit; 67379251f5eSSepherosa Ziehau 67479251f5eSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 67579251f5eSSepherosa Ziehau 67679251f5eSSepherosa Ziehau switch (command) { 67779251f5eSSepherosa Ziehau case SIOCSIFMTU: 67863d483cdSSepherosa Ziehau if (ifr->ifr_mtu > IX_MAX_MTU) { 67979251f5eSSepherosa Ziehau error = EINVAL; 68079251f5eSSepherosa Ziehau } else { 68179251f5eSSepherosa Ziehau ifp->if_mtu = ifr->ifr_mtu; 68263d483cdSSepherosa Ziehau sc->max_frame_size = ifp->if_mtu + IX_MTU_HDR; 68379251f5eSSepherosa Ziehau ix_init(sc); 68479251f5eSSepherosa Ziehau } 68579251f5eSSepherosa Ziehau break; 68679251f5eSSepherosa Ziehau 68779251f5eSSepherosa Ziehau case SIOCSIFFLAGS: 68879251f5eSSepherosa Ziehau if (ifp->if_flags & IFF_UP) { 68979251f5eSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) { 69079251f5eSSepherosa Ziehau if ((ifp->if_flags ^ sc->if_flags) & 69179251f5eSSepherosa Ziehau (IFF_PROMISC | IFF_ALLMULTI)) 69279251f5eSSepherosa Ziehau ix_set_promisc(sc); 69379251f5eSSepherosa Ziehau } else { 69479251f5eSSepherosa Ziehau ix_init(sc); 69579251f5eSSepherosa Ziehau } 69679251f5eSSepherosa Ziehau } else if (ifp->if_flags & IFF_RUNNING) { 69779251f5eSSepherosa Ziehau ix_stop(sc); 69879251f5eSSepherosa Ziehau } 69979251f5eSSepherosa Ziehau sc->if_flags = ifp->if_flags; 70079251f5eSSepherosa Ziehau break; 70179251f5eSSepherosa Ziehau 70279251f5eSSepherosa Ziehau case SIOCADDMULTI: 70379251f5eSSepherosa Ziehau case SIOCDELMULTI: 70479251f5eSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) { 70579251f5eSSepherosa Ziehau ix_disable_intr(sc); 70679251f5eSSepherosa Ziehau ix_set_multi(sc); 7074a648aefSSepherosa Ziehau #ifdef IFPOLL_ENABLE 7084a648aefSSepherosa Ziehau if ((ifp->if_flags & IFF_NPOLLING) == 0) 7094a648aefSSepherosa Ziehau #endif 71079251f5eSSepherosa Ziehau ix_enable_intr(sc); 71179251f5eSSepherosa Ziehau } 71279251f5eSSepherosa Ziehau break; 71379251f5eSSepherosa Ziehau 71479251f5eSSepherosa Ziehau case SIOCSIFMEDIA: 71579251f5eSSepherosa Ziehau case SIOCGIFMEDIA: 71679251f5eSSepherosa Ziehau error = ifmedia_ioctl(ifp, ifr, &sc->media, command); 71779251f5eSSepherosa Ziehau break; 71879251f5eSSepherosa Ziehau 71979251f5eSSepherosa Ziehau case SIOCSIFCAP: 72079251f5eSSepherosa Ziehau reinit = 0; 72179251f5eSSepherosa Ziehau mask = ifr->ifr_reqcap ^ ifp->if_capenable; 72279251f5eSSepherosa Ziehau if (mask & IFCAP_RXCSUM) { 72379251f5eSSepherosa Ziehau ifp->if_capenable ^= IFCAP_RXCSUM; 72479251f5eSSepherosa Ziehau reinit = 1; 72579251f5eSSepherosa Ziehau } 72679251f5eSSepherosa Ziehau if (mask & IFCAP_VLAN_HWTAGGING) { 72779251f5eSSepherosa Ziehau ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING; 72879251f5eSSepherosa Ziehau reinit = 1; 72979251f5eSSepherosa Ziehau } 73079251f5eSSepherosa Ziehau if (mask & IFCAP_TXCSUM) { 73179251f5eSSepherosa Ziehau ifp->if_capenable ^= IFCAP_TXCSUM; 73279251f5eSSepherosa Ziehau if (ifp->if_capenable & IFCAP_TXCSUM) 73379251f5eSSepherosa Ziehau ifp->if_hwassist |= CSUM_OFFLOAD; 73479251f5eSSepherosa Ziehau else 73579251f5eSSepherosa Ziehau ifp->if_hwassist &= ~CSUM_OFFLOAD; 73679251f5eSSepherosa Ziehau } 73779251f5eSSepherosa Ziehau if (mask & IFCAP_TSO) { 73879251f5eSSepherosa Ziehau ifp->if_capenable ^= IFCAP_TSO; 73979251f5eSSepherosa Ziehau if (ifp->if_capenable & IFCAP_TSO) 74079251f5eSSepherosa Ziehau ifp->if_hwassist |= CSUM_TSO; 74179251f5eSSepherosa Ziehau else 74279251f5eSSepherosa Ziehau ifp->if_hwassist &= ~CSUM_TSO; 74379251f5eSSepherosa Ziehau } 74479251f5eSSepherosa Ziehau if (mask & IFCAP_RSS) 74579251f5eSSepherosa Ziehau ifp->if_capenable ^= IFCAP_RSS; 74679251f5eSSepherosa Ziehau if (reinit && (ifp->if_flags & IFF_RUNNING)) 74779251f5eSSepherosa Ziehau ix_init(sc); 74879251f5eSSepherosa Ziehau break; 74979251f5eSSepherosa Ziehau 75079251f5eSSepherosa Ziehau #if 0 75179251f5eSSepherosa Ziehau case SIOCGI2C: 75279251f5eSSepherosa Ziehau { 75379251f5eSSepherosa Ziehau struct ixgbe_i2c_req i2c; 75479251f5eSSepherosa Ziehau error = copyin(ifr->ifr_data, &i2c, sizeof(i2c)); 75579251f5eSSepherosa Ziehau if (error) 75679251f5eSSepherosa Ziehau break; 75779251f5eSSepherosa Ziehau if ((i2c.dev_addr != 0xA0) || (i2c.dev_addr != 0xA2)){ 75879251f5eSSepherosa Ziehau error = EINVAL; 75979251f5eSSepherosa Ziehau break; 76079251f5eSSepherosa Ziehau } 76179251f5eSSepherosa Ziehau hw->phy.ops.read_i2c_byte(hw, i2c.offset, 76279251f5eSSepherosa Ziehau i2c.dev_addr, i2c.data); 76379251f5eSSepherosa Ziehau error = copyout(&i2c, ifr->ifr_data, sizeof(i2c)); 76479251f5eSSepherosa Ziehau break; 76579251f5eSSepherosa Ziehau } 76679251f5eSSepherosa Ziehau #endif 76779251f5eSSepherosa Ziehau 76879251f5eSSepherosa Ziehau default: 76979251f5eSSepherosa Ziehau error = ether_ioctl(ifp, command, data); 77079251f5eSSepherosa Ziehau break; 77179251f5eSSepherosa Ziehau } 77279251f5eSSepherosa Ziehau return error; 77379251f5eSSepherosa Ziehau } 77479251f5eSSepherosa Ziehau 77579251f5eSSepherosa Ziehau #define IXGBE_MHADD_MFS_SHIFT 16 77679251f5eSSepherosa Ziehau 77779251f5eSSepherosa Ziehau static void 77879251f5eSSepherosa Ziehau ix_init(void *xsc) 77979251f5eSSepherosa Ziehau { 78079251f5eSSepherosa Ziehau struct ix_softc *sc = xsc; 78179251f5eSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 78279251f5eSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 78379251f5eSSepherosa Ziehau uint32_t gpie, rxctrl; 78479251f5eSSepherosa Ziehau int i, error; 7854a648aefSSepherosa Ziehau boolean_t polling; 78679251f5eSSepherosa Ziehau 78779251f5eSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 78879251f5eSSepherosa Ziehau 78979251f5eSSepherosa Ziehau ix_stop(sc); 79079251f5eSSepherosa Ziehau 7914a648aefSSepherosa Ziehau polling = FALSE; 7924a648aefSSepherosa Ziehau #ifdef IFPOLL_ENABLE 7934a648aefSSepherosa Ziehau if (ifp->if_flags & IFF_NPOLLING) 7944a648aefSSepherosa Ziehau polling = TRUE; 7954a648aefSSepherosa Ziehau #endif 7964a648aefSSepherosa Ziehau 79779251f5eSSepherosa Ziehau /* Configure # of used RX/TX rings */ 7984a648aefSSepherosa Ziehau ix_set_ring_inuse(sc, polling); 799*3c37d13bSSepherosa Ziehau ifq_set_subq_divisor(&ifp->if_snd, sc->tx_ring_inuse); 80079251f5eSSepherosa Ziehau 80179251f5eSSepherosa Ziehau /* Get the latest mac address, User can use a LAA */ 80279251f5eSSepherosa Ziehau bcopy(IF_LLADDR(ifp), hw->mac.addr, IXGBE_ETH_LENGTH_OF_ADDRESS); 80379251f5eSSepherosa Ziehau ixgbe_set_rar(hw, 0, hw->mac.addr, 0, 1); 80479251f5eSSepherosa Ziehau hw->addr_ctrl.rar_used_count = 1; 80579251f5eSSepherosa Ziehau 80679251f5eSSepherosa Ziehau /* Prepare transmit descriptors and buffers */ 80779251f5eSSepherosa Ziehau for (i = 0; i < sc->tx_ring_inuse; ++i) 80879251f5eSSepherosa Ziehau ix_init_tx_ring(&sc->tx_rings[i]); 80979251f5eSSepherosa Ziehau 81079251f5eSSepherosa Ziehau ixgbe_init_hw(hw); 81179251f5eSSepherosa Ziehau ix_init_tx_unit(sc); 81279251f5eSSepherosa Ziehau 81379251f5eSSepherosa Ziehau /* Setup Multicast table */ 81479251f5eSSepherosa Ziehau ix_set_multi(sc); 81579251f5eSSepherosa Ziehau 81679251f5eSSepherosa Ziehau /* Prepare receive descriptors and buffers */ 81779251f5eSSepherosa Ziehau for (i = 0; i < sc->rx_ring_inuse; ++i) { 81879251f5eSSepherosa Ziehau error = ix_init_rx_ring(&sc->rx_rings[i]); 81979251f5eSSepherosa Ziehau if (error) { 82079251f5eSSepherosa Ziehau if_printf(ifp, "Could not initialize RX ring%d\n", i); 82179251f5eSSepherosa Ziehau ix_stop(sc); 82279251f5eSSepherosa Ziehau return; 82379251f5eSSepherosa Ziehau } 82479251f5eSSepherosa Ziehau } 82579251f5eSSepherosa Ziehau 82679251f5eSSepherosa Ziehau /* Configure RX settings */ 827*3c37d13bSSepherosa Ziehau ix_init_rx_unit(sc, polling); 82879251f5eSSepherosa Ziehau 82979251f5eSSepherosa Ziehau gpie = IXGBE_READ_REG(hw, IXGBE_GPIE); 83079251f5eSSepherosa Ziehau 83179251f5eSSepherosa Ziehau /* Enable Fan Failure Interrupt */ 83263d483cdSSepherosa Ziehau gpie |= IXGBE_SDP1_GPIEN_BY_MAC(hw); 83379251f5eSSepherosa Ziehau 83479251f5eSSepherosa Ziehau /* Add for Module detection */ 83579251f5eSSepherosa Ziehau if (hw->mac.type == ixgbe_mac_82599EB) 83679251f5eSSepherosa Ziehau gpie |= IXGBE_SDP2_GPIEN; 83779251f5eSSepherosa Ziehau 83863d483cdSSepherosa Ziehau /* 83963d483cdSSepherosa Ziehau * Thermal Failure Detection (X540) 84063d483cdSSepherosa Ziehau * Link Detection (X552) 84163d483cdSSepherosa Ziehau */ 84263d483cdSSepherosa Ziehau if (hw->mac.type == ixgbe_mac_X540 || 84363d483cdSSepherosa Ziehau hw->device_id == IXGBE_DEV_ID_X550EM_X_SFP || 84463d483cdSSepherosa Ziehau hw->device_id == IXGBE_DEV_ID_X550EM_X_10G_T) 84563d483cdSSepherosa Ziehau gpie |= IXGBE_SDP0_GPIEN_X540; 84679251f5eSSepherosa Ziehau 84779251f5eSSepherosa Ziehau if (sc->intr_type == PCI_INTR_TYPE_MSIX) { 84879251f5eSSepherosa Ziehau /* Enable Enhanced MSIX mode */ 84979251f5eSSepherosa Ziehau gpie |= IXGBE_GPIE_MSIX_MODE; 85079251f5eSSepherosa Ziehau gpie |= IXGBE_GPIE_EIAME | IXGBE_GPIE_PBA_SUPPORT | 85179251f5eSSepherosa Ziehau IXGBE_GPIE_OCD; 85279251f5eSSepherosa Ziehau } 85379251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie); 85479251f5eSSepherosa Ziehau 85579251f5eSSepherosa Ziehau /* Set MTU size */ 85679251f5eSSepherosa Ziehau if (ifp->if_mtu > ETHERMTU) { 85779251f5eSSepherosa Ziehau uint32_t mhadd; 85879251f5eSSepherosa Ziehau 85963d483cdSSepherosa Ziehau /* aka IXGBE_MAXFRS on 82599 and newer */ 86079251f5eSSepherosa Ziehau mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD); 86179251f5eSSepherosa Ziehau mhadd &= ~IXGBE_MHADD_MFS_MASK; 86279251f5eSSepherosa Ziehau mhadd |= sc->max_frame_size << IXGBE_MHADD_MFS_SHIFT; 86379251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd); 86479251f5eSSepherosa Ziehau } 86579251f5eSSepherosa Ziehau 86679251f5eSSepherosa Ziehau /* 86779251f5eSSepherosa Ziehau * Enable TX rings 86879251f5eSSepherosa Ziehau */ 86979251f5eSSepherosa Ziehau for (i = 0; i < sc->tx_ring_inuse; ++i) { 87079251f5eSSepherosa Ziehau uint32_t txdctl; 87179251f5eSSepherosa Ziehau 87279251f5eSSepherosa Ziehau txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i)); 87379251f5eSSepherosa Ziehau txdctl |= IXGBE_TXDCTL_ENABLE; 87479251f5eSSepherosa Ziehau 87579251f5eSSepherosa Ziehau /* 87679251f5eSSepherosa Ziehau * Set WTHRESH to 0, since TX head write-back is used 87779251f5eSSepherosa Ziehau */ 87879251f5eSSepherosa Ziehau txdctl &= ~(0x7f << 16); 87979251f5eSSepherosa Ziehau 88079251f5eSSepherosa Ziehau /* 88179251f5eSSepherosa Ziehau * When the internal queue falls below PTHRESH (32), 88279251f5eSSepherosa Ziehau * start prefetching as long as there are at least 88379251f5eSSepherosa Ziehau * HTHRESH (1) buffers ready. The values are taken 88479251f5eSSepherosa Ziehau * from the Intel linux driver 3.8.21. 88579251f5eSSepherosa Ziehau * Prefetching enables tx line rate even with 1 queue. 88679251f5eSSepherosa Ziehau */ 88779251f5eSSepherosa Ziehau txdctl |= (32 << 0) | (1 << 8); 88879251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(i), txdctl); 88979251f5eSSepherosa Ziehau } 89079251f5eSSepherosa Ziehau 89179251f5eSSepherosa Ziehau /* 89279251f5eSSepherosa Ziehau * Enable RX rings 89379251f5eSSepherosa Ziehau */ 89479251f5eSSepherosa Ziehau for (i = 0; i < sc->rx_ring_inuse; ++i) { 89579251f5eSSepherosa Ziehau uint32_t rxdctl; 89679251f5eSSepherosa Ziehau int k; 89779251f5eSSepherosa Ziehau 89879251f5eSSepherosa Ziehau rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i)); 89979251f5eSSepherosa Ziehau if (hw->mac.type == ixgbe_mac_82598EB) { 90079251f5eSSepherosa Ziehau /* 90179251f5eSSepherosa Ziehau * PTHRESH = 21 90279251f5eSSepherosa Ziehau * HTHRESH = 4 90379251f5eSSepherosa Ziehau * WTHRESH = 8 90479251f5eSSepherosa Ziehau */ 90579251f5eSSepherosa Ziehau rxdctl &= ~0x3FFFFF; 90679251f5eSSepherosa Ziehau rxdctl |= 0x080420; 90779251f5eSSepherosa Ziehau } 90879251f5eSSepherosa Ziehau rxdctl |= IXGBE_RXDCTL_ENABLE; 90979251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(i), rxdctl); 91079251f5eSSepherosa Ziehau for (k = 0; k < 10; ++k) { 91179251f5eSSepherosa Ziehau if (IXGBE_READ_REG(hw, IXGBE_RXDCTL(i)) & 91279251f5eSSepherosa Ziehau IXGBE_RXDCTL_ENABLE) 91379251f5eSSepherosa Ziehau break; 91479251f5eSSepherosa Ziehau else 91579251f5eSSepherosa Ziehau msec_delay(1); 91679251f5eSSepherosa Ziehau } 91779251f5eSSepherosa Ziehau wmb(); 91879251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_RDT(i), 91979251f5eSSepherosa Ziehau sc->rx_rings[0].rx_ndesc - 1); 92079251f5eSSepherosa Ziehau } 92179251f5eSSepherosa Ziehau 92279251f5eSSepherosa Ziehau /* Enable Receive engine */ 92379251f5eSSepherosa Ziehau rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL); 92479251f5eSSepherosa Ziehau if (hw->mac.type == ixgbe_mac_82598EB) 92579251f5eSSepherosa Ziehau rxctrl |= IXGBE_RXCTRL_DMBYPS; 92679251f5eSSepherosa Ziehau rxctrl |= IXGBE_RXCTRL_RXEN; 92779251f5eSSepherosa Ziehau ixgbe_enable_rx_dma(hw, rxctrl); 92879251f5eSSepherosa Ziehau 929189a0ff3SSepherosa Ziehau for (i = 0; i < sc->tx_ring_inuse; ++i) { 930189a0ff3SSepherosa Ziehau const struct ix_tx_ring *txr = &sc->tx_rings[i]; 931189a0ff3SSepherosa Ziehau 932189a0ff3SSepherosa Ziehau if (txr->tx_intr_vec >= 0) { 933189a0ff3SSepherosa Ziehau ix_set_ivar(sc, i, txr->tx_intr_vec, 1); 934*3c37d13bSSepherosa Ziehau } else if (!polling) { 935189a0ff3SSepherosa Ziehau /* 936189a0ff3SSepherosa Ziehau * Unconfigured TX interrupt vector could only 937189a0ff3SSepherosa Ziehau * happen for MSI-X. 938189a0ff3SSepherosa Ziehau */ 939189a0ff3SSepherosa Ziehau KASSERT(sc->intr_type == PCI_INTR_TYPE_MSIX, 940189a0ff3SSepherosa Ziehau ("TX intr vector is not set")); 941189a0ff3SSepherosa Ziehau if (bootverbose) 942189a0ff3SSepherosa Ziehau if_printf(ifp, "IVAR skips TX ring %d\n", i); 943189a0ff3SSepherosa Ziehau } 944189a0ff3SSepherosa Ziehau } 945189a0ff3SSepherosa Ziehau for (i = 0; i < sc->rx_ring_inuse; ++i) { 946189a0ff3SSepherosa Ziehau const struct ix_rx_ring *rxr = &sc->rx_rings[i]; 947189a0ff3SSepherosa Ziehau 948*3c37d13bSSepherosa Ziehau if (polling && rxr->rx_intr_vec < 0) 949*3c37d13bSSepherosa Ziehau continue; 950*3c37d13bSSepherosa Ziehau 951189a0ff3SSepherosa Ziehau KKASSERT(rxr->rx_intr_vec >= 0); 952189a0ff3SSepherosa Ziehau ix_set_ivar(sc, i, rxr->rx_intr_vec, 0); 953189a0ff3SSepherosa Ziehau if (rxr->rx_txr != NULL) { 954189a0ff3SSepherosa Ziehau /* 955189a0ff3SSepherosa Ziehau * Piggyback the TX ring interrupt onto the RX 956189a0ff3SSepherosa Ziehau * ring interrupt vector. 957189a0ff3SSepherosa Ziehau */ 958189a0ff3SSepherosa Ziehau KASSERT(rxr->rx_txr->tx_intr_vec < 0, 959189a0ff3SSepherosa Ziehau ("piggybacked TX ring configured intr vector")); 960*3c37d13bSSepherosa Ziehau ix_set_ivar(sc, rxr->rx_txr->tx_idx, 961*3c37d13bSSepherosa Ziehau rxr->rx_intr_vec, 1); 962189a0ff3SSepherosa Ziehau if (bootverbose) { 963189a0ff3SSepherosa Ziehau if_printf(ifp, "IVAR RX ring %d piggybacks " 964189a0ff3SSepherosa Ziehau "TX ring %u\n", i, rxr->rx_txr->tx_idx); 965189a0ff3SSepherosa Ziehau } 966189a0ff3SSepherosa Ziehau } 967189a0ff3SSepherosa Ziehau } 96879251f5eSSepherosa Ziehau if (sc->intr_type == PCI_INTR_TYPE_MSIX) { 969189a0ff3SSepherosa Ziehau /* Set up status MSI-X vector; it is using fixed entry 1 */ 970189a0ff3SSepherosa Ziehau ix_set_ivar(sc, 1, sc->sts_msix_vec, -1); 971189a0ff3SSepherosa Ziehau 972189a0ff3SSepherosa Ziehau /* Set up auto-mask for TX and RX rings */ 973189a0ff3SSepherosa Ziehau if (hw->mac.type == ixgbe_mac_82598EB) { 974189a0ff3SSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EIMS_RTX_QUEUE); 975189a0ff3SSepherosa Ziehau } else { 97679251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF); 97779251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF); 97879251f5eSSepherosa Ziehau } 97979251f5eSSepherosa Ziehau } else { 980189a0ff3SSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EIMS_RTX_QUEUE); 98179251f5eSSepherosa Ziehau } 982189a0ff3SSepherosa Ziehau for (i = 0; i < sc->intr_cnt; ++i) 983189a0ff3SSepherosa Ziehau ix_set_eitr(sc, i, sc->intr_data[i].intr_rate); 98479251f5eSSepherosa Ziehau 98579251f5eSSepherosa Ziehau /* 98679251f5eSSepherosa Ziehau * Check on any SFP devices that need to be kick-started 98779251f5eSSepherosa Ziehau */ 98879251f5eSSepherosa Ziehau if (hw->phy.type == ixgbe_phy_none) { 98979251f5eSSepherosa Ziehau error = hw->phy.ops.identify(hw); 99079251f5eSSepherosa Ziehau if (error == IXGBE_ERR_SFP_NOT_SUPPORTED) { 99179251f5eSSepherosa Ziehau if_printf(ifp, 99279251f5eSSepherosa Ziehau "Unsupported SFP+ module type was detected.\n"); 99379251f5eSSepherosa Ziehau /* XXX stop */ 99479251f5eSSepherosa Ziehau return; 99579251f5eSSepherosa Ziehau } 99679251f5eSSepherosa Ziehau } 99779251f5eSSepherosa Ziehau 99879251f5eSSepherosa Ziehau /* Config/Enable Link */ 99979251f5eSSepherosa Ziehau ix_config_link(sc); 100079251f5eSSepherosa Ziehau 100163d483cdSSepherosa Ziehau /* Hardware Packet Buffer & Flow Control setup */ 100263d483cdSSepherosa Ziehau ix_config_flowctrl(sc); 100379251f5eSSepherosa Ziehau 100479251f5eSSepherosa Ziehau /* Initialize the FC settings */ 100579251f5eSSepherosa Ziehau ixgbe_start_hw(hw); 100679251f5eSSepherosa Ziehau 100763d483cdSSepherosa Ziehau /* Set up VLAN support and filter */ 100863d483cdSSepherosa Ziehau ix_set_vlan(sc); 100963d483cdSSepherosa Ziehau 101063d483cdSSepherosa Ziehau /* Setup DMA Coalescing */ 101163d483cdSSepherosa Ziehau ix_config_dmac(sc); 101263d483cdSSepherosa Ziehau 10134a648aefSSepherosa Ziehau /* 10144a648aefSSepherosa Ziehau * Only enable interrupts if we are not polling, make sure 10154a648aefSSepherosa Ziehau * they are off otherwise. 10164a648aefSSepherosa Ziehau */ 10174a648aefSSepherosa Ziehau if (polling) 10184a648aefSSepherosa Ziehau ix_disable_intr(sc); 10194a648aefSSepherosa Ziehau else 102079251f5eSSepherosa Ziehau ix_enable_intr(sc); 102179251f5eSSepherosa Ziehau 102279251f5eSSepherosa Ziehau ifp->if_flags |= IFF_RUNNING; 102379251f5eSSepherosa Ziehau for (i = 0; i < sc->tx_ring_inuse; ++i) { 102479251f5eSSepherosa Ziehau ifsq_clr_oactive(sc->tx_rings[i].tx_ifsq); 102579251f5eSSepherosa Ziehau ifsq_watchdog_start(&sc->tx_rings[i].tx_watchdog); 102679251f5eSSepherosa Ziehau } 102779251f5eSSepherosa Ziehau 10284a648aefSSepherosa Ziehau ix_set_timer_cpuid(sc, polling); 102979251f5eSSepherosa Ziehau callout_reset_bycpu(&sc->timer, hz, ix_timer, sc, sc->timer_cpuid); 103079251f5eSSepherosa Ziehau } 103179251f5eSSepherosa Ziehau 103279251f5eSSepherosa Ziehau static void 103379251f5eSSepherosa Ziehau ix_intr(void *xsc) 103479251f5eSSepherosa Ziehau { 103579251f5eSSepherosa Ziehau struct ix_softc *sc = xsc; 103679251f5eSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 103779251f5eSSepherosa Ziehau uint32_t eicr; 103879251f5eSSepherosa Ziehau 103979251f5eSSepherosa Ziehau ASSERT_SERIALIZED(&sc->main_serialize); 104079251f5eSSepherosa Ziehau 104179251f5eSSepherosa Ziehau eicr = IXGBE_READ_REG(hw, IXGBE_EICR); 104279251f5eSSepherosa Ziehau if (eicr == 0) { 104379251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_EIMS, sc->intr_mask); 104479251f5eSSepherosa Ziehau return; 104579251f5eSSepherosa Ziehau } 104679251f5eSSepherosa Ziehau 104779251f5eSSepherosa Ziehau if (eicr & IX_RX0_INTR_MASK) { 104879251f5eSSepherosa Ziehau struct ix_rx_ring *rxr = &sc->rx_rings[0]; 104979251f5eSSepherosa Ziehau 105079251f5eSSepherosa Ziehau lwkt_serialize_enter(&rxr->rx_serialize); 10514a648aefSSepherosa Ziehau ix_rxeof(rxr, -1); 105279251f5eSSepherosa Ziehau lwkt_serialize_exit(&rxr->rx_serialize); 105379251f5eSSepherosa Ziehau } 105479251f5eSSepherosa Ziehau if (eicr & IX_RX1_INTR_MASK) { 105579251f5eSSepherosa Ziehau struct ix_rx_ring *rxr; 105679251f5eSSepherosa Ziehau 105779251f5eSSepherosa Ziehau KKASSERT(sc->rx_ring_inuse == IX_MIN_RXRING_RSS); 105879251f5eSSepherosa Ziehau rxr = &sc->rx_rings[1]; 105979251f5eSSepherosa Ziehau 106079251f5eSSepherosa Ziehau lwkt_serialize_enter(&rxr->rx_serialize); 10614a648aefSSepherosa Ziehau ix_rxeof(rxr, -1); 106279251f5eSSepherosa Ziehau lwkt_serialize_exit(&rxr->rx_serialize); 106379251f5eSSepherosa Ziehau } 106479251f5eSSepherosa Ziehau 106579251f5eSSepherosa Ziehau if (eicr & IX_TX_INTR_MASK) { 106679251f5eSSepherosa Ziehau struct ix_tx_ring *txr = &sc->tx_rings[0]; 106779251f5eSSepherosa Ziehau 106879251f5eSSepherosa Ziehau lwkt_serialize_enter(&txr->tx_serialize); 1069189a0ff3SSepherosa Ziehau ix_txeof(txr, *(txr->tx_hdr)); 107079251f5eSSepherosa Ziehau if (!ifsq_is_empty(txr->tx_ifsq)) 107179251f5eSSepherosa Ziehau ifsq_devstart(txr->tx_ifsq); 107279251f5eSSepherosa Ziehau lwkt_serialize_exit(&txr->tx_serialize); 107379251f5eSSepherosa Ziehau } 107479251f5eSSepherosa Ziehau 1075189a0ff3SSepherosa Ziehau if (__predict_false(eicr & IX_EICR_STATUS)) 1076189a0ff3SSepherosa Ziehau ix_intr_status(sc, eicr); 107779251f5eSSepherosa Ziehau 107879251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_EIMS, sc->intr_mask); 107979251f5eSSepherosa Ziehau } 108079251f5eSSepherosa Ziehau 108179251f5eSSepherosa Ziehau static void 108279251f5eSSepherosa Ziehau ix_media_status(struct ifnet *ifp, struct ifmediareq *ifmr) 108379251f5eSSepherosa Ziehau { 108479251f5eSSepherosa Ziehau struct ix_softc *sc = ifp->if_softc; 108563d483cdSSepherosa Ziehau struct ifmedia *ifm = &sc->media; 108663d483cdSSepherosa Ziehau int layer; 108779251f5eSSepherosa Ziehau 108879251f5eSSepherosa Ziehau ix_update_link_status(sc); 108979251f5eSSepherosa Ziehau 109079251f5eSSepherosa Ziehau ifmr->ifm_status = IFM_AVALID; 109179251f5eSSepherosa Ziehau ifmr->ifm_active = IFM_ETHER; 109279251f5eSSepherosa Ziehau 10930d60c5c8SSepherosa Ziehau if (!sc->link_active) { 109463d483cdSSepherosa Ziehau if (IFM_SUBTYPE(ifm->ifm_media) != IFM_AUTO) 109563d483cdSSepherosa Ziehau ifmr->ifm_active |= ifm->ifm_media; 109663d483cdSSepherosa Ziehau else 10970d60c5c8SSepherosa Ziehau ifmr->ifm_active |= IFM_NONE; 109879251f5eSSepherosa Ziehau return; 10990d60c5c8SSepherosa Ziehau } 110079251f5eSSepherosa Ziehau ifmr->ifm_status |= IFM_ACTIVE; 110179251f5eSSepherosa Ziehau 110263d483cdSSepherosa Ziehau layer = ixgbe_get_supported_physical_layer(&sc->hw); 110363d483cdSSepherosa Ziehau 110463d483cdSSepherosa Ziehau if ((layer & IXGBE_PHYSICAL_LAYER_10GBASE_T) || 110563d483cdSSepherosa Ziehau (layer & IXGBE_PHYSICAL_LAYER_1000BASE_T) || 110663d483cdSSepherosa Ziehau (layer & IXGBE_PHYSICAL_LAYER_100BASE_TX)) { 110779251f5eSSepherosa Ziehau switch (sc->link_speed) { 110863d483cdSSepherosa Ziehau case IXGBE_LINK_SPEED_10GB_FULL: 110963d483cdSSepherosa Ziehau ifmr->ifm_active |= IFM_10G_T | IFM_FDX; 111063d483cdSSepherosa Ziehau break; 111163d483cdSSepherosa Ziehau case IXGBE_LINK_SPEED_1GB_FULL: 111263d483cdSSepherosa Ziehau ifmr->ifm_active |= IFM_1000_T | IFM_FDX; 111363d483cdSSepherosa Ziehau break; 111479251f5eSSepherosa Ziehau case IXGBE_LINK_SPEED_100_FULL: 111579251f5eSSepherosa Ziehau ifmr->ifm_active |= IFM_100_TX | IFM_FDX; 111679251f5eSSepherosa Ziehau break; 111763d483cdSSepherosa Ziehau } 111863d483cdSSepherosa Ziehau } else if ((layer & IXGBE_PHYSICAL_LAYER_SFP_PLUS_CU) || 111963d483cdSSepherosa Ziehau (layer & IXGBE_PHYSICAL_LAYER_SFP_ACTIVE_DA)) { 112063d483cdSSepherosa Ziehau switch (sc->link_speed) { 112163d483cdSSepherosa Ziehau case IXGBE_LINK_SPEED_10GB_FULL: 112263d483cdSSepherosa Ziehau ifmr->ifm_active |= IFM_10G_TWINAX | IFM_FDX; 112363d483cdSSepherosa Ziehau break; 112463d483cdSSepherosa Ziehau } 112563d483cdSSepherosa Ziehau } else if (layer & IXGBE_PHYSICAL_LAYER_10GBASE_LR) { 112663d483cdSSepherosa Ziehau switch (sc->link_speed) { 112763d483cdSSepherosa Ziehau case IXGBE_LINK_SPEED_10GB_FULL: 112863d483cdSSepherosa Ziehau ifmr->ifm_active |= IFM_10G_LR | IFM_FDX; 112963d483cdSSepherosa Ziehau break; 113063d483cdSSepherosa Ziehau case IXGBE_LINK_SPEED_1GB_FULL: 113163d483cdSSepherosa Ziehau ifmr->ifm_active |= IFM_1000_LX | IFM_FDX; 113263d483cdSSepherosa Ziehau break; 113363d483cdSSepherosa Ziehau } 113463d483cdSSepherosa Ziehau } else if (layer & IXGBE_PHYSICAL_LAYER_10GBASE_LRM) { 113563d483cdSSepherosa Ziehau switch (sc->link_speed) { 113663d483cdSSepherosa Ziehau case IXGBE_LINK_SPEED_10GB_FULL: 113763d483cdSSepherosa Ziehau ifmr->ifm_active |= IFM_10G_LRM | IFM_FDX; 113863d483cdSSepherosa Ziehau break; 113963d483cdSSepherosa Ziehau case IXGBE_LINK_SPEED_1GB_FULL: 114063d483cdSSepherosa Ziehau ifmr->ifm_active |= IFM_1000_LX | IFM_FDX; 114163d483cdSSepherosa Ziehau break; 114263d483cdSSepherosa Ziehau } 114363d483cdSSepherosa Ziehau } else if ((layer & IXGBE_PHYSICAL_LAYER_10GBASE_SR) || 114463d483cdSSepherosa Ziehau (layer & IXGBE_PHYSICAL_LAYER_1000BASE_SX)) { 114563d483cdSSepherosa Ziehau switch (sc->link_speed) { 114663d483cdSSepherosa Ziehau case IXGBE_LINK_SPEED_10GB_FULL: 114763d483cdSSepherosa Ziehau ifmr->ifm_active |= IFM_10G_SR | IFM_FDX; 114863d483cdSSepherosa Ziehau break; 114979251f5eSSepherosa Ziehau case IXGBE_LINK_SPEED_1GB_FULL: 115079251f5eSSepherosa Ziehau ifmr->ifm_active |= IFM_1000_SX | IFM_FDX; 115179251f5eSSepherosa Ziehau break; 115263d483cdSSepherosa Ziehau } 115363d483cdSSepherosa Ziehau } else if (layer & IXGBE_PHYSICAL_LAYER_10GBASE_CX4) { 115463d483cdSSepherosa Ziehau switch (sc->link_speed) { 115579251f5eSSepherosa Ziehau case IXGBE_LINK_SPEED_10GB_FULL: 115663d483cdSSepherosa Ziehau ifmr->ifm_active |= IFM_10G_CX4 | IFM_FDX; 115779251f5eSSepherosa Ziehau break; 115863d483cdSSepherosa Ziehau } 115963d483cdSSepherosa Ziehau } else if (layer & IXGBE_PHYSICAL_LAYER_10GBASE_KR) { 116063d483cdSSepherosa Ziehau /* 116163d483cdSSepherosa Ziehau * XXX: These need to use the proper media types once 116263d483cdSSepherosa Ziehau * they're added. 116363d483cdSSepherosa Ziehau */ 116463d483cdSSepherosa Ziehau switch (sc->link_speed) { 116563d483cdSSepherosa Ziehau case IXGBE_LINK_SPEED_10GB_FULL: 116663d483cdSSepherosa Ziehau ifmr->ifm_active |= IFM_10G_SR | IFM_FDX; 116763d483cdSSepherosa Ziehau break; 116863d483cdSSepherosa Ziehau case IXGBE_LINK_SPEED_2_5GB_FULL: 116963d483cdSSepherosa Ziehau ifmr->ifm_active |= IFM_2500_SX | IFM_FDX; 117063d483cdSSepherosa Ziehau break; 117163d483cdSSepherosa Ziehau case IXGBE_LINK_SPEED_1GB_FULL: 117263d483cdSSepherosa Ziehau ifmr->ifm_active |= IFM_1000_CX | IFM_FDX; 117363d483cdSSepherosa Ziehau break; 117463d483cdSSepherosa Ziehau } 117563d483cdSSepherosa Ziehau } else if ((layer & IXGBE_PHYSICAL_LAYER_10GBASE_KX4) || 117663d483cdSSepherosa Ziehau (layer & IXGBE_PHYSICAL_LAYER_1000BASE_KX)) { 117763d483cdSSepherosa Ziehau /* 117863d483cdSSepherosa Ziehau * XXX: These need to use the proper media types once 117963d483cdSSepherosa Ziehau * they're added. 118063d483cdSSepherosa Ziehau */ 118163d483cdSSepherosa Ziehau switch (sc->link_speed) { 118263d483cdSSepherosa Ziehau case IXGBE_LINK_SPEED_10GB_FULL: 118363d483cdSSepherosa Ziehau ifmr->ifm_active |= IFM_10G_CX4 | IFM_FDX; 118463d483cdSSepherosa Ziehau break; 118563d483cdSSepherosa Ziehau case IXGBE_LINK_SPEED_2_5GB_FULL: 118663d483cdSSepherosa Ziehau ifmr->ifm_active |= IFM_2500_SX | IFM_FDX; 118763d483cdSSepherosa Ziehau break; 118863d483cdSSepherosa Ziehau case IXGBE_LINK_SPEED_1GB_FULL: 118963d483cdSSepherosa Ziehau ifmr->ifm_active |= IFM_1000_CX | IFM_FDX; 119063d483cdSSepherosa Ziehau break; 119163d483cdSSepherosa Ziehau } 1192060fa21cSSepherosa Ziehau } 1193060fa21cSSepherosa Ziehau 119463d483cdSSepherosa Ziehau /* If nothing is recognized... */ 119563d483cdSSepherosa Ziehau if (IFM_SUBTYPE(ifmr->ifm_active) == 0) 119663d483cdSSepherosa Ziehau ifmr->ifm_active |= IFM_NONE; 119763d483cdSSepherosa Ziehau 119863d483cdSSepherosa Ziehau if (sc->ifm_media & IFM_ETH_FORCEPAUSE) 119963d483cdSSepherosa Ziehau ifmr->ifm_active |= (sc->ifm_media & IFM_ETH_FCMASK); 1200060fa21cSSepherosa Ziehau 1201060fa21cSSepherosa Ziehau switch (sc->hw.fc.current_mode) { 1202060fa21cSSepherosa Ziehau case ixgbe_fc_full: 1203060fa21cSSepherosa Ziehau ifmr->ifm_active |= IFM_ETH_RXPAUSE | IFM_ETH_TXPAUSE; 1204060fa21cSSepherosa Ziehau break; 1205060fa21cSSepherosa Ziehau case ixgbe_fc_rx_pause: 1206060fa21cSSepherosa Ziehau ifmr->ifm_active |= IFM_ETH_RXPAUSE; 1207060fa21cSSepherosa Ziehau break; 1208060fa21cSSepherosa Ziehau case ixgbe_fc_tx_pause: 1209060fa21cSSepherosa Ziehau ifmr->ifm_active |= IFM_ETH_TXPAUSE; 1210060fa21cSSepherosa Ziehau break; 1211060fa21cSSepherosa Ziehau default: 12120d60c5c8SSepherosa Ziehau break; 121379251f5eSSepherosa Ziehau } 121479251f5eSSepherosa Ziehau } 121579251f5eSSepherosa Ziehau 121679251f5eSSepherosa Ziehau static int 121779251f5eSSepherosa Ziehau ix_media_change(struct ifnet *ifp) 121879251f5eSSepherosa Ziehau { 121979251f5eSSepherosa Ziehau struct ix_softc *sc = ifp->if_softc; 122079251f5eSSepherosa Ziehau struct ifmedia *ifm = &sc->media; 122163d483cdSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 122279251f5eSSepherosa Ziehau 122379251f5eSSepherosa Ziehau if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER) 122463d483cdSSepherosa Ziehau return (EINVAL); 122563d483cdSSepherosa Ziehau 122663d483cdSSepherosa Ziehau if (hw->phy.media_type == ixgbe_media_type_backplane || 122763d483cdSSepherosa Ziehau hw->mac.ops.setup_link == NULL) { 122863d483cdSSepherosa Ziehau if ((ifm->ifm_media ^ sc->ifm_media) & IFM_ETH_FCMASK) { 122963d483cdSSepherosa Ziehau /* Only flow control setting changes are allowed */ 123063d483cdSSepherosa Ziehau return (EOPNOTSUPP); 123163d483cdSSepherosa Ziehau } 123263d483cdSSepherosa Ziehau } 123379251f5eSSepherosa Ziehau 123479251f5eSSepherosa Ziehau switch (IFM_SUBTYPE(ifm->ifm_media)) { 123579251f5eSSepherosa Ziehau case IFM_AUTO: 123663d483cdSSepherosa Ziehau sc->advspeed = IXGBE_LINK_SPEED_UNKNOWN; 123779251f5eSSepherosa Ziehau break; 123863d483cdSSepherosa Ziehau 123963d483cdSSepherosa Ziehau case IFM_10G_T: 124063d483cdSSepherosa Ziehau case IFM_10G_LRM: 124163d483cdSSepherosa Ziehau case IFM_10G_SR: /* XXX also KR */ 124263d483cdSSepherosa Ziehau case IFM_10G_LR: 124363d483cdSSepherosa Ziehau case IFM_10G_CX4: /* XXX also KX4 */ 124463d483cdSSepherosa Ziehau case IFM_10G_TWINAX: 124563d483cdSSepherosa Ziehau sc->advspeed = IXGBE_LINK_SPEED_10GB_FULL; 124663d483cdSSepherosa Ziehau break; 124763d483cdSSepherosa Ziehau 124863d483cdSSepherosa Ziehau case IFM_1000_T: 124963d483cdSSepherosa Ziehau case IFM_1000_LX: 125063d483cdSSepherosa Ziehau case IFM_1000_SX: 125163d483cdSSepherosa Ziehau case IFM_1000_CX: /* XXX is KX */ 125263d483cdSSepherosa Ziehau sc->advspeed = IXGBE_LINK_SPEED_1GB_FULL; 125363d483cdSSepherosa Ziehau break; 125463d483cdSSepherosa Ziehau 125563d483cdSSepherosa Ziehau case IFM_100_TX: 125663d483cdSSepherosa Ziehau sc->advspeed = IXGBE_LINK_SPEED_100_FULL; 125763d483cdSSepherosa Ziehau break; 125863d483cdSSepherosa Ziehau 125979251f5eSSepherosa Ziehau default: 126063d483cdSSepherosa Ziehau if (bootverbose) { 126163d483cdSSepherosa Ziehau if_printf(ifp, "Invalid media type %d!\n", 126263d483cdSSepherosa Ziehau ifm->ifm_media); 126363d483cdSSepherosa Ziehau } 126479251f5eSSepherosa Ziehau return EINVAL; 126579251f5eSSepherosa Ziehau } 126663d483cdSSepherosa Ziehau sc->ifm_media = ifm->ifm_media; 1267060fa21cSSepherosa Ziehau 126863d483cdSSepherosa Ziehau #if 0 126963d483cdSSepherosa Ziehau if (hw->mac.ops.setup_link != NULL) { 127063d483cdSSepherosa Ziehau hw->mac.autotry_restart = TRUE; 127163d483cdSSepherosa Ziehau hw->mac.ops.setup_link(hw, sc->advspeed, TRUE); 127263d483cdSSepherosa Ziehau } 127363d483cdSSepherosa Ziehau #else 1274060fa21cSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) 1275060fa21cSSepherosa Ziehau ix_init(sc); 127663d483cdSSepherosa Ziehau #endif 127779251f5eSSepherosa Ziehau return 0; 127879251f5eSSepherosa Ziehau } 127979251f5eSSepherosa Ziehau 128079251f5eSSepherosa Ziehau static __inline int 128179251f5eSSepherosa Ziehau ix_tso_pullup(struct mbuf **mp) 128279251f5eSSepherosa Ziehau { 128379251f5eSSepherosa Ziehau int hoff, iphlen, thoff; 128479251f5eSSepherosa Ziehau struct mbuf *m; 128579251f5eSSepherosa Ziehau 128679251f5eSSepherosa Ziehau m = *mp; 128779251f5eSSepherosa Ziehau KASSERT(M_WRITABLE(m), ("TSO mbuf not writable")); 128879251f5eSSepherosa Ziehau 128979251f5eSSepherosa Ziehau iphlen = m->m_pkthdr.csum_iphlen; 129079251f5eSSepherosa Ziehau thoff = m->m_pkthdr.csum_thlen; 129179251f5eSSepherosa Ziehau hoff = m->m_pkthdr.csum_lhlen; 129279251f5eSSepherosa Ziehau 129379251f5eSSepherosa Ziehau KASSERT(iphlen > 0, ("invalid ip hlen")); 129479251f5eSSepherosa Ziehau KASSERT(thoff > 0, ("invalid tcp hlen")); 129579251f5eSSepherosa Ziehau KASSERT(hoff > 0, ("invalid ether hlen")); 129679251f5eSSepherosa Ziehau 129779251f5eSSepherosa Ziehau if (__predict_false(m->m_len < hoff + iphlen + thoff)) { 129879251f5eSSepherosa Ziehau m = m_pullup(m, hoff + iphlen + thoff); 129979251f5eSSepherosa Ziehau if (m == NULL) { 130079251f5eSSepherosa Ziehau *mp = NULL; 130179251f5eSSepherosa Ziehau return ENOBUFS; 130279251f5eSSepherosa Ziehau } 130379251f5eSSepherosa Ziehau *mp = m; 130479251f5eSSepherosa Ziehau } 130579251f5eSSepherosa Ziehau return 0; 130679251f5eSSepherosa Ziehau } 130779251f5eSSepherosa Ziehau 130879251f5eSSepherosa Ziehau static int 130979251f5eSSepherosa Ziehau ix_encap(struct ix_tx_ring *txr, struct mbuf **m_headp, 131079251f5eSSepherosa Ziehau uint16_t *segs_used, int *idx) 131179251f5eSSepherosa Ziehau { 131279251f5eSSepherosa Ziehau uint32_t olinfo_status = 0, cmd_type_len, cmd_rs = 0; 131379251f5eSSepherosa Ziehau int i, j, error, nsegs, first, maxsegs; 131479251f5eSSepherosa Ziehau struct mbuf *m_head = *m_headp; 131579251f5eSSepherosa Ziehau bus_dma_segment_t segs[IX_MAX_SCATTER]; 131679251f5eSSepherosa Ziehau bus_dmamap_t map; 131779251f5eSSepherosa Ziehau struct ix_tx_buf *txbuf; 131879251f5eSSepherosa Ziehau union ixgbe_adv_tx_desc *txd = NULL; 131979251f5eSSepherosa Ziehau 132079251f5eSSepherosa Ziehau if (m_head->m_pkthdr.csum_flags & CSUM_TSO) { 132179251f5eSSepherosa Ziehau error = ix_tso_pullup(m_headp); 132279251f5eSSepherosa Ziehau if (__predict_false(error)) 132379251f5eSSepherosa Ziehau return error; 132479251f5eSSepherosa Ziehau m_head = *m_headp; 132579251f5eSSepherosa Ziehau } 132679251f5eSSepherosa Ziehau 132779251f5eSSepherosa Ziehau /* Basic descriptor defines */ 132879251f5eSSepherosa Ziehau cmd_type_len = (IXGBE_ADVTXD_DTYP_DATA | 132979251f5eSSepherosa Ziehau IXGBE_ADVTXD_DCMD_IFCS | IXGBE_ADVTXD_DCMD_DEXT); 133079251f5eSSepherosa Ziehau 133179251f5eSSepherosa Ziehau if (m_head->m_flags & M_VLANTAG) 133279251f5eSSepherosa Ziehau cmd_type_len |= IXGBE_ADVTXD_DCMD_VLE; 133379251f5eSSepherosa Ziehau 133479251f5eSSepherosa Ziehau /* 133579251f5eSSepherosa Ziehau * Important to capture the first descriptor 133679251f5eSSepherosa Ziehau * used because it will contain the index of 133779251f5eSSepherosa Ziehau * the one we tell the hardware to report back 133879251f5eSSepherosa Ziehau */ 133979251f5eSSepherosa Ziehau first = txr->tx_next_avail; 134079251f5eSSepherosa Ziehau txbuf = &txr->tx_buf[first]; 134179251f5eSSepherosa Ziehau map = txbuf->map; 134279251f5eSSepherosa Ziehau 134379251f5eSSepherosa Ziehau /* 134479251f5eSSepherosa Ziehau * Map the packet for DMA. 134579251f5eSSepherosa Ziehau */ 134679251f5eSSepherosa Ziehau maxsegs = txr->tx_avail - IX_TX_RESERVED; 134779251f5eSSepherosa Ziehau if (maxsegs > IX_MAX_SCATTER) 134879251f5eSSepherosa Ziehau maxsegs = IX_MAX_SCATTER; 134979251f5eSSepherosa Ziehau 135079251f5eSSepherosa Ziehau error = bus_dmamap_load_mbuf_defrag(txr->tx_tag, map, m_headp, 135179251f5eSSepherosa Ziehau segs, maxsegs, &nsegs, BUS_DMA_NOWAIT); 135279251f5eSSepherosa Ziehau if (__predict_false(error)) { 135379251f5eSSepherosa Ziehau m_freem(*m_headp); 135479251f5eSSepherosa Ziehau *m_headp = NULL; 135579251f5eSSepherosa Ziehau return error; 135679251f5eSSepherosa Ziehau } 135779251f5eSSepherosa Ziehau bus_dmamap_sync(txr->tx_tag, map, BUS_DMASYNC_PREWRITE); 135879251f5eSSepherosa Ziehau 135979251f5eSSepherosa Ziehau m_head = *m_headp; 136079251f5eSSepherosa Ziehau 136179251f5eSSepherosa Ziehau /* 136279251f5eSSepherosa Ziehau * Set up the appropriate offload context if requested, 136379251f5eSSepherosa Ziehau * this may consume one TX descriptor. 136479251f5eSSepherosa Ziehau */ 136579251f5eSSepherosa Ziehau if (ix_tx_ctx_setup(txr, m_head, &cmd_type_len, &olinfo_status)) { 136679251f5eSSepherosa Ziehau (*segs_used)++; 136779251f5eSSepherosa Ziehau txr->tx_nsegs++; 136879251f5eSSepherosa Ziehau } 136979251f5eSSepherosa Ziehau 137079251f5eSSepherosa Ziehau *segs_used += nsegs; 137179251f5eSSepherosa Ziehau txr->tx_nsegs += nsegs; 137279251f5eSSepherosa Ziehau if (txr->tx_nsegs >= txr->tx_intr_nsegs) { 137379251f5eSSepherosa Ziehau /* 137479251f5eSSepherosa Ziehau * Report Status (RS) is turned on every intr_nsegs 137579251f5eSSepherosa Ziehau * descriptors (roughly). 137679251f5eSSepherosa Ziehau */ 137779251f5eSSepherosa Ziehau txr->tx_nsegs = 0; 137879251f5eSSepherosa Ziehau cmd_rs = IXGBE_TXD_CMD_RS; 137979251f5eSSepherosa Ziehau } 138079251f5eSSepherosa Ziehau 138179251f5eSSepherosa Ziehau i = txr->tx_next_avail; 138279251f5eSSepherosa Ziehau for (j = 0; j < nsegs; j++) { 138379251f5eSSepherosa Ziehau bus_size_t seglen; 138479251f5eSSepherosa Ziehau bus_addr_t segaddr; 138579251f5eSSepherosa Ziehau 138679251f5eSSepherosa Ziehau txbuf = &txr->tx_buf[i]; 138779251f5eSSepherosa Ziehau txd = &txr->tx_base[i]; 138879251f5eSSepherosa Ziehau seglen = segs[j].ds_len; 138979251f5eSSepherosa Ziehau segaddr = htole64(segs[j].ds_addr); 139079251f5eSSepherosa Ziehau 139179251f5eSSepherosa Ziehau txd->read.buffer_addr = segaddr; 139279251f5eSSepherosa Ziehau txd->read.cmd_type_len = htole32(IXGBE_TXD_CMD_IFCS | 139379251f5eSSepherosa Ziehau cmd_type_len |seglen); 139479251f5eSSepherosa Ziehau txd->read.olinfo_status = htole32(olinfo_status); 139579251f5eSSepherosa Ziehau 139679251f5eSSepherosa Ziehau if (++i == txr->tx_ndesc) 139779251f5eSSepherosa Ziehau i = 0; 139879251f5eSSepherosa Ziehau } 139979251f5eSSepherosa Ziehau txd->read.cmd_type_len |= htole32(IXGBE_TXD_CMD_EOP | cmd_rs); 140079251f5eSSepherosa Ziehau 140179251f5eSSepherosa Ziehau txr->tx_avail -= nsegs; 140279251f5eSSepherosa Ziehau txr->tx_next_avail = i; 140379251f5eSSepherosa Ziehau 140479251f5eSSepherosa Ziehau txbuf->m_head = m_head; 140579251f5eSSepherosa Ziehau txr->tx_buf[first].map = txbuf->map; 140679251f5eSSepherosa Ziehau txbuf->map = map; 140779251f5eSSepherosa Ziehau 140879251f5eSSepherosa Ziehau /* 140979251f5eSSepherosa Ziehau * Defer TDT updating, until enough descrptors are setup 141079251f5eSSepherosa Ziehau */ 141179251f5eSSepherosa Ziehau *idx = i; 141279251f5eSSepherosa Ziehau 141379251f5eSSepherosa Ziehau return 0; 141479251f5eSSepherosa Ziehau } 141579251f5eSSepherosa Ziehau 141679251f5eSSepherosa Ziehau static void 141779251f5eSSepherosa Ziehau ix_set_promisc(struct ix_softc *sc) 141879251f5eSSepherosa Ziehau { 141979251f5eSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 142079251f5eSSepherosa Ziehau uint32_t reg_rctl; 142179251f5eSSepherosa Ziehau int mcnt = 0; 142279251f5eSSepherosa Ziehau 142379251f5eSSepherosa Ziehau reg_rctl = IXGBE_READ_REG(&sc->hw, IXGBE_FCTRL); 142479251f5eSSepherosa Ziehau reg_rctl &= ~IXGBE_FCTRL_UPE; 142579251f5eSSepherosa Ziehau if (ifp->if_flags & IFF_ALLMULTI) { 142679251f5eSSepherosa Ziehau mcnt = IX_MAX_MCASTADDR; 142779251f5eSSepherosa Ziehau } else { 142879251f5eSSepherosa Ziehau struct ifmultiaddr *ifma; 142979251f5eSSepherosa Ziehau 143079251f5eSSepherosa Ziehau TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 143179251f5eSSepherosa Ziehau if (ifma->ifma_addr->sa_family != AF_LINK) 143279251f5eSSepherosa Ziehau continue; 143379251f5eSSepherosa Ziehau if (mcnt == IX_MAX_MCASTADDR) 143479251f5eSSepherosa Ziehau break; 143579251f5eSSepherosa Ziehau mcnt++; 143679251f5eSSepherosa Ziehau } 143779251f5eSSepherosa Ziehau } 143879251f5eSSepherosa Ziehau if (mcnt < IX_MAX_MCASTADDR) 143979251f5eSSepherosa Ziehau reg_rctl &= ~IXGBE_FCTRL_MPE; 144079251f5eSSepherosa Ziehau IXGBE_WRITE_REG(&sc->hw, IXGBE_FCTRL, reg_rctl); 144179251f5eSSepherosa Ziehau 144279251f5eSSepherosa Ziehau if (ifp->if_flags & IFF_PROMISC) { 144379251f5eSSepherosa Ziehau reg_rctl |= IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE; 144479251f5eSSepherosa Ziehau IXGBE_WRITE_REG(&sc->hw, IXGBE_FCTRL, reg_rctl); 144579251f5eSSepherosa Ziehau } else if (ifp->if_flags & IFF_ALLMULTI) { 144679251f5eSSepherosa Ziehau reg_rctl |= IXGBE_FCTRL_MPE; 144779251f5eSSepherosa Ziehau reg_rctl &= ~IXGBE_FCTRL_UPE; 144879251f5eSSepherosa Ziehau IXGBE_WRITE_REG(&sc->hw, IXGBE_FCTRL, reg_rctl); 144979251f5eSSepherosa Ziehau } 145079251f5eSSepherosa Ziehau } 145179251f5eSSepherosa Ziehau 145279251f5eSSepherosa Ziehau static void 145379251f5eSSepherosa Ziehau ix_set_multi(struct ix_softc *sc) 145479251f5eSSepherosa Ziehau { 145579251f5eSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 145679251f5eSSepherosa Ziehau struct ifmultiaddr *ifma; 145779251f5eSSepherosa Ziehau uint32_t fctrl; 145879251f5eSSepherosa Ziehau uint8_t *mta; 145979251f5eSSepherosa Ziehau int mcnt = 0; 146079251f5eSSepherosa Ziehau 146179251f5eSSepherosa Ziehau mta = sc->mta; 146279251f5eSSepherosa Ziehau bzero(mta, IXGBE_ETH_LENGTH_OF_ADDRESS * IX_MAX_MCASTADDR); 146379251f5eSSepherosa Ziehau 146479251f5eSSepherosa Ziehau TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 146579251f5eSSepherosa Ziehau if (ifma->ifma_addr->sa_family != AF_LINK) 146679251f5eSSepherosa Ziehau continue; 146779251f5eSSepherosa Ziehau if (mcnt == IX_MAX_MCASTADDR) 146879251f5eSSepherosa Ziehau break; 146979251f5eSSepherosa Ziehau bcopy(LLADDR((struct sockaddr_dl *)ifma->ifma_addr), 147079251f5eSSepherosa Ziehau &mta[mcnt * IXGBE_ETH_LENGTH_OF_ADDRESS], 147179251f5eSSepherosa Ziehau IXGBE_ETH_LENGTH_OF_ADDRESS); 147279251f5eSSepherosa Ziehau mcnt++; 147379251f5eSSepherosa Ziehau } 147479251f5eSSepherosa Ziehau 147579251f5eSSepherosa Ziehau fctrl = IXGBE_READ_REG(&sc->hw, IXGBE_FCTRL); 147679251f5eSSepherosa Ziehau fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE); 147779251f5eSSepherosa Ziehau if (ifp->if_flags & IFF_PROMISC) { 147879251f5eSSepherosa Ziehau fctrl |= IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE; 147979251f5eSSepherosa Ziehau } else if (mcnt >= IX_MAX_MCASTADDR || (ifp->if_flags & IFF_ALLMULTI)) { 148079251f5eSSepherosa Ziehau fctrl |= IXGBE_FCTRL_MPE; 148179251f5eSSepherosa Ziehau fctrl &= ~IXGBE_FCTRL_UPE; 148279251f5eSSepherosa Ziehau } else { 148379251f5eSSepherosa Ziehau fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE); 148479251f5eSSepherosa Ziehau } 148579251f5eSSepherosa Ziehau IXGBE_WRITE_REG(&sc->hw, IXGBE_FCTRL, fctrl); 148679251f5eSSepherosa Ziehau 148779251f5eSSepherosa Ziehau if (mcnt < IX_MAX_MCASTADDR) { 148879251f5eSSepherosa Ziehau ixgbe_update_mc_addr_list(&sc->hw, 148979251f5eSSepherosa Ziehau mta, mcnt, ix_mc_array_itr, TRUE); 149079251f5eSSepherosa Ziehau } 149179251f5eSSepherosa Ziehau } 149279251f5eSSepherosa Ziehau 149379251f5eSSepherosa Ziehau /* 149479251f5eSSepherosa Ziehau * This is an iterator function now needed by the multicast 149579251f5eSSepherosa Ziehau * shared code. It simply feeds the shared code routine the 149679251f5eSSepherosa Ziehau * addresses in the array of ix_set_multi() one by one. 149779251f5eSSepherosa Ziehau */ 149879251f5eSSepherosa Ziehau static uint8_t * 149979251f5eSSepherosa Ziehau ix_mc_array_itr(struct ixgbe_hw *hw, uint8_t **update_ptr, uint32_t *vmdq) 150079251f5eSSepherosa Ziehau { 150179251f5eSSepherosa Ziehau uint8_t *addr = *update_ptr; 150279251f5eSSepherosa Ziehau uint8_t *newptr; 150379251f5eSSepherosa Ziehau *vmdq = 0; 150479251f5eSSepherosa Ziehau 150579251f5eSSepherosa Ziehau newptr = addr + IXGBE_ETH_LENGTH_OF_ADDRESS; 150679251f5eSSepherosa Ziehau *update_ptr = newptr; 150779251f5eSSepherosa Ziehau return addr; 150879251f5eSSepherosa Ziehau } 150979251f5eSSepherosa Ziehau 151079251f5eSSepherosa Ziehau static void 151179251f5eSSepherosa Ziehau ix_timer(void *arg) 151279251f5eSSepherosa Ziehau { 151379251f5eSSepherosa Ziehau struct ix_softc *sc = arg; 151479251f5eSSepherosa Ziehau 151579251f5eSSepherosa Ziehau lwkt_serialize_enter(&sc->main_serialize); 151679251f5eSSepherosa Ziehau 151779251f5eSSepherosa Ziehau if ((sc->arpcom.ac_if.if_flags & IFF_RUNNING) == 0) { 151879251f5eSSepherosa Ziehau lwkt_serialize_exit(&sc->main_serialize); 151979251f5eSSepherosa Ziehau return; 152079251f5eSSepherosa Ziehau } 152179251f5eSSepherosa Ziehau 152279251f5eSSepherosa Ziehau /* Check for pluggable optics */ 152379251f5eSSepherosa Ziehau if (sc->sfp_probe) { 152479251f5eSSepherosa Ziehau if (!ix_sfp_probe(sc)) 152579251f5eSSepherosa Ziehau goto done; /* Nothing to do */ 152679251f5eSSepherosa Ziehau } 152779251f5eSSepherosa Ziehau 152879251f5eSSepherosa Ziehau ix_update_link_status(sc); 152979251f5eSSepherosa Ziehau ix_update_stats(sc); 153079251f5eSSepherosa Ziehau 153179251f5eSSepherosa Ziehau done: 153279251f5eSSepherosa Ziehau callout_reset_bycpu(&sc->timer, hz, ix_timer, sc, sc->timer_cpuid); 153379251f5eSSepherosa Ziehau lwkt_serialize_exit(&sc->main_serialize); 153479251f5eSSepherosa Ziehau } 153579251f5eSSepherosa Ziehau 153679251f5eSSepherosa Ziehau static void 153779251f5eSSepherosa Ziehau ix_update_link_status(struct ix_softc *sc) 153879251f5eSSepherosa Ziehau { 153979251f5eSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 154079251f5eSSepherosa Ziehau 154179251f5eSSepherosa Ziehau if (sc->link_up) { 154279251f5eSSepherosa Ziehau if (sc->link_active == FALSE) { 154379251f5eSSepherosa Ziehau if (bootverbose) { 154479251f5eSSepherosa Ziehau if_printf(ifp, "Link is up %d Gbps %s\n", 154579251f5eSSepherosa Ziehau sc->link_speed == 128 ? 10 : 1, 154679251f5eSSepherosa Ziehau "Full Duplex"); 154779251f5eSSepherosa Ziehau } 154879251f5eSSepherosa Ziehau 1549060fa21cSSepherosa Ziehau /* 1550060fa21cSSepherosa Ziehau * Update any Flow Control changes 1551060fa21cSSepherosa Ziehau */ 155279251f5eSSepherosa Ziehau ixgbe_fc_enable(&sc->hw); 1553060fa21cSSepherosa Ziehau /* MUST after ixgbe_fc_enable() */ 1554060fa21cSSepherosa Ziehau if (sc->rx_ring_inuse > 1) { 1555060fa21cSSepherosa Ziehau switch (sc->hw.fc.current_mode) { 1556060fa21cSSepherosa Ziehau case ixgbe_fc_rx_pause: 1557060fa21cSSepherosa Ziehau case ixgbe_fc_tx_pause: 1558060fa21cSSepherosa Ziehau case ixgbe_fc_full: 1559060fa21cSSepherosa Ziehau ix_disable_rx_drop(sc); 1560060fa21cSSepherosa Ziehau break; 1561060fa21cSSepherosa Ziehau 1562060fa21cSSepherosa Ziehau case ixgbe_fc_none: 1563060fa21cSSepherosa Ziehau ix_enable_rx_drop(sc); 1564060fa21cSSepherosa Ziehau break; 1565060fa21cSSepherosa Ziehau 1566060fa21cSSepherosa Ziehau default: 1567060fa21cSSepherosa Ziehau break; 1568060fa21cSSepherosa Ziehau } 1569060fa21cSSepherosa Ziehau } 1570060fa21cSSepherosa Ziehau 157163d483cdSSepherosa Ziehau /* Update DMA coalescing config */ 157263d483cdSSepherosa Ziehau ix_config_dmac(sc); 157363d483cdSSepherosa Ziehau 1574060fa21cSSepherosa Ziehau sc->link_active = TRUE; 157579251f5eSSepherosa Ziehau 157679251f5eSSepherosa Ziehau ifp->if_link_state = LINK_STATE_UP; 157779251f5eSSepherosa Ziehau if_link_state_change(ifp); 157879251f5eSSepherosa Ziehau } 157979251f5eSSepherosa Ziehau } else { /* Link down */ 158079251f5eSSepherosa Ziehau if (sc->link_active == TRUE) { 158179251f5eSSepherosa Ziehau if (bootverbose) 158279251f5eSSepherosa Ziehau if_printf(ifp, "Link is Down\n"); 158379251f5eSSepherosa Ziehau ifp->if_link_state = LINK_STATE_DOWN; 158479251f5eSSepherosa Ziehau if_link_state_change(ifp); 158579251f5eSSepherosa Ziehau 158679251f5eSSepherosa Ziehau sc->link_active = FALSE; 158779251f5eSSepherosa Ziehau } 158879251f5eSSepherosa Ziehau } 158979251f5eSSepherosa Ziehau } 159079251f5eSSepherosa Ziehau 159179251f5eSSepherosa Ziehau static void 159279251f5eSSepherosa Ziehau ix_stop(struct ix_softc *sc) 159379251f5eSSepherosa Ziehau { 159479251f5eSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 159579251f5eSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 159679251f5eSSepherosa Ziehau int i; 159779251f5eSSepherosa Ziehau 159879251f5eSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 159979251f5eSSepherosa Ziehau 160079251f5eSSepherosa Ziehau ix_disable_intr(sc); 160179251f5eSSepherosa Ziehau callout_stop(&sc->timer); 160279251f5eSSepherosa Ziehau 160379251f5eSSepherosa Ziehau ifp->if_flags &= ~IFF_RUNNING; 160479251f5eSSepherosa Ziehau for (i = 0; i < sc->tx_ring_cnt; ++i) { 16054a648aefSSepherosa Ziehau struct ix_tx_ring *txr = &sc->tx_rings[i]; 16064a648aefSSepherosa Ziehau 16074a648aefSSepherosa Ziehau ifsq_clr_oactive(txr->tx_ifsq); 16084a648aefSSepherosa Ziehau ifsq_watchdog_stop(&txr->tx_watchdog); 16094a648aefSSepherosa Ziehau txr->tx_flags &= ~IX_TXFLAG_ENABLED; 161079251f5eSSepherosa Ziehau } 161179251f5eSSepherosa Ziehau 161279251f5eSSepherosa Ziehau ixgbe_reset_hw(hw); 161379251f5eSSepherosa Ziehau hw->adapter_stopped = FALSE; 161479251f5eSSepherosa Ziehau ixgbe_stop_adapter(hw); 161579251f5eSSepherosa Ziehau if (hw->mac.type == ixgbe_mac_82599EB) 161679251f5eSSepherosa Ziehau ixgbe_stop_mac_link_on_d3_82599(hw); 161779251f5eSSepherosa Ziehau /* Turn off the laser - noop with no optics */ 161879251f5eSSepherosa Ziehau ixgbe_disable_tx_laser(hw); 161979251f5eSSepherosa Ziehau 162079251f5eSSepherosa Ziehau /* Update the stack */ 162179251f5eSSepherosa Ziehau sc->link_up = FALSE; 162279251f5eSSepherosa Ziehau ix_update_link_status(sc); 162379251f5eSSepherosa Ziehau 162479251f5eSSepherosa Ziehau /* Reprogram the RAR[0] in case user changed it. */ 162579251f5eSSepherosa Ziehau ixgbe_set_rar(hw, 0, hw->mac.addr, 0, IXGBE_RAH_AV); 162679251f5eSSepherosa Ziehau 162779251f5eSSepherosa Ziehau for (i = 0; i < sc->tx_ring_cnt; ++i) 162879251f5eSSepherosa Ziehau ix_free_tx_ring(&sc->tx_rings[i]); 162979251f5eSSepherosa Ziehau 163079251f5eSSepherosa Ziehau for (i = 0; i < sc->rx_ring_cnt; ++i) 163179251f5eSSepherosa Ziehau ix_free_rx_ring(&sc->rx_rings[i]); 163279251f5eSSepherosa Ziehau } 163379251f5eSSepherosa Ziehau 163479251f5eSSepherosa Ziehau static void 163579251f5eSSepherosa Ziehau ix_setup_ifp(struct ix_softc *sc) 163679251f5eSSepherosa Ziehau { 163779251f5eSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 163879251f5eSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 163979251f5eSSepherosa Ziehau int i; 164079251f5eSSepherosa Ziehau 164179251f5eSSepherosa Ziehau ifp->if_baudrate = IF_Gbps(10UL); 164279251f5eSSepherosa Ziehau 164379251f5eSSepherosa Ziehau ifp->if_softc = sc; 164479251f5eSSepherosa Ziehau ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 164579251f5eSSepherosa Ziehau ifp->if_init = ix_init; 164679251f5eSSepherosa Ziehau ifp->if_ioctl = ix_ioctl; 164779251f5eSSepherosa Ziehau ifp->if_start = ix_start; 164879251f5eSSepherosa Ziehau ifp->if_serialize = ix_serialize; 164979251f5eSSepherosa Ziehau ifp->if_deserialize = ix_deserialize; 165079251f5eSSepherosa Ziehau ifp->if_tryserialize = ix_tryserialize; 165179251f5eSSepherosa Ziehau #ifdef INVARIANTS 165279251f5eSSepherosa Ziehau ifp->if_serialize_assert = ix_serialize_assert; 165379251f5eSSepherosa Ziehau #endif 16544a648aefSSepherosa Ziehau #ifdef IFPOLL_ENABLE 16554a648aefSSepherosa Ziehau ifp->if_npoll = ix_npoll; 16564a648aefSSepherosa Ziehau #endif 165779251f5eSSepherosa Ziehau 1658189a0ff3SSepherosa Ziehau /* Increase TSO burst length */ 1659189a0ff3SSepherosa Ziehau ifp->if_tsolen = (8 * ETHERMTU); 1660189a0ff3SSepherosa Ziehau 166114929979SSepherosa Ziehau ifp->if_nmbclusters = sc->rx_ring_cnt * sc->rx_rings[0].rx_ndesc; 166214929979SSepherosa Ziehau ifp->if_nmbjclusters = ifp->if_nmbclusters; 166314929979SSepherosa Ziehau 166479251f5eSSepherosa Ziehau ifq_set_maxlen(&ifp->if_snd, sc->tx_rings[0].tx_ndesc - 2); 166579251f5eSSepherosa Ziehau ifq_set_ready(&ifp->if_snd); 166679251f5eSSepherosa Ziehau ifq_set_subq_cnt(&ifp->if_snd, sc->tx_ring_cnt); 166779251f5eSSepherosa Ziehau 1668*3c37d13bSSepherosa Ziehau ifp->if_mapsubq = ifq_mapsubq_modulo; 1669*3c37d13bSSepherosa Ziehau ifq_set_subq_divisor(&ifp->if_snd, 1); 167079251f5eSSepherosa Ziehau 167179251f5eSSepherosa Ziehau ether_ifattach(ifp, hw->mac.addr, NULL); 167279251f5eSSepherosa Ziehau 167379251f5eSSepherosa Ziehau ifp->if_capabilities = 167479251f5eSSepherosa Ziehau IFCAP_HWCSUM | IFCAP_TSO | IFCAP_VLAN_HWTAGGING | IFCAP_VLAN_MTU; 167579251f5eSSepherosa Ziehau if (IX_ENABLE_HWRSS(sc)) 167679251f5eSSepherosa Ziehau ifp->if_capabilities |= IFCAP_RSS; 167779251f5eSSepherosa Ziehau ifp->if_capenable = ifp->if_capabilities; 167879251f5eSSepherosa Ziehau ifp->if_hwassist = CSUM_OFFLOAD | CSUM_TSO; 167979251f5eSSepherosa Ziehau 168079251f5eSSepherosa Ziehau /* 168179251f5eSSepherosa Ziehau * Tell the upper layer(s) we support long frames. 168279251f5eSSepherosa Ziehau */ 168379251f5eSSepherosa Ziehau ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 168479251f5eSSepherosa Ziehau 168579251f5eSSepherosa Ziehau /* Setup TX rings and subqueues */ 168679251f5eSSepherosa Ziehau for (i = 0; i < sc->tx_ring_cnt; ++i) { 168779251f5eSSepherosa Ziehau struct ifaltq_subque *ifsq = ifq_get_subq(&ifp->if_snd, i); 168879251f5eSSepherosa Ziehau struct ix_tx_ring *txr = &sc->tx_rings[i]; 168979251f5eSSepherosa Ziehau 169079251f5eSSepherosa Ziehau ifsq_set_cpuid(ifsq, txr->tx_intr_cpuid); 169179251f5eSSepherosa Ziehau ifsq_set_priv(ifsq, txr); 169279251f5eSSepherosa Ziehau ifsq_set_hw_serialize(ifsq, &txr->tx_serialize); 169379251f5eSSepherosa Ziehau txr->tx_ifsq = ifsq; 169479251f5eSSepherosa Ziehau 169579251f5eSSepherosa Ziehau ifsq_watchdog_init(&txr->tx_watchdog, ifsq, ix_watchdog); 169679251f5eSSepherosa Ziehau } 169779251f5eSSepherosa Ziehau 169863d483cdSSepherosa Ziehau /* Specify the media types supported by this adapter */ 169963d483cdSSepherosa Ziehau ix_init_media(sc); 170079251f5eSSepherosa Ziehau } 170179251f5eSSepherosa Ziehau 170279251f5eSSepherosa Ziehau static boolean_t 170379251f5eSSepherosa Ziehau ix_is_sfp(const struct ixgbe_hw *hw) 170479251f5eSSepherosa Ziehau { 170579251f5eSSepherosa Ziehau switch (hw->phy.type) { 170679251f5eSSepherosa Ziehau case ixgbe_phy_sfp_avago: 170779251f5eSSepherosa Ziehau case ixgbe_phy_sfp_ftl: 170879251f5eSSepherosa Ziehau case ixgbe_phy_sfp_intel: 170979251f5eSSepherosa Ziehau case ixgbe_phy_sfp_unknown: 171079251f5eSSepherosa Ziehau case ixgbe_phy_sfp_passive_tyco: 171179251f5eSSepherosa Ziehau case ixgbe_phy_sfp_passive_unknown: 171263d483cdSSepherosa Ziehau case ixgbe_phy_qsfp_passive_unknown: 171363d483cdSSepherosa Ziehau case ixgbe_phy_qsfp_active_unknown: 171463d483cdSSepherosa Ziehau case ixgbe_phy_qsfp_intel: 171563d483cdSSepherosa Ziehau case ixgbe_phy_qsfp_unknown: 171679251f5eSSepherosa Ziehau return TRUE; 171779251f5eSSepherosa Ziehau default: 171879251f5eSSepherosa Ziehau return FALSE; 171979251f5eSSepherosa Ziehau } 172079251f5eSSepherosa Ziehau } 172179251f5eSSepherosa Ziehau 172279251f5eSSepherosa Ziehau static void 172379251f5eSSepherosa Ziehau ix_config_link(struct ix_softc *sc) 172479251f5eSSepherosa Ziehau { 172579251f5eSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 172679251f5eSSepherosa Ziehau boolean_t sfp; 172779251f5eSSepherosa Ziehau 172879251f5eSSepherosa Ziehau sfp = ix_is_sfp(hw); 172979251f5eSSepherosa Ziehau if (sfp) { 173079251f5eSSepherosa Ziehau if (hw->phy.multispeed_fiber) { 173179251f5eSSepherosa Ziehau hw->mac.ops.setup_sfp(hw); 173279251f5eSSepherosa Ziehau ixgbe_enable_tx_laser(hw); 173379251f5eSSepherosa Ziehau ix_handle_msf(sc); 173479251f5eSSepherosa Ziehau } else { 173579251f5eSSepherosa Ziehau ix_handle_mod(sc); 173679251f5eSSepherosa Ziehau } 173779251f5eSSepherosa Ziehau } else { 173879251f5eSSepherosa Ziehau uint32_t autoneg, err = 0; 173979251f5eSSepherosa Ziehau 174079251f5eSSepherosa Ziehau if (hw->mac.ops.check_link != NULL) { 174179251f5eSSepherosa Ziehau err = ixgbe_check_link(hw, &sc->link_speed, 174279251f5eSSepherosa Ziehau &sc->link_up, FALSE); 174379251f5eSSepherosa Ziehau if (err) 174479251f5eSSepherosa Ziehau return; 174579251f5eSSepherosa Ziehau } 174679251f5eSSepherosa Ziehau 174763d483cdSSepherosa Ziehau if (sc->advspeed != IXGBE_LINK_SPEED_UNKNOWN) 174863d483cdSSepherosa Ziehau autoneg = sc->advspeed; 174963d483cdSSepherosa Ziehau else 175079251f5eSSepherosa Ziehau autoneg = hw->phy.autoneg_advertised; 175179251f5eSSepherosa Ziehau if (!autoneg && hw->mac.ops.get_link_capabilities != NULL) { 175279251f5eSSepherosa Ziehau bool negotiate; 175379251f5eSSepherosa Ziehau 175479251f5eSSepherosa Ziehau err = hw->mac.ops.get_link_capabilities(hw, 175579251f5eSSepherosa Ziehau &autoneg, &negotiate); 175679251f5eSSepherosa Ziehau if (err) 175779251f5eSSepherosa Ziehau return; 175879251f5eSSepherosa Ziehau } 175979251f5eSSepherosa Ziehau 176079251f5eSSepherosa Ziehau if (hw->mac.ops.setup_link != NULL) { 176179251f5eSSepherosa Ziehau err = hw->mac.ops.setup_link(hw, 176279251f5eSSepherosa Ziehau autoneg, sc->link_up); 176379251f5eSSepherosa Ziehau if (err) 176479251f5eSSepherosa Ziehau return; 176579251f5eSSepherosa Ziehau } 176679251f5eSSepherosa Ziehau } 176779251f5eSSepherosa Ziehau } 176879251f5eSSepherosa Ziehau 176979251f5eSSepherosa Ziehau static int 177079251f5eSSepherosa Ziehau ix_alloc_rings(struct ix_softc *sc) 177179251f5eSSepherosa Ziehau { 177279251f5eSSepherosa Ziehau int error, i; 177379251f5eSSepherosa Ziehau 177479251f5eSSepherosa Ziehau /* 177579251f5eSSepherosa Ziehau * Create top level busdma tag 177679251f5eSSepherosa Ziehau */ 177779251f5eSSepherosa Ziehau error = bus_dma_tag_create(NULL, 1, 0, 177879251f5eSSepherosa Ziehau BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, 177979251f5eSSepherosa Ziehau BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT, 0, 178079251f5eSSepherosa Ziehau &sc->parent_tag); 178179251f5eSSepherosa Ziehau if (error) { 178279251f5eSSepherosa Ziehau device_printf(sc->dev, "could not create top level DMA tag\n"); 178379251f5eSSepherosa Ziehau return error; 178479251f5eSSepherosa Ziehau } 178579251f5eSSepherosa Ziehau 178679251f5eSSepherosa Ziehau /* 178779251f5eSSepherosa Ziehau * Allocate TX descriptor rings and buffers 178879251f5eSSepherosa Ziehau */ 178979251f5eSSepherosa Ziehau sc->tx_rings = kmalloc_cachealign( 179079251f5eSSepherosa Ziehau sizeof(struct ix_tx_ring) * sc->tx_ring_cnt, 179179251f5eSSepherosa Ziehau M_DEVBUF, M_WAITOK | M_ZERO); 179279251f5eSSepherosa Ziehau for (i = 0; i < sc->tx_ring_cnt; ++i) { 179379251f5eSSepherosa Ziehau struct ix_tx_ring *txr = &sc->tx_rings[i]; 179479251f5eSSepherosa Ziehau 179579251f5eSSepherosa Ziehau txr->tx_sc = sc; 179679251f5eSSepherosa Ziehau txr->tx_idx = i; 1797189a0ff3SSepherosa Ziehau txr->tx_intr_vec = -1; 1798*3c37d13bSSepherosa Ziehau txr->tx_intr_cpuid = -1; 179979251f5eSSepherosa Ziehau lwkt_serialize_init(&txr->tx_serialize); 180079251f5eSSepherosa Ziehau 180179251f5eSSepherosa Ziehau error = ix_create_tx_ring(txr); 180279251f5eSSepherosa Ziehau if (error) 180379251f5eSSepherosa Ziehau return error; 180479251f5eSSepherosa Ziehau } 180579251f5eSSepherosa Ziehau 180679251f5eSSepherosa Ziehau /* 180779251f5eSSepherosa Ziehau * Allocate RX descriptor rings and buffers 180879251f5eSSepherosa Ziehau */ 180979251f5eSSepherosa Ziehau sc->rx_rings = kmalloc_cachealign( 181079251f5eSSepherosa Ziehau sizeof(struct ix_rx_ring) * sc->rx_ring_cnt, 181179251f5eSSepherosa Ziehau M_DEVBUF, M_WAITOK | M_ZERO); 181279251f5eSSepherosa Ziehau for (i = 0; i < sc->rx_ring_cnt; ++i) { 181379251f5eSSepherosa Ziehau struct ix_rx_ring *rxr = &sc->rx_rings[i]; 181479251f5eSSepherosa Ziehau 181579251f5eSSepherosa Ziehau rxr->rx_sc = sc; 181679251f5eSSepherosa Ziehau rxr->rx_idx = i; 1817189a0ff3SSepherosa Ziehau rxr->rx_intr_vec = -1; 181879251f5eSSepherosa Ziehau lwkt_serialize_init(&rxr->rx_serialize); 181979251f5eSSepherosa Ziehau 182079251f5eSSepherosa Ziehau error = ix_create_rx_ring(rxr); 182179251f5eSSepherosa Ziehau if (error) 182279251f5eSSepherosa Ziehau return error; 182379251f5eSSepherosa Ziehau } 182479251f5eSSepherosa Ziehau 182579251f5eSSepherosa Ziehau return 0; 182679251f5eSSepherosa Ziehau } 182779251f5eSSepherosa Ziehau 182879251f5eSSepherosa Ziehau static int 182979251f5eSSepherosa Ziehau ix_create_tx_ring(struct ix_tx_ring *txr) 183079251f5eSSepherosa Ziehau { 183179251f5eSSepherosa Ziehau int error, i, tsize, ntxd; 183279251f5eSSepherosa Ziehau 183379251f5eSSepherosa Ziehau /* 183479251f5eSSepherosa Ziehau * Validate number of transmit descriptors. It must not exceed 183579251f5eSSepherosa Ziehau * hardware maximum, and must be multiple of IX_DBA_ALIGN. 183679251f5eSSepherosa Ziehau */ 183779251f5eSSepherosa Ziehau ntxd = device_getenv_int(txr->tx_sc->dev, "txd", ix_txd); 183879251f5eSSepherosa Ziehau if (((ntxd * sizeof(union ixgbe_adv_tx_desc)) % IX_DBA_ALIGN) != 0 || 183979251f5eSSepherosa Ziehau ntxd < IX_MIN_TXD || ntxd > IX_MAX_TXD) { 184079251f5eSSepherosa Ziehau device_printf(txr->tx_sc->dev, 184179251f5eSSepherosa Ziehau "Using %d TX descriptors instead of %d!\n", 184279251f5eSSepherosa Ziehau IX_DEF_TXD, ntxd); 184379251f5eSSepherosa Ziehau txr->tx_ndesc = IX_DEF_TXD; 184479251f5eSSepherosa Ziehau } else { 184579251f5eSSepherosa Ziehau txr->tx_ndesc = ntxd; 184679251f5eSSepherosa Ziehau } 184779251f5eSSepherosa Ziehau 184879251f5eSSepherosa Ziehau /* 184979251f5eSSepherosa Ziehau * Allocate TX head write-back buffer 185079251f5eSSepherosa Ziehau */ 185179251f5eSSepherosa Ziehau txr->tx_hdr = bus_dmamem_coherent_any(txr->tx_sc->parent_tag, 185279251f5eSSepherosa Ziehau __VM_CACHELINE_SIZE, __VM_CACHELINE_SIZE, BUS_DMA_WAITOK, 185379251f5eSSepherosa Ziehau &txr->tx_hdr_dtag, &txr->tx_hdr_map, &txr->tx_hdr_paddr); 185479251f5eSSepherosa Ziehau if (txr->tx_hdr == NULL) { 185579251f5eSSepherosa Ziehau device_printf(txr->tx_sc->dev, 185679251f5eSSepherosa Ziehau "Unable to allocate TX head write-back buffer\n"); 185779251f5eSSepherosa Ziehau return ENOMEM; 185879251f5eSSepherosa Ziehau } 185979251f5eSSepherosa Ziehau 186079251f5eSSepherosa Ziehau /* 186179251f5eSSepherosa Ziehau * Allocate TX descriptor ring 186279251f5eSSepherosa Ziehau */ 186379251f5eSSepherosa Ziehau tsize = roundup2(txr->tx_ndesc * sizeof(union ixgbe_adv_tx_desc), 186479251f5eSSepherosa Ziehau IX_DBA_ALIGN); 186579251f5eSSepherosa Ziehau txr->tx_base = bus_dmamem_coherent_any(txr->tx_sc->parent_tag, 186679251f5eSSepherosa Ziehau IX_DBA_ALIGN, tsize, BUS_DMA_WAITOK | BUS_DMA_ZERO, 186779251f5eSSepherosa Ziehau &txr->tx_base_dtag, &txr->tx_base_map, &txr->tx_base_paddr); 186879251f5eSSepherosa Ziehau if (txr->tx_base == NULL) { 186979251f5eSSepherosa Ziehau device_printf(txr->tx_sc->dev, 187079251f5eSSepherosa Ziehau "Unable to allocate TX Descriptor memory\n"); 187179251f5eSSepherosa Ziehau return ENOMEM; 187279251f5eSSepherosa Ziehau } 187379251f5eSSepherosa Ziehau 187479251f5eSSepherosa Ziehau tsize = __VM_CACHELINE_ALIGN(sizeof(struct ix_tx_buf) * txr->tx_ndesc); 187579251f5eSSepherosa Ziehau txr->tx_buf = kmalloc_cachealign(tsize, M_DEVBUF, M_WAITOK | M_ZERO); 187679251f5eSSepherosa Ziehau 187779251f5eSSepherosa Ziehau /* 187879251f5eSSepherosa Ziehau * Create DMA tag for TX buffers 187979251f5eSSepherosa Ziehau */ 188079251f5eSSepherosa Ziehau error = bus_dma_tag_create(txr->tx_sc->parent_tag, 188179251f5eSSepherosa Ziehau 1, 0, /* alignment, bounds */ 188279251f5eSSepherosa Ziehau BUS_SPACE_MAXADDR, /* lowaddr */ 188379251f5eSSepherosa Ziehau BUS_SPACE_MAXADDR, /* highaddr */ 188479251f5eSSepherosa Ziehau NULL, NULL, /* filter, filterarg */ 188579251f5eSSepherosa Ziehau IX_TSO_SIZE, /* maxsize */ 188679251f5eSSepherosa Ziehau IX_MAX_SCATTER, /* nsegments */ 188779251f5eSSepherosa Ziehau PAGE_SIZE, /* maxsegsize */ 188879251f5eSSepherosa Ziehau BUS_DMA_WAITOK | BUS_DMA_ALLOCNOW | 188979251f5eSSepherosa Ziehau BUS_DMA_ONEBPAGE, /* flags */ 189079251f5eSSepherosa Ziehau &txr->tx_tag); 189179251f5eSSepherosa Ziehau if (error) { 189279251f5eSSepherosa Ziehau device_printf(txr->tx_sc->dev, 189379251f5eSSepherosa Ziehau "Unable to allocate TX DMA tag\n"); 189479251f5eSSepherosa Ziehau kfree(txr->tx_buf, M_DEVBUF); 189579251f5eSSepherosa Ziehau txr->tx_buf = NULL; 189679251f5eSSepherosa Ziehau return error; 189779251f5eSSepherosa Ziehau } 189879251f5eSSepherosa Ziehau 189979251f5eSSepherosa Ziehau /* 190079251f5eSSepherosa Ziehau * Create DMA maps for TX buffers 190179251f5eSSepherosa Ziehau */ 190279251f5eSSepherosa Ziehau for (i = 0; i < txr->tx_ndesc; ++i) { 190379251f5eSSepherosa Ziehau struct ix_tx_buf *txbuf = &txr->tx_buf[i]; 190479251f5eSSepherosa Ziehau 190579251f5eSSepherosa Ziehau error = bus_dmamap_create(txr->tx_tag, 190679251f5eSSepherosa Ziehau BUS_DMA_WAITOK | BUS_DMA_ONEBPAGE, &txbuf->map); 190779251f5eSSepherosa Ziehau if (error) { 190879251f5eSSepherosa Ziehau device_printf(txr->tx_sc->dev, 190979251f5eSSepherosa Ziehau "Unable to create TX DMA map\n"); 191079251f5eSSepherosa Ziehau ix_destroy_tx_ring(txr, i); 191179251f5eSSepherosa Ziehau return error; 191279251f5eSSepherosa Ziehau } 191379251f5eSSepherosa Ziehau } 191479251f5eSSepherosa Ziehau 191579251f5eSSepherosa Ziehau /* 191679251f5eSSepherosa Ziehau * Initialize various watermark 191779251f5eSSepherosa Ziehau */ 191879251f5eSSepherosa Ziehau txr->tx_wreg_nsegs = IX_DEF_TXWREG_NSEGS; 191979251f5eSSepherosa Ziehau txr->tx_intr_nsegs = txr->tx_ndesc / 16; 192079251f5eSSepherosa Ziehau 192179251f5eSSepherosa Ziehau return 0; 192279251f5eSSepherosa Ziehau } 192379251f5eSSepherosa Ziehau 192479251f5eSSepherosa Ziehau static void 192579251f5eSSepherosa Ziehau ix_destroy_tx_ring(struct ix_tx_ring *txr, int ndesc) 192679251f5eSSepherosa Ziehau { 192779251f5eSSepherosa Ziehau int i; 192879251f5eSSepherosa Ziehau 192979251f5eSSepherosa Ziehau if (txr->tx_hdr != NULL) { 193079251f5eSSepherosa Ziehau bus_dmamap_unload(txr->tx_hdr_dtag, txr->tx_hdr_map); 193179251f5eSSepherosa Ziehau bus_dmamem_free(txr->tx_hdr_dtag, 193279251f5eSSepherosa Ziehau __DEVOLATILE(void *, txr->tx_hdr), txr->tx_hdr_map); 193379251f5eSSepherosa Ziehau bus_dma_tag_destroy(txr->tx_hdr_dtag); 193479251f5eSSepherosa Ziehau txr->tx_hdr = NULL; 193579251f5eSSepherosa Ziehau } 193679251f5eSSepherosa Ziehau 193779251f5eSSepherosa Ziehau if (txr->tx_base != NULL) { 193879251f5eSSepherosa Ziehau bus_dmamap_unload(txr->tx_base_dtag, txr->tx_base_map); 193979251f5eSSepherosa Ziehau bus_dmamem_free(txr->tx_base_dtag, txr->tx_base, 194079251f5eSSepherosa Ziehau txr->tx_base_map); 194179251f5eSSepherosa Ziehau bus_dma_tag_destroy(txr->tx_base_dtag); 194279251f5eSSepherosa Ziehau txr->tx_base = NULL; 194379251f5eSSepherosa Ziehau } 194479251f5eSSepherosa Ziehau 194579251f5eSSepherosa Ziehau if (txr->tx_buf == NULL) 194679251f5eSSepherosa Ziehau return; 194779251f5eSSepherosa Ziehau 194879251f5eSSepherosa Ziehau for (i = 0; i < ndesc; ++i) { 194979251f5eSSepherosa Ziehau struct ix_tx_buf *txbuf = &txr->tx_buf[i]; 195079251f5eSSepherosa Ziehau 195179251f5eSSepherosa Ziehau KKASSERT(txbuf->m_head == NULL); 195279251f5eSSepherosa Ziehau bus_dmamap_destroy(txr->tx_tag, txbuf->map); 195379251f5eSSepherosa Ziehau } 195479251f5eSSepherosa Ziehau bus_dma_tag_destroy(txr->tx_tag); 195579251f5eSSepherosa Ziehau 195679251f5eSSepherosa Ziehau kfree(txr->tx_buf, M_DEVBUF); 195779251f5eSSepherosa Ziehau txr->tx_buf = NULL; 195879251f5eSSepherosa Ziehau } 195979251f5eSSepherosa Ziehau 196079251f5eSSepherosa Ziehau static void 196179251f5eSSepherosa Ziehau ix_init_tx_ring(struct ix_tx_ring *txr) 196279251f5eSSepherosa Ziehau { 196379251f5eSSepherosa Ziehau /* Clear the old ring contents */ 196479251f5eSSepherosa Ziehau bzero(txr->tx_base, sizeof(union ixgbe_adv_tx_desc) * txr->tx_ndesc); 196579251f5eSSepherosa Ziehau 196679251f5eSSepherosa Ziehau /* Clear TX head write-back buffer */ 196779251f5eSSepherosa Ziehau *(txr->tx_hdr) = 0; 196879251f5eSSepherosa Ziehau 196979251f5eSSepherosa Ziehau /* Reset indices */ 197079251f5eSSepherosa Ziehau txr->tx_next_avail = 0; 197179251f5eSSepherosa Ziehau txr->tx_next_clean = 0; 197279251f5eSSepherosa Ziehau txr->tx_nsegs = 0; 197379251f5eSSepherosa Ziehau 197479251f5eSSepherosa Ziehau /* Set number of descriptors available */ 197579251f5eSSepherosa Ziehau txr->tx_avail = txr->tx_ndesc; 19764a648aefSSepherosa Ziehau 19774a648aefSSepherosa Ziehau /* Enable this TX ring */ 19784a648aefSSepherosa Ziehau txr->tx_flags |= IX_TXFLAG_ENABLED; 197979251f5eSSepherosa Ziehau } 198079251f5eSSepherosa Ziehau 198179251f5eSSepherosa Ziehau static void 198279251f5eSSepherosa Ziehau ix_init_tx_unit(struct ix_softc *sc) 198379251f5eSSepherosa Ziehau { 198479251f5eSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 198579251f5eSSepherosa Ziehau int i; 198679251f5eSSepherosa Ziehau 198779251f5eSSepherosa Ziehau /* 198879251f5eSSepherosa Ziehau * Setup the Base and Length of the Tx Descriptor Ring 198979251f5eSSepherosa Ziehau */ 199079251f5eSSepherosa Ziehau for (i = 0; i < sc->tx_ring_inuse; ++i) { 199179251f5eSSepherosa Ziehau struct ix_tx_ring *txr = &sc->tx_rings[i]; 199279251f5eSSepherosa Ziehau uint64_t tdba = txr->tx_base_paddr; 199379251f5eSSepherosa Ziehau uint64_t hdr_paddr = txr->tx_hdr_paddr; 199479251f5eSSepherosa Ziehau uint32_t txctrl; 199579251f5eSSepherosa Ziehau 199679251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_TDBAL(i), (uint32_t)tdba); 199779251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_TDBAH(i), (uint32_t)(tdba >> 32)); 199879251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_TDLEN(i), 199979251f5eSSepherosa Ziehau txr->tx_ndesc * sizeof(union ixgbe_adv_tx_desc)); 200079251f5eSSepherosa Ziehau 200179251f5eSSepherosa Ziehau /* Setup the HW Tx Head and Tail descriptor pointers */ 200279251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_TDH(i), 0); 200379251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_TDT(i), 0); 200479251f5eSSepherosa Ziehau 200579251f5eSSepherosa Ziehau /* Disable TX head write-back relax ordering */ 200679251f5eSSepherosa Ziehau switch (hw->mac.type) { 200779251f5eSSepherosa Ziehau case ixgbe_mac_82598EB: 200879251f5eSSepherosa Ziehau txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(i)); 200979251f5eSSepherosa Ziehau break; 201079251f5eSSepherosa Ziehau case ixgbe_mac_82599EB: 201179251f5eSSepherosa Ziehau case ixgbe_mac_X540: 201279251f5eSSepherosa Ziehau default: 201379251f5eSSepherosa Ziehau txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL_82599(i)); 201479251f5eSSepherosa Ziehau break; 201579251f5eSSepherosa Ziehau } 201679251f5eSSepherosa Ziehau txctrl &= ~IXGBE_DCA_TXCTRL_DESC_WRO_EN; 201779251f5eSSepherosa Ziehau switch (hw->mac.type) { 201879251f5eSSepherosa Ziehau case ixgbe_mac_82598EB: 201979251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL(i), txctrl); 202079251f5eSSepherosa Ziehau break; 202179251f5eSSepherosa Ziehau case ixgbe_mac_82599EB: 202279251f5eSSepherosa Ziehau case ixgbe_mac_X540: 202379251f5eSSepherosa Ziehau default: 202479251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL_82599(i), txctrl); 202579251f5eSSepherosa Ziehau break; 202679251f5eSSepherosa Ziehau } 202779251f5eSSepherosa Ziehau 202879251f5eSSepherosa Ziehau /* Enable TX head write-back */ 202979251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_TDWBAH(i), 203079251f5eSSepherosa Ziehau (uint32_t)(hdr_paddr >> 32)); 203179251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_TDWBAL(i), 203279251f5eSSepherosa Ziehau ((uint32_t)hdr_paddr) | IXGBE_TDWBAL_HEAD_WB_ENABLE); 203379251f5eSSepherosa Ziehau } 203479251f5eSSepherosa Ziehau 203579251f5eSSepherosa Ziehau if (hw->mac.type != ixgbe_mac_82598EB) { 203679251f5eSSepherosa Ziehau uint32_t dmatxctl, rttdcs; 203779251f5eSSepherosa Ziehau 203879251f5eSSepherosa Ziehau dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL); 203979251f5eSSepherosa Ziehau dmatxctl |= IXGBE_DMATXCTL_TE; 204079251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl); 204179251f5eSSepherosa Ziehau 204279251f5eSSepherosa Ziehau /* Disable arbiter to set MTQC */ 204379251f5eSSepherosa Ziehau rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS); 204479251f5eSSepherosa Ziehau rttdcs |= IXGBE_RTTDCS_ARBDIS; 204579251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs); 204679251f5eSSepherosa Ziehau 204779251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_MTQC, IXGBE_MTQC_64Q_1PB); 204879251f5eSSepherosa Ziehau 204979251f5eSSepherosa Ziehau /* Reenable aribter */ 205079251f5eSSepherosa Ziehau rttdcs &= ~IXGBE_RTTDCS_ARBDIS; 205179251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs); 205279251f5eSSepherosa Ziehau } 205379251f5eSSepherosa Ziehau } 205479251f5eSSepherosa Ziehau 205579251f5eSSepherosa Ziehau static int 205679251f5eSSepherosa Ziehau ix_tx_ctx_setup(struct ix_tx_ring *txr, const struct mbuf *mp, 205779251f5eSSepherosa Ziehau uint32_t *cmd_type_len, uint32_t *olinfo_status) 205879251f5eSSepherosa Ziehau { 205979251f5eSSepherosa Ziehau struct ixgbe_adv_tx_context_desc *TXD; 206079251f5eSSepherosa Ziehau uint32_t vlan_macip_lens = 0, type_tucmd_mlhl = 0; 206179251f5eSSepherosa Ziehau int ehdrlen, ip_hlen = 0, ctxd; 206279251f5eSSepherosa Ziehau boolean_t offload = TRUE; 206379251f5eSSepherosa Ziehau 206479251f5eSSepherosa Ziehau /* First check if TSO is to be used */ 206579251f5eSSepherosa Ziehau if (mp->m_pkthdr.csum_flags & CSUM_TSO) { 206679251f5eSSepherosa Ziehau return ix_tso_ctx_setup(txr, mp, 206779251f5eSSepherosa Ziehau cmd_type_len, olinfo_status); 206879251f5eSSepherosa Ziehau } 206979251f5eSSepherosa Ziehau 207079251f5eSSepherosa Ziehau if ((mp->m_pkthdr.csum_flags & CSUM_OFFLOAD) == 0) 207179251f5eSSepherosa Ziehau offload = FALSE; 207279251f5eSSepherosa Ziehau 207379251f5eSSepherosa Ziehau /* Indicate the whole packet as payload when not doing TSO */ 207479251f5eSSepherosa Ziehau *olinfo_status |= mp->m_pkthdr.len << IXGBE_ADVTXD_PAYLEN_SHIFT; 207579251f5eSSepherosa Ziehau 207679251f5eSSepherosa Ziehau /* 207779251f5eSSepherosa Ziehau * In advanced descriptors the vlan tag must be placed into the 207879251f5eSSepherosa Ziehau * context descriptor. Hence we need to make one even if not 207979251f5eSSepherosa Ziehau * doing checksum offloads. 208079251f5eSSepherosa Ziehau */ 208179251f5eSSepherosa Ziehau if (mp->m_flags & M_VLANTAG) { 208279251f5eSSepherosa Ziehau vlan_macip_lens |= htole16(mp->m_pkthdr.ether_vlantag) << 208379251f5eSSepherosa Ziehau IXGBE_ADVTXD_VLAN_SHIFT; 208479251f5eSSepherosa Ziehau } else if (!offload) { 208579251f5eSSepherosa Ziehau /* No TX descriptor is consumed */ 208679251f5eSSepherosa Ziehau return 0; 208779251f5eSSepherosa Ziehau } 208879251f5eSSepherosa Ziehau 208979251f5eSSepherosa Ziehau /* Set the ether header length */ 209079251f5eSSepherosa Ziehau ehdrlen = mp->m_pkthdr.csum_lhlen; 209179251f5eSSepherosa Ziehau KASSERT(ehdrlen > 0, ("invalid ether hlen")); 209279251f5eSSepherosa Ziehau vlan_macip_lens |= ehdrlen << IXGBE_ADVTXD_MACLEN_SHIFT; 209379251f5eSSepherosa Ziehau 209479251f5eSSepherosa Ziehau if (mp->m_pkthdr.csum_flags & CSUM_IP) { 209579251f5eSSepherosa Ziehau *olinfo_status |= IXGBE_TXD_POPTS_IXSM << 8; 209679251f5eSSepherosa Ziehau type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV4; 209779251f5eSSepherosa Ziehau ip_hlen = mp->m_pkthdr.csum_iphlen; 209879251f5eSSepherosa Ziehau KASSERT(ip_hlen > 0, ("invalid ip hlen")); 209979251f5eSSepherosa Ziehau } 210079251f5eSSepherosa Ziehau vlan_macip_lens |= ip_hlen; 210179251f5eSSepherosa Ziehau 210279251f5eSSepherosa Ziehau type_tucmd_mlhl |= IXGBE_ADVTXD_DCMD_DEXT | IXGBE_ADVTXD_DTYP_CTXT; 210379251f5eSSepherosa Ziehau if (mp->m_pkthdr.csum_flags & CSUM_TCP) 210479251f5eSSepherosa Ziehau type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_L4T_TCP; 210579251f5eSSepherosa Ziehau else if (mp->m_pkthdr.csum_flags & CSUM_UDP) 210679251f5eSSepherosa Ziehau type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_L4T_UDP; 210779251f5eSSepherosa Ziehau 210879251f5eSSepherosa Ziehau if (mp->m_pkthdr.csum_flags & (CSUM_TCP | CSUM_UDP)) 210979251f5eSSepherosa Ziehau *olinfo_status |= IXGBE_TXD_POPTS_TXSM << 8; 211079251f5eSSepherosa Ziehau 211179251f5eSSepherosa Ziehau /* Now ready a context descriptor */ 211279251f5eSSepherosa Ziehau ctxd = txr->tx_next_avail; 211379251f5eSSepherosa Ziehau TXD = (struct ixgbe_adv_tx_context_desc *)&txr->tx_base[ctxd]; 211479251f5eSSepherosa Ziehau 211579251f5eSSepherosa Ziehau /* Now copy bits into descriptor */ 211679251f5eSSepherosa Ziehau TXD->vlan_macip_lens = htole32(vlan_macip_lens); 211779251f5eSSepherosa Ziehau TXD->type_tucmd_mlhl = htole32(type_tucmd_mlhl); 211879251f5eSSepherosa Ziehau TXD->seqnum_seed = htole32(0); 211979251f5eSSepherosa Ziehau TXD->mss_l4len_idx = htole32(0); 212079251f5eSSepherosa Ziehau 212179251f5eSSepherosa Ziehau /* We've consumed the first desc, adjust counters */ 212279251f5eSSepherosa Ziehau if (++ctxd == txr->tx_ndesc) 212379251f5eSSepherosa Ziehau ctxd = 0; 212479251f5eSSepherosa Ziehau txr->tx_next_avail = ctxd; 212579251f5eSSepherosa Ziehau --txr->tx_avail; 212679251f5eSSepherosa Ziehau 212779251f5eSSepherosa Ziehau /* One TX descriptor is consumed */ 212879251f5eSSepherosa Ziehau return 1; 212979251f5eSSepherosa Ziehau } 213079251f5eSSepherosa Ziehau 213179251f5eSSepherosa Ziehau static int 213279251f5eSSepherosa Ziehau ix_tso_ctx_setup(struct ix_tx_ring *txr, const struct mbuf *mp, 213379251f5eSSepherosa Ziehau uint32_t *cmd_type_len, uint32_t *olinfo_status) 213479251f5eSSepherosa Ziehau { 213579251f5eSSepherosa Ziehau struct ixgbe_adv_tx_context_desc *TXD; 213679251f5eSSepherosa Ziehau uint32_t vlan_macip_lens = 0, type_tucmd_mlhl = 0; 213779251f5eSSepherosa Ziehau uint32_t mss_l4len_idx = 0, paylen; 213879251f5eSSepherosa Ziehau int ctxd, ehdrlen, ip_hlen, tcp_hlen; 213979251f5eSSepherosa Ziehau 214079251f5eSSepherosa Ziehau ehdrlen = mp->m_pkthdr.csum_lhlen; 214179251f5eSSepherosa Ziehau KASSERT(ehdrlen > 0, ("invalid ether hlen")); 214279251f5eSSepherosa Ziehau 214379251f5eSSepherosa Ziehau ip_hlen = mp->m_pkthdr.csum_iphlen; 214479251f5eSSepherosa Ziehau KASSERT(ip_hlen > 0, ("invalid ip hlen")); 214579251f5eSSepherosa Ziehau 214679251f5eSSepherosa Ziehau tcp_hlen = mp->m_pkthdr.csum_thlen; 214779251f5eSSepherosa Ziehau KASSERT(tcp_hlen > 0, ("invalid tcp hlen")); 214879251f5eSSepherosa Ziehau 214979251f5eSSepherosa Ziehau ctxd = txr->tx_next_avail; 215079251f5eSSepherosa Ziehau TXD = (struct ixgbe_adv_tx_context_desc *) &txr->tx_base[ctxd]; 215179251f5eSSepherosa Ziehau 215279251f5eSSepherosa Ziehau if (mp->m_flags & M_VLANTAG) { 215379251f5eSSepherosa Ziehau vlan_macip_lens |= htole16(mp->m_pkthdr.ether_vlantag) << 215479251f5eSSepherosa Ziehau IXGBE_ADVTXD_VLAN_SHIFT; 215579251f5eSSepherosa Ziehau } 215679251f5eSSepherosa Ziehau vlan_macip_lens |= ehdrlen << IXGBE_ADVTXD_MACLEN_SHIFT; 215779251f5eSSepherosa Ziehau vlan_macip_lens |= ip_hlen; 215879251f5eSSepherosa Ziehau TXD->vlan_macip_lens = htole32(vlan_macip_lens); 215979251f5eSSepherosa Ziehau 216079251f5eSSepherosa Ziehau /* ADV DTYPE TUCMD */ 216179251f5eSSepherosa Ziehau type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV4; 216279251f5eSSepherosa Ziehau type_tucmd_mlhl |= IXGBE_ADVTXD_DCMD_DEXT | IXGBE_ADVTXD_DTYP_CTXT; 216379251f5eSSepherosa Ziehau type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_L4T_TCP; 216479251f5eSSepherosa Ziehau TXD->type_tucmd_mlhl = htole32(type_tucmd_mlhl); 216579251f5eSSepherosa Ziehau 216679251f5eSSepherosa Ziehau /* MSS L4LEN IDX */ 216779251f5eSSepherosa Ziehau mss_l4len_idx |= (mp->m_pkthdr.tso_segsz << IXGBE_ADVTXD_MSS_SHIFT); 216879251f5eSSepherosa Ziehau mss_l4len_idx |= (tcp_hlen << IXGBE_ADVTXD_L4LEN_SHIFT); 216979251f5eSSepherosa Ziehau TXD->mss_l4len_idx = htole32(mss_l4len_idx); 217079251f5eSSepherosa Ziehau 217179251f5eSSepherosa Ziehau TXD->seqnum_seed = htole32(0); 217279251f5eSSepherosa Ziehau 217379251f5eSSepherosa Ziehau if (++ctxd == txr->tx_ndesc) 217479251f5eSSepherosa Ziehau ctxd = 0; 217579251f5eSSepherosa Ziehau 217679251f5eSSepherosa Ziehau txr->tx_avail--; 217779251f5eSSepherosa Ziehau txr->tx_next_avail = ctxd; 217879251f5eSSepherosa Ziehau 217979251f5eSSepherosa Ziehau *cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE; 218079251f5eSSepherosa Ziehau 218179251f5eSSepherosa Ziehau /* This is used in the transmit desc in encap */ 218279251f5eSSepherosa Ziehau paylen = mp->m_pkthdr.len - ehdrlen - ip_hlen - tcp_hlen; 218379251f5eSSepherosa Ziehau 218479251f5eSSepherosa Ziehau *olinfo_status |= IXGBE_TXD_POPTS_IXSM << 8; 218579251f5eSSepherosa Ziehau *olinfo_status |= IXGBE_TXD_POPTS_TXSM << 8; 218679251f5eSSepherosa Ziehau *olinfo_status |= paylen << IXGBE_ADVTXD_PAYLEN_SHIFT; 218779251f5eSSepherosa Ziehau 218879251f5eSSepherosa Ziehau /* One TX descriptor is consumed */ 218979251f5eSSepherosa Ziehau return 1; 219079251f5eSSepherosa Ziehau } 219179251f5eSSepherosa Ziehau 219279251f5eSSepherosa Ziehau static void 2193189a0ff3SSepherosa Ziehau ix_txeof(struct ix_tx_ring *txr, int hdr) 219479251f5eSSepherosa Ziehau { 2195189a0ff3SSepherosa Ziehau int first, avail; 219679251f5eSSepherosa Ziehau 219779251f5eSSepherosa Ziehau if (txr->tx_avail == txr->tx_ndesc) 219879251f5eSSepherosa Ziehau return; 219979251f5eSSepherosa Ziehau 220079251f5eSSepherosa Ziehau first = txr->tx_next_clean; 220179251f5eSSepherosa Ziehau if (first == hdr) 220279251f5eSSepherosa Ziehau return; 220379251f5eSSepherosa Ziehau 220479251f5eSSepherosa Ziehau avail = txr->tx_avail; 220579251f5eSSepherosa Ziehau while (first != hdr) { 220679251f5eSSepherosa Ziehau struct ix_tx_buf *txbuf = &txr->tx_buf[first]; 220779251f5eSSepherosa Ziehau 220879251f5eSSepherosa Ziehau ++avail; 220979251f5eSSepherosa Ziehau if (txbuf->m_head) { 221079251f5eSSepherosa Ziehau bus_dmamap_unload(txr->tx_tag, txbuf->map); 221179251f5eSSepherosa Ziehau m_freem(txbuf->m_head); 221279251f5eSSepherosa Ziehau txbuf->m_head = NULL; 221379251f5eSSepherosa Ziehau } 221479251f5eSSepherosa Ziehau if (++first == txr->tx_ndesc) 221579251f5eSSepherosa Ziehau first = 0; 221679251f5eSSepherosa Ziehau } 221779251f5eSSepherosa Ziehau txr->tx_next_clean = first; 221879251f5eSSepherosa Ziehau txr->tx_avail = avail; 221979251f5eSSepherosa Ziehau 222079251f5eSSepherosa Ziehau if (txr->tx_avail > IX_MAX_SCATTER + IX_TX_RESERVED) { 222179251f5eSSepherosa Ziehau ifsq_clr_oactive(txr->tx_ifsq); 222279251f5eSSepherosa Ziehau txr->tx_watchdog.wd_timer = 0; 222379251f5eSSepherosa Ziehau } 222479251f5eSSepherosa Ziehau } 222579251f5eSSepherosa Ziehau 222679251f5eSSepherosa Ziehau static int 222779251f5eSSepherosa Ziehau ix_create_rx_ring(struct ix_rx_ring *rxr) 222879251f5eSSepherosa Ziehau { 222979251f5eSSepherosa Ziehau int i, rsize, error, nrxd; 223079251f5eSSepherosa Ziehau 223179251f5eSSepherosa Ziehau /* 223279251f5eSSepherosa Ziehau * Validate number of receive descriptors. It must not exceed 223379251f5eSSepherosa Ziehau * hardware maximum, and must be multiple of IX_DBA_ALIGN. 223479251f5eSSepherosa Ziehau */ 223579251f5eSSepherosa Ziehau nrxd = device_getenv_int(rxr->rx_sc->dev, "rxd", ix_rxd); 223679251f5eSSepherosa Ziehau if (((nrxd * sizeof(union ixgbe_adv_rx_desc)) % IX_DBA_ALIGN) != 0 || 223779251f5eSSepherosa Ziehau nrxd < IX_MIN_RXD || nrxd > IX_MAX_RXD) { 223879251f5eSSepherosa Ziehau device_printf(rxr->rx_sc->dev, 223979251f5eSSepherosa Ziehau "Using %d RX descriptors instead of %d!\n", 224079251f5eSSepherosa Ziehau IX_DEF_RXD, nrxd); 224179251f5eSSepherosa Ziehau rxr->rx_ndesc = IX_DEF_RXD; 224279251f5eSSepherosa Ziehau } else { 224379251f5eSSepherosa Ziehau rxr->rx_ndesc = nrxd; 224479251f5eSSepherosa Ziehau } 224579251f5eSSepherosa Ziehau 224679251f5eSSepherosa Ziehau /* 224779251f5eSSepherosa Ziehau * Allocate RX descriptor ring 224879251f5eSSepherosa Ziehau */ 224979251f5eSSepherosa Ziehau rsize = roundup2(rxr->rx_ndesc * sizeof(union ixgbe_adv_rx_desc), 225079251f5eSSepherosa Ziehau IX_DBA_ALIGN); 225179251f5eSSepherosa Ziehau rxr->rx_base = bus_dmamem_coherent_any(rxr->rx_sc->parent_tag, 225279251f5eSSepherosa Ziehau IX_DBA_ALIGN, rsize, BUS_DMA_WAITOK | BUS_DMA_ZERO, 225379251f5eSSepherosa Ziehau &rxr->rx_base_dtag, &rxr->rx_base_map, &rxr->rx_base_paddr); 225479251f5eSSepherosa Ziehau if (rxr->rx_base == NULL) { 225579251f5eSSepherosa Ziehau device_printf(rxr->rx_sc->dev, 225679251f5eSSepherosa Ziehau "Unable to allocate TX Descriptor memory\n"); 225779251f5eSSepherosa Ziehau return ENOMEM; 225879251f5eSSepherosa Ziehau } 225979251f5eSSepherosa Ziehau 226079251f5eSSepherosa Ziehau rsize = __VM_CACHELINE_ALIGN(sizeof(struct ix_rx_buf) * rxr->rx_ndesc); 226179251f5eSSepherosa Ziehau rxr->rx_buf = kmalloc_cachealign(rsize, M_DEVBUF, M_WAITOK | M_ZERO); 226279251f5eSSepherosa Ziehau 226379251f5eSSepherosa Ziehau /* 226479251f5eSSepherosa Ziehau * Create DMA tag for RX buffers 226579251f5eSSepherosa Ziehau */ 226679251f5eSSepherosa Ziehau error = bus_dma_tag_create(rxr->rx_sc->parent_tag, 226779251f5eSSepherosa Ziehau 1, 0, /* alignment, bounds */ 226879251f5eSSepherosa Ziehau BUS_SPACE_MAXADDR, /* lowaddr */ 226979251f5eSSepherosa Ziehau BUS_SPACE_MAXADDR, /* highaddr */ 227079251f5eSSepherosa Ziehau NULL, NULL, /* filter, filterarg */ 227179251f5eSSepherosa Ziehau PAGE_SIZE, /* maxsize */ 227279251f5eSSepherosa Ziehau 1, /* nsegments */ 227379251f5eSSepherosa Ziehau PAGE_SIZE, /* maxsegsize */ 227479251f5eSSepherosa Ziehau BUS_DMA_WAITOK | BUS_DMA_ALLOCNOW, /* flags */ 227579251f5eSSepherosa Ziehau &rxr->rx_tag); 227679251f5eSSepherosa Ziehau if (error) { 227779251f5eSSepherosa Ziehau device_printf(rxr->rx_sc->dev, 227879251f5eSSepherosa Ziehau "Unable to create RX DMA tag\n"); 227979251f5eSSepherosa Ziehau kfree(rxr->rx_buf, M_DEVBUF); 228079251f5eSSepherosa Ziehau rxr->rx_buf = NULL; 228179251f5eSSepherosa Ziehau return error; 228279251f5eSSepherosa Ziehau } 228379251f5eSSepherosa Ziehau 228479251f5eSSepherosa Ziehau /* 228579251f5eSSepherosa Ziehau * Create spare DMA map for RX buffers 228679251f5eSSepherosa Ziehau */ 228779251f5eSSepherosa Ziehau error = bus_dmamap_create(rxr->rx_tag, BUS_DMA_WAITOK, 228879251f5eSSepherosa Ziehau &rxr->rx_sparemap); 228979251f5eSSepherosa Ziehau if (error) { 229079251f5eSSepherosa Ziehau device_printf(rxr->rx_sc->dev, 229179251f5eSSepherosa Ziehau "Unable to create spare RX DMA map\n"); 229279251f5eSSepherosa Ziehau bus_dma_tag_destroy(rxr->rx_tag); 229379251f5eSSepherosa Ziehau kfree(rxr->rx_buf, M_DEVBUF); 229479251f5eSSepherosa Ziehau rxr->rx_buf = NULL; 229579251f5eSSepherosa Ziehau return error; 229679251f5eSSepherosa Ziehau } 229779251f5eSSepherosa Ziehau 229879251f5eSSepherosa Ziehau /* 229979251f5eSSepherosa Ziehau * Create DMA maps for RX buffers 230079251f5eSSepherosa Ziehau */ 230179251f5eSSepherosa Ziehau for (i = 0; i < rxr->rx_ndesc; ++i) { 230279251f5eSSepherosa Ziehau struct ix_rx_buf *rxbuf = &rxr->rx_buf[i]; 230379251f5eSSepherosa Ziehau 230479251f5eSSepherosa Ziehau error = bus_dmamap_create(rxr->rx_tag, 230579251f5eSSepherosa Ziehau BUS_DMA_WAITOK, &rxbuf->map); 230679251f5eSSepherosa Ziehau if (error) { 230779251f5eSSepherosa Ziehau device_printf(rxr->rx_sc->dev, 230879251f5eSSepherosa Ziehau "Unable to create RX dma map\n"); 230979251f5eSSepherosa Ziehau ix_destroy_rx_ring(rxr, i); 231079251f5eSSepherosa Ziehau return error; 231179251f5eSSepherosa Ziehau } 231279251f5eSSepherosa Ziehau } 231379251f5eSSepherosa Ziehau 231479251f5eSSepherosa Ziehau /* 231579251f5eSSepherosa Ziehau * Initialize various watermark 231679251f5eSSepherosa Ziehau */ 231779251f5eSSepherosa Ziehau rxr->rx_wreg_nsegs = IX_DEF_RXWREG_NSEGS; 231879251f5eSSepherosa Ziehau 231979251f5eSSepherosa Ziehau return 0; 232079251f5eSSepherosa Ziehau } 232179251f5eSSepherosa Ziehau 232279251f5eSSepherosa Ziehau static void 232379251f5eSSepherosa Ziehau ix_destroy_rx_ring(struct ix_rx_ring *rxr, int ndesc) 232479251f5eSSepherosa Ziehau { 232579251f5eSSepherosa Ziehau int i; 232679251f5eSSepherosa Ziehau 232779251f5eSSepherosa Ziehau if (rxr->rx_base != NULL) { 232879251f5eSSepherosa Ziehau bus_dmamap_unload(rxr->rx_base_dtag, rxr->rx_base_map); 232979251f5eSSepherosa Ziehau bus_dmamem_free(rxr->rx_base_dtag, rxr->rx_base, 233079251f5eSSepherosa Ziehau rxr->rx_base_map); 233179251f5eSSepherosa Ziehau bus_dma_tag_destroy(rxr->rx_base_dtag); 233279251f5eSSepherosa Ziehau rxr->rx_base = NULL; 233379251f5eSSepherosa Ziehau } 233479251f5eSSepherosa Ziehau 233579251f5eSSepherosa Ziehau if (rxr->rx_buf == NULL) 233679251f5eSSepherosa Ziehau return; 233779251f5eSSepherosa Ziehau 233879251f5eSSepherosa Ziehau for (i = 0; i < ndesc; ++i) { 233979251f5eSSepherosa Ziehau struct ix_rx_buf *rxbuf = &rxr->rx_buf[i]; 234079251f5eSSepherosa Ziehau 234179251f5eSSepherosa Ziehau KKASSERT(rxbuf->m_head == NULL); 234279251f5eSSepherosa Ziehau bus_dmamap_destroy(rxr->rx_tag, rxbuf->map); 234379251f5eSSepherosa Ziehau } 234479251f5eSSepherosa Ziehau bus_dmamap_destroy(rxr->rx_tag, rxr->rx_sparemap); 234579251f5eSSepherosa Ziehau bus_dma_tag_destroy(rxr->rx_tag); 234679251f5eSSepherosa Ziehau 234779251f5eSSepherosa Ziehau kfree(rxr->rx_buf, M_DEVBUF); 234879251f5eSSepherosa Ziehau rxr->rx_buf = NULL; 234979251f5eSSepherosa Ziehau } 235079251f5eSSepherosa Ziehau 235179251f5eSSepherosa Ziehau /* 235279251f5eSSepherosa Ziehau ** Used to detect a descriptor that has 235379251f5eSSepherosa Ziehau ** been merged by Hardware RSC. 235479251f5eSSepherosa Ziehau */ 235579251f5eSSepherosa Ziehau static __inline uint32_t 235679251f5eSSepherosa Ziehau ix_rsc_count(union ixgbe_adv_rx_desc *rx) 235779251f5eSSepherosa Ziehau { 235879251f5eSSepherosa Ziehau return (le32toh(rx->wb.lower.lo_dword.data) & 235979251f5eSSepherosa Ziehau IXGBE_RXDADV_RSCCNT_MASK) >> IXGBE_RXDADV_RSCCNT_SHIFT; 236079251f5eSSepherosa Ziehau } 236179251f5eSSepherosa Ziehau 236279251f5eSSepherosa Ziehau #if 0 236379251f5eSSepherosa Ziehau /********************************************************************* 236479251f5eSSepherosa Ziehau * 236579251f5eSSepherosa Ziehau * Initialize Hardware RSC (LRO) feature on 82599 236679251f5eSSepherosa Ziehau * for an RX ring, this is toggled by the LRO capability 236779251f5eSSepherosa Ziehau * even though it is transparent to the stack. 236879251f5eSSepherosa Ziehau * 236979251f5eSSepherosa Ziehau * NOTE: since this HW feature only works with IPV4 and 237079251f5eSSepherosa Ziehau * our testing has shown soft LRO to be as effective 237179251f5eSSepherosa Ziehau * I have decided to disable this by default. 237279251f5eSSepherosa Ziehau * 237379251f5eSSepherosa Ziehau **********************************************************************/ 237479251f5eSSepherosa Ziehau static void 237579251f5eSSepherosa Ziehau ix_setup_hw_rsc(struct ix_rx_ring *rxr) 237679251f5eSSepherosa Ziehau { 237779251f5eSSepherosa Ziehau struct ix_softc *sc = rxr->rx_sc; 237879251f5eSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 237979251f5eSSepherosa Ziehau uint32_t rscctrl, rdrxctl; 238079251f5eSSepherosa Ziehau 238179251f5eSSepherosa Ziehau #if 0 238279251f5eSSepherosa Ziehau /* If turning LRO/RSC off we need to disable it */ 238379251f5eSSepherosa Ziehau if ((sc->arpcom.ac_if.if_capenable & IFCAP_LRO) == 0) { 238479251f5eSSepherosa Ziehau rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(rxr->me)); 238579251f5eSSepherosa Ziehau rscctrl &= ~IXGBE_RSCCTL_RSCEN; 238679251f5eSSepherosa Ziehau return; 238779251f5eSSepherosa Ziehau } 238879251f5eSSepherosa Ziehau #endif 238979251f5eSSepherosa Ziehau 239079251f5eSSepherosa Ziehau rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL); 239179251f5eSSepherosa Ziehau rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE; 239279251f5eSSepherosa Ziehau rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP; 239379251f5eSSepherosa Ziehau rdrxctl |= IXGBE_RDRXCTL_RSCACKC; 239479251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl); 239579251f5eSSepherosa Ziehau 239679251f5eSSepherosa Ziehau rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(rxr->me)); 239779251f5eSSepherosa Ziehau rscctrl |= IXGBE_RSCCTL_RSCEN; 239879251f5eSSepherosa Ziehau /* 239979251f5eSSepherosa Ziehau ** Limit the total number of descriptors that 240079251f5eSSepherosa Ziehau ** can be combined, so it does not exceed 64K 240179251f5eSSepherosa Ziehau */ 240279251f5eSSepherosa Ziehau if (rxr->mbuf_sz == MCLBYTES) 240379251f5eSSepherosa Ziehau rscctrl |= IXGBE_RSCCTL_MAXDESC_16; 240479251f5eSSepherosa Ziehau else if (rxr->mbuf_sz == MJUMPAGESIZE) 240579251f5eSSepherosa Ziehau rscctrl |= IXGBE_RSCCTL_MAXDESC_8; 240679251f5eSSepherosa Ziehau else if (rxr->mbuf_sz == MJUM9BYTES) 240779251f5eSSepherosa Ziehau rscctrl |= IXGBE_RSCCTL_MAXDESC_4; 240879251f5eSSepherosa Ziehau else /* Using 16K cluster */ 240979251f5eSSepherosa Ziehau rscctrl |= IXGBE_RSCCTL_MAXDESC_1; 241079251f5eSSepherosa Ziehau 241179251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(rxr->me), rscctrl); 241279251f5eSSepherosa Ziehau 241379251f5eSSepherosa Ziehau /* Enable TCP header recognition */ 241479251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(0), 241579251f5eSSepherosa Ziehau (IXGBE_READ_REG(hw, IXGBE_PSRTYPE(0)) | 241679251f5eSSepherosa Ziehau IXGBE_PSRTYPE_TCPHDR)); 241779251f5eSSepherosa Ziehau 241879251f5eSSepherosa Ziehau /* Disable RSC for ACK packets */ 241979251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_RSCDBU, 242079251f5eSSepherosa Ziehau (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU))); 242179251f5eSSepherosa Ziehau 242279251f5eSSepherosa Ziehau rxr->hw_rsc = TRUE; 242379251f5eSSepherosa Ziehau } 242479251f5eSSepherosa Ziehau #endif 242579251f5eSSepherosa Ziehau 242679251f5eSSepherosa Ziehau static int 242779251f5eSSepherosa Ziehau ix_init_rx_ring(struct ix_rx_ring *rxr) 242879251f5eSSepherosa Ziehau { 242979251f5eSSepherosa Ziehau int i; 243079251f5eSSepherosa Ziehau 243179251f5eSSepherosa Ziehau /* Clear the ring contents */ 243279251f5eSSepherosa Ziehau bzero(rxr->rx_base, rxr->rx_ndesc * sizeof(union ixgbe_adv_rx_desc)); 243379251f5eSSepherosa Ziehau 243479251f5eSSepherosa Ziehau /* XXX we need JUMPAGESIZE for RSC too */ 243579251f5eSSepherosa Ziehau if (rxr->rx_sc->max_frame_size <= MCLBYTES) 243679251f5eSSepherosa Ziehau rxr->rx_mbuf_sz = MCLBYTES; 243779251f5eSSepherosa Ziehau else 243879251f5eSSepherosa Ziehau rxr->rx_mbuf_sz = MJUMPAGESIZE; 243979251f5eSSepherosa Ziehau 244079251f5eSSepherosa Ziehau /* Now replenish the mbufs */ 244179251f5eSSepherosa Ziehau for (i = 0; i < rxr->rx_ndesc; ++i) { 244279251f5eSSepherosa Ziehau int error; 244379251f5eSSepherosa Ziehau 244479251f5eSSepherosa Ziehau error = ix_newbuf(rxr, i, TRUE); 244579251f5eSSepherosa Ziehau if (error) 244679251f5eSSepherosa Ziehau return error; 244779251f5eSSepherosa Ziehau } 244879251f5eSSepherosa Ziehau 244979251f5eSSepherosa Ziehau /* Setup our descriptor indices */ 245079251f5eSSepherosa Ziehau rxr->rx_next_check = 0; 245179251f5eSSepherosa Ziehau rxr->rx_flags &= ~IX_RXRING_FLAG_DISC; 245279251f5eSSepherosa Ziehau 245379251f5eSSepherosa Ziehau #if 0 245479251f5eSSepherosa Ziehau /* 245579251f5eSSepherosa Ziehau ** Now set up the LRO interface: 245679251f5eSSepherosa Ziehau */ 245779251f5eSSepherosa Ziehau if (ixgbe_rsc_enable) 245879251f5eSSepherosa Ziehau ix_setup_hw_rsc(rxr); 245979251f5eSSepherosa Ziehau #endif 246079251f5eSSepherosa Ziehau 246179251f5eSSepherosa Ziehau return 0; 246279251f5eSSepherosa Ziehau } 246379251f5eSSepherosa Ziehau 246479251f5eSSepherosa Ziehau #define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2 246579251f5eSSepherosa Ziehau 246679251f5eSSepherosa Ziehau #define BSIZEPKT_ROUNDUP ((1<<IXGBE_SRRCTL_BSIZEPKT_SHIFT)-1) 246779251f5eSSepherosa Ziehau 246879251f5eSSepherosa Ziehau static void 2469*3c37d13bSSepherosa Ziehau ix_init_rx_unit(struct ix_softc *sc, boolean_t polling) 247079251f5eSSepherosa Ziehau { 247179251f5eSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 247279251f5eSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 247363d483cdSSepherosa Ziehau uint32_t bufsz, fctrl, rxcsum, hlreg; 247479251f5eSSepherosa Ziehau int i; 247579251f5eSSepherosa Ziehau 247679251f5eSSepherosa Ziehau /* 247779251f5eSSepherosa Ziehau * Make sure receives are disabled while setting up the descriptor ring 247879251f5eSSepherosa Ziehau */ 247963d483cdSSepherosa Ziehau ixgbe_disable_rx(hw); 248079251f5eSSepherosa Ziehau 248179251f5eSSepherosa Ziehau /* Enable broadcasts */ 248279251f5eSSepherosa Ziehau fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL); 248379251f5eSSepherosa Ziehau fctrl |= IXGBE_FCTRL_BAM; 248463d483cdSSepherosa Ziehau if (hw->mac.type == ixgbe_mac_82598EB) { 248579251f5eSSepherosa Ziehau fctrl |= IXGBE_FCTRL_DPF; 248679251f5eSSepherosa Ziehau fctrl |= IXGBE_FCTRL_PMCF; 248763d483cdSSepherosa Ziehau } 248879251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl); 248979251f5eSSepherosa Ziehau 249079251f5eSSepherosa Ziehau /* Set for Jumbo Frames? */ 249179251f5eSSepherosa Ziehau hlreg = IXGBE_READ_REG(hw, IXGBE_HLREG0); 249279251f5eSSepherosa Ziehau if (ifp->if_mtu > ETHERMTU) 249379251f5eSSepherosa Ziehau hlreg |= IXGBE_HLREG0_JUMBOEN; 249479251f5eSSepherosa Ziehau else 249579251f5eSSepherosa Ziehau hlreg &= ~IXGBE_HLREG0_JUMBOEN; 249679251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg); 249779251f5eSSepherosa Ziehau 249879251f5eSSepherosa Ziehau KKASSERT(sc->rx_rings[0].rx_mbuf_sz >= MCLBYTES); 249979251f5eSSepherosa Ziehau bufsz = (sc->rx_rings[0].rx_mbuf_sz + BSIZEPKT_ROUNDUP) >> 250079251f5eSSepherosa Ziehau IXGBE_SRRCTL_BSIZEPKT_SHIFT; 250179251f5eSSepherosa Ziehau 250279251f5eSSepherosa Ziehau for (i = 0; i < sc->rx_ring_inuse; ++i) { 250379251f5eSSepherosa Ziehau struct ix_rx_ring *rxr = &sc->rx_rings[i]; 250479251f5eSSepherosa Ziehau uint64_t rdba = rxr->rx_base_paddr; 250579251f5eSSepherosa Ziehau uint32_t srrctl; 250679251f5eSSepherosa Ziehau 250779251f5eSSepherosa Ziehau /* Setup the Base and Length of the Rx Descriptor Ring */ 250879251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_RDBAL(i), (uint32_t)rdba); 250979251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_RDBAH(i), (uint32_t)(rdba >> 32)); 251079251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_RDLEN(i), 251179251f5eSSepherosa Ziehau rxr->rx_ndesc * sizeof(union ixgbe_adv_rx_desc)); 251279251f5eSSepherosa Ziehau 251379251f5eSSepherosa Ziehau /* 251479251f5eSSepherosa Ziehau * Set up the SRRCTL register 251579251f5eSSepherosa Ziehau */ 251679251f5eSSepherosa Ziehau srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i)); 251779251f5eSSepherosa Ziehau 251879251f5eSSepherosa Ziehau srrctl &= ~IXGBE_SRRCTL_BSIZEHDR_MASK; 251979251f5eSSepherosa Ziehau srrctl &= ~IXGBE_SRRCTL_BSIZEPKT_MASK; 252079251f5eSSepherosa Ziehau srrctl |= bufsz; 252179251f5eSSepherosa Ziehau srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF; 252279251f5eSSepherosa Ziehau if (sc->rx_ring_inuse > 1) { 252379251f5eSSepherosa Ziehau /* See the commend near ix_enable_rx_drop() */ 252463d483cdSSepherosa Ziehau if (sc->ifm_media & 2525060fa21cSSepherosa Ziehau (IFM_ETH_RXPAUSE | IFM_ETH_TXPAUSE)) { 252679251f5eSSepherosa Ziehau srrctl &= ~IXGBE_SRRCTL_DROP_EN; 252779251f5eSSepherosa Ziehau if (i == 0 && bootverbose) { 2528060fa21cSSepherosa Ziehau if_printf(ifp, "flow control %s, " 2529060fa21cSSepherosa Ziehau "disable RX drop\n", 253063d483cdSSepherosa Ziehau ix_ifmedia2str(sc->ifm_media)); 253179251f5eSSepherosa Ziehau } 2532060fa21cSSepherosa Ziehau } else { 253379251f5eSSepherosa Ziehau srrctl |= IXGBE_SRRCTL_DROP_EN; 253479251f5eSSepherosa Ziehau if (i == 0 && bootverbose) { 2535060fa21cSSepherosa Ziehau if_printf(ifp, "flow control %s, " 2536060fa21cSSepherosa Ziehau "enable RX drop\n", 253763d483cdSSepherosa Ziehau ix_ifmedia2str(sc->ifm_media)); 253879251f5eSSepherosa Ziehau } 253979251f5eSSepherosa Ziehau } 254079251f5eSSepherosa Ziehau } 254179251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(i), srrctl); 254279251f5eSSepherosa Ziehau 254379251f5eSSepherosa Ziehau /* Setup the HW Rx Head and Tail Descriptor Pointers */ 254479251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_RDH(i), 0); 254579251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_RDT(i), 0); 254679251f5eSSepherosa Ziehau } 254779251f5eSSepherosa Ziehau 254879251f5eSSepherosa Ziehau if (sc->hw.mac.type != ixgbe_mac_82598EB) 254979251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(0), 0); 255079251f5eSSepherosa Ziehau 255179251f5eSSepherosa Ziehau rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM); 255279251f5eSSepherosa Ziehau 255379251f5eSSepherosa Ziehau /* 255479251f5eSSepherosa Ziehau * Setup RSS 255579251f5eSSepherosa Ziehau */ 2556*3c37d13bSSepherosa Ziehau if (sc->rx_ring_inuse > 1) { 255779251f5eSSepherosa Ziehau uint8_t key[IX_NRSSRK * IX_RSSRK_SIZE]; 2558*3c37d13bSSepherosa Ziehau const struct if_ringmap *rm; 2559*3c37d13bSSepherosa Ziehau int j, r, nreta, table_nent; 256079251f5eSSepherosa Ziehau 256179251f5eSSepherosa Ziehau /* 256279251f5eSSepherosa Ziehau * NOTE: 256379251f5eSSepherosa Ziehau * When we reach here, RSS has already been disabled 256479251f5eSSepherosa Ziehau * in ix_stop(), so we could safely configure RSS key 256579251f5eSSepherosa Ziehau * and redirect table. 256679251f5eSSepherosa Ziehau */ 256779251f5eSSepherosa Ziehau 256879251f5eSSepherosa Ziehau /* 256979251f5eSSepherosa Ziehau * Configure RSS key 257079251f5eSSepherosa Ziehau */ 257179251f5eSSepherosa Ziehau toeplitz_get_key(key, sizeof(key)); 257279251f5eSSepherosa Ziehau for (i = 0; i < IX_NRSSRK; ++i) { 257379251f5eSSepherosa Ziehau uint32_t rssrk; 257479251f5eSSepherosa Ziehau 257579251f5eSSepherosa Ziehau rssrk = IX_RSSRK_VAL(key, i); 257679251f5eSSepherosa Ziehau IX_RSS_DPRINTF(sc, 1, "rssrk%d 0x%08x\n", 257779251f5eSSepherosa Ziehau i, rssrk); 257879251f5eSSepherosa Ziehau 257979251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), rssrk); 258079251f5eSSepherosa Ziehau } 258179251f5eSSepherosa Ziehau 2582*3c37d13bSSepherosa Ziehau /* 2583*3c37d13bSSepherosa Ziehau * Configure RSS redirect table. 2584*3c37d13bSSepherosa Ziehau */ 2585*3c37d13bSSepherosa Ziehau 258663d483cdSSepherosa Ziehau /* Table size will differ based on MAC */ 258763d483cdSSepherosa Ziehau switch (hw->mac.type) { 258863d483cdSSepherosa Ziehau case ixgbe_mac_X550: 258963d483cdSSepherosa Ziehau case ixgbe_mac_X550EM_x: 259063d483cdSSepherosa Ziehau case ixgbe_mac_X550EM_a: 259163d483cdSSepherosa Ziehau nreta = IX_NRETA_X550; 259263d483cdSSepherosa Ziehau break; 259363d483cdSSepherosa Ziehau default: 259463d483cdSSepherosa Ziehau nreta = IX_NRETA; 259563d483cdSSepherosa Ziehau break; 259663d483cdSSepherosa Ziehau } 259763d483cdSSepherosa Ziehau 2598*3c37d13bSSepherosa Ziehau table_nent = nreta * IX_RETA_SIZE; 2599*3c37d13bSSepherosa Ziehau KASSERT(table_nent <= IX_RDRTABLE_SIZE, 2600*3c37d13bSSepherosa Ziehau ("invalid RETA count %d", nreta)); 2601*3c37d13bSSepherosa Ziehau if (polling) 2602*3c37d13bSSepherosa Ziehau rm = sc->rx_rmap; 2603*3c37d13bSSepherosa Ziehau else 2604*3c37d13bSSepherosa Ziehau rm = sc->rx_rmap_intr; 2605*3c37d13bSSepherosa Ziehau if_ringmap_rdrtable(rm, sc->rdr_table, table_nent); 2606*3c37d13bSSepherosa Ziehau 260779251f5eSSepherosa Ziehau r = 0; 260863d483cdSSepherosa Ziehau for (j = 0; j < nreta; ++j) { 260979251f5eSSepherosa Ziehau uint32_t reta = 0; 261079251f5eSSepherosa Ziehau 261179251f5eSSepherosa Ziehau for (i = 0; i < IX_RETA_SIZE; ++i) { 261279251f5eSSepherosa Ziehau uint32_t q; 261379251f5eSSepherosa Ziehau 2614*3c37d13bSSepherosa Ziehau q = sc->rdr_table[r]; 2615*3c37d13bSSepherosa Ziehau KASSERT(q < sc->rx_ring_inuse, 2616*3c37d13bSSepherosa Ziehau ("invalid RX ring index %d", q)); 261779251f5eSSepherosa Ziehau reta |= q << (8 * i); 261879251f5eSSepherosa Ziehau ++r; 261979251f5eSSepherosa Ziehau } 262079251f5eSSepherosa Ziehau IX_RSS_DPRINTF(sc, 1, "reta 0x%08x\n", reta); 262163d483cdSSepherosa Ziehau if (j < IX_NRETA) { 262279251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_RETA(j), reta); 262363d483cdSSepherosa Ziehau } else { 262463d483cdSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_ERETA(j - IX_NRETA), 262563d483cdSSepherosa Ziehau reta); 262663d483cdSSepherosa Ziehau } 262779251f5eSSepherosa Ziehau } 262879251f5eSSepherosa Ziehau 262979251f5eSSepherosa Ziehau /* 263079251f5eSSepherosa Ziehau * Enable multiple receive queues. 263179251f5eSSepherosa Ziehau * Enable IPv4 RSS standard hash functions. 263279251f5eSSepherosa Ziehau */ 263379251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_MRQC, 263479251f5eSSepherosa Ziehau IXGBE_MRQC_RSSEN | 263579251f5eSSepherosa Ziehau IXGBE_MRQC_RSS_FIELD_IPV4 | 263679251f5eSSepherosa Ziehau IXGBE_MRQC_RSS_FIELD_IPV4_TCP); 263779251f5eSSepherosa Ziehau 263879251f5eSSepherosa Ziehau /* 263979251f5eSSepherosa Ziehau * NOTE: 264079251f5eSSepherosa Ziehau * PCSD must be enabled to enable multiple 264179251f5eSSepherosa Ziehau * receive queues. 264279251f5eSSepherosa Ziehau */ 264379251f5eSSepherosa Ziehau rxcsum |= IXGBE_RXCSUM_PCSD; 264479251f5eSSepherosa Ziehau } 264579251f5eSSepherosa Ziehau 264679251f5eSSepherosa Ziehau if (ifp->if_capenable & IFCAP_RXCSUM) 264779251f5eSSepherosa Ziehau rxcsum |= IXGBE_RXCSUM_PCSD; 264879251f5eSSepherosa Ziehau 264979251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum); 265079251f5eSSepherosa Ziehau } 265179251f5eSSepherosa Ziehau 265279251f5eSSepherosa Ziehau static __inline void 265379251f5eSSepherosa Ziehau ix_rx_refresh(struct ix_rx_ring *rxr, int i) 265479251f5eSSepherosa Ziehau { 265579251f5eSSepherosa Ziehau if (--i < 0) 265679251f5eSSepherosa Ziehau i = rxr->rx_ndesc - 1; 265779251f5eSSepherosa Ziehau IXGBE_WRITE_REG(&rxr->rx_sc->hw, IXGBE_RDT(rxr->rx_idx), i); 265879251f5eSSepherosa Ziehau } 265979251f5eSSepherosa Ziehau 266079251f5eSSepherosa Ziehau static __inline void 266179251f5eSSepherosa Ziehau ix_rxcsum(uint32_t staterr, struct mbuf *mp, uint32_t ptype) 266279251f5eSSepherosa Ziehau { 266379251f5eSSepherosa Ziehau if ((ptype & 266479251f5eSSepherosa Ziehau (IXGBE_RXDADV_PKTTYPE_IPV4 | IXGBE_RXDADV_PKTTYPE_IPV4_EX)) == 0) { 266579251f5eSSepherosa Ziehau /* Not IPv4 */ 266679251f5eSSepherosa Ziehau return; 266779251f5eSSepherosa Ziehau } 266879251f5eSSepherosa Ziehau 266979251f5eSSepherosa Ziehau if ((staterr & (IXGBE_RXD_STAT_IPCS | IXGBE_RXDADV_ERR_IPE)) == 267079251f5eSSepherosa Ziehau IXGBE_RXD_STAT_IPCS) 267179251f5eSSepherosa Ziehau mp->m_pkthdr.csum_flags |= CSUM_IP_CHECKED | CSUM_IP_VALID; 267279251f5eSSepherosa Ziehau 267379251f5eSSepherosa Ziehau if ((ptype & 267479251f5eSSepherosa Ziehau (IXGBE_RXDADV_PKTTYPE_TCP | IXGBE_RXDADV_PKTTYPE_UDP)) == 0) { 267579251f5eSSepherosa Ziehau /* 267679251f5eSSepherosa Ziehau * - Neither TCP nor UDP 267779251f5eSSepherosa Ziehau * - IPv4 fragment 267879251f5eSSepherosa Ziehau */ 267979251f5eSSepherosa Ziehau return; 268079251f5eSSepherosa Ziehau } 268179251f5eSSepherosa Ziehau 268279251f5eSSepherosa Ziehau if ((staterr & (IXGBE_RXD_STAT_L4CS | IXGBE_RXDADV_ERR_TCPE)) == 268379251f5eSSepherosa Ziehau IXGBE_RXD_STAT_L4CS) { 268479251f5eSSepherosa Ziehau mp->m_pkthdr.csum_flags |= CSUM_DATA_VALID | CSUM_PSEUDO_HDR | 268579251f5eSSepherosa Ziehau CSUM_FRAG_NOT_CHECKED; 268679251f5eSSepherosa Ziehau mp->m_pkthdr.csum_data = htons(0xffff); 268779251f5eSSepherosa Ziehau } 268879251f5eSSepherosa Ziehau } 268979251f5eSSepherosa Ziehau 269079251f5eSSepherosa Ziehau static __inline struct pktinfo * 269179251f5eSSepherosa Ziehau ix_rssinfo(struct mbuf *m, struct pktinfo *pi, 269279251f5eSSepherosa Ziehau uint32_t hash, uint32_t hashtype, uint32_t ptype) 269379251f5eSSepherosa Ziehau { 269479251f5eSSepherosa Ziehau switch (hashtype) { 269579251f5eSSepherosa Ziehau case IXGBE_RXDADV_RSSTYPE_IPV4_TCP: 269679251f5eSSepherosa Ziehau pi->pi_netisr = NETISR_IP; 269779251f5eSSepherosa Ziehau pi->pi_flags = 0; 269879251f5eSSepherosa Ziehau pi->pi_l3proto = IPPROTO_TCP; 269979251f5eSSepherosa Ziehau break; 270079251f5eSSepherosa Ziehau 270179251f5eSSepherosa Ziehau case IXGBE_RXDADV_RSSTYPE_IPV4: 270279251f5eSSepherosa Ziehau if ((ptype & IXGBE_RXDADV_PKTTYPE_UDP) == 0) { 270379251f5eSSepherosa Ziehau /* Not UDP or is fragment */ 270479251f5eSSepherosa Ziehau return NULL; 270579251f5eSSepherosa Ziehau } 270679251f5eSSepherosa Ziehau pi->pi_netisr = NETISR_IP; 270779251f5eSSepherosa Ziehau pi->pi_flags = 0; 270879251f5eSSepherosa Ziehau pi->pi_l3proto = IPPROTO_UDP; 270979251f5eSSepherosa Ziehau break; 271079251f5eSSepherosa Ziehau 271179251f5eSSepherosa Ziehau default: 271279251f5eSSepherosa Ziehau return NULL; 271379251f5eSSepherosa Ziehau } 271479251f5eSSepherosa Ziehau 27157558541bSSepherosa Ziehau m_sethash(m, toeplitz_hash(hash)); 271679251f5eSSepherosa Ziehau return pi; 271779251f5eSSepherosa Ziehau } 271879251f5eSSepherosa Ziehau 271979251f5eSSepherosa Ziehau static __inline void 272079251f5eSSepherosa Ziehau ix_setup_rxdesc(union ixgbe_adv_rx_desc *rxd, const struct ix_rx_buf *rxbuf) 272179251f5eSSepherosa Ziehau { 272279251f5eSSepherosa Ziehau rxd->read.pkt_addr = htole64(rxbuf->paddr); 272379251f5eSSepherosa Ziehau rxd->wb.upper.status_error = 0; 272479251f5eSSepherosa Ziehau } 272579251f5eSSepherosa Ziehau 272679251f5eSSepherosa Ziehau static void 272779251f5eSSepherosa Ziehau ix_rx_discard(struct ix_rx_ring *rxr, int i, boolean_t eop) 272879251f5eSSepherosa Ziehau { 272979251f5eSSepherosa Ziehau struct ix_rx_buf *rxbuf = &rxr->rx_buf[i]; 273079251f5eSSepherosa Ziehau 273179251f5eSSepherosa Ziehau /* 273279251f5eSSepherosa Ziehau * XXX discard may not be correct 273379251f5eSSepherosa Ziehau */ 273479251f5eSSepherosa Ziehau if (eop) { 273579251f5eSSepherosa Ziehau IFNET_STAT_INC(&rxr->rx_sc->arpcom.ac_if, ierrors, 1); 273679251f5eSSepherosa Ziehau rxr->rx_flags &= ~IX_RXRING_FLAG_DISC; 273779251f5eSSepherosa Ziehau } else { 273879251f5eSSepherosa Ziehau rxr->rx_flags |= IX_RXRING_FLAG_DISC; 273979251f5eSSepherosa Ziehau } 274079251f5eSSepherosa Ziehau if (rxbuf->fmp != NULL) { 274179251f5eSSepherosa Ziehau m_freem(rxbuf->fmp); 274279251f5eSSepherosa Ziehau rxbuf->fmp = NULL; 274379251f5eSSepherosa Ziehau rxbuf->lmp = NULL; 274479251f5eSSepherosa Ziehau } 274579251f5eSSepherosa Ziehau ix_setup_rxdesc(&rxr->rx_base[i], rxbuf); 274679251f5eSSepherosa Ziehau } 274779251f5eSSepherosa Ziehau 274879251f5eSSepherosa Ziehau static void 27494a648aefSSepherosa Ziehau ix_rxeof(struct ix_rx_ring *rxr, int count) 275079251f5eSSepherosa Ziehau { 275179251f5eSSepherosa Ziehau struct ifnet *ifp = &rxr->rx_sc->arpcom.ac_if; 2752ff37a356SSepherosa Ziehau int i, nsegs = 0, cpuid = mycpuid; 275379251f5eSSepherosa Ziehau 275479251f5eSSepherosa Ziehau i = rxr->rx_next_check; 27554a648aefSSepherosa Ziehau while (count != 0) { 275679251f5eSSepherosa Ziehau struct ix_rx_buf *rxbuf, *nbuf = NULL; 275779251f5eSSepherosa Ziehau union ixgbe_adv_rx_desc *cur; 275879251f5eSSepherosa Ziehau struct mbuf *sendmp = NULL, *mp; 275979251f5eSSepherosa Ziehau struct pktinfo *pi = NULL, pi0; 276079251f5eSSepherosa Ziehau uint32_t rsc = 0, ptype, staterr, hash, hashtype; 276179251f5eSSepherosa Ziehau uint16_t len; 276279251f5eSSepherosa Ziehau boolean_t eop; 276379251f5eSSepherosa Ziehau 276479251f5eSSepherosa Ziehau cur = &rxr->rx_base[i]; 276579251f5eSSepherosa Ziehau staterr = le32toh(cur->wb.upper.status_error); 276679251f5eSSepherosa Ziehau 276779251f5eSSepherosa Ziehau if ((staterr & IXGBE_RXD_STAT_DD) == 0) 276879251f5eSSepherosa Ziehau break; 276979251f5eSSepherosa Ziehau ++nsegs; 277079251f5eSSepherosa Ziehau 277179251f5eSSepherosa Ziehau rxbuf = &rxr->rx_buf[i]; 277279251f5eSSepherosa Ziehau mp = rxbuf->m_head; 277379251f5eSSepherosa Ziehau 277479251f5eSSepherosa Ziehau len = le16toh(cur->wb.upper.length); 277579251f5eSSepherosa Ziehau ptype = le32toh(cur->wb.lower.lo_dword.data) & 277679251f5eSSepherosa Ziehau IXGBE_RXDADV_PKTTYPE_MASK; 277779251f5eSSepherosa Ziehau hash = le32toh(cur->wb.lower.hi_dword.rss); 277879251f5eSSepherosa Ziehau hashtype = le32toh(cur->wb.lower.lo_dword.data) & 277979251f5eSSepherosa Ziehau IXGBE_RXDADV_RSSTYPE_MASK; 27804a648aefSSepherosa Ziehau 278179251f5eSSepherosa Ziehau eop = ((staterr & IXGBE_RXD_STAT_EOP) != 0); 27824a648aefSSepherosa Ziehau if (eop) 27834a648aefSSepherosa Ziehau --count; 278479251f5eSSepherosa Ziehau 278579251f5eSSepherosa Ziehau /* 278679251f5eSSepherosa Ziehau * Make sure bad packets are discarded 278779251f5eSSepherosa Ziehau */ 278879251f5eSSepherosa Ziehau if ((staterr & IXGBE_RXDADV_ERR_FRAME_ERR_MASK) || 278979251f5eSSepherosa Ziehau (rxr->rx_flags & IX_RXRING_FLAG_DISC)) { 279079251f5eSSepherosa Ziehau ix_rx_discard(rxr, i, eop); 279179251f5eSSepherosa Ziehau goto next_desc; 279279251f5eSSepherosa Ziehau } 279379251f5eSSepherosa Ziehau 279479251f5eSSepherosa Ziehau bus_dmamap_sync(rxr->rx_tag, rxbuf->map, BUS_DMASYNC_POSTREAD); 279579251f5eSSepherosa Ziehau if (ix_newbuf(rxr, i, FALSE) != 0) { 279679251f5eSSepherosa Ziehau ix_rx_discard(rxr, i, eop); 279779251f5eSSepherosa Ziehau goto next_desc; 279879251f5eSSepherosa Ziehau } 279979251f5eSSepherosa Ziehau 280079251f5eSSepherosa Ziehau /* 280179251f5eSSepherosa Ziehau * On 82599 which supports a hardware LRO, packets 280279251f5eSSepherosa Ziehau * need not be fragmented across sequential descriptors, 280379251f5eSSepherosa Ziehau * rather the next descriptor is indicated in bits 280479251f5eSSepherosa Ziehau * of the descriptor. This also means that we might 280579251f5eSSepherosa Ziehau * proceses more than one packet at a time, something 280679251f5eSSepherosa Ziehau * that has never been true before, it required 280779251f5eSSepherosa Ziehau * eliminating global chain pointers in favor of what 280879251f5eSSepherosa Ziehau * we are doing here. 280979251f5eSSepherosa Ziehau */ 281079251f5eSSepherosa Ziehau if (!eop) { 281179251f5eSSepherosa Ziehau int nextp; 281279251f5eSSepherosa Ziehau 281379251f5eSSepherosa Ziehau /* 281479251f5eSSepherosa Ziehau * Figure out the next descriptor 281579251f5eSSepherosa Ziehau * of this frame. 281679251f5eSSepherosa Ziehau */ 281779251f5eSSepherosa Ziehau if (rxr->rx_flags & IX_RXRING_FLAG_LRO) 281879251f5eSSepherosa Ziehau rsc = ix_rsc_count(cur); 281979251f5eSSepherosa Ziehau if (rsc) { /* Get hardware index */ 282079251f5eSSepherosa Ziehau nextp = ((staterr & 282179251f5eSSepherosa Ziehau IXGBE_RXDADV_NEXTP_MASK) >> 282279251f5eSSepherosa Ziehau IXGBE_RXDADV_NEXTP_SHIFT); 282379251f5eSSepherosa Ziehau } else { /* Just sequential */ 282479251f5eSSepherosa Ziehau nextp = i + 1; 282579251f5eSSepherosa Ziehau if (nextp == rxr->rx_ndesc) 282679251f5eSSepherosa Ziehau nextp = 0; 282779251f5eSSepherosa Ziehau } 282879251f5eSSepherosa Ziehau nbuf = &rxr->rx_buf[nextp]; 282979251f5eSSepherosa Ziehau prefetch(nbuf); 283079251f5eSSepherosa Ziehau } 283179251f5eSSepherosa Ziehau mp->m_len = len; 283279251f5eSSepherosa Ziehau 283379251f5eSSepherosa Ziehau /* 283479251f5eSSepherosa Ziehau * Rather than using the fmp/lmp global pointers 283579251f5eSSepherosa Ziehau * we now keep the head of a packet chain in the 283679251f5eSSepherosa Ziehau * buffer struct and pass this along from one 283779251f5eSSepherosa Ziehau * descriptor to the next, until we get EOP. 283879251f5eSSepherosa Ziehau */ 283979251f5eSSepherosa Ziehau if (rxbuf->fmp == NULL) { 284079251f5eSSepherosa Ziehau mp->m_pkthdr.len = len; 284179251f5eSSepherosa Ziehau rxbuf->fmp = mp; 284279251f5eSSepherosa Ziehau rxbuf->lmp = mp; 284379251f5eSSepherosa Ziehau } else { 284479251f5eSSepherosa Ziehau rxbuf->fmp->m_pkthdr.len += len; 284579251f5eSSepherosa Ziehau rxbuf->lmp->m_next = mp; 284679251f5eSSepherosa Ziehau rxbuf->lmp = mp; 284779251f5eSSepherosa Ziehau } 284879251f5eSSepherosa Ziehau 284979251f5eSSepherosa Ziehau if (nbuf != NULL) { 285079251f5eSSepherosa Ziehau /* 285179251f5eSSepherosa Ziehau * Not the last fragment of this frame, 285279251f5eSSepherosa Ziehau * pass this fragment list on 285379251f5eSSepherosa Ziehau */ 285479251f5eSSepherosa Ziehau nbuf->fmp = rxbuf->fmp; 285579251f5eSSepherosa Ziehau nbuf->lmp = rxbuf->lmp; 285679251f5eSSepherosa Ziehau } else { 285779251f5eSSepherosa Ziehau /* 285879251f5eSSepherosa Ziehau * Send this frame 285979251f5eSSepherosa Ziehau */ 286079251f5eSSepherosa Ziehau sendmp = rxbuf->fmp; 286179251f5eSSepherosa Ziehau 286279251f5eSSepherosa Ziehau sendmp->m_pkthdr.rcvif = ifp; 286379251f5eSSepherosa Ziehau IFNET_STAT_INC(ifp, ipackets, 1); 286479251f5eSSepherosa Ziehau #ifdef IX_RSS_DEBUG 286579251f5eSSepherosa Ziehau rxr->rx_pkts++; 286679251f5eSSepherosa Ziehau #endif 286779251f5eSSepherosa Ziehau 286879251f5eSSepherosa Ziehau /* Process vlan info */ 286979251f5eSSepherosa Ziehau if (staterr & IXGBE_RXD_STAT_VP) { 287079251f5eSSepherosa Ziehau sendmp->m_pkthdr.ether_vlantag = 287179251f5eSSepherosa Ziehau le16toh(cur->wb.upper.vlan); 287279251f5eSSepherosa Ziehau sendmp->m_flags |= M_VLANTAG; 287379251f5eSSepherosa Ziehau } 287479251f5eSSepherosa Ziehau if (ifp->if_capenable & IFCAP_RXCSUM) 287579251f5eSSepherosa Ziehau ix_rxcsum(staterr, sendmp, ptype); 287679251f5eSSepherosa Ziehau if (ifp->if_capenable & IFCAP_RSS) { 287779251f5eSSepherosa Ziehau pi = ix_rssinfo(sendmp, &pi0, 287879251f5eSSepherosa Ziehau hash, hashtype, ptype); 287979251f5eSSepherosa Ziehau } 288079251f5eSSepherosa Ziehau } 288179251f5eSSepherosa Ziehau rxbuf->fmp = NULL; 288279251f5eSSepherosa Ziehau rxbuf->lmp = NULL; 288379251f5eSSepherosa Ziehau next_desc: 288479251f5eSSepherosa Ziehau /* Advance our pointers to the next descriptor. */ 288579251f5eSSepherosa Ziehau if (++i == rxr->rx_ndesc) 288679251f5eSSepherosa Ziehau i = 0; 288779251f5eSSepherosa Ziehau 288879251f5eSSepherosa Ziehau if (sendmp != NULL) 2889be4134c6SFranco Fichtner ifp->if_input(ifp, sendmp, pi, cpuid); 289079251f5eSSepherosa Ziehau 289179251f5eSSepherosa Ziehau if (nsegs >= rxr->rx_wreg_nsegs) { 289279251f5eSSepherosa Ziehau ix_rx_refresh(rxr, i); 289379251f5eSSepherosa Ziehau nsegs = 0; 289479251f5eSSepherosa Ziehau } 289579251f5eSSepherosa Ziehau } 289679251f5eSSepherosa Ziehau rxr->rx_next_check = i; 289779251f5eSSepherosa Ziehau 289879251f5eSSepherosa Ziehau if (nsegs > 0) 289979251f5eSSepherosa Ziehau ix_rx_refresh(rxr, i); 290079251f5eSSepherosa Ziehau } 290179251f5eSSepherosa Ziehau 290279251f5eSSepherosa Ziehau static void 290379251f5eSSepherosa Ziehau ix_set_vlan(struct ix_softc *sc) 290479251f5eSSepherosa Ziehau { 290579251f5eSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 290679251f5eSSepherosa Ziehau uint32_t ctrl; 290779251f5eSSepherosa Ziehau 290879251f5eSSepherosa Ziehau if (hw->mac.type == ixgbe_mac_82598EB) { 290979251f5eSSepherosa Ziehau ctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL); 291079251f5eSSepherosa Ziehau ctrl |= IXGBE_VLNCTRL_VME; 291179251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, ctrl); 291279251f5eSSepherosa Ziehau } else { 291379251f5eSSepherosa Ziehau int i; 291479251f5eSSepherosa Ziehau 291579251f5eSSepherosa Ziehau /* 291679251f5eSSepherosa Ziehau * On 82599 and later chips the VLAN enable is 291779251f5eSSepherosa Ziehau * per queue in RXDCTL 291879251f5eSSepherosa Ziehau */ 291979251f5eSSepherosa Ziehau for (i = 0; i < sc->rx_ring_inuse; ++i) { 292079251f5eSSepherosa Ziehau ctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i)); 292179251f5eSSepherosa Ziehau ctrl |= IXGBE_RXDCTL_VME; 292279251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(i), ctrl); 292379251f5eSSepherosa Ziehau } 292479251f5eSSepherosa Ziehau } 292579251f5eSSepherosa Ziehau } 292679251f5eSSepherosa Ziehau 292779251f5eSSepherosa Ziehau static void 292879251f5eSSepherosa Ziehau ix_enable_intr(struct ix_softc *sc) 292979251f5eSSepherosa Ziehau { 293079251f5eSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 2931189a0ff3SSepherosa Ziehau uint32_t fwsm; 293279251f5eSSepherosa Ziehau int i; 293379251f5eSSepherosa Ziehau 293479251f5eSSepherosa Ziehau for (i = 0; i < sc->intr_cnt; ++i) 293579251f5eSSepherosa Ziehau lwkt_serialize_handler_enable(sc->intr_data[i].intr_serialize); 293679251f5eSSepherosa Ziehau 2937189a0ff3SSepherosa Ziehau sc->intr_mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE); 293879251f5eSSepherosa Ziehau 293979251f5eSSepherosa Ziehau /* Enable Fan Failure detection */ 294079251f5eSSepherosa Ziehau if (hw->device_id == IXGBE_DEV_ID_82598AT) 2941189a0ff3SSepherosa Ziehau sc->intr_mask |= IXGBE_EIMS_GPI_SDP1; 294279251f5eSSepherosa Ziehau 294363d483cdSSepherosa Ziehau switch (hw->mac.type) { 294479251f5eSSepherosa Ziehau case ixgbe_mac_82599EB: 2945189a0ff3SSepherosa Ziehau sc->intr_mask |= IXGBE_EIMS_ECC; 294663d483cdSSepherosa Ziehau /* Temperature sensor on some adapters */ 2947189a0ff3SSepherosa Ziehau sc->intr_mask |= IXGBE_EIMS_GPI_SDP0; 294863d483cdSSepherosa Ziehau /* SFP+ (RX_LOS_N & MOD_ABS_N) */ 2949189a0ff3SSepherosa Ziehau sc->intr_mask |= IXGBE_EIMS_GPI_SDP1; 2950189a0ff3SSepherosa Ziehau sc->intr_mask |= IXGBE_EIMS_GPI_SDP2; 295179251f5eSSepherosa Ziehau break; 2952189a0ff3SSepherosa Ziehau 295379251f5eSSepherosa Ziehau case ixgbe_mac_X540: 2954189a0ff3SSepherosa Ziehau sc->intr_mask |= IXGBE_EIMS_ECC; 295579251f5eSSepherosa Ziehau /* Detect if Thermal Sensor is enabled */ 295679251f5eSSepherosa Ziehau fwsm = IXGBE_READ_REG(hw, IXGBE_FWSM); 295779251f5eSSepherosa Ziehau if (fwsm & IXGBE_FWSM_TS_ENABLED) 2958189a0ff3SSepherosa Ziehau sc->intr_mask |= IXGBE_EIMS_TS; 295963d483cdSSepherosa Ziehau break; 296063d483cdSSepherosa Ziehau 296163d483cdSSepherosa Ziehau case ixgbe_mac_X550: 296263d483cdSSepherosa Ziehau case ixgbe_mac_X550EM_a: 296363d483cdSSepherosa Ziehau case ixgbe_mac_X550EM_x: 296463d483cdSSepherosa Ziehau sc->intr_mask |= IXGBE_EIMS_ECC; 296563d483cdSSepherosa Ziehau /* MAC thermal sensor is automatically enabled */ 296663d483cdSSepherosa Ziehau sc->intr_mask |= IXGBE_EIMS_TS; 296763d483cdSSepherosa Ziehau /* Some devices use SDP0 for important information */ 296863d483cdSSepherosa Ziehau if (hw->device_id == IXGBE_DEV_ID_X550EM_X_SFP || 296963d483cdSSepherosa Ziehau hw->device_id == IXGBE_DEV_ID_X550EM_X_10G_T) 297063d483cdSSepherosa Ziehau sc->intr_mask |= IXGBE_EIMS_GPI_SDP0_BY_MAC(hw); 297179251f5eSSepherosa Ziehau /* FALL THROUGH */ 297279251f5eSSepherosa Ziehau default: 297379251f5eSSepherosa Ziehau break; 297479251f5eSSepherosa Ziehau } 297579251f5eSSepherosa Ziehau 2976189a0ff3SSepherosa Ziehau /* With MSI-X we use auto clear for RX and TX rings */ 297779251f5eSSepherosa Ziehau if (sc->intr_type == PCI_INTR_TYPE_MSIX) { 2978189a0ff3SSepherosa Ziehau /* 2979189a0ff3SSepherosa Ziehau * There are no EIAC1/EIAC2 for newer chips; the related 2980189a0ff3SSepherosa Ziehau * bits for TX and RX rings > 16 are always auto clear. 2981189a0ff3SSepherosa Ziehau * 2982189a0ff3SSepherosa Ziehau * XXX which bits? There are _no_ documented EICR1 and 2983189a0ff3SSepherosa Ziehau * EICR2 at all; only EICR. 2984189a0ff3SSepherosa Ziehau */ 2985189a0ff3SSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_EIAC, IXGBE_EIMS_RTX_QUEUE); 298679251f5eSSepherosa Ziehau } else { 2987189a0ff3SSepherosa Ziehau sc->intr_mask |= IX_TX_INTR_MASK | IX_RX0_INTR_MASK; 298879251f5eSSepherosa Ziehau 298979251f5eSSepherosa Ziehau KKASSERT(sc->rx_ring_inuse <= IX_MIN_RXRING_RSS); 299079251f5eSSepherosa Ziehau if (sc->rx_ring_inuse == IX_MIN_RXRING_RSS) 299179251f5eSSepherosa Ziehau sc->intr_mask |= IX_RX1_INTR_MASK; 299279251f5eSSepherosa Ziehau } 299379251f5eSSepherosa Ziehau 299479251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_EIMS, sc->intr_mask); 2995189a0ff3SSepherosa Ziehau 2996189a0ff3SSepherosa Ziehau /* 2997189a0ff3SSepherosa Ziehau * Enable RX and TX rings for MSI-X 2998189a0ff3SSepherosa Ziehau */ 2999189a0ff3SSepherosa Ziehau if (sc->intr_type == PCI_INTR_TYPE_MSIX) { 3000189a0ff3SSepherosa Ziehau for (i = 0; i < sc->tx_ring_inuse; ++i) { 3001189a0ff3SSepherosa Ziehau const struct ix_tx_ring *txr = &sc->tx_rings[i]; 3002189a0ff3SSepherosa Ziehau 3003189a0ff3SSepherosa Ziehau if (txr->tx_intr_vec >= 0) { 3004189a0ff3SSepherosa Ziehau IXGBE_WRITE_REG(hw, txr->tx_eims, 3005189a0ff3SSepherosa Ziehau txr->tx_eims_val); 3006189a0ff3SSepherosa Ziehau } 3007189a0ff3SSepherosa Ziehau } 3008189a0ff3SSepherosa Ziehau for (i = 0; i < sc->rx_ring_inuse; ++i) { 3009189a0ff3SSepherosa Ziehau const struct ix_rx_ring *rxr = &sc->rx_rings[i]; 3010189a0ff3SSepherosa Ziehau 3011189a0ff3SSepherosa Ziehau KKASSERT(rxr->rx_intr_vec >= 0); 3012189a0ff3SSepherosa Ziehau IXGBE_WRITE_REG(hw, rxr->rx_eims, rxr->rx_eims_val); 3013189a0ff3SSepherosa Ziehau } 3014189a0ff3SSepherosa Ziehau } 301579251f5eSSepherosa Ziehau 301679251f5eSSepherosa Ziehau IXGBE_WRITE_FLUSH(hw); 301779251f5eSSepherosa Ziehau } 301879251f5eSSepherosa Ziehau 301979251f5eSSepherosa Ziehau static void 302079251f5eSSepherosa Ziehau ix_disable_intr(struct ix_softc *sc) 302179251f5eSSepherosa Ziehau { 302279251f5eSSepherosa Ziehau int i; 302379251f5eSSepherosa Ziehau 3024189a0ff3SSepherosa Ziehau if (sc->intr_type == PCI_INTR_TYPE_MSIX) 302579251f5eSSepherosa Ziehau IXGBE_WRITE_REG(&sc->hw, IXGBE_EIAC, 0); 3026189a0ff3SSepherosa Ziehau 302779251f5eSSepherosa Ziehau if (sc->hw.mac.type == ixgbe_mac_82598EB) { 302879251f5eSSepherosa Ziehau IXGBE_WRITE_REG(&sc->hw, IXGBE_EIMC, ~0); 302979251f5eSSepherosa Ziehau } else { 303079251f5eSSepherosa Ziehau IXGBE_WRITE_REG(&sc->hw, IXGBE_EIMC, 0xFFFF0000); 303179251f5eSSepherosa Ziehau IXGBE_WRITE_REG(&sc->hw, IXGBE_EIMC_EX(0), ~0); 303279251f5eSSepherosa Ziehau IXGBE_WRITE_REG(&sc->hw, IXGBE_EIMC_EX(1), ~0); 303379251f5eSSepherosa Ziehau } 303479251f5eSSepherosa Ziehau IXGBE_WRITE_FLUSH(&sc->hw); 303579251f5eSSepherosa Ziehau 303679251f5eSSepherosa Ziehau for (i = 0; i < sc->intr_cnt; ++i) 303779251f5eSSepherosa Ziehau lwkt_serialize_handler_disable(sc->intr_data[i].intr_serialize); 303879251f5eSSepherosa Ziehau } 303979251f5eSSepherosa Ziehau 304079251f5eSSepherosa Ziehau uint16_t 304179251f5eSSepherosa Ziehau ixgbe_read_pci_cfg(struct ixgbe_hw *hw, uint32_t reg) 304279251f5eSSepherosa Ziehau { 304379251f5eSSepherosa Ziehau return pci_read_config(((struct ixgbe_osdep *)hw->back)->dev, 304479251f5eSSepherosa Ziehau reg, 2); 304579251f5eSSepherosa Ziehau } 304679251f5eSSepherosa Ziehau 304779251f5eSSepherosa Ziehau void 304879251f5eSSepherosa Ziehau ixgbe_write_pci_cfg(struct ixgbe_hw *hw, uint32_t reg, uint16_t value) 304979251f5eSSepherosa Ziehau { 305079251f5eSSepherosa Ziehau pci_write_config(((struct ixgbe_osdep *)hw->back)->dev, 305179251f5eSSepherosa Ziehau reg, value, 2); 305279251f5eSSepherosa Ziehau } 305379251f5eSSepherosa Ziehau 305479251f5eSSepherosa Ziehau static void 305579251f5eSSepherosa Ziehau ix_slot_info(struct ix_softc *sc) 305679251f5eSSepherosa Ziehau { 305779251f5eSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 305879251f5eSSepherosa Ziehau device_t dev = sc->dev; 305979251f5eSSepherosa Ziehau struct ixgbe_mac_info *mac = &hw->mac; 306079251f5eSSepherosa Ziehau uint16_t link; 306179251f5eSSepherosa Ziehau uint32_t offset; 306279251f5eSSepherosa Ziehau 306379251f5eSSepherosa Ziehau /* For most devices simply call the shared code routine */ 306479251f5eSSepherosa Ziehau if (hw->device_id != IXGBE_DEV_ID_82599_SFP_SF_QP) { 306579251f5eSSepherosa Ziehau ixgbe_get_bus_info(hw); 306663d483cdSSepherosa Ziehau /* These devices don't use PCI-E */ 306763d483cdSSepherosa Ziehau if (hw->mac.type == ixgbe_mac_X550EM_x || 306863d483cdSSepherosa Ziehau hw->mac.type == ixgbe_mac_X550EM_a) 306963d483cdSSepherosa Ziehau return; 307079251f5eSSepherosa Ziehau goto display; 307179251f5eSSepherosa Ziehau } 307279251f5eSSepherosa Ziehau 307379251f5eSSepherosa Ziehau /* 307479251f5eSSepherosa Ziehau * For the Quad port adapter we need to parse back 307579251f5eSSepherosa Ziehau * up the PCI tree to find the speed of the expansion 307679251f5eSSepherosa Ziehau * slot into which this adapter is plugged. A bit more work. 307779251f5eSSepherosa Ziehau */ 307879251f5eSSepherosa Ziehau dev = device_get_parent(device_get_parent(dev)); 307979251f5eSSepherosa Ziehau #ifdef IXGBE_DEBUG 308079251f5eSSepherosa Ziehau device_printf(dev, "parent pcib = %x,%x,%x\n", 308179251f5eSSepherosa Ziehau pci_get_bus(dev), pci_get_slot(dev), pci_get_function(dev)); 308279251f5eSSepherosa Ziehau #endif 308379251f5eSSepherosa Ziehau dev = device_get_parent(device_get_parent(dev)); 308479251f5eSSepherosa Ziehau #ifdef IXGBE_DEBUG 308579251f5eSSepherosa Ziehau device_printf(dev, "slot pcib = %x,%x,%x\n", 308679251f5eSSepherosa Ziehau pci_get_bus(dev), pci_get_slot(dev), pci_get_function(dev)); 308779251f5eSSepherosa Ziehau #endif 308879251f5eSSepherosa Ziehau /* Now get the PCI Express Capabilities offset */ 308979251f5eSSepherosa Ziehau offset = pci_get_pciecap_ptr(dev); 309079251f5eSSepherosa Ziehau /* ...and read the Link Status Register */ 309179251f5eSSepherosa Ziehau link = pci_read_config(dev, offset + PCIER_LINKSTAT, 2); 309279251f5eSSepherosa Ziehau switch (link & IXGBE_PCI_LINK_WIDTH) { 309379251f5eSSepherosa Ziehau case IXGBE_PCI_LINK_WIDTH_1: 309479251f5eSSepherosa Ziehau hw->bus.width = ixgbe_bus_width_pcie_x1; 309579251f5eSSepherosa Ziehau break; 309679251f5eSSepherosa Ziehau case IXGBE_PCI_LINK_WIDTH_2: 309779251f5eSSepherosa Ziehau hw->bus.width = ixgbe_bus_width_pcie_x2; 309879251f5eSSepherosa Ziehau break; 309979251f5eSSepherosa Ziehau case IXGBE_PCI_LINK_WIDTH_4: 310079251f5eSSepherosa Ziehau hw->bus.width = ixgbe_bus_width_pcie_x4; 310179251f5eSSepherosa Ziehau break; 310279251f5eSSepherosa Ziehau case IXGBE_PCI_LINK_WIDTH_8: 310379251f5eSSepherosa Ziehau hw->bus.width = ixgbe_bus_width_pcie_x8; 310479251f5eSSepherosa Ziehau break; 310579251f5eSSepherosa Ziehau default: 310679251f5eSSepherosa Ziehau hw->bus.width = ixgbe_bus_width_unknown; 310779251f5eSSepherosa Ziehau break; 310879251f5eSSepherosa Ziehau } 310979251f5eSSepherosa Ziehau 311079251f5eSSepherosa Ziehau switch (link & IXGBE_PCI_LINK_SPEED) { 311179251f5eSSepherosa Ziehau case IXGBE_PCI_LINK_SPEED_2500: 311279251f5eSSepherosa Ziehau hw->bus.speed = ixgbe_bus_speed_2500; 311379251f5eSSepherosa Ziehau break; 311479251f5eSSepherosa Ziehau case IXGBE_PCI_LINK_SPEED_5000: 311579251f5eSSepherosa Ziehau hw->bus.speed = ixgbe_bus_speed_5000; 311679251f5eSSepherosa Ziehau break; 311779251f5eSSepherosa Ziehau case IXGBE_PCI_LINK_SPEED_8000: 311879251f5eSSepherosa Ziehau hw->bus.speed = ixgbe_bus_speed_8000; 311979251f5eSSepherosa Ziehau break; 312079251f5eSSepherosa Ziehau default: 312179251f5eSSepherosa Ziehau hw->bus.speed = ixgbe_bus_speed_unknown; 312279251f5eSSepherosa Ziehau break; 312379251f5eSSepherosa Ziehau } 312479251f5eSSepherosa Ziehau 312579251f5eSSepherosa Ziehau mac->ops.set_lan_id(hw); 312679251f5eSSepherosa Ziehau 312779251f5eSSepherosa Ziehau display: 312879251f5eSSepherosa Ziehau device_printf(dev, "PCI Express Bus: Speed %s %s\n", 312979251f5eSSepherosa Ziehau hw->bus.speed == ixgbe_bus_speed_8000 ? "8.0GT/s" : 313079251f5eSSepherosa Ziehau hw->bus.speed == ixgbe_bus_speed_5000 ? "5.0GT/s" : 313179251f5eSSepherosa Ziehau hw->bus.speed == ixgbe_bus_speed_2500 ? "2.5GT/s" : "Unknown", 313279251f5eSSepherosa Ziehau hw->bus.width == ixgbe_bus_width_pcie_x8 ? "Width x8" : 313379251f5eSSepherosa Ziehau hw->bus.width == ixgbe_bus_width_pcie_x4 ? "Width x4" : 313479251f5eSSepherosa Ziehau hw->bus.width == ixgbe_bus_width_pcie_x1 ? "Width x1" : "Unknown"); 313579251f5eSSepherosa Ziehau 313679251f5eSSepherosa Ziehau if (hw->device_id != IXGBE_DEV_ID_82599_SFP_SF_QP && 313779251f5eSSepherosa Ziehau hw->bus.width <= ixgbe_bus_width_pcie_x4 && 313879251f5eSSepherosa Ziehau hw->bus.speed == ixgbe_bus_speed_2500) { 313979251f5eSSepherosa Ziehau device_printf(dev, "For optimal performance a x8 " 314079251f5eSSepherosa Ziehau "PCIE, or x4 PCIE Gen2 slot is required.\n"); 314179251f5eSSepherosa Ziehau } else if (hw->device_id == IXGBE_DEV_ID_82599_SFP_SF_QP && 314279251f5eSSepherosa Ziehau hw->bus.width <= ixgbe_bus_width_pcie_x8 && 314379251f5eSSepherosa Ziehau hw->bus.speed < ixgbe_bus_speed_8000) { 314479251f5eSSepherosa Ziehau device_printf(dev, "For optimal performance a x8 " 314579251f5eSSepherosa Ziehau "PCIE Gen3 slot is required.\n"); 314679251f5eSSepherosa Ziehau } 314779251f5eSSepherosa Ziehau } 314879251f5eSSepherosa Ziehau 314979251f5eSSepherosa Ziehau /* 315079251f5eSSepherosa Ziehau * TODO comment is incorrect 315179251f5eSSepherosa Ziehau * 315279251f5eSSepherosa Ziehau * Setup the correct IVAR register for a particular MSIX interrupt 315379251f5eSSepherosa Ziehau * - entry is the register array entry 315479251f5eSSepherosa Ziehau * - vector is the MSIX vector for this queue 315579251f5eSSepherosa Ziehau * - type is RX/TX/MISC 315679251f5eSSepherosa Ziehau */ 315779251f5eSSepherosa Ziehau static void 315879251f5eSSepherosa Ziehau ix_set_ivar(struct ix_softc *sc, uint8_t entry, uint8_t vector, 315979251f5eSSepherosa Ziehau int8_t type) 316079251f5eSSepherosa Ziehau { 316179251f5eSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 316279251f5eSSepherosa Ziehau uint32_t ivar, index; 316379251f5eSSepherosa Ziehau 316479251f5eSSepherosa Ziehau vector |= IXGBE_IVAR_ALLOC_VAL; 316579251f5eSSepherosa Ziehau 316679251f5eSSepherosa Ziehau switch (hw->mac.type) { 316779251f5eSSepherosa Ziehau case ixgbe_mac_82598EB: 316879251f5eSSepherosa Ziehau if (type == -1) 316979251f5eSSepherosa Ziehau entry = IXGBE_IVAR_OTHER_CAUSES_INDEX; 317079251f5eSSepherosa Ziehau else 317179251f5eSSepherosa Ziehau entry += (type * 64); 317279251f5eSSepherosa Ziehau index = (entry >> 2) & 0x1F; 317379251f5eSSepherosa Ziehau ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index)); 317479251f5eSSepherosa Ziehau ivar &= ~(0xFF << (8 * (entry & 0x3))); 317579251f5eSSepherosa Ziehau ivar |= (vector << (8 * (entry & 0x3))); 317679251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar); 317779251f5eSSepherosa Ziehau break; 317879251f5eSSepherosa Ziehau 317979251f5eSSepherosa Ziehau case ixgbe_mac_82599EB: 318079251f5eSSepherosa Ziehau case ixgbe_mac_X540: 318163d483cdSSepherosa Ziehau case ixgbe_mac_X550: 318263d483cdSSepherosa Ziehau case ixgbe_mac_X550EM_a: 318363d483cdSSepherosa Ziehau case ixgbe_mac_X550EM_x: 318479251f5eSSepherosa Ziehau if (type == -1) { /* MISC IVAR */ 318579251f5eSSepherosa Ziehau index = (entry & 1) * 8; 318679251f5eSSepherosa Ziehau ivar = IXGBE_READ_REG(hw, IXGBE_IVAR_MISC); 318779251f5eSSepherosa Ziehau ivar &= ~(0xFF << index); 318879251f5eSSepherosa Ziehau ivar |= (vector << index); 318979251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_IVAR_MISC, ivar); 319079251f5eSSepherosa Ziehau } else { /* RX/TX IVARS */ 319179251f5eSSepherosa Ziehau index = (16 * (entry & 1)) + (8 * type); 319279251f5eSSepherosa Ziehau ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(entry >> 1)); 319379251f5eSSepherosa Ziehau ivar &= ~(0xFF << index); 319479251f5eSSepherosa Ziehau ivar |= (vector << index); 319579251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_IVAR(entry >> 1), ivar); 319679251f5eSSepherosa Ziehau } 319763d483cdSSepherosa Ziehau /* FALL THROUGH */ 319879251f5eSSepherosa Ziehau default: 319979251f5eSSepherosa Ziehau break; 320079251f5eSSepherosa Ziehau } 320179251f5eSSepherosa Ziehau } 320279251f5eSSepherosa Ziehau 320379251f5eSSepherosa Ziehau static boolean_t 320479251f5eSSepherosa Ziehau ix_sfp_probe(struct ix_softc *sc) 320579251f5eSSepherosa Ziehau { 320679251f5eSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 320779251f5eSSepherosa Ziehau 320879251f5eSSepherosa Ziehau if (hw->phy.type == ixgbe_phy_nl && 320979251f5eSSepherosa Ziehau hw->phy.sfp_type == ixgbe_sfp_type_not_present) { 321079251f5eSSepherosa Ziehau int32_t ret; 321179251f5eSSepherosa Ziehau 321279251f5eSSepherosa Ziehau ret = hw->phy.ops.identify_sfp(hw); 321379251f5eSSepherosa Ziehau if (ret) 321479251f5eSSepherosa Ziehau return FALSE; 321579251f5eSSepherosa Ziehau 321679251f5eSSepherosa Ziehau ret = hw->phy.ops.reset(hw); 321779251f5eSSepherosa Ziehau if (ret == IXGBE_ERR_SFP_NOT_SUPPORTED) { 321879251f5eSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, 321979251f5eSSepherosa Ziehau "Unsupported SFP+ module detected! " 322079251f5eSSepherosa Ziehau "Reload driver with supported module.\n"); 322179251f5eSSepherosa Ziehau sc->sfp_probe = FALSE; 322279251f5eSSepherosa Ziehau return FALSE; 322379251f5eSSepherosa Ziehau } 322479251f5eSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, "SFP+ module detected!\n"); 322579251f5eSSepherosa Ziehau 322679251f5eSSepherosa Ziehau /* We now have supported optics */ 322779251f5eSSepherosa Ziehau sc->sfp_probe = FALSE; 322879251f5eSSepherosa Ziehau 322979251f5eSSepherosa Ziehau return TRUE; 323079251f5eSSepherosa Ziehau } 323179251f5eSSepherosa Ziehau return FALSE; 323279251f5eSSepherosa Ziehau } 323379251f5eSSepherosa Ziehau 323479251f5eSSepherosa Ziehau static void 323579251f5eSSepherosa Ziehau ix_handle_link(struct ix_softc *sc) 323679251f5eSSepherosa Ziehau { 323779251f5eSSepherosa Ziehau ixgbe_check_link(&sc->hw, &sc->link_speed, &sc->link_up, 0); 323879251f5eSSepherosa Ziehau ix_update_link_status(sc); 323979251f5eSSepherosa Ziehau } 324079251f5eSSepherosa Ziehau 324179251f5eSSepherosa Ziehau /* 324279251f5eSSepherosa Ziehau * Handling SFP module 324379251f5eSSepherosa Ziehau */ 324479251f5eSSepherosa Ziehau static void 324579251f5eSSepherosa Ziehau ix_handle_mod(struct ix_softc *sc) 324679251f5eSSepherosa Ziehau { 324779251f5eSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 324879251f5eSSepherosa Ziehau uint32_t err; 324979251f5eSSepherosa Ziehau 325079251f5eSSepherosa Ziehau err = hw->phy.ops.identify_sfp(hw); 325179251f5eSSepherosa Ziehau if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) { 325279251f5eSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, 325379251f5eSSepherosa Ziehau "Unsupported SFP+ module type was detected.\n"); 325479251f5eSSepherosa Ziehau return; 325579251f5eSSepherosa Ziehau } 325679251f5eSSepherosa Ziehau err = hw->mac.ops.setup_sfp(hw); 325779251f5eSSepherosa Ziehau if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) { 325879251f5eSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, 325979251f5eSSepherosa Ziehau "Setup failure - unsupported SFP+ module type.\n"); 326079251f5eSSepherosa Ziehau return; 326179251f5eSSepherosa Ziehau } 326279251f5eSSepherosa Ziehau ix_handle_msf(sc); 326379251f5eSSepherosa Ziehau } 326479251f5eSSepherosa Ziehau 326579251f5eSSepherosa Ziehau /* 326679251f5eSSepherosa Ziehau * Handling MSF (multispeed fiber) 326779251f5eSSepherosa Ziehau */ 326879251f5eSSepherosa Ziehau static void 326979251f5eSSepherosa Ziehau ix_handle_msf(struct ix_softc *sc) 327079251f5eSSepherosa Ziehau { 327179251f5eSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 327279251f5eSSepherosa Ziehau uint32_t autoneg; 327379251f5eSSepherosa Ziehau 327463d483cdSSepherosa Ziehau hw->phy.ops.identify_sfp(hw); 327563d483cdSSepherosa Ziehau ix_init_media(sc); 327663d483cdSSepherosa Ziehau 327763d483cdSSepherosa Ziehau if (sc->advspeed != IXGBE_LINK_SPEED_UNKNOWN) 327863d483cdSSepherosa Ziehau autoneg = sc->advspeed; 327963d483cdSSepherosa Ziehau else 328079251f5eSSepherosa Ziehau autoneg = hw->phy.autoneg_advertised; 328179251f5eSSepherosa Ziehau if (!autoneg && hw->mac.ops.get_link_capabilities != NULL) { 328279251f5eSSepherosa Ziehau bool negotiate; 328379251f5eSSepherosa Ziehau 328479251f5eSSepherosa Ziehau hw->mac.ops.get_link_capabilities(hw, &autoneg, &negotiate); 328579251f5eSSepherosa Ziehau } 328679251f5eSSepherosa Ziehau if (hw->mac.ops.setup_link != NULL) 328779251f5eSSepherosa Ziehau hw->mac.ops.setup_link(hw, autoneg, TRUE); 328879251f5eSSepherosa Ziehau } 328979251f5eSSepherosa Ziehau 329079251f5eSSepherosa Ziehau static void 329163d483cdSSepherosa Ziehau ix_handle_phy(struct ix_softc *sc) 329263d483cdSSepherosa Ziehau { 329363d483cdSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 329463d483cdSSepherosa Ziehau int error; 329563d483cdSSepherosa Ziehau 329663d483cdSSepherosa Ziehau error = hw->phy.ops.handle_lasi(hw); 329763d483cdSSepherosa Ziehau if (error == IXGBE_ERR_OVERTEMP) { 329863d483cdSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, 329963d483cdSSepherosa Ziehau "CRITICAL: EXTERNAL PHY OVER TEMP!! " 330063d483cdSSepherosa Ziehau "PHY will downshift to lower power state!\n"); 330163d483cdSSepherosa Ziehau } else if (error) { 330263d483cdSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, 330363d483cdSSepherosa Ziehau "Error handling LASI interrupt: %d\n", error); 330463d483cdSSepherosa Ziehau } 330563d483cdSSepherosa Ziehau } 330663d483cdSSepherosa Ziehau 330763d483cdSSepherosa Ziehau static void 330879251f5eSSepherosa Ziehau ix_update_stats(struct ix_softc *sc) 330979251f5eSSepherosa Ziehau { 331079251f5eSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 331179251f5eSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 331279251f5eSSepherosa Ziehau uint32_t missed_rx = 0, bprc, lxon, lxoff, total; 331379251f5eSSepherosa Ziehau uint64_t total_missed_rx = 0; 331479251f5eSSepherosa Ziehau int i; 331579251f5eSSepherosa Ziehau 331679251f5eSSepherosa Ziehau sc->stats.crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS); 331779251f5eSSepherosa Ziehau sc->stats.illerrc += IXGBE_READ_REG(hw, IXGBE_ILLERRC); 331879251f5eSSepherosa Ziehau sc->stats.errbc += IXGBE_READ_REG(hw, IXGBE_ERRBC); 331979251f5eSSepherosa Ziehau sc->stats.mspdc += IXGBE_READ_REG(hw, IXGBE_MSPDC); 332079251f5eSSepherosa Ziehau 332179251f5eSSepherosa Ziehau for (i = 0; i < 16; i++) { 332279251f5eSSepherosa Ziehau sc->stats.qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i)); 332379251f5eSSepherosa Ziehau sc->stats.qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i)); 332479251f5eSSepherosa Ziehau sc->stats.qprdc[i] += IXGBE_READ_REG(hw, IXGBE_QPRDC(i)); 332579251f5eSSepherosa Ziehau } 332679251f5eSSepherosa Ziehau sc->stats.mlfc += IXGBE_READ_REG(hw, IXGBE_MLFC); 332779251f5eSSepherosa Ziehau sc->stats.mrfc += IXGBE_READ_REG(hw, IXGBE_MRFC); 332879251f5eSSepherosa Ziehau sc->stats.rlec += IXGBE_READ_REG(hw, IXGBE_RLEC); 332979251f5eSSepherosa Ziehau 333079251f5eSSepherosa Ziehau /* Hardware workaround, gprc counts missed packets */ 333179251f5eSSepherosa Ziehau sc->stats.gprc += IXGBE_READ_REG(hw, IXGBE_GPRC); 333279251f5eSSepherosa Ziehau sc->stats.gprc -= missed_rx; 333379251f5eSSepherosa Ziehau 333479251f5eSSepherosa Ziehau if (hw->mac.type != ixgbe_mac_82598EB) { 333579251f5eSSepherosa Ziehau sc->stats.gorc += IXGBE_READ_REG(hw, IXGBE_GORCL) + 333679251f5eSSepherosa Ziehau ((uint64_t)IXGBE_READ_REG(hw, IXGBE_GORCH) << 32); 333779251f5eSSepherosa Ziehau sc->stats.gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL) + 333879251f5eSSepherosa Ziehau ((uint64_t)IXGBE_READ_REG(hw, IXGBE_GOTCH) << 32); 333979251f5eSSepherosa Ziehau sc->stats.tor += IXGBE_READ_REG(hw, IXGBE_TORL) + 334079251f5eSSepherosa Ziehau ((uint64_t)IXGBE_READ_REG(hw, IXGBE_TORH) << 32); 334179251f5eSSepherosa Ziehau sc->stats.lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT); 334279251f5eSSepherosa Ziehau sc->stats.lxoffrxc += IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT); 334379251f5eSSepherosa Ziehau } else { 334479251f5eSSepherosa Ziehau sc->stats.lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC); 334579251f5eSSepherosa Ziehau sc->stats.lxoffrxc += IXGBE_READ_REG(hw, IXGBE_LXOFFRXC); 334679251f5eSSepherosa Ziehau /* 82598 only has a counter in the high register */ 334779251f5eSSepherosa Ziehau sc->stats.gorc += IXGBE_READ_REG(hw, IXGBE_GORCH); 334879251f5eSSepherosa Ziehau sc->stats.gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH); 334979251f5eSSepherosa Ziehau sc->stats.tor += IXGBE_READ_REG(hw, IXGBE_TORH); 335079251f5eSSepherosa Ziehau } 335179251f5eSSepherosa Ziehau 335279251f5eSSepherosa Ziehau /* 335379251f5eSSepherosa Ziehau * Workaround: mprc hardware is incorrectly counting 335479251f5eSSepherosa Ziehau * broadcasts, so for now we subtract those. 335579251f5eSSepherosa Ziehau */ 335679251f5eSSepherosa Ziehau bprc = IXGBE_READ_REG(hw, IXGBE_BPRC); 335779251f5eSSepherosa Ziehau sc->stats.bprc += bprc; 335879251f5eSSepherosa Ziehau sc->stats.mprc += IXGBE_READ_REG(hw, IXGBE_MPRC); 335979251f5eSSepherosa Ziehau if (hw->mac.type == ixgbe_mac_82598EB) 336079251f5eSSepherosa Ziehau sc->stats.mprc -= bprc; 336179251f5eSSepherosa Ziehau 336279251f5eSSepherosa Ziehau sc->stats.prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64); 336379251f5eSSepherosa Ziehau sc->stats.prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127); 336479251f5eSSepherosa Ziehau sc->stats.prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255); 336579251f5eSSepherosa Ziehau sc->stats.prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511); 336679251f5eSSepherosa Ziehau sc->stats.prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023); 336779251f5eSSepherosa Ziehau sc->stats.prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522); 336879251f5eSSepherosa Ziehau 336979251f5eSSepherosa Ziehau lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC); 337079251f5eSSepherosa Ziehau sc->stats.lxontxc += lxon; 337179251f5eSSepherosa Ziehau lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC); 337279251f5eSSepherosa Ziehau sc->stats.lxofftxc += lxoff; 337379251f5eSSepherosa Ziehau total = lxon + lxoff; 337479251f5eSSepherosa Ziehau 337579251f5eSSepherosa Ziehau sc->stats.gptc += IXGBE_READ_REG(hw, IXGBE_GPTC); 337679251f5eSSepherosa Ziehau sc->stats.mptc += IXGBE_READ_REG(hw, IXGBE_MPTC); 337779251f5eSSepherosa Ziehau sc->stats.ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64); 337879251f5eSSepherosa Ziehau sc->stats.gptc -= total; 337979251f5eSSepherosa Ziehau sc->stats.mptc -= total; 338079251f5eSSepherosa Ziehau sc->stats.ptc64 -= total; 338179251f5eSSepherosa Ziehau sc->stats.gotc -= total * ETHER_MIN_LEN; 338279251f5eSSepherosa Ziehau 338379251f5eSSepherosa Ziehau sc->stats.ruc += IXGBE_READ_REG(hw, IXGBE_RUC); 338479251f5eSSepherosa Ziehau sc->stats.rfc += IXGBE_READ_REG(hw, IXGBE_RFC); 338579251f5eSSepherosa Ziehau sc->stats.roc += IXGBE_READ_REG(hw, IXGBE_ROC); 338679251f5eSSepherosa Ziehau sc->stats.rjc += IXGBE_READ_REG(hw, IXGBE_RJC); 338779251f5eSSepherosa Ziehau sc->stats.mngprc += IXGBE_READ_REG(hw, IXGBE_MNGPRC); 338879251f5eSSepherosa Ziehau sc->stats.mngpdc += IXGBE_READ_REG(hw, IXGBE_MNGPDC); 338979251f5eSSepherosa Ziehau sc->stats.mngptc += IXGBE_READ_REG(hw, IXGBE_MNGPTC); 339079251f5eSSepherosa Ziehau sc->stats.tpr += IXGBE_READ_REG(hw, IXGBE_TPR); 339179251f5eSSepherosa Ziehau sc->stats.tpt += IXGBE_READ_REG(hw, IXGBE_TPT); 339279251f5eSSepherosa Ziehau sc->stats.ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127); 339379251f5eSSepherosa Ziehau sc->stats.ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255); 339479251f5eSSepherosa Ziehau sc->stats.ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511); 339579251f5eSSepherosa Ziehau sc->stats.ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023); 339679251f5eSSepherosa Ziehau sc->stats.ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522); 339779251f5eSSepherosa Ziehau sc->stats.bptc += IXGBE_READ_REG(hw, IXGBE_BPTC); 339879251f5eSSepherosa Ziehau sc->stats.xec += IXGBE_READ_REG(hw, IXGBE_XEC); 339979251f5eSSepherosa Ziehau sc->stats.fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC); 340079251f5eSSepherosa Ziehau sc->stats.fclast += IXGBE_READ_REG(hw, IXGBE_FCLAST); 340179251f5eSSepherosa Ziehau /* Only read FCOE on 82599 */ 340279251f5eSSepherosa Ziehau if (hw->mac.type != ixgbe_mac_82598EB) { 340379251f5eSSepherosa Ziehau sc->stats.fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC); 340479251f5eSSepherosa Ziehau sc->stats.fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC); 340579251f5eSSepherosa Ziehau sc->stats.fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC); 340679251f5eSSepherosa Ziehau sc->stats.fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC); 340779251f5eSSepherosa Ziehau sc->stats.fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC); 340879251f5eSSepherosa Ziehau } 340979251f5eSSepherosa Ziehau 341079251f5eSSepherosa Ziehau /* Rx Errors */ 341179251f5eSSepherosa Ziehau IFNET_STAT_SET(ifp, iqdrops, total_missed_rx); 341279251f5eSSepherosa Ziehau IFNET_STAT_SET(ifp, ierrors, sc->stats.crcerrs + sc->stats.rlec); 341379251f5eSSepherosa Ziehau } 341479251f5eSSepherosa Ziehau 341579251f5eSSepherosa Ziehau #if 0 341679251f5eSSepherosa Ziehau /* 341779251f5eSSepherosa Ziehau * Add sysctl variables, one per statistic, to the system. 341879251f5eSSepherosa Ziehau */ 341979251f5eSSepherosa Ziehau static void 342079251f5eSSepherosa Ziehau ix_add_hw_stats(struct ix_softc *sc) 342179251f5eSSepherosa Ziehau { 342279251f5eSSepherosa Ziehau 342379251f5eSSepherosa Ziehau device_t dev = sc->dev; 342479251f5eSSepherosa Ziehau 342579251f5eSSepherosa Ziehau struct ix_tx_ring *txr = sc->tx_rings; 342679251f5eSSepherosa Ziehau struct ix_rx_ring *rxr = sc->rx_rings; 342779251f5eSSepherosa Ziehau 342879251f5eSSepherosa Ziehau struct sysctl_ctx_list *ctx = device_get_sysctl_ctx(dev); 342979251f5eSSepherosa Ziehau struct sysctl_oid *tree = device_get_sysctl_tree(dev); 343079251f5eSSepherosa Ziehau struct sysctl_oid_list *child = SYSCTL_CHILDREN(tree); 343179251f5eSSepherosa Ziehau struct ixgbe_hw_stats *stats = &sc->stats; 343279251f5eSSepherosa Ziehau 343379251f5eSSepherosa Ziehau struct sysctl_oid *stat_node, *queue_node; 343479251f5eSSepherosa Ziehau struct sysctl_oid_list *stat_list, *queue_list; 343579251f5eSSepherosa Ziehau 343679251f5eSSepherosa Ziehau #define QUEUE_NAME_LEN 32 343779251f5eSSepherosa Ziehau char namebuf[QUEUE_NAME_LEN]; 343879251f5eSSepherosa Ziehau 343979251f5eSSepherosa Ziehau /* MAC stats get the own sub node */ 344079251f5eSSepherosa Ziehau 344179251f5eSSepherosa Ziehau stat_node = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, "mac_stats", 344279251f5eSSepherosa Ziehau CTLFLAG_RD, NULL, "MAC Statistics"); 344379251f5eSSepherosa Ziehau stat_list = SYSCTL_CHILDREN(stat_node); 344479251f5eSSepherosa Ziehau 344579251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "crc_errs", 344679251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->crcerrs, 344779251f5eSSepherosa Ziehau "CRC Errors"); 344879251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "ill_errs", 344979251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->illerrc, 345079251f5eSSepherosa Ziehau "Illegal Byte Errors"); 345179251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "byte_errs", 345279251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->errbc, 345379251f5eSSepherosa Ziehau "Byte Errors"); 345479251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "short_discards", 345579251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->mspdc, 345679251f5eSSepherosa Ziehau "MAC Short Packets Discarded"); 345779251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "local_faults", 345879251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->mlfc, 345979251f5eSSepherosa Ziehau "MAC Local Faults"); 346079251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "remote_faults", 346179251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->mrfc, 346279251f5eSSepherosa Ziehau "MAC Remote Faults"); 346379251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "rec_len_errs", 346479251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->rlec, 346579251f5eSSepherosa Ziehau "Receive Length Errors"); 346679251f5eSSepherosa Ziehau 346779251f5eSSepherosa Ziehau /* Flow Control stats */ 346879251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "xon_txd", 346979251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->lxontxc, 347079251f5eSSepherosa Ziehau "Link XON Transmitted"); 347179251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "xon_recvd", 347279251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->lxonrxc, 347379251f5eSSepherosa Ziehau "Link XON Received"); 347479251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "xoff_txd", 347579251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->lxofftxc, 347679251f5eSSepherosa Ziehau "Link XOFF Transmitted"); 347779251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "xoff_recvd", 347879251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->lxoffrxc, 347979251f5eSSepherosa Ziehau "Link XOFF Received"); 348079251f5eSSepherosa Ziehau 348179251f5eSSepherosa Ziehau /* Packet Reception Stats */ 348279251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "total_octets_rcvd", 348379251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->tor, 348479251f5eSSepherosa Ziehau "Total Octets Received"); 348579251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "good_octets_rcvd", 348679251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->gorc, 348779251f5eSSepherosa Ziehau "Good Octets Received"); 348879251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "total_pkts_rcvd", 348979251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->tpr, 349079251f5eSSepherosa Ziehau "Total Packets Received"); 349179251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "good_pkts_rcvd", 349279251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->gprc, 349379251f5eSSepherosa Ziehau "Good Packets Received"); 349479251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "mcast_pkts_rcvd", 349579251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->mprc, 349679251f5eSSepherosa Ziehau "Multicast Packets Received"); 349779251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "bcast_pkts_rcvd", 349879251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->bprc, 349979251f5eSSepherosa Ziehau "Broadcast Packets Received"); 350079251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "rx_frames_64", 350179251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->prc64, 350279251f5eSSepherosa Ziehau "64 byte frames received "); 350379251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "rx_frames_65_127", 350479251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->prc127, 350579251f5eSSepherosa Ziehau "65-127 byte frames received"); 350679251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "rx_frames_128_255", 350779251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->prc255, 350879251f5eSSepherosa Ziehau "128-255 byte frames received"); 350979251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "rx_frames_256_511", 351079251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->prc511, 351179251f5eSSepherosa Ziehau "256-511 byte frames received"); 351279251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "rx_frames_512_1023", 351379251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->prc1023, 351479251f5eSSepherosa Ziehau "512-1023 byte frames received"); 351579251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "rx_frames_1024_1522", 351679251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->prc1522, 351779251f5eSSepherosa Ziehau "1023-1522 byte frames received"); 351879251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "recv_undersized", 351979251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->ruc, 352079251f5eSSepherosa Ziehau "Receive Undersized"); 352179251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "recv_fragmented", 352279251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->rfc, 352379251f5eSSepherosa Ziehau "Fragmented Packets Received "); 352479251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "recv_oversized", 352579251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->roc, 352679251f5eSSepherosa Ziehau "Oversized Packets Received"); 352779251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "recv_jabberd", 352879251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->rjc, 352979251f5eSSepherosa Ziehau "Received Jabber"); 353079251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "management_pkts_rcvd", 353179251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->mngprc, 353279251f5eSSepherosa Ziehau "Management Packets Received"); 353379251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "management_pkts_drpd", 353479251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->mngptc, 353579251f5eSSepherosa Ziehau "Management Packets Dropped"); 353679251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "checksum_errs", 353779251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->xec, 353879251f5eSSepherosa Ziehau "Checksum Errors"); 353979251f5eSSepherosa Ziehau 354079251f5eSSepherosa Ziehau /* Packet Transmission Stats */ 354179251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "good_octets_txd", 354279251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->gotc, 354379251f5eSSepherosa Ziehau "Good Octets Transmitted"); 354479251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "total_pkts_txd", 354579251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->tpt, 354679251f5eSSepherosa Ziehau "Total Packets Transmitted"); 354779251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "good_pkts_txd", 354879251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->gptc, 354979251f5eSSepherosa Ziehau "Good Packets Transmitted"); 355079251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "bcast_pkts_txd", 355179251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->bptc, 355279251f5eSSepherosa Ziehau "Broadcast Packets Transmitted"); 355379251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "mcast_pkts_txd", 355479251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->mptc, 355579251f5eSSepherosa Ziehau "Multicast Packets Transmitted"); 355679251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "management_pkts_txd", 355779251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->mngptc, 355879251f5eSSepherosa Ziehau "Management Packets Transmitted"); 355979251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "tx_frames_64", 356079251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->ptc64, 356179251f5eSSepherosa Ziehau "64 byte frames transmitted "); 356279251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "tx_frames_65_127", 356379251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->ptc127, 356479251f5eSSepherosa Ziehau "65-127 byte frames transmitted"); 356579251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "tx_frames_128_255", 356679251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->ptc255, 356779251f5eSSepherosa Ziehau "128-255 byte frames transmitted"); 356879251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "tx_frames_256_511", 356979251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->ptc511, 357079251f5eSSepherosa Ziehau "256-511 byte frames transmitted"); 357179251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "tx_frames_512_1023", 357279251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->ptc1023, 357379251f5eSSepherosa Ziehau "512-1023 byte frames transmitted"); 357479251f5eSSepherosa Ziehau SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "tx_frames_1024_1522", 357579251f5eSSepherosa Ziehau CTLFLAG_RD, &stats->ptc1522, 357679251f5eSSepherosa Ziehau "1024-1522 byte frames transmitted"); 357779251f5eSSepherosa Ziehau } 357879251f5eSSepherosa Ziehau #endif 357979251f5eSSepherosa Ziehau 358079251f5eSSepherosa Ziehau /* 358179251f5eSSepherosa Ziehau * Enable the hardware to drop packets when the buffer is full. 358279251f5eSSepherosa Ziehau * This is useful when multiple RX rings are used, so that no 358379251f5eSSepherosa Ziehau * single RX ring being full stalls the entire RX engine. We 358479251f5eSSepherosa Ziehau * only enable this when multiple RX rings are used and when 358579251f5eSSepherosa Ziehau * flow control is disabled. 358679251f5eSSepherosa Ziehau */ 358779251f5eSSepherosa Ziehau static void 358879251f5eSSepherosa Ziehau ix_enable_rx_drop(struct ix_softc *sc) 358979251f5eSSepherosa Ziehau { 359079251f5eSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 359179251f5eSSepherosa Ziehau int i; 359279251f5eSSepherosa Ziehau 359379251f5eSSepherosa Ziehau if (bootverbose) { 359479251f5eSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, 3595060fa21cSSepherosa Ziehau "flow control %s, enable RX drop\n", 3596060fa21cSSepherosa Ziehau ix_fc2str(sc->hw.fc.current_mode)); 359779251f5eSSepherosa Ziehau } 359879251f5eSSepherosa Ziehau 359979251f5eSSepherosa Ziehau for (i = 0; i < sc->rx_ring_inuse; ++i) { 360079251f5eSSepherosa Ziehau uint32_t srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i)); 360179251f5eSSepherosa Ziehau 360279251f5eSSepherosa Ziehau srrctl |= IXGBE_SRRCTL_DROP_EN; 360379251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(i), srrctl); 360479251f5eSSepherosa Ziehau } 360579251f5eSSepherosa Ziehau } 360679251f5eSSepherosa Ziehau 360779251f5eSSepherosa Ziehau static void 360879251f5eSSepherosa Ziehau ix_disable_rx_drop(struct ix_softc *sc) 360979251f5eSSepherosa Ziehau { 361079251f5eSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 361179251f5eSSepherosa Ziehau int i; 361279251f5eSSepherosa Ziehau 361379251f5eSSepherosa Ziehau if (bootverbose) { 361479251f5eSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, 3615060fa21cSSepherosa Ziehau "flow control %s, disable RX drop\n", 3616060fa21cSSepherosa Ziehau ix_fc2str(sc->hw.fc.current_mode)); 361779251f5eSSepherosa Ziehau } 361879251f5eSSepherosa Ziehau 361979251f5eSSepherosa Ziehau for (i = 0; i < sc->rx_ring_inuse; ++i) { 362079251f5eSSepherosa Ziehau uint32_t srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i)); 362179251f5eSSepherosa Ziehau 362279251f5eSSepherosa Ziehau srrctl &= ~IXGBE_SRRCTL_DROP_EN; 362379251f5eSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(i), srrctl); 362479251f5eSSepherosa Ziehau } 362579251f5eSSepherosa Ziehau } 362679251f5eSSepherosa Ziehau 362779251f5eSSepherosa Ziehau static void 362879251f5eSSepherosa Ziehau ix_setup_serialize(struct ix_softc *sc) 362979251f5eSSepherosa Ziehau { 363079251f5eSSepherosa Ziehau int i = 0, j; 363179251f5eSSepherosa Ziehau 363279251f5eSSepherosa Ziehau /* Main + RX + TX */ 363379251f5eSSepherosa Ziehau sc->nserialize = 1 + sc->rx_ring_cnt + sc->tx_ring_cnt; 363479251f5eSSepherosa Ziehau sc->serializes = 363579251f5eSSepherosa Ziehau kmalloc(sc->nserialize * sizeof(struct lwkt_serialize *), 363679251f5eSSepherosa Ziehau M_DEVBUF, M_WAITOK | M_ZERO); 363779251f5eSSepherosa Ziehau 363879251f5eSSepherosa Ziehau /* 363979251f5eSSepherosa Ziehau * Setup serializes 364079251f5eSSepherosa Ziehau * 364179251f5eSSepherosa Ziehau * NOTE: Order is critical 364279251f5eSSepherosa Ziehau */ 364379251f5eSSepherosa Ziehau 364479251f5eSSepherosa Ziehau KKASSERT(i < sc->nserialize); 364579251f5eSSepherosa Ziehau sc->serializes[i++] = &sc->main_serialize; 364679251f5eSSepherosa Ziehau 364779251f5eSSepherosa Ziehau for (j = 0; j < sc->rx_ring_cnt; ++j) { 364879251f5eSSepherosa Ziehau KKASSERT(i < sc->nserialize); 364979251f5eSSepherosa Ziehau sc->serializes[i++] = &sc->rx_rings[j].rx_serialize; 365079251f5eSSepherosa Ziehau } 365179251f5eSSepherosa Ziehau 365279251f5eSSepherosa Ziehau for (j = 0; j < sc->tx_ring_cnt; ++j) { 365379251f5eSSepherosa Ziehau KKASSERT(i < sc->nserialize); 365479251f5eSSepherosa Ziehau sc->serializes[i++] = &sc->tx_rings[j].tx_serialize; 365579251f5eSSepherosa Ziehau } 365679251f5eSSepherosa Ziehau 365779251f5eSSepherosa Ziehau KKASSERT(i == sc->nserialize); 365879251f5eSSepherosa Ziehau } 365979251f5eSSepherosa Ziehau 366079251f5eSSepherosa Ziehau static int 366179251f5eSSepherosa Ziehau ix_alloc_intr(struct ix_softc *sc) 366279251f5eSSepherosa Ziehau { 366379251f5eSSepherosa Ziehau struct ix_intr_data *intr; 3664*3c37d13bSSepherosa Ziehau struct ix_tx_ring *txr; 366579251f5eSSepherosa Ziehau u_int intr_flags; 3666*3c37d13bSSepherosa Ziehau int i; 3667189a0ff3SSepherosa Ziehau 3668189a0ff3SSepherosa Ziehau ix_alloc_msix(sc); 3669189a0ff3SSepherosa Ziehau if (sc->intr_type == PCI_INTR_TYPE_MSIX) { 3670189a0ff3SSepherosa Ziehau ix_set_ring_inuse(sc, FALSE); 3671*3c37d13bSSepherosa Ziehau goto done; 3672189a0ff3SSepherosa Ziehau } 367379251f5eSSepherosa Ziehau 3674*3c37d13bSSepherosa Ziehau /* 3675*3c37d13bSSepherosa Ziehau * Reset some settings changed by ix_alloc_msix(). 3676*3c37d13bSSepherosa Ziehau */ 3677*3c37d13bSSepherosa Ziehau if (sc->rx_rmap_intr != NULL) { 3678*3c37d13bSSepherosa Ziehau if_ringmap_free(sc->rx_rmap_intr); 3679*3c37d13bSSepherosa Ziehau sc->rx_rmap_intr = NULL; 3680*3c37d13bSSepherosa Ziehau } 3681*3c37d13bSSepherosa Ziehau if (sc->tx_rmap_intr != NULL) { 3682*3c37d13bSSepherosa Ziehau if_ringmap_free(sc->tx_rmap_intr); 3683*3c37d13bSSepherosa Ziehau sc->tx_rmap_intr = NULL; 3684*3c37d13bSSepherosa Ziehau } 3685*3c37d13bSSepherosa Ziehau if (sc->intr_data != NULL) { 368679251f5eSSepherosa Ziehau kfree(sc->intr_data, M_DEVBUF); 3687*3c37d13bSSepherosa Ziehau sc->intr_data = NULL; 3688*3c37d13bSSepherosa Ziehau } 3689*3c37d13bSSepherosa Ziehau for (i = 0; i < sc->tx_ring_cnt; ++i) { 3690*3c37d13bSSepherosa Ziehau txr = &sc->tx_rings[i]; 3691*3c37d13bSSepherosa Ziehau txr->tx_intr_vec = -1; 3692*3c37d13bSSepherosa Ziehau txr->tx_intr_cpuid = -1; 3693*3c37d13bSSepherosa Ziehau } 3694*3c37d13bSSepherosa Ziehau for (i = 0; i < sc->rx_ring_cnt; ++i) { 3695*3c37d13bSSepherosa Ziehau struct ix_rx_ring *rxr = &sc->rx_rings[i]; 3696*3c37d13bSSepherosa Ziehau 3697*3c37d13bSSepherosa Ziehau rxr->rx_intr_vec = -1; 3698*3c37d13bSSepherosa Ziehau rxr->rx_txr = NULL; 3699*3c37d13bSSepherosa Ziehau } 370079251f5eSSepherosa Ziehau 370179251f5eSSepherosa Ziehau sc->intr_cnt = 1; 370279251f5eSSepherosa Ziehau sc->intr_data = kmalloc(sizeof(struct ix_intr_data), M_DEVBUF, 370379251f5eSSepherosa Ziehau M_WAITOK | M_ZERO); 370479251f5eSSepherosa Ziehau intr = &sc->intr_data[0]; 370579251f5eSSepherosa Ziehau 370679251f5eSSepherosa Ziehau /* 370779251f5eSSepherosa Ziehau * Allocate MSI/legacy interrupt resource 370879251f5eSSepherosa Ziehau */ 370979251f5eSSepherosa Ziehau sc->intr_type = pci_alloc_1intr(sc->dev, ix_msi_enable, 371079251f5eSSepherosa Ziehau &intr->intr_rid, &intr_flags); 371179251f5eSSepherosa Ziehau 371279251f5eSSepherosa Ziehau intr->intr_res = bus_alloc_resource_any(sc->dev, SYS_RES_IRQ, 371379251f5eSSepherosa Ziehau &intr->intr_rid, intr_flags); 371479251f5eSSepherosa Ziehau if (intr->intr_res == NULL) { 371579251f5eSSepherosa Ziehau device_printf(sc->dev, "Unable to allocate bus resource: " 371679251f5eSSepherosa Ziehau "interrupt\n"); 371779251f5eSSepherosa Ziehau return ENXIO; 371879251f5eSSepherosa Ziehau } 371979251f5eSSepherosa Ziehau 372079251f5eSSepherosa Ziehau intr->intr_serialize = &sc->main_serialize; 372179251f5eSSepherosa Ziehau intr->intr_cpuid = rman_get_cpuid(intr->intr_res); 372279251f5eSSepherosa Ziehau intr->intr_func = ix_intr; 372379251f5eSSepherosa Ziehau intr->intr_funcarg = sc; 372479251f5eSSepherosa Ziehau intr->intr_rate = IX_INTR_RATE; 372579251f5eSSepherosa Ziehau intr->intr_use = IX_INTR_USE_RXTX; 372679251f5eSSepherosa Ziehau 3727189a0ff3SSepherosa Ziehau sc->tx_rings[0].tx_intr_vec = IX_TX_INTR_VEC; 3728*3c37d13bSSepherosa Ziehau sc->tx_rings[0].tx_intr_cpuid = intr->intr_cpuid; 372979251f5eSSepherosa Ziehau 3730189a0ff3SSepherosa Ziehau sc->rx_rings[0].rx_intr_vec = IX_RX0_INTR_VEC; 373179251f5eSSepherosa Ziehau 373279251f5eSSepherosa Ziehau ix_set_ring_inuse(sc, FALSE); 373379251f5eSSepherosa Ziehau 373479251f5eSSepherosa Ziehau KKASSERT(sc->rx_ring_inuse <= IX_MIN_RXRING_RSS); 3735*3c37d13bSSepherosa Ziehau if (sc->rx_ring_inuse == IX_MIN_RXRING_RSS) { 373679251f5eSSepherosa Ziehau sc->rx_rings[1].rx_intr_vec = IX_RX1_INTR_VEC; 373779251f5eSSepherosa Ziehau 3738*3c37d13bSSepherosa Ziehau /* 3739*3c37d13bSSepherosa Ziehau * Allocate RX ring map for RSS setup. 3740*3c37d13bSSepherosa Ziehau */ 3741*3c37d13bSSepherosa Ziehau sc->rx_rmap_intr = if_ringmap_alloc(sc->dev, 3742*3c37d13bSSepherosa Ziehau IX_MIN_RXRING_RSS, IX_MIN_RXRING_RSS); 3743*3c37d13bSSepherosa Ziehau KASSERT(if_ringmap_count(sc->rx_rmap_intr) == 3744*3c37d13bSSepherosa Ziehau sc->rx_ring_inuse, ("RX ring inuse mismatch")); 3745*3c37d13bSSepherosa Ziehau } 3746*3c37d13bSSepherosa Ziehau done: 3747*3c37d13bSSepherosa Ziehau for (i = 0; i < sc->tx_ring_cnt; ++i) { 3748*3c37d13bSSepherosa Ziehau txr = &sc->tx_rings[i]; 3749*3c37d13bSSepherosa Ziehau if (txr->tx_intr_cpuid < 0) 3750*3c37d13bSSepherosa Ziehau txr->tx_intr_cpuid = 0; 3751*3c37d13bSSepherosa Ziehau } 375279251f5eSSepherosa Ziehau return 0; 375379251f5eSSepherosa Ziehau } 375479251f5eSSepherosa Ziehau 375579251f5eSSepherosa Ziehau static void 375679251f5eSSepherosa Ziehau ix_free_intr(struct ix_softc *sc) 375779251f5eSSepherosa Ziehau { 375879251f5eSSepherosa Ziehau if (sc->intr_data == NULL) 375979251f5eSSepherosa Ziehau return; 376079251f5eSSepherosa Ziehau 376179251f5eSSepherosa Ziehau if (sc->intr_type != PCI_INTR_TYPE_MSIX) { 376279251f5eSSepherosa Ziehau struct ix_intr_data *intr = &sc->intr_data[0]; 376379251f5eSSepherosa Ziehau 376479251f5eSSepherosa Ziehau KKASSERT(sc->intr_cnt == 1); 376579251f5eSSepherosa Ziehau if (intr->intr_res != NULL) { 376679251f5eSSepherosa Ziehau bus_release_resource(sc->dev, SYS_RES_IRQ, 376779251f5eSSepherosa Ziehau intr->intr_rid, intr->intr_res); 376879251f5eSSepherosa Ziehau } 376979251f5eSSepherosa Ziehau if (sc->intr_type == PCI_INTR_TYPE_MSI) 377079251f5eSSepherosa Ziehau pci_release_msi(sc->dev); 3771189a0ff3SSepherosa Ziehau 377279251f5eSSepherosa Ziehau kfree(sc->intr_data, M_DEVBUF); 3773189a0ff3SSepherosa Ziehau } else { 3774189a0ff3SSepherosa Ziehau ix_free_msix(sc, TRUE); 3775189a0ff3SSepherosa Ziehau } 377679251f5eSSepherosa Ziehau } 377779251f5eSSepherosa Ziehau 377879251f5eSSepherosa Ziehau static void 377979251f5eSSepherosa Ziehau ix_set_ring_inuse(struct ix_softc *sc, boolean_t polling) 378079251f5eSSepherosa Ziehau { 378179251f5eSSepherosa Ziehau sc->rx_ring_inuse = ix_get_rxring_inuse(sc, polling); 378279251f5eSSepherosa Ziehau sc->tx_ring_inuse = ix_get_txring_inuse(sc, polling); 378379251f5eSSepherosa Ziehau if (bootverbose) { 378479251f5eSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, 378579251f5eSSepherosa Ziehau "RX rings %d/%d, TX rings %d/%d\n", 378679251f5eSSepherosa Ziehau sc->rx_ring_inuse, sc->rx_ring_cnt, 378779251f5eSSepherosa Ziehau sc->tx_ring_inuse, sc->tx_ring_cnt); 378879251f5eSSepherosa Ziehau } 378979251f5eSSepherosa Ziehau } 379079251f5eSSepherosa Ziehau 379179251f5eSSepherosa Ziehau static int 379279251f5eSSepherosa Ziehau ix_get_rxring_inuse(const struct ix_softc *sc, boolean_t polling) 379379251f5eSSepherosa Ziehau { 379479251f5eSSepherosa Ziehau if (!IX_ENABLE_HWRSS(sc)) 379579251f5eSSepherosa Ziehau return 1; 379679251f5eSSepherosa Ziehau 379779251f5eSSepherosa Ziehau if (polling) 379879251f5eSSepherosa Ziehau return sc->rx_ring_cnt; 379979251f5eSSepherosa Ziehau else if (sc->intr_type != PCI_INTR_TYPE_MSIX) 380079251f5eSSepherosa Ziehau return IX_MIN_RXRING_RSS; 380179251f5eSSepherosa Ziehau else 3802189a0ff3SSepherosa Ziehau return sc->rx_ring_msix; 380379251f5eSSepherosa Ziehau } 380479251f5eSSepherosa Ziehau 380579251f5eSSepherosa Ziehau static int 380679251f5eSSepherosa Ziehau ix_get_txring_inuse(const struct ix_softc *sc, boolean_t polling) 380779251f5eSSepherosa Ziehau { 380879251f5eSSepherosa Ziehau if (!IX_ENABLE_HWTSS(sc)) 380979251f5eSSepherosa Ziehau return 1; 381079251f5eSSepherosa Ziehau 381179251f5eSSepherosa Ziehau if (polling) 381279251f5eSSepherosa Ziehau return sc->tx_ring_cnt; 381379251f5eSSepherosa Ziehau else if (sc->intr_type != PCI_INTR_TYPE_MSIX) 381479251f5eSSepherosa Ziehau return 1; 381579251f5eSSepherosa Ziehau else 3816189a0ff3SSepherosa Ziehau return sc->tx_ring_msix; 381779251f5eSSepherosa Ziehau } 381879251f5eSSepherosa Ziehau 381979251f5eSSepherosa Ziehau static int 382079251f5eSSepherosa Ziehau ix_setup_intr(struct ix_softc *sc) 382179251f5eSSepherosa Ziehau { 382279251f5eSSepherosa Ziehau int i; 382379251f5eSSepherosa Ziehau 382479251f5eSSepherosa Ziehau for (i = 0; i < sc->intr_cnt; ++i) { 382579251f5eSSepherosa Ziehau struct ix_intr_data *intr = &sc->intr_data[i]; 382679251f5eSSepherosa Ziehau int error; 382779251f5eSSepherosa Ziehau 382879251f5eSSepherosa Ziehau error = bus_setup_intr_descr(sc->dev, intr->intr_res, 382979251f5eSSepherosa Ziehau INTR_MPSAFE, intr->intr_func, intr->intr_funcarg, 383079251f5eSSepherosa Ziehau &intr->intr_hand, intr->intr_serialize, intr->intr_desc); 383179251f5eSSepherosa Ziehau if (error) { 383279251f5eSSepherosa Ziehau device_printf(sc->dev, "can't setup %dth intr\n", i); 383379251f5eSSepherosa Ziehau ix_teardown_intr(sc, i); 383479251f5eSSepherosa Ziehau return error; 383579251f5eSSepherosa Ziehau } 383679251f5eSSepherosa Ziehau } 383779251f5eSSepherosa Ziehau return 0; 383879251f5eSSepherosa Ziehau } 383979251f5eSSepherosa Ziehau 384079251f5eSSepherosa Ziehau static void 384179251f5eSSepherosa Ziehau ix_teardown_intr(struct ix_softc *sc, int intr_cnt) 384279251f5eSSepherosa Ziehau { 384379251f5eSSepherosa Ziehau int i; 384479251f5eSSepherosa Ziehau 384579251f5eSSepherosa Ziehau if (sc->intr_data == NULL) 384679251f5eSSepherosa Ziehau return; 384779251f5eSSepherosa Ziehau 384879251f5eSSepherosa Ziehau for (i = 0; i < intr_cnt; ++i) { 384979251f5eSSepherosa Ziehau struct ix_intr_data *intr = &sc->intr_data[i]; 385079251f5eSSepherosa Ziehau 385179251f5eSSepherosa Ziehau bus_teardown_intr(sc->dev, intr->intr_res, intr->intr_hand); 385279251f5eSSepherosa Ziehau } 385379251f5eSSepherosa Ziehau } 385479251f5eSSepherosa Ziehau 385579251f5eSSepherosa Ziehau static void 385679251f5eSSepherosa Ziehau ix_serialize(struct ifnet *ifp, enum ifnet_serialize slz) 385779251f5eSSepherosa Ziehau { 385879251f5eSSepherosa Ziehau struct ix_softc *sc = ifp->if_softc; 385979251f5eSSepherosa Ziehau 386079251f5eSSepherosa Ziehau ifnet_serialize_array_enter(sc->serializes, sc->nserialize, slz); 386179251f5eSSepherosa Ziehau } 386279251f5eSSepherosa Ziehau 386379251f5eSSepherosa Ziehau static void 386479251f5eSSepherosa Ziehau ix_deserialize(struct ifnet *ifp, enum ifnet_serialize slz) 386579251f5eSSepherosa Ziehau { 386679251f5eSSepherosa Ziehau struct ix_softc *sc = ifp->if_softc; 386779251f5eSSepherosa Ziehau 386879251f5eSSepherosa Ziehau ifnet_serialize_array_exit(sc->serializes, sc->nserialize, slz); 386979251f5eSSepherosa Ziehau } 387079251f5eSSepherosa Ziehau 387179251f5eSSepherosa Ziehau static int 387279251f5eSSepherosa Ziehau ix_tryserialize(struct ifnet *ifp, enum ifnet_serialize slz) 387379251f5eSSepherosa Ziehau { 387479251f5eSSepherosa Ziehau struct ix_softc *sc = ifp->if_softc; 387579251f5eSSepherosa Ziehau 387679251f5eSSepherosa Ziehau return ifnet_serialize_array_try(sc->serializes, sc->nserialize, slz); 387779251f5eSSepherosa Ziehau } 387879251f5eSSepherosa Ziehau 387979251f5eSSepherosa Ziehau #ifdef INVARIANTS 388079251f5eSSepherosa Ziehau 388179251f5eSSepherosa Ziehau static void 388279251f5eSSepherosa Ziehau ix_serialize_assert(struct ifnet *ifp, enum ifnet_serialize slz, 388379251f5eSSepherosa Ziehau boolean_t serialized) 388479251f5eSSepherosa Ziehau { 388579251f5eSSepherosa Ziehau struct ix_softc *sc = ifp->if_softc; 388679251f5eSSepherosa Ziehau 388779251f5eSSepherosa Ziehau ifnet_serialize_array_assert(sc->serializes, sc->nserialize, slz, 388879251f5eSSepherosa Ziehau serialized); 388979251f5eSSepherosa Ziehau } 389079251f5eSSepherosa Ziehau 389179251f5eSSepherosa Ziehau #endif /* INVARIANTS */ 389279251f5eSSepherosa Ziehau 389379251f5eSSepherosa Ziehau static void 389479251f5eSSepherosa Ziehau ix_free_rings(struct ix_softc *sc) 389579251f5eSSepherosa Ziehau { 389679251f5eSSepherosa Ziehau int i; 389779251f5eSSepherosa Ziehau 389879251f5eSSepherosa Ziehau if (sc->tx_rings != NULL) { 389979251f5eSSepherosa Ziehau for (i = 0; i < sc->tx_ring_cnt; ++i) { 390079251f5eSSepherosa Ziehau struct ix_tx_ring *txr = &sc->tx_rings[i]; 390179251f5eSSepherosa Ziehau 390279251f5eSSepherosa Ziehau ix_destroy_tx_ring(txr, txr->tx_ndesc); 390379251f5eSSepherosa Ziehau } 390479251f5eSSepherosa Ziehau kfree(sc->tx_rings, M_DEVBUF); 390579251f5eSSepherosa Ziehau } 390679251f5eSSepherosa Ziehau 390779251f5eSSepherosa Ziehau if (sc->rx_rings != NULL) { 390879251f5eSSepherosa Ziehau for (i =0; i < sc->rx_ring_cnt; ++i) { 390979251f5eSSepherosa Ziehau struct ix_rx_ring *rxr = &sc->rx_rings[i]; 391079251f5eSSepherosa Ziehau 391179251f5eSSepherosa Ziehau ix_destroy_rx_ring(rxr, rxr->rx_ndesc); 391279251f5eSSepherosa Ziehau } 391379251f5eSSepherosa Ziehau kfree(sc->rx_rings, M_DEVBUF); 391479251f5eSSepherosa Ziehau } 391579251f5eSSepherosa Ziehau 391679251f5eSSepherosa Ziehau if (sc->parent_tag != NULL) 391779251f5eSSepherosa Ziehau bus_dma_tag_destroy(sc->parent_tag); 391879251f5eSSepherosa Ziehau } 391979251f5eSSepherosa Ziehau 392079251f5eSSepherosa Ziehau static void 392179251f5eSSepherosa Ziehau ix_watchdog(struct ifaltq_subque *ifsq) 392279251f5eSSepherosa Ziehau { 392379251f5eSSepherosa Ziehau struct ix_tx_ring *txr = ifsq_get_priv(ifsq); 392479251f5eSSepherosa Ziehau struct ifnet *ifp = ifsq_get_ifp(ifsq); 392579251f5eSSepherosa Ziehau struct ix_softc *sc = ifp->if_softc; 392679251f5eSSepherosa Ziehau int i; 392779251f5eSSepherosa Ziehau 392879251f5eSSepherosa Ziehau KKASSERT(txr->tx_ifsq == ifsq); 392979251f5eSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 393079251f5eSSepherosa Ziehau 393179251f5eSSepherosa Ziehau /* 393279251f5eSSepherosa Ziehau * If the interface has been paused then don't do the watchdog check 393379251f5eSSepherosa Ziehau */ 393479251f5eSSepherosa Ziehau if (IXGBE_READ_REG(&sc->hw, IXGBE_TFCS) & IXGBE_TFCS_TXOFF) { 393579251f5eSSepherosa Ziehau txr->tx_watchdog.wd_timer = 5; 393679251f5eSSepherosa Ziehau return; 393779251f5eSSepherosa Ziehau } 393879251f5eSSepherosa Ziehau 393979251f5eSSepherosa Ziehau if_printf(ifp, "Watchdog timeout -- resetting\n"); 394079251f5eSSepherosa Ziehau if_printf(ifp, "Queue(%d) tdh = %d, hw tdt = %d\n", txr->tx_idx, 394179251f5eSSepherosa Ziehau IXGBE_READ_REG(&sc->hw, IXGBE_TDH(txr->tx_idx)), 394279251f5eSSepherosa Ziehau IXGBE_READ_REG(&sc->hw, IXGBE_TDT(txr->tx_idx))); 394379251f5eSSepherosa Ziehau if_printf(ifp, "TX(%d) desc avail = %d, next TX to Clean = %d\n", 394479251f5eSSepherosa Ziehau txr->tx_idx, txr->tx_avail, txr->tx_next_clean); 394579251f5eSSepherosa Ziehau 394679251f5eSSepherosa Ziehau ix_init(sc); 394779251f5eSSepherosa Ziehau for (i = 0; i < sc->tx_ring_inuse; ++i) 394879251f5eSSepherosa Ziehau ifsq_devstart_sched(sc->tx_rings[i].tx_ifsq); 394979251f5eSSepherosa Ziehau } 395079251f5eSSepherosa Ziehau 395179251f5eSSepherosa Ziehau static void 395279251f5eSSepherosa Ziehau ix_free_tx_ring(struct ix_tx_ring *txr) 395379251f5eSSepherosa Ziehau { 395479251f5eSSepherosa Ziehau int i; 395579251f5eSSepherosa Ziehau 395679251f5eSSepherosa Ziehau for (i = 0; i < txr->tx_ndesc; ++i) { 395779251f5eSSepherosa Ziehau struct ix_tx_buf *txbuf = &txr->tx_buf[i]; 395879251f5eSSepherosa Ziehau 395979251f5eSSepherosa Ziehau if (txbuf->m_head != NULL) { 396079251f5eSSepherosa Ziehau bus_dmamap_unload(txr->tx_tag, txbuf->map); 396179251f5eSSepherosa Ziehau m_freem(txbuf->m_head); 396279251f5eSSepherosa Ziehau txbuf->m_head = NULL; 396379251f5eSSepherosa Ziehau } 396479251f5eSSepherosa Ziehau } 396579251f5eSSepherosa Ziehau } 396679251f5eSSepherosa Ziehau 396779251f5eSSepherosa Ziehau static void 396879251f5eSSepherosa Ziehau ix_free_rx_ring(struct ix_rx_ring *rxr) 396979251f5eSSepherosa Ziehau { 397079251f5eSSepherosa Ziehau int i; 397179251f5eSSepherosa Ziehau 397279251f5eSSepherosa Ziehau for (i = 0; i < rxr->rx_ndesc; ++i) { 397379251f5eSSepherosa Ziehau struct ix_rx_buf *rxbuf = &rxr->rx_buf[i]; 397479251f5eSSepherosa Ziehau 397579251f5eSSepherosa Ziehau if (rxbuf->fmp != NULL) { 397679251f5eSSepherosa Ziehau m_freem(rxbuf->fmp); 397779251f5eSSepherosa Ziehau rxbuf->fmp = NULL; 397879251f5eSSepherosa Ziehau rxbuf->lmp = NULL; 397979251f5eSSepherosa Ziehau } else { 398079251f5eSSepherosa Ziehau KKASSERT(rxbuf->lmp == NULL); 398179251f5eSSepherosa Ziehau } 398279251f5eSSepherosa Ziehau if (rxbuf->m_head != NULL) { 398379251f5eSSepherosa Ziehau bus_dmamap_unload(rxr->rx_tag, rxbuf->map); 398479251f5eSSepherosa Ziehau m_freem(rxbuf->m_head); 398579251f5eSSepherosa Ziehau rxbuf->m_head = NULL; 398679251f5eSSepherosa Ziehau } 398779251f5eSSepherosa Ziehau } 398879251f5eSSepherosa Ziehau } 398979251f5eSSepherosa Ziehau 399079251f5eSSepherosa Ziehau static int 399179251f5eSSepherosa Ziehau ix_newbuf(struct ix_rx_ring *rxr, int i, boolean_t wait) 399279251f5eSSepherosa Ziehau { 399379251f5eSSepherosa Ziehau struct mbuf *m; 399479251f5eSSepherosa Ziehau bus_dma_segment_t seg; 399579251f5eSSepherosa Ziehau bus_dmamap_t map; 399679251f5eSSepherosa Ziehau struct ix_rx_buf *rxbuf; 399779251f5eSSepherosa Ziehau int flags, error, nseg; 399879251f5eSSepherosa Ziehau 3999b5523eacSSascha Wildner flags = M_NOWAIT; 400079251f5eSSepherosa Ziehau if (__predict_false(wait)) 4001b5523eacSSascha Wildner flags = M_WAITOK; 400279251f5eSSepherosa Ziehau 400379251f5eSSepherosa Ziehau m = m_getjcl(flags, MT_DATA, M_PKTHDR, rxr->rx_mbuf_sz); 400479251f5eSSepherosa Ziehau if (m == NULL) { 400579251f5eSSepherosa Ziehau if (wait) { 400679251f5eSSepherosa Ziehau if_printf(&rxr->rx_sc->arpcom.ac_if, 400779251f5eSSepherosa Ziehau "Unable to allocate RX mbuf\n"); 400879251f5eSSepherosa Ziehau } 400979251f5eSSepherosa Ziehau return ENOBUFS; 401079251f5eSSepherosa Ziehau } 401179251f5eSSepherosa Ziehau m->m_len = m->m_pkthdr.len = rxr->rx_mbuf_sz; 401279251f5eSSepherosa Ziehau 401379251f5eSSepherosa Ziehau error = bus_dmamap_load_mbuf_segment(rxr->rx_tag, 401479251f5eSSepherosa Ziehau rxr->rx_sparemap, m, &seg, 1, &nseg, BUS_DMA_NOWAIT); 401579251f5eSSepherosa Ziehau if (error) { 401679251f5eSSepherosa Ziehau m_freem(m); 401779251f5eSSepherosa Ziehau if (wait) { 401879251f5eSSepherosa Ziehau if_printf(&rxr->rx_sc->arpcom.ac_if, 401979251f5eSSepherosa Ziehau "Unable to load RX mbuf\n"); 402079251f5eSSepherosa Ziehau } 402179251f5eSSepherosa Ziehau return error; 402279251f5eSSepherosa Ziehau } 402379251f5eSSepherosa Ziehau 402479251f5eSSepherosa Ziehau rxbuf = &rxr->rx_buf[i]; 402579251f5eSSepherosa Ziehau if (rxbuf->m_head != NULL) 402679251f5eSSepherosa Ziehau bus_dmamap_unload(rxr->rx_tag, rxbuf->map); 402779251f5eSSepherosa Ziehau 402879251f5eSSepherosa Ziehau map = rxbuf->map; 402979251f5eSSepherosa Ziehau rxbuf->map = rxr->rx_sparemap; 403079251f5eSSepherosa Ziehau rxr->rx_sparemap = map; 403179251f5eSSepherosa Ziehau 403279251f5eSSepherosa Ziehau rxbuf->m_head = m; 403379251f5eSSepherosa Ziehau rxbuf->paddr = seg.ds_addr; 403479251f5eSSepherosa Ziehau 403579251f5eSSepherosa Ziehau ix_setup_rxdesc(&rxr->rx_base[i], rxbuf); 403679251f5eSSepherosa Ziehau return 0; 403779251f5eSSepherosa Ziehau } 403879251f5eSSepherosa Ziehau 403979251f5eSSepherosa Ziehau static void 404079251f5eSSepherosa Ziehau ix_add_sysctl(struct ix_softc *sc) 404179251f5eSSepherosa Ziehau { 404226595b18SSascha Wildner struct sysctl_ctx_list *ctx = device_get_sysctl_ctx(sc->dev); 404326595b18SSascha Wildner struct sysctl_oid *tree = device_get_sysctl_tree(sc->dev); 404479251f5eSSepherosa Ziehau #ifdef IX_RSS_DEBUG 404579251f5eSSepherosa Ziehau char node[32]; 4046020afcaaSSascha Wildner int i; 404779251f5eSSepherosa Ziehau #endif 404879251f5eSSepherosa Ziehau 404926595b18SSascha Wildner SYSCTL_ADD_INT(ctx, SYSCTL_CHILDREN(tree), 405079251f5eSSepherosa Ziehau OID_AUTO, "rxr", CTLFLAG_RD, &sc->rx_ring_cnt, 0, "# of RX rings"); 405126595b18SSascha Wildner SYSCTL_ADD_INT(ctx, SYSCTL_CHILDREN(tree), 405279251f5eSSepherosa Ziehau OID_AUTO, "rxr_inuse", CTLFLAG_RD, &sc->rx_ring_inuse, 0, 405379251f5eSSepherosa Ziehau "# of RX rings used"); 405426595b18SSascha Wildner SYSCTL_ADD_INT(ctx, SYSCTL_CHILDREN(tree), 405579251f5eSSepherosa Ziehau OID_AUTO, "txr", CTLFLAG_RD, &sc->tx_ring_cnt, 0, "# of TX rings"); 405626595b18SSascha Wildner SYSCTL_ADD_INT(ctx, SYSCTL_CHILDREN(tree), 405779251f5eSSepherosa Ziehau OID_AUTO, "txr_inuse", CTLFLAG_RD, &sc->tx_ring_inuse, 0, 405879251f5eSSepherosa Ziehau "# of TX rings used"); 405926595b18SSascha Wildner SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree), 406079251f5eSSepherosa Ziehau OID_AUTO, "rxd", CTLTYPE_INT | CTLFLAG_RD, 406179251f5eSSepherosa Ziehau sc, 0, ix_sysctl_rxd, "I", 406279251f5eSSepherosa Ziehau "# of RX descs"); 406326595b18SSascha Wildner SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree), 406479251f5eSSepherosa Ziehau OID_AUTO, "txd", CTLTYPE_INT | CTLFLAG_RD, 406579251f5eSSepherosa Ziehau sc, 0, ix_sysctl_txd, "I", 406679251f5eSSepherosa Ziehau "# of TX descs"); 406726595b18SSascha Wildner SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree), 406879251f5eSSepherosa Ziehau OID_AUTO, "tx_wreg_nsegs", CTLTYPE_INT | CTLFLAG_RW, 406979251f5eSSepherosa Ziehau sc, 0, ix_sysctl_tx_wreg_nsegs, "I", 407079251f5eSSepherosa Ziehau "# of segments sent before write to hardware register"); 407126595b18SSascha Wildner SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree), 407279251f5eSSepherosa Ziehau OID_AUTO, "rx_wreg_nsegs", CTLTYPE_INT | CTLFLAG_RW, 407379251f5eSSepherosa Ziehau sc, 0, ix_sysctl_rx_wreg_nsegs, "I", 407479251f5eSSepherosa Ziehau "# of received segments sent before write to hardware register"); 407526595b18SSascha Wildner SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree), 407679251f5eSSepherosa Ziehau OID_AUTO, "tx_intr_nsegs", CTLTYPE_INT | CTLFLAG_RW, 407779251f5eSSepherosa Ziehau sc, 0, ix_sysctl_tx_intr_nsegs, "I", 407879251f5eSSepherosa Ziehau "# of segments per TX interrupt"); 4079*3c37d13bSSepherosa Ziehau if (sc->intr_type == PCI_INTR_TYPE_MSIX) { 4080*3c37d13bSSepherosa Ziehau SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree), 4081*3c37d13bSSepherosa Ziehau OID_AUTO, "tx_msix_cpumap", CTLTYPE_OPAQUE | CTLFLAG_RD, 4082*3c37d13bSSepherosa Ziehau sc->tx_rmap_intr, 0, if_ringmap_cpumap_sysctl, "I", 4083*3c37d13bSSepherosa Ziehau "TX MSI-X CPU map"); 4084*3c37d13bSSepherosa Ziehau SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree), 4085*3c37d13bSSepherosa Ziehau OID_AUTO, "rx_msix_cpumap", CTLTYPE_OPAQUE | CTLFLAG_RD, 4086*3c37d13bSSepherosa Ziehau sc->rx_rmap_intr, 0, if_ringmap_cpumap_sysctl, "I", 4087*3c37d13bSSepherosa Ziehau "RX MSI-X CPU map"); 4088*3c37d13bSSepherosa Ziehau } 40894a648aefSSepherosa Ziehau #ifdef IFPOLL_ENABLE 409026595b18SSascha Wildner SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree), 4091*3c37d13bSSepherosa Ziehau OID_AUTO, "tx_poll_cpumap", CTLTYPE_OPAQUE | CTLFLAG_RD, 4092*3c37d13bSSepherosa Ziehau sc->tx_rmap, 0, if_ringmap_cpumap_sysctl, "I", 4093*3c37d13bSSepherosa Ziehau "TX polling CPU map"); 409426595b18SSascha Wildner SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree), 4095*3c37d13bSSepherosa Ziehau OID_AUTO, "rx_poll_cpumap", CTLTYPE_OPAQUE | CTLFLAG_RD, 4096*3c37d13bSSepherosa Ziehau sc->rx_rmap, 0, if_ringmap_cpumap_sysctl, "I", 4097*3c37d13bSSepherosa Ziehau "RX polling CPU map"); 40984a648aefSSepherosa Ziehau #endif 40994a648aefSSepherosa Ziehau 4100189a0ff3SSepherosa Ziehau #define IX_ADD_INTR_RATE_SYSCTL(sc, use, name) \ 4101189a0ff3SSepherosa Ziehau do { \ 4102189a0ff3SSepherosa Ziehau ix_add_intr_rate_sysctl(sc, IX_INTR_USE_##use, #name, \ 4103189a0ff3SSepherosa Ziehau ix_sysctl_##name, #use " interrupt rate"); \ 4104189a0ff3SSepherosa Ziehau } while (0) 4105189a0ff3SSepherosa Ziehau 4106189a0ff3SSepherosa Ziehau IX_ADD_INTR_RATE_SYSCTL(sc, RXTX, rxtx_intr_rate); 4107189a0ff3SSepherosa Ziehau IX_ADD_INTR_RATE_SYSCTL(sc, RX, rx_intr_rate); 4108189a0ff3SSepherosa Ziehau IX_ADD_INTR_RATE_SYSCTL(sc, TX, tx_intr_rate); 4109189a0ff3SSepherosa Ziehau IX_ADD_INTR_RATE_SYSCTL(sc, STATUS, sts_intr_rate); 4110189a0ff3SSepherosa Ziehau 4111189a0ff3SSepherosa Ziehau #undef IX_ADD_INTR_RATE_SYSCTL 411279251f5eSSepherosa Ziehau 411379251f5eSSepherosa Ziehau #ifdef IX_RSS_DEBUG 411426595b18SSascha Wildner SYSCTL_ADD_INT(ctx, SYSCTL_CHILDREN(tree), 411579251f5eSSepherosa Ziehau OID_AUTO, "rss_debug", CTLFLAG_RW, &sc->rss_debug, 0, 411679251f5eSSepherosa Ziehau "RSS debug level"); 411779251f5eSSepherosa Ziehau for (i = 0; i < sc->rx_ring_cnt; ++i) { 411879251f5eSSepherosa Ziehau ksnprintf(node, sizeof(node), "rx%d_pkt", i); 411926595b18SSascha Wildner SYSCTL_ADD_ULONG(ctx, 412026595b18SSascha Wildner SYSCTL_CHILDREN(tree), OID_AUTO, node, 412179251f5eSSepherosa Ziehau CTLFLAG_RW, &sc->rx_rings[i].rx_pkts, "RXed packets"); 412279251f5eSSepherosa Ziehau } 412379251f5eSSepherosa Ziehau #endif 412479251f5eSSepherosa Ziehau 412579251f5eSSepherosa Ziehau #if 0 412679251f5eSSepherosa Ziehau ix_add_hw_stats(sc); 412779251f5eSSepherosa Ziehau #endif 412879251f5eSSepherosa Ziehau 412979251f5eSSepherosa Ziehau } 413079251f5eSSepherosa Ziehau 413179251f5eSSepherosa Ziehau static int 413279251f5eSSepherosa Ziehau ix_sysctl_tx_wreg_nsegs(SYSCTL_HANDLER_ARGS) 413379251f5eSSepherosa Ziehau { 413479251f5eSSepherosa Ziehau struct ix_softc *sc = (void *)arg1; 413579251f5eSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 413679251f5eSSepherosa Ziehau int error, nsegs, i; 413779251f5eSSepherosa Ziehau 413879251f5eSSepherosa Ziehau nsegs = sc->tx_rings[0].tx_wreg_nsegs; 413979251f5eSSepherosa Ziehau error = sysctl_handle_int(oidp, &nsegs, 0, req); 414079251f5eSSepherosa Ziehau if (error || req->newptr == NULL) 414179251f5eSSepherosa Ziehau return error; 414279251f5eSSepherosa Ziehau if (nsegs < 0) 414379251f5eSSepherosa Ziehau return EINVAL; 414479251f5eSSepherosa Ziehau 414579251f5eSSepherosa Ziehau ifnet_serialize_all(ifp); 414679251f5eSSepherosa Ziehau for (i = 0; i < sc->tx_ring_cnt; ++i) 414779251f5eSSepherosa Ziehau sc->tx_rings[i].tx_wreg_nsegs = nsegs; 414879251f5eSSepherosa Ziehau ifnet_deserialize_all(ifp); 414979251f5eSSepherosa Ziehau 415079251f5eSSepherosa Ziehau return 0; 415179251f5eSSepherosa Ziehau } 415279251f5eSSepherosa Ziehau 415379251f5eSSepherosa Ziehau static int 415479251f5eSSepherosa Ziehau ix_sysctl_rx_wreg_nsegs(SYSCTL_HANDLER_ARGS) 415579251f5eSSepherosa Ziehau { 415679251f5eSSepherosa Ziehau struct ix_softc *sc = (void *)arg1; 415779251f5eSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 415879251f5eSSepherosa Ziehau int error, nsegs, i; 415979251f5eSSepherosa Ziehau 416079251f5eSSepherosa Ziehau nsegs = sc->rx_rings[0].rx_wreg_nsegs; 416179251f5eSSepherosa Ziehau error = sysctl_handle_int(oidp, &nsegs, 0, req); 416279251f5eSSepherosa Ziehau if (error || req->newptr == NULL) 416379251f5eSSepherosa Ziehau return error; 416479251f5eSSepherosa Ziehau if (nsegs < 0) 416579251f5eSSepherosa Ziehau return EINVAL; 416679251f5eSSepherosa Ziehau 416779251f5eSSepherosa Ziehau ifnet_serialize_all(ifp); 416879251f5eSSepherosa Ziehau for (i = 0; i < sc->rx_ring_cnt; ++i) 416979251f5eSSepherosa Ziehau sc->rx_rings[i].rx_wreg_nsegs =nsegs; 417079251f5eSSepherosa Ziehau ifnet_deserialize_all(ifp); 417179251f5eSSepherosa Ziehau 417279251f5eSSepherosa Ziehau return 0; 417379251f5eSSepherosa Ziehau } 417479251f5eSSepherosa Ziehau 417579251f5eSSepherosa Ziehau static int 417679251f5eSSepherosa Ziehau ix_sysctl_txd(SYSCTL_HANDLER_ARGS) 417779251f5eSSepherosa Ziehau { 417879251f5eSSepherosa Ziehau struct ix_softc *sc = (void *)arg1; 417979251f5eSSepherosa Ziehau int txd; 418079251f5eSSepherosa Ziehau 418179251f5eSSepherosa Ziehau txd = sc->tx_rings[0].tx_ndesc; 418279251f5eSSepherosa Ziehau return sysctl_handle_int(oidp, &txd, 0, req); 418379251f5eSSepherosa Ziehau } 418479251f5eSSepherosa Ziehau 418579251f5eSSepherosa Ziehau static int 418679251f5eSSepherosa Ziehau ix_sysctl_rxd(SYSCTL_HANDLER_ARGS) 418779251f5eSSepherosa Ziehau { 418879251f5eSSepherosa Ziehau struct ix_softc *sc = (void *)arg1; 418979251f5eSSepherosa Ziehau int rxd; 419079251f5eSSepherosa Ziehau 419179251f5eSSepherosa Ziehau rxd = sc->rx_rings[0].rx_ndesc; 419279251f5eSSepherosa Ziehau return sysctl_handle_int(oidp, &rxd, 0, req); 419379251f5eSSepherosa Ziehau } 419479251f5eSSepherosa Ziehau 419579251f5eSSepherosa Ziehau static int 419679251f5eSSepherosa Ziehau ix_sysctl_tx_intr_nsegs(SYSCTL_HANDLER_ARGS) 419779251f5eSSepherosa Ziehau { 419879251f5eSSepherosa Ziehau struct ix_softc *sc = (void *)arg1; 419979251f5eSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 420079251f5eSSepherosa Ziehau struct ix_tx_ring *txr = &sc->tx_rings[0]; 420179251f5eSSepherosa Ziehau int error, nsegs; 420279251f5eSSepherosa Ziehau 420379251f5eSSepherosa Ziehau nsegs = txr->tx_intr_nsegs; 420479251f5eSSepherosa Ziehau error = sysctl_handle_int(oidp, &nsegs, 0, req); 420579251f5eSSepherosa Ziehau if (error || req->newptr == NULL) 420679251f5eSSepherosa Ziehau return error; 420779251f5eSSepherosa Ziehau if (nsegs < 0) 420879251f5eSSepherosa Ziehau return EINVAL; 420979251f5eSSepherosa Ziehau 421079251f5eSSepherosa Ziehau ifnet_serialize_all(ifp); 421179251f5eSSepherosa Ziehau 421279251f5eSSepherosa Ziehau if (nsegs >= txr->tx_ndesc - IX_MAX_SCATTER - IX_TX_RESERVED) { 421379251f5eSSepherosa Ziehau error = EINVAL; 421479251f5eSSepherosa Ziehau } else { 421579251f5eSSepherosa Ziehau int i; 421679251f5eSSepherosa Ziehau 421779251f5eSSepherosa Ziehau error = 0; 421879251f5eSSepherosa Ziehau for (i = 0; i < sc->tx_ring_cnt; ++i) 421979251f5eSSepherosa Ziehau sc->tx_rings[i].tx_intr_nsegs = nsegs; 422079251f5eSSepherosa Ziehau } 422179251f5eSSepherosa Ziehau 422279251f5eSSepherosa Ziehau ifnet_deserialize_all(ifp); 422379251f5eSSepherosa Ziehau 422479251f5eSSepherosa Ziehau return error; 422579251f5eSSepherosa Ziehau } 422679251f5eSSepherosa Ziehau 422779251f5eSSepherosa Ziehau static void 422879251f5eSSepherosa Ziehau ix_set_eitr(struct ix_softc *sc, int idx, int rate) 422979251f5eSSepherosa Ziehau { 423079251f5eSSepherosa Ziehau uint32_t eitr, eitr_intvl; 423179251f5eSSepherosa Ziehau 423279251f5eSSepherosa Ziehau eitr = IXGBE_READ_REG(&sc->hw, IXGBE_EITR(idx)); 423379251f5eSSepherosa Ziehau eitr_intvl = 1000000000 / 256 / rate; 423479251f5eSSepherosa Ziehau 423579251f5eSSepherosa Ziehau if (sc->hw.mac.type == ixgbe_mac_82598EB) { 423679251f5eSSepherosa Ziehau eitr &= ~IX_EITR_INTVL_MASK_82598; 423779251f5eSSepherosa Ziehau if (eitr_intvl == 0) 423879251f5eSSepherosa Ziehau eitr_intvl = 1; 423979251f5eSSepherosa Ziehau else if (eitr_intvl > IX_EITR_INTVL_MASK_82598) 424079251f5eSSepherosa Ziehau eitr_intvl = IX_EITR_INTVL_MASK_82598; 424179251f5eSSepherosa Ziehau } else { 424279251f5eSSepherosa Ziehau eitr &= ~IX_EITR_INTVL_MASK; 424379251f5eSSepherosa Ziehau 424479251f5eSSepherosa Ziehau eitr_intvl &= ~IX_EITR_INTVL_RSVD_MASK; 424579251f5eSSepherosa Ziehau if (eitr_intvl == 0) 424679251f5eSSepherosa Ziehau eitr_intvl = IX_EITR_INTVL_MIN; 424779251f5eSSepherosa Ziehau else if (eitr_intvl > IX_EITR_INTVL_MAX) 424879251f5eSSepherosa Ziehau eitr_intvl = IX_EITR_INTVL_MAX; 424979251f5eSSepherosa Ziehau } 425079251f5eSSepherosa Ziehau eitr |= eitr_intvl; 425179251f5eSSepherosa Ziehau 425279251f5eSSepherosa Ziehau IXGBE_WRITE_REG(&sc->hw, IXGBE_EITR(idx), eitr); 425379251f5eSSepherosa Ziehau } 425479251f5eSSepherosa Ziehau 425579251f5eSSepherosa Ziehau static int 4256189a0ff3SSepherosa Ziehau ix_sysctl_rxtx_intr_rate(SYSCTL_HANDLER_ARGS) 4257189a0ff3SSepherosa Ziehau { 4258189a0ff3SSepherosa Ziehau return ix_sysctl_intr_rate(oidp, arg1, arg2, req, IX_INTR_USE_RXTX); 4259189a0ff3SSepherosa Ziehau } 4260189a0ff3SSepherosa Ziehau 4261189a0ff3SSepherosa Ziehau static int 4262189a0ff3SSepherosa Ziehau ix_sysctl_rx_intr_rate(SYSCTL_HANDLER_ARGS) 4263189a0ff3SSepherosa Ziehau { 4264189a0ff3SSepherosa Ziehau return ix_sysctl_intr_rate(oidp, arg1, arg2, req, IX_INTR_USE_RX); 4265189a0ff3SSepherosa Ziehau } 4266189a0ff3SSepherosa Ziehau 4267189a0ff3SSepherosa Ziehau static int 4268189a0ff3SSepherosa Ziehau ix_sysctl_tx_intr_rate(SYSCTL_HANDLER_ARGS) 4269189a0ff3SSepherosa Ziehau { 4270189a0ff3SSepherosa Ziehau return ix_sysctl_intr_rate(oidp, arg1, arg2, req, IX_INTR_USE_TX); 4271189a0ff3SSepherosa Ziehau } 4272189a0ff3SSepherosa Ziehau 4273189a0ff3SSepherosa Ziehau static int 4274189a0ff3SSepherosa Ziehau ix_sysctl_sts_intr_rate(SYSCTL_HANDLER_ARGS) 4275189a0ff3SSepherosa Ziehau { 4276189a0ff3SSepherosa Ziehau return ix_sysctl_intr_rate(oidp, arg1, arg2, req, IX_INTR_USE_STATUS); 4277189a0ff3SSepherosa Ziehau } 4278189a0ff3SSepherosa Ziehau 4279189a0ff3SSepherosa Ziehau static int 4280189a0ff3SSepherosa Ziehau ix_sysctl_intr_rate(SYSCTL_HANDLER_ARGS, int use) 428179251f5eSSepherosa Ziehau { 428279251f5eSSepherosa Ziehau struct ix_softc *sc = (void *)arg1; 428379251f5eSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 428479251f5eSSepherosa Ziehau int error, rate, i; 428579251f5eSSepherosa Ziehau 428679251f5eSSepherosa Ziehau rate = 0; 428779251f5eSSepherosa Ziehau for (i = 0; i < sc->intr_cnt; ++i) { 4288189a0ff3SSepherosa Ziehau if (sc->intr_data[i].intr_use == use) { 428979251f5eSSepherosa Ziehau rate = sc->intr_data[i].intr_rate; 429079251f5eSSepherosa Ziehau break; 429179251f5eSSepherosa Ziehau } 429279251f5eSSepherosa Ziehau } 429379251f5eSSepherosa Ziehau 429479251f5eSSepherosa Ziehau error = sysctl_handle_int(oidp, &rate, 0, req); 429579251f5eSSepherosa Ziehau if (error || req->newptr == NULL) 429679251f5eSSepherosa Ziehau return error; 429779251f5eSSepherosa Ziehau if (rate <= 0) 429879251f5eSSepherosa Ziehau return EINVAL; 429979251f5eSSepherosa Ziehau 430079251f5eSSepherosa Ziehau ifnet_serialize_all(ifp); 430179251f5eSSepherosa Ziehau 430279251f5eSSepherosa Ziehau for (i = 0; i < sc->intr_cnt; ++i) { 4303189a0ff3SSepherosa Ziehau if (sc->intr_data[i].intr_use == use) { 430479251f5eSSepherosa Ziehau sc->intr_data[i].intr_rate = rate; 430579251f5eSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) 430679251f5eSSepherosa Ziehau ix_set_eitr(sc, i, rate); 430779251f5eSSepherosa Ziehau } 430879251f5eSSepherosa Ziehau } 430979251f5eSSepherosa Ziehau 431079251f5eSSepherosa Ziehau ifnet_deserialize_all(ifp); 431179251f5eSSepherosa Ziehau 431279251f5eSSepherosa Ziehau return error; 431379251f5eSSepherosa Ziehau } 431479251f5eSSepherosa Ziehau 431579251f5eSSepherosa Ziehau static void 4316189a0ff3SSepherosa Ziehau ix_add_intr_rate_sysctl(struct ix_softc *sc, int use, 4317189a0ff3SSepherosa Ziehau const char *name, int (*handler)(SYSCTL_HANDLER_ARGS), const char *desc) 4318189a0ff3SSepherosa Ziehau { 4319189a0ff3SSepherosa Ziehau int i; 4320189a0ff3SSepherosa Ziehau 4321189a0ff3SSepherosa Ziehau for (i = 0; i < sc->intr_cnt; ++i) { 4322189a0ff3SSepherosa Ziehau if (sc->intr_data[i].intr_use == use) { 432326595b18SSascha Wildner SYSCTL_ADD_PROC(device_get_sysctl_ctx(sc->dev), 432426595b18SSascha Wildner SYSCTL_CHILDREN(device_get_sysctl_tree(sc->dev)), 4325189a0ff3SSepherosa Ziehau OID_AUTO, name, CTLTYPE_INT | CTLFLAG_RW, 4326189a0ff3SSepherosa Ziehau sc, 0, handler, "I", desc); 4327189a0ff3SSepherosa Ziehau break; 4328189a0ff3SSepherosa Ziehau } 4329189a0ff3SSepherosa Ziehau } 4330189a0ff3SSepherosa Ziehau } 4331189a0ff3SSepherosa Ziehau 4332189a0ff3SSepherosa Ziehau static void 433379251f5eSSepherosa Ziehau ix_set_timer_cpuid(struct ix_softc *sc, boolean_t polling) 433479251f5eSSepherosa Ziehau { 433579251f5eSSepherosa Ziehau if (polling || sc->intr_type == PCI_INTR_TYPE_MSIX) 433679251f5eSSepherosa Ziehau sc->timer_cpuid = 0; /* XXX fixed */ 433779251f5eSSepherosa Ziehau else 433879251f5eSSepherosa Ziehau sc->timer_cpuid = rman_get_cpuid(sc->intr_data[0].intr_res); 433979251f5eSSepherosa Ziehau } 4340189a0ff3SSepherosa Ziehau 4341189a0ff3SSepherosa Ziehau static void 4342189a0ff3SSepherosa Ziehau ix_alloc_msix(struct ix_softc *sc) 4343189a0ff3SSepherosa Ziehau { 4344*3c37d13bSSepherosa Ziehau int msix_enable, msix_cnt, msix_ring, alloc_cnt; 4345189a0ff3SSepherosa Ziehau struct ix_intr_data *intr; 4346189a0ff3SSepherosa Ziehau int i, x, error; 4347*3c37d13bSSepherosa Ziehau int ring_cnt, ring_cntmax; 4348*3c37d13bSSepherosa Ziehau boolean_t setup = FALSE; 4349189a0ff3SSepherosa Ziehau 4350189a0ff3SSepherosa Ziehau msix_enable = ix_msix_enable; 4351189a0ff3SSepherosa Ziehau /* 4352189a0ff3SSepherosa Ziehau * Don't enable MSI-X on 82598 by default, see: 4353189a0ff3SSepherosa Ziehau * 82598 specification update errata #38 4354189a0ff3SSepherosa Ziehau */ 4355189a0ff3SSepherosa Ziehau if (sc->hw.mac.type == ixgbe_mac_82598EB) 4356189a0ff3SSepherosa Ziehau msix_enable = 0; 4357189a0ff3SSepherosa Ziehau msix_enable = device_getenv_int(sc->dev, "msix.enable", msix_enable); 4358189a0ff3SSepherosa Ziehau if (!msix_enable) 4359189a0ff3SSepherosa Ziehau return; 4360189a0ff3SSepherosa Ziehau 4361189a0ff3SSepherosa Ziehau msix_cnt = pci_msix_count(sc->dev); 4362189a0ff3SSepherosa Ziehau #ifdef IX_MSIX_DEBUG 4363189a0ff3SSepherosa Ziehau msix_cnt = device_getenv_int(sc->dev, "msix.count", msix_cnt); 4364189a0ff3SSepherosa Ziehau #endif 4365189a0ff3SSepherosa Ziehau if (msix_cnt <= 1) { 4366*3c37d13bSSepherosa Ziehau /* One MSI-X model does not make sense. */ 4367189a0ff3SSepherosa Ziehau return; 4368189a0ff3SSepherosa Ziehau } 4369189a0ff3SSepherosa Ziehau 4370189a0ff3SSepherosa Ziehau /* 4371189a0ff3SSepherosa Ziehau * Make sure that we don't break interrupt related registers 4372189a0ff3SSepherosa Ziehau * (EIMS, etc) limitation. 4373189a0ff3SSepherosa Ziehau */ 4374189a0ff3SSepherosa Ziehau if (sc->hw.mac.type == ixgbe_mac_82598EB) { 4375*3c37d13bSSepherosa Ziehau if (msix_cnt > IX_MAX_MSIX_82598) 4376*3c37d13bSSepherosa Ziehau msix_cnt = IX_MAX_MSIX_82598; 4377189a0ff3SSepherosa Ziehau } else { 4378*3c37d13bSSepherosa Ziehau if (msix_cnt > IX_MAX_MSIX) 4379*3c37d13bSSepherosa Ziehau msix_cnt = IX_MAX_MSIX; 4380189a0ff3SSepherosa Ziehau } 4381189a0ff3SSepherosa Ziehau if (bootverbose) 4382*3c37d13bSSepherosa Ziehau device_printf(sc->dev, "MSI-X count %d\n", msix_cnt); 4383*3c37d13bSSepherosa Ziehau msix_ring = msix_cnt - 1; /* -1 for status */ 4384*3c37d13bSSepherosa Ziehau 4385*3c37d13bSSepherosa Ziehau /* 4386*3c37d13bSSepherosa Ziehau * Configure # of RX/TX rings usable by MSI-X. 4387*3c37d13bSSepherosa Ziehau */ 4388*3c37d13bSSepherosa Ziehau ix_get_rxring_cnt(sc, &ring_cnt, &ring_cntmax); 4389*3c37d13bSSepherosa Ziehau if (ring_cntmax > msix_ring) 4390*3c37d13bSSepherosa Ziehau ring_cntmax = msix_ring; 4391*3c37d13bSSepherosa Ziehau sc->rx_rmap_intr = if_ringmap_alloc(sc->dev, ring_cnt, ring_cntmax); 4392*3c37d13bSSepherosa Ziehau 4393*3c37d13bSSepherosa Ziehau ix_get_txring_cnt(sc, &ring_cnt, &ring_cntmax); 4394*3c37d13bSSepherosa Ziehau if (ring_cntmax > msix_ring) 4395*3c37d13bSSepherosa Ziehau ring_cntmax = msix_ring; 4396*3c37d13bSSepherosa Ziehau sc->tx_rmap_intr = if_ringmap_alloc(sc->dev, ring_cnt, ring_cntmax); 4397*3c37d13bSSepherosa Ziehau 4398*3c37d13bSSepherosa Ziehau if_ringmap_match(sc->dev, sc->rx_rmap_intr, sc->tx_rmap_intr); 4399*3c37d13bSSepherosa Ziehau sc->rx_ring_msix = if_ringmap_count(sc->rx_rmap_intr); 4400*3c37d13bSSepherosa Ziehau KASSERT(sc->rx_ring_msix <= sc->rx_ring_cnt, 4401*3c37d13bSSepherosa Ziehau ("total RX ring count %d, MSI-X RX ring count %d", 4402*3c37d13bSSepherosa Ziehau sc->rx_ring_cnt, sc->rx_ring_msix)); 4403*3c37d13bSSepherosa Ziehau sc->tx_ring_msix = if_ringmap_count(sc->tx_rmap_intr); 4404*3c37d13bSSepherosa Ziehau KASSERT(sc->tx_ring_msix <= sc->tx_ring_cnt, 4405*3c37d13bSSepherosa Ziehau ("total TX ring count %d, MSI-X TX ring count %d", 4406*3c37d13bSSepherosa Ziehau sc->tx_ring_cnt, sc->tx_ring_msix)); 4407*3c37d13bSSepherosa Ziehau 4408189a0ff3SSepherosa Ziehau /* 4409189a0ff3SSepherosa Ziehau * Aggregate TX/RX MSI-X 4410189a0ff3SSepherosa Ziehau */ 4411*3c37d13bSSepherosa Ziehau ring_cntmax = sc->rx_ring_msix; 4412*3c37d13bSSepherosa Ziehau if (ring_cntmax < sc->tx_ring_msix) 4413*3c37d13bSSepherosa Ziehau ring_cntmax = sc->tx_ring_msix; 4414*3c37d13bSSepherosa Ziehau KASSERT(ring_cntmax <= msix_ring, 4415*3c37d13bSSepherosa Ziehau ("invalid ring count max %d, MSI-X count for rings %d", 4416*3c37d13bSSepherosa Ziehau ring_cntmax, msix_ring)); 4417189a0ff3SSepherosa Ziehau 4418*3c37d13bSSepherosa Ziehau alloc_cnt = ring_cntmax + 1; /* +1 for status */ 4419189a0ff3SSepherosa Ziehau if (bootverbose) { 4420189a0ff3SSepherosa Ziehau device_printf(sc->dev, "MSI-X alloc %d, " 4421189a0ff3SSepherosa Ziehau "RX ring %d, TX ring %d\n", alloc_cnt, 4422189a0ff3SSepherosa Ziehau sc->rx_ring_msix, sc->tx_ring_msix); 4423189a0ff3SSepherosa Ziehau } 4424189a0ff3SSepherosa Ziehau 4425189a0ff3SSepherosa Ziehau sc->msix_mem_rid = PCIR_BAR(IX_MSIX_BAR_82598); 4426189a0ff3SSepherosa Ziehau sc->msix_mem_res = bus_alloc_resource_any(sc->dev, SYS_RES_MEMORY, 4427189a0ff3SSepherosa Ziehau &sc->msix_mem_rid, RF_ACTIVE); 4428189a0ff3SSepherosa Ziehau if (sc->msix_mem_res == NULL) { 4429189a0ff3SSepherosa Ziehau sc->msix_mem_rid = PCIR_BAR(IX_MSIX_BAR_82599); 4430189a0ff3SSepherosa Ziehau sc->msix_mem_res = bus_alloc_resource_any(sc->dev, 4431189a0ff3SSepherosa Ziehau SYS_RES_MEMORY, &sc->msix_mem_rid, RF_ACTIVE); 4432189a0ff3SSepherosa Ziehau if (sc->msix_mem_res == NULL) { 4433189a0ff3SSepherosa Ziehau device_printf(sc->dev, "Unable to map MSI-X table\n"); 4434189a0ff3SSepherosa Ziehau return; 4435189a0ff3SSepherosa Ziehau } 4436189a0ff3SSepherosa Ziehau } 4437189a0ff3SSepherosa Ziehau 4438189a0ff3SSepherosa Ziehau sc->intr_cnt = alloc_cnt; 4439189a0ff3SSepherosa Ziehau sc->intr_data = kmalloc(sizeof(struct ix_intr_data) * sc->intr_cnt, 4440189a0ff3SSepherosa Ziehau M_DEVBUF, M_WAITOK | M_ZERO); 4441189a0ff3SSepherosa Ziehau for (x = 0; x < sc->intr_cnt; ++x) { 4442189a0ff3SSepherosa Ziehau intr = &sc->intr_data[x]; 4443189a0ff3SSepherosa Ziehau intr->intr_rid = -1; 4444189a0ff3SSepherosa Ziehau intr->intr_rate = IX_INTR_RATE; 4445189a0ff3SSepherosa Ziehau } 4446189a0ff3SSepherosa Ziehau 4447189a0ff3SSepherosa Ziehau x = 0; 4448*3c37d13bSSepherosa Ziehau for (i = 0; i < sc->rx_ring_msix; ++i) { 4449189a0ff3SSepherosa Ziehau struct ix_rx_ring *rxr = &sc->rx_rings[i]; 4450*3c37d13bSSepherosa Ziehau struct ix_tx_ring *txr = NULL; 4451*3c37d13bSSepherosa Ziehau int cpuid, j; 4452189a0ff3SSepherosa Ziehau 4453189a0ff3SSepherosa Ziehau KKASSERT(x < sc->intr_cnt); 4454189a0ff3SSepherosa Ziehau rxr->rx_intr_vec = x; 4455189a0ff3SSepherosa Ziehau ix_setup_msix_eims(sc, x, 4456189a0ff3SSepherosa Ziehau &rxr->rx_eims, &rxr->rx_eims_val); 4457*3c37d13bSSepherosa Ziehau 4458*3c37d13bSSepherosa Ziehau cpuid = if_ringmap_cpumap(sc->rx_rmap_intr, i); 4459*3c37d13bSSepherosa Ziehau 4460*3c37d13bSSepherosa Ziehau /* 4461*3c37d13bSSepherosa Ziehau * Try finding TX ring to piggyback. 4462*3c37d13bSSepherosa Ziehau */ 4463*3c37d13bSSepherosa Ziehau for (j = 0; j < sc->tx_ring_msix; ++j) { 4464*3c37d13bSSepherosa Ziehau if (cpuid == 4465*3c37d13bSSepherosa Ziehau if_ringmap_cpumap(sc->tx_rmap_intr, j)) { 4466*3c37d13bSSepherosa Ziehau txr = &sc->tx_rings[j]; 4467*3c37d13bSSepherosa Ziehau KKASSERT(txr->tx_intr_cpuid < 0); 4468*3c37d13bSSepherosa Ziehau break; 4469*3c37d13bSSepherosa Ziehau } 4470*3c37d13bSSepherosa Ziehau } 4471189a0ff3SSepherosa Ziehau rxr->rx_txr = txr; 4472189a0ff3SSepherosa Ziehau 4473189a0ff3SSepherosa Ziehau intr = &sc->intr_data[x++]; 4474189a0ff3SSepherosa Ziehau intr->intr_serialize = &rxr->rx_serialize; 4475*3c37d13bSSepherosa Ziehau if (txr != NULL) { 4476*3c37d13bSSepherosa Ziehau ksnprintf(intr->intr_desc0, 4477*3c37d13bSSepherosa Ziehau sizeof(intr->intr_desc0), "%s rx%dtx%d", 4478*3c37d13bSSepherosa Ziehau device_get_nameunit(sc->dev), i, txr->tx_idx); 4479189a0ff3SSepherosa Ziehau intr->intr_use = IX_INTR_USE_RXTX; 4480*3c37d13bSSepherosa Ziehau intr->intr_func = ix_msix_rxtx; 4481*3c37d13bSSepherosa Ziehau } else { 4482*3c37d13bSSepherosa Ziehau ksnprintf(intr->intr_desc0, 4483*3c37d13bSSepherosa Ziehau sizeof(intr->intr_desc0), "%s rx%d", 4484*3c37d13bSSepherosa Ziehau device_get_nameunit(sc->dev), i); 4485*3c37d13bSSepherosa Ziehau intr->intr_rate = IX_MSIX_RX_RATE; 4486*3c37d13bSSepherosa Ziehau intr->intr_use = IX_INTR_USE_RX; 4487*3c37d13bSSepherosa Ziehau intr->intr_func = ix_msix_rx; 4488*3c37d13bSSepherosa Ziehau } 4489*3c37d13bSSepherosa Ziehau intr->intr_funcarg = rxr; 4490*3c37d13bSSepherosa Ziehau intr->intr_cpuid = cpuid; 4491*3c37d13bSSepherosa Ziehau KKASSERT(intr->intr_cpuid < netisr_ncpus); 4492189a0ff3SSepherosa Ziehau intr->intr_desc = intr->intr_desc0; 4493*3c37d13bSSepherosa Ziehau 4494*3c37d13bSSepherosa Ziehau if (txr != NULL) { 4495*3c37d13bSSepherosa Ziehau txr->tx_intr_cpuid = intr->intr_cpuid; 4496*3c37d13bSSepherosa Ziehau /* NOTE: Leave TX ring's intr_vec negative. */ 4497*3c37d13bSSepherosa Ziehau } 4498189a0ff3SSepherosa Ziehau } 4499189a0ff3SSepherosa Ziehau 4500*3c37d13bSSepherosa Ziehau for (i = 0; i < sc->tx_ring_msix; ++i) { 4501*3c37d13bSSepherosa Ziehau struct ix_tx_ring *txr = &sc->tx_rings[i]; 4502*3c37d13bSSepherosa Ziehau 4503*3c37d13bSSepherosa Ziehau if (txr->tx_intr_cpuid >= 0) { 4504*3c37d13bSSepherosa Ziehau /* Piggybacked by RX ring. */ 4505*3c37d13bSSepherosa Ziehau continue; 4506189a0ff3SSepherosa Ziehau } 4507*3c37d13bSSepherosa Ziehau 4508*3c37d13bSSepherosa Ziehau KKASSERT(x < sc->intr_cnt); 4509*3c37d13bSSepherosa Ziehau txr->tx_intr_vec = x; 4510*3c37d13bSSepherosa Ziehau ix_setup_msix_eims(sc, x, &txr->tx_eims, &txr->tx_eims_val); 4511*3c37d13bSSepherosa Ziehau 4512*3c37d13bSSepherosa Ziehau intr = &sc->intr_data[x++]; 4513*3c37d13bSSepherosa Ziehau intr->intr_serialize = &txr->tx_serialize; 4514*3c37d13bSSepherosa Ziehau intr->intr_rate = IX_MSIX_TX_RATE; 4515*3c37d13bSSepherosa Ziehau intr->intr_use = IX_INTR_USE_TX; 4516*3c37d13bSSepherosa Ziehau intr->intr_func = ix_msix_tx; 4517*3c37d13bSSepherosa Ziehau intr->intr_funcarg = txr; 4518*3c37d13bSSepherosa Ziehau intr->intr_cpuid = if_ringmap_cpumap(sc->tx_rmap_intr, i); 4519*3c37d13bSSepherosa Ziehau KKASSERT(intr->intr_cpuid < netisr_ncpus); 4520*3c37d13bSSepherosa Ziehau ksnprintf(intr->intr_desc0, sizeof(intr->intr_desc0), "%s tx%d", 4521*3c37d13bSSepherosa Ziehau device_get_nameunit(sc->dev), i); 4522*3c37d13bSSepherosa Ziehau intr->intr_desc = intr->intr_desc0; 4523*3c37d13bSSepherosa Ziehau 4524*3c37d13bSSepherosa Ziehau txr->tx_intr_cpuid = intr->intr_cpuid; 4525189a0ff3SSepherosa Ziehau } 4526189a0ff3SSepherosa Ziehau 4527189a0ff3SSepherosa Ziehau /* 4528189a0ff3SSepherosa Ziehau * Status MSI-X 4529189a0ff3SSepherosa Ziehau */ 4530189a0ff3SSepherosa Ziehau KKASSERT(x < sc->intr_cnt); 4531189a0ff3SSepherosa Ziehau sc->sts_msix_vec = x; 4532189a0ff3SSepherosa Ziehau 4533189a0ff3SSepherosa Ziehau intr = &sc->intr_data[x++]; 4534189a0ff3SSepherosa Ziehau 4535189a0ff3SSepherosa Ziehau intr->intr_serialize = &sc->main_serialize; 4536189a0ff3SSepherosa Ziehau intr->intr_func = ix_msix_status; 4537189a0ff3SSepherosa Ziehau intr->intr_funcarg = sc; 4538189a0ff3SSepherosa Ziehau intr->intr_cpuid = 0; 4539189a0ff3SSepherosa Ziehau intr->intr_use = IX_INTR_USE_STATUS; 4540189a0ff3SSepherosa Ziehau 4541189a0ff3SSepherosa Ziehau ksnprintf(intr->intr_desc0, sizeof(intr->intr_desc0), "%s sts", 4542189a0ff3SSepherosa Ziehau device_get_nameunit(sc->dev)); 4543189a0ff3SSepherosa Ziehau intr->intr_desc = intr->intr_desc0; 4544189a0ff3SSepherosa Ziehau 4545189a0ff3SSepherosa Ziehau KKASSERT(x == sc->intr_cnt); 4546189a0ff3SSepherosa Ziehau 4547189a0ff3SSepherosa Ziehau error = pci_setup_msix(sc->dev); 4548189a0ff3SSepherosa Ziehau if (error) { 4549189a0ff3SSepherosa Ziehau device_printf(sc->dev, "Setup MSI-X failed\n"); 4550189a0ff3SSepherosa Ziehau goto back; 4551189a0ff3SSepherosa Ziehau } 4552189a0ff3SSepherosa Ziehau setup = TRUE; 4553189a0ff3SSepherosa Ziehau 4554189a0ff3SSepherosa Ziehau for (i = 0; i < sc->intr_cnt; ++i) { 4555189a0ff3SSepherosa Ziehau intr = &sc->intr_data[i]; 4556189a0ff3SSepherosa Ziehau 4557189a0ff3SSepherosa Ziehau error = pci_alloc_msix_vector(sc->dev, i, &intr->intr_rid, 4558189a0ff3SSepherosa Ziehau intr->intr_cpuid); 4559189a0ff3SSepherosa Ziehau if (error) { 4560189a0ff3SSepherosa Ziehau device_printf(sc->dev, 4561189a0ff3SSepherosa Ziehau "Unable to allocate MSI-X %d on cpu%d\n", i, 4562189a0ff3SSepherosa Ziehau intr->intr_cpuid); 4563189a0ff3SSepherosa Ziehau goto back; 4564189a0ff3SSepherosa Ziehau } 4565189a0ff3SSepherosa Ziehau 4566189a0ff3SSepherosa Ziehau intr->intr_res = bus_alloc_resource_any(sc->dev, SYS_RES_IRQ, 4567189a0ff3SSepherosa Ziehau &intr->intr_rid, RF_ACTIVE); 4568189a0ff3SSepherosa Ziehau if (intr->intr_res == NULL) { 4569189a0ff3SSepherosa Ziehau device_printf(sc->dev, 4570189a0ff3SSepherosa Ziehau "Unable to allocate MSI-X %d resource\n", i); 4571189a0ff3SSepherosa Ziehau error = ENOMEM; 4572189a0ff3SSepherosa Ziehau goto back; 4573189a0ff3SSepherosa Ziehau } 4574189a0ff3SSepherosa Ziehau } 4575189a0ff3SSepherosa Ziehau 4576189a0ff3SSepherosa Ziehau pci_enable_msix(sc->dev); 4577189a0ff3SSepherosa Ziehau sc->intr_type = PCI_INTR_TYPE_MSIX; 4578189a0ff3SSepherosa Ziehau back: 4579189a0ff3SSepherosa Ziehau if (error) 4580189a0ff3SSepherosa Ziehau ix_free_msix(sc, setup); 4581189a0ff3SSepherosa Ziehau } 4582189a0ff3SSepherosa Ziehau 4583189a0ff3SSepherosa Ziehau static void 4584189a0ff3SSepherosa Ziehau ix_free_msix(struct ix_softc *sc, boolean_t setup) 4585189a0ff3SSepherosa Ziehau { 4586189a0ff3SSepherosa Ziehau int i; 4587189a0ff3SSepherosa Ziehau 4588189a0ff3SSepherosa Ziehau KKASSERT(sc->intr_cnt > 1); 4589189a0ff3SSepherosa Ziehau 4590189a0ff3SSepherosa Ziehau for (i = 0; i < sc->intr_cnt; ++i) { 4591189a0ff3SSepherosa Ziehau struct ix_intr_data *intr = &sc->intr_data[i]; 4592189a0ff3SSepherosa Ziehau 4593189a0ff3SSepherosa Ziehau if (intr->intr_res != NULL) { 4594189a0ff3SSepherosa Ziehau bus_release_resource(sc->dev, SYS_RES_IRQ, 4595189a0ff3SSepherosa Ziehau intr->intr_rid, intr->intr_res); 4596189a0ff3SSepherosa Ziehau } 4597189a0ff3SSepherosa Ziehau if (intr->intr_rid >= 0) 4598189a0ff3SSepherosa Ziehau pci_release_msix_vector(sc->dev, intr->intr_rid); 4599189a0ff3SSepherosa Ziehau } 4600189a0ff3SSepherosa Ziehau if (setup) 4601189a0ff3SSepherosa Ziehau pci_teardown_msix(sc->dev); 4602189a0ff3SSepherosa Ziehau 4603189a0ff3SSepherosa Ziehau sc->intr_cnt = 0; 4604189a0ff3SSepherosa Ziehau kfree(sc->intr_data, M_DEVBUF); 4605189a0ff3SSepherosa Ziehau sc->intr_data = NULL; 4606189a0ff3SSepherosa Ziehau } 4607189a0ff3SSepherosa Ziehau 4608189a0ff3SSepherosa Ziehau static void 4609189a0ff3SSepherosa Ziehau ix_msix_rx(void *xrxr) 4610189a0ff3SSepherosa Ziehau { 4611189a0ff3SSepherosa Ziehau struct ix_rx_ring *rxr = xrxr; 4612189a0ff3SSepherosa Ziehau 4613189a0ff3SSepherosa Ziehau ASSERT_SERIALIZED(&rxr->rx_serialize); 4614189a0ff3SSepherosa Ziehau 46154a648aefSSepherosa Ziehau ix_rxeof(rxr, -1); 4616189a0ff3SSepherosa Ziehau IXGBE_WRITE_REG(&rxr->rx_sc->hw, rxr->rx_eims, rxr->rx_eims_val); 4617189a0ff3SSepherosa Ziehau } 4618189a0ff3SSepherosa Ziehau 4619189a0ff3SSepherosa Ziehau static void 4620189a0ff3SSepherosa Ziehau ix_msix_tx(void *xtxr) 4621189a0ff3SSepherosa Ziehau { 4622189a0ff3SSepherosa Ziehau struct ix_tx_ring *txr = xtxr; 4623189a0ff3SSepherosa Ziehau 4624189a0ff3SSepherosa Ziehau ASSERT_SERIALIZED(&txr->tx_serialize); 4625189a0ff3SSepherosa Ziehau 4626189a0ff3SSepherosa Ziehau ix_txeof(txr, *(txr->tx_hdr)); 4627189a0ff3SSepherosa Ziehau if (!ifsq_is_empty(txr->tx_ifsq)) 4628189a0ff3SSepherosa Ziehau ifsq_devstart(txr->tx_ifsq); 4629189a0ff3SSepherosa Ziehau IXGBE_WRITE_REG(&txr->tx_sc->hw, txr->tx_eims, txr->tx_eims_val); 4630189a0ff3SSepherosa Ziehau } 4631189a0ff3SSepherosa Ziehau 4632189a0ff3SSepherosa Ziehau static void 4633189a0ff3SSepherosa Ziehau ix_msix_rxtx(void *xrxr) 4634189a0ff3SSepherosa Ziehau { 4635189a0ff3SSepherosa Ziehau struct ix_rx_ring *rxr = xrxr; 4636189a0ff3SSepherosa Ziehau struct ix_tx_ring *txr; 4637189a0ff3SSepherosa Ziehau int hdr; 4638189a0ff3SSepherosa Ziehau 4639189a0ff3SSepherosa Ziehau ASSERT_SERIALIZED(&rxr->rx_serialize); 4640189a0ff3SSepherosa Ziehau 46414a648aefSSepherosa Ziehau ix_rxeof(rxr, -1); 4642189a0ff3SSepherosa Ziehau 4643189a0ff3SSepherosa Ziehau /* 4644189a0ff3SSepherosa Ziehau * NOTE: 4645189a0ff3SSepherosa Ziehau * Since tx_next_clean is only changed by ix_txeof(), 4646189a0ff3SSepherosa Ziehau * which is called only in interrupt handler, the 4647189a0ff3SSepherosa Ziehau * check w/o holding tx serializer is MPSAFE. 4648189a0ff3SSepherosa Ziehau */ 4649189a0ff3SSepherosa Ziehau txr = rxr->rx_txr; 4650189a0ff3SSepherosa Ziehau hdr = *(txr->tx_hdr); 4651189a0ff3SSepherosa Ziehau if (hdr != txr->tx_next_clean) { 4652189a0ff3SSepherosa Ziehau lwkt_serialize_enter(&txr->tx_serialize); 4653189a0ff3SSepherosa Ziehau ix_txeof(txr, hdr); 4654189a0ff3SSepherosa Ziehau if (!ifsq_is_empty(txr->tx_ifsq)) 4655189a0ff3SSepherosa Ziehau ifsq_devstart(txr->tx_ifsq); 4656189a0ff3SSepherosa Ziehau lwkt_serialize_exit(&txr->tx_serialize); 4657189a0ff3SSepherosa Ziehau } 4658189a0ff3SSepherosa Ziehau 4659189a0ff3SSepherosa Ziehau IXGBE_WRITE_REG(&rxr->rx_sc->hw, rxr->rx_eims, rxr->rx_eims_val); 4660189a0ff3SSepherosa Ziehau } 4661189a0ff3SSepherosa Ziehau 4662189a0ff3SSepherosa Ziehau static void 4663189a0ff3SSepherosa Ziehau ix_intr_status(struct ix_softc *sc, uint32_t eicr) 4664189a0ff3SSepherosa Ziehau { 4665189a0ff3SSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 4666189a0ff3SSepherosa Ziehau 4667189a0ff3SSepherosa Ziehau /* Link status change */ 4668189a0ff3SSepherosa Ziehau if (eicr & IXGBE_EICR_LSC) 4669189a0ff3SSepherosa Ziehau ix_handle_link(sc); 4670189a0ff3SSepherosa Ziehau 4671189a0ff3SSepherosa Ziehau if (hw->mac.type != ixgbe_mac_82598EB) { 4672189a0ff3SSepherosa Ziehau if (eicr & IXGBE_EICR_ECC) 4673189a0ff3SSepherosa Ziehau if_printf(&sc->arpcom.ac_if, "ECC ERROR!! Reboot!!\n"); 467463d483cdSSepherosa Ziehau 467563d483cdSSepherosa Ziehau /* Check for over temp condition */ 467663d483cdSSepherosa Ziehau if (eicr & IXGBE_EICR_TS) { 467763d483cdSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, "CRITICAL: OVER TEMP!! " 467863d483cdSSepherosa Ziehau "PHY IS SHUT DOWN!! Shutdown!!\n"); 467963d483cdSSepherosa Ziehau } 468063d483cdSSepherosa Ziehau } 468163d483cdSSepherosa Ziehau 468263d483cdSSepherosa Ziehau if (ix_is_sfp(hw)) { 468363d483cdSSepherosa Ziehau uint32_t mod_mask; 468463d483cdSSepherosa Ziehau 468563d483cdSSepherosa Ziehau /* Pluggable optics-related interrupt */ 468663d483cdSSepherosa Ziehau if (hw->device_id == IXGBE_DEV_ID_X550EM_X_SFP) 468763d483cdSSepherosa Ziehau mod_mask = IXGBE_EICR_GPI_SDP0_X540; 468863d483cdSSepherosa Ziehau else 468963d483cdSSepherosa Ziehau mod_mask = IXGBE_EICR_GPI_SDP2_BY_MAC(hw); 469063d483cdSSepherosa Ziehau if (eicr & IXGBE_EICR_GPI_SDP1_BY_MAC(hw)) 4691189a0ff3SSepherosa Ziehau ix_handle_msf(sc); 469263d483cdSSepherosa Ziehau else if (eicr & mod_mask) 4693189a0ff3SSepherosa Ziehau ix_handle_mod(sc); 4694189a0ff3SSepherosa Ziehau } 4695189a0ff3SSepherosa Ziehau 4696189a0ff3SSepherosa Ziehau /* Check for fan failure */ 4697189a0ff3SSepherosa Ziehau if (hw->device_id == IXGBE_DEV_ID_82598AT && 4698189a0ff3SSepherosa Ziehau (eicr & IXGBE_EICR_GPI_SDP1)) 4699189a0ff3SSepherosa Ziehau if_printf(&sc->arpcom.ac_if, "FAN FAILURE!! Replace!!\n"); 4700189a0ff3SSepherosa Ziehau 470163d483cdSSepherosa Ziehau /* External PHY interrupt */ 470263d483cdSSepherosa Ziehau if (hw->device_id == IXGBE_DEV_ID_X550EM_X_10G_T && 470363d483cdSSepherosa Ziehau (eicr & IXGBE_EICR_GPI_SDP0_X540)) 470463d483cdSSepherosa Ziehau ix_handle_phy(sc); 4705189a0ff3SSepherosa Ziehau } 4706189a0ff3SSepherosa Ziehau 4707189a0ff3SSepherosa Ziehau static void 4708189a0ff3SSepherosa Ziehau ix_msix_status(void *xsc) 4709189a0ff3SSepherosa Ziehau { 4710189a0ff3SSepherosa Ziehau struct ix_softc *sc = xsc; 4711189a0ff3SSepherosa Ziehau uint32_t eicr; 4712189a0ff3SSepherosa Ziehau 4713189a0ff3SSepherosa Ziehau ASSERT_SERIALIZED(&sc->main_serialize); 4714189a0ff3SSepherosa Ziehau 4715189a0ff3SSepherosa Ziehau eicr = IXGBE_READ_REG(&sc->hw, IXGBE_EICR); 4716189a0ff3SSepherosa Ziehau ix_intr_status(sc, eicr); 4717189a0ff3SSepherosa Ziehau 4718189a0ff3SSepherosa Ziehau IXGBE_WRITE_REG(&sc->hw, IXGBE_EIMS, sc->intr_mask); 4719189a0ff3SSepherosa Ziehau } 4720189a0ff3SSepherosa Ziehau 4721189a0ff3SSepherosa Ziehau static void 4722189a0ff3SSepherosa Ziehau ix_setup_msix_eims(const struct ix_softc *sc, int x, 4723189a0ff3SSepherosa Ziehau uint32_t *eims, uint32_t *eims_val) 4724189a0ff3SSepherosa Ziehau { 4725189a0ff3SSepherosa Ziehau if (x < 32) { 4726189a0ff3SSepherosa Ziehau if (sc->hw.mac.type == ixgbe_mac_82598EB) { 4727189a0ff3SSepherosa Ziehau KASSERT(x < IX_MAX_MSIX_82598, 4728189a0ff3SSepherosa Ziehau ("%s: invalid vector %d for 82598", 4729189a0ff3SSepherosa Ziehau device_get_nameunit(sc->dev), x)); 4730189a0ff3SSepherosa Ziehau *eims = IXGBE_EIMS; 4731189a0ff3SSepherosa Ziehau } else { 4732189a0ff3SSepherosa Ziehau *eims = IXGBE_EIMS_EX(0); 4733189a0ff3SSepherosa Ziehau } 4734189a0ff3SSepherosa Ziehau *eims_val = 1 << x; 4735189a0ff3SSepherosa Ziehau } else { 4736189a0ff3SSepherosa Ziehau KASSERT(x < IX_MAX_MSIX, ("%s: invalid vector %d", 4737189a0ff3SSepherosa Ziehau device_get_nameunit(sc->dev), x)); 4738189a0ff3SSepherosa Ziehau KASSERT(sc->hw.mac.type != ixgbe_mac_82598EB, 4739189a0ff3SSepherosa Ziehau ("%s: invalid vector %d for 82598", 4740189a0ff3SSepherosa Ziehau device_get_nameunit(sc->dev), x)); 4741189a0ff3SSepherosa Ziehau *eims = IXGBE_EIMS_EX(1); 4742189a0ff3SSepherosa Ziehau *eims_val = 1 << (x - 32); 4743189a0ff3SSepherosa Ziehau } 4744189a0ff3SSepherosa Ziehau } 47454a648aefSSepherosa Ziehau 47464a648aefSSepherosa Ziehau #ifdef IFPOLL_ENABLE 47474a648aefSSepherosa Ziehau 47484a648aefSSepherosa Ziehau static void 47494a648aefSSepherosa Ziehau ix_npoll_status(struct ifnet *ifp) 47504a648aefSSepherosa Ziehau { 47514a648aefSSepherosa Ziehau struct ix_softc *sc = ifp->if_softc; 47524a648aefSSepherosa Ziehau uint32_t eicr; 47534a648aefSSepherosa Ziehau 47544a648aefSSepherosa Ziehau ASSERT_SERIALIZED(&sc->main_serialize); 47554a648aefSSepherosa Ziehau 47564a648aefSSepherosa Ziehau eicr = IXGBE_READ_REG(&sc->hw, IXGBE_EICR); 47574a648aefSSepherosa Ziehau ix_intr_status(sc, eicr); 47584a648aefSSepherosa Ziehau } 47594a648aefSSepherosa Ziehau 47604a648aefSSepherosa Ziehau static void 47614a648aefSSepherosa Ziehau ix_npoll_tx(struct ifnet *ifp, void *arg, int cycle __unused) 47624a648aefSSepherosa Ziehau { 47634a648aefSSepherosa Ziehau struct ix_tx_ring *txr = arg; 47644a648aefSSepherosa Ziehau 47654a648aefSSepherosa Ziehau ASSERT_SERIALIZED(&txr->tx_serialize); 47664a648aefSSepherosa Ziehau 47674a648aefSSepherosa Ziehau ix_txeof(txr, *(txr->tx_hdr)); 47684a648aefSSepherosa Ziehau if (!ifsq_is_empty(txr->tx_ifsq)) 47694a648aefSSepherosa Ziehau ifsq_devstart(txr->tx_ifsq); 47704a648aefSSepherosa Ziehau } 47714a648aefSSepherosa Ziehau 47724a648aefSSepherosa Ziehau static void 47734a648aefSSepherosa Ziehau ix_npoll_rx(struct ifnet *ifp __unused, void *arg, int cycle) 47744a648aefSSepherosa Ziehau { 47754a648aefSSepherosa Ziehau struct ix_rx_ring *rxr = arg; 47764a648aefSSepherosa Ziehau 47774a648aefSSepherosa Ziehau ASSERT_SERIALIZED(&rxr->rx_serialize); 47784a648aefSSepherosa Ziehau 47794a648aefSSepherosa Ziehau ix_rxeof(rxr, cycle); 47804a648aefSSepherosa Ziehau } 47814a648aefSSepherosa Ziehau 47824a648aefSSepherosa Ziehau static void 47834a648aefSSepherosa Ziehau ix_npoll(struct ifnet *ifp, struct ifpoll_info *info) 47844a648aefSSepherosa Ziehau { 47854a648aefSSepherosa Ziehau struct ix_softc *sc = ifp->if_softc; 47864a648aefSSepherosa Ziehau int i, txr_cnt, rxr_cnt; 47874a648aefSSepherosa Ziehau 47884a648aefSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 47894a648aefSSepherosa Ziehau 47904a648aefSSepherosa Ziehau if (info) { 4791*3c37d13bSSepherosa Ziehau int cpu; 47924a648aefSSepherosa Ziehau 47934a648aefSSepherosa Ziehau info->ifpi_status.status_func = ix_npoll_status; 47944a648aefSSepherosa Ziehau info->ifpi_status.serializer = &sc->main_serialize; 47954a648aefSSepherosa Ziehau 47964a648aefSSepherosa Ziehau txr_cnt = ix_get_txring_inuse(sc, TRUE); 47974a648aefSSepherosa Ziehau for (i = 0; i < txr_cnt; ++i) { 47984a648aefSSepherosa Ziehau struct ix_tx_ring *txr = &sc->tx_rings[i]; 47994a648aefSSepherosa Ziehau 4800*3c37d13bSSepherosa Ziehau cpu = if_ringmap_cpumap(sc->tx_rmap, i); 4801*3c37d13bSSepherosa Ziehau KKASSERT(cpu < netisr_ncpus); 4802*3c37d13bSSepherosa Ziehau info->ifpi_tx[cpu].poll_func = ix_npoll_tx; 4803*3c37d13bSSepherosa Ziehau info->ifpi_tx[cpu].arg = txr; 4804*3c37d13bSSepherosa Ziehau info->ifpi_tx[cpu].serializer = &txr->tx_serialize; 4805*3c37d13bSSepherosa Ziehau ifsq_set_cpuid(txr->tx_ifsq, cpu); 48064a648aefSSepherosa Ziehau } 48074a648aefSSepherosa Ziehau 48084a648aefSSepherosa Ziehau rxr_cnt = ix_get_rxring_inuse(sc, TRUE); 48094a648aefSSepherosa Ziehau for (i = 0; i < rxr_cnt; ++i) { 48104a648aefSSepherosa Ziehau struct ix_rx_ring *rxr = &sc->rx_rings[i]; 48114a648aefSSepherosa Ziehau 4812*3c37d13bSSepherosa Ziehau cpu = if_ringmap_cpumap(sc->rx_rmap, i); 4813*3c37d13bSSepherosa Ziehau KKASSERT(cpu < netisr_ncpus); 4814*3c37d13bSSepherosa Ziehau info->ifpi_rx[cpu].poll_func = ix_npoll_rx; 4815*3c37d13bSSepherosa Ziehau info->ifpi_rx[cpu].arg = rxr; 4816*3c37d13bSSepherosa Ziehau info->ifpi_rx[cpu].serializer = &rxr->rx_serialize; 48174a648aefSSepherosa Ziehau } 48184a648aefSSepherosa Ziehau } else { 48194a648aefSSepherosa Ziehau for (i = 0; i < sc->tx_ring_cnt; ++i) { 48204a648aefSSepherosa Ziehau struct ix_tx_ring *txr = &sc->tx_rings[i]; 48214a648aefSSepherosa Ziehau 48224a648aefSSepherosa Ziehau ifsq_set_cpuid(txr->tx_ifsq, txr->tx_intr_cpuid); 48234a648aefSSepherosa Ziehau } 4824*3c37d13bSSepherosa Ziehau } 4825*3c37d13bSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) 48264a648aefSSepherosa Ziehau ix_init(sc); 48274a648aefSSepherosa Ziehau } 48284a648aefSSepherosa Ziehau 48294a648aefSSepherosa Ziehau #endif /* IFPOLL_ENABLE */ 4830060fa21cSSepherosa Ziehau 4831060fa21cSSepherosa Ziehau static enum ixgbe_fc_mode 4832060fa21cSSepherosa Ziehau ix_ifmedia2fc(int ifm) 4833060fa21cSSepherosa Ziehau { 4834060fa21cSSepherosa Ziehau int fc_opt = ifm & (IFM_ETH_RXPAUSE | IFM_ETH_TXPAUSE); 4835060fa21cSSepherosa Ziehau 4836060fa21cSSepherosa Ziehau switch (fc_opt) { 4837060fa21cSSepherosa Ziehau case (IFM_ETH_RXPAUSE | IFM_ETH_TXPAUSE): 4838060fa21cSSepherosa Ziehau return ixgbe_fc_full; 4839060fa21cSSepherosa Ziehau 4840060fa21cSSepherosa Ziehau case IFM_ETH_RXPAUSE: 4841060fa21cSSepherosa Ziehau return ixgbe_fc_rx_pause; 4842060fa21cSSepherosa Ziehau 4843060fa21cSSepherosa Ziehau case IFM_ETH_TXPAUSE: 4844060fa21cSSepherosa Ziehau return ixgbe_fc_tx_pause; 4845060fa21cSSepherosa Ziehau 4846060fa21cSSepherosa Ziehau default: 4847060fa21cSSepherosa Ziehau return ixgbe_fc_none; 4848060fa21cSSepherosa Ziehau } 4849060fa21cSSepherosa Ziehau } 4850060fa21cSSepherosa Ziehau 4851060fa21cSSepherosa Ziehau static const char * 4852060fa21cSSepherosa Ziehau ix_ifmedia2str(int ifm) 4853060fa21cSSepherosa Ziehau { 4854060fa21cSSepherosa Ziehau int fc_opt = ifm & (IFM_ETH_RXPAUSE | IFM_ETH_TXPAUSE); 4855060fa21cSSepherosa Ziehau 4856060fa21cSSepherosa Ziehau switch (fc_opt) { 4857060fa21cSSepherosa Ziehau case (IFM_ETH_RXPAUSE | IFM_ETH_TXPAUSE): 4858060fa21cSSepherosa Ziehau return IFM_ETH_FC_FULL; 4859060fa21cSSepherosa Ziehau 4860060fa21cSSepherosa Ziehau case IFM_ETH_RXPAUSE: 4861060fa21cSSepherosa Ziehau return IFM_ETH_FC_RXPAUSE; 4862060fa21cSSepherosa Ziehau 4863060fa21cSSepherosa Ziehau case IFM_ETH_TXPAUSE: 4864060fa21cSSepherosa Ziehau return IFM_ETH_FC_TXPAUSE; 4865060fa21cSSepherosa Ziehau 4866060fa21cSSepherosa Ziehau default: 4867060fa21cSSepherosa Ziehau return IFM_ETH_FC_NONE; 4868060fa21cSSepherosa Ziehau } 4869060fa21cSSepherosa Ziehau } 4870060fa21cSSepherosa Ziehau 4871060fa21cSSepherosa Ziehau static const char * 4872060fa21cSSepherosa Ziehau ix_fc2str(enum ixgbe_fc_mode fc) 4873060fa21cSSepherosa Ziehau { 4874060fa21cSSepherosa Ziehau switch (fc) { 4875060fa21cSSepherosa Ziehau case ixgbe_fc_full: 4876060fa21cSSepherosa Ziehau return IFM_ETH_FC_FULL; 4877060fa21cSSepherosa Ziehau 4878060fa21cSSepherosa Ziehau case ixgbe_fc_rx_pause: 4879060fa21cSSepherosa Ziehau return IFM_ETH_FC_RXPAUSE; 4880060fa21cSSepherosa Ziehau 4881060fa21cSSepherosa Ziehau case ixgbe_fc_tx_pause: 4882060fa21cSSepherosa Ziehau return IFM_ETH_FC_TXPAUSE; 4883060fa21cSSepherosa Ziehau 4884060fa21cSSepherosa Ziehau default: 4885060fa21cSSepherosa Ziehau return IFM_ETH_FC_NONE; 4886060fa21cSSepherosa Ziehau } 4887060fa21cSSepherosa Ziehau } 488863d483cdSSepherosa Ziehau 488963d483cdSSepherosa Ziehau static int 489063d483cdSSepherosa Ziehau ix_powerdown(struct ix_softc *sc) 489163d483cdSSepherosa Ziehau { 489263d483cdSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 489363d483cdSSepherosa Ziehau int error = 0; 489463d483cdSSepherosa Ziehau 489563d483cdSSepherosa Ziehau /* Limit power managment flow to X550EM baseT */ 489663d483cdSSepherosa Ziehau if (hw->device_id == IXGBE_DEV_ID_X550EM_X_10G_T && 489763d483cdSSepherosa Ziehau hw->phy.ops.enter_lplu) { 489863d483cdSSepherosa Ziehau /* Turn off support for APM wakeup. (Using ACPI instead) */ 489963d483cdSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_GRC, 490063d483cdSSepherosa Ziehau IXGBE_READ_REG(hw, IXGBE_GRC) & ~(uint32_t)2); 490163d483cdSSepherosa Ziehau 490263d483cdSSepherosa Ziehau /* 490363d483cdSSepherosa Ziehau * Clear Wake Up Status register to prevent any previous wakeup 490463d483cdSSepherosa Ziehau * events from waking us up immediately after we suspend. 490563d483cdSSepherosa Ziehau */ 490663d483cdSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_WUS, 0xffffffff); 490763d483cdSSepherosa Ziehau 490863d483cdSSepherosa Ziehau /* 490963d483cdSSepherosa Ziehau * Program the Wakeup Filter Control register with user filter 491063d483cdSSepherosa Ziehau * settings 491163d483cdSSepherosa Ziehau */ 491263d483cdSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_WUFC, sc->wufc); 491363d483cdSSepherosa Ziehau 491463d483cdSSepherosa Ziehau /* Enable wakeups and power management in Wakeup Control */ 491563d483cdSSepherosa Ziehau IXGBE_WRITE_REG(hw, IXGBE_WUC, 491663d483cdSSepherosa Ziehau IXGBE_WUC_WKEN | IXGBE_WUC_PME_EN); 491763d483cdSSepherosa Ziehau 491863d483cdSSepherosa Ziehau /* X550EM baseT adapters need a special LPLU flow */ 491963d483cdSSepherosa Ziehau hw->phy.reset_disable = true; 492063d483cdSSepherosa Ziehau ix_stop(sc); 492163d483cdSSepherosa Ziehau error = hw->phy.ops.enter_lplu(hw); 492263d483cdSSepherosa Ziehau if (error) { 492363d483cdSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, 492463d483cdSSepherosa Ziehau "Error entering LPLU: %d\n", error); 492563d483cdSSepherosa Ziehau } 492663d483cdSSepherosa Ziehau hw->phy.reset_disable = false; 492763d483cdSSepherosa Ziehau } else { 492863d483cdSSepherosa Ziehau /* Just stop for other adapters */ 492963d483cdSSepherosa Ziehau ix_stop(sc); 493063d483cdSSepherosa Ziehau } 493163d483cdSSepherosa Ziehau return error; 493263d483cdSSepherosa Ziehau } 493363d483cdSSepherosa Ziehau 493463d483cdSSepherosa Ziehau static void 493563d483cdSSepherosa Ziehau ix_config_flowctrl(struct ix_softc *sc) 493663d483cdSSepherosa Ziehau { 493763d483cdSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 493863d483cdSSepherosa Ziehau uint32_t rxpb, frame, size, tmp; 493963d483cdSSepherosa Ziehau 494063d483cdSSepherosa Ziehau frame = sc->max_frame_size; 494163d483cdSSepherosa Ziehau 494263d483cdSSepherosa Ziehau /* Calculate High Water */ 494363d483cdSSepherosa Ziehau switch (hw->mac.type) { 494463d483cdSSepherosa Ziehau case ixgbe_mac_X540: 494563d483cdSSepherosa Ziehau case ixgbe_mac_X550: 494663d483cdSSepherosa Ziehau case ixgbe_mac_X550EM_a: 494763d483cdSSepherosa Ziehau case ixgbe_mac_X550EM_x: 494863d483cdSSepherosa Ziehau tmp = IXGBE_DV_X540(frame, frame); 494963d483cdSSepherosa Ziehau break; 495063d483cdSSepherosa Ziehau default: 495163d483cdSSepherosa Ziehau tmp = IXGBE_DV(frame, frame); 495263d483cdSSepherosa Ziehau break; 495363d483cdSSepherosa Ziehau } 495463d483cdSSepherosa Ziehau size = IXGBE_BT2KB(tmp); 495563d483cdSSepherosa Ziehau rxpb = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(0)) >> 10; 495663d483cdSSepherosa Ziehau hw->fc.high_water[0] = rxpb - size; 495763d483cdSSepherosa Ziehau 495863d483cdSSepherosa Ziehau /* Now calculate Low Water */ 495963d483cdSSepherosa Ziehau switch (hw->mac.type) { 496063d483cdSSepherosa Ziehau case ixgbe_mac_X540: 496163d483cdSSepherosa Ziehau case ixgbe_mac_X550: 496263d483cdSSepherosa Ziehau case ixgbe_mac_X550EM_a: 496363d483cdSSepherosa Ziehau case ixgbe_mac_X550EM_x: 496463d483cdSSepherosa Ziehau tmp = IXGBE_LOW_DV_X540(frame); 496563d483cdSSepherosa Ziehau break; 496663d483cdSSepherosa Ziehau default: 496763d483cdSSepherosa Ziehau tmp = IXGBE_LOW_DV(frame); 496863d483cdSSepherosa Ziehau break; 496963d483cdSSepherosa Ziehau } 497063d483cdSSepherosa Ziehau hw->fc.low_water[0] = IXGBE_BT2KB(tmp); 497163d483cdSSepherosa Ziehau 497263d483cdSSepherosa Ziehau hw->fc.requested_mode = ix_ifmedia2fc(sc->ifm_media); 497363d483cdSSepherosa Ziehau if (sc->ifm_media & IFM_ETH_FORCEPAUSE) 497463d483cdSSepherosa Ziehau hw->fc.disable_fc_autoneg = TRUE; 497563d483cdSSepherosa Ziehau else 497663d483cdSSepherosa Ziehau hw->fc.disable_fc_autoneg = FALSE; 497763d483cdSSepherosa Ziehau hw->fc.pause_time = IX_FC_PAUSE; 497863d483cdSSepherosa Ziehau hw->fc.send_xon = TRUE; 497963d483cdSSepherosa Ziehau } 498063d483cdSSepherosa Ziehau 498163d483cdSSepherosa Ziehau static void 498263d483cdSSepherosa Ziehau ix_config_dmac(struct ix_softc *sc) 498363d483cdSSepherosa Ziehau { 498463d483cdSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 498563d483cdSSepherosa Ziehau struct ixgbe_dmac_config *dcfg = &hw->mac.dmac_config; 498663d483cdSSepherosa Ziehau 498763d483cdSSepherosa Ziehau if (hw->mac.type < ixgbe_mac_X550 || !hw->mac.ops.dmac_config) 498863d483cdSSepherosa Ziehau return; 498963d483cdSSepherosa Ziehau 499063d483cdSSepherosa Ziehau if ((dcfg->watchdog_timer ^ sc->dmac) || 499163d483cdSSepherosa Ziehau (dcfg->link_speed ^ sc->link_speed)) { 499263d483cdSSepherosa Ziehau dcfg->watchdog_timer = sc->dmac; 499363d483cdSSepherosa Ziehau dcfg->fcoe_en = false; 499463d483cdSSepherosa Ziehau dcfg->link_speed = sc->link_speed; 499563d483cdSSepherosa Ziehau dcfg->num_tcs = 1; 499663d483cdSSepherosa Ziehau 499763d483cdSSepherosa Ziehau if (bootverbose) { 499863d483cdSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, "dmac settings: " 499963d483cdSSepherosa Ziehau "watchdog %d, link speed %d\n", 500063d483cdSSepherosa Ziehau dcfg->watchdog_timer, dcfg->link_speed); 500163d483cdSSepherosa Ziehau } 500263d483cdSSepherosa Ziehau 500363d483cdSSepherosa Ziehau hw->mac.ops.dmac_config(hw); 500463d483cdSSepherosa Ziehau } 500563d483cdSSepherosa Ziehau } 500663d483cdSSepherosa Ziehau 500763d483cdSSepherosa Ziehau static void 500863d483cdSSepherosa Ziehau ix_init_media(struct ix_softc *sc) 500963d483cdSSepherosa Ziehau { 501063d483cdSSepherosa Ziehau struct ixgbe_hw *hw = &sc->hw; 501163d483cdSSepherosa Ziehau int layer, msf_ifm = IFM_NONE; 501263d483cdSSepherosa Ziehau 501363d483cdSSepherosa Ziehau ifmedia_removeall(&sc->media); 501463d483cdSSepherosa Ziehau 501563d483cdSSepherosa Ziehau layer = ixgbe_get_supported_physical_layer(hw); 501663d483cdSSepherosa Ziehau 501763d483cdSSepherosa Ziehau /* 501863d483cdSSepherosa Ziehau * Media types with matching DragonFlyBSD media defines 501963d483cdSSepherosa Ziehau */ 502063d483cdSSepherosa Ziehau if (layer & IXGBE_PHYSICAL_LAYER_10GBASE_T) { 502163d483cdSSepherosa Ziehau ifmedia_add_nodup(&sc->media, IFM_ETHER | IFM_10G_T | IFM_FDX, 502263d483cdSSepherosa Ziehau 0, NULL); 502363d483cdSSepherosa Ziehau } 502463d483cdSSepherosa Ziehau if (layer & IXGBE_PHYSICAL_LAYER_1000BASE_T) { 502563d483cdSSepherosa Ziehau ifmedia_add_nodup(&sc->media, IFM_ETHER | IFM_1000_T | IFM_FDX, 502663d483cdSSepherosa Ziehau 0, NULL); 502763d483cdSSepherosa Ziehau } 502863d483cdSSepherosa Ziehau if (layer & IXGBE_PHYSICAL_LAYER_100BASE_TX) { 502963d483cdSSepherosa Ziehau ifmedia_add_nodup(&sc->media, IFM_ETHER | IFM_100_TX | IFM_FDX, 503063d483cdSSepherosa Ziehau 0, NULL); 503163d483cdSSepherosa Ziehau /* No half-duplex support */ 503263d483cdSSepherosa Ziehau } 503363d483cdSSepherosa Ziehau 503463d483cdSSepherosa Ziehau if (layer & IXGBE_PHYSICAL_LAYER_10GBASE_LR) { 503563d483cdSSepherosa Ziehau ifmedia_add_nodup(&sc->media, IFM_ETHER | IFM_10G_LR | IFM_FDX, 503663d483cdSSepherosa Ziehau 0, NULL); 503763d483cdSSepherosa Ziehau msf_ifm = IFM_1000_LX; 503863d483cdSSepherosa Ziehau } 503963d483cdSSepherosa Ziehau if (layer & IXGBE_PHYSICAL_LAYER_10GBASE_LRM) { 504063d483cdSSepherosa Ziehau ifmedia_add_nodup(&sc->media, IFM_ETHER | IFM_10G_LRM | IFM_FDX, 504163d483cdSSepherosa Ziehau 0, NULL); 504263d483cdSSepherosa Ziehau msf_ifm = IFM_1000_LX; 504363d483cdSSepherosa Ziehau } 504463d483cdSSepherosa Ziehau if (layer & IXGBE_PHYSICAL_LAYER_10GBASE_SR) { 504563d483cdSSepherosa Ziehau ifmedia_add_nodup(&sc->media, IFM_ETHER | IFM_10G_SR | IFM_FDX, 504663d483cdSSepherosa Ziehau 0, NULL); 504763d483cdSSepherosa Ziehau msf_ifm = IFM_1000_SX; 504863d483cdSSepherosa Ziehau } 504963d483cdSSepherosa Ziehau 505063d483cdSSepherosa Ziehau /* Add media for multispeed fiber */ 505163d483cdSSepherosa Ziehau if (ix_is_sfp(hw) && hw->phy.multispeed_fiber && msf_ifm != IFM_NONE) { 505263d483cdSSepherosa Ziehau uint32_t linkcap; 505363d483cdSSepherosa Ziehau bool autoneg; 505463d483cdSSepherosa Ziehau 505563d483cdSSepherosa Ziehau hw->mac.ops.get_link_capabilities(hw, &linkcap, &autoneg); 505663d483cdSSepherosa Ziehau if (linkcap & IXGBE_LINK_SPEED_1GB_FULL) 505763d483cdSSepherosa Ziehau ifmedia_add_nodup(&sc->media, 505863d483cdSSepherosa Ziehau IFM_ETHER | msf_ifm | IFM_FDX, 0, NULL); 505963d483cdSSepherosa Ziehau } 506063d483cdSSepherosa Ziehau 506163d483cdSSepherosa Ziehau if ((layer & IXGBE_PHYSICAL_LAYER_SFP_PLUS_CU) || 506263d483cdSSepherosa Ziehau (layer & IXGBE_PHYSICAL_LAYER_SFP_ACTIVE_DA)) { 506363d483cdSSepherosa Ziehau ifmedia_add_nodup(&sc->media, 506463d483cdSSepherosa Ziehau IFM_ETHER | IFM_10G_TWINAX | IFM_FDX, 0, NULL); 506563d483cdSSepherosa Ziehau } 506663d483cdSSepherosa Ziehau if (layer & IXGBE_PHYSICAL_LAYER_10GBASE_CX4) { 506763d483cdSSepherosa Ziehau ifmedia_add_nodup(&sc->media, IFM_ETHER | IFM_10G_CX4 | IFM_FDX, 506863d483cdSSepherosa Ziehau 0, NULL); 506963d483cdSSepherosa Ziehau } 507063d483cdSSepherosa Ziehau if (layer & IXGBE_PHYSICAL_LAYER_1000BASE_SX) { 507163d483cdSSepherosa Ziehau ifmedia_add_nodup(&sc->media, IFM_ETHER | IFM_1000_SX | IFM_FDX, 507263d483cdSSepherosa Ziehau 0, NULL); 507363d483cdSSepherosa Ziehau } 507463d483cdSSepherosa Ziehau 507563d483cdSSepherosa Ziehau /* 507663d483cdSSepherosa Ziehau * XXX Other (no matching DragonFlyBSD media type): 507763d483cdSSepherosa Ziehau * To workaround this, we'll assign these completely 507863d483cdSSepherosa Ziehau * inappropriate media types. 507963d483cdSSepherosa Ziehau */ 508063d483cdSSepherosa Ziehau if (layer & IXGBE_PHYSICAL_LAYER_10GBASE_KR) { 508163d483cdSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, "Media supported: 10GbaseKR\n"); 508263d483cdSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, "10GbaseKR mapped to 10GbaseSR\n"); 508363d483cdSSepherosa Ziehau ifmedia_add_nodup(&sc->media, IFM_ETHER | IFM_10G_SR | IFM_FDX, 508463d483cdSSepherosa Ziehau 0, NULL); 508563d483cdSSepherosa Ziehau } 508663d483cdSSepherosa Ziehau if (layer & IXGBE_PHYSICAL_LAYER_10GBASE_KX4) { 508763d483cdSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, "Media supported: 10GbaseKX4\n"); 508863d483cdSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, 508963d483cdSSepherosa Ziehau "10GbaseKX4 mapped to 10GbaseCX4\n"); 509063d483cdSSepherosa Ziehau ifmedia_add_nodup(&sc->media, IFM_ETHER | IFM_10G_CX4 | IFM_FDX, 509163d483cdSSepherosa Ziehau 0, NULL); 509263d483cdSSepherosa Ziehau } 509363d483cdSSepherosa Ziehau if (layer & IXGBE_PHYSICAL_LAYER_1000BASE_KX) { 509463d483cdSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, "Media supported: 1000baseKX\n"); 509563d483cdSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, 509663d483cdSSepherosa Ziehau "1000baseKX mapped to 1000baseCX\n"); 509763d483cdSSepherosa Ziehau ifmedia_add_nodup(&sc->media, IFM_ETHER | IFM_1000_CX | IFM_FDX, 509863d483cdSSepherosa Ziehau 0, NULL); 509963d483cdSSepherosa Ziehau } 510063d483cdSSepherosa Ziehau if (layer & IXGBE_PHYSICAL_LAYER_1000BASE_BX) { 510163d483cdSSepherosa Ziehau /* Someday, someone will care about you... */ 510263d483cdSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, 510363d483cdSSepherosa Ziehau "Media supported: 1000baseBX, ignored\n"); 510463d483cdSSepherosa Ziehau } 510563d483cdSSepherosa Ziehau 510663d483cdSSepherosa Ziehau /* XXX we probably don't need this */ 510763d483cdSSepherosa Ziehau if (hw->device_id == IXGBE_DEV_ID_82598AT) { 510863d483cdSSepherosa Ziehau ifmedia_add_nodup(&sc->media, 510963d483cdSSepherosa Ziehau IFM_ETHER | IFM_1000_T | IFM_FDX, 0, NULL); 511063d483cdSSepherosa Ziehau } 511163d483cdSSepherosa Ziehau 511263d483cdSSepherosa Ziehau ifmedia_add_nodup(&sc->media, IFM_ETHER | IFM_AUTO, 0, NULL); 511363d483cdSSepherosa Ziehau 511463d483cdSSepherosa Ziehau if (ifmedia_tryset(&sc->media, sc->ifm_media)) { 511563d483cdSSepherosa Ziehau int flowctrl = (sc->ifm_media & IFM_ETH_FCMASK); 511663d483cdSSepherosa Ziehau 511763d483cdSSepherosa Ziehau sc->advspeed = IXGBE_LINK_SPEED_UNKNOWN; 511863d483cdSSepherosa Ziehau sc->ifm_media = IX_IFM_DEFAULT | flowctrl; 511963d483cdSSepherosa Ziehau ifmedia_set(&sc->media, sc->ifm_media); 512063d483cdSSepherosa Ziehau } 512163d483cdSSepherosa Ziehau } 5122