xref: /dflybsd-src/sys/dev/netif/fxp/if_fxpreg.h (revision 86d7f5d305c6adaa56ff4582ece9859d73106103)
186d7f5d3SJohn Marino /*
286d7f5d3SJohn Marino  * Copyright (c) 1995, David Greenman
386d7f5d3SJohn Marino  * Copyright (c) 2001 Jonathan Lemon <jlemon@freebsd.org>
486d7f5d3SJohn Marino  * All rights reserved.
586d7f5d3SJohn Marino  *
686d7f5d3SJohn Marino  * Redistribution and use in source and binary forms, with or without
786d7f5d3SJohn Marino  * modification, are permitted provided that the following conditions
886d7f5d3SJohn Marino  * are met:
986d7f5d3SJohn Marino  * 1. Redistributions of source code must retain the above copyright
1086d7f5d3SJohn Marino  *    notice unmodified, this list of conditions, and the following
1186d7f5d3SJohn Marino  *    disclaimer.
1286d7f5d3SJohn Marino  * 2. Redistributions in binary form must reproduce the above copyright
1386d7f5d3SJohn Marino  *    notice, this list of conditions and the following disclaimer in the
1486d7f5d3SJohn Marino  *    documentation and/or other materials provided with the distribution.
1586d7f5d3SJohn Marino  *
1686d7f5d3SJohn Marino  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
1786d7f5d3SJohn Marino  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
1886d7f5d3SJohn Marino  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
1986d7f5d3SJohn Marino  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
2086d7f5d3SJohn Marino  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
2186d7f5d3SJohn Marino  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
2286d7f5d3SJohn Marino  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
2386d7f5d3SJohn Marino  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
2486d7f5d3SJohn Marino  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
2586d7f5d3SJohn Marino  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
2686d7f5d3SJohn Marino  * SUCH DAMAGE.
2786d7f5d3SJohn Marino  *
2886d7f5d3SJohn Marino  * $FreeBSD: src/sys/dev/fxp/if_fxpreg.h,v 1.23.2.5 2001/11/02 16:50:41 jlemon Exp $
2986d7f5d3SJohn Marino  * $DragonFly: src/sys/dev/netif/fxp/if_fxpreg.h,v 1.2 2003/06/17 04:28:26 dillon Exp $
3086d7f5d3SJohn Marino  */
3186d7f5d3SJohn Marino 
3286d7f5d3SJohn Marino #define FXP_VENDORID_INTEL	0x8086
3386d7f5d3SJohn Marino 
3486d7f5d3SJohn Marino #define FXP_PCI_MMBA	0x10
3586d7f5d3SJohn Marino #define FXP_PCI_IOBA	0x14
3686d7f5d3SJohn Marino 
3786d7f5d3SJohn Marino /*
3886d7f5d3SJohn Marino  * Control/status registers.
3986d7f5d3SJohn Marino  */
4086d7f5d3SJohn Marino #define	FXP_CSR_SCB_RUSCUS	0	/* scb_rus/scb_cus (1 byte) */
4186d7f5d3SJohn Marino #define	FXP_CSR_SCB_STATACK	1	/* scb_statack (1 byte) */
4286d7f5d3SJohn Marino #define	FXP_CSR_SCB_COMMAND	2	/* scb_command (1 byte) */
4386d7f5d3SJohn Marino #define	FXP_CSR_SCB_INTRCNTL	3	/* scb_intrcntl (1 byte) */
4486d7f5d3SJohn Marino #define	FXP_CSR_SCB_GENERAL	4	/* scb_general (4 bytes) */
4586d7f5d3SJohn Marino #define	FXP_CSR_PORT		8	/* port (4 bytes) */
4686d7f5d3SJohn Marino #define	FXP_CSR_FLASHCONTROL	12	/* flash control (2 bytes) */
4786d7f5d3SJohn Marino #define	FXP_CSR_EEPROMCONTROL	14	/* eeprom control (2 bytes) */
4886d7f5d3SJohn Marino #define	FXP_CSR_MDICONTROL	16	/* mdi control (4 bytes) */
4986d7f5d3SJohn Marino #define	FXP_CSR_FLOWCONTROL	0x19	/* flow control (2 bytes) */
5086d7f5d3SJohn Marino #define	FXP_CSR_GENCONTROL	0x1C	/* general control (1 byte) */
5186d7f5d3SJohn Marino 
5286d7f5d3SJohn Marino /*
5386d7f5d3SJohn Marino  * FOR REFERENCE ONLY, the old definition of FXP_CSR_SCB_RUSCUS:
5486d7f5d3SJohn Marino  *
5586d7f5d3SJohn Marino  *	volatile u_int8_t	:2,
5686d7f5d3SJohn Marino  *				scb_rus:4,
5786d7f5d3SJohn Marino  *				scb_cus:2;
5886d7f5d3SJohn Marino  */
5986d7f5d3SJohn Marino 
6086d7f5d3SJohn Marino #define FXP_PORT_SOFTWARE_RESET		0
6186d7f5d3SJohn Marino #define FXP_PORT_SELFTEST		1
6286d7f5d3SJohn Marino #define FXP_PORT_SELECTIVE_RESET	2
6386d7f5d3SJohn Marino #define FXP_PORT_DUMP			3
6486d7f5d3SJohn Marino 
6586d7f5d3SJohn Marino #define FXP_SCB_RUS_IDLE		0
6686d7f5d3SJohn Marino #define FXP_SCB_RUS_SUSPENDED		1
6786d7f5d3SJohn Marino #define FXP_SCB_RUS_NORESOURCES		2
6886d7f5d3SJohn Marino #define FXP_SCB_RUS_READY		4
6986d7f5d3SJohn Marino #define FXP_SCB_RUS_SUSP_NORBDS		9
7086d7f5d3SJohn Marino #define FXP_SCB_RUS_NORES_NORBDS	10
7186d7f5d3SJohn Marino #define FXP_SCB_RUS_READY_NORBDS	12
7286d7f5d3SJohn Marino 
7386d7f5d3SJohn Marino #define FXP_SCB_CUS_IDLE		0
7486d7f5d3SJohn Marino #define FXP_SCB_CUS_SUSPENDED		1
7586d7f5d3SJohn Marino #define FXP_SCB_CUS_ACTIVE		2
7686d7f5d3SJohn Marino 
7786d7f5d3SJohn Marino #define FXP_SCB_INTR_DISABLE		0x01	/* Disable all interrupts */
7886d7f5d3SJohn Marino #define FXP_SCB_INTR_SWI		0x02	/* Generate SWI */
7986d7f5d3SJohn Marino #define FXP_SCB_INTMASK_FCP		0x04
8086d7f5d3SJohn Marino #define FXP_SCB_INTMASK_ER		0x08
8186d7f5d3SJohn Marino #define FXP_SCB_INTMASK_RNR		0x10
8286d7f5d3SJohn Marino #define FXP_SCB_INTMASK_CNA		0x20
8386d7f5d3SJohn Marino #define FXP_SCB_INTMASK_FR		0x40
8486d7f5d3SJohn Marino #define FXP_SCB_INTMASK_CXTNO		0x80
8586d7f5d3SJohn Marino 
8686d7f5d3SJohn Marino #define FXP_SCB_STATACK_FCP		0x01	/* Flow Control Pause */
8786d7f5d3SJohn Marino #define FXP_SCB_STATACK_ER		0x02	/* Early Receive */
8886d7f5d3SJohn Marino #define FXP_SCB_STATACK_SWI		0x04
8986d7f5d3SJohn Marino #define FXP_SCB_STATACK_MDI		0x08
9086d7f5d3SJohn Marino #define FXP_SCB_STATACK_RNR		0x10
9186d7f5d3SJohn Marino #define FXP_SCB_STATACK_CNA		0x20
9286d7f5d3SJohn Marino #define FXP_SCB_STATACK_FR		0x40
9386d7f5d3SJohn Marino #define FXP_SCB_STATACK_CXTNO		0x80
9486d7f5d3SJohn Marino 
9586d7f5d3SJohn Marino #define FXP_SCB_COMMAND_CU_NOP		0x00
9686d7f5d3SJohn Marino #define FXP_SCB_COMMAND_CU_START	0x10
9786d7f5d3SJohn Marino #define FXP_SCB_COMMAND_CU_RESUME	0x20
9886d7f5d3SJohn Marino #define FXP_SCB_COMMAND_CU_DUMP_ADR	0x40
9986d7f5d3SJohn Marino #define FXP_SCB_COMMAND_CU_DUMP		0x50
10086d7f5d3SJohn Marino #define FXP_SCB_COMMAND_CU_BASE		0x60
10186d7f5d3SJohn Marino #define FXP_SCB_COMMAND_CU_DUMPRESET	0x70
10286d7f5d3SJohn Marino 
10386d7f5d3SJohn Marino #define FXP_SCB_COMMAND_RU_NOP		0
10486d7f5d3SJohn Marino #define FXP_SCB_COMMAND_RU_START	1
10586d7f5d3SJohn Marino #define FXP_SCB_COMMAND_RU_RESUME	2
10686d7f5d3SJohn Marino #define FXP_SCB_COMMAND_RU_ABORT	4
10786d7f5d3SJohn Marino #define FXP_SCB_COMMAND_RU_LOADHDS	5
10886d7f5d3SJohn Marino #define FXP_SCB_COMMAND_RU_BASE		6
10986d7f5d3SJohn Marino #define FXP_SCB_COMMAND_RU_RBDRESUME	7
11086d7f5d3SJohn Marino 
11186d7f5d3SJohn Marino /*
11286d7f5d3SJohn Marino  * Command block definitions
11386d7f5d3SJohn Marino  */
11486d7f5d3SJohn Marino struct fxp_cb_nop {
11586d7f5d3SJohn Marino 	void *fill[2];
11686d7f5d3SJohn Marino 	volatile u_int16_t cb_status;
11786d7f5d3SJohn Marino 	volatile u_int16_t cb_command;
11886d7f5d3SJohn Marino 	volatile u_int32_t link_addr;
11986d7f5d3SJohn Marino };
12086d7f5d3SJohn Marino struct fxp_cb_ias {
12186d7f5d3SJohn Marino 	void *fill[2];
12286d7f5d3SJohn Marino 	volatile u_int16_t cb_status;
12386d7f5d3SJohn Marino 	volatile u_int16_t cb_command;
12486d7f5d3SJohn Marino 	volatile u_int32_t link_addr;
12586d7f5d3SJohn Marino 	volatile u_int8_t macaddr[6];
12686d7f5d3SJohn Marino };
12786d7f5d3SJohn Marino /* I hate bit-fields :-( */
12886d7f5d3SJohn Marino struct fxp_cb_config {
12986d7f5d3SJohn Marino 	void *fill[2];
13086d7f5d3SJohn Marino 	volatile u_int16_t	cb_status;
13186d7f5d3SJohn Marino 	volatile u_int16_t	cb_command;
13286d7f5d3SJohn Marino 	volatile u_int32_t	link_addr;
13386d7f5d3SJohn Marino 	volatile u_int		byte_count:6,
13486d7f5d3SJohn Marino 				:2;
13586d7f5d3SJohn Marino 	volatile u_int		rx_fifo_limit:4,
13686d7f5d3SJohn Marino 				tx_fifo_limit:3,
13786d7f5d3SJohn Marino 				:1;
13886d7f5d3SJohn Marino 	volatile u_int8_t	adaptive_ifs;
13986d7f5d3SJohn Marino 	volatile u_int		mwi_enable:1,			/* 8,9 */
14086d7f5d3SJohn Marino 				type_enable:1,			/* 8,9 */
14186d7f5d3SJohn Marino 				read_align_en:1,		/* 8,9 */
14286d7f5d3SJohn Marino 				end_wr_on_cl:1,			/* 8,9 */
14386d7f5d3SJohn Marino 				:4;
14486d7f5d3SJohn Marino 	volatile u_int		rx_dma_bytecount:7,
14586d7f5d3SJohn Marino 				:1;
14686d7f5d3SJohn Marino 	volatile u_int		tx_dma_bytecount:7,
14786d7f5d3SJohn Marino 				dma_mbce:1;
14886d7f5d3SJohn Marino 	volatile u_int		late_scb:1,			/* 7 */
14986d7f5d3SJohn Marino 				direct_dma_dis:1,		/* 8,9 */
15086d7f5d3SJohn Marino 				tno_int_or_tco_en:1,		/* 7,9 */
15186d7f5d3SJohn Marino 				ci_int:1,
15286d7f5d3SJohn Marino 				ext_txcb_dis:1,			/* 8,9 */
15386d7f5d3SJohn Marino 				ext_stats_dis:1,		/* 8,9 */
15486d7f5d3SJohn Marino 				keep_overrun_rx:1,
15586d7f5d3SJohn Marino 				save_bf:1;
15686d7f5d3SJohn Marino 	volatile u_int		disc_short_rx:1,
15786d7f5d3SJohn Marino 				underrun_retry:2,
15886d7f5d3SJohn Marino 				:3,
15986d7f5d3SJohn Marino 				two_frames:1,			/* 8,9 */
16086d7f5d3SJohn Marino 				dyn_tbd:1;			/* 8,9 */
16186d7f5d3SJohn Marino 	volatile u_int		mediatype:1,			/* 7 */
16286d7f5d3SJohn Marino 				:6,
16386d7f5d3SJohn Marino 				csma_dis:1;			/* 8,9 */
16486d7f5d3SJohn Marino 	volatile u_int		tcp_udp_cksum:1,		/* 9 */
16586d7f5d3SJohn Marino 				:3,
16686d7f5d3SJohn Marino 				vlan_tco:1,			/* 8,9 */
16786d7f5d3SJohn Marino 				link_wake_en:1,			/* 8,9 */
16886d7f5d3SJohn Marino 				arp_wake_en:1,			/* 8 */
16986d7f5d3SJohn Marino 				mc_wake_en:1;			/* 8 */
17086d7f5d3SJohn Marino 	volatile u_int		:3,
17186d7f5d3SJohn Marino 				nsai:1,
17286d7f5d3SJohn Marino 				preamble_length:2,
17386d7f5d3SJohn Marino 				loopback:2;
17486d7f5d3SJohn Marino 	volatile u_int		linear_priority:3,		/* 7 */
17586d7f5d3SJohn Marino 				:5;
17686d7f5d3SJohn Marino 	volatile u_int		linear_pri_mode:1,		/* 7 */
17786d7f5d3SJohn Marino 				:3,
17886d7f5d3SJohn Marino 				interfrm_spacing:4;
17986d7f5d3SJohn Marino 	volatile u_int		:8;
18086d7f5d3SJohn Marino 	volatile u_int		:8;
18186d7f5d3SJohn Marino 	volatile u_int		promiscuous:1,
18286d7f5d3SJohn Marino 				bcast_disable:1,
18386d7f5d3SJohn Marino 				wait_after_win:1,		/* 8,9 */
18486d7f5d3SJohn Marino 				:1,
18586d7f5d3SJohn Marino 				ignore_ul:1,			/* 8,9 */
18686d7f5d3SJohn Marino 				crc16_en:1,			/* 9 */
18786d7f5d3SJohn Marino 				:1,
18886d7f5d3SJohn Marino 				crscdt:1;
18986d7f5d3SJohn Marino 	volatile u_int		fc_delay_lsb:8;			/* 8,9 */
19086d7f5d3SJohn Marino 	volatile u_int		fc_delay_msb:8;			/* 8,9 */
19186d7f5d3SJohn Marino 	volatile u_int		stripping:1,
19286d7f5d3SJohn Marino 				padding:1,
19386d7f5d3SJohn Marino 				rcv_crc_xfer:1,
19486d7f5d3SJohn Marino 				long_rx_en:1,			/* 8,9 */
19586d7f5d3SJohn Marino 				pri_fc_thresh:3,		/* 8,9 */
19686d7f5d3SJohn Marino 				:1;
19786d7f5d3SJohn Marino 	volatile u_int		ia_wake_en:1,			/* 8 */
19886d7f5d3SJohn Marino 				magic_pkt_dis:1,		/* 8,9,!9ER */
19986d7f5d3SJohn Marino 				tx_fc_dis:1,			/* 8,9 */
20086d7f5d3SJohn Marino 				rx_fc_restop:1,			/* 8,9 */
20186d7f5d3SJohn Marino 				rx_fc_restart:1,		/* 8,9 */
20286d7f5d3SJohn Marino 				fc_filter:1,			/* 8,9 */
20386d7f5d3SJohn Marino 				force_fdx:1,
20486d7f5d3SJohn Marino 				fdx_pin_en:1;
20586d7f5d3SJohn Marino 	volatile u_int		:5,
20686d7f5d3SJohn Marino 				pri_fc_loc:1,			/* 8,9 */
20786d7f5d3SJohn Marino 				multi_ia:1,
20886d7f5d3SJohn Marino 				:1;
20986d7f5d3SJohn Marino 	volatile u_int		:3,
21086d7f5d3SJohn Marino 				mc_all:1,
21186d7f5d3SJohn Marino 				:4;
21286d7f5d3SJohn Marino };
21386d7f5d3SJohn Marino 
21486d7f5d3SJohn Marino #define MAXMCADDR 80
21586d7f5d3SJohn Marino struct fxp_cb_mcs {
21686d7f5d3SJohn Marino 	struct fxp_cb_tx *next;
21786d7f5d3SJohn Marino 	struct mbuf *mb_head;
21886d7f5d3SJohn Marino 	volatile u_int16_t cb_status;
21986d7f5d3SJohn Marino 	volatile u_int16_t cb_command;
22086d7f5d3SJohn Marino 	volatile u_int32_t link_addr;
22186d7f5d3SJohn Marino 	volatile u_int16_t mc_cnt;
22286d7f5d3SJohn Marino 	volatile u_int8_t mc_addr[MAXMCADDR][6];
22386d7f5d3SJohn Marino };
22486d7f5d3SJohn Marino 
22586d7f5d3SJohn Marino #define MAXUCODESIZE 192
22686d7f5d3SJohn Marino struct fxp_cb_ucode {
22786d7f5d3SJohn Marino 	void *fill[2];
22886d7f5d3SJohn Marino 	u_int16_t cb_status;
22986d7f5d3SJohn Marino 	u_int16_t cb_command;
23086d7f5d3SJohn Marino 	u_int32_t link_addr;
23186d7f5d3SJohn Marino 	u_int32_t ucode[MAXUCODESIZE];
23286d7f5d3SJohn Marino };
23386d7f5d3SJohn Marino 
23486d7f5d3SJohn Marino /*
23586d7f5d3SJohn Marino  * Number of DMA segments in a TxCB. Note that this is carefully
23686d7f5d3SJohn Marino  * chosen to make the total struct size an even power of two. It's
23786d7f5d3SJohn Marino  * critical that no TxCB be split across a page boundry since
23886d7f5d3SJohn Marino  * no attempt is made to allocate physically contiguous memory.
23986d7f5d3SJohn Marino  */
24086d7f5d3SJohn Marino #define FXP_TXCB_FIXED  16              /* cb_status .. tbd_number */
24186d7f5d3SJohn Marino #define FXP_NTXSEG      ((256 - (sizeof(void *) * 2) - FXP_TXCB_FIXED) / 8)
24286d7f5d3SJohn Marino 
24386d7f5d3SJohn Marino struct fxp_tbd {
24486d7f5d3SJohn Marino 	volatile u_int32_t tb_addr;
24586d7f5d3SJohn Marino 	volatile u_int32_t tb_size;
24686d7f5d3SJohn Marino };
24786d7f5d3SJohn Marino struct fxp_cb_tx {
24886d7f5d3SJohn Marino 	struct fxp_cb_tx *next;
24986d7f5d3SJohn Marino 	struct mbuf *mb_head;
25086d7f5d3SJohn Marino 	volatile u_int16_t cb_status;
25186d7f5d3SJohn Marino 	volatile u_int16_t cb_command;
25286d7f5d3SJohn Marino 	volatile u_int32_t link_addr;
25386d7f5d3SJohn Marino 	volatile u_int32_t tbd_array_addr;
25486d7f5d3SJohn Marino 	volatile u_int16_t byte_count;
25586d7f5d3SJohn Marino 	volatile u_int8_t tx_threshold;
25686d7f5d3SJohn Marino 	volatile u_int8_t tbd_number;
25786d7f5d3SJohn Marino 	/*
25886d7f5d3SJohn Marino 	 * The following structure isn't actually part of the TxCB,
25986d7f5d3SJohn Marino 	 * unless the extended TxCB feature is being used.  In this
26086d7f5d3SJohn Marino 	 * case, the first two elements of the structure below are
26186d7f5d3SJohn Marino 	 * fetched along with the TxCB.
26286d7f5d3SJohn Marino 	 */
26386d7f5d3SJohn Marino 	volatile struct fxp_tbd tbd[FXP_NTXSEG];
26486d7f5d3SJohn Marino };
26586d7f5d3SJohn Marino 
26686d7f5d3SJohn Marino /*
26786d7f5d3SJohn Marino  * Control Block (CB) definitions
26886d7f5d3SJohn Marino  */
26986d7f5d3SJohn Marino 
27086d7f5d3SJohn Marino /* status */
27186d7f5d3SJohn Marino #define FXP_CB_STATUS_OK	0x2000
27286d7f5d3SJohn Marino #define FXP_CB_STATUS_C		0x8000
27386d7f5d3SJohn Marino /* commands */
27486d7f5d3SJohn Marino #define FXP_CB_COMMAND_NOP	0x0
27586d7f5d3SJohn Marino #define FXP_CB_COMMAND_IAS	0x1
27686d7f5d3SJohn Marino #define FXP_CB_COMMAND_CONFIG	0x2
27786d7f5d3SJohn Marino #define FXP_CB_COMMAND_MCAS	0x3
27886d7f5d3SJohn Marino #define FXP_CB_COMMAND_XMIT	0x4
27986d7f5d3SJohn Marino #define FXP_CB_COMMAND_UCODE	0x5
28086d7f5d3SJohn Marino #define FXP_CB_COMMAND_DUMP	0x6
28186d7f5d3SJohn Marino #define FXP_CB_COMMAND_DIAG	0x7
28286d7f5d3SJohn Marino /* command flags */
28386d7f5d3SJohn Marino #define FXP_CB_COMMAND_SF	0x0008	/* simple/flexible mode */
28486d7f5d3SJohn Marino #define FXP_CB_COMMAND_I	0x2000	/* generate interrupt on completion */
28586d7f5d3SJohn Marino #define FXP_CB_COMMAND_S	0x4000	/* suspend on completion */
28686d7f5d3SJohn Marino #define FXP_CB_COMMAND_EL	0x8000	/* end of list */
28786d7f5d3SJohn Marino 
28886d7f5d3SJohn Marino /*
28986d7f5d3SJohn Marino  * RFA definitions
29086d7f5d3SJohn Marino  */
29186d7f5d3SJohn Marino 
29286d7f5d3SJohn Marino struct fxp_rfa {
29386d7f5d3SJohn Marino 	volatile u_int16_t rfa_status;
29486d7f5d3SJohn Marino 	volatile u_int16_t rfa_control;
29586d7f5d3SJohn Marino         volatile u_int8_t link_addr[4];
29686d7f5d3SJohn Marino         volatile u_int8_t rbd_addr[4];
29786d7f5d3SJohn Marino 	volatile u_int16_t actual_size;
29886d7f5d3SJohn Marino 	volatile u_int16_t size;
29986d7f5d3SJohn Marino };
30086d7f5d3SJohn Marino #define FXP_RFA_STATUS_RCOL	0x0001	/* receive collision */
30186d7f5d3SJohn Marino #define FXP_RFA_STATUS_IAMATCH	0x0002	/* 0 = matches station address */
30286d7f5d3SJohn Marino #define FXP_RFA_STATUS_S4	0x0010	/* receive error from PHY */
30386d7f5d3SJohn Marino #define FXP_RFA_STATUS_TL	0x0020	/* type/length */
30486d7f5d3SJohn Marino #define FXP_RFA_STATUS_FTS	0x0080	/* frame too short */
30586d7f5d3SJohn Marino #define FXP_RFA_STATUS_OVERRUN	0x0100	/* DMA overrun */
30686d7f5d3SJohn Marino #define FXP_RFA_STATUS_RNR	0x0200	/* no resources */
30786d7f5d3SJohn Marino #define FXP_RFA_STATUS_ALIGN	0x0400	/* alignment error */
30886d7f5d3SJohn Marino #define FXP_RFA_STATUS_CRC	0x0800	/* CRC error */
30986d7f5d3SJohn Marino #define FXP_RFA_STATUS_OK	0x2000	/* packet received okay */
31086d7f5d3SJohn Marino #define FXP_RFA_STATUS_C	0x8000	/* packet reception complete */
31186d7f5d3SJohn Marino #define FXP_RFA_CONTROL_SF	0x08	/* simple/flexible memory mode */
31286d7f5d3SJohn Marino #define FXP_RFA_CONTROL_H	0x10	/* header RFD */
31386d7f5d3SJohn Marino #define FXP_RFA_CONTROL_S	0x4000	/* suspend after reception */
31486d7f5d3SJohn Marino #define FXP_RFA_CONTROL_EL	0x8000	/* end of list */
31586d7f5d3SJohn Marino 
31686d7f5d3SJohn Marino /*
31786d7f5d3SJohn Marino  * Statistics dump area definitions
31886d7f5d3SJohn Marino  */
31986d7f5d3SJohn Marino struct fxp_stats {
32086d7f5d3SJohn Marino 	volatile u_int32_t tx_good;
32186d7f5d3SJohn Marino 	volatile u_int32_t tx_maxcols;
32286d7f5d3SJohn Marino 	volatile u_int32_t tx_latecols;
32386d7f5d3SJohn Marino 	volatile u_int32_t tx_underruns;
32486d7f5d3SJohn Marino 	volatile u_int32_t tx_lostcrs;
32586d7f5d3SJohn Marino 	volatile u_int32_t tx_deffered;
32686d7f5d3SJohn Marino 	volatile u_int32_t tx_single_collisions;
32786d7f5d3SJohn Marino 	volatile u_int32_t tx_multiple_collisions;
32886d7f5d3SJohn Marino 	volatile u_int32_t tx_total_collisions;
32986d7f5d3SJohn Marino 	volatile u_int32_t rx_good;
33086d7f5d3SJohn Marino 	volatile u_int32_t rx_crc_errors;
33186d7f5d3SJohn Marino 	volatile u_int32_t rx_alignment_errors;
33286d7f5d3SJohn Marino 	volatile u_int32_t rx_rnr_errors;
33386d7f5d3SJohn Marino 	volatile u_int32_t rx_overrun_errors;
33486d7f5d3SJohn Marino 	volatile u_int32_t rx_cdt_errors;
33586d7f5d3SJohn Marino 	volatile u_int32_t rx_shortframes;
33686d7f5d3SJohn Marino 	volatile u_int32_t completion_status;
33786d7f5d3SJohn Marino };
33886d7f5d3SJohn Marino #define FXP_STATS_DUMP_COMPLETE	0xa005
33986d7f5d3SJohn Marino #define FXP_STATS_DR_COMPLETE	0xa007
34086d7f5d3SJohn Marino 
34186d7f5d3SJohn Marino /*
34286d7f5d3SJohn Marino  * Serial EEPROM control register bits
34386d7f5d3SJohn Marino  */
34486d7f5d3SJohn Marino #define FXP_EEPROM_EESK		0x01 		/* shift clock */
34586d7f5d3SJohn Marino #define FXP_EEPROM_EECS		0x02 		/* chip select */
34686d7f5d3SJohn Marino #define FXP_EEPROM_EEDI		0x04 		/* data in */
34786d7f5d3SJohn Marino #define FXP_EEPROM_EEDO		0x08 		/* data out */
34886d7f5d3SJohn Marino 
34986d7f5d3SJohn Marino /*
35086d7f5d3SJohn Marino  * Serial EEPROM opcodes, including start bit
35186d7f5d3SJohn Marino  */
35286d7f5d3SJohn Marino #define FXP_EEPROM_OPC_ERASE	0x4
35386d7f5d3SJohn Marino #define FXP_EEPROM_OPC_WRITE	0x5
35486d7f5d3SJohn Marino #define FXP_EEPROM_OPC_READ	0x6
35586d7f5d3SJohn Marino 
35686d7f5d3SJohn Marino /*
35786d7f5d3SJohn Marino  * Management Data Interface opcodes
35886d7f5d3SJohn Marino  */
35986d7f5d3SJohn Marino #define FXP_MDI_WRITE		0x1
36086d7f5d3SJohn Marino #define FXP_MDI_READ		0x2
36186d7f5d3SJohn Marino 
36286d7f5d3SJohn Marino /*
36386d7f5d3SJohn Marino  * PHY device types
36486d7f5d3SJohn Marino  */
36586d7f5d3SJohn Marino #define FXP_PHY_DEVICE_MASK	0x3f00
36686d7f5d3SJohn Marino #define FXP_PHY_SERIAL_ONLY	0x8000
36786d7f5d3SJohn Marino #define FXP_PHY_NONE		0
36886d7f5d3SJohn Marino #define FXP_PHY_82553A		1
36986d7f5d3SJohn Marino #define FXP_PHY_82553C		2
37086d7f5d3SJohn Marino #define FXP_PHY_82503		3
37186d7f5d3SJohn Marino #define FXP_PHY_DP83840		4
37286d7f5d3SJohn Marino #define FXP_PHY_80C240		5
37386d7f5d3SJohn Marino #define FXP_PHY_80C24		6
37486d7f5d3SJohn Marino #define FXP_PHY_82555		7
37586d7f5d3SJohn Marino #define FXP_PHY_DP83840A	10
37686d7f5d3SJohn Marino #define FXP_PHY_82555B		11
37786d7f5d3SJohn Marino 
37886d7f5d3SJohn Marino /*
37986d7f5d3SJohn Marino  * Chip revision values.
38086d7f5d3SJohn Marino  */
38186d7f5d3SJohn Marino #define FXP_REV_82557		1       /* catchall 82557 chip type */
38286d7f5d3SJohn Marino #define FXP_REV_82558_A4	4	/* 82558 A4 stepping */
38386d7f5d3SJohn Marino #define FXP_REV_82558_B0	5	/* 82558 B0 stepping */
38486d7f5d3SJohn Marino #define FXP_REV_82559_A0	8	/* 82559 A0 stepping */
38586d7f5d3SJohn Marino #define FXP_REV_82559S_A	9	/* 82559S A stepping */
38686d7f5d3SJohn Marino #define FXP_REV_82550		12
38786d7f5d3SJohn Marino #define FXP_REV_82550_C		13	/* 82550 C stepping */
388