15330213cSSepherosa Ziehau /* 25330213cSSepherosa Ziehau * Copyright (c) 2004 Joerg Sonnenberger <joerg@bec.de>. All rights reserved. 35330213cSSepherosa Ziehau * 45330213cSSepherosa Ziehau * Copyright (c) 2001-2008, Intel Corporation 55330213cSSepherosa Ziehau * All rights reserved. 65330213cSSepherosa Ziehau * 75330213cSSepherosa Ziehau * Redistribution and use in source and binary forms, with or without 85330213cSSepherosa Ziehau * modification, are permitted provided that the following conditions are met: 95330213cSSepherosa Ziehau * 105330213cSSepherosa Ziehau * 1. Redistributions of source code must retain the above copyright notice, 115330213cSSepherosa Ziehau * this list of conditions and the following disclaimer. 125330213cSSepherosa Ziehau * 135330213cSSepherosa Ziehau * 2. Redistributions in binary form must reproduce the above copyright 145330213cSSepherosa Ziehau * notice, this list of conditions and the following disclaimer in the 155330213cSSepherosa Ziehau * documentation and/or other materials provided with the distribution. 165330213cSSepherosa Ziehau * 175330213cSSepherosa Ziehau * 3. Neither the name of the Intel Corporation nor the names of its 185330213cSSepherosa Ziehau * contributors may be used to endorse or promote products derived from 195330213cSSepherosa Ziehau * this software without specific prior written permission. 205330213cSSepherosa Ziehau * 215330213cSSepherosa Ziehau * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 225330213cSSepherosa Ziehau * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 235330213cSSepherosa Ziehau * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 245330213cSSepherosa Ziehau * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE 255330213cSSepherosa Ziehau * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 265330213cSSepherosa Ziehau * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 275330213cSSepherosa Ziehau * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 285330213cSSepherosa Ziehau * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 295330213cSSepherosa Ziehau * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 305330213cSSepherosa Ziehau * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 315330213cSSepherosa Ziehau * POSSIBILITY OF SUCH DAMAGE. 325330213cSSepherosa Ziehau * 335330213cSSepherosa Ziehau * 345330213cSSepherosa Ziehau * Copyright (c) 2005 The DragonFly Project. All rights reserved. 355330213cSSepherosa Ziehau * 365330213cSSepherosa Ziehau * This code is derived from software contributed to The DragonFly Project 375330213cSSepherosa Ziehau * by Matthew Dillon <dillon@backplane.com> 385330213cSSepherosa Ziehau * 395330213cSSepherosa Ziehau * Redistribution and use in source and binary forms, with or without 405330213cSSepherosa Ziehau * modification, are permitted provided that the following conditions 415330213cSSepherosa Ziehau * are met: 425330213cSSepherosa Ziehau * 435330213cSSepherosa Ziehau * 1. Redistributions of source code must retain the above copyright 445330213cSSepherosa Ziehau * notice, this list of conditions and the following disclaimer. 455330213cSSepherosa Ziehau * 2. Redistributions in binary form must reproduce the above copyright 465330213cSSepherosa Ziehau * notice, this list of conditions and the following disclaimer in 475330213cSSepherosa Ziehau * the documentation and/or other materials provided with the 485330213cSSepherosa Ziehau * distribution. 495330213cSSepherosa Ziehau * 3. Neither the name of The DragonFly Project nor the names of its 505330213cSSepherosa Ziehau * contributors may be used to endorse or promote products derived 515330213cSSepherosa Ziehau * from this software without specific, prior written permission. 525330213cSSepherosa Ziehau * 535330213cSSepherosa Ziehau * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 545330213cSSepherosa Ziehau * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 555330213cSSepherosa Ziehau * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS 565330213cSSepherosa Ziehau * FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE 575330213cSSepherosa Ziehau * COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, 585330213cSSepherosa Ziehau * INCIDENTAL, SPECIAL, EXEMPLARY OR CONSEQUENTIAL DAMAGES (INCLUDING, 595330213cSSepherosa Ziehau * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 605330213cSSepherosa Ziehau * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED 615330213cSSepherosa Ziehau * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, 625330213cSSepherosa Ziehau * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT 635330213cSSepherosa Ziehau * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 645330213cSSepherosa Ziehau * SUCH DAMAGE. 655330213cSSepherosa Ziehau */ 665330213cSSepherosa Ziehau 675330213cSSepherosa Ziehau #include "opt_polling.h" 685330213cSSepherosa Ziehau #include "opt_serializer.h" 698434a83bSSepherosa Ziehau #include "opt_rss.h" 70e6cde6e6SSepherosa Ziehau #include "opt_emx.h" 715330213cSSepherosa Ziehau 725330213cSSepherosa Ziehau #include <sys/param.h> 735330213cSSepherosa Ziehau #include <sys/bus.h> 745330213cSSepherosa Ziehau #include <sys/endian.h> 755330213cSSepherosa Ziehau #include <sys/interrupt.h> 765330213cSSepherosa Ziehau #include <sys/kernel.h> 775330213cSSepherosa Ziehau #include <sys/ktr.h> 785330213cSSepherosa Ziehau #include <sys/malloc.h> 795330213cSSepherosa Ziehau #include <sys/mbuf.h> 805330213cSSepherosa Ziehau #include <sys/proc.h> 815330213cSSepherosa Ziehau #include <sys/rman.h> 825330213cSSepherosa Ziehau #include <sys/serialize.h> 835330213cSSepherosa Ziehau #include <sys/socket.h> 845330213cSSepherosa Ziehau #include <sys/sockio.h> 855330213cSSepherosa Ziehau #include <sys/sysctl.h> 865330213cSSepherosa Ziehau #include <sys/systm.h> 875330213cSSepherosa Ziehau 885330213cSSepherosa Ziehau #include <net/bpf.h> 895330213cSSepherosa Ziehau #include <net/ethernet.h> 905330213cSSepherosa Ziehau #include <net/if.h> 915330213cSSepherosa Ziehau #include <net/if_arp.h> 925330213cSSepherosa Ziehau #include <net/if_dl.h> 935330213cSSepherosa Ziehau #include <net/if_media.h> 945330213cSSepherosa Ziehau #include <net/ifq_var.h> 9589d8e73dSSepherosa Ziehau #include <net/toeplitz.h> 969cc86e17SSepherosa Ziehau #include <net/toeplitz2.h> 975330213cSSepherosa Ziehau #include <net/vlan/if_vlan_var.h> 985330213cSSepherosa Ziehau #include <net/vlan/if_vlan_ether.h> 995330213cSSepherosa Ziehau 1005330213cSSepherosa Ziehau #include <netinet/in_systm.h> 1015330213cSSepherosa Ziehau #include <netinet/in.h> 1025330213cSSepherosa Ziehau #include <netinet/ip.h> 1035330213cSSepherosa Ziehau #include <netinet/tcp.h> 1045330213cSSepherosa Ziehau #include <netinet/udp.h> 1055330213cSSepherosa Ziehau 1065330213cSSepherosa Ziehau #include <bus/pci/pcivar.h> 1075330213cSSepherosa Ziehau #include <bus/pci/pcireg.h> 1085330213cSSepherosa Ziehau 1095330213cSSepherosa Ziehau #include <dev/netif/ig_hal/e1000_api.h> 1105330213cSSepherosa Ziehau #include <dev/netif/ig_hal/e1000_82571.h> 1115330213cSSepherosa Ziehau #include <dev/netif/emx/if_emx.h> 1125330213cSSepherosa Ziehau 1133f939c23SSepherosa Ziehau #ifdef EMX_RSS_DEBUG 1143f939c23SSepherosa Ziehau #define EMX_RSS_DPRINTF(sc, lvl, fmt, ...) \ 1153f939c23SSepherosa Ziehau do { \ 11689d8e73dSSepherosa Ziehau if (sc->rss_debug >= lvl) \ 1173f939c23SSepherosa Ziehau if_printf(&sc->arpcom.ac_if, fmt, __VA_ARGS__); \ 1183f939c23SSepherosa Ziehau } while (0) 1193f939c23SSepherosa Ziehau #else /* !EMX_RSS_DEBUG */ 1203f939c23SSepherosa Ziehau #define EMX_RSS_DPRINTF(sc, lvl, fmt, ...) ((void)0) 1213f939c23SSepherosa Ziehau #endif /* EMX_RSS_DEBUG */ 1223f939c23SSepherosa Ziehau 1235330213cSSepherosa Ziehau #define EMX_NAME "Intel(R) PRO/1000 " 1245330213cSSepherosa Ziehau 1255330213cSSepherosa Ziehau #define EMX_DEVICE(id) \ 1265330213cSSepherosa Ziehau { EMX_VENDOR_ID, E1000_DEV_ID_##id, EMX_NAME #id } 1275330213cSSepherosa Ziehau #define EMX_DEVICE_NULL { 0, 0, NULL } 1285330213cSSepherosa Ziehau 1295330213cSSepherosa Ziehau static const struct emx_device { 1305330213cSSepherosa Ziehau uint16_t vid; 1315330213cSSepherosa Ziehau uint16_t did; 1325330213cSSepherosa Ziehau const char *desc; 1335330213cSSepherosa Ziehau } emx_devices[] = { 1345330213cSSepherosa Ziehau EMX_DEVICE(82571EB_COPPER), 1355330213cSSepherosa Ziehau EMX_DEVICE(82571EB_FIBER), 1365330213cSSepherosa Ziehau EMX_DEVICE(82571EB_SERDES), 1375330213cSSepherosa Ziehau EMX_DEVICE(82571EB_SERDES_DUAL), 1385330213cSSepherosa Ziehau EMX_DEVICE(82571EB_SERDES_QUAD), 1395330213cSSepherosa Ziehau EMX_DEVICE(82571EB_QUAD_COPPER), 14075a5634eSSepherosa Ziehau EMX_DEVICE(82571EB_QUAD_COPPER_BP), 1415330213cSSepherosa Ziehau EMX_DEVICE(82571EB_QUAD_COPPER_LP), 1425330213cSSepherosa Ziehau EMX_DEVICE(82571EB_QUAD_FIBER), 1435330213cSSepherosa Ziehau EMX_DEVICE(82571PT_QUAD_COPPER), 1445330213cSSepherosa Ziehau 1455330213cSSepherosa Ziehau EMX_DEVICE(82572EI_COPPER), 1465330213cSSepherosa Ziehau EMX_DEVICE(82572EI_FIBER), 1475330213cSSepherosa Ziehau EMX_DEVICE(82572EI_SERDES), 1485330213cSSepherosa Ziehau EMX_DEVICE(82572EI), 1495330213cSSepherosa Ziehau 1505330213cSSepherosa Ziehau EMX_DEVICE(82573E), 1515330213cSSepherosa Ziehau EMX_DEVICE(82573E_IAMT), 1525330213cSSepherosa Ziehau EMX_DEVICE(82573L), 1535330213cSSepherosa Ziehau 1545330213cSSepherosa Ziehau EMX_DEVICE(80003ES2LAN_COPPER_SPT), 1555330213cSSepherosa Ziehau EMX_DEVICE(80003ES2LAN_SERDES_SPT), 1565330213cSSepherosa Ziehau EMX_DEVICE(80003ES2LAN_COPPER_DPT), 1575330213cSSepherosa Ziehau EMX_DEVICE(80003ES2LAN_SERDES_DPT), 1585330213cSSepherosa Ziehau 1595330213cSSepherosa Ziehau EMX_DEVICE(82574L), 1605330213cSSepherosa Ziehau 1615330213cSSepherosa Ziehau /* required last entry */ 1625330213cSSepherosa Ziehau EMX_DEVICE_NULL 1635330213cSSepherosa Ziehau }; 1645330213cSSepherosa Ziehau 1655330213cSSepherosa Ziehau static int emx_probe(device_t); 1665330213cSSepherosa Ziehau static int emx_attach(device_t); 1675330213cSSepherosa Ziehau static int emx_detach(device_t); 1685330213cSSepherosa Ziehau static int emx_shutdown(device_t); 1695330213cSSepherosa Ziehau static int emx_suspend(device_t); 1705330213cSSepherosa Ziehau static int emx_resume(device_t); 1715330213cSSepherosa Ziehau 1725330213cSSepherosa Ziehau static void emx_init(void *); 1735330213cSSepherosa Ziehau static void emx_stop(struct emx_softc *); 1745330213cSSepherosa Ziehau static int emx_ioctl(struct ifnet *, u_long, caddr_t, struct ucred *); 1755330213cSSepherosa Ziehau static void emx_start(struct ifnet *); 1765330213cSSepherosa Ziehau #ifdef DEVICE_POLLING 1775330213cSSepherosa Ziehau static void emx_poll(struct ifnet *, enum poll_cmd, int); 1785330213cSSepherosa Ziehau #endif 1795330213cSSepherosa Ziehau static void emx_watchdog(struct ifnet *); 1805330213cSSepherosa Ziehau static void emx_media_status(struct ifnet *, struct ifmediareq *); 1815330213cSSepherosa Ziehau static int emx_media_change(struct ifnet *); 1825330213cSSepherosa Ziehau static void emx_timer(void *); 1836d435846SSepherosa Ziehau static void emx_serialize(struct ifnet *, enum ifnet_serialize); 1846d435846SSepherosa Ziehau static void emx_deserialize(struct ifnet *, enum ifnet_serialize); 1856d435846SSepherosa Ziehau static int emx_tryserialize(struct ifnet *, enum ifnet_serialize); 1862c9effcfSSepherosa Ziehau #ifdef INVARIANTS 1872c9effcfSSepherosa Ziehau static void emx_serialize_assert(struct ifnet *, enum ifnet_serialize, 1882c9effcfSSepherosa Ziehau boolean_t); 1892c9effcfSSepherosa Ziehau #endif 1905330213cSSepherosa Ziehau 1915330213cSSepherosa Ziehau static void emx_intr(void *); 192c39e3a1fSSepherosa Ziehau static void emx_rxeof(struct emx_softc *, int, int); 1935330213cSSepherosa Ziehau static void emx_txeof(struct emx_softc *); 1945330213cSSepherosa Ziehau static void emx_tx_collect(struct emx_softc *); 1955330213cSSepherosa Ziehau static void emx_tx_purge(struct emx_softc *); 1965330213cSSepherosa Ziehau static void emx_enable_intr(struct emx_softc *); 1975330213cSSepherosa Ziehau static void emx_disable_intr(struct emx_softc *); 1985330213cSSepherosa Ziehau 199071699f8SSepherosa Ziehau static int emx_dma_alloc(struct emx_softc *); 200071699f8SSepherosa Ziehau static void emx_dma_free(struct emx_softc *); 2015330213cSSepherosa Ziehau static void emx_init_tx_ring(struct emx_softc *); 202c39e3a1fSSepherosa Ziehau static int emx_init_rx_ring(struct emx_softc *, struct emx_rxdata *); 203c39e3a1fSSepherosa Ziehau static void emx_free_rx_ring(struct emx_softc *, struct emx_rxdata *); 2045330213cSSepherosa Ziehau static int emx_create_tx_ring(struct emx_softc *); 205c39e3a1fSSepherosa Ziehau static int emx_create_rx_ring(struct emx_softc *, struct emx_rxdata *); 2065330213cSSepherosa Ziehau static void emx_destroy_tx_ring(struct emx_softc *, int); 207c39e3a1fSSepherosa Ziehau static void emx_destroy_rx_ring(struct emx_softc *, 208c39e3a1fSSepherosa Ziehau struct emx_rxdata *, int); 209c39e3a1fSSepherosa Ziehau static int emx_newbuf(struct emx_softc *, struct emx_rxdata *, int, int); 2105330213cSSepherosa Ziehau static int emx_encap(struct emx_softc *, struct mbuf **); 2115330213cSSepherosa Ziehau static int emx_txcsum_pullup(struct emx_softc *, struct mbuf **); 2125330213cSSepherosa Ziehau static int emx_txcsum(struct emx_softc *, struct mbuf *, 2135330213cSSepherosa Ziehau uint32_t *, uint32_t *); 2145330213cSSepherosa Ziehau 2155330213cSSepherosa Ziehau static int emx_is_valid_eaddr(const uint8_t *); 2165330213cSSepherosa Ziehau static int emx_hw_init(struct emx_softc *); 2175330213cSSepherosa Ziehau static void emx_setup_ifp(struct emx_softc *); 2185330213cSSepherosa Ziehau static void emx_init_tx_unit(struct emx_softc *); 2195330213cSSepherosa Ziehau static void emx_init_rx_unit(struct emx_softc *); 2205330213cSSepherosa Ziehau static void emx_update_stats(struct emx_softc *); 2215330213cSSepherosa Ziehau static void emx_set_promisc(struct emx_softc *); 2225330213cSSepherosa Ziehau static void emx_disable_promisc(struct emx_softc *); 2235330213cSSepherosa Ziehau static void emx_set_multi(struct emx_softc *); 2245330213cSSepherosa Ziehau static void emx_update_link_status(struct emx_softc *); 2255330213cSSepherosa Ziehau static void emx_smartspeed(struct emx_softc *); 2265330213cSSepherosa Ziehau 2275330213cSSepherosa Ziehau static void emx_print_debug_info(struct emx_softc *); 2285330213cSSepherosa Ziehau static void emx_print_nvm_info(struct emx_softc *); 2295330213cSSepherosa Ziehau static void emx_print_hw_stats(struct emx_softc *); 2305330213cSSepherosa Ziehau 2315330213cSSepherosa Ziehau static int emx_sysctl_stats(SYSCTL_HANDLER_ARGS); 2325330213cSSepherosa Ziehau static int emx_sysctl_debug_info(SYSCTL_HANDLER_ARGS); 2335330213cSSepherosa Ziehau static int emx_sysctl_int_throttle(SYSCTL_HANDLER_ARGS); 2345330213cSSepherosa Ziehau static int emx_sysctl_int_tx_nsegs(SYSCTL_HANDLER_ARGS); 2355330213cSSepherosa Ziehau static void emx_add_sysctl(struct emx_softc *); 2365330213cSSepherosa Ziehau 237bca7c435SSepherosa Ziehau static void emx_serialize_skipmain(struct emx_softc *); 238bca7c435SSepherosa Ziehau static void emx_deserialize_skipmain(struct emx_softc *); 239*aabfe6fbSSepherosa Ziehau static int emx_tryserialize_skipmain(struct emx_softc *); 240bca7c435SSepherosa Ziehau 2415330213cSSepherosa Ziehau /* Management and WOL Support */ 2425330213cSSepherosa Ziehau static void emx_get_mgmt(struct emx_softc *); 2435330213cSSepherosa Ziehau static void emx_rel_mgmt(struct emx_softc *); 2445330213cSSepherosa Ziehau static void emx_get_hw_control(struct emx_softc *); 2455330213cSSepherosa Ziehau static void emx_rel_hw_control(struct emx_softc *); 2465330213cSSepherosa Ziehau static void emx_enable_wol(device_t); 2475330213cSSepherosa Ziehau 2485330213cSSepherosa Ziehau static device_method_t emx_methods[] = { 2495330213cSSepherosa Ziehau /* Device interface */ 2505330213cSSepherosa Ziehau DEVMETHOD(device_probe, emx_probe), 2515330213cSSepherosa Ziehau DEVMETHOD(device_attach, emx_attach), 2525330213cSSepherosa Ziehau DEVMETHOD(device_detach, emx_detach), 2535330213cSSepherosa Ziehau DEVMETHOD(device_shutdown, emx_shutdown), 2545330213cSSepherosa Ziehau DEVMETHOD(device_suspend, emx_suspend), 2555330213cSSepherosa Ziehau DEVMETHOD(device_resume, emx_resume), 2565330213cSSepherosa Ziehau { 0, 0 } 2575330213cSSepherosa Ziehau }; 2585330213cSSepherosa Ziehau 2595330213cSSepherosa Ziehau static driver_t emx_driver = { 2605330213cSSepherosa Ziehau "emx", 2615330213cSSepherosa Ziehau emx_methods, 2625330213cSSepherosa Ziehau sizeof(struct emx_softc), 2635330213cSSepherosa Ziehau }; 2645330213cSSepherosa Ziehau 2655330213cSSepherosa Ziehau static devclass_t emx_devclass; 2665330213cSSepherosa Ziehau 2675330213cSSepherosa Ziehau DECLARE_DUMMY_MODULE(if_emx); 2685330213cSSepherosa Ziehau MODULE_DEPEND(emx, ig_hal, 1, 1, 1); 2695330213cSSepherosa Ziehau DRIVER_MODULE(if_emx, pci, emx_driver, emx_devclass, 0, 0); 2705330213cSSepherosa Ziehau 2715330213cSSepherosa Ziehau /* 2725330213cSSepherosa Ziehau * Tunables 2735330213cSSepherosa Ziehau */ 2745330213cSSepherosa Ziehau static int emx_int_throttle_ceil = EMX_DEFAULT_ITR; 2755330213cSSepherosa Ziehau static int emx_rxd = EMX_DEFAULT_RXD; 2765330213cSSepherosa Ziehau static int emx_txd = EMX_DEFAULT_TXD; 2775330213cSSepherosa Ziehau static int emx_smart_pwr_down = FALSE; 2785330213cSSepherosa Ziehau 2795330213cSSepherosa Ziehau /* Controls whether promiscuous also shows bad packets */ 2805330213cSSepherosa Ziehau static int emx_debug_sbp = FALSE; 2815330213cSSepherosa Ziehau 2825330213cSSepherosa Ziehau static int emx_82573_workaround = TRUE; 2835330213cSSepherosa Ziehau 2845330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.int_throttle_ceil", &emx_int_throttle_ceil); 2855330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.rxd", &emx_rxd); 2865330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.txd", &emx_txd); 2875330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.smart_pwr_down", &emx_smart_pwr_down); 2885330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.sbp", &emx_debug_sbp); 2895330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.82573_workaround", &emx_82573_workaround); 2905330213cSSepherosa Ziehau 2915330213cSSepherosa Ziehau /* Global used in WOL setup with multiport cards */ 2925330213cSSepherosa Ziehau static int emx_global_quad_port_a = 0; 2935330213cSSepherosa Ziehau 2945330213cSSepherosa Ziehau /* Set this to one to display debug statistics */ 2955330213cSSepherosa Ziehau static int emx_display_debug_stats = 0; 2965330213cSSepherosa Ziehau 2975330213cSSepherosa Ziehau #if !defined(KTR_IF_EMX) 2985330213cSSepherosa Ziehau #define KTR_IF_EMX KTR_ALL 2995330213cSSepherosa Ziehau #endif 3005330213cSSepherosa Ziehau KTR_INFO_MASTER(if_emx); 3015330213cSSepherosa Ziehau KTR_INFO(KTR_IF_EMX, if_emx, intr_beg, 0, "intr begin", 0); 3025330213cSSepherosa Ziehau KTR_INFO(KTR_IF_EMX, if_emx, intr_end, 1, "intr end", 0); 3035330213cSSepherosa Ziehau KTR_INFO(KTR_IF_EMX, if_emx, pkt_receive, 4, "rx packet", 0); 3045330213cSSepherosa Ziehau KTR_INFO(KTR_IF_EMX, if_emx, pkt_txqueue, 5, "tx packet", 0); 3055330213cSSepherosa Ziehau KTR_INFO(KTR_IF_EMX, if_emx, pkt_txclean, 6, "tx clean", 0); 3065330213cSSepherosa Ziehau #define logif(name) KTR_LOG(if_emx_ ## name) 3075330213cSSepherosa Ziehau 308235b9d30SSepherosa Ziehau static __inline void 309235b9d30SSepherosa Ziehau emx_setup_rxdesc(emx_rxdesc_t *rxd, const struct emx_rxbuf *rxbuf) 310235b9d30SSepherosa Ziehau { 311235b9d30SSepherosa Ziehau rxd->rxd_bufaddr = htole64(rxbuf->paddr); 3123f939c23SSepherosa Ziehau /* DD bit must be cleared */ 313235b9d30SSepherosa Ziehau rxd->rxd_staterr = 0; 314235b9d30SSepherosa Ziehau } 315235b9d30SSepherosa Ziehau 316235b9d30SSepherosa Ziehau static __inline void 317235b9d30SSepherosa Ziehau emx_rxcsum(uint32_t staterr, struct mbuf *mp) 318235b9d30SSepherosa Ziehau { 319235b9d30SSepherosa Ziehau /* Ignore Checksum bit is set */ 320235b9d30SSepherosa Ziehau if (staterr & E1000_RXD_STAT_IXSM) 321235b9d30SSepherosa Ziehau return; 322235b9d30SSepherosa Ziehau 323235b9d30SSepherosa Ziehau if ((staterr & (E1000_RXD_STAT_IPCS | E1000_RXDEXT_STATERR_IPE)) == 324235b9d30SSepherosa Ziehau E1000_RXD_STAT_IPCS) 325235b9d30SSepherosa Ziehau mp->m_pkthdr.csum_flags |= CSUM_IP_CHECKED | CSUM_IP_VALID; 326235b9d30SSepherosa Ziehau 327235b9d30SSepherosa Ziehau if ((staterr & (E1000_RXD_STAT_TCPCS | E1000_RXDEXT_STATERR_TCPE)) == 328235b9d30SSepherosa Ziehau E1000_RXD_STAT_TCPCS) { 329235b9d30SSepherosa Ziehau mp->m_pkthdr.csum_flags |= CSUM_DATA_VALID | 330235b9d30SSepherosa Ziehau CSUM_PSEUDO_HDR | 331235b9d30SSepherosa Ziehau CSUM_FRAG_NOT_CHECKED; 332235b9d30SSepherosa Ziehau mp->m_pkthdr.csum_data = htons(0xffff); 333235b9d30SSepherosa Ziehau } 334235b9d30SSepherosa Ziehau } 335235b9d30SSepherosa Ziehau 3369cc86e17SSepherosa Ziehau static __inline struct pktinfo * 3379cc86e17SSepherosa Ziehau emx_rssinfo(struct mbuf *m, struct pktinfo *pi, 3389cc86e17SSepherosa Ziehau uint32_t mrq, uint32_t hash, uint32_t staterr) 3399cc86e17SSepherosa Ziehau { 3409cc86e17SSepherosa Ziehau switch (mrq & EMX_RXDMRQ_RSSTYPE_MASK) { 3419cc86e17SSepherosa Ziehau case EMX_RXDMRQ_IPV4_TCP: 3429cc86e17SSepherosa Ziehau pi->pi_netisr = NETISR_IP; 3439cc86e17SSepherosa Ziehau pi->pi_flags = 0; 3449cc86e17SSepherosa Ziehau pi->pi_l3proto = IPPROTO_TCP; 3459cc86e17SSepherosa Ziehau break; 3469cc86e17SSepherosa Ziehau 3479cc86e17SSepherosa Ziehau case EMX_RXDMRQ_IPV6_TCP: 3489cc86e17SSepherosa Ziehau pi->pi_netisr = NETISR_IPV6; 3499cc86e17SSepherosa Ziehau pi->pi_flags = 0; 3509cc86e17SSepherosa Ziehau pi->pi_l3proto = IPPROTO_TCP; 3519cc86e17SSepherosa Ziehau break; 3529cc86e17SSepherosa Ziehau 3539cc86e17SSepherosa Ziehau case EMX_RXDMRQ_IPV4: 3549cc86e17SSepherosa Ziehau if (staterr & E1000_RXD_STAT_IXSM) 3559cc86e17SSepherosa Ziehau return NULL; 3569cc86e17SSepherosa Ziehau 3579cc86e17SSepherosa Ziehau if ((staterr & 3589cc86e17SSepherosa Ziehau (E1000_RXD_STAT_TCPCS | E1000_RXDEXT_STATERR_TCPE)) == 3599cc86e17SSepherosa Ziehau E1000_RXD_STAT_TCPCS) { 3609cc86e17SSepherosa Ziehau pi->pi_netisr = NETISR_IP; 3619cc86e17SSepherosa Ziehau pi->pi_flags = 0; 3629cc86e17SSepherosa Ziehau pi->pi_l3proto = IPPROTO_UDP; 3639cc86e17SSepherosa Ziehau break; 3649cc86e17SSepherosa Ziehau } 3659cc86e17SSepherosa Ziehau /* FALL THROUGH */ 3669cc86e17SSepherosa Ziehau default: 3679cc86e17SSepherosa Ziehau return NULL; 3689cc86e17SSepherosa Ziehau } 3699cc86e17SSepherosa Ziehau 3709cc86e17SSepherosa Ziehau m->m_flags |= M_HASH; 3719cc86e17SSepherosa Ziehau m->m_pkthdr.hash = toeplitz_hash(hash); 3729cc86e17SSepherosa Ziehau return pi; 3739cc86e17SSepherosa Ziehau } 3749cc86e17SSepherosa Ziehau 3755330213cSSepherosa Ziehau static int 3765330213cSSepherosa Ziehau emx_probe(device_t dev) 3775330213cSSepherosa Ziehau { 3785330213cSSepherosa Ziehau const struct emx_device *d; 3795330213cSSepherosa Ziehau uint16_t vid, did; 3805330213cSSepherosa Ziehau 3815330213cSSepherosa Ziehau vid = pci_get_vendor(dev); 3825330213cSSepherosa Ziehau did = pci_get_device(dev); 3835330213cSSepherosa Ziehau 3845330213cSSepherosa Ziehau for (d = emx_devices; d->desc != NULL; ++d) { 3855330213cSSepherosa Ziehau if (vid == d->vid && did == d->did) { 3865330213cSSepherosa Ziehau device_set_desc(dev, d->desc); 3875330213cSSepherosa Ziehau device_set_async_attach(dev, TRUE); 3885330213cSSepherosa Ziehau return 0; 3895330213cSSepherosa Ziehau } 3905330213cSSepherosa Ziehau } 3915330213cSSepherosa Ziehau return ENXIO; 3925330213cSSepherosa Ziehau } 3935330213cSSepherosa Ziehau 3945330213cSSepherosa Ziehau static int 3955330213cSSepherosa Ziehau emx_attach(device_t dev) 3965330213cSSepherosa Ziehau { 3975330213cSSepherosa Ziehau struct emx_softc *sc = device_get_softc(dev); 3985330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 3996d435846SSepherosa Ziehau int error = 0, i; 4005330213cSSepherosa Ziehau uint16_t eeprom_data, device_id; 4015330213cSSepherosa Ziehau 4026d435846SSepherosa Ziehau lwkt_serialize_init(&sc->main_serialize); 4036d435846SSepherosa Ziehau lwkt_serialize_init(&sc->tx_serialize); 4046d435846SSepherosa Ziehau for (i = 0; i < EMX_NRX_RING; ++i) 4056d435846SSepherosa Ziehau lwkt_serialize_init(&sc->rx_data[i].rx_serialize); 4066d435846SSepherosa Ziehau 4076d435846SSepherosa Ziehau lwkt_serialize_init(&sc->panic_serialize); 4086d435846SSepherosa Ziehau lwkt_serialize_enter(&sc->panic_serialize); 4096d435846SSepherosa Ziehau 4106d435846SSepherosa Ziehau i = 0; 4116d435846SSepherosa Ziehau sc->serializes[i++] = &sc->main_serialize; 4126d435846SSepherosa Ziehau sc->serializes[i++] = &sc->tx_serialize; 4136d435846SSepherosa Ziehau sc->serializes[i++] = &sc->rx_data[0].rx_serialize; 4146d435846SSepherosa Ziehau sc->serializes[i++] = &sc->rx_data[1].rx_serialize; 4156d435846SSepherosa Ziehau KKASSERT(i == EMX_NSERIALIZE); 4166d435846SSepherosa Ziehau 4175330213cSSepherosa Ziehau callout_init(&sc->timer); 4185330213cSSepherosa Ziehau 4195330213cSSepherosa Ziehau sc->dev = sc->osdep.dev = dev; 4205330213cSSepherosa Ziehau 4215330213cSSepherosa Ziehau /* 4225330213cSSepherosa Ziehau * Determine hardware and mac type 4235330213cSSepherosa Ziehau */ 4245330213cSSepherosa Ziehau sc->hw.vendor_id = pci_get_vendor(dev); 4255330213cSSepherosa Ziehau sc->hw.device_id = pci_get_device(dev); 4265330213cSSepherosa Ziehau sc->hw.revision_id = pci_get_revid(dev); 4275330213cSSepherosa Ziehau sc->hw.subsystem_vendor_id = pci_get_subvendor(dev); 4285330213cSSepherosa Ziehau sc->hw.subsystem_device_id = pci_get_subdevice(dev); 4295330213cSSepherosa Ziehau 4305330213cSSepherosa Ziehau if (e1000_set_mac_type(&sc->hw)) 4315330213cSSepherosa Ziehau return ENXIO; 4325330213cSSepherosa Ziehau 4335330213cSSepherosa Ziehau /* Enable bus mastering */ 4345330213cSSepherosa Ziehau pci_enable_busmaster(dev); 4355330213cSSepherosa Ziehau 4365330213cSSepherosa Ziehau /* 4375330213cSSepherosa Ziehau * Allocate IO memory 4385330213cSSepherosa Ziehau */ 4395330213cSSepherosa Ziehau sc->memory_rid = EMX_BAR_MEM; 4405330213cSSepherosa Ziehau sc->memory = bus_alloc_resource_any(dev, SYS_RES_MEMORY, 4415330213cSSepherosa Ziehau &sc->memory_rid, RF_ACTIVE); 4425330213cSSepherosa Ziehau if (sc->memory == NULL) { 4435330213cSSepherosa Ziehau device_printf(dev, "Unable to allocate bus resource: memory\n"); 4445330213cSSepherosa Ziehau error = ENXIO; 4455330213cSSepherosa Ziehau goto fail; 4465330213cSSepherosa Ziehau } 4475330213cSSepherosa Ziehau sc->osdep.mem_bus_space_tag = rman_get_bustag(sc->memory); 4485330213cSSepherosa Ziehau sc->osdep.mem_bus_space_handle = rman_get_bushandle(sc->memory); 4495330213cSSepherosa Ziehau 4505330213cSSepherosa Ziehau /* XXX This is quite goofy, it is not actually used */ 4515330213cSSepherosa Ziehau sc->hw.hw_addr = (uint8_t *)&sc->osdep.mem_bus_space_handle; 4525330213cSSepherosa Ziehau 4535330213cSSepherosa Ziehau /* 4545330213cSSepherosa Ziehau * Allocate interrupt 4555330213cSSepherosa Ziehau */ 4565330213cSSepherosa Ziehau sc->intr_rid = 0; 4575330213cSSepherosa Ziehau sc->intr_res = bus_alloc_resource_any(dev, SYS_RES_IRQ, &sc->intr_rid, 4585330213cSSepherosa Ziehau RF_SHAREABLE | RF_ACTIVE); 4595330213cSSepherosa Ziehau if (sc->intr_res == NULL) { 4605330213cSSepherosa Ziehau device_printf(dev, "Unable to allocate bus resource: " 4615330213cSSepherosa Ziehau "interrupt\n"); 4625330213cSSepherosa Ziehau error = ENXIO; 4635330213cSSepherosa Ziehau goto fail; 4645330213cSSepherosa Ziehau } 4655330213cSSepherosa Ziehau 4665330213cSSepherosa Ziehau /* Save PCI command register for Shared Code */ 4675330213cSSepherosa Ziehau sc->hw.bus.pci_cmd_word = pci_read_config(dev, PCIR_COMMAND, 2); 4685330213cSSepherosa Ziehau sc->hw.back = &sc->osdep; 4695330213cSSepherosa Ziehau 4705330213cSSepherosa Ziehau /* Do Shared Code initialization */ 4715330213cSSepherosa Ziehau if (e1000_setup_init_funcs(&sc->hw, TRUE)) { 4725330213cSSepherosa Ziehau device_printf(dev, "Setup of Shared code failed\n"); 4735330213cSSepherosa Ziehau error = ENXIO; 4745330213cSSepherosa Ziehau goto fail; 4755330213cSSepherosa Ziehau } 4765330213cSSepherosa Ziehau e1000_get_bus_info(&sc->hw); 4775330213cSSepherosa Ziehau 4785330213cSSepherosa Ziehau sc->hw.mac.autoneg = EMX_DO_AUTO_NEG; 4795330213cSSepherosa Ziehau sc->hw.phy.autoneg_wait_to_complete = FALSE; 4805330213cSSepherosa Ziehau sc->hw.phy.autoneg_advertised = EMX_AUTONEG_ADV_DEFAULT; 4815330213cSSepherosa Ziehau 4825330213cSSepherosa Ziehau /* 4835330213cSSepherosa Ziehau * Interrupt throttle rate 4845330213cSSepherosa Ziehau */ 4855330213cSSepherosa Ziehau if (emx_int_throttle_ceil == 0) { 4865330213cSSepherosa Ziehau sc->int_throttle_ceil = 0; 4875330213cSSepherosa Ziehau } else { 4885330213cSSepherosa Ziehau int throttle = emx_int_throttle_ceil; 4895330213cSSepherosa Ziehau 4905330213cSSepherosa Ziehau if (throttle < 0) 4915330213cSSepherosa Ziehau throttle = EMX_DEFAULT_ITR; 4925330213cSSepherosa Ziehau 4935330213cSSepherosa Ziehau /* Recalculate the tunable value to get the exact frequency. */ 4945330213cSSepherosa Ziehau throttle = 1000000000 / 256 / throttle; 4955330213cSSepherosa Ziehau 4965330213cSSepherosa Ziehau /* Upper 16bits of ITR is reserved and should be zero */ 4975330213cSSepherosa Ziehau if (throttle & 0xffff0000) 4985330213cSSepherosa Ziehau throttle = 1000000000 / 256 / EMX_DEFAULT_ITR; 4995330213cSSepherosa Ziehau 5005330213cSSepherosa Ziehau sc->int_throttle_ceil = 1000000000 / 256 / throttle; 5015330213cSSepherosa Ziehau } 5025330213cSSepherosa Ziehau 5035330213cSSepherosa Ziehau e1000_init_script_state_82541(&sc->hw, TRUE); 5045330213cSSepherosa Ziehau e1000_set_tbi_compatibility_82543(&sc->hw, TRUE); 5055330213cSSepherosa Ziehau 5065330213cSSepherosa Ziehau /* Copper options */ 5075330213cSSepherosa Ziehau if (sc->hw.phy.media_type == e1000_media_type_copper) { 5085330213cSSepherosa Ziehau sc->hw.phy.mdix = EMX_AUTO_ALL_MODES; 5095330213cSSepherosa Ziehau sc->hw.phy.disable_polarity_correction = FALSE; 5105330213cSSepherosa Ziehau sc->hw.phy.ms_type = EMX_MASTER_SLAVE; 5115330213cSSepherosa Ziehau } 5125330213cSSepherosa Ziehau 5135330213cSSepherosa Ziehau /* Set the frame limits assuming standard ethernet sized frames. */ 5145330213cSSepherosa Ziehau sc->max_frame_size = ETHERMTU + ETHER_HDR_LEN + ETHER_CRC_LEN; 5155330213cSSepherosa Ziehau sc->min_frame_size = ETHER_MIN_LEN; 5165330213cSSepherosa Ziehau 5175330213cSSepherosa Ziehau /* This controls when hardware reports transmit completion status. */ 5185330213cSSepherosa Ziehau sc->hw.mac.report_tx_early = 1; 5195330213cSSepherosa Ziehau 5208434a83bSSepherosa Ziehau #ifdef RSS 52165c7a6afSSepherosa Ziehau /* Calculate # of RX rings */ 5228434a83bSSepherosa Ziehau if (ncpus > 1) 52365c7a6afSSepherosa Ziehau sc->rx_ring_cnt = EMX_NRX_RING; 52465c7a6afSSepherosa Ziehau else 5258434a83bSSepherosa Ziehau #endif 52665c7a6afSSepherosa Ziehau sc->rx_ring_cnt = 1; 5278434a83bSSepherosa Ziehau sc->rx_ring_inuse = sc->rx_ring_cnt; 52865c7a6afSSepherosa Ziehau 529071699f8SSepherosa Ziehau /* Allocate RX/TX rings' busdma(9) stuffs */ 530071699f8SSepherosa Ziehau error = emx_dma_alloc(sc); 531071699f8SSepherosa Ziehau if (error) 5325330213cSSepherosa Ziehau goto fail; 533e5b3bcc4SSepherosa Ziehau 5345330213cSSepherosa Ziehau /* Make sure we have a good EEPROM before we read from it */ 5355330213cSSepherosa Ziehau if (e1000_validate_nvm_checksum(&sc->hw) < 0) { 5365330213cSSepherosa Ziehau /* 5375330213cSSepherosa Ziehau * Some PCI-E parts fail the first check due to 5385330213cSSepherosa Ziehau * the link being in sleep state, call it again, 5395330213cSSepherosa Ziehau * if it fails a second time its a real issue. 5405330213cSSepherosa Ziehau */ 5415330213cSSepherosa Ziehau if (e1000_validate_nvm_checksum(&sc->hw) < 0) { 5425330213cSSepherosa Ziehau device_printf(dev, 5435330213cSSepherosa Ziehau "The EEPROM Checksum Is Not Valid\n"); 5445330213cSSepherosa Ziehau error = EIO; 5455330213cSSepherosa Ziehau goto fail; 5465330213cSSepherosa Ziehau } 5475330213cSSepherosa Ziehau } 5485330213cSSepherosa Ziehau 5495330213cSSepherosa Ziehau /* Initialize the hardware */ 5505330213cSSepherosa Ziehau error = emx_hw_init(sc); 5515330213cSSepherosa Ziehau if (error) { 5525330213cSSepherosa Ziehau device_printf(dev, "Unable to initialize the hardware\n"); 5535330213cSSepherosa Ziehau goto fail; 5545330213cSSepherosa Ziehau } 5555330213cSSepherosa Ziehau 5565330213cSSepherosa Ziehau /* Copy the permanent MAC address out of the EEPROM */ 5575330213cSSepherosa Ziehau if (e1000_read_mac_addr(&sc->hw) < 0) { 5585330213cSSepherosa Ziehau device_printf(dev, "EEPROM read error while reading MAC" 5595330213cSSepherosa Ziehau " address\n"); 5605330213cSSepherosa Ziehau error = EIO; 5615330213cSSepherosa Ziehau goto fail; 5625330213cSSepherosa Ziehau } 5635330213cSSepherosa Ziehau if (!emx_is_valid_eaddr(sc->hw.mac.addr)) { 5645330213cSSepherosa Ziehau device_printf(dev, "Invalid MAC address\n"); 5655330213cSSepherosa Ziehau error = EIO; 5665330213cSSepherosa Ziehau goto fail; 5675330213cSSepherosa Ziehau } 5685330213cSSepherosa Ziehau 5695330213cSSepherosa Ziehau /* Manually turn off all interrupts */ 5705330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_IMC, 0xffffffff); 5715330213cSSepherosa Ziehau 5725330213cSSepherosa Ziehau /* Setup OS specific network interface */ 5735330213cSSepherosa Ziehau emx_setup_ifp(sc); 5745330213cSSepherosa Ziehau 5755330213cSSepherosa Ziehau /* Add sysctl tree, must after emx_setup_ifp() */ 5765330213cSSepherosa Ziehau emx_add_sysctl(sc); 5775330213cSSepherosa Ziehau 5785330213cSSepherosa Ziehau /* Initialize statistics */ 5795330213cSSepherosa Ziehau emx_update_stats(sc); 5805330213cSSepherosa Ziehau 5815330213cSSepherosa Ziehau sc->hw.mac.get_link_status = 1; 5825330213cSSepherosa Ziehau emx_update_link_status(sc); 5835330213cSSepherosa Ziehau 5845330213cSSepherosa Ziehau /* Indicate SOL/IDER usage */ 5855330213cSSepherosa Ziehau if (e1000_check_reset_block(&sc->hw)) { 5865330213cSSepherosa Ziehau device_printf(dev, 5875330213cSSepherosa Ziehau "PHY reset is blocked due to SOL/IDER session.\n"); 5885330213cSSepherosa Ziehau } 5895330213cSSepherosa Ziehau 5905330213cSSepherosa Ziehau /* Determine if we have to control management hardware */ 5915330213cSSepherosa Ziehau sc->has_manage = e1000_enable_mng_pass_thru(&sc->hw); 5925330213cSSepherosa Ziehau 5935330213cSSepherosa Ziehau /* 5945330213cSSepherosa Ziehau * Setup Wake-on-Lan 5955330213cSSepherosa Ziehau */ 5965330213cSSepherosa Ziehau switch (sc->hw.mac.type) { 5975330213cSSepherosa Ziehau case e1000_82571: 5985330213cSSepherosa Ziehau case e1000_80003es2lan: 5995330213cSSepherosa Ziehau if (sc->hw.bus.func == 1) { 6005330213cSSepherosa Ziehau e1000_read_nvm(&sc->hw, 6015330213cSSepherosa Ziehau NVM_INIT_CONTROL3_PORT_B, 1, &eeprom_data); 6025330213cSSepherosa Ziehau } else { 6035330213cSSepherosa Ziehau e1000_read_nvm(&sc->hw, 6045330213cSSepherosa Ziehau NVM_INIT_CONTROL3_PORT_A, 1, &eeprom_data); 6055330213cSSepherosa Ziehau } 6065330213cSSepherosa Ziehau eeprom_data &= EMX_EEPROM_APME; 6075330213cSSepherosa Ziehau break; 6085330213cSSepherosa Ziehau 6095330213cSSepherosa Ziehau default: 6105330213cSSepherosa Ziehau /* APME bit in EEPROM is mapped to WUC.APME */ 6115330213cSSepherosa Ziehau eeprom_data = 6125330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_WUC) & E1000_WUC_APME; 6135330213cSSepherosa Ziehau break; 6145330213cSSepherosa Ziehau } 6155330213cSSepherosa Ziehau if (eeprom_data) 6165330213cSSepherosa Ziehau sc->wol = E1000_WUFC_MAG; 6175330213cSSepherosa Ziehau /* 6185330213cSSepherosa Ziehau * We have the eeprom settings, now apply the special cases 6195330213cSSepherosa Ziehau * where the eeprom may be wrong or the board won't support 6205330213cSSepherosa Ziehau * wake on lan on a particular port 6215330213cSSepherosa Ziehau */ 6225330213cSSepherosa Ziehau device_id = pci_get_device(dev); 6235330213cSSepherosa Ziehau switch (device_id) { 6245330213cSSepherosa Ziehau case E1000_DEV_ID_82571EB_FIBER: 6255330213cSSepherosa Ziehau /* 6265330213cSSepherosa Ziehau * Wake events only supported on port A for dual fiber 6275330213cSSepherosa Ziehau * regardless of eeprom setting 6285330213cSSepherosa Ziehau */ 6295330213cSSepherosa Ziehau if (E1000_READ_REG(&sc->hw, E1000_STATUS) & 6305330213cSSepherosa Ziehau E1000_STATUS_FUNC_1) 6315330213cSSepherosa Ziehau sc->wol = 0; 6325330213cSSepherosa Ziehau break; 6335330213cSSepherosa Ziehau 6345330213cSSepherosa Ziehau case E1000_DEV_ID_82571EB_QUAD_COPPER: 6355330213cSSepherosa Ziehau case E1000_DEV_ID_82571EB_QUAD_FIBER: 6365330213cSSepherosa Ziehau case E1000_DEV_ID_82571EB_QUAD_COPPER_LP: 6375330213cSSepherosa Ziehau /* if quad port sc, disable WoL on all but port A */ 6385330213cSSepherosa Ziehau if (emx_global_quad_port_a != 0) 6395330213cSSepherosa Ziehau sc->wol = 0; 6405330213cSSepherosa Ziehau /* Reset for multiple quad port adapters */ 6415330213cSSepherosa Ziehau if (++emx_global_quad_port_a == 4) 6425330213cSSepherosa Ziehau emx_global_quad_port_a = 0; 6435330213cSSepherosa Ziehau break; 6445330213cSSepherosa Ziehau } 6455330213cSSepherosa Ziehau 6465330213cSSepherosa Ziehau /* XXX disable wol */ 6475330213cSSepherosa Ziehau sc->wol = 0; 6485330213cSSepherosa Ziehau 6495330213cSSepherosa Ziehau sc->spare_tx_desc = EMX_TX_SPARE; 6505330213cSSepherosa Ziehau 6515330213cSSepherosa Ziehau /* 6525330213cSSepherosa Ziehau * Keep following relationship between spare_tx_desc, oact_tx_desc 6535330213cSSepherosa Ziehau * and tx_int_nsegs: 6545330213cSSepherosa Ziehau * (spare_tx_desc + EMX_TX_RESERVED) <= 6555330213cSSepherosa Ziehau * oact_tx_desc <= EMX_TX_OACTIVE_MAX <= tx_int_nsegs 6565330213cSSepherosa Ziehau */ 6575330213cSSepherosa Ziehau sc->oact_tx_desc = sc->num_tx_desc / 8; 6585330213cSSepherosa Ziehau if (sc->oact_tx_desc > EMX_TX_OACTIVE_MAX) 6595330213cSSepherosa Ziehau sc->oact_tx_desc = EMX_TX_OACTIVE_MAX; 6605330213cSSepherosa Ziehau if (sc->oact_tx_desc < sc->spare_tx_desc + EMX_TX_RESERVED) 6615330213cSSepherosa Ziehau sc->oact_tx_desc = sc->spare_tx_desc + EMX_TX_RESERVED; 6625330213cSSepherosa Ziehau 6635330213cSSepherosa Ziehau sc->tx_int_nsegs = sc->num_tx_desc / 16; 6645330213cSSepherosa Ziehau if (sc->tx_int_nsegs < sc->oact_tx_desc) 6655330213cSSepherosa Ziehau sc->tx_int_nsegs = sc->oact_tx_desc; 6665330213cSSepherosa Ziehau 6675330213cSSepherosa Ziehau error = bus_setup_intr(dev, sc->intr_res, INTR_MPSAFE, emx_intr, sc, 6686d435846SSepherosa Ziehau &sc->intr_tag, &sc->main_serialize); 6695330213cSSepherosa Ziehau if (error) { 6705330213cSSepherosa Ziehau device_printf(dev, "Failed to register interrupt handler"); 6715330213cSSepherosa Ziehau ether_ifdetach(&sc->arpcom.ac_if); 6725330213cSSepherosa Ziehau goto fail; 6735330213cSSepherosa Ziehau } 6745330213cSSepherosa Ziehau 6755330213cSSepherosa Ziehau ifp->if_cpuid = ithread_cpuid(rman_get_start(sc->intr_res)); 6765330213cSSepherosa Ziehau KKASSERT(ifp->if_cpuid >= 0 && ifp->if_cpuid < ncpus); 6775330213cSSepherosa Ziehau return (0); 6785330213cSSepherosa Ziehau fail: 6795330213cSSepherosa Ziehau emx_detach(dev); 6805330213cSSepherosa Ziehau return (error); 6815330213cSSepherosa Ziehau } 6825330213cSSepherosa Ziehau 6835330213cSSepherosa Ziehau static int 6845330213cSSepherosa Ziehau emx_detach(device_t dev) 6855330213cSSepherosa Ziehau { 6865330213cSSepherosa Ziehau struct emx_softc *sc = device_get_softc(dev); 6875330213cSSepherosa Ziehau 6885330213cSSepherosa Ziehau if (device_is_attached(dev)) { 6895330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 6905330213cSSepherosa Ziehau 6916d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 6925330213cSSepherosa Ziehau 6935330213cSSepherosa Ziehau emx_stop(sc); 6945330213cSSepherosa Ziehau 6955330213cSSepherosa Ziehau e1000_phy_hw_reset(&sc->hw); 6965330213cSSepherosa Ziehau 6975330213cSSepherosa Ziehau emx_rel_mgmt(sc); 6985330213cSSepherosa Ziehau 6995330213cSSepherosa Ziehau if (sc->hw.mac.type == e1000_82573 && 7005330213cSSepherosa Ziehau e1000_check_mng_mode(&sc->hw)) 7015330213cSSepherosa Ziehau emx_rel_hw_control(sc); 7025330213cSSepherosa Ziehau 7035330213cSSepherosa Ziehau if (sc->wol) { 7045330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_WUC, E1000_WUC_PME_EN); 7055330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_WUFC, sc->wol); 7065330213cSSepherosa Ziehau emx_enable_wol(dev); 7075330213cSSepherosa Ziehau } 7085330213cSSepherosa Ziehau 7095330213cSSepherosa Ziehau bus_teardown_intr(dev, sc->intr_res, sc->intr_tag); 7105330213cSSepherosa Ziehau 7116d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 7125330213cSSepherosa Ziehau 7135330213cSSepherosa Ziehau ether_ifdetach(ifp); 7145330213cSSepherosa Ziehau } 7155330213cSSepherosa Ziehau bus_generic_detach(dev); 7165330213cSSepherosa Ziehau 7175330213cSSepherosa Ziehau if (sc->intr_res != NULL) { 7185330213cSSepherosa Ziehau bus_release_resource(dev, SYS_RES_IRQ, sc->intr_rid, 7195330213cSSepherosa Ziehau sc->intr_res); 7205330213cSSepherosa Ziehau } 7215330213cSSepherosa Ziehau 7225330213cSSepherosa Ziehau if (sc->memory != NULL) { 7235330213cSSepherosa Ziehau bus_release_resource(dev, SYS_RES_MEMORY, sc->memory_rid, 7245330213cSSepherosa Ziehau sc->memory); 7255330213cSSepherosa Ziehau } 7265330213cSSepherosa Ziehau 727071699f8SSepherosa Ziehau emx_dma_free(sc); 7285330213cSSepherosa Ziehau 7295330213cSSepherosa Ziehau /* Free sysctl tree */ 7305330213cSSepherosa Ziehau if (sc->sysctl_tree != NULL) 7315330213cSSepherosa Ziehau sysctl_ctx_free(&sc->sysctl_ctx); 7325330213cSSepherosa Ziehau 7335330213cSSepherosa Ziehau return (0); 7345330213cSSepherosa Ziehau } 7355330213cSSepherosa Ziehau 7365330213cSSepherosa Ziehau static int 7375330213cSSepherosa Ziehau emx_shutdown(device_t dev) 7385330213cSSepherosa Ziehau { 7395330213cSSepherosa Ziehau return emx_suspend(dev); 7405330213cSSepherosa Ziehau } 7415330213cSSepherosa Ziehau 7425330213cSSepherosa Ziehau static int 7435330213cSSepherosa Ziehau emx_suspend(device_t dev) 7445330213cSSepherosa Ziehau { 7455330213cSSepherosa Ziehau struct emx_softc *sc = device_get_softc(dev); 7465330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 7475330213cSSepherosa Ziehau 7486d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 7495330213cSSepherosa Ziehau 7505330213cSSepherosa Ziehau emx_stop(sc); 7515330213cSSepherosa Ziehau 7525330213cSSepherosa Ziehau emx_rel_mgmt(sc); 7535330213cSSepherosa Ziehau 7545330213cSSepherosa Ziehau if (sc->hw.mac.type == e1000_82573 && 7555330213cSSepherosa Ziehau e1000_check_mng_mode(&sc->hw)) 7565330213cSSepherosa Ziehau emx_rel_hw_control(sc); 7575330213cSSepherosa Ziehau 7585330213cSSepherosa Ziehau if (sc->wol) { 7595330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_WUC, E1000_WUC_PME_EN); 7605330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_WUFC, sc->wol); 7615330213cSSepherosa Ziehau emx_enable_wol(dev); 7625330213cSSepherosa Ziehau } 7635330213cSSepherosa Ziehau 7646d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 7655330213cSSepherosa Ziehau 7665330213cSSepherosa Ziehau return bus_generic_suspend(dev); 7675330213cSSepherosa Ziehau } 7685330213cSSepherosa Ziehau 7695330213cSSepherosa Ziehau static int 7705330213cSSepherosa Ziehau emx_resume(device_t dev) 7715330213cSSepherosa Ziehau { 7725330213cSSepherosa Ziehau struct emx_softc *sc = device_get_softc(dev); 7735330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 7745330213cSSepherosa Ziehau 7756d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 7765330213cSSepherosa Ziehau 7775330213cSSepherosa Ziehau emx_init(sc); 7785330213cSSepherosa Ziehau emx_get_mgmt(sc); 7795330213cSSepherosa Ziehau if_devstart(ifp); 7805330213cSSepherosa Ziehau 7816d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 7825330213cSSepherosa Ziehau 7835330213cSSepherosa Ziehau return bus_generic_resume(dev); 7845330213cSSepherosa Ziehau } 7855330213cSSepherosa Ziehau 7865330213cSSepherosa Ziehau static void 7875330213cSSepherosa Ziehau emx_start(struct ifnet *ifp) 7885330213cSSepherosa Ziehau { 7895330213cSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 7905330213cSSepherosa Ziehau struct mbuf *m_head; 7915330213cSSepherosa Ziehau 7926d435846SSepherosa Ziehau ASSERT_SERIALIZED(&sc->tx_serialize); 7935330213cSSepherosa Ziehau 7945330213cSSepherosa Ziehau if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING) 7955330213cSSepherosa Ziehau return; 7965330213cSSepherosa Ziehau 7975330213cSSepherosa Ziehau if (!sc->link_active) { 7985330213cSSepherosa Ziehau ifq_purge(&ifp->if_snd); 7995330213cSSepherosa Ziehau return; 8005330213cSSepherosa Ziehau } 8015330213cSSepherosa Ziehau 8025330213cSSepherosa Ziehau while (!ifq_is_empty(&ifp->if_snd)) { 8035330213cSSepherosa Ziehau /* Now do we at least have a minimal? */ 8045330213cSSepherosa Ziehau if (EMX_IS_OACTIVE(sc)) { 8055330213cSSepherosa Ziehau emx_tx_collect(sc); 8065330213cSSepherosa Ziehau if (EMX_IS_OACTIVE(sc)) { 8075330213cSSepherosa Ziehau ifp->if_flags |= IFF_OACTIVE; 8085330213cSSepherosa Ziehau sc->no_tx_desc_avail1++; 8095330213cSSepherosa Ziehau break; 8105330213cSSepherosa Ziehau } 8115330213cSSepherosa Ziehau } 8125330213cSSepherosa Ziehau 8135330213cSSepherosa Ziehau logif(pkt_txqueue); 8145330213cSSepherosa Ziehau m_head = ifq_dequeue(&ifp->if_snd, NULL); 8155330213cSSepherosa Ziehau if (m_head == NULL) 8165330213cSSepherosa Ziehau break; 8175330213cSSepherosa Ziehau 8185330213cSSepherosa Ziehau if (emx_encap(sc, &m_head)) { 8195330213cSSepherosa Ziehau ifp->if_oerrors++; 8205330213cSSepherosa Ziehau emx_tx_collect(sc); 8215330213cSSepherosa Ziehau continue; 8225330213cSSepherosa Ziehau } 8235330213cSSepherosa Ziehau 8245330213cSSepherosa Ziehau /* Send a copy of the frame to the BPF listener */ 8255330213cSSepherosa Ziehau ETHER_BPF_MTAP(ifp, m_head); 8265330213cSSepherosa Ziehau 8275330213cSSepherosa Ziehau /* Set timeout in case hardware has problems transmitting. */ 8285330213cSSepherosa Ziehau ifp->if_timer = EMX_TX_TIMEOUT; 8295330213cSSepherosa Ziehau } 8305330213cSSepherosa Ziehau } 8315330213cSSepherosa Ziehau 8325330213cSSepherosa Ziehau static int 8335330213cSSepherosa Ziehau emx_ioctl(struct ifnet *ifp, u_long command, caddr_t data, struct ucred *cr) 8345330213cSSepherosa Ziehau { 8355330213cSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 8365330213cSSepherosa Ziehau struct ifreq *ifr = (struct ifreq *)data; 8375330213cSSepherosa Ziehau uint16_t eeprom_data = 0; 8385330213cSSepherosa Ziehau int max_frame_size, mask, reinit; 8395330213cSSepherosa Ziehau int error = 0; 8405330213cSSepherosa Ziehau 8412c9effcfSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 8425330213cSSepherosa Ziehau 8435330213cSSepherosa Ziehau switch (command) { 8445330213cSSepherosa Ziehau case SIOCSIFMTU: 8455330213cSSepherosa Ziehau switch (sc->hw.mac.type) { 8465330213cSSepherosa Ziehau case e1000_82573: 8475330213cSSepherosa Ziehau /* 8485330213cSSepherosa Ziehau * 82573 only supports jumbo frames 8495330213cSSepherosa Ziehau * if ASPM is disabled. 8505330213cSSepherosa Ziehau */ 8515330213cSSepherosa Ziehau e1000_read_nvm(&sc->hw, NVM_INIT_3GIO_3, 1, 8525330213cSSepherosa Ziehau &eeprom_data); 8535330213cSSepherosa Ziehau if (eeprom_data & NVM_WORD1A_ASPM_MASK) { 8545330213cSSepherosa Ziehau max_frame_size = ETHER_MAX_LEN; 8555330213cSSepherosa Ziehau break; 8565330213cSSepherosa Ziehau } 8575330213cSSepherosa Ziehau /* FALL THROUGH */ 8585330213cSSepherosa Ziehau 8595330213cSSepherosa Ziehau /* Limit Jumbo Frame size */ 8605330213cSSepherosa Ziehau case e1000_82571: 8615330213cSSepherosa Ziehau case e1000_82572: 8625330213cSSepherosa Ziehau case e1000_82574: 8635330213cSSepherosa Ziehau case e1000_80003es2lan: 8645330213cSSepherosa Ziehau max_frame_size = 9234; 8655330213cSSepherosa Ziehau break; 8665330213cSSepherosa Ziehau 8675330213cSSepherosa Ziehau default: 8685330213cSSepherosa Ziehau max_frame_size = MAX_JUMBO_FRAME_SIZE; 8695330213cSSepherosa Ziehau break; 8705330213cSSepherosa Ziehau } 8715330213cSSepherosa Ziehau if (ifr->ifr_mtu > max_frame_size - ETHER_HDR_LEN - 8725330213cSSepherosa Ziehau ETHER_CRC_LEN) { 8735330213cSSepherosa Ziehau error = EINVAL; 8745330213cSSepherosa Ziehau break; 8755330213cSSepherosa Ziehau } 8765330213cSSepherosa Ziehau 8775330213cSSepherosa Ziehau ifp->if_mtu = ifr->ifr_mtu; 8785330213cSSepherosa Ziehau sc->max_frame_size = ifp->if_mtu + ETHER_HDR_LEN + 8795330213cSSepherosa Ziehau ETHER_CRC_LEN; 8805330213cSSepherosa Ziehau 8815330213cSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) 8825330213cSSepherosa Ziehau emx_init(sc); 8835330213cSSepherosa Ziehau break; 8845330213cSSepherosa Ziehau 8855330213cSSepherosa Ziehau case SIOCSIFFLAGS: 8865330213cSSepherosa Ziehau if (ifp->if_flags & IFF_UP) { 8875330213cSSepherosa Ziehau if ((ifp->if_flags & IFF_RUNNING)) { 8885330213cSSepherosa Ziehau if ((ifp->if_flags ^ sc->if_flags) & 8895330213cSSepherosa Ziehau (IFF_PROMISC | IFF_ALLMULTI)) { 8905330213cSSepherosa Ziehau emx_disable_promisc(sc); 8915330213cSSepherosa Ziehau emx_set_promisc(sc); 8925330213cSSepherosa Ziehau } 8935330213cSSepherosa Ziehau } else { 8945330213cSSepherosa Ziehau emx_init(sc); 8955330213cSSepherosa Ziehau } 8965330213cSSepherosa Ziehau } else if (ifp->if_flags & IFF_RUNNING) { 8975330213cSSepherosa Ziehau emx_stop(sc); 8985330213cSSepherosa Ziehau } 8995330213cSSepherosa Ziehau sc->if_flags = ifp->if_flags; 9005330213cSSepherosa Ziehau break; 9015330213cSSepherosa Ziehau 9025330213cSSepherosa Ziehau case SIOCADDMULTI: 9035330213cSSepherosa Ziehau case SIOCDELMULTI: 9045330213cSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) { 9055330213cSSepherosa Ziehau emx_disable_intr(sc); 9065330213cSSepherosa Ziehau emx_set_multi(sc); 9075330213cSSepherosa Ziehau #ifdef DEVICE_POLLING 9085330213cSSepherosa Ziehau if (!(ifp->if_flags & IFF_POLLING)) 9095330213cSSepherosa Ziehau #endif 9105330213cSSepherosa Ziehau emx_enable_intr(sc); 9115330213cSSepherosa Ziehau } 9125330213cSSepherosa Ziehau break; 9135330213cSSepherosa Ziehau 9145330213cSSepherosa Ziehau case SIOCSIFMEDIA: 9155330213cSSepherosa Ziehau /* Check SOL/IDER usage */ 9165330213cSSepherosa Ziehau if (e1000_check_reset_block(&sc->hw)) { 9175330213cSSepherosa Ziehau device_printf(sc->dev, "Media change is" 9185330213cSSepherosa Ziehau " blocked due to SOL/IDER session.\n"); 9195330213cSSepherosa Ziehau break; 9205330213cSSepherosa Ziehau } 9215330213cSSepherosa Ziehau /* FALL THROUGH */ 9225330213cSSepherosa Ziehau 9235330213cSSepherosa Ziehau case SIOCGIFMEDIA: 9245330213cSSepherosa Ziehau error = ifmedia_ioctl(ifp, ifr, &sc->media, command); 9255330213cSSepherosa Ziehau break; 9265330213cSSepherosa Ziehau 9275330213cSSepherosa Ziehau case SIOCSIFCAP: 9285330213cSSepherosa Ziehau reinit = 0; 9295330213cSSepherosa Ziehau mask = ifr->ifr_reqcap ^ ifp->if_capenable; 9305330213cSSepherosa Ziehau if (mask & IFCAP_HWCSUM) { 9315330213cSSepherosa Ziehau ifp->if_capenable ^= (mask & IFCAP_HWCSUM); 9325330213cSSepherosa Ziehau reinit = 1; 9335330213cSSepherosa Ziehau } 9345330213cSSepherosa Ziehau if (mask & IFCAP_VLAN_HWTAGGING) { 9355330213cSSepherosa Ziehau ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING; 9365330213cSSepherosa Ziehau reinit = 1; 9375330213cSSepherosa Ziehau } 9388434a83bSSepherosa Ziehau if (mask & IFCAP_RSS) { 9398434a83bSSepherosa Ziehau ifp->if_capenable ^= IFCAP_RSS; 9408434a83bSSepherosa Ziehau reinit = 1; 9418434a83bSSepherosa Ziehau } 9425330213cSSepherosa Ziehau if (reinit && (ifp->if_flags & IFF_RUNNING)) 9435330213cSSepherosa Ziehau emx_init(sc); 9445330213cSSepherosa Ziehau break; 9455330213cSSepherosa Ziehau 9465330213cSSepherosa Ziehau default: 9475330213cSSepherosa Ziehau error = ether_ioctl(ifp, command, data); 9485330213cSSepherosa Ziehau break; 9495330213cSSepherosa Ziehau } 9505330213cSSepherosa Ziehau return (error); 9515330213cSSepherosa Ziehau } 9525330213cSSepherosa Ziehau 9535330213cSSepherosa Ziehau static void 9545330213cSSepherosa Ziehau emx_watchdog(struct ifnet *ifp) 9555330213cSSepherosa Ziehau { 9565330213cSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 9575330213cSSepherosa Ziehau 9582c9effcfSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 9595330213cSSepherosa Ziehau 9605330213cSSepherosa Ziehau /* 9615330213cSSepherosa Ziehau * The timer is set to 5 every time start queues a packet. 9625330213cSSepherosa Ziehau * Then txeof keeps resetting it as long as it cleans at 9635330213cSSepherosa Ziehau * least one descriptor. 9645330213cSSepherosa Ziehau * Finally, anytime all descriptors are clean the timer is 9655330213cSSepherosa Ziehau * set to 0. 9665330213cSSepherosa Ziehau */ 9675330213cSSepherosa Ziehau 9685330213cSSepherosa Ziehau if (E1000_READ_REG(&sc->hw, E1000_TDT(0)) == 9695330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_TDH(0))) { 9705330213cSSepherosa Ziehau /* 9715330213cSSepherosa Ziehau * If we reach here, all TX jobs are completed and 9725330213cSSepherosa Ziehau * the TX engine should have been idled for some time. 9735330213cSSepherosa Ziehau * We don't need to call if_devstart() here. 9745330213cSSepherosa Ziehau */ 9755330213cSSepherosa Ziehau ifp->if_flags &= ~IFF_OACTIVE; 9765330213cSSepherosa Ziehau ifp->if_timer = 0; 9775330213cSSepherosa Ziehau return; 9785330213cSSepherosa Ziehau } 9795330213cSSepherosa Ziehau 9805330213cSSepherosa Ziehau /* 9815330213cSSepherosa Ziehau * If we are in this routine because of pause frames, then 9825330213cSSepherosa Ziehau * don't reset the hardware. 9835330213cSSepherosa Ziehau */ 9845330213cSSepherosa Ziehau if (E1000_READ_REG(&sc->hw, E1000_STATUS) & E1000_STATUS_TXOFF) { 9855330213cSSepherosa Ziehau ifp->if_timer = EMX_TX_TIMEOUT; 9865330213cSSepherosa Ziehau return; 9875330213cSSepherosa Ziehau } 9885330213cSSepherosa Ziehau 9895330213cSSepherosa Ziehau if (e1000_check_for_link(&sc->hw) == 0) 9905330213cSSepherosa Ziehau if_printf(ifp, "watchdog timeout -- resetting\n"); 9915330213cSSepherosa Ziehau 9925330213cSSepherosa Ziehau ifp->if_oerrors++; 9935330213cSSepherosa Ziehau sc->watchdog_events++; 9945330213cSSepherosa Ziehau 9955330213cSSepherosa Ziehau emx_init(sc); 9965330213cSSepherosa Ziehau 9975330213cSSepherosa Ziehau if (!ifq_is_empty(&ifp->if_snd)) 9985330213cSSepherosa Ziehau if_devstart(ifp); 9995330213cSSepherosa Ziehau } 10005330213cSSepherosa Ziehau 10015330213cSSepherosa Ziehau static void 10025330213cSSepherosa Ziehau emx_init(void *xsc) 10035330213cSSepherosa Ziehau { 10045330213cSSepherosa Ziehau struct emx_softc *sc = xsc; 10055330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 10065330213cSSepherosa Ziehau device_t dev = sc->dev; 10075330213cSSepherosa Ziehau uint32_t pba; 10083f939c23SSepherosa Ziehau int i; 10095330213cSSepherosa Ziehau 10102c9effcfSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 10115330213cSSepherosa Ziehau 10125330213cSSepherosa Ziehau emx_stop(sc); 10135330213cSSepherosa Ziehau 10145330213cSSepherosa Ziehau /* 10155330213cSSepherosa Ziehau * Packet Buffer Allocation (PBA) 10165330213cSSepherosa Ziehau * Writing PBA sets the receive portion of the buffer 10175330213cSSepherosa Ziehau * the remainder is used for the transmit buffer. 10185330213cSSepherosa Ziehau */ 10195330213cSSepherosa Ziehau switch (sc->hw.mac.type) { 10205330213cSSepherosa Ziehau /* Total Packet Buffer on these is 48K */ 10215330213cSSepherosa Ziehau case e1000_82571: 10225330213cSSepherosa Ziehau case e1000_82572: 10235330213cSSepherosa Ziehau case e1000_80003es2lan: 10245330213cSSepherosa Ziehau pba = E1000_PBA_32K; /* 32K for Rx, 16K for Tx */ 10255330213cSSepherosa Ziehau break; 10265330213cSSepherosa Ziehau 10275330213cSSepherosa Ziehau case e1000_82573: /* 82573: Total Packet Buffer is 32K */ 10285330213cSSepherosa Ziehau pba = E1000_PBA_12K; /* 12K for Rx, 20K for Tx */ 10295330213cSSepherosa Ziehau break; 10305330213cSSepherosa Ziehau 10315330213cSSepherosa Ziehau case e1000_82574: 10325330213cSSepherosa Ziehau pba = E1000_PBA_20K; /* 20K for Rx, 20K for Tx */ 10335330213cSSepherosa Ziehau break; 10345330213cSSepherosa Ziehau 10355330213cSSepherosa Ziehau default: 10365330213cSSepherosa Ziehau /* Devices before 82547 had a Packet Buffer of 64K. */ 10375330213cSSepherosa Ziehau if (sc->max_frame_size > 8192) 10385330213cSSepherosa Ziehau pba = E1000_PBA_40K; /* 40K for Rx, 24K for Tx */ 10395330213cSSepherosa Ziehau else 10405330213cSSepherosa Ziehau pba = E1000_PBA_48K; /* 48K for Rx, 16K for Tx */ 10415330213cSSepherosa Ziehau } 10425330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_PBA, pba); 10435330213cSSepherosa Ziehau 10445330213cSSepherosa Ziehau /* Get the latest mac address, User can use a LAA */ 10455330213cSSepherosa Ziehau bcopy(IF_LLADDR(ifp), sc->hw.mac.addr, ETHER_ADDR_LEN); 10465330213cSSepherosa Ziehau 10475330213cSSepherosa Ziehau /* Put the address into the Receive Address Array */ 10485330213cSSepherosa Ziehau e1000_rar_set(&sc->hw, sc->hw.mac.addr, 0); 10495330213cSSepherosa Ziehau 10505330213cSSepherosa Ziehau /* 10515330213cSSepherosa Ziehau * With the 82571 sc, RAR[0] may be overwritten 10525330213cSSepherosa Ziehau * when the other port is reset, we make a duplicate 10535330213cSSepherosa Ziehau * in RAR[14] for that eventuality, this assures 10545330213cSSepherosa Ziehau * the interface continues to function. 10555330213cSSepherosa Ziehau */ 10565330213cSSepherosa Ziehau if (sc->hw.mac.type == e1000_82571) { 10575330213cSSepherosa Ziehau e1000_set_laa_state_82571(&sc->hw, TRUE); 10585330213cSSepherosa Ziehau e1000_rar_set(&sc->hw, sc->hw.mac.addr, 10595330213cSSepherosa Ziehau E1000_RAR_ENTRIES - 1); 10605330213cSSepherosa Ziehau } 10615330213cSSepherosa Ziehau 10625330213cSSepherosa Ziehau /* Initialize the hardware */ 10635330213cSSepherosa Ziehau if (emx_hw_init(sc)) { 10645330213cSSepherosa Ziehau device_printf(dev, "Unable to initialize the hardware\n"); 10655330213cSSepherosa Ziehau /* XXX emx_stop()? */ 10665330213cSSepherosa Ziehau return; 10675330213cSSepherosa Ziehau } 10685330213cSSepherosa Ziehau emx_update_link_status(sc); 10695330213cSSepherosa Ziehau 10705330213cSSepherosa Ziehau /* Setup VLAN support, basic and offload if available */ 10715330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_VET, ETHERTYPE_VLAN); 10725330213cSSepherosa Ziehau 10735330213cSSepherosa Ziehau if (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) { 10745330213cSSepherosa Ziehau uint32_t ctrl; 10755330213cSSepherosa Ziehau 10765330213cSSepherosa Ziehau ctrl = E1000_READ_REG(&sc->hw, E1000_CTRL); 10775330213cSSepherosa Ziehau ctrl |= E1000_CTRL_VME; 10785330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_CTRL, ctrl); 10795330213cSSepherosa Ziehau } 10805330213cSSepherosa Ziehau 10815330213cSSepherosa Ziehau /* Set hardware offload abilities */ 10825330213cSSepherosa Ziehau if (ifp->if_capenable & IFCAP_TXCSUM) 10835330213cSSepherosa Ziehau ifp->if_hwassist = EMX_CSUM_FEATURES; 10845330213cSSepherosa Ziehau else 10855330213cSSepherosa Ziehau ifp->if_hwassist = 0; 10865330213cSSepherosa Ziehau 10875330213cSSepherosa Ziehau /* Configure for OS presence */ 10885330213cSSepherosa Ziehau emx_get_mgmt(sc); 10895330213cSSepherosa Ziehau 10905330213cSSepherosa Ziehau /* Prepare transmit descriptors and buffers */ 10915330213cSSepherosa Ziehau emx_init_tx_ring(sc); 10925330213cSSepherosa Ziehau emx_init_tx_unit(sc); 10935330213cSSepherosa Ziehau 10945330213cSSepherosa Ziehau /* Setup Multicast table */ 10955330213cSSepherosa Ziehau emx_set_multi(sc); 10965330213cSSepherosa Ziehau 10978434a83bSSepherosa Ziehau /* 10988434a83bSSepherosa Ziehau * Adjust # of RX ring to be used based on IFCAP_RSS 10998434a83bSSepherosa Ziehau */ 11008434a83bSSepherosa Ziehau if (ifp->if_capenable & IFCAP_RSS) 11018434a83bSSepherosa Ziehau sc->rx_ring_inuse = sc->rx_ring_cnt; 11028434a83bSSepherosa Ziehau else 11038434a83bSSepherosa Ziehau sc->rx_ring_inuse = 1; 11048434a83bSSepherosa Ziehau 11055330213cSSepherosa Ziehau /* Prepare receive descriptors and buffers */ 11068434a83bSSepherosa Ziehau for (i = 0; i < sc->rx_ring_inuse; ++i) { 11073f939c23SSepherosa Ziehau if (emx_init_rx_ring(sc, &sc->rx_data[i])) { 11083f939c23SSepherosa Ziehau device_printf(dev, 11093f939c23SSepherosa Ziehau "Could not setup receive structures\n"); 11105330213cSSepherosa Ziehau emx_stop(sc); 11115330213cSSepherosa Ziehau return; 11125330213cSSepherosa Ziehau } 11133f939c23SSepherosa Ziehau } 11145330213cSSepherosa Ziehau emx_init_rx_unit(sc); 11155330213cSSepherosa Ziehau 11165330213cSSepherosa Ziehau /* Don't lose promiscuous settings */ 11175330213cSSepherosa Ziehau emx_set_promisc(sc); 11185330213cSSepherosa Ziehau 11195330213cSSepherosa Ziehau ifp->if_flags |= IFF_RUNNING; 11205330213cSSepherosa Ziehau ifp->if_flags &= ~IFF_OACTIVE; 11215330213cSSepherosa Ziehau 11225330213cSSepherosa Ziehau callout_reset(&sc->timer, hz, emx_timer, sc); 11235330213cSSepherosa Ziehau e1000_clear_hw_cntrs_base_generic(&sc->hw); 11245330213cSSepherosa Ziehau 11255330213cSSepherosa Ziehau /* MSI/X configuration for 82574 */ 11265330213cSSepherosa Ziehau if (sc->hw.mac.type == e1000_82574) { 11275330213cSSepherosa Ziehau int tmp; 11285330213cSSepherosa Ziehau 11295330213cSSepherosa Ziehau tmp = E1000_READ_REG(&sc->hw, E1000_CTRL_EXT); 11305330213cSSepherosa Ziehau tmp |= E1000_CTRL_EXT_PBA_CLR; 11315330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_CTRL_EXT, tmp); 11325330213cSSepherosa Ziehau /* 11335330213cSSepherosa Ziehau * Set the IVAR - interrupt vector routing. 11345330213cSSepherosa Ziehau * Each nibble represents a vector, high bit 11355330213cSSepherosa Ziehau * is enable, other 3 bits are the MSIX table 11365330213cSSepherosa Ziehau * entry, we map RXQ0 to 0, TXQ0 to 1, and 11375330213cSSepherosa Ziehau * Link (other) to 2, hence the magic number. 11385330213cSSepherosa Ziehau */ 11395330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_IVAR, 0x800A0908); 11405330213cSSepherosa Ziehau } 11415330213cSSepherosa Ziehau 11425330213cSSepherosa Ziehau #ifdef DEVICE_POLLING 11435330213cSSepherosa Ziehau /* 11445330213cSSepherosa Ziehau * Only enable interrupts if we are not polling, make sure 11455330213cSSepherosa Ziehau * they are off otherwise. 11465330213cSSepherosa Ziehau */ 11475330213cSSepherosa Ziehau if (ifp->if_flags & IFF_POLLING) 11485330213cSSepherosa Ziehau emx_disable_intr(sc); 11495330213cSSepherosa Ziehau else 11505330213cSSepherosa Ziehau #endif /* DEVICE_POLLING */ 11515330213cSSepherosa Ziehau emx_enable_intr(sc); 11525330213cSSepherosa Ziehau 11535330213cSSepherosa Ziehau /* Don't reset the phy next time init gets called */ 11545330213cSSepherosa Ziehau sc->hw.phy.reset_disable = TRUE; 11555330213cSSepherosa Ziehau } 11565330213cSSepherosa Ziehau 11575330213cSSepherosa Ziehau #ifdef DEVICE_POLLING 11585330213cSSepherosa Ziehau 11595330213cSSepherosa Ziehau static void 11605330213cSSepherosa Ziehau emx_poll(struct ifnet *ifp, enum poll_cmd cmd, int count) 11615330213cSSepherosa Ziehau { 11625330213cSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 11635330213cSSepherosa Ziehau uint32_t reg_icr; 11645330213cSSepherosa Ziehau 1165*aabfe6fbSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_MAIN(ifp); 11665330213cSSepherosa Ziehau 11675330213cSSepherosa Ziehau switch (cmd) { 11685330213cSSepherosa Ziehau case POLL_REGISTER: 11695330213cSSepherosa Ziehau emx_disable_intr(sc); 11705330213cSSepherosa Ziehau break; 11715330213cSSepherosa Ziehau 11725330213cSSepherosa Ziehau case POLL_DEREGISTER: 11735330213cSSepherosa Ziehau emx_enable_intr(sc); 11745330213cSSepherosa Ziehau break; 11755330213cSSepherosa Ziehau 11765330213cSSepherosa Ziehau case POLL_AND_CHECK_STATUS: 11775330213cSSepherosa Ziehau reg_icr = E1000_READ_REG(&sc->hw, E1000_ICR); 11785330213cSSepherosa Ziehau if (reg_icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) { 1179*aabfe6fbSSepherosa Ziehau if (emx_tryserialize_skipmain(sc)) { 11805330213cSSepherosa Ziehau callout_stop(&sc->timer); 11815330213cSSepherosa Ziehau sc->hw.mac.get_link_status = 1; 11825330213cSSepherosa Ziehau emx_update_link_status(sc); 11835330213cSSepherosa Ziehau callout_reset(&sc->timer, hz, emx_timer, sc); 1184*aabfe6fbSSepherosa Ziehau emx_deserialize_skipmain(sc); 1185*aabfe6fbSSepherosa Ziehau } 11865330213cSSepherosa Ziehau } 11875330213cSSepherosa Ziehau /* FALL THROUGH */ 11885330213cSSepherosa Ziehau case POLL_ONLY: 11895330213cSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) { 11903f939c23SSepherosa Ziehau int i; 11915330213cSSepherosa Ziehau 1192*aabfe6fbSSepherosa Ziehau for (i = 0; i < sc->rx_ring_inuse; ++i) { 1193*aabfe6fbSSepherosa Ziehau if (lwkt_serialize_try( 1194*aabfe6fbSSepherosa Ziehau &sc->rx_data[i].rx_serialize)) { 11953f939c23SSepherosa Ziehau emx_rxeof(sc, i, count); 1196*aabfe6fbSSepherosa Ziehau lwkt_serialize_exit( 1197*aabfe6fbSSepherosa Ziehau &sc->rx_data[i].rx_serialize); 1198*aabfe6fbSSepherosa Ziehau } 1199*aabfe6fbSSepherosa Ziehau } 12003f939c23SSepherosa Ziehau 1201*aabfe6fbSSepherosa Ziehau if (lwkt_serialize_try(&sc->tx_serialize)) { 12023f939c23SSepherosa Ziehau emx_txeof(sc); 12035330213cSSepherosa Ziehau if (!ifq_is_empty(&ifp->if_snd)) 12045330213cSSepherosa Ziehau if_devstart(ifp); 1205*aabfe6fbSSepherosa Ziehau lwkt_serialize_exit(&sc->tx_serialize); 1206*aabfe6fbSSepherosa Ziehau } 12075330213cSSepherosa Ziehau } 12085330213cSSepherosa Ziehau break; 12095330213cSSepherosa Ziehau } 12105330213cSSepherosa Ziehau } 12115330213cSSepherosa Ziehau 12125330213cSSepherosa Ziehau #endif /* DEVICE_POLLING */ 12135330213cSSepherosa Ziehau 12145330213cSSepherosa Ziehau static void 12155330213cSSepherosa Ziehau emx_intr(void *xsc) 12165330213cSSepherosa Ziehau { 12175330213cSSepherosa Ziehau struct emx_softc *sc = xsc; 12185330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 12195330213cSSepherosa Ziehau uint32_t reg_icr; 12205330213cSSepherosa Ziehau 12215330213cSSepherosa Ziehau logif(intr_beg); 12226d435846SSepherosa Ziehau ASSERT_SERIALIZED(&sc->main_serialize); 12235330213cSSepherosa Ziehau 12245330213cSSepherosa Ziehau reg_icr = E1000_READ_REG(&sc->hw, E1000_ICR); 12255330213cSSepherosa Ziehau 12265330213cSSepherosa Ziehau if ((reg_icr & E1000_ICR_INT_ASSERTED) == 0) { 12275330213cSSepherosa Ziehau logif(intr_end); 12285330213cSSepherosa Ziehau return; 12295330213cSSepherosa Ziehau } 12305330213cSSepherosa Ziehau 12315330213cSSepherosa Ziehau /* 12325330213cSSepherosa Ziehau * XXX: some laptops trigger several spurious interrupts 1233df50f778SSepherosa Ziehau * on emx(4) when in the resume cycle. The ICR register 12345330213cSSepherosa Ziehau * reports all-ones value in this case. Processing such 12355330213cSSepherosa Ziehau * interrupts would lead to a freeze. I don't know why. 12365330213cSSepherosa Ziehau */ 12375330213cSSepherosa Ziehau if (reg_icr == 0xffffffff) { 12385330213cSSepherosa Ziehau logif(intr_end); 12395330213cSSepherosa Ziehau return; 12405330213cSSepherosa Ziehau } 12415330213cSSepherosa Ziehau 12425330213cSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) { 12435330213cSSepherosa Ziehau if (reg_icr & 12443f939c23SSepherosa Ziehau (E1000_ICR_RXT0 | E1000_ICR_RXDMT0 | E1000_ICR_RXO)) { 12453f939c23SSepherosa Ziehau int i; 12463f939c23SSepherosa Ziehau 12476d435846SSepherosa Ziehau for (i = 0; i < sc->rx_ring_inuse; ++i) { 12486d435846SSepherosa Ziehau lwkt_serialize_enter( 12496d435846SSepherosa Ziehau &sc->rx_data[i].rx_serialize); 12503f939c23SSepherosa Ziehau emx_rxeof(sc, i, -1); 12516d435846SSepherosa Ziehau lwkt_serialize_exit( 12526d435846SSepherosa Ziehau &sc->rx_data[i].rx_serialize); 12536d435846SSepherosa Ziehau } 12543f939c23SSepherosa Ziehau } 12556446af7bSSepherosa Ziehau if (reg_icr & E1000_ICR_TXDW) { 12566d435846SSepherosa Ziehau lwkt_serialize_enter(&sc->tx_serialize); 12575330213cSSepherosa Ziehau emx_txeof(sc); 12585330213cSSepherosa Ziehau if (!ifq_is_empty(&ifp->if_snd)) 12595330213cSSepherosa Ziehau if_devstart(ifp); 12606d435846SSepherosa Ziehau lwkt_serialize_exit(&sc->tx_serialize); 12615330213cSSepherosa Ziehau } 12625330213cSSepherosa Ziehau } 12635330213cSSepherosa Ziehau 12645330213cSSepherosa Ziehau /* Link status change */ 12655330213cSSepherosa Ziehau if (reg_icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) { 1266bca7c435SSepherosa Ziehau emx_serialize_skipmain(sc); 12676d435846SSepherosa Ziehau 12685330213cSSepherosa Ziehau callout_stop(&sc->timer); 12695330213cSSepherosa Ziehau sc->hw.mac.get_link_status = 1; 12705330213cSSepherosa Ziehau emx_update_link_status(sc); 12715330213cSSepherosa Ziehau 12725330213cSSepherosa Ziehau /* Deal with TX cruft when link lost */ 12735330213cSSepherosa Ziehau emx_tx_purge(sc); 12745330213cSSepherosa Ziehau 12755330213cSSepherosa Ziehau callout_reset(&sc->timer, hz, emx_timer, sc); 12766d435846SSepherosa Ziehau 1277bca7c435SSepherosa Ziehau emx_deserialize_skipmain(sc); 12785330213cSSepherosa Ziehau } 12795330213cSSepherosa Ziehau 12805330213cSSepherosa Ziehau if (reg_icr & E1000_ICR_RXO) 12815330213cSSepherosa Ziehau sc->rx_overruns++; 12825330213cSSepherosa Ziehau 12835330213cSSepherosa Ziehau logif(intr_end); 12845330213cSSepherosa Ziehau } 12855330213cSSepherosa Ziehau 12865330213cSSepherosa Ziehau static void 12875330213cSSepherosa Ziehau emx_media_status(struct ifnet *ifp, struct ifmediareq *ifmr) 12885330213cSSepherosa Ziehau { 12895330213cSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 12905330213cSSepherosa Ziehau 12912c9effcfSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 12925330213cSSepherosa Ziehau 12935330213cSSepherosa Ziehau emx_update_link_status(sc); 12945330213cSSepherosa Ziehau 12955330213cSSepherosa Ziehau ifmr->ifm_status = IFM_AVALID; 12965330213cSSepherosa Ziehau ifmr->ifm_active = IFM_ETHER; 12975330213cSSepherosa Ziehau 12985330213cSSepherosa Ziehau if (!sc->link_active) 12995330213cSSepherosa Ziehau return; 13005330213cSSepherosa Ziehau 13015330213cSSepherosa Ziehau ifmr->ifm_status |= IFM_ACTIVE; 13025330213cSSepherosa Ziehau 13035330213cSSepherosa Ziehau if (sc->hw.phy.media_type == e1000_media_type_fiber || 13045330213cSSepherosa Ziehau sc->hw.phy.media_type == e1000_media_type_internal_serdes) { 13055330213cSSepherosa Ziehau ifmr->ifm_active |= IFM_1000_SX | IFM_FDX; 13065330213cSSepherosa Ziehau } else { 13075330213cSSepherosa Ziehau switch (sc->link_speed) { 13085330213cSSepherosa Ziehau case 10: 13095330213cSSepherosa Ziehau ifmr->ifm_active |= IFM_10_T; 13105330213cSSepherosa Ziehau break; 13115330213cSSepherosa Ziehau case 100: 13125330213cSSepherosa Ziehau ifmr->ifm_active |= IFM_100_TX; 13135330213cSSepherosa Ziehau break; 13145330213cSSepherosa Ziehau 13155330213cSSepherosa Ziehau case 1000: 13165330213cSSepherosa Ziehau ifmr->ifm_active |= IFM_1000_T; 13175330213cSSepherosa Ziehau break; 13185330213cSSepherosa Ziehau } 13195330213cSSepherosa Ziehau if (sc->link_duplex == FULL_DUPLEX) 13205330213cSSepherosa Ziehau ifmr->ifm_active |= IFM_FDX; 13215330213cSSepherosa Ziehau else 13225330213cSSepherosa Ziehau ifmr->ifm_active |= IFM_HDX; 13235330213cSSepherosa Ziehau } 13245330213cSSepherosa Ziehau } 13255330213cSSepherosa Ziehau 13265330213cSSepherosa Ziehau static int 13275330213cSSepherosa Ziehau emx_media_change(struct ifnet *ifp) 13285330213cSSepherosa Ziehau { 13295330213cSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 13305330213cSSepherosa Ziehau struct ifmedia *ifm = &sc->media; 13315330213cSSepherosa Ziehau 13322c9effcfSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 13335330213cSSepherosa Ziehau 13345330213cSSepherosa Ziehau if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER) 13355330213cSSepherosa Ziehau return (EINVAL); 13365330213cSSepherosa Ziehau 13375330213cSSepherosa Ziehau switch (IFM_SUBTYPE(ifm->ifm_media)) { 13385330213cSSepherosa Ziehau case IFM_AUTO: 13395330213cSSepherosa Ziehau sc->hw.mac.autoneg = EMX_DO_AUTO_NEG; 13405330213cSSepherosa Ziehau sc->hw.phy.autoneg_advertised = EMX_AUTONEG_ADV_DEFAULT; 13415330213cSSepherosa Ziehau break; 13425330213cSSepherosa Ziehau 13435330213cSSepherosa Ziehau case IFM_1000_LX: 13445330213cSSepherosa Ziehau case IFM_1000_SX: 13455330213cSSepherosa Ziehau case IFM_1000_T: 13465330213cSSepherosa Ziehau sc->hw.mac.autoneg = EMX_DO_AUTO_NEG; 13475330213cSSepherosa Ziehau sc->hw.phy.autoneg_advertised = ADVERTISE_1000_FULL; 13485330213cSSepherosa Ziehau break; 13495330213cSSepherosa Ziehau 13505330213cSSepherosa Ziehau case IFM_100_TX: 13515330213cSSepherosa Ziehau sc->hw.mac.autoneg = FALSE; 13525330213cSSepherosa Ziehau sc->hw.phy.autoneg_advertised = 0; 13535330213cSSepherosa Ziehau if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) 13545330213cSSepherosa Ziehau sc->hw.mac.forced_speed_duplex = ADVERTISE_100_FULL; 13555330213cSSepherosa Ziehau else 13565330213cSSepherosa Ziehau sc->hw.mac.forced_speed_duplex = ADVERTISE_100_HALF; 13575330213cSSepherosa Ziehau break; 13585330213cSSepherosa Ziehau 13595330213cSSepherosa Ziehau case IFM_10_T: 13605330213cSSepherosa Ziehau sc->hw.mac.autoneg = FALSE; 13615330213cSSepherosa Ziehau sc->hw.phy.autoneg_advertised = 0; 13625330213cSSepherosa Ziehau if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) 13635330213cSSepherosa Ziehau sc->hw.mac.forced_speed_duplex = ADVERTISE_10_FULL; 13645330213cSSepherosa Ziehau else 13655330213cSSepherosa Ziehau sc->hw.mac.forced_speed_duplex = ADVERTISE_10_HALF; 13665330213cSSepherosa Ziehau break; 13675330213cSSepherosa Ziehau 13685330213cSSepherosa Ziehau default: 13695330213cSSepherosa Ziehau if_printf(ifp, "Unsupported media type\n"); 13705330213cSSepherosa Ziehau break; 13715330213cSSepherosa Ziehau } 13725330213cSSepherosa Ziehau 13735330213cSSepherosa Ziehau /* 13745330213cSSepherosa Ziehau * As the speed/duplex settings my have changed we need to 13755330213cSSepherosa Ziehau * reset the PHY. 13765330213cSSepherosa Ziehau */ 13775330213cSSepherosa Ziehau sc->hw.phy.reset_disable = FALSE; 13785330213cSSepherosa Ziehau 13795330213cSSepherosa Ziehau emx_init(sc); 13805330213cSSepherosa Ziehau 13815330213cSSepherosa Ziehau return (0); 13825330213cSSepherosa Ziehau } 13835330213cSSepherosa Ziehau 13845330213cSSepherosa Ziehau static int 13855330213cSSepherosa Ziehau emx_encap(struct emx_softc *sc, struct mbuf **m_headp) 13865330213cSSepherosa Ziehau { 13875330213cSSepherosa Ziehau bus_dma_segment_t segs[EMX_MAX_SCATTER]; 13885330213cSSepherosa Ziehau bus_dmamap_t map; 1389323e5ecdSSepherosa Ziehau struct emx_txbuf *tx_buffer, *tx_buffer_mapped; 13905330213cSSepherosa Ziehau struct e1000_tx_desc *ctxd = NULL; 13915330213cSSepherosa Ziehau struct mbuf *m_head = *m_headp; 13925330213cSSepherosa Ziehau uint32_t txd_upper, txd_lower, cmd = 0; 13935330213cSSepherosa Ziehau int maxsegs, nsegs, i, j, first, last = 0, error; 13945330213cSSepherosa Ziehau 13953752657eSSepherosa Ziehau if (m_head->m_len < EMX_TXCSUM_MINHL && 13965330213cSSepherosa Ziehau (m_head->m_flags & EMX_CSUM_FEATURES)) { 13975330213cSSepherosa Ziehau /* 13985330213cSSepherosa Ziehau * Make sure that ethernet header and ip.ip_hl are in 13995330213cSSepherosa Ziehau * contiguous memory, since if TXCSUM is enabled, later 14005330213cSSepherosa Ziehau * TX context descriptor's setup need to access ip.ip_hl. 14015330213cSSepherosa Ziehau */ 14025330213cSSepherosa Ziehau error = emx_txcsum_pullup(sc, m_headp); 14035330213cSSepherosa Ziehau if (error) { 14045330213cSSepherosa Ziehau KKASSERT(*m_headp == NULL); 14055330213cSSepherosa Ziehau return error; 14065330213cSSepherosa Ziehau } 14075330213cSSepherosa Ziehau m_head = *m_headp; 14085330213cSSepherosa Ziehau } 14095330213cSSepherosa Ziehau 14105330213cSSepherosa Ziehau txd_upper = txd_lower = 0; 14115330213cSSepherosa Ziehau 14125330213cSSepherosa Ziehau /* 14135330213cSSepherosa Ziehau * Capture the first descriptor index, this descriptor 14145330213cSSepherosa Ziehau * will have the index of the EOP which is the only one 14155330213cSSepherosa Ziehau * that now gets a DONE bit writeback. 14165330213cSSepherosa Ziehau */ 14175330213cSSepherosa Ziehau first = sc->next_avail_tx_desc; 1418323e5ecdSSepherosa Ziehau tx_buffer = &sc->tx_buf[first]; 14195330213cSSepherosa Ziehau tx_buffer_mapped = tx_buffer; 14205330213cSSepherosa Ziehau map = tx_buffer->map; 14215330213cSSepherosa Ziehau 14225330213cSSepherosa Ziehau maxsegs = sc->num_tx_desc_avail - EMX_TX_RESERVED; 14235330213cSSepherosa Ziehau KASSERT(maxsegs >= sc->spare_tx_desc, ("not enough spare TX desc\n")); 14245330213cSSepherosa Ziehau if (maxsegs > EMX_MAX_SCATTER) 14255330213cSSepherosa Ziehau maxsegs = EMX_MAX_SCATTER; 14265330213cSSepherosa Ziehau 14275330213cSSepherosa Ziehau error = bus_dmamap_load_mbuf_defrag(sc->txtag, map, m_headp, 14285330213cSSepherosa Ziehau segs, maxsegs, &nsegs, BUS_DMA_NOWAIT); 14295330213cSSepherosa Ziehau if (error) { 14305330213cSSepherosa Ziehau if (error == ENOBUFS) 14315330213cSSepherosa Ziehau sc->mbuf_alloc_failed++; 14325330213cSSepherosa Ziehau else 14335330213cSSepherosa Ziehau sc->no_tx_dma_setup++; 14345330213cSSepherosa Ziehau 14355330213cSSepherosa Ziehau m_freem(*m_headp); 14365330213cSSepherosa Ziehau *m_headp = NULL; 14375330213cSSepherosa Ziehau return error; 14385330213cSSepherosa Ziehau } 14395330213cSSepherosa Ziehau bus_dmamap_sync(sc->txtag, map, BUS_DMASYNC_PREWRITE); 14405330213cSSepherosa Ziehau 14415330213cSSepherosa Ziehau m_head = *m_headp; 14425330213cSSepherosa Ziehau sc->tx_nsegs += nsegs; 14435330213cSSepherosa Ziehau 14445330213cSSepherosa Ziehau if (m_head->m_pkthdr.csum_flags & EMX_CSUM_FEATURES) { 14455330213cSSepherosa Ziehau /* TX csum offloading will consume one TX desc */ 14465330213cSSepherosa Ziehau sc->tx_nsegs += emx_txcsum(sc, m_head, &txd_upper, &txd_lower); 14475330213cSSepherosa Ziehau } 14485330213cSSepherosa Ziehau i = sc->next_avail_tx_desc; 14495330213cSSepherosa Ziehau 14505330213cSSepherosa Ziehau /* Set up our transmit descriptors */ 14515330213cSSepherosa Ziehau for (j = 0; j < nsegs; j++) { 1452323e5ecdSSepherosa Ziehau tx_buffer = &sc->tx_buf[i]; 14535330213cSSepherosa Ziehau ctxd = &sc->tx_desc_base[i]; 14545330213cSSepherosa Ziehau 14555330213cSSepherosa Ziehau ctxd->buffer_addr = htole64(segs[j].ds_addr); 14565330213cSSepherosa Ziehau ctxd->lower.data = htole32(E1000_TXD_CMD_IFCS | 14575330213cSSepherosa Ziehau txd_lower | segs[j].ds_len); 14585330213cSSepherosa Ziehau ctxd->upper.data = htole32(txd_upper); 14595330213cSSepherosa Ziehau 14605330213cSSepherosa Ziehau last = i; 14615330213cSSepherosa Ziehau if (++i == sc->num_tx_desc) 14625330213cSSepherosa Ziehau i = 0; 14635330213cSSepherosa Ziehau } 14645330213cSSepherosa Ziehau 14655330213cSSepherosa Ziehau sc->next_avail_tx_desc = i; 14665330213cSSepherosa Ziehau 14675330213cSSepherosa Ziehau KKASSERT(sc->num_tx_desc_avail > nsegs); 14685330213cSSepherosa Ziehau sc->num_tx_desc_avail -= nsegs; 14695330213cSSepherosa Ziehau 14705330213cSSepherosa Ziehau /* Handle VLAN tag */ 14715330213cSSepherosa Ziehau if (m_head->m_flags & M_VLANTAG) { 14725330213cSSepherosa Ziehau /* Set the vlan id. */ 14735330213cSSepherosa Ziehau ctxd->upper.fields.special = 14745330213cSSepherosa Ziehau htole16(m_head->m_pkthdr.ether_vlantag); 14755330213cSSepherosa Ziehau 14765330213cSSepherosa Ziehau /* Tell hardware to add tag */ 14775330213cSSepherosa Ziehau ctxd->lower.data |= htole32(E1000_TXD_CMD_VLE); 14785330213cSSepherosa Ziehau } 14795330213cSSepherosa Ziehau 14805330213cSSepherosa Ziehau tx_buffer->m_head = m_head; 14815330213cSSepherosa Ziehau tx_buffer_mapped->map = tx_buffer->map; 14825330213cSSepherosa Ziehau tx_buffer->map = map; 14835330213cSSepherosa Ziehau 14845330213cSSepherosa Ziehau if (sc->tx_nsegs >= sc->tx_int_nsegs) { 14855330213cSSepherosa Ziehau sc->tx_nsegs = 0; 14864e4e8481SSepherosa Ziehau 14874e4e8481SSepherosa Ziehau /* 14884e4e8481SSepherosa Ziehau * Report Status (RS) is turned on 14894e4e8481SSepherosa Ziehau * every tx_int_nsegs descriptors. 14904e4e8481SSepherosa Ziehau */ 14915330213cSSepherosa Ziehau cmd = E1000_TXD_CMD_RS; 14925330213cSSepherosa Ziehau 1493b4b0a2b4SSepherosa Ziehau /* 1494b4b0a2b4SSepherosa Ziehau * Keep track of the descriptor, which will 1495b4b0a2b4SSepherosa Ziehau * be written back by hardware. 1496b4b0a2b4SSepherosa Ziehau */ 14975330213cSSepherosa Ziehau sc->tx_dd[sc->tx_dd_tail] = last; 14985330213cSSepherosa Ziehau EMX_INC_TXDD_IDX(sc->tx_dd_tail); 14995330213cSSepherosa Ziehau KKASSERT(sc->tx_dd_tail != sc->tx_dd_head); 15005330213cSSepherosa Ziehau } 15015330213cSSepherosa Ziehau 15025330213cSSepherosa Ziehau /* 15035330213cSSepherosa Ziehau * Last Descriptor of Packet needs End Of Packet (EOP) 15045330213cSSepherosa Ziehau */ 15055330213cSSepherosa Ziehau ctxd->lower.data |= htole32(E1000_TXD_CMD_EOP | cmd); 15065330213cSSepherosa Ziehau 15075330213cSSepherosa Ziehau /* 15085330213cSSepherosa Ziehau * Advance the Transmit Descriptor Tail (TDT), this tells 15095330213cSSepherosa Ziehau * the E1000 that this frame is available to transmit. 15105330213cSSepherosa Ziehau */ 15115330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TDT(0), i); 15125330213cSSepherosa Ziehau 15135330213cSSepherosa Ziehau return (0); 15145330213cSSepherosa Ziehau } 15155330213cSSepherosa Ziehau 15165330213cSSepherosa Ziehau static void 15175330213cSSepherosa Ziehau emx_set_promisc(struct emx_softc *sc) 15185330213cSSepherosa Ziehau { 15195330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 15205330213cSSepherosa Ziehau uint32_t reg_rctl; 15215330213cSSepherosa Ziehau 15225330213cSSepherosa Ziehau reg_rctl = E1000_READ_REG(&sc->hw, E1000_RCTL); 15235330213cSSepherosa Ziehau 15245330213cSSepherosa Ziehau if (ifp->if_flags & IFF_PROMISC) { 15255330213cSSepherosa Ziehau reg_rctl |= (E1000_RCTL_UPE | E1000_RCTL_MPE); 15265330213cSSepherosa Ziehau /* Turn this on if you want to see bad packets */ 15275330213cSSepherosa Ziehau if (emx_debug_sbp) 15285330213cSSepherosa Ziehau reg_rctl |= E1000_RCTL_SBP; 15295330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RCTL, reg_rctl); 15305330213cSSepherosa Ziehau } else if (ifp->if_flags & IFF_ALLMULTI) { 15315330213cSSepherosa Ziehau reg_rctl |= E1000_RCTL_MPE; 15325330213cSSepherosa Ziehau reg_rctl &= ~E1000_RCTL_UPE; 15335330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RCTL, reg_rctl); 15345330213cSSepherosa Ziehau } 15355330213cSSepherosa Ziehau } 15365330213cSSepherosa Ziehau 15375330213cSSepherosa Ziehau static void 15385330213cSSepherosa Ziehau emx_disable_promisc(struct emx_softc *sc) 15395330213cSSepherosa Ziehau { 15405330213cSSepherosa Ziehau uint32_t reg_rctl; 15415330213cSSepherosa Ziehau 15425330213cSSepherosa Ziehau reg_rctl = E1000_READ_REG(&sc->hw, E1000_RCTL); 15435330213cSSepherosa Ziehau 15445330213cSSepherosa Ziehau reg_rctl &= ~E1000_RCTL_UPE; 15455330213cSSepherosa Ziehau reg_rctl &= ~E1000_RCTL_MPE; 15465330213cSSepherosa Ziehau reg_rctl &= ~E1000_RCTL_SBP; 15475330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RCTL, reg_rctl); 15485330213cSSepherosa Ziehau } 15495330213cSSepherosa Ziehau 15505330213cSSepherosa Ziehau static void 15515330213cSSepherosa Ziehau emx_set_multi(struct emx_softc *sc) 15525330213cSSepherosa Ziehau { 15535330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 15545330213cSSepherosa Ziehau struct ifmultiaddr *ifma; 15555330213cSSepherosa Ziehau uint32_t reg_rctl = 0; 15565330213cSSepherosa Ziehau uint8_t mta[512]; /* Largest MTS is 4096 bits */ 15575330213cSSepherosa Ziehau int mcnt = 0; 15585330213cSSepherosa Ziehau 15595330213cSSepherosa Ziehau LIST_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 15605330213cSSepherosa Ziehau if (ifma->ifma_addr->sa_family != AF_LINK) 15615330213cSSepherosa Ziehau continue; 15625330213cSSepherosa Ziehau 15635330213cSSepherosa Ziehau if (mcnt == EMX_MCAST_ADDR_MAX) 15645330213cSSepherosa Ziehau break; 15655330213cSSepherosa Ziehau 15665330213cSSepherosa Ziehau bcopy(LLADDR((struct sockaddr_dl *)ifma->ifma_addr), 15675330213cSSepherosa Ziehau &mta[mcnt * ETHER_ADDR_LEN], ETHER_ADDR_LEN); 15685330213cSSepherosa Ziehau mcnt++; 15695330213cSSepherosa Ziehau } 15705330213cSSepherosa Ziehau 15715330213cSSepherosa Ziehau if (mcnt >= EMX_MCAST_ADDR_MAX) { 15725330213cSSepherosa Ziehau reg_rctl = E1000_READ_REG(&sc->hw, E1000_RCTL); 15735330213cSSepherosa Ziehau reg_rctl |= E1000_RCTL_MPE; 15745330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RCTL, reg_rctl); 15755330213cSSepherosa Ziehau } else { 15765330213cSSepherosa Ziehau e1000_update_mc_addr_list(&sc->hw, mta, 15775330213cSSepherosa Ziehau mcnt, 1, sc->hw.mac.rar_entry_count); 15785330213cSSepherosa Ziehau } 15795330213cSSepherosa Ziehau } 15805330213cSSepherosa Ziehau 15815330213cSSepherosa Ziehau /* 15825330213cSSepherosa Ziehau * This routine checks for link status and updates statistics. 15835330213cSSepherosa Ziehau */ 15845330213cSSepherosa Ziehau static void 15855330213cSSepherosa Ziehau emx_timer(void *xsc) 15865330213cSSepherosa Ziehau { 15875330213cSSepherosa Ziehau struct emx_softc *sc = xsc; 15885330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 15895330213cSSepherosa Ziehau 15906d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 15915330213cSSepherosa Ziehau 15925330213cSSepherosa Ziehau emx_update_link_status(sc); 15935330213cSSepherosa Ziehau emx_update_stats(sc); 15945330213cSSepherosa Ziehau 15955330213cSSepherosa Ziehau /* Reset LAA into RAR[0] on 82571 */ 15965330213cSSepherosa Ziehau if (e1000_get_laa_state_82571(&sc->hw) == TRUE) 15975330213cSSepherosa Ziehau e1000_rar_set(&sc->hw, sc->hw.mac.addr, 0); 15985330213cSSepherosa Ziehau 15995330213cSSepherosa Ziehau if (emx_display_debug_stats && (ifp->if_flags & IFF_RUNNING)) 16005330213cSSepherosa Ziehau emx_print_hw_stats(sc); 16015330213cSSepherosa Ziehau 16025330213cSSepherosa Ziehau emx_smartspeed(sc); 16035330213cSSepherosa Ziehau 16045330213cSSepherosa Ziehau callout_reset(&sc->timer, hz, emx_timer, sc); 16055330213cSSepherosa Ziehau 16066d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 16075330213cSSepherosa Ziehau } 16085330213cSSepherosa Ziehau 16095330213cSSepherosa Ziehau static void 16105330213cSSepherosa Ziehau emx_update_link_status(struct emx_softc *sc) 16115330213cSSepherosa Ziehau { 16125330213cSSepherosa Ziehau struct e1000_hw *hw = &sc->hw; 16135330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 16145330213cSSepherosa Ziehau device_t dev = sc->dev; 16155330213cSSepherosa Ziehau uint32_t link_check = 0; 16165330213cSSepherosa Ziehau 16175330213cSSepherosa Ziehau /* Get the cached link value or read phy for real */ 16185330213cSSepherosa Ziehau switch (hw->phy.media_type) { 16195330213cSSepherosa Ziehau case e1000_media_type_copper: 16205330213cSSepherosa Ziehau if (hw->mac.get_link_status) { 16215330213cSSepherosa Ziehau /* Do the work to read phy */ 16225330213cSSepherosa Ziehau e1000_check_for_link(hw); 16235330213cSSepherosa Ziehau link_check = !hw->mac.get_link_status; 16245330213cSSepherosa Ziehau if (link_check) /* ESB2 fix */ 16255330213cSSepherosa Ziehau e1000_cfg_on_link_up(hw); 16265330213cSSepherosa Ziehau } else { 16275330213cSSepherosa Ziehau link_check = TRUE; 16285330213cSSepherosa Ziehau } 16295330213cSSepherosa Ziehau break; 16305330213cSSepherosa Ziehau 16315330213cSSepherosa Ziehau case e1000_media_type_fiber: 16325330213cSSepherosa Ziehau e1000_check_for_link(hw); 16335330213cSSepherosa Ziehau link_check = E1000_READ_REG(hw, E1000_STATUS) & E1000_STATUS_LU; 16345330213cSSepherosa Ziehau break; 16355330213cSSepherosa Ziehau 16365330213cSSepherosa Ziehau case e1000_media_type_internal_serdes: 16375330213cSSepherosa Ziehau e1000_check_for_link(hw); 16385330213cSSepherosa Ziehau link_check = sc->hw.mac.serdes_has_link; 16395330213cSSepherosa Ziehau break; 16405330213cSSepherosa Ziehau 16415330213cSSepherosa Ziehau case e1000_media_type_unknown: 16425330213cSSepherosa Ziehau default: 16435330213cSSepherosa Ziehau break; 16445330213cSSepherosa Ziehau } 16455330213cSSepherosa Ziehau 16465330213cSSepherosa Ziehau /* Now check for a transition */ 16475330213cSSepherosa Ziehau if (link_check && sc->link_active == 0) { 16485330213cSSepherosa Ziehau e1000_get_speed_and_duplex(hw, &sc->link_speed, 16495330213cSSepherosa Ziehau &sc->link_duplex); 16505330213cSSepherosa Ziehau 16515330213cSSepherosa Ziehau /* 16525330213cSSepherosa Ziehau * Check if we should enable/disable SPEED_MODE bit on 16535330213cSSepherosa Ziehau * 82571EB/82572EI 16545330213cSSepherosa Ziehau */ 16555330213cSSepherosa Ziehau if (hw->mac.type == e1000_82571 || 16565330213cSSepherosa Ziehau hw->mac.type == e1000_82572) { 16575330213cSSepherosa Ziehau int tarc0; 16585330213cSSepherosa Ziehau 16595330213cSSepherosa Ziehau tarc0 = E1000_READ_REG(hw, E1000_TARC(0)); 16605330213cSSepherosa Ziehau if (sc->link_speed != SPEED_1000) 16615330213cSSepherosa Ziehau tarc0 &= ~EMX_TARC_SPEED_MODE; 16625330213cSSepherosa Ziehau else 16635330213cSSepherosa Ziehau tarc0 |= EMX_TARC_SPEED_MODE; 16645330213cSSepherosa Ziehau E1000_WRITE_REG(hw, E1000_TARC(0), tarc0); 16655330213cSSepherosa Ziehau } 16665330213cSSepherosa Ziehau if (bootverbose) { 16675330213cSSepherosa Ziehau device_printf(dev, "Link is up %d Mbps %s\n", 16685330213cSSepherosa Ziehau sc->link_speed, 16695330213cSSepherosa Ziehau ((sc->link_duplex == FULL_DUPLEX) ? 16705330213cSSepherosa Ziehau "Full Duplex" : "Half Duplex")); 16715330213cSSepherosa Ziehau } 16725330213cSSepherosa Ziehau sc->link_active = 1; 16735330213cSSepherosa Ziehau sc->smartspeed = 0; 16745330213cSSepherosa Ziehau ifp->if_baudrate = sc->link_speed * 1000000; 16755330213cSSepherosa Ziehau ifp->if_link_state = LINK_STATE_UP; 16765330213cSSepherosa Ziehau if_link_state_change(ifp); 16775330213cSSepherosa Ziehau } else if (!link_check && sc->link_active == 1) { 16785330213cSSepherosa Ziehau ifp->if_baudrate = sc->link_speed = 0; 16795330213cSSepherosa Ziehau sc->link_duplex = 0; 16805330213cSSepherosa Ziehau if (bootverbose) 16815330213cSSepherosa Ziehau device_printf(dev, "Link is Down\n"); 16825330213cSSepherosa Ziehau sc->link_active = 0; 16835330213cSSepherosa Ziehau #if 0 16845330213cSSepherosa Ziehau /* Link down, disable watchdog */ 16855330213cSSepherosa Ziehau if->if_timer = 0; 16865330213cSSepherosa Ziehau #endif 16875330213cSSepherosa Ziehau ifp->if_link_state = LINK_STATE_DOWN; 16885330213cSSepherosa Ziehau if_link_state_change(ifp); 16895330213cSSepherosa Ziehau } 16905330213cSSepherosa Ziehau } 16915330213cSSepherosa Ziehau 16925330213cSSepherosa Ziehau static void 16935330213cSSepherosa Ziehau emx_stop(struct emx_softc *sc) 16945330213cSSepherosa Ziehau { 16955330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 16965330213cSSepherosa Ziehau int i; 16975330213cSSepherosa Ziehau 16982c9effcfSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 16995330213cSSepherosa Ziehau 17005330213cSSepherosa Ziehau emx_disable_intr(sc); 17015330213cSSepherosa Ziehau 17025330213cSSepherosa Ziehau callout_stop(&sc->timer); 17035330213cSSepherosa Ziehau 17045330213cSSepherosa Ziehau ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE); 17055330213cSSepherosa Ziehau ifp->if_timer = 0; 17065330213cSSepherosa Ziehau 17073f939c23SSepherosa Ziehau /* 17083f939c23SSepherosa Ziehau * Disable multiple receive queues. 17093f939c23SSepherosa Ziehau * 17103f939c23SSepherosa Ziehau * NOTE: 17113f939c23SSepherosa Ziehau * We should disable multiple receive queues before 17123f939c23SSepherosa Ziehau * resetting the hardware. 17133f939c23SSepherosa Ziehau */ 17143f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_MRQC, 0); 17153f939c23SSepherosa Ziehau 17165330213cSSepherosa Ziehau e1000_reset_hw(&sc->hw); 17175330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_WUC, 0); 17185330213cSSepherosa Ziehau 17195330213cSSepherosa Ziehau for (i = 0; i < sc->num_tx_desc; i++) { 1720323e5ecdSSepherosa Ziehau struct emx_txbuf *tx_buffer = &sc->tx_buf[i]; 17215330213cSSepherosa Ziehau 17225330213cSSepherosa Ziehau if (tx_buffer->m_head != NULL) { 17235330213cSSepherosa Ziehau bus_dmamap_unload(sc->txtag, tx_buffer->map); 17245330213cSSepherosa Ziehau m_freem(tx_buffer->m_head); 17255330213cSSepherosa Ziehau tx_buffer->m_head = NULL; 17265330213cSSepherosa Ziehau } 17275330213cSSepherosa Ziehau } 17285330213cSSepherosa Ziehau 17298434a83bSSepherosa Ziehau for (i = 0; i < sc->rx_ring_inuse; ++i) 17303f939c23SSepherosa Ziehau emx_free_rx_ring(sc, &sc->rx_data[i]); 17315330213cSSepherosa Ziehau 17325330213cSSepherosa Ziehau sc->csum_flags = 0; 17335330213cSSepherosa Ziehau sc->csum_ehlen = 0; 17345330213cSSepherosa Ziehau sc->csum_iphlen = 0; 17355330213cSSepherosa Ziehau 17365330213cSSepherosa Ziehau sc->tx_dd_head = 0; 17375330213cSSepherosa Ziehau sc->tx_dd_tail = 0; 17385330213cSSepherosa Ziehau sc->tx_nsegs = 0; 17395330213cSSepherosa Ziehau } 17405330213cSSepherosa Ziehau 17415330213cSSepherosa Ziehau static int 17425330213cSSepherosa Ziehau emx_hw_init(struct emx_softc *sc) 17435330213cSSepherosa Ziehau { 17445330213cSSepherosa Ziehau device_t dev = sc->dev; 17455330213cSSepherosa Ziehau uint16_t rx_buffer_size; 17465330213cSSepherosa Ziehau 17475330213cSSepherosa Ziehau /* Issue a global reset */ 17485330213cSSepherosa Ziehau e1000_reset_hw(&sc->hw); 17495330213cSSepherosa Ziehau 17505330213cSSepherosa Ziehau /* Get control from any management/hw control */ 17515330213cSSepherosa Ziehau if (sc->hw.mac.type == e1000_82573 && 17525330213cSSepherosa Ziehau e1000_check_mng_mode(&sc->hw)) 17535330213cSSepherosa Ziehau emx_get_hw_control(sc); 17545330213cSSepherosa Ziehau 17555330213cSSepherosa Ziehau /* Set up smart power down as default off on newer adapters. */ 17565330213cSSepherosa Ziehau if (!emx_smart_pwr_down && 17575330213cSSepherosa Ziehau (sc->hw.mac.type == e1000_82571 || 17585330213cSSepherosa Ziehau sc->hw.mac.type == e1000_82572)) { 17595330213cSSepherosa Ziehau uint16_t phy_tmp = 0; 17605330213cSSepherosa Ziehau 17615330213cSSepherosa Ziehau /* Speed up time to link by disabling smart power down. */ 17625330213cSSepherosa Ziehau e1000_read_phy_reg(&sc->hw, 17635330213cSSepherosa Ziehau IGP02E1000_PHY_POWER_MGMT, &phy_tmp); 17645330213cSSepherosa Ziehau phy_tmp &= ~IGP02E1000_PM_SPD; 17655330213cSSepherosa Ziehau e1000_write_phy_reg(&sc->hw, 17665330213cSSepherosa Ziehau IGP02E1000_PHY_POWER_MGMT, phy_tmp); 17675330213cSSepherosa Ziehau } 17685330213cSSepherosa Ziehau 17695330213cSSepherosa Ziehau /* 17705330213cSSepherosa Ziehau * These parameters control the automatic generation (Tx) and 17715330213cSSepherosa Ziehau * response (Rx) to Ethernet PAUSE frames. 17725330213cSSepherosa Ziehau * - High water mark should allow for at least two frames to be 17735330213cSSepherosa Ziehau * received after sending an XOFF. 17745330213cSSepherosa Ziehau * - Low water mark works best when it is very near the high water mark. 17755330213cSSepherosa Ziehau * This allows the receiver to restart by sending XON when it has 17765330213cSSepherosa Ziehau * drained a bit. Here we use an arbitary value of 1500 which will 17775330213cSSepherosa Ziehau * restart after one full frame is pulled from the buffer. There 17785330213cSSepherosa Ziehau * could be several smaller frames in the buffer and if so they will 17795330213cSSepherosa Ziehau * not trigger the XON until their total number reduces the buffer 17805330213cSSepherosa Ziehau * by 1500. 17815330213cSSepherosa Ziehau * - The pause time is fairly large at 1000 x 512ns = 512 usec. 17825330213cSSepherosa Ziehau */ 17835330213cSSepherosa Ziehau rx_buffer_size = (E1000_READ_REG(&sc->hw, E1000_PBA) & 0xffff) << 10; 17845330213cSSepherosa Ziehau 17855330213cSSepherosa Ziehau sc->hw.fc.high_water = rx_buffer_size - 17865330213cSSepherosa Ziehau roundup2(sc->max_frame_size, 1024); 17875330213cSSepherosa Ziehau sc->hw.fc.low_water = sc->hw.fc.high_water - 1500; 17885330213cSSepherosa Ziehau 17895330213cSSepherosa Ziehau if (sc->hw.mac.type == e1000_80003es2lan) 17905330213cSSepherosa Ziehau sc->hw.fc.pause_time = 0xFFFF; 17915330213cSSepherosa Ziehau else 17925330213cSSepherosa Ziehau sc->hw.fc.pause_time = EMX_FC_PAUSE_TIME; 17935330213cSSepherosa Ziehau sc->hw.fc.send_xon = TRUE; 17945330213cSSepherosa Ziehau sc->hw.fc.requested_mode = e1000_fc_full; 17955330213cSSepherosa Ziehau 17965330213cSSepherosa Ziehau if (e1000_init_hw(&sc->hw) < 0) { 17975330213cSSepherosa Ziehau device_printf(dev, "Hardware Initialization Failed\n"); 17985330213cSSepherosa Ziehau return (EIO); 17995330213cSSepherosa Ziehau } 18005330213cSSepherosa Ziehau 18015330213cSSepherosa Ziehau e1000_check_for_link(&sc->hw); 18025330213cSSepherosa Ziehau 18035330213cSSepherosa Ziehau return (0); 18045330213cSSepherosa Ziehau } 18055330213cSSepherosa Ziehau 18065330213cSSepherosa Ziehau static void 18075330213cSSepherosa Ziehau emx_setup_ifp(struct emx_softc *sc) 18085330213cSSepherosa Ziehau { 18095330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 18105330213cSSepherosa Ziehau 18115330213cSSepherosa Ziehau if_initname(ifp, device_get_name(sc->dev), 18125330213cSSepherosa Ziehau device_get_unit(sc->dev)); 18135330213cSSepherosa Ziehau ifp->if_softc = sc; 18145330213cSSepherosa Ziehau ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 18155330213cSSepherosa Ziehau ifp->if_init = emx_init; 18165330213cSSepherosa Ziehau ifp->if_ioctl = emx_ioctl; 18175330213cSSepherosa Ziehau ifp->if_start = emx_start; 18185330213cSSepherosa Ziehau #ifdef DEVICE_POLLING 18195330213cSSepherosa Ziehau ifp->if_poll = emx_poll; 18205330213cSSepherosa Ziehau #endif 18215330213cSSepherosa Ziehau ifp->if_watchdog = emx_watchdog; 18226d435846SSepherosa Ziehau ifp->if_serialize = emx_serialize; 18236d435846SSepherosa Ziehau ifp->if_deserialize = emx_deserialize; 18246d435846SSepherosa Ziehau ifp->if_tryserialize = emx_tryserialize; 18252c9effcfSSepherosa Ziehau #ifdef INVARIANTS 18262c9effcfSSepherosa Ziehau ifp->if_serialize_assert = emx_serialize_assert; 18272c9effcfSSepherosa Ziehau #endif 18285330213cSSepherosa Ziehau ifq_set_maxlen(&ifp->if_snd, sc->num_tx_desc - 1); 18295330213cSSepherosa Ziehau ifq_set_ready(&ifp->if_snd); 18305330213cSSepherosa Ziehau 18316d435846SSepherosa Ziehau ether_ifattach(ifp, sc->hw.mac.addr, &sc->panic_serialize); 18325330213cSSepherosa Ziehau 18335330213cSSepherosa Ziehau ifp->if_capabilities = IFCAP_HWCSUM | 18345330213cSSepherosa Ziehau IFCAP_VLAN_HWTAGGING | 18355330213cSSepherosa Ziehau IFCAP_VLAN_MTU; 18368434a83bSSepherosa Ziehau if (sc->rx_ring_cnt > 1) 18378434a83bSSepherosa Ziehau ifp->if_capabilities |= IFCAP_RSS; 18385330213cSSepherosa Ziehau ifp->if_capenable = ifp->if_capabilities; 18395330213cSSepherosa Ziehau ifp->if_hwassist = EMX_CSUM_FEATURES; 18405330213cSSepherosa Ziehau 18415330213cSSepherosa Ziehau /* 18425330213cSSepherosa Ziehau * Tell the upper layer(s) we support long frames. 18435330213cSSepherosa Ziehau */ 18445330213cSSepherosa Ziehau ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 18455330213cSSepherosa Ziehau 18465330213cSSepherosa Ziehau /* 18475330213cSSepherosa Ziehau * Specify the media types supported by this sc and register 18485330213cSSepherosa Ziehau * callbacks to update media and link information 18495330213cSSepherosa Ziehau */ 18505330213cSSepherosa Ziehau ifmedia_init(&sc->media, IFM_IMASK, 18515330213cSSepherosa Ziehau emx_media_change, emx_media_status); 18525330213cSSepherosa Ziehau if (sc->hw.phy.media_type == e1000_media_type_fiber || 18535330213cSSepherosa Ziehau sc->hw.phy.media_type == e1000_media_type_internal_serdes) { 18545330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_1000_SX | IFM_FDX, 18555330213cSSepherosa Ziehau 0, NULL); 18565330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_1000_SX, 0, NULL); 18575330213cSSepherosa Ziehau } else { 18585330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_10_T, 0, NULL); 18595330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_10_T | IFM_FDX, 18605330213cSSepherosa Ziehau 0, NULL); 18615330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_100_TX, 0, NULL); 18625330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_100_TX | IFM_FDX, 18635330213cSSepherosa Ziehau 0, NULL); 18645330213cSSepherosa Ziehau if (sc->hw.phy.type != e1000_phy_ife) { 18655330213cSSepherosa Ziehau ifmedia_add(&sc->media, 18665330213cSSepherosa Ziehau IFM_ETHER | IFM_1000_T | IFM_FDX, 0, NULL); 18675330213cSSepherosa Ziehau ifmedia_add(&sc->media, 18685330213cSSepherosa Ziehau IFM_ETHER | IFM_1000_T, 0, NULL); 18695330213cSSepherosa Ziehau } 18705330213cSSepherosa Ziehau } 18715330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_AUTO, 0, NULL); 18725330213cSSepherosa Ziehau ifmedia_set(&sc->media, IFM_ETHER | IFM_AUTO); 18735330213cSSepherosa Ziehau } 18745330213cSSepherosa Ziehau 18755330213cSSepherosa Ziehau /* 18765330213cSSepherosa Ziehau * Workaround for SmartSpeed on 82541 and 82547 controllers 18775330213cSSepherosa Ziehau */ 18785330213cSSepherosa Ziehau static void 18795330213cSSepherosa Ziehau emx_smartspeed(struct emx_softc *sc) 18805330213cSSepherosa Ziehau { 18815330213cSSepherosa Ziehau uint16_t phy_tmp; 18825330213cSSepherosa Ziehau 18835330213cSSepherosa Ziehau if (sc->link_active || sc->hw.phy.type != e1000_phy_igp || 18845330213cSSepherosa Ziehau sc->hw.mac.autoneg == 0 || 18855330213cSSepherosa Ziehau (sc->hw.phy.autoneg_advertised & ADVERTISE_1000_FULL) == 0) 18865330213cSSepherosa Ziehau return; 18875330213cSSepherosa Ziehau 18885330213cSSepherosa Ziehau if (sc->smartspeed == 0) { 18895330213cSSepherosa Ziehau /* 18905330213cSSepherosa Ziehau * If Master/Slave config fault is asserted twice, 18915330213cSSepherosa Ziehau * we assume back-to-back 18925330213cSSepherosa Ziehau */ 18935330213cSSepherosa Ziehau e1000_read_phy_reg(&sc->hw, PHY_1000T_STATUS, &phy_tmp); 18945330213cSSepherosa Ziehau if (!(phy_tmp & SR_1000T_MS_CONFIG_FAULT)) 18955330213cSSepherosa Ziehau return; 18965330213cSSepherosa Ziehau e1000_read_phy_reg(&sc->hw, PHY_1000T_STATUS, &phy_tmp); 18975330213cSSepherosa Ziehau if (phy_tmp & SR_1000T_MS_CONFIG_FAULT) { 18985330213cSSepherosa Ziehau e1000_read_phy_reg(&sc->hw, 18995330213cSSepherosa Ziehau PHY_1000T_CTRL, &phy_tmp); 19005330213cSSepherosa Ziehau if (phy_tmp & CR_1000T_MS_ENABLE) { 19015330213cSSepherosa Ziehau phy_tmp &= ~CR_1000T_MS_ENABLE; 19025330213cSSepherosa Ziehau e1000_write_phy_reg(&sc->hw, 19035330213cSSepherosa Ziehau PHY_1000T_CTRL, phy_tmp); 19045330213cSSepherosa Ziehau sc->smartspeed++; 19055330213cSSepherosa Ziehau if (sc->hw.mac.autoneg && 19065330213cSSepherosa Ziehau !e1000_phy_setup_autoneg(&sc->hw) && 19075330213cSSepherosa Ziehau !e1000_read_phy_reg(&sc->hw, 19085330213cSSepherosa Ziehau PHY_CONTROL, &phy_tmp)) { 19095330213cSSepherosa Ziehau phy_tmp |= MII_CR_AUTO_NEG_EN | 19105330213cSSepherosa Ziehau MII_CR_RESTART_AUTO_NEG; 19115330213cSSepherosa Ziehau e1000_write_phy_reg(&sc->hw, 19125330213cSSepherosa Ziehau PHY_CONTROL, phy_tmp); 19135330213cSSepherosa Ziehau } 19145330213cSSepherosa Ziehau } 19155330213cSSepherosa Ziehau } 19165330213cSSepherosa Ziehau return; 19175330213cSSepherosa Ziehau } else if (sc->smartspeed == EMX_SMARTSPEED_DOWNSHIFT) { 19185330213cSSepherosa Ziehau /* If still no link, perhaps using 2/3 pair cable */ 19195330213cSSepherosa Ziehau e1000_read_phy_reg(&sc->hw, PHY_1000T_CTRL, &phy_tmp); 19205330213cSSepherosa Ziehau phy_tmp |= CR_1000T_MS_ENABLE; 19215330213cSSepherosa Ziehau e1000_write_phy_reg(&sc->hw, PHY_1000T_CTRL, phy_tmp); 19225330213cSSepherosa Ziehau if (sc->hw.mac.autoneg && 19235330213cSSepherosa Ziehau !e1000_phy_setup_autoneg(&sc->hw) && 19245330213cSSepherosa Ziehau !e1000_read_phy_reg(&sc->hw, PHY_CONTROL, &phy_tmp)) { 19255330213cSSepherosa Ziehau phy_tmp |= MII_CR_AUTO_NEG_EN | MII_CR_RESTART_AUTO_NEG; 19265330213cSSepherosa Ziehau e1000_write_phy_reg(&sc->hw, PHY_CONTROL, phy_tmp); 19275330213cSSepherosa Ziehau } 19285330213cSSepherosa Ziehau } 19295330213cSSepherosa Ziehau 19305330213cSSepherosa Ziehau /* Restart process after EMX_SMARTSPEED_MAX iterations */ 19315330213cSSepherosa Ziehau if (sc->smartspeed++ == EMX_SMARTSPEED_MAX) 19325330213cSSepherosa Ziehau sc->smartspeed = 0; 19335330213cSSepherosa Ziehau } 19345330213cSSepherosa Ziehau 19355330213cSSepherosa Ziehau static int 19365330213cSSepherosa Ziehau emx_create_tx_ring(struct emx_softc *sc) 19375330213cSSepherosa Ziehau { 19385330213cSSepherosa Ziehau device_t dev = sc->dev; 1939323e5ecdSSepherosa Ziehau struct emx_txbuf *tx_buffer; 1940bdca134fSSepherosa Ziehau int error, i, tsize; 1941bdca134fSSepherosa Ziehau 1942bdca134fSSepherosa Ziehau /* 1943bdca134fSSepherosa Ziehau * Validate number of transmit descriptors. It must not exceed 1944bdca134fSSepherosa Ziehau * hardware maximum, and must be multiple of E1000_DBA_ALIGN. 1945bdca134fSSepherosa Ziehau */ 1946bdca134fSSepherosa Ziehau if ((emx_txd * sizeof(struct e1000_tx_desc)) % EMX_DBA_ALIGN != 0 || 1947bdca134fSSepherosa Ziehau emx_txd > EMX_MAX_TXD || emx_txd < EMX_MIN_TXD) { 1948bdca134fSSepherosa Ziehau device_printf(dev, "Using %d TX descriptors instead of %d!\n", 1949bdca134fSSepherosa Ziehau EMX_DEFAULT_TXD, emx_txd); 1950bdca134fSSepherosa Ziehau sc->num_tx_desc = EMX_DEFAULT_TXD; 1951bdca134fSSepherosa Ziehau } else { 1952bdca134fSSepherosa Ziehau sc->num_tx_desc = emx_txd; 1953bdca134fSSepherosa Ziehau } 1954bdca134fSSepherosa Ziehau 1955bdca134fSSepherosa Ziehau /* 1956bdca134fSSepherosa Ziehau * Allocate Transmit Descriptor ring 1957bdca134fSSepherosa Ziehau */ 1958bdca134fSSepherosa Ziehau tsize = roundup2(sc->num_tx_desc * sizeof(struct e1000_tx_desc), 1959bdca134fSSepherosa Ziehau EMX_DBA_ALIGN); 1960a596084cSSepherosa Ziehau sc->tx_desc_base = bus_dmamem_coherent_any(sc->parent_dtag, 1961a596084cSSepherosa Ziehau EMX_DBA_ALIGN, tsize, BUS_DMA_WAITOK, 1962a596084cSSepherosa Ziehau &sc->tx_desc_dtag, &sc->tx_desc_dmap, 1963a596084cSSepherosa Ziehau &sc->tx_desc_paddr); 1964a596084cSSepherosa Ziehau if (sc->tx_desc_base == NULL) { 1965bdca134fSSepherosa Ziehau device_printf(dev, "Unable to allocate tx_desc memory\n"); 1966a596084cSSepherosa Ziehau return ENOMEM; 1967bdca134fSSepherosa Ziehau } 19685330213cSSepherosa Ziehau 1969323e5ecdSSepherosa Ziehau sc->tx_buf = kmalloc(sizeof(struct emx_txbuf) * sc->num_tx_desc, 19705330213cSSepherosa Ziehau M_DEVBUF, M_WAITOK | M_ZERO); 19715330213cSSepherosa Ziehau 19725330213cSSepherosa Ziehau /* 19735330213cSSepherosa Ziehau * Create DMA tags for tx buffers 19745330213cSSepherosa Ziehau */ 19755330213cSSepherosa Ziehau error = bus_dma_tag_create(sc->parent_dtag, /* parent */ 19765330213cSSepherosa Ziehau 1, 0, /* alignment, bounds */ 19775330213cSSepherosa Ziehau BUS_SPACE_MAXADDR, /* lowaddr */ 19785330213cSSepherosa Ziehau BUS_SPACE_MAXADDR, /* highaddr */ 19795330213cSSepherosa Ziehau NULL, NULL, /* filter, filterarg */ 19805330213cSSepherosa Ziehau EMX_TSO_SIZE, /* maxsize */ 19815330213cSSepherosa Ziehau EMX_MAX_SCATTER, /* nsegments */ 19825330213cSSepherosa Ziehau EMX_MAX_SEGSIZE, /* maxsegsize */ 19835330213cSSepherosa Ziehau BUS_DMA_WAITOK | BUS_DMA_ALLOCNOW | 19845330213cSSepherosa Ziehau BUS_DMA_ONEBPAGE, /* flags */ 19855330213cSSepherosa Ziehau &sc->txtag); 19865330213cSSepherosa Ziehau if (error) { 19875330213cSSepherosa Ziehau device_printf(dev, "Unable to allocate TX DMA tag\n"); 1988323e5ecdSSepherosa Ziehau kfree(sc->tx_buf, M_DEVBUF); 1989323e5ecdSSepherosa Ziehau sc->tx_buf = NULL; 19905330213cSSepherosa Ziehau return error; 19915330213cSSepherosa Ziehau } 19925330213cSSepherosa Ziehau 19935330213cSSepherosa Ziehau /* 19945330213cSSepherosa Ziehau * Create DMA maps for tx buffers 19955330213cSSepherosa Ziehau */ 19965330213cSSepherosa Ziehau for (i = 0; i < sc->num_tx_desc; i++) { 1997323e5ecdSSepherosa Ziehau tx_buffer = &sc->tx_buf[i]; 19985330213cSSepherosa Ziehau 19995330213cSSepherosa Ziehau error = bus_dmamap_create(sc->txtag, 20005330213cSSepherosa Ziehau BUS_DMA_WAITOK | BUS_DMA_ONEBPAGE, 20015330213cSSepherosa Ziehau &tx_buffer->map); 20025330213cSSepherosa Ziehau if (error) { 20035330213cSSepherosa Ziehau device_printf(dev, "Unable to create TX DMA map\n"); 20045330213cSSepherosa Ziehau emx_destroy_tx_ring(sc, i); 20055330213cSSepherosa Ziehau return error; 20065330213cSSepherosa Ziehau } 20075330213cSSepherosa Ziehau } 20085330213cSSepherosa Ziehau return (0); 20095330213cSSepherosa Ziehau } 20105330213cSSepherosa Ziehau 20115330213cSSepherosa Ziehau static void 20125330213cSSepherosa Ziehau emx_init_tx_ring(struct emx_softc *sc) 20135330213cSSepherosa Ziehau { 20145330213cSSepherosa Ziehau /* Clear the old ring contents */ 20155330213cSSepherosa Ziehau bzero(sc->tx_desc_base, 20165330213cSSepherosa Ziehau sizeof(struct e1000_tx_desc) * sc->num_tx_desc); 20175330213cSSepherosa Ziehau 20185330213cSSepherosa Ziehau /* Reset state */ 20195330213cSSepherosa Ziehau sc->next_avail_tx_desc = 0; 20205330213cSSepherosa Ziehau sc->next_tx_to_clean = 0; 20215330213cSSepherosa Ziehau sc->num_tx_desc_avail = sc->num_tx_desc; 20225330213cSSepherosa Ziehau } 20235330213cSSepherosa Ziehau 20245330213cSSepherosa Ziehau static void 20255330213cSSepherosa Ziehau emx_init_tx_unit(struct emx_softc *sc) 20265330213cSSepherosa Ziehau { 20275330213cSSepherosa Ziehau uint32_t tctl, tarc, tipg = 0; 20285330213cSSepherosa Ziehau uint64_t bus_addr; 20295330213cSSepherosa Ziehau 20305330213cSSepherosa Ziehau /* Setup the Base and Length of the Tx Descriptor Ring */ 2031a596084cSSepherosa Ziehau bus_addr = sc->tx_desc_paddr; 20325330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TDLEN(0), 20335330213cSSepherosa Ziehau sc->num_tx_desc * sizeof(struct e1000_tx_desc)); 20345330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TDBAH(0), 20355330213cSSepherosa Ziehau (uint32_t)(bus_addr >> 32)); 20365330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TDBAL(0), 20375330213cSSepherosa Ziehau (uint32_t)bus_addr); 20385330213cSSepherosa Ziehau /* Setup the HW Tx Head and Tail descriptor pointers */ 20395330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TDT(0), 0); 20405330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TDH(0), 0); 20415330213cSSepherosa Ziehau 20425330213cSSepherosa Ziehau /* Set the default values for the Tx Inter Packet Gap timer */ 20435330213cSSepherosa Ziehau switch (sc->hw.mac.type) { 20445330213cSSepherosa Ziehau case e1000_80003es2lan: 20455330213cSSepherosa Ziehau tipg = DEFAULT_82543_TIPG_IPGR1; 20465330213cSSepherosa Ziehau tipg |= DEFAULT_80003ES2LAN_TIPG_IPGR2 << 20475330213cSSepherosa Ziehau E1000_TIPG_IPGR2_SHIFT; 20485330213cSSepherosa Ziehau break; 20495330213cSSepherosa Ziehau 20505330213cSSepherosa Ziehau default: 20515330213cSSepherosa Ziehau if (sc->hw.phy.media_type == e1000_media_type_fiber || 20525330213cSSepherosa Ziehau sc->hw.phy.media_type == e1000_media_type_internal_serdes) 20535330213cSSepherosa Ziehau tipg = DEFAULT_82543_TIPG_IPGT_FIBER; 20545330213cSSepherosa Ziehau else 20555330213cSSepherosa Ziehau tipg = DEFAULT_82543_TIPG_IPGT_COPPER; 20565330213cSSepherosa Ziehau tipg |= DEFAULT_82543_TIPG_IPGR1 << E1000_TIPG_IPGR1_SHIFT; 20575330213cSSepherosa Ziehau tipg |= DEFAULT_82543_TIPG_IPGR2 << E1000_TIPG_IPGR2_SHIFT; 20585330213cSSepherosa Ziehau break; 20595330213cSSepherosa Ziehau } 20605330213cSSepherosa Ziehau 20615330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TIPG, tipg); 20625330213cSSepherosa Ziehau 20635330213cSSepherosa Ziehau /* NOTE: 0 is not allowed for TIDV */ 20645330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TIDV, 1); 20655330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TADV, 0); 20665330213cSSepherosa Ziehau 20675330213cSSepherosa Ziehau if (sc->hw.mac.type == e1000_82571 || 20685330213cSSepherosa Ziehau sc->hw.mac.type == e1000_82572) { 20695330213cSSepherosa Ziehau tarc = E1000_READ_REG(&sc->hw, E1000_TARC(0)); 20705330213cSSepherosa Ziehau tarc |= EMX_TARC_SPEED_MODE; 20715330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TARC(0), tarc); 20725330213cSSepherosa Ziehau } else if (sc->hw.mac.type == e1000_80003es2lan) { 20735330213cSSepherosa Ziehau tarc = E1000_READ_REG(&sc->hw, E1000_TARC(0)); 20745330213cSSepherosa Ziehau tarc |= 1; 20755330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TARC(0), tarc); 20765330213cSSepherosa Ziehau tarc = E1000_READ_REG(&sc->hw, E1000_TARC(1)); 20775330213cSSepherosa Ziehau tarc |= 1; 20785330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TARC(1), tarc); 20795330213cSSepherosa Ziehau } 20805330213cSSepherosa Ziehau 20815330213cSSepherosa Ziehau /* Program the Transmit Control Register */ 20825330213cSSepherosa Ziehau tctl = E1000_READ_REG(&sc->hw, E1000_TCTL); 20835330213cSSepherosa Ziehau tctl &= ~E1000_TCTL_CT; 20845330213cSSepherosa Ziehau tctl |= E1000_TCTL_PSP | E1000_TCTL_RTLC | E1000_TCTL_EN | 20855330213cSSepherosa Ziehau (E1000_COLLISION_THRESHOLD << E1000_CT_SHIFT); 20865330213cSSepherosa Ziehau tctl |= E1000_TCTL_MULR; 20875330213cSSepherosa Ziehau 20885330213cSSepherosa Ziehau /* This write will effectively turn on the transmit unit. */ 20895330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TCTL, tctl); 20905330213cSSepherosa Ziehau } 20915330213cSSepherosa Ziehau 20925330213cSSepherosa Ziehau static void 20935330213cSSepherosa Ziehau emx_destroy_tx_ring(struct emx_softc *sc, int ndesc) 20945330213cSSepherosa Ziehau { 2095323e5ecdSSepherosa Ziehau struct emx_txbuf *tx_buffer; 20965330213cSSepherosa Ziehau int i; 20975330213cSSepherosa Ziehau 2098bdca134fSSepherosa Ziehau /* Free Transmit Descriptor ring */ 2099a596084cSSepherosa Ziehau if (sc->tx_desc_base) { 2100a596084cSSepherosa Ziehau bus_dmamap_unload(sc->tx_desc_dtag, sc->tx_desc_dmap); 2101a596084cSSepherosa Ziehau bus_dmamem_free(sc->tx_desc_dtag, sc->tx_desc_base, 2102a596084cSSepherosa Ziehau sc->tx_desc_dmap); 2103a596084cSSepherosa Ziehau bus_dma_tag_destroy(sc->tx_desc_dtag); 2104a596084cSSepherosa Ziehau 2105a596084cSSepherosa Ziehau sc->tx_desc_base = NULL; 2106a596084cSSepherosa Ziehau } 2107bdca134fSSepherosa Ziehau 2108323e5ecdSSepherosa Ziehau if (sc->tx_buf == NULL) 21095330213cSSepherosa Ziehau return; 21105330213cSSepherosa Ziehau 21115330213cSSepherosa Ziehau for (i = 0; i < ndesc; i++) { 2112323e5ecdSSepherosa Ziehau tx_buffer = &sc->tx_buf[i]; 21135330213cSSepherosa Ziehau 21145330213cSSepherosa Ziehau KKASSERT(tx_buffer->m_head == NULL); 21155330213cSSepherosa Ziehau bus_dmamap_destroy(sc->txtag, tx_buffer->map); 21165330213cSSepherosa Ziehau } 21175330213cSSepherosa Ziehau bus_dma_tag_destroy(sc->txtag); 21185330213cSSepherosa Ziehau 2119323e5ecdSSepherosa Ziehau kfree(sc->tx_buf, M_DEVBUF); 2120323e5ecdSSepherosa Ziehau sc->tx_buf = NULL; 21215330213cSSepherosa Ziehau } 21225330213cSSepherosa Ziehau 21235330213cSSepherosa Ziehau /* 21245330213cSSepherosa Ziehau * The offload context needs to be set when we transfer the first 21255330213cSSepherosa Ziehau * packet of a particular protocol (TCP/UDP). This routine has been 21265330213cSSepherosa Ziehau * enhanced to deal with inserted VLAN headers. 21275330213cSSepherosa Ziehau * 21285330213cSSepherosa Ziehau * If the new packet's ether header length, ip header length and 21295330213cSSepherosa Ziehau * csum offloading type are same as the previous packet, we should 21305330213cSSepherosa Ziehau * avoid allocating a new csum context descriptor; mainly to take 21315330213cSSepherosa Ziehau * advantage of the pipeline effect of the TX data read request. 21325330213cSSepherosa Ziehau * 21335330213cSSepherosa Ziehau * This function returns number of TX descrptors allocated for 21345330213cSSepherosa Ziehau * csum context. 21355330213cSSepherosa Ziehau */ 21365330213cSSepherosa Ziehau static int 21375330213cSSepherosa Ziehau emx_txcsum(struct emx_softc *sc, struct mbuf *mp, 21385330213cSSepherosa Ziehau uint32_t *txd_upper, uint32_t *txd_lower) 21395330213cSSepherosa Ziehau { 21405330213cSSepherosa Ziehau struct e1000_context_desc *TXD; 2141323e5ecdSSepherosa Ziehau struct emx_txbuf *tx_buffer; 21425330213cSSepherosa Ziehau struct ether_vlan_header *eh; 21435330213cSSepherosa Ziehau struct ip *ip; 21445330213cSSepherosa Ziehau int curr_txd, ehdrlen, csum_flags; 21455330213cSSepherosa Ziehau uint32_t cmd, hdr_len, ip_hlen; 21465330213cSSepherosa Ziehau uint16_t etype; 21475330213cSSepherosa Ziehau 21485330213cSSepherosa Ziehau /* 21495330213cSSepherosa Ziehau * Determine where frame payload starts. 21505330213cSSepherosa Ziehau * Jump over vlan headers if already present, 21515330213cSSepherosa Ziehau * helpful for QinQ too. 21525330213cSSepherosa Ziehau */ 21535330213cSSepherosa Ziehau KASSERT(mp->m_len >= ETHER_HDR_LEN, 21545330213cSSepherosa Ziehau ("emx_txcsum_pullup is not called (eh)?\n")); 21555330213cSSepherosa Ziehau eh = mtod(mp, struct ether_vlan_header *); 21565330213cSSepherosa Ziehau if (eh->evl_encap_proto == htons(ETHERTYPE_VLAN)) { 21575330213cSSepherosa Ziehau KASSERT(mp->m_len >= ETHER_HDR_LEN + EVL_ENCAPLEN, 21585330213cSSepherosa Ziehau ("emx_txcsum_pullup is not called (evh)?\n")); 21595330213cSSepherosa Ziehau etype = ntohs(eh->evl_proto); 21605330213cSSepherosa Ziehau ehdrlen = ETHER_HDR_LEN + EVL_ENCAPLEN; 21615330213cSSepherosa Ziehau } else { 21625330213cSSepherosa Ziehau etype = ntohs(eh->evl_encap_proto); 21635330213cSSepherosa Ziehau ehdrlen = ETHER_HDR_LEN; 21645330213cSSepherosa Ziehau } 21655330213cSSepherosa Ziehau 21665330213cSSepherosa Ziehau /* 21675330213cSSepherosa Ziehau * We only support TCP/UDP for IPv4 for the moment. 21685330213cSSepherosa Ziehau * TODO: Support SCTP too when it hits the tree. 21695330213cSSepherosa Ziehau */ 21705330213cSSepherosa Ziehau if (etype != ETHERTYPE_IP) 21715330213cSSepherosa Ziehau return 0; 21725330213cSSepherosa Ziehau 21735330213cSSepherosa Ziehau KASSERT(mp->m_len >= ehdrlen + EMX_IPVHL_SIZE, 21745330213cSSepherosa Ziehau ("emx_txcsum_pullup is not called (eh+ip_vhl)?\n")); 21755330213cSSepherosa Ziehau 21765330213cSSepherosa Ziehau /* NOTE: We could only safely access ip.ip_vhl part */ 21775330213cSSepherosa Ziehau ip = (struct ip *)(mp->m_data + ehdrlen); 21785330213cSSepherosa Ziehau ip_hlen = ip->ip_hl << 2; 21795330213cSSepherosa Ziehau 21805330213cSSepherosa Ziehau csum_flags = mp->m_pkthdr.csum_flags & EMX_CSUM_FEATURES; 21815330213cSSepherosa Ziehau 21825330213cSSepherosa Ziehau if (sc->csum_ehlen == ehdrlen && sc->csum_iphlen == ip_hlen && 21835330213cSSepherosa Ziehau sc->csum_flags == csum_flags) { 21845330213cSSepherosa Ziehau /* 21855330213cSSepherosa Ziehau * Same csum offload context as the previous packets; 21865330213cSSepherosa Ziehau * just return. 21875330213cSSepherosa Ziehau */ 21885330213cSSepherosa Ziehau *txd_upper = sc->csum_txd_upper; 21895330213cSSepherosa Ziehau *txd_lower = sc->csum_txd_lower; 21905330213cSSepherosa Ziehau return 0; 21915330213cSSepherosa Ziehau } 21925330213cSSepherosa Ziehau 21935330213cSSepherosa Ziehau /* 21945330213cSSepherosa Ziehau * Setup a new csum offload context. 21955330213cSSepherosa Ziehau */ 21965330213cSSepherosa Ziehau 21975330213cSSepherosa Ziehau curr_txd = sc->next_avail_tx_desc; 2198323e5ecdSSepherosa Ziehau tx_buffer = &sc->tx_buf[curr_txd]; 21995330213cSSepherosa Ziehau TXD = (struct e1000_context_desc *)&sc->tx_desc_base[curr_txd]; 22005330213cSSepherosa Ziehau 22015330213cSSepherosa Ziehau cmd = 0; 22025330213cSSepherosa Ziehau 22035330213cSSepherosa Ziehau /* Setup of IP header checksum. */ 22045330213cSSepherosa Ziehau if (csum_flags & CSUM_IP) { 22055330213cSSepherosa Ziehau /* 22065330213cSSepherosa Ziehau * Start offset for header checksum calculation. 22075330213cSSepherosa Ziehau * End offset for header checksum calculation. 22085330213cSSepherosa Ziehau * Offset of place to put the checksum. 22095330213cSSepherosa Ziehau */ 22105330213cSSepherosa Ziehau TXD->lower_setup.ip_fields.ipcss = ehdrlen; 22115330213cSSepherosa Ziehau TXD->lower_setup.ip_fields.ipcse = 22125330213cSSepherosa Ziehau htole16(ehdrlen + ip_hlen - 1); 22135330213cSSepherosa Ziehau TXD->lower_setup.ip_fields.ipcso = 22145330213cSSepherosa Ziehau ehdrlen + offsetof(struct ip, ip_sum); 22155330213cSSepherosa Ziehau cmd |= E1000_TXD_CMD_IP; 22165330213cSSepherosa Ziehau *txd_upper |= E1000_TXD_POPTS_IXSM << 8; 22175330213cSSepherosa Ziehau } 22185330213cSSepherosa Ziehau hdr_len = ehdrlen + ip_hlen; 22195330213cSSepherosa Ziehau 22205330213cSSepherosa Ziehau if (csum_flags & CSUM_TCP) { 22215330213cSSepherosa Ziehau /* 22225330213cSSepherosa Ziehau * Start offset for payload checksum calculation. 22235330213cSSepherosa Ziehau * End offset for payload checksum calculation. 22245330213cSSepherosa Ziehau * Offset of place to put the checksum. 22255330213cSSepherosa Ziehau */ 22265330213cSSepherosa Ziehau TXD->upper_setup.tcp_fields.tucss = hdr_len; 22275330213cSSepherosa Ziehau TXD->upper_setup.tcp_fields.tucse = htole16(0); 22285330213cSSepherosa Ziehau TXD->upper_setup.tcp_fields.tucso = 22295330213cSSepherosa Ziehau hdr_len + offsetof(struct tcphdr, th_sum); 22305330213cSSepherosa Ziehau cmd |= E1000_TXD_CMD_TCP; 22315330213cSSepherosa Ziehau *txd_upper |= E1000_TXD_POPTS_TXSM << 8; 22325330213cSSepherosa Ziehau } else if (csum_flags & CSUM_UDP) { 22335330213cSSepherosa Ziehau /* 22345330213cSSepherosa Ziehau * Start offset for header checksum calculation. 22355330213cSSepherosa Ziehau * End offset for header checksum calculation. 22365330213cSSepherosa Ziehau * Offset of place to put the checksum. 22375330213cSSepherosa Ziehau */ 22385330213cSSepherosa Ziehau TXD->upper_setup.tcp_fields.tucss = hdr_len; 22395330213cSSepherosa Ziehau TXD->upper_setup.tcp_fields.tucse = htole16(0); 22405330213cSSepherosa Ziehau TXD->upper_setup.tcp_fields.tucso = 22415330213cSSepherosa Ziehau hdr_len + offsetof(struct udphdr, uh_sum); 22425330213cSSepherosa Ziehau *txd_upper |= E1000_TXD_POPTS_TXSM << 8; 22435330213cSSepherosa Ziehau } 22445330213cSSepherosa Ziehau 22455330213cSSepherosa Ziehau *txd_lower = E1000_TXD_CMD_DEXT | /* Extended descr type */ 22465330213cSSepherosa Ziehau E1000_TXD_DTYP_D; /* Data descr */ 22475330213cSSepherosa Ziehau 22485330213cSSepherosa Ziehau /* Save the information for this csum offloading context */ 22495330213cSSepherosa Ziehau sc->csum_ehlen = ehdrlen; 22505330213cSSepherosa Ziehau sc->csum_iphlen = ip_hlen; 22515330213cSSepherosa Ziehau sc->csum_flags = csum_flags; 22525330213cSSepherosa Ziehau sc->csum_txd_upper = *txd_upper; 22535330213cSSepherosa Ziehau sc->csum_txd_lower = *txd_lower; 22545330213cSSepherosa Ziehau 22555330213cSSepherosa Ziehau TXD->tcp_seg_setup.data = htole32(0); 22565330213cSSepherosa Ziehau TXD->cmd_and_length = 22575330213cSSepherosa Ziehau htole32(E1000_TXD_CMD_IFCS | E1000_TXD_CMD_DEXT | cmd); 22585330213cSSepherosa Ziehau 22595330213cSSepherosa Ziehau if (++curr_txd == sc->num_tx_desc) 22605330213cSSepherosa Ziehau curr_txd = 0; 22615330213cSSepherosa Ziehau 22625330213cSSepherosa Ziehau KKASSERT(sc->num_tx_desc_avail > 0); 22635330213cSSepherosa Ziehau sc->num_tx_desc_avail--; 22645330213cSSepherosa Ziehau 22655330213cSSepherosa Ziehau sc->next_avail_tx_desc = curr_txd; 22665330213cSSepherosa Ziehau return 1; 22675330213cSSepherosa Ziehau } 22685330213cSSepherosa Ziehau 22695330213cSSepherosa Ziehau static int 22705330213cSSepherosa Ziehau emx_txcsum_pullup(struct emx_softc *sc, struct mbuf **m0) 22715330213cSSepherosa Ziehau { 22725330213cSSepherosa Ziehau struct mbuf *m = *m0; 22735330213cSSepherosa Ziehau struct ether_header *eh; 22745330213cSSepherosa Ziehau int len; 22755330213cSSepherosa Ziehau 22765330213cSSepherosa Ziehau sc->tx_csum_try_pullup++; 22775330213cSSepherosa Ziehau 22785330213cSSepherosa Ziehau len = ETHER_HDR_LEN + EMX_IPVHL_SIZE; 22795330213cSSepherosa Ziehau 22805330213cSSepherosa Ziehau if (__predict_false(!M_WRITABLE(m))) { 22815330213cSSepherosa Ziehau if (__predict_false(m->m_len < ETHER_HDR_LEN)) { 22825330213cSSepherosa Ziehau sc->tx_csum_drop1++; 22835330213cSSepherosa Ziehau m_freem(m); 22845330213cSSepherosa Ziehau *m0 = NULL; 22855330213cSSepherosa Ziehau return ENOBUFS; 22865330213cSSepherosa Ziehau } 22875330213cSSepherosa Ziehau eh = mtod(m, struct ether_header *); 22885330213cSSepherosa Ziehau 22895330213cSSepherosa Ziehau if (eh->ether_type == htons(ETHERTYPE_VLAN)) 22905330213cSSepherosa Ziehau len += EVL_ENCAPLEN; 22915330213cSSepherosa Ziehau 22923752657eSSepherosa Ziehau if (m->m_len < len) { 22935330213cSSepherosa Ziehau sc->tx_csum_drop2++; 22945330213cSSepherosa Ziehau m_freem(m); 22955330213cSSepherosa Ziehau *m0 = NULL; 22965330213cSSepherosa Ziehau return ENOBUFS; 22975330213cSSepherosa Ziehau } 22985330213cSSepherosa Ziehau return 0; 22995330213cSSepherosa Ziehau } 23005330213cSSepherosa Ziehau 23015330213cSSepherosa Ziehau if (__predict_false(m->m_len < ETHER_HDR_LEN)) { 23025330213cSSepherosa Ziehau sc->tx_csum_pullup1++; 23035330213cSSepherosa Ziehau m = m_pullup(m, ETHER_HDR_LEN); 23045330213cSSepherosa Ziehau if (m == NULL) { 23055330213cSSepherosa Ziehau sc->tx_csum_pullup1_failed++; 23065330213cSSepherosa Ziehau *m0 = NULL; 23075330213cSSepherosa Ziehau return ENOBUFS; 23085330213cSSepherosa Ziehau } 23095330213cSSepherosa Ziehau *m0 = m; 23105330213cSSepherosa Ziehau } 23115330213cSSepherosa Ziehau eh = mtod(m, struct ether_header *); 23125330213cSSepherosa Ziehau 23135330213cSSepherosa Ziehau if (eh->ether_type == htons(ETHERTYPE_VLAN)) 23145330213cSSepherosa Ziehau len += EVL_ENCAPLEN; 23155330213cSSepherosa Ziehau 23163752657eSSepherosa Ziehau if (m->m_len < len) { 23175330213cSSepherosa Ziehau sc->tx_csum_pullup2++; 23185330213cSSepherosa Ziehau m = m_pullup(m, len); 23195330213cSSepherosa Ziehau if (m == NULL) { 23205330213cSSepherosa Ziehau sc->tx_csum_pullup2_failed++; 23215330213cSSepherosa Ziehau *m0 = NULL; 23225330213cSSepherosa Ziehau return ENOBUFS; 23235330213cSSepherosa Ziehau } 23245330213cSSepherosa Ziehau *m0 = m; 23255330213cSSepherosa Ziehau } 23265330213cSSepherosa Ziehau return 0; 23275330213cSSepherosa Ziehau } 23285330213cSSepherosa Ziehau 23295330213cSSepherosa Ziehau static void 23305330213cSSepherosa Ziehau emx_txeof(struct emx_softc *sc) 23315330213cSSepherosa Ziehau { 23325330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 2333323e5ecdSSepherosa Ziehau struct emx_txbuf *tx_buffer; 23345330213cSSepherosa Ziehau int first, num_avail; 23355330213cSSepherosa Ziehau 23365330213cSSepherosa Ziehau if (sc->tx_dd_head == sc->tx_dd_tail) 23375330213cSSepherosa Ziehau return; 23385330213cSSepherosa Ziehau 23395330213cSSepherosa Ziehau if (sc->num_tx_desc_avail == sc->num_tx_desc) 23405330213cSSepherosa Ziehau return; 23415330213cSSepherosa Ziehau 23425330213cSSepherosa Ziehau num_avail = sc->num_tx_desc_avail; 23435330213cSSepherosa Ziehau first = sc->next_tx_to_clean; 23445330213cSSepherosa Ziehau 23455330213cSSepherosa Ziehau while (sc->tx_dd_head != sc->tx_dd_tail) { 23465330213cSSepherosa Ziehau int dd_idx = sc->tx_dd[sc->tx_dd_head]; 234770172a73SSepherosa Ziehau struct e1000_tx_desc *tx_desc; 23485330213cSSepherosa Ziehau 23495330213cSSepherosa Ziehau tx_desc = &sc->tx_desc_base[dd_idx]; 23505330213cSSepherosa Ziehau if (tx_desc->upper.fields.status & E1000_TXD_STAT_DD) { 23515330213cSSepherosa Ziehau EMX_INC_TXDD_IDX(sc->tx_dd_head); 23525330213cSSepherosa Ziehau 23535330213cSSepherosa Ziehau if (++dd_idx == sc->num_tx_desc) 23545330213cSSepherosa Ziehau dd_idx = 0; 23555330213cSSepherosa Ziehau 23565330213cSSepherosa Ziehau while (first != dd_idx) { 23575330213cSSepherosa Ziehau logif(pkt_txclean); 23585330213cSSepherosa Ziehau 23595330213cSSepherosa Ziehau num_avail++; 23605330213cSSepherosa Ziehau 2361323e5ecdSSepherosa Ziehau tx_buffer = &sc->tx_buf[first]; 23625330213cSSepherosa Ziehau if (tx_buffer->m_head) { 23635330213cSSepherosa Ziehau ifp->if_opackets++; 23645330213cSSepherosa Ziehau bus_dmamap_unload(sc->txtag, 23655330213cSSepherosa Ziehau tx_buffer->map); 23665330213cSSepherosa Ziehau m_freem(tx_buffer->m_head); 23675330213cSSepherosa Ziehau tx_buffer->m_head = NULL; 23685330213cSSepherosa Ziehau } 23695330213cSSepherosa Ziehau 23705330213cSSepherosa Ziehau if (++first == sc->num_tx_desc) 23715330213cSSepherosa Ziehau first = 0; 23725330213cSSepherosa Ziehau } 23735330213cSSepherosa Ziehau } else { 23745330213cSSepherosa Ziehau break; 23755330213cSSepherosa Ziehau } 23765330213cSSepherosa Ziehau } 23775330213cSSepherosa Ziehau sc->next_tx_to_clean = first; 23785330213cSSepherosa Ziehau sc->num_tx_desc_avail = num_avail; 23795330213cSSepherosa Ziehau 23805330213cSSepherosa Ziehau if (sc->tx_dd_head == sc->tx_dd_tail) { 23815330213cSSepherosa Ziehau sc->tx_dd_head = 0; 23825330213cSSepherosa Ziehau sc->tx_dd_tail = 0; 23835330213cSSepherosa Ziehau } 23845330213cSSepherosa Ziehau 23855330213cSSepherosa Ziehau if (!EMX_IS_OACTIVE(sc)) { 23865330213cSSepherosa Ziehau ifp->if_flags &= ~IFF_OACTIVE; 23875330213cSSepherosa Ziehau 23885330213cSSepherosa Ziehau /* All clean, turn off the timer */ 23895330213cSSepherosa Ziehau if (sc->num_tx_desc_avail == sc->num_tx_desc) 23905330213cSSepherosa Ziehau ifp->if_timer = 0; 23915330213cSSepherosa Ziehau } 23925330213cSSepherosa Ziehau } 23935330213cSSepherosa Ziehau 23945330213cSSepherosa Ziehau static void 23955330213cSSepherosa Ziehau emx_tx_collect(struct emx_softc *sc) 23965330213cSSepherosa Ziehau { 23975330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 2398323e5ecdSSepherosa Ziehau struct emx_txbuf *tx_buffer; 23995330213cSSepherosa Ziehau int tdh, first, num_avail, dd_idx = -1; 24005330213cSSepherosa Ziehau 24015330213cSSepherosa Ziehau if (sc->num_tx_desc_avail == sc->num_tx_desc) 24025330213cSSepherosa Ziehau return; 24035330213cSSepherosa Ziehau 24045330213cSSepherosa Ziehau tdh = E1000_READ_REG(&sc->hw, E1000_TDH(0)); 24055330213cSSepherosa Ziehau if (tdh == sc->next_tx_to_clean) 24065330213cSSepherosa Ziehau return; 24075330213cSSepherosa Ziehau 24085330213cSSepherosa Ziehau if (sc->tx_dd_head != sc->tx_dd_tail) 24095330213cSSepherosa Ziehau dd_idx = sc->tx_dd[sc->tx_dd_head]; 24105330213cSSepherosa Ziehau 24115330213cSSepherosa Ziehau num_avail = sc->num_tx_desc_avail; 24125330213cSSepherosa Ziehau first = sc->next_tx_to_clean; 24135330213cSSepherosa Ziehau 24145330213cSSepherosa Ziehau while (first != tdh) { 24155330213cSSepherosa Ziehau logif(pkt_txclean); 24165330213cSSepherosa Ziehau 24175330213cSSepherosa Ziehau num_avail++; 24185330213cSSepherosa Ziehau 2419323e5ecdSSepherosa Ziehau tx_buffer = &sc->tx_buf[first]; 24205330213cSSepherosa Ziehau if (tx_buffer->m_head) { 24215330213cSSepherosa Ziehau ifp->if_opackets++; 24225330213cSSepherosa Ziehau bus_dmamap_unload(sc->txtag, 24235330213cSSepherosa Ziehau tx_buffer->map); 24245330213cSSepherosa Ziehau m_freem(tx_buffer->m_head); 24255330213cSSepherosa Ziehau tx_buffer->m_head = NULL; 24265330213cSSepherosa Ziehau } 24275330213cSSepherosa Ziehau 24285330213cSSepherosa Ziehau if (first == dd_idx) { 24295330213cSSepherosa Ziehau EMX_INC_TXDD_IDX(sc->tx_dd_head); 24305330213cSSepherosa Ziehau if (sc->tx_dd_head == sc->tx_dd_tail) { 24315330213cSSepherosa Ziehau sc->tx_dd_head = 0; 24325330213cSSepherosa Ziehau sc->tx_dd_tail = 0; 24335330213cSSepherosa Ziehau dd_idx = -1; 24345330213cSSepherosa Ziehau } else { 24355330213cSSepherosa Ziehau dd_idx = sc->tx_dd[sc->tx_dd_head]; 24365330213cSSepherosa Ziehau } 24375330213cSSepherosa Ziehau } 24385330213cSSepherosa Ziehau 24395330213cSSepherosa Ziehau if (++first == sc->num_tx_desc) 24405330213cSSepherosa Ziehau first = 0; 24415330213cSSepherosa Ziehau } 24425330213cSSepherosa Ziehau sc->next_tx_to_clean = first; 24435330213cSSepherosa Ziehau sc->num_tx_desc_avail = num_avail; 24445330213cSSepherosa Ziehau 24455330213cSSepherosa Ziehau if (!EMX_IS_OACTIVE(sc)) { 24465330213cSSepherosa Ziehau ifp->if_flags &= ~IFF_OACTIVE; 24475330213cSSepherosa Ziehau 24485330213cSSepherosa Ziehau /* All clean, turn off the timer */ 24495330213cSSepherosa Ziehau if (sc->num_tx_desc_avail == sc->num_tx_desc) 24505330213cSSepherosa Ziehau ifp->if_timer = 0; 24515330213cSSepherosa Ziehau } 24525330213cSSepherosa Ziehau } 24535330213cSSepherosa Ziehau 24545330213cSSepherosa Ziehau /* 24555330213cSSepherosa Ziehau * When Link is lost sometimes there is work still in the TX ring 24565330213cSSepherosa Ziehau * which will result in a watchdog, rather than allow that do an 24575330213cSSepherosa Ziehau * attempted cleanup and then reinit here. Note that this has been 24585330213cSSepherosa Ziehau * seens mostly with fiber adapters. 24595330213cSSepherosa Ziehau */ 24605330213cSSepherosa Ziehau static void 24615330213cSSepherosa Ziehau emx_tx_purge(struct emx_softc *sc) 24625330213cSSepherosa Ziehau { 24635330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 24645330213cSSepherosa Ziehau 24655330213cSSepherosa Ziehau if (!sc->link_active && ifp->if_timer) { 24665330213cSSepherosa Ziehau emx_tx_collect(sc); 24675330213cSSepherosa Ziehau if (ifp->if_timer) { 24685330213cSSepherosa Ziehau if_printf(ifp, "Link lost, TX pending, reinit\n"); 24695330213cSSepherosa Ziehau ifp->if_timer = 0; 24705330213cSSepherosa Ziehau emx_init(sc); 24715330213cSSepherosa Ziehau } 24725330213cSSepherosa Ziehau } 24735330213cSSepherosa Ziehau } 24745330213cSSepherosa Ziehau 24755330213cSSepherosa Ziehau static int 2476c39e3a1fSSepherosa Ziehau emx_newbuf(struct emx_softc *sc, struct emx_rxdata *rdata, int i, int init) 24775330213cSSepherosa Ziehau { 24785330213cSSepherosa Ziehau struct mbuf *m; 24795330213cSSepherosa Ziehau bus_dma_segment_t seg; 24805330213cSSepherosa Ziehau bus_dmamap_t map; 2481323e5ecdSSepherosa Ziehau struct emx_rxbuf *rx_buffer; 24825330213cSSepherosa Ziehau int error, nseg; 24835330213cSSepherosa Ziehau 24845330213cSSepherosa Ziehau m = m_getcl(init ? MB_WAIT : MB_DONTWAIT, MT_DATA, M_PKTHDR); 24855330213cSSepherosa Ziehau if (m == NULL) { 2486c39e3a1fSSepherosa Ziehau rdata->mbuf_cluster_failed++; 24875330213cSSepherosa Ziehau if (init) { 24885330213cSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, 24895330213cSSepherosa Ziehau "Unable to allocate RX mbuf\n"); 24905330213cSSepherosa Ziehau } 24915330213cSSepherosa Ziehau return (ENOBUFS); 24925330213cSSepherosa Ziehau } 24935330213cSSepherosa Ziehau m->m_len = m->m_pkthdr.len = MCLBYTES; 24945330213cSSepherosa Ziehau 24955330213cSSepherosa Ziehau if (sc->max_frame_size <= MCLBYTES - ETHER_ALIGN) 24965330213cSSepherosa Ziehau m_adj(m, ETHER_ALIGN); 24975330213cSSepherosa Ziehau 2498c39e3a1fSSepherosa Ziehau error = bus_dmamap_load_mbuf_segment(rdata->rxtag, 2499c39e3a1fSSepherosa Ziehau rdata->rx_sparemap, m, 25005330213cSSepherosa Ziehau &seg, 1, &nseg, BUS_DMA_NOWAIT); 25015330213cSSepherosa Ziehau if (error) { 25025330213cSSepherosa Ziehau m_freem(m); 25035330213cSSepherosa Ziehau if (init) { 25045330213cSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, 25055330213cSSepherosa Ziehau "Unable to load RX mbuf\n"); 25065330213cSSepherosa Ziehau } 25075330213cSSepherosa Ziehau return (error); 25085330213cSSepherosa Ziehau } 25095330213cSSepherosa Ziehau 2510323e5ecdSSepherosa Ziehau rx_buffer = &rdata->rx_buf[i]; 25115330213cSSepherosa Ziehau if (rx_buffer->m_head != NULL) 2512c39e3a1fSSepherosa Ziehau bus_dmamap_unload(rdata->rxtag, rx_buffer->map); 25135330213cSSepherosa Ziehau 25145330213cSSepherosa Ziehau map = rx_buffer->map; 2515c39e3a1fSSepherosa Ziehau rx_buffer->map = rdata->rx_sparemap; 2516c39e3a1fSSepherosa Ziehau rdata->rx_sparemap = map; 25175330213cSSepherosa Ziehau 25185330213cSSepherosa Ziehau rx_buffer->m_head = m; 2519235b9d30SSepherosa Ziehau rx_buffer->paddr = seg.ds_addr; 25205330213cSSepherosa Ziehau 2521235b9d30SSepherosa Ziehau emx_setup_rxdesc(&rdata->rx_desc[i], rx_buffer); 25225330213cSSepherosa Ziehau return (0); 25235330213cSSepherosa Ziehau } 25245330213cSSepherosa Ziehau 25255330213cSSepherosa Ziehau static int 2526c39e3a1fSSepherosa Ziehau emx_create_rx_ring(struct emx_softc *sc, struct emx_rxdata *rdata) 25275330213cSSepherosa Ziehau { 25285330213cSSepherosa Ziehau device_t dev = sc->dev; 2529323e5ecdSSepherosa Ziehau struct emx_rxbuf *rx_buffer; 2530bdca134fSSepherosa Ziehau int i, error, rsize; 2531bdca134fSSepherosa Ziehau 2532bdca134fSSepherosa Ziehau /* 2533bdca134fSSepherosa Ziehau * Validate number of receive descriptors. It must not exceed 2534bdca134fSSepherosa Ziehau * hardware maximum, and must be multiple of E1000_DBA_ALIGN. 2535bdca134fSSepherosa Ziehau */ 25363f939c23SSepherosa Ziehau if ((emx_rxd * sizeof(emx_rxdesc_t)) % EMX_DBA_ALIGN != 0 || 2537bdca134fSSepherosa Ziehau emx_rxd > EMX_MAX_RXD || emx_rxd < EMX_MIN_RXD) { 2538bdca134fSSepherosa Ziehau device_printf(dev, "Using %d RX descriptors instead of %d!\n", 2539bdca134fSSepherosa Ziehau EMX_DEFAULT_RXD, emx_rxd); 2540c39e3a1fSSepherosa Ziehau rdata->num_rx_desc = EMX_DEFAULT_RXD; 2541bdca134fSSepherosa Ziehau } else { 2542c39e3a1fSSepherosa Ziehau rdata->num_rx_desc = emx_rxd; 2543bdca134fSSepherosa Ziehau } 2544bdca134fSSepherosa Ziehau 2545bdca134fSSepherosa Ziehau /* 2546bdca134fSSepherosa Ziehau * Allocate Receive Descriptor ring 2547bdca134fSSepherosa Ziehau */ 2548235b9d30SSepherosa Ziehau rsize = roundup2(rdata->num_rx_desc * sizeof(emx_rxdesc_t), 2549bdca134fSSepherosa Ziehau EMX_DBA_ALIGN); 2550235b9d30SSepherosa Ziehau rdata->rx_desc = bus_dmamem_coherent_any(sc->parent_dtag, 2551a596084cSSepherosa Ziehau EMX_DBA_ALIGN, rsize, BUS_DMA_WAITOK, 2552c39e3a1fSSepherosa Ziehau &rdata->rx_desc_dtag, &rdata->rx_desc_dmap, 2553c39e3a1fSSepherosa Ziehau &rdata->rx_desc_paddr); 2554235b9d30SSepherosa Ziehau if (rdata->rx_desc == NULL) { 2555bdca134fSSepherosa Ziehau device_printf(dev, "Unable to allocate rx_desc memory\n"); 2556a596084cSSepherosa Ziehau return ENOMEM; 2557bdca134fSSepherosa Ziehau } 25585330213cSSepherosa Ziehau 2559323e5ecdSSepherosa Ziehau rdata->rx_buf = kmalloc(sizeof(struct emx_rxbuf) * rdata->num_rx_desc, 25605330213cSSepherosa Ziehau M_DEVBUF, M_WAITOK | M_ZERO); 25615330213cSSepherosa Ziehau 25625330213cSSepherosa Ziehau /* 25635330213cSSepherosa Ziehau * Create DMA tag for rx buffers 25645330213cSSepherosa Ziehau */ 25655330213cSSepherosa Ziehau error = bus_dma_tag_create(sc->parent_dtag, /* parent */ 25665330213cSSepherosa Ziehau 1, 0, /* alignment, bounds */ 25675330213cSSepherosa Ziehau BUS_SPACE_MAXADDR, /* lowaddr */ 25685330213cSSepherosa Ziehau BUS_SPACE_MAXADDR, /* highaddr */ 25695330213cSSepherosa Ziehau NULL, NULL, /* filter, filterarg */ 25705330213cSSepherosa Ziehau MCLBYTES, /* maxsize */ 25715330213cSSepherosa Ziehau 1, /* nsegments */ 25725330213cSSepherosa Ziehau MCLBYTES, /* maxsegsize */ 25735330213cSSepherosa Ziehau BUS_DMA_WAITOK | BUS_DMA_ALLOCNOW, /* flags */ 2574c39e3a1fSSepherosa Ziehau &rdata->rxtag); 25755330213cSSepherosa Ziehau if (error) { 25765330213cSSepherosa Ziehau device_printf(dev, "Unable to allocate RX DMA tag\n"); 2577323e5ecdSSepherosa Ziehau kfree(rdata->rx_buf, M_DEVBUF); 2578323e5ecdSSepherosa Ziehau rdata->rx_buf = NULL; 25795330213cSSepherosa Ziehau return error; 25805330213cSSepherosa Ziehau } 25815330213cSSepherosa Ziehau 25825330213cSSepherosa Ziehau /* 25835330213cSSepherosa Ziehau * Create spare DMA map for rx buffers 25845330213cSSepherosa Ziehau */ 2585c39e3a1fSSepherosa Ziehau error = bus_dmamap_create(rdata->rxtag, BUS_DMA_WAITOK, 2586c39e3a1fSSepherosa Ziehau &rdata->rx_sparemap); 25875330213cSSepherosa Ziehau if (error) { 25885330213cSSepherosa Ziehau device_printf(dev, "Unable to create spare RX DMA map\n"); 2589c39e3a1fSSepherosa Ziehau bus_dma_tag_destroy(rdata->rxtag); 2590323e5ecdSSepherosa Ziehau kfree(rdata->rx_buf, M_DEVBUF); 2591323e5ecdSSepherosa Ziehau rdata->rx_buf = NULL; 25925330213cSSepherosa Ziehau return error; 25935330213cSSepherosa Ziehau } 25945330213cSSepherosa Ziehau 25955330213cSSepherosa Ziehau /* 25965330213cSSepherosa Ziehau * Create DMA maps for rx buffers 25975330213cSSepherosa Ziehau */ 2598c39e3a1fSSepherosa Ziehau for (i = 0; i < rdata->num_rx_desc; i++) { 2599323e5ecdSSepherosa Ziehau rx_buffer = &rdata->rx_buf[i]; 26005330213cSSepherosa Ziehau 2601c39e3a1fSSepherosa Ziehau error = bus_dmamap_create(rdata->rxtag, BUS_DMA_WAITOK, 26025330213cSSepherosa Ziehau &rx_buffer->map); 26035330213cSSepherosa Ziehau if (error) { 26045330213cSSepherosa Ziehau device_printf(dev, "Unable to create RX DMA map\n"); 2605c39e3a1fSSepherosa Ziehau emx_destroy_rx_ring(sc, rdata, i); 26065330213cSSepherosa Ziehau return error; 26075330213cSSepherosa Ziehau } 26085330213cSSepherosa Ziehau } 26095330213cSSepherosa Ziehau return (0); 26105330213cSSepherosa Ziehau } 26115330213cSSepherosa Ziehau 2612c39e3a1fSSepherosa Ziehau static void 2613c39e3a1fSSepherosa Ziehau emx_free_rx_ring(struct emx_softc *sc, struct emx_rxdata *rdata) 2614c39e3a1fSSepherosa Ziehau { 2615c39e3a1fSSepherosa Ziehau int i; 2616c39e3a1fSSepherosa Ziehau 2617c39e3a1fSSepherosa Ziehau for (i = 0; i < rdata->num_rx_desc; i++) { 2618323e5ecdSSepherosa Ziehau struct emx_rxbuf *rx_buffer = &rdata->rx_buf[i]; 2619c39e3a1fSSepherosa Ziehau 2620c39e3a1fSSepherosa Ziehau if (rx_buffer->m_head != NULL) { 2621c39e3a1fSSepherosa Ziehau bus_dmamap_unload(rdata->rxtag, rx_buffer->map); 2622c39e3a1fSSepherosa Ziehau m_freem(rx_buffer->m_head); 2623c39e3a1fSSepherosa Ziehau rx_buffer->m_head = NULL; 2624c39e3a1fSSepherosa Ziehau } 2625c39e3a1fSSepherosa Ziehau } 2626c39e3a1fSSepherosa Ziehau 2627c39e3a1fSSepherosa Ziehau if (rdata->fmp != NULL) 2628c39e3a1fSSepherosa Ziehau m_freem(rdata->fmp); 2629c39e3a1fSSepherosa Ziehau rdata->fmp = NULL; 2630c39e3a1fSSepherosa Ziehau rdata->lmp = NULL; 2631c39e3a1fSSepherosa Ziehau } 2632c39e3a1fSSepherosa Ziehau 26335330213cSSepherosa Ziehau static int 2634c39e3a1fSSepherosa Ziehau emx_init_rx_ring(struct emx_softc *sc, struct emx_rxdata *rdata) 26355330213cSSepherosa Ziehau { 26365330213cSSepherosa Ziehau int i, error; 26375330213cSSepherosa Ziehau 26385330213cSSepherosa Ziehau /* Reset descriptor ring */ 2639235b9d30SSepherosa Ziehau bzero(rdata->rx_desc, sizeof(emx_rxdesc_t) * rdata->num_rx_desc); 26405330213cSSepherosa Ziehau 26415330213cSSepherosa Ziehau /* Allocate new ones. */ 2642c39e3a1fSSepherosa Ziehau for (i = 0; i < rdata->num_rx_desc; i++) { 2643c39e3a1fSSepherosa Ziehau error = emx_newbuf(sc, rdata, i, 1); 26445330213cSSepherosa Ziehau if (error) 26455330213cSSepherosa Ziehau return (error); 26465330213cSSepherosa Ziehau } 26475330213cSSepherosa Ziehau 26485330213cSSepherosa Ziehau /* Setup our descriptor pointers */ 2649c39e3a1fSSepherosa Ziehau rdata->next_rx_desc_to_check = 0; 26505330213cSSepherosa Ziehau 26515330213cSSepherosa Ziehau return (0); 26525330213cSSepherosa Ziehau } 26535330213cSSepherosa Ziehau 26545330213cSSepherosa Ziehau static void 26555330213cSSepherosa Ziehau emx_init_rx_unit(struct emx_softc *sc) 26565330213cSSepherosa Ziehau { 26575330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 26585330213cSSepherosa Ziehau uint64_t bus_addr; 265989d8e73dSSepherosa Ziehau uint32_t rctl, rxcsum, rfctl; 26603f939c23SSepherosa Ziehau int i; 26615330213cSSepherosa Ziehau 26625330213cSSepherosa Ziehau /* 26635330213cSSepherosa Ziehau * Make sure receives are disabled while setting 26645330213cSSepherosa Ziehau * up the descriptor ring 26655330213cSSepherosa Ziehau */ 26665330213cSSepherosa Ziehau rctl = E1000_READ_REG(&sc->hw, E1000_RCTL); 26675330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RCTL, rctl & ~E1000_RCTL_EN); 26685330213cSSepherosa Ziehau 26695330213cSSepherosa Ziehau /* 26705330213cSSepherosa Ziehau * Set the interrupt throttling rate. Value is calculated 26715330213cSSepherosa Ziehau * as ITR = 1 / (INT_THROTTLE_CEIL * 256ns) 26725330213cSSepherosa Ziehau */ 26735330213cSSepherosa Ziehau if (sc->int_throttle_ceil) { 26745330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_ITR, 26755330213cSSepherosa Ziehau 1000000000 / 256 / sc->int_throttle_ceil); 26765330213cSSepherosa Ziehau } else { 26775330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_ITR, 0); 26785330213cSSepherosa Ziehau } 26795330213cSSepherosa Ziehau 2680235b9d30SSepherosa Ziehau /* Use extended RX descriptor */ 2681235b9d30SSepherosa Ziehau rfctl = E1000_RFCTL_EXTEN; 2682235b9d30SSepherosa Ziehau 26835330213cSSepherosa Ziehau /* Disable accelerated ackknowledge */ 2684235b9d30SSepherosa Ziehau if (sc->hw.mac.type == e1000_82574) 2685235b9d30SSepherosa Ziehau rfctl |= E1000_RFCTL_ACK_DIS; 2686235b9d30SSepherosa Ziehau 2687235b9d30SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RFCTL, rfctl); 26885330213cSSepherosa Ziehau 26895330213cSSepherosa Ziehau /* Setup the Base and Length of the Rx Descriptor Ring */ 26908434a83bSSepherosa Ziehau for (i = 0; i < sc->rx_ring_inuse; ++i) { 26913f939c23SSepherosa Ziehau struct emx_rxdata *rdata = &sc->rx_data[i]; 26923f939c23SSepherosa Ziehau 2693c39e3a1fSSepherosa Ziehau bus_addr = rdata->rx_desc_paddr; 26943f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDLEN(i), 26953f939c23SSepherosa Ziehau rdata->num_rx_desc * sizeof(emx_rxdesc_t)); 26963f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDBAH(i), 26973f939c23SSepherosa Ziehau (uint32_t)(bus_addr >> 32)); 26983f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDBAL(i), 26993f939c23SSepherosa Ziehau (uint32_t)bus_addr); 27003f939c23SSepherosa Ziehau } 27015330213cSSepherosa Ziehau 27025330213cSSepherosa Ziehau /* Setup the Receive Control Register */ 27035330213cSSepherosa Ziehau rctl &= ~(3 << E1000_RCTL_MO_SHIFT); 27045330213cSSepherosa Ziehau rctl |= E1000_RCTL_EN | E1000_RCTL_BAM | E1000_RCTL_LBM_NO | 27050acc29d6SSepherosa Ziehau E1000_RCTL_RDMTS_HALF | E1000_RCTL_SECRC | 27065330213cSSepherosa Ziehau (sc->hw.mac.mc_filter_type << E1000_RCTL_MO_SHIFT); 27075330213cSSepherosa Ziehau 27085330213cSSepherosa Ziehau /* Make sure VLAN Filters are off */ 27095330213cSSepherosa Ziehau rctl &= ~E1000_RCTL_VFE; 27105330213cSSepherosa Ziehau 271180d8e1caSSepherosa Ziehau /* Don't store bad paket */ 27125330213cSSepherosa Ziehau rctl &= ~E1000_RCTL_SBP; 27135330213cSSepherosa Ziehau 2714c39e3a1fSSepherosa Ziehau /* MCLBYTES */ 27155330213cSSepherosa Ziehau rctl |= E1000_RCTL_SZ_2048; 27165330213cSSepherosa Ziehau 27175330213cSSepherosa Ziehau if (ifp->if_mtu > ETHERMTU) 27185330213cSSepherosa Ziehau rctl |= E1000_RCTL_LPE; 27195330213cSSepherosa Ziehau else 27205330213cSSepherosa Ziehau rctl &= ~E1000_RCTL_LPE; 27215330213cSSepherosa Ziehau 272265c7a6afSSepherosa Ziehau /* 272365c7a6afSSepherosa Ziehau * Receive Checksum Offload for TCP and UDP 272465c7a6afSSepherosa Ziehau * 272565c7a6afSSepherosa Ziehau * Checksum offloading is also enabled if multiple receive 272665c7a6afSSepherosa Ziehau * queue is to be supported, since we need it to figure out 272765c7a6afSSepherosa Ziehau * packet type. 272865c7a6afSSepherosa Ziehau */ 27298434a83bSSepherosa Ziehau if (ifp->if_capenable & (IFCAP_RSS | IFCAP_RXCSUM)) { 27305330213cSSepherosa Ziehau rxcsum = E1000_READ_REG(&sc->hw, E1000_RXCSUM); 27313f939c23SSepherosa Ziehau 27323f939c23SSepherosa Ziehau /* 27333f939c23SSepherosa Ziehau * NOTE: 27343f939c23SSepherosa Ziehau * PCSD must be enabled to enable multiple 27353f939c23SSepherosa Ziehau * receive queues. 27363f939c23SSepherosa Ziehau */ 27373f939c23SSepherosa Ziehau rxcsum |= E1000_RXCSUM_IPOFL | E1000_RXCSUM_TUOFL | 27383f939c23SSepherosa Ziehau E1000_RXCSUM_PCSD; 27395330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RXCSUM, rxcsum); 27405330213cSSepherosa Ziehau } 27415330213cSSepherosa Ziehau 27425330213cSSepherosa Ziehau /* 274365c7a6afSSepherosa Ziehau * Configure multiple receive queue (RSS) 274465c7a6afSSepherosa Ziehau */ 27458434a83bSSepherosa Ziehau if (ifp->if_capenable & IFCAP_RSS) { 274689d8e73dSSepherosa Ziehau uint8_t key[EMX_NRSSRK * EMX_RSSRK_SIZE]; 274789d8e73dSSepherosa Ziehau uint32_t reta; 274889d8e73dSSepherosa Ziehau 274989d8e73dSSepherosa Ziehau KASSERT(sc->rx_ring_inuse == EMX_NRX_RING, 275089d8e73dSSepherosa Ziehau ("invalid number of RX ring (%d)", 275189d8e73dSSepherosa Ziehau sc->rx_ring_inuse)); 275289d8e73dSSepherosa Ziehau 275365c7a6afSSepherosa Ziehau /* 27543f939c23SSepherosa Ziehau * NOTE: 27553f939c23SSepherosa Ziehau * When we reach here, RSS has already been disabled 27563f939c23SSepherosa Ziehau * in emx_stop(), so we could safely configure RSS key 27573f939c23SSepherosa Ziehau * and redirect table. 27583f939c23SSepherosa Ziehau */ 27593f939c23SSepherosa Ziehau 27603f939c23SSepherosa Ziehau /* 27613f939c23SSepherosa Ziehau * Configure RSS key 27623f939c23SSepherosa Ziehau */ 276389d8e73dSSepherosa Ziehau toeplitz_get_key(key, sizeof(key)); 276489d8e73dSSepherosa Ziehau for (i = 0; i < EMX_NRSSRK; ++i) { 276589d8e73dSSepherosa Ziehau uint32_t rssrk; 276689d8e73dSSepherosa Ziehau 276789d8e73dSSepherosa Ziehau rssrk = EMX_RSSRK_VAL(key, i); 276889d8e73dSSepherosa Ziehau EMX_RSS_DPRINTF(sc, 1, "rssrk%d 0x%08x\n", i, rssrk); 276989d8e73dSSepherosa Ziehau 277089d8e73dSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RSSRK(i), rssrk); 277189d8e73dSSepherosa Ziehau } 27723f939c23SSepherosa Ziehau 27733f939c23SSepherosa Ziehau /* 277489d8e73dSSepherosa Ziehau * Configure RSS redirect table in following fashion: 277589d8e73dSSepherosa Ziehau * (hash & ring_cnt_mask) == rdr_table[(hash & rdr_table_mask)] 27763f939c23SSepherosa Ziehau */ 277789d8e73dSSepherosa Ziehau reta = 0; 277889d8e73dSSepherosa Ziehau for (i = 0; i < EMX_RETA_SIZE; ++i) { 277989d8e73dSSepherosa Ziehau uint32_t q; 278089d8e73dSSepherosa Ziehau 278189d8e73dSSepherosa Ziehau q = (i % sc->rx_ring_inuse) << EMX_RETA_RINGIDX_SHIFT; 278289d8e73dSSepherosa Ziehau reta |= q << (8 * i); 278389d8e73dSSepherosa Ziehau } 278489d8e73dSSepherosa Ziehau EMX_RSS_DPRINTF(sc, 1, "reta 0x%08x\n", reta); 278589d8e73dSSepherosa Ziehau 27863f939c23SSepherosa Ziehau for (i = 0; i < EMX_NRETA; ++i) 27873f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RETA(i), reta); 27883f939c23SSepherosa Ziehau 27893f939c23SSepherosa Ziehau /* 27903f939c23SSepherosa Ziehau * Enable multiple receive queues. 27913f939c23SSepherosa Ziehau * Enable IPv4 RSS standard hash functions. 27923f939c23SSepherosa Ziehau * Disable RSS interrupt. 27933f939c23SSepherosa Ziehau */ 27943f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_MRQC, 27953f939c23SSepherosa Ziehau E1000_MRQC_ENABLE_RSS_2Q | 27963f939c23SSepherosa Ziehau E1000_MRQC_RSS_FIELD_IPV4_TCP | 27973f939c23SSepherosa Ziehau E1000_MRQC_RSS_FIELD_IPV4); 279865c7a6afSSepherosa Ziehau } 27993f939c23SSepherosa Ziehau 28003f939c23SSepherosa Ziehau /* 28015330213cSSepherosa Ziehau * XXX TEMPORARY WORKAROUND: on some systems with 82573 28025330213cSSepherosa Ziehau * long latencies are observed, like Lenovo X60. This 28035330213cSSepherosa Ziehau * change eliminates the problem, but since having positive 28045330213cSSepherosa Ziehau * values in RDTR is a known source of problems on other 28055330213cSSepherosa Ziehau * platforms another solution is being sought. 28065330213cSSepherosa Ziehau */ 28075330213cSSepherosa Ziehau if (emx_82573_workaround && sc->hw.mac.type == e1000_82573) { 28085330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RADV, EMX_RADV_82573); 28095330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDTR, EMX_RDTR_82573); 28105330213cSSepherosa Ziehau } 28115330213cSSepherosa Ziehau 28125330213cSSepherosa Ziehau /* 28135330213cSSepherosa Ziehau * Setup the HW Rx Head and Tail Descriptor Pointers 28145330213cSSepherosa Ziehau */ 28158434a83bSSepherosa Ziehau for (i = 0; i < sc->rx_ring_inuse; ++i) { 28163f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDH(i), 0); 28173f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDT(i), 28183f939c23SSepherosa Ziehau sc->rx_data[i].num_rx_desc - 1); 28193f939c23SSepherosa Ziehau } 28203f939c23SSepherosa Ziehau 28213f939c23SSepherosa Ziehau /* Enable Receives */ 28223f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RCTL, rctl); 28235330213cSSepherosa Ziehau } 28245330213cSSepherosa Ziehau 28255330213cSSepherosa Ziehau static void 2826c39e3a1fSSepherosa Ziehau emx_destroy_rx_ring(struct emx_softc *sc, struct emx_rxdata *rdata, int ndesc) 28275330213cSSepherosa Ziehau { 2828323e5ecdSSepherosa Ziehau struct emx_rxbuf *rx_buffer; 28295330213cSSepherosa Ziehau int i; 28305330213cSSepherosa Ziehau 2831bdca134fSSepherosa Ziehau /* Free Receive Descriptor ring */ 2832235b9d30SSepherosa Ziehau if (rdata->rx_desc) { 2833c39e3a1fSSepherosa Ziehau bus_dmamap_unload(rdata->rx_desc_dtag, rdata->rx_desc_dmap); 2834235b9d30SSepherosa Ziehau bus_dmamem_free(rdata->rx_desc_dtag, rdata->rx_desc, 2835c39e3a1fSSepherosa Ziehau rdata->rx_desc_dmap); 2836c39e3a1fSSepherosa Ziehau bus_dma_tag_destroy(rdata->rx_desc_dtag); 2837a596084cSSepherosa Ziehau 2838235b9d30SSepherosa Ziehau rdata->rx_desc = NULL; 2839a596084cSSepherosa Ziehau } 2840bdca134fSSepherosa Ziehau 2841323e5ecdSSepherosa Ziehau if (rdata->rx_buf == NULL) 28425330213cSSepherosa Ziehau return; 28435330213cSSepherosa Ziehau 28445330213cSSepherosa Ziehau for (i = 0; i < ndesc; i++) { 2845323e5ecdSSepherosa Ziehau rx_buffer = &rdata->rx_buf[i]; 28465330213cSSepherosa Ziehau 28475330213cSSepherosa Ziehau KKASSERT(rx_buffer->m_head == NULL); 2848c39e3a1fSSepherosa Ziehau bus_dmamap_destroy(rdata->rxtag, rx_buffer->map); 28495330213cSSepherosa Ziehau } 2850c39e3a1fSSepherosa Ziehau bus_dmamap_destroy(rdata->rxtag, rdata->rx_sparemap); 2851c39e3a1fSSepherosa Ziehau bus_dma_tag_destroy(rdata->rxtag); 28525330213cSSepherosa Ziehau 2853323e5ecdSSepherosa Ziehau kfree(rdata->rx_buf, M_DEVBUF); 2854323e5ecdSSepherosa Ziehau rdata->rx_buf = NULL; 28555330213cSSepherosa Ziehau } 28565330213cSSepherosa Ziehau 28575330213cSSepherosa Ziehau static void 2858c39e3a1fSSepherosa Ziehau emx_rxeof(struct emx_softc *sc, int ring_idx, int count) 28595330213cSSepherosa Ziehau { 2860c39e3a1fSSepherosa Ziehau struct emx_rxdata *rdata = &sc->rx_data[ring_idx]; 28615330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 2862235b9d30SSepherosa Ziehau uint32_t staterr; 2863235b9d30SSepherosa Ziehau emx_rxdesc_t *current_desc; 28645330213cSSepherosa Ziehau struct mbuf *mp; 28655330213cSSepherosa Ziehau int i; 28665330213cSSepherosa Ziehau struct mbuf_chain chain[MAXCPU]; 28675330213cSSepherosa Ziehau 2868c39e3a1fSSepherosa Ziehau i = rdata->next_rx_desc_to_check; 2869235b9d30SSepherosa Ziehau current_desc = &rdata->rx_desc[i]; 2870235b9d30SSepherosa Ziehau staterr = le32toh(current_desc->rxd_staterr); 28715330213cSSepherosa Ziehau 2872235b9d30SSepherosa Ziehau if (!(staterr & E1000_RXD_STAT_DD)) 28735330213cSSepherosa Ziehau return; 28745330213cSSepherosa Ziehau 28755330213cSSepherosa Ziehau ether_input_chain_init(chain); 28765330213cSSepherosa Ziehau 2877235b9d30SSepherosa Ziehau while ((staterr & E1000_RXD_STAT_DD) && count != 0) { 28789cc86e17SSepherosa Ziehau struct pktinfo *pi = NULL, pi0; 2879235b9d30SSepherosa Ziehau struct emx_rxbuf *rx_buf = &rdata->rx_buf[i]; 28805330213cSSepherosa Ziehau struct mbuf *m = NULL; 28810acc29d6SSepherosa Ziehau int eop, len; 28825330213cSSepherosa Ziehau 28835330213cSSepherosa Ziehau logif(pkt_receive); 28845330213cSSepherosa Ziehau 2885235b9d30SSepherosa Ziehau mp = rx_buf->m_head; 28865330213cSSepherosa Ziehau 28875330213cSSepherosa Ziehau /* 28885330213cSSepherosa Ziehau * Can't defer bus_dmamap_sync(9) because TBI_ACCEPT 28895330213cSSepherosa Ziehau * needs to access the last received byte in the mbuf. 28905330213cSSepherosa Ziehau */ 2891235b9d30SSepherosa Ziehau bus_dmamap_sync(rdata->rxtag, rx_buf->map, 28925330213cSSepherosa Ziehau BUS_DMASYNC_POSTREAD); 28935330213cSSepherosa Ziehau 28940acc29d6SSepherosa Ziehau len = le16toh(current_desc->rxd_length); 2895235b9d30SSepherosa Ziehau if (staterr & E1000_RXD_STAT_EOP) { 28965330213cSSepherosa Ziehau count--; 28975330213cSSepherosa Ziehau eop = 1; 28985330213cSSepherosa Ziehau } else { 28995330213cSSepherosa Ziehau eop = 0; 29005330213cSSepherosa Ziehau } 29015330213cSSepherosa Ziehau 2902235b9d30SSepherosa Ziehau if (!(staterr & E1000_RXDEXT_ERR_FRAME_ERR_MASK)) { 2903235b9d30SSepherosa Ziehau uint16_t vlan = 0; 29043f939c23SSepherosa Ziehau uint32_t mrq, rss_hash; 29055330213cSSepherosa Ziehau 2906235b9d30SSepherosa Ziehau /* 2907235b9d30SSepherosa Ziehau * Save several necessary information, 2908235b9d30SSepherosa Ziehau * before emx_newbuf() destroy it. 2909235b9d30SSepherosa Ziehau */ 2910235b9d30SSepherosa Ziehau if ((staterr & E1000_RXD_STAT_VP) && eop) 2911235b9d30SSepherosa Ziehau vlan = le16toh(current_desc->rxd_vlan); 2912235b9d30SSepherosa Ziehau 29133f939c23SSepherosa Ziehau mrq = le32toh(current_desc->rxd_mrq); 29143f939c23SSepherosa Ziehau rss_hash = le32toh(current_desc->rxd_rss); 29153f939c23SSepherosa Ziehau 29163f939c23SSepherosa Ziehau EMX_RSS_DPRINTF(sc, 10, 29173f939c23SSepherosa Ziehau "ring%d, mrq 0x%08x, rss_hash 0x%08x\n", 29183f939c23SSepherosa Ziehau ring_idx, mrq, rss_hash); 29193f939c23SSepherosa Ziehau 2920c39e3a1fSSepherosa Ziehau if (emx_newbuf(sc, rdata, i, 0) != 0) { 29215330213cSSepherosa Ziehau ifp->if_iqdrops++; 29225330213cSSepherosa Ziehau goto discard; 29235330213cSSepherosa Ziehau } 29245330213cSSepherosa Ziehau 29255330213cSSepherosa Ziehau /* Assign correct length to the current fragment */ 29265330213cSSepherosa Ziehau mp->m_len = len; 29275330213cSSepherosa Ziehau 2928c39e3a1fSSepherosa Ziehau if (rdata->fmp == NULL) { 29295330213cSSepherosa Ziehau mp->m_pkthdr.len = len; 2930c39e3a1fSSepherosa Ziehau rdata->fmp = mp; /* Store the first mbuf */ 2931c39e3a1fSSepherosa Ziehau rdata->lmp = mp; 29325330213cSSepherosa Ziehau } else { 29335330213cSSepherosa Ziehau /* 29345330213cSSepherosa Ziehau * Chain mbuf's together 29355330213cSSepherosa Ziehau */ 2936c39e3a1fSSepherosa Ziehau rdata->lmp->m_next = mp; 2937c39e3a1fSSepherosa Ziehau rdata->lmp = rdata->lmp->m_next; 2938c39e3a1fSSepherosa Ziehau rdata->fmp->m_pkthdr.len += len; 29395330213cSSepherosa Ziehau } 29405330213cSSepherosa Ziehau 29415330213cSSepherosa Ziehau if (eop) { 2942c39e3a1fSSepherosa Ziehau rdata->fmp->m_pkthdr.rcvif = ifp; 29435330213cSSepherosa Ziehau ifp->if_ipackets++; 29445330213cSSepherosa Ziehau 2945235b9d30SSepherosa Ziehau if (ifp->if_capenable & IFCAP_RXCSUM) 2946235b9d30SSepherosa Ziehau emx_rxcsum(staterr, rdata->fmp); 29475330213cSSepherosa Ziehau 2948235b9d30SSepherosa Ziehau if (staterr & E1000_RXD_STAT_VP) { 2949c39e3a1fSSepherosa Ziehau rdata->fmp->m_pkthdr.ether_vlantag = 2950235b9d30SSepherosa Ziehau vlan; 2951c39e3a1fSSepherosa Ziehau rdata->fmp->m_flags |= M_VLANTAG; 29525330213cSSepherosa Ziehau } 2953c39e3a1fSSepherosa Ziehau m = rdata->fmp; 2954c39e3a1fSSepherosa Ziehau rdata->fmp = NULL; 2955c39e3a1fSSepherosa Ziehau rdata->lmp = NULL; 29563f939c23SSepherosa Ziehau 29579cc86e17SSepherosa Ziehau if (ifp->if_capenable & IFCAP_RSS) { 29589cc86e17SSepherosa Ziehau pi = emx_rssinfo(m, &pi0, mrq, 29599cc86e17SSepherosa Ziehau rss_hash, staterr); 29609cc86e17SSepherosa Ziehau } 29613f939c23SSepherosa Ziehau #ifdef EMX_RSS_DEBUG 29623f939c23SSepherosa Ziehau rdata->rx_pkts++; 29633f939c23SSepherosa Ziehau #endif 29645330213cSSepherosa Ziehau } 29655330213cSSepherosa Ziehau } else { 29665330213cSSepherosa Ziehau ifp->if_ierrors++; 29675330213cSSepherosa Ziehau discard: 2968235b9d30SSepherosa Ziehau emx_setup_rxdesc(current_desc, rx_buf); 2969c39e3a1fSSepherosa Ziehau if (rdata->fmp != NULL) { 2970c39e3a1fSSepherosa Ziehau m_freem(rdata->fmp); 2971c39e3a1fSSepherosa Ziehau rdata->fmp = NULL; 2972c39e3a1fSSepherosa Ziehau rdata->lmp = NULL; 29735330213cSSepherosa Ziehau } 29745330213cSSepherosa Ziehau m = NULL; 29755330213cSSepherosa Ziehau } 29765330213cSSepherosa Ziehau 29775330213cSSepherosa Ziehau if (m != NULL) 29789cc86e17SSepherosa Ziehau ether_input_chain(ifp, m, pi, chain); 29795330213cSSepherosa Ziehau 29805330213cSSepherosa Ziehau /* Advance our pointers to the next descriptor. */ 2981c39e3a1fSSepherosa Ziehau if (++i == rdata->num_rx_desc) 29825330213cSSepherosa Ziehau i = 0; 2983235b9d30SSepherosa Ziehau 2984235b9d30SSepherosa Ziehau current_desc = &rdata->rx_desc[i]; 2985235b9d30SSepherosa Ziehau staterr = le32toh(current_desc->rxd_staterr); 29865330213cSSepherosa Ziehau } 2987c39e3a1fSSepherosa Ziehau rdata->next_rx_desc_to_check = i; 29885330213cSSepherosa Ziehau 29895330213cSSepherosa Ziehau ether_input_dispatch(chain); 29905330213cSSepherosa Ziehau 29913f939c23SSepherosa Ziehau /* Advance the E1000's Receive Queue "Tail Pointer". */ 29925330213cSSepherosa Ziehau if (--i < 0) 2993c39e3a1fSSepherosa Ziehau i = rdata->num_rx_desc - 1; 29943f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDT(ring_idx), i); 29955330213cSSepherosa Ziehau } 29965330213cSSepherosa Ziehau 29975330213cSSepherosa Ziehau static void 29985330213cSSepherosa Ziehau emx_enable_intr(struct emx_softc *sc) 29995330213cSSepherosa Ziehau { 30006d435846SSepherosa Ziehau lwkt_serialize_handler_enable(&sc->main_serialize); 30015330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_IMS, IMS_ENABLE_MASK); 30025330213cSSepherosa Ziehau } 30035330213cSSepherosa Ziehau 30045330213cSSepherosa Ziehau static void 30055330213cSSepherosa Ziehau emx_disable_intr(struct emx_softc *sc) 30065330213cSSepherosa Ziehau { 30075330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_IMC, 0xffffffff); 30086d435846SSepherosa Ziehau lwkt_serialize_handler_disable(&sc->main_serialize); 30095330213cSSepherosa Ziehau } 30105330213cSSepherosa Ziehau 30115330213cSSepherosa Ziehau /* 30125330213cSSepherosa Ziehau * Bit of a misnomer, what this really means is 30135330213cSSepherosa Ziehau * to enable OS management of the system... aka 30145330213cSSepherosa Ziehau * to disable special hardware management features 30155330213cSSepherosa Ziehau */ 30165330213cSSepherosa Ziehau static void 30175330213cSSepherosa Ziehau emx_get_mgmt(struct emx_softc *sc) 30185330213cSSepherosa Ziehau { 30195330213cSSepherosa Ziehau /* A shared code workaround */ 30205330213cSSepherosa Ziehau if (sc->has_manage) { 30215330213cSSepherosa Ziehau int manc2h = E1000_READ_REG(&sc->hw, E1000_MANC2H); 30225330213cSSepherosa Ziehau int manc = E1000_READ_REG(&sc->hw, E1000_MANC); 30235330213cSSepherosa Ziehau 30245330213cSSepherosa Ziehau /* disable hardware interception of ARP */ 30255330213cSSepherosa Ziehau manc &= ~(E1000_MANC_ARP_EN); 30265330213cSSepherosa Ziehau 30275330213cSSepherosa Ziehau /* enable receiving management packets to the host */ 30285330213cSSepherosa Ziehau manc |= E1000_MANC_EN_MNG2HOST; 30295330213cSSepherosa Ziehau #define E1000_MNG2HOST_PORT_623 (1 << 5) 30305330213cSSepherosa Ziehau #define E1000_MNG2HOST_PORT_664 (1 << 6) 30315330213cSSepherosa Ziehau manc2h |= E1000_MNG2HOST_PORT_623; 30325330213cSSepherosa Ziehau manc2h |= E1000_MNG2HOST_PORT_664; 30335330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_MANC2H, manc2h); 30345330213cSSepherosa Ziehau 30355330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_MANC, manc); 30365330213cSSepherosa Ziehau } 30375330213cSSepherosa Ziehau } 30385330213cSSepherosa Ziehau 30395330213cSSepherosa Ziehau /* 30405330213cSSepherosa Ziehau * Give control back to hardware management 30415330213cSSepherosa Ziehau * controller if there is one. 30425330213cSSepherosa Ziehau */ 30435330213cSSepherosa Ziehau static void 30445330213cSSepherosa Ziehau emx_rel_mgmt(struct emx_softc *sc) 30455330213cSSepherosa Ziehau { 30465330213cSSepherosa Ziehau if (sc->has_manage) { 30475330213cSSepherosa Ziehau int manc = E1000_READ_REG(&sc->hw, E1000_MANC); 30485330213cSSepherosa Ziehau 30495330213cSSepherosa Ziehau /* re-enable hardware interception of ARP */ 30505330213cSSepherosa Ziehau manc |= E1000_MANC_ARP_EN; 30515330213cSSepherosa Ziehau manc &= ~E1000_MANC_EN_MNG2HOST; 30525330213cSSepherosa Ziehau 30535330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_MANC, manc); 30545330213cSSepherosa Ziehau } 30555330213cSSepherosa Ziehau } 30565330213cSSepherosa Ziehau 30575330213cSSepherosa Ziehau /* 30585330213cSSepherosa Ziehau * emx_get_hw_control() sets {CTRL_EXT|FWSM}:DRV_LOAD bit. 30595330213cSSepherosa Ziehau * For ASF and Pass Through versions of f/w this means that 30605330213cSSepherosa Ziehau * the driver is loaded. For AMT version (only with 82573) 30615330213cSSepherosa Ziehau * of the f/w this means that the network i/f is open. 30625330213cSSepherosa Ziehau */ 30635330213cSSepherosa Ziehau static void 30645330213cSSepherosa Ziehau emx_get_hw_control(struct emx_softc *sc) 30655330213cSSepherosa Ziehau { 30665330213cSSepherosa Ziehau uint32_t ctrl_ext, swsm; 30675330213cSSepherosa Ziehau 30685330213cSSepherosa Ziehau /* Let firmware know the driver has taken over */ 30695330213cSSepherosa Ziehau switch (sc->hw.mac.type) { 30705330213cSSepherosa Ziehau case e1000_82573: 30715330213cSSepherosa Ziehau swsm = E1000_READ_REG(&sc->hw, E1000_SWSM); 30725330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_SWSM, 30735330213cSSepherosa Ziehau swsm | E1000_SWSM_DRV_LOAD); 30745330213cSSepherosa Ziehau break; 30755330213cSSepherosa Ziehau 30765330213cSSepherosa Ziehau case e1000_82571: 30775330213cSSepherosa Ziehau case e1000_82572: 30785330213cSSepherosa Ziehau case e1000_80003es2lan: 30795330213cSSepherosa Ziehau ctrl_ext = E1000_READ_REG(&sc->hw, E1000_CTRL_EXT); 30805330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_CTRL_EXT, 30815330213cSSepherosa Ziehau ctrl_ext | E1000_CTRL_EXT_DRV_LOAD); 30825330213cSSepherosa Ziehau break; 30835330213cSSepherosa Ziehau 30845330213cSSepherosa Ziehau default: 30855330213cSSepherosa Ziehau break; 30865330213cSSepherosa Ziehau } 30875330213cSSepherosa Ziehau } 30885330213cSSepherosa Ziehau 30895330213cSSepherosa Ziehau /* 30905330213cSSepherosa Ziehau * emx_rel_hw_control() resets {CTRL_EXT|FWSM}:DRV_LOAD bit. 30915330213cSSepherosa Ziehau * For ASF and Pass Through versions of f/w this means that the 30925330213cSSepherosa Ziehau * driver is no longer loaded. For AMT version (only with 82573) 30935330213cSSepherosa Ziehau * of the f/w this means that the network i/f is closed. 30945330213cSSepherosa Ziehau */ 30955330213cSSepherosa Ziehau static void 30965330213cSSepherosa Ziehau emx_rel_hw_control(struct emx_softc *sc) 30975330213cSSepherosa Ziehau { 30985330213cSSepherosa Ziehau uint32_t ctrl_ext, swsm; 30995330213cSSepherosa Ziehau 31005330213cSSepherosa Ziehau /* Let firmware taken over control of h/w */ 31015330213cSSepherosa Ziehau switch (sc->hw.mac.type) { 31025330213cSSepherosa Ziehau case e1000_82573: 31035330213cSSepherosa Ziehau swsm = E1000_READ_REG(&sc->hw, E1000_SWSM); 31045330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_SWSM, 31055330213cSSepherosa Ziehau swsm & ~E1000_SWSM_DRV_LOAD); 31065330213cSSepherosa Ziehau break; 31075330213cSSepherosa Ziehau 31085330213cSSepherosa Ziehau case e1000_82571: 31095330213cSSepherosa Ziehau case e1000_82572: 31105330213cSSepherosa Ziehau case e1000_80003es2lan: 31115330213cSSepherosa Ziehau ctrl_ext = E1000_READ_REG(&sc->hw, E1000_CTRL_EXT); 31125330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_CTRL_EXT, 31135330213cSSepherosa Ziehau ctrl_ext & ~E1000_CTRL_EXT_DRV_LOAD); 31145330213cSSepherosa Ziehau break; 31155330213cSSepherosa Ziehau 31165330213cSSepherosa Ziehau default: 31175330213cSSepherosa Ziehau break; 31185330213cSSepherosa Ziehau } 31195330213cSSepherosa Ziehau } 31205330213cSSepherosa Ziehau 31215330213cSSepherosa Ziehau static int 31225330213cSSepherosa Ziehau emx_is_valid_eaddr(const uint8_t *addr) 31235330213cSSepherosa Ziehau { 31245330213cSSepherosa Ziehau char zero_addr[ETHER_ADDR_LEN] = { 0, 0, 0, 0, 0, 0 }; 31255330213cSSepherosa Ziehau 31265330213cSSepherosa Ziehau if ((addr[0] & 1) || !bcmp(addr, zero_addr, ETHER_ADDR_LEN)) 31275330213cSSepherosa Ziehau return (FALSE); 31285330213cSSepherosa Ziehau 31295330213cSSepherosa Ziehau return (TRUE); 31305330213cSSepherosa Ziehau } 31315330213cSSepherosa Ziehau 31325330213cSSepherosa Ziehau /* 31335330213cSSepherosa Ziehau * Enable PCI Wake On Lan capability 31345330213cSSepherosa Ziehau */ 31355330213cSSepherosa Ziehau void 31365330213cSSepherosa Ziehau emx_enable_wol(device_t dev) 31375330213cSSepherosa Ziehau { 31385330213cSSepherosa Ziehau uint16_t cap, status; 31395330213cSSepherosa Ziehau uint8_t id; 31405330213cSSepherosa Ziehau 31415330213cSSepherosa Ziehau /* First find the capabilities pointer*/ 31425330213cSSepherosa Ziehau cap = pci_read_config(dev, PCIR_CAP_PTR, 2); 31435330213cSSepherosa Ziehau 31445330213cSSepherosa Ziehau /* Read the PM Capabilities */ 31455330213cSSepherosa Ziehau id = pci_read_config(dev, cap, 1); 31465330213cSSepherosa Ziehau if (id != PCIY_PMG) /* Something wrong */ 31475330213cSSepherosa Ziehau return; 31485330213cSSepherosa Ziehau 31495330213cSSepherosa Ziehau /* 31505330213cSSepherosa Ziehau * OK, we have the power capabilities, 31515330213cSSepherosa Ziehau * so now get the status register 31525330213cSSepherosa Ziehau */ 31535330213cSSepherosa Ziehau cap += PCIR_POWER_STATUS; 31545330213cSSepherosa Ziehau status = pci_read_config(dev, cap, 2); 31555330213cSSepherosa Ziehau status |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE; 31565330213cSSepherosa Ziehau pci_write_config(dev, cap, status, 2); 31575330213cSSepherosa Ziehau } 31585330213cSSepherosa Ziehau 31595330213cSSepherosa Ziehau static void 31605330213cSSepherosa Ziehau emx_update_stats(struct emx_softc *sc) 31615330213cSSepherosa Ziehau { 31625330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 31635330213cSSepherosa Ziehau 31645330213cSSepherosa Ziehau if (sc->hw.phy.media_type == e1000_media_type_copper || 31655330213cSSepherosa Ziehau (E1000_READ_REG(&sc->hw, E1000_STATUS) & E1000_STATUS_LU)) { 31665330213cSSepherosa Ziehau sc->stats.symerrs += E1000_READ_REG(&sc->hw, E1000_SYMERRS); 31675330213cSSepherosa Ziehau sc->stats.sec += E1000_READ_REG(&sc->hw, E1000_SEC); 31685330213cSSepherosa Ziehau } 31695330213cSSepherosa Ziehau sc->stats.crcerrs += E1000_READ_REG(&sc->hw, E1000_CRCERRS); 31705330213cSSepherosa Ziehau sc->stats.mpc += E1000_READ_REG(&sc->hw, E1000_MPC); 31715330213cSSepherosa Ziehau sc->stats.scc += E1000_READ_REG(&sc->hw, E1000_SCC); 31725330213cSSepherosa Ziehau sc->stats.ecol += E1000_READ_REG(&sc->hw, E1000_ECOL); 31735330213cSSepherosa Ziehau 31745330213cSSepherosa Ziehau sc->stats.mcc += E1000_READ_REG(&sc->hw, E1000_MCC); 31755330213cSSepherosa Ziehau sc->stats.latecol += E1000_READ_REG(&sc->hw, E1000_LATECOL); 31765330213cSSepherosa Ziehau sc->stats.colc += E1000_READ_REG(&sc->hw, E1000_COLC); 31775330213cSSepherosa Ziehau sc->stats.dc += E1000_READ_REG(&sc->hw, E1000_DC); 31785330213cSSepherosa Ziehau sc->stats.rlec += E1000_READ_REG(&sc->hw, E1000_RLEC); 31795330213cSSepherosa Ziehau sc->stats.xonrxc += E1000_READ_REG(&sc->hw, E1000_XONRXC); 31805330213cSSepherosa Ziehau sc->stats.xontxc += E1000_READ_REG(&sc->hw, E1000_XONTXC); 31815330213cSSepherosa Ziehau sc->stats.xoffrxc += E1000_READ_REG(&sc->hw, E1000_XOFFRXC); 31825330213cSSepherosa Ziehau sc->stats.xofftxc += E1000_READ_REG(&sc->hw, E1000_XOFFTXC); 31835330213cSSepherosa Ziehau sc->stats.fcruc += E1000_READ_REG(&sc->hw, E1000_FCRUC); 31845330213cSSepherosa Ziehau sc->stats.prc64 += E1000_READ_REG(&sc->hw, E1000_PRC64); 31855330213cSSepherosa Ziehau sc->stats.prc127 += E1000_READ_REG(&sc->hw, E1000_PRC127); 31865330213cSSepherosa Ziehau sc->stats.prc255 += E1000_READ_REG(&sc->hw, E1000_PRC255); 31875330213cSSepherosa Ziehau sc->stats.prc511 += E1000_READ_REG(&sc->hw, E1000_PRC511); 31885330213cSSepherosa Ziehau sc->stats.prc1023 += E1000_READ_REG(&sc->hw, E1000_PRC1023); 31895330213cSSepherosa Ziehau sc->stats.prc1522 += E1000_READ_REG(&sc->hw, E1000_PRC1522); 31905330213cSSepherosa Ziehau sc->stats.gprc += E1000_READ_REG(&sc->hw, E1000_GPRC); 31915330213cSSepherosa Ziehau sc->stats.bprc += E1000_READ_REG(&sc->hw, E1000_BPRC); 31925330213cSSepherosa Ziehau sc->stats.mprc += E1000_READ_REG(&sc->hw, E1000_MPRC); 31935330213cSSepherosa Ziehau sc->stats.gptc += E1000_READ_REG(&sc->hw, E1000_GPTC); 31945330213cSSepherosa Ziehau 31955330213cSSepherosa Ziehau /* For the 64-bit byte counters the low dword must be read first. */ 31965330213cSSepherosa Ziehau /* Both registers clear on the read of the high dword */ 31975330213cSSepherosa Ziehau 31985330213cSSepherosa Ziehau sc->stats.gorc += E1000_READ_REG(&sc->hw, E1000_GORCH); 31995330213cSSepherosa Ziehau sc->stats.gotc += E1000_READ_REG(&sc->hw, E1000_GOTCH); 32005330213cSSepherosa Ziehau 32015330213cSSepherosa Ziehau sc->stats.rnbc += E1000_READ_REG(&sc->hw, E1000_RNBC); 32025330213cSSepherosa Ziehau sc->stats.ruc += E1000_READ_REG(&sc->hw, E1000_RUC); 32035330213cSSepherosa Ziehau sc->stats.rfc += E1000_READ_REG(&sc->hw, E1000_RFC); 32045330213cSSepherosa Ziehau sc->stats.roc += E1000_READ_REG(&sc->hw, E1000_ROC); 32055330213cSSepherosa Ziehau sc->stats.rjc += E1000_READ_REG(&sc->hw, E1000_RJC); 32065330213cSSepherosa Ziehau 32075330213cSSepherosa Ziehau sc->stats.tor += E1000_READ_REG(&sc->hw, E1000_TORH); 32085330213cSSepherosa Ziehau sc->stats.tot += E1000_READ_REG(&sc->hw, E1000_TOTH); 32095330213cSSepherosa Ziehau 32105330213cSSepherosa Ziehau sc->stats.tpr += E1000_READ_REG(&sc->hw, E1000_TPR); 32115330213cSSepherosa Ziehau sc->stats.tpt += E1000_READ_REG(&sc->hw, E1000_TPT); 32125330213cSSepherosa Ziehau sc->stats.ptc64 += E1000_READ_REG(&sc->hw, E1000_PTC64); 32135330213cSSepherosa Ziehau sc->stats.ptc127 += E1000_READ_REG(&sc->hw, E1000_PTC127); 32145330213cSSepherosa Ziehau sc->stats.ptc255 += E1000_READ_REG(&sc->hw, E1000_PTC255); 32155330213cSSepherosa Ziehau sc->stats.ptc511 += E1000_READ_REG(&sc->hw, E1000_PTC511); 32165330213cSSepherosa Ziehau sc->stats.ptc1023 += E1000_READ_REG(&sc->hw, E1000_PTC1023); 32175330213cSSepherosa Ziehau sc->stats.ptc1522 += E1000_READ_REG(&sc->hw, E1000_PTC1522); 32185330213cSSepherosa Ziehau sc->stats.mptc += E1000_READ_REG(&sc->hw, E1000_MPTC); 32195330213cSSepherosa Ziehau sc->stats.bptc += E1000_READ_REG(&sc->hw, E1000_BPTC); 32205330213cSSepherosa Ziehau 32215330213cSSepherosa Ziehau sc->stats.algnerrc += E1000_READ_REG(&sc->hw, E1000_ALGNERRC); 32225330213cSSepherosa Ziehau sc->stats.rxerrc += E1000_READ_REG(&sc->hw, E1000_RXERRC); 32235330213cSSepherosa Ziehau sc->stats.tncrs += E1000_READ_REG(&sc->hw, E1000_TNCRS); 32245330213cSSepherosa Ziehau sc->stats.cexterr += E1000_READ_REG(&sc->hw, E1000_CEXTERR); 32255330213cSSepherosa Ziehau sc->stats.tsctc += E1000_READ_REG(&sc->hw, E1000_TSCTC); 32265330213cSSepherosa Ziehau sc->stats.tsctfc += E1000_READ_REG(&sc->hw, E1000_TSCTFC); 32275330213cSSepherosa Ziehau 32285330213cSSepherosa Ziehau ifp->if_collisions = sc->stats.colc; 32295330213cSSepherosa Ziehau 32305330213cSSepherosa Ziehau /* Rx Errors */ 32315330213cSSepherosa Ziehau ifp->if_ierrors = sc->dropped_pkts + sc->stats.rxerrc + 32325330213cSSepherosa Ziehau sc->stats.crcerrs + sc->stats.algnerrc + 32335330213cSSepherosa Ziehau sc->stats.ruc + sc->stats.roc + 32345330213cSSepherosa Ziehau sc->stats.mpc + sc->stats.cexterr; 32355330213cSSepherosa Ziehau 32365330213cSSepherosa Ziehau /* Tx Errors */ 32375330213cSSepherosa Ziehau ifp->if_oerrors = sc->stats.ecol + sc->stats.latecol + 32385330213cSSepherosa Ziehau sc->watchdog_events; 32395330213cSSepherosa Ziehau } 32405330213cSSepherosa Ziehau 32415330213cSSepherosa Ziehau static void 32425330213cSSepherosa Ziehau emx_print_debug_info(struct emx_softc *sc) 32435330213cSSepherosa Ziehau { 32445330213cSSepherosa Ziehau device_t dev = sc->dev; 32455330213cSSepherosa Ziehau uint8_t *hw_addr = sc->hw.hw_addr; 32465330213cSSepherosa Ziehau 32475330213cSSepherosa Ziehau device_printf(dev, "Adapter hardware address = %p \n", hw_addr); 32485330213cSSepherosa Ziehau device_printf(dev, "CTRL = 0x%x RCTL = 0x%x \n", 32495330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_CTRL), 32505330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_RCTL)); 32515330213cSSepherosa Ziehau device_printf(dev, "Packet buffer = Tx=%dk Rx=%dk \n", 32525330213cSSepherosa Ziehau ((E1000_READ_REG(&sc->hw, E1000_PBA) & 0xffff0000) >> 16),\ 32535330213cSSepherosa Ziehau (E1000_READ_REG(&sc->hw, E1000_PBA) & 0xffff) ); 32545330213cSSepherosa Ziehau device_printf(dev, "Flow control watermarks high = %d low = %d\n", 32555330213cSSepherosa Ziehau sc->hw.fc.high_water, sc->hw.fc.low_water); 32565330213cSSepherosa Ziehau device_printf(dev, "tx_int_delay = %d, tx_abs_int_delay = %d\n", 32575330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_TIDV), 32585330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_TADV)); 32595330213cSSepherosa Ziehau device_printf(dev, "rx_int_delay = %d, rx_abs_int_delay = %d\n", 32605330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_RDTR), 32615330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_RADV)); 32625330213cSSepherosa Ziehau device_printf(dev, "hw tdh = %d, hw tdt = %d\n", 32635330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_TDH(0)), 32645330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_TDT(0))); 32655330213cSSepherosa Ziehau device_printf(dev, "hw rdh = %d, hw rdt = %d\n", 32665330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_RDH(0)), 32675330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_RDT(0))); 32685330213cSSepherosa Ziehau device_printf(dev, "Num Tx descriptors avail = %d\n", 32695330213cSSepherosa Ziehau sc->num_tx_desc_avail); 32705330213cSSepherosa Ziehau device_printf(dev, "Tx Descriptors not avail1 = %ld\n", 32715330213cSSepherosa Ziehau sc->no_tx_desc_avail1); 32725330213cSSepherosa Ziehau device_printf(dev, "Tx Descriptors not avail2 = %ld\n", 32735330213cSSepherosa Ziehau sc->no_tx_desc_avail2); 32745330213cSSepherosa Ziehau device_printf(dev, "Std mbuf failed = %ld\n", 32755330213cSSepherosa Ziehau sc->mbuf_alloc_failed); 32765330213cSSepherosa Ziehau device_printf(dev, "Std mbuf cluster failed = %ld\n", 3277c39e3a1fSSepherosa Ziehau sc->rx_data[0].mbuf_cluster_failed); 32785330213cSSepherosa Ziehau device_printf(dev, "Driver dropped packets = %ld\n", 32795330213cSSepherosa Ziehau sc->dropped_pkts); 32805330213cSSepherosa Ziehau device_printf(dev, "Driver tx dma failure in encap = %ld\n", 32815330213cSSepherosa Ziehau sc->no_tx_dma_setup); 32825330213cSSepherosa Ziehau 32835330213cSSepherosa Ziehau device_printf(dev, "TXCSUM try pullup = %lu\n", 32845330213cSSepherosa Ziehau sc->tx_csum_try_pullup); 32855330213cSSepherosa Ziehau device_printf(dev, "TXCSUM m_pullup(eh) called = %lu\n", 32865330213cSSepherosa Ziehau sc->tx_csum_pullup1); 32875330213cSSepherosa Ziehau device_printf(dev, "TXCSUM m_pullup(eh) failed = %lu\n", 32885330213cSSepherosa Ziehau sc->tx_csum_pullup1_failed); 32895330213cSSepherosa Ziehau device_printf(dev, "TXCSUM m_pullup(eh+ip) called = %lu\n", 32905330213cSSepherosa Ziehau sc->tx_csum_pullup2); 32915330213cSSepherosa Ziehau device_printf(dev, "TXCSUM m_pullup(eh+ip) failed = %lu\n", 32925330213cSSepherosa Ziehau sc->tx_csum_pullup2_failed); 32935330213cSSepherosa Ziehau device_printf(dev, "TXCSUM non-writable(eh) droped = %lu\n", 32945330213cSSepherosa Ziehau sc->tx_csum_drop1); 32955330213cSSepherosa Ziehau device_printf(dev, "TXCSUM non-writable(eh+ip) droped = %lu\n", 32965330213cSSepherosa Ziehau sc->tx_csum_drop2); 32975330213cSSepherosa Ziehau } 32985330213cSSepherosa Ziehau 32995330213cSSepherosa Ziehau static void 33005330213cSSepherosa Ziehau emx_print_hw_stats(struct emx_softc *sc) 33015330213cSSepherosa Ziehau { 33025330213cSSepherosa Ziehau device_t dev = sc->dev; 33035330213cSSepherosa Ziehau 33045330213cSSepherosa Ziehau device_printf(dev, "Excessive collisions = %lld\n", 33055330213cSSepherosa Ziehau (long long)sc->stats.ecol); 33065330213cSSepherosa Ziehau #if (DEBUG_HW > 0) /* Dont output these errors normally */ 33075330213cSSepherosa Ziehau device_printf(dev, "Symbol errors = %lld\n", 33085330213cSSepherosa Ziehau (long long)sc->stats.symerrs); 33095330213cSSepherosa Ziehau #endif 33105330213cSSepherosa Ziehau device_printf(dev, "Sequence errors = %lld\n", 33115330213cSSepherosa Ziehau (long long)sc->stats.sec); 33125330213cSSepherosa Ziehau device_printf(dev, "Defer count = %lld\n", 33135330213cSSepherosa Ziehau (long long)sc->stats.dc); 33145330213cSSepherosa Ziehau device_printf(dev, "Missed Packets = %lld\n", 33155330213cSSepherosa Ziehau (long long)sc->stats.mpc); 33165330213cSSepherosa Ziehau device_printf(dev, "Receive No Buffers = %lld\n", 33175330213cSSepherosa Ziehau (long long)sc->stats.rnbc); 33185330213cSSepherosa Ziehau /* RLEC is inaccurate on some hardware, calculate our own. */ 33195330213cSSepherosa Ziehau device_printf(dev, "Receive Length Errors = %lld\n", 33205330213cSSepherosa Ziehau ((long long)sc->stats.roc + (long long)sc->stats.ruc)); 33215330213cSSepherosa Ziehau device_printf(dev, "Receive errors = %lld\n", 33225330213cSSepherosa Ziehau (long long)sc->stats.rxerrc); 33235330213cSSepherosa Ziehau device_printf(dev, "Crc errors = %lld\n", 33245330213cSSepherosa Ziehau (long long)sc->stats.crcerrs); 33255330213cSSepherosa Ziehau device_printf(dev, "Alignment errors = %lld\n", 33265330213cSSepherosa Ziehau (long long)sc->stats.algnerrc); 33275330213cSSepherosa Ziehau device_printf(dev, "Collision/Carrier extension errors = %lld\n", 33285330213cSSepherosa Ziehau (long long)sc->stats.cexterr); 33295330213cSSepherosa Ziehau device_printf(dev, "RX overruns = %ld\n", sc->rx_overruns); 33305330213cSSepherosa Ziehau device_printf(dev, "watchdog timeouts = %ld\n", 33315330213cSSepherosa Ziehau sc->watchdog_events); 33325330213cSSepherosa Ziehau device_printf(dev, "XON Rcvd = %lld\n", 33335330213cSSepherosa Ziehau (long long)sc->stats.xonrxc); 33345330213cSSepherosa Ziehau device_printf(dev, "XON Xmtd = %lld\n", 33355330213cSSepherosa Ziehau (long long)sc->stats.xontxc); 33365330213cSSepherosa Ziehau device_printf(dev, "XOFF Rcvd = %lld\n", 33375330213cSSepherosa Ziehau (long long)sc->stats.xoffrxc); 33385330213cSSepherosa Ziehau device_printf(dev, "XOFF Xmtd = %lld\n", 33395330213cSSepherosa Ziehau (long long)sc->stats.xofftxc); 33405330213cSSepherosa Ziehau device_printf(dev, "Good Packets Rcvd = %lld\n", 33415330213cSSepherosa Ziehau (long long)sc->stats.gprc); 33425330213cSSepherosa Ziehau device_printf(dev, "Good Packets Xmtd = %lld\n", 33435330213cSSepherosa Ziehau (long long)sc->stats.gptc); 33445330213cSSepherosa Ziehau } 33455330213cSSepherosa Ziehau 33465330213cSSepherosa Ziehau static void 33475330213cSSepherosa Ziehau emx_print_nvm_info(struct emx_softc *sc) 33485330213cSSepherosa Ziehau { 33495330213cSSepherosa Ziehau uint16_t eeprom_data; 33505330213cSSepherosa Ziehau int i, j, row = 0; 33515330213cSSepherosa Ziehau 33525330213cSSepherosa Ziehau /* Its a bit crude, but it gets the job done */ 33535330213cSSepherosa Ziehau kprintf("\nInterface EEPROM Dump:\n"); 33545330213cSSepherosa Ziehau kprintf("Offset\n0x0000 "); 33555330213cSSepherosa Ziehau for (i = 0, j = 0; i < 32; i++, j++) { 33565330213cSSepherosa Ziehau if (j == 8) { /* Make the offset block */ 33575330213cSSepherosa Ziehau j = 0; ++row; 33585330213cSSepherosa Ziehau kprintf("\n0x00%x0 ",row); 33595330213cSSepherosa Ziehau } 33605330213cSSepherosa Ziehau e1000_read_nvm(&sc->hw, i, 1, &eeprom_data); 33615330213cSSepherosa Ziehau kprintf("%04x ", eeprom_data); 33625330213cSSepherosa Ziehau } 33635330213cSSepherosa Ziehau kprintf("\n"); 33645330213cSSepherosa Ziehau } 33655330213cSSepherosa Ziehau 33665330213cSSepherosa Ziehau static int 33675330213cSSepherosa Ziehau emx_sysctl_debug_info(SYSCTL_HANDLER_ARGS) 33685330213cSSepherosa Ziehau { 33695330213cSSepherosa Ziehau struct emx_softc *sc; 33705330213cSSepherosa Ziehau struct ifnet *ifp; 33715330213cSSepherosa Ziehau int error, result; 33725330213cSSepherosa Ziehau 33735330213cSSepherosa Ziehau result = -1; 33745330213cSSepherosa Ziehau error = sysctl_handle_int(oidp, &result, 0, req); 33755330213cSSepherosa Ziehau if (error || !req->newptr) 33765330213cSSepherosa Ziehau return (error); 33775330213cSSepherosa Ziehau 33785330213cSSepherosa Ziehau sc = (struct emx_softc *)arg1; 33795330213cSSepherosa Ziehau ifp = &sc->arpcom.ac_if; 33805330213cSSepherosa Ziehau 33816d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 33825330213cSSepherosa Ziehau 33835330213cSSepherosa Ziehau if (result == 1) 33845330213cSSepherosa Ziehau emx_print_debug_info(sc); 33855330213cSSepherosa Ziehau 33865330213cSSepherosa Ziehau /* 33875330213cSSepherosa Ziehau * This value will cause a hex dump of the 33885330213cSSepherosa Ziehau * first 32 16-bit words of the EEPROM to 33895330213cSSepherosa Ziehau * the screen. 33905330213cSSepherosa Ziehau */ 33915330213cSSepherosa Ziehau if (result == 2) 33925330213cSSepherosa Ziehau emx_print_nvm_info(sc); 33935330213cSSepherosa Ziehau 33946d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 33955330213cSSepherosa Ziehau 33965330213cSSepherosa Ziehau return (error); 33975330213cSSepherosa Ziehau } 33985330213cSSepherosa Ziehau 33995330213cSSepherosa Ziehau static int 34005330213cSSepherosa Ziehau emx_sysctl_stats(SYSCTL_HANDLER_ARGS) 34015330213cSSepherosa Ziehau { 34025330213cSSepherosa Ziehau int error, result; 34035330213cSSepherosa Ziehau 34045330213cSSepherosa Ziehau result = -1; 34055330213cSSepherosa Ziehau error = sysctl_handle_int(oidp, &result, 0, req); 34065330213cSSepherosa Ziehau if (error || !req->newptr) 34075330213cSSepherosa Ziehau return (error); 34085330213cSSepherosa Ziehau 34095330213cSSepherosa Ziehau if (result == 1) { 34105330213cSSepherosa Ziehau struct emx_softc *sc = (struct emx_softc *)arg1; 34115330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 34125330213cSSepherosa Ziehau 34136d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 34145330213cSSepherosa Ziehau emx_print_hw_stats(sc); 34156d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 34165330213cSSepherosa Ziehau } 34175330213cSSepherosa Ziehau return (error); 34185330213cSSepherosa Ziehau } 34195330213cSSepherosa Ziehau 34205330213cSSepherosa Ziehau static void 34215330213cSSepherosa Ziehau emx_add_sysctl(struct emx_softc *sc) 34225330213cSSepherosa Ziehau { 34235330213cSSepherosa Ziehau #ifdef PROFILE_SERIALIZER 34245330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 34255330213cSSepherosa Ziehau #endif 34263f939c23SSepherosa Ziehau #ifdef EMX_RSS_DEBUG 34273f939c23SSepherosa Ziehau char rx_pkt[32]; 34283f939c23SSepherosa Ziehau int i; 34293f939c23SSepherosa Ziehau #endif 34305330213cSSepherosa Ziehau 34315330213cSSepherosa Ziehau sysctl_ctx_init(&sc->sysctl_ctx); 34325330213cSSepherosa Ziehau sc->sysctl_tree = SYSCTL_ADD_NODE(&sc->sysctl_ctx, 34335330213cSSepherosa Ziehau SYSCTL_STATIC_CHILDREN(_hw), OID_AUTO, 34345330213cSSepherosa Ziehau device_get_nameunit(sc->dev), 34355330213cSSepherosa Ziehau CTLFLAG_RD, 0, ""); 34365330213cSSepherosa Ziehau if (sc->sysctl_tree == NULL) { 34375330213cSSepherosa Ziehau device_printf(sc->dev, "can't add sysctl node\n"); 34385330213cSSepherosa Ziehau return; 34395330213cSSepherosa Ziehau } 34405330213cSSepherosa Ziehau 34415330213cSSepherosa Ziehau SYSCTL_ADD_PROC(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 34425330213cSSepherosa Ziehau OID_AUTO, "debug", CTLTYPE_INT|CTLFLAG_RW, sc, 0, 34435330213cSSepherosa Ziehau emx_sysctl_debug_info, "I", "Debug Information"); 34445330213cSSepherosa Ziehau 34455330213cSSepherosa Ziehau SYSCTL_ADD_PROC(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 34465330213cSSepherosa Ziehau OID_AUTO, "stats", CTLTYPE_INT|CTLFLAG_RW, sc, 0, 34475330213cSSepherosa Ziehau emx_sysctl_stats, "I", "Statistics"); 34485330213cSSepherosa Ziehau 34495330213cSSepherosa Ziehau SYSCTL_ADD_INT(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 3450c39e3a1fSSepherosa Ziehau OID_AUTO, "rxd", CTLFLAG_RD, 3451c39e3a1fSSepherosa Ziehau &sc->rx_data[0].num_rx_desc, 0, NULL); 34525330213cSSepherosa Ziehau SYSCTL_ADD_INT(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 34535330213cSSepherosa Ziehau OID_AUTO, "txd", CTLFLAG_RD, &sc->num_tx_desc, 0, NULL); 34545330213cSSepherosa Ziehau 34556d435846SSepherosa Ziehau #ifdef notyet 34565330213cSSepherosa Ziehau #ifdef PROFILE_SERIALIZER 34575330213cSSepherosa Ziehau SYSCTL_ADD_UINT(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 34585330213cSSepherosa Ziehau OID_AUTO, "serializer_sleep", CTLFLAG_RW, 34595330213cSSepherosa Ziehau &ifp->if_serializer->sleep_cnt, 0, NULL); 34605330213cSSepherosa Ziehau SYSCTL_ADD_UINT(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 34615330213cSSepherosa Ziehau OID_AUTO, "serializer_tryfail", CTLFLAG_RW, 34625330213cSSepherosa Ziehau &ifp->if_serializer->tryfail_cnt, 0, NULL); 34635330213cSSepherosa Ziehau SYSCTL_ADD_UINT(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 34645330213cSSepherosa Ziehau OID_AUTO, "serializer_enter", CTLFLAG_RW, 34655330213cSSepherosa Ziehau &ifp->if_serializer->enter_cnt, 0, NULL); 34665330213cSSepherosa Ziehau SYSCTL_ADD_UINT(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 34675330213cSSepherosa Ziehau OID_AUTO, "serializer_try", CTLFLAG_RW, 34685330213cSSepherosa Ziehau &ifp->if_serializer->try_cnt, 0, NULL); 34695330213cSSepherosa Ziehau #endif 34706d435846SSepherosa Ziehau #endif 34715330213cSSepherosa Ziehau 34725330213cSSepherosa Ziehau SYSCTL_ADD_PROC(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 34735330213cSSepherosa Ziehau OID_AUTO, "int_throttle_ceil", CTLTYPE_INT|CTLFLAG_RW, 34745330213cSSepherosa Ziehau sc, 0, emx_sysctl_int_throttle, "I", 34755330213cSSepherosa Ziehau "interrupt throttling rate"); 34765330213cSSepherosa Ziehau SYSCTL_ADD_PROC(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 34775330213cSSepherosa Ziehau OID_AUTO, "int_tx_nsegs", CTLTYPE_INT|CTLFLAG_RW, 34785330213cSSepherosa Ziehau sc, 0, emx_sysctl_int_tx_nsegs, "I", 34795330213cSSepherosa Ziehau "# segments per TX interrupt"); 34803f939c23SSepherosa Ziehau 34818434a83bSSepherosa Ziehau SYSCTL_ADD_INT(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 34828434a83bSSepherosa Ziehau OID_AUTO, "rx_ring_inuse", CTLFLAG_RD, 34838434a83bSSepherosa Ziehau &sc->rx_ring_inuse, 0, "RX ring in use"); 34848434a83bSSepherosa Ziehau 34853f939c23SSepherosa Ziehau #ifdef EMX_RSS_DEBUG 34863f939c23SSepherosa Ziehau SYSCTL_ADD_INT(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 34873f939c23SSepherosa Ziehau OID_AUTO, "rss_debug", CTLFLAG_RW, &sc->rss_debug, 34883f939c23SSepherosa Ziehau 0, "RSS debug level"); 348965c7a6afSSepherosa Ziehau for (i = 0; i < sc->rx_ring_cnt; ++i) { 34903f939c23SSepherosa Ziehau ksnprintf(rx_pkt, sizeof(rx_pkt), "rx%d_pkt", i); 34913f939c23SSepherosa Ziehau SYSCTL_ADD_UINT(&sc->sysctl_ctx, 34923f939c23SSepherosa Ziehau SYSCTL_CHILDREN(sc->sysctl_tree), OID_AUTO, 349389d8e73dSSepherosa Ziehau rx_pkt, CTLFLAG_RW, 34943f939c23SSepherosa Ziehau &sc->rx_data[i].rx_pkts, 0, "RXed packets"); 34953f939c23SSepherosa Ziehau } 34963f939c23SSepherosa Ziehau #endif 34975330213cSSepherosa Ziehau } 34985330213cSSepherosa Ziehau 34995330213cSSepherosa Ziehau static int 35005330213cSSepherosa Ziehau emx_sysctl_int_throttle(SYSCTL_HANDLER_ARGS) 35015330213cSSepherosa Ziehau { 35025330213cSSepherosa Ziehau struct emx_softc *sc = (void *)arg1; 35035330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 35045330213cSSepherosa Ziehau int error, throttle; 35055330213cSSepherosa Ziehau 35065330213cSSepherosa Ziehau throttle = sc->int_throttle_ceil; 35075330213cSSepherosa Ziehau error = sysctl_handle_int(oidp, &throttle, 0, req); 35085330213cSSepherosa Ziehau if (error || req->newptr == NULL) 35095330213cSSepherosa Ziehau return error; 35105330213cSSepherosa Ziehau if (throttle < 0 || throttle > 1000000000 / 256) 35115330213cSSepherosa Ziehau return EINVAL; 35125330213cSSepherosa Ziehau 35135330213cSSepherosa Ziehau if (throttle) { 35145330213cSSepherosa Ziehau /* 35155330213cSSepherosa Ziehau * Set the interrupt throttling rate in 256ns increments, 35165330213cSSepherosa Ziehau * recalculate sysctl value assignment to get exact frequency. 35175330213cSSepherosa Ziehau */ 35185330213cSSepherosa Ziehau throttle = 1000000000 / 256 / throttle; 35195330213cSSepherosa Ziehau 35205330213cSSepherosa Ziehau /* Upper 16bits of ITR is reserved and should be zero */ 35215330213cSSepherosa Ziehau if (throttle & 0xffff0000) 35225330213cSSepherosa Ziehau return EINVAL; 35235330213cSSepherosa Ziehau } 35245330213cSSepherosa Ziehau 35256d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 35265330213cSSepherosa Ziehau 35275330213cSSepherosa Ziehau if (throttle) 35285330213cSSepherosa Ziehau sc->int_throttle_ceil = 1000000000 / 256 / throttle; 35295330213cSSepherosa Ziehau else 35305330213cSSepherosa Ziehau sc->int_throttle_ceil = 0; 35315330213cSSepherosa Ziehau 35325330213cSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) 35335330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_ITR, throttle); 35345330213cSSepherosa Ziehau 35356d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 35365330213cSSepherosa Ziehau 35375330213cSSepherosa Ziehau if (bootverbose) { 35385330213cSSepherosa Ziehau if_printf(ifp, "Interrupt moderation set to %d/sec\n", 35395330213cSSepherosa Ziehau sc->int_throttle_ceil); 35405330213cSSepherosa Ziehau } 35415330213cSSepherosa Ziehau return 0; 35425330213cSSepherosa Ziehau } 35435330213cSSepherosa Ziehau 35445330213cSSepherosa Ziehau static int 35455330213cSSepherosa Ziehau emx_sysctl_int_tx_nsegs(SYSCTL_HANDLER_ARGS) 35465330213cSSepherosa Ziehau { 35475330213cSSepherosa Ziehau struct emx_softc *sc = (void *)arg1; 35485330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 35495330213cSSepherosa Ziehau int error, segs; 35505330213cSSepherosa Ziehau 35515330213cSSepherosa Ziehau segs = sc->tx_int_nsegs; 35525330213cSSepherosa Ziehau error = sysctl_handle_int(oidp, &segs, 0, req); 35535330213cSSepherosa Ziehau if (error || req->newptr == NULL) 35545330213cSSepherosa Ziehau return error; 35555330213cSSepherosa Ziehau if (segs <= 0) 35565330213cSSepherosa Ziehau return EINVAL; 35575330213cSSepherosa Ziehau 35586d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 35595330213cSSepherosa Ziehau 35605330213cSSepherosa Ziehau /* 35615330213cSSepherosa Ziehau * Don't allow int_tx_nsegs to become: 35625330213cSSepherosa Ziehau * o Less the oact_tx_desc 35635330213cSSepherosa Ziehau * o Too large that no TX desc will cause TX interrupt to 35645330213cSSepherosa Ziehau * be generated (OACTIVE will never recover) 35655330213cSSepherosa Ziehau * o Too small that will cause tx_dd[] overflow 35665330213cSSepherosa Ziehau */ 35675330213cSSepherosa Ziehau if (segs < sc->oact_tx_desc || 35685330213cSSepherosa Ziehau segs >= sc->num_tx_desc - sc->oact_tx_desc || 35695330213cSSepherosa Ziehau segs < sc->num_tx_desc / EMX_TXDD_SAFE) { 35705330213cSSepherosa Ziehau error = EINVAL; 35715330213cSSepherosa Ziehau } else { 35725330213cSSepherosa Ziehau error = 0; 35735330213cSSepherosa Ziehau sc->tx_int_nsegs = segs; 35745330213cSSepherosa Ziehau } 35755330213cSSepherosa Ziehau 35766d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 35775330213cSSepherosa Ziehau 35785330213cSSepherosa Ziehau return error; 35795330213cSSepherosa Ziehau } 3580071699f8SSepherosa Ziehau 3581071699f8SSepherosa Ziehau static int 3582071699f8SSepherosa Ziehau emx_dma_alloc(struct emx_softc *sc) 3583071699f8SSepherosa Ziehau { 35843f939c23SSepherosa Ziehau int error, i; 3585071699f8SSepherosa Ziehau 3586071699f8SSepherosa Ziehau /* 3587071699f8SSepherosa Ziehau * Create top level busdma tag 3588071699f8SSepherosa Ziehau */ 3589071699f8SSepherosa Ziehau error = bus_dma_tag_create(NULL, 1, 0, 3590071699f8SSepherosa Ziehau BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, 3591071699f8SSepherosa Ziehau NULL, NULL, 3592071699f8SSepherosa Ziehau BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT, 3593071699f8SSepherosa Ziehau 0, &sc->parent_dtag); 3594071699f8SSepherosa Ziehau if (error) { 3595071699f8SSepherosa Ziehau device_printf(sc->dev, "could not create top level DMA tag\n"); 3596071699f8SSepherosa Ziehau return error; 3597071699f8SSepherosa Ziehau } 3598071699f8SSepherosa Ziehau 3599071699f8SSepherosa Ziehau /* 3600071699f8SSepherosa Ziehau * Allocate transmit descriptors ring and buffers 3601071699f8SSepherosa Ziehau */ 3602071699f8SSepherosa Ziehau error = emx_create_tx_ring(sc); 3603071699f8SSepherosa Ziehau if (error) { 3604071699f8SSepherosa Ziehau device_printf(sc->dev, "Could not setup transmit structures\n"); 3605071699f8SSepherosa Ziehau return error; 3606071699f8SSepherosa Ziehau } 3607071699f8SSepherosa Ziehau 3608071699f8SSepherosa Ziehau /* 3609071699f8SSepherosa Ziehau * Allocate receive descriptors ring and buffers 3610071699f8SSepherosa Ziehau */ 361165c7a6afSSepherosa Ziehau for (i = 0; i < sc->rx_ring_cnt; ++i) { 36123f939c23SSepherosa Ziehau error = emx_create_rx_ring(sc, &sc->rx_data[i]); 3613071699f8SSepherosa Ziehau if (error) { 36143f939c23SSepherosa Ziehau device_printf(sc->dev, 36153f939c23SSepherosa Ziehau "Could not setup receive structures\n"); 3616071699f8SSepherosa Ziehau return error; 3617071699f8SSepherosa Ziehau } 36183f939c23SSepherosa Ziehau } 3619071699f8SSepherosa Ziehau return 0; 3620071699f8SSepherosa Ziehau } 3621071699f8SSepherosa Ziehau 3622071699f8SSepherosa Ziehau static void 3623071699f8SSepherosa Ziehau emx_dma_free(struct emx_softc *sc) 3624071699f8SSepherosa Ziehau { 36253f939c23SSepherosa Ziehau int i; 36263f939c23SSepherosa Ziehau 3627071699f8SSepherosa Ziehau emx_destroy_tx_ring(sc, sc->num_tx_desc); 36283f939c23SSepherosa Ziehau 362965c7a6afSSepherosa Ziehau for (i = 0; i < sc->rx_ring_cnt; ++i) { 36303f939c23SSepherosa Ziehau emx_destroy_rx_ring(sc, &sc->rx_data[i], 36313f939c23SSepherosa Ziehau sc->rx_data[i].num_rx_desc); 36323f939c23SSepherosa Ziehau } 3633071699f8SSepherosa Ziehau 3634071699f8SSepherosa Ziehau /* Free top level busdma tag */ 3635071699f8SSepherosa Ziehau if (sc->parent_dtag != NULL) 3636071699f8SSepherosa Ziehau bus_dma_tag_destroy(sc->parent_dtag); 3637071699f8SSepherosa Ziehau } 36386d435846SSepherosa Ziehau 36396d435846SSepherosa Ziehau static void 36406d435846SSepherosa Ziehau emx_serialize(struct ifnet *ifp, enum ifnet_serialize slz) 36416d435846SSepherosa Ziehau { 36426d435846SSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 36436d435846SSepherosa Ziehau 36446d435846SSepherosa Ziehau switch (slz) { 36456d435846SSepherosa Ziehau case IFNET_SERIALIZE_ALL: 3646f61533adSSepherosa Ziehau lwkt_serialize_array_enter(sc->serializes, EMX_NSERIALIZE, 0); 36476d435846SSepherosa Ziehau break; 36486d435846SSepherosa Ziehau 3649*aabfe6fbSSepherosa Ziehau case IFNET_SERIALIZE_MAIN: 3650*aabfe6fbSSepherosa Ziehau lwkt_serialize_enter(&sc->main_serialize); 3651*aabfe6fbSSepherosa Ziehau break; 3652*aabfe6fbSSepherosa Ziehau 36536d435846SSepherosa Ziehau case IFNET_SERIALIZE_TX: 36546d435846SSepherosa Ziehau lwkt_serialize_enter(&sc->tx_serialize); 36556d435846SSepherosa Ziehau break; 36566d435846SSepherosa Ziehau 3657067b3d6bSSepherosa Ziehau case IFNET_SERIALIZE_RX(0): 36586d435846SSepherosa Ziehau lwkt_serialize_enter(&sc->rx_data[0].rx_serialize); 36596d435846SSepherosa Ziehau break; 36606d435846SSepherosa Ziehau 3661067b3d6bSSepherosa Ziehau case IFNET_SERIALIZE_RX(1): 36626d435846SSepherosa Ziehau lwkt_serialize_enter(&sc->rx_data[1].rx_serialize); 36636d435846SSepherosa Ziehau break; 36646d435846SSepherosa Ziehau 36656d435846SSepherosa Ziehau default: 36666d435846SSepherosa Ziehau panic("%s unsupported serialize type\n", ifp->if_xname); 36676d435846SSepherosa Ziehau } 36686d435846SSepherosa Ziehau } 36696d435846SSepherosa Ziehau 36706d435846SSepherosa Ziehau static void 36716d435846SSepherosa Ziehau emx_deserialize(struct ifnet *ifp, enum ifnet_serialize slz) 36726d435846SSepherosa Ziehau { 36736d435846SSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 36746d435846SSepherosa Ziehau 36756d435846SSepherosa Ziehau switch (slz) { 36766d435846SSepherosa Ziehau case IFNET_SERIALIZE_ALL: 3677f61533adSSepherosa Ziehau lwkt_serialize_array_exit(sc->serializes, EMX_NSERIALIZE, 0); 36786d435846SSepherosa Ziehau break; 36796d435846SSepherosa Ziehau 3680*aabfe6fbSSepherosa Ziehau case IFNET_SERIALIZE_MAIN: 3681*aabfe6fbSSepherosa Ziehau lwkt_serialize_exit(&sc->main_serialize); 3682*aabfe6fbSSepherosa Ziehau break; 3683*aabfe6fbSSepherosa Ziehau 36846d435846SSepherosa Ziehau case IFNET_SERIALIZE_TX: 36856d435846SSepherosa Ziehau lwkt_serialize_exit(&sc->tx_serialize); 36866d435846SSepherosa Ziehau break; 36876d435846SSepherosa Ziehau 3688067b3d6bSSepherosa Ziehau case IFNET_SERIALIZE_RX(0): 36896d435846SSepherosa Ziehau lwkt_serialize_exit(&sc->rx_data[0].rx_serialize); 36906d435846SSepherosa Ziehau break; 36916d435846SSepherosa Ziehau 3692067b3d6bSSepherosa Ziehau case IFNET_SERIALIZE_RX(1): 36936d435846SSepherosa Ziehau lwkt_serialize_exit(&sc->rx_data[1].rx_serialize); 36946d435846SSepherosa Ziehau break; 36956d435846SSepherosa Ziehau 36966d435846SSepherosa Ziehau default: 36976d435846SSepherosa Ziehau panic("%s unsupported serialize type\n", ifp->if_xname); 36986d435846SSepherosa Ziehau } 36996d435846SSepherosa Ziehau } 37006d435846SSepherosa Ziehau 37016d435846SSepherosa Ziehau static int 37026d435846SSepherosa Ziehau emx_tryserialize(struct ifnet *ifp, enum ifnet_serialize slz) 37036d435846SSepherosa Ziehau { 37046d435846SSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 37056d435846SSepherosa Ziehau 37066d435846SSepherosa Ziehau switch (slz) { 37076d435846SSepherosa Ziehau case IFNET_SERIALIZE_ALL: 3708f61533adSSepherosa Ziehau return lwkt_serialize_array_try(sc->serializes, 3709f61533adSSepherosa Ziehau EMX_NSERIALIZE, 0); 37106d435846SSepherosa Ziehau 3711*aabfe6fbSSepherosa Ziehau case IFNET_SERIALIZE_MAIN: 3712*aabfe6fbSSepherosa Ziehau return lwkt_serialize_try(&sc->main_serialize); 3713*aabfe6fbSSepherosa Ziehau 37146d435846SSepherosa Ziehau case IFNET_SERIALIZE_TX: 37156d435846SSepherosa Ziehau return lwkt_serialize_try(&sc->tx_serialize); 37166d435846SSepherosa Ziehau 3717067b3d6bSSepherosa Ziehau case IFNET_SERIALIZE_RX(0): 37186d435846SSepherosa Ziehau return lwkt_serialize_try(&sc->rx_data[0].rx_serialize); 37196d435846SSepherosa Ziehau 3720067b3d6bSSepherosa Ziehau case IFNET_SERIALIZE_RX(1): 37216d435846SSepherosa Ziehau return lwkt_serialize_try(&sc->rx_data[1].rx_serialize); 37226d435846SSepherosa Ziehau 37236d435846SSepherosa Ziehau default: 37246d435846SSepherosa Ziehau panic("%s unsupported serialize type\n", ifp->if_xname); 37256d435846SSepherosa Ziehau } 37266d435846SSepherosa Ziehau } 37272c9effcfSSepherosa Ziehau 3728bca7c435SSepherosa Ziehau static void 3729bca7c435SSepherosa Ziehau emx_serialize_skipmain(struct emx_softc *sc) 3730bca7c435SSepherosa Ziehau { 3731bca7c435SSepherosa Ziehau lwkt_serialize_array_enter(sc->serializes, EMX_NSERIALIZE, 1); 3732bca7c435SSepherosa Ziehau } 3733bca7c435SSepherosa Ziehau 3734*aabfe6fbSSepherosa Ziehau static int 3735*aabfe6fbSSepherosa Ziehau emx_tryserialize_skipmain(struct emx_softc *sc) 3736*aabfe6fbSSepherosa Ziehau { 3737*aabfe6fbSSepherosa Ziehau return lwkt_serialize_array_try(sc->serializes, EMX_NSERIALIZE, 1); 3738*aabfe6fbSSepherosa Ziehau } 3739*aabfe6fbSSepherosa Ziehau 3740bca7c435SSepherosa Ziehau static void 3741bca7c435SSepherosa Ziehau emx_deserialize_skipmain(struct emx_softc *sc) 3742bca7c435SSepherosa Ziehau { 3743bca7c435SSepherosa Ziehau lwkt_serialize_array_exit(sc->serializes, EMX_NSERIALIZE, 1); 3744bca7c435SSepherosa Ziehau } 3745bca7c435SSepherosa Ziehau 37462c9effcfSSepherosa Ziehau #ifdef INVARIANTS 37472c9effcfSSepherosa Ziehau 37482c9effcfSSepherosa Ziehau static void 37492c9effcfSSepherosa Ziehau emx_serialize_assert(struct ifnet *ifp, enum ifnet_serialize slz, 37502c9effcfSSepherosa Ziehau boolean_t serialized) 37512c9effcfSSepherosa Ziehau { 37522c9effcfSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 37532c9effcfSSepherosa Ziehau int i; 37542c9effcfSSepherosa Ziehau 37552c9effcfSSepherosa Ziehau switch (slz) { 37562c9effcfSSepherosa Ziehau case IFNET_SERIALIZE_ALL: 37572c9effcfSSepherosa Ziehau if (serialized) { 37582c9effcfSSepherosa Ziehau for (i = 0; i < EMX_NSERIALIZE; ++i) 37592c9effcfSSepherosa Ziehau ASSERT_SERIALIZED(sc->serializes[i]); 37602c9effcfSSepherosa Ziehau } else { 37612c9effcfSSepherosa Ziehau for (i = 0; i < EMX_NSERIALIZE; ++i) 37622c9effcfSSepherosa Ziehau ASSERT_NOT_SERIALIZED(sc->serializes[i]); 37632c9effcfSSepherosa Ziehau } 37642c9effcfSSepherosa Ziehau break; 37652c9effcfSSepherosa Ziehau 3766*aabfe6fbSSepherosa Ziehau case IFNET_SERIALIZE_MAIN: 3767*aabfe6fbSSepherosa Ziehau if (serialized) 3768*aabfe6fbSSepherosa Ziehau ASSERT_SERIALIZED(&sc->main_serialize); 3769*aabfe6fbSSepherosa Ziehau else 3770*aabfe6fbSSepherosa Ziehau ASSERT_NOT_SERIALIZED(&sc->main_serialize); 3771*aabfe6fbSSepherosa Ziehau break; 3772*aabfe6fbSSepherosa Ziehau 37732c9effcfSSepherosa Ziehau case IFNET_SERIALIZE_TX: 37742c9effcfSSepherosa Ziehau if (serialized) 37752c9effcfSSepherosa Ziehau ASSERT_SERIALIZED(&sc->tx_serialize); 37762c9effcfSSepherosa Ziehau else 37772c9effcfSSepherosa Ziehau ASSERT_NOT_SERIALIZED(&sc->tx_serialize); 37782c9effcfSSepherosa Ziehau break; 37792c9effcfSSepherosa Ziehau 3780067b3d6bSSepherosa Ziehau case IFNET_SERIALIZE_RX(0): 37812c9effcfSSepherosa Ziehau if (serialized) 37822c9effcfSSepherosa Ziehau ASSERT_SERIALIZED(&sc->rx_data[0].rx_serialize); 37832c9effcfSSepherosa Ziehau else 37842c9effcfSSepherosa Ziehau ASSERT_NOT_SERIALIZED(&sc->rx_data[0].rx_serialize); 37852c9effcfSSepherosa Ziehau break; 37862c9effcfSSepherosa Ziehau 3787067b3d6bSSepherosa Ziehau case IFNET_SERIALIZE_RX(1): 37882c9effcfSSepherosa Ziehau if (serialized) 37892c9effcfSSepherosa Ziehau ASSERT_SERIALIZED(&sc->rx_data[1].rx_serialize); 37902c9effcfSSepherosa Ziehau else 37912c9effcfSSepherosa Ziehau ASSERT_NOT_SERIALIZED(&sc->rx_data[1].rx_serialize); 37922c9effcfSSepherosa Ziehau break; 37932c9effcfSSepherosa Ziehau 37942c9effcfSSepherosa Ziehau default: 37952c9effcfSSepherosa Ziehau panic("%s unsupported serialize type\n", ifp->if_xname); 37962c9effcfSSepherosa Ziehau } 37972c9effcfSSepherosa Ziehau } 37982c9effcfSSepherosa Ziehau 37992c9effcfSSepherosa Ziehau #endif /* INVARIANTS */ 3800