15330213cSSepherosa Ziehau /* 25330213cSSepherosa Ziehau * Copyright (c) 2004 Joerg Sonnenberger <joerg@bec.de>. All rights reserved. 35330213cSSepherosa Ziehau * 45330213cSSepherosa Ziehau * Copyright (c) 2001-2008, Intel Corporation 55330213cSSepherosa Ziehau * All rights reserved. 65330213cSSepherosa Ziehau * 75330213cSSepherosa Ziehau * Redistribution and use in source and binary forms, with or without 85330213cSSepherosa Ziehau * modification, are permitted provided that the following conditions are met: 95330213cSSepherosa Ziehau * 105330213cSSepherosa Ziehau * 1. Redistributions of source code must retain the above copyright notice, 115330213cSSepherosa Ziehau * this list of conditions and the following disclaimer. 125330213cSSepherosa Ziehau * 135330213cSSepherosa Ziehau * 2. Redistributions in binary form must reproduce the above copyright 145330213cSSepherosa Ziehau * notice, this list of conditions and the following disclaimer in the 155330213cSSepherosa Ziehau * documentation and/or other materials provided with the distribution. 165330213cSSepherosa Ziehau * 175330213cSSepherosa Ziehau * 3. Neither the name of the Intel Corporation nor the names of its 185330213cSSepherosa Ziehau * contributors may be used to endorse or promote products derived from 195330213cSSepherosa Ziehau * this software without specific prior written permission. 205330213cSSepherosa Ziehau * 215330213cSSepherosa Ziehau * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 225330213cSSepherosa Ziehau * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 235330213cSSepherosa Ziehau * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 245330213cSSepherosa Ziehau * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE 255330213cSSepherosa Ziehau * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 265330213cSSepherosa Ziehau * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 275330213cSSepherosa Ziehau * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 285330213cSSepherosa Ziehau * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 295330213cSSepherosa Ziehau * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 305330213cSSepherosa Ziehau * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 315330213cSSepherosa Ziehau * POSSIBILITY OF SUCH DAMAGE. 325330213cSSepherosa Ziehau * 335330213cSSepherosa Ziehau * 345330213cSSepherosa Ziehau * Copyright (c) 2005 The DragonFly Project. All rights reserved. 355330213cSSepherosa Ziehau * 365330213cSSepherosa Ziehau * This code is derived from software contributed to The DragonFly Project 375330213cSSepherosa Ziehau * by Matthew Dillon <dillon@backplane.com> 385330213cSSepherosa Ziehau * 395330213cSSepherosa Ziehau * Redistribution and use in source and binary forms, with or without 405330213cSSepherosa Ziehau * modification, are permitted provided that the following conditions 415330213cSSepherosa Ziehau * are met: 425330213cSSepherosa Ziehau * 435330213cSSepherosa Ziehau * 1. Redistributions of source code must retain the above copyright 445330213cSSepherosa Ziehau * notice, this list of conditions and the following disclaimer. 455330213cSSepherosa Ziehau * 2. Redistributions in binary form must reproduce the above copyright 465330213cSSepherosa Ziehau * notice, this list of conditions and the following disclaimer in 475330213cSSepherosa Ziehau * the documentation and/or other materials provided with the 485330213cSSepherosa Ziehau * distribution. 495330213cSSepherosa Ziehau * 3. Neither the name of The DragonFly Project nor the names of its 505330213cSSepherosa Ziehau * contributors may be used to endorse or promote products derived 515330213cSSepherosa Ziehau * from this software without specific, prior written permission. 525330213cSSepherosa Ziehau * 535330213cSSepherosa Ziehau * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 545330213cSSepherosa Ziehau * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 555330213cSSepherosa Ziehau * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS 565330213cSSepherosa Ziehau * FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE 575330213cSSepherosa Ziehau * COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, 585330213cSSepherosa Ziehau * INCIDENTAL, SPECIAL, EXEMPLARY OR CONSEQUENTIAL DAMAGES (INCLUDING, 595330213cSSepherosa Ziehau * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 605330213cSSepherosa Ziehau * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED 615330213cSSepherosa Ziehau * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, 625330213cSSepherosa Ziehau * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT 635330213cSSepherosa Ziehau * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 645330213cSSepherosa Ziehau * SUCH DAMAGE. 655330213cSSepherosa Ziehau */ 665330213cSSepherosa Ziehau 675330213cSSepherosa Ziehau #include "opt_polling.h" 685330213cSSepherosa Ziehau #include "opt_serializer.h" 695330213cSSepherosa Ziehau 705330213cSSepherosa Ziehau #include <sys/param.h> 715330213cSSepherosa Ziehau #include <sys/bus.h> 725330213cSSepherosa Ziehau #include <sys/endian.h> 735330213cSSepherosa Ziehau #include <sys/interrupt.h> 745330213cSSepherosa Ziehau #include <sys/kernel.h> 755330213cSSepherosa Ziehau #include <sys/ktr.h> 765330213cSSepherosa Ziehau #include <sys/malloc.h> 775330213cSSepherosa Ziehau #include <sys/mbuf.h> 785330213cSSepherosa Ziehau #include <sys/proc.h> 795330213cSSepherosa Ziehau #include <sys/rman.h> 805330213cSSepherosa Ziehau #include <sys/serialize.h> 815330213cSSepherosa Ziehau #include <sys/socket.h> 825330213cSSepherosa Ziehau #include <sys/sockio.h> 835330213cSSepherosa Ziehau #include <sys/sysctl.h> 845330213cSSepherosa Ziehau #include <sys/systm.h> 855330213cSSepherosa Ziehau 865330213cSSepherosa Ziehau #include <net/bpf.h> 875330213cSSepherosa Ziehau #include <net/ethernet.h> 885330213cSSepherosa Ziehau #include <net/if.h> 895330213cSSepherosa Ziehau #include <net/if_arp.h> 905330213cSSepherosa Ziehau #include <net/if_dl.h> 915330213cSSepherosa Ziehau #include <net/if_media.h> 925330213cSSepherosa Ziehau #include <net/ifq_var.h> 935330213cSSepherosa Ziehau #include <net/vlan/if_vlan_var.h> 945330213cSSepherosa Ziehau #include <net/vlan/if_vlan_ether.h> 955330213cSSepherosa Ziehau 965330213cSSepherosa Ziehau #include <netinet/in_systm.h> 975330213cSSepherosa Ziehau #include <netinet/in.h> 985330213cSSepherosa Ziehau #include <netinet/ip.h> 995330213cSSepherosa Ziehau #include <netinet/tcp.h> 1005330213cSSepherosa Ziehau #include <netinet/udp.h> 1015330213cSSepherosa Ziehau 1025330213cSSepherosa Ziehau #include <bus/pci/pcivar.h> 1035330213cSSepherosa Ziehau #include <bus/pci/pcireg.h> 1045330213cSSepherosa Ziehau 1055330213cSSepherosa Ziehau #include <dev/netif/ig_hal/e1000_api.h> 1065330213cSSepherosa Ziehau #include <dev/netif/ig_hal/e1000_82571.h> 1075330213cSSepherosa Ziehau #include <dev/netif/emx/if_emx.h> 1085330213cSSepherosa Ziehau 1095330213cSSepherosa Ziehau #define EMX_NAME "Intel(R) PRO/1000 " 1105330213cSSepherosa Ziehau 1115330213cSSepherosa Ziehau #define EMX_DEVICE(id) \ 1125330213cSSepherosa Ziehau { EMX_VENDOR_ID, E1000_DEV_ID_##id, EMX_NAME #id } 1135330213cSSepherosa Ziehau #define EMX_DEVICE_NULL { 0, 0, NULL } 1145330213cSSepherosa Ziehau 1155330213cSSepherosa Ziehau static const struct emx_device { 1165330213cSSepherosa Ziehau uint16_t vid; 1175330213cSSepherosa Ziehau uint16_t did; 1185330213cSSepherosa Ziehau const char *desc; 1195330213cSSepherosa Ziehau } emx_devices[] = { 1205330213cSSepherosa Ziehau EMX_DEVICE(82571EB_COPPER), 1215330213cSSepherosa Ziehau EMX_DEVICE(82571EB_FIBER), 1225330213cSSepherosa Ziehau EMX_DEVICE(82571EB_SERDES), 1235330213cSSepherosa Ziehau EMX_DEVICE(82571EB_SERDES_DUAL), 1245330213cSSepherosa Ziehau EMX_DEVICE(82571EB_SERDES_QUAD), 1255330213cSSepherosa Ziehau EMX_DEVICE(82571EB_QUAD_COPPER), 1265330213cSSepherosa Ziehau EMX_DEVICE(82571EB_QUAD_COPPER_LP), 1275330213cSSepherosa Ziehau EMX_DEVICE(82571EB_QUAD_FIBER), 1285330213cSSepherosa Ziehau EMX_DEVICE(82571PT_QUAD_COPPER), 1295330213cSSepherosa Ziehau 1305330213cSSepherosa Ziehau EMX_DEVICE(82572EI_COPPER), 1315330213cSSepherosa Ziehau EMX_DEVICE(82572EI_FIBER), 1325330213cSSepherosa Ziehau EMX_DEVICE(82572EI_SERDES), 1335330213cSSepherosa Ziehau EMX_DEVICE(82572EI), 1345330213cSSepherosa Ziehau 1355330213cSSepherosa Ziehau EMX_DEVICE(82573E), 1365330213cSSepherosa Ziehau EMX_DEVICE(82573E_IAMT), 1375330213cSSepherosa Ziehau EMX_DEVICE(82573L), 1385330213cSSepherosa Ziehau 1395330213cSSepherosa Ziehau EMX_DEVICE(80003ES2LAN_COPPER_SPT), 1405330213cSSepherosa Ziehau EMX_DEVICE(80003ES2LAN_SERDES_SPT), 1415330213cSSepherosa Ziehau EMX_DEVICE(80003ES2LAN_COPPER_DPT), 1425330213cSSepherosa Ziehau EMX_DEVICE(80003ES2LAN_SERDES_DPT), 1435330213cSSepherosa Ziehau 1445330213cSSepherosa Ziehau EMX_DEVICE(82574L), 1455330213cSSepherosa Ziehau 1465330213cSSepherosa Ziehau /* required last entry */ 1475330213cSSepherosa Ziehau EMX_DEVICE_NULL 1485330213cSSepherosa Ziehau }; 1495330213cSSepherosa Ziehau 1505330213cSSepherosa Ziehau static int emx_probe(device_t); 1515330213cSSepherosa Ziehau static int emx_attach(device_t); 1525330213cSSepherosa Ziehau static int emx_detach(device_t); 1535330213cSSepherosa Ziehau static int emx_shutdown(device_t); 1545330213cSSepherosa Ziehau static int emx_suspend(device_t); 1555330213cSSepherosa Ziehau static int emx_resume(device_t); 1565330213cSSepherosa Ziehau 1575330213cSSepherosa Ziehau static void emx_init(void *); 1585330213cSSepherosa Ziehau static void emx_stop(struct emx_softc *); 1595330213cSSepherosa Ziehau static int emx_ioctl(struct ifnet *, u_long, caddr_t, struct ucred *); 1605330213cSSepherosa Ziehau static void emx_start(struct ifnet *); 1615330213cSSepherosa Ziehau #ifdef DEVICE_POLLING 1625330213cSSepherosa Ziehau static void emx_poll(struct ifnet *, enum poll_cmd, int); 1635330213cSSepherosa Ziehau #endif 1645330213cSSepherosa Ziehau static void emx_watchdog(struct ifnet *); 1655330213cSSepherosa Ziehau static void emx_media_status(struct ifnet *, struct ifmediareq *); 1665330213cSSepherosa Ziehau static int emx_media_change(struct ifnet *); 1675330213cSSepherosa Ziehau static void emx_timer(void *); 1685330213cSSepherosa Ziehau 1695330213cSSepherosa Ziehau static void emx_intr(void *); 1705330213cSSepherosa Ziehau static void emx_rxeof(struct emx_softc *, int); 1715330213cSSepherosa Ziehau static void emx_txeof(struct emx_softc *); 1725330213cSSepherosa Ziehau static void emx_tx_collect(struct emx_softc *); 1735330213cSSepherosa Ziehau static void emx_tx_purge(struct emx_softc *); 1745330213cSSepherosa Ziehau static void emx_enable_intr(struct emx_softc *); 1755330213cSSepherosa Ziehau static void emx_disable_intr(struct emx_softc *); 1765330213cSSepherosa Ziehau 1775330213cSSepherosa Ziehau static void emx_init_tx_ring(struct emx_softc *); 1785330213cSSepherosa Ziehau static int emx_init_rx_ring(struct emx_softc *); 1795330213cSSepherosa Ziehau static int emx_create_tx_ring(struct emx_softc *); 1805330213cSSepherosa Ziehau static int emx_create_rx_ring(struct emx_softc *); 1815330213cSSepherosa Ziehau static void emx_destroy_tx_ring(struct emx_softc *, int); 1825330213cSSepherosa Ziehau static void emx_destroy_rx_ring(struct emx_softc *, int); 1835330213cSSepherosa Ziehau static int emx_newbuf(struct emx_softc *, int, int); 1845330213cSSepherosa Ziehau static int emx_encap(struct emx_softc *, struct mbuf **); 1855330213cSSepherosa Ziehau static void emx_rxcsum(struct emx_softc *, struct e1000_rx_desc *, 1865330213cSSepherosa Ziehau struct mbuf *); 1875330213cSSepherosa Ziehau static int emx_txcsum_pullup(struct emx_softc *, struct mbuf **); 1885330213cSSepherosa Ziehau static int emx_txcsum(struct emx_softc *, struct mbuf *, 1895330213cSSepherosa Ziehau uint32_t *, uint32_t *); 1905330213cSSepherosa Ziehau 1915330213cSSepherosa Ziehau static int emx_is_valid_eaddr(const uint8_t *); 1925330213cSSepherosa Ziehau static int emx_hw_init(struct emx_softc *); 1935330213cSSepherosa Ziehau static void emx_setup_ifp(struct emx_softc *); 1945330213cSSepherosa Ziehau static void emx_init_tx_unit(struct emx_softc *); 1955330213cSSepherosa Ziehau static void emx_init_rx_unit(struct emx_softc *); 1965330213cSSepherosa Ziehau static void emx_update_stats(struct emx_softc *); 1975330213cSSepherosa Ziehau static void emx_set_promisc(struct emx_softc *); 1985330213cSSepherosa Ziehau static void emx_disable_promisc(struct emx_softc *); 1995330213cSSepherosa Ziehau static void emx_set_multi(struct emx_softc *); 2005330213cSSepherosa Ziehau static void emx_update_link_status(struct emx_softc *); 2015330213cSSepherosa Ziehau static void emx_smartspeed(struct emx_softc *); 2025330213cSSepherosa Ziehau 2035330213cSSepherosa Ziehau static void emx_print_debug_info(struct emx_softc *); 2045330213cSSepherosa Ziehau static void emx_print_nvm_info(struct emx_softc *); 2055330213cSSepherosa Ziehau static void emx_print_hw_stats(struct emx_softc *); 2065330213cSSepherosa Ziehau 2075330213cSSepherosa Ziehau static int emx_sysctl_stats(SYSCTL_HANDLER_ARGS); 2085330213cSSepherosa Ziehau static int emx_sysctl_debug_info(SYSCTL_HANDLER_ARGS); 2095330213cSSepherosa Ziehau static int emx_sysctl_int_throttle(SYSCTL_HANDLER_ARGS); 2105330213cSSepherosa Ziehau static int emx_sysctl_int_tx_nsegs(SYSCTL_HANDLER_ARGS); 2115330213cSSepherosa Ziehau static void emx_add_sysctl(struct emx_softc *); 2125330213cSSepherosa Ziehau 2135330213cSSepherosa Ziehau /* Management and WOL Support */ 2145330213cSSepherosa Ziehau static void emx_get_mgmt(struct emx_softc *); 2155330213cSSepherosa Ziehau static void emx_rel_mgmt(struct emx_softc *); 2165330213cSSepherosa Ziehau static void emx_get_hw_control(struct emx_softc *); 2175330213cSSepherosa Ziehau static void emx_rel_hw_control(struct emx_softc *); 2185330213cSSepherosa Ziehau static void emx_enable_wol(device_t); 2195330213cSSepherosa Ziehau 2205330213cSSepherosa Ziehau static device_method_t emx_methods[] = { 2215330213cSSepherosa Ziehau /* Device interface */ 2225330213cSSepherosa Ziehau DEVMETHOD(device_probe, emx_probe), 2235330213cSSepherosa Ziehau DEVMETHOD(device_attach, emx_attach), 2245330213cSSepherosa Ziehau DEVMETHOD(device_detach, emx_detach), 2255330213cSSepherosa Ziehau DEVMETHOD(device_shutdown, emx_shutdown), 2265330213cSSepherosa Ziehau DEVMETHOD(device_suspend, emx_suspend), 2275330213cSSepherosa Ziehau DEVMETHOD(device_resume, emx_resume), 2285330213cSSepherosa Ziehau { 0, 0 } 2295330213cSSepherosa Ziehau }; 2305330213cSSepherosa Ziehau 2315330213cSSepherosa Ziehau static driver_t emx_driver = { 2325330213cSSepherosa Ziehau "emx", 2335330213cSSepherosa Ziehau emx_methods, 2345330213cSSepherosa Ziehau sizeof(struct emx_softc), 2355330213cSSepherosa Ziehau }; 2365330213cSSepherosa Ziehau 2375330213cSSepherosa Ziehau static devclass_t emx_devclass; 2385330213cSSepherosa Ziehau 2395330213cSSepherosa Ziehau DECLARE_DUMMY_MODULE(if_emx); 2405330213cSSepherosa Ziehau MODULE_DEPEND(emx, ig_hal, 1, 1, 1); 2415330213cSSepherosa Ziehau DRIVER_MODULE(if_emx, pci, emx_driver, emx_devclass, 0, 0); 2425330213cSSepherosa Ziehau 2435330213cSSepherosa Ziehau /* 2445330213cSSepherosa Ziehau * Tunables 2455330213cSSepherosa Ziehau */ 2465330213cSSepherosa Ziehau static int emx_int_throttle_ceil = EMX_DEFAULT_ITR; 2475330213cSSepherosa Ziehau static int emx_rxd = EMX_DEFAULT_RXD; 2485330213cSSepherosa Ziehau static int emx_txd = EMX_DEFAULT_TXD; 2495330213cSSepherosa Ziehau static int emx_smart_pwr_down = FALSE; 2505330213cSSepherosa Ziehau 2515330213cSSepherosa Ziehau /* Controls whether promiscuous also shows bad packets */ 2525330213cSSepherosa Ziehau static int emx_debug_sbp = FALSE; 2535330213cSSepherosa Ziehau 2545330213cSSepherosa Ziehau static int emx_82573_workaround = TRUE; 2555330213cSSepherosa Ziehau 2565330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.int_throttle_ceil", &emx_int_throttle_ceil); 2575330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.rxd", &emx_rxd); 2585330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.txd", &emx_txd); 2595330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.smart_pwr_down", &emx_smart_pwr_down); 2605330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.sbp", &emx_debug_sbp); 2615330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.82573_workaround", &emx_82573_workaround); 2625330213cSSepherosa Ziehau 2635330213cSSepherosa Ziehau /* Global used in WOL setup with multiport cards */ 2645330213cSSepherosa Ziehau static int emx_global_quad_port_a = 0; 2655330213cSSepherosa Ziehau 2665330213cSSepherosa Ziehau /* Set this to one to display debug statistics */ 2675330213cSSepherosa Ziehau static int emx_display_debug_stats = 0; 2685330213cSSepherosa Ziehau 2695330213cSSepherosa Ziehau #if !defined(KTR_IF_EMX) 2705330213cSSepherosa Ziehau #define KTR_IF_EMX KTR_ALL 2715330213cSSepherosa Ziehau #endif 2725330213cSSepherosa Ziehau KTR_INFO_MASTER(if_emx); 2735330213cSSepherosa Ziehau KTR_INFO(KTR_IF_EMX, if_emx, intr_beg, 0, "intr begin", 0); 2745330213cSSepherosa Ziehau KTR_INFO(KTR_IF_EMX, if_emx, intr_end, 1, "intr end", 0); 2755330213cSSepherosa Ziehau KTR_INFO(KTR_IF_EMX, if_emx, pkt_receive, 4, "rx packet", 0); 2765330213cSSepherosa Ziehau KTR_INFO(KTR_IF_EMX, if_emx, pkt_txqueue, 5, "tx packet", 0); 2775330213cSSepherosa Ziehau KTR_INFO(KTR_IF_EMX, if_emx, pkt_txclean, 6, "tx clean", 0); 2785330213cSSepherosa Ziehau #define logif(name) KTR_LOG(if_emx_ ## name) 2795330213cSSepherosa Ziehau 2805330213cSSepherosa Ziehau static int 2815330213cSSepherosa Ziehau emx_probe(device_t dev) 2825330213cSSepherosa Ziehau { 2835330213cSSepherosa Ziehau const struct emx_device *d; 2845330213cSSepherosa Ziehau uint16_t vid, did; 2855330213cSSepherosa Ziehau 2865330213cSSepherosa Ziehau vid = pci_get_vendor(dev); 2875330213cSSepherosa Ziehau did = pci_get_device(dev); 2885330213cSSepherosa Ziehau 2895330213cSSepherosa Ziehau for (d = emx_devices; d->desc != NULL; ++d) { 2905330213cSSepherosa Ziehau if (vid == d->vid && did == d->did) { 2915330213cSSepherosa Ziehau device_set_desc(dev, d->desc); 2925330213cSSepherosa Ziehau device_set_async_attach(dev, TRUE); 2935330213cSSepherosa Ziehau return 0; 2945330213cSSepherosa Ziehau } 2955330213cSSepherosa Ziehau } 2965330213cSSepherosa Ziehau return ENXIO; 2975330213cSSepherosa Ziehau } 2985330213cSSepherosa Ziehau 2995330213cSSepherosa Ziehau static int 3005330213cSSepherosa Ziehau emx_attach(device_t dev) 3015330213cSSepherosa Ziehau { 3025330213cSSepherosa Ziehau struct emx_softc *sc = device_get_softc(dev); 3035330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 3045330213cSSepherosa Ziehau int error = 0; 3055330213cSSepherosa Ziehau uint16_t eeprom_data, device_id; 3065330213cSSepherosa Ziehau 3075330213cSSepherosa Ziehau callout_init(&sc->timer); 3085330213cSSepherosa Ziehau 3095330213cSSepherosa Ziehau sc->dev = sc->osdep.dev = dev; 3105330213cSSepherosa Ziehau 3115330213cSSepherosa Ziehau /* 3125330213cSSepherosa Ziehau * Determine hardware and mac type 3135330213cSSepherosa Ziehau */ 3145330213cSSepherosa Ziehau sc->hw.vendor_id = pci_get_vendor(dev); 3155330213cSSepherosa Ziehau sc->hw.device_id = pci_get_device(dev); 3165330213cSSepherosa Ziehau sc->hw.revision_id = pci_get_revid(dev); 3175330213cSSepherosa Ziehau sc->hw.subsystem_vendor_id = pci_get_subvendor(dev); 3185330213cSSepherosa Ziehau sc->hw.subsystem_device_id = pci_get_subdevice(dev); 3195330213cSSepherosa Ziehau 3205330213cSSepherosa Ziehau if (e1000_set_mac_type(&sc->hw)) 3215330213cSSepherosa Ziehau return ENXIO; 3225330213cSSepherosa Ziehau 3235330213cSSepherosa Ziehau /* Enable bus mastering */ 3245330213cSSepherosa Ziehau pci_enable_busmaster(dev); 3255330213cSSepherosa Ziehau 3265330213cSSepherosa Ziehau /* 3275330213cSSepherosa Ziehau * Allocate IO memory 3285330213cSSepherosa Ziehau */ 3295330213cSSepherosa Ziehau sc->memory_rid = EMX_BAR_MEM; 3305330213cSSepherosa Ziehau sc->memory = bus_alloc_resource_any(dev, SYS_RES_MEMORY, 3315330213cSSepherosa Ziehau &sc->memory_rid, RF_ACTIVE); 3325330213cSSepherosa Ziehau if (sc->memory == NULL) { 3335330213cSSepherosa Ziehau device_printf(dev, "Unable to allocate bus resource: memory\n"); 3345330213cSSepherosa Ziehau error = ENXIO; 3355330213cSSepherosa Ziehau goto fail; 3365330213cSSepherosa Ziehau } 3375330213cSSepherosa Ziehau sc->osdep.mem_bus_space_tag = rman_get_bustag(sc->memory); 3385330213cSSepherosa Ziehau sc->osdep.mem_bus_space_handle = rman_get_bushandle(sc->memory); 3395330213cSSepherosa Ziehau 3405330213cSSepherosa Ziehau /* XXX This is quite goofy, it is not actually used */ 3415330213cSSepherosa Ziehau sc->hw.hw_addr = (uint8_t *)&sc->osdep.mem_bus_space_handle; 3425330213cSSepherosa Ziehau 3435330213cSSepherosa Ziehau /* 3445330213cSSepherosa Ziehau * Allocate interrupt 3455330213cSSepherosa Ziehau */ 3465330213cSSepherosa Ziehau sc->intr_rid = 0; 3475330213cSSepherosa Ziehau sc->intr_res = bus_alloc_resource_any(dev, SYS_RES_IRQ, &sc->intr_rid, 3485330213cSSepherosa Ziehau RF_SHAREABLE | RF_ACTIVE); 3495330213cSSepherosa Ziehau if (sc->intr_res == NULL) { 3505330213cSSepherosa Ziehau device_printf(dev, "Unable to allocate bus resource: " 3515330213cSSepherosa Ziehau "interrupt\n"); 3525330213cSSepherosa Ziehau error = ENXIO; 3535330213cSSepherosa Ziehau goto fail; 3545330213cSSepherosa Ziehau } 3555330213cSSepherosa Ziehau 3565330213cSSepherosa Ziehau /* Save PCI command register for Shared Code */ 3575330213cSSepherosa Ziehau sc->hw.bus.pci_cmd_word = pci_read_config(dev, PCIR_COMMAND, 2); 3585330213cSSepherosa Ziehau sc->hw.back = &sc->osdep; 3595330213cSSepherosa Ziehau 3605330213cSSepherosa Ziehau /* Do Shared Code initialization */ 3615330213cSSepherosa Ziehau if (e1000_setup_init_funcs(&sc->hw, TRUE)) { 3625330213cSSepherosa Ziehau device_printf(dev, "Setup of Shared code failed\n"); 3635330213cSSepherosa Ziehau error = ENXIO; 3645330213cSSepherosa Ziehau goto fail; 3655330213cSSepherosa Ziehau } 3665330213cSSepherosa Ziehau e1000_get_bus_info(&sc->hw); 3675330213cSSepherosa Ziehau 3685330213cSSepherosa Ziehau sc->hw.mac.autoneg = EMX_DO_AUTO_NEG; 3695330213cSSepherosa Ziehau sc->hw.phy.autoneg_wait_to_complete = FALSE; 3705330213cSSepherosa Ziehau sc->hw.phy.autoneg_advertised = EMX_AUTONEG_ADV_DEFAULT; 3715330213cSSepherosa Ziehau sc->rx_buffer_len = MCLBYTES; 3725330213cSSepherosa Ziehau 3735330213cSSepherosa Ziehau /* 3745330213cSSepherosa Ziehau * Interrupt throttle rate 3755330213cSSepherosa Ziehau */ 3765330213cSSepherosa Ziehau if (emx_int_throttle_ceil == 0) { 3775330213cSSepherosa Ziehau sc->int_throttle_ceil = 0; 3785330213cSSepherosa Ziehau } else { 3795330213cSSepherosa Ziehau int throttle = emx_int_throttle_ceil; 3805330213cSSepherosa Ziehau 3815330213cSSepherosa Ziehau if (throttle < 0) 3825330213cSSepherosa Ziehau throttle = EMX_DEFAULT_ITR; 3835330213cSSepherosa Ziehau 3845330213cSSepherosa Ziehau /* Recalculate the tunable value to get the exact frequency. */ 3855330213cSSepherosa Ziehau throttle = 1000000000 / 256 / throttle; 3865330213cSSepherosa Ziehau 3875330213cSSepherosa Ziehau /* Upper 16bits of ITR is reserved and should be zero */ 3885330213cSSepherosa Ziehau if (throttle & 0xffff0000) 3895330213cSSepherosa Ziehau throttle = 1000000000 / 256 / EMX_DEFAULT_ITR; 3905330213cSSepherosa Ziehau 3915330213cSSepherosa Ziehau sc->int_throttle_ceil = 1000000000 / 256 / throttle; 3925330213cSSepherosa Ziehau } 3935330213cSSepherosa Ziehau 3945330213cSSepherosa Ziehau e1000_init_script_state_82541(&sc->hw, TRUE); 3955330213cSSepherosa Ziehau e1000_set_tbi_compatibility_82543(&sc->hw, TRUE); 3965330213cSSepherosa Ziehau 3975330213cSSepherosa Ziehau /* Copper options */ 3985330213cSSepherosa Ziehau if (sc->hw.phy.media_type == e1000_media_type_copper) { 3995330213cSSepherosa Ziehau sc->hw.phy.mdix = EMX_AUTO_ALL_MODES; 4005330213cSSepherosa Ziehau sc->hw.phy.disable_polarity_correction = FALSE; 4015330213cSSepherosa Ziehau sc->hw.phy.ms_type = EMX_MASTER_SLAVE; 4025330213cSSepherosa Ziehau } 4035330213cSSepherosa Ziehau 4045330213cSSepherosa Ziehau /* Set the frame limits assuming standard ethernet sized frames. */ 4055330213cSSepherosa Ziehau sc->max_frame_size = ETHERMTU + ETHER_HDR_LEN + ETHER_CRC_LEN; 4065330213cSSepherosa Ziehau sc->min_frame_size = ETHER_MIN_LEN; 4075330213cSSepherosa Ziehau 4085330213cSSepherosa Ziehau /* This controls when hardware reports transmit completion status. */ 4095330213cSSepherosa Ziehau sc->hw.mac.report_tx_early = 1; 4105330213cSSepherosa Ziehau 4115330213cSSepherosa Ziehau /* 4125330213cSSepherosa Ziehau * Create top level busdma tag 4135330213cSSepherosa Ziehau */ 4145330213cSSepherosa Ziehau error = bus_dma_tag_create(NULL, 1, 0, 4155330213cSSepherosa Ziehau BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, 4165330213cSSepherosa Ziehau NULL, NULL, 4175330213cSSepherosa Ziehau BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT, 4185330213cSSepherosa Ziehau 0, &sc->parent_dtag); 4195330213cSSepherosa Ziehau if (error) { 4205330213cSSepherosa Ziehau device_printf(dev, "could not create top level DMA tag\n"); 4215330213cSSepherosa Ziehau goto fail; 4225330213cSSepherosa Ziehau } 4235330213cSSepherosa Ziehau 4245330213cSSepherosa Ziehau /* 425bdca134fSSepherosa Ziehau * Allocate transmit descriptors ring and buffers 426e5b3bcc4SSepherosa Ziehau */ 427e5b3bcc4SSepherosa Ziehau error = emx_create_tx_ring(sc); 428e5b3bcc4SSepherosa Ziehau if (error) { 429e5b3bcc4SSepherosa Ziehau device_printf(dev, "Could not setup transmit structures\n"); 430e5b3bcc4SSepherosa Ziehau goto fail; 431e5b3bcc4SSepherosa Ziehau } 432e5b3bcc4SSepherosa Ziehau 433e5b3bcc4SSepherosa Ziehau /* 434bdca134fSSepherosa Ziehau * Allocate receive descriptors ring and buffers 435e5b3bcc4SSepherosa Ziehau */ 436e5b3bcc4SSepherosa Ziehau error = emx_create_rx_ring(sc); 437e5b3bcc4SSepherosa Ziehau if (error) { 438e5b3bcc4SSepherosa Ziehau device_printf(dev, "Could not setup receive structures\n"); 439e5b3bcc4SSepherosa Ziehau goto fail; 440e5b3bcc4SSepherosa Ziehau } 441e5b3bcc4SSepherosa Ziehau 4425330213cSSepherosa Ziehau /* Make sure we have a good EEPROM before we read from it */ 4435330213cSSepherosa Ziehau if (e1000_validate_nvm_checksum(&sc->hw) < 0) { 4445330213cSSepherosa Ziehau /* 4455330213cSSepherosa Ziehau * Some PCI-E parts fail the first check due to 4465330213cSSepherosa Ziehau * the link being in sleep state, call it again, 4475330213cSSepherosa Ziehau * if it fails a second time its a real issue. 4485330213cSSepherosa Ziehau */ 4495330213cSSepherosa Ziehau if (e1000_validate_nvm_checksum(&sc->hw) < 0) { 4505330213cSSepherosa Ziehau device_printf(dev, 4515330213cSSepherosa Ziehau "The EEPROM Checksum Is Not Valid\n"); 4525330213cSSepherosa Ziehau error = EIO; 4535330213cSSepherosa Ziehau goto fail; 4545330213cSSepherosa Ziehau } 4555330213cSSepherosa Ziehau } 4565330213cSSepherosa Ziehau 4575330213cSSepherosa Ziehau /* Initialize the hardware */ 4585330213cSSepherosa Ziehau error = emx_hw_init(sc); 4595330213cSSepherosa Ziehau if (error) { 4605330213cSSepherosa Ziehau device_printf(dev, "Unable to initialize the hardware\n"); 4615330213cSSepherosa Ziehau goto fail; 4625330213cSSepherosa Ziehau } 4635330213cSSepherosa Ziehau 4645330213cSSepherosa Ziehau /* Copy the permanent MAC address out of the EEPROM */ 4655330213cSSepherosa Ziehau if (e1000_read_mac_addr(&sc->hw) < 0) { 4665330213cSSepherosa Ziehau device_printf(dev, "EEPROM read error while reading MAC" 4675330213cSSepherosa Ziehau " address\n"); 4685330213cSSepherosa Ziehau error = EIO; 4695330213cSSepherosa Ziehau goto fail; 4705330213cSSepherosa Ziehau } 4715330213cSSepherosa Ziehau if (!emx_is_valid_eaddr(sc->hw.mac.addr)) { 4725330213cSSepherosa Ziehau device_printf(dev, "Invalid MAC address\n"); 4735330213cSSepherosa Ziehau error = EIO; 4745330213cSSepherosa Ziehau goto fail; 4755330213cSSepherosa Ziehau } 4765330213cSSepherosa Ziehau 4775330213cSSepherosa Ziehau /* Manually turn off all interrupts */ 4785330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_IMC, 0xffffffff); 4795330213cSSepherosa Ziehau 4805330213cSSepherosa Ziehau /* Setup OS specific network interface */ 4815330213cSSepherosa Ziehau emx_setup_ifp(sc); 4825330213cSSepherosa Ziehau 4835330213cSSepherosa Ziehau /* Add sysctl tree, must after emx_setup_ifp() */ 4845330213cSSepherosa Ziehau emx_add_sysctl(sc); 4855330213cSSepherosa Ziehau 4865330213cSSepherosa Ziehau /* Initialize statistics */ 4875330213cSSepherosa Ziehau emx_update_stats(sc); 4885330213cSSepherosa Ziehau 4895330213cSSepherosa Ziehau sc->hw.mac.get_link_status = 1; 4905330213cSSepherosa Ziehau emx_update_link_status(sc); 4915330213cSSepherosa Ziehau 4925330213cSSepherosa Ziehau /* Indicate SOL/IDER usage */ 4935330213cSSepherosa Ziehau if (e1000_check_reset_block(&sc->hw)) { 4945330213cSSepherosa Ziehau device_printf(dev, 4955330213cSSepherosa Ziehau "PHY reset is blocked due to SOL/IDER session.\n"); 4965330213cSSepherosa Ziehau } 4975330213cSSepherosa Ziehau 4985330213cSSepherosa Ziehau /* Determine if we have to control management hardware */ 4995330213cSSepherosa Ziehau sc->has_manage = e1000_enable_mng_pass_thru(&sc->hw); 5005330213cSSepherosa Ziehau 5015330213cSSepherosa Ziehau /* 5025330213cSSepherosa Ziehau * Setup Wake-on-Lan 5035330213cSSepherosa Ziehau */ 5045330213cSSepherosa Ziehau switch (sc->hw.mac.type) { 5055330213cSSepherosa Ziehau case e1000_82571: 5065330213cSSepherosa Ziehau case e1000_80003es2lan: 5075330213cSSepherosa Ziehau if (sc->hw.bus.func == 1) { 5085330213cSSepherosa Ziehau e1000_read_nvm(&sc->hw, 5095330213cSSepherosa Ziehau NVM_INIT_CONTROL3_PORT_B, 1, &eeprom_data); 5105330213cSSepherosa Ziehau } else { 5115330213cSSepherosa Ziehau e1000_read_nvm(&sc->hw, 5125330213cSSepherosa Ziehau NVM_INIT_CONTROL3_PORT_A, 1, &eeprom_data); 5135330213cSSepherosa Ziehau } 5145330213cSSepherosa Ziehau eeprom_data &= EMX_EEPROM_APME; 5155330213cSSepherosa Ziehau break; 5165330213cSSepherosa Ziehau 5175330213cSSepherosa Ziehau default: 5185330213cSSepherosa Ziehau /* APME bit in EEPROM is mapped to WUC.APME */ 5195330213cSSepherosa Ziehau eeprom_data = 5205330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_WUC) & E1000_WUC_APME; 5215330213cSSepherosa Ziehau break; 5225330213cSSepherosa Ziehau } 5235330213cSSepherosa Ziehau if (eeprom_data) 5245330213cSSepherosa Ziehau sc->wol = E1000_WUFC_MAG; 5255330213cSSepherosa Ziehau /* 5265330213cSSepherosa Ziehau * We have the eeprom settings, now apply the special cases 5275330213cSSepherosa Ziehau * where the eeprom may be wrong or the board won't support 5285330213cSSepherosa Ziehau * wake on lan on a particular port 5295330213cSSepherosa Ziehau */ 5305330213cSSepherosa Ziehau device_id = pci_get_device(dev); 5315330213cSSepherosa Ziehau switch (device_id) { 5325330213cSSepherosa Ziehau case E1000_DEV_ID_82571EB_FIBER: 5335330213cSSepherosa Ziehau /* 5345330213cSSepherosa Ziehau * Wake events only supported on port A for dual fiber 5355330213cSSepherosa Ziehau * regardless of eeprom setting 5365330213cSSepherosa Ziehau */ 5375330213cSSepherosa Ziehau if (E1000_READ_REG(&sc->hw, E1000_STATUS) & 5385330213cSSepherosa Ziehau E1000_STATUS_FUNC_1) 5395330213cSSepherosa Ziehau sc->wol = 0; 5405330213cSSepherosa Ziehau break; 5415330213cSSepherosa Ziehau 5425330213cSSepherosa Ziehau case E1000_DEV_ID_82571EB_QUAD_COPPER: 5435330213cSSepherosa Ziehau case E1000_DEV_ID_82571EB_QUAD_FIBER: 5445330213cSSepherosa Ziehau case E1000_DEV_ID_82571EB_QUAD_COPPER_LP: 5455330213cSSepherosa Ziehau /* if quad port sc, disable WoL on all but port A */ 5465330213cSSepherosa Ziehau if (emx_global_quad_port_a != 0) 5475330213cSSepherosa Ziehau sc->wol = 0; 5485330213cSSepherosa Ziehau /* Reset for multiple quad port adapters */ 5495330213cSSepherosa Ziehau if (++emx_global_quad_port_a == 4) 5505330213cSSepherosa Ziehau emx_global_quad_port_a = 0; 5515330213cSSepherosa Ziehau break; 5525330213cSSepherosa Ziehau } 5535330213cSSepherosa Ziehau 5545330213cSSepherosa Ziehau /* XXX disable wol */ 5555330213cSSepherosa Ziehau sc->wol = 0; 5565330213cSSepherosa Ziehau 5575330213cSSepherosa Ziehau sc->spare_tx_desc = EMX_TX_SPARE; 5585330213cSSepherosa Ziehau 5595330213cSSepherosa Ziehau /* 5605330213cSSepherosa Ziehau * Keep following relationship between spare_tx_desc, oact_tx_desc 5615330213cSSepherosa Ziehau * and tx_int_nsegs: 5625330213cSSepherosa Ziehau * (spare_tx_desc + EMX_TX_RESERVED) <= 5635330213cSSepherosa Ziehau * oact_tx_desc <= EMX_TX_OACTIVE_MAX <= tx_int_nsegs 5645330213cSSepherosa Ziehau */ 5655330213cSSepherosa Ziehau sc->oact_tx_desc = sc->num_tx_desc / 8; 5665330213cSSepherosa Ziehau if (sc->oact_tx_desc > EMX_TX_OACTIVE_MAX) 5675330213cSSepherosa Ziehau sc->oact_tx_desc = EMX_TX_OACTIVE_MAX; 5685330213cSSepherosa Ziehau if (sc->oact_tx_desc < sc->spare_tx_desc + EMX_TX_RESERVED) 5695330213cSSepherosa Ziehau sc->oact_tx_desc = sc->spare_tx_desc + EMX_TX_RESERVED; 5705330213cSSepherosa Ziehau 5715330213cSSepherosa Ziehau sc->tx_int_nsegs = sc->num_tx_desc / 16; 5725330213cSSepherosa Ziehau if (sc->tx_int_nsegs < sc->oact_tx_desc) 5735330213cSSepherosa Ziehau sc->tx_int_nsegs = sc->oact_tx_desc; 5745330213cSSepherosa Ziehau 5755330213cSSepherosa Ziehau error = bus_setup_intr(dev, sc->intr_res, INTR_MPSAFE, emx_intr, sc, 5765330213cSSepherosa Ziehau &sc->intr_tag, ifp->if_serializer); 5775330213cSSepherosa Ziehau if (error) { 5785330213cSSepherosa Ziehau device_printf(dev, "Failed to register interrupt handler"); 5795330213cSSepherosa Ziehau ether_ifdetach(&sc->arpcom.ac_if); 5805330213cSSepherosa Ziehau goto fail; 5815330213cSSepherosa Ziehau } 5825330213cSSepherosa Ziehau 5835330213cSSepherosa Ziehau ifp->if_cpuid = ithread_cpuid(rman_get_start(sc->intr_res)); 5845330213cSSepherosa Ziehau KKASSERT(ifp->if_cpuid >= 0 && ifp->if_cpuid < ncpus); 5855330213cSSepherosa Ziehau return (0); 5865330213cSSepherosa Ziehau fail: 5875330213cSSepherosa Ziehau emx_detach(dev); 5885330213cSSepherosa Ziehau return (error); 5895330213cSSepherosa Ziehau } 5905330213cSSepherosa Ziehau 5915330213cSSepherosa Ziehau static int 5925330213cSSepherosa Ziehau emx_detach(device_t dev) 5935330213cSSepherosa Ziehau { 5945330213cSSepherosa Ziehau struct emx_softc *sc = device_get_softc(dev); 5955330213cSSepherosa Ziehau 5965330213cSSepherosa Ziehau if (device_is_attached(dev)) { 5975330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 5985330213cSSepherosa Ziehau 5995330213cSSepherosa Ziehau lwkt_serialize_enter(ifp->if_serializer); 6005330213cSSepherosa Ziehau 6015330213cSSepherosa Ziehau emx_stop(sc); 6025330213cSSepherosa Ziehau 6035330213cSSepherosa Ziehau e1000_phy_hw_reset(&sc->hw); 6045330213cSSepherosa Ziehau 6055330213cSSepherosa Ziehau emx_rel_mgmt(sc); 6065330213cSSepherosa Ziehau 6075330213cSSepherosa Ziehau if (sc->hw.mac.type == e1000_82573 && 6085330213cSSepherosa Ziehau e1000_check_mng_mode(&sc->hw)) 6095330213cSSepherosa Ziehau emx_rel_hw_control(sc); 6105330213cSSepherosa Ziehau 6115330213cSSepherosa Ziehau if (sc->wol) { 6125330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_WUC, E1000_WUC_PME_EN); 6135330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_WUFC, sc->wol); 6145330213cSSepherosa Ziehau emx_enable_wol(dev); 6155330213cSSepherosa Ziehau } 6165330213cSSepherosa Ziehau 6175330213cSSepherosa Ziehau bus_teardown_intr(dev, sc->intr_res, sc->intr_tag); 6185330213cSSepherosa Ziehau 6195330213cSSepherosa Ziehau lwkt_serialize_exit(ifp->if_serializer); 6205330213cSSepherosa Ziehau 6215330213cSSepherosa Ziehau ether_ifdetach(ifp); 6225330213cSSepherosa Ziehau } 6235330213cSSepherosa Ziehau bus_generic_detach(dev); 6245330213cSSepherosa Ziehau 6255330213cSSepherosa Ziehau if (sc->intr_res != NULL) { 6265330213cSSepherosa Ziehau bus_release_resource(dev, SYS_RES_IRQ, sc->intr_rid, 6275330213cSSepherosa Ziehau sc->intr_res); 6285330213cSSepherosa Ziehau } 6295330213cSSepherosa Ziehau 6305330213cSSepherosa Ziehau if (sc->memory != NULL) { 6315330213cSSepherosa Ziehau bus_release_resource(dev, SYS_RES_MEMORY, sc->memory_rid, 6325330213cSSepherosa Ziehau sc->memory); 6335330213cSSepherosa Ziehau } 6345330213cSSepherosa Ziehau 6355330213cSSepherosa Ziehau emx_destroy_tx_ring(sc, sc->num_tx_desc); 6365330213cSSepherosa Ziehau emx_destroy_rx_ring(sc, sc->num_rx_desc); 6375330213cSSepherosa Ziehau 6385330213cSSepherosa Ziehau /* Free top level busdma tag */ 6395330213cSSepherosa Ziehau if (sc->parent_dtag != NULL) 6405330213cSSepherosa Ziehau bus_dma_tag_destroy(sc->parent_dtag); 6415330213cSSepherosa Ziehau 6425330213cSSepherosa Ziehau /* Free sysctl tree */ 6435330213cSSepherosa Ziehau if (sc->sysctl_tree != NULL) 6445330213cSSepherosa Ziehau sysctl_ctx_free(&sc->sysctl_ctx); 6455330213cSSepherosa Ziehau 6465330213cSSepherosa Ziehau return (0); 6475330213cSSepherosa Ziehau } 6485330213cSSepherosa Ziehau 6495330213cSSepherosa Ziehau static int 6505330213cSSepherosa Ziehau emx_shutdown(device_t dev) 6515330213cSSepherosa Ziehau { 6525330213cSSepherosa Ziehau return emx_suspend(dev); 6535330213cSSepherosa Ziehau } 6545330213cSSepherosa Ziehau 6555330213cSSepherosa Ziehau static int 6565330213cSSepherosa Ziehau emx_suspend(device_t dev) 6575330213cSSepherosa Ziehau { 6585330213cSSepherosa Ziehau struct emx_softc *sc = device_get_softc(dev); 6595330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 6605330213cSSepherosa Ziehau 6615330213cSSepherosa Ziehau lwkt_serialize_enter(ifp->if_serializer); 6625330213cSSepherosa Ziehau 6635330213cSSepherosa Ziehau emx_stop(sc); 6645330213cSSepherosa Ziehau 6655330213cSSepherosa Ziehau emx_rel_mgmt(sc); 6665330213cSSepherosa Ziehau 6675330213cSSepherosa Ziehau if (sc->hw.mac.type == e1000_82573 && 6685330213cSSepherosa Ziehau e1000_check_mng_mode(&sc->hw)) 6695330213cSSepherosa Ziehau emx_rel_hw_control(sc); 6705330213cSSepherosa Ziehau 6715330213cSSepherosa Ziehau if (sc->wol) { 6725330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_WUC, E1000_WUC_PME_EN); 6735330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_WUFC, sc->wol); 6745330213cSSepherosa Ziehau emx_enable_wol(dev); 6755330213cSSepherosa Ziehau } 6765330213cSSepherosa Ziehau 6775330213cSSepherosa Ziehau lwkt_serialize_exit(ifp->if_serializer); 6785330213cSSepherosa Ziehau 6795330213cSSepherosa Ziehau return bus_generic_suspend(dev); 6805330213cSSepherosa Ziehau } 6815330213cSSepherosa Ziehau 6825330213cSSepherosa Ziehau static int 6835330213cSSepherosa Ziehau emx_resume(device_t dev) 6845330213cSSepherosa Ziehau { 6855330213cSSepherosa Ziehau struct emx_softc *sc = device_get_softc(dev); 6865330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 6875330213cSSepherosa Ziehau 6885330213cSSepherosa Ziehau lwkt_serialize_enter(ifp->if_serializer); 6895330213cSSepherosa Ziehau 6905330213cSSepherosa Ziehau emx_init(sc); 6915330213cSSepherosa Ziehau emx_get_mgmt(sc); 6925330213cSSepherosa Ziehau if_devstart(ifp); 6935330213cSSepherosa Ziehau 6945330213cSSepherosa Ziehau lwkt_serialize_exit(ifp->if_serializer); 6955330213cSSepherosa Ziehau 6965330213cSSepherosa Ziehau return bus_generic_resume(dev); 6975330213cSSepherosa Ziehau } 6985330213cSSepherosa Ziehau 6995330213cSSepherosa Ziehau static void 7005330213cSSepherosa Ziehau emx_start(struct ifnet *ifp) 7015330213cSSepherosa Ziehau { 7025330213cSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 7035330213cSSepherosa Ziehau struct mbuf *m_head; 7045330213cSSepherosa Ziehau 7055330213cSSepherosa Ziehau ASSERT_SERIALIZED(ifp->if_serializer); 7065330213cSSepherosa Ziehau 7075330213cSSepherosa Ziehau if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING) 7085330213cSSepherosa Ziehau return; 7095330213cSSepherosa Ziehau 7105330213cSSepherosa Ziehau if (!sc->link_active) { 7115330213cSSepherosa Ziehau ifq_purge(&ifp->if_snd); 7125330213cSSepherosa Ziehau return; 7135330213cSSepherosa Ziehau } 7145330213cSSepherosa Ziehau 7155330213cSSepherosa Ziehau while (!ifq_is_empty(&ifp->if_snd)) { 7165330213cSSepherosa Ziehau /* Now do we at least have a minimal? */ 7175330213cSSepherosa Ziehau if (EMX_IS_OACTIVE(sc)) { 7185330213cSSepherosa Ziehau emx_tx_collect(sc); 7195330213cSSepherosa Ziehau if (EMX_IS_OACTIVE(sc)) { 7205330213cSSepherosa Ziehau ifp->if_flags |= IFF_OACTIVE; 7215330213cSSepherosa Ziehau sc->no_tx_desc_avail1++; 7225330213cSSepherosa Ziehau break; 7235330213cSSepherosa Ziehau } 7245330213cSSepherosa Ziehau } 7255330213cSSepherosa Ziehau 7265330213cSSepherosa Ziehau logif(pkt_txqueue); 7275330213cSSepherosa Ziehau m_head = ifq_dequeue(&ifp->if_snd, NULL); 7285330213cSSepherosa Ziehau if (m_head == NULL) 7295330213cSSepherosa Ziehau break; 7305330213cSSepherosa Ziehau 7315330213cSSepherosa Ziehau if (emx_encap(sc, &m_head)) { 7325330213cSSepherosa Ziehau ifp->if_oerrors++; 7335330213cSSepherosa Ziehau emx_tx_collect(sc); 7345330213cSSepherosa Ziehau continue; 7355330213cSSepherosa Ziehau } 7365330213cSSepherosa Ziehau 7375330213cSSepherosa Ziehau /* Send a copy of the frame to the BPF listener */ 7385330213cSSepherosa Ziehau ETHER_BPF_MTAP(ifp, m_head); 7395330213cSSepherosa Ziehau 7405330213cSSepherosa Ziehau /* Set timeout in case hardware has problems transmitting. */ 7415330213cSSepherosa Ziehau ifp->if_timer = EMX_TX_TIMEOUT; 7425330213cSSepherosa Ziehau } 7435330213cSSepherosa Ziehau } 7445330213cSSepherosa Ziehau 7455330213cSSepherosa Ziehau static int 7465330213cSSepherosa Ziehau emx_ioctl(struct ifnet *ifp, u_long command, caddr_t data, struct ucred *cr) 7475330213cSSepherosa Ziehau { 7485330213cSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 7495330213cSSepherosa Ziehau struct ifreq *ifr = (struct ifreq *)data; 7505330213cSSepherosa Ziehau uint16_t eeprom_data = 0; 7515330213cSSepherosa Ziehau int max_frame_size, mask, reinit; 7525330213cSSepherosa Ziehau int error = 0; 7535330213cSSepherosa Ziehau 7545330213cSSepherosa Ziehau ASSERT_SERIALIZED(ifp->if_serializer); 7555330213cSSepherosa Ziehau 7565330213cSSepherosa Ziehau switch (command) { 7575330213cSSepherosa Ziehau case SIOCSIFMTU: 7585330213cSSepherosa Ziehau switch (sc->hw.mac.type) { 7595330213cSSepherosa Ziehau case e1000_82573: 7605330213cSSepherosa Ziehau /* 7615330213cSSepherosa Ziehau * 82573 only supports jumbo frames 7625330213cSSepherosa Ziehau * if ASPM is disabled. 7635330213cSSepherosa Ziehau */ 7645330213cSSepherosa Ziehau e1000_read_nvm(&sc->hw, NVM_INIT_3GIO_3, 1, 7655330213cSSepherosa Ziehau &eeprom_data); 7665330213cSSepherosa Ziehau if (eeprom_data & NVM_WORD1A_ASPM_MASK) { 7675330213cSSepherosa Ziehau max_frame_size = ETHER_MAX_LEN; 7685330213cSSepherosa Ziehau break; 7695330213cSSepherosa Ziehau } 7705330213cSSepherosa Ziehau /* FALL THROUGH */ 7715330213cSSepherosa Ziehau 7725330213cSSepherosa Ziehau /* Limit Jumbo Frame size */ 7735330213cSSepherosa Ziehau case e1000_82571: 7745330213cSSepherosa Ziehau case e1000_82572: 7755330213cSSepherosa Ziehau case e1000_82574: 7765330213cSSepherosa Ziehau case e1000_80003es2lan: 7775330213cSSepherosa Ziehau max_frame_size = 9234; 7785330213cSSepherosa Ziehau break; 7795330213cSSepherosa Ziehau 7805330213cSSepherosa Ziehau default: 7815330213cSSepherosa Ziehau max_frame_size = MAX_JUMBO_FRAME_SIZE; 7825330213cSSepherosa Ziehau break; 7835330213cSSepherosa Ziehau } 7845330213cSSepherosa Ziehau if (ifr->ifr_mtu > max_frame_size - ETHER_HDR_LEN - 7855330213cSSepherosa Ziehau ETHER_CRC_LEN) { 7865330213cSSepherosa Ziehau error = EINVAL; 7875330213cSSepherosa Ziehau break; 7885330213cSSepherosa Ziehau } 7895330213cSSepherosa Ziehau 7905330213cSSepherosa Ziehau ifp->if_mtu = ifr->ifr_mtu; 7915330213cSSepherosa Ziehau sc->max_frame_size = ifp->if_mtu + ETHER_HDR_LEN + 7925330213cSSepherosa Ziehau ETHER_CRC_LEN; 7935330213cSSepherosa Ziehau 7945330213cSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) 7955330213cSSepherosa Ziehau emx_init(sc); 7965330213cSSepherosa Ziehau break; 7975330213cSSepherosa Ziehau 7985330213cSSepherosa Ziehau case SIOCSIFFLAGS: 7995330213cSSepherosa Ziehau if (ifp->if_flags & IFF_UP) { 8005330213cSSepherosa Ziehau if ((ifp->if_flags & IFF_RUNNING)) { 8015330213cSSepherosa Ziehau if ((ifp->if_flags ^ sc->if_flags) & 8025330213cSSepherosa Ziehau (IFF_PROMISC | IFF_ALLMULTI)) { 8035330213cSSepherosa Ziehau emx_disable_promisc(sc); 8045330213cSSepherosa Ziehau emx_set_promisc(sc); 8055330213cSSepherosa Ziehau } 8065330213cSSepherosa Ziehau } else { 8075330213cSSepherosa Ziehau emx_init(sc); 8085330213cSSepherosa Ziehau } 8095330213cSSepherosa Ziehau } else if (ifp->if_flags & IFF_RUNNING) { 8105330213cSSepherosa Ziehau emx_stop(sc); 8115330213cSSepherosa Ziehau } 8125330213cSSepherosa Ziehau sc->if_flags = ifp->if_flags; 8135330213cSSepherosa Ziehau break; 8145330213cSSepherosa Ziehau 8155330213cSSepherosa Ziehau case SIOCADDMULTI: 8165330213cSSepherosa Ziehau case SIOCDELMULTI: 8175330213cSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) { 8185330213cSSepherosa Ziehau emx_disable_intr(sc); 8195330213cSSepherosa Ziehau emx_set_multi(sc); 8205330213cSSepherosa Ziehau #ifdef DEVICE_POLLING 8215330213cSSepherosa Ziehau if (!(ifp->if_flags & IFF_POLLING)) 8225330213cSSepherosa Ziehau #endif 8235330213cSSepherosa Ziehau emx_enable_intr(sc); 8245330213cSSepherosa Ziehau } 8255330213cSSepherosa Ziehau break; 8265330213cSSepherosa Ziehau 8275330213cSSepherosa Ziehau case SIOCSIFMEDIA: 8285330213cSSepherosa Ziehau /* Check SOL/IDER usage */ 8295330213cSSepherosa Ziehau if (e1000_check_reset_block(&sc->hw)) { 8305330213cSSepherosa Ziehau device_printf(sc->dev, "Media change is" 8315330213cSSepherosa Ziehau " blocked due to SOL/IDER session.\n"); 8325330213cSSepherosa Ziehau break; 8335330213cSSepherosa Ziehau } 8345330213cSSepherosa Ziehau /* FALL THROUGH */ 8355330213cSSepherosa Ziehau 8365330213cSSepherosa Ziehau case SIOCGIFMEDIA: 8375330213cSSepherosa Ziehau error = ifmedia_ioctl(ifp, ifr, &sc->media, command); 8385330213cSSepherosa Ziehau break; 8395330213cSSepherosa Ziehau 8405330213cSSepherosa Ziehau case SIOCSIFCAP: 8415330213cSSepherosa Ziehau reinit = 0; 8425330213cSSepherosa Ziehau mask = ifr->ifr_reqcap ^ ifp->if_capenable; 8435330213cSSepherosa Ziehau if (mask & IFCAP_HWCSUM) { 8445330213cSSepherosa Ziehau ifp->if_capenable ^= (mask & IFCAP_HWCSUM); 8455330213cSSepherosa Ziehau reinit = 1; 8465330213cSSepherosa Ziehau } 8475330213cSSepherosa Ziehau if (mask & IFCAP_VLAN_HWTAGGING) { 8485330213cSSepherosa Ziehau ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING; 8495330213cSSepherosa Ziehau reinit = 1; 8505330213cSSepherosa Ziehau } 8515330213cSSepherosa Ziehau if (reinit && (ifp->if_flags & IFF_RUNNING)) 8525330213cSSepherosa Ziehau emx_init(sc); 8535330213cSSepherosa Ziehau break; 8545330213cSSepherosa Ziehau 8555330213cSSepherosa Ziehau default: 8565330213cSSepherosa Ziehau error = ether_ioctl(ifp, command, data); 8575330213cSSepherosa Ziehau break; 8585330213cSSepherosa Ziehau } 8595330213cSSepherosa Ziehau return (error); 8605330213cSSepherosa Ziehau } 8615330213cSSepherosa Ziehau 8625330213cSSepherosa Ziehau static void 8635330213cSSepherosa Ziehau emx_watchdog(struct ifnet *ifp) 8645330213cSSepherosa Ziehau { 8655330213cSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 8665330213cSSepherosa Ziehau 8675330213cSSepherosa Ziehau ASSERT_SERIALIZED(ifp->if_serializer); 8685330213cSSepherosa Ziehau 8695330213cSSepherosa Ziehau /* 8705330213cSSepherosa Ziehau * The timer is set to 5 every time start queues a packet. 8715330213cSSepherosa Ziehau * Then txeof keeps resetting it as long as it cleans at 8725330213cSSepherosa Ziehau * least one descriptor. 8735330213cSSepherosa Ziehau * Finally, anytime all descriptors are clean the timer is 8745330213cSSepherosa Ziehau * set to 0. 8755330213cSSepherosa Ziehau */ 8765330213cSSepherosa Ziehau 8775330213cSSepherosa Ziehau if (E1000_READ_REG(&sc->hw, E1000_TDT(0)) == 8785330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_TDH(0))) { 8795330213cSSepherosa Ziehau /* 8805330213cSSepherosa Ziehau * If we reach here, all TX jobs are completed and 8815330213cSSepherosa Ziehau * the TX engine should have been idled for some time. 8825330213cSSepherosa Ziehau * We don't need to call if_devstart() here. 8835330213cSSepherosa Ziehau */ 8845330213cSSepherosa Ziehau ifp->if_flags &= ~IFF_OACTIVE; 8855330213cSSepherosa Ziehau ifp->if_timer = 0; 8865330213cSSepherosa Ziehau return; 8875330213cSSepherosa Ziehau } 8885330213cSSepherosa Ziehau 8895330213cSSepherosa Ziehau /* 8905330213cSSepherosa Ziehau * If we are in this routine because of pause frames, then 8915330213cSSepherosa Ziehau * don't reset the hardware. 8925330213cSSepherosa Ziehau */ 8935330213cSSepherosa Ziehau if (E1000_READ_REG(&sc->hw, E1000_STATUS) & E1000_STATUS_TXOFF) { 8945330213cSSepherosa Ziehau ifp->if_timer = EMX_TX_TIMEOUT; 8955330213cSSepherosa Ziehau return; 8965330213cSSepherosa Ziehau } 8975330213cSSepherosa Ziehau 8985330213cSSepherosa Ziehau if (e1000_check_for_link(&sc->hw) == 0) 8995330213cSSepherosa Ziehau if_printf(ifp, "watchdog timeout -- resetting\n"); 9005330213cSSepherosa Ziehau 9015330213cSSepherosa Ziehau ifp->if_oerrors++; 9025330213cSSepherosa Ziehau sc->watchdog_events++; 9035330213cSSepherosa Ziehau 9045330213cSSepherosa Ziehau emx_init(sc); 9055330213cSSepherosa Ziehau 9065330213cSSepherosa Ziehau if (!ifq_is_empty(&ifp->if_snd)) 9075330213cSSepherosa Ziehau if_devstart(ifp); 9085330213cSSepherosa Ziehau } 9095330213cSSepherosa Ziehau 9105330213cSSepherosa Ziehau static void 9115330213cSSepherosa Ziehau emx_init(void *xsc) 9125330213cSSepherosa Ziehau { 9135330213cSSepherosa Ziehau struct emx_softc *sc = xsc; 9145330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 9155330213cSSepherosa Ziehau device_t dev = sc->dev; 9165330213cSSepherosa Ziehau uint32_t pba; 9175330213cSSepherosa Ziehau 9185330213cSSepherosa Ziehau ASSERT_SERIALIZED(ifp->if_serializer); 9195330213cSSepherosa Ziehau 9205330213cSSepherosa Ziehau emx_stop(sc); 9215330213cSSepherosa Ziehau 9225330213cSSepherosa Ziehau /* 9235330213cSSepherosa Ziehau * Packet Buffer Allocation (PBA) 9245330213cSSepherosa Ziehau * Writing PBA sets the receive portion of the buffer 9255330213cSSepherosa Ziehau * the remainder is used for the transmit buffer. 9265330213cSSepherosa Ziehau */ 9275330213cSSepherosa Ziehau switch (sc->hw.mac.type) { 9285330213cSSepherosa Ziehau /* Total Packet Buffer on these is 48K */ 9295330213cSSepherosa Ziehau case e1000_82571: 9305330213cSSepherosa Ziehau case e1000_82572: 9315330213cSSepherosa Ziehau case e1000_80003es2lan: 9325330213cSSepherosa Ziehau pba = E1000_PBA_32K; /* 32K for Rx, 16K for Tx */ 9335330213cSSepherosa Ziehau break; 9345330213cSSepherosa Ziehau 9355330213cSSepherosa Ziehau case e1000_82573: /* 82573: Total Packet Buffer is 32K */ 9365330213cSSepherosa Ziehau pba = E1000_PBA_12K; /* 12K for Rx, 20K for Tx */ 9375330213cSSepherosa Ziehau break; 9385330213cSSepherosa Ziehau 9395330213cSSepherosa Ziehau case e1000_82574: 9405330213cSSepherosa Ziehau pba = E1000_PBA_20K; /* 20K for Rx, 20K for Tx */ 9415330213cSSepherosa Ziehau break; 9425330213cSSepherosa Ziehau 9435330213cSSepherosa Ziehau default: 9445330213cSSepherosa Ziehau /* Devices before 82547 had a Packet Buffer of 64K. */ 9455330213cSSepherosa Ziehau if (sc->max_frame_size > 8192) 9465330213cSSepherosa Ziehau pba = E1000_PBA_40K; /* 40K for Rx, 24K for Tx */ 9475330213cSSepherosa Ziehau else 9485330213cSSepherosa Ziehau pba = E1000_PBA_48K; /* 48K for Rx, 16K for Tx */ 9495330213cSSepherosa Ziehau } 9505330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_PBA, pba); 9515330213cSSepherosa Ziehau 9525330213cSSepherosa Ziehau /* Get the latest mac address, User can use a LAA */ 9535330213cSSepherosa Ziehau bcopy(IF_LLADDR(ifp), sc->hw.mac.addr, ETHER_ADDR_LEN); 9545330213cSSepherosa Ziehau 9555330213cSSepherosa Ziehau /* Put the address into the Receive Address Array */ 9565330213cSSepherosa Ziehau e1000_rar_set(&sc->hw, sc->hw.mac.addr, 0); 9575330213cSSepherosa Ziehau 9585330213cSSepherosa Ziehau /* 9595330213cSSepherosa Ziehau * With the 82571 sc, RAR[0] may be overwritten 9605330213cSSepherosa Ziehau * when the other port is reset, we make a duplicate 9615330213cSSepherosa Ziehau * in RAR[14] for that eventuality, this assures 9625330213cSSepherosa Ziehau * the interface continues to function. 9635330213cSSepherosa Ziehau */ 9645330213cSSepherosa Ziehau if (sc->hw.mac.type == e1000_82571) { 9655330213cSSepherosa Ziehau e1000_set_laa_state_82571(&sc->hw, TRUE); 9665330213cSSepherosa Ziehau e1000_rar_set(&sc->hw, sc->hw.mac.addr, 9675330213cSSepherosa Ziehau E1000_RAR_ENTRIES - 1); 9685330213cSSepherosa Ziehau } 9695330213cSSepherosa Ziehau 9705330213cSSepherosa Ziehau /* Initialize the hardware */ 9715330213cSSepherosa Ziehau if (emx_hw_init(sc)) { 9725330213cSSepherosa Ziehau device_printf(dev, "Unable to initialize the hardware\n"); 9735330213cSSepherosa Ziehau /* XXX emx_stop()? */ 9745330213cSSepherosa Ziehau return; 9755330213cSSepherosa Ziehau } 9765330213cSSepherosa Ziehau emx_update_link_status(sc); 9775330213cSSepherosa Ziehau 9785330213cSSepherosa Ziehau /* Setup VLAN support, basic and offload if available */ 9795330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_VET, ETHERTYPE_VLAN); 9805330213cSSepherosa Ziehau 9815330213cSSepherosa Ziehau if (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) { 9825330213cSSepherosa Ziehau uint32_t ctrl; 9835330213cSSepherosa Ziehau 9845330213cSSepherosa Ziehau ctrl = E1000_READ_REG(&sc->hw, E1000_CTRL); 9855330213cSSepherosa Ziehau ctrl |= E1000_CTRL_VME; 9865330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_CTRL, ctrl); 9875330213cSSepherosa Ziehau } 9885330213cSSepherosa Ziehau 9895330213cSSepherosa Ziehau /* Set hardware offload abilities */ 9905330213cSSepherosa Ziehau if (ifp->if_capenable & IFCAP_TXCSUM) 9915330213cSSepherosa Ziehau ifp->if_hwassist = EMX_CSUM_FEATURES; 9925330213cSSepherosa Ziehau else 9935330213cSSepherosa Ziehau ifp->if_hwassist = 0; 9945330213cSSepherosa Ziehau 9955330213cSSepherosa Ziehau /* Configure for OS presence */ 9965330213cSSepherosa Ziehau emx_get_mgmt(sc); 9975330213cSSepherosa Ziehau 9985330213cSSepherosa Ziehau /* Prepare transmit descriptors and buffers */ 9995330213cSSepherosa Ziehau emx_init_tx_ring(sc); 10005330213cSSepherosa Ziehau emx_init_tx_unit(sc); 10015330213cSSepherosa Ziehau 10025330213cSSepherosa Ziehau /* Setup Multicast table */ 10035330213cSSepherosa Ziehau emx_set_multi(sc); 10045330213cSSepherosa Ziehau 10055330213cSSepherosa Ziehau /* Prepare receive descriptors and buffers */ 10065330213cSSepherosa Ziehau if (emx_init_rx_ring(sc)) { 10075330213cSSepherosa Ziehau device_printf(dev, "Could not setup receive structures\n"); 10085330213cSSepherosa Ziehau emx_stop(sc); 10095330213cSSepherosa Ziehau return; 10105330213cSSepherosa Ziehau } 10115330213cSSepherosa Ziehau emx_init_rx_unit(sc); 10125330213cSSepherosa Ziehau 10135330213cSSepherosa Ziehau /* Don't lose promiscuous settings */ 10145330213cSSepherosa Ziehau emx_set_promisc(sc); 10155330213cSSepherosa Ziehau 10165330213cSSepherosa Ziehau ifp->if_flags |= IFF_RUNNING; 10175330213cSSepherosa Ziehau ifp->if_flags &= ~IFF_OACTIVE; 10185330213cSSepherosa Ziehau 10195330213cSSepherosa Ziehau callout_reset(&sc->timer, hz, emx_timer, sc); 10205330213cSSepherosa Ziehau e1000_clear_hw_cntrs_base_generic(&sc->hw); 10215330213cSSepherosa Ziehau 10225330213cSSepherosa Ziehau /* MSI/X configuration for 82574 */ 10235330213cSSepherosa Ziehau if (sc->hw.mac.type == e1000_82574) { 10245330213cSSepherosa Ziehau int tmp; 10255330213cSSepherosa Ziehau 10265330213cSSepherosa Ziehau tmp = E1000_READ_REG(&sc->hw, E1000_CTRL_EXT); 10275330213cSSepherosa Ziehau tmp |= E1000_CTRL_EXT_PBA_CLR; 10285330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_CTRL_EXT, tmp); 10295330213cSSepherosa Ziehau /* 10305330213cSSepherosa Ziehau * Set the IVAR - interrupt vector routing. 10315330213cSSepherosa Ziehau * Each nibble represents a vector, high bit 10325330213cSSepherosa Ziehau * is enable, other 3 bits are the MSIX table 10335330213cSSepherosa Ziehau * entry, we map RXQ0 to 0, TXQ0 to 1, and 10345330213cSSepherosa Ziehau * Link (other) to 2, hence the magic number. 10355330213cSSepherosa Ziehau */ 10365330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_IVAR, 0x800A0908); 10375330213cSSepherosa Ziehau } 10385330213cSSepherosa Ziehau 10395330213cSSepherosa Ziehau #ifdef DEVICE_POLLING 10405330213cSSepherosa Ziehau /* 10415330213cSSepherosa Ziehau * Only enable interrupts if we are not polling, make sure 10425330213cSSepherosa Ziehau * they are off otherwise. 10435330213cSSepherosa Ziehau */ 10445330213cSSepherosa Ziehau if (ifp->if_flags & IFF_POLLING) 10455330213cSSepherosa Ziehau emx_disable_intr(sc); 10465330213cSSepherosa Ziehau else 10475330213cSSepherosa Ziehau #endif /* DEVICE_POLLING */ 10485330213cSSepherosa Ziehau emx_enable_intr(sc); 10495330213cSSepherosa Ziehau 10505330213cSSepherosa Ziehau /* Don't reset the phy next time init gets called */ 10515330213cSSepherosa Ziehau sc->hw.phy.reset_disable = TRUE; 10525330213cSSepherosa Ziehau } 10535330213cSSepherosa Ziehau 10545330213cSSepherosa Ziehau #ifdef DEVICE_POLLING 10555330213cSSepherosa Ziehau 10565330213cSSepherosa Ziehau static void 10575330213cSSepherosa Ziehau emx_poll(struct ifnet *ifp, enum poll_cmd cmd, int count) 10585330213cSSepherosa Ziehau { 10595330213cSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 10605330213cSSepherosa Ziehau uint32_t reg_icr; 10615330213cSSepherosa Ziehau 10625330213cSSepherosa Ziehau ASSERT_SERIALIZED(ifp->if_serializer); 10635330213cSSepherosa Ziehau 10645330213cSSepherosa Ziehau switch (cmd) { 10655330213cSSepherosa Ziehau case POLL_REGISTER: 10665330213cSSepherosa Ziehau emx_disable_intr(sc); 10675330213cSSepherosa Ziehau break; 10685330213cSSepherosa Ziehau 10695330213cSSepherosa Ziehau case POLL_DEREGISTER: 10705330213cSSepherosa Ziehau emx_enable_intr(sc); 10715330213cSSepherosa Ziehau break; 10725330213cSSepherosa Ziehau 10735330213cSSepherosa Ziehau case POLL_AND_CHECK_STATUS: 10745330213cSSepherosa Ziehau reg_icr = E1000_READ_REG(&sc->hw, E1000_ICR); 10755330213cSSepherosa Ziehau if (reg_icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) { 10765330213cSSepherosa Ziehau callout_stop(&sc->timer); 10775330213cSSepherosa Ziehau sc->hw.mac.get_link_status = 1; 10785330213cSSepherosa Ziehau emx_update_link_status(sc); 10795330213cSSepherosa Ziehau callout_reset(&sc->timer, hz, emx_timer, sc); 10805330213cSSepherosa Ziehau } 10815330213cSSepherosa Ziehau /* FALL THROUGH */ 10825330213cSSepherosa Ziehau case POLL_ONLY: 10835330213cSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) { 10845330213cSSepherosa Ziehau emx_rxeof(sc, count); 10855330213cSSepherosa Ziehau emx_txeof(sc); 10865330213cSSepherosa Ziehau 10875330213cSSepherosa Ziehau if (!ifq_is_empty(&ifp->if_snd)) 10885330213cSSepherosa Ziehau if_devstart(ifp); 10895330213cSSepherosa Ziehau } 10905330213cSSepherosa Ziehau break; 10915330213cSSepherosa Ziehau } 10925330213cSSepherosa Ziehau } 10935330213cSSepherosa Ziehau 10945330213cSSepherosa Ziehau #endif /* DEVICE_POLLING */ 10955330213cSSepherosa Ziehau 10965330213cSSepherosa Ziehau static void 10975330213cSSepherosa Ziehau emx_intr(void *xsc) 10985330213cSSepherosa Ziehau { 10995330213cSSepherosa Ziehau struct emx_softc *sc = xsc; 11005330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 11015330213cSSepherosa Ziehau uint32_t reg_icr; 11025330213cSSepherosa Ziehau 11035330213cSSepherosa Ziehau logif(intr_beg); 11045330213cSSepherosa Ziehau ASSERT_SERIALIZED(ifp->if_serializer); 11055330213cSSepherosa Ziehau 11065330213cSSepherosa Ziehau reg_icr = E1000_READ_REG(&sc->hw, E1000_ICR); 11075330213cSSepherosa Ziehau 11085330213cSSepherosa Ziehau if ((reg_icr & E1000_ICR_INT_ASSERTED) == 0) { 11095330213cSSepherosa Ziehau logif(intr_end); 11105330213cSSepherosa Ziehau return; 11115330213cSSepherosa Ziehau } 11125330213cSSepherosa Ziehau 11135330213cSSepherosa Ziehau /* 11145330213cSSepherosa Ziehau * XXX: some laptops trigger several spurious interrupts 11155330213cSSepherosa Ziehau * on em(4) when in the resume cycle. The ICR register 11165330213cSSepherosa Ziehau * reports all-ones value in this case. Processing such 11175330213cSSepherosa Ziehau * interrupts would lead to a freeze. I don't know why. 11185330213cSSepherosa Ziehau */ 11195330213cSSepherosa Ziehau if (reg_icr == 0xffffffff) { 11205330213cSSepherosa Ziehau logif(intr_end); 11215330213cSSepherosa Ziehau return; 11225330213cSSepherosa Ziehau } 11235330213cSSepherosa Ziehau 11245330213cSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) { 11255330213cSSepherosa Ziehau if (reg_icr & 11265330213cSSepherosa Ziehau (E1000_IMS_RXT0 | E1000_IMS_RXDMT0 | E1000_ICR_RXO)) 11275330213cSSepherosa Ziehau emx_rxeof(sc, -1); 11285330213cSSepherosa Ziehau if (reg_icr & E1000_IMS_TXDW) { 11295330213cSSepherosa Ziehau emx_txeof(sc); 11305330213cSSepherosa Ziehau if (!ifq_is_empty(&ifp->if_snd)) 11315330213cSSepherosa Ziehau if_devstart(ifp); 11325330213cSSepherosa Ziehau } 11335330213cSSepherosa Ziehau } 11345330213cSSepherosa Ziehau 11355330213cSSepherosa Ziehau /* Link status change */ 11365330213cSSepherosa Ziehau if (reg_icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) { 11375330213cSSepherosa Ziehau callout_stop(&sc->timer); 11385330213cSSepherosa Ziehau sc->hw.mac.get_link_status = 1; 11395330213cSSepherosa Ziehau emx_update_link_status(sc); 11405330213cSSepherosa Ziehau 11415330213cSSepherosa Ziehau /* Deal with TX cruft when link lost */ 11425330213cSSepherosa Ziehau emx_tx_purge(sc); 11435330213cSSepherosa Ziehau 11445330213cSSepherosa Ziehau callout_reset(&sc->timer, hz, emx_timer, sc); 11455330213cSSepherosa Ziehau } 11465330213cSSepherosa Ziehau 11475330213cSSepherosa Ziehau if (reg_icr & E1000_ICR_RXO) 11485330213cSSepherosa Ziehau sc->rx_overruns++; 11495330213cSSepherosa Ziehau 11505330213cSSepherosa Ziehau logif(intr_end); 11515330213cSSepherosa Ziehau } 11525330213cSSepherosa Ziehau 11535330213cSSepherosa Ziehau static void 11545330213cSSepherosa Ziehau emx_media_status(struct ifnet *ifp, struct ifmediareq *ifmr) 11555330213cSSepherosa Ziehau { 11565330213cSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 11575330213cSSepherosa Ziehau 11585330213cSSepherosa Ziehau ASSERT_SERIALIZED(ifp->if_serializer); 11595330213cSSepherosa Ziehau 11605330213cSSepherosa Ziehau emx_update_link_status(sc); 11615330213cSSepherosa Ziehau 11625330213cSSepherosa Ziehau ifmr->ifm_status = IFM_AVALID; 11635330213cSSepherosa Ziehau ifmr->ifm_active = IFM_ETHER; 11645330213cSSepherosa Ziehau 11655330213cSSepherosa Ziehau if (!sc->link_active) 11665330213cSSepherosa Ziehau return; 11675330213cSSepherosa Ziehau 11685330213cSSepherosa Ziehau ifmr->ifm_status |= IFM_ACTIVE; 11695330213cSSepherosa Ziehau 11705330213cSSepherosa Ziehau if (sc->hw.phy.media_type == e1000_media_type_fiber || 11715330213cSSepherosa Ziehau sc->hw.phy.media_type == e1000_media_type_internal_serdes) { 11725330213cSSepherosa Ziehau ifmr->ifm_active |= IFM_1000_SX | IFM_FDX; 11735330213cSSepherosa Ziehau } else { 11745330213cSSepherosa Ziehau switch (sc->link_speed) { 11755330213cSSepherosa Ziehau case 10: 11765330213cSSepherosa Ziehau ifmr->ifm_active |= IFM_10_T; 11775330213cSSepherosa Ziehau break; 11785330213cSSepherosa Ziehau case 100: 11795330213cSSepherosa Ziehau ifmr->ifm_active |= IFM_100_TX; 11805330213cSSepherosa Ziehau break; 11815330213cSSepherosa Ziehau 11825330213cSSepherosa Ziehau case 1000: 11835330213cSSepherosa Ziehau ifmr->ifm_active |= IFM_1000_T; 11845330213cSSepherosa Ziehau break; 11855330213cSSepherosa Ziehau } 11865330213cSSepherosa Ziehau if (sc->link_duplex == FULL_DUPLEX) 11875330213cSSepherosa Ziehau ifmr->ifm_active |= IFM_FDX; 11885330213cSSepherosa Ziehau else 11895330213cSSepherosa Ziehau ifmr->ifm_active |= IFM_HDX; 11905330213cSSepherosa Ziehau } 11915330213cSSepherosa Ziehau } 11925330213cSSepherosa Ziehau 11935330213cSSepherosa Ziehau static int 11945330213cSSepherosa Ziehau emx_media_change(struct ifnet *ifp) 11955330213cSSepherosa Ziehau { 11965330213cSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 11975330213cSSepherosa Ziehau struct ifmedia *ifm = &sc->media; 11985330213cSSepherosa Ziehau 11995330213cSSepherosa Ziehau ASSERT_SERIALIZED(ifp->if_serializer); 12005330213cSSepherosa Ziehau 12015330213cSSepherosa Ziehau if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER) 12025330213cSSepherosa Ziehau return (EINVAL); 12035330213cSSepherosa Ziehau 12045330213cSSepherosa Ziehau switch (IFM_SUBTYPE(ifm->ifm_media)) { 12055330213cSSepherosa Ziehau case IFM_AUTO: 12065330213cSSepherosa Ziehau sc->hw.mac.autoneg = EMX_DO_AUTO_NEG; 12075330213cSSepherosa Ziehau sc->hw.phy.autoneg_advertised = EMX_AUTONEG_ADV_DEFAULT; 12085330213cSSepherosa Ziehau break; 12095330213cSSepherosa Ziehau 12105330213cSSepherosa Ziehau case IFM_1000_LX: 12115330213cSSepherosa Ziehau case IFM_1000_SX: 12125330213cSSepherosa Ziehau case IFM_1000_T: 12135330213cSSepherosa Ziehau sc->hw.mac.autoneg = EMX_DO_AUTO_NEG; 12145330213cSSepherosa Ziehau sc->hw.phy.autoneg_advertised = ADVERTISE_1000_FULL; 12155330213cSSepherosa Ziehau break; 12165330213cSSepherosa Ziehau 12175330213cSSepherosa Ziehau case IFM_100_TX: 12185330213cSSepherosa Ziehau sc->hw.mac.autoneg = FALSE; 12195330213cSSepherosa Ziehau sc->hw.phy.autoneg_advertised = 0; 12205330213cSSepherosa Ziehau if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) 12215330213cSSepherosa Ziehau sc->hw.mac.forced_speed_duplex = ADVERTISE_100_FULL; 12225330213cSSepherosa Ziehau else 12235330213cSSepherosa Ziehau sc->hw.mac.forced_speed_duplex = ADVERTISE_100_HALF; 12245330213cSSepherosa Ziehau break; 12255330213cSSepherosa Ziehau 12265330213cSSepherosa Ziehau case IFM_10_T: 12275330213cSSepherosa Ziehau sc->hw.mac.autoneg = FALSE; 12285330213cSSepherosa Ziehau sc->hw.phy.autoneg_advertised = 0; 12295330213cSSepherosa Ziehau if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) 12305330213cSSepherosa Ziehau sc->hw.mac.forced_speed_duplex = ADVERTISE_10_FULL; 12315330213cSSepherosa Ziehau else 12325330213cSSepherosa Ziehau sc->hw.mac.forced_speed_duplex = ADVERTISE_10_HALF; 12335330213cSSepherosa Ziehau break; 12345330213cSSepherosa Ziehau 12355330213cSSepherosa Ziehau default: 12365330213cSSepherosa Ziehau if_printf(ifp, "Unsupported media type\n"); 12375330213cSSepherosa Ziehau break; 12385330213cSSepherosa Ziehau } 12395330213cSSepherosa Ziehau 12405330213cSSepherosa Ziehau /* 12415330213cSSepherosa Ziehau * As the speed/duplex settings my have changed we need to 12425330213cSSepherosa Ziehau * reset the PHY. 12435330213cSSepherosa Ziehau */ 12445330213cSSepherosa Ziehau sc->hw.phy.reset_disable = FALSE; 12455330213cSSepherosa Ziehau 12465330213cSSepherosa Ziehau emx_init(sc); 12475330213cSSepherosa Ziehau 12485330213cSSepherosa Ziehau return (0); 12495330213cSSepherosa Ziehau } 12505330213cSSepherosa Ziehau 12515330213cSSepherosa Ziehau static int 12525330213cSSepherosa Ziehau emx_encap(struct emx_softc *sc, struct mbuf **m_headp) 12535330213cSSepherosa Ziehau { 12545330213cSSepherosa Ziehau bus_dma_segment_t segs[EMX_MAX_SCATTER]; 12555330213cSSepherosa Ziehau bus_dmamap_t map; 12565330213cSSepherosa Ziehau struct emx_buf *tx_buffer, *tx_buffer_mapped; 12575330213cSSepherosa Ziehau struct e1000_tx_desc *ctxd = NULL; 12585330213cSSepherosa Ziehau struct mbuf *m_head = *m_headp; 12595330213cSSepherosa Ziehau uint32_t txd_upper, txd_lower, cmd = 0; 12605330213cSSepherosa Ziehau int maxsegs, nsegs, i, j, first, last = 0, error; 12615330213cSSepherosa Ziehau 12623752657eSSepherosa Ziehau if (m_head->m_len < EMX_TXCSUM_MINHL && 12635330213cSSepherosa Ziehau (m_head->m_flags & EMX_CSUM_FEATURES)) { 12645330213cSSepherosa Ziehau /* 12655330213cSSepherosa Ziehau * Make sure that ethernet header and ip.ip_hl are in 12665330213cSSepherosa Ziehau * contiguous memory, since if TXCSUM is enabled, later 12675330213cSSepherosa Ziehau * TX context descriptor's setup need to access ip.ip_hl. 12685330213cSSepherosa Ziehau */ 12695330213cSSepherosa Ziehau error = emx_txcsum_pullup(sc, m_headp); 12705330213cSSepherosa Ziehau if (error) { 12715330213cSSepherosa Ziehau KKASSERT(*m_headp == NULL); 12725330213cSSepherosa Ziehau return error; 12735330213cSSepherosa Ziehau } 12745330213cSSepherosa Ziehau m_head = *m_headp; 12755330213cSSepherosa Ziehau } 12765330213cSSepherosa Ziehau 12775330213cSSepherosa Ziehau txd_upper = txd_lower = 0; 12785330213cSSepherosa Ziehau 12795330213cSSepherosa Ziehau /* 12805330213cSSepherosa Ziehau * Capture the first descriptor index, this descriptor 12815330213cSSepherosa Ziehau * will have the index of the EOP which is the only one 12825330213cSSepherosa Ziehau * that now gets a DONE bit writeback. 12835330213cSSepherosa Ziehau */ 12845330213cSSepherosa Ziehau first = sc->next_avail_tx_desc; 12855330213cSSepherosa Ziehau tx_buffer = &sc->tx_buffer_area[first]; 12865330213cSSepherosa Ziehau tx_buffer_mapped = tx_buffer; 12875330213cSSepherosa Ziehau map = tx_buffer->map; 12885330213cSSepherosa Ziehau 12895330213cSSepherosa Ziehau maxsegs = sc->num_tx_desc_avail - EMX_TX_RESERVED; 12905330213cSSepherosa Ziehau KASSERT(maxsegs >= sc->spare_tx_desc, ("not enough spare TX desc\n")); 12915330213cSSepherosa Ziehau if (maxsegs > EMX_MAX_SCATTER) 12925330213cSSepherosa Ziehau maxsegs = EMX_MAX_SCATTER; 12935330213cSSepherosa Ziehau 12945330213cSSepherosa Ziehau error = bus_dmamap_load_mbuf_defrag(sc->txtag, map, m_headp, 12955330213cSSepherosa Ziehau segs, maxsegs, &nsegs, BUS_DMA_NOWAIT); 12965330213cSSepherosa Ziehau if (error) { 12975330213cSSepherosa Ziehau if (error == ENOBUFS) 12985330213cSSepherosa Ziehau sc->mbuf_alloc_failed++; 12995330213cSSepherosa Ziehau else 13005330213cSSepherosa Ziehau sc->no_tx_dma_setup++; 13015330213cSSepherosa Ziehau 13025330213cSSepherosa Ziehau m_freem(*m_headp); 13035330213cSSepherosa Ziehau *m_headp = NULL; 13045330213cSSepherosa Ziehau return error; 13055330213cSSepherosa Ziehau } 13065330213cSSepherosa Ziehau bus_dmamap_sync(sc->txtag, map, BUS_DMASYNC_PREWRITE); 13075330213cSSepherosa Ziehau 13085330213cSSepherosa Ziehau m_head = *m_headp; 13095330213cSSepherosa Ziehau sc->tx_nsegs += nsegs; 13105330213cSSepherosa Ziehau 13115330213cSSepherosa Ziehau if (m_head->m_pkthdr.csum_flags & EMX_CSUM_FEATURES) { 13125330213cSSepherosa Ziehau /* TX csum offloading will consume one TX desc */ 13135330213cSSepherosa Ziehau sc->tx_nsegs += emx_txcsum(sc, m_head, &txd_upper, &txd_lower); 13145330213cSSepherosa Ziehau } 13155330213cSSepherosa Ziehau i = sc->next_avail_tx_desc; 13165330213cSSepherosa Ziehau 13175330213cSSepherosa Ziehau /* Set up our transmit descriptors */ 13185330213cSSepherosa Ziehau for (j = 0; j < nsegs; j++) { 13195330213cSSepherosa Ziehau tx_buffer = &sc->tx_buffer_area[i]; 13205330213cSSepherosa Ziehau ctxd = &sc->tx_desc_base[i]; 13215330213cSSepherosa Ziehau 13225330213cSSepherosa Ziehau ctxd->buffer_addr = htole64(segs[j].ds_addr); 13235330213cSSepherosa Ziehau ctxd->lower.data = htole32(E1000_TXD_CMD_IFCS | 13245330213cSSepherosa Ziehau txd_lower | segs[j].ds_len); 13255330213cSSepherosa Ziehau ctxd->upper.data = htole32(txd_upper); 13265330213cSSepherosa Ziehau 13275330213cSSepherosa Ziehau last = i; 13285330213cSSepherosa Ziehau if (++i == sc->num_tx_desc) 13295330213cSSepherosa Ziehau i = 0; 13305330213cSSepherosa Ziehau } 13315330213cSSepherosa Ziehau 13325330213cSSepherosa Ziehau sc->next_avail_tx_desc = i; 13335330213cSSepherosa Ziehau 13345330213cSSepherosa Ziehau KKASSERT(sc->num_tx_desc_avail > nsegs); 13355330213cSSepherosa Ziehau sc->num_tx_desc_avail -= nsegs; 13365330213cSSepherosa Ziehau 13375330213cSSepherosa Ziehau /* Handle VLAN tag */ 13385330213cSSepherosa Ziehau if (m_head->m_flags & M_VLANTAG) { 13395330213cSSepherosa Ziehau /* Set the vlan id. */ 13405330213cSSepherosa Ziehau ctxd->upper.fields.special = 13415330213cSSepherosa Ziehau htole16(m_head->m_pkthdr.ether_vlantag); 13425330213cSSepherosa Ziehau 13435330213cSSepherosa Ziehau /* Tell hardware to add tag */ 13445330213cSSepherosa Ziehau ctxd->lower.data |= htole32(E1000_TXD_CMD_VLE); 13455330213cSSepherosa Ziehau } 13465330213cSSepherosa Ziehau 13475330213cSSepherosa Ziehau tx_buffer->m_head = m_head; 13485330213cSSepherosa Ziehau tx_buffer_mapped->map = tx_buffer->map; 13495330213cSSepherosa Ziehau tx_buffer->map = map; 13505330213cSSepherosa Ziehau 13515330213cSSepherosa Ziehau if (sc->tx_nsegs >= sc->tx_int_nsegs) { 13525330213cSSepherosa Ziehau sc->tx_nsegs = 0; 13534e4e8481SSepherosa Ziehau 13544e4e8481SSepherosa Ziehau /* 13554e4e8481SSepherosa Ziehau * Report Status (RS) is turned on 13564e4e8481SSepherosa Ziehau * every tx_int_nsegs descriptors. 13574e4e8481SSepherosa Ziehau */ 13585330213cSSepherosa Ziehau cmd = E1000_TXD_CMD_RS; 13595330213cSSepherosa Ziehau 1360b4b0a2b4SSepherosa Ziehau /* 1361b4b0a2b4SSepherosa Ziehau * Keep track of the descriptor, which will 1362b4b0a2b4SSepherosa Ziehau * be written back by hardware. 1363b4b0a2b4SSepherosa Ziehau */ 13645330213cSSepherosa Ziehau sc->tx_dd[sc->tx_dd_tail] = last; 13655330213cSSepherosa Ziehau EMX_INC_TXDD_IDX(sc->tx_dd_tail); 13665330213cSSepherosa Ziehau KKASSERT(sc->tx_dd_tail != sc->tx_dd_head); 13675330213cSSepherosa Ziehau } 13685330213cSSepherosa Ziehau 13695330213cSSepherosa Ziehau /* 13705330213cSSepherosa Ziehau * Last Descriptor of Packet needs End Of Packet (EOP) 13715330213cSSepherosa Ziehau */ 13725330213cSSepherosa Ziehau ctxd->lower.data |= htole32(E1000_TXD_CMD_EOP | cmd); 13735330213cSSepherosa Ziehau 13745330213cSSepherosa Ziehau /* 13755330213cSSepherosa Ziehau * Advance the Transmit Descriptor Tail (TDT), this tells 13765330213cSSepherosa Ziehau * the E1000 that this frame is available to transmit. 13775330213cSSepherosa Ziehau */ 13785330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TDT(0), i); 13795330213cSSepherosa Ziehau 13805330213cSSepherosa Ziehau return (0); 13815330213cSSepherosa Ziehau } 13825330213cSSepherosa Ziehau 13835330213cSSepherosa Ziehau static void 13845330213cSSepherosa Ziehau emx_set_promisc(struct emx_softc *sc) 13855330213cSSepherosa Ziehau { 13865330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 13875330213cSSepherosa Ziehau uint32_t reg_rctl; 13885330213cSSepherosa Ziehau 13895330213cSSepherosa Ziehau reg_rctl = E1000_READ_REG(&sc->hw, E1000_RCTL); 13905330213cSSepherosa Ziehau 13915330213cSSepherosa Ziehau if (ifp->if_flags & IFF_PROMISC) { 13925330213cSSepherosa Ziehau reg_rctl |= (E1000_RCTL_UPE | E1000_RCTL_MPE); 13935330213cSSepherosa Ziehau /* Turn this on if you want to see bad packets */ 13945330213cSSepherosa Ziehau if (emx_debug_sbp) 13955330213cSSepherosa Ziehau reg_rctl |= E1000_RCTL_SBP; 13965330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RCTL, reg_rctl); 13975330213cSSepherosa Ziehau } else if (ifp->if_flags & IFF_ALLMULTI) { 13985330213cSSepherosa Ziehau reg_rctl |= E1000_RCTL_MPE; 13995330213cSSepherosa Ziehau reg_rctl &= ~E1000_RCTL_UPE; 14005330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RCTL, reg_rctl); 14015330213cSSepherosa Ziehau } 14025330213cSSepherosa Ziehau } 14035330213cSSepherosa Ziehau 14045330213cSSepherosa Ziehau static void 14055330213cSSepherosa Ziehau emx_disable_promisc(struct emx_softc *sc) 14065330213cSSepherosa Ziehau { 14075330213cSSepherosa Ziehau uint32_t reg_rctl; 14085330213cSSepherosa Ziehau 14095330213cSSepherosa Ziehau reg_rctl = E1000_READ_REG(&sc->hw, E1000_RCTL); 14105330213cSSepherosa Ziehau 14115330213cSSepherosa Ziehau reg_rctl &= ~E1000_RCTL_UPE; 14125330213cSSepherosa Ziehau reg_rctl &= ~E1000_RCTL_MPE; 14135330213cSSepherosa Ziehau reg_rctl &= ~E1000_RCTL_SBP; 14145330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RCTL, reg_rctl); 14155330213cSSepherosa Ziehau } 14165330213cSSepherosa Ziehau 14175330213cSSepherosa Ziehau static void 14185330213cSSepherosa Ziehau emx_set_multi(struct emx_softc *sc) 14195330213cSSepherosa Ziehau { 14205330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 14215330213cSSepherosa Ziehau struct ifmultiaddr *ifma; 14225330213cSSepherosa Ziehau uint32_t reg_rctl = 0; 14235330213cSSepherosa Ziehau uint8_t mta[512]; /* Largest MTS is 4096 bits */ 14245330213cSSepherosa Ziehau int mcnt = 0; 14255330213cSSepherosa Ziehau 14265330213cSSepherosa Ziehau LIST_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 14275330213cSSepherosa Ziehau if (ifma->ifma_addr->sa_family != AF_LINK) 14285330213cSSepherosa Ziehau continue; 14295330213cSSepherosa Ziehau 14305330213cSSepherosa Ziehau if (mcnt == EMX_MCAST_ADDR_MAX) 14315330213cSSepherosa Ziehau break; 14325330213cSSepherosa Ziehau 14335330213cSSepherosa Ziehau bcopy(LLADDR((struct sockaddr_dl *)ifma->ifma_addr), 14345330213cSSepherosa Ziehau &mta[mcnt * ETHER_ADDR_LEN], ETHER_ADDR_LEN); 14355330213cSSepherosa Ziehau mcnt++; 14365330213cSSepherosa Ziehau } 14375330213cSSepherosa Ziehau 14385330213cSSepherosa Ziehau if (mcnt >= EMX_MCAST_ADDR_MAX) { 14395330213cSSepherosa Ziehau reg_rctl = E1000_READ_REG(&sc->hw, E1000_RCTL); 14405330213cSSepherosa Ziehau reg_rctl |= E1000_RCTL_MPE; 14415330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RCTL, reg_rctl); 14425330213cSSepherosa Ziehau } else { 14435330213cSSepherosa Ziehau e1000_update_mc_addr_list(&sc->hw, mta, 14445330213cSSepherosa Ziehau mcnt, 1, sc->hw.mac.rar_entry_count); 14455330213cSSepherosa Ziehau } 14465330213cSSepherosa Ziehau } 14475330213cSSepherosa Ziehau 14485330213cSSepherosa Ziehau /* 14495330213cSSepherosa Ziehau * This routine checks for link status and updates statistics. 14505330213cSSepherosa Ziehau */ 14515330213cSSepherosa Ziehau static void 14525330213cSSepherosa Ziehau emx_timer(void *xsc) 14535330213cSSepherosa Ziehau { 14545330213cSSepherosa Ziehau struct emx_softc *sc = xsc; 14555330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 14565330213cSSepherosa Ziehau 14575330213cSSepherosa Ziehau lwkt_serialize_enter(ifp->if_serializer); 14585330213cSSepherosa Ziehau 14595330213cSSepherosa Ziehau emx_update_link_status(sc); 14605330213cSSepherosa Ziehau emx_update_stats(sc); 14615330213cSSepherosa Ziehau 14625330213cSSepherosa Ziehau /* Reset LAA into RAR[0] on 82571 */ 14635330213cSSepherosa Ziehau if (e1000_get_laa_state_82571(&sc->hw) == TRUE) 14645330213cSSepherosa Ziehau e1000_rar_set(&sc->hw, sc->hw.mac.addr, 0); 14655330213cSSepherosa Ziehau 14665330213cSSepherosa Ziehau if (emx_display_debug_stats && (ifp->if_flags & IFF_RUNNING)) 14675330213cSSepherosa Ziehau emx_print_hw_stats(sc); 14685330213cSSepherosa Ziehau 14695330213cSSepherosa Ziehau emx_smartspeed(sc); 14705330213cSSepherosa Ziehau 14715330213cSSepherosa Ziehau callout_reset(&sc->timer, hz, emx_timer, sc); 14725330213cSSepherosa Ziehau 14735330213cSSepherosa Ziehau lwkt_serialize_exit(ifp->if_serializer); 14745330213cSSepherosa Ziehau } 14755330213cSSepherosa Ziehau 14765330213cSSepherosa Ziehau static void 14775330213cSSepherosa Ziehau emx_update_link_status(struct emx_softc *sc) 14785330213cSSepherosa Ziehau { 14795330213cSSepherosa Ziehau struct e1000_hw *hw = &sc->hw; 14805330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 14815330213cSSepherosa Ziehau device_t dev = sc->dev; 14825330213cSSepherosa Ziehau uint32_t link_check = 0; 14835330213cSSepherosa Ziehau 14845330213cSSepherosa Ziehau /* Get the cached link value or read phy for real */ 14855330213cSSepherosa Ziehau switch (hw->phy.media_type) { 14865330213cSSepherosa Ziehau case e1000_media_type_copper: 14875330213cSSepherosa Ziehau if (hw->mac.get_link_status) { 14885330213cSSepherosa Ziehau /* Do the work to read phy */ 14895330213cSSepherosa Ziehau e1000_check_for_link(hw); 14905330213cSSepherosa Ziehau link_check = !hw->mac.get_link_status; 14915330213cSSepherosa Ziehau if (link_check) /* ESB2 fix */ 14925330213cSSepherosa Ziehau e1000_cfg_on_link_up(hw); 14935330213cSSepherosa Ziehau } else { 14945330213cSSepherosa Ziehau link_check = TRUE; 14955330213cSSepherosa Ziehau } 14965330213cSSepherosa Ziehau break; 14975330213cSSepherosa Ziehau 14985330213cSSepherosa Ziehau case e1000_media_type_fiber: 14995330213cSSepherosa Ziehau e1000_check_for_link(hw); 15005330213cSSepherosa Ziehau link_check = E1000_READ_REG(hw, E1000_STATUS) & E1000_STATUS_LU; 15015330213cSSepherosa Ziehau break; 15025330213cSSepherosa Ziehau 15035330213cSSepherosa Ziehau case e1000_media_type_internal_serdes: 15045330213cSSepherosa Ziehau e1000_check_for_link(hw); 15055330213cSSepherosa Ziehau link_check = sc->hw.mac.serdes_has_link; 15065330213cSSepherosa Ziehau break; 15075330213cSSepherosa Ziehau 15085330213cSSepherosa Ziehau case e1000_media_type_unknown: 15095330213cSSepherosa Ziehau default: 15105330213cSSepherosa Ziehau break; 15115330213cSSepherosa Ziehau } 15125330213cSSepherosa Ziehau 15135330213cSSepherosa Ziehau /* Now check for a transition */ 15145330213cSSepherosa Ziehau if (link_check && sc->link_active == 0) { 15155330213cSSepherosa Ziehau e1000_get_speed_and_duplex(hw, &sc->link_speed, 15165330213cSSepherosa Ziehau &sc->link_duplex); 15175330213cSSepherosa Ziehau 15185330213cSSepherosa Ziehau /* 15195330213cSSepherosa Ziehau * Check if we should enable/disable SPEED_MODE bit on 15205330213cSSepherosa Ziehau * 82571EB/82572EI 15215330213cSSepherosa Ziehau */ 15225330213cSSepherosa Ziehau if (hw->mac.type == e1000_82571 || 15235330213cSSepherosa Ziehau hw->mac.type == e1000_82572) { 15245330213cSSepherosa Ziehau int tarc0; 15255330213cSSepherosa Ziehau 15265330213cSSepherosa Ziehau tarc0 = E1000_READ_REG(hw, E1000_TARC(0)); 15275330213cSSepherosa Ziehau if (sc->link_speed != SPEED_1000) 15285330213cSSepherosa Ziehau tarc0 &= ~EMX_TARC_SPEED_MODE; 15295330213cSSepherosa Ziehau else 15305330213cSSepherosa Ziehau tarc0 |= EMX_TARC_SPEED_MODE; 15315330213cSSepherosa Ziehau E1000_WRITE_REG(hw, E1000_TARC(0), tarc0); 15325330213cSSepherosa Ziehau } 15335330213cSSepherosa Ziehau if (bootverbose) { 15345330213cSSepherosa Ziehau device_printf(dev, "Link is up %d Mbps %s\n", 15355330213cSSepherosa Ziehau sc->link_speed, 15365330213cSSepherosa Ziehau ((sc->link_duplex == FULL_DUPLEX) ? 15375330213cSSepherosa Ziehau "Full Duplex" : "Half Duplex")); 15385330213cSSepherosa Ziehau } 15395330213cSSepherosa Ziehau sc->link_active = 1; 15405330213cSSepherosa Ziehau sc->smartspeed = 0; 15415330213cSSepherosa Ziehau ifp->if_baudrate = sc->link_speed * 1000000; 15425330213cSSepherosa Ziehau ifp->if_link_state = LINK_STATE_UP; 15435330213cSSepherosa Ziehau if_link_state_change(ifp); 15445330213cSSepherosa Ziehau } else if (!link_check && sc->link_active == 1) { 15455330213cSSepherosa Ziehau ifp->if_baudrate = sc->link_speed = 0; 15465330213cSSepherosa Ziehau sc->link_duplex = 0; 15475330213cSSepherosa Ziehau if (bootverbose) 15485330213cSSepherosa Ziehau device_printf(dev, "Link is Down\n"); 15495330213cSSepherosa Ziehau sc->link_active = 0; 15505330213cSSepherosa Ziehau #if 0 15515330213cSSepherosa Ziehau /* Link down, disable watchdog */ 15525330213cSSepherosa Ziehau if->if_timer = 0; 15535330213cSSepherosa Ziehau #endif 15545330213cSSepherosa Ziehau ifp->if_link_state = LINK_STATE_DOWN; 15555330213cSSepherosa Ziehau if_link_state_change(ifp); 15565330213cSSepherosa Ziehau } 15575330213cSSepherosa Ziehau } 15585330213cSSepherosa Ziehau 15595330213cSSepherosa Ziehau static void 15605330213cSSepherosa Ziehau emx_stop(struct emx_softc *sc) 15615330213cSSepherosa Ziehau { 15625330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 15635330213cSSepherosa Ziehau int i; 15645330213cSSepherosa Ziehau 15655330213cSSepherosa Ziehau ASSERT_SERIALIZED(ifp->if_serializer); 15665330213cSSepherosa Ziehau 15675330213cSSepherosa Ziehau emx_disable_intr(sc); 15685330213cSSepherosa Ziehau 15695330213cSSepherosa Ziehau callout_stop(&sc->timer); 15705330213cSSepherosa Ziehau 15715330213cSSepherosa Ziehau ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE); 15725330213cSSepherosa Ziehau ifp->if_timer = 0; 15735330213cSSepherosa Ziehau 15745330213cSSepherosa Ziehau e1000_reset_hw(&sc->hw); 15755330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_WUC, 0); 15765330213cSSepherosa Ziehau 15775330213cSSepherosa Ziehau for (i = 0; i < sc->num_tx_desc; i++) { 15785330213cSSepherosa Ziehau struct emx_buf *tx_buffer = &sc->tx_buffer_area[i]; 15795330213cSSepherosa Ziehau 15805330213cSSepherosa Ziehau if (tx_buffer->m_head != NULL) { 15815330213cSSepherosa Ziehau bus_dmamap_unload(sc->txtag, tx_buffer->map); 15825330213cSSepherosa Ziehau m_freem(tx_buffer->m_head); 15835330213cSSepherosa Ziehau tx_buffer->m_head = NULL; 15845330213cSSepherosa Ziehau } 15855330213cSSepherosa Ziehau } 15865330213cSSepherosa Ziehau 15875330213cSSepherosa Ziehau for (i = 0; i < sc->num_rx_desc; i++) { 15885330213cSSepherosa Ziehau struct emx_buf *rx_buffer = &sc->rx_buffer_area[i]; 15895330213cSSepherosa Ziehau 15905330213cSSepherosa Ziehau if (rx_buffer->m_head != NULL) { 15915330213cSSepherosa Ziehau bus_dmamap_unload(sc->rxtag, rx_buffer->map); 15925330213cSSepherosa Ziehau m_freem(rx_buffer->m_head); 15935330213cSSepherosa Ziehau rx_buffer->m_head = NULL; 15945330213cSSepherosa Ziehau } 15955330213cSSepherosa Ziehau } 15965330213cSSepherosa Ziehau 15975330213cSSepherosa Ziehau if (sc->fmp != NULL) 15985330213cSSepherosa Ziehau m_freem(sc->fmp); 15995330213cSSepherosa Ziehau sc->fmp = NULL; 16005330213cSSepherosa Ziehau sc->lmp = NULL; 16015330213cSSepherosa Ziehau 16025330213cSSepherosa Ziehau sc->csum_flags = 0; 16035330213cSSepherosa Ziehau sc->csum_ehlen = 0; 16045330213cSSepherosa Ziehau sc->csum_iphlen = 0; 16055330213cSSepherosa Ziehau 16065330213cSSepherosa Ziehau sc->tx_dd_head = 0; 16075330213cSSepherosa Ziehau sc->tx_dd_tail = 0; 16085330213cSSepherosa Ziehau sc->tx_nsegs = 0; 16095330213cSSepherosa Ziehau } 16105330213cSSepherosa Ziehau 16115330213cSSepherosa Ziehau static int 16125330213cSSepherosa Ziehau emx_hw_init(struct emx_softc *sc) 16135330213cSSepherosa Ziehau { 16145330213cSSepherosa Ziehau device_t dev = sc->dev; 16155330213cSSepherosa Ziehau uint16_t rx_buffer_size; 16165330213cSSepherosa Ziehau 16175330213cSSepherosa Ziehau /* Issue a global reset */ 16185330213cSSepherosa Ziehau e1000_reset_hw(&sc->hw); 16195330213cSSepherosa Ziehau 16205330213cSSepherosa Ziehau /* Get control from any management/hw control */ 16215330213cSSepherosa Ziehau if (sc->hw.mac.type == e1000_82573 && 16225330213cSSepherosa Ziehau e1000_check_mng_mode(&sc->hw)) 16235330213cSSepherosa Ziehau emx_get_hw_control(sc); 16245330213cSSepherosa Ziehau 16255330213cSSepherosa Ziehau /* Set up smart power down as default off on newer adapters. */ 16265330213cSSepherosa Ziehau if (!emx_smart_pwr_down && 16275330213cSSepherosa Ziehau (sc->hw.mac.type == e1000_82571 || 16285330213cSSepherosa Ziehau sc->hw.mac.type == e1000_82572)) { 16295330213cSSepherosa Ziehau uint16_t phy_tmp = 0; 16305330213cSSepherosa Ziehau 16315330213cSSepherosa Ziehau /* Speed up time to link by disabling smart power down. */ 16325330213cSSepherosa Ziehau e1000_read_phy_reg(&sc->hw, 16335330213cSSepherosa Ziehau IGP02E1000_PHY_POWER_MGMT, &phy_tmp); 16345330213cSSepherosa Ziehau phy_tmp &= ~IGP02E1000_PM_SPD; 16355330213cSSepherosa Ziehau e1000_write_phy_reg(&sc->hw, 16365330213cSSepherosa Ziehau IGP02E1000_PHY_POWER_MGMT, phy_tmp); 16375330213cSSepherosa Ziehau } 16385330213cSSepherosa Ziehau 16395330213cSSepherosa Ziehau /* 16405330213cSSepherosa Ziehau * These parameters control the automatic generation (Tx) and 16415330213cSSepherosa Ziehau * response (Rx) to Ethernet PAUSE frames. 16425330213cSSepherosa Ziehau * - High water mark should allow for at least two frames to be 16435330213cSSepherosa Ziehau * received after sending an XOFF. 16445330213cSSepherosa Ziehau * - Low water mark works best when it is very near the high water mark. 16455330213cSSepherosa Ziehau * This allows the receiver to restart by sending XON when it has 16465330213cSSepherosa Ziehau * drained a bit. Here we use an arbitary value of 1500 which will 16475330213cSSepherosa Ziehau * restart after one full frame is pulled from the buffer. There 16485330213cSSepherosa Ziehau * could be several smaller frames in the buffer and if so they will 16495330213cSSepherosa Ziehau * not trigger the XON until their total number reduces the buffer 16505330213cSSepherosa Ziehau * by 1500. 16515330213cSSepherosa Ziehau * - The pause time is fairly large at 1000 x 512ns = 512 usec. 16525330213cSSepherosa Ziehau */ 16535330213cSSepherosa Ziehau rx_buffer_size = (E1000_READ_REG(&sc->hw, E1000_PBA) & 0xffff) << 10; 16545330213cSSepherosa Ziehau 16555330213cSSepherosa Ziehau sc->hw.fc.high_water = rx_buffer_size - 16565330213cSSepherosa Ziehau roundup2(sc->max_frame_size, 1024); 16575330213cSSepherosa Ziehau sc->hw.fc.low_water = sc->hw.fc.high_water - 1500; 16585330213cSSepherosa Ziehau 16595330213cSSepherosa Ziehau if (sc->hw.mac.type == e1000_80003es2lan) 16605330213cSSepherosa Ziehau sc->hw.fc.pause_time = 0xFFFF; 16615330213cSSepherosa Ziehau else 16625330213cSSepherosa Ziehau sc->hw.fc.pause_time = EMX_FC_PAUSE_TIME; 16635330213cSSepherosa Ziehau sc->hw.fc.send_xon = TRUE; 16645330213cSSepherosa Ziehau sc->hw.fc.requested_mode = e1000_fc_full; 16655330213cSSepherosa Ziehau 16665330213cSSepherosa Ziehau if (e1000_init_hw(&sc->hw) < 0) { 16675330213cSSepherosa Ziehau device_printf(dev, "Hardware Initialization Failed\n"); 16685330213cSSepherosa Ziehau return (EIO); 16695330213cSSepherosa Ziehau } 16705330213cSSepherosa Ziehau 16715330213cSSepherosa Ziehau e1000_check_for_link(&sc->hw); 16725330213cSSepherosa Ziehau 16735330213cSSepherosa Ziehau return (0); 16745330213cSSepherosa Ziehau } 16755330213cSSepherosa Ziehau 16765330213cSSepherosa Ziehau static void 16775330213cSSepherosa Ziehau emx_setup_ifp(struct emx_softc *sc) 16785330213cSSepherosa Ziehau { 16795330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 16805330213cSSepherosa Ziehau 16815330213cSSepherosa Ziehau if_initname(ifp, device_get_name(sc->dev), 16825330213cSSepherosa Ziehau device_get_unit(sc->dev)); 16835330213cSSepherosa Ziehau ifp->if_softc = sc; 16845330213cSSepherosa Ziehau ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 16855330213cSSepherosa Ziehau ifp->if_init = emx_init; 16865330213cSSepherosa Ziehau ifp->if_ioctl = emx_ioctl; 16875330213cSSepherosa Ziehau ifp->if_start = emx_start; 16885330213cSSepherosa Ziehau #ifdef DEVICE_POLLING 16895330213cSSepherosa Ziehau ifp->if_poll = emx_poll; 16905330213cSSepherosa Ziehau #endif 16915330213cSSepherosa Ziehau ifp->if_watchdog = emx_watchdog; 16925330213cSSepherosa Ziehau ifq_set_maxlen(&ifp->if_snd, sc->num_tx_desc - 1); 16935330213cSSepherosa Ziehau ifq_set_ready(&ifp->if_snd); 16945330213cSSepherosa Ziehau 16955330213cSSepherosa Ziehau ether_ifattach(ifp, sc->hw.mac.addr, NULL); 16965330213cSSepherosa Ziehau 16975330213cSSepherosa Ziehau ifp->if_capabilities = IFCAP_HWCSUM | 16985330213cSSepherosa Ziehau IFCAP_VLAN_HWTAGGING | 16995330213cSSepherosa Ziehau IFCAP_VLAN_MTU; 17005330213cSSepherosa Ziehau ifp->if_capenable = ifp->if_capabilities; 17015330213cSSepherosa Ziehau ifp->if_hwassist = EMX_CSUM_FEATURES; 17025330213cSSepherosa Ziehau 17035330213cSSepherosa Ziehau /* 17045330213cSSepherosa Ziehau * Tell the upper layer(s) we support long frames. 17055330213cSSepherosa Ziehau */ 17065330213cSSepherosa Ziehau ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 17075330213cSSepherosa Ziehau 17085330213cSSepherosa Ziehau /* 17095330213cSSepherosa Ziehau * Specify the media types supported by this sc and register 17105330213cSSepherosa Ziehau * callbacks to update media and link information 17115330213cSSepherosa Ziehau */ 17125330213cSSepherosa Ziehau ifmedia_init(&sc->media, IFM_IMASK, 17135330213cSSepherosa Ziehau emx_media_change, emx_media_status); 17145330213cSSepherosa Ziehau if (sc->hw.phy.media_type == e1000_media_type_fiber || 17155330213cSSepherosa Ziehau sc->hw.phy.media_type == e1000_media_type_internal_serdes) { 17165330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_1000_SX | IFM_FDX, 17175330213cSSepherosa Ziehau 0, NULL); 17185330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_1000_SX, 0, NULL); 17195330213cSSepherosa Ziehau } else { 17205330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_10_T, 0, NULL); 17215330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_10_T | IFM_FDX, 17225330213cSSepherosa Ziehau 0, NULL); 17235330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_100_TX, 0, NULL); 17245330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_100_TX | IFM_FDX, 17255330213cSSepherosa Ziehau 0, NULL); 17265330213cSSepherosa Ziehau if (sc->hw.phy.type != e1000_phy_ife) { 17275330213cSSepherosa Ziehau ifmedia_add(&sc->media, 17285330213cSSepherosa Ziehau IFM_ETHER | IFM_1000_T | IFM_FDX, 0, NULL); 17295330213cSSepherosa Ziehau ifmedia_add(&sc->media, 17305330213cSSepherosa Ziehau IFM_ETHER | IFM_1000_T, 0, NULL); 17315330213cSSepherosa Ziehau } 17325330213cSSepherosa Ziehau } 17335330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_AUTO, 0, NULL); 17345330213cSSepherosa Ziehau ifmedia_set(&sc->media, IFM_ETHER | IFM_AUTO); 17355330213cSSepherosa Ziehau } 17365330213cSSepherosa Ziehau 17375330213cSSepherosa Ziehau /* 17385330213cSSepherosa Ziehau * Workaround for SmartSpeed on 82541 and 82547 controllers 17395330213cSSepherosa Ziehau */ 17405330213cSSepherosa Ziehau static void 17415330213cSSepherosa Ziehau emx_smartspeed(struct emx_softc *sc) 17425330213cSSepherosa Ziehau { 17435330213cSSepherosa Ziehau uint16_t phy_tmp; 17445330213cSSepherosa Ziehau 17455330213cSSepherosa Ziehau if (sc->link_active || sc->hw.phy.type != e1000_phy_igp || 17465330213cSSepherosa Ziehau sc->hw.mac.autoneg == 0 || 17475330213cSSepherosa Ziehau (sc->hw.phy.autoneg_advertised & ADVERTISE_1000_FULL) == 0) 17485330213cSSepherosa Ziehau return; 17495330213cSSepherosa Ziehau 17505330213cSSepherosa Ziehau if (sc->smartspeed == 0) { 17515330213cSSepherosa Ziehau /* 17525330213cSSepherosa Ziehau * If Master/Slave config fault is asserted twice, 17535330213cSSepherosa Ziehau * we assume back-to-back 17545330213cSSepherosa Ziehau */ 17555330213cSSepherosa Ziehau e1000_read_phy_reg(&sc->hw, PHY_1000T_STATUS, &phy_tmp); 17565330213cSSepherosa Ziehau if (!(phy_tmp & SR_1000T_MS_CONFIG_FAULT)) 17575330213cSSepherosa Ziehau return; 17585330213cSSepherosa Ziehau e1000_read_phy_reg(&sc->hw, PHY_1000T_STATUS, &phy_tmp); 17595330213cSSepherosa Ziehau if (phy_tmp & SR_1000T_MS_CONFIG_FAULT) { 17605330213cSSepherosa Ziehau e1000_read_phy_reg(&sc->hw, 17615330213cSSepherosa Ziehau PHY_1000T_CTRL, &phy_tmp); 17625330213cSSepherosa Ziehau if (phy_tmp & CR_1000T_MS_ENABLE) { 17635330213cSSepherosa Ziehau phy_tmp &= ~CR_1000T_MS_ENABLE; 17645330213cSSepherosa Ziehau e1000_write_phy_reg(&sc->hw, 17655330213cSSepherosa Ziehau PHY_1000T_CTRL, phy_tmp); 17665330213cSSepherosa Ziehau sc->smartspeed++; 17675330213cSSepherosa Ziehau if (sc->hw.mac.autoneg && 17685330213cSSepherosa Ziehau !e1000_phy_setup_autoneg(&sc->hw) && 17695330213cSSepherosa Ziehau !e1000_read_phy_reg(&sc->hw, 17705330213cSSepherosa Ziehau PHY_CONTROL, &phy_tmp)) { 17715330213cSSepherosa Ziehau phy_tmp |= MII_CR_AUTO_NEG_EN | 17725330213cSSepherosa Ziehau MII_CR_RESTART_AUTO_NEG; 17735330213cSSepherosa Ziehau e1000_write_phy_reg(&sc->hw, 17745330213cSSepherosa Ziehau PHY_CONTROL, phy_tmp); 17755330213cSSepherosa Ziehau } 17765330213cSSepherosa Ziehau } 17775330213cSSepherosa Ziehau } 17785330213cSSepherosa Ziehau return; 17795330213cSSepherosa Ziehau } else if (sc->smartspeed == EMX_SMARTSPEED_DOWNSHIFT) { 17805330213cSSepherosa Ziehau /* If still no link, perhaps using 2/3 pair cable */ 17815330213cSSepherosa Ziehau e1000_read_phy_reg(&sc->hw, PHY_1000T_CTRL, &phy_tmp); 17825330213cSSepherosa Ziehau phy_tmp |= CR_1000T_MS_ENABLE; 17835330213cSSepherosa Ziehau e1000_write_phy_reg(&sc->hw, PHY_1000T_CTRL, phy_tmp); 17845330213cSSepherosa Ziehau if (sc->hw.mac.autoneg && 17855330213cSSepherosa Ziehau !e1000_phy_setup_autoneg(&sc->hw) && 17865330213cSSepherosa Ziehau !e1000_read_phy_reg(&sc->hw, PHY_CONTROL, &phy_tmp)) { 17875330213cSSepherosa Ziehau phy_tmp |= MII_CR_AUTO_NEG_EN | MII_CR_RESTART_AUTO_NEG; 17885330213cSSepherosa Ziehau e1000_write_phy_reg(&sc->hw, PHY_CONTROL, phy_tmp); 17895330213cSSepherosa Ziehau } 17905330213cSSepherosa Ziehau } 17915330213cSSepherosa Ziehau 17925330213cSSepherosa Ziehau /* Restart process after EMX_SMARTSPEED_MAX iterations */ 17935330213cSSepherosa Ziehau if (sc->smartspeed++ == EMX_SMARTSPEED_MAX) 17945330213cSSepherosa Ziehau sc->smartspeed = 0; 17955330213cSSepherosa Ziehau } 17965330213cSSepherosa Ziehau 17975330213cSSepherosa Ziehau static int 17985330213cSSepherosa Ziehau emx_create_tx_ring(struct emx_softc *sc) 17995330213cSSepherosa Ziehau { 18005330213cSSepherosa Ziehau device_t dev = sc->dev; 18015330213cSSepherosa Ziehau struct emx_buf *tx_buffer; 1802bdca134fSSepherosa Ziehau int error, i, tsize; 1803bdca134fSSepherosa Ziehau 1804bdca134fSSepherosa Ziehau /* 1805bdca134fSSepherosa Ziehau * Validate number of transmit descriptors. It must not exceed 1806bdca134fSSepherosa Ziehau * hardware maximum, and must be multiple of E1000_DBA_ALIGN. 1807bdca134fSSepherosa Ziehau */ 1808bdca134fSSepherosa Ziehau if ((emx_txd * sizeof(struct e1000_tx_desc)) % EMX_DBA_ALIGN != 0 || 1809bdca134fSSepherosa Ziehau emx_txd > EMX_MAX_TXD || emx_txd < EMX_MIN_TXD) { 1810bdca134fSSepherosa Ziehau device_printf(dev, "Using %d TX descriptors instead of %d!\n", 1811bdca134fSSepherosa Ziehau EMX_DEFAULT_TXD, emx_txd); 1812bdca134fSSepherosa Ziehau sc->num_tx_desc = EMX_DEFAULT_TXD; 1813bdca134fSSepherosa Ziehau } else { 1814bdca134fSSepherosa Ziehau sc->num_tx_desc = emx_txd; 1815bdca134fSSepherosa Ziehau } 1816bdca134fSSepherosa Ziehau 1817bdca134fSSepherosa Ziehau /* 1818bdca134fSSepherosa Ziehau * Allocate Transmit Descriptor ring 1819bdca134fSSepherosa Ziehau */ 1820bdca134fSSepherosa Ziehau tsize = roundup2(sc->num_tx_desc * sizeof(struct e1000_tx_desc), 1821bdca134fSSepherosa Ziehau EMX_DBA_ALIGN); 1822*a596084cSSepherosa Ziehau sc->tx_desc_base = bus_dmamem_coherent_any(sc->parent_dtag, 1823*a596084cSSepherosa Ziehau EMX_DBA_ALIGN, tsize, BUS_DMA_WAITOK, 1824*a596084cSSepherosa Ziehau &sc->tx_desc_dtag, &sc->tx_desc_dmap, 1825*a596084cSSepherosa Ziehau &sc->tx_desc_paddr); 1826*a596084cSSepherosa Ziehau if (sc->tx_desc_base == NULL) { 1827bdca134fSSepherosa Ziehau device_printf(dev, "Unable to allocate tx_desc memory\n"); 1828*a596084cSSepherosa Ziehau return ENOMEM; 1829bdca134fSSepherosa Ziehau } 18305330213cSSepherosa Ziehau 18315330213cSSepherosa Ziehau sc->tx_buffer_area = 18325330213cSSepherosa Ziehau kmalloc(sizeof(struct emx_buf) * sc->num_tx_desc, 18335330213cSSepherosa Ziehau M_DEVBUF, M_WAITOK | M_ZERO); 18345330213cSSepherosa Ziehau 18355330213cSSepherosa Ziehau /* 18365330213cSSepherosa Ziehau * Create DMA tags for tx buffers 18375330213cSSepherosa Ziehau */ 18385330213cSSepherosa Ziehau error = bus_dma_tag_create(sc->parent_dtag, /* parent */ 18395330213cSSepherosa Ziehau 1, 0, /* alignment, bounds */ 18405330213cSSepherosa Ziehau BUS_SPACE_MAXADDR, /* lowaddr */ 18415330213cSSepherosa Ziehau BUS_SPACE_MAXADDR, /* highaddr */ 18425330213cSSepherosa Ziehau NULL, NULL, /* filter, filterarg */ 18435330213cSSepherosa Ziehau EMX_TSO_SIZE, /* maxsize */ 18445330213cSSepherosa Ziehau EMX_MAX_SCATTER, /* nsegments */ 18455330213cSSepherosa Ziehau EMX_MAX_SEGSIZE, /* maxsegsize */ 18465330213cSSepherosa Ziehau BUS_DMA_WAITOK | BUS_DMA_ALLOCNOW | 18475330213cSSepherosa Ziehau BUS_DMA_ONEBPAGE, /* flags */ 18485330213cSSepherosa Ziehau &sc->txtag); 18495330213cSSepherosa Ziehau if (error) { 18505330213cSSepherosa Ziehau device_printf(dev, "Unable to allocate TX DMA tag\n"); 18515330213cSSepherosa Ziehau kfree(sc->tx_buffer_area, M_DEVBUF); 18525330213cSSepherosa Ziehau sc->tx_buffer_area = NULL; 18535330213cSSepherosa Ziehau return error; 18545330213cSSepherosa Ziehau } 18555330213cSSepherosa Ziehau 18565330213cSSepherosa Ziehau /* 18575330213cSSepherosa Ziehau * Create DMA maps for tx buffers 18585330213cSSepherosa Ziehau */ 18595330213cSSepherosa Ziehau for (i = 0; i < sc->num_tx_desc; i++) { 18605330213cSSepherosa Ziehau tx_buffer = &sc->tx_buffer_area[i]; 18615330213cSSepherosa Ziehau 18625330213cSSepherosa Ziehau error = bus_dmamap_create(sc->txtag, 18635330213cSSepherosa Ziehau BUS_DMA_WAITOK | BUS_DMA_ONEBPAGE, 18645330213cSSepherosa Ziehau &tx_buffer->map); 18655330213cSSepherosa Ziehau if (error) { 18665330213cSSepherosa Ziehau device_printf(dev, "Unable to create TX DMA map\n"); 18675330213cSSepherosa Ziehau emx_destroy_tx_ring(sc, i); 18685330213cSSepherosa Ziehau return error; 18695330213cSSepherosa Ziehau } 18705330213cSSepherosa Ziehau } 18715330213cSSepherosa Ziehau return (0); 18725330213cSSepherosa Ziehau } 18735330213cSSepherosa Ziehau 18745330213cSSepherosa Ziehau static void 18755330213cSSepherosa Ziehau emx_init_tx_ring(struct emx_softc *sc) 18765330213cSSepherosa Ziehau { 18775330213cSSepherosa Ziehau /* Clear the old ring contents */ 18785330213cSSepherosa Ziehau bzero(sc->tx_desc_base, 18795330213cSSepherosa Ziehau sizeof(struct e1000_tx_desc) * sc->num_tx_desc); 18805330213cSSepherosa Ziehau 18815330213cSSepherosa Ziehau /* Reset state */ 18825330213cSSepherosa Ziehau sc->next_avail_tx_desc = 0; 18835330213cSSepherosa Ziehau sc->next_tx_to_clean = 0; 18845330213cSSepherosa Ziehau sc->num_tx_desc_avail = sc->num_tx_desc; 18855330213cSSepherosa Ziehau } 18865330213cSSepherosa Ziehau 18875330213cSSepherosa Ziehau static void 18885330213cSSepherosa Ziehau emx_init_tx_unit(struct emx_softc *sc) 18895330213cSSepherosa Ziehau { 18905330213cSSepherosa Ziehau uint32_t tctl, tarc, tipg = 0; 18915330213cSSepherosa Ziehau uint64_t bus_addr; 18925330213cSSepherosa Ziehau 18935330213cSSepherosa Ziehau /* Setup the Base and Length of the Tx Descriptor Ring */ 1894*a596084cSSepherosa Ziehau bus_addr = sc->tx_desc_paddr; 18955330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TDLEN(0), 18965330213cSSepherosa Ziehau sc->num_tx_desc * sizeof(struct e1000_tx_desc)); 18975330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TDBAH(0), 18985330213cSSepherosa Ziehau (uint32_t)(bus_addr >> 32)); 18995330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TDBAL(0), 19005330213cSSepherosa Ziehau (uint32_t)bus_addr); 19015330213cSSepherosa Ziehau /* Setup the HW Tx Head and Tail descriptor pointers */ 19025330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TDT(0), 0); 19035330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TDH(0), 0); 19045330213cSSepherosa Ziehau 19055330213cSSepherosa Ziehau /* Set the default values for the Tx Inter Packet Gap timer */ 19065330213cSSepherosa Ziehau switch (sc->hw.mac.type) { 19075330213cSSepherosa Ziehau case e1000_80003es2lan: 19085330213cSSepherosa Ziehau tipg = DEFAULT_82543_TIPG_IPGR1; 19095330213cSSepherosa Ziehau tipg |= DEFAULT_80003ES2LAN_TIPG_IPGR2 << 19105330213cSSepherosa Ziehau E1000_TIPG_IPGR2_SHIFT; 19115330213cSSepherosa Ziehau break; 19125330213cSSepherosa Ziehau 19135330213cSSepherosa Ziehau default: 19145330213cSSepherosa Ziehau if (sc->hw.phy.media_type == e1000_media_type_fiber || 19155330213cSSepherosa Ziehau sc->hw.phy.media_type == e1000_media_type_internal_serdes) 19165330213cSSepherosa Ziehau tipg = DEFAULT_82543_TIPG_IPGT_FIBER; 19175330213cSSepherosa Ziehau else 19185330213cSSepherosa Ziehau tipg = DEFAULT_82543_TIPG_IPGT_COPPER; 19195330213cSSepherosa Ziehau tipg |= DEFAULT_82543_TIPG_IPGR1 << E1000_TIPG_IPGR1_SHIFT; 19205330213cSSepherosa Ziehau tipg |= DEFAULT_82543_TIPG_IPGR2 << E1000_TIPG_IPGR2_SHIFT; 19215330213cSSepherosa Ziehau break; 19225330213cSSepherosa Ziehau } 19235330213cSSepherosa Ziehau 19245330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TIPG, tipg); 19255330213cSSepherosa Ziehau 19265330213cSSepherosa Ziehau /* NOTE: 0 is not allowed for TIDV */ 19275330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TIDV, 1); 19285330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TADV, 0); 19295330213cSSepherosa Ziehau 19305330213cSSepherosa Ziehau if (sc->hw.mac.type == e1000_82571 || 19315330213cSSepherosa Ziehau sc->hw.mac.type == e1000_82572) { 19325330213cSSepherosa Ziehau tarc = E1000_READ_REG(&sc->hw, E1000_TARC(0)); 19335330213cSSepherosa Ziehau tarc |= EMX_TARC_SPEED_MODE; 19345330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TARC(0), tarc); 19355330213cSSepherosa Ziehau } else if (sc->hw.mac.type == e1000_80003es2lan) { 19365330213cSSepherosa Ziehau tarc = E1000_READ_REG(&sc->hw, E1000_TARC(0)); 19375330213cSSepherosa Ziehau tarc |= 1; 19385330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TARC(0), tarc); 19395330213cSSepherosa Ziehau tarc = E1000_READ_REG(&sc->hw, E1000_TARC(1)); 19405330213cSSepherosa Ziehau tarc |= 1; 19415330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TARC(1), tarc); 19425330213cSSepherosa Ziehau } 19435330213cSSepherosa Ziehau 19445330213cSSepherosa Ziehau /* Program the Transmit Control Register */ 19455330213cSSepherosa Ziehau tctl = E1000_READ_REG(&sc->hw, E1000_TCTL); 19465330213cSSepherosa Ziehau tctl &= ~E1000_TCTL_CT; 19475330213cSSepherosa Ziehau tctl |= E1000_TCTL_PSP | E1000_TCTL_RTLC | E1000_TCTL_EN | 19485330213cSSepherosa Ziehau (E1000_COLLISION_THRESHOLD << E1000_CT_SHIFT); 19495330213cSSepherosa Ziehau tctl |= E1000_TCTL_MULR; 19505330213cSSepherosa Ziehau 19515330213cSSepherosa Ziehau /* This write will effectively turn on the transmit unit. */ 19525330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TCTL, tctl); 19535330213cSSepherosa Ziehau } 19545330213cSSepherosa Ziehau 19555330213cSSepherosa Ziehau static void 19565330213cSSepherosa Ziehau emx_destroy_tx_ring(struct emx_softc *sc, int ndesc) 19575330213cSSepherosa Ziehau { 19585330213cSSepherosa Ziehau struct emx_buf *tx_buffer; 19595330213cSSepherosa Ziehau int i; 19605330213cSSepherosa Ziehau 1961bdca134fSSepherosa Ziehau /* Free Transmit Descriptor ring */ 1962*a596084cSSepherosa Ziehau if (sc->tx_desc_base) { 1963*a596084cSSepherosa Ziehau bus_dmamap_unload(sc->tx_desc_dtag, sc->tx_desc_dmap); 1964*a596084cSSepherosa Ziehau bus_dmamem_free(sc->tx_desc_dtag, sc->tx_desc_base, 1965*a596084cSSepherosa Ziehau sc->tx_desc_dmap); 1966*a596084cSSepherosa Ziehau bus_dma_tag_destroy(sc->tx_desc_dtag); 1967*a596084cSSepherosa Ziehau 1968*a596084cSSepherosa Ziehau sc->tx_desc_base = NULL; 1969*a596084cSSepherosa Ziehau } 1970bdca134fSSepherosa Ziehau 19715330213cSSepherosa Ziehau if (sc->tx_buffer_area == NULL) 19725330213cSSepherosa Ziehau return; 19735330213cSSepherosa Ziehau 19745330213cSSepherosa Ziehau for (i = 0; i < ndesc; i++) { 19755330213cSSepherosa Ziehau tx_buffer = &sc->tx_buffer_area[i]; 19765330213cSSepherosa Ziehau 19775330213cSSepherosa Ziehau KKASSERT(tx_buffer->m_head == NULL); 19785330213cSSepherosa Ziehau bus_dmamap_destroy(sc->txtag, tx_buffer->map); 19795330213cSSepherosa Ziehau } 19805330213cSSepherosa Ziehau bus_dma_tag_destroy(sc->txtag); 19815330213cSSepherosa Ziehau 19825330213cSSepherosa Ziehau kfree(sc->tx_buffer_area, M_DEVBUF); 19835330213cSSepherosa Ziehau sc->tx_buffer_area = NULL; 19845330213cSSepherosa Ziehau } 19855330213cSSepherosa Ziehau 19865330213cSSepherosa Ziehau /* 19875330213cSSepherosa Ziehau * The offload context needs to be set when we transfer the first 19885330213cSSepherosa Ziehau * packet of a particular protocol (TCP/UDP). This routine has been 19895330213cSSepherosa Ziehau * enhanced to deal with inserted VLAN headers. 19905330213cSSepherosa Ziehau * 19915330213cSSepherosa Ziehau * If the new packet's ether header length, ip header length and 19925330213cSSepherosa Ziehau * csum offloading type are same as the previous packet, we should 19935330213cSSepherosa Ziehau * avoid allocating a new csum context descriptor; mainly to take 19945330213cSSepherosa Ziehau * advantage of the pipeline effect of the TX data read request. 19955330213cSSepherosa Ziehau * 19965330213cSSepherosa Ziehau * This function returns number of TX descrptors allocated for 19975330213cSSepherosa Ziehau * csum context. 19985330213cSSepherosa Ziehau */ 19995330213cSSepherosa Ziehau static int 20005330213cSSepherosa Ziehau emx_txcsum(struct emx_softc *sc, struct mbuf *mp, 20015330213cSSepherosa Ziehau uint32_t *txd_upper, uint32_t *txd_lower) 20025330213cSSepherosa Ziehau { 20035330213cSSepherosa Ziehau struct e1000_context_desc *TXD; 20045330213cSSepherosa Ziehau struct emx_buf *tx_buffer; 20055330213cSSepherosa Ziehau struct ether_vlan_header *eh; 20065330213cSSepherosa Ziehau struct ip *ip; 20075330213cSSepherosa Ziehau int curr_txd, ehdrlen, csum_flags; 20085330213cSSepherosa Ziehau uint32_t cmd, hdr_len, ip_hlen; 20095330213cSSepherosa Ziehau uint16_t etype; 20105330213cSSepherosa Ziehau 20115330213cSSepherosa Ziehau /* 20125330213cSSepherosa Ziehau * Determine where frame payload starts. 20135330213cSSepherosa Ziehau * Jump over vlan headers if already present, 20145330213cSSepherosa Ziehau * helpful for QinQ too. 20155330213cSSepherosa Ziehau */ 20165330213cSSepherosa Ziehau KASSERT(mp->m_len >= ETHER_HDR_LEN, 20175330213cSSepherosa Ziehau ("emx_txcsum_pullup is not called (eh)?\n")); 20185330213cSSepherosa Ziehau eh = mtod(mp, struct ether_vlan_header *); 20195330213cSSepherosa Ziehau if (eh->evl_encap_proto == htons(ETHERTYPE_VLAN)) { 20205330213cSSepherosa Ziehau KASSERT(mp->m_len >= ETHER_HDR_LEN + EVL_ENCAPLEN, 20215330213cSSepherosa Ziehau ("emx_txcsum_pullup is not called (evh)?\n")); 20225330213cSSepherosa Ziehau etype = ntohs(eh->evl_proto); 20235330213cSSepherosa Ziehau ehdrlen = ETHER_HDR_LEN + EVL_ENCAPLEN; 20245330213cSSepherosa Ziehau } else { 20255330213cSSepherosa Ziehau etype = ntohs(eh->evl_encap_proto); 20265330213cSSepherosa Ziehau ehdrlen = ETHER_HDR_LEN; 20275330213cSSepherosa Ziehau } 20285330213cSSepherosa Ziehau 20295330213cSSepherosa Ziehau /* 20305330213cSSepherosa Ziehau * We only support TCP/UDP for IPv4 for the moment. 20315330213cSSepherosa Ziehau * TODO: Support SCTP too when it hits the tree. 20325330213cSSepherosa Ziehau */ 20335330213cSSepherosa Ziehau if (etype != ETHERTYPE_IP) 20345330213cSSepherosa Ziehau return 0; 20355330213cSSepherosa Ziehau 20365330213cSSepherosa Ziehau KASSERT(mp->m_len >= ehdrlen + EMX_IPVHL_SIZE, 20375330213cSSepherosa Ziehau ("emx_txcsum_pullup is not called (eh+ip_vhl)?\n")); 20385330213cSSepherosa Ziehau 20395330213cSSepherosa Ziehau /* NOTE: We could only safely access ip.ip_vhl part */ 20405330213cSSepherosa Ziehau ip = (struct ip *)(mp->m_data + ehdrlen); 20415330213cSSepherosa Ziehau ip_hlen = ip->ip_hl << 2; 20425330213cSSepherosa Ziehau 20435330213cSSepherosa Ziehau csum_flags = mp->m_pkthdr.csum_flags & EMX_CSUM_FEATURES; 20445330213cSSepherosa Ziehau 20455330213cSSepherosa Ziehau if (sc->csum_ehlen == ehdrlen && sc->csum_iphlen == ip_hlen && 20465330213cSSepherosa Ziehau sc->csum_flags == csum_flags) { 20475330213cSSepherosa Ziehau /* 20485330213cSSepherosa Ziehau * Same csum offload context as the previous packets; 20495330213cSSepherosa Ziehau * just return. 20505330213cSSepherosa Ziehau */ 20515330213cSSepherosa Ziehau *txd_upper = sc->csum_txd_upper; 20525330213cSSepherosa Ziehau *txd_lower = sc->csum_txd_lower; 20535330213cSSepherosa Ziehau return 0; 20545330213cSSepherosa Ziehau } 20555330213cSSepherosa Ziehau 20565330213cSSepherosa Ziehau /* 20575330213cSSepherosa Ziehau * Setup a new csum offload context. 20585330213cSSepherosa Ziehau */ 20595330213cSSepherosa Ziehau 20605330213cSSepherosa Ziehau curr_txd = sc->next_avail_tx_desc; 20615330213cSSepherosa Ziehau tx_buffer = &sc->tx_buffer_area[curr_txd]; 20625330213cSSepherosa Ziehau TXD = (struct e1000_context_desc *)&sc->tx_desc_base[curr_txd]; 20635330213cSSepherosa Ziehau 20645330213cSSepherosa Ziehau cmd = 0; 20655330213cSSepherosa Ziehau 20665330213cSSepherosa Ziehau /* Setup of IP header checksum. */ 20675330213cSSepherosa Ziehau if (csum_flags & CSUM_IP) { 20685330213cSSepherosa Ziehau /* 20695330213cSSepherosa Ziehau * Start offset for header checksum calculation. 20705330213cSSepherosa Ziehau * End offset for header checksum calculation. 20715330213cSSepherosa Ziehau * Offset of place to put the checksum. 20725330213cSSepherosa Ziehau */ 20735330213cSSepherosa Ziehau TXD->lower_setup.ip_fields.ipcss = ehdrlen; 20745330213cSSepherosa Ziehau TXD->lower_setup.ip_fields.ipcse = 20755330213cSSepherosa Ziehau htole16(ehdrlen + ip_hlen - 1); 20765330213cSSepherosa Ziehau TXD->lower_setup.ip_fields.ipcso = 20775330213cSSepherosa Ziehau ehdrlen + offsetof(struct ip, ip_sum); 20785330213cSSepherosa Ziehau cmd |= E1000_TXD_CMD_IP; 20795330213cSSepherosa Ziehau *txd_upper |= E1000_TXD_POPTS_IXSM << 8; 20805330213cSSepherosa Ziehau } 20815330213cSSepherosa Ziehau hdr_len = ehdrlen + ip_hlen; 20825330213cSSepherosa Ziehau 20835330213cSSepherosa Ziehau if (csum_flags & CSUM_TCP) { 20845330213cSSepherosa Ziehau /* 20855330213cSSepherosa Ziehau * Start offset for payload checksum calculation. 20865330213cSSepherosa Ziehau * End offset for payload checksum calculation. 20875330213cSSepherosa Ziehau * Offset of place to put the checksum. 20885330213cSSepherosa Ziehau */ 20895330213cSSepherosa Ziehau TXD->upper_setup.tcp_fields.tucss = hdr_len; 20905330213cSSepherosa Ziehau TXD->upper_setup.tcp_fields.tucse = htole16(0); 20915330213cSSepherosa Ziehau TXD->upper_setup.tcp_fields.tucso = 20925330213cSSepherosa Ziehau hdr_len + offsetof(struct tcphdr, th_sum); 20935330213cSSepherosa Ziehau cmd |= E1000_TXD_CMD_TCP; 20945330213cSSepherosa Ziehau *txd_upper |= E1000_TXD_POPTS_TXSM << 8; 20955330213cSSepherosa Ziehau } else if (csum_flags & CSUM_UDP) { 20965330213cSSepherosa Ziehau /* 20975330213cSSepherosa Ziehau * Start offset for header checksum calculation. 20985330213cSSepherosa Ziehau * End offset for header checksum calculation. 20995330213cSSepherosa Ziehau * Offset of place to put the checksum. 21005330213cSSepherosa Ziehau */ 21015330213cSSepherosa Ziehau TXD->upper_setup.tcp_fields.tucss = hdr_len; 21025330213cSSepherosa Ziehau TXD->upper_setup.tcp_fields.tucse = htole16(0); 21035330213cSSepherosa Ziehau TXD->upper_setup.tcp_fields.tucso = 21045330213cSSepherosa Ziehau hdr_len + offsetof(struct udphdr, uh_sum); 21055330213cSSepherosa Ziehau *txd_upper |= E1000_TXD_POPTS_TXSM << 8; 21065330213cSSepherosa Ziehau } 21075330213cSSepherosa Ziehau 21085330213cSSepherosa Ziehau *txd_lower = E1000_TXD_CMD_DEXT | /* Extended descr type */ 21095330213cSSepherosa Ziehau E1000_TXD_DTYP_D; /* Data descr */ 21105330213cSSepherosa Ziehau 21115330213cSSepherosa Ziehau /* Save the information for this csum offloading context */ 21125330213cSSepherosa Ziehau sc->csum_ehlen = ehdrlen; 21135330213cSSepherosa Ziehau sc->csum_iphlen = ip_hlen; 21145330213cSSepherosa Ziehau sc->csum_flags = csum_flags; 21155330213cSSepherosa Ziehau sc->csum_txd_upper = *txd_upper; 21165330213cSSepherosa Ziehau sc->csum_txd_lower = *txd_lower; 21175330213cSSepherosa Ziehau 21185330213cSSepherosa Ziehau TXD->tcp_seg_setup.data = htole32(0); 21195330213cSSepherosa Ziehau TXD->cmd_and_length = 21205330213cSSepherosa Ziehau htole32(E1000_TXD_CMD_IFCS | E1000_TXD_CMD_DEXT | cmd); 21215330213cSSepherosa Ziehau 21225330213cSSepherosa Ziehau if (++curr_txd == sc->num_tx_desc) 21235330213cSSepherosa Ziehau curr_txd = 0; 21245330213cSSepherosa Ziehau 21255330213cSSepherosa Ziehau KKASSERT(sc->num_tx_desc_avail > 0); 21265330213cSSepherosa Ziehau sc->num_tx_desc_avail--; 21275330213cSSepherosa Ziehau 21285330213cSSepherosa Ziehau sc->next_avail_tx_desc = curr_txd; 21295330213cSSepherosa Ziehau return 1; 21305330213cSSepherosa Ziehau } 21315330213cSSepherosa Ziehau 21325330213cSSepherosa Ziehau static int 21335330213cSSepherosa Ziehau emx_txcsum_pullup(struct emx_softc *sc, struct mbuf **m0) 21345330213cSSepherosa Ziehau { 21355330213cSSepherosa Ziehau struct mbuf *m = *m0; 21365330213cSSepherosa Ziehau struct ether_header *eh; 21375330213cSSepherosa Ziehau int len; 21385330213cSSepherosa Ziehau 21395330213cSSepherosa Ziehau sc->tx_csum_try_pullup++; 21405330213cSSepherosa Ziehau 21415330213cSSepherosa Ziehau len = ETHER_HDR_LEN + EMX_IPVHL_SIZE; 21425330213cSSepherosa Ziehau 21435330213cSSepherosa Ziehau if (__predict_false(!M_WRITABLE(m))) { 21445330213cSSepherosa Ziehau if (__predict_false(m->m_len < ETHER_HDR_LEN)) { 21455330213cSSepherosa Ziehau sc->tx_csum_drop1++; 21465330213cSSepherosa Ziehau m_freem(m); 21475330213cSSepherosa Ziehau *m0 = NULL; 21485330213cSSepherosa Ziehau return ENOBUFS; 21495330213cSSepherosa Ziehau } 21505330213cSSepherosa Ziehau eh = mtod(m, struct ether_header *); 21515330213cSSepherosa Ziehau 21525330213cSSepherosa Ziehau if (eh->ether_type == htons(ETHERTYPE_VLAN)) 21535330213cSSepherosa Ziehau len += EVL_ENCAPLEN; 21545330213cSSepherosa Ziehau 21553752657eSSepherosa Ziehau if (m->m_len < len) { 21565330213cSSepherosa Ziehau sc->tx_csum_drop2++; 21575330213cSSepherosa Ziehau m_freem(m); 21585330213cSSepherosa Ziehau *m0 = NULL; 21595330213cSSepherosa Ziehau return ENOBUFS; 21605330213cSSepherosa Ziehau } 21615330213cSSepherosa Ziehau return 0; 21625330213cSSepherosa Ziehau } 21635330213cSSepherosa Ziehau 21645330213cSSepherosa Ziehau if (__predict_false(m->m_len < ETHER_HDR_LEN)) { 21655330213cSSepherosa Ziehau sc->tx_csum_pullup1++; 21665330213cSSepherosa Ziehau m = m_pullup(m, ETHER_HDR_LEN); 21675330213cSSepherosa Ziehau if (m == NULL) { 21685330213cSSepherosa Ziehau sc->tx_csum_pullup1_failed++; 21695330213cSSepherosa Ziehau *m0 = NULL; 21705330213cSSepherosa Ziehau return ENOBUFS; 21715330213cSSepherosa Ziehau } 21725330213cSSepherosa Ziehau *m0 = m; 21735330213cSSepherosa Ziehau } 21745330213cSSepherosa Ziehau eh = mtod(m, struct ether_header *); 21755330213cSSepherosa Ziehau 21765330213cSSepherosa Ziehau if (eh->ether_type == htons(ETHERTYPE_VLAN)) 21775330213cSSepherosa Ziehau len += EVL_ENCAPLEN; 21785330213cSSepherosa Ziehau 21793752657eSSepherosa Ziehau if (m->m_len < len) { 21805330213cSSepherosa Ziehau sc->tx_csum_pullup2++; 21815330213cSSepherosa Ziehau m = m_pullup(m, len); 21825330213cSSepherosa Ziehau if (m == NULL) { 21835330213cSSepherosa Ziehau sc->tx_csum_pullup2_failed++; 21845330213cSSepherosa Ziehau *m0 = NULL; 21855330213cSSepherosa Ziehau return ENOBUFS; 21865330213cSSepherosa Ziehau } 21875330213cSSepherosa Ziehau *m0 = m; 21885330213cSSepherosa Ziehau } 21895330213cSSepherosa Ziehau return 0; 21905330213cSSepherosa Ziehau } 21915330213cSSepherosa Ziehau 21925330213cSSepherosa Ziehau static void 21935330213cSSepherosa Ziehau emx_txeof(struct emx_softc *sc) 21945330213cSSepherosa Ziehau { 21955330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 21965330213cSSepherosa Ziehau struct emx_buf *tx_buffer; 21975330213cSSepherosa Ziehau int first, num_avail; 21985330213cSSepherosa Ziehau 21995330213cSSepherosa Ziehau if (sc->tx_dd_head == sc->tx_dd_tail) 22005330213cSSepherosa Ziehau return; 22015330213cSSepherosa Ziehau 22025330213cSSepherosa Ziehau if (sc->num_tx_desc_avail == sc->num_tx_desc) 22035330213cSSepherosa Ziehau return; 22045330213cSSepherosa Ziehau 22055330213cSSepherosa Ziehau num_avail = sc->num_tx_desc_avail; 22065330213cSSepherosa Ziehau first = sc->next_tx_to_clean; 22075330213cSSepherosa Ziehau 22085330213cSSepherosa Ziehau while (sc->tx_dd_head != sc->tx_dd_tail) { 22095330213cSSepherosa Ziehau int dd_idx = sc->tx_dd[sc->tx_dd_head]; 221070172a73SSepherosa Ziehau struct e1000_tx_desc *tx_desc; 22115330213cSSepherosa Ziehau 22125330213cSSepherosa Ziehau tx_desc = &sc->tx_desc_base[dd_idx]; 22135330213cSSepherosa Ziehau if (tx_desc->upper.fields.status & E1000_TXD_STAT_DD) { 22145330213cSSepherosa Ziehau EMX_INC_TXDD_IDX(sc->tx_dd_head); 22155330213cSSepherosa Ziehau 22165330213cSSepherosa Ziehau if (++dd_idx == sc->num_tx_desc) 22175330213cSSepherosa Ziehau dd_idx = 0; 22185330213cSSepherosa Ziehau 22195330213cSSepherosa Ziehau while (first != dd_idx) { 22205330213cSSepherosa Ziehau logif(pkt_txclean); 22215330213cSSepherosa Ziehau 22225330213cSSepherosa Ziehau num_avail++; 22235330213cSSepherosa Ziehau 222470172a73SSepherosa Ziehau tx_buffer = &sc->tx_buffer_area[first]; 22255330213cSSepherosa Ziehau if (tx_buffer->m_head) { 22265330213cSSepherosa Ziehau ifp->if_opackets++; 22275330213cSSepherosa Ziehau bus_dmamap_unload(sc->txtag, 22285330213cSSepherosa Ziehau tx_buffer->map); 22295330213cSSepherosa Ziehau m_freem(tx_buffer->m_head); 22305330213cSSepherosa Ziehau tx_buffer->m_head = NULL; 22315330213cSSepherosa Ziehau } 22325330213cSSepherosa Ziehau 22335330213cSSepherosa Ziehau if (++first == sc->num_tx_desc) 22345330213cSSepherosa Ziehau first = 0; 22355330213cSSepherosa Ziehau } 22365330213cSSepherosa Ziehau } else { 22375330213cSSepherosa Ziehau break; 22385330213cSSepherosa Ziehau } 22395330213cSSepherosa Ziehau } 22405330213cSSepherosa Ziehau sc->next_tx_to_clean = first; 22415330213cSSepherosa Ziehau sc->num_tx_desc_avail = num_avail; 22425330213cSSepherosa Ziehau 22435330213cSSepherosa Ziehau if (sc->tx_dd_head == sc->tx_dd_tail) { 22445330213cSSepherosa Ziehau sc->tx_dd_head = 0; 22455330213cSSepherosa Ziehau sc->tx_dd_tail = 0; 22465330213cSSepherosa Ziehau } 22475330213cSSepherosa Ziehau 22485330213cSSepherosa Ziehau if (!EMX_IS_OACTIVE(sc)) { 22495330213cSSepherosa Ziehau ifp->if_flags &= ~IFF_OACTIVE; 22505330213cSSepherosa Ziehau 22515330213cSSepherosa Ziehau /* All clean, turn off the timer */ 22525330213cSSepherosa Ziehau if (sc->num_tx_desc_avail == sc->num_tx_desc) 22535330213cSSepherosa Ziehau ifp->if_timer = 0; 22545330213cSSepherosa Ziehau } 22555330213cSSepherosa Ziehau } 22565330213cSSepherosa Ziehau 22575330213cSSepherosa Ziehau static void 22585330213cSSepherosa Ziehau emx_tx_collect(struct emx_softc *sc) 22595330213cSSepherosa Ziehau { 22605330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 22615330213cSSepherosa Ziehau struct emx_buf *tx_buffer; 22625330213cSSepherosa Ziehau int tdh, first, num_avail, dd_idx = -1; 22635330213cSSepherosa Ziehau 22645330213cSSepherosa Ziehau if (sc->num_tx_desc_avail == sc->num_tx_desc) 22655330213cSSepherosa Ziehau return; 22665330213cSSepherosa Ziehau 22675330213cSSepherosa Ziehau tdh = E1000_READ_REG(&sc->hw, E1000_TDH(0)); 22685330213cSSepherosa Ziehau if (tdh == sc->next_tx_to_clean) 22695330213cSSepherosa Ziehau return; 22705330213cSSepherosa Ziehau 22715330213cSSepherosa Ziehau if (sc->tx_dd_head != sc->tx_dd_tail) 22725330213cSSepherosa Ziehau dd_idx = sc->tx_dd[sc->tx_dd_head]; 22735330213cSSepherosa Ziehau 22745330213cSSepherosa Ziehau num_avail = sc->num_tx_desc_avail; 22755330213cSSepherosa Ziehau first = sc->next_tx_to_clean; 22765330213cSSepherosa Ziehau 22775330213cSSepherosa Ziehau while (first != tdh) { 22785330213cSSepherosa Ziehau logif(pkt_txclean); 22795330213cSSepherosa Ziehau 22805330213cSSepherosa Ziehau num_avail++; 22815330213cSSepherosa Ziehau 228270172a73SSepherosa Ziehau tx_buffer = &sc->tx_buffer_area[first]; 22835330213cSSepherosa Ziehau if (tx_buffer->m_head) { 22845330213cSSepherosa Ziehau ifp->if_opackets++; 22855330213cSSepherosa Ziehau bus_dmamap_unload(sc->txtag, 22865330213cSSepherosa Ziehau tx_buffer->map); 22875330213cSSepherosa Ziehau m_freem(tx_buffer->m_head); 22885330213cSSepherosa Ziehau tx_buffer->m_head = NULL; 22895330213cSSepherosa Ziehau } 22905330213cSSepherosa Ziehau 22915330213cSSepherosa Ziehau if (first == dd_idx) { 22925330213cSSepherosa Ziehau EMX_INC_TXDD_IDX(sc->tx_dd_head); 22935330213cSSepherosa Ziehau if (sc->tx_dd_head == sc->tx_dd_tail) { 22945330213cSSepherosa Ziehau sc->tx_dd_head = 0; 22955330213cSSepherosa Ziehau sc->tx_dd_tail = 0; 22965330213cSSepherosa Ziehau dd_idx = -1; 22975330213cSSepherosa Ziehau } else { 22985330213cSSepherosa Ziehau dd_idx = sc->tx_dd[sc->tx_dd_head]; 22995330213cSSepherosa Ziehau } 23005330213cSSepherosa Ziehau } 23015330213cSSepherosa Ziehau 23025330213cSSepherosa Ziehau if (++first == sc->num_tx_desc) 23035330213cSSepherosa Ziehau first = 0; 23045330213cSSepherosa Ziehau } 23055330213cSSepherosa Ziehau sc->next_tx_to_clean = first; 23065330213cSSepherosa Ziehau sc->num_tx_desc_avail = num_avail; 23075330213cSSepherosa Ziehau 23085330213cSSepherosa Ziehau if (!EMX_IS_OACTIVE(sc)) { 23095330213cSSepherosa Ziehau ifp->if_flags &= ~IFF_OACTIVE; 23105330213cSSepherosa Ziehau 23115330213cSSepherosa Ziehau /* All clean, turn off the timer */ 23125330213cSSepherosa Ziehau if (sc->num_tx_desc_avail == sc->num_tx_desc) 23135330213cSSepherosa Ziehau ifp->if_timer = 0; 23145330213cSSepherosa Ziehau } 23155330213cSSepherosa Ziehau } 23165330213cSSepherosa Ziehau 23175330213cSSepherosa Ziehau /* 23185330213cSSepherosa Ziehau * When Link is lost sometimes there is work still in the TX ring 23195330213cSSepherosa Ziehau * which will result in a watchdog, rather than allow that do an 23205330213cSSepherosa Ziehau * attempted cleanup and then reinit here. Note that this has been 23215330213cSSepherosa Ziehau * seens mostly with fiber adapters. 23225330213cSSepherosa Ziehau */ 23235330213cSSepherosa Ziehau static void 23245330213cSSepherosa Ziehau emx_tx_purge(struct emx_softc *sc) 23255330213cSSepherosa Ziehau { 23265330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 23275330213cSSepherosa Ziehau 23285330213cSSepherosa Ziehau if (!sc->link_active && ifp->if_timer) { 23295330213cSSepherosa Ziehau emx_tx_collect(sc); 23305330213cSSepherosa Ziehau if (ifp->if_timer) { 23315330213cSSepherosa Ziehau if_printf(ifp, "Link lost, TX pending, reinit\n"); 23325330213cSSepherosa Ziehau ifp->if_timer = 0; 23335330213cSSepherosa Ziehau emx_init(sc); 23345330213cSSepherosa Ziehau } 23355330213cSSepherosa Ziehau } 23365330213cSSepherosa Ziehau } 23375330213cSSepherosa Ziehau 23385330213cSSepherosa Ziehau static int 23395330213cSSepherosa Ziehau emx_newbuf(struct emx_softc *sc, int i, int init) 23405330213cSSepherosa Ziehau { 23415330213cSSepherosa Ziehau struct mbuf *m; 23425330213cSSepherosa Ziehau bus_dma_segment_t seg; 23435330213cSSepherosa Ziehau bus_dmamap_t map; 23445330213cSSepherosa Ziehau struct emx_buf *rx_buffer; 23455330213cSSepherosa Ziehau int error, nseg; 23465330213cSSepherosa Ziehau 23475330213cSSepherosa Ziehau m = m_getcl(init ? MB_WAIT : MB_DONTWAIT, MT_DATA, M_PKTHDR); 23485330213cSSepherosa Ziehau if (m == NULL) { 23495330213cSSepherosa Ziehau sc->mbuf_cluster_failed++; 23505330213cSSepherosa Ziehau if (init) { 23515330213cSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, 23525330213cSSepherosa Ziehau "Unable to allocate RX mbuf\n"); 23535330213cSSepherosa Ziehau } 23545330213cSSepherosa Ziehau return (ENOBUFS); 23555330213cSSepherosa Ziehau } 23565330213cSSepherosa Ziehau m->m_len = m->m_pkthdr.len = MCLBYTES; 23575330213cSSepherosa Ziehau 23585330213cSSepherosa Ziehau if (sc->max_frame_size <= MCLBYTES - ETHER_ALIGN) 23595330213cSSepherosa Ziehau m_adj(m, ETHER_ALIGN); 23605330213cSSepherosa Ziehau 23615330213cSSepherosa Ziehau error = bus_dmamap_load_mbuf_segment(sc->rxtag, 23625330213cSSepherosa Ziehau sc->rx_sparemap, m, 23635330213cSSepherosa Ziehau &seg, 1, &nseg, BUS_DMA_NOWAIT); 23645330213cSSepherosa Ziehau if (error) { 23655330213cSSepherosa Ziehau m_freem(m); 23665330213cSSepherosa Ziehau if (init) { 23675330213cSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, 23685330213cSSepherosa Ziehau "Unable to load RX mbuf\n"); 23695330213cSSepherosa Ziehau } 23705330213cSSepherosa Ziehau return (error); 23715330213cSSepherosa Ziehau } 23725330213cSSepherosa Ziehau 23735330213cSSepherosa Ziehau rx_buffer = &sc->rx_buffer_area[i]; 23745330213cSSepherosa Ziehau if (rx_buffer->m_head != NULL) 23755330213cSSepherosa Ziehau bus_dmamap_unload(sc->rxtag, rx_buffer->map); 23765330213cSSepherosa Ziehau 23775330213cSSepherosa Ziehau map = rx_buffer->map; 23785330213cSSepherosa Ziehau rx_buffer->map = sc->rx_sparemap; 23795330213cSSepherosa Ziehau sc->rx_sparemap = map; 23805330213cSSepherosa Ziehau 23815330213cSSepherosa Ziehau rx_buffer->m_head = m; 23825330213cSSepherosa Ziehau 23835330213cSSepherosa Ziehau sc->rx_desc_base[i].buffer_addr = htole64(seg.ds_addr); 23845330213cSSepherosa Ziehau return (0); 23855330213cSSepherosa Ziehau } 23865330213cSSepherosa Ziehau 23875330213cSSepherosa Ziehau static int 23885330213cSSepherosa Ziehau emx_create_rx_ring(struct emx_softc *sc) 23895330213cSSepherosa Ziehau { 23905330213cSSepherosa Ziehau device_t dev = sc->dev; 23915330213cSSepherosa Ziehau struct emx_buf *rx_buffer; 2392bdca134fSSepherosa Ziehau int i, error, rsize; 2393bdca134fSSepherosa Ziehau 2394bdca134fSSepherosa Ziehau /* 2395bdca134fSSepherosa Ziehau * Validate number of receive descriptors. It must not exceed 2396bdca134fSSepherosa Ziehau * hardware maximum, and must be multiple of E1000_DBA_ALIGN. 2397bdca134fSSepherosa Ziehau */ 2398bdca134fSSepherosa Ziehau if ((emx_rxd * sizeof(struct e1000_rx_desc)) % EMX_DBA_ALIGN != 0 || 2399bdca134fSSepherosa Ziehau emx_rxd > EMX_MAX_RXD || emx_rxd < EMX_MIN_RXD) { 2400bdca134fSSepherosa Ziehau device_printf(dev, "Using %d RX descriptors instead of %d!\n", 2401bdca134fSSepherosa Ziehau EMX_DEFAULT_RXD, emx_rxd); 2402bdca134fSSepherosa Ziehau sc->num_rx_desc = EMX_DEFAULT_RXD; 2403bdca134fSSepherosa Ziehau } else { 2404bdca134fSSepherosa Ziehau sc->num_rx_desc = emx_rxd; 2405bdca134fSSepherosa Ziehau } 2406bdca134fSSepherosa Ziehau 2407bdca134fSSepherosa Ziehau /* 2408bdca134fSSepherosa Ziehau * Allocate Receive Descriptor ring 2409bdca134fSSepherosa Ziehau */ 2410bdca134fSSepherosa Ziehau rsize = roundup2(sc->num_rx_desc * sizeof(struct e1000_rx_desc), 2411bdca134fSSepherosa Ziehau EMX_DBA_ALIGN); 2412*a596084cSSepherosa Ziehau sc->rx_desc_base = bus_dmamem_coherent_any(sc->parent_dtag, 2413*a596084cSSepherosa Ziehau EMX_DBA_ALIGN, rsize, BUS_DMA_WAITOK, 2414*a596084cSSepherosa Ziehau &sc->rx_desc_dtag, &sc->rx_desc_dmap, 2415*a596084cSSepherosa Ziehau &sc->rx_desc_paddr); 2416*a596084cSSepherosa Ziehau if (sc->rx_desc_base == NULL) { 2417bdca134fSSepherosa Ziehau device_printf(dev, "Unable to allocate rx_desc memory\n"); 2418*a596084cSSepherosa Ziehau return ENOMEM; 2419bdca134fSSepherosa Ziehau } 24205330213cSSepherosa Ziehau 24215330213cSSepherosa Ziehau sc->rx_buffer_area = 24225330213cSSepherosa Ziehau kmalloc(sizeof(struct emx_buf) * sc->num_rx_desc, 24235330213cSSepherosa Ziehau M_DEVBUF, M_WAITOK | M_ZERO); 24245330213cSSepherosa Ziehau 24255330213cSSepherosa Ziehau /* 24265330213cSSepherosa Ziehau * Create DMA tag for rx buffers 24275330213cSSepherosa Ziehau */ 24285330213cSSepherosa Ziehau error = bus_dma_tag_create(sc->parent_dtag, /* parent */ 24295330213cSSepherosa Ziehau 1, 0, /* alignment, bounds */ 24305330213cSSepherosa Ziehau BUS_SPACE_MAXADDR, /* lowaddr */ 24315330213cSSepherosa Ziehau BUS_SPACE_MAXADDR, /* highaddr */ 24325330213cSSepherosa Ziehau NULL, NULL, /* filter, filterarg */ 24335330213cSSepherosa Ziehau MCLBYTES, /* maxsize */ 24345330213cSSepherosa Ziehau 1, /* nsegments */ 24355330213cSSepherosa Ziehau MCLBYTES, /* maxsegsize */ 24365330213cSSepherosa Ziehau BUS_DMA_WAITOK | BUS_DMA_ALLOCNOW, /* flags */ 24375330213cSSepherosa Ziehau &sc->rxtag); 24385330213cSSepherosa Ziehau if (error) { 24395330213cSSepherosa Ziehau device_printf(dev, "Unable to allocate RX DMA tag\n"); 24405330213cSSepherosa Ziehau kfree(sc->rx_buffer_area, M_DEVBUF); 24415330213cSSepherosa Ziehau sc->rx_buffer_area = NULL; 24425330213cSSepherosa Ziehau return error; 24435330213cSSepherosa Ziehau } 24445330213cSSepherosa Ziehau 24455330213cSSepherosa Ziehau /* 24465330213cSSepherosa Ziehau * Create spare DMA map for rx buffers 24475330213cSSepherosa Ziehau */ 24485330213cSSepherosa Ziehau error = bus_dmamap_create(sc->rxtag, BUS_DMA_WAITOK, 24495330213cSSepherosa Ziehau &sc->rx_sparemap); 24505330213cSSepherosa Ziehau if (error) { 24515330213cSSepherosa Ziehau device_printf(dev, "Unable to create spare RX DMA map\n"); 24525330213cSSepherosa Ziehau bus_dma_tag_destroy(sc->rxtag); 24535330213cSSepherosa Ziehau kfree(sc->rx_buffer_area, M_DEVBUF); 24545330213cSSepherosa Ziehau sc->rx_buffer_area = NULL; 24555330213cSSepherosa Ziehau return error; 24565330213cSSepherosa Ziehau } 24575330213cSSepherosa Ziehau 24585330213cSSepherosa Ziehau /* 24595330213cSSepherosa Ziehau * Create DMA maps for rx buffers 24605330213cSSepherosa Ziehau */ 24615330213cSSepherosa Ziehau for (i = 0; i < sc->num_rx_desc; i++) { 24625330213cSSepherosa Ziehau rx_buffer = &sc->rx_buffer_area[i]; 24635330213cSSepherosa Ziehau 24645330213cSSepherosa Ziehau error = bus_dmamap_create(sc->rxtag, BUS_DMA_WAITOK, 24655330213cSSepherosa Ziehau &rx_buffer->map); 24665330213cSSepherosa Ziehau if (error) { 24675330213cSSepherosa Ziehau device_printf(dev, "Unable to create RX DMA map\n"); 24685330213cSSepherosa Ziehau emx_destroy_rx_ring(sc, i); 24695330213cSSepherosa Ziehau return error; 24705330213cSSepherosa Ziehau } 24715330213cSSepherosa Ziehau } 24725330213cSSepherosa Ziehau return (0); 24735330213cSSepherosa Ziehau } 24745330213cSSepherosa Ziehau 24755330213cSSepherosa Ziehau static int 24765330213cSSepherosa Ziehau emx_init_rx_ring(struct emx_softc *sc) 24775330213cSSepherosa Ziehau { 24785330213cSSepherosa Ziehau int i, error; 24795330213cSSepherosa Ziehau 24805330213cSSepherosa Ziehau /* Reset descriptor ring */ 24815330213cSSepherosa Ziehau bzero(sc->rx_desc_base, 24825330213cSSepherosa Ziehau sizeof(struct e1000_rx_desc) * sc->num_rx_desc); 24835330213cSSepherosa Ziehau 24845330213cSSepherosa Ziehau /* Allocate new ones. */ 24855330213cSSepherosa Ziehau for (i = 0; i < sc->num_rx_desc; i++) { 24865330213cSSepherosa Ziehau error = emx_newbuf(sc, i, 1); 24875330213cSSepherosa Ziehau if (error) 24885330213cSSepherosa Ziehau return (error); 24895330213cSSepherosa Ziehau } 24905330213cSSepherosa Ziehau 24915330213cSSepherosa Ziehau /* Setup our descriptor pointers */ 24925330213cSSepherosa Ziehau sc->next_rx_desc_to_check = 0; 24935330213cSSepherosa Ziehau 24945330213cSSepherosa Ziehau return (0); 24955330213cSSepherosa Ziehau } 24965330213cSSepherosa Ziehau 24975330213cSSepherosa Ziehau static void 24985330213cSSepherosa Ziehau emx_init_rx_unit(struct emx_softc *sc) 24995330213cSSepherosa Ziehau { 25005330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 25015330213cSSepherosa Ziehau uint64_t bus_addr; 25025330213cSSepherosa Ziehau uint32_t rctl, rxcsum; 25035330213cSSepherosa Ziehau 25045330213cSSepherosa Ziehau /* 25055330213cSSepherosa Ziehau * Make sure receives are disabled while setting 25065330213cSSepherosa Ziehau * up the descriptor ring 25075330213cSSepherosa Ziehau */ 25085330213cSSepherosa Ziehau rctl = E1000_READ_REG(&sc->hw, E1000_RCTL); 25095330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RCTL, rctl & ~E1000_RCTL_EN); 25105330213cSSepherosa Ziehau 25115330213cSSepherosa Ziehau /* 25125330213cSSepherosa Ziehau * Set the interrupt throttling rate. Value is calculated 25135330213cSSepherosa Ziehau * as ITR = 1 / (INT_THROTTLE_CEIL * 256ns) 25145330213cSSepherosa Ziehau */ 25155330213cSSepherosa Ziehau if (sc->int_throttle_ceil) { 25165330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_ITR, 25175330213cSSepherosa Ziehau 1000000000 / 256 / sc->int_throttle_ceil); 25185330213cSSepherosa Ziehau } else { 25195330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_ITR, 0); 25205330213cSSepherosa Ziehau } 25215330213cSSepherosa Ziehau 25225330213cSSepherosa Ziehau /* Disable accelerated ackknowledge */ 25235330213cSSepherosa Ziehau if (sc->hw.mac.type == e1000_82574) { 25245330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, 25255330213cSSepherosa Ziehau E1000_RFCTL, E1000_RFCTL_ACK_DIS); 25265330213cSSepherosa Ziehau } 25275330213cSSepherosa Ziehau 25285330213cSSepherosa Ziehau /* Setup the Base and Length of the Rx Descriptor Ring */ 2529*a596084cSSepherosa Ziehau bus_addr = sc->rx_desc_paddr; 25305330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDLEN(0), 25315330213cSSepherosa Ziehau sc->num_rx_desc * sizeof(struct e1000_rx_desc)); 25325330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDBAH(0), (uint32_t)(bus_addr >> 32)); 25335330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDBAL(0), (uint32_t)bus_addr); 25345330213cSSepherosa Ziehau 25355330213cSSepherosa Ziehau /* Setup the Receive Control Register */ 25365330213cSSepherosa Ziehau rctl &= ~(3 << E1000_RCTL_MO_SHIFT); 25375330213cSSepherosa Ziehau rctl |= E1000_RCTL_EN | E1000_RCTL_BAM | E1000_RCTL_LBM_NO | 25385330213cSSepherosa Ziehau E1000_RCTL_RDMTS_HALF | 25395330213cSSepherosa Ziehau (sc->hw.mac.mc_filter_type << E1000_RCTL_MO_SHIFT); 25405330213cSSepherosa Ziehau 25415330213cSSepherosa Ziehau /* Make sure VLAN Filters are off */ 25425330213cSSepherosa Ziehau rctl &= ~E1000_RCTL_VFE; 25435330213cSSepherosa Ziehau 25445330213cSSepherosa Ziehau if (e1000_tbi_sbp_enabled_82543(&sc->hw)) 25455330213cSSepherosa Ziehau rctl |= E1000_RCTL_SBP; 25465330213cSSepherosa Ziehau else 25475330213cSSepherosa Ziehau rctl &= ~E1000_RCTL_SBP; 25485330213cSSepherosa Ziehau 25495330213cSSepherosa Ziehau switch (sc->rx_buffer_len) { 25505330213cSSepherosa Ziehau default: 25515330213cSSepherosa Ziehau case 2048: 25525330213cSSepherosa Ziehau rctl |= E1000_RCTL_SZ_2048; 25535330213cSSepherosa Ziehau break; 25545330213cSSepherosa Ziehau 25555330213cSSepherosa Ziehau case 4096: 25565330213cSSepherosa Ziehau rctl |= E1000_RCTL_SZ_4096 | 25575330213cSSepherosa Ziehau E1000_RCTL_BSEX | E1000_RCTL_LPE; 25585330213cSSepherosa Ziehau break; 25595330213cSSepherosa Ziehau 25605330213cSSepherosa Ziehau case 8192: 25615330213cSSepherosa Ziehau rctl |= E1000_RCTL_SZ_8192 | 25625330213cSSepherosa Ziehau E1000_RCTL_BSEX | E1000_RCTL_LPE; 25635330213cSSepherosa Ziehau break; 25645330213cSSepherosa Ziehau 25655330213cSSepherosa Ziehau case 16384: 25665330213cSSepherosa Ziehau rctl |= E1000_RCTL_SZ_16384 | 25675330213cSSepherosa Ziehau E1000_RCTL_BSEX | E1000_RCTL_LPE; 25685330213cSSepherosa Ziehau break; 25695330213cSSepherosa Ziehau } 25705330213cSSepherosa Ziehau 25715330213cSSepherosa Ziehau if (ifp->if_mtu > ETHERMTU) 25725330213cSSepherosa Ziehau rctl |= E1000_RCTL_LPE; 25735330213cSSepherosa Ziehau else 25745330213cSSepherosa Ziehau rctl &= ~E1000_RCTL_LPE; 25755330213cSSepherosa Ziehau 25765330213cSSepherosa Ziehau /* Receive Checksum Offload for TCP and UDP */ 25775330213cSSepherosa Ziehau if (ifp->if_capenable & IFCAP_RXCSUM) { 25785330213cSSepherosa Ziehau rxcsum = E1000_READ_REG(&sc->hw, E1000_RXCSUM); 25795330213cSSepherosa Ziehau rxcsum |= (E1000_RXCSUM_IPOFL | E1000_RXCSUM_TUOFL); 25805330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RXCSUM, rxcsum); 25815330213cSSepherosa Ziehau } 25825330213cSSepherosa Ziehau 25835330213cSSepherosa Ziehau /* 25845330213cSSepherosa Ziehau * XXX TEMPORARY WORKAROUND: on some systems with 82573 25855330213cSSepherosa Ziehau * long latencies are observed, like Lenovo X60. This 25865330213cSSepherosa Ziehau * change eliminates the problem, but since having positive 25875330213cSSepherosa Ziehau * values in RDTR is a known source of problems on other 25885330213cSSepherosa Ziehau * platforms another solution is being sought. 25895330213cSSepherosa Ziehau */ 25905330213cSSepherosa Ziehau if (emx_82573_workaround && sc->hw.mac.type == e1000_82573) { 25915330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RADV, EMX_RADV_82573); 25925330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDTR, EMX_RDTR_82573); 25935330213cSSepherosa Ziehau } 25945330213cSSepherosa Ziehau 25955330213cSSepherosa Ziehau /* Enable Receives */ 25965330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RCTL, rctl); 25975330213cSSepherosa Ziehau 25985330213cSSepherosa Ziehau /* 25995330213cSSepherosa Ziehau * Setup the HW Rx Head and Tail Descriptor Pointers 26005330213cSSepherosa Ziehau */ 26015330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDH(0), 0); 26025330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDT(0), sc->num_rx_desc - 1); 26035330213cSSepherosa Ziehau } 26045330213cSSepherosa Ziehau 26055330213cSSepherosa Ziehau static void 26065330213cSSepherosa Ziehau emx_destroy_rx_ring(struct emx_softc *sc, int ndesc) 26075330213cSSepherosa Ziehau { 26085330213cSSepherosa Ziehau struct emx_buf *rx_buffer; 26095330213cSSepherosa Ziehau int i; 26105330213cSSepherosa Ziehau 2611bdca134fSSepherosa Ziehau /* Free Receive Descriptor ring */ 2612*a596084cSSepherosa Ziehau if (sc->rx_desc_base) { 2613*a596084cSSepherosa Ziehau bus_dmamap_unload(sc->rx_desc_dtag, sc->rx_desc_dmap); 2614*a596084cSSepherosa Ziehau bus_dmamem_free(sc->rx_desc_dtag, sc->rx_desc_base, 2615*a596084cSSepherosa Ziehau sc->rx_desc_dmap); 2616*a596084cSSepherosa Ziehau bus_dma_tag_destroy(sc->rx_desc_dtag); 2617*a596084cSSepherosa Ziehau 2618*a596084cSSepherosa Ziehau sc->rx_desc_base = NULL; 2619*a596084cSSepherosa Ziehau } 2620bdca134fSSepherosa Ziehau 26215330213cSSepherosa Ziehau if (sc->rx_buffer_area == NULL) 26225330213cSSepherosa Ziehau return; 26235330213cSSepherosa Ziehau 26245330213cSSepherosa Ziehau for (i = 0; i < ndesc; i++) { 26255330213cSSepherosa Ziehau rx_buffer = &sc->rx_buffer_area[i]; 26265330213cSSepherosa Ziehau 26275330213cSSepherosa Ziehau KKASSERT(rx_buffer->m_head == NULL); 26285330213cSSepherosa Ziehau bus_dmamap_destroy(sc->rxtag, rx_buffer->map); 26295330213cSSepherosa Ziehau } 26305330213cSSepherosa Ziehau bus_dmamap_destroy(sc->rxtag, sc->rx_sparemap); 26315330213cSSepherosa Ziehau bus_dma_tag_destroy(sc->rxtag); 26325330213cSSepherosa Ziehau 26335330213cSSepherosa Ziehau kfree(sc->rx_buffer_area, M_DEVBUF); 26345330213cSSepherosa Ziehau sc->rx_buffer_area = NULL; 26355330213cSSepherosa Ziehau } 26365330213cSSepherosa Ziehau 26375330213cSSepherosa Ziehau static void 26385330213cSSepherosa Ziehau emx_rxeof(struct emx_softc *sc, int count) 26395330213cSSepherosa Ziehau { 26405330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 26415330213cSSepherosa Ziehau uint8_t status, accept_frame = 0, eop = 0; 26425330213cSSepherosa Ziehau uint16_t len, desc_len, prev_len_adj; 26435330213cSSepherosa Ziehau struct e1000_rx_desc *current_desc; 26445330213cSSepherosa Ziehau struct mbuf *mp; 26455330213cSSepherosa Ziehau int i; 26465330213cSSepherosa Ziehau struct mbuf_chain chain[MAXCPU]; 26475330213cSSepherosa Ziehau 26485330213cSSepherosa Ziehau i = sc->next_rx_desc_to_check; 26495330213cSSepherosa Ziehau current_desc = &sc->rx_desc_base[i]; 26505330213cSSepherosa Ziehau 26515330213cSSepherosa Ziehau if (!(current_desc->status & E1000_RXD_STAT_DD)) 26525330213cSSepherosa Ziehau return; 26535330213cSSepherosa Ziehau 26545330213cSSepherosa Ziehau ether_input_chain_init(chain); 26555330213cSSepherosa Ziehau 26565330213cSSepherosa Ziehau while ((current_desc->status & E1000_RXD_STAT_DD) && count != 0) { 26575330213cSSepherosa Ziehau struct mbuf *m = NULL; 26585330213cSSepherosa Ziehau 26595330213cSSepherosa Ziehau logif(pkt_receive); 26605330213cSSepherosa Ziehau 26615330213cSSepherosa Ziehau mp = sc->rx_buffer_area[i].m_head; 26625330213cSSepherosa Ziehau 26635330213cSSepherosa Ziehau /* 26645330213cSSepherosa Ziehau * Can't defer bus_dmamap_sync(9) because TBI_ACCEPT 26655330213cSSepherosa Ziehau * needs to access the last received byte in the mbuf. 26665330213cSSepherosa Ziehau */ 26675330213cSSepherosa Ziehau bus_dmamap_sync(sc->rxtag, sc->rx_buffer_area[i].map, 26685330213cSSepherosa Ziehau BUS_DMASYNC_POSTREAD); 26695330213cSSepherosa Ziehau 26705330213cSSepherosa Ziehau accept_frame = 1; 26715330213cSSepherosa Ziehau prev_len_adj = 0; 26725330213cSSepherosa Ziehau desc_len = le16toh(current_desc->length); 26735330213cSSepherosa Ziehau status = current_desc->status; 26745330213cSSepherosa Ziehau if (status & E1000_RXD_STAT_EOP) { 26755330213cSSepherosa Ziehau count--; 26765330213cSSepherosa Ziehau eop = 1; 26775330213cSSepherosa Ziehau if (desc_len < ETHER_CRC_LEN) { 26785330213cSSepherosa Ziehau len = 0; 26795330213cSSepherosa Ziehau prev_len_adj = ETHER_CRC_LEN - desc_len; 26805330213cSSepherosa Ziehau } else { 26815330213cSSepherosa Ziehau len = desc_len - ETHER_CRC_LEN; 26825330213cSSepherosa Ziehau } 26835330213cSSepherosa Ziehau } else { 26845330213cSSepherosa Ziehau eop = 0; 26855330213cSSepherosa Ziehau len = desc_len; 26865330213cSSepherosa Ziehau } 26875330213cSSepherosa Ziehau 26885330213cSSepherosa Ziehau if (current_desc->errors & E1000_RXD_ERR_FRAME_ERR_MASK) 26895330213cSSepherosa Ziehau accept_frame = 0; 26905330213cSSepherosa Ziehau 26915330213cSSepherosa Ziehau if (accept_frame) { 26925330213cSSepherosa Ziehau if (emx_newbuf(sc, i, 0) != 0) { 26935330213cSSepherosa Ziehau ifp->if_iqdrops++; 26945330213cSSepherosa Ziehau goto discard; 26955330213cSSepherosa Ziehau } 26965330213cSSepherosa Ziehau 26975330213cSSepherosa Ziehau /* Assign correct length to the current fragment */ 26985330213cSSepherosa Ziehau mp->m_len = len; 26995330213cSSepherosa Ziehau 27005330213cSSepherosa Ziehau if (sc->fmp == NULL) { 27015330213cSSepherosa Ziehau mp->m_pkthdr.len = len; 27025330213cSSepherosa Ziehau sc->fmp = mp; /* Store the first mbuf */ 27035330213cSSepherosa Ziehau sc->lmp = mp; 27045330213cSSepherosa Ziehau } else { 27055330213cSSepherosa Ziehau /* 27065330213cSSepherosa Ziehau * Chain mbuf's together 27075330213cSSepherosa Ziehau */ 27085330213cSSepherosa Ziehau 27095330213cSSepherosa Ziehau /* 27105330213cSSepherosa Ziehau * Adjust length of previous mbuf in chain if 27115330213cSSepherosa Ziehau * we received less than 4 bytes in the last 27125330213cSSepherosa Ziehau * descriptor. 27135330213cSSepherosa Ziehau */ 27145330213cSSepherosa Ziehau if (prev_len_adj > 0) { 27155330213cSSepherosa Ziehau sc->lmp->m_len -= prev_len_adj; 27165330213cSSepherosa Ziehau sc->fmp->m_pkthdr.len -= prev_len_adj; 27175330213cSSepherosa Ziehau } 27185330213cSSepherosa Ziehau sc->lmp->m_next = mp; 27195330213cSSepherosa Ziehau sc->lmp = sc->lmp->m_next; 27205330213cSSepherosa Ziehau sc->fmp->m_pkthdr.len += len; 27215330213cSSepherosa Ziehau } 27225330213cSSepherosa Ziehau 27235330213cSSepherosa Ziehau if (eop) { 27245330213cSSepherosa Ziehau sc->fmp->m_pkthdr.rcvif = ifp; 27255330213cSSepherosa Ziehau ifp->if_ipackets++; 27265330213cSSepherosa Ziehau 27275330213cSSepherosa Ziehau if (ifp->if_capenable & IFCAP_RXCSUM) 27285330213cSSepherosa Ziehau emx_rxcsum(sc, current_desc, sc->fmp); 27295330213cSSepherosa Ziehau 27305330213cSSepherosa Ziehau if (status & E1000_RXD_STAT_VP) { 27315330213cSSepherosa Ziehau sc->fmp->m_pkthdr.ether_vlantag = 27325330213cSSepherosa Ziehau (le16toh(current_desc->special) & 27335330213cSSepherosa Ziehau E1000_RXD_SPC_VLAN_MASK); 27345330213cSSepherosa Ziehau sc->fmp->m_flags |= M_VLANTAG; 27355330213cSSepherosa Ziehau } 27365330213cSSepherosa Ziehau m = sc->fmp; 27375330213cSSepherosa Ziehau sc->fmp = NULL; 27385330213cSSepherosa Ziehau sc->lmp = NULL; 27395330213cSSepherosa Ziehau } 27405330213cSSepherosa Ziehau } else { 27415330213cSSepherosa Ziehau ifp->if_ierrors++; 27425330213cSSepherosa Ziehau discard: 27435330213cSSepherosa Ziehau #ifdef foo 27445330213cSSepherosa Ziehau /* Reuse loaded DMA map and just update mbuf chain */ 27455330213cSSepherosa Ziehau mp = sc->rx_buffer_area[i].m_head; 27465330213cSSepherosa Ziehau mp->m_len = mp->m_pkthdr.len = MCLBYTES; 27475330213cSSepherosa Ziehau mp->m_data = mp->m_ext.ext_buf; 27485330213cSSepherosa Ziehau mp->m_next = NULL; 27495330213cSSepherosa Ziehau if (sc->max_frame_size <= (MCLBYTES - ETHER_ALIGN)) 27505330213cSSepherosa Ziehau m_adj(mp, ETHER_ALIGN); 27515330213cSSepherosa Ziehau #endif 27525330213cSSepherosa Ziehau if (sc->fmp != NULL) { 27535330213cSSepherosa Ziehau m_freem(sc->fmp); 27545330213cSSepherosa Ziehau sc->fmp = NULL; 27555330213cSSepherosa Ziehau sc->lmp = NULL; 27565330213cSSepherosa Ziehau } 27575330213cSSepherosa Ziehau m = NULL; 27585330213cSSepherosa Ziehau } 27595330213cSSepherosa Ziehau 27605330213cSSepherosa Ziehau /* Zero out the receive descriptors status. */ 27615330213cSSepherosa Ziehau current_desc->status = 0; 27625330213cSSepherosa Ziehau 27635330213cSSepherosa Ziehau if (m != NULL) 27645330213cSSepherosa Ziehau ether_input_chain(ifp, m, chain); 27655330213cSSepherosa Ziehau 27665330213cSSepherosa Ziehau /* Advance our pointers to the next descriptor. */ 27675330213cSSepherosa Ziehau if (++i == sc->num_rx_desc) 27685330213cSSepherosa Ziehau i = 0; 27695330213cSSepherosa Ziehau current_desc = &sc->rx_desc_base[i]; 27705330213cSSepherosa Ziehau } 27715330213cSSepherosa Ziehau sc->next_rx_desc_to_check = i; 27725330213cSSepherosa Ziehau 27735330213cSSepherosa Ziehau ether_input_dispatch(chain); 27745330213cSSepherosa Ziehau 27755330213cSSepherosa Ziehau /* Advance the E1000's Receive Queue #0 "Tail Pointer". */ 27765330213cSSepherosa Ziehau if (--i < 0) 27775330213cSSepherosa Ziehau i = sc->num_rx_desc - 1; 27785330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDT(0), i); 27795330213cSSepherosa Ziehau } 27805330213cSSepherosa Ziehau 27815330213cSSepherosa Ziehau static void 27825330213cSSepherosa Ziehau emx_rxcsum(struct emx_softc *sc, struct e1000_rx_desc *rx_desc, 27835330213cSSepherosa Ziehau struct mbuf *mp) 27845330213cSSepherosa Ziehau { 27855330213cSSepherosa Ziehau /* Ignore Checksum bit is set */ 27865330213cSSepherosa Ziehau if (rx_desc->status & E1000_RXD_STAT_IXSM) 27875330213cSSepherosa Ziehau return; 27885330213cSSepherosa Ziehau 27895330213cSSepherosa Ziehau if ((rx_desc->status & E1000_RXD_STAT_IPCS) && 27905330213cSSepherosa Ziehau !(rx_desc->errors & E1000_RXD_ERR_IPE)) 27915330213cSSepherosa Ziehau mp->m_pkthdr.csum_flags |= CSUM_IP_CHECKED | CSUM_IP_VALID; 27925330213cSSepherosa Ziehau 27935330213cSSepherosa Ziehau if ((rx_desc->status & E1000_RXD_STAT_TCPCS) && 27945330213cSSepherosa Ziehau !(rx_desc->errors & E1000_RXD_ERR_TCPE)) { 27955330213cSSepherosa Ziehau mp->m_pkthdr.csum_flags |= CSUM_DATA_VALID | 27965330213cSSepherosa Ziehau CSUM_PSEUDO_HDR | 27975330213cSSepherosa Ziehau CSUM_FRAG_NOT_CHECKED; 27985330213cSSepherosa Ziehau mp->m_pkthdr.csum_data = htons(0xffff); 27995330213cSSepherosa Ziehau } 28005330213cSSepherosa Ziehau } 28015330213cSSepherosa Ziehau 28025330213cSSepherosa Ziehau static void 28035330213cSSepherosa Ziehau emx_enable_intr(struct emx_softc *sc) 28045330213cSSepherosa Ziehau { 28055330213cSSepherosa Ziehau lwkt_serialize_handler_enable(sc->arpcom.ac_if.if_serializer); 28065330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_IMS, IMS_ENABLE_MASK); 28075330213cSSepherosa Ziehau } 28085330213cSSepherosa Ziehau 28095330213cSSepherosa Ziehau static void 28105330213cSSepherosa Ziehau emx_disable_intr(struct emx_softc *sc) 28115330213cSSepherosa Ziehau { 28125330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_IMC, 0xffffffff); 28135330213cSSepherosa Ziehau lwkt_serialize_handler_disable(sc->arpcom.ac_if.if_serializer); 28145330213cSSepherosa Ziehau } 28155330213cSSepherosa Ziehau 28165330213cSSepherosa Ziehau /* 28175330213cSSepherosa Ziehau * Bit of a misnomer, what this really means is 28185330213cSSepherosa Ziehau * to enable OS management of the system... aka 28195330213cSSepherosa Ziehau * to disable special hardware management features 28205330213cSSepherosa Ziehau */ 28215330213cSSepherosa Ziehau static void 28225330213cSSepherosa Ziehau emx_get_mgmt(struct emx_softc *sc) 28235330213cSSepherosa Ziehau { 28245330213cSSepherosa Ziehau /* A shared code workaround */ 28255330213cSSepherosa Ziehau if (sc->has_manage) { 28265330213cSSepherosa Ziehau int manc2h = E1000_READ_REG(&sc->hw, E1000_MANC2H); 28275330213cSSepherosa Ziehau int manc = E1000_READ_REG(&sc->hw, E1000_MANC); 28285330213cSSepherosa Ziehau 28295330213cSSepherosa Ziehau /* disable hardware interception of ARP */ 28305330213cSSepherosa Ziehau manc &= ~(E1000_MANC_ARP_EN); 28315330213cSSepherosa Ziehau 28325330213cSSepherosa Ziehau /* enable receiving management packets to the host */ 28335330213cSSepherosa Ziehau manc |= E1000_MANC_EN_MNG2HOST; 28345330213cSSepherosa Ziehau #define E1000_MNG2HOST_PORT_623 (1 << 5) 28355330213cSSepherosa Ziehau #define E1000_MNG2HOST_PORT_664 (1 << 6) 28365330213cSSepherosa Ziehau manc2h |= E1000_MNG2HOST_PORT_623; 28375330213cSSepherosa Ziehau manc2h |= E1000_MNG2HOST_PORT_664; 28385330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_MANC2H, manc2h); 28395330213cSSepherosa Ziehau 28405330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_MANC, manc); 28415330213cSSepherosa Ziehau } 28425330213cSSepherosa Ziehau } 28435330213cSSepherosa Ziehau 28445330213cSSepherosa Ziehau /* 28455330213cSSepherosa Ziehau * Give control back to hardware management 28465330213cSSepherosa Ziehau * controller if there is one. 28475330213cSSepherosa Ziehau */ 28485330213cSSepherosa Ziehau static void 28495330213cSSepherosa Ziehau emx_rel_mgmt(struct emx_softc *sc) 28505330213cSSepherosa Ziehau { 28515330213cSSepherosa Ziehau if (sc->has_manage) { 28525330213cSSepherosa Ziehau int manc = E1000_READ_REG(&sc->hw, E1000_MANC); 28535330213cSSepherosa Ziehau 28545330213cSSepherosa Ziehau /* re-enable hardware interception of ARP */ 28555330213cSSepherosa Ziehau manc |= E1000_MANC_ARP_EN; 28565330213cSSepherosa Ziehau manc &= ~E1000_MANC_EN_MNG2HOST; 28575330213cSSepherosa Ziehau 28585330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_MANC, manc); 28595330213cSSepherosa Ziehau } 28605330213cSSepherosa Ziehau } 28615330213cSSepherosa Ziehau 28625330213cSSepherosa Ziehau /* 28635330213cSSepherosa Ziehau * emx_get_hw_control() sets {CTRL_EXT|FWSM}:DRV_LOAD bit. 28645330213cSSepherosa Ziehau * For ASF and Pass Through versions of f/w this means that 28655330213cSSepherosa Ziehau * the driver is loaded. For AMT version (only with 82573) 28665330213cSSepherosa Ziehau * of the f/w this means that the network i/f is open. 28675330213cSSepherosa Ziehau */ 28685330213cSSepherosa Ziehau static void 28695330213cSSepherosa Ziehau emx_get_hw_control(struct emx_softc *sc) 28705330213cSSepherosa Ziehau { 28715330213cSSepherosa Ziehau uint32_t ctrl_ext, swsm; 28725330213cSSepherosa Ziehau 28735330213cSSepherosa Ziehau /* Let firmware know the driver has taken over */ 28745330213cSSepherosa Ziehau switch (sc->hw.mac.type) { 28755330213cSSepherosa Ziehau case e1000_82573: 28765330213cSSepherosa Ziehau swsm = E1000_READ_REG(&sc->hw, E1000_SWSM); 28775330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_SWSM, 28785330213cSSepherosa Ziehau swsm | E1000_SWSM_DRV_LOAD); 28795330213cSSepherosa Ziehau break; 28805330213cSSepherosa Ziehau 28815330213cSSepherosa Ziehau case e1000_82571: 28825330213cSSepherosa Ziehau case e1000_82572: 28835330213cSSepherosa Ziehau case e1000_80003es2lan: 28845330213cSSepherosa Ziehau ctrl_ext = E1000_READ_REG(&sc->hw, E1000_CTRL_EXT); 28855330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_CTRL_EXT, 28865330213cSSepherosa Ziehau ctrl_ext | E1000_CTRL_EXT_DRV_LOAD); 28875330213cSSepherosa Ziehau break; 28885330213cSSepherosa Ziehau 28895330213cSSepherosa Ziehau default: 28905330213cSSepherosa Ziehau break; 28915330213cSSepherosa Ziehau } 28925330213cSSepherosa Ziehau } 28935330213cSSepherosa Ziehau 28945330213cSSepherosa Ziehau /* 28955330213cSSepherosa Ziehau * emx_rel_hw_control() resets {CTRL_EXT|FWSM}:DRV_LOAD bit. 28965330213cSSepherosa Ziehau * For ASF and Pass Through versions of f/w this means that the 28975330213cSSepherosa Ziehau * driver is no longer loaded. For AMT version (only with 82573) 28985330213cSSepherosa Ziehau * of the f/w this means that the network i/f is closed. 28995330213cSSepherosa Ziehau */ 29005330213cSSepherosa Ziehau static void 29015330213cSSepherosa Ziehau emx_rel_hw_control(struct emx_softc *sc) 29025330213cSSepherosa Ziehau { 29035330213cSSepherosa Ziehau uint32_t ctrl_ext, swsm; 29045330213cSSepherosa Ziehau 29055330213cSSepherosa Ziehau /* Let firmware taken over control of h/w */ 29065330213cSSepherosa Ziehau switch (sc->hw.mac.type) { 29075330213cSSepherosa Ziehau case e1000_82573: 29085330213cSSepherosa Ziehau swsm = E1000_READ_REG(&sc->hw, E1000_SWSM); 29095330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_SWSM, 29105330213cSSepherosa Ziehau swsm & ~E1000_SWSM_DRV_LOAD); 29115330213cSSepherosa Ziehau break; 29125330213cSSepherosa Ziehau 29135330213cSSepherosa Ziehau case e1000_82571: 29145330213cSSepherosa Ziehau case e1000_82572: 29155330213cSSepherosa Ziehau case e1000_80003es2lan: 29165330213cSSepherosa Ziehau ctrl_ext = E1000_READ_REG(&sc->hw, E1000_CTRL_EXT); 29175330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_CTRL_EXT, 29185330213cSSepherosa Ziehau ctrl_ext & ~E1000_CTRL_EXT_DRV_LOAD); 29195330213cSSepherosa Ziehau break; 29205330213cSSepherosa Ziehau 29215330213cSSepherosa Ziehau default: 29225330213cSSepherosa Ziehau break; 29235330213cSSepherosa Ziehau } 29245330213cSSepherosa Ziehau } 29255330213cSSepherosa Ziehau 29265330213cSSepherosa Ziehau static int 29275330213cSSepherosa Ziehau emx_is_valid_eaddr(const uint8_t *addr) 29285330213cSSepherosa Ziehau { 29295330213cSSepherosa Ziehau char zero_addr[ETHER_ADDR_LEN] = { 0, 0, 0, 0, 0, 0 }; 29305330213cSSepherosa Ziehau 29315330213cSSepherosa Ziehau if ((addr[0] & 1) || !bcmp(addr, zero_addr, ETHER_ADDR_LEN)) 29325330213cSSepherosa Ziehau return (FALSE); 29335330213cSSepherosa Ziehau 29345330213cSSepherosa Ziehau return (TRUE); 29355330213cSSepherosa Ziehau } 29365330213cSSepherosa Ziehau 29375330213cSSepherosa Ziehau /* 29385330213cSSepherosa Ziehau * Enable PCI Wake On Lan capability 29395330213cSSepherosa Ziehau */ 29405330213cSSepherosa Ziehau void 29415330213cSSepherosa Ziehau emx_enable_wol(device_t dev) 29425330213cSSepherosa Ziehau { 29435330213cSSepherosa Ziehau uint16_t cap, status; 29445330213cSSepherosa Ziehau uint8_t id; 29455330213cSSepherosa Ziehau 29465330213cSSepherosa Ziehau /* First find the capabilities pointer*/ 29475330213cSSepherosa Ziehau cap = pci_read_config(dev, PCIR_CAP_PTR, 2); 29485330213cSSepherosa Ziehau 29495330213cSSepherosa Ziehau /* Read the PM Capabilities */ 29505330213cSSepherosa Ziehau id = pci_read_config(dev, cap, 1); 29515330213cSSepherosa Ziehau if (id != PCIY_PMG) /* Something wrong */ 29525330213cSSepherosa Ziehau return; 29535330213cSSepherosa Ziehau 29545330213cSSepherosa Ziehau /* 29555330213cSSepherosa Ziehau * OK, we have the power capabilities, 29565330213cSSepherosa Ziehau * so now get the status register 29575330213cSSepherosa Ziehau */ 29585330213cSSepherosa Ziehau cap += PCIR_POWER_STATUS; 29595330213cSSepherosa Ziehau status = pci_read_config(dev, cap, 2); 29605330213cSSepherosa Ziehau status |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE; 29615330213cSSepherosa Ziehau pci_write_config(dev, cap, status, 2); 29625330213cSSepherosa Ziehau } 29635330213cSSepherosa Ziehau 29645330213cSSepherosa Ziehau static void 29655330213cSSepherosa Ziehau emx_update_stats(struct emx_softc *sc) 29665330213cSSepherosa Ziehau { 29675330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 29685330213cSSepherosa Ziehau 29695330213cSSepherosa Ziehau if (sc->hw.phy.media_type == e1000_media_type_copper || 29705330213cSSepherosa Ziehau (E1000_READ_REG(&sc->hw, E1000_STATUS) & E1000_STATUS_LU)) { 29715330213cSSepherosa Ziehau sc->stats.symerrs += E1000_READ_REG(&sc->hw, E1000_SYMERRS); 29725330213cSSepherosa Ziehau sc->stats.sec += E1000_READ_REG(&sc->hw, E1000_SEC); 29735330213cSSepherosa Ziehau } 29745330213cSSepherosa Ziehau sc->stats.crcerrs += E1000_READ_REG(&sc->hw, E1000_CRCERRS); 29755330213cSSepherosa Ziehau sc->stats.mpc += E1000_READ_REG(&sc->hw, E1000_MPC); 29765330213cSSepherosa Ziehau sc->stats.scc += E1000_READ_REG(&sc->hw, E1000_SCC); 29775330213cSSepherosa Ziehau sc->stats.ecol += E1000_READ_REG(&sc->hw, E1000_ECOL); 29785330213cSSepherosa Ziehau 29795330213cSSepherosa Ziehau sc->stats.mcc += E1000_READ_REG(&sc->hw, E1000_MCC); 29805330213cSSepherosa Ziehau sc->stats.latecol += E1000_READ_REG(&sc->hw, E1000_LATECOL); 29815330213cSSepherosa Ziehau sc->stats.colc += E1000_READ_REG(&sc->hw, E1000_COLC); 29825330213cSSepherosa Ziehau sc->stats.dc += E1000_READ_REG(&sc->hw, E1000_DC); 29835330213cSSepherosa Ziehau sc->stats.rlec += E1000_READ_REG(&sc->hw, E1000_RLEC); 29845330213cSSepherosa Ziehau sc->stats.xonrxc += E1000_READ_REG(&sc->hw, E1000_XONRXC); 29855330213cSSepherosa Ziehau sc->stats.xontxc += E1000_READ_REG(&sc->hw, E1000_XONTXC); 29865330213cSSepherosa Ziehau sc->stats.xoffrxc += E1000_READ_REG(&sc->hw, E1000_XOFFRXC); 29875330213cSSepherosa Ziehau sc->stats.xofftxc += E1000_READ_REG(&sc->hw, E1000_XOFFTXC); 29885330213cSSepherosa Ziehau sc->stats.fcruc += E1000_READ_REG(&sc->hw, E1000_FCRUC); 29895330213cSSepherosa Ziehau sc->stats.prc64 += E1000_READ_REG(&sc->hw, E1000_PRC64); 29905330213cSSepherosa Ziehau sc->stats.prc127 += E1000_READ_REG(&sc->hw, E1000_PRC127); 29915330213cSSepherosa Ziehau sc->stats.prc255 += E1000_READ_REG(&sc->hw, E1000_PRC255); 29925330213cSSepherosa Ziehau sc->stats.prc511 += E1000_READ_REG(&sc->hw, E1000_PRC511); 29935330213cSSepherosa Ziehau sc->stats.prc1023 += E1000_READ_REG(&sc->hw, E1000_PRC1023); 29945330213cSSepherosa Ziehau sc->stats.prc1522 += E1000_READ_REG(&sc->hw, E1000_PRC1522); 29955330213cSSepherosa Ziehau sc->stats.gprc += E1000_READ_REG(&sc->hw, E1000_GPRC); 29965330213cSSepherosa Ziehau sc->stats.bprc += E1000_READ_REG(&sc->hw, E1000_BPRC); 29975330213cSSepherosa Ziehau sc->stats.mprc += E1000_READ_REG(&sc->hw, E1000_MPRC); 29985330213cSSepherosa Ziehau sc->stats.gptc += E1000_READ_REG(&sc->hw, E1000_GPTC); 29995330213cSSepherosa Ziehau 30005330213cSSepherosa Ziehau /* For the 64-bit byte counters the low dword must be read first. */ 30015330213cSSepherosa Ziehau /* Both registers clear on the read of the high dword */ 30025330213cSSepherosa Ziehau 30035330213cSSepherosa Ziehau sc->stats.gorc += E1000_READ_REG(&sc->hw, E1000_GORCH); 30045330213cSSepherosa Ziehau sc->stats.gotc += E1000_READ_REG(&sc->hw, E1000_GOTCH); 30055330213cSSepherosa Ziehau 30065330213cSSepherosa Ziehau sc->stats.rnbc += E1000_READ_REG(&sc->hw, E1000_RNBC); 30075330213cSSepherosa Ziehau sc->stats.ruc += E1000_READ_REG(&sc->hw, E1000_RUC); 30085330213cSSepherosa Ziehau sc->stats.rfc += E1000_READ_REG(&sc->hw, E1000_RFC); 30095330213cSSepherosa Ziehau sc->stats.roc += E1000_READ_REG(&sc->hw, E1000_ROC); 30105330213cSSepherosa Ziehau sc->stats.rjc += E1000_READ_REG(&sc->hw, E1000_RJC); 30115330213cSSepherosa Ziehau 30125330213cSSepherosa Ziehau sc->stats.tor += E1000_READ_REG(&sc->hw, E1000_TORH); 30135330213cSSepherosa Ziehau sc->stats.tot += E1000_READ_REG(&sc->hw, E1000_TOTH); 30145330213cSSepherosa Ziehau 30155330213cSSepherosa Ziehau sc->stats.tpr += E1000_READ_REG(&sc->hw, E1000_TPR); 30165330213cSSepherosa Ziehau sc->stats.tpt += E1000_READ_REG(&sc->hw, E1000_TPT); 30175330213cSSepherosa Ziehau sc->stats.ptc64 += E1000_READ_REG(&sc->hw, E1000_PTC64); 30185330213cSSepherosa Ziehau sc->stats.ptc127 += E1000_READ_REG(&sc->hw, E1000_PTC127); 30195330213cSSepherosa Ziehau sc->stats.ptc255 += E1000_READ_REG(&sc->hw, E1000_PTC255); 30205330213cSSepherosa Ziehau sc->stats.ptc511 += E1000_READ_REG(&sc->hw, E1000_PTC511); 30215330213cSSepherosa Ziehau sc->stats.ptc1023 += E1000_READ_REG(&sc->hw, E1000_PTC1023); 30225330213cSSepherosa Ziehau sc->stats.ptc1522 += E1000_READ_REG(&sc->hw, E1000_PTC1522); 30235330213cSSepherosa Ziehau sc->stats.mptc += E1000_READ_REG(&sc->hw, E1000_MPTC); 30245330213cSSepherosa Ziehau sc->stats.bptc += E1000_READ_REG(&sc->hw, E1000_BPTC); 30255330213cSSepherosa Ziehau 30265330213cSSepherosa Ziehau sc->stats.algnerrc += E1000_READ_REG(&sc->hw, E1000_ALGNERRC); 30275330213cSSepherosa Ziehau sc->stats.rxerrc += E1000_READ_REG(&sc->hw, E1000_RXERRC); 30285330213cSSepherosa Ziehau sc->stats.tncrs += E1000_READ_REG(&sc->hw, E1000_TNCRS); 30295330213cSSepherosa Ziehau sc->stats.cexterr += E1000_READ_REG(&sc->hw, E1000_CEXTERR); 30305330213cSSepherosa Ziehau sc->stats.tsctc += E1000_READ_REG(&sc->hw, E1000_TSCTC); 30315330213cSSepherosa Ziehau sc->stats.tsctfc += E1000_READ_REG(&sc->hw, E1000_TSCTFC); 30325330213cSSepherosa Ziehau 30335330213cSSepherosa Ziehau ifp->if_collisions = sc->stats.colc; 30345330213cSSepherosa Ziehau 30355330213cSSepherosa Ziehau /* Rx Errors */ 30365330213cSSepherosa Ziehau ifp->if_ierrors = sc->dropped_pkts + sc->stats.rxerrc + 30375330213cSSepherosa Ziehau sc->stats.crcerrs + sc->stats.algnerrc + 30385330213cSSepherosa Ziehau sc->stats.ruc + sc->stats.roc + 30395330213cSSepherosa Ziehau sc->stats.mpc + sc->stats.cexterr; 30405330213cSSepherosa Ziehau 30415330213cSSepherosa Ziehau /* Tx Errors */ 30425330213cSSepherosa Ziehau ifp->if_oerrors = sc->stats.ecol + sc->stats.latecol + 30435330213cSSepherosa Ziehau sc->watchdog_events; 30445330213cSSepherosa Ziehau } 30455330213cSSepherosa Ziehau 30465330213cSSepherosa Ziehau static void 30475330213cSSepherosa Ziehau emx_print_debug_info(struct emx_softc *sc) 30485330213cSSepherosa Ziehau { 30495330213cSSepherosa Ziehau device_t dev = sc->dev; 30505330213cSSepherosa Ziehau uint8_t *hw_addr = sc->hw.hw_addr; 30515330213cSSepherosa Ziehau 30525330213cSSepherosa Ziehau device_printf(dev, "Adapter hardware address = %p \n", hw_addr); 30535330213cSSepherosa Ziehau device_printf(dev, "CTRL = 0x%x RCTL = 0x%x \n", 30545330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_CTRL), 30555330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_RCTL)); 30565330213cSSepherosa Ziehau device_printf(dev, "Packet buffer = Tx=%dk Rx=%dk \n", 30575330213cSSepherosa Ziehau ((E1000_READ_REG(&sc->hw, E1000_PBA) & 0xffff0000) >> 16),\ 30585330213cSSepherosa Ziehau (E1000_READ_REG(&sc->hw, E1000_PBA) & 0xffff) ); 30595330213cSSepherosa Ziehau device_printf(dev, "Flow control watermarks high = %d low = %d\n", 30605330213cSSepherosa Ziehau sc->hw.fc.high_water, sc->hw.fc.low_water); 30615330213cSSepherosa Ziehau device_printf(dev, "tx_int_delay = %d, tx_abs_int_delay = %d\n", 30625330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_TIDV), 30635330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_TADV)); 30645330213cSSepherosa Ziehau device_printf(dev, "rx_int_delay = %d, rx_abs_int_delay = %d\n", 30655330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_RDTR), 30665330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_RADV)); 30675330213cSSepherosa Ziehau device_printf(dev, "hw tdh = %d, hw tdt = %d\n", 30685330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_TDH(0)), 30695330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_TDT(0))); 30705330213cSSepherosa Ziehau device_printf(dev, "hw rdh = %d, hw rdt = %d\n", 30715330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_RDH(0)), 30725330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_RDT(0))); 30735330213cSSepherosa Ziehau device_printf(dev, "Num Tx descriptors avail = %d\n", 30745330213cSSepherosa Ziehau sc->num_tx_desc_avail); 30755330213cSSepherosa Ziehau device_printf(dev, "Tx Descriptors not avail1 = %ld\n", 30765330213cSSepherosa Ziehau sc->no_tx_desc_avail1); 30775330213cSSepherosa Ziehau device_printf(dev, "Tx Descriptors not avail2 = %ld\n", 30785330213cSSepherosa Ziehau sc->no_tx_desc_avail2); 30795330213cSSepherosa Ziehau device_printf(dev, "Std mbuf failed = %ld\n", 30805330213cSSepherosa Ziehau sc->mbuf_alloc_failed); 30815330213cSSepherosa Ziehau device_printf(dev, "Std mbuf cluster failed = %ld\n", 30825330213cSSepherosa Ziehau sc->mbuf_cluster_failed); 30835330213cSSepherosa Ziehau device_printf(dev, "Driver dropped packets = %ld\n", 30845330213cSSepherosa Ziehau sc->dropped_pkts); 30855330213cSSepherosa Ziehau device_printf(dev, "Driver tx dma failure in encap = %ld\n", 30865330213cSSepherosa Ziehau sc->no_tx_dma_setup); 30875330213cSSepherosa Ziehau 30885330213cSSepherosa Ziehau device_printf(dev, "TXCSUM try pullup = %lu\n", 30895330213cSSepherosa Ziehau sc->tx_csum_try_pullup); 30905330213cSSepherosa Ziehau device_printf(dev, "TXCSUM m_pullup(eh) called = %lu\n", 30915330213cSSepherosa Ziehau sc->tx_csum_pullup1); 30925330213cSSepherosa Ziehau device_printf(dev, "TXCSUM m_pullup(eh) failed = %lu\n", 30935330213cSSepherosa Ziehau sc->tx_csum_pullup1_failed); 30945330213cSSepherosa Ziehau device_printf(dev, "TXCSUM m_pullup(eh+ip) called = %lu\n", 30955330213cSSepherosa Ziehau sc->tx_csum_pullup2); 30965330213cSSepherosa Ziehau device_printf(dev, "TXCSUM m_pullup(eh+ip) failed = %lu\n", 30975330213cSSepherosa Ziehau sc->tx_csum_pullup2_failed); 30985330213cSSepherosa Ziehau device_printf(dev, "TXCSUM non-writable(eh) droped = %lu\n", 30995330213cSSepherosa Ziehau sc->tx_csum_drop1); 31005330213cSSepherosa Ziehau device_printf(dev, "TXCSUM non-writable(eh+ip) droped = %lu\n", 31015330213cSSepherosa Ziehau sc->tx_csum_drop2); 31025330213cSSepherosa Ziehau } 31035330213cSSepherosa Ziehau 31045330213cSSepherosa Ziehau static void 31055330213cSSepherosa Ziehau emx_print_hw_stats(struct emx_softc *sc) 31065330213cSSepherosa Ziehau { 31075330213cSSepherosa Ziehau device_t dev = sc->dev; 31085330213cSSepherosa Ziehau 31095330213cSSepherosa Ziehau device_printf(dev, "Excessive collisions = %lld\n", 31105330213cSSepherosa Ziehau (long long)sc->stats.ecol); 31115330213cSSepherosa Ziehau #if (DEBUG_HW > 0) /* Dont output these errors normally */ 31125330213cSSepherosa Ziehau device_printf(dev, "Symbol errors = %lld\n", 31135330213cSSepherosa Ziehau (long long)sc->stats.symerrs); 31145330213cSSepherosa Ziehau #endif 31155330213cSSepherosa Ziehau device_printf(dev, "Sequence errors = %lld\n", 31165330213cSSepherosa Ziehau (long long)sc->stats.sec); 31175330213cSSepherosa Ziehau device_printf(dev, "Defer count = %lld\n", 31185330213cSSepherosa Ziehau (long long)sc->stats.dc); 31195330213cSSepherosa Ziehau device_printf(dev, "Missed Packets = %lld\n", 31205330213cSSepherosa Ziehau (long long)sc->stats.mpc); 31215330213cSSepherosa Ziehau device_printf(dev, "Receive No Buffers = %lld\n", 31225330213cSSepherosa Ziehau (long long)sc->stats.rnbc); 31235330213cSSepherosa Ziehau /* RLEC is inaccurate on some hardware, calculate our own. */ 31245330213cSSepherosa Ziehau device_printf(dev, "Receive Length Errors = %lld\n", 31255330213cSSepherosa Ziehau ((long long)sc->stats.roc + (long long)sc->stats.ruc)); 31265330213cSSepherosa Ziehau device_printf(dev, "Receive errors = %lld\n", 31275330213cSSepherosa Ziehau (long long)sc->stats.rxerrc); 31285330213cSSepherosa Ziehau device_printf(dev, "Crc errors = %lld\n", 31295330213cSSepherosa Ziehau (long long)sc->stats.crcerrs); 31305330213cSSepherosa Ziehau device_printf(dev, "Alignment errors = %lld\n", 31315330213cSSepherosa Ziehau (long long)sc->stats.algnerrc); 31325330213cSSepherosa Ziehau device_printf(dev, "Collision/Carrier extension errors = %lld\n", 31335330213cSSepherosa Ziehau (long long)sc->stats.cexterr); 31345330213cSSepherosa Ziehau device_printf(dev, "RX overruns = %ld\n", sc->rx_overruns); 31355330213cSSepherosa Ziehau device_printf(dev, "watchdog timeouts = %ld\n", 31365330213cSSepherosa Ziehau sc->watchdog_events); 31375330213cSSepherosa Ziehau device_printf(dev, "XON Rcvd = %lld\n", 31385330213cSSepherosa Ziehau (long long)sc->stats.xonrxc); 31395330213cSSepherosa Ziehau device_printf(dev, "XON Xmtd = %lld\n", 31405330213cSSepherosa Ziehau (long long)sc->stats.xontxc); 31415330213cSSepherosa Ziehau device_printf(dev, "XOFF Rcvd = %lld\n", 31425330213cSSepherosa Ziehau (long long)sc->stats.xoffrxc); 31435330213cSSepherosa Ziehau device_printf(dev, "XOFF Xmtd = %lld\n", 31445330213cSSepherosa Ziehau (long long)sc->stats.xofftxc); 31455330213cSSepherosa Ziehau device_printf(dev, "Good Packets Rcvd = %lld\n", 31465330213cSSepherosa Ziehau (long long)sc->stats.gprc); 31475330213cSSepherosa Ziehau device_printf(dev, "Good Packets Xmtd = %lld\n", 31485330213cSSepherosa Ziehau (long long)sc->stats.gptc); 31495330213cSSepherosa Ziehau } 31505330213cSSepherosa Ziehau 31515330213cSSepherosa Ziehau static void 31525330213cSSepherosa Ziehau emx_print_nvm_info(struct emx_softc *sc) 31535330213cSSepherosa Ziehau { 31545330213cSSepherosa Ziehau uint16_t eeprom_data; 31555330213cSSepherosa Ziehau int i, j, row = 0; 31565330213cSSepherosa Ziehau 31575330213cSSepherosa Ziehau /* Its a bit crude, but it gets the job done */ 31585330213cSSepherosa Ziehau kprintf("\nInterface EEPROM Dump:\n"); 31595330213cSSepherosa Ziehau kprintf("Offset\n0x0000 "); 31605330213cSSepherosa Ziehau for (i = 0, j = 0; i < 32; i++, j++) { 31615330213cSSepherosa Ziehau if (j == 8) { /* Make the offset block */ 31625330213cSSepherosa Ziehau j = 0; ++row; 31635330213cSSepherosa Ziehau kprintf("\n0x00%x0 ",row); 31645330213cSSepherosa Ziehau } 31655330213cSSepherosa Ziehau e1000_read_nvm(&sc->hw, i, 1, &eeprom_data); 31665330213cSSepherosa Ziehau kprintf("%04x ", eeprom_data); 31675330213cSSepherosa Ziehau } 31685330213cSSepherosa Ziehau kprintf("\n"); 31695330213cSSepherosa Ziehau } 31705330213cSSepherosa Ziehau 31715330213cSSepherosa Ziehau static int 31725330213cSSepherosa Ziehau emx_sysctl_debug_info(SYSCTL_HANDLER_ARGS) 31735330213cSSepherosa Ziehau { 31745330213cSSepherosa Ziehau struct emx_softc *sc; 31755330213cSSepherosa Ziehau struct ifnet *ifp; 31765330213cSSepherosa Ziehau int error, result; 31775330213cSSepherosa Ziehau 31785330213cSSepherosa Ziehau result = -1; 31795330213cSSepherosa Ziehau error = sysctl_handle_int(oidp, &result, 0, req); 31805330213cSSepherosa Ziehau if (error || !req->newptr) 31815330213cSSepherosa Ziehau return (error); 31825330213cSSepherosa Ziehau 31835330213cSSepherosa Ziehau sc = (struct emx_softc *)arg1; 31845330213cSSepherosa Ziehau ifp = &sc->arpcom.ac_if; 31855330213cSSepherosa Ziehau 31865330213cSSepherosa Ziehau lwkt_serialize_enter(ifp->if_serializer); 31875330213cSSepherosa Ziehau 31885330213cSSepherosa Ziehau if (result == 1) 31895330213cSSepherosa Ziehau emx_print_debug_info(sc); 31905330213cSSepherosa Ziehau 31915330213cSSepherosa Ziehau /* 31925330213cSSepherosa Ziehau * This value will cause a hex dump of the 31935330213cSSepherosa Ziehau * first 32 16-bit words of the EEPROM to 31945330213cSSepherosa Ziehau * the screen. 31955330213cSSepherosa Ziehau */ 31965330213cSSepherosa Ziehau if (result == 2) 31975330213cSSepherosa Ziehau emx_print_nvm_info(sc); 31985330213cSSepherosa Ziehau 31995330213cSSepherosa Ziehau lwkt_serialize_exit(ifp->if_serializer); 32005330213cSSepherosa Ziehau 32015330213cSSepherosa Ziehau return (error); 32025330213cSSepherosa Ziehau } 32035330213cSSepherosa Ziehau 32045330213cSSepherosa Ziehau static int 32055330213cSSepherosa Ziehau emx_sysctl_stats(SYSCTL_HANDLER_ARGS) 32065330213cSSepherosa Ziehau { 32075330213cSSepherosa Ziehau int error, result; 32085330213cSSepherosa Ziehau 32095330213cSSepherosa Ziehau result = -1; 32105330213cSSepherosa Ziehau error = sysctl_handle_int(oidp, &result, 0, req); 32115330213cSSepherosa Ziehau if (error || !req->newptr) 32125330213cSSepherosa Ziehau return (error); 32135330213cSSepherosa Ziehau 32145330213cSSepherosa Ziehau if (result == 1) { 32155330213cSSepherosa Ziehau struct emx_softc *sc = (struct emx_softc *)arg1; 32165330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 32175330213cSSepherosa Ziehau 32185330213cSSepherosa Ziehau lwkt_serialize_enter(ifp->if_serializer); 32195330213cSSepherosa Ziehau emx_print_hw_stats(sc); 32205330213cSSepherosa Ziehau lwkt_serialize_exit(ifp->if_serializer); 32215330213cSSepherosa Ziehau } 32225330213cSSepherosa Ziehau return (error); 32235330213cSSepherosa Ziehau } 32245330213cSSepherosa Ziehau 32255330213cSSepherosa Ziehau static void 32265330213cSSepherosa Ziehau emx_add_sysctl(struct emx_softc *sc) 32275330213cSSepherosa Ziehau { 32285330213cSSepherosa Ziehau #ifdef PROFILE_SERIALIZER 32295330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 32305330213cSSepherosa Ziehau #endif 32315330213cSSepherosa Ziehau 32325330213cSSepherosa Ziehau sysctl_ctx_init(&sc->sysctl_ctx); 32335330213cSSepherosa Ziehau sc->sysctl_tree = SYSCTL_ADD_NODE(&sc->sysctl_ctx, 32345330213cSSepherosa Ziehau SYSCTL_STATIC_CHILDREN(_hw), OID_AUTO, 32355330213cSSepherosa Ziehau device_get_nameunit(sc->dev), 32365330213cSSepherosa Ziehau CTLFLAG_RD, 0, ""); 32375330213cSSepherosa Ziehau if (sc->sysctl_tree == NULL) { 32385330213cSSepherosa Ziehau device_printf(sc->dev, "can't add sysctl node\n"); 32395330213cSSepherosa Ziehau return; 32405330213cSSepherosa Ziehau } 32415330213cSSepherosa Ziehau 32425330213cSSepherosa Ziehau SYSCTL_ADD_PROC(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 32435330213cSSepherosa Ziehau OID_AUTO, "debug", CTLTYPE_INT|CTLFLAG_RW, sc, 0, 32445330213cSSepherosa Ziehau emx_sysctl_debug_info, "I", "Debug Information"); 32455330213cSSepherosa Ziehau 32465330213cSSepherosa Ziehau SYSCTL_ADD_PROC(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 32475330213cSSepherosa Ziehau OID_AUTO, "stats", CTLTYPE_INT|CTLFLAG_RW, sc, 0, 32485330213cSSepherosa Ziehau emx_sysctl_stats, "I", "Statistics"); 32495330213cSSepherosa Ziehau 32505330213cSSepherosa Ziehau SYSCTL_ADD_INT(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 32515330213cSSepherosa Ziehau OID_AUTO, "rxd", CTLFLAG_RD, &sc->num_rx_desc, 0, NULL); 32525330213cSSepherosa Ziehau SYSCTL_ADD_INT(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 32535330213cSSepherosa Ziehau OID_AUTO, "txd", CTLFLAG_RD, &sc->num_tx_desc, 0, NULL); 32545330213cSSepherosa Ziehau 32555330213cSSepherosa Ziehau #ifdef PROFILE_SERIALIZER 32565330213cSSepherosa Ziehau SYSCTL_ADD_UINT(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 32575330213cSSepherosa Ziehau OID_AUTO, "serializer_sleep", CTLFLAG_RW, 32585330213cSSepherosa Ziehau &ifp->if_serializer->sleep_cnt, 0, NULL); 32595330213cSSepherosa Ziehau SYSCTL_ADD_UINT(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 32605330213cSSepherosa Ziehau OID_AUTO, "serializer_tryfail", CTLFLAG_RW, 32615330213cSSepherosa Ziehau &ifp->if_serializer->tryfail_cnt, 0, NULL); 32625330213cSSepherosa Ziehau SYSCTL_ADD_UINT(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 32635330213cSSepherosa Ziehau OID_AUTO, "serializer_enter", CTLFLAG_RW, 32645330213cSSepherosa Ziehau &ifp->if_serializer->enter_cnt, 0, NULL); 32655330213cSSepherosa Ziehau SYSCTL_ADD_UINT(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 32665330213cSSepherosa Ziehau OID_AUTO, "serializer_try", CTLFLAG_RW, 32675330213cSSepherosa Ziehau &ifp->if_serializer->try_cnt, 0, NULL); 32685330213cSSepherosa Ziehau #endif 32695330213cSSepherosa Ziehau 32705330213cSSepherosa Ziehau SYSCTL_ADD_PROC(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 32715330213cSSepherosa Ziehau OID_AUTO, "int_throttle_ceil", CTLTYPE_INT|CTLFLAG_RW, 32725330213cSSepherosa Ziehau sc, 0, emx_sysctl_int_throttle, "I", 32735330213cSSepherosa Ziehau "interrupt throttling rate"); 32745330213cSSepherosa Ziehau SYSCTL_ADD_PROC(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 32755330213cSSepherosa Ziehau OID_AUTO, "int_tx_nsegs", CTLTYPE_INT|CTLFLAG_RW, 32765330213cSSepherosa Ziehau sc, 0, emx_sysctl_int_tx_nsegs, "I", 32775330213cSSepherosa Ziehau "# segments per TX interrupt"); 32785330213cSSepherosa Ziehau } 32795330213cSSepherosa Ziehau 32805330213cSSepherosa Ziehau static int 32815330213cSSepherosa Ziehau emx_sysctl_int_throttle(SYSCTL_HANDLER_ARGS) 32825330213cSSepherosa Ziehau { 32835330213cSSepherosa Ziehau struct emx_softc *sc = (void *)arg1; 32845330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 32855330213cSSepherosa Ziehau int error, throttle; 32865330213cSSepherosa Ziehau 32875330213cSSepherosa Ziehau throttle = sc->int_throttle_ceil; 32885330213cSSepherosa Ziehau error = sysctl_handle_int(oidp, &throttle, 0, req); 32895330213cSSepherosa Ziehau if (error || req->newptr == NULL) 32905330213cSSepherosa Ziehau return error; 32915330213cSSepherosa Ziehau if (throttle < 0 || throttle > 1000000000 / 256) 32925330213cSSepherosa Ziehau return EINVAL; 32935330213cSSepherosa Ziehau 32945330213cSSepherosa Ziehau if (throttle) { 32955330213cSSepherosa Ziehau /* 32965330213cSSepherosa Ziehau * Set the interrupt throttling rate in 256ns increments, 32975330213cSSepherosa Ziehau * recalculate sysctl value assignment to get exact frequency. 32985330213cSSepherosa Ziehau */ 32995330213cSSepherosa Ziehau throttle = 1000000000 / 256 / throttle; 33005330213cSSepherosa Ziehau 33015330213cSSepherosa Ziehau /* Upper 16bits of ITR is reserved and should be zero */ 33025330213cSSepherosa Ziehau if (throttle & 0xffff0000) 33035330213cSSepherosa Ziehau return EINVAL; 33045330213cSSepherosa Ziehau } 33055330213cSSepherosa Ziehau 33065330213cSSepherosa Ziehau lwkt_serialize_enter(ifp->if_serializer); 33075330213cSSepherosa Ziehau 33085330213cSSepherosa Ziehau if (throttle) 33095330213cSSepherosa Ziehau sc->int_throttle_ceil = 1000000000 / 256 / throttle; 33105330213cSSepherosa Ziehau else 33115330213cSSepherosa Ziehau sc->int_throttle_ceil = 0; 33125330213cSSepherosa Ziehau 33135330213cSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) 33145330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_ITR, throttle); 33155330213cSSepherosa Ziehau 33165330213cSSepherosa Ziehau lwkt_serialize_exit(ifp->if_serializer); 33175330213cSSepherosa Ziehau 33185330213cSSepherosa Ziehau if (bootverbose) { 33195330213cSSepherosa Ziehau if_printf(ifp, "Interrupt moderation set to %d/sec\n", 33205330213cSSepherosa Ziehau sc->int_throttle_ceil); 33215330213cSSepherosa Ziehau } 33225330213cSSepherosa Ziehau return 0; 33235330213cSSepherosa Ziehau } 33245330213cSSepherosa Ziehau 33255330213cSSepherosa Ziehau static int 33265330213cSSepherosa Ziehau emx_sysctl_int_tx_nsegs(SYSCTL_HANDLER_ARGS) 33275330213cSSepherosa Ziehau { 33285330213cSSepherosa Ziehau struct emx_softc *sc = (void *)arg1; 33295330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 33305330213cSSepherosa Ziehau int error, segs; 33315330213cSSepherosa Ziehau 33325330213cSSepherosa Ziehau segs = sc->tx_int_nsegs; 33335330213cSSepherosa Ziehau error = sysctl_handle_int(oidp, &segs, 0, req); 33345330213cSSepherosa Ziehau if (error || req->newptr == NULL) 33355330213cSSepherosa Ziehau return error; 33365330213cSSepherosa Ziehau if (segs <= 0) 33375330213cSSepherosa Ziehau return EINVAL; 33385330213cSSepherosa Ziehau 33395330213cSSepherosa Ziehau lwkt_serialize_enter(ifp->if_serializer); 33405330213cSSepherosa Ziehau 33415330213cSSepherosa Ziehau /* 33425330213cSSepherosa Ziehau * Don't allow int_tx_nsegs to become: 33435330213cSSepherosa Ziehau * o Less the oact_tx_desc 33445330213cSSepherosa Ziehau * o Too large that no TX desc will cause TX interrupt to 33455330213cSSepherosa Ziehau * be generated (OACTIVE will never recover) 33465330213cSSepherosa Ziehau * o Too small that will cause tx_dd[] overflow 33475330213cSSepherosa Ziehau */ 33485330213cSSepherosa Ziehau if (segs < sc->oact_tx_desc || 33495330213cSSepherosa Ziehau segs >= sc->num_tx_desc - sc->oact_tx_desc || 33505330213cSSepherosa Ziehau segs < sc->num_tx_desc / EMX_TXDD_SAFE) { 33515330213cSSepherosa Ziehau error = EINVAL; 33525330213cSSepherosa Ziehau } else { 33535330213cSSepherosa Ziehau error = 0; 33545330213cSSepherosa Ziehau sc->tx_int_nsegs = segs; 33555330213cSSepherosa Ziehau } 33565330213cSSepherosa Ziehau 33575330213cSSepherosa Ziehau lwkt_serialize_exit(ifp->if_serializer); 33585330213cSSepherosa Ziehau 33595330213cSSepherosa Ziehau return error; 33605330213cSSepherosa Ziehau } 3361