15330213cSSepherosa Ziehau /* 25330213cSSepherosa Ziehau * Copyright (c) 2004 Joerg Sonnenberger <joerg@bec.de>. All rights reserved. 35330213cSSepherosa Ziehau * 45330213cSSepherosa Ziehau * Copyright (c) 2001-2008, Intel Corporation 55330213cSSepherosa Ziehau * All rights reserved. 65330213cSSepherosa Ziehau * 75330213cSSepherosa Ziehau * Redistribution and use in source and binary forms, with or without 85330213cSSepherosa Ziehau * modification, are permitted provided that the following conditions are met: 95330213cSSepherosa Ziehau * 105330213cSSepherosa Ziehau * 1. Redistributions of source code must retain the above copyright notice, 115330213cSSepherosa Ziehau * this list of conditions and the following disclaimer. 125330213cSSepherosa Ziehau * 135330213cSSepherosa Ziehau * 2. Redistributions in binary form must reproduce the above copyright 145330213cSSepherosa Ziehau * notice, this list of conditions and the following disclaimer in the 155330213cSSepherosa Ziehau * documentation and/or other materials provided with the distribution. 165330213cSSepherosa Ziehau * 175330213cSSepherosa Ziehau * 3. Neither the name of the Intel Corporation nor the names of its 185330213cSSepherosa Ziehau * contributors may be used to endorse or promote products derived from 195330213cSSepherosa Ziehau * this software without specific prior written permission. 205330213cSSepherosa Ziehau * 215330213cSSepherosa Ziehau * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 225330213cSSepherosa Ziehau * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 235330213cSSepherosa Ziehau * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 245330213cSSepherosa Ziehau * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE 255330213cSSepherosa Ziehau * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 265330213cSSepherosa Ziehau * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 275330213cSSepherosa Ziehau * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 285330213cSSepherosa Ziehau * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 295330213cSSepherosa Ziehau * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 305330213cSSepherosa Ziehau * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 315330213cSSepherosa Ziehau * POSSIBILITY OF SUCH DAMAGE. 325330213cSSepherosa Ziehau * 335330213cSSepherosa Ziehau * 345330213cSSepherosa Ziehau * Copyright (c) 2005 The DragonFly Project. All rights reserved. 355330213cSSepherosa Ziehau * 365330213cSSepherosa Ziehau * This code is derived from software contributed to The DragonFly Project 375330213cSSepherosa Ziehau * by Matthew Dillon <dillon@backplane.com> 385330213cSSepherosa Ziehau * 395330213cSSepherosa Ziehau * Redistribution and use in source and binary forms, with or without 405330213cSSepherosa Ziehau * modification, are permitted provided that the following conditions 415330213cSSepherosa Ziehau * are met: 425330213cSSepherosa Ziehau * 435330213cSSepherosa Ziehau * 1. Redistributions of source code must retain the above copyright 445330213cSSepherosa Ziehau * notice, this list of conditions and the following disclaimer. 455330213cSSepherosa Ziehau * 2. Redistributions in binary form must reproduce the above copyright 465330213cSSepherosa Ziehau * notice, this list of conditions and the following disclaimer in 475330213cSSepherosa Ziehau * the documentation and/or other materials provided with the 485330213cSSepherosa Ziehau * distribution. 495330213cSSepherosa Ziehau * 3. Neither the name of The DragonFly Project nor the names of its 505330213cSSepherosa Ziehau * contributors may be used to endorse or promote products derived 515330213cSSepherosa Ziehau * from this software without specific, prior written permission. 525330213cSSepherosa Ziehau * 535330213cSSepherosa Ziehau * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 545330213cSSepherosa Ziehau * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 555330213cSSepherosa Ziehau * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS 565330213cSSepherosa Ziehau * FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE 575330213cSSepherosa Ziehau * COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, 585330213cSSepherosa Ziehau * INCIDENTAL, SPECIAL, EXEMPLARY OR CONSEQUENTIAL DAMAGES (INCLUDING, 595330213cSSepherosa Ziehau * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 605330213cSSepherosa Ziehau * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED 615330213cSSepherosa Ziehau * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, 625330213cSSepherosa Ziehau * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT 635330213cSSepherosa Ziehau * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 645330213cSSepherosa Ziehau * SUCH DAMAGE. 655330213cSSepherosa Ziehau */ 665330213cSSepherosa Ziehau 67b3a7093fSSepherosa Ziehau #include "opt_ifpoll.h" 68e6cde6e6SSepherosa Ziehau #include "opt_emx.h" 695330213cSSepherosa Ziehau 705330213cSSepherosa Ziehau #include <sys/param.h> 715330213cSSepherosa Ziehau #include <sys/bus.h> 725330213cSSepherosa Ziehau #include <sys/endian.h> 735330213cSSepherosa Ziehau #include <sys/interrupt.h> 745330213cSSepherosa Ziehau #include <sys/kernel.h> 755330213cSSepherosa Ziehau #include <sys/ktr.h> 765330213cSSepherosa Ziehau #include <sys/malloc.h> 775330213cSSepherosa Ziehau #include <sys/mbuf.h> 785330213cSSepherosa Ziehau #include <sys/proc.h> 795330213cSSepherosa Ziehau #include <sys/rman.h> 805330213cSSepherosa Ziehau #include <sys/serialize.h> 81bc197380SSepherosa Ziehau #include <sys/serialize2.h> 825330213cSSepherosa Ziehau #include <sys/socket.h> 835330213cSSepherosa Ziehau #include <sys/sockio.h> 845330213cSSepherosa Ziehau #include <sys/sysctl.h> 855330213cSSepherosa Ziehau #include <sys/systm.h> 865330213cSSepherosa Ziehau 875330213cSSepherosa Ziehau #include <net/bpf.h> 885330213cSSepherosa Ziehau #include <net/ethernet.h> 895330213cSSepherosa Ziehau #include <net/if.h> 905330213cSSepherosa Ziehau #include <net/if_arp.h> 915330213cSSepherosa Ziehau #include <net/if_dl.h> 925330213cSSepherosa Ziehau #include <net/if_media.h> 935330213cSSepherosa Ziehau #include <net/ifq_var.h> 9489d8e73dSSepherosa Ziehau #include <net/toeplitz.h> 959cc86e17SSepherosa Ziehau #include <net/toeplitz2.h> 965330213cSSepherosa Ziehau #include <net/vlan/if_vlan_var.h> 975330213cSSepherosa Ziehau #include <net/vlan/if_vlan_ether.h> 98b3a7093fSSepherosa Ziehau #include <net/if_poll.h> 995330213cSSepherosa Ziehau 1005330213cSSepherosa Ziehau #include <netinet/in_systm.h> 1015330213cSSepherosa Ziehau #include <netinet/in.h> 1025330213cSSepherosa Ziehau #include <netinet/ip.h> 1035330213cSSepherosa Ziehau #include <netinet/tcp.h> 1045330213cSSepherosa Ziehau #include <netinet/udp.h> 1055330213cSSepherosa Ziehau 1065330213cSSepherosa Ziehau #include <bus/pci/pcivar.h> 1075330213cSSepherosa Ziehau #include <bus/pci/pcireg.h> 1085330213cSSepherosa Ziehau 1095330213cSSepherosa Ziehau #include <dev/netif/ig_hal/e1000_api.h> 1105330213cSSepherosa Ziehau #include <dev/netif/ig_hal/e1000_82571.h> 1115330213cSSepherosa Ziehau #include <dev/netif/emx/if_emx.h> 1125330213cSSepherosa Ziehau 1133f939c23SSepherosa Ziehau #ifdef EMX_RSS_DEBUG 1143f939c23SSepherosa Ziehau #define EMX_RSS_DPRINTF(sc, lvl, fmt, ...) \ 1153f939c23SSepherosa Ziehau do { \ 11689d8e73dSSepherosa Ziehau if (sc->rss_debug >= lvl) \ 1173f939c23SSepherosa Ziehau if_printf(&sc->arpcom.ac_if, fmt, __VA_ARGS__); \ 1183f939c23SSepherosa Ziehau } while (0) 1193f939c23SSepherosa Ziehau #else /* !EMX_RSS_DEBUG */ 1203f939c23SSepherosa Ziehau #define EMX_RSS_DPRINTF(sc, lvl, fmt, ...) ((void)0) 1213f939c23SSepherosa Ziehau #endif /* EMX_RSS_DEBUG */ 1223f939c23SSepherosa Ziehau 1238f594b38SSepherosa Ziehau #define EMX_TX_SERIALIZE 1 1248f594b38SSepherosa Ziehau #define EMX_RX_SERIALIZE 2 1258f594b38SSepherosa Ziehau 1265330213cSSepherosa Ziehau #define EMX_NAME "Intel(R) PRO/1000 " 1275330213cSSepherosa Ziehau 1285330213cSSepherosa Ziehau #define EMX_DEVICE(id) \ 1295330213cSSepherosa Ziehau { EMX_VENDOR_ID, E1000_DEV_ID_##id, EMX_NAME #id } 1305330213cSSepherosa Ziehau #define EMX_DEVICE_NULL { 0, 0, NULL } 1315330213cSSepherosa Ziehau 1325330213cSSepherosa Ziehau static const struct emx_device { 1335330213cSSepherosa Ziehau uint16_t vid; 1345330213cSSepherosa Ziehau uint16_t did; 1355330213cSSepherosa Ziehau const char *desc; 1365330213cSSepherosa Ziehau } emx_devices[] = { 1375330213cSSepherosa Ziehau EMX_DEVICE(82571EB_COPPER), 1385330213cSSepherosa Ziehau EMX_DEVICE(82571EB_FIBER), 1395330213cSSepherosa Ziehau EMX_DEVICE(82571EB_SERDES), 1405330213cSSepherosa Ziehau EMX_DEVICE(82571EB_SERDES_DUAL), 1415330213cSSepherosa Ziehau EMX_DEVICE(82571EB_SERDES_QUAD), 1425330213cSSepherosa Ziehau EMX_DEVICE(82571EB_QUAD_COPPER), 14375a5634eSSepherosa Ziehau EMX_DEVICE(82571EB_QUAD_COPPER_BP), 1445330213cSSepherosa Ziehau EMX_DEVICE(82571EB_QUAD_COPPER_LP), 1455330213cSSepherosa Ziehau EMX_DEVICE(82571EB_QUAD_FIBER), 1465330213cSSepherosa Ziehau EMX_DEVICE(82571PT_QUAD_COPPER), 1475330213cSSepherosa Ziehau 1485330213cSSepherosa Ziehau EMX_DEVICE(82572EI_COPPER), 1495330213cSSepherosa Ziehau EMX_DEVICE(82572EI_FIBER), 1505330213cSSepherosa Ziehau EMX_DEVICE(82572EI_SERDES), 1515330213cSSepherosa Ziehau EMX_DEVICE(82572EI), 1525330213cSSepherosa Ziehau 1535330213cSSepherosa Ziehau EMX_DEVICE(82573E), 1545330213cSSepherosa Ziehau EMX_DEVICE(82573E_IAMT), 1555330213cSSepherosa Ziehau EMX_DEVICE(82573L), 1565330213cSSepherosa Ziehau 1575330213cSSepherosa Ziehau EMX_DEVICE(80003ES2LAN_COPPER_SPT), 1585330213cSSepherosa Ziehau EMX_DEVICE(80003ES2LAN_SERDES_SPT), 1595330213cSSepherosa Ziehau EMX_DEVICE(80003ES2LAN_COPPER_DPT), 1605330213cSSepherosa Ziehau EMX_DEVICE(80003ES2LAN_SERDES_DPT), 1615330213cSSepherosa Ziehau 1625330213cSSepherosa Ziehau EMX_DEVICE(82574L), 1632d0e5700SSepherosa Ziehau EMX_DEVICE(82574LA), 1645330213cSSepherosa Ziehau 1655330213cSSepherosa Ziehau /* required last entry */ 1665330213cSSepherosa Ziehau EMX_DEVICE_NULL 1675330213cSSepherosa Ziehau }; 1685330213cSSepherosa Ziehau 1695330213cSSepherosa Ziehau static int emx_probe(device_t); 1705330213cSSepherosa Ziehau static int emx_attach(device_t); 1715330213cSSepherosa Ziehau static int emx_detach(device_t); 1725330213cSSepherosa Ziehau static int emx_shutdown(device_t); 1735330213cSSepherosa Ziehau static int emx_suspend(device_t); 1745330213cSSepherosa Ziehau static int emx_resume(device_t); 1755330213cSSepherosa Ziehau 1765330213cSSepherosa Ziehau static void emx_init(void *); 1775330213cSSepherosa Ziehau static void emx_stop(struct emx_softc *); 1785330213cSSepherosa Ziehau static int emx_ioctl(struct ifnet *, u_long, caddr_t, struct ucred *); 1795330213cSSepherosa Ziehau static void emx_start(struct ifnet *); 180b3a7093fSSepherosa Ziehau #ifdef IFPOLL_ENABLE 181b3a7093fSSepherosa Ziehau static void emx_qpoll(struct ifnet *, struct ifpoll_info *); 1825330213cSSepherosa Ziehau #endif 1835330213cSSepherosa Ziehau static void emx_watchdog(struct ifnet *); 1845330213cSSepherosa Ziehau static void emx_media_status(struct ifnet *, struct ifmediareq *); 1855330213cSSepherosa Ziehau static int emx_media_change(struct ifnet *); 1865330213cSSepherosa Ziehau static void emx_timer(void *); 1876d435846SSepherosa Ziehau static void emx_serialize(struct ifnet *, enum ifnet_serialize); 1886d435846SSepherosa Ziehau static void emx_deserialize(struct ifnet *, enum ifnet_serialize); 1896d435846SSepherosa Ziehau static int emx_tryserialize(struct ifnet *, enum ifnet_serialize); 1902c9effcfSSepherosa Ziehau #ifdef INVARIANTS 1912c9effcfSSepherosa Ziehau static void emx_serialize_assert(struct ifnet *, enum ifnet_serialize, 1922c9effcfSSepherosa Ziehau boolean_t); 1932c9effcfSSepherosa Ziehau #endif 1945330213cSSepherosa Ziehau 1955330213cSSepherosa Ziehau static void emx_intr(void *); 1964cb541aeSSepherosa Ziehau static void emx_intr_mask(void *); 1974cb541aeSSepherosa Ziehau static void emx_intr_body(struct emx_softc *, boolean_t); 198c39e3a1fSSepherosa Ziehau static void emx_rxeof(struct emx_softc *, int, int); 1995330213cSSepherosa Ziehau static void emx_txeof(struct emx_softc *); 2005330213cSSepherosa Ziehau static void emx_tx_collect(struct emx_softc *); 2015330213cSSepherosa Ziehau static void emx_tx_purge(struct emx_softc *); 2025330213cSSepherosa Ziehau static void emx_enable_intr(struct emx_softc *); 2035330213cSSepherosa Ziehau static void emx_disable_intr(struct emx_softc *); 2045330213cSSepherosa Ziehau 205071699f8SSepherosa Ziehau static int emx_dma_alloc(struct emx_softc *); 206071699f8SSepherosa Ziehau static void emx_dma_free(struct emx_softc *); 2075330213cSSepherosa Ziehau static void emx_init_tx_ring(struct emx_softc *); 208c39e3a1fSSepherosa Ziehau static int emx_init_rx_ring(struct emx_softc *, struct emx_rxdata *); 209c39e3a1fSSepherosa Ziehau static void emx_free_rx_ring(struct emx_softc *, struct emx_rxdata *); 2105330213cSSepherosa Ziehau static int emx_create_tx_ring(struct emx_softc *); 211c39e3a1fSSepherosa Ziehau static int emx_create_rx_ring(struct emx_softc *, struct emx_rxdata *); 2125330213cSSepherosa Ziehau static void emx_destroy_tx_ring(struct emx_softc *, int); 213c39e3a1fSSepherosa Ziehau static void emx_destroy_rx_ring(struct emx_softc *, 214c39e3a1fSSepherosa Ziehau struct emx_rxdata *, int); 215c39e3a1fSSepherosa Ziehau static int emx_newbuf(struct emx_softc *, struct emx_rxdata *, int, int); 2165330213cSSepherosa Ziehau static int emx_encap(struct emx_softc *, struct mbuf **); 2175330213cSSepherosa Ziehau static int emx_txcsum(struct emx_softc *, struct mbuf *, 2185330213cSSepherosa Ziehau uint32_t *, uint32_t *); 2193eb0ea09SSepherosa Ziehau static int emx_tso_pullup(struct emx_softc *, struct mbuf **); 2203eb0ea09SSepherosa Ziehau static int emx_tso_setup(struct emx_softc *, struct mbuf *, 2213eb0ea09SSepherosa Ziehau uint32_t *, uint32_t *); 2225330213cSSepherosa Ziehau 2235330213cSSepherosa Ziehau static int emx_is_valid_eaddr(const uint8_t *); 2242d0e5700SSepherosa Ziehau static int emx_reset(struct emx_softc *); 2255330213cSSepherosa Ziehau static void emx_setup_ifp(struct emx_softc *); 2265330213cSSepherosa Ziehau static void emx_init_tx_unit(struct emx_softc *); 2275330213cSSepherosa Ziehau static void emx_init_rx_unit(struct emx_softc *); 2285330213cSSepherosa Ziehau static void emx_update_stats(struct emx_softc *); 2295330213cSSepherosa Ziehau static void emx_set_promisc(struct emx_softc *); 2305330213cSSepherosa Ziehau static void emx_disable_promisc(struct emx_softc *); 2315330213cSSepherosa Ziehau static void emx_set_multi(struct emx_softc *); 2325330213cSSepherosa Ziehau static void emx_update_link_status(struct emx_softc *); 2335330213cSSepherosa Ziehau static void emx_smartspeed(struct emx_softc *); 2342d0e5700SSepherosa Ziehau static void emx_set_itr(struct emx_softc *, uint32_t); 2356d5e2922SSepherosa Ziehau static void emx_disable_aspm(struct emx_softc *); 2365330213cSSepherosa Ziehau 2375330213cSSepherosa Ziehau static void emx_print_debug_info(struct emx_softc *); 2385330213cSSepherosa Ziehau static void emx_print_nvm_info(struct emx_softc *); 2395330213cSSepherosa Ziehau static void emx_print_hw_stats(struct emx_softc *); 2405330213cSSepherosa Ziehau 2415330213cSSepherosa Ziehau static int emx_sysctl_stats(SYSCTL_HANDLER_ARGS); 2425330213cSSepherosa Ziehau static int emx_sysctl_debug_info(SYSCTL_HANDLER_ARGS); 2435330213cSSepherosa Ziehau static int emx_sysctl_int_throttle(SYSCTL_HANDLER_ARGS); 2445330213cSSepherosa Ziehau static int emx_sysctl_int_tx_nsegs(SYSCTL_HANDLER_ARGS); 2455330213cSSepherosa Ziehau static void emx_add_sysctl(struct emx_softc *); 2465330213cSSepherosa Ziehau 247bca7c435SSepherosa Ziehau static void emx_serialize_skipmain(struct emx_softc *); 248bca7c435SSepherosa Ziehau static void emx_deserialize_skipmain(struct emx_softc *); 249bca7c435SSepherosa Ziehau 2505330213cSSepherosa Ziehau /* Management and WOL Support */ 2515330213cSSepherosa Ziehau static void emx_get_mgmt(struct emx_softc *); 2525330213cSSepherosa Ziehau static void emx_rel_mgmt(struct emx_softc *); 2535330213cSSepherosa Ziehau static void emx_get_hw_control(struct emx_softc *); 2545330213cSSepherosa Ziehau static void emx_rel_hw_control(struct emx_softc *); 2555330213cSSepherosa Ziehau static void emx_enable_wol(device_t); 2565330213cSSepherosa Ziehau 2575330213cSSepherosa Ziehau static device_method_t emx_methods[] = { 2585330213cSSepherosa Ziehau /* Device interface */ 2595330213cSSepherosa Ziehau DEVMETHOD(device_probe, emx_probe), 2605330213cSSepherosa Ziehau DEVMETHOD(device_attach, emx_attach), 2615330213cSSepherosa Ziehau DEVMETHOD(device_detach, emx_detach), 2625330213cSSepherosa Ziehau DEVMETHOD(device_shutdown, emx_shutdown), 2635330213cSSepherosa Ziehau DEVMETHOD(device_suspend, emx_suspend), 2645330213cSSepherosa Ziehau DEVMETHOD(device_resume, emx_resume), 2655330213cSSepherosa Ziehau { 0, 0 } 2665330213cSSepherosa Ziehau }; 2675330213cSSepherosa Ziehau 2685330213cSSepherosa Ziehau static driver_t emx_driver = { 2695330213cSSepherosa Ziehau "emx", 2705330213cSSepherosa Ziehau emx_methods, 2715330213cSSepherosa Ziehau sizeof(struct emx_softc), 2725330213cSSepherosa Ziehau }; 2735330213cSSepherosa Ziehau 2745330213cSSepherosa Ziehau static devclass_t emx_devclass; 2755330213cSSepherosa Ziehau 2765330213cSSepherosa Ziehau DECLARE_DUMMY_MODULE(if_emx); 2775330213cSSepherosa Ziehau MODULE_DEPEND(emx, ig_hal, 1, 1, 1); 278aa2b9d05SSascha Wildner DRIVER_MODULE(if_emx, pci, emx_driver, emx_devclass, NULL, NULL); 2795330213cSSepherosa Ziehau 2805330213cSSepherosa Ziehau /* 2815330213cSSepherosa Ziehau * Tunables 2825330213cSSepherosa Ziehau */ 2835330213cSSepherosa Ziehau static int emx_int_throttle_ceil = EMX_DEFAULT_ITR; 2845330213cSSepherosa Ziehau static int emx_rxd = EMX_DEFAULT_RXD; 2855330213cSSepherosa Ziehau static int emx_txd = EMX_DEFAULT_TXD; 286704b6287SSepherosa Ziehau static int emx_smart_pwr_down = 0; 287724cbff8SSepherosa Ziehau static int emx_rxr = 0; 2885330213cSSepherosa Ziehau 2895330213cSSepherosa Ziehau /* Controls whether promiscuous also shows bad packets */ 290b4d8c36bSSepherosa Ziehau static int emx_debug_sbp = 0; 2915330213cSSepherosa Ziehau 292704b6287SSepherosa Ziehau static int emx_82573_workaround = 1; 293704b6287SSepherosa Ziehau static int emx_msi_enable = 1; 2945330213cSSepherosa Ziehau 2955330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.int_throttle_ceil", &emx_int_throttle_ceil); 2965330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.rxd", &emx_rxd); 297724cbff8SSepherosa Ziehau TUNABLE_INT("hw.emx.rxr", &emx_rxr); 2985330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.txd", &emx_txd); 2995330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.smart_pwr_down", &emx_smart_pwr_down); 3005330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.sbp", &emx_debug_sbp); 3015330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.82573_workaround", &emx_82573_workaround); 302704b6287SSepherosa Ziehau TUNABLE_INT("hw.emx.msi.enable", &emx_msi_enable); 3035330213cSSepherosa Ziehau 3045330213cSSepherosa Ziehau /* Global used in WOL setup with multiport cards */ 3055330213cSSepherosa Ziehau static int emx_global_quad_port_a = 0; 3065330213cSSepherosa Ziehau 3075330213cSSepherosa Ziehau /* Set this to one to display debug statistics */ 3085330213cSSepherosa Ziehau static int emx_display_debug_stats = 0; 3095330213cSSepherosa Ziehau 3105330213cSSepherosa Ziehau #if !defined(KTR_IF_EMX) 3115330213cSSepherosa Ziehau #define KTR_IF_EMX KTR_ALL 3125330213cSSepherosa Ziehau #endif 3135330213cSSepherosa Ziehau KTR_INFO_MASTER(if_emx); 3145bf48697SAggelos Economopoulos KTR_INFO(KTR_IF_EMX, if_emx, intr_beg, 0, "intr begin"); 3155bf48697SAggelos Economopoulos KTR_INFO(KTR_IF_EMX, if_emx, intr_end, 1, "intr end"); 3165bf48697SAggelos Economopoulos KTR_INFO(KTR_IF_EMX, if_emx, pkt_receive, 4, "rx packet"); 3175bf48697SAggelos Economopoulos KTR_INFO(KTR_IF_EMX, if_emx, pkt_txqueue, 5, "tx packet"); 3185bf48697SAggelos Economopoulos KTR_INFO(KTR_IF_EMX, if_emx, pkt_txclean, 6, "tx clean"); 3195330213cSSepherosa Ziehau #define logif(name) KTR_LOG(if_emx_ ## name) 3205330213cSSepherosa Ziehau 321235b9d30SSepherosa Ziehau static __inline void 322235b9d30SSepherosa Ziehau emx_setup_rxdesc(emx_rxdesc_t *rxd, const struct emx_rxbuf *rxbuf) 323235b9d30SSepherosa Ziehau { 324235b9d30SSepherosa Ziehau rxd->rxd_bufaddr = htole64(rxbuf->paddr); 3253f939c23SSepherosa Ziehau /* DD bit must be cleared */ 326235b9d30SSepherosa Ziehau rxd->rxd_staterr = 0; 327235b9d30SSepherosa Ziehau } 328235b9d30SSepherosa Ziehau 329235b9d30SSepherosa Ziehau static __inline void 330235b9d30SSepherosa Ziehau emx_rxcsum(uint32_t staterr, struct mbuf *mp) 331235b9d30SSepherosa Ziehau { 332235b9d30SSepherosa Ziehau /* Ignore Checksum bit is set */ 333235b9d30SSepherosa Ziehau if (staterr & E1000_RXD_STAT_IXSM) 334235b9d30SSepherosa Ziehau return; 335235b9d30SSepherosa Ziehau 336235b9d30SSepherosa Ziehau if ((staterr & (E1000_RXD_STAT_IPCS | E1000_RXDEXT_STATERR_IPE)) == 337235b9d30SSepherosa Ziehau E1000_RXD_STAT_IPCS) 338235b9d30SSepherosa Ziehau mp->m_pkthdr.csum_flags |= CSUM_IP_CHECKED | CSUM_IP_VALID; 339235b9d30SSepherosa Ziehau 340235b9d30SSepherosa Ziehau if ((staterr & (E1000_RXD_STAT_TCPCS | E1000_RXDEXT_STATERR_TCPE)) == 341235b9d30SSepherosa Ziehau E1000_RXD_STAT_TCPCS) { 342235b9d30SSepherosa Ziehau mp->m_pkthdr.csum_flags |= CSUM_DATA_VALID | 343235b9d30SSepherosa Ziehau CSUM_PSEUDO_HDR | 344235b9d30SSepherosa Ziehau CSUM_FRAG_NOT_CHECKED; 345235b9d30SSepherosa Ziehau mp->m_pkthdr.csum_data = htons(0xffff); 346235b9d30SSepherosa Ziehau } 347235b9d30SSepherosa Ziehau } 348235b9d30SSepherosa Ziehau 3499cc86e17SSepherosa Ziehau static __inline struct pktinfo * 3509cc86e17SSepherosa Ziehau emx_rssinfo(struct mbuf *m, struct pktinfo *pi, 3519cc86e17SSepherosa Ziehau uint32_t mrq, uint32_t hash, uint32_t staterr) 3529cc86e17SSepherosa Ziehau { 3539cc86e17SSepherosa Ziehau switch (mrq & EMX_RXDMRQ_RSSTYPE_MASK) { 3549cc86e17SSepherosa Ziehau case EMX_RXDMRQ_IPV4_TCP: 3559cc86e17SSepherosa Ziehau pi->pi_netisr = NETISR_IP; 3569cc86e17SSepherosa Ziehau pi->pi_flags = 0; 3579cc86e17SSepherosa Ziehau pi->pi_l3proto = IPPROTO_TCP; 3589cc86e17SSepherosa Ziehau break; 3599cc86e17SSepherosa Ziehau 3609cc86e17SSepherosa Ziehau case EMX_RXDMRQ_IPV6_TCP: 3619cc86e17SSepherosa Ziehau pi->pi_netisr = NETISR_IPV6; 3629cc86e17SSepherosa Ziehau pi->pi_flags = 0; 3639cc86e17SSepherosa Ziehau pi->pi_l3proto = IPPROTO_TCP; 3649cc86e17SSepherosa Ziehau break; 3659cc86e17SSepherosa Ziehau 3669cc86e17SSepherosa Ziehau case EMX_RXDMRQ_IPV4: 3679cc86e17SSepherosa Ziehau if (staterr & E1000_RXD_STAT_IXSM) 3689cc86e17SSepherosa Ziehau return NULL; 3699cc86e17SSepherosa Ziehau 3709cc86e17SSepherosa Ziehau if ((staterr & 3719cc86e17SSepherosa Ziehau (E1000_RXD_STAT_TCPCS | E1000_RXDEXT_STATERR_TCPE)) == 3729cc86e17SSepherosa Ziehau E1000_RXD_STAT_TCPCS) { 3739cc86e17SSepherosa Ziehau pi->pi_netisr = NETISR_IP; 3749cc86e17SSepherosa Ziehau pi->pi_flags = 0; 3759cc86e17SSepherosa Ziehau pi->pi_l3proto = IPPROTO_UDP; 3769cc86e17SSepherosa Ziehau break; 3779cc86e17SSepherosa Ziehau } 3789cc86e17SSepherosa Ziehau /* FALL THROUGH */ 3799cc86e17SSepherosa Ziehau default: 3809cc86e17SSepherosa Ziehau return NULL; 3819cc86e17SSepherosa Ziehau } 3829cc86e17SSepherosa Ziehau 3839cc86e17SSepherosa Ziehau m->m_flags |= M_HASH; 3849cc86e17SSepherosa Ziehau m->m_pkthdr.hash = toeplitz_hash(hash); 3859cc86e17SSepherosa Ziehau return pi; 3869cc86e17SSepherosa Ziehau } 3879cc86e17SSepherosa Ziehau 3885330213cSSepherosa Ziehau static int 3895330213cSSepherosa Ziehau emx_probe(device_t dev) 3905330213cSSepherosa Ziehau { 3915330213cSSepherosa Ziehau const struct emx_device *d; 3925330213cSSepherosa Ziehau uint16_t vid, did; 3935330213cSSepherosa Ziehau 3945330213cSSepherosa Ziehau vid = pci_get_vendor(dev); 3955330213cSSepherosa Ziehau did = pci_get_device(dev); 3965330213cSSepherosa Ziehau 3975330213cSSepherosa Ziehau for (d = emx_devices; d->desc != NULL; ++d) { 3985330213cSSepherosa Ziehau if (vid == d->vid && did == d->did) { 3995330213cSSepherosa Ziehau device_set_desc(dev, d->desc); 4005330213cSSepherosa Ziehau device_set_async_attach(dev, TRUE); 4015330213cSSepherosa Ziehau return 0; 4025330213cSSepherosa Ziehau } 4035330213cSSepherosa Ziehau } 4045330213cSSepherosa Ziehau return ENXIO; 4055330213cSSepherosa Ziehau } 4065330213cSSepherosa Ziehau 4075330213cSSepherosa Ziehau static int 4085330213cSSepherosa Ziehau emx_attach(device_t dev) 4095330213cSSepherosa Ziehau { 4105330213cSSepherosa Ziehau struct emx_softc *sc = device_get_softc(dev); 4115330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 412d01335e8SSepherosa Ziehau int error = 0, i, throttle, msi_enable; 413704b6287SSepherosa Ziehau u_int intr_flags; 4142d0e5700SSepherosa Ziehau uint16_t eeprom_data, device_id, apme_mask; 4154cb541aeSSepherosa Ziehau driver_intr_t *intr_func; 4165330213cSSepherosa Ziehau 4176d435846SSepherosa Ziehau lwkt_serialize_init(&sc->main_serialize); 4186d435846SSepherosa Ziehau lwkt_serialize_init(&sc->tx_serialize); 4196d435846SSepherosa Ziehau for (i = 0; i < EMX_NRX_RING; ++i) 4206d435846SSepherosa Ziehau lwkt_serialize_init(&sc->rx_data[i].rx_serialize); 4216d435846SSepherosa Ziehau 4226d435846SSepherosa Ziehau i = 0; 4236d435846SSepherosa Ziehau sc->serializes[i++] = &sc->main_serialize; 4246d435846SSepherosa Ziehau sc->serializes[i++] = &sc->tx_serialize; 4256d435846SSepherosa Ziehau sc->serializes[i++] = &sc->rx_data[0].rx_serialize; 4266d435846SSepherosa Ziehau sc->serializes[i++] = &sc->rx_data[1].rx_serialize; 4276d435846SSepherosa Ziehau KKASSERT(i == EMX_NSERIALIZE); 4286d435846SSepherosa Ziehau 429c2022416SSepherosa Ziehau callout_init_mp(&sc->timer); 4305330213cSSepherosa Ziehau 4315330213cSSepherosa Ziehau sc->dev = sc->osdep.dev = dev; 4325330213cSSepherosa Ziehau 4335330213cSSepherosa Ziehau /* 4345330213cSSepherosa Ziehau * Determine hardware and mac type 4355330213cSSepherosa Ziehau */ 4365330213cSSepherosa Ziehau sc->hw.vendor_id = pci_get_vendor(dev); 4375330213cSSepherosa Ziehau sc->hw.device_id = pci_get_device(dev); 4385330213cSSepherosa Ziehau sc->hw.revision_id = pci_get_revid(dev); 4395330213cSSepherosa Ziehau sc->hw.subsystem_vendor_id = pci_get_subvendor(dev); 4405330213cSSepherosa Ziehau sc->hw.subsystem_device_id = pci_get_subdevice(dev); 4415330213cSSepherosa Ziehau 4425330213cSSepherosa Ziehau if (e1000_set_mac_type(&sc->hw)) 4435330213cSSepherosa Ziehau return ENXIO; 4445330213cSSepherosa Ziehau 4453eb0ea09SSepherosa Ziehau /* 4463eb0ea09SSepherosa Ziehau * Pullup extra 4bytes into the first data segment, see: 4473eb0ea09SSepherosa Ziehau * 82571/82572 specification update errata #7 4483eb0ea09SSepherosa Ziehau * 4493eb0ea09SSepherosa Ziehau * NOTE: 4503eb0ea09SSepherosa Ziehau * 4bytes instead of 2bytes, which are mentioned in the errata, 4513eb0ea09SSepherosa Ziehau * are pulled; mainly to keep rest of the data properly aligned. 4523eb0ea09SSepherosa Ziehau */ 4533eb0ea09SSepherosa Ziehau if (sc->hw.mac.type == e1000_82571 || sc->hw.mac.type == e1000_82572) 4543eb0ea09SSepherosa Ziehau sc->flags |= EMX_FLAG_TSO_PULLEX; 4553eb0ea09SSepherosa Ziehau 4565330213cSSepherosa Ziehau /* Enable bus mastering */ 4575330213cSSepherosa Ziehau pci_enable_busmaster(dev); 4585330213cSSepherosa Ziehau 4595330213cSSepherosa Ziehau /* 4605330213cSSepherosa Ziehau * Allocate IO memory 4615330213cSSepherosa Ziehau */ 4625330213cSSepherosa Ziehau sc->memory_rid = EMX_BAR_MEM; 4635330213cSSepherosa Ziehau sc->memory = bus_alloc_resource_any(dev, SYS_RES_MEMORY, 4645330213cSSepherosa Ziehau &sc->memory_rid, RF_ACTIVE); 4655330213cSSepherosa Ziehau if (sc->memory == NULL) { 4665330213cSSepherosa Ziehau device_printf(dev, "Unable to allocate bus resource: memory\n"); 4675330213cSSepherosa Ziehau error = ENXIO; 4685330213cSSepherosa Ziehau goto fail; 4695330213cSSepherosa Ziehau } 4705330213cSSepherosa Ziehau sc->osdep.mem_bus_space_tag = rman_get_bustag(sc->memory); 4715330213cSSepherosa Ziehau sc->osdep.mem_bus_space_handle = rman_get_bushandle(sc->memory); 4725330213cSSepherosa Ziehau 4735330213cSSepherosa Ziehau /* XXX This is quite goofy, it is not actually used */ 4745330213cSSepherosa Ziehau sc->hw.hw_addr = (uint8_t *)&sc->osdep.mem_bus_space_handle; 4755330213cSSepherosa Ziehau 4765330213cSSepherosa Ziehau /* 477a835687dSSepherosa Ziehau * Don't enable MSI-X on 82574, see: 478a835687dSSepherosa Ziehau * 82574 specification update errata #15 479a835687dSSepherosa Ziehau * 480d01335e8SSepherosa Ziehau * Don't enable MSI on 82571/82572, see: 481a835687dSSepherosa Ziehau * 82571/82572 specification update errata #63 482d01335e8SSepherosa Ziehau */ 483d01335e8SSepherosa Ziehau msi_enable = emx_msi_enable; 484d01335e8SSepherosa Ziehau if (msi_enable && 485d01335e8SSepherosa Ziehau (sc->hw.mac.type == e1000_82571 || 486d01335e8SSepherosa Ziehau sc->hw.mac.type == e1000_82572)) 487d01335e8SSepherosa Ziehau msi_enable = 0; 488d01335e8SSepherosa Ziehau 489d01335e8SSepherosa Ziehau /* 4905330213cSSepherosa Ziehau * Allocate interrupt 4915330213cSSepherosa Ziehau */ 492d01335e8SSepherosa Ziehau sc->intr_type = pci_alloc_1intr(dev, msi_enable, 4937fb43956SSepherosa Ziehau &sc->intr_rid, &intr_flags); 494704b6287SSepherosa Ziehau 4954cb541aeSSepherosa Ziehau if (sc->intr_type == PCI_INTR_TYPE_LEGACY) { 4964cb541aeSSepherosa Ziehau int unshared; 4974cb541aeSSepherosa Ziehau 4984cb541aeSSepherosa Ziehau unshared = device_getenv_int(dev, "irq.unshared", 0); 4994cb541aeSSepherosa Ziehau if (!unshared) { 5004cb541aeSSepherosa Ziehau sc->flags |= EMX_FLAG_SHARED_INTR; 5014cb541aeSSepherosa Ziehau if (bootverbose) 5024cb541aeSSepherosa Ziehau device_printf(dev, "IRQ shared\n"); 5034cb541aeSSepherosa Ziehau } else { 5044cb541aeSSepherosa Ziehau intr_flags &= ~RF_SHAREABLE; 5054cb541aeSSepherosa Ziehau if (bootverbose) 5064cb541aeSSepherosa Ziehau device_printf(dev, "IRQ unshared\n"); 5074cb541aeSSepherosa Ziehau } 5084cb541aeSSepherosa Ziehau } 5094cb541aeSSepherosa Ziehau 5105330213cSSepherosa Ziehau sc->intr_res = bus_alloc_resource_any(dev, SYS_RES_IRQ, &sc->intr_rid, 511704b6287SSepherosa Ziehau intr_flags); 5125330213cSSepherosa Ziehau if (sc->intr_res == NULL) { 5135330213cSSepherosa Ziehau device_printf(dev, "Unable to allocate bus resource: " 5145330213cSSepherosa Ziehau "interrupt\n"); 5155330213cSSepherosa Ziehau error = ENXIO; 5165330213cSSepherosa Ziehau goto fail; 5175330213cSSepherosa Ziehau } 5185330213cSSepherosa Ziehau 5195330213cSSepherosa Ziehau /* Save PCI command register for Shared Code */ 5205330213cSSepherosa Ziehau sc->hw.bus.pci_cmd_word = pci_read_config(dev, PCIR_COMMAND, 2); 5215330213cSSepherosa Ziehau sc->hw.back = &sc->osdep; 5225330213cSSepherosa Ziehau 5235330213cSSepherosa Ziehau /* Do Shared Code initialization */ 5245330213cSSepherosa Ziehau if (e1000_setup_init_funcs(&sc->hw, TRUE)) { 5255330213cSSepherosa Ziehau device_printf(dev, "Setup of Shared code failed\n"); 5265330213cSSepherosa Ziehau error = ENXIO; 5275330213cSSepherosa Ziehau goto fail; 5285330213cSSepherosa Ziehau } 5295330213cSSepherosa Ziehau e1000_get_bus_info(&sc->hw); 5305330213cSSepherosa Ziehau 5315330213cSSepherosa Ziehau sc->hw.mac.autoneg = EMX_DO_AUTO_NEG; 5325330213cSSepherosa Ziehau sc->hw.phy.autoneg_wait_to_complete = FALSE; 5335330213cSSepherosa Ziehau sc->hw.phy.autoneg_advertised = EMX_AUTONEG_ADV_DEFAULT; 5345330213cSSepherosa Ziehau 5355330213cSSepherosa Ziehau /* 5365330213cSSepherosa Ziehau * Interrupt throttle rate 5375330213cSSepherosa Ziehau */ 538b4d8c36bSSepherosa Ziehau throttle = device_getenv_int(dev, "int_throttle_ceil", 539b4d8c36bSSepherosa Ziehau emx_int_throttle_ceil); 540b4d8c36bSSepherosa Ziehau if (throttle == 0) { 5415330213cSSepherosa Ziehau sc->int_throttle_ceil = 0; 5425330213cSSepherosa Ziehau } else { 5435330213cSSepherosa Ziehau if (throttle < 0) 5445330213cSSepherosa Ziehau throttle = EMX_DEFAULT_ITR; 5455330213cSSepherosa Ziehau 5465330213cSSepherosa Ziehau /* Recalculate the tunable value to get the exact frequency. */ 5475330213cSSepherosa Ziehau throttle = 1000000000 / 256 / throttle; 5485330213cSSepherosa Ziehau 5495330213cSSepherosa Ziehau /* Upper 16bits of ITR is reserved and should be zero */ 5505330213cSSepherosa Ziehau if (throttle & 0xffff0000) 5515330213cSSepherosa Ziehau throttle = 1000000000 / 256 / EMX_DEFAULT_ITR; 5525330213cSSepherosa Ziehau 5535330213cSSepherosa Ziehau sc->int_throttle_ceil = 1000000000 / 256 / throttle; 5545330213cSSepherosa Ziehau } 5555330213cSSepherosa Ziehau 5565330213cSSepherosa Ziehau e1000_init_script_state_82541(&sc->hw, TRUE); 5575330213cSSepherosa Ziehau e1000_set_tbi_compatibility_82543(&sc->hw, TRUE); 5585330213cSSepherosa Ziehau 5595330213cSSepherosa Ziehau /* Copper options */ 5605330213cSSepherosa Ziehau if (sc->hw.phy.media_type == e1000_media_type_copper) { 5615330213cSSepherosa Ziehau sc->hw.phy.mdix = EMX_AUTO_ALL_MODES; 5625330213cSSepherosa Ziehau sc->hw.phy.disable_polarity_correction = FALSE; 5635330213cSSepherosa Ziehau sc->hw.phy.ms_type = EMX_MASTER_SLAVE; 5645330213cSSepherosa Ziehau } 5655330213cSSepherosa Ziehau 5665330213cSSepherosa Ziehau /* Set the frame limits assuming standard ethernet sized frames. */ 5675330213cSSepherosa Ziehau sc->max_frame_size = ETHERMTU + ETHER_HDR_LEN + ETHER_CRC_LEN; 5685330213cSSepherosa Ziehau sc->min_frame_size = ETHER_MIN_LEN; 5695330213cSSepherosa Ziehau 5705330213cSSepherosa Ziehau /* This controls when hardware reports transmit completion status. */ 5715330213cSSepherosa Ziehau sc->hw.mac.report_tx_early = 1; 5725330213cSSepherosa Ziehau 57365c7a6afSSepherosa Ziehau /* Calculate # of RX rings */ 574724cbff8SSepherosa Ziehau sc->rx_ring_cnt = device_getenv_int(dev, "rxr", emx_rxr); 575a317449eSSepherosa Ziehau sc->rx_ring_cnt = if_ring_count2(sc->rx_ring_cnt, EMX_NRX_RING); 57665c7a6afSSepherosa Ziehau 577071699f8SSepherosa Ziehau /* Allocate RX/TX rings' busdma(9) stuffs */ 578071699f8SSepherosa Ziehau error = emx_dma_alloc(sc); 579071699f8SSepherosa Ziehau if (error) 5805330213cSSepherosa Ziehau goto fail; 581e5b3bcc4SSepherosa Ziehau 5822d0e5700SSepherosa Ziehau /* Allocate multicast array memory. */ 5832d0e5700SSepherosa Ziehau sc->mta = kmalloc(ETH_ADDR_LEN * EMX_MCAST_ADDR_MAX, 5842d0e5700SSepherosa Ziehau M_DEVBUF, M_WAITOK); 5852d0e5700SSepherosa Ziehau 5862d0e5700SSepherosa Ziehau /* Indicate SOL/IDER usage */ 5872d0e5700SSepherosa Ziehau if (e1000_check_reset_block(&sc->hw)) { 5882d0e5700SSepherosa Ziehau device_printf(dev, 5892d0e5700SSepherosa Ziehau "PHY reset is blocked due to SOL/IDER session.\n"); 5902d0e5700SSepherosa Ziehau } 5912d0e5700SSepherosa Ziehau 5922d0e5700SSepherosa Ziehau /* 5932d0e5700SSepherosa Ziehau * Start from a known state, this is important in reading the 5942d0e5700SSepherosa Ziehau * nvm and mac from that. 5952d0e5700SSepherosa Ziehau */ 5962d0e5700SSepherosa Ziehau e1000_reset_hw(&sc->hw); 5972d0e5700SSepherosa Ziehau 5985330213cSSepherosa Ziehau /* Make sure we have a good EEPROM before we read from it */ 5995330213cSSepherosa Ziehau if (e1000_validate_nvm_checksum(&sc->hw) < 0) { 6005330213cSSepherosa Ziehau /* 6015330213cSSepherosa Ziehau * Some PCI-E parts fail the first check due to 6025330213cSSepherosa Ziehau * the link being in sleep state, call it again, 6035330213cSSepherosa Ziehau * if it fails a second time its a real issue. 6045330213cSSepherosa Ziehau */ 6055330213cSSepherosa Ziehau if (e1000_validate_nvm_checksum(&sc->hw) < 0) { 6065330213cSSepherosa Ziehau device_printf(dev, 6075330213cSSepherosa Ziehau "The EEPROM Checksum Is Not Valid\n"); 6085330213cSSepherosa Ziehau error = EIO; 6095330213cSSepherosa Ziehau goto fail; 6105330213cSSepherosa Ziehau } 6115330213cSSepherosa Ziehau } 6125330213cSSepherosa Ziehau 6135330213cSSepherosa Ziehau /* Copy the permanent MAC address out of the EEPROM */ 6145330213cSSepherosa Ziehau if (e1000_read_mac_addr(&sc->hw) < 0) { 6155330213cSSepherosa Ziehau device_printf(dev, "EEPROM read error while reading MAC" 6165330213cSSepherosa Ziehau " address\n"); 6175330213cSSepherosa Ziehau error = EIO; 6185330213cSSepherosa Ziehau goto fail; 6195330213cSSepherosa Ziehau } 6205330213cSSepherosa Ziehau if (!emx_is_valid_eaddr(sc->hw.mac.addr)) { 6215330213cSSepherosa Ziehau device_printf(dev, "Invalid MAC address\n"); 6225330213cSSepherosa Ziehau error = EIO; 6235330213cSSepherosa Ziehau goto fail; 6245330213cSSepherosa Ziehau } 6255330213cSSepherosa Ziehau 6265330213cSSepherosa Ziehau /* Determine if we have to control management hardware */ 6275330213cSSepherosa Ziehau sc->has_manage = e1000_enable_mng_pass_thru(&sc->hw); 6285330213cSSepherosa Ziehau 6295330213cSSepherosa Ziehau /* 6305330213cSSepherosa Ziehau * Setup Wake-on-Lan 6315330213cSSepherosa Ziehau */ 6322d0e5700SSepherosa Ziehau apme_mask = EMX_EEPROM_APME; 6332d0e5700SSepherosa Ziehau eeprom_data = 0; 6345330213cSSepherosa Ziehau switch (sc->hw.mac.type) { 6352d0e5700SSepherosa Ziehau case e1000_82573: 6362d0e5700SSepherosa Ziehau sc->has_amt = 1; 6372d0e5700SSepherosa Ziehau /* FALL THROUGH */ 6382d0e5700SSepherosa Ziehau 6395330213cSSepherosa Ziehau case e1000_82571: 6402d0e5700SSepherosa Ziehau case e1000_82572: 6415330213cSSepherosa Ziehau case e1000_80003es2lan: 6425330213cSSepherosa Ziehau if (sc->hw.bus.func == 1) { 6435330213cSSepherosa Ziehau e1000_read_nvm(&sc->hw, 6445330213cSSepherosa Ziehau NVM_INIT_CONTROL3_PORT_B, 1, &eeprom_data); 6455330213cSSepherosa Ziehau } else { 6465330213cSSepherosa Ziehau e1000_read_nvm(&sc->hw, 6475330213cSSepherosa Ziehau NVM_INIT_CONTROL3_PORT_A, 1, &eeprom_data); 6485330213cSSepherosa Ziehau } 6495330213cSSepherosa Ziehau break; 6505330213cSSepherosa Ziehau 6515330213cSSepherosa Ziehau default: 6522d0e5700SSepherosa Ziehau e1000_read_nvm(&sc->hw, 6532d0e5700SSepherosa Ziehau NVM_INIT_CONTROL3_PORT_A, 1, &eeprom_data); 6545330213cSSepherosa Ziehau break; 6555330213cSSepherosa Ziehau } 6562d0e5700SSepherosa Ziehau if (eeprom_data & apme_mask) 6572d0e5700SSepherosa Ziehau sc->wol = E1000_WUFC_MAG | E1000_WUFC_MC; 6582d0e5700SSepherosa Ziehau 6595330213cSSepherosa Ziehau /* 6605330213cSSepherosa Ziehau * We have the eeprom settings, now apply the special cases 6615330213cSSepherosa Ziehau * where the eeprom may be wrong or the board won't support 6625330213cSSepherosa Ziehau * wake on lan on a particular port 6635330213cSSepherosa Ziehau */ 6645330213cSSepherosa Ziehau device_id = pci_get_device(dev); 6655330213cSSepherosa Ziehau switch (device_id) { 6665330213cSSepherosa Ziehau case E1000_DEV_ID_82571EB_FIBER: 6675330213cSSepherosa Ziehau /* 6685330213cSSepherosa Ziehau * Wake events only supported on port A for dual fiber 6695330213cSSepherosa Ziehau * regardless of eeprom setting 6705330213cSSepherosa Ziehau */ 6715330213cSSepherosa Ziehau if (E1000_READ_REG(&sc->hw, E1000_STATUS) & 6725330213cSSepherosa Ziehau E1000_STATUS_FUNC_1) 6735330213cSSepherosa Ziehau sc->wol = 0; 6745330213cSSepherosa Ziehau break; 6755330213cSSepherosa Ziehau 6765330213cSSepherosa Ziehau case E1000_DEV_ID_82571EB_QUAD_COPPER: 6775330213cSSepherosa Ziehau case E1000_DEV_ID_82571EB_QUAD_FIBER: 6785330213cSSepherosa Ziehau case E1000_DEV_ID_82571EB_QUAD_COPPER_LP: 6795330213cSSepherosa Ziehau /* if quad port sc, disable WoL on all but port A */ 6805330213cSSepherosa Ziehau if (emx_global_quad_port_a != 0) 6815330213cSSepherosa Ziehau sc->wol = 0; 6825330213cSSepherosa Ziehau /* Reset for multiple quad port adapters */ 6835330213cSSepherosa Ziehau if (++emx_global_quad_port_a == 4) 6845330213cSSepherosa Ziehau emx_global_quad_port_a = 0; 6855330213cSSepherosa Ziehau break; 6865330213cSSepherosa Ziehau } 6875330213cSSepherosa Ziehau 6885330213cSSepherosa Ziehau /* XXX disable wol */ 6895330213cSSepherosa Ziehau sc->wol = 0; 6905330213cSSepherosa Ziehau 6912d0e5700SSepherosa Ziehau /* Setup OS specific network interface */ 6922d0e5700SSepherosa Ziehau emx_setup_ifp(sc); 6932d0e5700SSepherosa Ziehau 6942d0e5700SSepherosa Ziehau /* Add sysctl tree, must after em_setup_ifp() */ 6952d0e5700SSepherosa Ziehau emx_add_sysctl(sc); 6962d0e5700SSepherosa Ziehau 6972d0e5700SSepherosa Ziehau /* Reset the hardware */ 6982d0e5700SSepherosa Ziehau error = emx_reset(sc); 6992d0e5700SSepherosa Ziehau if (error) { 7002d0e5700SSepherosa Ziehau device_printf(dev, "Unable to reset the hardware\n"); 7012d0e5700SSepherosa Ziehau goto fail; 7022d0e5700SSepherosa Ziehau } 7032d0e5700SSepherosa Ziehau 7042d0e5700SSepherosa Ziehau /* Initialize statistics */ 7052d0e5700SSepherosa Ziehau emx_update_stats(sc); 7062d0e5700SSepherosa Ziehau 7072d0e5700SSepherosa Ziehau sc->hw.mac.get_link_status = 1; 7082d0e5700SSepherosa Ziehau emx_update_link_status(sc); 7092d0e5700SSepherosa Ziehau 7105330213cSSepherosa Ziehau sc->spare_tx_desc = EMX_TX_SPARE; 7115330213cSSepherosa Ziehau 7125330213cSSepherosa Ziehau /* 7135330213cSSepherosa Ziehau * Keep following relationship between spare_tx_desc, oact_tx_desc 7145330213cSSepherosa Ziehau * and tx_int_nsegs: 7155330213cSSepherosa Ziehau * (spare_tx_desc + EMX_TX_RESERVED) <= 7165330213cSSepherosa Ziehau * oact_tx_desc <= EMX_TX_OACTIVE_MAX <= tx_int_nsegs 7175330213cSSepherosa Ziehau */ 7185330213cSSepherosa Ziehau sc->oact_tx_desc = sc->num_tx_desc / 8; 7195330213cSSepherosa Ziehau if (sc->oact_tx_desc > EMX_TX_OACTIVE_MAX) 7205330213cSSepherosa Ziehau sc->oact_tx_desc = EMX_TX_OACTIVE_MAX; 7215330213cSSepherosa Ziehau if (sc->oact_tx_desc < sc->spare_tx_desc + EMX_TX_RESERVED) 7225330213cSSepherosa Ziehau sc->oact_tx_desc = sc->spare_tx_desc + EMX_TX_RESERVED; 7235330213cSSepherosa Ziehau 7245330213cSSepherosa Ziehau sc->tx_int_nsegs = sc->num_tx_desc / 16; 7255330213cSSepherosa Ziehau if (sc->tx_int_nsegs < sc->oact_tx_desc) 7265330213cSSepherosa Ziehau sc->tx_int_nsegs = sc->oact_tx_desc; 7275330213cSSepherosa Ziehau 7282d0e5700SSepherosa Ziehau /* Non-AMT based hardware can now take control from firmware */ 7292d0e5700SSepherosa Ziehau if (sc->has_manage && !sc->has_amt) 7302d0e5700SSepherosa Ziehau emx_get_hw_control(sc); 7312d0e5700SSepherosa Ziehau 7324cb541aeSSepherosa Ziehau /* 7334cb541aeSSepherosa Ziehau * Missing Interrupt Following ICR read: 7344cb541aeSSepherosa Ziehau * 735a835687dSSepherosa Ziehau * 82571/82572 specification update errata #76 736a835687dSSepherosa Ziehau * 82573 specification update errata #31 737a835687dSSepherosa Ziehau * 82574 specification update errata #12 7384cb541aeSSepherosa Ziehau */ 7394cb541aeSSepherosa Ziehau intr_func = emx_intr; 7404cb541aeSSepherosa Ziehau if ((sc->flags & EMX_FLAG_SHARED_INTR) && 7414cb541aeSSepherosa Ziehau (sc->hw.mac.type == e1000_82571 || 7424cb541aeSSepherosa Ziehau sc->hw.mac.type == e1000_82572 || 7434cb541aeSSepherosa Ziehau sc->hw.mac.type == e1000_82573 || 7444cb541aeSSepherosa Ziehau sc->hw.mac.type == e1000_82574)) 7454cb541aeSSepherosa Ziehau intr_func = emx_intr_mask; 7464cb541aeSSepherosa Ziehau 7474cb541aeSSepherosa Ziehau error = bus_setup_intr(dev, sc->intr_res, INTR_MPSAFE, intr_func, sc, 7486d435846SSepherosa Ziehau &sc->intr_tag, &sc->main_serialize); 7495330213cSSepherosa Ziehau if (error) { 7505330213cSSepherosa Ziehau device_printf(dev, "Failed to register interrupt handler"); 7515330213cSSepherosa Ziehau ether_ifdetach(&sc->arpcom.ac_if); 7525330213cSSepherosa Ziehau goto fail; 7535330213cSSepherosa Ziehau } 7545330213cSSepherosa Ziehau 755704b6287SSepherosa Ziehau ifp->if_cpuid = rman_get_cpuid(sc->intr_res); 7565330213cSSepherosa Ziehau KKASSERT(ifp->if_cpuid >= 0 && ifp->if_cpuid < ncpus); 7575330213cSSepherosa Ziehau return (0); 7585330213cSSepherosa Ziehau fail: 7595330213cSSepherosa Ziehau emx_detach(dev); 7605330213cSSepherosa Ziehau return (error); 7615330213cSSepherosa Ziehau } 7625330213cSSepherosa Ziehau 7635330213cSSepherosa Ziehau static int 7645330213cSSepherosa Ziehau emx_detach(device_t dev) 7655330213cSSepherosa Ziehau { 7665330213cSSepherosa Ziehau struct emx_softc *sc = device_get_softc(dev); 7675330213cSSepherosa Ziehau 7685330213cSSepherosa Ziehau if (device_is_attached(dev)) { 7695330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 7705330213cSSepherosa Ziehau 7716d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 7725330213cSSepherosa Ziehau 7735330213cSSepherosa Ziehau emx_stop(sc); 7745330213cSSepherosa Ziehau 7755330213cSSepherosa Ziehau e1000_phy_hw_reset(&sc->hw); 7765330213cSSepherosa Ziehau 7775330213cSSepherosa Ziehau emx_rel_mgmt(sc); 7785330213cSSepherosa Ziehau emx_rel_hw_control(sc); 7795330213cSSepherosa Ziehau 7805330213cSSepherosa Ziehau if (sc->wol) { 7815330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_WUC, E1000_WUC_PME_EN); 7825330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_WUFC, sc->wol); 7835330213cSSepherosa Ziehau emx_enable_wol(dev); 7845330213cSSepherosa Ziehau } 7855330213cSSepherosa Ziehau 7865330213cSSepherosa Ziehau bus_teardown_intr(dev, sc->intr_res, sc->intr_tag); 7875330213cSSepherosa Ziehau 7886d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 7895330213cSSepherosa Ziehau 7905330213cSSepherosa Ziehau ether_ifdetach(ifp); 791*a19a8754SSepherosa Ziehau } else if (sc->memory != NULL) { 7922d0e5700SSepherosa Ziehau emx_rel_hw_control(sc); 7935330213cSSepherosa Ziehau } 7945330213cSSepherosa Ziehau bus_generic_detach(dev); 7955330213cSSepherosa Ziehau 7965330213cSSepherosa Ziehau if (sc->intr_res != NULL) { 7975330213cSSepherosa Ziehau bus_release_resource(dev, SYS_RES_IRQ, sc->intr_rid, 7985330213cSSepherosa Ziehau sc->intr_res); 7995330213cSSepherosa Ziehau } 8005330213cSSepherosa Ziehau 8017fb43956SSepherosa Ziehau if (sc->intr_type == PCI_INTR_TYPE_MSI) 802704b6287SSepherosa Ziehau pci_release_msi(dev); 803704b6287SSepherosa Ziehau 8045330213cSSepherosa Ziehau if (sc->memory != NULL) { 8055330213cSSepherosa Ziehau bus_release_resource(dev, SYS_RES_MEMORY, sc->memory_rid, 8065330213cSSepherosa Ziehau sc->memory); 8075330213cSSepherosa Ziehau } 8085330213cSSepherosa Ziehau 809071699f8SSepherosa Ziehau emx_dma_free(sc); 8105330213cSSepherosa Ziehau 8115330213cSSepherosa Ziehau /* Free sysctl tree */ 8125330213cSSepherosa Ziehau if (sc->sysctl_tree != NULL) 8135330213cSSepherosa Ziehau sysctl_ctx_free(&sc->sysctl_ctx); 8145330213cSSepherosa Ziehau 815*a19a8754SSepherosa Ziehau if (sc->mta != NULL) 816*a19a8754SSepherosa Ziehau kfree(sc->mta, M_DEVBUF); 817*a19a8754SSepherosa Ziehau 8185330213cSSepherosa Ziehau return (0); 8195330213cSSepherosa Ziehau } 8205330213cSSepherosa Ziehau 8215330213cSSepherosa Ziehau static int 8225330213cSSepherosa Ziehau emx_shutdown(device_t dev) 8235330213cSSepherosa Ziehau { 8245330213cSSepherosa Ziehau return emx_suspend(dev); 8255330213cSSepherosa Ziehau } 8265330213cSSepherosa Ziehau 8275330213cSSepherosa Ziehau static int 8285330213cSSepherosa Ziehau emx_suspend(device_t dev) 8295330213cSSepherosa Ziehau { 8305330213cSSepherosa Ziehau struct emx_softc *sc = device_get_softc(dev); 8315330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 8325330213cSSepherosa Ziehau 8336d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 8345330213cSSepherosa Ziehau 8355330213cSSepherosa Ziehau emx_stop(sc); 8365330213cSSepherosa Ziehau 8375330213cSSepherosa Ziehau emx_rel_mgmt(sc); 8385330213cSSepherosa Ziehau emx_rel_hw_control(sc); 8395330213cSSepherosa Ziehau 8405330213cSSepherosa Ziehau if (sc->wol) { 8415330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_WUC, E1000_WUC_PME_EN); 8425330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_WUFC, sc->wol); 8435330213cSSepherosa Ziehau emx_enable_wol(dev); 8445330213cSSepherosa Ziehau } 8455330213cSSepherosa Ziehau 8466d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 8475330213cSSepherosa Ziehau 8485330213cSSepherosa Ziehau return bus_generic_suspend(dev); 8495330213cSSepherosa Ziehau } 8505330213cSSepherosa Ziehau 8515330213cSSepherosa Ziehau static int 8525330213cSSepherosa Ziehau emx_resume(device_t dev) 8535330213cSSepherosa Ziehau { 8545330213cSSepherosa Ziehau struct emx_softc *sc = device_get_softc(dev); 8555330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 8565330213cSSepherosa Ziehau 8576d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 8585330213cSSepherosa Ziehau 8595330213cSSepherosa Ziehau emx_init(sc); 8605330213cSSepherosa Ziehau emx_get_mgmt(sc); 8615330213cSSepherosa Ziehau if_devstart(ifp); 8625330213cSSepherosa Ziehau 8636d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 8645330213cSSepherosa Ziehau 8655330213cSSepherosa Ziehau return bus_generic_resume(dev); 8665330213cSSepherosa Ziehau } 8675330213cSSepherosa Ziehau 8685330213cSSepherosa Ziehau static void 8695330213cSSepherosa Ziehau emx_start(struct ifnet *ifp) 8705330213cSSepherosa Ziehau { 8715330213cSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 8725330213cSSepherosa Ziehau struct mbuf *m_head; 8735330213cSSepherosa Ziehau 8746d435846SSepherosa Ziehau ASSERT_SERIALIZED(&sc->tx_serialize); 8755330213cSSepherosa Ziehau 8765330213cSSepherosa Ziehau if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING) 8775330213cSSepherosa Ziehau return; 8785330213cSSepherosa Ziehau 8795330213cSSepherosa Ziehau if (!sc->link_active) { 8805330213cSSepherosa Ziehau ifq_purge(&ifp->if_snd); 8815330213cSSepherosa Ziehau return; 8825330213cSSepherosa Ziehau } 8835330213cSSepherosa Ziehau 8845330213cSSepherosa Ziehau while (!ifq_is_empty(&ifp->if_snd)) { 8855330213cSSepherosa Ziehau /* Now do we at least have a minimal? */ 8865330213cSSepherosa Ziehau if (EMX_IS_OACTIVE(sc)) { 8875330213cSSepherosa Ziehau emx_tx_collect(sc); 8885330213cSSepherosa Ziehau if (EMX_IS_OACTIVE(sc)) { 8895330213cSSepherosa Ziehau ifp->if_flags |= IFF_OACTIVE; 8905330213cSSepherosa Ziehau sc->no_tx_desc_avail1++; 8915330213cSSepherosa Ziehau break; 8925330213cSSepherosa Ziehau } 8935330213cSSepherosa Ziehau } 8945330213cSSepherosa Ziehau 8955330213cSSepherosa Ziehau logif(pkt_txqueue); 8965330213cSSepherosa Ziehau m_head = ifq_dequeue(&ifp->if_snd, NULL); 8975330213cSSepherosa Ziehau if (m_head == NULL) 8985330213cSSepherosa Ziehau break; 8995330213cSSepherosa Ziehau 9005330213cSSepherosa Ziehau if (emx_encap(sc, &m_head)) { 9015330213cSSepherosa Ziehau ifp->if_oerrors++; 9025330213cSSepherosa Ziehau emx_tx_collect(sc); 9035330213cSSepherosa Ziehau continue; 9045330213cSSepherosa Ziehau } 9055330213cSSepherosa Ziehau 9065330213cSSepherosa Ziehau /* Send a copy of the frame to the BPF listener */ 9075330213cSSepherosa Ziehau ETHER_BPF_MTAP(ifp, m_head); 9085330213cSSepherosa Ziehau 9095330213cSSepherosa Ziehau /* Set timeout in case hardware has problems transmitting. */ 9105330213cSSepherosa Ziehau ifp->if_timer = EMX_TX_TIMEOUT; 9115330213cSSepherosa Ziehau } 9125330213cSSepherosa Ziehau } 9135330213cSSepherosa Ziehau 9145330213cSSepherosa Ziehau static int 9155330213cSSepherosa Ziehau emx_ioctl(struct ifnet *ifp, u_long command, caddr_t data, struct ucred *cr) 9165330213cSSepherosa Ziehau { 9175330213cSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 9185330213cSSepherosa Ziehau struct ifreq *ifr = (struct ifreq *)data; 9195330213cSSepherosa Ziehau uint16_t eeprom_data = 0; 9205330213cSSepherosa Ziehau int max_frame_size, mask, reinit; 9215330213cSSepherosa Ziehau int error = 0; 9225330213cSSepherosa Ziehau 9232c9effcfSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 9245330213cSSepherosa Ziehau 9255330213cSSepherosa Ziehau switch (command) { 9265330213cSSepherosa Ziehau case SIOCSIFMTU: 9275330213cSSepherosa Ziehau switch (sc->hw.mac.type) { 9285330213cSSepherosa Ziehau case e1000_82573: 9295330213cSSepherosa Ziehau /* 9305330213cSSepherosa Ziehau * 82573 only supports jumbo frames 9315330213cSSepherosa Ziehau * if ASPM is disabled. 9325330213cSSepherosa Ziehau */ 9335330213cSSepherosa Ziehau e1000_read_nvm(&sc->hw, NVM_INIT_3GIO_3, 1, 9345330213cSSepherosa Ziehau &eeprom_data); 9355330213cSSepherosa Ziehau if (eeprom_data & NVM_WORD1A_ASPM_MASK) { 9365330213cSSepherosa Ziehau max_frame_size = ETHER_MAX_LEN; 9375330213cSSepherosa Ziehau break; 9385330213cSSepherosa Ziehau } 9395330213cSSepherosa Ziehau /* FALL THROUGH */ 9405330213cSSepherosa Ziehau 9415330213cSSepherosa Ziehau /* Limit Jumbo Frame size */ 9425330213cSSepherosa Ziehau case e1000_82571: 9435330213cSSepherosa Ziehau case e1000_82572: 9445330213cSSepherosa Ziehau case e1000_82574: 9455330213cSSepherosa Ziehau case e1000_80003es2lan: 9465330213cSSepherosa Ziehau max_frame_size = 9234; 9475330213cSSepherosa Ziehau break; 9485330213cSSepherosa Ziehau 9495330213cSSepherosa Ziehau default: 9505330213cSSepherosa Ziehau max_frame_size = MAX_JUMBO_FRAME_SIZE; 9515330213cSSepherosa Ziehau break; 9525330213cSSepherosa Ziehau } 9535330213cSSepherosa Ziehau if (ifr->ifr_mtu > max_frame_size - ETHER_HDR_LEN - 9545330213cSSepherosa Ziehau ETHER_CRC_LEN) { 9555330213cSSepherosa Ziehau error = EINVAL; 9565330213cSSepherosa Ziehau break; 9575330213cSSepherosa Ziehau } 9585330213cSSepherosa Ziehau 9595330213cSSepherosa Ziehau ifp->if_mtu = ifr->ifr_mtu; 9605330213cSSepherosa Ziehau sc->max_frame_size = ifp->if_mtu + ETHER_HDR_LEN + 9615330213cSSepherosa Ziehau ETHER_CRC_LEN; 9625330213cSSepherosa Ziehau 9635330213cSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) 9645330213cSSepherosa Ziehau emx_init(sc); 9655330213cSSepherosa Ziehau break; 9665330213cSSepherosa Ziehau 9675330213cSSepherosa Ziehau case SIOCSIFFLAGS: 9685330213cSSepherosa Ziehau if (ifp->if_flags & IFF_UP) { 9695330213cSSepherosa Ziehau if ((ifp->if_flags & IFF_RUNNING)) { 9705330213cSSepherosa Ziehau if ((ifp->if_flags ^ sc->if_flags) & 9715330213cSSepherosa Ziehau (IFF_PROMISC | IFF_ALLMULTI)) { 9725330213cSSepherosa Ziehau emx_disable_promisc(sc); 9735330213cSSepherosa Ziehau emx_set_promisc(sc); 9745330213cSSepherosa Ziehau } 9755330213cSSepherosa Ziehau } else { 9765330213cSSepherosa Ziehau emx_init(sc); 9775330213cSSepherosa Ziehau } 9785330213cSSepherosa Ziehau } else if (ifp->if_flags & IFF_RUNNING) { 9795330213cSSepherosa Ziehau emx_stop(sc); 9805330213cSSepherosa Ziehau } 9815330213cSSepherosa Ziehau sc->if_flags = ifp->if_flags; 9825330213cSSepherosa Ziehau break; 9835330213cSSepherosa Ziehau 9845330213cSSepherosa Ziehau case SIOCADDMULTI: 9855330213cSSepherosa Ziehau case SIOCDELMULTI: 9865330213cSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) { 9875330213cSSepherosa Ziehau emx_disable_intr(sc); 9885330213cSSepherosa Ziehau emx_set_multi(sc); 989b3a7093fSSepherosa Ziehau #ifdef IFPOLL_ENABLE 990b3a7093fSSepherosa Ziehau if (!(ifp->if_flags & IFF_NPOLLING)) 9915330213cSSepherosa Ziehau #endif 9925330213cSSepherosa Ziehau emx_enable_intr(sc); 9935330213cSSepherosa Ziehau } 9945330213cSSepherosa Ziehau break; 9955330213cSSepherosa Ziehau 9965330213cSSepherosa Ziehau case SIOCSIFMEDIA: 9975330213cSSepherosa Ziehau /* Check SOL/IDER usage */ 9985330213cSSepherosa Ziehau if (e1000_check_reset_block(&sc->hw)) { 9995330213cSSepherosa Ziehau device_printf(sc->dev, "Media change is" 10005330213cSSepherosa Ziehau " blocked due to SOL/IDER session.\n"); 10015330213cSSepherosa Ziehau break; 10025330213cSSepherosa Ziehau } 10035330213cSSepherosa Ziehau /* FALL THROUGH */ 10045330213cSSepherosa Ziehau 10055330213cSSepherosa Ziehau case SIOCGIFMEDIA: 10065330213cSSepherosa Ziehau error = ifmedia_ioctl(ifp, ifr, &sc->media, command); 10075330213cSSepherosa Ziehau break; 10085330213cSSepherosa Ziehau 10095330213cSSepherosa Ziehau case SIOCSIFCAP: 10105330213cSSepherosa Ziehau reinit = 0; 10115330213cSSepherosa Ziehau mask = ifr->ifr_reqcap ^ ifp->if_capenable; 10123eb0ea09SSepherosa Ziehau if (mask & IFCAP_RXCSUM) { 10133eb0ea09SSepherosa Ziehau ifp->if_capenable ^= IFCAP_RXCSUM; 10145330213cSSepherosa Ziehau reinit = 1; 10155330213cSSepherosa Ziehau } 10165330213cSSepherosa Ziehau if (mask & IFCAP_VLAN_HWTAGGING) { 10175330213cSSepherosa Ziehau ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING; 10185330213cSSepherosa Ziehau reinit = 1; 10195330213cSSepherosa Ziehau } 10203eb0ea09SSepherosa Ziehau if (mask & IFCAP_TXCSUM) { 10213eb0ea09SSepherosa Ziehau ifp->if_capenable ^= IFCAP_TXCSUM; 10223eb0ea09SSepherosa Ziehau if (ifp->if_capenable & IFCAP_TXCSUM) 10233eb0ea09SSepherosa Ziehau ifp->if_hwassist |= EMX_CSUM_FEATURES; 10243eb0ea09SSepherosa Ziehau else 10253eb0ea09SSepherosa Ziehau ifp->if_hwassist &= ~EMX_CSUM_FEATURES; 10263eb0ea09SSepherosa Ziehau } 10273eb0ea09SSepherosa Ziehau if (mask & IFCAP_TSO) { 10283eb0ea09SSepherosa Ziehau ifp->if_capenable ^= IFCAP_TSO; 10293eb0ea09SSepherosa Ziehau if (ifp->if_capenable & IFCAP_TSO) 10303eb0ea09SSepherosa Ziehau ifp->if_hwassist |= CSUM_TSO; 10313eb0ea09SSepherosa Ziehau else 10323eb0ea09SSepherosa Ziehau ifp->if_hwassist &= ~CSUM_TSO; 10333eb0ea09SSepherosa Ziehau } 103413890b61SSepherosa Ziehau if (mask & IFCAP_RSS) 10358434a83bSSepherosa Ziehau ifp->if_capenable ^= IFCAP_RSS; 10365330213cSSepherosa Ziehau if (reinit && (ifp->if_flags & IFF_RUNNING)) 10375330213cSSepherosa Ziehau emx_init(sc); 10385330213cSSepherosa Ziehau break; 10395330213cSSepherosa Ziehau 10405330213cSSepherosa Ziehau default: 10415330213cSSepherosa Ziehau error = ether_ioctl(ifp, command, data); 10425330213cSSepherosa Ziehau break; 10435330213cSSepherosa Ziehau } 10445330213cSSepherosa Ziehau return (error); 10455330213cSSepherosa Ziehau } 10465330213cSSepherosa Ziehau 10475330213cSSepherosa Ziehau static void 10485330213cSSepherosa Ziehau emx_watchdog(struct ifnet *ifp) 10495330213cSSepherosa Ziehau { 10505330213cSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 10515330213cSSepherosa Ziehau 10522c9effcfSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 10535330213cSSepherosa Ziehau 10545330213cSSepherosa Ziehau /* 10555330213cSSepherosa Ziehau * The timer is set to 5 every time start queues a packet. 10565330213cSSepherosa Ziehau * Then txeof keeps resetting it as long as it cleans at 10575330213cSSepherosa Ziehau * least one descriptor. 10585330213cSSepherosa Ziehau * Finally, anytime all descriptors are clean the timer is 10595330213cSSepherosa Ziehau * set to 0. 10605330213cSSepherosa Ziehau */ 10615330213cSSepherosa Ziehau 10625330213cSSepherosa Ziehau if (E1000_READ_REG(&sc->hw, E1000_TDT(0)) == 10635330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_TDH(0))) { 10645330213cSSepherosa Ziehau /* 10655330213cSSepherosa Ziehau * If we reach here, all TX jobs are completed and 10665330213cSSepherosa Ziehau * the TX engine should have been idled for some time. 10675330213cSSepherosa Ziehau * We don't need to call if_devstart() here. 10685330213cSSepherosa Ziehau */ 10695330213cSSepherosa Ziehau ifp->if_flags &= ~IFF_OACTIVE; 10705330213cSSepherosa Ziehau ifp->if_timer = 0; 10715330213cSSepherosa Ziehau return; 10725330213cSSepherosa Ziehau } 10735330213cSSepherosa Ziehau 10745330213cSSepherosa Ziehau /* 10755330213cSSepherosa Ziehau * If we are in this routine because of pause frames, then 10765330213cSSepherosa Ziehau * don't reset the hardware. 10775330213cSSepherosa Ziehau */ 10785330213cSSepherosa Ziehau if (E1000_READ_REG(&sc->hw, E1000_STATUS) & E1000_STATUS_TXOFF) { 10795330213cSSepherosa Ziehau ifp->if_timer = EMX_TX_TIMEOUT; 10805330213cSSepherosa Ziehau return; 10815330213cSSepherosa Ziehau } 10825330213cSSepherosa Ziehau 10835330213cSSepherosa Ziehau if (e1000_check_for_link(&sc->hw) == 0) 10845330213cSSepherosa Ziehau if_printf(ifp, "watchdog timeout -- resetting\n"); 10855330213cSSepherosa Ziehau 10865330213cSSepherosa Ziehau ifp->if_oerrors++; 10875330213cSSepherosa Ziehau sc->watchdog_events++; 10885330213cSSepherosa Ziehau 10895330213cSSepherosa Ziehau emx_init(sc); 10905330213cSSepherosa Ziehau 10915330213cSSepherosa Ziehau if (!ifq_is_empty(&ifp->if_snd)) 10925330213cSSepherosa Ziehau if_devstart(ifp); 10935330213cSSepherosa Ziehau } 10945330213cSSepherosa Ziehau 10955330213cSSepherosa Ziehau static void 10965330213cSSepherosa Ziehau emx_init(void *xsc) 10975330213cSSepherosa Ziehau { 10985330213cSSepherosa Ziehau struct emx_softc *sc = xsc; 10995330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 11005330213cSSepherosa Ziehau device_t dev = sc->dev; 11015330213cSSepherosa Ziehau uint32_t pba; 11023f939c23SSepherosa Ziehau int i; 11035330213cSSepherosa Ziehau 11042c9effcfSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 11055330213cSSepherosa Ziehau 11065330213cSSepherosa Ziehau emx_stop(sc); 11075330213cSSepherosa Ziehau 11085330213cSSepherosa Ziehau /* 11095330213cSSepherosa Ziehau * Packet Buffer Allocation (PBA) 11105330213cSSepherosa Ziehau * Writing PBA sets the receive portion of the buffer 11115330213cSSepherosa Ziehau * the remainder is used for the transmit buffer. 11125330213cSSepherosa Ziehau */ 11135330213cSSepherosa Ziehau switch (sc->hw.mac.type) { 11145330213cSSepherosa Ziehau /* Total Packet Buffer on these is 48K */ 11155330213cSSepherosa Ziehau case e1000_82571: 11165330213cSSepherosa Ziehau case e1000_82572: 11175330213cSSepherosa Ziehau case e1000_80003es2lan: 11185330213cSSepherosa Ziehau pba = E1000_PBA_32K; /* 32K for Rx, 16K for Tx */ 11195330213cSSepherosa Ziehau break; 11205330213cSSepherosa Ziehau 11215330213cSSepherosa Ziehau case e1000_82573: /* 82573: Total Packet Buffer is 32K */ 11225330213cSSepherosa Ziehau pba = E1000_PBA_12K; /* 12K for Rx, 20K for Tx */ 11235330213cSSepherosa Ziehau break; 11245330213cSSepherosa Ziehau 11255330213cSSepherosa Ziehau case e1000_82574: 11265330213cSSepherosa Ziehau pba = E1000_PBA_20K; /* 20K for Rx, 20K for Tx */ 11275330213cSSepherosa Ziehau break; 11285330213cSSepherosa Ziehau 11295330213cSSepherosa Ziehau default: 11305330213cSSepherosa Ziehau /* Devices before 82547 had a Packet Buffer of 64K. */ 11315330213cSSepherosa Ziehau if (sc->max_frame_size > 8192) 11325330213cSSepherosa Ziehau pba = E1000_PBA_40K; /* 40K for Rx, 24K for Tx */ 11335330213cSSepherosa Ziehau else 11345330213cSSepherosa Ziehau pba = E1000_PBA_48K; /* 48K for Rx, 16K for Tx */ 11355330213cSSepherosa Ziehau } 11365330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_PBA, pba); 11375330213cSSepherosa Ziehau 11385330213cSSepherosa Ziehau /* Get the latest mac address, User can use a LAA */ 11395330213cSSepherosa Ziehau bcopy(IF_LLADDR(ifp), sc->hw.mac.addr, ETHER_ADDR_LEN); 11405330213cSSepherosa Ziehau 11415330213cSSepherosa Ziehau /* Put the address into the Receive Address Array */ 11425330213cSSepherosa Ziehau e1000_rar_set(&sc->hw, sc->hw.mac.addr, 0); 11435330213cSSepherosa Ziehau 11445330213cSSepherosa Ziehau /* 11455330213cSSepherosa Ziehau * With the 82571 sc, RAR[0] may be overwritten 11465330213cSSepherosa Ziehau * when the other port is reset, we make a duplicate 11475330213cSSepherosa Ziehau * in RAR[14] for that eventuality, this assures 11485330213cSSepherosa Ziehau * the interface continues to function. 11495330213cSSepherosa Ziehau */ 11505330213cSSepherosa Ziehau if (sc->hw.mac.type == e1000_82571) { 11515330213cSSepherosa Ziehau e1000_set_laa_state_82571(&sc->hw, TRUE); 11525330213cSSepherosa Ziehau e1000_rar_set(&sc->hw, sc->hw.mac.addr, 11535330213cSSepherosa Ziehau E1000_RAR_ENTRIES - 1); 11545330213cSSepherosa Ziehau } 11555330213cSSepherosa Ziehau 11565330213cSSepherosa Ziehau /* Initialize the hardware */ 11572d0e5700SSepherosa Ziehau if (emx_reset(sc)) { 11582d0e5700SSepherosa Ziehau device_printf(dev, "Unable to reset the hardware\n"); 11595330213cSSepherosa Ziehau /* XXX emx_stop()? */ 11605330213cSSepherosa Ziehau return; 11615330213cSSepherosa Ziehau } 11625330213cSSepherosa Ziehau emx_update_link_status(sc); 11635330213cSSepherosa Ziehau 11645330213cSSepherosa Ziehau /* Setup VLAN support, basic and offload if available */ 11655330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_VET, ETHERTYPE_VLAN); 11665330213cSSepherosa Ziehau 11675330213cSSepherosa Ziehau if (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) { 11685330213cSSepherosa Ziehau uint32_t ctrl; 11695330213cSSepherosa Ziehau 11705330213cSSepherosa Ziehau ctrl = E1000_READ_REG(&sc->hw, E1000_CTRL); 11715330213cSSepherosa Ziehau ctrl |= E1000_CTRL_VME; 11725330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_CTRL, ctrl); 11735330213cSSepherosa Ziehau } 11745330213cSSepherosa Ziehau 11755330213cSSepherosa Ziehau /* Configure for OS presence */ 11765330213cSSepherosa Ziehau emx_get_mgmt(sc); 11775330213cSSepherosa Ziehau 11785330213cSSepherosa Ziehau /* Prepare transmit descriptors and buffers */ 11795330213cSSepherosa Ziehau emx_init_tx_ring(sc); 11805330213cSSepherosa Ziehau emx_init_tx_unit(sc); 11815330213cSSepherosa Ziehau 11825330213cSSepherosa Ziehau /* Setup Multicast table */ 11835330213cSSepherosa Ziehau emx_set_multi(sc); 11845330213cSSepherosa Ziehau 11855330213cSSepherosa Ziehau /* Prepare receive descriptors and buffers */ 118613890b61SSepherosa Ziehau for (i = 0; i < sc->rx_ring_cnt; ++i) { 11873f939c23SSepherosa Ziehau if (emx_init_rx_ring(sc, &sc->rx_data[i])) { 11883f939c23SSepherosa Ziehau device_printf(dev, 11893f939c23SSepherosa Ziehau "Could not setup receive structures\n"); 11905330213cSSepherosa Ziehau emx_stop(sc); 11915330213cSSepherosa Ziehau return; 11925330213cSSepherosa Ziehau } 11933f939c23SSepherosa Ziehau } 11945330213cSSepherosa Ziehau emx_init_rx_unit(sc); 11955330213cSSepherosa Ziehau 11965330213cSSepherosa Ziehau /* Don't lose promiscuous settings */ 11975330213cSSepherosa Ziehau emx_set_promisc(sc); 11985330213cSSepherosa Ziehau 11995330213cSSepherosa Ziehau ifp->if_flags |= IFF_RUNNING; 12005330213cSSepherosa Ziehau ifp->if_flags &= ~IFF_OACTIVE; 12015330213cSSepherosa Ziehau 12025330213cSSepherosa Ziehau callout_reset(&sc->timer, hz, emx_timer, sc); 12035330213cSSepherosa Ziehau e1000_clear_hw_cntrs_base_generic(&sc->hw); 12045330213cSSepherosa Ziehau 12055330213cSSepherosa Ziehau /* MSI/X configuration for 82574 */ 12065330213cSSepherosa Ziehau if (sc->hw.mac.type == e1000_82574) { 12075330213cSSepherosa Ziehau int tmp; 12085330213cSSepherosa Ziehau 12095330213cSSepherosa Ziehau tmp = E1000_READ_REG(&sc->hw, E1000_CTRL_EXT); 12105330213cSSepherosa Ziehau tmp |= E1000_CTRL_EXT_PBA_CLR; 12115330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_CTRL_EXT, tmp); 12125330213cSSepherosa Ziehau /* 12132d0e5700SSepherosa Ziehau * XXX MSIX 12145330213cSSepherosa Ziehau * Set the IVAR - interrupt vector routing. 12155330213cSSepherosa Ziehau * Each nibble represents a vector, high bit 12165330213cSSepherosa Ziehau * is enable, other 3 bits are the MSIX table 12175330213cSSepherosa Ziehau * entry, we map RXQ0 to 0, TXQ0 to 1, and 12185330213cSSepherosa Ziehau * Link (other) to 2, hence the magic number. 12195330213cSSepherosa Ziehau */ 12205330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_IVAR, 0x800A0908); 12215330213cSSepherosa Ziehau } 12225330213cSSepherosa Ziehau 1223b3a7093fSSepherosa Ziehau #ifdef IFPOLL_ENABLE 12245330213cSSepherosa Ziehau /* 12255330213cSSepherosa Ziehau * Only enable interrupts if we are not polling, make sure 12265330213cSSepherosa Ziehau * they are off otherwise. 12275330213cSSepherosa Ziehau */ 1228b3a7093fSSepherosa Ziehau if (ifp->if_flags & IFF_NPOLLING) 12295330213cSSepherosa Ziehau emx_disable_intr(sc); 12305330213cSSepherosa Ziehau else 1231b3a7093fSSepherosa Ziehau #endif /* IFPOLL_ENABLE */ 12325330213cSSepherosa Ziehau emx_enable_intr(sc); 12335330213cSSepherosa Ziehau 12342d0e5700SSepherosa Ziehau /* AMT based hardware can now take control from firmware */ 12352d0e5700SSepherosa Ziehau if (sc->has_manage && sc->has_amt) 12362d0e5700SSepherosa Ziehau emx_get_hw_control(sc); 12372d0e5700SSepherosa Ziehau 12385330213cSSepherosa Ziehau /* Don't reset the phy next time init gets called */ 12395330213cSSepherosa Ziehau sc->hw.phy.reset_disable = TRUE; 12405330213cSSepherosa Ziehau } 12415330213cSSepherosa Ziehau 12425330213cSSepherosa Ziehau static void 12435330213cSSepherosa Ziehau emx_intr(void *xsc) 12445330213cSSepherosa Ziehau { 12454cb541aeSSepherosa Ziehau emx_intr_body(xsc, TRUE); 12464cb541aeSSepherosa Ziehau } 12474cb541aeSSepherosa Ziehau 12484cb541aeSSepherosa Ziehau static void 12494cb541aeSSepherosa Ziehau emx_intr_body(struct emx_softc *sc, boolean_t chk_asserted) 12504cb541aeSSepherosa Ziehau { 12515330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 12525330213cSSepherosa Ziehau uint32_t reg_icr; 12535330213cSSepherosa Ziehau 12545330213cSSepherosa Ziehau logif(intr_beg); 12556d435846SSepherosa Ziehau ASSERT_SERIALIZED(&sc->main_serialize); 12565330213cSSepherosa Ziehau 12575330213cSSepherosa Ziehau reg_icr = E1000_READ_REG(&sc->hw, E1000_ICR); 12585330213cSSepherosa Ziehau 12594cb541aeSSepherosa Ziehau if (chk_asserted && (reg_icr & E1000_ICR_INT_ASSERTED) == 0) { 12605330213cSSepherosa Ziehau logif(intr_end); 12615330213cSSepherosa Ziehau return; 12625330213cSSepherosa Ziehau } 12635330213cSSepherosa Ziehau 12645330213cSSepherosa Ziehau /* 12655330213cSSepherosa Ziehau * XXX: some laptops trigger several spurious interrupts 1266df50f778SSepherosa Ziehau * on emx(4) when in the resume cycle. The ICR register 12675330213cSSepherosa Ziehau * reports all-ones value in this case. Processing such 12685330213cSSepherosa Ziehau * interrupts would lead to a freeze. I don't know why. 12695330213cSSepherosa Ziehau */ 12705330213cSSepherosa Ziehau if (reg_icr == 0xffffffff) { 12715330213cSSepherosa Ziehau logif(intr_end); 12725330213cSSepherosa Ziehau return; 12735330213cSSepherosa Ziehau } 12745330213cSSepherosa Ziehau 12755330213cSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) { 12765330213cSSepherosa Ziehau if (reg_icr & 12773f939c23SSepherosa Ziehau (E1000_ICR_RXT0 | E1000_ICR_RXDMT0 | E1000_ICR_RXO)) { 12783f939c23SSepherosa Ziehau int i; 12793f939c23SSepherosa Ziehau 128013890b61SSepherosa Ziehau for (i = 0; i < sc->rx_ring_cnt; ++i) { 12816d435846SSepherosa Ziehau lwkt_serialize_enter( 12826d435846SSepherosa Ziehau &sc->rx_data[i].rx_serialize); 12833f939c23SSepherosa Ziehau emx_rxeof(sc, i, -1); 12846d435846SSepherosa Ziehau lwkt_serialize_exit( 12856d435846SSepherosa Ziehau &sc->rx_data[i].rx_serialize); 12866d435846SSepherosa Ziehau } 12873f939c23SSepherosa Ziehau } 12886446af7bSSepherosa Ziehau if (reg_icr & E1000_ICR_TXDW) { 12896d435846SSepherosa Ziehau lwkt_serialize_enter(&sc->tx_serialize); 12905330213cSSepherosa Ziehau emx_txeof(sc); 12915330213cSSepherosa Ziehau if (!ifq_is_empty(&ifp->if_snd)) 12925330213cSSepherosa Ziehau if_devstart(ifp); 12936d435846SSepherosa Ziehau lwkt_serialize_exit(&sc->tx_serialize); 12945330213cSSepherosa Ziehau } 12955330213cSSepherosa Ziehau } 12965330213cSSepherosa Ziehau 12975330213cSSepherosa Ziehau /* Link status change */ 12985330213cSSepherosa Ziehau if (reg_icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) { 1299bca7c435SSepherosa Ziehau emx_serialize_skipmain(sc); 13006d435846SSepherosa Ziehau 13015330213cSSepherosa Ziehau callout_stop(&sc->timer); 13025330213cSSepherosa Ziehau sc->hw.mac.get_link_status = 1; 13035330213cSSepherosa Ziehau emx_update_link_status(sc); 13045330213cSSepherosa Ziehau 13055330213cSSepherosa Ziehau /* Deal with TX cruft when link lost */ 13065330213cSSepherosa Ziehau emx_tx_purge(sc); 13075330213cSSepherosa Ziehau 13085330213cSSepherosa Ziehau callout_reset(&sc->timer, hz, emx_timer, sc); 13096d435846SSepherosa Ziehau 1310bca7c435SSepherosa Ziehau emx_deserialize_skipmain(sc); 13115330213cSSepherosa Ziehau } 13125330213cSSepherosa Ziehau 13135330213cSSepherosa Ziehau if (reg_icr & E1000_ICR_RXO) 13145330213cSSepherosa Ziehau sc->rx_overruns++; 13155330213cSSepherosa Ziehau 13165330213cSSepherosa Ziehau logif(intr_end); 13175330213cSSepherosa Ziehau } 13185330213cSSepherosa Ziehau 13195330213cSSepherosa Ziehau static void 13204cb541aeSSepherosa Ziehau emx_intr_mask(void *xsc) 13214cb541aeSSepherosa Ziehau { 13224cb541aeSSepherosa Ziehau struct emx_softc *sc = xsc; 13234cb541aeSSepherosa Ziehau 13244cb541aeSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_IMC, 0xffffffff); 13254cb541aeSSepherosa Ziehau /* 13264cb541aeSSepherosa Ziehau * NOTE: 13274cb541aeSSepherosa Ziehau * ICR.INT_ASSERTED bit will never be set if IMS is 0, 13284cb541aeSSepherosa Ziehau * so don't check it. 13294cb541aeSSepherosa Ziehau */ 13304cb541aeSSepherosa Ziehau emx_intr_body(sc, FALSE); 13314cb541aeSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_IMS, IMS_ENABLE_MASK); 13324cb541aeSSepherosa Ziehau } 13334cb541aeSSepherosa Ziehau 13344cb541aeSSepherosa Ziehau static void 13355330213cSSepherosa Ziehau emx_media_status(struct ifnet *ifp, struct ifmediareq *ifmr) 13365330213cSSepherosa Ziehau { 13375330213cSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 13385330213cSSepherosa Ziehau 13392c9effcfSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 13405330213cSSepherosa Ziehau 13415330213cSSepherosa Ziehau emx_update_link_status(sc); 13425330213cSSepherosa Ziehau 13435330213cSSepherosa Ziehau ifmr->ifm_status = IFM_AVALID; 13445330213cSSepherosa Ziehau ifmr->ifm_active = IFM_ETHER; 13455330213cSSepherosa Ziehau 13465330213cSSepherosa Ziehau if (!sc->link_active) 13475330213cSSepherosa Ziehau return; 13485330213cSSepherosa Ziehau 13495330213cSSepherosa Ziehau ifmr->ifm_status |= IFM_ACTIVE; 13505330213cSSepherosa Ziehau 13515330213cSSepherosa Ziehau if (sc->hw.phy.media_type == e1000_media_type_fiber || 13525330213cSSepherosa Ziehau sc->hw.phy.media_type == e1000_media_type_internal_serdes) { 13535330213cSSepherosa Ziehau ifmr->ifm_active |= IFM_1000_SX | IFM_FDX; 13545330213cSSepherosa Ziehau } else { 13555330213cSSepherosa Ziehau switch (sc->link_speed) { 13565330213cSSepherosa Ziehau case 10: 13575330213cSSepherosa Ziehau ifmr->ifm_active |= IFM_10_T; 13585330213cSSepherosa Ziehau break; 13595330213cSSepherosa Ziehau case 100: 13605330213cSSepherosa Ziehau ifmr->ifm_active |= IFM_100_TX; 13615330213cSSepherosa Ziehau break; 13625330213cSSepherosa Ziehau 13635330213cSSepherosa Ziehau case 1000: 13645330213cSSepherosa Ziehau ifmr->ifm_active |= IFM_1000_T; 13655330213cSSepherosa Ziehau break; 13665330213cSSepherosa Ziehau } 13675330213cSSepherosa Ziehau if (sc->link_duplex == FULL_DUPLEX) 13685330213cSSepherosa Ziehau ifmr->ifm_active |= IFM_FDX; 13695330213cSSepherosa Ziehau else 13705330213cSSepherosa Ziehau ifmr->ifm_active |= IFM_HDX; 13715330213cSSepherosa Ziehau } 13725330213cSSepherosa Ziehau } 13735330213cSSepherosa Ziehau 13745330213cSSepherosa Ziehau static int 13755330213cSSepherosa Ziehau emx_media_change(struct ifnet *ifp) 13765330213cSSepherosa Ziehau { 13775330213cSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 13785330213cSSepherosa Ziehau struct ifmedia *ifm = &sc->media; 13795330213cSSepherosa Ziehau 13802c9effcfSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 13815330213cSSepherosa Ziehau 13825330213cSSepherosa Ziehau if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER) 13835330213cSSepherosa Ziehau return (EINVAL); 13845330213cSSepherosa Ziehau 13855330213cSSepherosa Ziehau switch (IFM_SUBTYPE(ifm->ifm_media)) { 13865330213cSSepherosa Ziehau case IFM_AUTO: 13875330213cSSepherosa Ziehau sc->hw.mac.autoneg = EMX_DO_AUTO_NEG; 13885330213cSSepherosa Ziehau sc->hw.phy.autoneg_advertised = EMX_AUTONEG_ADV_DEFAULT; 13895330213cSSepherosa Ziehau break; 13905330213cSSepherosa Ziehau 13915330213cSSepherosa Ziehau case IFM_1000_LX: 13925330213cSSepherosa Ziehau case IFM_1000_SX: 13935330213cSSepherosa Ziehau case IFM_1000_T: 13945330213cSSepherosa Ziehau sc->hw.mac.autoneg = EMX_DO_AUTO_NEG; 13955330213cSSepherosa Ziehau sc->hw.phy.autoneg_advertised = ADVERTISE_1000_FULL; 13965330213cSSepherosa Ziehau break; 13975330213cSSepherosa Ziehau 13985330213cSSepherosa Ziehau case IFM_100_TX: 13995330213cSSepherosa Ziehau sc->hw.mac.autoneg = FALSE; 14005330213cSSepherosa Ziehau sc->hw.phy.autoneg_advertised = 0; 14015330213cSSepherosa Ziehau if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) 14025330213cSSepherosa Ziehau sc->hw.mac.forced_speed_duplex = ADVERTISE_100_FULL; 14035330213cSSepherosa Ziehau else 14045330213cSSepherosa Ziehau sc->hw.mac.forced_speed_duplex = ADVERTISE_100_HALF; 14055330213cSSepherosa Ziehau break; 14065330213cSSepherosa Ziehau 14075330213cSSepherosa Ziehau case IFM_10_T: 14085330213cSSepherosa Ziehau sc->hw.mac.autoneg = FALSE; 14095330213cSSepherosa Ziehau sc->hw.phy.autoneg_advertised = 0; 14105330213cSSepherosa Ziehau if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) 14115330213cSSepherosa Ziehau sc->hw.mac.forced_speed_duplex = ADVERTISE_10_FULL; 14125330213cSSepherosa Ziehau else 14135330213cSSepherosa Ziehau sc->hw.mac.forced_speed_duplex = ADVERTISE_10_HALF; 14145330213cSSepherosa Ziehau break; 14155330213cSSepherosa Ziehau 14165330213cSSepherosa Ziehau default: 14175330213cSSepherosa Ziehau if_printf(ifp, "Unsupported media type\n"); 14185330213cSSepherosa Ziehau break; 14195330213cSSepherosa Ziehau } 14205330213cSSepherosa Ziehau 14215330213cSSepherosa Ziehau /* 14225330213cSSepherosa Ziehau * As the speed/duplex settings my have changed we need to 14235330213cSSepherosa Ziehau * reset the PHY. 14245330213cSSepherosa Ziehau */ 14255330213cSSepherosa Ziehau sc->hw.phy.reset_disable = FALSE; 14265330213cSSepherosa Ziehau 14275330213cSSepherosa Ziehau emx_init(sc); 14285330213cSSepherosa Ziehau 14295330213cSSepherosa Ziehau return (0); 14305330213cSSepherosa Ziehau } 14315330213cSSepherosa Ziehau 14325330213cSSepherosa Ziehau static int 14335330213cSSepherosa Ziehau emx_encap(struct emx_softc *sc, struct mbuf **m_headp) 14345330213cSSepherosa Ziehau { 14355330213cSSepherosa Ziehau bus_dma_segment_t segs[EMX_MAX_SCATTER]; 14365330213cSSepherosa Ziehau bus_dmamap_t map; 1437323e5ecdSSepherosa Ziehau struct emx_txbuf *tx_buffer, *tx_buffer_mapped; 14385330213cSSepherosa Ziehau struct e1000_tx_desc *ctxd = NULL; 14395330213cSSepherosa Ziehau struct mbuf *m_head = *m_headp; 14405330213cSSepherosa Ziehau uint32_t txd_upper, txd_lower, cmd = 0; 14415330213cSSepherosa Ziehau int maxsegs, nsegs, i, j, first, last = 0, error; 14425330213cSSepherosa Ziehau 14433eb0ea09SSepherosa Ziehau if (m_head->m_pkthdr.csum_flags & CSUM_TSO) { 14443eb0ea09SSepherosa Ziehau error = emx_tso_pullup(sc, m_headp); 14453eb0ea09SSepherosa Ziehau if (error) 14463eb0ea09SSepherosa Ziehau return error; 14473eb0ea09SSepherosa Ziehau m_head = *m_headp; 14483eb0ea09SSepherosa Ziehau } 14493eb0ea09SSepherosa Ziehau 14505330213cSSepherosa Ziehau txd_upper = txd_lower = 0; 14515330213cSSepherosa Ziehau 14525330213cSSepherosa Ziehau /* 14535330213cSSepherosa Ziehau * Capture the first descriptor index, this descriptor 14545330213cSSepherosa Ziehau * will have the index of the EOP which is the only one 14555330213cSSepherosa Ziehau * that now gets a DONE bit writeback. 14565330213cSSepherosa Ziehau */ 14575330213cSSepherosa Ziehau first = sc->next_avail_tx_desc; 1458323e5ecdSSepherosa Ziehau tx_buffer = &sc->tx_buf[first]; 14595330213cSSepherosa Ziehau tx_buffer_mapped = tx_buffer; 14605330213cSSepherosa Ziehau map = tx_buffer->map; 14615330213cSSepherosa Ziehau 14625330213cSSepherosa Ziehau maxsegs = sc->num_tx_desc_avail - EMX_TX_RESERVED; 1463ed20d0e3SSascha Wildner KASSERT(maxsegs >= sc->spare_tx_desc, ("not enough spare TX desc")); 14645330213cSSepherosa Ziehau if (maxsegs > EMX_MAX_SCATTER) 14655330213cSSepherosa Ziehau maxsegs = EMX_MAX_SCATTER; 14665330213cSSepherosa Ziehau 14675330213cSSepherosa Ziehau error = bus_dmamap_load_mbuf_defrag(sc->txtag, map, m_headp, 14685330213cSSepherosa Ziehau segs, maxsegs, &nsegs, BUS_DMA_NOWAIT); 14695330213cSSepherosa Ziehau if (error) { 14705330213cSSepherosa Ziehau if (error == ENOBUFS) 14715330213cSSepherosa Ziehau sc->mbuf_alloc_failed++; 14725330213cSSepherosa Ziehau else 14735330213cSSepherosa Ziehau sc->no_tx_dma_setup++; 14745330213cSSepherosa Ziehau 14755330213cSSepherosa Ziehau m_freem(*m_headp); 14765330213cSSepherosa Ziehau *m_headp = NULL; 14775330213cSSepherosa Ziehau return error; 14785330213cSSepherosa Ziehau } 14795330213cSSepherosa Ziehau bus_dmamap_sync(sc->txtag, map, BUS_DMASYNC_PREWRITE); 14805330213cSSepherosa Ziehau 14815330213cSSepherosa Ziehau m_head = *m_headp; 14825330213cSSepherosa Ziehau sc->tx_nsegs += nsegs; 14835330213cSSepherosa Ziehau 14843eb0ea09SSepherosa Ziehau if (m_head->m_pkthdr.csum_flags & CSUM_TSO) { 14853eb0ea09SSepherosa Ziehau /* TSO will consume one TX desc */ 14863eb0ea09SSepherosa Ziehau sc->tx_nsegs += emx_tso_setup(sc, m_head, 14873eb0ea09SSepherosa Ziehau &txd_upper, &txd_lower); 14883eb0ea09SSepherosa Ziehau } else if (m_head->m_pkthdr.csum_flags & EMX_CSUM_FEATURES) { 14895330213cSSepherosa Ziehau /* TX csum offloading will consume one TX desc */ 14905330213cSSepherosa Ziehau sc->tx_nsegs += emx_txcsum(sc, m_head, &txd_upper, &txd_lower); 14915330213cSSepherosa Ziehau } 14925330213cSSepherosa Ziehau i = sc->next_avail_tx_desc; 14935330213cSSepherosa Ziehau 14945330213cSSepherosa Ziehau /* Set up our transmit descriptors */ 14955330213cSSepherosa Ziehau for (j = 0; j < nsegs; j++) { 1496323e5ecdSSepherosa Ziehau tx_buffer = &sc->tx_buf[i]; 14975330213cSSepherosa Ziehau ctxd = &sc->tx_desc_base[i]; 14985330213cSSepherosa Ziehau 14995330213cSSepherosa Ziehau ctxd->buffer_addr = htole64(segs[j].ds_addr); 15005330213cSSepherosa Ziehau ctxd->lower.data = htole32(E1000_TXD_CMD_IFCS | 15015330213cSSepherosa Ziehau txd_lower | segs[j].ds_len); 15025330213cSSepherosa Ziehau ctxd->upper.data = htole32(txd_upper); 15035330213cSSepherosa Ziehau 15045330213cSSepherosa Ziehau last = i; 15055330213cSSepherosa Ziehau if (++i == sc->num_tx_desc) 15065330213cSSepherosa Ziehau i = 0; 15075330213cSSepherosa Ziehau } 15085330213cSSepherosa Ziehau 15095330213cSSepherosa Ziehau sc->next_avail_tx_desc = i; 15105330213cSSepherosa Ziehau 15115330213cSSepherosa Ziehau KKASSERT(sc->num_tx_desc_avail > nsegs); 15125330213cSSepherosa Ziehau sc->num_tx_desc_avail -= nsegs; 15135330213cSSepherosa Ziehau 15145330213cSSepherosa Ziehau /* Handle VLAN tag */ 15155330213cSSepherosa Ziehau if (m_head->m_flags & M_VLANTAG) { 15165330213cSSepherosa Ziehau /* Set the vlan id. */ 15175330213cSSepherosa Ziehau ctxd->upper.fields.special = 15185330213cSSepherosa Ziehau htole16(m_head->m_pkthdr.ether_vlantag); 15195330213cSSepherosa Ziehau 15205330213cSSepherosa Ziehau /* Tell hardware to add tag */ 15215330213cSSepherosa Ziehau ctxd->lower.data |= htole32(E1000_TXD_CMD_VLE); 15225330213cSSepherosa Ziehau } 15235330213cSSepherosa Ziehau 15245330213cSSepherosa Ziehau tx_buffer->m_head = m_head; 15255330213cSSepherosa Ziehau tx_buffer_mapped->map = tx_buffer->map; 15265330213cSSepherosa Ziehau tx_buffer->map = map; 15275330213cSSepherosa Ziehau 15285330213cSSepherosa Ziehau if (sc->tx_nsegs >= sc->tx_int_nsegs) { 15295330213cSSepherosa Ziehau sc->tx_nsegs = 0; 15304e4e8481SSepherosa Ziehau 15314e4e8481SSepherosa Ziehau /* 15324e4e8481SSepherosa Ziehau * Report Status (RS) is turned on 15334e4e8481SSepherosa Ziehau * every tx_int_nsegs descriptors. 15344e4e8481SSepherosa Ziehau */ 15355330213cSSepherosa Ziehau cmd = E1000_TXD_CMD_RS; 15365330213cSSepherosa Ziehau 1537b4b0a2b4SSepherosa Ziehau /* 1538b4b0a2b4SSepherosa Ziehau * Keep track of the descriptor, which will 1539b4b0a2b4SSepherosa Ziehau * be written back by hardware. 1540b4b0a2b4SSepherosa Ziehau */ 15415330213cSSepherosa Ziehau sc->tx_dd[sc->tx_dd_tail] = last; 15425330213cSSepherosa Ziehau EMX_INC_TXDD_IDX(sc->tx_dd_tail); 15435330213cSSepherosa Ziehau KKASSERT(sc->tx_dd_tail != sc->tx_dd_head); 15445330213cSSepherosa Ziehau } 15455330213cSSepherosa Ziehau 15465330213cSSepherosa Ziehau /* 15475330213cSSepherosa Ziehau * Last Descriptor of Packet needs End Of Packet (EOP) 15485330213cSSepherosa Ziehau */ 15495330213cSSepherosa Ziehau ctxd->lower.data |= htole32(E1000_TXD_CMD_EOP | cmd); 15505330213cSSepherosa Ziehau 15515330213cSSepherosa Ziehau /* 15525330213cSSepherosa Ziehau * Advance the Transmit Descriptor Tail (TDT), this tells 15535330213cSSepherosa Ziehau * the E1000 that this frame is available to transmit. 15545330213cSSepherosa Ziehau */ 15555330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TDT(0), i); 15565330213cSSepherosa Ziehau 15575330213cSSepherosa Ziehau return (0); 15585330213cSSepherosa Ziehau } 15595330213cSSepherosa Ziehau 15605330213cSSepherosa Ziehau static void 15615330213cSSepherosa Ziehau emx_set_promisc(struct emx_softc *sc) 15625330213cSSepherosa Ziehau { 15635330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 15645330213cSSepherosa Ziehau uint32_t reg_rctl; 15655330213cSSepherosa Ziehau 15665330213cSSepherosa Ziehau reg_rctl = E1000_READ_REG(&sc->hw, E1000_RCTL); 15675330213cSSepherosa Ziehau 15685330213cSSepherosa Ziehau if (ifp->if_flags & IFF_PROMISC) { 15695330213cSSepherosa Ziehau reg_rctl |= (E1000_RCTL_UPE | E1000_RCTL_MPE); 15705330213cSSepherosa Ziehau /* Turn this on if you want to see bad packets */ 15715330213cSSepherosa Ziehau if (emx_debug_sbp) 15725330213cSSepherosa Ziehau reg_rctl |= E1000_RCTL_SBP; 15735330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RCTL, reg_rctl); 15745330213cSSepherosa Ziehau } else if (ifp->if_flags & IFF_ALLMULTI) { 15755330213cSSepherosa Ziehau reg_rctl |= E1000_RCTL_MPE; 15765330213cSSepherosa Ziehau reg_rctl &= ~E1000_RCTL_UPE; 15775330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RCTL, reg_rctl); 15785330213cSSepherosa Ziehau } 15795330213cSSepherosa Ziehau } 15805330213cSSepherosa Ziehau 15815330213cSSepherosa Ziehau static void 15825330213cSSepherosa Ziehau emx_disable_promisc(struct emx_softc *sc) 15835330213cSSepherosa Ziehau { 15845330213cSSepherosa Ziehau uint32_t reg_rctl; 15855330213cSSepherosa Ziehau 15865330213cSSepherosa Ziehau reg_rctl = E1000_READ_REG(&sc->hw, E1000_RCTL); 15875330213cSSepherosa Ziehau 15885330213cSSepherosa Ziehau reg_rctl &= ~E1000_RCTL_UPE; 15895330213cSSepherosa Ziehau reg_rctl &= ~E1000_RCTL_MPE; 15905330213cSSepherosa Ziehau reg_rctl &= ~E1000_RCTL_SBP; 15915330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RCTL, reg_rctl); 15925330213cSSepherosa Ziehau } 15935330213cSSepherosa Ziehau 15945330213cSSepherosa Ziehau static void 15955330213cSSepherosa Ziehau emx_set_multi(struct emx_softc *sc) 15965330213cSSepherosa Ziehau { 15975330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 15985330213cSSepherosa Ziehau struct ifmultiaddr *ifma; 15995330213cSSepherosa Ziehau uint32_t reg_rctl = 0; 16002d0e5700SSepherosa Ziehau uint8_t *mta; 16015330213cSSepherosa Ziehau int mcnt = 0; 16025330213cSSepherosa Ziehau 16032d0e5700SSepherosa Ziehau mta = sc->mta; 16042d0e5700SSepherosa Ziehau bzero(mta, ETH_ADDR_LEN * EMX_MCAST_ADDR_MAX); 16052d0e5700SSepherosa Ziehau 1606441d34b2SSascha Wildner TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 16075330213cSSepherosa Ziehau if (ifma->ifma_addr->sa_family != AF_LINK) 16085330213cSSepherosa Ziehau continue; 16095330213cSSepherosa Ziehau 16105330213cSSepherosa Ziehau if (mcnt == EMX_MCAST_ADDR_MAX) 16115330213cSSepherosa Ziehau break; 16125330213cSSepherosa Ziehau 16135330213cSSepherosa Ziehau bcopy(LLADDR((struct sockaddr_dl *)ifma->ifma_addr), 16145330213cSSepherosa Ziehau &mta[mcnt * ETHER_ADDR_LEN], ETHER_ADDR_LEN); 16155330213cSSepherosa Ziehau mcnt++; 16165330213cSSepherosa Ziehau } 16175330213cSSepherosa Ziehau 16185330213cSSepherosa Ziehau if (mcnt >= EMX_MCAST_ADDR_MAX) { 16195330213cSSepherosa Ziehau reg_rctl = E1000_READ_REG(&sc->hw, E1000_RCTL); 16205330213cSSepherosa Ziehau reg_rctl |= E1000_RCTL_MPE; 16215330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RCTL, reg_rctl); 16225330213cSSepherosa Ziehau } else { 16236a5a645eSSepherosa Ziehau e1000_update_mc_addr_list(&sc->hw, mta, mcnt); 16245330213cSSepherosa Ziehau } 16255330213cSSepherosa Ziehau } 16265330213cSSepherosa Ziehau 16275330213cSSepherosa Ziehau /* 16285330213cSSepherosa Ziehau * This routine checks for link status and updates statistics. 16295330213cSSepherosa Ziehau */ 16305330213cSSepherosa Ziehau static void 16315330213cSSepherosa Ziehau emx_timer(void *xsc) 16325330213cSSepherosa Ziehau { 16335330213cSSepherosa Ziehau struct emx_softc *sc = xsc; 16345330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 16355330213cSSepherosa Ziehau 16366d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 16375330213cSSepherosa Ziehau 16385330213cSSepherosa Ziehau emx_update_link_status(sc); 16395330213cSSepherosa Ziehau emx_update_stats(sc); 16405330213cSSepherosa Ziehau 16415330213cSSepherosa Ziehau /* Reset LAA into RAR[0] on 82571 */ 16425330213cSSepherosa Ziehau if (e1000_get_laa_state_82571(&sc->hw) == TRUE) 16435330213cSSepherosa Ziehau e1000_rar_set(&sc->hw, sc->hw.mac.addr, 0); 16445330213cSSepherosa Ziehau 16455330213cSSepherosa Ziehau if (emx_display_debug_stats && (ifp->if_flags & IFF_RUNNING)) 16465330213cSSepherosa Ziehau emx_print_hw_stats(sc); 16475330213cSSepherosa Ziehau 16485330213cSSepherosa Ziehau emx_smartspeed(sc); 16495330213cSSepherosa Ziehau 16505330213cSSepherosa Ziehau callout_reset(&sc->timer, hz, emx_timer, sc); 16515330213cSSepherosa Ziehau 16526d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 16535330213cSSepherosa Ziehau } 16545330213cSSepherosa Ziehau 16555330213cSSepherosa Ziehau static void 16565330213cSSepherosa Ziehau emx_update_link_status(struct emx_softc *sc) 16575330213cSSepherosa Ziehau { 16585330213cSSepherosa Ziehau struct e1000_hw *hw = &sc->hw; 16595330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 16605330213cSSepherosa Ziehau device_t dev = sc->dev; 16615330213cSSepherosa Ziehau uint32_t link_check = 0; 16625330213cSSepherosa Ziehau 16635330213cSSepherosa Ziehau /* Get the cached link value or read phy for real */ 16645330213cSSepherosa Ziehau switch (hw->phy.media_type) { 16655330213cSSepherosa Ziehau case e1000_media_type_copper: 16665330213cSSepherosa Ziehau if (hw->mac.get_link_status) { 16675330213cSSepherosa Ziehau /* Do the work to read phy */ 16685330213cSSepherosa Ziehau e1000_check_for_link(hw); 16695330213cSSepherosa Ziehau link_check = !hw->mac.get_link_status; 16705330213cSSepherosa Ziehau if (link_check) /* ESB2 fix */ 16715330213cSSepherosa Ziehau e1000_cfg_on_link_up(hw); 16725330213cSSepherosa Ziehau } else { 16735330213cSSepherosa Ziehau link_check = TRUE; 16745330213cSSepherosa Ziehau } 16755330213cSSepherosa Ziehau break; 16765330213cSSepherosa Ziehau 16775330213cSSepherosa Ziehau case e1000_media_type_fiber: 16785330213cSSepherosa Ziehau e1000_check_for_link(hw); 16795330213cSSepherosa Ziehau link_check = E1000_READ_REG(hw, E1000_STATUS) & E1000_STATUS_LU; 16805330213cSSepherosa Ziehau break; 16815330213cSSepherosa Ziehau 16825330213cSSepherosa Ziehau case e1000_media_type_internal_serdes: 16835330213cSSepherosa Ziehau e1000_check_for_link(hw); 16845330213cSSepherosa Ziehau link_check = sc->hw.mac.serdes_has_link; 16855330213cSSepherosa Ziehau break; 16865330213cSSepherosa Ziehau 16875330213cSSepherosa Ziehau case e1000_media_type_unknown: 16885330213cSSepherosa Ziehau default: 16895330213cSSepherosa Ziehau break; 16905330213cSSepherosa Ziehau } 16915330213cSSepherosa Ziehau 16925330213cSSepherosa Ziehau /* Now check for a transition */ 16935330213cSSepherosa Ziehau if (link_check && sc->link_active == 0) { 16945330213cSSepherosa Ziehau e1000_get_speed_and_duplex(hw, &sc->link_speed, 16955330213cSSepherosa Ziehau &sc->link_duplex); 16965330213cSSepherosa Ziehau 16975330213cSSepherosa Ziehau /* 16985330213cSSepherosa Ziehau * Check if we should enable/disable SPEED_MODE bit on 16995330213cSSepherosa Ziehau * 82571EB/82572EI 17005330213cSSepherosa Ziehau */ 17012d0e5700SSepherosa Ziehau if (sc->link_speed != SPEED_1000 && 17022d0e5700SSepherosa Ziehau (hw->mac.type == e1000_82571 || 17032d0e5700SSepherosa Ziehau hw->mac.type == e1000_82572)) { 17045330213cSSepherosa Ziehau int tarc0; 17055330213cSSepherosa Ziehau 17065330213cSSepherosa Ziehau tarc0 = E1000_READ_REG(hw, E1000_TARC(0)); 17075330213cSSepherosa Ziehau tarc0 &= ~EMX_TARC_SPEED_MODE; 17085330213cSSepherosa Ziehau E1000_WRITE_REG(hw, E1000_TARC(0), tarc0); 17095330213cSSepherosa Ziehau } 17105330213cSSepherosa Ziehau if (bootverbose) { 17115330213cSSepherosa Ziehau device_printf(dev, "Link is up %d Mbps %s\n", 17125330213cSSepherosa Ziehau sc->link_speed, 17135330213cSSepherosa Ziehau ((sc->link_duplex == FULL_DUPLEX) ? 17145330213cSSepherosa Ziehau "Full Duplex" : "Half Duplex")); 17155330213cSSepherosa Ziehau } 17165330213cSSepherosa Ziehau sc->link_active = 1; 17175330213cSSepherosa Ziehau sc->smartspeed = 0; 17185330213cSSepherosa Ziehau ifp->if_baudrate = sc->link_speed * 1000000; 17195330213cSSepherosa Ziehau ifp->if_link_state = LINK_STATE_UP; 17205330213cSSepherosa Ziehau if_link_state_change(ifp); 17215330213cSSepherosa Ziehau } else if (!link_check && sc->link_active == 1) { 17225330213cSSepherosa Ziehau ifp->if_baudrate = sc->link_speed = 0; 17235330213cSSepherosa Ziehau sc->link_duplex = 0; 17245330213cSSepherosa Ziehau if (bootverbose) 17255330213cSSepherosa Ziehau device_printf(dev, "Link is Down\n"); 17265330213cSSepherosa Ziehau sc->link_active = 0; 17275330213cSSepherosa Ziehau #if 0 17285330213cSSepherosa Ziehau /* Link down, disable watchdog */ 17295330213cSSepherosa Ziehau if->if_timer = 0; 17305330213cSSepherosa Ziehau #endif 17315330213cSSepherosa Ziehau ifp->if_link_state = LINK_STATE_DOWN; 17325330213cSSepherosa Ziehau if_link_state_change(ifp); 17335330213cSSepherosa Ziehau } 17345330213cSSepherosa Ziehau } 17355330213cSSepherosa Ziehau 17365330213cSSepherosa Ziehau static void 17375330213cSSepherosa Ziehau emx_stop(struct emx_softc *sc) 17385330213cSSepherosa Ziehau { 17395330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 17405330213cSSepherosa Ziehau int i; 17415330213cSSepherosa Ziehau 17422c9effcfSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 17435330213cSSepherosa Ziehau 17445330213cSSepherosa Ziehau emx_disable_intr(sc); 17455330213cSSepherosa Ziehau 17465330213cSSepherosa Ziehau callout_stop(&sc->timer); 17475330213cSSepherosa Ziehau 17485330213cSSepherosa Ziehau ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE); 17495330213cSSepherosa Ziehau ifp->if_timer = 0; 17505330213cSSepherosa Ziehau 17513f939c23SSepherosa Ziehau /* 17523f939c23SSepherosa Ziehau * Disable multiple receive queues. 17533f939c23SSepherosa Ziehau * 17543f939c23SSepherosa Ziehau * NOTE: 17553f939c23SSepherosa Ziehau * We should disable multiple receive queues before 17563f939c23SSepherosa Ziehau * resetting the hardware. 17573f939c23SSepherosa Ziehau */ 17583f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_MRQC, 0); 17593f939c23SSepherosa Ziehau 17605330213cSSepherosa Ziehau e1000_reset_hw(&sc->hw); 17615330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_WUC, 0); 17625330213cSSepherosa Ziehau 17635330213cSSepherosa Ziehau for (i = 0; i < sc->num_tx_desc; i++) { 1764323e5ecdSSepherosa Ziehau struct emx_txbuf *tx_buffer = &sc->tx_buf[i]; 17655330213cSSepherosa Ziehau 17665330213cSSepherosa Ziehau if (tx_buffer->m_head != NULL) { 17675330213cSSepherosa Ziehau bus_dmamap_unload(sc->txtag, tx_buffer->map); 17685330213cSSepherosa Ziehau m_freem(tx_buffer->m_head); 17695330213cSSepherosa Ziehau tx_buffer->m_head = NULL; 17705330213cSSepherosa Ziehau } 17715330213cSSepherosa Ziehau } 17725330213cSSepherosa Ziehau 177313890b61SSepherosa Ziehau for (i = 0; i < sc->rx_ring_cnt; ++i) 17743f939c23SSepherosa Ziehau emx_free_rx_ring(sc, &sc->rx_data[i]); 17755330213cSSepherosa Ziehau 17765330213cSSepherosa Ziehau sc->csum_flags = 0; 17773eb0ea09SSepherosa Ziehau sc->csum_lhlen = 0; 17785330213cSSepherosa Ziehau sc->csum_iphlen = 0; 17793eb0ea09SSepherosa Ziehau sc->csum_thlen = 0; 17803eb0ea09SSepherosa Ziehau sc->csum_mss = 0; 17813eb0ea09SSepherosa Ziehau sc->csum_pktlen = 0; 17825330213cSSepherosa Ziehau 17835330213cSSepherosa Ziehau sc->tx_dd_head = 0; 17845330213cSSepherosa Ziehau sc->tx_dd_tail = 0; 17855330213cSSepherosa Ziehau sc->tx_nsegs = 0; 17865330213cSSepherosa Ziehau } 17875330213cSSepherosa Ziehau 17885330213cSSepherosa Ziehau static int 17892d0e5700SSepherosa Ziehau emx_reset(struct emx_softc *sc) 17905330213cSSepherosa Ziehau { 17915330213cSSepherosa Ziehau device_t dev = sc->dev; 17925330213cSSepherosa Ziehau uint16_t rx_buffer_size; 17935330213cSSepherosa Ziehau 17945330213cSSepherosa Ziehau /* Set up smart power down as default off on newer adapters. */ 17955330213cSSepherosa Ziehau if (!emx_smart_pwr_down && 17965330213cSSepherosa Ziehau (sc->hw.mac.type == e1000_82571 || 17975330213cSSepherosa Ziehau sc->hw.mac.type == e1000_82572)) { 17985330213cSSepherosa Ziehau uint16_t phy_tmp = 0; 17995330213cSSepherosa Ziehau 18005330213cSSepherosa Ziehau /* Speed up time to link by disabling smart power down. */ 18015330213cSSepherosa Ziehau e1000_read_phy_reg(&sc->hw, 18025330213cSSepherosa Ziehau IGP02E1000_PHY_POWER_MGMT, &phy_tmp); 18035330213cSSepherosa Ziehau phy_tmp &= ~IGP02E1000_PM_SPD; 18045330213cSSepherosa Ziehau e1000_write_phy_reg(&sc->hw, 18055330213cSSepherosa Ziehau IGP02E1000_PHY_POWER_MGMT, phy_tmp); 18065330213cSSepherosa Ziehau } 18075330213cSSepherosa Ziehau 18085330213cSSepherosa Ziehau /* 18095330213cSSepherosa Ziehau * These parameters control the automatic generation (Tx) and 18105330213cSSepherosa Ziehau * response (Rx) to Ethernet PAUSE frames. 18115330213cSSepherosa Ziehau * - High water mark should allow for at least two frames to be 18125330213cSSepherosa Ziehau * received after sending an XOFF. 18135330213cSSepherosa Ziehau * - Low water mark works best when it is very near the high water mark. 18145330213cSSepherosa Ziehau * This allows the receiver to restart by sending XON when it has 18155330213cSSepherosa Ziehau * drained a bit. Here we use an arbitary value of 1500 which will 18165330213cSSepherosa Ziehau * restart after one full frame is pulled from the buffer. There 18175330213cSSepherosa Ziehau * could be several smaller frames in the buffer and if so they will 18185330213cSSepherosa Ziehau * not trigger the XON until their total number reduces the buffer 18195330213cSSepherosa Ziehau * by 1500. 18205330213cSSepherosa Ziehau * - The pause time is fairly large at 1000 x 512ns = 512 usec. 18215330213cSSepherosa Ziehau */ 18225330213cSSepherosa Ziehau rx_buffer_size = (E1000_READ_REG(&sc->hw, E1000_PBA) & 0xffff) << 10; 18235330213cSSepherosa Ziehau 18245330213cSSepherosa Ziehau sc->hw.fc.high_water = rx_buffer_size - 18255330213cSSepherosa Ziehau roundup2(sc->max_frame_size, 1024); 18265330213cSSepherosa Ziehau sc->hw.fc.low_water = sc->hw.fc.high_water - 1500; 18275330213cSSepherosa Ziehau 18285330213cSSepherosa Ziehau if (sc->hw.mac.type == e1000_80003es2lan) 18295330213cSSepherosa Ziehau sc->hw.fc.pause_time = 0xFFFF; 18305330213cSSepherosa Ziehau else 18315330213cSSepherosa Ziehau sc->hw.fc.pause_time = EMX_FC_PAUSE_TIME; 18325330213cSSepherosa Ziehau sc->hw.fc.send_xon = TRUE; 18335330213cSSepherosa Ziehau sc->hw.fc.requested_mode = e1000_fc_full; 18345330213cSSepherosa Ziehau 18352d0e5700SSepherosa Ziehau /* Issue a global reset */ 18362d0e5700SSepherosa Ziehau e1000_reset_hw(&sc->hw); 18372d0e5700SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_WUC, 0); 18386d5e2922SSepherosa Ziehau emx_disable_aspm(sc); 18392d0e5700SSepherosa Ziehau 18405330213cSSepherosa Ziehau if (e1000_init_hw(&sc->hw) < 0) { 18415330213cSSepherosa Ziehau device_printf(dev, "Hardware Initialization Failed\n"); 18425330213cSSepherosa Ziehau return (EIO); 18435330213cSSepherosa Ziehau } 18445330213cSSepherosa Ziehau 18452d0e5700SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_VET, ETHERTYPE_VLAN); 18462d0e5700SSepherosa Ziehau e1000_get_phy_info(&sc->hw); 18475330213cSSepherosa Ziehau e1000_check_for_link(&sc->hw); 18485330213cSSepherosa Ziehau 18495330213cSSepherosa Ziehau return (0); 18505330213cSSepherosa Ziehau } 18515330213cSSepherosa Ziehau 18525330213cSSepherosa Ziehau static void 18535330213cSSepherosa Ziehau emx_setup_ifp(struct emx_softc *sc) 18545330213cSSepherosa Ziehau { 18555330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 18565330213cSSepherosa Ziehau 18575330213cSSepherosa Ziehau if_initname(ifp, device_get_name(sc->dev), 18585330213cSSepherosa Ziehau device_get_unit(sc->dev)); 18595330213cSSepherosa Ziehau ifp->if_softc = sc; 18605330213cSSepherosa Ziehau ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 18615330213cSSepherosa Ziehau ifp->if_init = emx_init; 18625330213cSSepherosa Ziehau ifp->if_ioctl = emx_ioctl; 18635330213cSSepherosa Ziehau ifp->if_start = emx_start; 1864b3a7093fSSepherosa Ziehau #ifdef IFPOLL_ENABLE 1865b3a7093fSSepherosa Ziehau ifp->if_qpoll = emx_qpoll; 18665330213cSSepherosa Ziehau #endif 18675330213cSSepherosa Ziehau ifp->if_watchdog = emx_watchdog; 18686d435846SSepherosa Ziehau ifp->if_serialize = emx_serialize; 18696d435846SSepherosa Ziehau ifp->if_deserialize = emx_deserialize; 18706d435846SSepherosa Ziehau ifp->if_tryserialize = emx_tryserialize; 18712c9effcfSSepherosa Ziehau #ifdef INVARIANTS 18722c9effcfSSepherosa Ziehau ifp->if_serialize_assert = emx_serialize_assert; 18732c9effcfSSepherosa Ziehau #endif 18745330213cSSepherosa Ziehau ifq_set_maxlen(&ifp->if_snd, sc->num_tx_desc - 1); 18755330213cSSepherosa Ziehau ifq_set_ready(&ifp->if_snd); 18765330213cSSepherosa Ziehau 1877ae474cfaSSepherosa Ziehau ether_ifattach(ifp, sc->hw.mac.addr, NULL); 18785330213cSSepherosa Ziehau 18795330213cSSepherosa Ziehau ifp->if_capabilities = IFCAP_HWCSUM | 18805330213cSSepherosa Ziehau IFCAP_VLAN_HWTAGGING | 18813eb0ea09SSepherosa Ziehau IFCAP_VLAN_MTU | 18823eb0ea09SSepherosa Ziehau IFCAP_TSO; 18838434a83bSSepherosa Ziehau if (sc->rx_ring_cnt > 1) 18848434a83bSSepherosa Ziehau ifp->if_capabilities |= IFCAP_RSS; 18855330213cSSepherosa Ziehau ifp->if_capenable = ifp->if_capabilities; 18863eb0ea09SSepherosa Ziehau ifp->if_hwassist = EMX_CSUM_FEATURES | CSUM_TSO; 18875330213cSSepherosa Ziehau 18885330213cSSepherosa Ziehau /* 18895330213cSSepherosa Ziehau * Tell the upper layer(s) we support long frames. 18905330213cSSepherosa Ziehau */ 18915330213cSSepherosa Ziehau ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 18925330213cSSepherosa Ziehau 18935330213cSSepherosa Ziehau /* 18945330213cSSepherosa Ziehau * Specify the media types supported by this sc and register 18955330213cSSepherosa Ziehau * callbacks to update media and link information 18965330213cSSepherosa Ziehau */ 18975330213cSSepherosa Ziehau ifmedia_init(&sc->media, IFM_IMASK, 18985330213cSSepherosa Ziehau emx_media_change, emx_media_status); 18995330213cSSepherosa Ziehau if (sc->hw.phy.media_type == e1000_media_type_fiber || 19005330213cSSepherosa Ziehau sc->hw.phy.media_type == e1000_media_type_internal_serdes) { 19015330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_1000_SX | IFM_FDX, 19025330213cSSepherosa Ziehau 0, NULL); 19035330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_1000_SX, 0, NULL); 19045330213cSSepherosa Ziehau } else { 19055330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_10_T, 0, NULL); 19065330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_10_T | IFM_FDX, 19075330213cSSepherosa Ziehau 0, NULL); 19085330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_100_TX, 0, NULL); 19095330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_100_TX | IFM_FDX, 19105330213cSSepherosa Ziehau 0, NULL); 19115330213cSSepherosa Ziehau if (sc->hw.phy.type != e1000_phy_ife) { 19125330213cSSepherosa Ziehau ifmedia_add(&sc->media, 19135330213cSSepherosa Ziehau IFM_ETHER | IFM_1000_T | IFM_FDX, 0, NULL); 19145330213cSSepherosa Ziehau ifmedia_add(&sc->media, 19155330213cSSepherosa Ziehau IFM_ETHER | IFM_1000_T, 0, NULL); 19165330213cSSepherosa Ziehau } 19175330213cSSepherosa Ziehau } 19185330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_AUTO, 0, NULL); 19195330213cSSepherosa Ziehau ifmedia_set(&sc->media, IFM_ETHER | IFM_AUTO); 19205330213cSSepherosa Ziehau } 19215330213cSSepherosa Ziehau 19225330213cSSepherosa Ziehau /* 19235330213cSSepherosa Ziehau * Workaround for SmartSpeed on 82541 and 82547 controllers 19245330213cSSepherosa Ziehau */ 19255330213cSSepherosa Ziehau static void 19265330213cSSepherosa Ziehau emx_smartspeed(struct emx_softc *sc) 19275330213cSSepherosa Ziehau { 19285330213cSSepherosa Ziehau uint16_t phy_tmp; 19295330213cSSepherosa Ziehau 19305330213cSSepherosa Ziehau if (sc->link_active || sc->hw.phy.type != e1000_phy_igp || 19315330213cSSepherosa Ziehau sc->hw.mac.autoneg == 0 || 19325330213cSSepherosa Ziehau (sc->hw.phy.autoneg_advertised & ADVERTISE_1000_FULL) == 0) 19335330213cSSepherosa Ziehau return; 19345330213cSSepherosa Ziehau 19355330213cSSepherosa Ziehau if (sc->smartspeed == 0) { 19365330213cSSepherosa Ziehau /* 19375330213cSSepherosa Ziehau * If Master/Slave config fault is asserted twice, 19385330213cSSepherosa Ziehau * we assume back-to-back 19395330213cSSepherosa Ziehau */ 19405330213cSSepherosa Ziehau e1000_read_phy_reg(&sc->hw, PHY_1000T_STATUS, &phy_tmp); 19415330213cSSepherosa Ziehau if (!(phy_tmp & SR_1000T_MS_CONFIG_FAULT)) 19425330213cSSepherosa Ziehau return; 19435330213cSSepherosa Ziehau e1000_read_phy_reg(&sc->hw, PHY_1000T_STATUS, &phy_tmp); 19445330213cSSepherosa Ziehau if (phy_tmp & SR_1000T_MS_CONFIG_FAULT) { 19455330213cSSepherosa Ziehau e1000_read_phy_reg(&sc->hw, 19465330213cSSepherosa Ziehau PHY_1000T_CTRL, &phy_tmp); 19475330213cSSepherosa Ziehau if (phy_tmp & CR_1000T_MS_ENABLE) { 19485330213cSSepherosa Ziehau phy_tmp &= ~CR_1000T_MS_ENABLE; 19495330213cSSepherosa Ziehau e1000_write_phy_reg(&sc->hw, 19505330213cSSepherosa Ziehau PHY_1000T_CTRL, phy_tmp); 19515330213cSSepherosa Ziehau sc->smartspeed++; 19525330213cSSepherosa Ziehau if (sc->hw.mac.autoneg && 19535330213cSSepherosa Ziehau !e1000_phy_setup_autoneg(&sc->hw) && 19545330213cSSepherosa Ziehau !e1000_read_phy_reg(&sc->hw, 19555330213cSSepherosa Ziehau PHY_CONTROL, &phy_tmp)) { 19565330213cSSepherosa Ziehau phy_tmp |= MII_CR_AUTO_NEG_EN | 19575330213cSSepherosa Ziehau MII_CR_RESTART_AUTO_NEG; 19585330213cSSepherosa Ziehau e1000_write_phy_reg(&sc->hw, 19595330213cSSepherosa Ziehau PHY_CONTROL, phy_tmp); 19605330213cSSepherosa Ziehau } 19615330213cSSepherosa Ziehau } 19625330213cSSepherosa Ziehau } 19635330213cSSepherosa Ziehau return; 19645330213cSSepherosa Ziehau } else if (sc->smartspeed == EMX_SMARTSPEED_DOWNSHIFT) { 19655330213cSSepherosa Ziehau /* If still no link, perhaps using 2/3 pair cable */ 19665330213cSSepherosa Ziehau e1000_read_phy_reg(&sc->hw, PHY_1000T_CTRL, &phy_tmp); 19675330213cSSepherosa Ziehau phy_tmp |= CR_1000T_MS_ENABLE; 19685330213cSSepherosa Ziehau e1000_write_phy_reg(&sc->hw, PHY_1000T_CTRL, phy_tmp); 19695330213cSSepherosa Ziehau if (sc->hw.mac.autoneg && 19705330213cSSepherosa Ziehau !e1000_phy_setup_autoneg(&sc->hw) && 19715330213cSSepherosa Ziehau !e1000_read_phy_reg(&sc->hw, PHY_CONTROL, &phy_tmp)) { 19725330213cSSepherosa Ziehau phy_tmp |= MII_CR_AUTO_NEG_EN | MII_CR_RESTART_AUTO_NEG; 19735330213cSSepherosa Ziehau e1000_write_phy_reg(&sc->hw, PHY_CONTROL, phy_tmp); 19745330213cSSepherosa Ziehau } 19755330213cSSepherosa Ziehau } 19765330213cSSepherosa Ziehau 19775330213cSSepherosa Ziehau /* Restart process after EMX_SMARTSPEED_MAX iterations */ 19785330213cSSepherosa Ziehau if (sc->smartspeed++ == EMX_SMARTSPEED_MAX) 19795330213cSSepherosa Ziehau sc->smartspeed = 0; 19805330213cSSepherosa Ziehau } 19815330213cSSepherosa Ziehau 19825330213cSSepherosa Ziehau static int 19835330213cSSepherosa Ziehau emx_create_tx_ring(struct emx_softc *sc) 19845330213cSSepherosa Ziehau { 19855330213cSSepherosa Ziehau device_t dev = sc->dev; 1986323e5ecdSSepherosa Ziehau struct emx_txbuf *tx_buffer; 1987b4d8c36bSSepherosa Ziehau int error, i, tsize, ntxd; 1988bdca134fSSepherosa Ziehau 1989bdca134fSSepherosa Ziehau /* 1990bdca134fSSepherosa Ziehau * Validate number of transmit descriptors. It must not exceed 1991bdca134fSSepherosa Ziehau * hardware maximum, and must be multiple of E1000_DBA_ALIGN. 1992bdca134fSSepherosa Ziehau */ 1993b4d8c36bSSepherosa Ziehau ntxd = device_getenv_int(dev, "txd", emx_txd); 1994b4d8c36bSSepherosa Ziehau if ((ntxd * sizeof(struct e1000_tx_desc)) % EMX_DBA_ALIGN != 0 || 1995b4d8c36bSSepherosa Ziehau ntxd > EMX_MAX_TXD || ntxd < EMX_MIN_TXD) { 1996bdca134fSSepherosa Ziehau device_printf(dev, "Using %d TX descriptors instead of %d!\n", 1997b4d8c36bSSepherosa Ziehau EMX_DEFAULT_TXD, ntxd); 1998bdca134fSSepherosa Ziehau sc->num_tx_desc = EMX_DEFAULT_TXD; 1999bdca134fSSepherosa Ziehau } else { 2000b4d8c36bSSepherosa Ziehau sc->num_tx_desc = ntxd; 2001bdca134fSSepherosa Ziehau } 2002bdca134fSSepherosa Ziehau 2003bdca134fSSepherosa Ziehau /* 2004bdca134fSSepherosa Ziehau * Allocate Transmit Descriptor ring 2005bdca134fSSepherosa Ziehau */ 2006bdca134fSSepherosa Ziehau tsize = roundup2(sc->num_tx_desc * sizeof(struct e1000_tx_desc), 2007bdca134fSSepherosa Ziehau EMX_DBA_ALIGN); 2008a596084cSSepherosa Ziehau sc->tx_desc_base = bus_dmamem_coherent_any(sc->parent_dtag, 2009a596084cSSepherosa Ziehau EMX_DBA_ALIGN, tsize, BUS_DMA_WAITOK, 2010a596084cSSepherosa Ziehau &sc->tx_desc_dtag, &sc->tx_desc_dmap, 2011a596084cSSepherosa Ziehau &sc->tx_desc_paddr); 2012a596084cSSepherosa Ziehau if (sc->tx_desc_base == NULL) { 2013bdca134fSSepherosa Ziehau device_printf(dev, "Unable to allocate tx_desc memory\n"); 2014a596084cSSepherosa Ziehau return ENOMEM; 2015bdca134fSSepherosa Ziehau } 20165330213cSSepherosa Ziehau 2017323e5ecdSSepherosa Ziehau sc->tx_buf = kmalloc(sizeof(struct emx_txbuf) * sc->num_tx_desc, 20185330213cSSepherosa Ziehau M_DEVBUF, M_WAITOK | M_ZERO); 20195330213cSSepherosa Ziehau 20205330213cSSepherosa Ziehau /* 20215330213cSSepherosa Ziehau * Create DMA tags for tx buffers 20225330213cSSepherosa Ziehau */ 20235330213cSSepherosa Ziehau error = bus_dma_tag_create(sc->parent_dtag, /* parent */ 20245330213cSSepherosa Ziehau 1, 0, /* alignment, bounds */ 20255330213cSSepherosa Ziehau BUS_SPACE_MAXADDR, /* lowaddr */ 20265330213cSSepherosa Ziehau BUS_SPACE_MAXADDR, /* highaddr */ 20275330213cSSepherosa Ziehau NULL, NULL, /* filter, filterarg */ 20285330213cSSepherosa Ziehau EMX_TSO_SIZE, /* maxsize */ 20295330213cSSepherosa Ziehau EMX_MAX_SCATTER, /* nsegments */ 20305330213cSSepherosa Ziehau EMX_MAX_SEGSIZE, /* maxsegsize */ 20315330213cSSepherosa Ziehau BUS_DMA_WAITOK | BUS_DMA_ALLOCNOW | 20325330213cSSepherosa Ziehau BUS_DMA_ONEBPAGE, /* flags */ 20335330213cSSepherosa Ziehau &sc->txtag); 20345330213cSSepherosa Ziehau if (error) { 20355330213cSSepherosa Ziehau device_printf(dev, "Unable to allocate TX DMA tag\n"); 2036323e5ecdSSepherosa Ziehau kfree(sc->tx_buf, M_DEVBUF); 2037323e5ecdSSepherosa Ziehau sc->tx_buf = NULL; 20385330213cSSepherosa Ziehau return error; 20395330213cSSepherosa Ziehau } 20405330213cSSepherosa Ziehau 20415330213cSSepherosa Ziehau /* 20425330213cSSepherosa Ziehau * Create DMA maps for tx buffers 20435330213cSSepherosa Ziehau */ 20445330213cSSepherosa Ziehau for (i = 0; i < sc->num_tx_desc; i++) { 2045323e5ecdSSepherosa Ziehau tx_buffer = &sc->tx_buf[i]; 20465330213cSSepherosa Ziehau 20475330213cSSepherosa Ziehau error = bus_dmamap_create(sc->txtag, 20485330213cSSepherosa Ziehau BUS_DMA_WAITOK | BUS_DMA_ONEBPAGE, 20495330213cSSepherosa Ziehau &tx_buffer->map); 20505330213cSSepherosa Ziehau if (error) { 20515330213cSSepherosa Ziehau device_printf(dev, "Unable to create TX DMA map\n"); 20525330213cSSepherosa Ziehau emx_destroy_tx_ring(sc, i); 20535330213cSSepherosa Ziehau return error; 20545330213cSSepherosa Ziehau } 20555330213cSSepherosa Ziehau } 20565330213cSSepherosa Ziehau return (0); 20575330213cSSepherosa Ziehau } 20585330213cSSepherosa Ziehau 20595330213cSSepherosa Ziehau static void 20605330213cSSepherosa Ziehau emx_init_tx_ring(struct emx_softc *sc) 20615330213cSSepherosa Ziehau { 20625330213cSSepherosa Ziehau /* Clear the old ring contents */ 20635330213cSSepherosa Ziehau bzero(sc->tx_desc_base, 20645330213cSSepherosa Ziehau sizeof(struct e1000_tx_desc) * sc->num_tx_desc); 20655330213cSSepherosa Ziehau 20665330213cSSepherosa Ziehau /* Reset state */ 20675330213cSSepherosa Ziehau sc->next_avail_tx_desc = 0; 20685330213cSSepherosa Ziehau sc->next_tx_to_clean = 0; 20695330213cSSepherosa Ziehau sc->num_tx_desc_avail = sc->num_tx_desc; 20705330213cSSepherosa Ziehau } 20715330213cSSepherosa Ziehau 20725330213cSSepherosa Ziehau static void 20735330213cSSepherosa Ziehau emx_init_tx_unit(struct emx_softc *sc) 20745330213cSSepherosa Ziehau { 20755330213cSSepherosa Ziehau uint32_t tctl, tarc, tipg = 0; 20765330213cSSepherosa Ziehau uint64_t bus_addr; 20775330213cSSepherosa Ziehau 20785330213cSSepherosa Ziehau /* Setup the Base and Length of the Tx Descriptor Ring */ 2079a596084cSSepherosa Ziehau bus_addr = sc->tx_desc_paddr; 20805330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TDLEN(0), 20815330213cSSepherosa Ziehau sc->num_tx_desc * sizeof(struct e1000_tx_desc)); 20825330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TDBAH(0), 20835330213cSSepherosa Ziehau (uint32_t)(bus_addr >> 32)); 20845330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TDBAL(0), 20855330213cSSepherosa Ziehau (uint32_t)bus_addr); 20865330213cSSepherosa Ziehau /* Setup the HW Tx Head and Tail descriptor pointers */ 20875330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TDT(0), 0); 20885330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TDH(0), 0); 20895330213cSSepherosa Ziehau 20905330213cSSepherosa Ziehau /* Set the default values for the Tx Inter Packet Gap timer */ 20915330213cSSepherosa Ziehau switch (sc->hw.mac.type) { 20925330213cSSepherosa Ziehau case e1000_80003es2lan: 20935330213cSSepherosa Ziehau tipg = DEFAULT_82543_TIPG_IPGR1; 20945330213cSSepherosa Ziehau tipg |= DEFAULT_80003ES2LAN_TIPG_IPGR2 << 20955330213cSSepherosa Ziehau E1000_TIPG_IPGR2_SHIFT; 20965330213cSSepherosa Ziehau break; 20975330213cSSepherosa Ziehau 20985330213cSSepherosa Ziehau default: 20995330213cSSepherosa Ziehau if (sc->hw.phy.media_type == e1000_media_type_fiber || 21005330213cSSepherosa Ziehau sc->hw.phy.media_type == e1000_media_type_internal_serdes) 21015330213cSSepherosa Ziehau tipg = DEFAULT_82543_TIPG_IPGT_FIBER; 21025330213cSSepherosa Ziehau else 21035330213cSSepherosa Ziehau tipg = DEFAULT_82543_TIPG_IPGT_COPPER; 21045330213cSSepherosa Ziehau tipg |= DEFAULT_82543_TIPG_IPGR1 << E1000_TIPG_IPGR1_SHIFT; 21055330213cSSepherosa Ziehau tipg |= DEFAULT_82543_TIPG_IPGR2 << E1000_TIPG_IPGR2_SHIFT; 21065330213cSSepherosa Ziehau break; 21075330213cSSepherosa Ziehau } 21085330213cSSepherosa Ziehau 21095330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TIPG, tipg); 21105330213cSSepherosa Ziehau 21115330213cSSepherosa Ziehau /* NOTE: 0 is not allowed for TIDV */ 21125330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TIDV, 1); 21135330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TADV, 0); 21145330213cSSepherosa Ziehau 21155330213cSSepherosa Ziehau if (sc->hw.mac.type == e1000_82571 || 21165330213cSSepherosa Ziehau sc->hw.mac.type == e1000_82572) { 21175330213cSSepherosa Ziehau tarc = E1000_READ_REG(&sc->hw, E1000_TARC(0)); 21185330213cSSepherosa Ziehau tarc |= EMX_TARC_SPEED_MODE; 21195330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TARC(0), tarc); 21205330213cSSepherosa Ziehau } else if (sc->hw.mac.type == e1000_80003es2lan) { 21215330213cSSepherosa Ziehau tarc = E1000_READ_REG(&sc->hw, E1000_TARC(0)); 21225330213cSSepherosa Ziehau tarc |= 1; 21235330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TARC(0), tarc); 21245330213cSSepherosa Ziehau tarc = E1000_READ_REG(&sc->hw, E1000_TARC(1)); 21255330213cSSepherosa Ziehau tarc |= 1; 21265330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TARC(1), tarc); 21275330213cSSepherosa Ziehau } 21285330213cSSepherosa Ziehau 21295330213cSSepherosa Ziehau /* Program the Transmit Control Register */ 21305330213cSSepherosa Ziehau tctl = E1000_READ_REG(&sc->hw, E1000_TCTL); 21315330213cSSepherosa Ziehau tctl &= ~E1000_TCTL_CT; 21325330213cSSepherosa Ziehau tctl |= E1000_TCTL_PSP | E1000_TCTL_RTLC | E1000_TCTL_EN | 21335330213cSSepherosa Ziehau (E1000_COLLISION_THRESHOLD << E1000_CT_SHIFT); 21345330213cSSepherosa Ziehau tctl |= E1000_TCTL_MULR; 21355330213cSSepherosa Ziehau 21365330213cSSepherosa Ziehau /* This write will effectively turn on the transmit unit. */ 21375330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TCTL, tctl); 21385330213cSSepherosa Ziehau } 21395330213cSSepherosa Ziehau 21405330213cSSepherosa Ziehau static void 21415330213cSSepherosa Ziehau emx_destroy_tx_ring(struct emx_softc *sc, int ndesc) 21425330213cSSepherosa Ziehau { 2143323e5ecdSSepherosa Ziehau struct emx_txbuf *tx_buffer; 21445330213cSSepherosa Ziehau int i; 21455330213cSSepherosa Ziehau 2146bdca134fSSepherosa Ziehau /* Free Transmit Descriptor ring */ 2147a596084cSSepherosa Ziehau if (sc->tx_desc_base) { 2148a596084cSSepherosa Ziehau bus_dmamap_unload(sc->tx_desc_dtag, sc->tx_desc_dmap); 2149a596084cSSepherosa Ziehau bus_dmamem_free(sc->tx_desc_dtag, sc->tx_desc_base, 2150a596084cSSepherosa Ziehau sc->tx_desc_dmap); 2151a596084cSSepherosa Ziehau bus_dma_tag_destroy(sc->tx_desc_dtag); 2152a596084cSSepherosa Ziehau 2153a596084cSSepherosa Ziehau sc->tx_desc_base = NULL; 2154a596084cSSepherosa Ziehau } 2155bdca134fSSepherosa Ziehau 2156323e5ecdSSepherosa Ziehau if (sc->tx_buf == NULL) 21575330213cSSepherosa Ziehau return; 21585330213cSSepherosa Ziehau 21595330213cSSepherosa Ziehau for (i = 0; i < ndesc; i++) { 2160323e5ecdSSepherosa Ziehau tx_buffer = &sc->tx_buf[i]; 21615330213cSSepherosa Ziehau 21625330213cSSepherosa Ziehau KKASSERT(tx_buffer->m_head == NULL); 21635330213cSSepherosa Ziehau bus_dmamap_destroy(sc->txtag, tx_buffer->map); 21645330213cSSepherosa Ziehau } 21655330213cSSepherosa Ziehau bus_dma_tag_destroy(sc->txtag); 21665330213cSSepherosa Ziehau 2167323e5ecdSSepherosa Ziehau kfree(sc->tx_buf, M_DEVBUF); 2168323e5ecdSSepherosa Ziehau sc->tx_buf = NULL; 21695330213cSSepherosa Ziehau } 21705330213cSSepherosa Ziehau 21715330213cSSepherosa Ziehau /* 21725330213cSSepherosa Ziehau * The offload context needs to be set when we transfer the first 21735330213cSSepherosa Ziehau * packet of a particular protocol (TCP/UDP). This routine has been 21745330213cSSepherosa Ziehau * enhanced to deal with inserted VLAN headers. 21755330213cSSepherosa Ziehau * 21765330213cSSepherosa Ziehau * If the new packet's ether header length, ip header length and 21775330213cSSepherosa Ziehau * csum offloading type are same as the previous packet, we should 21785330213cSSepherosa Ziehau * avoid allocating a new csum context descriptor; mainly to take 21795330213cSSepherosa Ziehau * advantage of the pipeline effect of the TX data read request. 21805330213cSSepherosa Ziehau * 21815330213cSSepherosa Ziehau * This function returns number of TX descrptors allocated for 21825330213cSSepherosa Ziehau * csum context. 21835330213cSSepherosa Ziehau */ 21845330213cSSepherosa Ziehau static int 21855330213cSSepherosa Ziehau emx_txcsum(struct emx_softc *sc, struct mbuf *mp, 21865330213cSSepherosa Ziehau uint32_t *txd_upper, uint32_t *txd_lower) 21875330213cSSepherosa Ziehau { 21885330213cSSepherosa Ziehau struct e1000_context_desc *TXD; 21895330213cSSepherosa Ziehau int curr_txd, ehdrlen, csum_flags; 21905330213cSSepherosa Ziehau uint32_t cmd, hdr_len, ip_hlen; 21915330213cSSepherosa Ziehau 21925330213cSSepherosa Ziehau csum_flags = mp->m_pkthdr.csum_flags & EMX_CSUM_FEATURES; 219368447568SSepherosa Ziehau ip_hlen = mp->m_pkthdr.csum_iphlen; 219468447568SSepherosa Ziehau ehdrlen = mp->m_pkthdr.csum_lhlen; 21955330213cSSepherosa Ziehau 21963eb0ea09SSepherosa Ziehau if (sc->csum_lhlen == ehdrlen && sc->csum_iphlen == ip_hlen && 21975330213cSSepherosa Ziehau sc->csum_flags == csum_flags) { 21985330213cSSepherosa Ziehau /* 21995330213cSSepherosa Ziehau * Same csum offload context as the previous packets; 22005330213cSSepherosa Ziehau * just return. 22015330213cSSepherosa Ziehau */ 22025330213cSSepherosa Ziehau *txd_upper = sc->csum_txd_upper; 22035330213cSSepherosa Ziehau *txd_lower = sc->csum_txd_lower; 22045330213cSSepherosa Ziehau return 0; 22055330213cSSepherosa Ziehau } 22065330213cSSepherosa Ziehau 22075330213cSSepherosa Ziehau /* 22085330213cSSepherosa Ziehau * Setup a new csum offload context. 22095330213cSSepherosa Ziehau */ 22105330213cSSepherosa Ziehau 22115330213cSSepherosa Ziehau curr_txd = sc->next_avail_tx_desc; 22125330213cSSepherosa Ziehau TXD = (struct e1000_context_desc *)&sc->tx_desc_base[curr_txd]; 22135330213cSSepherosa Ziehau 22145330213cSSepherosa Ziehau cmd = 0; 22155330213cSSepherosa Ziehau 22165330213cSSepherosa Ziehau /* Setup of IP header checksum. */ 22175330213cSSepherosa Ziehau if (csum_flags & CSUM_IP) { 22185330213cSSepherosa Ziehau /* 22195330213cSSepherosa Ziehau * Start offset for header checksum calculation. 22205330213cSSepherosa Ziehau * End offset for header checksum calculation. 22215330213cSSepherosa Ziehau * Offset of place to put the checksum. 22225330213cSSepherosa Ziehau */ 22235330213cSSepherosa Ziehau TXD->lower_setup.ip_fields.ipcss = ehdrlen; 22245330213cSSepherosa Ziehau TXD->lower_setup.ip_fields.ipcse = 22255330213cSSepherosa Ziehau htole16(ehdrlen + ip_hlen - 1); 22265330213cSSepherosa Ziehau TXD->lower_setup.ip_fields.ipcso = 22275330213cSSepherosa Ziehau ehdrlen + offsetof(struct ip, ip_sum); 22285330213cSSepherosa Ziehau cmd |= E1000_TXD_CMD_IP; 22295330213cSSepherosa Ziehau *txd_upper |= E1000_TXD_POPTS_IXSM << 8; 22305330213cSSepherosa Ziehau } 22315330213cSSepherosa Ziehau hdr_len = ehdrlen + ip_hlen; 22325330213cSSepherosa Ziehau 22335330213cSSepherosa Ziehau if (csum_flags & CSUM_TCP) { 22345330213cSSepherosa Ziehau /* 22355330213cSSepherosa Ziehau * Start offset for payload checksum calculation. 22365330213cSSepherosa Ziehau * End offset for payload checksum calculation. 22375330213cSSepherosa Ziehau * Offset of place to put the checksum. 22385330213cSSepherosa Ziehau */ 22395330213cSSepherosa Ziehau TXD->upper_setup.tcp_fields.tucss = hdr_len; 22405330213cSSepherosa Ziehau TXD->upper_setup.tcp_fields.tucse = htole16(0); 22415330213cSSepherosa Ziehau TXD->upper_setup.tcp_fields.tucso = 22425330213cSSepherosa Ziehau hdr_len + offsetof(struct tcphdr, th_sum); 22435330213cSSepherosa Ziehau cmd |= E1000_TXD_CMD_TCP; 22445330213cSSepherosa Ziehau *txd_upper |= E1000_TXD_POPTS_TXSM << 8; 22455330213cSSepherosa Ziehau } else if (csum_flags & CSUM_UDP) { 22465330213cSSepherosa Ziehau /* 22475330213cSSepherosa Ziehau * Start offset for header checksum calculation. 22485330213cSSepherosa Ziehau * End offset for header checksum calculation. 22495330213cSSepherosa Ziehau * Offset of place to put the checksum. 22505330213cSSepherosa Ziehau */ 22515330213cSSepherosa Ziehau TXD->upper_setup.tcp_fields.tucss = hdr_len; 22525330213cSSepherosa Ziehau TXD->upper_setup.tcp_fields.tucse = htole16(0); 22535330213cSSepherosa Ziehau TXD->upper_setup.tcp_fields.tucso = 22545330213cSSepherosa Ziehau hdr_len + offsetof(struct udphdr, uh_sum); 22555330213cSSepherosa Ziehau *txd_upper |= E1000_TXD_POPTS_TXSM << 8; 22565330213cSSepherosa Ziehau } 22575330213cSSepherosa Ziehau 22585330213cSSepherosa Ziehau *txd_lower = E1000_TXD_CMD_DEXT | /* Extended descr type */ 22595330213cSSepherosa Ziehau E1000_TXD_DTYP_D; /* Data descr */ 22605330213cSSepherosa Ziehau 22615330213cSSepherosa Ziehau /* Save the information for this csum offloading context */ 22623eb0ea09SSepherosa Ziehau sc->csum_lhlen = ehdrlen; 22635330213cSSepherosa Ziehau sc->csum_iphlen = ip_hlen; 22645330213cSSepherosa Ziehau sc->csum_flags = csum_flags; 22655330213cSSepherosa Ziehau sc->csum_txd_upper = *txd_upper; 22665330213cSSepherosa Ziehau sc->csum_txd_lower = *txd_lower; 22675330213cSSepherosa Ziehau 22685330213cSSepherosa Ziehau TXD->tcp_seg_setup.data = htole32(0); 22695330213cSSepherosa Ziehau TXD->cmd_and_length = 22705330213cSSepherosa Ziehau htole32(E1000_TXD_CMD_IFCS | E1000_TXD_CMD_DEXT | cmd); 22715330213cSSepherosa Ziehau 22725330213cSSepherosa Ziehau if (++curr_txd == sc->num_tx_desc) 22735330213cSSepherosa Ziehau curr_txd = 0; 22745330213cSSepherosa Ziehau 22755330213cSSepherosa Ziehau KKASSERT(sc->num_tx_desc_avail > 0); 22765330213cSSepherosa Ziehau sc->num_tx_desc_avail--; 22775330213cSSepherosa Ziehau 22785330213cSSepherosa Ziehau sc->next_avail_tx_desc = curr_txd; 22795330213cSSepherosa Ziehau return 1; 22805330213cSSepherosa Ziehau } 22815330213cSSepherosa Ziehau 22825330213cSSepherosa Ziehau static void 22835330213cSSepherosa Ziehau emx_txeof(struct emx_softc *sc) 22845330213cSSepherosa Ziehau { 22855330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 2286323e5ecdSSepherosa Ziehau struct emx_txbuf *tx_buffer; 22875330213cSSepherosa Ziehau int first, num_avail; 22885330213cSSepherosa Ziehau 22895330213cSSepherosa Ziehau if (sc->tx_dd_head == sc->tx_dd_tail) 22905330213cSSepherosa Ziehau return; 22915330213cSSepherosa Ziehau 22925330213cSSepherosa Ziehau if (sc->num_tx_desc_avail == sc->num_tx_desc) 22935330213cSSepherosa Ziehau return; 22945330213cSSepherosa Ziehau 22955330213cSSepherosa Ziehau num_avail = sc->num_tx_desc_avail; 22965330213cSSepherosa Ziehau first = sc->next_tx_to_clean; 22975330213cSSepherosa Ziehau 22985330213cSSepherosa Ziehau while (sc->tx_dd_head != sc->tx_dd_tail) { 22995330213cSSepherosa Ziehau int dd_idx = sc->tx_dd[sc->tx_dd_head]; 230070172a73SSepherosa Ziehau struct e1000_tx_desc *tx_desc; 23015330213cSSepherosa Ziehau 23025330213cSSepherosa Ziehau tx_desc = &sc->tx_desc_base[dd_idx]; 23035330213cSSepherosa Ziehau if (tx_desc->upper.fields.status & E1000_TXD_STAT_DD) { 23045330213cSSepherosa Ziehau EMX_INC_TXDD_IDX(sc->tx_dd_head); 23055330213cSSepherosa Ziehau 23065330213cSSepherosa Ziehau if (++dd_idx == sc->num_tx_desc) 23075330213cSSepherosa Ziehau dd_idx = 0; 23085330213cSSepherosa Ziehau 23095330213cSSepherosa Ziehau while (first != dd_idx) { 23105330213cSSepherosa Ziehau logif(pkt_txclean); 23115330213cSSepherosa Ziehau 23125330213cSSepherosa Ziehau num_avail++; 23135330213cSSepherosa Ziehau 2314323e5ecdSSepherosa Ziehau tx_buffer = &sc->tx_buf[first]; 23155330213cSSepherosa Ziehau if (tx_buffer->m_head) { 23165330213cSSepherosa Ziehau ifp->if_opackets++; 23175330213cSSepherosa Ziehau bus_dmamap_unload(sc->txtag, 23185330213cSSepherosa Ziehau tx_buffer->map); 23195330213cSSepherosa Ziehau m_freem(tx_buffer->m_head); 23205330213cSSepherosa Ziehau tx_buffer->m_head = NULL; 23215330213cSSepherosa Ziehau } 23225330213cSSepherosa Ziehau 23235330213cSSepherosa Ziehau if (++first == sc->num_tx_desc) 23245330213cSSepherosa Ziehau first = 0; 23255330213cSSepherosa Ziehau } 23265330213cSSepherosa Ziehau } else { 23275330213cSSepherosa Ziehau break; 23285330213cSSepherosa Ziehau } 23295330213cSSepherosa Ziehau } 23305330213cSSepherosa Ziehau sc->next_tx_to_clean = first; 23315330213cSSepherosa Ziehau sc->num_tx_desc_avail = num_avail; 23325330213cSSepherosa Ziehau 23335330213cSSepherosa Ziehau if (sc->tx_dd_head == sc->tx_dd_tail) { 23345330213cSSepherosa Ziehau sc->tx_dd_head = 0; 23355330213cSSepherosa Ziehau sc->tx_dd_tail = 0; 23365330213cSSepherosa Ziehau } 23375330213cSSepherosa Ziehau 23385330213cSSepherosa Ziehau if (!EMX_IS_OACTIVE(sc)) { 23395330213cSSepherosa Ziehau ifp->if_flags &= ~IFF_OACTIVE; 23405330213cSSepherosa Ziehau 23415330213cSSepherosa Ziehau /* All clean, turn off the timer */ 23425330213cSSepherosa Ziehau if (sc->num_tx_desc_avail == sc->num_tx_desc) 23435330213cSSepherosa Ziehau ifp->if_timer = 0; 23445330213cSSepherosa Ziehau } 23455330213cSSepherosa Ziehau } 23465330213cSSepherosa Ziehau 23475330213cSSepherosa Ziehau static void 23485330213cSSepherosa Ziehau emx_tx_collect(struct emx_softc *sc) 23495330213cSSepherosa Ziehau { 23505330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 2351323e5ecdSSepherosa Ziehau struct emx_txbuf *tx_buffer; 23525330213cSSepherosa Ziehau int tdh, first, num_avail, dd_idx = -1; 23535330213cSSepherosa Ziehau 23545330213cSSepherosa Ziehau if (sc->num_tx_desc_avail == sc->num_tx_desc) 23555330213cSSepherosa Ziehau return; 23565330213cSSepherosa Ziehau 23575330213cSSepherosa Ziehau tdh = E1000_READ_REG(&sc->hw, E1000_TDH(0)); 23585330213cSSepherosa Ziehau if (tdh == sc->next_tx_to_clean) 23595330213cSSepherosa Ziehau return; 23605330213cSSepherosa Ziehau 23615330213cSSepherosa Ziehau if (sc->tx_dd_head != sc->tx_dd_tail) 23625330213cSSepherosa Ziehau dd_idx = sc->tx_dd[sc->tx_dd_head]; 23635330213cSSepherosa Ziehau 23645330213cSSepherosa Ziehau num_avail = sc->num_tx_desc_avail; 23655330213cSSepherosa Ziehau first = sc->next_tx_to_clean; 23665330213cSSepherosa Ziehau 23675330213cSSepherosa Ziehau while (first != tdh) { 23685330213cSSepherosa Ziehau logif(pkt_txclean); 23695330213cSSepherosa Ziehau 23705330213cSSepherosa Ziehau num_avail++; 23715330213cSSepherosa Ziehau 2372323e5ecdSSepherosa Ziehau tx_buffer = &sc->tx_buf[first]; 23735330213cSSepherosa Ziehau if (tx_buffer->m_head) { 23745330213cSSepherosa Ziehau ifp->if_opackets++; 23755330213cSSepherosa Ziehau bus_dmamap_unload(sc->txtag, 23765330213cSSepherosa Ziehau tx_buffer->map); 23775330213cSSepherosa Ziehau m_freem(tx_buffer->m_head); 23785330213cSSepherosa Ziehau tx_buffer->m_head = NULL; 23795330213cSSepherosa Ziehau } 23805330213cSSepherosa Ziehau 23815330213cSSepherosa Ziehau if (first == dd_idx) { 23825330213cSSepherosa Ziehau EMX_INC_TXDD_IDX(sc->tx_dd_head); 23835330213cSSepherosa Ziehau if (sc->tx_dd_head == sc->tx_dd_tail) { 23845330213cSSepherosa Ziehau sc->tx_dd_head = 0; 23855330213cSSepherosa Ziehau sc->tx_dd_tail = 0; 23865330213cSSepherosa Ziehau dd_idx = -1; 23875330213cSSepherosa Ziehau } else { 23885330213cSSepherosa Ziehau dd_idx = sc->tx_dd[sc->tx_dd_head]; 23895330213cSSepherosa Ziehau } 23905330213cSSepherosa Ziehau } 23915330213cSSepherosa Ziehau 23925330213cSSepherosa Ziehau if (++first == sc->num_tx_desc) 23935330213cSSepherosa Ziehau first = 0; 23945330213cSSepherosa Ziehau } 23955330213cSSepherosa Ziehau sc->next_tx_to_clean = first; 23965330213cSSepherosa Ziehau sc->num_tx_desc_avail = num_avail; 23975330213cSSepherosa Ziehau 23985330213cSSepherosa Ziehau if (!EMX_IS_OACTIVE(sc)) { 23995330213cSSepherosa Ziehau ifp->if_flags &= ~IFF_OACTIVE; 24005330213cSSepherosa Ziehau 24015330213cSSepherosa Ziehau /* All clean, turn off the timer */ 24025330213cSSepherosa Ziehau if (sc->num_tx_desc_avail == sc->num_tx_desc) 24035330213cSSepherosa Ziehau ifp->if_timer = 0; 24045330213cSSepherosa Ziehau } 24055330213cSSepherosa Ziehau } 24065330213cSSepherosa Ziehau 24075330213cSSepherosa Ziehau /* 24085330213cSSepherosa Ziehau * When Link is lost sometimes there is work still in the TX ring 24095330213cSSepherosa Ziehau * which will result in a watchdog, rather than allow that do an 24105330213cSSepherosa Ziehau * attempted cleanup and then reinit here. Note that this has been 24115330213cSSepherosa Ziehau * seens mostly with fiber adapters. 24125330213cSSepherosa Ziehau */ 24135330213cSSepherosa Ziehau static void 24145330213cSSepherosa Ziehau emx_tx_purge(struct emx_softc *sc) 24155330213cSSepherosa Ziehau { 24165330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 24175330213cSSepherosa Ziehau 24185330213cSSepherosa Ziehau if (!sc->link_active && ifp->if_timer) { 24195330213cSSepherosa Ziehau emx_tx_collect(sc); 24205330213cSSepherosa Ziehau if (ifp->if_timer) { 24215330213cSSepherosa Ziehau if_printf(ifp, "Link lost, TX pending, reinit\n"); 24225330213cSSepherosa Ziehau ifp->if_timer = 0; 24235330213cSSepherosa Ziehau emx_init(sc); 24245330213cSSepherosa Ziehau } 24255330213cSSepherosa Ziehau } 24265330213cSSepherosa Ziehau } 24275330213cSSepherosa Ziehau 24285330213cSSepherosa Ziehau static int 2429c39e3a1fSSepherosa Ziehau emx_newbuf(struct emx_softc *sc, struct emx_rxdata *rdata, int i, int init) 24305330213cSSepherosa Ziehau { 24315330213cSSepherosa Ziehau struct mbuf *m; 24325330213cSSepherosa Ziehau bus_dma_segment_t seg; 24335330213cSSepherosa Ziehau bus_dmamap_t map; 2434323e5ecdSSepherosa Ziehau struct emx_rxbuf *rx_buffer; 24355330213cSSepherosa Ziehau int error, nseg; 24365330213cSSepherosa Ziehau 24375330213cSSepherosa Ziehau m = m_getcl(init ? MB_WAIT : MB_DONTWAIT, MT_DATA, M_PKTHDR); 24385330213cSSepherosa Ziehau if (m == NULL) { 2439c39e3a1fSSepherosa Ziehau rdata->mbuf_cluster_failed++; 24405330213cSSepherosa Ziehau if (init) { 24415330213cSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, 24425330213cSSepherosa Ziehau "Unable to allocate RX mbuf\n"); 24435330213cSSepherosa Ziehau } 24445330213cSSepherosa Ziehau return (ENOBUFS); 24455330213cSSepherosa Ziehau } 24465330213cSSepherosa Ziehau m->m_len = m->m_pkthdr.len = MCLBYTES; 24475330213cSSepherosa Ziehau 24485330213cSSepherosa Ziehau if (sc->max_frame_size <= MCLBYTES - ETHER_ALIGN) 24495330213cSSepherosa Ziehau m_adj(m, ETHER_ALIGN); 24505330213cSSepherosa Ziehau 2451c39e3a1fSSepherosa Ziehau error = bus_dmamap_load_mbuf_segment(rdata->rxtag, 2452c39e3a1fSSepherosa Ziehau rdata->rx_sparemap, m, 24535330213cSSepherosa Ziehau &seg, 1, &nseg, BUS_DMA_NOWAIT); 24545330213cSSepherosa Ziehau if (error) { 24555330213cSSepherosa Ziehau m_freem(m); 24565330213cSSepherosa Ziehau if (init) { 24575330213cSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, 24585330213cSSepherosa Ziehau "Unable to load RX mbuf\n"); 24595330213cSSepherosa Ziehau } 24605330213cSSepherosa Ziehau return (error); 24615330213cSSepherosa Ziehau } 24625330213cSSepherosa Ziehau 2463323e5ecdSSepherosa Ziehau rx_buffer = &rdata->rx_buf[i]; 24645330213cSSepherosa Ziehau if (rx_buffer->m_head != NULL) 2465c39e3a1fSSepherosa Ziehau bus_dmamap_unload(rdata->rxtag, rx_buffer->map); 24665330213cSSepherosa Ziehau 24675330213cSSepherosa Ziehau map = rx_buffer->map; 2468c39e3a1fSSepherosa Ziehau rx_buffer->map = rdata->rx_sparemap; 2469c39e3a1fSSepherosa Ziehau rdata->rx_sparemap = map; 24705330213cSSepherosa Ziehau 24715330213cSSepherosa Ziehau rx_buffer->m_head = m; 2472235b9d30SSepherosa Ziehau rx_buffer->paddr = seg.ds_addr; 24735330213cSSepherosa Ziehau 2474235b9d30SSepherosa Ziehau emx_setup_rxdesc(&rdata->rx_desc[i], rx_buffer); 24755330213cSSepherosa Ziehau return (0); 24765330213cSSepherosa Ziehau } 24775330213cSSepherosa Ziehau 24785330213cSSepherosa Ziehau static int 2479c39e3a1fSSepherosa Ziehau emx_create_rx_ring(struct emx_softc *sc, struct emx_rxdata *rdata) 24805330213cSSepherosa Ziehau { 24815330213cSSepherosa Ziehau device_t dev = sc->dev; 2482323e5ecdSSepherosa Ziehau struct emx_rxbuf *rx_buffer; 2483b4d8c36bSSepherosa Ziehau int i, error, rsize, nrxd; 2484bdca134fSSepherosa Ziehau 2485bdca134fSSepherosa Ziehau /* 2486bdca134fSSepherosa Ziehau * Validate number of receive descriptors. It must not exceed 2487bdca134fSSepherosa Ziehau * hardware maximum, and must be multiple of E1000_DBA_ALIGN. 2488bdca134fSSepherosa Ziehau */ 2489b4d8c36bSSepherosa Ziehau nrxd = device_getenv_int(dev, "rxd", emx_rxd); 2490b4d8c36bSSepherosa Ziehau if ((nrxd * sizeof(emx_rxdesc_t)) % EMX_DBA_ALIGN != 0 || 2491b4d8c36bSSepherosa Ziehau nrxd > EMX_MAX_RXD || nrxd < EMX_MIN_RXD) { 2492bdca134fSSepherosa Ziehau device_printf(dev, "Using %d RX descriptors instead of %d!\n", 2493b4d8c36bSSepherosa Ziehau EMX_DEFAULT_RXD, nrxd); 2494c39e3a1fSSepherosa Ziehau rdata->num_rx_desc = EMX_DEFAULT_RXD; 2495bdca134fSSepherosa Ziehau } else { 2496b4d8c36bSSepherosa Ziehau rdata->num_rx_desc = nrxd; 2497bdca134fSSepherosa Ziehau } 2498bdca134fSSepherosa Ziehau 2499bdca134fSSepherosa Ziehau /* 2500bdca134fSSepherosa Ziehau * Allocate Receive Descriptor ring 2501bdca134fSSepherosa Ziehau */ 2502235b9d30SSepherosa Ziehau rsize = roundup2(rdata->num_rx_desc * sizeof(emx_rxdesc_t), 2503bdca134fSSepherosa Ziehau EMX_DBA_ALIGN); 2504235b9d30SSepherosa Ziehau rdata->rx_desc = bus_dmamem_coherent_any(sc->parent_dtag, 2505a596084cSSepherosa Ziehau EMX_DBA_ALIGN, rsize, BUS_DMA_WAITOK, 2506c39e3a1fSSepherosa Ziehau &rdata->rx_desc_dtag, &rdata->rx_desc_dmap, 2507c39e3a1fSSepherosa Ziehau &rdata->rx_desc_paddr); 2508235b9d30SSepherosa Ziehau if (rdata->rx_desc == NULL) { 2509bdca134fSSepherosa Ziehau device_printf(dev, "Unable to allocate rx_desc memory\n"); 2510a596084cSSepherosa Ziehau return ENOMEM; 2511bdca134fSSepherosa Ziehau } 25125330213cSSepherosa Ziehau 2513323e5ecdSSepherosa Ziehau rdata->rx_buf = kmalloc(sizeof(struct emx_rxbuf) * rdata->num_rx_desc, 25145330213cSSepherosa Ziehau M_DEVBUF, M_WAITOK | M_ZERO); 25155330213cSSepherosa Ziehau 25165330213cSSepherosa Ziehau /* 25175330213cSSepherosa Ziehau * Create DMA tag for rx buffers 25185330213cSSepherosa Ziehau */ 25195330213cSSepherosa Ziehau error = bus_dma_tag_create(sc->parent_dtag, /* parent */ 25205330213cSSepherosa Ziehau 1, 0, /* alignment, bounds */ 25215330213cSSepherosa Ziehau BUS_SPACE_MAXADDR, /* lowaddr */ 25225330213cSSepherosa Ziehau BUS_SPACE_MAXADDR, /* highaddr */ 25235330213cSSepherosa Ziehau NULL, NULL, /* filter, filterarg */ 25245330213cSSepherosa Ziehau MCLBYTES, /* maxsize */ 25255330213cSSepherosa Ziehau 1, /* nsegments */ 25265330213cSSepherosa Ziehau MCLBYTES, /* maxsegsize */ 25275330213cSSepherosa Ziehau BUS_DMA_WAITOK | BUS_DMA_ALLOCNOW, /* flags */ 2528c39e3a1fSSepherosa Ziehau &rdata->rxtag); 25295330213cSSepherosa Ziehau if (error) { 25305330213cSSepherosa Ziehau device_printf(dev, "Unable to allocate RX DMA tag\n"); 2531323e5ecdSSepherosa Ziehau kfree(rdata->rx_buf, M_DEVBUF); 2532323e5ecdSSepherosa Ziehau rdata->rx_buf = NULL; 25335330213cSSepherosa Ziehau return error; 25345330213cSSepherosa Ziehau } 25355330213cSSepherosa Ziehau 25365330213cSSepherosa Ziehau /* 25375330213cSSepherosa Ziehau * Create spare DMA map for rx buffers 25385330213cSSepherosa Ziehau */ 2539c39e3a1fSSepherosa Ziehau error = bus_dmamap_create(rdata->rxtag, BUS_DMA_WAITOK, 2540c39e3a1fSSepherosa Ziehau &rdata->rx_sparemap); 25415330213cSSepherosa Ziehau if (error) { 25425330213cSSepherosa Ziehau device_printf(dev, "Unable to create spare RX DMA map\n"); 2543c39e3a1fSSepherosa Ziehau bus_dma_tag_destroy(rdata->rxtag); 2544323e5ecdSSepherosa Ziehau kfree(rdata->rx_buf, M_DEVBUF); 2545323e5ecdSSepherosa Ziehau rdata->rx_buf = NULL; 25465330213cSSepherosa Ziehau return error; 25475330213cSSepherosa Ziehau } 25485330213cSSepherosa Ziehau 25495330213cSSepherosa Ziehau /* 25505330213cSSepherosa Ziehau * Create DMA maps for rx buffers 25515330213cSSepherosa Ziehau */ 2552c39e3a1fSSepherosa Ziehau for (i = 0; i < rdata->num_rx_desc; i++) { 2553323e5ecdSSepherosa Ziehau rx_buffer = &rdata->rx_buf[i]; 25545330213cSSepherosa Ziehau 2555c39e3a1fSSepherosa Ziehau error = bus_dmamap_create(rdata->rxtag, BUS_DMA_WAITOK, 25565330213cSSepherosa Ziehau &rx_buffer->map); 25575330213cSSepherosa Ziehau if (error) { 25585330213cSSepherosa Ziehau device_printf(dev, "Unable to create RX DMA map\n"); 2559c39e3a1fSSepherosa Ziehau emx_destroy_rx_ring(sc, rdata, i); 25605330213cSSepherosa Ziehau return error; 25615330213cSSepherosa Ziehau } 25625330213cSSepherosa Ziehau } 25635330213cSSepherosa Ziehau return (0); 25645330213cSSepherosa Ziehau } 25655330213cSSepherosa Ziehau 2566c39e3a1fSSepherosa Ziehau static void 2567c39e3a1fSSepherosa Ziehau emx_free_rx_ring(struct emx_softc *sc, struct emx_rxdata *rdata) 2568c39e3a1fSSepherosa Ziehau { 2569c39e3a1fSSepherosa Ziehau int i; 2570c39e3a1fSSepherosa Ziehau 2571c39e3a1fSSepherosa Ziehau for (i = 0; i < rdata->num_rx_desc; i++) { 2572323e5ecdSSepherosa Ziehau struct emx_rxbuf *rx_buffer = &rdata->rx_buf[i]; 2573c39e3a1fSSepherosa Ziehau 2574c39e3a1fSSepherosa Ziehau if (rx_buffer->m_head != NULL) { 2575c39e3a1fSSepherosa Ziehau bus_dmamap_unload(rdata->rxtag, rx_buffer->map); 2576c39e3a1fSSepherosa Ziehau m_freem(rx_buffer->m_head); 2577c39e3a1fSSepherosa Ziehau rx_buffer->m_head = NULL; 2578c39e3a1fSSepherosa Ziehau } 2579c39e3a1fSSepherosa Ziehau } 2580c39e3a1fSSepherosa Ziehau 2581c39e3a1fSSepherosa Ziehau if (rdata->fmp != NULL) 2582c39e3a1fSSepherosa Ziehau m_freem(rdata->fmp); 2583c39e3a1fSSepherosa Ziehau rdata->fmp = NULL; 2584c39e3a1fSSepherosa Ziehau rdata->lmp = NULL; 2585c39e3a1fSSepherosa Ziehau } 2586c39e3a1fSSepherosa Ziehau 25875330213cSSepherosa Ziehau static int 2588c39e3a1fSSepherosa Ziehau emx_init_rx_ring(struct emx_softc *sc, struct emx_rxdata *rdata) 25895330213cSSepherosa Ziehau { 25905330213cSSepherosa Ziehau int i, error; 25915330213cSSepherosa Ziehau 25925330213cSSepherosa Ziehau /* Reset descriptor ring */ 2593235b9d30SSepherosa Ziehau bzero(rdata->rx_desc, sizeof(emx_rxdesc_t) * rdata->num_rx_desc); 25945330213cSSepherosa Ziehau 25955330213cSSepherosa Ziehau /* Allocate new ones. */ 2596c39e3a1fSSepherosa Ziehau for (i = 0; i < rdata->num_rx_desc; i++) { 2597c39e3a1fSSepherosa Ziehau error = emx_newbuf(sc, rdata, i, 1); 25985330213cSSepherosa Ziehau if (error) 25995330213cSSepherosa Ziehau return (error); 26005330213cSSepherosa Ziehau } 26015330213cSSepherosa Ziehau 26025330213cSSepherosa Ziehau /* Setup our descriptor pointers */ 2603c39e3a1fSSepherosa Ziehau rdata->next_rx_desc_to_check = 0; 26045330213cSSepherosa Ziehau 26055330213cSSepherosa Ziehau return (0); 26065330213cSSepherosa Ziehau } 26075330213cSSepherosa Ziehau 26085330213cSSepherosa Ziehau static void 26095330213cSSepherosa Ziehau emx_init_rx_unit(struct emx_softc *sc) 26105330213cSSepherosa Ziehau { 26115330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 26125330213cSSepherosa Ziehau uint64_t bus_addr; 26132d0e5700SSepherosa Ziehau uint32_t rctl, itr, rfctl; 26143f939c23SSepherosa Ziehau int i; 26155330213cSSepherosa Ziehau 26165330213cSSepherosa Ziehau /* 26175330213cSSepherosa Ziehau * Make sure receives are disabled while setting 26185330213cSSepherosa Ziehau * up the descriptor ring 26195330213cSSepherosa Ziehau */ 26205330213cSSepherosa Ziehau rctl = E1000_READ_REG(&sc->hw, E1000_RCTL); 26215330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RCTL, rctl & ~E1000_RCTL_EN); 26225330213cSSepherosa Ziehau 26235330213cSSepherosa Ziehau /* 26245330213cSSepherosa Ziehau * Set the interrupt throttling rate. Value is calculated 26255330213cSSepherosa Ziehau * as ITR = 1 / (INT_THROTTLE_CEIL * 256ns) 26265330213cSSepherosa Ziehau */ 26272d0e5700SSepherosa Ziehau if (sc->int_throttle_ceil) 26282d0e5700SSepherosa Ziehau itr = 1000000000 / 256 / sc->int_throttle_ceil; 26292d0e5700SSepherosa Ziehau else 26302d0e5700SSepherosa Ziehau itr = 0; 26312d0e5700SSepherosa Ziehau emx_set_itr(sc, itr); 26325330213cSSepherosa Ziehau 2633235b9d30SSepherosa Ziehau /* Use extended RX descriptor */ 2634235b9d30SSepherosa Ziehau rfctl = E1000_RFCTL_EXTEN; 2635235b9d30SSepherosa Ziehau 26365330213cSSepherosa Ziehau /* Disable accelerated ackknowledge */ 2637235b9d30SSepherosa Ziehau if (sc->hw.mac.type == e1000_82574) 2638235b9d30SSepherosa Ziehau rfctl |= E1000_RFCTL_ACK_DIS; 2639235b9d30SSepherosa Ziehau 2640235b9d30SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RFCTL, rfctl); 26415330213cSSepherosa Ziehau 264265c7a6afSSepherosa Ziehau /* 264365c7a6afSSepherosa Ziehau * Receive Checksum Offload for TCP and UDP 264465c7a6afSSepherosa Ziehau * 264565c7a6afSSepherosa Ziehau * Checksum offloading is also enabled if multiple receive 264665c7a6afSSepherosa Ziehau * queue is to be supported, since we need it to figure out 264765c7a6afSSepherosa Ziehau * packet type. 264865c7a6afSSepherosa Ziehau */ 264913890b61SSepherosa Ziehau if ((ifp->if_capenable & IFCAP_RXCSUM) || 265013890b61SSepherosa Ziehau sc->rx_ring_cnt > 1) { 26512d0e5700SSepherosa Ziehau uint32_t rxcsum; 26522d0e5700SSepherosa Ziehau 26535330213cSSepherosa Ziehau rxcsum = E1000_READ_REG(&sc->hw, E1000_RXCSUM); 26543f939c23SSepherosa Ziehau 26553f939c23SSepherosa Ziehau /* 26563f939c23SSepherosa Ziehau * NOTE: 26573f939c23SSepherosa Ziehau * PCSD must be enabled to enable multiple 26583f939c23SSepherosa Ziehau * receive queues. 26593f939c23SSepherosa Ziehau */ 26603f939c23SSepherosa Ziehau rxcsum |= E1000_RXCSUM_IPOFL | E1000_RXCSUM_TUOFL | 26613f939c23SSepherosa Ziehau E1000_RXCSUM_PCSD; 26625330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RXCSUM, rxcsum); 26635330213cSSepherosa Ziehau } 26645330213cSSepherosa Ziehau 26655330213cSSepherosa Ziehau /* 266665c7a6afSSepherosa Ziehau * Configure multiple receive queue (RSS) 266765c7a6afSSepherosa Ziehau */ 266813890b61SSepherosa Ziehau if (sc->rx_ring_cnt > 1) { 266989d8e73dSSepherosa Ziehau uint8_t key[EMX_NRSSRK * EMX_RSSRK_SIZE]; 267089d8e73dSSepherosa Ziehau uint32_t reta; 267189d8e73dSSepherosa Ziehau 267213890b61SSepherosa Ziehau KASSERT(sc->rx_ring_cnt == EMX_NRX_RING, 267313890b61SSepherosa Ziehau ("invalid number of RX ring (%d)", sc->rx_ring_cnt)); 267489d8e73dSSepherosa Ziehau 267565c7a6afSSepherosa Ziehau /* 26763f939c23SSepherosa Ziehau * NOTE: 26773f939c23SSepherosa Ziehau * When we reach here, RSS has already been disabled 26783f939c23SSepherosa Ziehau * in emx_stop(), so we could safely configure RSS key 26793f939c23SSepherosa Ziehau * and redirect table. 26803f939c23SSepherosa Ziehau */ 26813f939c23SSepherosa Ziehau 26823f939c23SSepherosa Ziehau /* 26833f939c23SSepherosa Ziehau * Configure RSS key 26843f939c23SSepherosa Ziehau */ 268589d8e73dSSepherosa Ziehau toeplitz_get_key(key, sizeof(key)); 268689d8e73dSSepherosa Ziehau for (i = 0; i < EMX_NRSSRK; ++i) { 268789d8e73dSSepherosa Ziehau uint32_t rssrk; 268889d8e73dSSepherosa Ziehau 268989d8e73dSSepherosa Ziehau rssrk = EMX_RSSRK_VAL(key, i); 269089d8e73dSSepherosa Ziehau EMX_RSS_DPRINTF(sc, 1, "rssrk%d 0x%08x\n", i, rssrk); 269189d8e73dSSepherosa Ziehau 269289d8e73dSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RSSRK(i), rssrk); 269389d8e73dSSepherosa Ziehau } 26943f939c23SSepherosa Ziehau 26953f939c23SSepherosa Ziehau /* 269689d8e73dSSepherosa Ziehau * Configure RSS redirect table in following fashion: 269789d8e73dSSepherosa Ziehau * (hash & ring_cnt_mask) == rdr_table[(hash & rdr_table_mask)] 26983f939c23SSepherosa Ziehau */ 269989d8e73dSSepherosa Ziehau reta = 0; 270089d8e73dSSepherosa Ziehau for (i = 0; i < EMX_RETA_SIZE; ++i) { 270189d8e73dSSepherosa Ziehau uint32_t q; 270289d8e73dSSepherosa Ziehau 270313890b61SSepherosa Ziehau q = (i % sc->rx_ring_cnt) << EMX_RETA_RINGIDX_SHIFT; 270489d8e73dSSepherosa Ziehau reta |= q << (8 * i); 270589d8e73dSSepherosa Ziehau } 270689d8e73dSSepherosa Ziehau EMX_RSS_DPRINTF(sc, 1, "reta 0x%08x\n", reta); 270789d8e73dSSepherosa Ziehau 27083f939c23SSepherosa Ziehau for (i = 0; i < EMX_NRETA; ++i) 27093f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RETA(i), reta); 27103f939c23SSepherosa Ziehau 27113f939c23SSepherosa Ziehau /* 27123f939c23SSepherosa Ziehau * Enable multiple receive queues. 27133f939c23SSepherosa Ziehau * Enable IPv4 RSS standard hash functions. 27143f939c23SSepherosa Ziehau * Disable RSS interrupt. 27153f939c23SSepherosa Ziehau */ 27163f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_MRQC, 27173f939c23SSepherosa Ziehau E1000_MRQC_ENABLE_RSS_2Q | 27183f939c23SSepherosa Ziehau E1000_MRQC_RSS_FIELD_IPV4_TCP | 27193f939c23SSepherosa Ziehau E1000_MRQC_RSS_FIELD_IPV4); 272065c7a6afSSepherosa Ziehau } 27213f939c23SSepherosa Ziehau 27223f939c23SSepherosa Ziehau /* 27235330213cSSepherosa Ziehau * XXX TEMPORARY WORKAROUND: on some systems with 82573 27245330213cSSepherosa Ziehau * long latencies are observed, like Lenovo X60. This 27255330213cSSepherosa Ziehau * change eliminates the problem, but since having positive 27265330213cSSepherosa Ziehau * values in RDTR is a known source of problems on other 27275330213cSSepherosa Ziehau * platforms another solution is being sought. 27285330213cSSepherosa Ziehau */ 27295330213cSSepherosa Ziehau if (emx_82573_workaround && sc->hw.mac.type == e1000_82573) { 27305330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RADV, EMX_RADV_82573); 27315330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDTR, EMX_RDTR_82573); 27325330213cSSepherosa Ziehau } 27335330213cSSepherosa Ziehau 273413890b61SSepherosa Ziehau for (i = 0; i < sc->rx_ring_cnt; ++i) { 27352d0e5700SSepherosa Ziehau struct emx_rxdata *rdata = &sc->rx_data[i]; 27362d0e5700SSepherosa Ziehau 27372d0e5700SSepherosa Ziehau /* 27382d0e5700SSepherosa Ziehau * Setup the Base and Length of the Rx Descriptor Ring 27392d0e5700SSepherosa Ziehau */ 27402d0e5700SSepherosa Ziehau bus_addr = rdata->rx_desc_paddr; 27412d0e5700SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDLEN(i), 27422d0e5700SSepherosa Ziehau rdata->num_rx_desc * sizeof(emx_rxdesc_t)); 27432d0e5700SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDBAH(i), 27442d0e5700SSepherosa Ziehau (uint32_t)(bus_addr >> 32)); 27452d0e5700SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDBAL(i), 27462d0e5700SSepherosa Ziehau (uint32_t)bus_addr); 27472d0e5700SSepherosa Ziehau 27485330213cSSepherosa Ziehau /* 27495330213cSSepherosa Ziehau * Setup the HW Rx Head and Tail Descriptor Pointers 27505330213cSSepherosa Ziehau */ 27513f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDH(i), 0); 27523f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDT(i), 27533f939c23SSepherosa Ziehau sc->rx_data[i].num_rx_desc - 1); 27543f939c23SSepherosa Ziehau } 27553f939c23SSepherosa Ziehau 27562d0e5700SSepherosa Ziehau /* Setup the Receive Control Register */ 27572d0e5700SSepherosa Ziehau rctl &= ~(3 << E1000_RCTL_MO_SHIFT); 27582d0e5700SSepherosa Ziehau rctl |= E1000_RCTL_EN | E1000_RCTL_BAM | E1000_RCTL_LBM_NO | 27592d0e5700SSepherosa Ziehau E1000_RCTL_RDMTS_HALF | E1000_RCTL_SECRC | 27602d0e5700SSepherosa Ziehau (sc->hw.mac.mc_filter_type << E1000_RCTL_MO_SHIFT); 27612d0e5700SSepherosa Ziehau 27622d0e5700SSepherosa Ziehau /* Make sure VLAN Filters are off */ 27632d0e5700SSepherosa Ziehau rctl &= ~E1000_RCTL_VFE; 27642d0e5700SSepherosa Ziehau 27652d0e5700SSepherosa Ziehau /* Don't store bad paket */ 27662d0e5700SSepherosa Ziehau rctl &= ~E1000_RCTL_SBP; 27672d0e5700SSepherosa Ziehau 27682d0e5700SSepherosa Ziehau /* MCLBYTES */ 27692d0e5700SSepherosa Ziehau rctl |= E1000_RCTL_SZ_2048; 27702d0e5700SSepherosa Ziehau 27712d0e5700SSepherosa Ziehau if (ifp->if_mtu > ETHERMTU) 27722d0e5700SSepherosa Ziehau rctl |= E1000_RCTL_LPE; 27732d0e5700SSepherosa Ziehau else 27742d0e5700SSepherosa Ziehau rctl &= ~E1000_RCTL_LPE; 27752d0e5700SSepherosa Ziehau 27763f939c23SSepherosa Ziehau /* Enable Receives */ 27773f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RCTL, rctl); 27785330213cSSepherosa Ziehau } 27795330213cSSepherosa Ziehau 27805330213cSSepherosa Ziehau static void 2781c39e3a1fSSepherosa Ziehau emx_destroy_rx_ring(struct emx_softc *sc, struct emx_rxdata *rdata, int ndesc) 27825330213cSSepherosa Ziehau { 2783323e5ecdSSepherosa Ziehau struct emx_rxbuf *rx_buffer; 27845330213cSSepherosa Ziehau int i; 27855330213cSSepherosa Ziehau 2786bdca134fSSepherosa Ziehau /* Free Receive Descriptor ring */ 2787235b9d30SSepherosa Ziehau if (rdata->rx_desc) { 2788c39e3a1fSSepherosa Ziehau bus_dmamap_unload(rdata->rx_desc_dtag, rdata->rx_desc_dmap); 2789235b9d30SSepherosa Ziehau bus_dmamem_free(rdata->rx_desc_dtag, rdata->rx_desc, 2790c39e3a1fSSepherosa Ziehau rdata->rx_desc_dmap); 2791c39e3a1fSSepherosa Ziehau bus_dma_tag_destroy(rdata->rx_desc_dtag); 2792a596084cSSepherosa Ziehau 2793235b9d30SSepherosa Ziehau rdata->rx_desc = NULL; 2794a596084cSSepherosa Ziehau } 2795bdca134fSSepherosa Ziehau 2796323e5ecdSSepherosa Ziehau if (rdata->rx_buf == NULL) 27975330213cSSepherosa Ziehau return; 27985330213cSSepherosa Ziehau 27995330213cSSepherosa Ziehau for (i = 0; i < ndesc; i++) { 2800323e5ecdSSepherosa Ziehau rx_buffer = &rdata->rx_buf[i]; 28015330213cSSepherosa Ziehau 28025330213cSSepherosa Ziehau KKASSERT(rx_buffer->m_head == NULL); 2803c39e3a1fSSepherosa Ziehau bus_dmamap_destroy(rdata->rxtag, rx_buffer->map); 28045330213cSSepherosa Ziehau } 2805c39e3a1fSSepherosa Ziehau bus_dmamap_destroy(rdata->rxtag, rdata->rx_sparemap); 2806c39e3a1fSSepherosa Ziehau bus_dma_tag_destroy(rdata->rxtag); 28075330213cSSepherosa Ziehau 2808323e5ecdSSepherosa Ziehau kfree(rdata->rx_buf, M_DEVBUF); 2809323e5ecdSSepherosa Ziehau rdata->rx_buf = NULL; 28105330213cSSepherosa Ziehau } 28115330213cSSepherosa Ziehau 28125330213cSSepherosa Ziehau static void 2813c39e3a1fSSepherosa Ziehau emx_rxeof(struct emx_softc *sc, int ring_idx, int count) 28145330213cSSepherosa Ziehau { 2815c39e3a1fSSepherosa Ziehau struct emx_rxdata *rdata = &sc->rx_data[ring_idx]; 28165330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 2817235b9d30SSepherosa Ziehau uint32_t staterr; 2818235b9d30SSepherosa Ziehau emx_rxdesc_t *current_desc; 28195330213cSSepherosa Ziehau struct mbuf *mp; 28205330213cSSepherosa Ziehau int i; 28215330213cSSepherosa Ziehau 2822c39e3a1fSSepherosa Ziehau i = rdata->next_rx_desc_to_check; 2823235b9d30SSepherosa Ziehau current_desc = &rdata->rx_desc[i]; 2824235b9d30SSepherosa Ziehau staterr = le32toh(current_desc->rxd_staterr); 28255330213cSSepherosa Ziehau 2826235b9d30SSepherosa Ziehau if (!(staterr & E1000_RXD_STAT_DD)) 28275330213cSSepherosa Ziehau return; 28285330213cSSepherosa Ziehau 2829235b9d30SSepherosa Ziehau while ((staterr & E1000_RXD_STAT_DD) && count != 0) { 28309cc86e17SSepherosa Ziehau struct pktinfo *pi = NULL, pi0; 2831235b9d30SSepherosa Ziehau struct emx_rxbuf *rx_buf = &rdata->rx_buf[i]; 28325330213cSSepherosa Ziehau struct mbuf *m = NULL; 28330acc29d6SSepherosa Ziehau int eop, len; 28345330213cSSepherosa Ziehau 28355330213cSSepherosa Ziehau logif(pkt_receive); 28365330213cSSepherosa Ziehau 2837235b9d30SSepherosa Ziehau mp = rx_buf->m_head; 28385330213cSSepherosa Ziehau 28395330213cSSepherosa Ziehau /* 28405330213cSSepherosa Ziehau * Can't defer bus_dmamap_sync(9) because TBI_ACCEPT 28415330213cSSepherosa Ziehau * needs to access the last received byte in the mbuf. 28425330213cSSepherosa Ziehau */ 2843235b9d30SSepherosa Ziehau bus_dmamap_sync(rdata->rxtag, rx_buf->map, 28445330213cSSepherosa Ziehau BUS_DMASYNC_POSTREAD); 28455330213cSSepherosa Ziehau 28460acc29d6SSepherosa Ziehau len = le16toh(current_desc->rxd_length); 2847235b9d30SSepherosa Ziehau if (staterr & E1000_RXD_STAT_EOP) { 28485330213cSSepherosa Ziehau count--; 28495330213cSSepherosa Ziehau eop = 1; 28505330213cSSepherosa Ziehau } else { 28515330213cSSepherosa Ziehau eop = 0; 28525330213cSSepherosa Ziehau } 28535330213cSSepherosa Ziehau 2854235b9d30SSepherosa Ziehau if (!(staterr & E1000_RXDEXT_ERR_FRAME_ERR_MASK)) { 2855235b9d30SSepherosa Ziehau uint16_t vlan = 0; 28563f939c23SSepherosa Ziehau uint32_t mrq, rss_hash; 28575330213cSSepherosa Ziehau 2858235b9d30SSepherosa Ziehau /* 2859235b9d30SSepherosa Ziehau * Save several necessary information, 2860235b9d30SSepherosa Ziehau * before emx_newbuf() destroy it. 2861235b9d30SSepherosa Ziehau */ 2862235b9d30SSepherosa Ziehau if ((staterr & E1000_RXD_STAT_VP) && eop) 2863235b9d30SSepherosa Ziehau vlan = le16toh(current_desc->rxd_vlan); 2864235b9d30SSepherosa Ziehau 28653f939c23SSepherosa Ziehau mrq = le32toh(current_desc->rxd_mrq); 28663f939c23SSepherosa Ziehau rss_hash = le32toh(current_desc->rxd_rss); 28673f939c23SSepherosa Ziehau 28683f939c23SSepherosa Ziehau EMX_RSS_DPRINTF(sc, 10, 28693f939c23SSepherosa Ziehau "ring%d, mrq 0x%08x, rss_hash 0x%08x\n", 28703f939c23SSepherosa Ziehau ring_idx, mrq, rss_hash); 28713f939c23SSepherosa Ziehau 2872c39e3a1fSSepherosa Ziehau if (emx_newbuf(sc, rdata, i, 0) != 0) { 28735330213cSSepherosa Ziehau ifp->if_iqdrops++; 28745330213cSSepherosa Ziehau goto discard; 28755330213cSSepherosa Ziehau } 28765330213cSSepherosa Ziehau 28775330213cSSepherosa Ziehau /* Assign correct length to the current fragment */ 28785330213cSSepherosa Ziehau mp->m_len = len; 28795330213cSSepherosa Ziehau 2880c39e3a1fSSepherosa Ziehau if (rdata->fmp == NULL) { 28815330213cSSepherosa Ziehau mp->m_pkthdr.len = len; 2882c39e3a1fSSepherosa Ziehau rdata->fmp = mp; /* Store the first mbuf */ 2883c39e3a1fSSepherosa Ziehau rdata->lmp = mp; 28845330213cSSepherosa Ziehau } else { 28855330213cSSepherosa Ziehau /* 28865330213cSSepherosa Ziehau * Chain mbuf's together 28875330213cSSepherosa Ziehau */ 2888c39e3a1fSSepherosa Ziehau rdata->lmp->m_next = mp; 2889c39e3a1fSSepherosa Ziehau rdata->lmp = rdata->lmp->m_next; 2890c39e3a1fSSepherosa Ziehau rdata->fmp->m_pkthdr.len += len; 28915330213cSSepherosa Ziehau } 28925330213cSSepherosa Ziehau 28935330213cSSepherosa Ziehau if (eop) { 2894c39e3a1fSSepherosa Ziehau rdata->fmp->m_pkthdr.rcvif = ifp; 28955330213cSSepherosa Ziehau ifp->if_ipackets++; 28965330213cSSepherosa Ziehau 2897235b9d30SSepherosa Ziehau if (ifp->if_capenable & IFCAP_RXCSUM) 2898235b9d30SSepherosa Ziehau emx_rxcsum(staterr, rdata->fmp); 28995330213cSSepherosa Ziehau 2900235b9d30SSepherosa Ziehau if (staterr & E1000_RXD_STAT_VP) { 2901c39e3a1fSSepherosa Ziehau rdata->fmp->m_pkthdr.ether_vlantag = 2902235b9d30SSepherosa Ziehau vlan; 2903c39e3a1fSSepherosa Ziehau rdata->fmp->m_flags |= M_VLANTAG; 29045330213cSSepherosa Ziehau } 2905c39e3a1fSSepherosa Ziehau m = rdata->fmp; 2906c39e3a1fSSepherosa Ziehau rdata->fmp = NULL; 2907c39e3a1fSSepherosa Ziehau rdata->lmp = NULL; 29083f939c23SSepherosa Ziehau 29099cc86e17SSepherosa Ziehau if (ifp->if_capenable & IFCAP_RSS) { 29109cc86e17SSepherosa Ziehau pi = emx_rssinfo(m, &pi0, mrq, 29119cc86e17SSepherosa Ziehau rss_hash, staterr); 29129cc86e17SSepherosa Ziehau } 29133f939c23SSepherosa Ziehau #ifdef EMX_RSS_DEBUG 29143f939c23SSepherosa Ziehau rdata->rx_pkts++; 29153f939c23SSepherosa Ziehau #endif 29165330213cSSepherosa Ziehau } 29175330213cSSepherosa Ziehau } else { 29185330213cSSepherosa Ziehau ifp->if_ierrors++; 29195330213cSSepherosa Ziehau discard: 2920235b9d30SSepherosa Ziehau emx_setup_rxdesc(current_desc, rx_buf); 2921c39e3a1fSSepherosa Ziehau if (rdata->fmp != NULL) { 2922c39e3a1fSSepherosa Ziehau m_freem(rdata->fmp); 2923c39e3a1fSSepherosa Ziehau rdata->fmp = NULL; 2924c39e3a1fSSepherosa Ziehau rdata->lmp = NULL; 29255330213cSSepherosa Ziehau } 29265330213cSSepherosa Ziehau m = NULL; 29275330213cSSepherosa Ziehau } 29285330213cSSepherosa Ziehau 29295330213cSSepherosa Ziehau if (m != NULL) 2930eda7db08SSepherosa Ziehau ether_input_pkt(ifp, m, pi); 29315330213cSSepherosa Ziehau 29325330213cSSepherosa Ziehau /* Advance our pointers to the next descriptor. */ 2933c39e3a1fSSepherosa Ziehau if (++i == rdata->num_rx_desc) 29345330213cSSepherosa Ziehau i = 0; 2935235b9d30SSepherosa Ziehau 2936235b9d30SSepherosa Ziehau current_desc = &rdata->rx_desc[i]; 2937235b9d30SSepherosa Ziehau staterr = le32toh(current_desc->rxd_staterr); 29385330213cSSepherosa Ziehau } 2939c39e3a1fSSepherosa Ziehau rdata->next_rx_desc_to_check = i; 29405330213cSSepherosa Ziehau 29413f939c23SSepherosa Ziehau /* Advance the E1000's Receive Queue "Tail Pointer". */ 29425330213cSSepherosa Ziehau if (--i < 0) 2943c39e3a1fSSepherosa Ziehau i = rdata->num_rx_desc - 1; 29443f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDT(ring_idx), i); 29455330213cSSepherosa Ziehau } 29465330213cSSepherosa Ziehau 29475330213cSSepherosa Ziehau static void 29485330213cSSepherosa Ziehau emx_enable_intr(struct emx_softc *sc) 29495330213cSSepherosa Ziehau { 29502d0e5700SSepherosa Ziehau uint32_t ims_mask = IMS_ENABLE_MASK; 29512d0e5700SSepherosa Ziehau 29526d435846SSepherosa Ziehau lwkt_serialize_handler_enable(&sc->main_serialize); 29532d0e5700SSepherosa Ziehau 29542d0e5700SSepherosa Ziehau #if 0 29552d0e5700SSepherosa Ziehau if (sc->hw.mac.type == e1000_82574) { 29562d0e5700SSepherosa Ziehau E1000_WRITE_REG(hw, EMX_EIAC, EM_MSIX_MASK); 29572d0e5700SSepherosa Ziehau ims_mask |= EM_MSIX_MASK; 29582d0e5700SSepherosa Ziehau } 29592d0e5700SSepherosa Ziehau #endif 29602d0e5700SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_IMS, ims_mask); 29615330213cSSepherosa Ziehau } 29625330213cSSepherosa Ziehau 29635330213cSSepherosa Ziehau static void 29645330213cSSepherosa Ziehau emx_disable_intr(struct emx_softc *sc) 29655330213cSSepherosa Ziehau { 29662d0e5700SSepherosa Ziehau if (sc->hw.mac.type == e1000_82574) 29672d0e5700SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, EMX_EIAC, 0); 29685330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_IMC, 0xffffffff); 29692d0e5700SSepherosa Ziehau 29706d435846SSepherosa Ziehau lwkt_serialize_handler_disable(&sc->main_serialize); 29715330213cSSepherosa Ziehau } 29725330213cSSepherosa Ziehau 29735330213cSSepherosa Ziehau /* 29745330213cSSepherosa Ziehau * Bit of a misnomer, what this really means is 29755330213cSSepherosa Ziehau * to enable OS management of the system... aka 29765330213cSSepherosa Ziehau * to disable special hardware management features 29775330213cSSepherosa Ziehau */ 29785330213cSSepherosa Ziehau static void 29795330213cSSepherosa Ziehau emx_get_mgmt(struct emx_softc *sc) 29805330213cSSepherosa Ziehau { 29815330213cSSepherosa Ziehau /* A shared code workaround */ 29825330213cSSepherosa Ziehau if (sc->has_manage) { 29835330213cSSepherosa Ziehau int manc2h = E1000_READ_REG(&sc->hw, E1000_MANC2H); 29845330213cSSepherosa Ziehau int manc = E1000_READ_REG(&sc->hw, E1000_MANC); 29855330213cSSepherosa Ziehau 29865330213cSSepherosa Ziehau /* disable hardware interception of ARP */ 29875330213cSSepherosa Ziehau manc &= ~(E1000_MANC_ARP_EN); 29885330213cSSepherosa Ziehau 29895330213cSSepherosa Ziehau /* enable receiving management packets to the host */ 29905330213cSSepherosa Ziehau manc |= E1000_MANC_EN_MNG2HOST; 29915330213cSSepherosa Ziehau #define E1000_MNG2HOST_PORT_623 (1 << 5) 29925330213cSSepherosa Ziehau #define E1000_MNG2HOST_PORT_664 (1 << 6) 29935330213cSSepherosa Ziehau manc2h |= E1000_MNG2HOST_PORT_623; 29945330213cSSepherosa Ziehau manc2h |= E1000_MNG2HOST_PORT_664; 29955330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_MANC2H, manc2h); 29965330213cSSepherosa Ziehau 29975330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_MANC, manc); 29985330213cSSepherosa Ziehau } 29995330213cSSepherosa Ziehau } 30005330213cSSepherosa Ziehau 30015330213cSSepherosa Ziehau /* 30025330213cSSepherosa Ziehau * Give control back to hardware management 30035330213cSSepherosa Ziehau * controller if there is one. 30045330213cSSepherosa Ziehau */ 30055330213cSSepherosa Ziehau static void 30065330213cSSepherosa Ziehau emx_rel_mgmt(struct emx_softc *sc) 30075330213cSSepherosa Ziehau { 30085330213cSSepherosa Ziehau if (sc->has_manage) { 30095330213cSSepherosa Ziehau int manc = E1000_READ_REG(&sc->hw, E1000_MANC); 30105330213cSSepherosa Ziehau 30115330213cSSepherosa Ziehau /* re-enable hardware interception of ARP */ 30125330213cSSepherosa Ziehau manc |= E1000_MANC_ARP_EN; 30135330213cSSepherosa Ziehau manc &= ~E1000_MANC_EN_MNG2HOST; 30145330213cSSepherosa Ziehau 30155330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_MANC, manc); 30165330213cSSepherosa Ziehau } 30175330213cSSepherosa Ziehau } 30185330213cSSepherosa Ziehau 30195330213cSSepherosa Ziehau /* 30205330213cSSepherosa Ziehau * emx_get_hw_control() sets {CTRL_EXT|FWSM}:DRV_LOAD bit. 30215330213cSSepherosa Ziehau * For ASF and Pass Through versions of f/w this means that 30225330213cSSepherosa Ziehau * the driver is loaded. For AMT version (only with 82573) 30235330213cSSepherosa Ziehau * of the f/w this means that the network i/f is open. 30245330213cSSepherosa Ziehau */ 30255330213cSSepherosa Ziehau static void 30265330213cSSepherosa Ziehau emx_get_hw_control(struct emx_softc *sc) 30275330213cSSepherosa Ziehau { 30285330213cSSepherosa Ziehau /* Let firmware know the driver has taken over */ 30292d0e5700SSepherosa Ziehau if (sc->hw.mac.type == e1000_82573) { 30302d0e5700SSepherosa Ziehau uint32_t swsm; 30312d0e5700SSepherosa Ziehau 30325330213cSSepherosa Ziehau swsm = E1000_READ_REG(&sc->hw, E1000_SWSM); 30335330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_SWSM, 30345330213cSSepherosa Ziehau swsm | E1000_SWSM_DRV_LOAD); 30352d0e5700SSepherosa Ziehau } else { 30362d0e5700SSepherosa Ziehau uint32_t ctrl_ext; 30375330213cSSepherosa Ziehau 30385330213cSSepherosa Ziehau ctrl_ext = E1000_READ_REG(&sc->hw, E1000_CTRL_EXT); 30395330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_CTRL_EXT, 30405330213cSSepherosa Ziehau ctrl_ext | E1000_CTRL_EXT_DRV_LOAD); 30415330213cSSepherosa Ziehau } 30422d0e5700SSepherosa Ziehau sc->control_hw = 1; 30435330213cSSepherosa Ziehau } 30445330213cSSepherosa Ziehau 30455330213cSSepherosa Ziehau /* 30465330213cSSepherosa Ziehau * emx_rel_hw_control() resets {CTRL_EXT|FWSM}:DRV_LOAD bit. 30475330213cSSepherosa Ziehau * For ASF and Pass Through versions of f/w this means that the 30485330213cSSepherosa Ziehau * driver is no longer loaded. For AMT version (only with 82573) 30495330213cSSepherosa Ziehau * of the f/w this means that the network i/f is closed. 30505330213cSSepherosa Ziehau */ 30515330213cSSepherosa Ziehau static void 30525330213cSSepherosa Ziehau emx_rel_hw_control(struct emx_softc *sc) 30535330213cSSepherosa Ziehau { 30542d0e5700SSepherosa Ziehau if (!sc->control_hw) 30552d0e5700SSepherosa Ziehau return; 30562d0e5700SSepherosa Ziehau sc->control_hw = 0; 30575330213cSSepherosa Ziehau 30585330213cSSepherosa Ziehau /* Let firmware taken over control of h/w */ 30592d0e5700SSepherosa Ziehau if (sc->hw.mac.type == e1000_82573) { 30602d0e5700SSepherosa Ziehau uint32_t swsm; 30612d0e5700SSepherosa Ziehau 30625330213cSSepherosa Ziehau swsm = E1000_READ_REG(&sc->hw, E1000_SWSM); 30635330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_SWSM, 30645330213cSSepherosa Ziehau swsm & ~E1000_SWSM_DRV_LOAD); 30652d0e5700SSepherosa Ziehau } else { 30662d0e5700SSepherosa Ziehau uint32_t ctrl_ext; 30675330213cSSepherosa Ziehau 30685330213cSSepherosa Ziehau ctrl_ext = E1000_READ_REG(&sc->hw, E1000_CTRL_EXT); 30695330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_CTRL_EXT, 30705330213cSSepherosa Ziehau ctrl_ext & ~E1000_CTRL_EXT_DRV_LOAD); 30715330213cSSepherosa Ziehau } 30725330213cSSepherosa Ziehau } 30735330213cSSepherosa Ziehau 30745330213cSSepherosa Ziehau static int 30755330213cSSepherosa Ziehau emx_is_valid_eaddr(const uint8_t *addr) 30765330213cSSepherosa Ziehau { 30775330213cSSepherosa Ziehau char zero_addr[ETHER_ADDR_LEN] = { 0, 0, 0, 0, 0, 0 }; 30785330213cSSepherosa Ziehau 30795330213cSSepherosa Ziehau if ((addr[0] & 1) || !bcmp(addr, zero_addr, ETHER_ADDR_LEN)) 30805330213cSSepherosa Ziehau return (FALSE); 30815330213cSSepherosa Ziehau 30825330213cSSepherosa Ziehau return (TRUE); 30835330213cSSepherosa Ziehau } 30845330213cSSepherosa Ziehau 30855330213cSSepherosa Ziehau /* 30865330213cSSepherosa Ziehau * Enable PCI Wake On Lan capability 30875330213cSSepherosa Ziehau */ 30885330213cSSepherosa Ziehau void 30895330213cSSepherosa Ziehau emx_enable_wol(device_t dev) 30905330213cSSepherosa Ziehau { 30915330213cSSepherosa Ziehau uint16_t cap, status; 30925330213cSSepherosa Ziehau uint8_t id; 30935330213cSSepherosa Ziehau 30945330213cSSepherosa Ziehau /* First find the capabilities pointer*/ 30955330213cSSepherosa Ziehau cap = pci_read_config(dev, PCIR_CAP_PTR, 2); 30965330213cSSepherosa Ziehau 30975330213cSSepherosa Ziehau /* Read the PM Capabilities */ 30985330213cSSepherosa Ziehau id = pci_read_config(dev, cap, 1); 30995330213cSSepherosa Ziehau if (id != PCIY_PMG) /* Something wrong */ 31005330213cSSepherosa Ziehau return; 31015330213cSSepherosa Ziehau 31025330213cSSepherosa Ziehau /* 31035330213cSSepherosa Ziehau * OK, we have the power capabilities, 31045330213cSSepherosa Ziehau * so now get the status register 31055330213cSSepherosa Ziehau */ 31065330213cSSepherosa Ziehau cap += PCIR_POWER_STATUS; 31075330213cSSepherosa Ziehau status = pci_read_config(dev, cap, 2); 31085330213cSSepherosa Ziehau status |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE; 31095330213cSSepherosa Ziehau pci_write_config(dev, cap, status, 2); 31105330213cSSepherosa Ziehau } 31115330213cSSepherosa Ziehau 31125330213cSSepherosa Ziehau static void 31135330213cSSepherosa Ziehau emx_update_stats(struct emx_softc *sc) 31145330213cSSepherosa Ziehau { 31155330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 31165330213cSSepherosa Ziehau 31175330213cSSepherosa Ziehau if (sc->hw.phy.media_type == e1000_media_type_copper || 31185330213cSSepherosa Ziehau (E1000_READ_REG(&sc->hw, E1000_STATUS) & E1000_STATUS_LU)) { 31195330213cSSepherosa Ziehau sc->stats.symerrs += E1000_READ_REG(&sc->hw, E1000_SYMERRS); 31205330213cSSepherosa Ziehau sc->stats.sec += E1000_READ_REG(&sc->hw, E1000_SEC); 31215330213cSSepherosa Ziehau } 31225330213cSSepherosa Ziehau sc->stats.crcerrs += E1000_READ_REG(&sc->hw, E1000_CRCERRS); 31235330213cSSepherosa Ziehau sc->stats.mpc += E1000_READ_REG(&sc->hw, E1000_MPC); 31245330213cSSepherosa Ziehau sc->stats.scc += E1000_READ_REG(&sc->hw, E1000_SCC); 31255330213cSSepherosa Ziehau sc->stats.ecol += E1000_READ_REG(&sc->hw, E1000_ECOL); 31265330213cSSepherosa Ziehau 31275330213cSSepherosa Ziehau sc->stats.mcc += E1000_READ_REG(&sc->hw, E1000_MCC); 31285330213cSSepherosa Ziehau sc->stats.latecol += E1000_READ_REG(&sc->hw, E1000_LATECOL); 31295330213cSSepherosa Ziehau sc->stats.colc += E1000_READ_REG(&sc->hw, E1000_COLC); 31305330213cSSepherosa Ziehau sc->stats.dc += E1000_READ_REG(&sc->hw, E1000_DC); 31315330213cSSepherosa Ziehau sc->stats.rlec += E1000_READ_REG(&sc->hw, E1000_RLEC); 31325330213cSSepherosa Ziehau sc->stats.xonrxc += E1000_READ_REG(&sc->hw, E1000_XONRXC); 31335330213cSSepherosa Ziehau sc->stats.xontxc += E1000_READ_REG(&sc->hw, E1000_XONTXC); 31345330213cSSepherosa Ziehau sc->stats.xoffrxc += E1000_READ_REG(&sc->hw, E1000_XOFFRXC); 31355330213cSSepherosa Ziehau sc->stats.xofftxc += E1000_READ_REG(&sc->hw, E1000_XOFFTXC); 31365330213cSSepherosa Ziehau sc->stats.fcruc += E1000_READ_REG(&sc->hw, E1000_FCRUC); 31375330213cSSepherosa Ziehau sc->stats.prc64 += E1000_READ_REG(&sc->hw, E1000_PRC64); 31385330213cSSepherosa Ziehau sc->stats.prc127 += E1000_READ_REG(&sc->hw, E1000_PRC127); 31395330213cSSepherosa Ziehau sc->stats.prc255 += E1000_READ_REG(&sc->hw, E1000_PRC255); 31405330213cSSepherosa Ziehau sc->stats.prc511 += E1000_READ_REG(&sc->hw, E1000_PRC511); 31415330213cSSepherosa Ziehau sc->stats.prc1023 += E1000_READ_REG(&sc->hw, E1000_PRC1023); 31425330213cSSepherosa Ziehau sc->stats.prc1522 += E1000_READ_REG(&sc->hw, E1000_PRC1522); 31435330213cSSepherosa Ziehau sc->stats.gprc += E1000_READ_REG(&sc->hw, E1000_GPRC); 31445330213cSSepherosa Ziehau sc->stats.bprc += E1000_READ_REG(&sc->hw, E1000_BPRC); 31455330213cSSepherosa Ziehau sc->stats.mprc += E1000_READ_REG(&sc->hw, E1000_MPRC); 31465330213cSSepherosa Ziehau sc->stats.gptc += E1000_READ_REG(&sc->hw, E1000_GPTC); 31475330213cSSepherosa Ziehau 31485330213cSSepherosa Ziehau /* For the 64-bit byte counters the low dword must be read first. */ 31495330213cSSepherosa Ziehau /* Both registers clear on the read of the high dword */ 31505330213cSSepherosa Ziehau 31515330213cSSepherosa Ziehau sc->stats.gorc += E1000_READ_REG(&sc->hw, E1000_GORCH); 31525330213cSSepherosa Ziehau sc->stats.gotc += E1000_READ_REG(&sc->hw, E1000_GOTCH); 31535330213cSSepherosa Ziehau 31545330213cSSepherosa Ziehau sc->stats.rnbc += E1000_READ_REG(&sc->hw, E1000_RNBC); 31555330213cSSepherosa Ziehau sc->stats.ruc += E1000_READ_REG(&sc->hw, E1000_RUC); 31565330213cSSepherosa Ziehau sc->stats.rfc += E1000_READ_REG(&sc->hw, E1000_RFC); 31575330213cSSepherosa Ziehau sc->stats.roc += E1000_READ_REG(&sc->hw, E1000_ROC); 31585330213cSSepherosa Ziehau sc->stats.rjc += E1000_READ_REG(&sc->hw, E1000_RJC); 31595330213cSSepherosa Ziehau 31605330213cSSepherosa Ziehau sc->stats.tor += E1000_READ_REG(&sc->hw, E1000_TORH); 31615330213cSSepherosa Ziehau sc->stats.tot += E1000_READ_REG(&sc->hw, E1000_TOTH); 31625330213cSSepherosa Ziehau 31635330213cSSepherosa Ziehau sc->stats.tpr += E1000_READ_REG(&sc->hw, E1000_TPR); 31645330213cSSepherosa Ziehau sc->stats.tpt += E1000_READ_REG(&sc->hw, E1000_TPT); 31655330213cSSepherosa Ziehau sc->stats.ptc64 += E1000_READ_REG(&sc->hw, E1000_PTC64); 31665330213cSSepherosa Ziehau sc->stats.ptc127 += E1000_READ_REG(&sc->hw, E1000_PTC127); 31675330213cSSepherosa Ziehau sc->stats.ptc255 += E1000_READ_REG(&sc->hw, E1000_PTC255); 31685330213cSSepherosa Ziehau sc->stats.ptc511 += E1000_READ_REG(&sc->hw, E1000_PTC511); 31695330213cSSepherosa Ziehau sc->stats.ptc1023 += E1000_READ_REG(&sc->hw, E1000_PTC1023); 31705330213cSSepherosa Ziehau sc->stats.ptc1522 += E1000_READ_REG(&sc->hw, E1000_PTC1522); 31715330213cSSepherosa Ziehau sc->stats.mptc += E1000_READ_REG(&sc->hw, E1000_MPTC); 31725330213cSSepherosa Ziehau sc->stats.bptc += E1000_READ_REG(&sc->hw, E1000_BPTC); 31735330213cSSepherosa Ziehau 31745330213cSSepherosa Ziehau sc->stats.algnerrc += E1000_READ_REG(&sc->hw, E1000_ALGNERRC); 31755330213cSSepherosa Ziehau sc->stats.rxerrc += E1000_READ_REG(&sc->hw, E1000_RXERRC); 31765330213cSSepherosa Ziehau sc->stats.tncrs += E1000_READ_REG(&sc->hw, E1000_TNCRS); 31775330213cSSepherosa Ziehau sc->stats.cexterr += E1000_READ_REG(&sc->hw, E1000_CEXTERR); 31785330213cSSepherosa Ziehau sc->stats.tsctc += E1000_READ_REG(&sc->hw, E1000_TSCTC); 31795330213cSSepherosa Ziehau sc->stats.tsctfc += E1000_READ_REG(&sc->hw, E1000_TSCTFC); 31805330213cSSepherosa Ziehau 31815330213cSSepherosa Ziehau ifp->if_collisions = sc->stats.colc; 31825330213cSSepherosa Ziehau 31835330213cSSepherosa Ziehau /* Rx Errors */ 31845330213cSSepherosa Ziehau ifp->if_ierrors = sc->dropped_pkts + sc->stats.rxerrc + 31855330213cSSepherosa Ziehau sc->stats.crcerrs + sc->stats.algnerrc + 31865330213cSSepherosa Ziehau sc->stats.ruc + sc->stats.roc + 31875330213cSSepherosa Ziehau sc->stats.mpc + sc->stats.cexterr; 31885330213cSSepherosa Ziehau 31895330213cSSepherosa Ziehau /* Tx Errors */ 31905330213cSSepherosa Ziehau ifp->if_oerrors = sc->stats.ecol + sc->stats.latecol + 31915330213cSSepherosa Ziehau sc->watchdog_events; 31925330213cSSepherosa Ziehau } 31935330213cSSepherosa Ziehau 31945330213cSSepherosa Ziehau static void 31955330213cSSepherosa Ziehau emx_print_debug_info(struct emx_softc *sc) 31965330213cSSepherosa Ziehau { 31975330213cSSepherosa Ziehau device_t dev = sc->dev; 31985330213cSSepherosa Ziehau uint8_t *hw_addr = sc->hw.hw_addr; 31995330213cSSepherosa Ziehau 32005330213cSSepherosa Ziehau device_printf(dev, "Adapter hardware address = %p \n", hw_addr); 32015330213cSSepherosa Ziehau device_printf(dev, "CTRL = 0x%x RCTL = 0x%x \n", 32025330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_CTRL), 32035330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_RCTL)); 32045330213cSSepherosa Ziehau device_printf(dev, "Packet buffer = Tx=%dk Rx=%dk \n", 32055330213cSSepherosa Ziehau ((E1000_READ_REG(&sc->hw, E1000_PBA) & 0xffff0000) >> 16),\ 32065330213cSSepherosa Ziehau (E1000_READ_REG(&sc->hw, E1000_PBA) & 0xffff) ); 32075330213cSSepherosa Ziehau device_printf(dev, "Flow control watermarks high = %d low = %d\n", 32085330213cSSepherosa Ziehau sc->hw.fc.high_water, sc->hw.fc.low_water); 32095330213cSSepherosa Ziehau device_printf(dev, "tx_int_delay = %d, tx_abs_int_delay = %d\n", 32105330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_TIDV), 32115330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_TADV)); 32125330213cSSepherosa Ziehau device_printf(dev, "rx_int_delay = %d, rx_abs_int_delay = %d\n", 32135330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_RDTR), 32145330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_RADV)); 32155330213cSSepherosa Ziehau device_printf(dev, "hw tdh = %d, hw tdt = %d\n", 32165330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_TDH(0)), 32175330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_TDT(0))); 32185330213cSSepherosa Ziehau device_printf(dev, "hw rdh = %d, hw rdt = %d\n", 32195330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_RDH(0)), 32205330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_RDT(0))); 32215330213cSSepherosa Ziehau device_printf(dev, "Num Tx descriptors avail = %d\n", 32225330213cSSepherosa Ziehau sc->num_tx_desc_avail); 32235330213cSSepherosa Ziehau device_printf(dev, "Tx Descriptors not avail1 = %ld\n", 32245330213cSSepherosa Ziehau sc->no_tx_desc_avail1); 32255330213cSSepherosa Ziehau device_printf(dev, "Tx Descriptors not avail2 = %ld\n", 32265330213cSSepherosa Ziehau sc->no_tx_desc_avail2); 32275330213cSSepherosa Ziehau device_printf(dev, "Std mbuf failed = %ld\n", 32285330213cSSepherosa Ziehau sc->mbuf_alloc_failed); 32295330213cSSepherosa Ziehau device_printf(dev, "Std mbuf cluster failed = %ld\n", 3230c39e3a1fSSepherosa Ziehau sc->rx_data[0].mbuf_cluster_failed); 32315330213cSSepherosa Ziehau device_printf(dev, "Driver dropped packets = %ld\n", 32325330213cSSepherosa Ziehau sc->dropped_pkts); 32335330213cSSepherosa Ziehau device_printf(dev, "Driver tx dma failure in encap = %ld\n", 32345330213cSSepherosa Ziehau sc->no_tx_dma_setup); 32350c0e1638SSepherosa Ziehau 32360c0e1638SSepherosa Ziehau device_printf(dev, "TSO segments %lu\n", sc->tso_segments); 32370c0e1638SSepherosa Ziehau device_printf(dev, "TSO ctx reused %lu\n", sc->tso_ctx_reused); 32385330213cSSepherosa Ziehau } 32395330213cSSepherosa Ziehau 32405330213cSSepherosa Ziehau static void 32415330213cSSepherosa Ziehau emx_print_hw_stats(struct emx_softc *sc) 32425330213cSSepherosa Ziehau { 32435330213cSSepherosa Ziehau device_t dev = sc->dev; 32445330213cSSepherosa Ziehau 32455330213cSSepherosa Ziehau device_printf(dev, "Excessive collisions = %lld\n", 32465330213cSSepherosa Ziehau (long long)sc->stats.ecol); 32475330213cSSepherosa Ziehau #if (DEBUG_HW > 0) /* Dont output these errors normally */ 32485330213cSSepherosa Ziehau device_printf(dev, "Symbol errors = %lld\n", 32495330213cSSepherosa Ziehau (long long)sc->stats.symerrs); 32505330213cSSepherosa Ziehau #endif 32515330213cSSepherosa Ziehau device_printf(dev, "Sequence errors = %lld\n", 32525330213cSSepherosa Ziehau (long long)sc->stats.sec); 32535330213cSSepherosa Ziehau device_printf(dev, "Defer count = %lld\n", 32545330213cSSepherosa Ziehau (long long)sc->stats.dc); 32555330213cSSepherosa Ziehau device_printf(dev, "Missed Packets = %lld\n", 32565330213cSSepherosa Ziehau (long long)sc->stats.mpc); 32575330213cSSepherosa Ziehau device_printf(dev, "Receive No Buffers = %lld\n", 32585330213cSSepherosa Ziehau (long long)sc->stats.rnbc); 32595330213cSSepherosa Ziehau /* RLEC is inaccurate on some hardware, calculate our own. */ 32605330213cSSepherosa Ziehau device_printf(dev, "Receive Length Errors = %lld\n", 32615330213cSSepherosa Ziehau ((long long)sc->stats.roc + (long long)sc->stats.ruc)); 32625330213cSSepherosa Ziehau device_printf(dev, "Receive errors = %lld\n", 32635330213cSSepherosa Ziehau (long long)sc->stats.rxerrc); 32645330213cSSepherosa Ziehau device_printf(dev, "Crc errors = %lld\n", 32655330213cSSepherosa Ziehau (long long)sc->stats.crcerrs); 32665330213cSSepherosa Ziehau device_printf(dev, "Alignment errors = %lld\n", 32675330213cSSepherosa Ziehau (long long)sc->stats.algnerrc); 32685330213cSSepherosa Ziehau device_printf(dev, "Collision/Carrier extension errors = %lld\n", 32695330213cSSepherosa Ziehau (long long)sc->stats.cexterr); 32705330213cSSepherosa Ziehau device_printf(dev, "RX overruns = %ld\n", sc->rx_overruns); 32715330213cSSepherosa Ziehau device_printf(dev, "watchdog timeouts = %ld\n", 32725330213cSSepherosa Ziehau sc->watchdog_events); 32735330213cSSepherosa Ziehau device_printf(dev, "XON Rcvd = %lld\n", 32745330213cSSepherosa Ziehau (long long)sc->stats.xonrxc); 32755330213cSSepherosa Ziehau device_printf(dev, "XON Xmtd = %lld\n", 32765330213cSSepherosa Ziehau (long long)sc->stats.xontxc); 32775330213cSSepherosa Ziehau device_printf(dev, "XOFF Rcvd = %lld\n", 32785330213cSSepherosa Ziehau (long long)sc->stats.xoffrxc); 32795330213cSSepherosa Ziehau device_printf(dev, "XOFF Xmtd = %lld\n", 32805330213cSSepherosa Ziehau (long long)sc->stats.xofftxc); 32815330213cSSepherosa Ziehau device_printf(dev, "Good Packets Rcvd = %lld\n", 32825330213cSSepherosa Ziehau (long long)sc->stats.gprc); 32835330213cSSepherosa Ziehau device_printf(dev, "Good Packets Xmtd = %lld\n", 32845330213cSSepherosa Ziehau (long long)sc->stats.gptc); 32855330213cSSepherosa Ziehau } 32865330213cSSepherosa Ziehau 32875330213cSSepherosa Ziehau static void 32885330213cSSepherosa Ziehau emx_print_nvm_info(struct emx_softc *sc) 32895330213cSSepherosa Ziehau { 32905330213cSSepherosa Ziehau uint16_t eeprom_data; 32915330213cSSepherosa Ziehau int i, j, row = 0; 32925330213cSSepherosa Ziehau 32935330213cSSepherosa Ziehau /* Its a bit crude, but it gets the job done */ 32945330213cSSepherosa Ziehau kprintf("\nInterface EEPROM Dump:\n"); 32955330213cSSepherosa Ziehau kprintf("Offset\n0x0000 "); 32965330213cSSepherosa Ziehau for (i = 0, j = 0; i < 32; i++, j++) { 32975330213cSSepherosa Ziehau if (j == 8) { /* Make the offset block */ 32985330213cSSepherosa Ziehau j = 0; ++row; 32995330213cSSepherosa Ziehau kprintf("\n0x00%x0 ",row); 33005330213cSSepherosa Ziehau } 33015330213cSSepherosa Ziehau e1000_read_nvm(&sc->hw, i, 1, &eeprom_data); 33025330213cSSepherosa Ziehau kprintf("%04x ", eeprom_data); 33035330213cSSepherosa Ziehau } 33045330213cSSepherosa Ziehau kprintf("\n"); 33055330213cSSepherosa Ziehau } 33065330213cSSepherosa Ziehau 33075330213cSSepherosa Ziehau static int 33085330213cSSepherosa Ziehau emx_sysctl_debug_info(SYSCTL_HANDLER_ARGS) 33095330213cSSepherosa Ziehau { 33105330213cSSepherosa Ziehau struct emx_softc *sc; 33115330213cSSepherosa Ziehau struct ifnet *ifp; 33125330213cSSepherosa Ziehau int error, result; 33135330213cSSepherosa Ziehau 33145330213cSSepherosa Ziehau result = -1; 33155330213cSSepherosa Ziehau error = sysctl_handle_int(oidp, &result, 0, req); 33165330213cSSepherosa Ziehau if (error || !req->newptr) 33175330213cSSepherosa Ziehau return (error); 33185330213cSSepherosa Ziehau 33195330213cSSepherosa Ziehau sc = (struct emx_softc *)arg1; 33205330213cSSepherosa Ziehau ifp = &sc->arpcom.ac_if; 33215330213cSSepherosa Ziehau 33226d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 33235330213cSSepherosa Ziehau 33245330213cSSepherosa Ziehau if (result == 1) 33255330213cSSepherosa Ziehau emx_print_debug_info(sc); 33265330213cSSepherosa Ziehau 33275330213cSSepherosa Ziehau /* 33285330213cSSepherosa Ziehau * This value will cause a hex dump of the 33295330213cSSepherosa Ziehau * first 32 16-bit words of the EEPROM to 33305330213cSSepherosa Ziehau * the screen. 33315330213cSSepherosa Ziehau */ 33325330213cSSepherosa Ziehau if (result == 2) 33335330213cSSepherosa Ziehau emx_print_nvm_info(sc); 33345330213cSSepherosa Ziehau 33356d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 33365330213cSSepherosa Ziehau 33375330213cSSepherosa Ziehau return (error); 33385330213cSSepherosa Ziehau } 33395330213cSSepherosa Ziehau 33405330213cSSepherosa Ziehau static int 33415330213cSSepherosa Ziehau emx_sysctl_stats(SYSCTL_HANDLER_ARGS) 33425330213cSSepherosa Ziehau { 33435330213cSSepherosa Ziehau int error, result; 33445330213cSSepherosa Ziehau 33455330213cSSepherosa Ziehau result = -1; 33465330213cSSepherosa Ziehau error = sysctl_handle_int(oidp, &result, 0, req); 33475330213cSSepherosa Ziehau if (error || !req->newptr) 33485330213cSSepherosa Ziehau return (error); 33495330213cSSepherosa Ziehau 33505330213cSSepherosa Ziehau if (result == 1) { 33515330213cSSepherosa Ziehau struct emx_softc *sc = (struct emx_softc *)arg1; 33525330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 33535330213cSSepherosa Ziehau 33546d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 33555330213cSSepherosa Ziehau emx_print_hw_stats(sc); 33566d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 33575330213cSSepherosa Ziehau } 33585330213cSSepherosa Ziehau return (error); 33595330213cSSepherosa Ziehau } 33605330213cSSepherosa Ziehau 33615330213cSSepherosa Ziehau static void 33625330213cSSepherosa Ziehau emx_add_sysctl(struct emx_softc *sc) 33635330213cSSepherosa Ziehau { 33643f939c23SSepherosa Ziehau #ifdef EMX_RSS_DEBUG 33653f939c23SSepherosa Ziehau char rx_pkt[32]; 33663f939c23SSepherosa Ziehau int i; 33673f939c23SSepherosa Ziehau #endif 33685330213cSSepherosa Ziehau 33695330213cSSepherosa Ziehau sysctl_ctx_init(&sc->sysctl_ctx); 33705330213cSSepherosa Ziehau sc->sysctl_tree = SYSCTL_ADD_NODE(&sc->sysctl_ctx, 33715330213cSSepherosa Ziehau SYSCTL_STATIC_CHILDREN(_hw), OID_AUTO, 33725330213cSSepherosa Ziehau device_get_nameunit(sc->dev), 33735330213cSSepherosa Ziehau CTLFLAG_RD, 0, ""); 33745330213cSSepherosa Ziehau if (sc->sysctl_tree == NULL) { 33755330213cSSepherosa Ziehau device_printf(sc->dev, "can't add sysctl node\n"); 33765330213cSSepherosa Ziehau return; 33775330213cSSepherosa Ziehau } 33785330213cSSepherosa Ziehau 33795330213cSSepherosa Ziehau SYSCTL_ADD_PROC(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 33805330213cSSepherosa Ziehau OID_AUTO, "debug", CTLTYPE_INT|CTLFLAG_RW, sc, 0, 33815330213cSSepherosa Ziehau emx_sysctl_debug_info, "I", "Debug Information"); 33825330213cSSepherosa Ziehau 33835330213cSSepherosa Ziehau SYSCTL_ADD_PROC(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 33845330213cSSepherosa Ziehau OID_AUTO, "stats", CTLTYPE_INT|CTLFLAG_RW, sc, 0, 33855330213cSSepherosa Ziehau emx_sysctl_stats, "I", "Statistics"); 33865330213cSSepherosa Ziehau 33875330213cSSepherosa Ziehau SYSCTL_ADD_INT(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 3388c39e3a1fSSepherosa Ziehau OID_AUTO, "rxd", CTLFLAG_RD, 3389c39e3a1fSSepherosa Ziehau &sc->rx_data[0].num_rx_desc, 0, NULL); 33905330213cSSepherosa Ziehau SYSCTL_ADD_INT(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 33915330213cSSepherosa Ziehau OID_AUTO, "txd", CTLFLAG_RD, &sc->num_tx_desc, 0, NULL); 33925330213cSSepherosa Ziehau 33935330213cSSepherosa Ziehau SYSCTL_ADD_PROC(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 33945330213cSSepherosa Ziehau OID_AUTO, "int_throttle_ceil", CTLTYPE_INT|CTLFLAG_RW, 33955330213cSSepherosa Ziehau sc, 0, emx_sysctl_int_throttle, "I", 33965330213cSSepherosa Ziehau "interrupt throttling rate"); 33975330213cSSepherosa Ziehau SYSCTL_ADD_PROC(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 33985330213cSSepherosa Ziehau OID_AUTO, "int_tx_nsegs", CTLTYPE_INT|CTLFLAG_RW, 33995330213cSSepherosa Ziehau sc, 0, emx_sysctl_int_tx_nsegs, "I", 34005330213cSSepherosa Ziehau "# segments per TX interrupt"); 34013f939c23SSepherosa Ziehau 34028434a83bSSepherosa Ziehau SYSCTL_ADD_INT(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 340313890b61SSepherosa Ziehau OID_AUTO, "rx_ring_cnt", CTLFLAG_RD, 340413890b61SSepherosa Ziehau &sc->rx_ring_cnt, 0, "RX ring count"); 34058434a83bSSepherosa Ziehau 34063f939c23SSepherosa Ziehau #ifdef EMX_RSS_DEBUG 34073f939c23SSepherosa Ziehau SYSCTL_ADD_INT(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 34083f939c23SSepherosa Ziehau OID_AUTO, "rss_debug", CTLFLAG_RW, &sc->rss_debug, 34093f939c23SSepherosa Ziehau 0, "RSS debug level"); 341065c7a6afSSepherosa Ziehau for (i = 0; i < sc->rx_ring_cnt; ++i) { 34113f939c23SSepherosa Ziehau ksnprintf(rx_pkt, sizeof(rx_pkt), "rx%d_pkt", i); 34123f939c23SSepherosa Ziehau SYSCTL_ADD_UINT(&sc->sysctl_ctx, 34133f939c23SSepherosa Ziehau SYSCTL_CHILDREN(sc->sysctl_tree), OID_AUTO, 341489d8e73dSSepherosa Ziehau rx_pkt, CTLFLAG_RW, 34153f939c23SSepherosa Ziehau &sc->rx_data[i].rx_pkts, 0, "RXed packets"); 34163f939c23SSepherosa Ziehau } 34173f939c23SSepherosa Ziehau #endif 34185330213cSSepherosa Ziehau } 34195330213cSSepherosa Ziehau 34205330213cSSepherosa Ziehau static int 34215330213cSSepherosa Ziehau emx_sysctl_int_throttle(SYSCTL_HANDLER_ARGS) 34225330213cSSepherosa Ziehau { 34235330213cSSepherosa Ziehau struct emx_softc *sc = (void *)arg1; 34245330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 34255330213cSSepherosa Ziehau int error, throttle; 34265330213cSSepherosa Ziehau 34275330213cSSepherosa Ziehau throttle = sc->int_throttle_ceil; 34285330213cSSepherosa Ziehau error = sysctl_handle_int(oidp, &throttle, 0, req); 34295330213cSSepherosa Ziehau if (error || req->newptr == NULL) 34305330213cSSepherosa Ziehau return error; 34315330213cSSepherosa Ziehau if (throttle < 0 || throttle > 1000000000 / 256) 34325330213cSSepherosa Ziehau return EINVAL; 34335330213cSSepherosa Ziehau 34345330213cSSepherosa Ziehau if (throttle) { 34355330213cSSepherosa Ziehau /* 34365330213cSSepherosa Ziehau * Set the interrupt throttling rate in 256ns increments, 34375330213cSSepherosa Ziehau * recalculate sysctl value assignment to get exact frequency. 34385330213cSSepherosa Ziehau */ 34395330213cSSepherosa Ziehau throttle = 1000000000 / 256 / throttle; 34405330213cSSepherosa Ziehau 34415330213cSSepherosa Ziehau /* Upper 16bits of ITR is reserved and should be zero */ 34425330213cSSepherosa Ziehau if (throttle & 0xffff0000) 34435330213cSSepherosa Ziehau return EINVAL; 34445330213cSSepherosa Ziehau } 34455330213cSSepherosa Ziehau 34466d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 34475330213cSSepherosa Ziehau 34485330213cSSepherosa Ziehau if (throttle) 34495330213cSSepherosa Ziehau sc->int_throttle_ceil = 1000000000 / 256 / throttle; 34505330213cSSepherosa Ziehau else 34515330213cSSepherosa Ziehau sc->int_throttle_ceil = 0; 34525330213cSSepherosa Ziehau 34535330213cSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) 34542d0e5700SSepherosa Ziehau emx_set_itr(sc, throttle); 34555330213cSSepherosa Ziehau 34566d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 34575330213cSSepherosa Ziehau 34585330213cSSepherosa Ziehau if (bootverbose) { 34595330213cSSepherosa Ziehau if_printf(ifp, "Interrupt moderation set to %d/sec\n", 34605330213cSSepherosa Ziehau sc->int_throttle_ceil); 34615330213cSSepherosa Ziehau } 34625330213cSSepherosa Ziehau return 0; 34635330213cSSepherosa Ziehau } 34645330213cSSepherosa Ziehau 34655330213cSSepherosa Ziehau static int 34665330213cSSepherosa Ziehau emx_sysctl_int_tx_nsegs(SYSCTL_HANDLER_ARGS) 34675330213cSSepherosa Ziehau { 34685330213cSSepherosa Ziehau struct emx_softc *sc = (void *)arg1; 34695330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 34705330213cSSepherosa Ziehau int error, segs; 34715330213cSSepherosa Ziehau 34725330213cSSepherosa Ziehau segs = sc->tx_int_nsegs; 34735330213cSSepherosa Ziehau error = sysctl_handle_int(oidp, &segs, 0, req); 34745330213cSSepherosa Ziehau if (error || req->newptr == NULL) 34755330213cSSepherosa Ziehau return error; 34765330213cSSepherosa Ziehau if (segs <= 0) 34775330213cSSepherosa Ziehau return EINVAL; 34785330213cSSepherosa Ziehau 34796d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 34805330213cSSepherosa Ziehau 34815330213cSSepherosa Ziehau /* 34825330213cSSepherosa Ziehau * Don't allow int_tx_nsegs to become: 34835330213cSSepherosa Ziehau * o Less the oact_tx_desc 34845330213cSSepherosa Ziehau * o Too large that no TX desc will cause TX interrupt to 34855330213cSSepherosa Ziehau * be generated (OACTIVE will never recover) 34865330213cSSepherosa Ziehau * o Too small that will cause tx_dd[] overflow 34875330213cSSepherosa Ziehau */ 34885330213cSSepherosa Ziehau if (segs < sc->oact_tx_desc || 34895330213cSSepherosa Ziehau segs >= sc->num_tx_desc - sc->oact_tx_desc || 34905330213cSSepherosa Ziehau segs < sc->num_tx_desc / EMX_TXDD_SAFE) { 34915330213cSSepherosa Ziehau error = EINVAL; 34925330213cSSepherosa Ziehau } else { 34935330213cSSepherosa Ziehau error = 0; 34945330213cSSepherosa Ziehau sc->tx_int_nsegs = segs; 34955330213cSSepherosa Ziehau } 34965330213cSSepherosa Ziehau 34976d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 34985330213cSSepherosa Ziehau 34995330213cSSepherosa Ziehau return error; 35005330213cSSepherosa Ziehau } 3501071699f8SSepherosa Ziehau 3502071699f8SSepherosa Ziehau static int 3503071699f8SSepherosa Ziehau emx_dma_alloc(struct emx_softc *sc) 3504071699f8SSepherosa Ziehau { 35053f939c23SSepherosa Ziehau int error, i; 3506071699f8SSepherosa Ziehau 3507071699f8SSepherosa Ziehau /* 3508071699f8SSepherosa Ziehau * Create top level busdma tag 3509071699f8SSepherosa Ziehau */ 3510071699f8SSepherosa Ziehau error = bus_dma_tag_create(NULL, 1, 0, 3511071699f8SSepherosa Ziehau BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, 3512071699f8SSepherosa Ziehau NULL, NULL, 3513071699f8SSepherosa Ziehau BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT, 3514071699f8SSepherosa Ziehau 0, &sc->parent_dtag); 3515071699f8SSepherosa Ziehau if (error) { 3516071699f8SSepherosa Ziehau device_printf(sc->dev, "could not create top level DMA tag\n"); 3517071699f8SSepherosa Ziehau return error; 3518071699f8SSepherosa Ziehau } 3519071699f8SSepherosa Ziehau 3520071699f8SSepherosa Ziehau /* 3521071699f8SSepherosa Ziehau * Allocate transmit descriptors ring and buffers 3522071699f8SSepherosa Ziehau */ 3523071699f8SSepherosa Ziehau error = emx_create_tx_ring(sc); 3524071699f8SSepherosa Ziehau if (error) { 3525071699f8SSepherosa Ziehau device_printf(sc->dev, "Could not setup transmit structures\n"); 3526071699f8SSepherosa Ziehau return error; 3527071699f8SSepherosa Ziehau } 3528071699f8SSepherosa Ziehau 3529071699f8SSepherosa Ziehau /* 3530071699f8SSepherosa Ziehau * Allocate receive descriptors ring and buffers 3531071699f8SSepherosa Ziehau */ 353265c7a6afSSepherosa Ziehau for (i = 0; i < sc->rx_ring_cnt; ++i) { 35333f939c23SSepherosa Ziehau error = emx_create_rx_ring(sc, &sc->rx_data[i]); 3534071699f8SSepherosa Ziehau if (error) { 35353f939c23SSepherosa Ziehau device_printf(sc->dev, 35363f939c23SSepherosa Ziehau "Could not setup receive structures\n"); 3537071699f8SSepherosa Ziehau return error; 3538071699f8SSepherosa Ziehau } 35393f939c23SSepherosa Ziehau } 3540071699f8SSepherosa Ziehau return 0; 3541071699f8SSepherosa Ziehau } 3542071699f8SSepherosa Ziehau 3543071699f8SSepherosa Ziehau static void 3544071699f8SSepherosa Ziehau emx_dma_free(struct emx_softc *sc) 3545071699f8SSepherosa Ziehau { 35463f939c23SSepherosa Ziehau int i; 35473f939c23SSepherosa Ziehau 3548071699f8SSepherosa Ziehau emx_destroy_tx_ring(sc, sc->num_tx_desc); 35493f939c23SSepherosa Ziehau 355065c7a6afSSepherosa Ziehau for (i = 0; i < sc->rx_ring_cnt; ++i) { 35513f939c23SSepherosa Ziehau emx_destroy_rx_ring(sc, &sc->rx_data[i], 35523f939c23SSepherosa Ziehau sc->rx_data[i].num_rx_desc); 35533f939c23SSepherosa Ziehau } 3554071699f8SSepherosa Ziehau 3555071699f8SSepherosa Ziehau /* Free top level busdma tag */ 3556071699f8SSepherosa Ziehau if (sc->parent_dtag != NULL) 3557071699f8SSepherosa Ziehau bus_dma_tag_destroy(sc->parent_dtag); 3558071699f8SSepherosa Ziehau } 35596d435846SSepherosa Ziehau 35606d435846SSepherosa Ziehau static void 35616d435846SSepherosa Ziehau emx_serialize(struct ifnet *ifp, enum ifnet_serialize slz) 35626d435846SSepherosa Ziehau { 35636d435846SSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 35646d435846SSepherosa Ziehau 35658f594b38SSepherosa Ziehau ifnet_serialize_array_enter(sc->serializes, EMX_NSERIALIZE, 35668f594b38SSepherosa Ziehau EMX_TX_SERIALIZE, EMX_RX_SERIALIZE, slz); 35676d435846SSepherosa Ziehau } 35686d435846SSepherosa Ziehau 35696d435846SSepherosa Ziehau static void 35706d435846SSepherosa Ziehau emx_deserialize(struct ifnet *ifp, enum ifnet_serialize slz) 35716d435846SSepherosa Ziehau { 35726d435846SSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 35736d435846SSepherosa Ziehau 35748f594b38SSepherosa Ziehau ifnet_serialize_array_exit(sc->serializes, EMX_NSERIALIZE, 35758f594b38SSepherosa Ziehau EMX_TX_SERIALIZE, EMX_RX_SERIALIZE, slz); 35766d435846SSepherosa Ziehau } 35776d435846SSepherosa Ziehau 35786d435846SSepherosa Ziehau static int 35796d435846SSepherosa Ziehau emx_tryserialize(struct ifnet *ifp, enum ifnet_serialize slz) 35806d435846SSepherosa Ziehau { 35816d435846SSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 35826d435846SSepherosa Ziehau 35838f594b38SSepherosa Ziehau return ifnet_serialize_array_try(sc->serializes, EMX_NSERIALIZE, 35848f594b38SSepherosa Ziehau EMX_TX_SERIALIZE, EMX_RX_SERIALIZE, slz); 35856d435846SSepherosa Ziehau } 35862c9effcfSSepherosa Ziehau 3587bca7c435SSepherosa Ziehau static void 3588bca7c435SSepherosa Ziehau emx_serialize_skipmain(struct emx_softc *sc) 3589bca7c435SSepherosa Ziehau { 3590bca7c435SSepherosa Ziehau lwkt_serialize_array_enter(sc->serializes, EMX_NSERIALIZE, 1); 3591bca7c435SSepherosa Ziehau } 3592bca7c435SSepherosa Ziehau 3593bca7c435SSepherosa Ziehau static void 3594bca7c435SSepherosa Ziehau emx_deserialize_skipmain(struct emx_softc *sc) 3595bca7c435SSepherosa Ziehau { 3596bca7c435SSepherosa Ziehau lwkt_serialize_array_exit(sc->serializes, EMX_NSERIALIZE, 1); 3597bca7c435SSepherosa Ziehau } 3598bca7c435SSepherosa Ziehau 35992c9effcfSSepherosa Ziehau #ifdef INVARIANTS 36002c9effcfSSepherosa Ziehau 36012c9effcfSSepherosa Ziehau static void 36022c9effcfSSepherosa Ziehau emx_serialize_assert(struct ifnet *ifp, enum ifnet_serialize slz, 36032c9effcfSSepherosa Ziehau boolean_t serialized) 36042c9effcfSSepherosa Ziehau { 36052c9effcfSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 36062c9effcfSSepherosa Ziehau 36078f594b38SSepherosa Ziehau ifnet_serialize_array_assert(sc->serializes, EMX_NSERIALIZE, 36088f594b38SSepherosa Ziehau EMX_TX_SERIALIZE, EMX_RX_SERIALIZE, slz, serialized); 36092c9effcfSSepherosa Ziehau } 36102c9effcfSSepherosa Ziehau 36112c9effcfSSepherosa Ziehau #endif /* INVARIANTS */ 3612b3a7093fSSepherosa Ziehau 3613b3a7093fSSepherosa Ziehau #ifdef IFPOLL_ENABLE 3614b3a7093fSSepherosa Ziehau 3615b3a7093fSSepherosa Ziehau static void 3616b3a7093fSSepherosa Ziehau emx_qpoll_status(struct ifnet *ifp, int pollhz __unused) 3617b3a7093fSSepherosa Ziehau { 3618b3a7093fSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 3619b3a7093fSSepherosa Ziehau uint32_t reg_icr; 3620b3a7093fSSepherosa Ziehau 3621b3a7093fSSepherosa Ziehau ASSERT_SERIALIZED(&sc->main_serialize); 3622b3a7093fSSepherosa Ziehau 3623b3a7093fSSepherosa Ziehau reg_icr = E1000_READ_REG(&sc->hw, E1000_ICR); 3624b3a7093fSSepherosa Ziehau if (reg_icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) { 36253cbe4103SSepherosa Ziehau emx_serialize_skipmain(sc); 36263cbe4103SSepherosa Ziehau 3627b3a7093fSSepherosa Ziehau callout_stop(&sc->timer); 3628b3a7093fSSepherosa Ziehau sc->hw.mac.get_link_status = 1; 3629b3a7093fSSepherosa Ziehau emx_update_link_status(sc); 3630b3a7093fSSepherosa Ziehau callout_reset(&sc->timer, hz, emx_timer, sc); 36313cbe4103SSepherosa Ziehau 3632b3a7093fSSepherosa Ziehau emx_deserialize_skipmain(sc); 3633b3a7093fSSepherosa Ziehau } 3634b3a7093fSSepherosa Ziehau } 3635b3a7093fSSepherosa Ziehau 3636b3a7093fSSepherosa Ziehau static void 3637b3a7093fSSepherosa Ziehau emx_qpoll_tx(struct ifnet *ifp, void *arg __unused, int cycle __unused) 3638b3a7093fSSepherosa Ziehau { 3639b3a7093fSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 3640b3a7093fSSepherosa Ziehau 3641b3a7093fSSepherosa Ziehau ASSERT_SERIALIZED(&sc->tx_serialize); 3642b3a7093fSSepherosa Ziehau 3643b3a7093fSSepherosa Ziehau emx_txeof(sc); 3644b3a7093fSSepherosa Ziehau if (!ifq_is_empty(&ifp->if_snd)) 3645b3a7093fSSepherosa Ziehau if_devstart(ifp); 3646b3a7093fSSepherosa Ziehau } 3647b3a7093fSSepherosa Ziehau 3648b3a7093fSSepherosa Ziehau static void 3649b3a7093fSSepherosa Ziehau emx_qpoll_rx(struct ifnet *ifp, void *arg, int cycle) 3650b3a7093fSSepherosa Ziehau { 3651b3a7093fSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 3652b3a7093fSSepherosa Ziehau struct emx_rxdata *rdata = arg; 3653b3a7093fSSepherosa Ziehau 3654b3a7093fSSepherosa Ziehau ASSERT_SERIALIZED(&rdata->rx_serialize); 3655b3a7093fSSepherosa Ziehau 3656b3a7093fSSepherosa Ziehau emx_rxeof(sc, rdata - sc->rx_data, cycle); 3657b3a7093fSSepherosa Ziehau } 3658b3a7093fSSepherosa Ziehau 3659b3a7093fSSepherosa Ziehau static void 3660b3a7093fSSepherosa Ziehau emx_qpoll(struct ifnet *ifp, struct ifpoll_info *info) 3661b3a7093fSSepherosa Ziehau { 3662b3a7093fSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 3663b3a7093fSSepherosa Ziehau 3664b3a7093fSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 3665b3a7093fSSepherosa Ziehau 3666b3a7093fSSepherosa Ziehau if (info) { 3667b3a7093fSSepherosa Ziehau int i; 3668b3a7093fSSepherosa Ziehau 3669b3a7093fSSepherosa Ziehau info->ifpi_status.status_func = emx_qpoll_status; 3670b3a7093fSSepherosa Ziehau info->ifpi_status.serializer = &sc->main_serialize; 3671b3a7093fSSepherosa Ziehau 3672b3a7093fSSepherosa Ziehau info->ifpi_tx[0].poll_func = emx_qpoll_tx; 3673b3a7093fSSepherosa Ziehau info->ifpi_tx[0].arg = NULL; 3674b3a7093fSSepherosa Ziehau info->ifpi_tx[0].serializer = &sc->tx_serialize; 3675b3a7093fSSepherosa Ziehau 3676b3a7093fSSepherosa Ziehau for (i = 0; i < sc->rx_ring_cnt; ++i) { 3677b3a7093fSSepherosa Ziehau info->ifpi_rx[i].poll_func = emx_qpoll_rx; 3678b3a7093fSSepherosa Ziehau info->ifpi_rx[i].arg = &sc->rx_data[i]; 3679b3a7093fSSepherosa Ziehau info->ifpi_rx[i].serializer = 3680b3a7093fSSepherosa Ziehau &sc->rx_data[i].rx_serialize; 3681b3a7093fSSepherosa Ziehau } 3682b3a7093fSSepherosa Ziehau 3683b3a7093fSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) 3684b3a7093fSSepherosa Ziehau emx_disable_intr(sc); 3685b3a7093fSSepherosa Ziehau } else if (ifp->if_flags & IFF_RUNNING) { 3686b3a7093fSSepherosa Ziehau emx_enable_intr(sc); 3687b3a7093fSSepherosa Ziehau } 3688b3a7093fSSepherosa Ziehau } 3689b3a7093fSSepherosa Ziehau 3690b3a7093fSSepherosa Ziehau #endif /* IFPOLL_ENABLE */ 36912d0e5700SSepherosa Ziehau 36922d0e5700SSepherosa Ziehau static void 36932d0e5700SSepherosa Ziehau emx_set_itr(struct emx_softc *sc, uint32_t itr) 36942d0e5700SSepherosa Ziehau { 36952d0e5700SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_ITR, itr); 36962d0e5700SSepherosa Ziehau if (sc->hw.mac.type == e1000_82574) { 36972d0e5700SSepherosa Ziehau int i; 36982d0e5700SSepherosa Ziehau 36992d0e5700SSepherosa Ziehau /* 37002d0e5700SSepherosa Ziehau * When using MSIX interrupts we need to 37012d0e5700SSepherosa Ziehau * throttle using the EITR register 37022d0e5700SSepherosa Ziehau */ 37032d0e5700SSepherosa Ziehau for (i = 0; i < 4; ++i) 37042d0e5700SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_EITR_82574(i), itr); 37052d0e5700SSepherosa Ziehau } 37062d0e5700SSepherosa Ziehau } 37076d5e2922SSepherosa Ziehau 37086d5e2922SSepherosa Ziehau /* 37096d5e2922SSepherosa Ziehau * Disable the L0s, 82574L Errata #20 37106d5e2922SSepherosa Ziehau */ 37116d5e2922SSepherosa Ziehau static void 37126d5e2922SSepherosa Ziehau emx_disable_aspm(struct emx_softc *sc) 37136d5e2922SSepherosa Ziehau { 371404eb0cefSSepherosa Ziehau uint16_t link_cap, link_ctrl, disable; 37156d5e2922SSepherosa Ziehau uint8_t pcie_ptr, reg; 37166d5e2922SSepherosa Ziehau device_t dev = sc->dev; 37176d5e2922SSepherosa Ziehau 37186d5e2922SSepherosa Ziehau switch (sc->hw.mac.type) { 371904eb0cefSSepherosa Ziehau case e1000_82571: 372004eb0cefSSepherosa Ziehau case e1000_82572: 37216d5e2922SSepherosa Ziehau case e1000_82573: 372204eb0cefSSepherosa Ziehau /* 372304eb0cefSSepherosa Ziehau * 82573 specification update 3724a835687dSSepherosa Ziehau * errata #8 disable L0s 3725a835687dSSepherosa Ziehau * errata #41 disable L1 372604eb0cefSSepherosa Ziehau * 372704eb0cefSSepherosa Ziehau * 82571/82572 specification update 3728a835687dSSepherosa Ziehau # errata #13 disable L1 3729a835687dSSepherosa Ziehau * errata #68 disable L0s 373004eb0cefSSepherosa Ziehau */ 373104eb0cefSSepherosa Ziehau disable = PCIEM_LNKCTL_ASPM_L0S | PCIEM_LNKCTL_ASPM_L1; 373204eb0cefSSepherosa Ziehau break; 373304eb0cefSSepherosa Ziehau 37346d5e2922SSepherosa Ziehau case e1000_82574: 373504eb0cefSSepherosa Ziehau /* 3736a835687dSSepherosa Ziehau * 82574 specification update errata #20 373704eb0cefSSepherosa Ziehau * 373804eb0cefSSepherosa Ziehau * There is no need to disable L1 373904eb0cefSSepherosa Ziehau */ 374004eb0cefSSepherosa Ziehau disable = PCIEM_LNKCTL_ASPM_L0S; 37416d5e2922SSepherosa Ziehau break; 37426d5e2922SSepherosa Ziehau 37436d5e2922SSepherosa Ziehau default: 37446d5e2922SSepherosa Ziehau return; 37456d5e2922SSepherosa Ziehau } 37466d5e2922SSepherosa Ziehau 37476d5e2922SSepherosa Ziehau pcie_ptr = pci_get_pciecap_ptr(dev); 37486d5e2922SSepherosa Ziehau if (pcie_ptr == 0) 37496d5e2922SSepherosa Ziehau return; 37506d5e2922SSepherosa Ziehau 37516d5e2922SSepherosa Ziehau link_cap = pci_read_config(dev, pcie_ptr + PCIER_LINKCAP, 2); 37526d5e2922SSepherosa Ziehau if ((link_cap & PCIEM_LNKCAP_ASPM_MASK) == 0) 37536d5e2922SSepherosa Ziehau return; 37546d5e2922SSepherosa Ziehau 37556d5e2922SSepherosa Ziehau if (bootverbose) 375604eb0cefSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, "disable ASPM %#02x\n", disable); 37576d5e2922SSepherosa Ziehau 37586d5e2922SSepherosa Ziehau reg = pcie_ptr + PCIER_LINKCTRL; 37596d5e2922SSepherosa Ziehau link_ctrl = pci_read_config(dev, reg, 2); 376004eb0cefSSepherosa Ziehau link_ctrl &= ~disable; 37616d5e2922SSepherosa Ziehau pci_write_config(dev, reg, link_ctrl, 2); 37626d5e2922SSepherosa Ziehau } 37633eb0ea09SSepherosa Ziehau 37643eb0ea09SSepherosa Ziehau static int 37653eb0ea09SSepherosa Ziehau emx_tso_pullup(struct emx_softc *sc, struct mbuf **mp) 37663eb0ea09SSepherosa Ziehau { 37673eb0ea09SSepherosa Ziehau int iphlen, hoff, thoff, ex = 0; 37683eb0ea09SSepherosa Ziehau struct mbuf *m; 376981317a8fSSepherosa Ziehau struct ip *ip; 37703eb0ea09SSepherosa Ziehau 37713eb0ea09SSepherosa Ziehau m = *mp; 37723eb0ea09SSepherosa Ziehau KASSERT(M_WRITABLE(m), ("TSO mbuf not writable")); 37733eb0ea09SSepherosa Ziehau 37743eb0ea09SSepherosa Ziehau iphlen = m->m_pkthdr.csum_iphlen; 37753eb0ea09SSepherosa Ziehau thoff = m->m_pkthdr.csum_thlen; 37763eb0ea09SSepherosa Ziehau hoff = m->m_pkthdr.csum_lhlen; 37773eb0ea09SSepherosa Ziehau 37783eb0ea09SSepherosa Ziehau KASSERT(iphlen > 0, ("invalid ip hlen")); 37793eb0ea09SSepherosa Ziehau KASSERT(thoff > 0, ("invalid tcp hlen")); 37803eb0ea09SSepherosa Ziehau KASSERT(hoff > 0, ("invalid ether hlen")); 37813eb0ea09SSepherosa Ziehau 37823eb0ea09SSepherosa Ziehau if (sc->flags & EMX_FLAG_TSO_PULLEX) 37833eb0ea09SSepherosa Ziehau ex = 4; 37843eb0ea09SSepherosa Ziehau 37853eb0ea09SSepherosa Ziehau if (m->m_len < hoff + iphlen + thoff + ex) { 37863eb0ea09SSepherosa Ziehau m = m_pullup(m, hoff + iphlen + thoff + ex); 37873eb0ea09SSepherosa Ziehau if (m == NULL) { 37883eb0ea09SSepherosa Ziehau *mp = NULL; 37893eb0ea09SSepherosa Ziehau return ENOBUFS; 37903eb0ea09SSepherosa Ziehau } 37913eb0ea09SSepherosa Ziehau *mp = m; 37923eb0ea09SSepherosa Ziehau } 379381317a8fSSepherosa Ziehau ip = mtodoff(m, struct ip *, hoff); 379481317a8fSSepherosa Ziehau ip->ip_len = 0; 379581317a8fSSepherosa Ziehau 37963eb0ea09SSepherosa Ziehau return 0; 37973eb0ea09SSepherosa Ziehau } 37983eb0ea09SSepherosa Ziehau 37993eb0ea09SSepherosa Ziehau static int 38003eb0ea09SSepherosa Ziehau emx_tso_setup(struct emx_softc *sc, struct mbuf *mp, 38013eb0ea09SSepherosa Ziehau uint32_t *txd_upper, uint32_t *txd_lower) 38023eb0ea09SSepherosa Ziehau { 38033eb0ea09SSepherosa Ziehau struct e1000_context_desc *TXD; 38043eb0ea09SSepherosa Ziehau int hoff, iphlen, thoff, hlen; 38053eb0ea09SSepherosa Ziehau int mss, pktlen, curr_txd; 38063eb0ea09SSepherosa Ziehau 38070c0e1638SSepherosa Ziehau #ifdef EMX_TSO_DEBUG 38080c0e1638SSepherosa Ziehau sc->tso_segments++; 38090c0e1638SSepherosa Ziehau #endif 38100c0e1638SSepherosa Ziehau 38113eb0ea09SSepherosa Ziehau iphlen = mp->m_pkthdr.csum_iphlen; 38123eb0ea09SSepherosa Ziehau thoff = mp->m_pkthdr.csum_thlen; 38133eb0ea09SSepherosa Ziehau hoff = mp->m_pkthdr.csum_lhlen; 38143eb0ea09SSepherosa Ziehau mss = mp->m_pkthdr.tso_segsz; 38153eb0ea09SSepherosa Ziehau pktlen = mp->m_pkthdr.len; 38163eb0ea09SSepherosa Ziehau 38173eb0ea09SSepherosa Ziehau if (sc->csum_flags == CSUM_TSO && 38183eb0ea09SSepherosa Ziehau sc->csum_iphlen == iphlen && 38193eb0ea09SSepherosa Ziehau sc->csum_lhlen == hoff && 38203eb0ea09SSepherosa Ziehau sc->csum_thlen == thoff && 38213eb0ea09SSepherosa Ziehau sc->csum_mss == mss && 38223eb0ea09SSepherosa Ziehau sc->csum_pktlen == pktlen) { 38233eb0ea09SSepherosa Ziehau *txd_upper = sc->csum_txd_upper; 38243eb0ea09SSepherosa Ziehau *txd_lower = sc->csum_txd_lower; 38250c0e1638SSepherosa Ziehau #ifdef EMX_TSO_DEBUG 38260c0e1638SSepherosa Ziehau sc->tso_ctx_reused++; 38270c0e1638SSepherosa Ziehau #endif 38283eb0ea09SSepherosa Ziehau return 0; 38293eb0ea09SSepherosa Ziehau } 38303eb0ea09SSepherosa Ziehau hlen = hoff + iphlen + thoff; 38313eb0ea09SSepherosa Ziehau 38323eb0ea09SSepherosa Ziehau /* 38333eb0ea09SSepherosa Ziehau * Setup a new TSO context. 38343eb0ea09SSepherosa Ziehau */ 38353eb0ea09SSepherosa Ziehau 38363eb0ea09SSepherosa Ziehau curr_txd = sc->next_avail_tx_desc; 38373eb0ea09SSepherosa Ziehau TXD = (struct e1000_context_desc *)&sc->tx_desc_base[curr_txd]; 38383eb0ea09SSepherosa Ziehau 38393eb0ea09SSepherosa Ziehau *txd_lower = E1000_TXD_CMD_DEXT | /* Extended descr type */ 38403eb0ea09SSepherosa Ziehau E1000_TXD_DTYP_D | /* Data descr type */ 38413eb0ea09SSepherosa Ziehau E1000_TXD_CMD_TSE; /* Do TSE on this packet */ 38423eb0ea09SSepherosa Ziehau 38433eb0ea09SSepherosa Ziehau /* IP and/or TCP header checksum calculation and insertion. */ 38443eb0ea09SSepherosa Ziehau *txd_upper = (E1000_TXD_POPTS_IXSM | E1000_TXD_POPTS_TXSM) << 8; 38453eb0ea09SSepherosa Ziehau 38463eb0ea09SSepherosa Ziehau /* 38473eb0ea09SSepherosa Ziehau * Start offset for header checksum calculation. 38483eb0ea09SSepherosa Ziehau * End offset for header checksum calculation. 38493eb0ea09SSepherosa Ziehau * Offset of place put the checksum. 38503eb0ea09SSepherosa Ziehau */ 38513eb0ea09SSepherosa Ziehau TXD->lower_setup.ip_fields.ipcss = hoff; 38523eb0ea09SSepherosa Ziehau TXD->lower_setup.ip_fields.ipcse = htole16(hoff + iphlen - 1); 38533eb0ea09SSepherosa Ziehau TXD->lower_setup.ip_fields.ipcso = hoff + offsetof(struct ip, ip_sum); 38543eb0ea09SSepherosa Ziehau 38553eb0ea09SSepherosa Ziehau /* 38563eb0ea09SSepherosa Ziehau * Start offset for payload checksum calculation. 38573eb0ea09SSepherosa Ziehau * End offset for payload checksum calculation. 38583eb0ea09SSepherosa Ziehau * Offset of place to put the checksum. 38593eb0ea09SSepherosa Ziehau */ 38603eb0ea09SSepherosa Ziehau TXD->upper_setup.tcp_fields.tucss = hoff + iphlen; 38613eb0ea09SSepherosa Ziehau TXD->upper_setup.tcp_fields.tucse = 0; 38623eb0ea09SSepherosa Ziehau TXD->upper_setup.tcp_fields.tucso = 38633eb0ea09SSepherosa Ziehau hoff + iphlen + offsetof(struct tcphdr, th_sum); 38643eb0ea09SSepherosa Ziehau 38653eb0ea09SSepherosa Ziehau /* 38663eb0ea09SSepherosa Ziehau * Payload size per packet w/o any headers. 38673eb0ea09SSepherosa Ziehau * Length of all headers up to payload. 38683eb0ea09SSepherosa Ziehau */ 38693eb0ea09SSepherosa Ziehau TXD->tcp_seg_setup.fields.mss = htole16(mss); 38703eb0ea09SSepherosa Ziehau TXD->tcp_seg_setup.fields.hdr_len = hlen; 38713eb0ea09SSepherosa Ziehau TXD->cmd_and_length = htole32(E1000_TXD_CMD_IFCS | 38723eb0ea09SSepherosa Ziehau E1000_TXD_CMD_DEXT | /* Extended descr */ 38733eb0ea09SSepherosa Ziehau E1000_TXD_CMD_TSE | /* TSE context */ 38743eb0ea09SSepherosa Ziehau E1000_TXD_CMD_IP | /* Do IP csum */ 38753eb0ea09SSepherosa Ziehau E1000_TXD_CMD_TCP | /* Do TCP checksum */ 38763eb0ea09SSepherosa Ziehau (pktlen - hlen)); /* Total len */ 38773eb0ea09SSepherosa Ziehau 38783eb0ea09SSepherosa Ziehau /* Save the information for this TSO context */ 38793eb0ea09SSepherosa Ziehau sc->csum_flags = CSUM_TSO; 38803eb0ea09SSepherosa Ziehau sc->csum_lhlen = hoff; 38813eb0ea09SSepherosa Ziehau sc->csum_iphlen = iphlen; 38823eb0ea09SSepherosa Ziehau sc->csum_thlen = thoff; 38833eb0ea09SSepherosa Ziehau sc->csum_mss = mss; 38843eb0ea09SSepherosa Ziehau sc->csum_pktlen = pktlen; 38853eb0ea09SSepherosa Ziehau sc->csum_txd_upper = *txd_upper; 38863eb0ea09SSepherosa Ziehau sc->csum_txd_lower = *txd_lower; 38873eb0ea09SSepherosa Ziehau 38883eb0ea09SSepherosa Ziehau if (++curr_txd == sc->num_tx_desc) 38893eb0ea09SSepherosa Ziehau curr_txd = 0; 38903eb0ea09SSepherosa Ziehau 38913eb0ea09SSepherosa Ziehau KKASSERT(sc->num_tx_desc_avail > 0); 38923eb0ea09SSepherosa Ziehau sc->num_tx_desc_avail--; 38933eb0ea09SSepherosa Ziehau 38943eb0ea09SSepherosa Ziehau sc->next_avail_tx_desc = curr_txd; 38953eb0ea09SSepherosa Ziehau return 1; 38963eb0ea09SSepherosa Ziehau } 3897