15330213cSSepherosa Ziehau /* 25330213cSSepherosa Ziehau * Copyright (c) 2004 Joerg Sonnenberger <joerg@bec.de>. All rights reserved. 35330213cSSepherosa Ziehau * 45330213cSSepherosa Ziehau * Copyright (c) 2001-2008, Intel Corporation 55330213cSSepherosa Ziehau * All rights reserved. 65330213cSSepherosa Ziehau * 75330213cSSepherosa Ziehau * Redistribution and use in source and binary forms, with or without 85330213cSSepherosa Ziehau * modification, are permitted provided that the following conditions are met: 95330213cSSepherosa Ziehau * 105330213cSSepherosa Ziehau * 1. Redistributions of source code must retain the above copyright notice, 115330213cSSepherosa Ziehau * this list of conditions and the following disclaimer. 125330213cSSepherosa Ziehau * 135330213cSSepherosa Ziehau * 2. Redistributions in binary form must reproduce the above copyright 145330213cSSepherosa Ziehau * notice, this list of conditions and the following disclaimer in the 155330213cSSepherosa Ziehau * documentation and/or other materials provided with the distribution. 165330213cSSepherosa Ziehau * 175330213cSSepherosa Ziehau * 3. Neither the name of the Intel Corporation nor the names of its 185330213cSSepherosa Ziehau * contributors may be used to endorse or promote products derived from 195330213cSSepherosa Ziehau * this software without specific prior written permission. 205330213cSSepherosa Ziehau * 215330213cSSepherosa Ziehau * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 225330213cSSepherosa Ziehau * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 235330213cSSepherosa Ziehau * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 245330213cSSepherosa Ziehau * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE 255330213cSSepherosa Ziehau * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 265330213cSSepherosa Ziehau * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 275330213cSSepherosa Ziehau * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 285330213cSSepherosa Ziehau * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 295330213cSSepherosa Ziehau * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 305330213cSSepherosa Ziehau * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 315330213cSSepherosa Ziehau * POSSIBILITY OF SUCH DAMAGE. 325330213cSSepherosa Ziehau * 335330213cSSepherosa Ziehau * 345330213cSSepherosa Ziehau * Copyright (c) 2005 The DragonFly Project. All rights reserved. 355330213cSSepherosa Ziehau * 365330213cSSepherosa Ziehau * This code is derived from software contributed to The DragonFly Project 375330213cSSepherosa Ziehau * by Matthew Dillon <dillon@backplane.com> 385330213cSSepherosa Ziehau * 395330213cSSepherosa Ziehau * Redistribution and use in source and binary forms, with or without 405330213cSSepherosa Ziehau * modification, are permitted provided that the following conditions 415330213cSSepherosa Ziehau * are met: 425330213cSSepherosa Ziehau * 435330213cSSepherosa Ziehau * 1. Redistributions of source code must retain the above copyright 445330213cSSepherosa Ziehau * notice, this list of conditions and the following disclaimer. 455330213cSSepherosa Ziehau * 2. Redistributions in binary form must reproduce the above copyright 465330213cSSepherosa Ziehau * notice, this list of conditions and the following disclaimer in 475330213cSSepherosa Ziehau * the documentation and/or other materials provided with the 485330213cSSepherosa Ziehau * distribution. 495330213cSSepherosa Ziehau * 3. Neither the name of The DragonFly Project nor the names of its 505330213cSSepherosa Ziehau * contributors may be used to endorse or promote products derived 515330213cSSepherosa Ziehau * from this software without specific, prior written permission. 525330213cSSepherosa Ziehau * 535330213cSSepherosa Ziehau * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 545330213cSSepherosa Ziehau * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 555330213cSSepherosa Ziehau * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS 565330213cSSepherosa Ziehau * FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE 575330213cSSepherosa Ziehau * COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, 585330213cSSepherosa Ziehau * INCIDENTAL, SPECIAL, EXEMPLARY OR CONSEQUENTIAL DAMAGES (INCLUDING, 595330213cSSepherosa Ziehau * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 605330213cSSepherosa Ziehau * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED 615330213cSSepherosa Ziehau * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, 625330213cSSepherosa Ziehau * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT 635330213cSSepherosa Ziehau * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 645330213cSSepherosa Ziehau * SUCH DAMAGE. 655330213cSSepherosa Ziehau */ 665330213cSSepherosa Ziehau 67b3a7093fSSepherosa Ziehau #include "opt_ifpoll.h" 688434a83bSSepherosa Ziehau #include "opt_rss.h" 69e6cde6e6SSepherosa Ziehau #include "opt_emx.h" 705330213cSSepherosa Ziehau 715330213cSSepherosa Ziehau #include <sys/param.h> 725330213cSSepherosa Ziehau #include <sys/bus.h> 735330213cSSepherosa Ziehau #include <sys/endian.h> 745330213cSSepherosa Ziehau #include <sys/interrupt.h> 755330213cSSepherosa Ziehau #include <sys/kernel.h> 765330213cSSepherosa Ziehau #include <sys/ktr.h> 775330213cSSepherosa Ziehau #include <sys/malloc.h> 785330213cSSepherosa Ziehau #include <sys/mbuf.h> 795330213cSSepherosa Ziehau #include <sys/proc.h> 805330213cSSepherosa Ziehau #include <sys/rman.h> 815330213cSSepherosa Ziehau #include <sys/serialize.h> 82bc197380SSepherosa Ziehau #include <sys/serialize2.h> 835330213cSSepherosa Ziehau #include <sys/socket.h> 845330213cSSepherosa Ziehau #include <sys/sockio.h> 855330213cSSepherosa Ziehau #include <sys/sysctl.h> 865330213cSSepherosa Ziehau #include <sys/systm.h> 875330213cSSepherosa Ziehau 885330213cSSepherosa Ziehau #include <net/bpf.h> 895330213cSSepherosa Ziehau #include <net/ethernet.h> 905330213cSSepherosa Ziehau #include <net/if.h> 915330213cSSepherosa Ziehau #include <net/if_arp.h> 925330213cSSepherosa Ziehau #include <net/if_dl.h> 935330213cSSepherosa Ziehau #include <net/if_media.h> 945330213cSSepherosa Ziehau #include <net/ifq_var.h> 9589d8e73dSSepherosa Ziehau #include <net/toeplitz.h> 969cc86e17SSepherosa Ziehau #include <net/toeplitz2.h> 975330213cSSepherosa Ziehau #include <net/vlan/if_vlan_var.h> 985330213cSSepherosa Ziehau #include <net/vlan/if_vlan_ether.h> 99b3a7093fSSepherosa Ziehau #include <net/if_poll.h> 1005330213cSSepherosa Ziehau 1015330213cSSepherosa Ziehau #include <netinet/in_systm.h> 1025330213cSSepherosa Ziehau #include <netinet/in.h> 1035330213cSSepherosa Ziehau #include <netinet/ip.h> 1045330213cSSepherosa Ziehau #include <netinet/tcp.h> 1055330213cSSepherosa Ziehau #include <netinet/udp.h> 1065330213cSSepherosa Ziehau 1075330213cSSepherosa Ziehau #include <bus/pci/pcivar.h> 1085330213cSSepherosa Ziehau #include <bus/pci/pcireg.h> 1095330213cSSepherosa Ziehau 1105330213cSSepherosa Ziehau #include <dev/netif/ig_hal/e1000_api.h> 1115330213cSSepherosa Ziehau #include <dev/netif/ig_hal/e1000_82571.h> 1125330213cSSepherosa Ziehau #include <dev/netif/emx/if_emx.h> 1135330213cSSepherosa Ziehau 1143f939c23SSepherosa Ziehau #ifdef EMX_RSS_DEBUG 1153f939c23SSepherosa Ziehau #define EMX_RSS_DPRINTF(sc, lvl, fmt, ...) \ 1163f939c23SSepherosa Ziehau do { \ 11789d8e73dSSepherosa Ziehau if (sc->rss_debug >= lvl) \ 1183f939c23SSepherosa Ziehau if_printf(&sc->arpcom.ac_if, fmt, __VA_ARGS__); \ 1193f939c23SSepherosa Ziehau } while (0) 1203f939c23SSepherosa Ziehau #else /* !EMX_RSS_DEBUG */ 1213f939c23SSepherosa Ziehau #define EMX_RSS_DPRINTF(sc, lvl, fmt, ...) ((void)0) 1223f939c23SSepherosa Ziehau #endif /* EMX_RSS_DEBUG */ 1233f939c23SSepherosa Ziehau 1245330213cSSepherosa Ziehau #define EMX_NAME "Intel(R) PRO/1000 " 1255330213cSSepherosa Ziehau 1265330213cSSepherosa Ziehau #define EMX_DEVICE(id) \ 1275330213cSSepherosa Ziehau { EMX_VENDOR_ID, E1000_DEV_ID_##id, EMX_NAME #id } 1285330213cSSepherosa Ziehau #define EMX_DEVICE_NULL { 0, 0, NULL } 1295330213cSSepherosa Ziehau 1305330213cSSepherosa Ziehau static const struct emx_device { 1315330213cSSepherosa Ziehau uint16_t vid; 1325330213cSSepherosa Ziehau uint16_t did; 1335330213cSSepherosa Ziehau const char *desc; 1345330213cSSepherosa Ziehau } emx_devices[] = { 1355330213cSSepherosa Ziehau EMX_DEVICE(82571EB_COPPER), 1365330213cSSepherosa Ziehau EMX_DEVICE(82571EB_FIBER), 1375330213cSSepherosa Ziehau EMX_DEVICE(82571EB_SERDES), 1385330213cSSepherosa Ziehau EMX_DEVICE(82571EB_SERDES_DUAL), 1395330213cSSepherosa Ziehau EMX_DEVICE(82571EB_SERDES_QUAD), 1405330213cSSepherosa Ziehau EMX_DEVICE(82571EB_QUAD_COPPER), 14175a5634eSSepherosa Ziehau EMX_DEVICE(82571EB_QUAD_COPPER_BP), 1425330213cSSepherosa Ziehau EMX_DEVICE(82571EB_QUAD_COPPER_LP), 1435330213cSSepherosa Ziehau EMX_DEVICE(82571EB_QUAD_FIBER), 1445330213cSSepherosa Ziehau EMX_DEVICE(82571PT_QUAD_COPPER), 1455330213cSSepherosa Ziehau 1465330213cSSepherosa Ziehau EMX_DEVICE(82572EI_COPPER), 1475330213cSSepherosa Ziehau EMX_DEVICE(82572EI_FIBER), 1485330213cSSepherosa Ziehau EMX_DEVICE(82572EI_SERDES), 1495330213cSSepherosa Ziehau EMX_DEVICE(82572EI), 1505330213cSSepherosa Ziehau 1515330213cSSepherosa Ziehau EMX_DEVICE(82573E), 1525330213cSSepherosa Ziehau EMX_DEVICE(82573E_IAMT), 1535330213cSSepherosa Ziehau EMX_DEVICE(82573L), 1545330213cSSepherosa Ziehau 1555330213cSSepherosa Ziehau EMX_DEVICE(80003ES2LAN_COPPER_SPT), 1565330213cSSepherosa Ziehau EMX_DEVICE(80003ES2LAN_SERDES_SPT), 1575330213cSSepherosa Ziehau EMX_DEVICE(80003ES2LAN_COPPER_DPT), 1585330213cSSepherosa Ziehau EMX_DEVICE(80003ES2LAN_SERDES_DPT), 1595330213cSSepherosa Ziehau 1605330213cSSepherosa Ziehau EMX_DEVICE(82574L), 1612d0e5700SSepherosa Ziehau EMX_DEVICE(82574LA), 1625330213cSSepherosa Ziehau 1635330213cSSepherosa Ziehau /* required last entry */ 1645330213cSSepherosa Ziehau EMX_DEVICE_NULL 1655330213cSSepherosa Ziehau }; 1665330213cSSepherosa Ziehau 1675330213cSSepherosa Ziehau static int emx_probe(device_t); 1685330213cSSepherosa Ziehau static int emx_attach(device_t); 1695330213cSSepherosa Ziehau static int emx_detach(device_t); 1705330213cSSepherosa Ziehau static int emx_shutdown(device_t); 1715330213cSSepherosa Ziehau static int emx_suspend(device_t); 1725330213cSSepherosa Ziehau static int emx_resume(device_t); 1735330213cSSepherosa Ziehau 1745330213cSSepherosa Ziehau static void emx_init(void *); 1755330213cSSepherosa Ziehau static void emx_stop(struct emx_softc *); 1765330213cSSepherosa Ziehau static int emx_ioctl(struct ifnet *, u_long, caddr_t, struct ucred *); 1775330213cSSepherosa Ziehau static void emx_start(struct ifnet *); 178b3a7093fSSepherosa Ziehau #ifdef IFPOLL_ENABLE 179b3a7093fSSepherosa Ziehau static void emx_qpoll(struct ifnet *, struct ifpoll_info *); 1805330213cSSepherosa Ziehau #endif 1815330213cSSepherosa Ziehau static void emx_watchdog(struct ifnet *); 1825330213cSSepherosa Ziehau static void emx_media_status(struct ifnet *, struct ifmediareq *); 1835330213cSSepherosa Ziehau static int emx_media_change(struct ifnet *); 1845330213cSSepherosa Ziehau static void emx_timer(void *); 1856d435846SSepherosa Ziehau static void emx_serialize(struct ifnet *, enum ifnet_serialize); 1866d435846SSepherosa Ziehau static void emx_deserialize(struct ifnet *, enum ifnet_serialize); 1876d435846SSepherosa Ziehau static int emx_tryserialize(struct ifnet *, enum ifnet_serialize); 1882c9effcfSSepherosa Ziehau #ifdef INVARIANTS 1892c9effcfSSepherosa Ziehau static void emx_serialize_assert(struct ifnet *, enum ifnet_serialize, 1902c9effcfSSepherosa Ziehau boolean_t); 1912c9effcfSSepherosa Ziehau #endif 1925330213cSSepherosa Ziehau 1935330213cSSepherosa Ziehau static void emx_intr(void *); 194c39e3a1fSSepherosa Ziehau static void emx_rxeof(struct emx_softc *, int, int); 1955330213cSSepherosa Ziehau static void emx_txeof(struct emx_softc *); 1965330213cSSepherosa Ziehau static void emx_tx_collect(struct emx_softc *); 1975330213cSSepherosa Ziehau static void emx_tx_purge(struct emx_softc *); 1985330213cSSepherosa Ziehau static void emx_enable_intr(struct emx_softc *); 1995330213cSSepherosa Ziehau static void emx_disable_intr(struct emx_softc *); 2005330213cSSepherosa Ziehau 201071699f8SSepherosa Ziehau static int emx_dma_alloc(struct emx_softc *); 202071699f8SSepherosa Ziehau static void emx_dma_free(struct emx_softc *); 2035330213cSSepherosa Ziehau static void emx_init_tx_ring(struct emx_softc *); 204c39e3a1fSSepherosa Ziehau static int emx_init_rx_ring(struct emx_softc *, struct emx_rxdata *); 205c39e3a1fSSepherosa Ziehau static void emx_free_rx_ring(struct emx_softc *, struct emx_rxdata *); 2065330213cSSepherosa Ziehau static int emx_create_tx_ring(struct emx_softc *); 207c39e3a1fSSepherosa Ziehau static int emx_create_rx_ring(struct emx_softc *, struct emx_rxdata *); 2085330213cSSepherosa Ziehau static void emx_destroy_tx_ring(struct emx_softc *, int); 209c39e3a1fSSepherosa Ziehau static void emx_destroy_rx_ring(struct emx_softc *, 210c39e3a1fSSepherosa Ziehau struct emx_rxdata *, int); 211c39e3a1fSSepherosa Ziehau static int emx_newbuf(struct emx_softc *, struct emx_rxdata *, int, int); 2125330213cSSepherosa Ziehau static int emx_encap(struct emx_softc *, struct mbuf **); 2135330213cSSepherosa Ziehau static int emx_txcsum_pullup(struct emx_softc *, struct mbuf **); 2145330213cSSepherosa Ziehau static int emx_txcsum(struct emx_softc *, struct mbuf *, 2155330213cSSepherosa Ziehau uint32_t *, uint32_t *); 2165330213cSSepherosa Ziehau 2175330213cSSepherosa Ziehau static int emx_is_valid_eaddr(const uint8_t *); 2182d0e5700SSepherosa Ziehau static int emx_reset(struct emx_softc *); 2195330213cSSepherosa Ziehau static void emx_setup_ifp(struct emx_softc *); 2205330213cSSepherosa Ziehau static void emx_init_tx_unit(struct emx_softc *); 2215330213cSSepherosa Ziehau static void emx_init_rx_unit(struct emx_softc *); 2225330213cSSepherosa Ziehau static void emx_update_stats(struct emx_softc *); 2235330213cSSepherosa Ziehau static void emx_set_promisc(struct emx_softc *); 2245330213cSSepherosa Ziehau static void emx_disable_promisc(struct emx_softc *); 2255330213cSSepherosa Ziehau static void emx_set_multi(struct emx_softc *); 2265330213cSSepherosa Ziehau static void emx_update_link_status(struct emx_softc *); 2275330213cSSepherosa Ziehau static void emx_smartspeed(struct emx_softc *); 2282d0e5700SSepherosa Ziehau static void emx_set_itr(struct emx_softc *, uint32_t); 2295330213cSSepherosa Ziehau 2305330213cSSepherosa Ziehau static void emx_print_debug_info(struct emx_softc *); 2315330213cSSepherosa Ziehau static void emx_print_nvm_info(struct emx_softc *); 2325330213cSSepherosa Ziehau static void emx_print_hw_stats(struct emx_softc *); 2335330213cSSepherosa Ziehau 2345330213cSSepherosa Ziehau static int emx_sysctl_stats(SYSCTL_HANDLER_ARGS); 2355330213cSSepherosa Ziehau static int emx_sysctl_debug_info(SYSCTL_HANDLER_ARGS); 2365330213cSSepherosa Ziehau static int emx_sysctl_int_throttle(SYSCTL_HANDLER_ARGS); 2375330213cSSepherosa Ziehau static int emx_sysctl_int_tx_nsegs(SYSCTL_HANDLER_ARGS); 2385330213cSSepherosa Ziehau static void emx_add_sysctl(struct emx_softc *); 2395330213cSSepherosa Ziehau 240bca7c435SSepherosa Ziehau static void emx_serialize_skipmain(struct emx_softc *); 241bca7c435SSepherosa Ziehau static void emx_deserialize_skipmain(struct emx_softc *); 242bca7c435SSepherosa Ziehau 2435330213cSSepherosa Ziehau /* Management and WOL Support */ 2445330213cSSepherosa Ziehau static void emx_get_mgmt(struct emx_softc *); 2455330213cSSepherosa Ziehau static void emx_rel_mgmt(struct emx_softc *); 2465330213cSSepherosa Ziehau static void emx_get_hw_control(struct emx_softc *); 2475330213cSSepherosa Ziehau static void emx_rel_hw_control(struct emx_softc *); 2485330213cSSepherosa Ziehau static void emx_enable_wol(device_t); 2495330213cSSepherosa Ziehau 2505330213cSSepherosa Ziehau static device_method_t emx_methods[] = { 2515330213cSSepherosa Ziehau /* Device interface */ 2525330213cSSepherosa Ziehau DEVMETHOD(device_probe, emx_probe), 2535330213cSSepherosa Ziehau DEVMETHOD(device_attach, emx_attach), 2545330213cSSepherosa Ziehau DEVMETHOD(device_detach, emx_detach), 2555330213cSSepherosa Ziehau DEVMETHOD(device_shutdown, emx_shutdown), 2565330213cSSepherosa Ziehau DEVMETHOD(device_suspend, emx_suspend), 2575330213cSSepherosa Ziehau DEVMETHOD(device_resume, emx_resume), 2585330213cSSepherosa Ziehau { 0, 0 } 2595330213cSSepherosa Ziehau }; 2605330213cSSepherosa Ziehau 2615330213cSSepherosa Ziehau static driver_t emx_driver = { 2625330213cSSepherosa Ziehau "emx", 2635330213cSSepherosa Ziehau emx_methods, 2645330213cSSepherosa Ziehau sizeof(struct emx_softc), 2655330213cSSepherosa Ziehau }; 2665330213cSSepherosa Ziehau 2675330213cSSepherosa Ziehau static devclass_t emx_devclass; 2685330213cSSepherosa Ziehau 2695330213cSSepherosa Ziehau DECLARE_DUMMY_MODULE(if_emx); 2705330213cSSepherosa Ziehau MODULE_DEPEND(emx, ig_hal, 1, 1, 1); 271aa2b9d05SSascha Wildner DRIVER_MODULE(if_emx, pci, emx_driver, emx_devclass, NULL, NULL); 2725330213cSSepherosa Ziehau 2735330213cSSepherosa Ziehau /* 2745330213cSSepherosa Ziehau * Tunables 2755330213cSSepherosa Ziehau */ 2765330213cSSepherosa Ziehau static int emx_int_throttle_ceil = EMX_DEFAULT_ITR; 2775330213cSSepherosa Ziehau static int emx_rxd = EMX_DEFAULT_RXD; 2785330213cSSepherosa Ziehau static int emx_txd = EMX_DEFAULT_TXD; 279704b6287SSepherosa Ziehau static int emx_smart_pwr_down = 0; 2805330213cSSepherosa Ziehau 2815330213cSSepherosa Ziehau /* Controls whether promiscuous also shows bad packets */ 2825330213cSSepherosa Ziehau static int emx_debug_sbp = FALSE; 2835330213cSSepherosa Ziehau 284704b6287SSepherosa Ziehau static int emx_82573_workaround = 1; 285704b6287SSepherosa Ziehau static int emx_msi_enable = 1; 2865330213cSSepherosa Ziehau 2875330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.int_throttle_ceil", &emx_int_throttle_ceil); 2885330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.rxd", &emx_rxd); 2895330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.txd", &emx_txd); 2905330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.smart_pwr_down", &emx_smart_pwr_down); 2915330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.sbp", &emx_debug_sbp); 2925330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.82573_workaround", &emx_82573_workaround); 293704b6287SSepherosa Ziehau TUNABLE_INT("hw.emx.msi.enable", &emx_msi_enable); 2945330213cSSepherosa Ziehau 2955330213cSSepherosa Ziehau /* Global used in WOL setup with multiport cards */ 2965330213cSSepherosa Ziehau static int emx_global_quad_port_a = 0; 2975330213cSSepherosa Ziehau 2985330213cSSepherosa Ziehau /* Set this to one to display debug statistics */ 2995330213cSSepherosa Ziehau static int emx_display_debug_stats = 0; 3005330213cSSepherosa Ziehau 3015330213cSSepherosa Ziehau #if !defined(KTR_IF_EMX) 3025330213cSSepherosa Ziehau #define KTR_IF_EMX KTR_ALL 3035330213cSSepherosa Ziehau #endif 3045330213cSSepherosa Ziehau KTR_INFO_MASTER(if_emx); 3055330213cSSepherosa Ziehau KTR_INFO(KTR_IF_EMX, if_emx, intr_beg, 0, "intr begin", 0); 3065330213cSSepherosa Ziehau KTR_INFO(KTR_IF_EMX, if_emx, intr_end, 1, "intr end", 0); 3075330213cSSepherosa Ziehau KTR_INFO(KTR_IF_EMX, if_emx, pkt_receive, 4, "rx packet", 0); 3085330213cSSepherosa Ziehau KTR_INFO(KTR_IF_EMX, if_emx, pkt_txqueue, 5, "tx packet", 0); 3095330213cSSepherosa Ziehau KTR_INFO(KTR_IF_EMX, if_emx, pkt_txclean, 6, "tx clean", 0); 3105330213cSSepherosa Ziehau #define logif(name) KTR_LOG(if_emx_ ## name) 3115330213cSSepherosa Ziehau 312235b9d30SSepherosa Ziehau static __inline void 313235b9d30SSepherosa Ziehau emx_setup_rxdesc(emx_rxdesc_t *rxd, const struct emx_rxbuf *rxbuf) 314235b9d30SSepherosa Ziehau { 315235b9d30SSepherosa Ziehau rxd->rxd_bufaddr = htole64(rxbuf->paddr); 3163f939c23SSepherosa Ziehau /* DD bit must be cleared */ 317235b9d30SSepherosa Ziehau rxd->rxd_staterr = 0; 318235b9d30SSepherosa Ziehau } 319235b9d30SSepherosa Ziehau 320235b9d30SSepherosa Ziehau static __inline void 321235b9d30SSepherosa Ziehau emx_rxcsum(uint32_t staterr, struct mbuf *mp) 322235b9d30SSepherosa Ziehau { 323235b9d30SSepherosa Ziehau /* Ignore Checksum bit is set */ 324235b9d30SSepherosa Ziehau if (staterr & E1000_RXD_STAT_IXSM) 325235b9d30SSepherosa Ziehau return; 326235b9d30SSepherosa Ziehau 327235b9d30SSepherosa Ziehau if ((staterr & (E1000_RXD_STAT_IPCS | E1000_RXDEXT_STATERR_IPE)) == 328235b9d30SSepherosa Ziehau E1000_RXD_STAT_IPCS) 329235b9d30SSepherosa Ziehau mp->m_pkthdr.csum_flags |= CSUM_IP_CHECKED | CSUM_IP_VALID; 330235b9d30SSepherosa Ziehau 331235b9d30SSepherosa Ziehau if ((staterr & (E1000_RXD_STAT_TCPCS | E1000_RXDEXT_STATERR_TCPE)) == 332235b9d30SSepherosa Ziehau E1000_RXD_STAT_TCPCS) { 333235b9d30SSepherosa Ziehau mp->m_pkthdr.csum_flags |= CSUM_DATA_VALID | 334235b9d30SSepherosa Ziehau CSUM_PSEUDO_HDR | 335235b9d30SSepherosa Ziehau CSUM_FRAG_NOT_CHECKED; 336235b9d30SSepherosa Ziehau mp->m_pkthdr.csum_data = htons(0xffff); 337235b9d30SSepherosa Ziehau } 338235b9d30SSepherosa Ziehau } 339235b9d30SSepherosa Ziehau 3409cc86e17SSepherosa Ziehau static __inline struct pktinfo * 3419cc86e17SSepherosa Ziehau emx_rssinfo(struct mbuf *m, struct pktinfo *pi, 3429cc86e17SSepherosa Ziehau uint32_t mrq, uint32_t hash, uint32_t staterr) 3439cc86e17SSepherosa Ziehau { 3449cc86e17SSepherosa Ziehau switch (mrq & EMX_RXDMRQ_RSSTYPE_MASK) { 3459cc86e17SSepherosa Ziehau case EMX_RXDMRQ_IPV4_TCP: 3469cc86e17SSepherosa Ziehau pi->pi_netisr = NETISR_IP; 3479cc86e17SSepherosa Ziehau pi->pi_flags = 0; 3489cc86e17SSepherosa Ziehau pi->pi_l3proto = IPPROTO_TCP; 3499cc86e17SSepherosa Ziehau break; 3509cc86e17SSepherosa Ziehau 3519cc86e17SSepherosa Ziehau case EMX_RXDMRQ_IPV6_TCP: 3529cc86e17SSepherosa Ziehau pi->pi_netisr = NETISR_IPV6; 3539cc86e17SSepherosa Ziehau pi->pi_flags = 0; 3549cc86e17SSepherosa Ziehau pi->pi_l3proto = IPPROTO_TCP; 3559cc86e17SSepherosa Ziehau break; 3569cc86e17SSepherosa Ziehau 3579cc86e17SSepherosa Ziehau case EMX_RXDMRQ_IPV4: 3589cc86e17SSepherosa Ziehau if (staterr & E1000_RXD_STAT_IXSM) 3599cc86e17SSepherosa Ziehau return NULL; 3609cc86e17SSepherosa Ziehau 3619cc86e17SSepherosa Ziehau if ((staterr & 3629cc86e17SSepherosa Ziehau (E1000_RXD_STAT_TCPCS | E1000_RXDEXT_STATERR_TCPE)) == 3639cc86e17SSepherosa Ziehau E1000_RXD_STAT_TCPCS) { 3649cc86e17SSepherosa Ziehau pi->pi_netisr = NETISR_IP; 3659cc86e17SSepherosa Ziehau pi->pi_flags = 0; 3669cc86e17SSepherosa Ziehau pi->pi_l3proto = IPPROTO_UDP; 3679cc86e17SSepherosa Ziehau break; 3689cc86e17SSepherosa Ziehau } 3699cc86e17SSepherosa Ziehau /* FALL THROUGH */ 3709cc86e17SSepherosa Ziehau default: 3719cc86e17SSepherosa Ziehau return NULL; 3729cc86e17SSepherosa Ziehau } 3739cc86e17SSepherosa Ziehau 3749cc86e17SSepherosa Ziehau m->m_flags |= M_HASH; 3759cc86e17SSepherosa Ziehau m->m_pkthdr.hash = toeplitz_hash(hash); 3769cc86e17SSepherosa Ziehau return pi; 3779cc86e17SSepherosa Ziehau } 3789cc86e17SSepherosa Ziehau 3795330213cSSepherosa Ziehau static int 3805330213cSSepherosa Ziehau emx_probe(device_t dev) 3815330213cSSepherosa Ziehau { 3825330213cSSepherosa Ziehau const struct emx_device *d; 3835330213cSSepherosa Ziehau uint16_t vid, did; 3845330213cSSepherosa Ziehau 3855330213cSSepherosa Ziehau vid = pci_get_vendor(dev); 3865330213cSSepherosa Ziehau did = pci_get_device(dev); 3875330213cSSepherosa Ziehau 3885330213cSSepherosa Ziehau for (d = emx_devices; d->desc != NULL; ++d) { 3895330213cSSepherosa Ziehau if (vid == d->vid && did == d->did) { 3905330213cSSepherosa Ziehau device_set_desc(dev, d->desc); 3915330213cSSepherosa Ziehau device_set_async_attach(dev, TRUE); 3925330213cSSepherosa Ziehau return 0; 3935330213cSSepherosa Ziehau } 3945330213cSSepherosa Ziehau } 3955330213cSSepherosa Ziehau return ENXIO; 3965330213cSSepherosa Ziehau } 3975330213cSSepherosa Ziehau 3985330213cSSepherosa Ziehau static int 3995330213cSSepherosa Ziehau emx_attach(device_t dev) 4005330213cSSepherosa Ziehau { 4015330213cSSepherosa Ziehau struct emx_softc *sc = device_get_softc(dev); 4025330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 403*7fb43956SSepherosa Ziehau int error = 0, i; 404704b6287SSepherosa Ziehau u_int intr_flags; 4052d0e5700SSepherosa Ziehau uint16_t eeprom_data, device_id, apme_mask; 4065330213cSSepherosa Ziehau 4076d435846SSepherosa Ziehau lwkt_serialize_init(&sc->main_serialize); 4086d435846SSepherosa Ziehau lwkt_serialize_init(&sc->tx_serialize); 4096d435846SSepherosa Ziehau for (i = 0; i < EMX_NRX_RING; ++i) 4106d435846SSepherosa Ziehau lwkt_serialize_init(&sc->rx_data[i].rx_serialize); 4116d435846SSepherosa Ziehau 4126d435846SSepherosa Ziehau i = 0; 4136d435846SSepherosa Ziehau sc->serializes[i++] = &sc->main_serialize; 4146d435846SSepherosa Ziehau sc->serializes[i++] = &sc->tx_serialize; 4156d435846SSepherosa Ziehau sc->serializes[i++] = &sc->rx_data[0].rx_serialize; 4166d435846SSepherosa Ziehau sc->serializes[i++] = &sc->rx_data[1].rx_serialize; 4176d435846SSepherosa Ziehau KKASSERT(i == EMX_NSERIALIZE); 4186d435846SSepherosa Ziehau 419c2022416SSepherosa Ziehau callout_init_mp(&sc->timer); 4205330213cSSepherosa Ziehau 4215330213cSSepherosa Ziehau sc->dev = sc->osdep.dev = dev; 4225330213cSSepherosa Ziehau 4235330213cSSepherosa Ziehau /* 4245330213cSSepherosa Ziehau * Determine hardware and mac type 4255330213cSSepherosa Ziehau */ 4265330213cSSepherosa Ziehau sc->hw.vendor_id = pci_get_vendor(dev); 4275330213cSSepherosa Ziehau sc->hw.device_id = pci_get_device(dev); 4285330213cSSepherosa Ziehau sc->hw.revision_id = pci_get_revid(dev); 4295330213cSSepherosa Ziehau sc->hw.subsystem_vendor_id = pci_get_subvendor(dev); 4305330213cSSepherosa Ziehau sc->hw.subsystem_device_id = pci_get_subdevice(dev); 4315330213cSSepherosa Ziehau 4325330213cSSepherosa Ziehau if (e1000_set_mac_type(&sc->hw)) 4335330213cSSepherosa Ziehau return ENXIO; 4345330213cSSepherosa Ziehau 4355330213cSSepherosa Ziehau /* Enable bus mastering */ 4365330213cSSepherosa Ziehau pci_enable_busmaster(dev); 4375330213cSSepherosa Ziehau 4385330213cSSepherosa Ziehau /* 4395330213cSSepherosa Ziehau * Allocate IO memory 4405330213cSSepherosa Ziehau */ 4415330213cSSepherosa Ziehau sc->memory_rid = EMX_BAR_MEM; 4425330213cSSepherosa Ziehau sc->memory = bus_alloc_resource_any(dev, SYS_RES_MEMORY, 4435330213cSSepherosa Ziehau &sc->memory_rid, RF_ACTIVE); 4445330213cSSepherosa Ziehau if (sc->memory == NULL) { 4455330213cSSepherosa Ziehau device_printf(dev, "Unable to allocate bus resource: memory\n"); 4465330213cSSepherosa Ziehau error = ENXIO; 4475330213cSSepherosa Ziehau goto fail; 4485330213cSSepherosa Ziehau } 4495330213cSSepherosa Ziehau sc->osdep.mem_bus_space_tag = rman_get_bustag(sc->memory); 4505330213cSSepherosa Ziehau sc->osdep.mem_bus_space_handle = rman_get_bushandle(sc->memory); 4515330213cSSepherosa Ziehau 4525330213cSSepherosa Ziehau /* XXX This is quite goofy, it is not actually used */ 4535330213cSSepherosa Ziehau sc->hw.hw_addr = (uint8_t *)&sc->osdep.mem_bus_space_handle; 4545330213cSSepherosa Ziehau 4555330213cSSepherosa Ziehau /* 4565330213cSSepherosa Ziehau * Allocate interrupt 4575330213cSSepherosa Ziehau */ 458*7fb43956SSepherosa Ziehau sc->intr_type = pci_alloc_1intr(dev, emx_msi_enable, 459*7fb43956SSepherosa Ziehau &sc->intr_rid, &intr_flags); 460704b6287SSepherosa Ziehau 4615330213cSSepherosa Ziehau sc->intr_res = bus_alloc_resource_any(dev, SYS_RES_IRQ, &sc->intr_rid, 462704b6287SSepherosa Ziehau intr_flags); 4635330213cSSepherosa Ziehau if (sc->intr_res == NULL) { 4645330213cSSepherosa Ziehau device_printf(dev, "Unable to allocate bus resource: " 4655330213cSSepherosa Ziehau "interrupt\n"); 4665330213cSSepherosa Ziehau error = ENXIO; 4675330213cSSepherosa Ziehau goto fail; 4685330213cSSepherosa Ziehau } 4695330213cSSepherosa Ziehau 4705330213cSSepherosa Ziehau /* Save PCI command register for Shared Code */ 4715330213cSSepherosa Ziehau sc->hw.bus.pci_cmd_word = pci_read_config(dev, PCIR_COMMAND, 2); 4725330213cSSepherosa Ziehau sc->hw.back = &sc->osdep; 4735330213cSSepherosa Ziehau 4745330213cSSepherosa Ziehau /* Do Shared Code initialization */ 4755330213cSSepherosa Ziehau if (e1000_setup_init_funcs(&sc->hw, TRUE)) { 4765330213cSSepherosa Ziehau device_printf(dev, "Setup of Shared code failed\n"); 4775330213cSSepherosa Ziehau error = ENXIO; 4785330213cSSepherosa Ziehau goto fail; 4795330213cSSepherosa Ziehau } 4805330213cSSepherosa Ziehau e1000_get_bus_info(&sc->hw); 4815330213cSSepherosa Ziehau 4825330213cSSepherosa Ziehau sc->hw.mac.autoneg = EMX_DO_AUTO_NEG; 4835330213cSSepherosa Ziehau sc->hw.phy.autoneg_wait_to_complete = FALSE; 4845330213cSSepherosa Ziehau sc->hw.phy.autoneg_advertised = EMX_AUTONEG_ADV_DEFAULT; 4855330213cSSepherosa Ziehau 4865330213cSSepherosa Ziehau /* 4875330213cSSepherosa Ziehau * Interrupt throttle rate 4885330213cSSepherosa Ziehau */ 4895330213cSSepherosa Ziehau if (emx_int_throttle_ceil == 0) { 4905330213cSSepherosa Ziehau sc->int_throttle_ceil = 0; 4915330213cSSepherosa Ziehau } else { 4925330213cSSepherosa Ziehau int throttle = emx_int_throttle_ceil; 4935330213cSSepherosa Ziehau 4945330213cSSepherosa Ziehau if (throttle < 0) 4955330213cSSepherosa Ziehau throttle = EMX_DEFAULT_ITR; 4965330213cSSepherosa Ziehau 4975330213cSSepherosa Ziehau /* Recalculate the tunable value to get the exact frequency. */ 4985330213cSSepherosa Ziehau throttle = 1000000000 / 256 / throttle; 4995330213cSSepherosa Ziehau 5005330213cSSepherosa Ziehau /* Upper 16bits of ITR is reserved and should be zero */ 5015330213cSSepherosa Ziehau if (throttle & 0xffff0000) 5025330213cSSepherosa Ziehau throttle = 1000000000 / 256 / EMX_DEFAULT_ITR; 5035330213cSSepherosa Ziehau 5045330213cSSepherosa Ziehau sc->int_throttle_ceil = 1000000000 / 256 / throttle; 5055330213cSSepherosa Ziehau } 5065330213cSSepherosa Ziehau 5075330213cSSepherosa Ziehau e1000_init_script_state_82541(&sc->hw, TRUE); 5085330213cSSepherosa Ziehau e1000_set_tbi_compatibility_82543(&sc->hw, TRUE); 5095330213cSSepherosa Ziehau 5105330213cSSepherosa Ziehau /* Copper options */ 5115330213cSSepherosa Ziehau if (sc->hw.phy.media_type == e1000_media_type_copper) { 5125330213cSSepherosa Ziehau sc->hw.phy.mdix = EMX_AUTO_ALL_MODES; 5135330213cSSepherosa Ziehau sc->hw.phy.disable_polarity_correction = FALSE; 5145330213cSSepherosa Ziehau sc->hw.phy.ms_type = EMX_MASTER_SLAVE; 5155330213cSSepherosa Ziehau } 5165330213cSSepherosa Ziehau 5175330213cSSepherosa Ziehau /* Set the frame limits assuming standard ethernet sized frames. */ 5185330213cSSepherosa Ziehau sc->max_frame_size = ETHERMTU + ETHER_HDR_LEN + ETHER_CRC_LEN; 5195330213cSSepherosa Ziehau sc->min_frame_size = ETHER_MIN_LEN; 5205330213cSSepherosa Ziehau 5215330213cSSepherosa Ziehau /* This controls when hardware reports transmit completion status. */ 5225330213cSSepherosa Ziehau sc->hw.mac.report_tx_early = 1; 5235330213cSSepherosa Ziehau 52465c7a6afSSepherosa Ziehau /* Calculate # of RX rings */ 5258434a83bSSepherosa Ziehau if (ncpus > 1) 52665c7a6afSSepherosa Ziehau sc->rx_ring_cnt = EMX_NRX_RING; 52765c7a6afSSepherosa Ziehau else 52865c7a6afSSepherosa Ziehau sc->rx_ring_cnt = 1; 5298434a83bSSepherosa Ziehau sc->rx_ring_inuse = sc->rx_ring_cnt; 53065c7a6afSSepherosa Ziehau 531071699f8SSepherosa Ziehau /* Allocate RX/TX rings' busdma(9) stuffs */ 532071699f8SSepherosa Ziehau error = emx_dma_alloc(sc); 533071699f8SSepherosa Ziehau if (error) 5345330213cSSepherosa Ziehau goto fail; 535e5b3bcc4SSepherosa Ziehau 5362d0e5700SSepherosa Ziehau /* Allocate multicast array memory. */ 5372d0e5700SSepherosa Ziehau sc->mta = kmalloc(ETH_ADDR_LEN * EMX_MCAST_ADDR_MAX, 5382d0e5700SSepherosa Ziehau M_DEVBUF, M_WAITOK); 5392d0e5700SSepherosa Ziehau 5402d0e5700SSepherosa Ziehau /* Indicate SOL/IDER usage */ 5412d0e5700SSepherosa Ziehau if (e1000_check_reset_block(&sc->hw)) { 5422d0e5700SSepherosa Ziehau device_printf(dev, 5432d0e5700SSepherosa Ziehau "PHY reset is blocked due to SOL/IDER session.\n"); 5442d0e5700SSepherosa Ziehau } 5452d0e5700SSepherosa Ziehau 5462d0e5700SSepherosa Ziehau /* 5472d0e5700SSepherosa Ziehau * Start from a known state, this is important in reading the 5482d0e5700SSepherosa Ziehau * nvm and mac from that. 5492d0e5700SSepherosa Ziehau */ 5502d0e5700SSepherosa Ziehau e1000_reset_hw(&sc->hw); 5512d0e5700SSepherosa Ziehau 5525330213cSSepherosa Ziehau /* Make sure we have a good EEPROM before we read from it */ 5535330213cSSepherosa Ziehau if (e1000_validate_nvm_checksum(&sc->hw) < 0) { 5545330213cSSepherosa Ziehau /* 5555330213cSSepherosa Ziehau * Some PCI-E parts fail the first check due to 5565330213cSSepherosa Ziehau * the link being in sleep state, call it again, 5575330213cSSepherosa Ziehau * if it fails a second time its a real issue. 5585330213cSSepherosa Ziehau */ 5595330213cSSepherosa Ziehau if (e1000_validate_nvm_checksum(&sc->hw) < 0) { 5605330213cSSepherosa Ziehau device_printf(dev, 5615330213cSSepherosa Ziehau "The EEPROM Checksum Is Not Valid\n"); 5625330213cSSepherosa Ziehau error = EIO; 5635330213cSSepherosa Ziehau goto fail; 5645330213cSSepherosa Ziehau } 5655330213cSSepherosa Ziehau } 5665330213cSSepherosa Ziehau 5675330213cSSepherosa Ziehau /* Copy the permanent MAC address out of the EEPROM */ 5685330213cSSepherosa Ziehau if (e1000_read_mac_addr(&sc->hw) < 0) { 5695330213cSSepherosa Ziehau device_printf(dev, "EEPROM read error while reading MAC" 5705330213cSSepherosa Ziehau " address\n"); 5715330213cSSepherosa Ziehau error = EIO; 5725330213cSSepherosa Ziehau goto fail; 5735330213cSSepherosa Ziehau } 5745330213cSSepherosa Ziehau if (!emx_is_valid_eaddr(sc->hw.mac.addr)) { 5755330213cSSepherosa Ziehau device_printf(dev, "Invalid MAC address\n"); 5765330213cSSepherosa Ziehau error = EIO; 5775330213cSSepherosa Ziehau goto fail; 5785330213cSSepherosa Ziehau } 5795330213cSSepherosa Ziehau 5805330213cSSepherosa Ziehau /* Determine if we have to control management hardware */ 5815330213cSSepherosa Ziehau sc->has_manage = e1000_enable_mng_pass_thru(&sc->hw); 5825330213cSSepherosa Ziehau 5835330213cSSepherosa Ziehau /* 5845330213cSSepherosa Ziehau * Setup Wake-on-Lan 5855330213cSSepherosa Ziehau */ 5862d0e5700SSepherosa Ziehau apme_mask = EMX_EEPROM_APME; 5872d0e5700SSepherosa Ziehau eeprom_data = 0; 5885330213cSSepherosa Ziehau switch (sc->hw.mac.type) { 5892d0e5700SSepherosa Ziehau case e1000_82573: 5902d0e5700SSepherosa Ziehau sc->has_amt = 1; 5912d0e5700SSepherosa Ziehau /* FALL THROUGH */ 5922d0e5700SSepherosa Ziehau 5935330213cSSepherosa Ziehau case e1000_82571: 5942d0e5700SSepherosa Ziehau case e1000_82572: 5955330213cSSepherosa Ziehau case e1000_80003es2lan: 5965330213cSSepherosa Ziehau if (sc->hw.bus.func == 1) { 5975330213cSSepherosa Ziehau e1000_read_nvm(&sc->hw, 5985330213cSSepherosa Ziehau NVM_INIT_CONTROL3_PORT_B, 1, &eeprom_data); 5995330213cSSepherosa Ziehau } else { 6005330213cSSepherosa Ziehau e1000_read_nvm(&sc->hw, 6015330213cSSepherosa Ziehau NVM_INIT_CONTROL3_PORT_A, 1, &eeprom_data); 6025330213cSSepherosa Ziehau } 6035330213cSSepherosa Ziehau break; 6045330213cSSepherosa Ziehau 6055330213cSSepherosa Ziehau default: 6062d0e5700SSepherosa Ziehau e1000_read_nvm(&sc->hw, 6072d0e5700SSepherosa Ziehau NVM_INIT_CONTROL3_PORT_A, 1, &eeprom_data); 6085330213cSSepherosa Ziehau break; 6095330213cSSepherosa Ziehau } 6102d0e5700SSepherosa Ziehau if (eeprom_data & apme_mask) 6112d0e5700SSepherosa Ziehau sc->wol = E1000_WUFC_MAG | E1000_WUFC_MC; 6122d0e5700SSepherosa Ziehau 6135330213cSSepherosa Ziehau /* 6145330213cSSepherosa Ziehau * We have the eeprom settings, now apply the special cases 6155330213cSSepherosa Ziehau * where the eeprom may be wrong or the board won't support 6165330213cSSepherosa Ziehau * wake on lan on a particular port 6175330213cSSepherosa Ziehau */ 6185330213cSSepherosa Ziehau device_id = pci_get_device(dev); 6195330213cSSepherosa Ziehau switch (device_id) { 6205330213cSSepherosa Ziehau case E1000_DEV_ID_82571EB_FIBER: 6215330213cSSepherosa Ziehau /* 6225330213cSSepherosa Ziehau * Wake events only supported on port A for dual fiber 6235330213cSSepherosa Ziehau * regardless of eeprom setting 6245330213cSSepherosa Ziehau */ 6255330213cSSepherosa Ziehau if (E1000_READ_REG(&sc->hw, E1000_STATUS) & 6265330213cSSepherosa Ziehau E1000_STATUS_FUNC_1) 6275330213cSSepherosa Ziehau sc->wol = 0; 6285330213cSSepherosa Ziehau break; 6295330213cSSepherosa Ziehau 6305330213cSSepherosa Ziehau case E1000_DEV_ID_82571EB_QUAD_COPPER: 6315330213cSSepherosa Ziehau case E1000_DEV_ID_82571EB_QUAD_FIBER: 6325330213cSSepherosa Ziehau case E1000_DEV_ID_82571EB_QUAD_COPPER_LP: 6335330213cSSepherosa Ziehau /* if quad port sc, disable WoL on all but port A */ 6345330213cSSepherosa Ziehau if (emx_global_quad_port_a != 0) 6355330213cSSepherosa Ziehau sc->wol = 0; 6365330213cSSepherosa Ziehau /* Reset for multiple quad port adapters */ 6375330213cSSepherosa Ziehau if (++emx_global_quad_port_a == 4) 6385330213cSSepherosa Ziehau emx_global_quad_port_a = 0; 6395330213cSSepherosa Ziehau break; 6405330213cSSepherosa Ziehau } 6415330213cSSepherosa Ziehau 6425330213cSSepherosa Ziehau /* XXX disable wol */ 6435330213cSSepherosa Ziehau sc->wol = 0; 6445330213cSSepherosa Ziehau 6452d0e5700SSepherosa Ziehau /* Setup OS specific network interface */ 6462d0e5700SSepherosa Ziehau emx_setup_ifp(sc); 6472d0e5700SSepherosa Ziehau 6482d0e5700SSepherosa Ziehau /* Add sysctl tree, must after em_setup_ifp() */ 6492d0e5700SSepherosa Ziehau emx_add_sysctl(sc); 6502d0e5700SSepherosa Ziehau 6512d0e5700SSepherosa Ziehau /* Reset the hardware */ 6522d0e5700SSepherosa Ziehau error = emx_reset(sc); 6532d0e5700SSepherosa Ziehau if (error) { 6542d0e5700SSepherosa Ziehau device_printf(dev, "Unable to reset the hardware\n"); 6552d0e5700SSepherosa Ziehau goto fail; 6562d0e5700SSepherosa Ziehau } 6572d0e5700SSepherosa Ziehau 6582d0e5700SSepherosa Ziehau /* Initialize statistics */ 6592d0e5700SSepherosa Ziehau emx_update_stats(sc); 6602d0e5700SSepherosa Ziehau 6612d0e5700SSepherosa Ziehau sc->hw.mac.get_link_status = 1; 6622d0e5700SSepherosa Ziehau emx_update_link_status(sc); 6632d0e5700SSepherosa Ziehau 6645330213cSSepherosa Ziehau sc->spare_tx_desc = EMX_TX_SPARE; 6655330213cSSepherosa Ziehau 6665330213cSSepherosa Ziehau /* 6675330213cSSepherosa Ziehau * Keep following relationship between spare_tx_desc, oact_tx_desc 6685330213cSSepherosa Ziehau * and tx_int_nsegs: 6695330213cSSepherosa Ziehau * (spare_tx_desc + EMX_TX_RESERVED) <= 6705330213cSSepherosa Ziehau * oact_tx_desc <= EMX_TX_OACTIVE_MAX <= tx_int_nsegs 6715330213cSSepherosa Ziehau */ 6725330213cSSepherosa Ziehau sc->oact_tx_desc = sc->num_tx_desc / 8; 6735330213cSSepherosa Ziehau if (sc->oact_tx_desc > EMX_TX_OACTIVE_MAX) 6745330213cSSepherosa Ziehau sc->oact_tx_desc = EMX_TX_OACTIVE_MAX; 6755330213cSSepherosa Ziehau if (sc->oact_tx_desc < sc->spare_tx_desc + EMX_TX_RESERVED) 6765330213cSSepherosa Ziehau sc->oact_tx_desc = sc->spare_tx_desc + EMX_TX_RESERVED; 6775330213cSSepherosa Ziehau 6785330213cSSepherosa Ziehau sc->tx_int_nsegs = sc->num_tx_desc / 16; 6795330213cSSepherosa Ziehau if (sc->tx_int_nsegs < sc->oact_tx_desc) 6805330213cSSepherosa Ziehau sc->tx_int_nsegs = sc->oact_tx_desc; 6815330213cSSepherosa Ziehau 6822d0e5700SSepherosa Ziehau /* Non-AMT based hardware can now take control from firmware */ 6832d0e5700SSepherosa Ziehau if (sc->has_manage && !sc->has_amt) 6842d0e5700SSepherosa Ziehau emx_get_hw_control(sc); 6852d0e5700SSepherosa Ziehau 6865330213cSSepherosa Ziehau error = bus_setup_intr(dev, sc->intr_res, INTR_MPSAFE, emx_intr, sc, 6876d435846SSepherosa Ziehau &sc->intr_tag, &sc->main_serialize); 6885330213cSSepherosa Ziehau if (error) { 6895330213cSSepherosa Ziehau device_printf(dev, "Failed to register interrupt handler"); 6905330213cSSepherosa Ziehau ether_ifdetach(&sc->arpcom.ac_if); 6915330213cSSepherosa Ziehau goto fail; 6925330213cSSepherosa Ziehau } 6935330213cSSepherosa Ziehau 694704b6287SSepherosa Ziehau ifp->if_cpuid = rman_get_cpuid(sc->intr_res); 6955330213cSSepherosa Ziehau KKASSERT(ifp->if_cpuid >= 0 && ifp->if_cpuid < ncpus); 6965330213cSSepherosa Ziehau return (0); 6975330213cSSepherosa Ziehau fail: 6985330213cSSepherosa Ziehau emx_detach(dev); 6995330213cSSepherosa Ziehau return (error); 7005330213cSSepherosa Ziehau } 7015330213cSSepherosa Ziehau 7025330213cSSepherosa Ziehau static int 7035330213cSSepherosa Ziehau emx_detach(device_t dev) 7045330213cSSepherosa Ziehau { 7055330213cSSepherosa Ziehau struct emx_softc *sc = device_get_softc(dev); 7065330213cSSepherosa Ziehau 7075330213cSSepherosa Ziehau if (device_is_attached(dev)) { 7085330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 7095330213cSSepherosa Ziehau 7106d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 7115330213cSSepherosa Ziehau 7125330213cSSepherosa Ziehau emx_stop(sc); 7135330213cSSepherosa Ziehau 7145330213cSSepherosa Ziehau e1000_phy_hw_reset(&sc->hw); 7155330213cSSepherosa Ziehau 7165330213cSSepherosa Ziehau emx_rel_mgmt(sc); 7175330213cSSepherosa Ziehau emx_rel_hw_control(sc); 7185330213cSSepherosa Ziehau 7195330213cSSepherosa Ziehau if (sc->wol) { 7205330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_WUC, E1000_WUC_PME_EN); 7215330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_WUFC, sc->wol); 7225330213cSSepherosa Ziehau emx_enable_wol(dev); 7235330213cSSepherosa Ziehau } 7245330213cSSepherosa Ziehau 7255330213cSSepherosa Ziehau bus_teardown_intr(dev, sc->intr_res, sc->intr_tag); 7265330213cSSepherosa Ziehau 7276d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 7285330213cSSepherosa Ziehau 7295330213cSSepherosa Ziehau ether_ifdetach(ifp); 7302d0e5700SSepherosa Ziehau } else { 7312d0e5700SSepherosa Ziehau emx_rel_hw_control(sc); 7325330213cSSepherosa Ziehau } 7335330213cSSepherosa Ziehau bus_generic_detach(dev); 7345330213cSSepherosa Ziehau 7355330213cSSepherosa Ziehau if (sc->intr_res != NULL) { 7365330213cSSepherosa Ziehau bus_release_resource(dev, SYS_RES_IRQ, sc->intr_rid, 7375330213cSSepherosa Ziehau sc->intr_res); 7385330213cSSepherosa Ziehau } 7395330213cSSepherosa Ziehau 740*7fb43956SSepherosa Ziehau if (sc->intr_type == PCI_INTR_TYPE_MSI) 741704b6287SSepherosa Ziehau pci_release_msi(dev); 742704b6287SSepherosa Ziehau 7435330213cSSepherosa Ziehau if (sc->memory != NULL) { 7445330213cSSepherosa Ziehau bus_release_resource(dev, SYS_RES_MEMORY, sc->memory_rid, 7455330213cSSepherosa Ziehau sc->memory); 7465330213cSSepherosa Ziehau } 7475330213cSSepherosa Ziehau 748071699f8SSepherosa Ziehau emx_dma_free(sc); 7495330213cSSepherosa Ziehau 7505330213cSSepherosa Ziehau /* Free sysctl tree */ 7515330213cSSepherosa Ziehau if (sc->sysctl_tree != NULL) 7525330213cSSepherosa Ziehau sysctl_ctx_free(&sc->sysctl_ctx); 7535330213cSSepherosa Ziehau 7545330213cSSepherosa Ziehau return (0); 7555330213cSSepherosa Ziehau } 7565330213cSSepherosa Ziehau 7575330213cSSepherosa Ziehau static int 7585330213cSSepherosa Ziehau emx_shutdown(device_t dev) 7595330213cSSepherosa Ziehau { 7605330213cSSepherosa Ziehau return emx_suspend(dev); 7615330213cSSepherosa Ziehau } 7625330213cSSepherosa Ziehau 7635330213cSSepherosa Ziehau static int 7645330213cSSepherosa Ziehau emx_suspend(device_t dev) 7655330213cSSepherosa Ziehau { 7665330213cSSepherosa Ziehau struct emx_softc *sc = device_get_softc(dev); 7675330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 7685330213cSSepherosa Ziehau 7696d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 7705330213cSSepherosa Ziehau 7715330213cSSepherosa Ziehau emx_stop(sc); 7725330213cSSepherosa Ziehau 7735330213cSSepherosa Ziehau emx_rel_mgmt(sc); 7745330213cSSepherosa Ziehau emx_rel_hw_control(sc); 7755330213cSSepherosa Ziehau 7765330213cSSepherosa Ziehau if (sc->wol) { 7775330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_WUC, E1000_WUC_PME_EN); 7785330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_WUFC, sc->wol); 7795330213cSSepherosa Ziehau emx_enable_wol(dev); 7805330213cSSepherosa Ziehau } 7815330213cSSepherosa Ziehau 7826d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 7835330213cSSepherosa Ziehau 7845330213cSSepherosa Ziehau return bus_generic_suspend(dev); 7855330213cSSepherosa Ziehau } 7865330213cSSepherosa Ziehau 7875330213cSSepherosa Ziehau static int 7885330213cSSepherosa Ziehau emx_resume(device_t dev) 7895330213cSSepherosa Ziehau { 7905330213cSSepherosa Ziehau struct emx_softc *sc = device_get_softc(dev); 7915330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 7925330213cSSepherosa Ziehau 7936d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 7945330213cSSepherosa Ziehau 7955330213cSSepherosa Ziehau emx_init(sc); 7965330213cSSepherosa Ziehau emx_get_mgmt(sc); 7975330213cSSepherosa Ziehau if_devstart(ifp); 7985330213cSSepherosa Ziehau 7996d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 8005330213cSSepherosa Ziehau 8015330213cSSepherosa Ziehau return bus_generic_resume(dev); 8025330213cSSepherosa Ziehau } 8035330213cSSepherosa Ziehau 8045330213cSSepherosa Ziehau static void 8055330213cSSepherosa Ziehau emx_start(struct ifnet *ifp) 8065330213cSSepherosa Ziehau { 8075330213cSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 8085330213cSSepherosa Ziehau struct mbuf *m_head; 8095330213cSSepherosa Ziehau 8106d435846SSepherosa Ziehau ASSERT_SERIALIZED(&sc->tx_serialize); 8115330213cSSepherosa Ziehau 8125330213cSSepherosa Ziehau if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING) 8135330213cSSepherosa Ziehau return; 8145330213cSSepherosa Ziehau 8155330213cSSepherosa Ziehau if (!sc->link_active) { 8165330213cSSepherosa Ziehau ifq_purge(&ifp->if_snd); 8175330213cSSepherosa Ziehau return; 8185330213cSSepherosa Ziehau } 8195330213cSSepherosa Ziehau 8205330213cSSepherosa Ziehau while (!ifq_is_empty(&ifp->if_snd)) { 8215330213cSSepherosa Ziehau /* Now do we at least have a minimal? */ 8225330213cSSepherosa Ziehau if (EMX_IS_OACTIVE(sc)) { 8235330213cSSepherosa Ziehau emx_tx_collect(sc); 8245330213cSSepherosa Ziehau if (EMX_IS_OACTIVE(sc)) { 8255330213cSSepherosa Ziehau ifp->if_flags |= IFF_OACTIVE; 8265330213cSSepherosa Ziehau sc->no_tx_desc_avail1++; 8275330213cSSepherosa Ziehau break; 8285330213cSSepherosa Ziehau } 8295330213cSSepherosa Ziehau } 8305330213cSSepherosa Ziehau 8315330213cSSepherosa Ziehau logif(pkt_txqueue); 8325330213cSSepherosa Ziehau m_head = ifq_dequeue(&ifp->if_snd, NULL); 8335330213cSSepherosa Ziehau if (m_head == NULL) 8345330213cSSepherosa Ziehau break; 8355330213cSSepherosa Ziehau 8365330213cSSepherosa Ziehau if (emx_encap(sc, &m_head)) { 8375330213cSSepherosa Ziehau ifp->if_oerrors++; 8385330213cSSepherosa Ziehau emx_tx_collect(sc); 8395330213cSSepherosa Ziehau continue; 8405330213cSSepherosa Ziehau } 8415330213cSSepherosa Ziehau 8425330213cSSepherosa Ziehau /* Send a copy of the frame to the BPF listener */ 8435330213cSSepherosa Ziehau ETHER_BPF_MTAP(ifp, m_head); 8445330213cSSepherosa Ziehau 8455330213cSSepherosa Ziehau /* Set timeout in case hardware has problems transmitting. */ 8465330213cSSepherosa Ziehau ifp->if_timer = EMX_TX_TIMEOUT; 8475330213cSSepherosa Ziehau } 8485330213cSSepherosa Ziehau } 8495330213cSSepherosa Ziehau 8505330213cSSepherosa Ziehau static int 8515330213cSSepherosa Ziehau emx_ioctl(struct ifnet *ifp, u_long command, caddr_t data, struct ucred *cr) 8525330213cSSepherosa Ziehau { 8535330213cSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 8545330213cSSepherosa Ziehau struct ifreq *ifr = (struct ifreq *)data; 8555330213cSSepherosa Ziehau uint16_t eeprom_data = 0; 8565330213cSSepherosa Ziehau int max_frame_size, mask, reinit; 8575330213cSSepherosa Ziehau int error = 0; 8585330213cSSepherosa Ziehau 8592c9effcfSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 8605330213cSSepherosa Ziehau 8615330213cSSepherosa Ziehau switch (command) { 8625330213cSSepherosa Ziehau case SIOCSIFMTU: 8635330213cSSepherosa Ziehau switch (sc->hw.mac.type) { 8645330213cSSepherosa Ziehau case e1000_82573: 8655330213cSSepherosa Ziehau /* 8665330213cSSepherosa Ziehau * 82573 only supports jumbo frames 8675330213cSSepherosa Ziehau * if ASPM is disabled. 8685330213cSSepherosa Ziehau */ 8695330213cSSepherosa Ziehau e1000_read_nvm(&sc->hw, NVM_INIT_3GIO_3, 1, 8705330213cSSepherosa Ziehau &eeprom_data); 8715330213cSSepherosa Ziehau if (eeprom_data & NVM_WORD1A_ASPM_MASK) { 8725330213cSSepherosa Ziehau max_frame_size = ETHER_MAX_LEN; 8735330213cSSepherosa Ziehau break; 8745330213cSSepherosa Ziehau } 8755330213cSSepherosa Ziehau /* FALL THROUGH */ 8765330213cSSepherosa Ziehau 8775330213cSSepherosa Ziehau /* Limit Jumbo Frame size */ 8785330213cSSepherosa Ziehau case e1000_82571: 8795330213cSSepherosa Ziehau case e1000_82572: 8805330213cSSepherosa Ziehau case e1000_82574: 8815330213cSSepherosa Ziehau case e1000_80003es2lan: 8825330213cSSepherosa Ziehau max_frame_size = 9234; 8835330213cSSepherosa Ziehau break; 8845330213cSSepherosa Ziehau 8855330213cSSepherosa Ziehau default: 8865330213cSSepherosa Ziehau max_frame_size = MAX_JUMBO_FRAME_SIZE; 8875330213cSSepherosa Ziehau break; 8885330213cSSepherosa Ziehau } 8895330213cSSepherosa Ziehau if (ifr->ifr_mtu > max_frame_size - ETHER_HDR_LEN - 8905330213cSSepherosa Ziehau ETHER_CRC_LEN) { 8915330213cSSepherosa Ziehau error = EINVAL; 8925330213cSSepherosa Ziehau break; 8935330213cSSepherosa Ziehau } 8945330213cSSepherosa Ziehau 8955330213cSSepherosa Ziehau ifp->if_mtu = ifr->ifr_mtu; 8965330213cSSepherosa Ziehau sc->max_frame_size = ifp->if_mtu + ETHER_HDR_LEN + 8975330213cSSepherosa Ziehau ETHER_CRC_LEN; 8985330213cSSepherosa Ziehau 8995330213cSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) 9005330213cSSepherosa Ziehau emx_init(sc); 9015330213cSSepherosa Ziehau break; 9025330213cSSepherosa Ziehau 9035330213cSSepherosa Ziehau case SIOCSIFFLAGS: 9045330213cSSepherosa Ziehau if (ifp->if_flags & IFF_UP) { 9055330213cSSepherosa Ziehau if ((ifp->if_flags & IFF_RUNNING)) { 9065330213cSSepherosa Ziehau if ((ifp->if_flags ^ sc->if_flags) & 9075330213cSSepherosa Ziehau (IFF_PROMISC | IFF_ALLMULTI)) { 9085330213cSSepherosa Ziehau emx_disable_promisc(sc); 9095330213cSSepherosa Ziehau emx_set_promisc(sc); 9105330213cSSepherosa Ziehau } 9115330213cSSepherosa Ziehau } else { 9125330213cSSepherosa Ziehau emx_init(sc); 9135330213cSSepherosa Ziehau } 9145330213cSSepherosa Ziehau } else if (ifp->if_flags & IFF_RUNNING) { 9155330213cSSepherosa Ziehau emx_stop(sc); 9165330213cSSepherosa Ziehau } 9175330213cSSepherosa Ziehau sc->if_flags = ifp->if_flags; 9185330213cSSepherosa Ziehau break; 9195330213cSSepherosa Ziehau 9205330213cSSepherosa Ziehau case SIOCADDMULTI: 9215330213cSSepherosa Ziehau case SIOCDELMULTI: 9225330213cSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) { 9235330213cSSepherosa Ziehau emx_disable_intr(sc); 9245330213cSSepherosa Ziehau emx_set_multi(sc); 925b3a7093fSSepherosa Ziehau #ifdef IFPOLL_ENABLE 926b3a7093fSSepherosa Ziehau if (!(ifp->if_flags & IFF_NPOLLING)) 9275330213cSSepherosa Ziehau #endif 9285330213cSSepherosa Ziehau emx_enable_intr(sc); 9295330213cSSepherosa Ziehau } 9305330213cSSepherosa Ziehau break; 9315330213cSSepherosa Ziehau 9325330213cSSepherosa Ziehau case SIOCSIFMEDIA: 9335330213cSSepherosa Ziehau /* Check SOL/IDER usage */ 9345330213cSSepherosa Ziehau if (e1000_check_reset_block(&sc->hw)) { 9355330213cSSepherosa Ziehau device_printf(sc->dev, "Media change is" 9365330213cSSepherosa Ziehau " blocked due to SOL/IDER session.\n"); 9375330213cSSepherosa Ziehau break; 9385330213cSSepherosa Ziehau } 9395330213cSSepherosa Ziehau /* FALL THROUGH */ 9405330213cSSepherosa Ziehau 9415330213cSSepherosa Ziehau case SIOCGIFMEDIA: 9425330213cSSepherosa Ziehau error = ifmedia_ioctl(ifp, ifr, &sc->media, command); 9435330213cSSepherosa Ziehau break; 9445330213cSSepherosa Ziehau 9455330213cSSepherosa Ziehau case SIOCSIFCAP: 9465330213cSSepherosa Ziehau reinit = 0; 9475330213cSSepherosa Ziehau mask = ifr->ifr_reqcap ^ ifp->if_capenable; 9485330213cSSepherosa Ziehau if (mask & IFCAP_HWCSUM) { 9495330213cSSepherosa Ziehau ifp->if_capenable ^= (mask & IFCAP_HWCSUM); 9505330213cSSepherosa Ziehau reinit = 1; 9515330213cSSepherosa Ziehau } 9525330213cSSepherosa Ziehau if (mask & IFCAP_VLAN_HWTAGGING) { 9535330213cSSepherosa Ziehau ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING; 9545330213cSSepherosa Ziehau reinit = 1; 9555330213cSSepherosa Ziehau } 9568434a83bSSepherosa Ziehau if (mask & IFCAP_RSS) { 9578434a83bSSepherosa Ziehau ifp->if_capenable ^= IFCAP_RSS; 9588434a83bSSepherosa Ziehau reinit = 1; 9598434a83bSSepherosa Ziehau } 9605330213cSSepherosa Ziehau if (reinit && (ifp->if_flags & IFF_RUNNING)) 9615330213cSSepherosa Ziehau emx_init(sc); 9625330213cSSepherosa Ziehau break; 9635330213cSSepherosa Ziehau 9645330213cSSepherosa Ziehau default: 9655330213cSSepherosa Ziehau error = ether_ioctl(ifp, command, data); 9665330213cSSepherosa Ziehau break; 9675330213cSSepherosa Ziehau } 9685330213cSSepherosa Ziehau return (error); 9695330213cSSepherosa Ziehau } 9705330213cSSepherosa Ziehau 9715330213cSSepherosa Ziehau static void 9725330213cSSepherosa Ziehau emx_watchdog(struct ifnet *ifp) 9735330213cSSepherosa Ziehau { 9745330213cSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 9755330213cSSepherosa Ziehau 9762c9effcfSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 9775330213cSSepherosa Ziehau 9785330213cSSepherosa Ziehau /* 9795330213cSSepherosa Ziehau * The timer is set to 5 every time start queues a packet. 9805330213cSSepherosa Ziehau * Then txeof keeps resetting it as long as it cleans at 9815330213cSSepherosa Ziehau * least one descriptor. 9825330213cSSepherosa Ziehau * Finally, anytime all descriptors are clean the timer is 9835330213cSSepherosa Ziehau * set to 0. 9845330213cSSepherosa Ziehau */ 9855330213cSSepherosa Ziehau 9865330213cSSepherosa Ziehau if (E1000_READ_REG(&sc->hw, E1000_TDT(0)) == 9875330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_TDH(0))) { 9885330213cSSepherosa Ziehau /* 9895330213cSSepherosa Ziehau * If we reach here, all TX jobs are completed and 9905330213cSSepherosa Ziehau * the TX engine should have been idled for some time. 9915330213cSSepherosa Ziehau * We don't need to call if_devstart() here. 9925330213cSSepherosa Ziehau */ 9935330213cSSepherosa Ziehau ifp->if_flags &= ~IFF_OACTIVE; 9945330213cSSepherosa Ziehau ifp->if_timer = 0; 9955330213cSSepherosa Ziehau return; 9965330213cSSepherosa Ziehau } 9975330213cSSepherosa Ziehau 9985330213cSSepherosa Ziehau /* 9995330213cSSepherosa Ziehau * If we are in this routine because of pause frames, then 10005330213cSSepherosa Ziehau * don't reset the hardware. 10015330213cSSepherosa Ziehau */ 10025330213cSSepherosa Ziehau if (E1000_READ_REG(&sc->hw, E1000_STATUS) & E1000_STATUS_TXOFF) { 10035330213cSSepherosa Ziehau ifp->if_timer = EMX_TX_TIMEOUT; 10045330213cSSepherosa Ziehau return; 10055330213cSSepherosa Ziehau } 10065330213cSSepherosa Ziehau 10075330213cSSepherosa Ziehau if (e1000_check_for_link(&sc->hw) == 0) 10085330213cSSepherosa Ziehau if_printf(ifp, "watchdog timeout -- resetting\n"); 10095330213cSSepherosa Ziehau 10105330213cSSepherosa Ziehau ifp->if_oerrors++; 10115330213cSSepherosa Ziehau sc->watchdog_events++; 10125330213cSSepherosa Ziehau 10135330213cSSepherosa Ziehau emx_init(sc); 10145330213cSSepherosa Ziehau 10155330213cSSepherosa Ziehau if (!ifq_is_empty(&ifp->if_snd)) 10165330213cSSepherosa Ziehau if_devstart(ifp); 10175330213cSSepherosa Ziehau } 10185330213cSSepherosa Ziehau 10195330213cSSepherosa Ziehau static void 10205330213cSSepherosa Ziehau emx_init(void *xsc) 10215330213cSSepherosa Ziehau { 10225330213cSSepherosa Ziehau struct emx_softc *sc = xsc; 10235330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 10245330213cSSepherosa Ziehau device_t dev = sc->dev; 10255330213cSSepherosa Ziehau uint32_t pba; 10263f939c23SSepherosa Ziehau int i; 10275330213cSSepherosa Ziehau 10282c9effcfSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 10295330213cSSepherosa Ziehau 10305330213cSSepherosa Ziehau emx_stop(sc); 10315330213cSSepherosa Ziehau 10325330213cSSepherosa Ziehau /* 10335330213cSSepherosa Ziehau * Packet Buffer Allocation (PBA) 10345330213cSSepherosa Ziehau * Writing PBA sets the receive portion of the buffer 10355330213cSSepherosa Ziehau * the remainder is used for the transmit buffer. 10365330213cSSepherosa Ziehau */ 10375330213cSSepherosa Ziehau switch (sc->hw.mac.type) { 10385330213cSSepherosa Ziehau /* Total Packet Buffer on these is 48K */ 10395330213cSSepherosa Ziehau case e1000_82571: 10405330213cSSepherosa Ziehau case e1000_82572: 10415330213cSSepherosa Ziehau case e1000_80003es2lan: 10425330213cSSepherosa Ziehau pba = E1000_PBA_32K; /* 32K for Rx, 16K for Tx */ 10435330213cSSepherosa Ziehau break; 10445330213cSSepherosa Ziehau 10455330213cSSepherosa Ziehau case e1000_82573: /* 82573: Total Packet Buffer is 32K */ 10465330213cSSepherosa Ziehau pba = E1000_PBA_12K; /* 12K for Rx, 20K for Tx */ 10475330213cSSepherosa Ziehau break; 10485330213cSSepherosa Ziehau 10495330213cSSepherosa Ziehau case e1000_82574: 10505330213cSSepherosa Ziehau pba = E1000_PBA_20K; /* 20K for Rx, 20K for Tx */ 10515330213cSSepherosa Ziehau break; 10525330213cSSepherosa Ziehau 10535330213cSSepherosa Ziehau default: 10545330213cSSepherosa Ziehau /* Devices before 82547 had a Packet Buffer of 64K. */ 10555330213cSSepherosa Ziehau if (sc->max_frame_size > 8192) 10565330213cSSepherosa Ziehau pba = E1000_PBA_40K; /* 40K for Rx, 24K for Tx */ 10575330213cSSepherosa Ziehau else 10585330213cSSepherosa Ziehau pba = E1000_PBA_48K; /* 48K for Rx, 16K for Tx */ 10595330213cSSepherosa Ziehau } 10605330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_PBA, pba); 10615330213cSSepherosa Ziehau 10625330213cSSepherosa Ziehau /* Get the latest mac address, User can use a LAA */ 10635330213cSSepherosa Ziehau bcopy(IF_LLADDR(ifp), sc->hw.mac.addr, ETHER_ADDR_LEN); 10645330213cSSepherosa Ziehau 10655330213cSSepherosa Ziehau /* Put the address into the Receive Address Array */ 10665330213cSSepherosa Ziehau e1000_rar_set(&sc->hw, sc->hw.mac.addr, 0); 10675330213cSSepherosa Ziehau 10685330213cSSepherosa Ziehau /* 10695330213cSSepherosa Ziehau * With the 82571 sc, RAR[0] may be overwritten 10705330213cSSepherosa Ziehau * when the other port is reset, we make a duplicate 10715330213cSSepherosa Ziehau * in RAR[14] for that eventuality, this assures 10725330213cSSepherosa Ziehau * the interface continues to function. 10735330213cSSepherosa Ziehau */ 10745330213cSSepherosa Ziehau if (sc->hw.mac.type == e1000_82571) { 10755330213cSSepherosa Ziehau e1000_set_laa_state_82571(&sc->hw, TRUE); 10765330213cSSepherosa Ziehau e1000_rar_set(&sc->hw, sc->hw.mac.addr, 10775330213cSSepherosa Ziehau E1000_RAR_ENTRIES - 1); 10785330213cSSepherosa Ziehau } 10795330213cSSepherosa Ziehau 10805330213cSSepherosa Ziehau /* Initialize the hardware */ 10812d0e5700SSepherosa Ziehau if (emx_reset(sc)) { 10822d0e5700SSepherosa Ziehau device_printf(dev, "Unable to reset the hardware\n"); 10835330213cSSepherosa Ziehau /* XXX emx_stop()? */ 10845330213cSSepherosa Ziehau return; 10855330213cSSepherosa Ziehau } 10865330213cSSepherosa Ziehau emx_update_link_status(sc); 10875330213cSSepherosa Ziehau 10885330213cSSepherosa Ziehau /* Setup VLAN support, basic and offload if available */ 10895330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_VET, ETHERTYPE_VLAN); 10905330213cSSepherosa Ziehau 10915330213cSSepherosa Ziehau if (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) { 10925330213cSSepherosa Ziehau uint32_t ctrl; 10935330213cSSepherosa Ziehau 10945330213cSSepherosa Ziehau ctrl = E1000_READ_REG(&sc->hw, E1000_CTRL); 10955330213cSSepherosa Ziehau ctrl |= E1000_CTRL_VME; 10965330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_CTRL, ctrl); 10975330213cSSepherosa Ziehau } 10985330213cSSepherosa Ziehau 10995330213cSSepherosa Ziehau /* Set hardware offload abilities */ 11005330213cSSepherosa Ziehau if (ifp->if_capenable & IFCAP_TXCSUM) 11015330213cSSepherosa Ziehau ifp->if_hwassist = EMX_CSUM_FEATURES; 11025330213cSSepherosa Ziehau else 11035330213cSSepherosa Ziehau ifp->if_hwassist = 0; 11045330213cSSepherosa Ziehau 11055330213cSSepherosa Ziehau /* Configure for OS presence */ 11065330213cSSepherosa Ziehau emx_get_mgmt(sc); 11075330213cSSepherosa Ziehau 11085330213cSSepherosa Ziehau /* Prepare transmit descriptors and buffers */ 11095330213cSSepherosa Ziehau emx_init_tx_ring(sc); 11105330213cSSepherosa Ziehau emx_init_tx_unit(sc); 11115330213cSSepherosa Ziehau 11125330213cSSepherosa Ziehau /* Setup Multicast table */ 11135330213cSSepherosa Ziehau emx_set_multi(sc); 11145330213cSSepherosa Ziehau 11158434a83bSSepherosa Ziehau /* 11168434a83bSSepherosa Ziehau * Adjust # of RX ring to be used based on IFCAP_RSS 11178434a83bSSepherosa Ziehau */ 11188434a83bSSepherosa Ziehau if (ifp->if_capenable & IFCAP_RSS) 11198434a83bSSepherosa Ziehau sc->rx_ring_inuse = sc->rx_ring_cnt; 11208434a83bSSepherosa Ziehau else 11218434a83bSSepherosa Ziehau sc->rx_ring_inuse = 1; 11228434a83bSSepherosa Ziehau 11235330213cSSepherosa Ziehau /* Prepare receive descriptors and buffers */ 11248434a83bSSepherosa Ziehau for (i = 0; i < sc->rx_ring_inuse; ++i) { 11253f939c23SSepherosa Ziehau if (emx_init_rx_ring(sc, &sc->rx_data[i])) { 11263f939c23SSepherosa Ziehau device_printf(dev, 11273f939c23SSepherosa Ziehau "Could not setup receive structures\n"); 11285330213cSSepherosa Ziehau emx_stop(sc); 11295330213cSSepherosa Ziehau return; 11305330213cSSepherosa Ziehau } 11313f939c23SSepherosa Ziehau } 11325330213cSSepherosa Ziehau emx_init_rx_unit(sc); 11335330213cSSepherosa Ziehau 11345330213cSSepherosa Ziehau /* Don't lose promiscuous settings */ 11355330213cSSepherosa Ziehau emx_set_promisc(sc); 11365330213cSSepherosa Ziehau 11375330213cSSepherosa Ziehau ifp->if_flags |= IFF_RUNNING; 11385330213cSSepherosa Ziehau ifp->if_flags &= ~IFF_OACTIVE; 11395330213cSSepherosa Ziehau 11405330213cSSepherosa Ziehau callout_reset(&sc->timer, hz, emx_timer, sc); 11415330213cSSepherosa Ziehau e1000_clear_hw_cntrs_base_generic(&sc->hw); 11425330213cSSepherosa Ziehau 11435330213cSSepherosa Ziehau /* MSI/X configuration for 82574 */ 11445330213cSSepherosa Ziehau if (sc->hw.mac.type == e1000_82574) { 11455330213cSSepherosa Ziehau int tmp; 11465330213cSSepherosa Ziehau 11475330213cSSepherosa Ziehau tmp = E1000_READ_REG(&sc->hw, E1000_CTRL_EXT); 11485330213cSSepherosa Ziehau tmp |= E1000_CTRL_EXT_PBA_CLR; 11495330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_CTRL_EXT, tmp); 11505330213cSSepherosa Ziehau /* 11512d0e5700SSepherosa Ziehau * XXX MSIX 11525330213cSSepherosa Ziehau * Set the IVAR - interrupt vector routing. 11535330213cSSepherosa Ziehau * Each nibble represents a vector, high bit 11545330213cSSepherosa Ziehau * is enable, other 3 bits are the MSIX table 11555330213cSSepherosa Ziehau * entry, we map RXQ0 to 0, TXQ0 to 1, and 11565330213cSSepherosa Ziehau * Link (other) to 2, hence the magic number. 11575330213cSSepherosa Ziehau */ 11585330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_IVAR, 0x800A0908); 11595330213cSSepherosa Ziehau } 11605330213cSSepherosa Ziehau 1161b3a7093fSSepherosa Ziehau #ifdef IFPOLL_ENABLE 11625330213cSSepherosa Ziehau /* 11635330213cSSepherosa Ziehau * Only enable interrupts if we are not polling, make sure 11645330213cSSepherosa Ziehau * they are off otherwise. 11655330213cSSepherosa Ziehau */ 1166b3a7093fSSepherosa Ziehau if (ifp->if_flags & IFF_NPOLLING) 11675330213cSSepherosa Ziehau emx_disable_intr(sc); 11685330213cSSepherosa Ziehau else 1169b3a7093fSSepherosa Ziehau #endif /* IFPOLL_ENABLE */ 11705330213cSSepherosa Ziehau emx_enable_intr(sc); 11715330213cSSepherosa Ziehau 11722d0e5700SSepherosa Ziehau /* AMT based hardware can now take control from firmware */ 11732d0e5700SSepherosa Ziehau if (sc->has_manage && sc->has_amt) 11742d0e5700SSepherosa Ziehau emx_get_hw_control(sc); 11752d0e5700SSepherosa Ziehau 11765330213cSSepherosa Ziehau /* Don't reset the phy next time init gets called */ 11775330213cSSepherosa Ziehau sc->hw.phy.reset_disable = TRUE; 11785330213cSSepherosa Ziehau } 11795330213cSSepherosa Ziehau 11805330213cSSepherosa Ziehau static void 11815330213cSSepherosa Ziehau emx_intr(void *xsc) 11825330213cSSepherosa Ziehau { 11835330213cSSepherosa Ziehau struct emx_softc *sc = xsc; 11845330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 11855330213cSSepherosa Ziehau uint32_t reg_icr; 11865330213cSSepherosa Ziehau 11875330213cSSepherosa Ziehau logif(intr_beg); 11886d435846SSepherosa Ziehau ASSERT_SERIALIZED(&sc->main_serialize); 11895330213cSSepherosa Ziehau 11905330213cSSepherosa Ziehau reg_icr = E1000_READ_REG(&sc->hw, E1000_ICR); 11915330213cSSepherosa Ziehau 11925330213cSSepherosa Ziehau if ((reg_icr & E1000_ICR_INT_ASSERTED) == 0) { 11935330213cSSepherosa Ziehau logif(intr_end); 11945330213cSSepherosa Ziehau return; 11955330213cSSepherosa Ziehau } 11965330213cSSepherosa Ziehau 11975330213cSSepherosa Ziehau /* 11985330213cSSepherosa Ziehau * XXX: some laptops trigger several spurious interrupts 1199df50f778SSepherosa Ziehau * on emx(4) when in the resume cycle. The ICR register 12005330213cSSepherosa Ziehau * reports all-ones value in this case. Processing such 12015330213cSSepherosa Ziehau * interrupts would lead to a freeze. I don't know why. 12025330213cSSepherosa Ziehau */ 12035330213cSSepherosa Ziehau if (reg_icr == 0xffffffff) { 12045330213cSSepherosa Ziehau logif(intr_end); 12055330213cSSepherosa Ziehau return; 12065330213cSSepherosa Ziehau } 12075330213cSSepherosa Ziehau 12085330213cSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) { 12095330213cSSepherosa Ziehau if (reg_icr & 12103f939c23SSepherosa Ziehau (E1000_ICR_RXT0 | E1000_ICR_RXDMT0 | E1000_ICR_RXO)) { 12113f939c23SSepherosa Ziehau int i; 12123f939c23SSepherosa Ziehau 12136d435846SSepherosa Ziehau for (i = 0; i < sc->rx_ring_inuse; ++i) { 12146d435846SSepherosa Ziehau lwkt_serialize_enter( 12156d435846SSepherosa Ziehau &sc->rx_data[i].rx_serialize); 12163f939c23SSepherosa Ziehau emx_rxeof(sc, i, -1); 12176d435846SSepherosa Ziehau lwkt_serialize_exit( 12186d435846SSepherosa Ziehau &sc->rx_data[i].rx_serialize); 12196d435846SSepherosa Ziehau } 12203f939c23SSepherosa Ziehau } 12216446af7bSSepherosa Ziehau if (reg_icr & E1000_ICR_TXDW) { 12226d435846SSepherosa Ziehau lwkt_serialize_enter(&sc->tx_serialize); 12235330213cSSepherosa Ziehau emx_txeof(sc); 12245330213cSSepherosa Ziehau if (!ifq_is_empty(&ifp->if_snd)) 12255330213cSSepherosa Ziehau if_devstart(ifp); 12266d435846SSepherosa Ziehau lwkt_serialize_exit(&sc->tx_serialize); 12275330213cSSepherosa Ziehau } 12285330213cSSepherosa Ziehau } 12295330213cSSepherosa Ziehau 12305330213cSSepherosa Ziehau /* Link status change */ 12315330213cSSepherosa Ziehau if (reg_icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) { 1232bca7c435SSepherosa Ziehau emx_serialize_skipmain(sc); 12336d435846SSepherosa Ziehau 12345330213cSSepherosa Ziehau callout_stop(&sc->timer); 12355330213cSSepherosa Ziehau sc->hw.mac.get_link_status = 1; 12365330213cSSepherosa Ziehau emx_update_link_status(sc); 12375330213cSSepherosa Ziehau 12385330213cSSepherosa Ziehau /* Deal with TX cruft when link lost */ 12395330213cSSepherosa Ziehau emx_tx_purge(sc); 12405330213cSSepherosa Ziehau 12415330213cSSepherosa Ziehau callout_reset(&sc->timer, hz, emx_timer, sc); 12426d435846SSepherosa Ziehau 1243bca7c435SSepherosa Ziehau emx_deserialize_skipmain(sc); 12445330213cSSepherosa Ziehau } 12455330213cSSepherosa Ziehau 12465330213cSSepherosa Ziehau if (reg_icr & E1000_ICR_RXO) 12475330213cSSepherosa Ziehau sc->rx_overruns++; 12485330213cSSepherosa Ziehau 12495330213cSSepherosa Ziehau logif(intr_end); 12505330213cSSepherosa Ziehau } 12515330213cSSepherosa Ziehau 12525330213cSSepherosa Ziehau static void 12535330213cSSepherosa Ziehau emx_media_status(struct ifnet *ifp, struct ifmediareq *ifmr) 12545330213cSSepherosa Ziehau { 12555330213cSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 12565330213cSSepherosa Ziehau 12572c9effcfSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 12585330213cSSepherosa Ziehau 12595330213cSSepherosa Ziehau emx_update_link_status(sc); 12605330213cSSepherosa Ziehau 12615330213cSSepherosa Ziehau ifmr->ifm_status = IFM_AVALID; 12625330213cSSepherosa Ziehau ifmr->ifm_active = IFM_ETHER; 12635330213cSSepherosa Ziehau 12645330213cSSepherosa Ziehau if (!sc->link_active) 12655330213cSSepherosa Ziehau return; 12665330213cSSepherosa Ziehau 12675330213cSSepherosa Ziehau ifmr->ifm_status |= IFM_ACTIVE; 12685330213cSSepherosa Ziehau 12695330213cSSepherosa Ziehau if (sc->hw.phy.media_type == e1000_media_type_fiber || 12705330213cSSepherosa Ziehau sc->hw.phy.media_type == e1000_media_type_internal_serdes) { 12715330213cSSepherosa Ziehau ifmr->ifm_active |= IFM_1000_SX | IFM_FDX; 12725330213cSSepherosa Ziehau } else { 12735330213cSSepherosa Ziehau switch (sc->link_speed) { 12745330213cSSepherosa Ziehau case 10: 12755330213cSSepherosa Ziehau ifmr->ifm_active |= IFM_10_T; 12765330213cSSepherosa Ziehau break; 12775330213cSSepherosa Ziehau case 100: 12785330213cSSepherosa Ziehau ifmr->ifm_active |= IFM_100_TX; 12795330213cSSepherosa Ziehau break; 12805330213cSSepherosa Ziehau 12815330213cSSepherosa Ziehau case 1000: 12825330213cSSepherosa Ziehau ifmr->ifm_active |= IFM_1000_T; 12835330213cSSepherosa Ziehau break; 12845330213cSSepherosa Ziehau } 12855330213cSSepherosa Ziehau if (sc->link_duplex == FULL_DUPLEX) 12865330213cSSepherosa Ziehau ifmr->ifm_active |= IFM_FDX; 12875330213cSSepherosa Ziehau else 12885330213cSSepherosa Ziehau ifmr->ifm_active |= IFM_HDX; 12895330213cSSepherosa Ziehau } 12905330213cSSepherosa Ziehau } 12915330213cSSepherosa Ziehau 12925330213cSSepherosa Ziehau static int 12935330213cSSepherosa Ziehau emx_media_change(struct ifnet *ifp) 12945330213cSSepherosa Ziehau { 12955330213cSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 12965330213cSSepherosa Ziehau struct ifmedia *ifm = &sc->media; 12975330213cSSepherosa Ziehau 12982c9effcfSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 12995330213cSSepherosa Ziehau 13005330213cSSepherosa Ziehau if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER) 13015330213cSSepherosa Ziehau return (EINVAL); 13025330213cSSepherosa Ziehau 13035330213cSSepherosa Ziehau switch (IFM_SUBTYPE(ifm->ifm_media)) { 13045330213cSSepherosa Ziehau case IFM_AUTO: 13055330213cSSepherosa Ziehau sc->hw.mac.autoneg = EMX_DO_AUTO_NEG; 13065330213cSSepherosa Ziehau sc->hw.phy.autoneg_advertised = EMX_AUTONEG_ADV_DEFAULT; 13075330213cSSepherosa Ziehau break; 13085330213cSSepherosa Ziehau 13095330213cSSepherosa Ziehau case IFM_1000_LX: 13105330213cSSepherosa Ziehau case IFM_1000_SX: 13115330213cSSepherosa Ziehau case IFM_1000_T: 13125330213cSSepherosa Ziehau sc->hw.mac.autoneg = EMX_DO_AUTO_NEG; 13135330213cSSepherosa Ziehau sc->hw.phy.autoneg_advertised = ADVERTISE_1000_FULL; 13145330213cSSepherosa Ziehau break; 13155330213cSSepherosa Ziehau 13165330213cSSepherosa Ziehau case IFM_100_TX: 13175330213cSSepherosa Ziehau sc->hw.mac.autoneg = FALSE; 13185330213cSSepherosa Ziehau sc->hw.phy.autoneg_advertised = 0; 13195330213cSSepherosa Ziehau if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) 13205330213cSSepherosa Ziehau sc->hw.mac.forced_speed_duplex = ADVERTISE_100_FULL; 13215330213cSSepherosa Ziehau else 13225330213cSSepherosa Ziehau sc->hw.mac.forced_speed_duplex = ADVERTISE_100_HALF; 13235330213cSSepherosa Ziehau break; 13245330213cSSepherosa Ziehau 13255330213cSSepherosa Ziehau case IFM_10_T: 13265330213cSSepherosa Ziehau sc->hw.mac.autoneg = FALSE; 13275330213cSSepherosa Ziehau sc->hw.phy.autoneg_advertised = 0; 13285330213cSSepherosa Ziehau if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) 13295330213cSSepherosa Ziehau sc->hw.mac.forced_speed_duplex = ADVERTISE_10_FULL; 13305330213cSSepherosa Ziehau else 13315330213cSSepherosa Ziehau sc->hw.mac.forced_speed_duplex = ADVERTISE_10_HALF; 13325330213cSSepherosa Ziehau break; 13335330213cSSepherosa Ziehau 13345330213cSSepherosa Ziehau default: 13355330213cSSepherosa Ziehau if_printf(ifp, "Unsupported media type\n"); 13365330213cSSepherosa Ziehau break; 13375330213cSSepherosa Ziehau } 13385330213cSSepherosa Ziehau 13395330213cSSepherosa Ziehau /* 13405330213cSSepherosa Ziehau * As the speed/duplex settings my have changed we need to 13415330213cSSepherosa Ziehau * reset the PHY. 13425330213cSSepherosa Ziehau */ 13435330213cSSepherosa Ziehau sc->hw.phy.reset_disable = FALSE; 13445330213cSSepherosa Ziehau 13455330213cSSepherosa Ziehau emx_init(sc); 13465330213cSSepherosa Ziehau 13475330213cSSepherosa Ziehau return (0); 13485330213cSSepherosa Ziehau } 13495330213cSSepherosa Ziehau 13505330213cSSepherosa Ziehau static int 13515330213cSSepherosa Ziehau emx_encap(struct emx_softc *sc, struct mbuf **m_headp) 13525330213cSSepherosa Ziehau { 13535330213cSSepherosa Ziehau bus_dma_segment_t segs[EMX_MAX_SCATTER]; 13545330213cSSepherosa Ziehau bus_dmamap_t map; 1355323e5ecdSSepherosa Ziehau struct emx_txbuf *tx_buffer, *tx_buffer_mapped; 13565330213cSSepherosa Ziehau struct e1000_tx_desc *ctxd = NULL; 13575330213cSSepherosa Ziehau struct mbuf *m_head = *m_headp; 13585330213cSSepherosa Ziehau uint32_t txd_upper, txd_lower, cmd = 0; 13595330213cSSepherosa Ziehau int maxsegs, nsegs, i, j, first, last = 0, error; 13605330213cSSepherosa Ziehau 13613752657eSSepherosa Ziehau if (m_head->m_len < EMX_TXCSUM_MINHL && 13625330213cSSepherosa Ziehau (m_head->m_flags & EMX_CSUM_FEATURES)) { 13635330213cSSepherosa Ziehau /* 13645330213cSSepherosa Ziehau * Make sure that ethernet header and ip.ip_hl are in 13655330213cSSepherosa Ziehau * contiguous memory, since if TXCSUM is enabled, later 13665330213cSSepherosa Ziehau * TX context descriptor's setup need to access ip.ip_hl. 13675330213cSSepherosa Ziehau */ 13685330213cSSepherosa Ziehau error = emx_txcsum_pullup(sc, m_headp); 13695330213cSSepherosa Ziehau if (error) { 13705330213cSSepherosa Ziehau KKASSERT(*m_headp == NULL); 13715330213cSSepherosa Ziehau return error; 13725330213cSSepherosa Ziehau } 13735330213cSSepherosa Ziehau m_head = *m_headp; 13745330213cSSepherosa Ziehau } 13755330213cSSepherosa Ziehau 13765330213cSSepherosa Ziehau txd_upper = txd_lower = 0; 13775330213cSSepherosa Ziehau 13785330213cSSepherosa Ziehau /* 13795330213cSSepherosa Ziehau * Capture the first descriptor index, this descriptor 13805330213cSSepherosa Ziehau * will have the index of the EOP which is the only one 13815330213cSSepherosa Ziehau * that now gets a DONE bit writeback. 13825330213cSSepherosa Ziehau */ 13835330213cSSepherosa Ziehau first = sc->next_avail_tx_desc; 1384323e5ecdSSepherosa Ziehau tx_buffer = &sc->tx_buf[first]; 13855330213cSSepherosa Ziehau tx_buffer_mapped = tx_buffer; 13865330213cSSepherosa Ziehau map = tx_buffer->map; 13875330213cSSepherosa Ziehau 13885330213cSSepherosa Ziehau maxsegs = sc->num_tx_desc_avail - EMX_TX_RESERVED; 13895330213cSSepherosa Ziehau KASSERT(maxsegs >= sc->spare_tx_desc, ("not enough spare TX desc\n")); 13905330213cSSepherosa Ziehau if (maxsegs > EMX_MAX_SCATTER) 13915330213cSSepherosa Ziehau maxsegs = EMX_MAX_SCATTER; 13925330213cSSepherosa Ziehau 13935330213cSSepherosa Ziehau error = bus_dmamap_load_mbuf_defrag(sc->txtag, map, m_headp, 13945330213cSSepherosa Ziehau segs, maxsegs, &nsegs, BUS_DMA_NOWAIT); 13955330213cSSepherosa Ziehau if (error) { 13965330213cSSepherosa Ziehau if (error == ENOBUFS) 13975330213cSSepherosa Ziehau sc->mbuf_alloc_failed++; 13985330213cSSepherosa Ziehau else 13995330213cSSepherosa Ziehau sc->no_tx_dma_setup++; 14005330213cSSepherosa Ziehau 14015330213cSSepherosa Ziehau m_freem(*m_headp); 14025330213cSSepherosa Ziehau *m_headp = NULL; 14035330213cSSepherosa Ziehau return error; 14045330213cSSepherosa Ziehau } 14055330213cSSepherosa Ziehau bus_dmamap_sync(sc->txtag, map, BUS_DMASYNC_PREWRITE); 14065330213cSSepherosa Ziehau 14075330213cSSepherosa Ziehau m_head = *m_headp; 14085330213cSSepherosa Ziehau sc->tx_nsegs += nsegs; 14095330213cSSepherosa Ziehau 14105330213cSSepherosa Ziehau if (m_head->m_pkthdr.csum_flags & EMX_CSUM_FEATURES) { 14115330213cSSepherosa Ziehau /* TX csum offloading will consume one TX desc */ 14125330213cSSepherosa Ziehau sc->tx_nsegs += emx_txcsum(sc, m_head, &txd_upper, &txd_lower); 14135330213cSSepherosa Ziehau } 14145330213cSSepherosa Ziehau i = sc->next_avail_tx_desc; 14155330213cSSepherosa Ziehau 14165330213cSSepherosa Ziehau /* Set up our transmit descriptors */ 14175330213cSSepherosa Ziehau for (j = 0; j < nsegs; j++) { 1418323e5ecdSSepherosa Ziehau tx_buffer = &sc->tx_buf[i]; 14195330213cSSepherosa Ziehau ctxd = &sc->tx_desc_base[i]; 14205330213cSSepherosa Ziehau 14215330213cSSepherosa Ziehau ctxd->buffer_addr = htole64(segs[j].ds_addr); 14225330213cSSepherosa Ziehau ctxd->lower.data = htole32(E1000_TXD_CMD_IFCS | 14235330213cSSepherosa Ziehau txd_lower | segs[j].ds_len); 14245330213cSSepherosa Ziehau ctxd->upper.data = htole32(txd_upper); 14255330213cSSepherosa Ziehau 14265330213cSSepherosa Ziehau last = i; 14275330213cSSepherosa Ziehau if (++i == sc->num_tx_desc) 14285330213cSSepherosa Ziehau i = 0; 14295330213cSSepherosa Ziehau } 14305330213cSSepherosa Ziehau 14315330213cSSepherosa Ziehau sc->next_avail_tx_desc = i; 14325330213cSSepherosa Ziehau 14335330213cSSepherosa Ziehau KKASSERT(sc->num_tx_desc_avail > nsegs); 14345330213cSSepherosa Ziehau sc->num_tx_desc_avail -= nsegs; 14355330213cSSepherosa Ziehau 14365330213cSSepherosa Ziehau /* Handle VLAN tag */ 14375330213cSSepherosa Ziehau if (m_head->m_flags & M_VLANTAG) { 14385330213cSSepherosa Ziehau /* Set the vlan id. */ 14395330213cSSepherosa Ziehau ctxd->upper.fields.special = 14405330213cSSepherosa Ziehau htole16(m_head->m_pkthdr.ether_vlantag); 14415330213cSSepherosa Ziehau 14425330213cSSepherosa Ziehau /* Tell hardware to add tag */ 14435330213cSSepherosa Ziehau ctxd->lower.data |= htole32(E1000_TXD_CMD_VLE); 14445330213cSSepherosa Ziehau } 14455330213cSSepherosa Ziehau 14465330213cSSepherosa Ziehau tx_buffer->m_head = m_head; 14475330213cSSepherosa Ziehau tx_buffer_mapped->map = tx_buffer->map; 14485330213cSSepherosa Ziehau tx_buffer->map = map; 14495330213cSSepherosa Ziehau 14505330213cSSepherosa Ziehau if (sc->tx_nsegs >= sc->tx_int_nsegs) { 14515330213cSSepherosa Ziehau sc->tx_nsegs = 0; 14524e4e8481SSepherosa Ziehau 14534e4e8481SSepherosa Ziehau /* 14544e4e8481SSepherosa Ziehau * Report Status (RS) is turned on 14554e4e8481SSepherosa Ziehau * every tx_int_nsegs descriptors. 14564e4e8481SSepherosa Ziehau */ 14575330213cSSepherosa Ziehau cmd = E1000_TXD_CMD_RS; 14585330213cSSepherosa Ziehau 1459b4b0a2b4SSepherosa Ziehau /* 1460b4b0a2b4SSepherosa Ziehau * Keep track of the descriptor, which will 1461b4b0a2b4SSepherosa Ziehau * be written back by hardware. 1462b4b0a2b4SSepherosa Ziehau */ 14635330213cSSepherosa Ziehau sc->tx_dd[sc->tx_dd_tail] = last; 14645330213cSSepherosa Ziehau EMX_INC_TXDD_IDX(sc->tx_dd_tail); 14655330213cSSepherosa Ziehau KKASSERT(sc->tx_dd_tail != sc->tx_dd_head); 14665330213cSSepherosa Ziehau } 14675330213cSSepherosa Ziehau 14685330213cSSepherosa Ziehau /* 14695330213cSSepherosa Ziehau * Last Descriptor of Packet needs End Of Packet (EOP) 14705330213cSSepherosa Ziehau */ 14715330213cSSepherosa Ziehau ctxd->lower.data |= htole32(E1000_TXD_CMD_EOP | cmd); 14725330213cSSepherosa Ziehau 14735330213cSSepherosa Ziehau /* 14745330213cSSepherosa Ziehau * Advance the Transmit Descriptor Tail (TDT), this tells 14755330213cSSepherosa Ziehau * the E1000 that this frame is available to transmit. 14765330213cSSepherosa Ziehau */ 14775330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TDT(0), i); 14785330213cSSepherosa Ziehau 14795330213cSSepherosa Ziehau return (0); 14805330213cSSepherosa Ziehau } 14815330213cSSepherosa Ziehau 14825330213cSSepherosa Ziehau static void 14835330213cSSepherosa Ziehau emx_set_promisc(struct emx_softc *sc) 14845330213cSSepherosa Ziehau { 14855330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 14865330213cSSepherosa Ziehau uint32_t reg_rctl; 14875330213cSSepherosa Ziehau 14885330213cSSepherosa Ziehau reg_rctl = E1000_READ_REG(&sc->hw, E1000_RCTL); 14895330213cSSepherosa Ziehau 14905330213cSSepherosa Ziehau if (ifp->if_flags & IFF_PROMISC) { 14915330213cSSepherosa Ziehau reg_rctl |= (E1000_RCTL_UPE | E1000_RCTL_MPE); 14925330213cSSepherosa Ziehau /* Turn this on if you want to see bad packets */ 14935330213cSSepherosa Ziehau if (emx_debug_sbp) 14945330213cSSepherosa Ziehau reg_rctl |= E1000_RCTL_SBP; 14955330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RCTL, reg_rctl); 14965330213cSSepherosa Ziehau } else if (ifp->if_flags & IFF_ALLMULTI) { 14975330213cSSepherosa Ziehau reg_rctl |= E1000_RCTL_MPE; 14985330213cSSepherosa Ziehau reg_rctl &= ~E1000_RCTL_UPE; 14995330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RCTL, reg_rctl); 15005330213cSSepherosa Ziehau } 15015330213cSSepherosa Ziehau } 15025330213cSSepherosa Ziehau 15035330213cSSepherosa Ziehau static void 15045330213cSSepherosa Ziehau emx_disable_promisc(struct emx_softc *sc) 15055330213cSSepherosa Ziehau { 15065330213cSSepherosa Ziehau uint32_t reg_rctl; 15075330213cSSepherosa Ziehau 15085330213cSSepherosa Ziehau reg_rctl = E1000_READ_REG(&sc->hw, E1000_RCTL); 15095330213cSSepherosa Ziehau 15105330213cSSepherosa Ziehau reg_rctl &= ~E1000_RCTL_UPE; 15115330213cSSepherosa Ziehau reg_rctl &= ~E1000_RCTL_MPE; 15125330213cSSepherosa Ziehau reg_rctl &= ~E1000_RCTL_SBP; 15135330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RCTL, reg_rctl); 15145330213cSSepherosa Ziehau } 15155330213cSSepherosa Ziehau 15165330213cSSepherosa Ziehau static void 15175330213cSSepherosa Ziehau emx_set_multi(struct emx_softc *sc) 15185330213cSSepherosa Ziehau { 15195330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 15205330213cSSepherosa Ziehau struct ifmultiaddr *ifma; 15215330213cSSepherosa Ziehau uint32_t reg_rctl = 0; 15222d0e5700SSepherosa Ziehau uint8_t *mta; 15235330213cSSepherosa Ziehau int mcnt = 0; 15245330213cSSepherosa Ziehau 15252d0e5700SSepherosa Ziehau mta = sc->mta; 15262d0e5700SSepherosa Ziehau bzero(mta, ETH_ADDR_LEN * EMX_MCAST_ADDR_MAX); 15272d0e5700SSepherosa Ziehau 1528441d34b2SSascha Wildner TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 15295330213cSSepherosa Ziehau if (ifma->ifma_addr->sa_family != AF_LINK) 15305330213cSSepherosa Ziehau continue; 15315330213cSSepherosa Ziehau 15325330213cSSepherosa Ziehau if (mcnt == EMX_MCAST_ADDR_MAX) 15335330213cSSepherosa Ziehau break; 15345330213cSSepherosa Ziehau 15355330213cSSepherosa Ziehau bcopy(LLADDR((struct sockaddr_dl *)ifma->ifma_addr), 15365330213cSSepherosa Ziehau &mta[mcnt * ETHER_ADDR_LEN], ETHER_ADDR_LEN); 15375330213cSSepherosa Ziehau mcnt++; 15385330213cSSepherosa Ziehau } 15395330213cSSepherosa Ziehau 15405330213cSSepherosa Ziehau if (mcnt >= EMX_MCAST_ADDR_MAX) { 15415330213cSSepherosa Ziehau reg_rctl = E1000_READ_REG(&sc->hw, E1000_RCTL); 15425330213cSSepherosa Ziehau reg_rctl |= E1000_RCTL_MPE; 15435330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RCTL, reg_rctl); 15445330213cSSepherosa Ziehau } else { 15456a5a645eSSepherosa Ziehau e1000_update_mc_addr_list(&sc->hw, mta, mcnt); 15465330213cSSepherosa Ziehau } 15475330213cSSepherosa Ziehau } 15485330213cSSepherosa Ziehau 15495330213cSSepherosa Ziehau /* 15505330213cSSepherosa Ziehau * This routine checks for link status and updates statistics. 15515330213cSSepherosa Ziehau */ 15525330213cSSepherosa Ziehau static void 15535330213cSSepherosa Ziehau emx_timer(void *xsc) 15545330213cSSepherosa Ziehau { 15555330213cSSepherosa Ziehau struct emx_softc *sc = xsc; 15565330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 15575330213cSSepherosa Ziehau 15586d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 15595330213cSSepherosa Ziehau 15605330213cSSepherosa Ziehau emx_update_link_status(sc); 15615330213cSSepherosa Ziehau emx_update_stats(sc); 15625330213cSSepherosa Ziehau 15635330213cSSepherosa Ziehau /* Reset LAA into RAR[0] on 82571 */ 15645330213cSSepherosa Ziehau if (e1000_get_laa_state_82571(&sc->hw) == TRUE) 15655330213cSSepherosa Ziehau e1000_rar_set(&sc->hw, sc->hw.mac.addr, 0); 15665330213cSSepherosa Ziehau 15675330213cSSepherosa Ziehau if (emx_display_debug_stats && (ifp->if_flags & IFF_RUNNING)) 15685330213cSSepherosa Ziehau emx_print_hw_stats(sc); 15695330213cSSepherosa Ziehau 15705330213cSSepherosa Ziehau emx_smartspeed(sc); 15715330213cSSepherosa Ziehau 15725330213cSSepherosa Ziehau callout_reset(&sc->timer, hz, emx_timer, sc); 15735330213cSSepherosa Ziehau 15746d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 15755330213cSSepherosa Ziehau } 15765330213cSSepherosa Ziehau 15775330213cSSepherosa Ziehau static void 15785330213cSSepherosa Ziehau emx_update_link_status(struct emx_softc *sc) 15795330213cSSepherosa Ziehau { 15805330213cSSepherosa Ziehau struct e1000_hw *hw = &sc->hw; 15815330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 15825330213cSSepherosa Ziehau device_t dev = sc->dev; 15835330213cSSepherosa Ziehau uint32_t link_check = 0; 15845330213cSSepherosa Ziehau 15855330213cSSepherosa Ziehau /* Get the cached link value or read phy for real */ 15865330213cSSepherosa Ziehau switch (hw->phy.media_type) { 15875330213cSSepherosa Ziehau case e1000_media_type_copper: 15885330213cSSepherosa Ziehau if (hw->mac.get_link_status) { 15895330213cSSepherosa Ziehau /* Do the work to read phy */ 15905330213cSSepherosa Ziehau e1000_check_for_link(hw); 15915330213cSSepherosa Ziehau link_check = !hw->mac.get_link_status; 15925330213cSSepherosa Ziehau if (link_check) /* ESB2 fix */ 15935330213cSSepherosa Ziehau e1000_cfg_on_link_up(hw); 15945330213cSSepherosa Ziehau } else { 15955330213cSSepherosa Ziehau link_check = TRUE; 15965330213cSSepherosa Ziehau } 15975330213cSSepherosa Ziehau break; 15985330213cSSepherosa Ziehau 15995330213cSSepherosa Ziehau case e1000_media_type_fiber: 16005330213cSSepherosa Ziehau e1000_check_for_link(hw); 16015330213cSSepherosa Ziehau link_check = E1000_READ_REG(hw, E1000_STATUS) & E1000_STATUS_LU; 16025330213cSSepherosa Ziehau break; 16035330213cSSepherosa Ziehau 16045330213cSSepherosa Ziehau case e1000_media_type_internal_serdes: 16055330213cSSepherosa Ziehau e1000_check_for_link(hw); 16065330213cSSepherosa Ziehau link_check = sc->hw.mac.serdes_has_link; 16075330213cSSepherosa Ziehau break; 16085330213cSSepherosa Ziehau 16095330213cSSepherosa Ziehau case e1000_media_type_unknown: 16105330213cSSepherosa Ziehau default: 16115330213cSSepherosa Ziehau break; 16125330213cSSepherosa Ziehau } 16135330213cSSepherosa Ziehau 16145330213cSSepherosa Ziehau /* Now check for a transition */ 16155330213cSSepherosa Ziehau if (link_check && sc->link_active == 0) { 16165330213cSSepherosa Ziehau e1000_get_speed_and_duplex(hw, &sc->link_speed, 16175330213cSSepherosa Ziehau &sc->link_duplex); 16185330213cSSepherosa Ziehau 16195330213cSSepherosa Ziehau /* 16205330213cSSepherosa Ziehau * Check if we should enable/disable SPEED_MODE bit on 16215330213cSSepherosa Ziehau * 82571EB/82572EI 16225330213cSSepherosa Ziehau */ 16232d0e5700SSepherosa Ziehau if (sc->link_speed != SPEED_1000 && 16242d0e5700SSepherosa Ziehau (hw->mac.type == e1000_82571 || 16252d0e5700SSepherosa Ziehau hw->mac.type == e1000_82572)) { 16265330213cSSepherosa Ziehau int tarc0; 16275330213cSSepherosa Ziehau 16285330213cSSepherosa Ziehau tarc0 = E1000_READ_REG(hw, E1000_TARC(0)); 16295330213cSSepherosa Ziehau tarc0 &= ~EMX_TARC_SPEED_MODE; 16305330213cSSepherosa Ziehau E1000_WRITE_REG(hw, E1000_TARC(0), tarc0); 16315330213cSSepherosa Ziehau } 16325330213cSSepherosa Ziehau if (bootverbose) { 16335330213cSSepherosa Ziehau device_printf(dev, "Link is up %d Mbps %s\n", 16345330213cSSepherosa Ziehau sc->link_speed, 16355330213cSSepherosa Ziehau ((sc->link_duplex == FULL_DUPLEX) ? 16365330213cSSepherosa Ziehau "Full Duplex" : "Half Duplex")); 16375330213cSSepherosa Ziehau } 16385330213cSSepherosa Ziehau sc->link_active = 1; 16395330213cSSepherosa Ziehau sc->smartspeed = 0; 16405330213cSSepherosa Ziehau ifp->if_baudrate = sc->link_speed * 1000000; 16415330213cSSepherosa Ziehau ifp->if_link_state = LINK_STATE_UP; 16425330213cSSepherosa Ziehau if_link_state_change(ifp); 16435330213cSSepherosa Ziehau } else if (!link_check && sc->link_active == 1) { 16445330213cSSepherosa Ziehau ifp->if_baudrate = sc->link_speed = 0; 16455330213cSSepherosa Ziehau sc->link_duplex = 0; 16465330213cSSepherosa Ziehau if (bootverbose) 16475330213cSSepherosa Ziehau device_printf(dev, "Link is Down\n"); 16485330213cSSepherosa Ziehau sc->link_active = 0; 16495330213cSSepherosa Ziehau #if 0 16505330213cSSepherosa Ziehau /* Link down, disable watchdog */ 16515330213cSSepherosa Ziehau if->if_timer = 0; 16525330213cSSepherosa Ziehau #endif 16535330213cSSepherosa Ziehau ifp->if_link_state = LINK_STATE_DOWN; 16545330213cSSepherosa Ziehau if_link_state_change(ifp); 16555330213cSSepherosa Ziehau } 16565330213cSSepherosa Ziehau } 16575330213cSSepherosa Ziehau 16585330213cSSepherosa Ziehau static void 16595330213cSSepherosa Ziehau emx_stop(struct emx_softc *sc) 16605330213cSSepherosa Ziehau { 16615330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 16625330213cSSepherosa Ziehau int i; 16635330213cSSepherosa Ziehau 16642c9effcfSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 16655330213cSSepherosa Ziehau 16665330213cSSepherosa Ziehau emx_disable_intr(sc); 16675330213cSSepherosa Ziehau 16685330213cSSepherosa Ziehau callout_stop(&sc->timer); 16695330213cSSepherosa Ziehau 16705330213cSSepherosa Ziehau ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE); 16715330213cSSepherosa Ziehau ifp->if_timer = 0; 16725330213cSSepherosa Ziehau 16733f939c23SSepherosa Ziehau /* 16743f939c23SSepherosa Ziehau * Disable multiple receive queues. 16753f939c23SSepherosa Ziehau * 16763f939c23SSepherosa Ziehau * NOTE: 16773f939c23SSepherosa Ziehau * We should disable multiple receive queues before 16783f939c23SSepherosa Ziehau * resetting the hardware. 16793f939c23SSepherosa Ziehau */ 16803f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_MRQC, 0); 16813f939c23SSepherosa Ziehau 16825330213cSSepherosa Ziehau e1000_reset_hw(&sc->hw); 16835330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_WUC, 0); 16845330213cSSepherosa Ziehau 16855330213cSSepherosa Ziehau for (i = 0; i < sc->num_tx_desc; i++) { 1686323e5ecdSSepherosa Ziehau struct emx_txbuf *tx_buffer = &sc->tx_buf[i]; 16875330213cSSepherosa Ziehau 16885330213cSSepherosa Ziehau if (tx_buffer->m_head != NULL) { 16895330213cSSepherosa Ziehau bus_dmamap_unload(sc->txtag, tx_buffer->map); 16905330213cSSepherosa Ziehau m_freem(tx_buffer->m_head); 16915330213cSSepherosa Ziehau tx_buffer->m_head = NULL; 16925330213cSSepherosa Ziehau } 16935330213cSSepherosa Ziehau } 16945330213cSSepherosa Ziehau 16958434a83bSSepherosa Ziehau for (i = 0; i < sc->rx_ring_inuse; ++i) 16963f939c23SSepherosa Ziehau emx_free_rx_ring(sc, &sc->rx_data[i]); 16975330213cSSepherosa Ziehau 16985330213cSSepherosa Ziehau sc->csum_flags = 0; 16995330213cSSepherosa Ziehau sc->csum_ehlen = 0; 17005330213cSSepherosa Ziehau sc->csum_iphlen = 0; 17015330213cSSepherosa Ziehau 17025330213cSSepherosa Ziehau sc->tx_dd_head = 0; 17035330213cSSepherosa Ziehau sc->tx_dd_tail = 0; 17045330213cSSepherosa Ziehau sc->tx_nsegs = 0; 17055330213cSSepherosa Ziehau } 17065330213cSSepherosa Ziehau 17075330213cSSepherosa Ziehau static int 17082d0e5700SSepherosa Ziehau emx_reset(struct emx_softc *sc) 17095330213cSSepherosa Ziehau { 17105330213cSSepherosa Ziehau device_t dev = sc->dev; 17115330213cSSepherosa Ziehau uint16_t rx_buffer_size; 17125330213cSSepherosa Ziehau 17135330213cSSepherosa Ziehau /* Set up smart power down as default off on newer adapters. */ 17145330213cSSepherosa Ziehau if (!emx_smart_pwr_down && 17155330213cSSepherosa Ziehau (sc->hw.mac.type == e1000_82571 || 17165330213cSSepherosa Ziehau sc->hw.mac.type == e1000_82572)) { 17175330213cSSepherosa Ziehau uint16_t phy_tmp = 0; 17185330213cSSepherosa Ziehau 17195330213cSSepherosa Ziehau /* Speed up time to link by disabling smart power down. */ 17205330213cSSepherosa Ziehau e1000_read_phy_reg(&sc->hw, 17215330213cSSepherosa Ziehau IGP02E1000_PHY_POWER_MGMT, &phy_tmp); 17225330213cSSepherosa Ziehau phy_tmp &= ~IGP02E1000_PM_SPD; 17235330213cSSepherosa Ziehau e1000_write_phy_reg(&sc->hw, 17245330213cSSepherosa Ziehau IGP02E1000_PHY_POWER_MGMT, phy_tmp); 17255330213cSSepherosa Ziehau } 17265330213cSSepherosa Ziehau 17275330213cSSepherosa Ziehau /* 17285330213cSSepherosa Ziehau * These parameters control the automatic generation (Tx) and 17295330213cSSepherosa Ziehau * response (Rx) to Ethernet PAUSE frames. 17305330213cSSepherosa Ziehau * - High water mark should allow for at least two frames to be 17315330213cSSepherosa Ziehau * received after sending an XOFF. 17325330213cSSepherosa Ziehau * - Low water mark works best when it is very near the high water mark. 17335330213cSSepherosa Ziehau * This allows the receiver to restart by sending XON when it has 17345330213cSSepherosa Ziehau * drained a bit. Here we use an arbitary value of 1500 which will 17355330213cSSepherosa Ziehau * restart after one full frame is pulled from the buffer. There 17365330213cSSepherosa Ziehau * could be several smaller frames in the buffer and if so they will 17375330213cSSepherosa Ziehau * not trigger the XON until their total number reduces the buffer 17385330213cSSepherosa Ziehau * by 1500. 17395330213cSSepherosa Ziehau * - The pause time is fairly large at 1000 x 512ns = 512 usec. 17405330213cSSepherosa Ziehau */ 17415330213cSSepherosa Ziehau rx_buffer_size = (E1000_READ_REG(&sc->hw, E1000_PBA) & 0xffff) << 10; 17425330213cSSepherosa Ziehau 17435330213cSSepherosa Ziehau sc->hw.fc.high_water = rx_buffer_size - 17445330213cSSepherosa Ziehau roundup2(sc->max_frame_size, 1024); 17455330213cSSepherosa Ziehau sc->hw.fc.low_water = sc->hw.fc.high_water - 1500; 17465330213cSSepherosa Ziehau 17475330213cSSepherosa Ziehau if (sc->hw.mac.type == e1000_80003es2lan) 17485330213cSSepherosa Ziehau sc->hw.fc.pause_time = 0xFFFF; 17495330213cSSepherosa Ziehau else 17505330213cSSepherosa Ziehau sc->hw.fc.pause_time = EMX_FC_PAUSE_TIME; 17515330213cSSepherosa Ziehau sc->hw.fc.send_xon = TRUE; 17525330213cSSepherosa Ziehau sc->hw.fc.requested_mode = e1000_fc_full; 17535330213cSSepherosa Ziehau 17542d0e5700SSepherosa Ziehau /* Issue a global reset */ 17552d0e5700SSepherosa Ziehau e1000_reset_hw(&sc->hw); 17562d0e5700SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_WUC, 0); 17572d0e5700SSepherosa Ziehau 17585330213cSSepherosa Ziehau if (e1000_init_hw(&sc->hw) < 0) { 17595330213cSSepherosa Ziehau device_printf(dev, "Hardware Initialization Failed\n"); 17605330213cSSepherosa Ziehau return (EIO); 17615330213cSSepherosa Ziehau } 17625330213cSSepherosa Ziehau 17632d0e5700SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_VET, ETHERTYPE_VLAN); 17642d0e5700SSepherosa Ziehau e1000_get_phy_info(&sc->hw); 17655330213cSSepherosa Ziehau e1000_check_for_link(&sc->hw); 17665330213cSSepherosa Ziehau 17675330213cSSepherosa Ziehau return (0); 17685330213cSSepherosa Ziehau } 17695330213cSSepherosa Ziehau 17705330213cSSepherosa Ziehau static void 17715330213cSSepherosa Ziehau emx_setup_ifp(struct emx_softc *sc) 17725330213cSSepherosa Ziehau { 17735330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 17745330213cSSepherosa Ziehau 17755330213cSSepherosa Ziehau if_initname(ifp, device_get_name(sc->dev), 17765330213cSSepherosa Ziehau device_get_unit(sc->dev)); 17775330213cSSepherosa Ziehau ifp->if_softc = sc; 17785330213cSSepherosa Ziehau ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 17795330213cSSepherosa Ziehau ifp->if_init = emx_init; 17805330213cSSepherosa Ziehau ifp->if_ioctl = emx_ioctl; 17815330213cSSepherosa Ziehau ifp->if_start = emx_start; 1782b3a7093fSSepherosa Ziehau #ifdef IFPOLL_ENABLE 1783b3a7093fSSepherosa Ziehau ifp->if_qpoll = emx_qpoll; 17845330213cSSepherosa Ziehau #endif 17855330213cSSepherosa Ziehau ifp->if_watchdog = emx_watchdog; 17866d435846SSepherosa Ziehau ifp->if_serialize = emx_serialize; 17876d435846SSepherosa Ziehau ifp->if_deserialize = emx_deserialize; 17886d435846SSepherosa Ziehau ifp->if_tryserialize = emx_tryserialize; 17892c9effcfSSepherosa Ziehau #ifdef INVARIANTS 17902c9effcfSSepherosa Ziehau ifp->if_serialize_assert = emx_serialize_assert; 17912c9effcfSSepherosa Ziehau #endif 17925330213cSSepherosa Ziehau ifq_set_maxlen(&ifp->if_snd, sc->num_tx_desc - 1); 17935330213cSSepherosa Ziehau ifq_set_ready(&ifp->if_snd); 17945330213cSSepherosa Ziehau 1795ae474cfaSSepherosa Ziehau ether_ifattach(ifp, sc->hw.mac.addr, NULL); 17965330213cSSepherosa Ziehau 17975330213cSSepherosa Ziehau ifp->if_capabilities = IFCAP_HWCSUM | 17985330213cSSepherosa Ziehau IFCAP_VLAN_HWTAGGING | 17995330213cSSepherosa Ziehau IFCAP_VLAN_MTU; 18008434a83bSSepherosa Ziehau if (sc->rx_ring_cnt > 1) 18018434a83bSSepherosa Ziehau ifp->if_capabilities |= IFCAP_RSS; 18025330213cSSepherosa Ziehau ifp->if_capenable = ifp->if_capabilities; 18035330213cSSepherosa Ziehau ifp->if_hwassist = EMX_CSUM_FEATURES; 18045330213cSSepherosa Ziehau 18055330213cSSepherosa Ziehau /* 18065330213cSSepherosa Ziehau * Tell the upper layer(s) we support long frames. 18075330213cSSepherosa Ziehau */ 18085330213cSSepherosa Ziehau ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 18095330213cSSepherosa Ziehau 18105330213cSSepherosa Ziehau /* 18115330213cSSepherosa Ziehau * Specify the media types supported by this sc and register 18125330213cSSepherosa Ziehau * callbacks to update media and link information 18135330213cSSepherosa Ziehau */ 18145330213cSSepherosa Ziehau ifmedia_init(&sc->media, IFM_IMASK, 18155330213cSSepherosa Ziehau emx_media_change, emx_media_status); 18165330213cSSepherosa Ziehau if (sc->hw.phy.media_type == e1000_media_type_fiber || 18175330213cSSepherosa Ziehau sc->hw.phy.media_type == e1000_media_type_internal_serdes) { 18185330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_1000_SX | IFM_FDX, 18195330213cSSepherosa Ziehau 0, NULL); 18205330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_1000_SX, 0, NULL); 18215330213cSSepherosa Ziehau } else { 18225330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_10_T, 0, NULL); 18235330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_10_T | IFM_FDX, 18245330213cSSepherosa Ziehau 0, NULL); 18255330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_100_TX, 0, NULL); 18265330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_100_TX | IFM_FDX, 18275330213cSSepherosa Ziehau 0, NULL); 18285330213cSSepherosa Ziehau if (sc->hw.phy.type != e1000_phy_ife) { 18295330213cSSepherosa Ziehau ifmedia_add(&sc->media, 18305330213cSSepherosa Ziehau IFM_ETHER | IFM_1000_T | IFM_FDX, 0, NULL); 18315330213cSSepherosa Ziehau ifmedia_add(&sc->media, 18325330213cSSepherosa Ziehau IFM_ETHER | IFM_1000_T, 0, NULL); 18335330213cSSepherosa Ziehau } 18345330213cSSepherosa Ziehau } 18355330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_AUTO, 0, NULL); 18365330213cSSepherosa Ziehau ifmedia_set(&sc->media, IFM_ETHER | IFM_AUTO); 18375330213cSSepherosa Ziehau } 18385330213cSSepherosa Ziehau 18395330213cSSepherosa Ziehau /* 18405330213cSSepherosa Ziehau * Workaround for SmartSpeed on 82541 and 82547 controllers 18415330213cSSepherosa Ziehau */ 18425330213cSSepherosa Ziehau static void 18435330213cSSepherosa Ziehau emx_smartspeed(struct emx_softc *sc) 18445330213cSSepherosa Ziehau { 18455330213cSSepherosa Ziehau uint16_t phy_tmp; 18465330213cSSepherosa Ziehau 18475330213cSSepherosa Ziehau if (sc->link_active || sc->hw.phy.type != e1000_phy_igp || 18485330213cSSepherosa Ziehau sc->hw.mac.autoneg == 0 || 18495330213cSSepherosa Ziehau (sc->hw.phy.autoneg_advertised & ADVERTISE_1000_FULL) == 0) 18505330213cSSepherosa Ziehau return; 18515330213cSSepherosa Ziehau 18525330213cSSepherosa Ziehau if (sc->smartspeed == 0) { 18535330213cSSepherosa Ziehau /* 18545330213cSSepherosa Ziehau * If Master/Slave config fault is asserted twice, 18555330213cSSepherosa Ziehau * we assume back-to-back 18565330213cSSepherosa Ziehau */ 18575330213cSSepherosa Ziehau e1000_read_phy_reg(&sc->hw, PHY_1000T_STATUS, &phy_tmp); 18585330213cSSepherosa Ziehau if (!(phy_tmp & SR_1000T_MS_CONFIG_FAULT)) 18595330213cSSepherosa Ziehau return; 18605330213cSSepherosa Ziehau e1000_read_phy_reg(&sc->hw, PHY_1000T_STATUS, &phy_tmp); 18615330213cSSepherosa Ziehau if (phy_tmp & SR_1000T_MS_CONFIG_FAULT) { 18625330213cSSepherosa Ziehau e1000_read_phy_reg(&sc->hw, 18635330213cSSepherosa Ziehau PHY_1000T_CTRL, &phy_tmp); 18645330213cSSepherosa Ziehau if (phy_tmp & CR_1000T_MS_ENABLE) { 18655330213cSSepherosa Ziehau phy_tmp &= ~CR_1000T_MS_ENABLE; 18665330213cSSepherosa Ziehau e1000_write_phy_reg(&sc->hw, 18675330213cSSepherosa Ziehau PHY_1000T_CTRL, phy_tmp); 18685330213cSSepherosa Ziehau sc->smartspeed++; 18695330213cSSepherosa Ziehau if (sc->hw.mac.autoneg && 18705330213cSSepherosa Ziehau !e1000_phy_setup_autoneg(&sc->hw) && 18715330213cSSepherosa Ziehau !e1000_read_phy_reg(&sc->hw, 18725330213cSSepherosa Ziehau PHY_CONTROL, &phy_tmp)) { 18735330213cSSepherosa Ziehau phy_tmp |= MII_CR_AUTO_NEG_EN | 18745330213cSSepherosa Ziehau MII_CR_RESTART_AUTO_NEG; 18755330213cSSepherosa Ziehau e1000_write_phy_reg(&sc->hw, 18765330213cSSepherosa Ziehau PHY_CONTROL, phy_tmp); 18775330213cSSepherosa Ziehau } 18785330213cSSepherosa Ziehau } 18795330213cSSepherosa Ziehau } 18805330213cSSepherosa Ziehau return; 18815330213cSSepherosa Ziehau } else if (sc->smartspeed == EMX_SMARTSPEED_DOWNSHIFT) { 18825330213cSSepherosa Ziehau /* If still no link, perhaps using 2/3 pair cable */ 18835330213cSSepherosa Ziehau e1000_read_phy_reg(&sc->hw, PHY_1000T_CTRL, &phy_tmp); 18845330213cSSepherosa Ziehau phy_tmp |= CR_1000T_MS_ENABLE; 18855330213cSSepherosa Ziehau e1000_write_phy_reg(&sc->hw, PHY_1000T_CTRL, phy_tmp); 18865330213cSSepherosa Ziehau if (sc->hw.mac.autoneg && 18875330213cSSepherosa Ziehau !e1000_phy_setup_autoneg(&sc->hw) && 18885330213cSSepherosa Ziehau !e1000_read_phy_reg(&sc->hw, PHY_CONTROL, &phy_tmp)) { 18895330213cSSepherosa Ziehau phy_tmp |= MII_CR_AUTO_NEG_EN | MII_CR_RESTART_AUTO_NEG; 18905330213cSSepherosa Ziehau e1000_write_phy_reg(&sc->hw, PHY_CONTROL, phy_tmp); 18915330213cSSepherosa Ziehau } 18925330213cSSepherosa Ziehau } 18935330213cSSepherosa Ziehau 18945330213cSSepherosa Ziehau /* Restart process after EMX_SMARTSPEED_MAX iterations */ 18955330213cSSepherosa Ziehau if (sc->smartspeed++ == EMX_SMARTSPEED_MAX) 18965330213cSSepherosa Ziehau sc->smartspeed = 0; 18975330213cSSepherosa Ziehau } 18985330213cSSepherosa Ziehau 18995330213cSSepherosa Ziehau static int 19005330213cSSepherosa Ziehau emx_create_tx_ring(struct emx_softc *sc) 19015330213cSSepherosa Ziehau { 19025330213cSSepherosa Ziehau device_t dev = sc->dev; 1903323e5ecdSSepherosa Ziehau struct emx_txbuf *tx_buffer; 1904bdca134fSSepherosa Ziehau int error, i, tsize; 1905bdca134fSSepherosa Ziehau 1906bdca134fSSepherosa Ziehau /* 1907bdca134fSSepherosa Ziehau * Validate number of transmit descriptors. It must not exceed 1908bdca134fSSepherosa Ziehau * hardware maximum, and must be multiple of E1000_DBA_ALIGN. 1909bdca134fSSepherosa Ziehau */ 1910bdca134fSSepherosa Ziehau if ((emx_txd * sizeof(struct e1000_tx_desc)) % EMX_DBA_ALIGN != 0 || 1911bdca134fSSepherosa Ziehau emx_txd > EMX_MAX_TXD || emx_txd < EMX_MIN_TXD) { 1912bdca134fSSepherosa Ziehau device_printf(dev, "Using %d TX descriptors instead of %d!\n", 1913bdca134fSSepherosa Ziehau EMX_DEFAULT_TXD, emx_txd); 1914bdca134fSSepherosa Ziehau sc->num_tx_desc = EMX_DEFAULT_TXD; 1915bdca134fSSepherosa Ziehau } else { 1916bdca134fSSepherosa Ziehau sc->num_tx_desc = emx_txd; 1917bdca134fSSepherosa Ziehau } 1918bdca134fSSepherosa Ziehau 1919bdca134fSSepherosa Ziehau /* 1920bdca134fSSepherosa Ziehau * Allocate Transmit Descriptor ring 1921bdca134fSSepherosa Ziehau */ 1922bdca134fSSepherosa Ziehau tsize = roundup2(sc->num_tx_desc * sizeof(struct e1000_tx_desc), 1923bdca134fSSepherosa Ziehau EMX_DBA_ALIGN); 1924a596084cSSepherosa Ziehau sc->tx_desc_base = bus_dmamem_coherent_any(sc->parent_dtag, 1925a596084cSSepherosa Ziehau EMX_DBA_ALIGN, tsize, BUS_DMA_WAITOK, 1926a596084cSSepherosa Ziehau &sc->tx_desc_dtag, &sc->tx_desc_dmap, 1927a596084cSSepherosa Ziehau &sc->tx_desc_paddr); 1928a596084cSSepherosa Ziehau if (sc->tx_desc_base == NULL) { 1929bdca134fSSepherosa Ziehau device_printf(dev, "Unable to allocate tx_desc memory\n"); 1930a596084cSSepherosa Ziehau return ENOMEM; 1931bdca134fSSepherosa Ziehau } 19325330213cSSepherosa Ziehau 1933323e5ecdSSepherosa Ziehau sc->tx_buf = kmalloc(sizeof(struct emx_txbuf) * sc->num_tx_desc, 19345330213cSSepherosa Ziehau M_DEVBUF, M_WAITOK | M_ZERO); 19355330213cSSepherosa Ziehau 19365330213cSSepherosa Ziehau /* 19375330213cSSepherosa Ziehau * Create DMA tags for tx buffers 19385330213cSSepherosa Ziehau */ 19395330213cSSepherosa Ziehau error = bus_dma_tag_create(sc->parent_dtag, /* parent */ 19405330213cSSepherosa Ziehau 1, 0, /* alignment, bounds */ 19415330213cSSepherosa Ziehau BUS_SPACE_MAXADDR, /* lowaddr */ 19425330213cSSepherosa Ziehau BUS_SPACE_MAXADDR, /* highaddr */ 19435330213cSSepherosa Ziehau NULL, NULL, /* filter, filterarg */ 19445330213cSSepherosa Ziehau EMX_TSO_SIZE, /* maxsize */ 19455330213cSSepherosa Ziehau EMX_MAX_SCATTER, /* nsegments */ 19465330213cSSepherosa Ziehau EMX_MAX_SEGSIZE, /* maxsegsize */ 19475330213cSSepherosa Ziehau BUS_DMA_WAITOK | BUS_DMA_ALLOCNOW | 19485330213cSSepherosa Ziehau BUS_DMA_ONEBPAGE, /* flags */ 19495330213cSSepherosa Ziehau &sc->txtag); 19505330213cSSepherosa Ziehau if (error) { 19515330213cSSepherosa Ziehau device_printf(dev, "Unable to allocate TX DMA tag\n"); 1952323e5ecdSSepherosa Ziehau kfree(sc->tx_buf, M_DEVBUF); 1953323e5ecdSSepherosa Ziehau sc->tx_buf = NULL; 19545330213cSSepherosa Ziehau return error; 19555330213cSSepherosa Ziehau } 19565330213cSSepherosa Ziehau 19575330213cSSepherosa Ziehau /* 19585330213cSSepherosa Ziehau * Create DMA maps for tx buffers 19595330213cSSepherosa Ziehau */ 19605330213cSSepherosa Ziehau for (i = 0; i < sc->num_tx_desc; i++) { 1961323e5ecdSSepherosa Ziehau tx_buffer = &sc->tx_buf[i]; 19625330213cSSepherosa Ziehau 19635330213cSSepherosa Ziehau error = bus_dmamap_create(sc->txtag, 19645330213cSSepherosa Ziehau BUS_DMA_WAITOK | BUS_DMA_ONEBPAGE, 19655330213cSSepherosa Ziehau &tx_buffer->map); 19665330213cSSepherosa Ziehau if (error) { 19675330213cSSepherosa Ziehau device_printf(dev, "Unable to create TX DMA map\n"); 19685330213cSSepherosa Ziehau emx_destroy_tx_ring(sc, i); 19695330213cSSepherosa Ziehau return error; 19705330213cSSepherosa Ziehau } 19715330213cSSepherosa Ziehau } 19725330213cSSepherosa Ziehau return (0); 19735330213cSSepherosa Ziehau } 19745330213cSSepherosa Ziehau 19755330213cSSepherosa Ziehau static void 19765330213cSSepherosa Ziehau emx_init_tx_ring(struct emx_softc *sc) 19775330213cSSepherosa Ziehau { 19785330213cSSepherosa Ziehau /* Clear the old ring contents */ 19795330213cSSepherosa Ziehau bzero(sc->tx_desc_base, 19805330213cSSepherosa Ziehau sizeof(struct e1000_tx_desc) * sc->num_tx_desc); 19815330213cSSepherosa Ziehau 19825330213cSSepherosa Ziehau /* Reset state */ 19835330213cSSepherosa Ziehau sc->next_avail_tx_desc = 0; 19845330213cSSepherosa Ziehau sc->next_tx_to_clean = 0; 19855330213cSSepherosa Ziehau sc->num_tx_desc_avail = sc->num_tx_desc; 19865330213cSSepherosa Ziehau } 19875330213cSSepherosa Ziehau 19885330213cSSepherosa Ziehau static void 19895330213cSSepherosa Ziehau emx_init_tx_unit(struct emx_softc *sc) 19905330213cSSepherosa Ziehau { 19915330213cSSepherosa Ziehau uint32_t tctl, tarc, tipg = 0; 19925330213cSSepherosa Ziehau uint64_t bus_addr; 19935330213cSSepherosa Ziehau 19945330213cSSepherosa Ziehau /* Setup the Base and Length of the Tx Descriptor Ring */ 1995a596084cSSepherosa Ziehau bus_addr = sc->tx_desc_paddr; 19965330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TDLEN(0), 19975330213cSSepherosa Ziehau sc->num_tx_desc * sizeof(struct e1000_tx_desc)); 19985330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TDBAH(0), 19995330213cSSepherosa Ziehau (uint32_t)(bus_addr >> 32)); 20005330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TDBAL(0), 20015330213cSSepherosa Ziehau (uint32_t)bus_addr); 20025330213cSSepherosa Ziehau /* Setup the HW Tx Head and Tail descriptor pointers */ 20035330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TDT(0), 0); 20045330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TDH(0), 0); 20055330213cSSepherosa Ziehau 20065330213cSSepherosa Ziehau /* Set the default values for the Tx Inter Packet Gap timer */ 20075330213cSSepherosa Ziehau switch (sc->hw.mac.type) { 20085330213cSSepherosa Ziehau case e1000_80003es2lan: 20095330213cSSepherosa Ziehau tipg = DEFAULT_82543_TIPG_IPGR1; 20105330213cSSepherosa Ziehau tipg |= DEFAULT_80003ES2LAN_TIPG_IPGR2 << 20115330213cSSepherosa Ziehau E1000_TIPG_IPGR2_SHIFT; 20125330213cSSepherosa Ziehau break; 20135330213cSSepherosa Ziehau 20145330213cSSepherosa Ziehau default: 20155330213cSSepherosa Ziehau if (sc->hw.phy.media_type == e1000_media_type_fiber || 20165330213cSSepherosa Ziehau sc->hw.phy.media_type == e1000_media_type_internal_serdes) 20175330213cSSepherosa Ziehau tipg = DEFAULT_82543_TIPG_IPGT_FIBER; 20185330213cSSepherosa Ziehau else 20195330213cSSepherosa Ziehau tipg = DEFAULT_82543_TIPG_IPGT_COPPER; 20205330213cSSepherosa Ziehau tipg |= DEFAULT_82543_TIPG_IPGR1 << E1000_TIPG_IPGR1_SHIFT; 20215330213cSSepherosa Ziehau tipg |= DEFAULT_82543_TIPG_IPGR2 << E1000_TIPG_IPGR2_SHIFT; 20225330213cSSepherosa Ziehau break; 20235330213cSSepherosa Ziehau } 20245330213cSSepherosa Ziehau 20255330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TIPG, tipg); 20265330213cSSepherosa Ziehau 20275330213cSSepherosa Ziehau /* NOTE: 0 is not allowed for TIDV */ 20285330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TIDV, 1); 20295330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TADV, 0); 20305330213cSSepherosa Ziehau 20315330213cSSepherosa Ziehau if (sc->hw.mac.type == e1000_82571 || 20325330213cSSepherosa Ziehau sc->hw.mac.type == e1000_82572) { 20335330213cSSepherosa Ziehau tarc = E1000_READ_REG(&sc->hw, E1000_TARC(0)); 20345330213cSSepherosa Ziehau tarc |= EMX_TARC_SPEED_MODE; 20355330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TARC(0), tarc); 20365330213cSSepherosa Ziehau } else if (sc->hw.mac.type == e1000_80003es2lan) { 20375330213cSSepherosa Ziehau tarc = E1000_READ_REG(&sc->hw, E1000_TARC(0)); 20385330213cSSepherosa Ziehau tarc |= 1; 20395330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TARC(0), tarc); 20405330213cSSepherosa Ziehau tarc = E1000_READ_REG(&sc->hw, E1000_TARC(1)); 20415330213cSSepherosa Ziehau tarc |= 1; 20425330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TARC(1), tarc); 20435330213cSSepherosa Ziehau } 20445330213cSSepherosa Ziehau 20455330213cSSepherosa Ziehau /* Program the Transmit Control Register */ 20465330213cSSepherosa Ziehau tctl = E1000_READ_REG(&sc->hw, E1000_TCTL); 20475330213cSSepherosa Ziehau tctl &= ~E1000_TCTL_CT; 20485330213cSSepherosa Ziehau tctl |= E1000_TCTL_PSP | E1000_TCTL_RTLC | E1000_TCTL_EN | 20495330213cSSepherosa Ziehau (E1000_COLLISION_THRESHOLD << E1000_CT_SHIFT); 20505330213cSSepherosa Ziehau tctl |= E1000_TCTL_MULR; 20515330213cSSepherosa Ziehau 20525330213cSSepherosa Ziehau /* This write will effectively turn on the transmit unit. */ 20535330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TCTL, tctl); 20545330213cSSepherosa Ziehau } 20555330213cSSepherosa Ziehau 20565330213cSSepherosa Ziehau static void 20575330213cSSepherosa Ziehau emx_destroy_tx_ring(struct emx_softc *sc, int ndesc) 20585330213cSSepherosa Ziehau { 2059323e5ecdSSepherosa Ziehau struct emx_txbuf *tx_buffer; 20605330213cSSepherosa Ziehau int i; 20615330213cSSepherosa Ziehau 2062bdca134fSSepherosa Ziehau /* Free Transmit Descriptor ring */ 2063a596084cSSepherosa Ziehau if (sc->tx_desc_base) { 2064a596084cSSepherosa Ziehau bus_dmamap_unload(sc->tx_desc_dtag, sc->tx_desc_dmap); 2065a596084cSSepherosa Ziehau bus_dmamem_free(sc->tx_desc_dtag, sc->tx_desc_base, 2066a596084cSSepherosa Ziehau sc->tx_desc_dmap); 2067a596084cSSepherosa Ziehau bus_dma_tag_destroy(sc->tx_desc_dtag); 2068a596084cSSepherosa Ziehau 2069a596084cSSepherosa Ziehau sc->tx_desc_base = NULL; 2070a596084cSSepherosa Ziehau } 2071bdca134fSSepherosa Ziehau 2072323e5ecdSSepherosa Ziehau if (sc->tx_buf == NULL) 20735330213cSSepherosa Ziehau return; 20745330213cSSepherosa Ziehau 20755330213cSSepherosa Ziehau for (i = 0; i < ndesc; i++) { 2076323e5ecdSSepherosa Ziehau tx_buffer = &sc->tx_buf[i]; 20775330213cSSepherosa Ziehau 20785330213cSSepherosa Ziehau KKASSERT(tx_buffer->m_head == NULL); 20795330213cSSepherosa Ziehau bus_dmamap_destroy(sc->txtag, tx_buffer->map); 20805330213cSSepherosa Ziehau } 20815330213cSSepherosa Ziehau bus_dma_tag_destroy(sc->txtag); 20825330213cSSepherosa Ziehau 2083323e5ecdSSepherosa Ziehau kfree(sc->tx_buf, M_DEVBUF); 2084323e5ecdSSepherosa Ziehau sc->tx_buf = NULL; 20855330213cSSepherosa Ziehau } 20865330213cSSepherosa Ziehau 20875330213cSSepherosa Ziehau /* 20885330213cSSepherosa Ziehau * The offload context needs to be set when we transfer the first 20895330213cSSepherosa Ziehau * packet of a particular protocol (TCP/UDP). This routine has been 20905330213cSSepherosa Ziehau * enhanced to deal with inserted VLAN headers. 20915330213cSSepherosa Ziehau * 20925330213cSSepherosa Ziehau * If the new packet's ether header length, ip header length and 20935330213cSSepherosa Ziehau * csum offloading type are same as the previous packet, we should 20945330213cSSepherosa Ziehau * avoid allocating a new csum context descriptor; mainly to take 20955330213cSSepherosa Ziehau * advantage of the pipeline effect of the TX data read request. 20965330213cSSepherosa Ziehau * 20975330213cSSepherosa Ziehau * This function returns number of TX descrptors allocated for 20985330213cSSepherosa Ziehau * csum context. 20995330213cSSepherosa Ziehau */ 21005330213cSSepherosa Ziehau static int 21015330213cSSepherosa Ziehau emx_txcsum(struct emx_softc *sc, struct mbuf *mp, 21025330213cSSepherosa Ziehau uint32_t *txd_upper, uint32_t *txd_lower) 21035330213cSSepherosa Ziehau { 21045330213cSSepherosa Ziehau struct e1000_context_desc *TXD; 2105323e5ecdSSepherosa Ziehau struct emx_txbuf *tx_buffer; 21065330213cSSepherosa Ziehau struct ether_vlan_header *eh; 21075330213cSSepherosa Ziehau struct ip *ip; 21085330213cSSepherosa Ziehau int curr_txd, ehdrlen, csum_flags; 21095330213cSSepherosa Ziehau uint32_t cmd, hdr_len, ip_hlen; 21105330213cSSepherosa Ziehau uint16_t etype; 21115330213cSSepherosa Ziehau 21125330213cSSepherosa Ziehau /* 21135330213cSSepherosa Ziehau * Determine where frame payload starts. 21145330213cSSepherosa Ziehau * Jump over vlan headers if already present, 21155330213cSSepherosa Ziehau * helpful for QinQ too. 21165330213cSSepherosa Ziehau */ 21175330213cSSepherosa Ziehau KASSERT(mp->m_len >= ETHER_HDR_LEN, 21185330213cSSepherosa Ziehau ("emx_txcsum_pullup is not called (eh)?\n")); 21195330213cSSepherosa Ziehau eh = mtod(mp, struct ether_vlan_header *); 21205330213cSSepherosa Ziehau if (eh->evl_encap_proto == htons(ETHERTYPE_VLAN)) { 21215330213cSSepherosa Ziehau KASSERT(mp->m_len >= ETHER_HDR_LEN + EVL_ENCAPLEN, 21225330213cSSepherosa Ziehau ("emx_txcsum_pullup is not called (evh)?\n")); 21235330213cSSepherosa Ziehau etype = ntohs(eh->evl_proto); 21245330213cSSepherosa Ziehau ehdrlen = ETHER_HDR_LEN + EVL_ENCAPLEN; 21255330213cSSepherosa Ziehau } else { 21265330213cSSepherosa Ziehau etype = ntohs(eh->evl_encap_proto); 21275330213cSSepherosa Ziehau ehdrlen = ETHER_HDR_LEN; 21285330213cSSepherosa Ziehau } 21295330213cSSepherosa Ziehau 21305330213cSSepherosa Ziehau /* 21315330213cSSepherosa Ziehau * We only support TCP/UDP for IPv4 for the moment. 21325330213cSSepherosa Ziehau * TODO: Support SCTP too when it hits the tree. 21335330213cSSepherosa Ziehau */ 21345330213cSSepherosa Ziehau if (etype != ETHERTYPE_IP) 21355330213cSSepherosa Ziehau return 0; 21365330213cSSepherosa Ziehau 21375330213cSSepherosa Ziehau KASSERT(mp->m_len >= ehdrlen + EMX_IPVHL_SIZE, 21385330213cSSepherosa Ziehau ("emx_txcsum_pullup is not called (eh+ip_vhl)?\n")); 21395330213cSSepherosa Ziehau 21405330213cSSepherosa Ziehau /* NOTE: We could only safely access ip.ip_vhl part */ 21415330213cSSepherosa Ziehau ip = (struct ip *)(mp->m_data + ehdrlen); 21425330213cSSepherosa Ziehau ip_hlen = ip->ip_hl << 2; 21435330213cSSepherosa Ziehau 21445330213cSSepherosa Ziehau csum_flags = mp->m_pkthdr.csum_flags & EMX_CSUM_FEATURES; 21455330213cSSepherosa Ziehau 21465330213cSSepherosa Ziehau if (sc->csum_ehlen == ehdrlen && sc->csum_iphlen == ip_hlen && 21475330213cSSepherosa Ziehau sc->csum_flags == csum_flags) { 21485330213cSSepherosa Ziehau /* 21495330213cSSepherosa Ziehau * Same csum offload context as the previous packets; 21505330213cSSepherosa Ziehau * just return. 21515330213cSSepherosa Ziehau */ 21525330213cSSepherosa Ziehau *txd_upper = sc->csum_txd_upper; 21535330213cSSepherosa Ziehau *txd_lower = sc->csum_txd_lower; 21545330213cSSepherosa Ziehau return 0; 21555330213cSSepherosa Ziehau } 21565330213cSSepherosa Ziehau 21575330213cSSepherosa Ziehau /* 21585330213cSSepherosa Ziehau * Setup a new csum offload context. 21595330213cSSepherosa Ziehau */ 21605330213cSSepherosa Ziehau 21615330213cSSepherosa Ziehau curr_txd = sc->next_avail_tx_desc; 2162323e5ecdSSepherosa Ziehau tx_buffer = &sc->tx_buf[curr_txd]; 21635330213cSSepherosa Ziehau TXD = (struct e1000_context_desc *)&sc->tx_desc_base[curr_txd]; 21645330213cSSepherosa Ziehau 21655330213cSSepherosa Ziehau cmd = 0; 21665330213cSSepherosa Ziehau 21675330213cSSepherosa Ziehau /* Setup of IP header checksum. */ 21685330213cSSepherosa Ziehau if (csum_flags & CSUM_IP) { 21695330213cSSepherosa Ziehau /* 21705330213cSSepherosa Ziehau * Start offset for header checksum calculation. 21715330213cSSepherosa Ziehau * End offset for header checksum calculation. 21725330213cSSepherosa Ziehau * Offset of place to put the checksum. 21735330213cSSepherosa Ziehau */ 21745330213cSSepherosa Ziehau TXD->lower_setup.ip_fields.ipcss = ehdrlen; 21755330213cSSepherosa Ziehau TXD->lower_setup.ip_fields.ipcse = 21765330213cSSepherosa Ziehau htole16(ehdrlen + ip_hlen - 1); 21775330213cSSepherosa Ziehau TXD->lower_setup.ip_fields.ipcso = 21785330213cSSepherosa Ziehau ehdrlen + offsetof(struct ip, ip_sum); 21795330213cSSepherosa Ziehau cmd |= E1000_TXD_CMD_IP; 21805330213cSSepherosa Ziehau *txd_upper |= E1000_TXD_POPTS_IXSM << 8; 21815330213cSSepherosa Ziehau } 21825330213cSSepherosa Ziehau hdr_len = ehdrlen + ip_hlen; 21835330213cSSepherosa Ziehau 21845330213cSSepherosa Ziehau if (csum_flags & CSUM_TCP) { 21855330213cSSepherosa Ziehau /* 21865330213cSSepherosa Ziehau * Start offset for payload checksum calculation. 21875330213cSSepherosa Ziehau * End offset for payload checksum calculation. 21885330213cSSepherosa Ziehau * Offset of place to put the checksum. 21895330213cSSepherosa Ziehau */ 21905330213cSSepherosa Ziehau TXD->upper_setup.tcp_fields.tucss = hdr_len; 21915330213cSSepherosa Ziehau TXD->upper_setup.tcp_fields.tucse = htole16(0); 21925330213cSSepherosa Ziehau TXD->upper_setup.tcp_fields.tucso = 21935330213cSSepherosa Ziehau hdr_len + offsetof(struct tcphdr, th_sum); 21945330213cSSepherosa Ziehau cmd |= E1000_TXD_CMD_TCP; 21955330213cSSepherosa Ziehau *txd_upper |= E1000_TXD_POPTS_TXSM << 8; 21965330213cSSepherosa Ziehau } else if (csum_flags & CSUM_UDP) { 21975330213cSSepherosa Ziehau /* 21985330213cSSepherosa Ziehau * Start offset for header checksum calculation. 21995330213cSSepherosa Ziehau * End offset for header checksum calculation. 22005330213cSSepherosa Ziehau * Offset of place to put the checksum. 22015330213cSSepherosa Ziehau */ 22025330213cSSepherosa Ziehau TXD->upper_setup.tcp_fields.tucss = hdr_len; 22035330213cSSepherosa Ziehau TXD->upper_setup.tcp_fields.tucse = htole16(0); 22045330213cSSepherosa Ziehau TXD->upper_setup.tcp_fields.tucso = 22055330213cSSepherosa Ziehau hdr_len + offsetof(struct udphdr, uh_sum); 22065330213cSSepherosa Ziehau *txd_upper |= E1000_TXD_POPTS_TXSM << 8; 22075330213cSSepherosa Ziehau } 22085330213cSSepherosa Ziehau 22095330213cSSepherosa Ziehau *txd_lower = E1000_TXD_CMD_DEXT | /* Extended descr type */ 22105330213cSSepherosa Ziehau E1000_TXD_DTYP_D; /* Data descr */ 22115330213cSSepherosa Ziehau 22125330213cSSepherosa Ziehau /* Save the information for this csum offloading context */ 22135330213cSSepherosa Ziehau sc->csum_ehlen = ehdrlen; 22145330213cSSepherosa Ziehau sc->csum_iphlen = ip_hlen; 22155330213cSSepherosa Ziehau sc->csum_flags = csum_flags; 22165330213cSSepherosa Ziehau sc->csum_txd_upper = *txd_upper; 22175330213cSSepherosa Ziehau sc->csum_txd_lower = *txd_lower; 22185330213cSSepherosa Ziehau 22195330213cSSepherosa Ziehau TXD->tcp_seg_setup.data = htole32(0); 22205330213cSSepherosa Ziehau TXD->cmd_and_length = 22215330213cSSepherosa Ziehau htole32(E1000_TXD_CMD_IFCS | E1000_TXD_CMD_DEXT | cmd); 22225330213cSSepherosa Ziehau 22235330213cSSepherosa Ziehau if (++curr_txd == sc->num_tx_desc) 22245330213cSSepherosa Ziehau curr_txd = 0; 22255330213cSSepherosa Ziehau 22265330213cSSepherosa Ziehau KKASSERT(sc->num_tx_desc_avail > 0); 22275330213cSSepherosa Ziehau sc->num_tx_desc_avail--; 22285330213cSSepherosa Ziehau 22295330213cSSepherosa Ziehau sc->next_avail_tx_desc = curr_txd; 22305330213cSSepherosa Ziehau return 1; 22315330213cSSepherosa Ziehau } 22325330213cSSepherosa Ziehau 22335330213cSSepherosa Ziehau static int 22345330213cSSepherosa Ziehau emx_txcsum_pullup(struct emx_softc *sc, struct mbuf **m0) 22355330213cSSepherosa Ziehau { 22365330213cSSepherosa Ziehau struct mbuf *m = *m0; 22375330213cSSepherosa Ziehau struct ether_header *eh; 22385330213cSSepherosa Ziehau int len; 22395330213cSSepherosa Ziehau 22405330213cSSepherosa Ziehau sc->tx_csum_try_pullup++; 22415330213cSSepherosa Ziehau 22425330213cSSepherosa Ziehau len = ETHER_HDR_LEN + EMX_IPVHL_SIZE; 22435330213cSSepherosa Ziehau 22445330213cSSepherosa Ziehau if (__predict_false(!M_WRITABLE(m))) { 22455330213cSSepherosa Ziehau if (__predict_false(m->m_len < ETHER_HDR_LEN)) { 22465330213cSSepherosa Ziehau sc->tx_csum_drop1++; 22475330213cSSepherosa Ziehau m_freem(m); 22485330213cSSepherosa Ziehau *m0 = NULL; 22495330213cSSepherosa Ziehau return ENOBUFS; 22505330213cSSepherosa Ziehau } 22515330213cSSepherosa Ziehau eh = mtod(m, struct ether_header *); 22525330213cSSepherosa Ziehau 22535330213cSSepherosa Ziehau if (eh->ether_type == htons(ETHERTYPE_VLAN)) 22545330213cSSepherosa Ziehau len += EVL_ENCAPLEN; 22555330213cSSepherosa Ziehau 22563752657eSSepherosa Ziehau if (m->m_len < len) { 22575330213cSSepherosa Ziehau sc->tx_csum_drop2++; 22585330213cSSepherosa Ziehau m_freem(m); 22595330213cSSepherosa Ziehau *m0 = NULL; 22605330213cSSepherosa Ziehau return ENOBUFS; 22615330213cSSepherosa Ziehau } 22625330213cSSepherosa Ziehau return 0; 22635330213cSSepherosa Ziehau } 22645330213cSSepherosa Ziehau 22655330213cSSepherosa Ziehau if (__predict_false(m->m_len < ETHER_HDR_LEN)) { 22665330213cSSepherosa Ziehau sc->tx_csum_pullup1++; 22675330213cSSepherosa Ziehau m = m_pullup(m, ETHER_HDR_LEN); 22685330213cSSepherosa Ziehau if (m == NULL) { 22695330213cSSepherosa Ziehau sc->tx_csum_pullup1_failed++; 22705330213cSSepherosa Ziehau *m0 = NULL; 22715330213cSSepherosa Ziehau return ENOBUFS; 22725330213cSSepherosa Ziehau } 22735330213cSSepherosa Ziehau *m0 = m; 22745330213cSSepherosa Ziehau } 22755330213cSSepherosa Ziehau eh = mtod(m, struct ether_header *); 22765330213cSSepherosa Ziehau 22775330213cSSepherosa Ziehau if (eh->ether_type == htons(ETHERTYPE_VLAN)) 22785330213cSSepherosa Ziehau len += EVL_ENCAPLEN; 22795330213cSSepherosa Ziehau 22803752657eSSepherosa Ziehau if (m->m_len < len) { 22815330213cSSepherosa Ziehau sc->tx_csum_pullup2++; 22825330213cSSepherosa Ziehau m = m_pullup(m, len); 22835330213cSSepherosa Ziehau if (m == NULL) { 22845330213cSSepherosa Ziehau sc->tx_csum_pullup2_failed++; 22855330213cSSepherosa Ziehau *m0 = NULL; 22865330213cSSepherosa Ziehau return ENOBUFS; 22875330213cSSepherosa Ziehau } 22885330213cSSepherosa Ziehau *m0 = m; 22895330213cSSepherosa Ziehau } 22905330213cSSepherosa Ziehau return 0; 22915330213cSSepherosa Ziehau } 22925330213cSSepherosa Ziehau 22935330213cSSepherosa Ziehau static void 22945330213cSSepherosa Ziehau emx_txeof(struct emx_softc *sc) 22955330213cSSepherosa Ziehau { 22965330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 2297323e5ecdSSepherosa Ziehau struct emx_txbuf *tx_buffer; 22985330213cSSepherosa Ziehau int first, num_avail; 22995330213cSSepherosa Ziehau 23005330213cSSepherosa Ziehau if (sc->tx_dd_head == sc->tx_dd_tail) 23015330213cSSepherosa Ziehau return; 23025330213cSSepherosa Ziehau 23035330213cSSepherosa Ziehau if (sc->num_tx_desc_avail == sc->num_tx_desc) 23045330213cSSepherosa Ziehau return; 23055330213cSSepherosa Ziehau 23065330213cSSepherosa Ziehau num_avail = sc->num_tx_desc_avail; 23075330213cSSepherosa Ziehau first = sc->next_tx_to_clean; 23085330213cSSepherosa Ziehau 23095330213cSSepherosa Ziehau while (sc->tx_dd_head != sc->tx_dd_tail) { 23105330213cSSepherosa Ziehau int dd_idx = sc->tx_dd[sc->tx_dd_head]; 231170172a73SSepherosa Ziehau struct e1000_tx_desc *tx_desc; 23125330213cSSepherosa Ziehau 23135330213cSSepherosa Ziehau tx_desc = &sc->tx_desc_base[dd_idx]; 23145330213cSSepherosa Ziehau if (tx_desc->upper.fields.status & E1000_TXD_STAT_DD) { 23155330213cSSepherosa Ziehau EMX_INC_TXDD_IDX(sc->tx_dd_head); 23165330213cSSepherosa Ziehau 23175330213cSSepherosa Ziehau if (++dd_idx == sc->num_tx_desc) 23185330213cSSepherosa Ziehau dd_idx = 0; 23195330213cSSepherosa Ziehau 23205330213cSSepherosa Ziehau while (first != dd_idx) { 23215330213cSSepherosa Ziehau logif(pkt_txclean); 23225330213cSSepherosa Ziehau 23235330213cSSepherosa Ziehau num_avail++; 23245330213cSSepherosa Ziehau 2325323e5ecdSSepherosa Ziehau tx_buffer = &sc->tx_buf[first]; 23265330213cSSepherosa Ziehau if (tx_buffer->m_head) { 23275330213cSSepherosa Ziehau ifp->if_opackets++; 23285330213cSSepherosa Ziehau bus_dmamap_unload(sc->txtag, 23295330213cSSepherosa Ziehau tx_buffer->map); 23305330213cSSepherosa Ziehau m_freem(tx_buffer->m_head); 23315330213cSSepherosa Ziehau tx_buffer->m_head = NULL; 23325330213cSSepherosa Ziehau } 23335330213cSSepherosa Ziehau 23345330213cSSepherosa Ziehau if (++first == sc->num_tx_desc) 23355330213cSSepherosa Ziehau first = 0; 23365330213cSSepherosa Ziehau } 23375330213cSSepherosa Ziehau } else { 23385330213cSSepherosa Ziehau break; 23395330213cSSepherosa Ziehau } 23405330213cSSepherosa Ziehau } 23415330213cSSepherosa Ziehau sc->next_tx_to_clean = first; 23425330213cSSepherosa Ziehau sc->num_tx_desc_avail = num_avail; 23435330213cSSepherosa Ziehau 23445330213cSSepherosa Ziehau if (sc->tx_dd_head == sc->tx_dd_tail) { 23455330213cSSepherosa Ziehau sc->tx_dd_head = 0; 23465330213cSSepherosa Ziehau sc->tx_dd_tail = 0; 23475330213cSSepherosa Ziehau } 23485330213cSSepherosa Ziehau 23495330213cSSepherosa Ziehau if (!EMX_IS_OACTIVE(sc)) { 23505330213cSSepherosa Ziehau ifp->if_flags &= ~IFF_OACTIVE; 23515330213cSSepherosa Ziehau 23525330213cSSepherosa Ziehau /* All clean, turn off the timer */ 23535330213cSSepherosa Ziehau if (sc->num_tx_desc_avail == sc->num_tx_desc) 23545330213cSSepherosa Ziehau ifp->if_timer = 0; 23555330213cSSepherosa Ziehau } 23565330213cSSepherosa Ziehau } 23575330213cSSepherosa Ziehau 23585330213cSSepherosa Ziehau static void 23595330213cSSepherosa Ziehau emx_tx_collect(struct emx_softc *sc) 23605330213cSSepherosa Ziehau { 23615330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 2362323e5ecdSSepherosa Ziehau struct emx_txbuf *tx_buffer; 23635330213cSSepherosa Ziehau int tdh, first, num_avail, dd_idx = -1; 23645330213cSSepherosa Ziehau 23655330213cSSepherosa Ziehau if (sc->num_tx_desc_avail == sc->num_tx_desc) 23665330213cSSepherosa Ziehau return; 23675330213cSSepherosa Ziehau 23685330213cSSepherosa Ziehau tdh = E1000_READ_REG(&sc->hw, E1000_TDH(0)); 23695330213cSSepherosa Ziehau if (tdh == sc->next_tx_to_clean) 23705330213cSSepherosa Ziehau return; 23715330213cSSepherosa Ziehau 23725330213cSSepherosa Ziehau if (sc->tx_dd_head != sc->tx_dd_tail) 23735330213cSSepherosa Ziehau dd_idx = sc->tx_dd[sc->tx_dd_head]; 23745330213cSSepherosa Ziehau 23755330213cSSepherosa Ziehau num_avail = sc->num_tx_desc_avail; 23765330213cSSepherosa Ziehau first = sc->next_tx_to_clean; 23775330213cSSepherosa Ziehau 23785330213cSSepherosa Ziehau while (first != tdh) { 23795330213cSSepherosa Ziehau logif(pkt_txclean); 23805330213cSSepherosa Ziehau 23815330213cSSepherosa Ziehau num_avail++; 23825330213cSSepherosa Ziehau 2383323e5ecdSSepherosa Ziehau tx_buffer = &sc->tx_buf[first]; 23845330213cSSepherosa Ziehau if (tx_buffer->m_head) { 23855330213cSSepherosa Ziehau ifp->if_opackets++; 23865330213cSSepherosa Ziehau bus_dmamap_unload(sc->txtag, 23875330213cSSepherosa Ziehau tx_buffer->map); 23885330213cSSepherosa Ziehau m_freem(tx_buffer->m_head); 23895330213cSSepherosa Ziehau tx_buffer->m_head = NULL; 23905330213cSSepherosa Ziehau } 23915330213cSSepherosa Ziehau 23925330213cSSepherosa Ziehau if (first == dd_idx) { 23935330213cSSepherosa Ziehau EMX_INC_TXDD_IDX(sc->tx_dd_head); 23945330213cSSepherosa Ziehau if (sc->tx_dd_head == sc->tx_dd_tail) { 23955330213cSSepherosa Ziehau sc->tx_dd_head = 0; 23965330213cSSepherosa Ziehau sc->tx_dd_tail = 0; 23975330213cSSepherosa Ziehau dd_idx = -1; 23985330213cSSepherosa Ziehau } else { 23995330213cSSepherosa Ziehau dd_idx = sc->tx_dd[sc->tx_dd_head]; 24005330213cSSepherosa Ziehau } 24015330213cSSepherosa Ziehau } 24025330213cSSepherosa Ziehau 24035330213cSSepherosa Ziehau if (++first == sc->num_tx_desc) 24045330213cSSepherosa Ziehau first = 0; 24055330213cSSepherosa Ziehau } 24065330213cSSepherosa Ziehau sc->next_tx_to_clean = first; 24075330213cSSepherosa Ziehau sc->num_tx_desc_avail = num_avail; 24085330213cSSepherosa Ziehau 24095330213cSSepherosa Ziehau if (!EMX_IS_OACTIVE(sc)) { 24105330213cSSepherosa Ziehau ifp->if_flags &= ~IFF_OACTIVE; 24115330213cSSepherosa Ziehau 24125330213cSSepherosa Ziehau /* All clean, turn off the timer */ 24135330213cSSepherosa Ziehau if (sc->num_tx_desc_avail == sc->num_tx_desc) 24145330213cSSepherosa Ziehau ifp->if_timer = 0; 24155330213cSSepherosa Ziehau } 24165330213cSSepherosa Ziehau } 24175330213cSSepherosa Ziehau 24185330213cSSepherosa Ziehau /* 24195330213cSSepherosa Ziehau * When Link is lost sometimes there is work still in the TX ring 24205330213cSSepherosa Ziehau * which will result in a watchdog, rather than allow that do an 24215330213cSSepherosa Ziehau * attempted cleanup and then reinit here. Note that this has been 24225330213cSSepherosa Ziehau * seens mostly with fiber adapters. 24235330213cSSepherosa Ziehau */ 24245330213cSSepherosa Ziehau static void 24255330213cSSepherosa Ziehau emx_tx_purge(struct emx_softc *sc) 24265330213cSSepherosa Ziehau { 24275330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 24285330213cSSepherosa Ziehau 24295330213cSSepherosa Ziehau if (!sc->link_active && ifp->if_timer) { 24305330213cSSepherosa Ziehau emx_tx_collect(sc); 24315330213cSSepherosa Ziehau if (ifp->if_timer) { 24325330213cSSepherosa Ziehau if_printf(ifp, "Link lost, TX pending, reinit\n"); 24335330213cSSepherosa Ziehau ifp->if_timer = 0; 24345330213cSSepherosa Ziehau emx_init(sc); 24355330213cSSepherosa Ziehau } 24365330213cSSepherosa Ziehau } 24375330213cSSepherosa Ziehau } 24385330213cSSepherosa Ziehau 24395330213cSSepherosa Ziehau static int 2440c39e3a1fSSepherosa Ziehau emx_newbuf(struct emx_softc *sc, struct emx_rxdata *rdata, int i, int init) 24415330213cSSepherosa Ziehau { 24425330213cSSepherosa Ziehau struct mbuf *m; 24435330213cSSepherosa Ziehau bus_dma_segment_t seg; 24445330213cSSepherosa Ziehau bus_dmamap_t map; 2445323e5ecdSSepherosa Ziehau struct emx_rxbuf *rx_buffer; 24465330213cSSepherosa Ziehau int error, nseg; 24475330213cSSepherosa Ziehau 24485330213cSSepherosa Ziehau m = m_getcl(init ? MB_WAIT : MB_DONTWAIT, MT_DATA, M_PKTHDR); 24495330213cSSepherosa Ziehau if (m == NULL) { 2450c39e3a1fSSepherosa Ziehau rdata->mbuf_cluster_failed++; 24515330213cSSepherosa Ziehau if (init) { 24525330213cSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, 24535330213cSSepherosa Ziehau "Unable to allocate RX mbuf\n"); 24545330213cSSepherosa Ziehau } 24555330213cSSepherosa Ziehau return (ENOBUFS); 24565330213cSSepherosa Ziehau } 24575330213cSSepherosa Ziehau m->m_len = m->m_pkthdr.len = MCLBYTES; 24585330213cSSepherosa Ziehau 24595330213cSSepherosa Ziehau if (sc->max_frame_size <= MCLBYTES - ETHER_ALIGN) 24605330213cSSepherosa Ziehau m_adj(m, ETHER_ALIGN); 24615330213cSSepherosa Ziehau 2462c39e3a1fSSepherosa Ziehau error = bus_dmamap_load_mbuf_segment(rdata->rxtag, 2463c39e3a1fSSepherosa Ziehau rdata->rx_sparemap, m, 24645330213cSSepherosa Ziehau &seg, 1, &nseg, BUS_DMA_NOWAIT); 24655330213cSSepherosa Ziehau if (error) { 24665330213cSSepherosa Ziehau m_freem(m); 24675330213cSSepherosa Ziehau if (init) { 24685330213cSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, 24695330213cSSepherosa Ziehau "Unable to load RX mbuf\n"); 24705330213cSSepherosa Ziehau } 24715330213cSSepherosa Ziehau return (error); 24725330213cSSepherosa Ziehau } 24735330213cSSepherosa Ziehau 2474323e5ecdSSepherosa Ziehau rx_buffer = &rdata->rx_buf[i]; 24755330213cSSepherosa Ziehau if (rx_buffer->m_head != NULL) 2476c39e3a1fSSepherosa Ziehau bus_dmamap_unload(rdata->rxtag, rx_buffer->map); 24775330213cSSepherosa Ziehau 24785330213cSSepherosa Ziehau map = rx_buffer->map; 2479c39e3a1fSSepherosa Ziehau rx_buffer->map = rdata->rx_sparemap; 2480c39e3a1fSSepherosa Ziehau rdata->rx_sparemap = map; 24815330213cSSepherosa Ziehau 24825330213cSSepherosa Ziehau rx_buffer->m_head = m; 2483235b9d30SSepherosa Ziehau rx_buffer->paddr = seg.ds_addr; 24845330213cSSepherosa Ziehau 2485235b9d30SSepherosa Ziehau emx_setup_rxdesc(&rdata->rx_desc[i], rx_buffer); 24865330213cSSepherosa Ziehau return (0); 24875330213cSSepherosa Ziehau } 24885330213cSSepherosa Ziehau 24895330213cSSepherosa Ziehau static int 2490c39e3a1fSSepherosa Ziehau emx_create_rx_ring(struct emx_softc *sc, struct emx_rxdata *rdata) 24915330213cSSepherosa Ziehau { 24925330213cSSepherosa Ziehau device_t dev = sc->dev; 2493323e5ecdSSepherosa Ziehau struct emx_rxbuf *rx_buffer; 2494bdca134fSSepherosa Ziehau int i, error, rsize; 2495bdca134fSSepherosa Ziehau 2496bdca134fSSepherosa Ziehau /* 2497bdca134fSSepherosa Ziehau * Validate number of receive descriptors. It must not exceed 2498bdca134fSSepherosa Ziehau * hardware maximum, and must be multiple of E1000_DBA_ALIGN. 2499bdca134fSSepherosa Ziehau */ 25003f939c23SSepherosa Ziehau if ((emx_rxd * sizeof(emx_rxdesc_t)) % EMX_DBA_ALIGN != 0 || 2501bdca134fSSepherosa Ziehau emx_rxd > EMX_MAX_RXD || emx_rxd < EMX_MIN_RXD) { 2502bdca134fSSepherosa Ziehau device_printf(dev, "Using %d RX descriptors instead of %d!\n", 2503bdca134fSSepherosa Ziehau EMX_DEFAULT_RXD, emx_rxd); 2504c39e3a1fSSepherosa Ziehau rdata->num_rx_desc = EMX_DEFAULT_RXD; 2505bdca134fSSepherosa Ziehau } else { 2506c39e3a1fSSepherosa Ziehau rdata->num_rx_desc = emx_rxd; 2507bdca134fSSepherosa Ziehau } 2508bdca134fSSepherosa Ziehau 2509bdca134fSSepherosa Ziehau /* 2510bdca134fSSepherosa Ziehau * Allocate Receive Descriptor ring 2511bdca134fSSepherosa Ziehau */ 2512235b9d30SSepherosa Ziehau rsize = roundup2(rdata->num_rx_desc * sizeof(emx_rxdesc_t), 2513bdca134fSSepherosa Ziehau EMX_DBA_ALIGN); 2514235b9d30SSepherosa Ziehau rdata->rx_desc = bus_dmamem_coherent_any(sc->parent_dtag, 2515a596084cSSepherosa Ziehau EMX_DBA_ALIGN, rsize, BUS_DMA_WAITOK, 2516c39e3a1fSSepherosa Ziehau &rdata->rx_desc_dtag, &rdata->rx_desc_dmap, 2517c39e3a1fSSepherosa Ziehau &rdata->rx_desc_paddr); 2518235b9d30SSepherosa Ziehau if (rdata->rx_desc == NULL) { 2519bdca134fSSepherosa Ziehau device_printf(dev, "Unable to allocate rx_desc memory\n"); 2520a596084cSSepherosa Ziehau return ENOMEM; 2521bdca134fSSepherosa Ziehau } 25225330213cSSepherosa Ziehau 2523323e5ecdSSepherosa Ziehau rdata->rx_buf = kmalloc(sizeof(struct emx_rxbuf) * rdata->num_rx_desc, 25245330213cSSepherosa Ziehau M_DEVBUF, M_WAITOK | M_ZERO); 25255330213cSSepherosa Ziehau 25265330213cSSepherosa Ziehau /* 25275330213cSSepherosa Ziehau * Create DMA tag for rx buffers 25285330213cSSepherosa Ziehau */ 25295330213cSSepherosa Ziehau error = bus_dma_tag_create(sc->parent_dtag, /* parent */ 25305330213cSSepherosa Ziehau 1, 0, /* alignment, bounds */ 25315330213cSSepherosa Ziehau BUS_SPACE_MAXADDR, /* lowaddr */ 25325330213cSSepherosa Ziehau BUS_SPACE_MAXADDR, /* highaddr */ 25335330213cSSepherosa Ziehau NULL, NULL, /* filter, filterarg */ 25345330213cSSepherosa Ziehau MCLBYTES, /* maxsize */ 25355330213cSSepherosa Ziehau 1, /* nsegments */ 25365330213cSSepherosa Ziehau MCLBYTES, /* maxsegsize */ 25375330213cSSepherosa Ziehau BUS_DMA_WAITOK | BUS_DMA_ALLOCNOW, /* flags */ 2538c39e3a1fSSepherosa Ziehau &rdata->rxtag); 25395330213cSSepherosa Ziehau if (error) { 25405330213cSSepherosa Ziehau device_printf(dev, "Unable to allocate RX DMA tag\n"); 2541323e5ecdSSepherosa Ziehau kfree(rdata->rx_buf, M_DEVBUF); 2542323e5ecdSSepherosa Ziehau rdata->rx_buf = NULL; 25435330213cSSepherosa Ziehau return error; 25445330213cSSepherosa Ziehau } 25455330213cSSepherosa Ziehau 25465330213cSSepherosa Ziehau /* 25475330213cSSepherosa Ziehau * Create spare DMA map for rx buffers 25485330213cSSepherosa Ziehau */ 2549c39e3a1fSSepherosa Ziehau error = bus_dmamap_create(rdata->rxtag, BUS_DMA_WAITOK, 2550c39e3a1fSSepherosa Ziehau &rdata->rx_sparemap); 25515330213cSSepherosa Ziehau if (error) { 25525330213cSSepherosa Ziehau device_printf(dev, "Unable to create spare RX DMA map\n"); 2553c39e3a1fSSepherosa Ziehau bus_dma_tag_destroy(rdata->rxtag); 2554323e5ecdSSepherosa Ziehau kfree(rdata->rx_buf, M_DEVBUF); 2555323e5ecdSSepherosa Ziehau rdata->rx_buf = NULL; 25565330213cSSepherosa Ziehau return error; 25575330213cSSepherosa Ziehau } 25585330213cSSepherosa Ziehau 25595330213cSSepherosa Ziehau /* 25605330213cSSepherosa Ziehau * Create DMA maps for rx buffers 25615330213cSSepherosa Ziehau */ 2562c39e3a1fSSepherosa Ziehau for (i = 0; i < rdata->num_rx_desc; i++) { 2563323e5ecdSSepherosa Ziehau rx_buffer = &rdata->rx_buf[i]; 25645330213cSSepherosa Ziehau 2565c39e3a1fSSepherosa Ziehau error = bus_dmamap_create(rdata->rxtag, BUS_DMA_WAITOK, 25665330213cSSepherosa Ziehau &rx_buffer->map); 25675330213cSSepherosa Ziehau if (error) { 25685330213cSSepherosa Ziehau device_printf(dev, "Unable to create RX DMA map\n"); 2569c39e3a1fSSepherosa Ziehau emx_destroy_rx_ring(sc, rdata, i); 25705330213cSSepherosa Ziehau return error; 25715330213cSSepherosa Ziehau } 25725330213cSSepherosa Ziehau } 25735330213cSSepherosa Ziehau return (0); 25745330213cSSepherosa Ziehau } 25755330213cSSepherosa Ziehau 2576c39e3a1fSSepherosa Ziehau static void 2577c39e3a1fSSepherosa Ziehau emx_free_rx_ring(struct emx_softc *sc, struct emx_rxdata *rdata) 2578c39e3a1fSSepherosa Ziehau { 2579c39e3a1fSSepherosa Ziehau int i; 2580c39e3a1fSSepherosa Ziehau 2581c39e3a1fSSepherosa Ziehau for (i = 0; i < rdata->num_rx_desc; i++) { 2582323e5ecdSSepherosa Ziehau struct emx_rxbuf *rx_buffer = &rdata->rx_buf[i]; 2583c39e3a1fSSepherosa Ziehau 2584c39e3a1fSSepherosa Ziehau if (rx_buffer->m_head != NULL) { 2585c39e3a1fSSepherosa Ziehau bus_dmamap_unload(rdata->rxtag, rx_buffer->map); 2586c39e3a1fSSepherosa Ziehau m_freem(rx_buffer->m_head); 2587c39e3a1fSSepherosa Ziehau rx_buffer->m_head = NULL; 2588c39e3a1fSSepherosa Ziehau } 2589c39e3a1fSSepherosa Ziehau } 2590c39e3a1fSSepherosa Ziehau 2591c39e3a1fSSepherosa Ziehau if (rdata->fmp != NULL) 2592c39e3a1fSSepherosa Ziehau m_freem(rdata->fmp); 2593c39e3a1fSSepherosa Ziehau rdata->fmp = NULL; 2594c39e3a1fSSepherosa Ziehau rdata->lmp = NULL; 2595c39e3a1fSSepherosa Ziehau } 2596c39e3a1fSSepherosa Ziehau 25975330213cSSepherosa Ziehau static int 2598c39e3a1fSSepherosa Ziehau emx_init_rx_ring(struct emx_softc *sc, struct emx_rxdata *rdata) 25995330213cSSepherosa Ziehau { 26005330213cSSepherosa Ziehau int i, error; 26015330213cSSepherosa Ziehau 26025330213cSSepherosa Ziehau /* Reset descriptor ring */ 2603235b9d30SSepherosa Ziehau bzero(rdata->rx_desc, sizeof(emx_rxdesc_t) * rdata->num_rx_desc); 26045330213cSSepherosa Ziehau 26055330213cSSepherosa Ziehau /* Allocate new ones. */ 2606c39e3a1fSSepherosa Ziehau for (i = 0; i < rdata->num_rx_desc; i++) { 2607c39e3a1fSSepherosa Ziehau error = emx_newbuf(sc, rdata, i, 1); 26085330213cSSepherosa Ziehau if (error) 26095330213cSSepherosa Ziehau return (error); 26105330213cSSepherosa Ziehau } 26115330213cSSepherosa Ziehau 26125330213cSSepherosa Ziehau /* Setup our descriptor pointers */ 2613c39e3a1fSSepherosa Ziehau rdata->next_rx_desc_to_check = 0; 26145330213cSSepherosa Ziehau 26155330213cSSepherosa Ziehau return (0); 26165330213cSSepherosa Ziehau } 26175330213cSSepherosa Ziehau 26185330213cSSepherosa Ziehau static void 26195330213cSSepherosa Ziehau emx_init_rx_unit(struct emx_softc *sc) 26205330213cSSepherosa Ziehau { 26215330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 26225330213cSSepherosa Ziehau uint64_t bus_addr; 26232d0e5700SSepherosa Ziehau uint32_t rctl, itr, rfctl; 26243f939c23SSepherosa Ziehau int i; 26255330213cSSepherosa Ziehau 26265330213cSSepherosa Ziehau /* 26275330213cSSepherosa Ziehau * Make sure receives are disabled while setting 26285330213cSSepherosa Ziehau * up the descriptor ring 26295330213cSSepherosa Ziehau */ 26305330213cSSepherosa Ziehau rctl = E1000_READ_REG(&sc->hw, E1000_RCTL); 26315330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RCTL, rctl & ~E1000_RCTL_EN); 26325330213cSSepherosa Ziehau 26335330213cSSepherosa Ziehau /* 26345330213cSSepherosa Ziehau * Set the interrupt throttling rate. Value is calculated 26355330213cSSepherosa Ziehau * as ITR = 1 / (INT_THROTTLE_CEIL * 256ns) 26365330213cSSepherosa Ziehau */ 26372d0e5700SSepherosa Ziehau if (sc->int_throttle_ceil) 26382d0e5700SSepherosa Ziehau itr = 1000000000 / 256 / sc->int_throttle_ceil; 26392d0e5700SSepherosa Ziehau else 26402d0e5700SSepherosa Ziehau itr = 0; 26412d0e5700SSepherosa Ziehau emx_set_itr(sc, itr); 26425330213cSSepherosa Ziehau 2643235b9d30SSepherosa Ziehau /* Use extended RX descriptor */ 2644235b9d30SSepherosa Ziehau rfctl = E1000_RFCTL_EXTEN; 2645235b9d30SSepherosa Ziehau 26465330213cSSepherosa Ziehau /* Disable accelerated ackknowledge */ 2647235b9d30SSepherosa Ziehau if (sc->hw.mac.type == e1000_82574) 2648235b9d30SSepherosa Ziehau rfctl |= E1000_RFCTL_ACK_DIS; 2649235b9d30SSepherosa Ziehau 2650235b9d30SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RFCTL, rfctl); 26515330213cSSepherosa Ziehau 265265c7a6afSSepherosa Ziehau /* 265365c7a6afSSepherosa Ziehau * Receive Checksum Offload for TCP and UDP 265465c7a6afSSepherosa Ziehau * 265565c7a6afSSepherosa Ziehau * Checksum offloading is also enabled if multiple receive 265665c7a6afSSepherosa Ziehau * queue is to be supported, since we need it to figure out 265765c7a6afSSepherosa Ziehau * packet type. 265865c7a6afSSepherosa Ziehau */ 26598434a83bSSepherosa Ziehau if (ifp->if_capenable & (IFCAP_RSS | IFCAP_RXCSUM)) { 26602d0e5700SSepherosa Ziehau uint32_t rxcsum; 26612d0e5700SSepherosa Ziehau 26625330213cSSepherosa Ziehau rxcsum = E1000_READ_REG(&sc->hw, E1000_RXCSUM); 26633f939c23SSepherosa Ziehau 26643f939c23SSepherosa Ziehau /* 26653f939c23SSepherosa Ziehau * NOTE: 26663f939c23SSepherosa Ziehau * PCSD must be enabled to enable multiple 26673f939c23SSepherosa Ziehau * receive queues. 26683f939c23SSepherosa Ziehau */ 26693f939c23SSepherosa Ziehau rxcsum |= E1000_RXCSUM_IPOFL | E1000_RXCSUM_TUOFL | 26703f939c23SSepherosa Ziehau E1000_RXCSUM_PCSD; 26715330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RXCSUM, rxcsum); 26725330213cSSepherosa Ziehau } 26735330213cSSepherosa Ziehau 26745330213cSSepherosa Ziehau /* 267565c7a6afSSepherosa Ziehau * Configure multiple receive queue (RSS) 267665c7a6afSSepherosa Ziehau */ 26778434a83bSSepherosa Ziehau if (ifp->if_capenable & IFCAP_RSS) { 267889d8e73dSSepherosa Ziehau uint8_t key[EMX_NRSSRK * EMX_RSSRK_SIZE]; 267989d8e73dSSepherosa Ziehau uint32_t reta; 268089d8e73dSSepherosa Ziehau 268189d8e73dSSepherosa Ziehau KASSERT(sc->rx_ring_inuse == EMX_NRX_RING, 268289d8e73dSSepherosa Ziehau ("invalid number of RX ring (%d)", 268389d8e73dSSepherosa Ziehau sc->rx_ring_inuse)); 268489d8e73dSSepherosa Ziehau 268565c7a6afSSepherosa Ziehau /* 26863f939c23SSepherosa Ziehau * NOTE: 26873f939c23SSepherosa Ziehau * When we reach here, RSS has already been disabled 26883f939c23SSepherosa Ziehau * in emx_stop(), so we could safely configure RSS key 26893f939c23SSepherosa Ziehau * and redirect table. 26903f939c23SSepherosa Ziehau */ 26913f939c23SSepherosa Ziehau 26923f939c23SSepherosa Ziehau /* 26933f939c23SSepherosa Ziehau * Configure RSS key 26943f939c23SSepherosa Ziehau */ 269589d8e73dSSepherosa Ziehau toeplitz_get_key(key, sizeof(key)); 269689d8e73dSSepherosa Ziehau for (i = 0; i < EMX_NRSSRK; ++i) { 269789d8e73dSSepherosa Ziehau uint32_t rssrk; 269889d8e73dSSepherosa Ziehau 269989d8e73dSSepherosa Ziehau rssrk = EMX_RSSRK_VAL(key, i); 270089d8e73dSSepherosa Ziehau EMX_RSS_DPRINTF(sc, 1, "rssrk%d 0x%08x\n", i, rssrk); 270189d8e73dSSepherosa Ziehau 270289d8e73dSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RSSRK(i), rssrk); 270389d8e73dSSepherosa Ziehau } 27043f939c23SSepherosa Ziehau 27053f939c23SSepherosa Ziehau /* 270689d8e73dSSepherosa Ziehau * Configure RSS redirect table in following fashion: 270789d8e73dSSepherosa Ziehau * (hash & ring_cnt_mask) == rdr_table[(hash & rdr_table_mask)] 27083f939c23SSepherosa Ziehau */ 270989d8e73dSSepherosa Ziehau reta = 0; 271089d8e73dSSepherosa Ziehau for (i = 0; i < EMX_RETA_SIZE; ++i) { 271189d8e73dSSepherosa Ziehau uint32_t q; 271289d8e73dSSepherosa Ziehau 271389d8e73dSSepherosa Ziehau q = (i % sc->rx_ring_inuse) << EMX_RETA_RINGIDX_SHIFT; 271489d8e73dSSepherosa Ziehau reta |= q << (8 * i); 271589d8e73dSSepherosa Ziehau } 271689d8e73dSSepherosa Ziehau EMX_RSS_DPRINTF(sc, 1, "reta 0x%08x\n", reta); 271789d8e73dSSepherosa Ziehau 27183f939c23SSepherosa Ziehau for (i = 0; i < EMX_NRETA; ++i) 27193f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RETA(i), reta); 27203f939c23SSepherosa Ziehau 27213f939c23SSepherosa Ziehau /* 27223f939c23SSepherosa Ziehau * Enable multiple receive queues. 27233f939c23SSepherosa Ziehau * Enable IPv4 RSS standard hash functions. 27243f939c23SSepherosa Ziehau * Disable RSS interrupt. 27253f939c23SSepherosa Ziehau */ 27263f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_MRQC, 27273f939c23SSepherosa Ziehau E1000_MRQC_ENABLE_RSS_2Q | 27283f939c23SSepherosa Ziehau E1000_MRQC_RSS_FIELD_IPV4_TCP | 27293f939c23SSepherosa Ziehau E1000_MRQC_RSS_FIELD_IPV4); 273065c7a6afSSepherosa Ziehau } 27313f939c23SSepherosa Ziehau 27323f939c23SSepherosa Ziehau /* 27335330213cSSepherosa Ziehau * XXX TEMPORARY WORKAROUND: on some systems with 82573 27345330213cSSepherosa Ziehau * long latencies are observed, like Lenovo X60. This 27355330213cSSepherosa Ziehau * change eliminates the problem, but since having positive 27365330213cSSepherosa Ziehau * values in RDTR is a known source of problems on other 27375330213cSSepherosa Ziehau * platforms another solution is being sought. 27385330213cSSepherosa Ziehau */ 27395330213cSSepherosa Ziehau if (emx_82573_workaround && sc->hw.mac.type == e1000_82573) { 27405330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RADV, EMX_RADV_82573); 27415330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDTR, EMX_RDTR_82573); 27425330213cSSepherosa Ziehau } 27435330213cSSepherosa Ziehau 27442d0e5700SSepherosa Ziehau for (i = 0; i < sc->rx_ring_inuse; ++i) { 27452d0e5700SSepherosa Ziehau struct emx_rxdata *rdata = &sc->rx_data[i]; 27462d0e5700SSepherosa Ziehau 27472d0e5700SSepherosa Ziehau /* 27482d0e5700SSepherosa Ziehau * Setup the Base and Length of the Rx Descriptor Ring 27492d0e5700SSepherosa Ziehau */ 27502d0e5700SSepherosa Ziehau bus_addr = rdata->rx_desc_paddr; 27512d0e5700SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDLEN(i), 27522d0e5700SSepherosa Ziehau rdata->num_rx_desc * sizeof(emx_rxdesc_t)); 27532d0e5700SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDBAH(i), 27542d0e5700SSepherosa Ziehau (uint32_t)(bus_addr >> 32)); 27552d0e5700SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDBAL(i), 27562d0e5700SSepherosa Ziehau (uint32_t)bus_addr); 27572d0e5700SSepherosa Ziehau 27585330213cSSepherosa Ziehau /* 27595330213cSSepherosa Ziehau * Setup the HW Rx Head and Tail Descriptor Pointers 27605330213cSSepherosa Ziehau */ 27613f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDH(i), 0); 27623f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDT(i), 27633f939c23SSepherosa Ziehau sc->rx_data[i].num_rx_desc - 1); 27643f939c23SSepherosa Ziehau } 27653f939c23SSepherosa Ziehau 27662d0e5700SSepherosa Ziehau /* Setup the Receive Control Register */ 27672d0e5700SSepherosa Ziehau rctl &= ~(3 << E1000_RCTL_MO_SHIFT); 27682d0e5700SSepherosa Ziehau rctl |= E1000_RCTL_EN | E1000_RCTL_BAM | E1000_RCTL_LBM_NO | 27692d0e5700SSepherosa Ziehau E1000_RCTL_RDMTS_HALF | E1000_RCTL_SECRC | 27702d0e5700SSepherosa Ziehau (sc->hw.mac.mc_filter_type << E1000_RCTL_MO_SHIFT); 27712d0e5700SSepherosa Ziehau 27722d0e5700SSepherosa Ziehau /* Make sure VLAN Filters are off */ 27732d0e5700SSepherosa Ziehau rctl &= ~E1000_RCTL_VFE; 27742d0e5700SSepherosa Ziehau 27752d0e5700SSepherosa Ziehau /* Don't store bad paket */ 27762d0e5700SSepherosa Ziehau rctl &= ~E1000_RCTL_SBP; 27772d0e5700SSepherosa Ziehau 27782d0e5700SSepherosa Ziehau /* MCLBYTES */ 27792d0e5700SSepherosa Ziehau rctl |= E1000_RCTL_SZ_2048; 27802d0e5700SSepherosa Ziehau 27812d0e5700SSepherosa Ziehau if (ifp->if_mtu > ETHERMTU) 27822d0e5700SSepherosa Ziehau rctl |= E1000_RCTL_LPE; 27832d0e5700SSepherosa Ziehau else 27842d0e5700SSepherosa Ziehau rctl &= ~E1000_RCTL_LPE; 27852d0e5700SSepherosa Ziehau 27863f939c23SSepherosa Ziehau /* Enable Receives */ 27873f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RCTL, rctl); 27885330213cSSepherosa Ziehau } 27895330213cSSepherosa Ziehau 27905330213cSSepherosa Ziehau static void 2791c39e3a1fSSepherosa Ziehau emx_destroy_rx_ring(struct emx_softc *sc, struct emx_rxdata *rdata, int ndesc) 27925330213cSSepherosa Ziehau { 2793323e5ecdSSepherosa Ziehau struct emx_rxbuf *rx_buffer; 27945330213cSSepherosa Ziehau int i; 27955330213cSSepherosa Ziehau 2796bdca134fSSepherosa Ziehau /* Free Receive Descriptor ring */ 2797235b9d30SSepherosa Ziehau if (rdata->rx_desc) { 2798c39e3a1fSSepherosa Ziehau bus_dmamap_unload(rdata->rx_desc_dtag, rdata->rx_desc_dmap); 2799235b9d30SSepherosa Ziehau bus_dmamem_free(rdata->rx_desc_dtag, rdata->rx_desc, 2800c39e3a1fSSepherosa Ziehau rdata->rx_desc_dmap); 2801c39e3a1fSSepherosa Ziehau bus_dma_tag_destroy(rdata->rx_desc_dtag); 2802a596084cSSepherosa Ziehau 2803235b9d30SSepherosa Ziehau rdata->rx_desc = NULL; 2804a596084cSSepherosa Ziehau } 2805bdca134fSSepherosa Ziehau 2806323e5ecdSSepherosa Ziehau if (rdata->rx_buf == NULL) 28075330213cSSepherosa Ziehau return; 28085330213cSSepherosa Ziehau 28095330213cSSepherosa Ziehau for (i = 0; i < ndesc; i++) { 2810323e5ecdSSepherosa Ziehau rx_buffer = &rdata->rx_buf[i]; 28115330213cSSepherosa Ziehau 28125330213cSSepherosa Ziehau KKASSERT(rx_buffer->m_head == NULL); 2813c39e3a1fSSepherosa Ziehau bus_dmamap_destroy(rdata->rxtag, rx_buffer->map); 28145330213cSSepherosa Ziehau } 2815c39e3a1fSSepherosa Ziehau bus_dmamap_destroy(rdata->rxtag, rdata->rx_sparemap); 2816c39e3a1fSSepherosa Ziehau bus_dma_tag_destroy(rdata->rxtag); 28175330213cSSepherosa Ziehau 2818323e5ecdSSepherosa Ziehau kfree(rdata->rx_buf, M_DEVBUF); 2819323e5ecdSSepherosa Ziehau rdata->rx_buf = NULL; 28205330213cSSepherosa Ziehau } 28215330213cSSepherosa Ziehau 28225330213cSSepherosa Ziehau static void 2823c39e3a1fSSepherosa Ziehau emx_rxeof(struct emx_softc *sc, int ring_idx, int count) 28245330213cSSepherosa Ziehau { 2825c39e3a1fSSepherosa Ziehau struct emx_rxdata *rdata = &sc->rx_data[ring_idx]; 28265330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 2827235b9d30SSepherosa Ziehau uint32_t staterr; 2828235b9d30SSepherosa Ziehau emx_rxdesc_t *current_desc; 28295330213cSSepherosa Ziehau struct mbuf *mp; 28305330213cSSepherosa Ziehau int i; 28315330213cSSepherosa Ziehau struct mbuf_chain chain[MAXCPU]; 28325330213cSSepherosa Ziehau 2833c39e3a1fSSepherosa Ziehau i = rdata->next_rx_desc_to_check; 2834235b9d30SSepherosa Ziehau current_desc = &rdata->rx_desc[i]; 2835235b9d30SSepherosa Ziehau staterr = le32toh(current_desc->rxd_staterr); 28365330213cSSepherosa Ziehau 2837235b9d30SSepherosa Ziehau if (!(staterr & E1000_RXD_STAT_DD)) 28385330213cSSepherosa Ziehau return; 28395330213cSSepherosa Ziehau 28405330213cSSepherosa Ziehau ether_input_chain_init(chain); 28415330213cSSepherosa Ziehau 2842235b9d30SSepherosa Ziehau while ((staterr & E1000_RXD_STAT_DD) && count != 0) { 28439cc86e17SSepherosa Ziehau struct pktinfo *pi = NULL, pi0; 2844235b9d30SSepherosa Ziehau struct emx_rxbuf *rx_buf = &rdata->rx_buf[i]; 28455330213cSSepherosa Ziehau struct mbuf *m = NULL; 28460acc29d6SSepherosa Ziehau int eop, len; 28475330213cSSepherosa Ziehau 28485330213cSSepherosa Ziehau logif(pkt_receive); 28495330213cSSepherosa Ziehau 2850235b9d30SSepherosa Ziehau mp = rx_buf->m_head; 28515330213cSSepherosa Ziehau 28525330213cSSepherosa Ziehau /* 28535330213cSSepherosa Ziehau * Can't defer bus_dmamap_sync(9) because TBI_ACCEPT 28545330213cSSepherosa Ziehau * needs to access the last received byte in the mbuf. 28555330213cSSepherosa Ziehau */ 2856235b9d30SSepherosa Ziehau bus_dmamap_sync(rdata->rxtag, rx_buf->map, 28575330213cSSepherosa Ziehau BUS_DMASYNC_POSTREAD); 28585330213cSSepherosa Ziehau 28590acc29d6SSepherosa Ziehau len = le16toh(current_desc->rxd_length); 2860235b9d30SSepherosa Ziehau if (staterr & E1000_RXD_STAT_EOP) { 28615330213cSSepherosa Ziehau count--; 28625330213cSSepherosa Ziehau eop = 1; 28635330213cSSepherosa Ziehau } else { 28645330213cSSepherosa Ziehau eop = 0; 28655330213cSSepherosa Ziehau } 28665330213cSSepherosa Ziehau 2867235b9d30SSepherosa Ziehau if (!(staterr & E1000_RXDEXT_ERR_FRAME_ERR_MASK)) { 2868235b9d30SSepherosa Ziehau uint16_t vlan = 0; 28693f939c23SSepherosa Ziehau uint32_t mrq, rss_hash; 28705330213cSSepherosa Ziehau 2871235b9d30SSepherosa Ziehau /* 2872235b9d30SSepherosa Ziehau * Save several necessary information, 2873235b9d30SSepherosa Ziehau * before emx_newbuf() destroy it. 2874235b9d30SSepherosa Ziehau */ 2875235b9d30SSepherosa Ziehau if ((staterr & E1000_RXD_STAT_VP) && eop) 2876235b9d30SSepherosa Ziehau vlan = le16toh(current_desc->rxd_vlan); 2877235b9d30SSepherosa Ziehau 28783f939c23SSepherosa Ziehau mrq = le32toh(current_desc->rxd_mrq); 28793f939c23SSepherosa Ziehau rss_hash = le32toh(current_desc->rxd_rss); 28803f939c23SSepherosa Ziehau 28813f939c23SSepherosa Ziehau EMX_RSS_DPRINTF(sc, 10, 28823f939c23SSepherosa Ziehau "ring%d, mrq 0x%08x, rss_hash 0x%08x\n", 28833f939c23SSepherosa Ziehau ring_idx, mrq, rss_hash); 28843f939c23SSepherosa Ziehau 2885c39e3a1fSSepherosa Ziehau if (emx_newbuf(sc, rdata, i, 0) != 0) { 28865330213cSSepherosa Ziehau ifp->if_iqdrops++; 28875330213cSSepherosa Ziehau goto discard; 28885330213cSSepherosa Ziehau } 28895330213cSSepherosa Ziehau 28905330213cSSepherosa Ziehau /* Assign correct length to the current fragment */ 28915330213cSSepherosa Ziehau mp->m_len = len; 28925330213cSSepherosa Ziehau 2893c39e3a1fSSepherosa Ziehau if (rdata->fmp == NULL) { 28945330213cSSepherosa Ziehau mp->m_pkthdr.len = len; 2895c39e3a1fSSepherosa Ziehau rdata->fmp = mp; /* Store the first mbuf */ 2896c39e3a1fSSepherosa Ziehau rdata->lmp = mp; 28975330213cSSepherosa Ziehau } else { 28985330213cSSepherosa Ziehau /* 28995330213cSSepherosa Ziehau * Chain mbuf's together 29005330213cSSepherosa Ziehau */ 2901c39e3a1fSSepherosa Ziehau rdata->lmp->m_next = mp; 2902c39e3a1fSSepherosa Ziehau rdata->lmp = rdata->lmp->m_next; 2903c39e3a1fSSepherosa Ziehau rdata->fmp->m_pkthdr.len += len; 29045330213cSSepherosa Ziehau } 29055330213cSSepherosa Ziehau 29065330213cSSepherosa Ziehau if (eop) { 2907c39e3a1fSSepherosa Ziehau rdata->fmp->m_pkthdr.rcvif = ifp; 29085330213cSSepherosa Ziehau ifp->if_ipackets++; 29095330213cSSepherosa Ziehau 2910235b9d30SSepherosa Ziehau if (ifp->if_capenable & IFCAP_RXCSUM) 2911235b9d30SSepherosa Ziehau emx_rxcsum(staterr, rdata->fmp); 29125330213cSSepherosa Ziehau 2913235b9d30SSepherosa Ziehau if (staterr & E1000_RXD_STAT_VP) { 2914c39e3a1fSSepherosa Ziehau rdata->fmp->m_pkthdr.ether_vlantag = 2915235b9d30SSepherosa Ziehau vlan; 2916c39e3a1fSSepherosa Ziehau rdata->fmp->m_flags |= M_VLANTAG; 29175330213cSSepherosa Ziehau } 2918c39e3a1fSSepherosa Ziehau m = rdata->fmp; 2919c39e3a1fSSepherosa Ziehau rdata->fmp = NULL; 2920c39e3a1fSSepherosa Ziehau rdata->lmp = NULL; 29213f939c23SSepherosa Ziehau 29229cc86e17SSepherosa Ziehau if (ifp->if_capenable & IFCAP_RSS) { 29239cc86e17SSepherosa Ziehau pi = emx_rssinfo(m, &pi0, mrq, 29249cc86e17SSepherosa Ziehau rss_hash, staterr); 29259cc86e17SSepherosa Ziehau } 29263f939c23SSepherosa Ziehau #ifdef EMX_RSS_DEBUG 29273f939c23SSepherosa Ziehau rdata->rx_pkts++; 29283f939c23SSepherosa Ziehau #endif 29295330213cSSepherosa Ziehau } 29305330213cSSepherosa Ziehau } else { 29315330213cSSepherosa Ziehau ifp->if_ierrors++; 29325330213cSSepherosa Ziehau discard: 2933235b9d30SSepherosa Ziehau emx_setup_rxdesc(current_desc, rx_buf); 2934c39e3a1fSSepherosa Ziehau if (rdata->fmp != NULL) { 2935c39e3a1fSSepherosa Ziehau m_freem(rdata->fmp); 2936c39e3a1fSSepherosa Ziehau rdata->fmp = NULL; 2937c39e3a1fSSepherosa Ziehau rdata->lmp = NULL; 29385330213cSSepherosa Ziehau } 29395330213cSSepherosa Ziehau m = NULL; 29405330213cSSepherosa Ziehau } 29415330213cSSepherosa Ziehau 29425330213cSSepherosa Ziehau if (m != NULL) 29439cc86e17SSepherosa Ziehau ether_input_chain(ifp, m, pi, chain); 29445330213cSSepherosa Ziehau 29455330213cSSepherosa Ziehau /* Advance our pointers to the next descriptor. */ 2946c39e3a1fSSepherosa Ziehau if (++i == rdata->num_rx_desc) 29475330213cSSepherosa Ziehau i = 0; 2948235b9d30SSepherosa Ziehau 2949235b9d30SSepherosa Ziehau current_desc = &rdata->rx_desc[i]; 2950235b9d30SSepherosa Ziehau staterr = le32toh(current_desc->rxd_staterr); 29515330213cSSepherosa Ziehau } 2952c39e3a1fSSepherosa Ziehau rdata->next_rx_desc_to_check = i; 29535330213cSSepherosa Ziehau 29545330213cSSepherosa Ziehau ether_input_dispatch(chain); 29555330213cSSepherosa Ziehau 29563f939c23SSepherosa Ziehau /* Advance the E1000's Receive Queue "Tail Pointer". */ 29575330213cSSepherosa Ziehau if (--i < 0) 2958c39e3a1fSSepherosa Ziehau i = rdata->num_rx_desc - 1; 29593f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDT(ring_idx), i); 29605330213cSSepherosa Ziehau } 29615330213cSSepherosa Ziehau 29625330213cSSepherosa Ziehau static void 29635330213cSSepherosa Ziehau emx_enable_intr(struct emx_softc *sc) 29645330213cSSepherosa Ziehau { 29652d0e5700SSepherosa Ziehau uint32_t ims_mask = IMS_ENABLE_MASK; 29662d0e5700SSepherosa Ziehau 29676d435846SSepherosa Ziehau lwkt_serialize_handler_enable(&sc->main_serialize); 29682d0e5700SSepherosa Ziehau 29692d0e5700SSepherosa Ziehau #if 0 29702d0e5700SSepherosa Ziehau if (sc->hw.mac.type == e1000_82574) { 29712d0e5700SSepherosa Ziehau E1000_WRITE_REG(hw, EMX_EIAC, EM_MSIX_MASK); 29722d0e5700SSepherosa Ziehau ims_mask |= EM_MSIX_MASK; 29732d0e5700SSepherosa Ziehau } 29742d0e5700SSepherosa Ziehau #endif 29752d0e5700SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_IMS, ims_mask); 29765330213cSSepherosa Ziehau } 29775330213cSSepherosa Ziehau 29785330213cSSepherosa Ziehau static void 29795330213cSSepherosa Ziehau emx_disable_intr(struct emx_softc *sc) 29805330213cSSepherosa Ziehau { 29812d0e5700SSepherosa Ziehau if (sc->hw.mac.type == e1000_82574) 29822d0e5700SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, EMX_EIAC, 0); 29835330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_IMC, 0xffffffff); 29842d0e5700SSepherosa Ziehau 29856d435846SSepherosa Ziehau lwkt_serialize_handler_disable(&sc->main_serialize); 29865330213cSSepherosa Ziehau } 29875330213cSSepherosa Ziehau 29885330213cSSepherosa Ziehau /* 29895330213cSSepherosa Ziehau * Bit of a misnomer, what this really means is 29905330213cSSepherosa Ziehau * to enable OS management of the system... aka 29915330213cSSepherosa Ziehau * to disable special hardware management features 29925330213cSSepherosa Ziehau */ 29935330213cSSepherosa Ziehau static void 29945330213cSSepherosa Ziehau emx_get_mgmt(struct emx_softc *sc) 29955330213cSSepherosa Ziehau { 29965330213cSSepherosa Ziehau /* A shared code workaround */ 29975330213cSSepherosa Ziehau if (sc->has_manage) { 29985330213cSSepherosa Ziehau int manc2h = E1000_READ_REG(&sc->hw, E1000_MANC2H); 29995330213cSSepherosa Ziehau int manc = E1000_READ_REG(&sc->hw, E1000_MANC); 30005330213cSSepherosa Ziehau 30015330213cSSepherosa Ziehau /* disable hardware interception of ARP */ 30025330213cSSepherosa Ziehau manc &= ~(E1000_MANC_ARP_EN); 30035330213cSSepherosa Ziehau 30045330213cSSepherosa Ziehau /* enable receiving management packets to the host */ 30055330213cSSepherosa Ziehau manc |= E1000_MANC_EN_MNG2HOST; 30065330213cSSepherosa Ziehau #define E1000_MNG2HOST_PORT_623 (1 << 5) 30075330213cSSepherosa Ziehau #define E1000_MNG2HOST_PORT_664 (1 << 6) 30085330213cSSepherosa Ziehau manc2h |= E1000_MNG2HOST_PORT_623; 30095330213cSSepherosa Ziehau manc2h |= E1000_MNG2HOST_PORT_664; 30105330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_MANC2H, manc2h); 30115330213cSSepherosa Ziehau 30125330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_MANC, manc); 30135330213cSSepherosa Ziehau } 30145330213cSSepherosa Ziehau } 30155330213cSSepherosa Ziehau 30165330213cSSepherosa Ziehau /* 30175330213cSSepherosa Ziehau * Give control back to hardware management 30185330213cSSepherosa Ziehau * controller if there is one. 30195330213cSSepherosa Ziehau */ 30205330213cSSepherosa Ziehau static void 30215330213cSSepherosa Ziehau emx_rel_mgmt(struct emx_softc *sc) 30225330213cSSepherosa Ziehau { 30235330213cSSepherosa Ziehau if (sc->has_manage) { 30245330213cSSepherosa Ziehau int manc = E1000_READ_REG(&sc->hw, E1000_MANC); 30255330213cSSepherosa Ziehau 30265330213cSSepherosa Ziehau /* re-enable hardware interception of ARP */ 30275330213cSSepherosa Ziehau manc |= E1000_MANC_ARP_EN; 30285330213cSSepherosa Ziehau manc &= ~E1000_MANC_EN_MNG2HOST; 30295330213cSSepherosa Ziehau 30305330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_MANC, manc); 30315330213cSSepherosa Ziehau } 30325330213cSSepherosa Ziehau } 30335330213cSSepherosa Ziehau 30345330213cSSepherosa Ziehau /* 30355330213cSSepherosa Ziehau * emx_get_hw_control() sets {CTRL_EXT|FWSM}:DRV_LOAD bit. 30365330213cSSepherosa Ziehau * For ASF and Pass Through versions of f/w this means that 30375330213cSSepherosa Ziehau * the driver is loaded. For AMT version (only with 82573) 30385330213cSSepherosa Ziehau * of the f/w this means that the network i/f is open. 30395330213cSSepherosa Ziehau */ 30405330213cSSepherosa Ziehau static void 30415330213cSSepherosa Ziehau emx_get_hw_control(struct emx_softc *sc) 30425330213cSSepherosa Ziehau { 30435330213cSSepherosa Ziehau /* Let firmware know the driver has taken over */ 30442d0e5700SSepherosa Ziehau if (sc->hw.mac.type == e1000_82573) { 30452d0e5700SSepherosa Ziehau uint32_t swsm; 30462d0e5700SSepherosa Ziehau 30475330213cSSepherosa Ziehau swsm = E1000_READ_REG(&sc->hw, E1000_SWSM); 30485330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_SWSM, 30495330213cSSepherosa Ziehau swsm | E1000_SWSM_DRV_LOAD); 30502d0e5700SSepherosa Ziehau } else { 30512d0e5700SSepherosa Ziehau uint32_t ctrl_ext; 30525330213cSSepherosa Ziehau 30535330213cSSepherosa Ziehau ctrl_ext = E1000_READ_REG(&sc->hw, E1000_CTRL_EXT); 30545330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_CTRL_EXT, 30555330213cSSepherosa Ziehau ctrl_ext | E1000_CTRL_EXT_DRV_LOAD); 30565330213cSSepherosa Ziehau } 30572d0e5700SSepherosa Ziehau sc->control_hw = 1; 30585330213cSSepherosa Ziehau } 30595330213cSSepherosa Ziehau 30605330213cSSepherosa Ziehau /* 30615330213cSSepherosa Ziehau * emx_rel_hw_control() resets {CTRL_EXT|FWSM}:DRV_LOAD bit. 30625330213cSSepherosa Ziehau * For ASF and Pass Through versions of f/w this means that the 30635330213cSSepherosa Ziehau * driver is no longer loaded. For AMT version (only with 82573) 30645330213cSSepherosa Ziehau * of the f/w this means that the network i/f is closed. 30655330213cSSepherosa Ziehau */ 30665330213cSSepherosa Ziehau static void 30675330213cSSepherosa Ziehau emx_rel_hw_control(struct emx_softc *sc) 30685330213cSSepherosa Ziehau { 30692d0e5700SSepherosa Ziehau if (!sc->control_hw) 30702d0e5700SSepherosa Ziehau return; 30712d0e5700SSepherosa Ziehau sc->control_hw = 0; 30725330213cSSepherosa Ziehau 30735330213cSSepherosa Ziehau /* Let firmware taken over control of h/w */ 30742d0e5700SSepherosa Ziehau if (sc->hw.mac.type == e1000_82573) { 30752d0e5700SSepherosa Ziehau uint32_t swsm; 30762d0e5700SSepherosa Ziehau 30775330213cSSepherosa Ziehau swsm = E1000_READ_REG(&sc->hw, E1000_SWSM); 30785330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_SWSM, 30795330213cSSepherosa Ziehau swsm & ~E1000_SWSM_DRV_LOAD); 30802d0e5700SSepherosa Ziehau } else { 30812d0e5700SSepherosa Ziehau uint32_t ctrl_ext; 30825330213cSSepherosa Ziehau 30835330213cSSepherosa Ziehau ctrl_ext = E1000_READ_REG(&sc->hw, E1000_CTRL_EXT); 30845330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_CTRL_EXT, 30855330213cSSepherosa Ziehau ctrl_ext & ~E1000_CTRL_EXT_DRV_LOAD); 30865330213cSSepherosa Ziehau } 30875330213cSSepherosa Ziehau } 30885330213cSSepherosa Ziehau 30895330213cSSepherosa Ziehau static int 30905330213cSSepherosa Ziehau emx_is_valid_eaddr(const uint8_t *addr) 30915330213cSSepherosa Ziehau { 30925330213cSSepherosa Ziehau char zero_addr[ETHER_ADDR_LEN] = { 0, 0, 0, 0, 0, 0 }; 30935330213cSSepherosa Ziehau 30945330213cSSepherosa Ziehau if ((addr[0] & 1) || !bcmp(addr, zero_addr, ETHER_ADDR_LEN)) 30955330213cSSepherosa Ziehau return (FALSE); 30965330213cSSepherosa Ziehau 30975330213cSSepherosa Ziehau return (TRUE); 30985330213cSSepherosa Ziehau } 30995330213cSSepherosa Ziehau 31005330213cSSepherosa Ziehau /* 31015330213cSSepherosa Ziehau * Enable PCI Wake On Lan capability 31025330213cSSepherosa Ziehau */ 31035330213cSSepherosa Ziehau void 31045330213cSSepherosa Ziehau emx_enable_wol(device_t dev) 31055330213cSSepherosa Ziehau { 31065330213cSSepherosa Ziehau uint16_t cap, status; 31075330213cSSepherosa Ziehau uint8_t id; 31085330213cSSepherosa Ziehau 31095330213cSSepherosa Ziehau /* First find the capabilities pointer*/ 31105330213cSSepherosa Ziehau cap = pci_read_config(dev, PCIR_CAP_PTR, 2); 31115330213cSSepherosa Ziehau 31125330213cSSepherosa Ziehau /* Read the PM Capabilities */ 31135330213cSSepherosa Ziehau id = pci_read_config(dev, cap, 1); 31145330213cSSepherosa Ziehau if (id != PCIY_PMG) /* Something wrong */ 31155330213cSSepherosa Ziehau return; 31165330213cSSepherosa Ziehau 31175330213cSSepherosa Ziehau /* 31185330213cSSepherosa Ziehau * OK, we have the power capabilities, 31195330213cSSepherosa Ziehau * so now get the status register 31205330213cSSepherosa Ziehau */ 31215330213cSSepherosa Ziehau cap += PCIR_POWER_STATUS; 31225330213cSSepherosa Ziehau status = pci_read_config(dev, cap, 2); 31235330213cSSepherosa Ziehau status |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE; 31245330213cSSepherosa Ziehau pci_write_config(dev, cap, status, 2); 31255330213cSSepherosa Ziehau } 31265330213cSSepherosa Ziehau 31275330213cSSepherosa Ziehau static void 31285330213cSSepherosa Ziehau emx_update_stats(struct emx_softc *sc) 31295330213cSSepherosa Ziehau { 31305330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 31315330213cSSepherosa Ziehau 31325330213cSSepherosa Ziehau if (sc->hw.phy.media_type == e1000_media_type_copper || 31335330213cSSepherosa Ziehau (E1000_READ_REG(&sc->hw, E1000_STATUS) & E1000_STATUS_LU)) { 31345330213cSSepherosa Ziehau sc->stats.symerrs += E1000_READ_REG(&sc->hw, E1000_SYMERRS); 31355330213cSSepherosa Ziehau sc->stats.sec += E1000_READ_REG(&sc->hw, E1000_SEC); 31365330213cSSepherosa Ziehau } 31375330213cSSepherosa Ziehau sc->stats.crcerrs += E1000_READ_REG(&sc->hw, E1000_CRCERRS); 31385330213cSSepherosa Ziehau sc->stats.mpc += E1000_READ_REG(&sc->hw, E1000_MPC); 31395330213cSSepherosa Ziehau sc->stats.scc += E1000_READ_REG(&sc->hw, E1000_SCC); 31405330213cSSepherosa Ziehau sc->stats.ecol += E1000_READ_REG(&sc->hw, E1000_ECOL); 31415330213cSSepherosa Ziehau 31425330213cSSepherosa Ziehau sc->stats.mcc += E1000_READ_REG(&sc->hw, E1000_MCC); 31435330213cSSepherosa Ziehau sc->stats.latecol += E1000_READ_REG(&sc->hw, E1000_LATECOL); 31445330213cSSepherosa Ziehau sc->stats.colc += E1000_READ_REG(&sc->hw, E1000_COLC); 31455330213cSSepherosa Ziehau sc->stats.dc += E1000_READ_REG(&sc->hw, E1000_DC); 31465330213cSSepherosa Ziehau sc->stats.rlec += E1000_READ_REG(&sc->hw, E1000_RLEC); 31475330213cSSepherosa Ziehau sc->stats.xonrxc += E1000_READ_REG(&sc->hw, E1000_XONRXC); 31485330213cSSepherosa Ziehau sc->stats.xontxc += E1000_READ_REG(&sc->hw, E1000_XONTXC); 31495330213cSSepherosa Ziehau sc->stats.xoffrxc += E1000_READ_REG(&sc->hw, E1000_XOFFRXC); 31505330213cSSepherosa Ziehau sc->stats.xofftxc += E1000_READ_REG(&sc->hw, E1000_XOFFTXC); 31515330213cSSepherosa Ziehau sc->stats.fcruc += E1000_READ_REG(&sc->hw, E1000_FCRUC); 31525330213cSSepherosa Ziehau sc->stats.prc64 += E1000_READ_REG(&sc->hw, E1000_PRC64); 31535330213cSSepherosa Ziehau sc->stats.prc127 += E1000_READ_REG(&sc->hw, E1000_PRC127); 31545330213cSSepherosa Ziehau sc->stats.prc255 += E1000_READ_REG(&sc->hw, E1000_PRC255); 31555330213cSSepherosa Ziehau sc->stats.prc511 += E1000_READ_REG(&sc->hw, E1000_PRC511); 31565330213cSSepherosa Ziehau sc->stats.prc1023 += E1000_READ_REG(&sc->hw, E1000_PRC1023); 31575330213cSSepherosa Ziehau sc->stats.prc1522 += E1000_READ_REG(&sc->hw, E1000_PRC1522); 31585330213cSSepherosa Ziehau sc->stats.gprc += E1000_READ_REG(&sc->hw, E1000_GPRC); 31595330213cSSepherosa Ziehau sc->stats.bprc += E1000_READ_REG(&sc->hw, E1000_BPRC); 31605330213cSSepherosa Ziehau sc->stats.mprc += E1000_READ_REG(&sc->hw, E1000_MPRC); 31615330213cSSepherosa Ziehau sc->stats.gptc += E1000_READ_REG(&sc->hw, E1000_GPTC); 31625330213cSSepherosa Ziehau 31635330213cSSepherosa Ziehau /* For the 64-bit byte counters the low dword must be read first. */ 31645330213cSSepherosa Ziehau /* Both registers clear on the read of the high dword */ 31655330213cSSepherosa Ziehau 31665330213cSSepherosa Ziehau sc->stats.gorc += E1000_READ_REG(&sc->hw, E1000_GORCH); 31675330213cSSepherosa Ziehau sc->stats.gotc += E1000_READ_REG(&sc->hw, E1000_GOTCH); 31685330213cSSepherosa Ziehau 31695330213cSSepherosa Ziehau sc->stats.rnbc += E1000_READ_REG(&sc->hw, E1000_RNBC); 31705330213cSSepherosa Ziehau sc->stats.ruc += E1000_READ_REG(&sc->hw, E1000_RUC); 31715330213cSSepherosa Ziehau sc->stats.rfc += E1000_READ_REG(&sc->hw, E1000_RFC); 31725330213cSSepherosa Ziehau sc->stats.roc += E1000_READ_REG(&sc->hw, E1000_ROC); 31735330213cSSepherosa Ziehau sc->stats.rjc += E1000_READ_REG(&sc->hw, E1000_RJC); 31745330213cSSepherosa Ziehau 31755330213cSSepherosa Ziehau sc->stats.tor += E1000_READ_REG(&sc->hw, E1000_TORH); 31765330213cSSepherosa Ziehau sc->stats.tot += E1000_READ_REG(&sc->hw, E1000_TOTH); 31775330213cSSepherosa Ziehau 31785330213cSSepherosa Ziehau sc->stats.tpr += E1000_READ_REG(&sc->hw, E1000_TPR); 31795330213cSSepherosa Ziehau sc->stats.tpt += E1000_READ_REG(&sc->hw, E1000_TPT); 31805330213cSSepherosa Ziehau sc->stats.ptc64 += E1000_READ_REG(&sc->hw, E1000_PTC64); 31815330213cSSepherosa Ziehau sc->stats.ptc127 += E1000_READ_REG(&sc->hw, E1000_PTC127); 31825330213cSSepherosa Ziehau sc->stats.ptc255 += E1000_READ_REG(&sc->hw, E1000_PTC255); 31835330213cSSepherosa Ziehau sc->stats.ptc511 += E1000_READ_REG(&sc->hw, E1000_PTC511); 31845330213cSSepherosa Ziehau sc->stats.ptc1023 += E1000_READ_REG(&sc->hw, E1000_PTC1023); 31855330213cSSepherosa Ziehau sc->stats.ptc1522 += E1000_READ_REG(&sc->hw, E1000_PTC1522); 31865330213cSSepherosa Ziehau sc->stats.mptc += E1000_READ_REG(&sc->hw, E1000_MPTC); 31875330213cSSepherosa Ziehau sc->stats.bptc += E1000_READ_REG(&sc->hw, E1000_BPTC); 31885330213cSSepherosa Ziehau 31895330213cSSepherosa Ziehau sc->stats.algnerrc += E1000_READ_REG(&sc->hw, E1000_ALGNERRC); 31905330213cSSepherosa Ziehau sc->stats.rxerrc += E1000_READ_REG(&sc->hw, E1000_RXERRC); 31915330213cSSepherosa Ziehau sc->stats.tncrs += E1000_READ_REG(&sc->hw, E1000_TNCRS); 31925330213cSSepherosa Ziehau sc->stats.cexterr += E1000_READ_REG(&sc->hw, E1000_CEXTERR); 31935330213cSSepherosa Ziehau sc->stats.tsctc += E1000_READ_REG(&sc->hw, E1000_TSCTC); 31945330213cSSepherosa Ziehau sc->stats.tsctfc += E1000_READ_REG(&sc->hw, E1000_TSCTFC); 31955330213cSSepherosa Ziehau 31965330213cSSepherosa Ziehau ifp->if_collisions = sc->stats.colc; 31975330213cSSepherosa Ziehau 31985330213cSSepherosa Ziehau /* Rx Errors */ 31995330213cSSepherosa Ziehau ifp->if_ierrors = sc->dropped_pkts + sc->stats.rxerrc + 32005330213cSSepherosa Ziehau sc->stats.crcerrs + sc->stats.algnerrc + 32015330213cSSepherosa Ziehau sc->stats.ruc + sc->stats.roc + 32025330213cSSepherosa Ziehau sc->stats.mpc + sc->stats.cexterr; 32035330213cSSepherosa Ziehau 32045330213cSSepherosa Ziehau /* Tx Errors */ 32055330213cSSepherosa Ziehau ifp->if_oerrors = sc->stats.ecol + sc->stats.latecol + 32065330213cSSepherosa Ziehau sc->watchdog_events; 32075330213cSSepherosa Ziehau } 32085330213cSSepherosa Ziehau 32095330213cSSepherosa Ziehau static void 32105330213cSSepherosa Ziehau emx_print_debug_info(struct emx_softc *sc) 32115330213cSSepherosa Ziehau { 32125330213cSSepherosa Ziehau device_t dev = sc->dev; 32135330213cSSepherosa Ziehau uint8_t *hw_addr = sc->hw.hw_addr; 32145330213cSSepherosa Ziehau 32155330213cSSepherosa Ziehau device_printf(dev, "Adapter hardware address = %p \n", hw_addr); 32165330213cSSepherosa Ziehau device_printf(dev, "CTRL = 0x%x RCTL = 0x%x \n", 32175330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_CTRL), 32185330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_RCTL)); 32195330213cSSepherosa Ziehau device_printf(dev, "Packet buffer = Tx=%dk Rx=%dk \n", 32205330213cSSepherosa Ziehau ((E1000_READ_REG(&sc->hw, E1000_PBA) & 0xffff0000) >> 16),\ 32215330213cSSepherosa Ziehau (E1000_READ_REG(&sc->hw, E1000_PBA) & 0xffff) ); 32225330213cSSepherosa Ziehau device_printf(dev, "Flow control watermarks high = %d low = %d\n", 32235330213cSSepherosa Ziehau sc->hw.fc.high_water, sc->hw.fc.low_water); 32245330213cSSepherosa Ziehau device_printf(dev, "tx_int_delay = %d, tx_abs_int_delay = %d\n", 32255330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_TIDV), 32265330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_TADV)); 32275330213cSSepherosa Ziehau device_printf(dev, "rx_int_delay = %d, rx_abs_int_delay = %d\n", 32285330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_RDTR), 32295330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_RADV)); 32305330213cSSepherosa Ziehau device_printf(dev, "hw tdh = %d, hw tdt = %d\n", 32315330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_TDH(0)), 32325330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_TDT(0))); 32335330213cSSepherosa Ziehau device_printf(dev, "hw rdh = %d, hw rdt = %d\n", 32345330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_RDH(0)), 32355330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_RDT(0))); 32365330213cSSepherosa Ziehau device_printf(dev, "Num Tx descriptors avail = %d\n", 32375330213cSSepherosa Ziehau sc->num_tx_desc_avail); 32385330213cSSepherosa Ziehau device_printf(dev, "Tx Descriptors not avail1 = %ld\n", 32395330213cSSepherosa Ziehau sc->no_tx_desc_avail1); 32405330213cSSepherosa Ziehau device_printf(dev, "Tx Descriptors not avail2 = %ld\n", 32415330213cSSepherosa Ziehau sc->no_tx_desc_avail2); 32425330213cSSepherosa Ziehau device_printf(dev, "Std mbuf failed = %ld\n", 32435330213cSSepherosa Ziehau sc->mbuf_alloc_failed); 32445330213cSSepherosa Ziehau device_printf(dev, "Std mbuf cluster failed = %ld\n", 3245c39e3a1fSSepherosa Ziehau sc->rx_data[0].mbuf_cluster_failed); 32465330213cSSepherosa Ziehau device_printf(dev, "Driver dropped packets = %ld\n", 32475330213cSSepherosa Ziehau sc->dropped_pkts); 32485330213cSSepherosa Ziehau device_printf(dev, "Driver tx dma failure in encap = %ld\n", 32495330213cSSepherosa Ziehau sc->no_tx_dma_setup); 32505330213cSSepherosa Ziehau 32515330213cSSepherosa Ziehau device_printf(dev, "TXCSUM try pullup = %lu\n", 32525330213cSSepherosa Ziehau sc->tx_csum_try_pullup); 32535330213cSSepherosa Ziehau device_printf(dev, "TXCSUM m_pullup(eh) called = %lu\n", 32545330213cSSepherosa Ziehau sc->tx_csum_pullup1); 32555330213cSSepherosa Ziehau device_printf(dev, "TXCSUM m_pullup(eh) failed = %lu\n", 32565330213cSSepherosa Ziehau sc->tx_csum_pullup1_failed); 32575330213cSSepherosa Ziehau device_printf(dev, "TXCSUM m_pullup(eh+ip) called = %lu\n", 32585330213cSSepherosa Ziehau sc->tx_csum_pullup2); 32595330213cSSepherosa Ziehau device_printf(dev, "TXCSUM m_pullup(eh+ip) failed = %lu\n", 32605330213cSSepherosa Ziehau sc->tx_csum_pullup2_failed); 32615330213cSSepherosa Ziehau device_printf(dev, "TXCSUM non-writable(eh) droped = %lu\n", 32625330213cSSepherosa Ziehau sc->tx_csum_drop1); 32635330213cSSepherosa Ziehau device_printf(dev, "TXCSUM non-writable(eh+ip) droped = %lu\n", 32645330213cSSepherosa Ziehau sc->tx_csum_drop2); 32655330213cSSepherosa Ziehau } 32665330213cSSepherosa Ziehau 32675330213cSSepherosa Ziehau static void 32685330213cSSepherosa Ziehau emx_print_hw_stats(struct emx_softc *sc) 32695330213cSSepherosa Ziehau { 32705330213cSSepherosa Ziehau device_t dev = sc->dev; 32715330213cSSepherosa Ziehau 32725330213cSSepherosa Ziehau device_printf(dev, "Excessive collisions = %lld\n", 32735330213cSSepherosa Ziehau (long long)sc->stats.ecol); 32745330213cSSepherosa Ziehau #if (DEBUG_HW > 0) /* Dont output these errors normally */ 32755330213cSSepherosa Ziehau device_printf(dev, "Symbol errors = %lld\n", 32765330213cSSepherosa Ziehau (long long)sc->stats.symerrs); 32775330213cSSepherosa Ziehau #endif 32785330213cSSepherosa Ziehau device_printf(dev, "Sequence errors = %lld\n", 32795330213cSSepherosa Ziehau (long long)sc->stats.sec); 32805330213cSSepherosa Ziehau device_printf(dev, "Defer count = %lld\n", 32815330213cSSepherosa Ziehau (long long)sc->stats.dc); 32825330213cSSepherosa Ziehau device_printf(dev, "Missed Packets = %lld\n", 32835330213cSSepherosa Ziehau (long long)sc->stats.mpc); 32845330213cSSepherosa Ziehau device_printf(dev, "Receive No Buffers = %lld\n", 32855330213cSSepherosa Ziehau (long long)sc->stats.rnbc); 32865330213cSSepherosa Ziehau /* RLEC is inaccurate on some hardware, calculate our own. */ 32875330213cSSepherosa Ziehau device_printf(dev, "Receive Length Errors = %lld\n", 32885330213cSSepherosa Ziehau ((long long)sc->stats.roc + (long long)sc->stats.ruc)); 32895330213cSSepherosa Ziehau device_printf(dev, "Receive errors = %lld\n", 32905330213cSSepherosa Ziehau (long long)sc->stats.rxerrc); 32915330213cSSepherosa Ziehau device_printf(dev, "Crc errors = %lld\n", 32925330213cSSepherosa Ziehau (long long)sc->stats.crcerrs); 32935330213cSSepherosa Ziehau device_printf(dev, "Alignment errors = %lld\n", 32945330213cSSepherosa Ziehau (long long)sc->stats.algnerrc); 32955330213cSSepherosa Ziehau device_printf(dev, "Collision/Carrier extension errors = %lld\n", 32965330213cSSepherosa Ziehau (long long)sc->stats.cexterr); 32975330213cSSepherosa Ziehau device_printf(dev, "RX overruns = %ld\n", sc->rx_overruns); 32985330213cSSepherosa Ziehau device_printf(dev, "watchdog timeouts = %ld\n", 32995330213cSSepherosa Ziehau sc->watchdog_events); 33005330213cSSepherosa Ziehau device_printf(dev, "XON Rcvd = %lld\n", 33015330213cSSepherosa Ziehau (long long)sc->stats.xonrxc); 33025330213cSSepherosa Ziehau device_printf(dev, "XON Xmtd = %lld\n", 33035330213cSSepherosa Ziehau (long long)sc->stats.xontxc); 33045330213cSSepherosa Ziehau device_printf(dev, "XOFF Rcvd = %lld\n", 33055330213cSSepherosa Ziehau (long long)sc->stats.xoffrxc); 33065330213cSSepherosa Ziehau device_printf(dev, "XOFF Xmtd = %lld\n", 33075330213cSSepherosa Ziehau (long long)sc->stats.xofftxc); 33085330213cSSepherosa Ziehau device_printf(dev, "Good Packets Rcvd = %lld\n", 33095330213cSSepherosa Ziehau (long long)sc->stats.gprc); 33105330213cSSepherosa Ziehau device_printf(dev, "Good Packets Xmtd = %lld\n", 33115330213cSSepherosa Ziehau (long long)sc->stats.gptc); 33125330213cSSepherosa Ziehau } 33135330213cSSepherosa Ziehau 33145330213cSSepherosa Ziehau static void 33155330213cSSepherosa Ziehau emx_print_nvm_info(struct emx_softc *sc) 33165330213cSSepherosa Ziehau { 33175330213cSSepherosa Ziehau uint16_t eeprom_data; 33185330213cSSepherosa Ziehau int i, j, row = 0; 33195330213cSSepherosa Ziehau 33205330213cSSepherosa Ziehau /* Its a bit crude, but it gets the job done */ 33215330213cSSepherosa Ziehau kprintf("\nInterface EEPROM Dump:\n"); 33225330213cSSepherosa Ziehau kprintf("Offset\n0x0000 "); 33235330213cSSepherosa Ziehau for (i = 0, j = 0; i < 32; i++, j++) { 33245330213cSSepherosa Ziehau if (j == 8) { /* Make the offset block */ 33255330213cSSepherosa Ziehau j = 0; ++row; 33265330213cSSepherosa Ziehau kprintf("\n0x00%x0 ",row); 33275330213cSSepherosa Ziehau } 33285330213cSSepherosa Ziehau e1000_read_nvm(&sc->hw, i, 1, &eeprom_data); 33295330213cSSepherosa Ziehau kprintf("%04x ", eeprom_data); 33305330213cSSepherosa Ziehau } 33315330213cSSepherosa Ziehau kprintf("\n"); 33325330213cSSepherosa Ziehau } 33335330213cSSepherosa Ziehau 33345330213cSSepherosa Ziehau static int 33355330213cSSepherosa Ziehau emx_sysctl_debug_info(SYSCTL_HANDLER_ARGS) 33365330213cSSepherosa Ziehau { 33375330213cSSepherosa Ziehau struct emx_softc *sc; 33385330213cSSepherosa Ziehau struct ifnet *ifp; 33395330213cSSepherosa Ziehau int error, result; 33405330213cSSepherosa Ziehau 33415330213cSSepherosa Ziehau result = -1; 33425330213cSSepherosa Ziehau error = sysctl_handle_int(oidp, &result, 0, req); 33435330213cSSepherosa Ziehau if (error || !req->newptr) 33445330213cSSepherosa Ziehau return (error); 33455330213cSSepherosa Ziehau 33465330213cSSepherosa Ziehau sc = (struct emx_softc *)arg1; 33475330213cSSepherosa Ziehau ifp = &sc->arpcom.ac_if; 33485330213cSSepherosa Ziehau 33496d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 33505330213cSSepherosa Ziehau 33515330213cSSepherosa Ziehau if (result == 1) 33525330213cSSepherosa Ziehau emx_print_debug_info(sc); 33535330213cSSepherosa Ziehau 33545330213cSSepherosa Ziehau /* 33555330213cSSepherosa Ziehau * This value will cause a hex dump of the 33565330213cSSepherosa Ziehau * first 32 16-bit words of the EEPROM to 33575330213cSSepherosa Ziehau * the screen. 33585330213cSSepherosa Ziehau */ 33595330213cSSepherosa Ziehau if (result == 2) 33605330213cSSepherosa Ziehau emx_print_nvm_info(sc); 33615330213cSSepherosa Ziehau 33626d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 33635330213cSSepherosa Ziehau 33645330213cSSepherosa Ziehau return (error); 33655330213cSSepherosa Ziehau } 33665330213cSSepherosa Ziehau 33675330213cSSepherosa Ziehau static int 33685330213cSSepherosa Ziehau emx_sysctl_stats(SYSCTL_HANDLER_ARGS) 33695330213cSSepherosa Ziehau { 33705330213cSSepherosa Ziehau int error, result; 33715330213cSSepherosa Ziehau 33725330213cSSepherosa Ziehau result = -1; 33735330213cSSepherosa Ziehau error = sysctl_handle_int(oidp, &result, 0, req); 33745330213cSSepherosa Ziehau if (error || !req->newptr) 33755330213cSSepherosa Ziehau return (error); 33765330213cSSepherosa Ziehau 33775330213cSSepherosa Ziehau if (result == 1) { 33785330213cSSepherosa Ziehau struct emx_softc *sc = (struct emx_softc *)arg1; 33795330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 33805330213cSSepherosa Ziehau 33816d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 33825330213cSSepherosa Ziehau emx_print_hw_stats(sc); 33836d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 33845330213cSSepherosa Ziehau } 33855330213cSSepherosa Ziehau return (error); 33865330213cSSepherosa Ziehau } 33875330213cSSepherosa Ziehau 33885330213cSSepherosa Ziehau static void 33895330213cSSepherosa Ziehau emx_add_sysctl(struct emx_softc *sc) 33905330213cSSepherosa Ziehau { 33913f939c23SSepherosa Ziehau #ifdef EMX_RSS_DEBUG 33923f939c23SSepherosa Ziehau char rx_pkt[32]; 33933f939c23SSepherosa Ziehau int i; 33943f939c23SSepherosa Ziehau #endif 33955330213cSSepherosa Ziehau 33965330213cSSepherosa Ziehau sysctl_ctx_init(&sc->sysctl_ctx); 33975330213cSSepherosa Ziehau sc->sysctl_tree = SYSCTL_ADD_NODE(&sc->sysctl_ctx, 33985330213cSSepherosa Ziehau SYSCTL_STATIC_CHILDREN(_hw), OID_AUTO, 33995330213cSSepherosa Ziehau device_get_nameunit(sc->dev), 34005330213cSSepherosa Ziehau CTLFLAG_RD, 0, ""); 34015330213cSSepherosa Ziehau if (sc->sysctl_tree == NULL) { 34025330213cSSepherosa Ziehau device_printf(sc->dev, "can't add sysctl node\n"); 34035330213cSSepherosa Ziehau return; 34045330213cSSepherosa Ziehau } 34055330213cSSepherosa Ziehau 34065330213cSSepherosa Ziehau SYSCTL_ADD_PROC(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 34075330213cSSepherosa Ziehau OID_AUTO, "debug", CTLTYPE_INT|CTLFLAG_RW, sc, 0, 34085330213cSSepherosa Ziehau emx_sysctl_debug_info, "I", "Debug Information"); 34095330213cSSepherosa Ziehau 34105330213cSSepherosa Ziehau SYSCTL_ADD_PROC(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 34115330213cSSepherosa Ziehau OID_AUTO, "stats", CTLTYPE_INT|CTLFLAG_RW, sc, 0, 34125330213cSSepherosa Ziehau emx_sysctl_stats, "I", "Statistics"); 34135330213cSSepherosa Ziehau 34145330213cSSepherosa Ziehau SYSCTL_ADD_INT(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 3415c39e3a1fSSepherosa Ziehau OID_AUTO, "rxd", CTLFLAG_RD, 3416c39e3a1fSSepherosa Ziehau &sc->rx_data[0].num_rx_desc, 0, NULL); 34175330213cSSepherosa Ziehau SYSCTL_ADD_INT(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 34185330213cSSepherosa Ziehau OID_AUTO, "txd", CTLFLAG_RD, &sc->num_tx_desc, 0, NULL); 34195330213cSSepherosa Ziehau 34205330213cSSepherosa Ziehau SYSCTL_ADD_PROC(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 34215330213cSSepherosa Ziehau OID_AUTO, "int_throttle_ceil", CTLTYPE_INT|CTLFLAG_RW, 34225330213cSSepherosa Ziehau sc, 0, emx_sysctl_int_throttle, "I", 34235330213cSSepherosa Ziehau "interrupt throttling rate"); 34245330213cSSepherosa Ziehau SYSCTL_ADD_PROC(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 34255330213cSSepherosa Ziehau OID_AUTO, "int_tx_nsegs", CTLTYPE_INT|CTLFLAG_RW, 34265330213cSSepherosa Ziehau sc, 0, emx_sysctl_int_tx_nsegs, "I", 34275330213cSSepherosa Ziehau "# segments per TX interrupt"); 34283f939c23SSepherosa Ziehau 34298434a83bSSepherosa Ziehau SYSCTL_ADD_INT(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 34308434a83bSSepherosa Ziehau OID_AUTO, "rx_ring_inuse", CTLFLAG_RD, 34318434a83bSSepherosa Ziehau &sc->rx_ring_inuse, 0, "RX ring in use"); 34328434a83bSSepherosa Ziehau 34333f939c23SSepherosa Ziehau #ifdef EMX_RSS_DEBUG 34343f939c23SSepherosa Ziehau SYSCTL_ADD_INT(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 34353f939c23SSepherosa Ziehau OID_AUTO, "rss_debug", CTLFLAG_RW, &sc->rss_debug, 34363f939c23SSepherosa Ziehau 0, "RSS debug level"); 343765c7a6afSSepherosa Ziehau for (i = 0; i < sc->rx_ring_cnt; ++i) { 34383f939c23SSepherosa Ziehau ksnprintf(rx_pkt, sizeof(rx_pkt), "rx%d_pkt", i); 34393f939c23SSepherosa Ziehau SYSCTL_ADD_UINT(&sc->sysctl_ctx, 34403f939c23SSepherosa Ziehau SYSCTL_CHILDREN(sc->sysctl_tree), OID_AUTO, 344189d8e73dSSepherosa Ziehau rx_pkt, CTLFLAG_RW, 34423f939c23SSepherosa Ziehau &sc->rx_data[i].rx_pkts, 0, "RXed packets"); 34433f939c23SSepherosa Ziehau } 34443f939c23SSepherosa Ziehau #endif 34455330213cSSepherosa Ziehau } 34465330213cSSepherosa Ziehau 34475330213cSSepherosa Ziehau static int 34485330213cSSepherosa Ziehau emx_sysctl_int_throttle(SYSCTL_HANDLER_ARGS) 34495330213cSSepherosa Ziehau { 34505330213cSSepherosa Ziehau struct emx_softc *sc = (void *)arg1; 34515330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 34525330213cSSepherosa Ziehau int error, throttle; 34535330213cSSepherosa Ziehau 34545330213cSSepherosa Ziehau throttle = sc->int_throttle_ceil; 34555330213cSSepherosa Ziehau error = sysctl_handle_int(oidp, &throttle, 0, req); 34565330213cSSepherosa Ziehau if (error || req->newptr == NULL) 34575330213cSSepherosa Ziehau return error; 34585330213cSSepherosa Ziehau if (throttle < 0 || throttle > 1000000000 / 256) 34595330213cSSepherosa Ziehau return EINVAL; 34605330213cSSepherosa Ziehau 34615330213cSSepherosa Ziehau if (throttle) { 34625330213cSSepherosa Ziehau /* 34635330213cSSepherosa Ziehau * Set the interrupt throttling rate in 256ns increments, 34645330213cSSepherosa Ziehau * recalculate sysctl value assignment to get exact frequency. 34655330213cSSepherosa Ziehau */ 34665330213cSSepherosa Ziehau throttle = 1000000000 / 256 / throttle; 34675330213cSSepherosa Ziehau 34685330213cSSepherosa Ziehau /* Upper 16bits of ITR is reserved and should be zero */ 34695330213cSSepherosa Ziehau if (throttle & 0xffff0000) 34705330213cSSepherosa Ziehau return EINVAL; 34715330213cSSepherosa Ziehau } 34725330213cSSepherosa Ziehau 34736d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 34745330213cSSepherosa Ziehau 34755330213cSSepherosa Ziehau if (throttle) 34765330213cSSepherosa Ziehau sc->int_throttle_ceil = 1000000000 / 256 / throttle; 34775330213cSSepherosa Ziehau else 34785330213cSSepherosa Ziehau sc->int_throttle_ceil = 0; 34795330213cSSepherosa Ziehau 34805330213cSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) 34812d0e5700SSepherosa Ziehau emx_set_itr(sc, throttle); 34825330213cSSepherosa Ziehau 34836d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 34845330213cSSepherosa Ziehau 34855330213cSSepherosa Ziehau if (bootverbose) { 34865330213cSSepherosa Ziehau if_printf(ifp, "Interrupt moderation set to %d/sec\n", 34875330213cSSepherosa Ziehau sc->int_throttle_ceil); 34885330213cSSepherosa Ziehau } 34895330213cSSepherosa Ziehau return 0; 34905330213cSSepherosa Ziehau } 34915330213cSSepherosa Ziehau 34925330213cSSepherosa Ziehau static int 34935330213cSSepherosa Ziehau emx_sysctl_int_tx_nsegs(SYSCTL_HANDLER_ARGS) 34945330213cSSepherosa Ziehau { 34955330213cSSepherosa Ziehau struct emx_softc *sc = (void *)arg1; 34965330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 34975330213cSSepherosa Ziehau int error, segs; 34985330213cSSepherosa Ziehau 34995330213cSSepherosa Ziehau segs = sc->tx_int_nsegs; 35005330213cSSepherosa Ziehau error = sysctl_handle_int(oidp, &segs, 0, req); 35015330213cSSepherosa Ziehau if (error || req->newptr == NULL) 35025330213cSSepherosa Ziehau return error; 35035330213cSSepherosa Ziehau if (segs <= 0) 35045330213cSSepherosa Ziehau return EINVAL; 35055330213cSSepherosa Ziehau 35066d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 35075330213cSSepherosa Ziehau 35085330213cSSepherosa Ziehau /* 35095330213cSSepherosa Ziehau * Don't allow int_tx_nsegs to become: 35105330213cSSepherosa Ziehau * o Less the oact_tx_desc 35115330213cSSepherosa Ziehau * o Too large that no TX desc will cause TX interrupt to 35125330213cSSepherosa Ziehau * be generated (OACTIVE will never recover) 35135330213cSSepherosa Ziehau * o Too small that will cause tx_dd[] overflow 35145330213cSSepherosa Ziehau */ 35155330213cSSepherosa Ziehau if (segs < sc->oact_tx_desc || 35165330213cSSepherosa Ziehau segs >= sc->num_tx_desc - sc->oact_tx_desc || 35175330213cSSepherosa Ziehau segs < sc->num_tx_desc / EMX_TXDD_SAFE) { 35185330213cSSepherosa Ziehau error = EINVAL; 35195330213cSSepherosa Ziehau } else { 35205330213cSSepherosa Ziehau error = 0; 35215330213cSSepherosa Ziehau sc->tx_int_nsegs = segs; 35225330213cSSepherosa Ziehau } 35235330213cSSepherosa Ziehau 35246d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 35255330213cSSepherosa Ziehau 35265330213cSSepherosa Ziehau return error; 35275330213cSSepherosa Ziehau } 3528071699f8SSepherosa Ziehau 3529071699f8SSepherosa Ziehau static int 3530071699f8SSepherosa Ziehau emx_dma_alloc(struct emx_softc *sc) 3531071699f8SSepherosa Ziehau { 35323f939c23SSepherosa Ziehau int error, i; 3533071699f8SSepherosa Ziehau 3534071699f8SSepherosa Ziehau /* 3535071699f8SSepherosa Ziehau * Create top level busdma tag 3536071699f8SSepherosa Ziehau */ 3537071699f8SSepherosa Ziehau error = bus_dma_tag_create(NULL, 1, 0, 3538071699f8SSepherosa Ziehau BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, 3539071699f8SSepherosa Ziehau NULL, NULL, 3540071699f8SSepherosa Ziehau BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT, 3541071699f8SSepherosa Ziehau 0, &sc->parent_dtag); 3542071699f8SSepherosa Ziehau if (error) { 3543071699f8SSepherosa Ziehau device_printf(sc->dev, "could not create top level DMA tag\n"); 3544071699f8SSepherosa Ziehau return error; 3545071699f8SSepherosa Ziehau } 3546071699f8SSepherosa Ziehau 3547071699f8SSepherosa Ziehau /* 3548071699f8SSepherosa Ziehau * Allocate transmit descriptors ring and buffers 3549071699f8SSepherosa Ziehau */ 3550071699f8SSepherosa Ziehau error = emx_create_tx_ring(sc); 3551071699f8SSepherosa Ziehau if (error) { 3552071699f8SSepherosa Ziehau device_printf(sc->dev, "Could not setup transmit structures\n"); 3553071699f8SSepherosa Ziehau return error; 3554071699f8SSepherosa Ziehau } 3555071699f8SSepherosa Ziehau 3556071699f8SSepherosa Ziehau /* 3557071699f8SSepherosa Ziehau * Allocate receive descriptors ring and buffers 3558071699f8SSepherosa Ziehau */ 355965c7a6afSSepherosa Ziehau for (i = 0; i < sc->rx_ring_cnt; ++i) { 35603f939c23SSepherosa Ziehau error = emx_create_rx_ring(sc, &sc->rx_data[i]); 3561071699f8SSepherosa Ziehau if (error) { 35623f939c23SSepherosa Ziehau device_printf(sc->dev, 35633f939c23SSepherosa Ziehau "Could not setup receive structures\n"); 3564071699f8SSepherosa Ziehau return error; 3565071699f8SSepherosa Ziehau } 35663f939c23SSepherosa Ziehau } 3567071699f8SSepherosa Ziehau return 0; 3568071699f8SSepherosa Ziehau } 3569071699f8SSepherosa Ziehau 3570071699f8SSepherosa Ziehau static void 3571071699f8SSepherosa Ziehau emx_dma_free(struct emx_softc *sc) 3572071699f8SSepherosa Ziehau { 35733f939c23SSepherosa Ziehau int i; 35743f939c23SSepherosa Ziehau 3575071699f8SSepherosa Ziehau emx_destroy_tx_ring(sc, sc->num_tx_desc); 35763f939c23SSepherosa Ziehau 357765c7a6afSSepherosa Ziehau for (i = 0; i < sc->rx_ring_cnt; ++i) { 35783f939c23SSepherosa Ziehau emx_destroy_rx_ring(sc, &sc->rx_data[i], 35793f939c23SSepherosa Ziehau sc->rx_data[i].num_rx_desc); 35803f939c23SSepherosa Ziehau } 3581071699f8SSepherosa Ziehau 3582071699f8SSepherosa Ziehau /* Free top level busdma tag */ 3583071699f8SSepherosa Ziehau if (sc->parent_dtag != NULL) 3584071699f8SSepherosa Ziehau bus_dma_tag_destroy(sc->parent_dtag); 3585071699f8SSepherosa Ziehau } 35866d435846SSepherosa Ziehau 35876d435846SSepherosa Ziehau static void 35886d435846SSepherosa Ziehau emx_serialize(struct ifnet *ifp, enum ifnet_serialize slz) 35896d435846SSepherosa Ziehau { 35906d435846SSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 35916d435846SSepherosa Ziehau 35926d435846SSepherosa Ziehau switch (slz) { 35936d435846SSepherosa Ziehau case IFNET_SERIALIZE_ALL: 3594f61533adSSepherosa Ziehau lwkt_serialize_array_enter(sc->serializes, EMX_NSERIALIZE, 0); 35956d435846SSepherosa Ziehau break; 35966d435846SSepherosa Ziehau 3597aabfe6fbSSepherosa Ziehau case IFNET_SERIALIZE_MAIN: 3598aabfe6fbSSepherosa Ziehau lwkt_serialize_enter(&sc->main_serialize); 3599aabfe6fbSSepherosa Ziehau break; 3600aabfe6fbSSepherosa Ziehau 36016d435846SSepherosa Ziehau case IFNET_SERIALIZE_TX: 36026d435846SSepherosa Ziehau lwkt_serialize_enter(&sc->tx_serialize); 36036d435846SSepherosa Ziehau break; 36046d435846SSepherosa Ziehau 3605067b3d6bSSepherosa Ziehau case IFNET_SERIALIZE_RX(0): 36066d435846SSepherosa Ziehau lwkt_serialize_enter(&sc->rx_data[0].rx_serialize); 36076d435846SSepherosa Ziehau break; 36086d435846SSepherosa Ziehau 3609067b3d6bSSepherosa Ziehau case IFNET_SERIALIZE_RX(1): 36106d435846SSepherosa Ziehau lwkt_serialize_enter(&sc->rx_data[1].rx_serialize); 36116d435846SSepherosa Ziehau break; 36126d435846SSepherosa Ziehau 36136d435846SSepherosa Ziehau default: 36146d435846SSepherosa Ziehau panic("%s unsupported serialize type\n", ifp->if_xname); 36156d435846SSepherosa Ziehau } 36166d435846SSepherosa Ziehau } 36176d435846SSepherosa Ziehau 36186d435846SSepherosa Ziehau static void 36196d435846SSepherosa Ziehau emx_deserialize(struct ifnet *ifp, enum ifnet_serialize slz) 36206d435846SSepherosa Ziehau { 36216d435846SSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 36226d435846SSepherosa Ziehau 36236d435846SSepherosa Ziehau switch (slz) { 36246d435846SSepherosa Ziehau case IFNET_SERIALIZE_ALL: 3625f61533adSSepherosa Ziehau lwkt_serialize_array_exit(sc->serializes, EMX_NSERIALIZE, 0); 36266d435846SSepherosa Ziehau break; 36276d435846SSepherosa Ziehau 3628aabfe6fbSSepherosa Ziehau case IFNET_SERIALIZE_MAIN: 3629aabfe6fbSSepherosa Ziehau lwkt_serialize_exit(&sc->main_serialize); 3630aabfe6fbSSepherosa Ziehau break; 3631aabfe6fbSSepherosa Ziehau 36326d435846SSepherosa Ziehau case IFNET_SERIALIZE_TX: 36336d435846SSepherosa Ziehau lwkt_serialize_exit(&sc->tx_serialize); 36346d435846SSepherosa Ziehau break; 36356d435846SSepherosa Ziehau 3636067b3d6bSSepherosa Ziehau case IFNET_SERIALIZE_RX(0): 36376d435846SSepherosa Ziehau lwkt_serialize_exit(&sc->rx_data[0].rx_serialize); 36386d435846SSepherosa Ziehau break; 36396d435846SSepherosa Ziehau 3640067b3d6bSSepherosa Ziehau case IFNET_SERIALIZE_RX(1): 36416d435846SSepherosa Ziehau lwkt_serialize_exit(&sc->rx_data[1].rx_serialize); 36426d435846SSepherosa Ziehau break; 36436d435846SSepherosa Ziehau 36446d435846SSepherosa Ziehau default: 36456d435846SSepherosa Ziehau panic("%s unsupported serialize type\n", ifp->if_xname); 36466d435846SSepherosa Ziehau } 36476d435846SSepherosa Ziehau } 36486d435846SSepherosa Ziehau 36496d435846SSepherosa Ziehau static int 36506d435846SSepherosa Ziehau emx_tryserialize(struct ifnet *ifp, enum ifnet_serialize slz) 36516d435846SSepherosa Ziehau { 36526d435846SSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 36536d435846SSepherosa Ziehau 36546d435846SSepherosa Ziehau switch (slz) { 36556d435846SSepherosa Ziehau case IFNET_SERIALIZE_ALL: 3656f61533adSSepherosa Ziehau return lwkt_serialize_array_try(sc->serializes, 3657f61533adSSepherosa Ziehau EMX_NSERIALIZE, 0); 36586d435846SSepherosa Ziehau 3659aabfe6fbSSepherosa Ziehau case IFNET_SERIALIZE_MAIN: 3660aabfe6fbSSepherosa Ziehau return lwkt_serialize_try(&sc->main_serialize); 3661aabfe6fbSSepherosa Ziehau 36626d435846SSepherosa Ziehau case IFNET_SERIALIZE_TX: 36636d435846SSepherosa Ziehau return lwkt_serialize_try(&sc->tx_serialize); 36646d435846SSepherosa Ziehau 3665067b3d6bSSepherosa Ziehau case IFNET_SERIALIZE_RX(0): 36666d435846SSepherosa Ziehau return lwkt_serialize_try(&sc->rx_data[0].rx_serialize); 36676d435846SSepherosa Ziehau 3668067b3d6bSSepherosa Ziehau case IFNET_SERIALIZE_RX(1): 36696d435846SSepherosa Ziehau return lwkt_serialize_try(&sc->rx_data[1].rx_serialize); 36706d435846SSepherosa Ziehau 36716d435846SSepherosa Ziehau default: 36726d435846SSepherosa Ziehau panic("%s unsupported serialize type\n", ifp->if_xname); 36736d435846SSepherosa Ziehau } 36746d435846SSepherosa Ziehau } 36752c9effcfSSepherosa Ziehau 3676bca7c435SSepherosa Ziehau static void 3677bca7c435SSepherosa Ziehau emx_serialize_skipmain(struct emx_softc *sc) 3678bca7c435SSepherosa Ziehau { 3679bca7c435SSepherosa Ziehau lwkt_serialize_array_enter(sc->serializes, EMX_NSERIALIZE, 1); 3680bca7c435SSepherosa Ziehau } 3681bca7c435SSepherosa Ziehau 3682bca7c435SSepherosa Ziehau static void 3683bca7c435SSepherosa Ziehau emx_deserialize_skipmain(struct emx_softc *sc) 3684bca7c435SSepherosa Ziehau { 3685bca7c435SSepherosa Ziehau lwkt_serialize_array_exit(sc->serializes, EMX_NSERIALIZE, 1); 3686bca7c435SSepherosa Ziehau } 3687bca7c435SSepherosa Ziehau 36882c9effcfSSepherosa Ziehau #ifdef INVARIANTS 36892c9effcfSSepherosa Ziehau 36902c9effcfSSepherosa Ziehau static void 36912c9effcfSSepherosa Ziehau emx_serialize_assert(struct ifnet *ifp, enum ifnet_serialize slz, 36922c9effcfSSepherosa Ziehau boolean_t serialized) 36932c9effcfSSepherosa Ziehau { 36942c9effcfSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 36952c9effcfSSepherosa Ziehau int i; 36962c9effcfSSepherosa Ziehau 36972c9effcfSSepherosa Ziehau switch (slz) { 36982c9effcfSSepherosa Ziehau case IFNET_SERIALIZE_ALL: 36992c9effcfSSepherosa Ziehau if (serialized) { 37002c9effcfSSepherosa Ziehau for (i = 0; i < EMX_NSERIALIZE; ++i) 37012c9effcfSSepherosa Ziehau ASSERT_SERIALIZED(sc->serializes[i]); 37022c9effcfSSepherosa Ziehau } else { 37032c9effcfSSepherosa Ziehau for (i = 0; i < EMX_NSERIALIZE; ++i) 37042c9effcfSSepherosa Ziehau ASSERT_NOT_SERIALIZED(sc->serializes[i]); 37052c9effcfSSepherosa Ziehau } 37062c9effcfSSepherosa Ziehau break; 37072c9effcfSSepherosa Ziehau 3708aabfe6fbSSepherosa Ziehau case IFNET_SERIALIZE_MAIN: 3709aabfe6fbSSepherosa Ziehau if (serialized) 3710aabfe6fbSSepherosa Ziehau ASSERT_SERIALIZED(&sc->main_serialize); 3711aabfe6fbSSepherosa Ziehau else 3712aabfe6fbSSepherosa Ziehau ASSERT_NOT_SERIALIZED(&sc->main_serialize); 3713aabfe6fbSSepherosa Ziehau break; 3714aabfe6fbSSepherosa Ziehau 37152c9effcfSSepherosa Ziehau case IFNET_SERIALIZE_TX: 37162c9effcfSSepherosa Ziehau if (serialized) 37172c9effcfSSepherosa Ziehau ASSERT_SERIALIZED(&sc->tx_serialize); 37182c9effcfSSepherosa Ziehau else 37192c9effcfSSepherosa Ziehau ASSERT_NOT_SERIALIZED(&sc->tx_serialize); 37202c9effcfSSepherosa Ziehau break; 37212c9effcfSSepherosa Ziehau 3722067b3d6bSSepherosa Ziehau case IFNET_SERIALIZE_RX(0): 37232c9effcfSSepherosa Ziehau if (serialized) 37242c9effcfSSepherosa Ziehau ASSERT_SERIALIZED(&sc->rx_data[0].rx_serialize); 37252c9effcfSSepherosa Ziehau else 37262c9effcfSSepherosa Ziehau ASSERT_NOT_SERIALIZED(&sc->rx_data[0].rx_serialize); 37272c9effcfSSepherosa Ziehau break; 37282c9effcfSSepherosa Ziehau 3729067b3d6bSSepherosa Ziehau case IFNET_SERIALIZE_RX(1): 37302c9effcfSSepherosa Ziehau if (serialized) 37312c9effcfSSepherosa Ziehau ASSERT_SERIALIZED(&sc->rx_data[1].rx_serialize); 37322c9effcfSSepherosa Ziehau else 37332c9effcfSSepherosa Ziehau ASSERT_NOT_SERIALIZED(&sc->rx_data[1].rx_serialize); 37342c9effcfSSepherosa Ziehau break; 37352c9effcfSSepherosa Ziehau 37362c9effcfSSepherosa Ziehau default: 37372c9effcfSSepherosa Ziehau panic("%s unsupported serialize type\n", ifp->if_xname); 37382c9effcfSSepherosa Ziehau } 37392c9effcfSSepherosa Ziehau } 37402c9effcfSSepherosa Ziehau 37412c9effcfSSepherosa Ziehau #endif /* INVARIANTS */ 3742b3a7093fSSepherosa Ziehau 3743b3a7093fSSepherosa Ziehau #ifdef IFPOLL_ENABLE 3744b3a7093fSSepherosa Ziehau 3745b3a7093fSSepherosa Ziehau static void 3746b3a7093fSSepherosa Ziehau emx_qpoll_status(struct ifnet *ifp, int pollhz __unused) 3747b3a7093fSSepherosa Ziehau { 3748b3a7093fSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 3749b3a7093fSSepherosa Ziehau uint32_t reg_icr; 3750b3a7093fSSepherosa Ziehau 3751b3a7093fSSepherosa Ziehau ASSERT_SERIALIZED(&sc->main_serialize); 3752b3a7093fSSepherosa Ziehau 3753b3a7093fSSepherosa Ziehau reg_icr = E1000_READ_REG(&sc->hw, E1000_ICR); 3754b3a7093fSSepherosa Ziehau if (reg_icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) { 37553cbe4103SSepherosa Ziehau emx_serialize_skipmain(sc); 37563cbe4103SSepherosa Ziehau 3757b3a7093fSSepherosa Ziehau callout_stop(&sc->timer); 3758b3a7093fSSepherosa Ziehau sc->hw.mac.get_link_status = 1; 3759b3a7093fSSepherosa Ziehau emx_update_link_status(sc); 3760b3a7093fSSepherosa Ziehau callout_reset(&sc->timer, hz, emx_timer, sc); 37613cbe4103SSepherosa Ziehau 3762b3a7093fSSepherosa Ziehau emx_deserialize_skipmain(sc); 3763b3a7093fSSepherosa Ziehau } 3764b3a7093fSSepherosa Ziehau } 3765b3a7093fSSepherosa Ziehau 3766b3a7093fSSepherosa Ziehau static void 3767b3a7093fSSepherosa Ziehau emx_qpoll_tx(struct ifnet *ifp, void *arg __unused, int cycle __unused) 3768b3a7093fSSepherosa Ziehau { 3769b3a7093fSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 3770b3a7093fSSepherosa Ziehau 3771b3a7093fSSepherosa Ziehau ASSERT_SERIALIZED(&sc->tx_serialize); 3772b3a7093fSSepherosa Ziehau 3773b3a7093fSSepherosa Ziehau emx_txeof(sc); 3774b3a7093fSSepherosa Ziehau if (!ifq_is_empty(&ifp->if_snd)) 3775b3a7093fSSepherosa Ziehau if_devstart(ifp); 3776b3a7093fSSepherosa Ziehau } 3777b3a7093fSSepherosa Ziehau 3778b3a7093fSSepherosa Ziehau static void 3779b3a7093fSSepherosa Ziehau emx_qpoll_rx(struct ifnet *ifp, void *arg, int cycle) 3780b3a7093fSSepherosa Ziehau { 3781b3a7093fSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 3782b3a7093fSSepherosa Ziehau struct emx_rxdata *rdata = arg; 3783b3a7093fSSepherosa Ziehau 3784b3a7093fSSepherosa Ziehau ASSERT_SERIALIZED(&rdata->rx_serialize); 3785b3a7093fSSepherosa Ziehau 3786b3a7093fSSepherosa Ziehau emx_rxeof(sc, rdata - sc->rx_data, cycle); 3787b3a7093fSSepherosa Ziehau } 3788b3a7093fSSepherosa Ziehau 3789b3a7093fSSepherosa Ziehau static void 3790b3a7093fSSepherosa Ziehau emx_qpoll(struct ifnet *ifp, struct ifpoll_info *info) 3791b3a7093fSSepherosa Ziehau { 3792b3a7093fSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 3793b3a7093fSSepherosa Ziehau 3794b3a7093fSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 3795b3a7093fSSepherosa Ziehau 3796b3a7093fSSepherosa Ziehau if (info) { 3797b3a7093fSSepherosa Ziehau int i; 3798b3a7093fSSepherosa Ziehau 3799b3a7093fSSepherosa Ziehau info->ifpi_status.status_func = emx_qpoll_status; 3800b3a7093fSSepherosa Ziehau info->ifpi_status.serializer = &sc->main_serialize; 3801b3a7093fSSepherosa Ziehau 3802b3a7093fSSepherosa Ziehau info->ifpi_tx[0].poll_func = emx_qpoll_tx; 3803b3a7093fSSepherosa Ziehau info->ifpi_tx[0].arg = NULL; 3804b3a7093fSSepherosa Ziehau info->ifpi_tx[0].serializer = &sc->tx_serialize; 3805b3a7093fSSepherosa Ziehau 3806b3a7093fSSepherosa Ziehau for (i = 0; i < sc->rx_ring_cnt; ++i) { 3807b3a7093fSSepherosa Ziehau info->ifpi_rx[i].poll_func = emx_qpoll_rx; 3808b3a7093fSSepherosa Ziehau info->ifpi_rx[i].arg = &sc->rx_data[i]; 3809b3a7093fSSepherosa Ziehau info->ifpi_rx[i].serializer = 3810b3a7093fSSepherosa Ziehau &sc->rx_data[i].rx_serialize; 3811b3a7093fSSepherosa Ziehau } 3812b3a7093fSSepherosa Ziehau 3813b3a7093fSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) 3814b3a7093fSSepherosa Ziehau emx_disable_intr(sc); 3815b3a7093fSSepherosa Ziehau } else if (ifp->if_flags & IFF_RUNNING) { 3816b3a7093fSSepherosa Ziehau emx_enable_intr(sc); 3817b3a7093fSSepherosa Ziehau } 3818b3a7093fSSepherosa Ziehau } 3819b3a7093fSSepherosa Ziehau 3820b3a7093fSSepherosa Ziehau #endif /* IFPOLL_ENABLE */ 38212d0e5700SSepherosa Ziehau 38222d0e5700SSepherosa Ziehau static void 38232d0e5700SSepherosa Ziehau emx_set_itr(struct emx_softc *sc, uint32_t itr) 38242d0e5700SSepherosa Ziehau { 38252d0e5700SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_ITR, itr); 38262d0e5700SSepherosa Ziehau if (sc->hw.mac.type == e1000_82574) { 38272d0e5700SSepherosa Ziehau int i; 38282d0e5700SSepherosa Ziehau 38292d0e5700SSepherosa Ziehau /* 38302d0e5700SSepherosa Ziehau * When using MSIX interrupts we need to 38312d0e5700SSepherosa Ziehau * throttle using the EITR register 38322d0e5700SSepherosa Ziehau */ 38332d0e5700SSepherosa Ziehau for (i = 0; i < 4; ++i) 38342d0e5700SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_EITR_82574(i), itr); 38352d0e5700SSepherosa Ziehau } 38362d0e5700SSepherosa Ziehau } 3837