15330213cSSepherosa Ziehau /* 25330213cSSepherosa Ziehau * Copyright (c) 2004 Joerg Sonnenberger <joerg@bec.de>. All rights reserved. 35330213cSSepherosa Ziehau * 45330213cSSepherosa Ziehau * Copyright (c) 2001-2008, Intel Corporation 55330213cSSepherosa Ziehau * All rights reserved. 65330213cSSepherosa Ziehau * 75330213cSSepherosa Ziehau * Redistribution and use in source and binary forms, with or without 85330213cSSepherosa Ziehau * modification, are permitted provided that the following conditions are met: 95330213cSSepherosa Ziehau * 105330213cSSepherosa Ziehau * 1. Redistributions of source code must retain the above copyright notice, 115330213cSSepherosa Ziehau * this list of conditions and the following disclaimer. 125330213cSSepherosa Ziehau * 135330213cSSepherosa Ziehau * 2. Redistributions in binary form must reproduce the above copyright 145330213cSSepherosa Ziehau * notice, this list of conditions and the following disclaimer in the 155330213cSSepherosa Ziehau * documentation and/or other materials provided with the distribution. 165330213cSSepherosa Ziehau * 175330213cSSepherosa Ziehau * 3. Neither the name of the Intel Corporation nor the names of its 185330213cSSepherosa Ziehau * contributors may be used to endorse or promote products derived from 195330213cSSepherosa Ziehau * this software without specific prior written permission. 205330213cSSepherosa Ziehau * 215330213cSSepherosa Ziehau * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 225330213cSSepherosa Ziehau * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 235330213cSSepherosa Ziehau * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 245330213cSSepherosa Ziehau * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE 255330213cSSepherosa Ziehau * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 265330213cSSepherosa Ziehau * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 275330213cSSepherosa Ziehau * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 285330213cSSepherosa Ziehau * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 295330213cSSepherosa Ziehau * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 305330213cSSepherosa Ziehau * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 315330213cSSepherosa Ziehau * POSSIBILITY OF SUCH DAMAGE. 325330213cSSepherosa Ziehau * 335330213cSSepherosa Ziehau * 345330213cSSepherosa Ziehau * Copyright (c) 2005 The DragonFly Project. All rights reserved. 355330213cSSepherosa Ziehau * 365330213cSSepherosa Ziehau * This code is derived from software contributed to The DragonFly Project 375330213cSSepherosa Ziehau * by Matthew Dillon <dillon@backplane.com> 385330213cSSepherosa Ziehau * 395330213cSSepherosa Ziehau * Redistribution and use in source and binary forms, with or without 405330213cSSepherosa Ziehau * modification, are permitted provided that the following conditions 415330213cSSepherosa Ziehau * are met: 425330213cSSepherosa Ziehau * 435330213cSSepherosa Ziehau * 1. Redistributions of source code must retain the above copyright 445330213cSSepherosa Ziehau * notice, this list of conditions and the following disclaimer. 455330213cSSepherosa Ziehau * 2. Redistributions in binary form must reproduce the above copyright 465330213cSSepherosa Ziehau * notice, this list of conditions and the following disclaimer in 475330213cSSepherosa Ziehau * the documentation and/or other materials provided with the 485330213cSSepherosa Ziehau * distribution. 495330213cSSepherosa Ziehau * 3. Neither the name of The DragonFly Project nor the names of its 505330213cSSepherosa Ziehau * contributors may be used to endorse or promote products derived 515330213cSSepherosa Ziehau * from this software without specific, prior written permission. 525330213cSSepherosa Ziehau * 535330213cSSepherosa Ziehau * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 545330213cSSepherosa Ziehau * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 555330213cSSepherosa Ziehau * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS 565330213cSSepherosa Ziehau * FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE 575330213cSSepherosa Ziehau * COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, 585330213cSSepherosa Ziehau * INCIDENTAL, SPECIAL, EXEMPLARY OR CONSEQUENTIAL DAMAGES (INCLUDING, 595330213cSSepherosa Ziehau * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 605330213cSSepherosa Ziehau * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED 615330213cSSepherosa Ziehau * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, 625330213cSSepherosa Ziehau * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT 635330213cSSepherosa Ziehau * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 645330213cSSepherosa Ziehau * SUCH DAMAGE. 655330213cSSepherosa Ziehau */ 665330213cSSepherosa Ziehau 67be76c549SSepherosa Ziehau /* 68be76c549SSepherosa Ziehau * NOTE: 69be76c549SSepherosa Ziehau * 70be76c549SSepherosa Ziehau * MSI-X MUST NOT be enabled on 82574: 71be76c549SSepherosa Ziehau * <<82574 specification update>> errata #15 72be76c549SSepherosa Ziehau */ 73be76c549SSepherosa Ziehau 74b3a7093fSSepherosa Ziehau #include "opt_ifpoll.h" 758434a83bSSepherosa Ziehau #include "opt_rss.h" 76e6cde6e6SSepherosa Ziehau #include "opt_emx.h" 775330213cSSepherosa Ziehau 785330213cSSepherosa Ziehau #include <sys/param.h> 795330213cSSepherosa Ziehau #include <sys/bus.h> 805330213cSSepherosa Ziehau #include <sys/endian.h> 815330213cSSepherosa Ziehau #include <sys/interrupt.h> 825330213cSSepherosa Ziehau #include <sys/kernel.h> 835330213cSSepherosa Ziehau #include <sys/ktr.h> 845330213cSSepherosa Ziehau #include <sys/malloc.h> 855330213cSSepherosa Ziehau #include <sys/mbuf.h> 865330213cSSepherosa Ziehau #include <sys/proc.h> 875330213cSSepherosa Ziehau #include <sys/rman.h> 885330213cSSepherosa Ziehau #include <sys/serialize.h> 89bc197380SSepherosa Ziehau #include <sys/serialize2.h> 905330213cSSepherosa Ziehau #include <sys/socket.h> 915330213cSSepherosa Ziehau #include <sys/sockio.h> 925330213cSSepherosa Ziehau #include <sys/sysctl.h> 935330213cSSepherosa Ziehau #include <sys/systm.h> 945330213cSSepherosa Ziehau 955330213cSSepherosa Ziehau #include <net/bpf.h> 965330213cSSepherosa Ziehau #include <net/ethernet.h> 975330213cSSepherosa Ziehau #include <net/if.h> 985330213cSSepherosa Ziehau #include <net/if_arp.h> 995330213cSSepherosa Ziehau #include <net/if_dl.h> 1005330213cSSepherosa Ziehau #include <net/if_media.h> 1015330213cSSepherosa Ziehau #include <net/ifq_var.h> 10289d8e73dSSepherosa Ziehau #include <net/toeplitz.h> 1039cc86e17SSepherosa Ziehau #include <net/toeplitz2.h> 1045330213cSSepherosa Ziehau #include <net/vlan/if_vlan_var.h> 1055330213cSSepherosa Ziehau #include <net/vlan/if_vlan_ether.h> 106b3a7093fSSepherosa Ziehau #include <net/if_poll.h> 1075330213cSSepherosa Ziehau 1085330213cSSepherosa Ziehau #include <netinet/in_systm.h> 1095330213cSSepherosa Ziehau #include <netinet/in.h> 1105330213cSSepherosa Ziehau #include <netinet/ip.h> 1115330213cSSepherosa Ziehau #include <netinet/tcp.h> 1125330213cSSepherosa Ziehau #include <netinet/udp.h> 1135330213cSSepherosa Ziehau 1145330213cSSepherosa Ziehau #include <bus/pci/pcivar.h> 1155330213cSSepherosa Ziehau #include <bus/pci/pcireg.h> 1165330213cSSepherosa Ziehau 1175330213cSSepherosa Ziehau #include <dev/netif/ig_hal/e1000_api.h> 1185330213cSSepherosa Ziehau #include <dev/netif/ig_hal/e1000_82571.h> 1195330213cSSepherosa Ziehau #include <dev/netif/emx/if_emx.h> 1205330213cSSepherosa Ziehau 1213f939c23SSepherosa Ziehau #ifdef EMX_RSS_DEBUG 1223f939c23SSepherosa Ziehau #define EMX_RSS_DPRINTF(sc, lvl, fmt, ...) \ 1233f939c23SSepherosa Ziehau do { \ 12489d8e73dSSepherosa Ziehau if (sc->rss_debug >= lvl) \ 1253f939c23SSepherosa Ziehau if_printf(&sc->arpcom.ac_if, fmt, __VA_ARGS__); \ 1263f939c23SSepherosa Ziehau } while (0) 1273f939c23SSepherosa Ziehau #else /* !EMX_RSS_DEBUG */ 1283f939c23SSepherosa Ziehau #define EMX_RSS_DPRINTF(sc, lvl, fmt, ...) ((void)0) 1293f939c23SSepherosa Ziehau #endif /* EMX_RSS_DEBUG */ 1303f939c23SSepherosa Ziehau 1315330213cSSepherosa Ziehau #define EMX_NAME "Intel(R) PRO/1000 " 1325330213cSSepherosa Ziehau 1335330213cSSepherosa Ziehau #define EMX_DEVICE(id) \ 1345330213cSSepherosa Ziehau { EMX_VENDOR_ID, E1000_DEV_ID_##id, EMX_NAME #id } 1355330213cSSepherosa Ziehau #define EMX_DEVICE_NULL { 0, 0, NULL } 1365330213cSSepherosa Ziehau 1375330213cSSepherosa Ziehau static const struct emx_device { 1385330213cSSepherosa Ziehau uint16_t vid; 1395330213cSSepherosa Ziehau uint16_t did; 1405330213cSSepherosa Ziehau const char *desc; 1415330213cSSepherosa Ziehau } emx_devices[] = { 1425330213cSSepherosa Ziehau EMX_DEVICE(82571EB_COPPER), 1435330213cSSepherosa Ziehau EMX_DEVICE(82571EB_FIBER), 1445330213cSSepherosa Ziehau EMX_DEVICE(82571EB_SERDES), 1455330213cSSepherosa Ziehau EMX_DEVICE(82571EB_SERDES_DUAL), 1465330213cSSepherosa Ziehau EMX_DEVICE(82571EB_SERDES_QUAD), 1475330213cSSepherosa Ziehau EMX_DEVICE(82571EB_QUAD_COPPER), 14875a5634eSSepherosa Ziehau EMX_DEVICE(82571EB_QUAD_COPPER_BP), 1495330213cSSepherosa Ziehau EMX_DEVICE(82571EB_QUAD_COPPER_LP), 1505330213cSSepherosa Ziehau EMX_DEVICE(82571EB_QUAD_FIBER), 1515330213cSSepherosa Ziehau EMX_DEVICE(82571PT_QUAD_COPPER), 1525330213cSSepherosa Ziehau 1535330213cSSepherosa Ziehau EMX_DEVICE(82572EI_COPPER), 1545330213cSSepherosa Ziehau EMX_DEVICE(82572EI_FIBER), 1555330213cSSepherosa Ziehau EMX_DEVICE(82572EI_SERDES), 1565330213cSSepherosa Ziehau EMX_DEVICE(82572EI), 1575330213cSSepherosa Ziehau 1585330213cSSepherosa Ziehau EMX_DEVICE(82573E), 1595330213cSSepherosa Ziehau EMX_DEVICE(82573E_IAMT), 1605330213cSSepherosa Ziehau EMX_DEVICE(82573L), 1615330213cSSepherosa Ziehau 1625330213cSSepherosa Ziehau EMX_DEVICE(80003ES2LAN_COPPER_SPT), 1635330213cSSepherosa Ziehau EMX_DEVICE(80003ES2LAN_SERDES_SPT), 1645330213cSSepherosa Ziehau EMX_DEVICE(80003ES2LAN_COPPER_DPT), 1655330213cSSepherosa Ziehau EMX_DEVICE(80003ES2LAN_SERDES_DPT), 1665330213cSSepherosa Ziehau 1675330213cSSepherosa Ziehau EMX_DEVICE(82574L), 1682d0e5700SSepherosa Ziehau EMX_DEVICE(82574LA), 1695330213cSSepherosa Ziehau 1705330213cSSepherosa Ziehau /* required last entry */ 1715330213cSSepherosa Ziehau EMX_DEVICE_NULL 1725330213cSSepherosa Ziehau }; 1735330213cSSepherosa Ziehau 1745330213cSSepherosa Ziehau static int emx_probe(device_t); 1755330213cSSepherosa Ziehau static int emx_attach(device_t); 1765330213cSSepherosa Ziehau static int emx_detach(device_t); 1775330213cSSepherosa Ziehau static int emx_shutdown(device_t); 1785330213cSSepherosa Ziehau static int emx_suspend(device_t); 1795330213cSSepherosa Ziehau static int emx_resume(device_t); 1805330213cSSepherosa Ziehau 1815330213cSSepherosa Ziehau static void emx_init(void *); 1825330213cSSepherosa Ziehau static void emx_stop(struct emx_softc *); 1835330213cSSepherosa Ziehau static int emx_ioctl(struct ifnet *, u_long, caddr_t, struct ucred *); 1845330213cSSepherosa Ziehau static void emx_start(struct ifnet *); 185b3a7093fSSepherosa Ziehau #ifdef IFPOLL_ENABLE 186b3a7093fSSepherosa Ziehau static void emx_qpoll(struct ifnet *, struct ifpoll_info *); 1875330213cSSepherosa Ziehau #endif 1885330213cSSepherosa Ziehau static void emx_watchdog(struct ifnet *); 1895330213cSSepherosa Ziehau static void emx_media_status(struct ifnet *, struct ifmediareq *); 1905330213cSSepherosa Ziehau static int emx_media_change(struct ifnet *); 1915330213cSSepherosa Ziehau static void emx_timer(void *); 1926d435846SSepherosa Ziehau static void emx_serialize(struct ifnet *, enum ifnet_serialize); 1936d435846SSepherosa Ziehau static void emx_deserialize(struct ifnet *, enum ifnet_serialize); 1946d435846SSepherosa Ziehau static int emx_tryserialize(struct ifnet *, enum ifnet_serialize); 1952c9effcfSSepherosa Ziehau #ifdef INVARIANTS 1962c9effcfSSepherosa Ziehau static void emx_serialize_assert(struct ifnet *, enum ifnet_serialize, 1972c9effcfSSepherosa Ziehau boolean_t); 1982c9effcfSSepherosa Ziehau #endif 1995330213cSSepherosa Ziehau 2005330213cSSepherosa Ziehau static void emx_intr(void *); 201c39e3a1fSSepherosa Ziehau static void emx_rxeof(struct emx_softc *, int, int); 2025330213cSSepherosa Ziehau static void emx_txeof(struct emx_softc *); 2035330213cSSepherosa Ziehau static void emx_tx_collect(struct emx_softc *); 2045330213cSSepherosa Ziehau static void emx_tx_purge(struct emx_softc *); 2055330213cSSepherosa Ziehau static void emx_enable_intr(struct emx_softc *); 2065330213cSSepherosa Ziehau static void emx_disable_intr(struct emx_softc *); 2075330213cSSepherosa Ziehau 208071699f8SSepherosa Ziehau static int emx_dma_alloc(struct emx_softc *); 209071699f8SSepherosa Ziehau static void emx_dma_free(struct emx_softc *); 2105330213cSSepherosa Ziehau static void emx_init_tx_ring(struct emx_softc *); 211c39e3a1fSSepherosa Ziehau static int emx_init_rx_ring(struct emx_softc *, struct emx_rxdata *); 212c39e3a1fSSepherosa Ziehau static void emx_free_rx_ring(struct emx_softc *, struct emx_rxdata *); 2135330213cSSepherosa Ziehau static int emx_create_tx_ring(struct emx_softc *); 214c39e3a1fSSepherosa Ziehau static int emx_create_rx_ring(struct emx_softc *, struct emx_rxdata *); 2155330213cSSepherosa Ziehau static void emx_destroy_tx_ring(struct emx_softc *, int); 216c39e3a1fSSepherosa Ziehau static void emx_destroy_rx_ring(struct emx_softc *, 217c39e3a1fSSepherosa Ziehau struct emx_rxdata *, int); 218c39e3a1fSSepherosa Ziehau static int emx_newbuf(struct emx_softc *, struct emx_rxdata *, int, int); 2195330213cSSepherosa Ziehau static int emx_encap(struct emx_softc *, struct mbuf **); 2205330213cSSepherosa Ziehau static int emx_txcsum_pullup(struct emx_softc *, struct mbuf **); 2215330213cSSepherosa Ziehau static int emx_txcsum(struct emx_softc *, struct mbuf *, 2225330213cSSepherosa Ziehau uint32_t *, uint32_t *); 2235330213cSSepherosa Ziehau 2245330213cSSepherosa Ziehau static int emx_is_valid_eaddr(const uint8_t *); 2252d0e5700SSepherosa Ziehau static int emx_reset(struct emx_softc *); 2265330213cSSepherosa Ziehau static void emx_setup_ifp(struct emx_softc *); 2275330213cSSepherosa Ziehau static void emx_init_tx_unit(struct emx_softc *); 2285330213cSSepherosa Ziehau static void emx_init_rx_unit(struct emx_softc *); 2295330213cSSepherosa Ziehau static void emx_update_stats(struct emx_softc *); 2305330213cSSepherosa Ziehau static void emx_set_promisc(struct emx_softc *); 2315330213cSSepherosa Ziehau static void emx_disable_promisc(struct emx_softc *); 2325330213cSSepherosa Ziehau static void emx_set_multi(struct emx_softc *); 2335330213cSSepherosa Ziehau static void emx_update_link_status(struct emx_softc *); 2345330213cSSepherosa Ziehau static void emx_smartspeed(struct emx_softc *); 2352d0e5700SSepherosa Ziehau static void emx_set_itr(struct emx_softc *, uint32_t); 2366d5e2922SSepherosa Ziehau static void emx_disable_aspm(struct emx_softc *); 2375330213cSSepherosa Ziehau 2385330213cSSepherosa Ziehau static void emx_print_debug_info(struct emx_softc *); 2395330213cSSepherosa Ziehau static void emx_print_nvm_info(struct emx_softc *); 2405330213cSSepherosa Ziehau static void emx_print_hw_stats(struct emx_softc *); 2415330213cSSepherosa Ziehau 2425330213cSSepherosa Ziehau static int emx_sysctl_stats(SYSCTL_HANDLER_ARGS); 2435330213cSSepherosa Ziehau static int emx_sysctl_debug_info(SYSCTL_HANDLER_ARGS); 2445330213cSSepherosa Ziehau static int emx_sysctl_int_throttle(SYSCTL_HANDLER_ARGS); 2455330213cSSepherosa Ziehau static int emx_sysctl_int_tx_nsegs(SYSCTL_HANDLER_ARGS); 2465330213cSSepherosa Ziehau static void emx_add_sysctl(struct emx_softc *); 2475330213cSSepherosa Ziehau 248bca7c435SSepherosa Ziehau static void emx_serialize_skipmain(struct emx_softc *); 249bca7c435SSepherosa Ziehau static void emx_deserialize_skipmain(struct emx_softc *); 250bca7c435SSepherosa Ziehau 2515330213cSSepherosa Ziehau /* Management and WOL Support */ 2525330213cSSepherosa Ziehau static void emx_get_mgmt(struct emx_softc *); 2535330213cSSepherosa Ziehau static void emx_rel_mgmt(struct emx_softc *); 2545330213cSSepherosa Ziehau static void emx_get_hw_control(struct emx_softc *); 2555330213cSSepherosa Ziehau static void emx_rel_hw_control(struct emx_softc *); 2565330213cSSepherosa Ziehau static void emx_enable_wol(device_t); 2575330213cSSepherosa Ziehau 2585330213cSSepherosa Ziehau static device_method_t emx_methods[] = { 2595330213cSSepherosa Ziehau /* Device interface */ 2605330213cSSepherosa Ziehau DEVMETHOD(device_probe, emx_probe), 2615330213cSSepherosa Ziehau DEVMETHOD(device_attach, emx_attach), 2625330213cSSepherosa Ziehau DEVMETHOD(device_detach, emx_detach), 2635330213cSSepherosa Ziehau DEVMETHOD(device_shutdown, emx_shutdown), 2645330213cSSepherosa Ziehau DEVMETHOD(device_suspend, emx_suspend), 2655330213cSSepherosa Ziehau DEVMETHOD(device_resume, emx_resume), 2665330213cSSepherosa Ziehau { 0, 0 } 2675330213cSSepherosa Ziehau }; 2685330213cSSepherosa Ziehau 2695330213cSSepherosa Ziehau static driver_t emx_driver = { 2705330213cSSepherosa Ziehau "emx", 2715330213cSSepherosa Ziehau emx_methods, 2725330213cSSepherosa Ziehau sizeof(struct emx_softc), 2735330213cSSepherosa Ziehau }; 2745330213cSSepherosa Ziehau 2755330213cSSepherosa Ziehau static devclass_t emx_devclass; 2765330213cSSepherosa Ziehau 2775330213cSSepherosa Ziehau DECLARE_DUMMY_MODULE(if_emx); 2785330213cSSepherosa Ziehau MODULE_DEPEND(emx, ig_hal, 1, 1, 1); 279aa2b9d05SSascha Wildner DRIVER_MODULE(if_emx, pci, emx_driver, emx_devclass, NULL, NULL); 2805330213cSSepherosa Ziehau 2815330213cSSepherosa Ziehau /* 2825330213cSSepherosa Ziehau * Tunables 2835330213cSSepherosa Ziehau */ 2845330213cSSepherosa Ziehau static int emx_int_throttle_ceil = EMX_DEFAULT_ITR; 2855330213cSSepherosa Ziehau static int emx_rxd = EMX_DEFAULT_RXD; 2865330213cSSepherosa Ziehau static int emx_txd = EMX_DEFAULT_TXD; 287704b6287SSepherosa Ziehau static int emx_smart_pwr_down = 0; 288*724cbff8SSepherosa Ziehau static int emx_rxr = 0; 2895330213cSSepherosa Ziehau 2905330213cSSepherosa Ziehau /* Controls whether promiscuous also shows bad packets */ 291b4d8c36bSSepherosa Ziehau static int emx_debug_sbp = 0; 2925330213cSSepherosa Ziehau 293704b6287SSepherosa Ziehau static int emx_82573_workaround = 1; 294704b6287SSepherosa Ziehau static int emx_msi_enable = 1; 2955330213cSSepherosa Ziehau 2965330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.int_throttle_ceil", &emx_int_throttle_ceil); 2975330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.rxd", &emx_rxd); 298*724cbff8SSepherosa Ziehau TUNABLE_INT("hw.emx.rxr", &emx_rxr); 2995330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.txd", &emx_txd); 3005330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.smart_pwr_down", &emx_smart_pwr_down); 3015330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.sbp", &emx_debug_sbp); 3025330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.82573_workaround", &emx_82573_workaround); 303704b6287SSepherosa Ziehau TUNABLE_INT("hw.emx.msi.enable", &emx_msi_enable); 3045330213cSSepherosa Ziehau 3055330213cSSepherosa Ziehau /* Global used in WOL setup with multiport cards */ 3065330213cSSepherosa Ziehau static int emx_global_quad_port_a = 0; 3075330213cSSepherosa Ziehau 3085330213cSSepherosa Ziehau /* Set this to one to display debug statistics */ 3095330213cSSepherosa Ziehau static int emx_display_debug_stats = 0; 3105330213cSSepherosa Ziehau 3115330213cSSepherosa Ziehau #if !defined(KTR_IF_EMX) 3125330213cSSepherosa Ziehau #define KTR_IF_EMX KTR_ALL 3135330213cSSepherosa Ziehau #endif 3145330213cSSepherosa Ziehau KTR_INFO_MASTER(if_emx); 3155bf48697SAggelos Economopoulos KTR_INFO(KTR_IF_EMX, if_emx, intr_beg, 0, "intr begin"); 3165bf48697SAggelos Economopoulos KTR_INFO(KTR_IF_EMX, if_emx, intr_end, 1, "intr end"); 3175bf48697SAggelos Economopoulos KTR_INFO(KTR_IF_EMX, if_emx, pkt_receive, 4, "rx packet"); 3185bf48697SAggelos Economopoulos KTR_INFO(KTR_IF_EMX, if_emx, pkt_txqueue, 5, "tx packet"); 3195bf48697SAggelos Economopoulos KTR_INFO(KTR_IF_EMX, if_emx, pkt_txclean, 6, "tx clean"); 3205330213cSSepherosa Ziehau #define logif(name) KTR_LOG(if_emx_ ## name) 3215330213cSSepherosa Ziehau 322235b9d30SSepherosa Ziehau static __inline void 323235b9d30SSepherosa Ziehau emx_setup_rxdesc(emx_rxdesc_t *rxd, const struct emx_rxbuf *rxbuf) 324235b9d30SSepherosa Ziehau { 325235b9d30SSepherosa Ziehau rxd->rxd_bufaddr = htole64(rxbuf->paddr); 3263f939c23SSepherosa Ziehau /* DD bit must be cleared */ 327235b9d30SSepherosa Ziehau rxd->rxd_staterr = 0; 328235b9d30SSepherosa Ziehau } 329235b9d30SSepherosa Ziehau 330235b9d30SSepherosa Ziehau static __inline void 331235b9d30SSepherosa Ziehau emx_rxcsum(uint32_t staterr, struct mbuf *mp) 332235b9d30SSepherosa Ziehau { 333235b9d30SSepherosa Ziehau /* Ignore Checksum bit is set */ 334235b9d30SSepherosa Ziehau if (staterr & E1000_RXD_STAT_IXSM) 335235b9d30SSepherosa Ziehau return; 336235b9d30SSepherosa Ziehau 337235b9d30SSepherosa Ziehau if ((staterr & (E1000_RXD_STAT_IPCS | E1000_RXDEXT_STATERR_IPE)) == 338235b9d30SSepherosa Ziehau E1000_RXD_STAT_IPCS) 339235b9d30SSepherosa Ziehau mp->m_pkthdr.csum_flags |= CSUM_IP_CHECKED | CSUM_IP_VALID; 340235b9d30SSepherosa Ziehau 341235b9d30SSepherosa Ziehau if ((staterr & (E1000_RXD_STAT_TCPCS | E1000_RXDEXT_STATERR_TCPE)) == 342235b9d30SSepherosa Ziehau E1000_RXD_STAT_TCPCS) { 343235b9d30SSepherosa Ziehau mp->m_pkthdr.csum_flags |= CSUM_DATA_VALID | 344235b9d30SSepherosa Ziehau CSUM_PSEUDO_HDR | 345235b9d30SSepherosa Ziehau CSUM_FRAG_NOT_CHECKED; 346235b9d30SSepherosa Ziehau mp->m_pkthdr.csum_data = htons(0xffff); 347235b9d30SSepherosa Ziehau } 348235b9d30SSepherosa Ziehau } 349235b9d30SSepherosa Ziehau 3509cc86e17SSepherosa Ziehau static __inline struct pktinfo * 3519cc86e17SSepherosa Ziehau emx_rssinfo(struct mbuf *m, struct pktinfo *pi, 3529cc86e17SSepherosa Ziehau uint32_t mrq, uint32_t hash, uint32_t staterr) 3539cc86e17SSepherosa Ziehau { 3549cc86e17SSepherosa Ziehau switch (mrq & EMX_RXDMRQ_RSSTYPE_MASK) { 3559cc86e17SSepherosa Ziehau case EMX_RXDMRQ_IPV4_TCP: 3569cc86e17SSepherosa Ziehau pi->pi_netisr = NETISR_IP; 3579cc86e17SSepherosa Ziehau pi->pi_flags = 0; 3589cc86e17SSepherosa Ziehau pi->pi_l3proto = IPPROTO_TCP; 3599cc86e17SSepherosa Ziehau break; 3609cc86e17SSepherosa Ziehau 3619cc86e17SSepherosa Ziehau case EMX_RXDMRQ_IPV6_TCP: 3629cc86e17SSepherosa Ziehau pi->pi_netisr = NETISR_IPV6; 3639cc86e17SSepherosa Ziehau pi->pi_flags = 0; 3649cc86e17SSepherosa Ziehau pi->pi_l3proto = IPPROTO_TCP; 3659cc86e17SSepherosa Ziehau break; 3669cc86e17SSepherosa Ziehau 3679cc86e17SSepherosa Ziehau case EMX_RXDMRQ_IPV4: 3689cc86e17SSepherosa Ziehau if (staterr & E1000_RXD_STAT_IXSM) 3699cc86e17SSepherosa Ziehau return NULL; 3709cc86e17SSepherosa Ziehau 3719cc86e17SSepherosa Ziehau if ((staterr & 3729cc86e17SSepherosa Ziehau (E1000_RXD_STAT_TCPCS | E1000_RXDEXT_STATERR_TCPE)) == 3739cc86e17SSepherosa Ziehau E1000_RXD_STAT_TCPCS) { 3749cc86e17SSepherosa Ziehau pi->pi_netisr = NETISR_IP; 3759cc86e17SSepherosa Ziehau pi->pi_flags = 0; 3769cc86e17SSepherosa Ziehau pi->pi_l3proto = IPPROTO_UDP; 3779cc86e17SSepherosa Ziehau break; 3789cc86e17SSepherosa Ziehau } 3799cc86e17SSepherosa Ziehau /* FALL THROUGH */ 3809cc86e17SSepherosa Ziehau default: 3819cc86e17SSepherosa Ziehau return NULL; 3829cc86e17SSepherosa Ziehau } 3839cc86e17SSepherosa Ziehau 3849cc86e17SSepherosa Ziehau m->m_flags |= M_HASH; 3859cc86e17SSepherosa Ziehau m->m_pkthdr.hash = toeplitz_hash(hash); 3869cc86e17SSepherosa Ziehau return pi; 3879cc86e17SSepherosa Ziehau } 3889cc86e17SSepherosa Ziehau 3895330213cSSepherosa Ziehau static int 3905330213cSSepherosa Ziehau emx_probe(device_t dev) 3915330213cSSepherosa Ziehau { 3925330213cSSepherosa Ziehau const struct emx_device *d; 3935330213cSSepherosa Ziehau uint16_t vid, did; 3945330213cSSepherosa Ziehau 3955330213cSSepherosa Ziehau vid = pci_get_vendor(dev); 3965330213cSSepherosa Ziehau did = pci_get_device(dev); 3975330213cSSepherosa Ziehau 3985330213cSSepherosa Ziehau for (d = emx_devices; d->desc != NULL; ++d) { 3995330213cSSepherosa Ziehau if (vid == d->vid && did == d->did) { 4005330213cSSepherosa Ziehau device_set_desc(dev, d->desc); 4015330213cSSepherosa Ziehau device_set_async_attach(dev, TRUE); 4025330213cSSepherosa Ziehau return 0; 4035330213cSSepherosa Ziehau } 4045330213cSSepherosa Ziehau } 4055330213cSSepherosa Ziehau return ENXIO; 4065330213cSSepherosa Ziehau } 4075330213cSSepherosa Ziehau 4085330213cSSepherosa Ziehau static int 4095330213cSSepherosa Ziehau emx_attach(device_t dev) 4105330213cSSepherosa Ziehau { 4115330213cSSepherosa Ziehau struct emx_softc *sc = device_get_softc(dev); 4125330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 413b4d8c36bSSepherosa Ziehau int error = 0, i, throttle; 414704b6287SSepherosa Ziehau u_int intr_flags; 4152d0e5700SSepherosa Ziehau uint16_t eeprom_data, device_id, apme_mask; 4165330213cSSepherosa Ziehau 4176d435846SSepherosa Ziehau lwkt_serialize_init(&sc->main_serialize); 4186d435846SSepherosa Ziehau lwkt_serialize_init(&sc->tx_serialize); 4196d435846SSepherosa Ziehau for (i = 0; i < EMX_NRX_RING; ++i) 4206d435846SSepherosa Ziehau lwkt_serialize_init(&sc->rx_data[i].rx_serialize); 4216d435846SSepherosa Ziehau 4226d435846SSepherosa Ziehau i = 0; 4236d435846SSepherosa Ziehau sc->serializes[i++] = &sc->main_serialize; 4246d435846SSepherosa Ziehau sc->serializes[i++] = &sc->tx_serialize; 4256d435846SSepherosa Ziehau sc->serializes[i++] = &sc->rx_data[0].rx_serialize; 4266d435846SSepherosa Ziehau sc->serializes[i++] = &sc->rx_data[1].rx_serialize; 4276d435846SSepherosa Ziehau KKASSERT(i == EMX_NSERIALIZE); 4286d435846SSepherosa Ziehau 429c2022416SSepherosa Ziehau callout_init_mp(&sc->timer); 4305330213cSSepherosa Ziehau 4315330213cSSepherosa Ziehau sc->dev = sc->osdep.dev = dev; 4325330213cSSepherosa Ziehau 4335330213cSSepherosa Ziehau /* 4345330213cSSepherosa Ziehau * Determine hardware and mac type 4355330213cSSepherosa Ziehau */ 4365330213cSSepherosa Ziehau sc->hw.vendor_id = pci_get_vendor(dev); 4375330213cSSepherosa Ziehau sc->hw.device_id = pci_get_device(dev); 4385330213cSSepherosa Ziehau sc->hw.revision_id = pci_get_revid(dev); 4395330213cSSepherosa Ziehau sc->hw.subsystem_vendor_id = pci_get_subvendor(dev); 4405330213cSSepherosa Ziehau sc->hw.subsystem_device_id = pci_get_subdevice(dev); 4415330213cSSepherosa Ziehau 4425330213cSSepherosa Ziehau if (e1000_set_mac_type(&sc->hw)) 4435330213cSSepherosa Ziehau return ENXIO; 4445330213cSSepherosa Ziehau 4455330213cSSepherosa Ziehau /* Enable bus mastering */ 4465330213cSSepherosa Ziehau pci_enable_busmaster(dev); 4475330213cSSepherosa Ziehau 4485330213cSSepherosa Ziehau /* 4495330213cSSepherosa Ziehau * Allocate IO memory 4505330213cSSepherosa Ziehau */ 4515330213cSSepherosa Ziehau sc->memory_rid = EMX_BAR_MEM; 4525330213cSSepherosa Ziehau sc->memory = bus_alloc_resource_any(dev, SYS_RES_MEMORY, 4535330213cSSepherosa Ziehau &sc->memory_rid, RF_ACTIVE); 4545330213cSSepherosa Ziehau if (sc->memory == NULL) { 4555330213cSSepherosa Ziehau device_printf(dev, "Unable to allocate bus resource: memory\n"); 4565330213cSSepherosa Ziehau error = ENXIO; 4575330213cSSepherosa Ziehau goto fail; 4585330213cSSepherosa Ziehau } 4595330213cSSepherosa Ziehau sc->osdep.mem_bus_space_tag = rman_get_bustag(sc->memory); 4605330213cSSepherosa Ziehau sc->osdep.mem_bus_space_handle = rman_get_bushandle(sc->memory); 4615330213cSSepherosa Ziehau 4625330213cSSepherosa Ziehau /* XXX This is quite goofy, it is not actually used */ 4635330213cSSepherosa Ziehau sc->hw.hw_addr = (uint8_t *)&sc->osdep.mem_bus_space_handle; 4645330213cSSepherosa Ziehau 4655330213cSSepherosa Ziehau /* 4665330213cSSepherosa Ziehau * Allocate interrupt 4675330213cSSepherosa Ziehau */ 4687fb43956SSepherosa Ziehau sc->intr_type = pci_alloc_1intr(dev, emx_msi_enable, 4697fb43956SSepherosa Ziehau &sc->intr_rid, &intr_flags); 470704b6287SSepherosa Ziehau 4715330213cSSepherosa Ziehau sc->intr_res = bus_alloc_resource_any(dev, SYS_RES_IRQ, &sc->intr_rid, 472704b6287SSepherosa Ziehau intr_flags); 4735330213cSSepherosa Ziehau if (sc->intr_res == NULL) { 4745330213cSSepherosa Ziehau device_printf(dev, "Unable to allocate bus resource: " 4755330213cSSepherosa Ziehau "interrupt\n"); 4765330213cSSepherosa Ziehau error = ENXIO; 4775330213cSSepherosa Ziehau goto fail; 4785330213cSSepherosa Ziehau } 4795330213cSSepherosa Ziehau 4805330213cSSepherosa Ziehau /* Save PCI command register for Shared Code */ 4815330213cSSepherosa Ziehau sc->hw.bus.pci_cmd_word = pci_read_config(dev, PCIR_COMMAND, 2); 4825330213cSSepherosa Ziehau sc->hw.back = &sc->osdep; 4835330213cSSepherosa Ziehau 4845330213cSSepherosa Ziehau /* Do Shared Code initialization */ 4855330213cSSepherosa Ziehau if (e1000_setup_init_funcs(&sc->hw, TRUE)) { 4865330213cSSepherosa Ziehau device_printf(dev, "Setup of Shared code failed\n"); 4875330213cSSepherosa Ziehau error = ENXIO; 4885330213cSSepherosa Ziehau goto fail; 4895330213cSSepherosa Ziehau } 4905330213cSSepherosa Ziehau e1000_get_bus_info(&sc->hw); 4915330213cSSepherosa Ziehau 4925330213cSSepherosa Ziehau sc->hw.mac.autoneg = EMX_DO_AUTO_NEG; 4935330213cSSepherosa Ziehau sc->hw.phy.autoneg_wait_to_complete = FALSE; 4945330213cSSepherosa Ziehau sc->hw.phy.autoneg_advertised = EMX_AUTONEG_ADV_DEFAULT; 4955330213cSSepherosa Ziehau 4965330213cSSepherosa Ziehau /* 4975330213cSSepherosa Ziehau * Interrupt throttle rate 4985330213cSSepherosa Ziehau */ 499b4d8c36bSSepherosa Ziehau throttle = device_getenv_int(dev, "int_throttle_ceil", 500b4d8c36bSSepherosa Ziehau emx_int_throttle_ceil); 501b4d8c36bSSepherosa Ziehau if (throttle == 0) { 5025330213cSSepherosa Ziehau sc->int_throttle_ceil = 0; 5035330213cSSepherosa Ziehau } else { 5045330213cSSepherosa Ziehau if (throttle < 0) 5055330213cSSepherosa Ziehau throttle = EMX_DEFAULT_ITR; 5065330213cSSepherosa Ziehau 5075330213cSSepherosa Ziehau /* Recalculate the tunable value to get the exact frequency. */ 5085330213cSSepherosa Ziehau throttle = 1000000000 / 256 / throttle; 5095330213cSSepherosa Ziehau 5105330213cSSepherosa Ziehau /* Upper 16bits of ITR is reserved and should be zero */ 5115330213cSSepherosa Ziehau if (throttle & 0xffff0000) 5125330213cSSepherosa Ziehau throttle = 1000000000 / 256 / EMX_DEFAULT_ITR; 5135330213cSSepherosa Ziehau 5145330213cSSepherosa Ziehau sc->int_throttle_ceil = 1000000000 / 256 / throttle; 5155330213cSSepherosa Ziehau } 5165330213cSSepherosa Ziehau 5175330213cSSepherosa Ziehau e1000_init_script_state_82541(&sc->hw, TRUE); 5185330213cSSepherosa Ziehau e1000_set_tbi_compatibility_82543(&sc->hw, TRUE); 5195330213cSSepherosa Ziehau 5205330213cSSepherosa Ziehau /* Copper options */ 5215330213cSSepherosa Ziehau if (sc->hw.phy.media_type == e1000_media_type_copper) { 5225330213cSSepherosa Ziehau sc->hw.phy.mdix = EMX_AUTO_ALL_MODES; 5235330213cSSepherosa Ziehau sc->hw.phy.disable_polarity_correction = FALSE; 5245330213cSSepherosa Ziehau sc->hw.phy.ms_type = EMX_MASTER_SLAVE; 5255330213cSSepherosa Ziehau } 5265330213cSSepherosa Ziehau 5275330213cSSepherosa Ziehau /* Set the frame limits assuming standard ethernet sized frames. */ 5285330213cSSepherosa Ziehau sc->max_frame_size = ETHERMTU + ETHER_HDR_LEN + ETHER_CRC_LEN; 5295330213cSSepherosa Ziehau sc->min_frame_size = ETHER_MIN_LEN; 5305330213cSSepherosa Ziehau 5315330213cSSepherosa Ziehau /* This controls when hardware reports transmit completion status. */ 5325330213cSSepherosa Ziehau sc->hw.mac.report_tx_early = 1; 5335330213cSSepherosa Ziehau 53465c7a6afSSepherosa Ziehau /* Calculate # of RX rings */ 535*724cbff8SSepherosa Ziehau sc->rx_ring_cnt = device_getenv_int(dev, "rxr", emx_rxr); 536*724cbff8SSepherosa Ziehau if (sc->rx_ring_cnt <= 0 || sc->rx_ring_cnt > EMX_NRX_RING) { 5378434a83bSSepherosa Ziehau if (ncpus > 1) 53865c7a6afSSepherosa Ziehau sc->rx_ring_cnt = EMX_NRX_RING; 53965c7a6afSSepherosa Ziehau else 54065c7a6afSSepherosa Ziehau sc->rx_ring_cnt = 1; 541*724cbff8SSepherosa Ziehau } 5428434a83bSSepherosa Ziehau sc->rx_ring_inuse = sc->rx_ring_cnt; 54365c7a6afSSepherosa Ziehau 544071699f8SSepherosa Ziehau /* Allocate RX/TX rings' busdma(9) stuffs */ 545071699f8SSepherosa Ziehau error = emx_dma_alloc(sc); 546071699f8SSepherosa Ziehau if (error) 5475330213cSSepherosa Ziehau goto fail; 548e5b3bcc4SSepherosa Ziehau 5492d0e5700SSepherosa Ziehau /* Allocate multicast array memory. */ 5502d0e5700SSepherosa Ziehau sc->mta = kmalloc(ETH_ADDR_LEN * EMX_MCAST_ADDR_MAX, 5512d0e5700SSepherosa Ziehau M_DEVBUF, M_WAITOK); 5522d0e5700SSepherosa Ziehau 5532d0e5700SSepherosa Ziehau /* Indicate SOL/IDER usage */ 5542d0e5700SSepherosa Ziehau if (e1000_check_reset_block(&sc->hw)) { 5552d0e5700SSepherosa Ziehau device_printf(dev, 5562d0e5700SSepherosa Ziehau "PHY reset is blocked due to SOL/IDER session.\n"); 5572d0e5700SSepherosa Ziehau } 5582d0e5700SSepherosa Ziehau 5592d0e5700SSepherosa Ziehau /* 5602d0e5700SSepherosa Ziehau * Start from a known state, this is important in reading the 5612d0e5700SSepherosa Ziehau * nvm and mac from that. 5622d0e5700SSepherosa Ziehau */ 5632d0e5700SSepherosa Ziehau e1000_reset_hw(&sc->hw); 5642d0e5700SSepherosa Ziehau 5655330213cSSepherosa Ziehau /* Make sure we have a good EEPROM before we read from it */ 5665330213cSSepherosa Ziehau if (e1000_validate_nvm_checksum(&sc->hw) < 0) { 5675330213cSSepherosa Ziehau /* 5685330213cSSepherosa Ziehau * Some PCI-E parts fail the first check due to 5695330213cSSepherosa Ziehau * the link being in sleep state, call it again, 5705330213cSSepherosa Ziehau * if it fails a second time its a real issue. 5715330213cSSepherosa Ziehau */ 5725330213cSSepherosa Ziehau if (e1000_validate_nvm_checksum(&sc->hw) < 0) { 5735330213cSSepherosa Ziehau device_printf(dev, 5745330213cSSepherosa Ziehau "The EEPROM Checksum Is Not Valid\n"); 5755330213cSSepherosa Ziehau error = EIO; 5765330213cSSepherosa Ziehau goto fail; 5775330213cSSepherosa Ziehau } 5785330213cSSepherosa Ziehau } 5795330213cSSepherosa Ziehau 5805330213cSSepherosa Ziehau /* Copy the permanent MAC address out of the EEPROM */ 5815330213cSSepherosa Ziehau if (e1000_read_mac_addr(&sc->hw) < 0) { 5825330213cSSepherosa Ziehau device_printf(dev, "EEPROM read error while reading MAC" 5835330213cSSepherosa Ziehau " address\n"); 5845330213cSSepherosa Ziehau error = EIO; 5855330213cSSepherosa Ziehau goto fail; 5865330213cSSepherosa Ziehau } 5875330213cSSepherosa Ziehau if (!emx_is_valid_eaddr(sc->hw.mac.addr)) { 5885330213cSSepherosa Ziehau device_printf(dev, "Invalid MAC address\n"); 5895330213cSSepherosa Ziehau error = EIO; 5905330213cSSepherosa Ziehau goto fail; 5915330213cSSepherosa Ziehau } 5925330213cSSepherosa Ziehau 5935330213cSSepherosa Ziehau /* Determine if we have to control management hardware */ 5945330213cSSepherosa Ziehau sc->has_manage = e1000_enable_mng_pass_thru(&sc->hw); 5955330213cSSepherosa Ziehau 5965330213cSSepherosa Ziehau /* 5975330213cSSepherosa Ziehau * Setup Wake-on-Lan 5985330213cSSepherosa Ziehau */ 5992d0e5700SSepherosa Ziehau apme_mask = EMX_EEPROM_APME; 6002d0e5700SSepherosa Ziehau eeprom_data = 0; 6015330213cSSepherosa Ziehau switch (sc->hw.mac.type) { 6022d0e5700SSepherosa Ziehau case e1000_82573: 6032d0e5700SSepherosa Ziehau sc->has_amt = 1; 6042d0e5700SSepherosa Ziehau /* FALL THROUGH */ 6052d0e5700SSepherosa Ziehau 6065330213cSSepherosa Ziehau case e1000_82571: 6072d0e5700SSepherosa Ziehau case e1000_82572: 6085330213cSSepherosa Ziehau case e1000_80003es2lan: 6095330213cSSepherosa Ziehau if (sc->hw.bus.func == 1) { 6105330213cSSepherosa Ziehau e1000_read_nvm(&sc->hw, 6115330213cSSepherosa Ziehau NVM_INIT_CONTROL3_PORT_B, 1, &eeprom_data); 6125330213cSSepherosa Ziehau } else { 6135330213cSSepherosa Ziehau e1000_read_nvm(&sc->hw, 6145330213cSSepherosa Ziehau NVM_INIT_CONTROL3_PORT_A, 1, &eeprom_data); 6155330213cSSepherosa Ziehau } 6165330213cSSepherosa Ziehau break; 6175330213cSSepherosa Ziehau 6185330213cSSepherosa Ziehau default: 6192d0e5700SSepherosa Ziehau e1000_read_nvm(&sc->hw, 6202d0e5700SSepherosa Ziehau NVM_INIT_CONTROL3_PORT_A, 1, &eeprom_data); 6215330213cSSepherosa Ziehau break; 6225330213cSSepherosa Ziehau } 6232d0e5700SSepherosa Ziehau if (eeprom_data & apme_mask) 6242d0e5700SSepherosa Ziehau sc->wol = E1000_WUFC_MAG | E1000_WUFC_MC; 6252d0e5700SSepherosa Ziehau 6265330213cSSepherosa Ziehau /* 6275330213cSSepherosa Ziehau * We have the eeprom settings, now apply the special cases 6285330213cSSepherosa Ziehau * where the eeprom may be wrong or the board won't support 6295330213cSSepherosa Ziehau * wake on lan on a particular port 6305330213cSSepherosa Ziehau */ 6315330213cSSepherosa Ziehau device_id = pci_get_device(dev); 6325330213cSSepherosa Ziehau switch (device_id) { 6335330213cSSepherosa Ziehau case E1000_DEV_ID_82571EB_FIBER: 6345330213cSSepherosa Ziehau /* 6355330213cSSepherosa Ziehau * Wake events only supported on port A for dual fiber 6365330213cSSepherosa Ziehau * regardless of eeprom setting 6375330213cSSepherosa Ziehau */ 6385330213cSSepherosa Ziehau if (E1000_READ_REG(&sc->hw, E1000_STATUS) & 6395330213cSSepherosa Ziehau E1000_STATUS_FUNC_1) 6405330213cSSepherosa Ziehau sc->wol = 0; 6415330213cSSepherosa Ziehau break; 6425330213cSSepherosa Ziehau 6435330213cSSepherosa Ziehau case E1000_DEV_ID_82571EB_QUAD_COPPER: 6445330213cSSepherosa Ziehau case E1000_DEV_ID_82571EB_QUAD_FIBER: 6455330213cSSepherosa Ziehau case E1000_DEV_ID_82571EB_QUAD_COPPER_LP: 6465330213cSSepherosa Ziehau /* if quad port sc, disable WoL on all but port A */ 6475330213cSSepherosa Ziehau if (emx_global_quad_port_a != 0) 6485330213cSSepherosa Ziehau sc->wol = 0; 6495330213cSSepherosa Ziehau /* Reset for multiple quad port adapters */ 6505330213cSSepherosa Ziehau if (++emx_global_quad_port_a == 4) 6515330213cSSepherosa Ziehau emx_global_quad_port_a = 0; 6525330213cSSepherosa Ziehau break; 6535330213cSSepherosa Ziehau } 6545330213cSSepherosa Ziehau 6555330213cSSepherosa Ziehau /* XXX disable wol */ 6565330213cSSepherosa Ziehau sc->wol = 0; 6575330213cSSepherosa Ziehau 6582d0e5700SSepherosa Ziehau /* Setup OS specific network interface */ 6592d0e5700SSepherosa Ziehau emx_setup_ifp(sc); 6602d0e5700SSepherosa Ziehau 6612d0e5700SSepherosa Ziehau /* Add sysctl tree, must after em_setup_ifp() */ 6622d0e5700SSepherosa Ziehau emx_add_sysctl(sc); 6632d0e5700SSepherosa Ziehau 6642d0e5700SSepherosa Ziehau /* Reset the hardware */ 6652d0e5700SSepherosa Ziehau error = emx_reset(sc); 6662d0e5700SSepherosa Ziehau if (error) { 6672d0e5700SSepherosa Ziehau device_printf(dev, "Unable to reset the hardware\n"); 6682d0e5700SSepherosa Ziehau goto fail; 6692d0e5700SSepherosa Ziehau } 6702d0e5700SSepherosa Ziehau 6712d0e5700SSepherosa Ziehau /* Initialize statistics */ 6722d0e5700SSepherosa Ziehau emx_update_stats(sc); 6732d0e5700SSepherosa Ziehau 6742d0e5700SSepherosa Ziehau sc->hw.mac.get_link_status = 1; 6752d0e5700SSepherosa Ziehau emx_update_link_status(sc); 6762d0e5700SSepherosa Ziehau 6775330213cSSepherosa Ziehau sc->spare_tx_desc = EMX_TX_SPARE; 6785330213cSSepherosa Ziehau 6795330213cSSepherosa Ziehau /* 6805330213cSSepherosa Ziehau * Keep following relationship between spare_tx_desc, oact_tx_desc 6815330213cSSepherosa Ziehau * and tx_int_nsegs: 6825330213cSSepherosa Ziehau * (spare_tx_desc + EMX_TX_RESERVED) <= 6835330213cSSepherosa Ziehau * oact_tx_desc <= EMX_TX_OACTIVE_MAX <= tx_int_nsegs 6845330213cSSepherosa Ziehau */ 6855330213cSSepherosa Ziehau sc->oact_tx_desc = sc->num_tx_desc / 8; 6865330213cSSepherosa Ziehau if (sc->oact_tx_desc > EMX_TX_OACTIVE_MAX) 6875330213cSSepherosa Ziehau sc->oact_tx_desc = EMX_TX_OACTIVE_MAX; 6885330213cSSepherosa Ziehau if (sc->oact_tx_desc < sc->spare_tx_desc + EMX_TX_RESERVED) 6895330213cSSepherosa Ziehau sc->oact_tx_desc = sc->spare_tx_desc + EMX_TX_RESERVED; 6905330213cSSepherosa Ziehau 6915330213cSSepherosa Ziehau sc->tx_int_nsegs = sc->num_tx_desc / 16; 6925330213cSSepherosa Ziehau if (sc->tx_int_nsegs < sc->oact_tx_desc) 6935330213cSSepherosa Ziehau sc->tx_int_nsegs = sc->oact_tx_desc; 6945330213cSSepherosa Ziehau 6952d0e5700SSepherosa Ziehau /* Non-AMT based hardware can now take control from firmware */ 6962d0e5700SSepherosa Ziehau if (sc->has_manage && !sc->has_amt) 6972d0e5700SSepherosa Ziehau emx_get_hw_control(sc); 6982d0e5700SSepherosa Ziehau 6995330213cSSepherosa Ziehau error = bus_setup_intr(dev, sc->intr_res, INTR_MPSAFE, emx_intr, sc, 7006d435846SSepherosa Ziehau &sc->intr_tag, &sc->main_serialize); 7015330213cSSepherosa Ziehau if (error) { 7025330213cSSepherosa Ziehau device_printf(dev, "Failed to register interrupt handler"); 7035330213cSSepherosa Ziehau ether_ifdetach(&sc->arpcom.ac_if); 7045330213cSSepherosa Ziehau goto fail; 7055330213cSSepherosa Ziehau } 7065330213cSSepherosa Ziehau 707704b6287SSepherosa Ziehau ifp->if_cpuid = rman_get_cpuid(sc->intr_res); 7085330213cSSepherosa Ziehau KKASSERT(ifp->if_cpuid >= 0 && ifp->if_cpuid < ncpus); 7095330213cSSepherosa Ziehau return (0); 7105330213cSSepherosa Ziehau fail: 7115330213cSSepherosa Ziehau emx_detach(dev); 7125330213cSSepherosa Ziehau return (error); 7135330213cSSepherosa Ziehau } 7145330213cSSepherosa Ziehau 7155330213cSSepherosa Ziehau static int 7165330213cSSepherosa Ziehau emx_detach(device_t dev) 7175330213cSSepherosa Ziehau { 7185330213cSSepherosa Ziehau struct emx_softc *sc = device_get_softc(dev); 7195330213cSSepherosa Ziehau 7205330213cSSepherosa Ziehau if (device_is_attached(dev)) { 7215330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 7225330213cSSepherosa Ziehau 7236d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 7245330213cSSepherosa Ziehau 7255330213cSSepherosa Ziehau emx_stop(sc); 7265330213cSSepherosa Ziehau 7275330213cSSepherosa Ziehau e1000_phy_hw_reset(&sc->hw); 7285330213cSSepherosa Ziehau 7295330213cSSepherosa Ziehau emx_rel_mgmt(sc); 7305330213cSSepherosa Ziehau emx_rel_hw_control(sc); 7315330213cSSepherosa Ziehau 7325330213cSSepherosa Ziehau if (sc->wol) { 7335330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_WUC, E1000_WUC_PME_EN); 7345330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_WUFC, sc->wol); 7355330213cSSepherosa Ziehau emx_enable_wol(dev); 7365330213cSSepherosa Ziehau } 7375330213cSSepherosa Ziehau 7385330213cSSepherosa Ziehau bus_teardown_intr(dev, sc->intr_res, sc->intr_tag); 7395330213cSSepherosa Ziehau 7406d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 7415330213cSSepherosa Ziehau 7425330213cSSepherosa Ziehau ether_ifdetach(ifp); 7432d0e5700SSepherosa Ziehau } else { 7442d0e5700SSepherosa Ziehau emx_rel_hw_control(sc); 7455330213cSSepherosa Ziehau } 7465330213cSSepherosa Ziehau bus_generic_detach(dev); 7475330213cSSepherosa Ziehau 7485330213cSSepherosa Ziehau if (sc->intr_res != NULL) { 7495330213cSSepherosa Ziehau bus_release_resource(dev, SYS_RES_IRQ, sc->intr_rid, 7505330213cSSepherosa Ziehau sc->intr_res); 7515330213cSSepherosa Ziehau } 7525330213cSSepherosa Ziehau 7537fb43956SSepherosa Ziehau if (sc->intr_type == PCI_INTR_TYPE_MSI) 754704b6287SSepherosa Ziehau pci_release_msi(dev); 755704b6287SSepherosa Ziehau 7565330213cSSepherosa Ziehau if (sc->memory != NULL) { 7575330213cSSepherosa Ziehau bus_release_resource(dev, SYS_RES_MEMORY, sc->memory_rid, 7585330213cSSepherosa Ziehau sc->memory); 7595330213cSSepherosa Ziehau } 7605330213cSSepherosa Ziehau 761071699f8SSepherosa Ziehau emx_dma_free(sc); 7625330213cSSepherosa Ziehau 7635330213cSSepherosa Ziehau /* Free sysctl tree */ 7645330213cSSepherosa Ziehau if (sc->sysctl_tree != NULL) 7655330213cSSepherosa Ziehau sysctl_ctx_free(&sc->sysctl_ctx); 7665330213cSSepherosa Ziehau 7675330213cSSepherosa Ziehau return (0); 7685330213cSSepherosa Ziehau } 7695330213cSSepherosa Ziehau 7705330213cSSepherosa Ziehau static int 7715330213cSSepherosa Ziehau emx_shutdown(device_t dev) 7725330213cSSepherosa Ziehau { 7735330213cSSepherosa Ziehau return emx_suspend(dev); 7745330213cSSepherosa Ziehau } 7755330213cSSepherosa Ziehau 7765330213cSSepherosa Ziehau static int 7775330213cSSepherosa Ziehau emx_suspend(device_t dev) 7785330213cSSepherosa Ziehau { 7795330213cSSepherosa Ziehau struct emx_softc *sc = device_get_softc(dev); 7805330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 7815330213cSSepherosa Ziehau 7826d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 7835330213cSSepherosa Ziehau 7845330213cSSepherosa Ziehau emx_stop(sc); 7855330213cSSepherosa Ziehau 7865330213cSSepherosa Ziehau emx_rel_mgmt(sc); 7875330213cSSepherosa Ziehau emx_rel_hw_control(sc); 7885330213cSSepherosa Ziehau 7895330213cSSepherosa Ziehau if (sc->wol) { 7905330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_WUC, E1000_WUC_PME_EN); 7915330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_WUFC, sc->wol); 7925330213cSSepherosa Ziehau emx_enable_wol(dev); 7935330213cSSepherosa Ziehau } 7945330213cSSepherosa Ziehau 7956d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 7965330213cSSepherosa Ziehau 7975330213cSSepherosa Ziehau return bus_generic_suspend(dev); 7985330213cSSepherosa Ziehau } 7995330213cSSepherosa Ziehau 8005330213cSSepherosa Ziehau static int 8015330213cSSepherosa Ziehau emx_resume(device_t dev) 8025330213cSSepherosa Ziehau { 8035330213cSSepherosa Ziehau struct emx_softc *sc = device_get_softc(dev); 8045330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 8055330213cSSepherosa Ziehau 8066d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 8075330213cSSepherosa Ziehau 8085330213cSSepherosa Ziehau emx_init(sc); 8095330213cSSepherosa Ziehau emx_get_mgmt(sc); 8105330213cSSepherosa Ziehau if_devstart(ifp); 8115330213cSSepherosa Ziehau 8126d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 8135330213cSSepherosa Ziehau 8145330213cSSepherosa Ziehau return bus_generic_resume(dev); 8155330213cSSepherosa Ziehau } 8165330213cSSepherosa Ziehau 8175330213cSSepherosa Ziehau static void 8185330213cSSepherosa Ziehau emx_start(struct ifnet *ifp) 8195330213cSSepherosa Ziehau { 8205330213cSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 8215330213cSSepherosa Ziehau struct mbuf *m_head; 8225330213cSSepherosa Ziehau 8236d435846SSepherosa Ziehau ASSERT_SERIALIZED(&sc->tx_serialize); 8245330213cSSepherosa Ziehau 8255330213cSSepherosa Ziehau if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING) 8265330213cSSepherosa Ziehau return; 8275330213cSSepherosa Ziehau 8285330213cSSepherosa Ziehau if (!sc->link_active) { 8295330213cSSepherosa Ziehau ifq_purge(&ifp->if_snd); 8305330213cSSepherosa Ziehau return; 8315330213cSSepherosa Ziehau } 8325330213cSSepherosa Ziehau 8335330213cSSepherosa Ziehau while (!ifq_is_empty(&ifp->if_snd)) { 8345330213cSSepherosa Ziehau /* Now do we at least have a minimal? */ 8355330213cSSepherosa Ziehau if (EMX_IS_OACTIVE(sc)) { 8365330213cSSepherosa Ziehau emx_tx_collect(sc); 8375330213cSSepherosa Ziehau if (EMX_IS_OACTIVE(sc)) { 8385330213cSSepherosa Ziehau ifp->if_flags |= IFF_OACTIVE; 8395330213cSSepherosa Ziehau sc->no_tx_desc_avail1++; 8405330213cSSepherosa Ziehau break; 8415330213cSSepherosa Ziehau } 8425330213cSSepherosa Ziehau } 8435330213cSSepherosa Ziehau 8445330213cSSepherosa Ziehau logif(pkt_txqueue); 8455330213cSSepherosa Ziehau m_head = ifq_dequeue(&ifp->if_snd, NULL); 8465330213cSSepherosa Ziehau if (m_head == NULL) 8475330213cSSepherosa Ziehau break; 8485330213cSSepherosa Ziehau 8495330213cSSepherosa Ziehau if (emx_encap(sc, &m_head)) { 8505330213cSSepherosa Ziehau ifp->if_oerrors++; 8515330213cSSepherosa Ziehau emx_tx_collect(sc); 8525330213cSSepherosa Ziehau continue; 8535330213cSSepherosa Ziehau } 8545330213cSSepherosa Ziehau 8555330213cSSepherosa Ziehau /* Send a copy of the frame to the BPF listener */ 8565330213cSSepherosa Ziehau ETHER_BPF_MTAP(ifp, m_head); 8575330213cSSepherosa Ziehau 8585330213cSSepherosa Ziehau /* Set timeout in case hardware has problems transmitting. */ 8595330213cSSepherosa Ziehau ifp->if_timer = EMX_TX_TIMEOUT; 8605330213cSSepherosa Ziehau } 8615330213cSSepherosa Ziehau } 8625330213cSSepherosa Ziehau 8635330213cSSepherosa Ziehau static int 8645330213cSSepherosa Ziehau emx_ioctl(struct ifnet *ifp, u_long command, caddr_t data, struct ucred *cr) 8655330213cSSepherosa Ziehau { 8665330213cSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 8675330213cSSepherosa Ziehau struct ifreq *ifr = (struct ifreq *)data; 8685330213cSSepherosa Ziehau uint16_t eeprom_data = 0; 8695330213cSSepherosa Ziehau int max_frame_size, mask, reinit; 8705330213cSSepherosa Ziehau int error = 0; 8715330213cSSepherosa Ziehau 8722c9effcfSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 8735330213cSSepherosa Ziehau 8745330213cSSepherosa Ziehau switch (command) { 8755330213cSSepherosa Ziehau case SIOCSIFMTU: 8765330213cSSepherosa Ziehau switch (sc->hw.mac.type) { 8775330213cSSepherosa Ziehau case e1000_82573: 8785330213cSSepherosa Ziehau /* 8795330213cSSepherosa Ziehau * 82573 only supports jumbo frames 8805330213cSSepherosa Ziehau * if ASPM is disabled. 8815330213cSSepherosa Ziehau */ 8825330213cSSepherosa Ziehau e1000_read_nvm(&sc->hw, NVM_INIT_3GIO_3, 1, 8835330213cSSepherosa Ziehau &eeprom_data); 8845330213cSSepherosa Ziehau if (eeprom_data & NVM_WORD1A_ASPM_MASK) { 8855330213cSSepherosa Ziehau max_frame_size = ETHER_MAX_LEN; 8865330213cSSepherosa Ziehau break; 8875330213cSSepherosa Ziehau } 8885330213cSSepherosa Ziehau /* FALL THROUGH */ 8895330213cSSepherosa Ziehau 8905330213cSSepherosa Ziehau /* Limit Jumbo Frame size */ 8915330213cSSepherosa Ziehau case e1000_82571: 8925330213cSSepherosa Ziehau case e1000_82572: 8935330213cSSepherosa Ziehau case e1000_82574: 8945330213cSSepherosa Ziehau case e1000_80003es2lan: 8955330213cSSepherosa Ziehau max_frame_size = 9234; 8965330213cSSepherosa Ziehau break; 8975330213cSSepherosa Ziehau 8985330213cSSepherosa Ziehau default: 8995330213cSSepherosa Ziehau max_frame_size = MAX_JUMBO_FRAME_SIZE; 9005330213cSSepherosa Ziehau break; 9015330213cSSepherosa Ziehau } 9025330213cSSepherosa Ziehau if (ifr->ifr_mtu > max_frame_size - ETHER_HDR_LEN - 9035330213cSSepherosa Ziehau ETHER_CRC_LEN) { 9045330213cSSepherosa Ziehau error = EINVAL; 9055330213cSSepherosa Ziehau break; 9065330213cSSepherosa Ziehau } 9075330213cSSepherosa Ziehau 9085330213cSSepherosa Ziehau ifp->if_mtu = ifr->ifr_mtu; 9095330213cSSepherosa Ziehau sc->max_frame_size = ifp->if_mtu + ETHER_HDR_LEN + 9105330213cSSepherosa Ziehau ETHER_CRC_LEN; 9115330213cSSepherosa Ziehau 9125330213cSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) 9135330213cSSepherosa Ziehau emx_init(sc); 9145330213cSSepherosa Ziehau break; 9155330213cSSepherosa Ziehau 9165330213cSSepherosa Ziehau case SIOCSIFFLAGS: 9175330213cSSepherosa Ziehau if (ifp->if_flags & IFF_UP) { 9185330213cSSepherosa Ziehau if ((ifp->if_flags & IFF_RUNNING)) { 9195330213cSSepherosa Ziehau if ((ifp->if_flags ^ sc->if_flags) & 9205330213cSSepherosa Ziehau (IFF_PROMISC | IFF_ALLMULTI)) { 9215330213cSSepherosa Ziehau emx_disable_promisc(sc); 9225330213cSSepherosa Ziehau emx_set_promisc(sc); 9235330213cSSepherosa Ziehau } 9245330213cSSepherosa Ziehau } else { 9255330213cSSepherosa Ziehau emx_init(sc); 9265330213cSSepherosa Ziehau } 9275330213cSSepherosa Ziehau } else if (ifp->if_flags & IFF_RUNNING) { 9285330213cSSepherosa Ziehau emx_stop(sc); 9295330213cSSepherosa Ziehau } 9305330213cSSepherosa Ziehau sc->if_flags = ifp->if_flags; 9315330213cSSepherosa Ziehau break; 9325330213cSSepherosa Ziehau 9335330213cSSepherosa Ziehau case SIOCADDMULTI: 9345330213cSSepherosa Ziehau case SIOCDELMULTI: 9355330213cSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) { 9365330213cSSepherosa Ziehau emx_disable_intr(sc); 9375330213cSSepherosa Ziehau emx_set_multi(sc); 938b3a7093fSSepherosa Ziehau #ifdef IFPOLL_ENABLE 939b3a7093fSSepherosa Ziehau if (!(ifp->if_flags & IFF_NPOLLING)) 9405330213cSSepherosa Ziehau #endif 9415330213cSSepherosa Ziehau emx_enable_intr(sc); 9425330213cSSepherosa Ziehau } 9435330213cSSepherosa Ziehau break; 9445330213cSSepherosa Ziehau 9455330213cSSepherosa Ziehau case SIOCSIFMEDIA: 9465330213cSSepherosa Ziehau /* Check SOL/IDER usage */ 9475330213cSSepherosa Ziehau if (e1000_check_reset_block(&sc->hw)) { 9485330213cSSepherosa Ziehau device_printf(sc->dev, "Media change is" 9495330213cSSepherosa Ziehau " blocked due to SOL/IDER session.\n"); 9505330213cSSepherosa Ziehau break; 9515330213cSSepherosa Ziehau } 9525330213cSSepherosa Ziehau /* FALL THROUGH */ 9535330213cSSepherosa Ziehau 9545330213cSSepherosa Ziehau case SIOCGIFMEDIA: 9555330213cSSepherosa Ziehau error = ifmedia_ioctl(ifp, ifr, &sc->media, command); 9565330213cSSepherosa Ziehau break; 9575330213cSSepherosa Ziehau 9585330213cSSepherosa Ziehau case SIOCSIFCAP: 9595330213cSSepherosa Ziehau reinit = 0; 9605330213cSSepherosa Ziehau mask = ifr->ifr_reqcap ^ ifp->if_capenable; 9615330213cSSepherosa Ziehau if (mask & IFCAP_HWCSUM) { 9625330213cSSepherosa Ziehau ifp->if_capenable ^= (mask & IFCAP_HWCSUM); 9635330213cSSepherosa Ziehau reinit = 1; 9645330213cSSepherosa Ziehau } 9655330213cSSepherosa Ziehau if (mask & IFCAP_VLAN_HWTAGGING) { 9665330213cSSepherosa Ziehau ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING; 9675330213cSSepherosa Ziehau reinit = 1; 9685330213cSSepherosa Ziehau } 9698434a83bSSepherosa Ziehau if (mask & IFCAP_RSS) { 9708434a83bSSepherosa Ziehau ifp->if_capenable ^= IFCAP_RSS; 9718434a83bSSepherosa Ziehau reinit = 1; 9728434a83bSSepherosa Ziehau } 9735330213cSSepherosa Ziehau if (reinit && (ifp->if_flags & IFF_RUNNING)) 9745330213cSSepherosa Ziehau emx_init(sc); 9755330213cSSepherosa Ziehau break; 9765330213cSSepherosa Ziehau 9775330213cSSepherosa Ziehau default: 9785330213cSSepherosa Ziehau error = ether_ioctl(ifp, command, data); 9795330213cSSepherosa Ziehau break; 9805330213cSSepherosa Ziehau } 9815330213cSSepherosa Ziehau return (error); 9825330213cSSepherosa Ziehau } 9835330213cSSepherosa Ziehau 9845330213cSSepherosa Ziehau static void 9855330213cSSepherosa Ziehau emx_watchdog(struct ifnet *ifp) 9865330213cSSepherosa Ziehau { 9875330213cSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 9885330213cSSepherosa Ziehau 9892c9effcfSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 9905330213cSSepherosa Ziehau 9915330213cSSepherosa Ziehau /* 9925330213cSSepherosa Ziehau * The timer is set to 5 every time start queues a packet. 9935330213cSSepherosa Ziehau * Then txeof keeps resetting it as long as it cleans at 9945330213cSSepherosa Ziehau * least one descriptor. 9955330213cSSepherosa Ziehau * Finally, anytime all descriptors are clean the timer is 9965330213cSSepherosa Ziehau * set to 0. 9975330213cSSepherosa Ziehau */ 9985330213cSSepherosa Ziehau 9995330213cSSepherosa Ziehau if (E1000_READ_REG(&sc->hw, E1000_TDT(0)) == 10005330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_TDH(0))) { 10015330213cSSepherosa Ziehau /* 10025330213cSSepherosa Ziehau * If we reach here, all TX jobs are completed and 10035330213cSSepherosa Ziehau * the TX engine should have been idled for some time. 10045330213cSSepherosa Ziehau * We don't need to call if_devstart() here. 10055330213cSSepherosa Ziehau */ 10065330213cSSepherosa Ziehau ifp->if_flags &= ~IFF_OACTIVE; 10075330213cSSepherosa Ziehau ifp->if_timer = 0; 10085330213cSSepherosa Ziehau return; 10095330213cSSepherosa Ziehau } 10105330213cSSepherosa Ziehau 10115330213cSSepherosa Ziehau /* 10125330213cSSepherosa Ziehau * If we are in this routine because of pause frames, then 10135330213cSSepherosa Ziehau * don't reset the hardware. 10145330213cSSepherosa Ziehau */ 10155330213cSSepherosa Ziehau if (E1000_READ_REG(&sc->hw, E1000_STATUS) & E1000_STATUS_TXOFF) { 10165330213cSSepherosa Ziehau ifp->if_timer = EMX_TX_TIMEOUT; 10175330213cSSepherosa Ziehau return; 10185330213cSSepherosa Ziehau } 10195330213cSSepherosa Ziehau 10205330213cSSepherosa Ziehau if (e1000_check_for_link(&sc->hw) == 0) 10215330213cSSepherosa Ziehau if_printf(ifp, "watchdog timeout -- resetting\n"); 10225330213cSSepherosa Ziehau 10235330213cSSepherosa Ziehau ifp->if_oerrors++; 10245330213cSSepherosa Ziehau sc->watchdog_events++; 10255330213cSSepherosa Ziehau 10265330213cSSepherosa Ziehau emx_init(sc); 10275330213cSSepherosa Ziehau 10285330213cSSepherosa Ziehau if (!ifq_is_empty(&ifp->if_snd)) 10295330213cSSepherosa Ziehau if_devstart(ifp); 10305330213cSSepherosa Ziehau } 10315330213cSSepherosa Ziehau 10325330213cSSepherosa Ziehau static void 10335330213cSSepherosa Ziehau emx_init(void *xsc) 10345330213cSSepherosa Ziehau { 10355330213cSSepherosa Ziehau struct emx_softc *sc = xsc; 10365330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 10375330213cSSepherosa Ziehau device_t dev = sc->dev; 10385330213cSSepherosa Ziehau uint32_t pba; 10393f939c23SSepherosa Ziehau int i; 10405330213cSSepherosa Ziehau 10412c9effcfSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 10425330213cSSepherosa Ziehau 10435330213cSSepherosa Ziehau emx_stop(sc); 10445330213cSSepherosa Ziehau 10455330213cSSepherosa Ziehau /* 10465330213cSSepherosa Ziehau * Packet Buffer Allocation (PBA) 10475330213cSSepherosa Ziehau * Writing PBA sets the receive portion of the buffer 10485330213cSSepherosa Ziehau * the remainder is used for the transmit buffer. 10495330213cSSepherosa Ziehau */ 10505330213cSSepherosa Ziehau switch (sc->hw.mac.type) { 10515330213cSSepherosa Ziehau /* Total Packet Buffer on these is 48K */ 10525330213cSSepherosa Ziehau case e1000_82571: 10535330213cSSepherosa Ziehau case e1000_82572: 10545330213cSSepherosa Ziehau case e1000_80003es2lan: 10555330213cSSepherosa Ziehau pba = E1000_PBA_32K; /* 32K for Rx, 16K for Tx */ 10565330213cSSepherosa Ziehau break; 10575330213cSSepherosa Ziehau 10585330213cSSepherosa Ziehau case e1000_82573: /* 82573: Total Packet Buffer is 32K */ 10595330213cSSepherosa Ziehau pba = E1000_PBA_12K; /* 12K for Rx, 20K for Tx */ 10605330213cSSepherosa Ziehau break; 10615330213cSSepherosa Ziehau 10625330213cSSepherosa Ziehau case e1000_82574: 10635330213cSSepherosa Ziehau pba = E1000_PBA_20K; /* 20K for Rx, 20K for Tx */ 10645330213cSSepherosa Ziehau break; 10655330213cSSepherosa Ziehau 10665330213cSSepherosa Ziehau default: 10675330213cSSepherosa Ziehau /* Devices before 82547 had a Packet Buffer of 64K. */ 10685330213cSSepherosa Ziehau if (sc->max_frame_size > 8192) 10695330213cSSepherosa Ziehau pba = E1000_PBA_40K; /* 40K for Rx, 24K for Tx */ 10705330213cSSepherosa Ziehau else 10715330213cSSepherosa Ziehau pba = E1000_PBA_48K; /* 48K for Rx, 16K for Tx */ 10725330213cSSepherosa Ziehau } 10735330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_PBA, pba); 10745330213cSSepherosa Ziehau 10755330213cSSepherosa Ziehau /* Get the latest mac address, User can use a LAA */ 10765330213cSSepherosa Ziehau bcopy(IF_LLADDR(ifp), sc->hw.mac.addr, ETHER_ADDR_LEN); 10775330213cSSepherosa Ziehau 10785330213cSSepherosa Ziehau /* Put the address into the Receive Address Array */ 10795330213cSSepherosa Ziehau e1000_rar_set(&sc->hw, sc->hw.mac.addr, 0); 10805330213cSSepherosa Ziehau 10815330213cSSepherosa Ziehau /* 10825330213cSSepherosa Ziehau * With the 82571 sc, RAR[0] may be overwritten 10835330213cSSepherosa Ziehau * when the other port is reset, we make a duplicate 10845330213cSSepherosa Ziehau * in RAR[14] for that eventuality, this assures 10855330213cSSepherosa Ziehau * the interface continues to function. 10865330213cSSepherosa Ziehau */ 10875330213cSSepherosa Ziehau if (sc->hw.mac.type == e1000_82571) { 10885330213cSSepherosa Ziehau e1000_set_laa_state_82571(&sc->hw, TRUE); 10895330213cSSepherosa Ziehau e1000_rar_set(&sc->hw, sc->hw.mac.addr, 10905330213cSSepherosa Ziehau E1000_RAR_ENTRIES - 1); 10915330213cSSepherosa Ziehau } 10925330213cSSepherosa Ziehau 10935330213cSSepherosa Ziehau /* Initialize the hardware */ 10942d0e5700SSepherosa Ziehau if (emx_reset(sc)) { 10952d0e5700SSepherosa Ziehau device_printf(dev, "Unable to reset the hardware\n"); 10965330213cSSepherosa Ziehau /* XXX emx_stop()? */ 10975330213cSSepherosa Ziehau return; 10985330213cSSepherosa Ziehau } 10995330213cSSepherosa Ziehau emx_update_link_status(sc); 11005330213cSSepherosa Ziehau 11015330213cSSepherosa Ziehau /* Setup VLAN support, basic and offload if available */ 11025330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_VET, ETHERTYPE_VLAN); 11035330213cSSepherosa Ziehau 11045330213cSSepherosa Ziehau if (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) { 11055330213cSSepherosa Ziehau uint32_t ctrl; 11065330213cSSepherosa Ziehau 11075330213cSSepherosa Ziehau ctrl = E1000_READ_REG(&sc->hw, E1000_CTRL); 11085330213cSSepherosa Ziehau ctrl |= E1000_CTRL_VME; 11095330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_CTRL, ctrl); 11105330213cSSepherosa Ziehau } 11115330213cSSepherosa Ziehau 11125330213cSSepherosa Ziehau /* Set hardware offload abilities */ 11135330213cSSepherosa Ziehau if (ifp->if_capenable & IFCAP_TXCSUM) 11145330213cSSepherosa Ziehau ifp->if_hwassist = EMX_CSUM_FEATURES; 11155330213cSSepherosa Ziehau else 11165330213cSSepherosa Ziehau ifp->if_hwassist = 0; 11175330213cSSepherosa Ziehau 11185330213cSSepherosa Ziehau /* Configure for OS presence */ 11195330213cSSepherosa Ziehau emx_get_mgmt(sc); 11205330213cSSepherosa Ziehau 11215330213cSSepherosa Ziehau /* Prepare transmit descriptors and buffers */ 11225330213cSSepherosa Ziehau emx_init_tx_ring(sc); 11235330213cSSepherosa Ziehau emx_init_tx_unit(sc); 11245330213cSSepherosa Ziehau 11255330213cSSepherosa Ziehau /* Setup Multicast table */ 11265330213cSSepherosa Ziehau emx_set_multi(sc); 11275330213cSSepherosa Ziehau 11288434a83bSSepherosa Ziehau /* 11298434a83bSSepherosa Ziehau * Adjust # of RX ring to be used based on IFCAP_RSS 11308434a83bSSepherosa Ziehau */ 11318434a83bSSepherosa Ziehau if (ifp->if_capenable & IFCAP_RSS) 11328434a83bSSepherosa Ziehau sc->rx_ring_inuse = sc->rx_ring_cnt; 11338434a83bSSepherosa Ziehau else 11348434a83bSSepherosa Ziehau sc->rx_ring_inuse = 1; 11358434a83bSSepherosa Ziehau 11365330213cSSepherosa Ziehau /* Prepare receive descriptors and buffers */ 11378434a83bSSepherosa Ziehau for (i = 0; i < sc->rx_ring_inuse; ++i) { 11383f939c23SSepherosa Ziehau if (emx_init_rx_ring(sc, &sc->rx_data[i])) { 11393f939c23SSepherosa Ziehau device_printf(dev, 11403f939c23SSepherosa Ziehau "Could not setup receive structures\n"); 11415330213cSSepherosa Ziehau emx_stop(sc); 11425330213cSSepherosa Ziehau return; 11435330213cSSepherosa Ziehau } 11443f939c23SSepherosa Ziehau } 11455330213cSSepherosa Ziehau emx_init_rx_unit(sc); 11465330213cSSepherosa Ziehau 11475330213cSSepherosa Ziehau /* Don't lose promiscuous settings */ 11485330213cSSepherosa Ziehau emx_set_promisc(sc); 11495330213cSSepherosa Ziehau 11505330213cSSepherosa Ziehau ifp->if_flags |= IFF_RUNNING; 11515330213cSSepherosa Ziehau ifp->if_flags &= ~IFF_OACTIVE; 11525330213cSSepherosa Ziehau 11535330213cSSepherosa Ziehau callout_reset(&sc->timer, hz, emx_timer, sc); 11545330213cSSepherosa Ziehau e1000_clear_hw_cntrs_base_generic(&sc->hw); 11555330213cSSepherosa Ziehau 11565330213cSSepherosa Ziehau /* MSI/X configuration for 82574 */ 11575330213cSSepherosa Ziehau if (sc->hw.mac.type == e1000_82574) { 11585330213cSSepherosa Ziehau int tmp; 11595330213cSSepherosa Ziehau 11605330213cSSepherosa Ziehau tmp = E1000_READ_REG(&sc->hw, E1000_CTRL_EXT); 11615330213cSSepherosa Ziehau tmp |= E1000_CTRL_EXT_PBA_CLR; 11625330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_CTRL_EXT, tmp); 11635330213cSSepherosa Ziehau /* 11642d0e5700SSepherosa Ziehau * XXX MSIX 11655330213cSSepherosa Ziehau * Set the IVAR - interrupt vector routing. 11665330213cSSepherosa Ziehau * Each nibble represents a vector, high bit 11675330213cSSepherosa Ziehau * is enable, other 3 bits are the MSIX table 11685330213cSSepherosa Ziehau * entry, we map RXQ0 to 0, TXQ0 to 1, and 11695330213cSSepherosa Ziehau * Link (other) to 2, hence the magic number. 11705330213cSSepherosa Ziehau */ 11715330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_IVAR, 0x800A0908); 11725330213cSSepherosa Ziehau } 11735330213cSSepherosa Ziehau 1174b3a7093fSSepherosa Ziehau #ifdef IFPOLL_ENABLE 11755330213cSSepherosa Ziehau /* 11765330213cSSepherosa Ziehau * Only enable interrupts if we are not polling, make sure 11775330213cSSepherosa Ziehau * they are off otherwise. 11785330213cSSepherosa Ziehau */ 1179b3a7093fSSepherosa Ziehau if (ifp->if_flags & IFF_NPOLLING) 11805330213cSSepherosa Ziehau emx_disable_intr(sc); 11815330213cSSepherosa Ziehau else 1182b3a7093fSSepherosa Ziehau #endif /* IFPOLL_ENABLE */ 11835330213cSSepherosa Ziehau emx_enable_intr(sc); 11845330213cSSepherosa Ziehau 11852d0e5700SSepherosa Ziehau /* AMT based hardware can now take control from firmware */ 11862d0e5700SSepherosa Ziehau if (sc->has_manage && sc->has_amt) 11872d0e5700SSepherosa Ziehau emx_get_hw_control(sc); 11882d0e5700SSepherosa Ziehau 11895330213cSSepherosa Ziehau /* Don't reset the phy next time init gets called */ 11905330213cSSepherosa Ziehau sc->hw.phy.reset_disable = TRUE; 11915330213cSSepherosa Ziehau } 11925330213cSSepherosa Ziehau 11935330213cSSepherosa Ziehau static void 11945330213cSSepherosa Ziehau emx_intr(void *xsc) 11955330213cSSepherosa Ziehau { 11965330213cSSepherosa Ziehau struct emx_softc *sc = xsc; 11975330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 11985330213cSSepherosa Ziehau uint32_t reg_icr; 11995330213cSSepherosa Ziehau 12005330213cSSepherosa Ziehau logif(intr_beg); 12016d435846SSepherosa Ziehau ASSERT_SERIALIZED(&sc->main_serialize); 12025330213cSSepherosa Ziehau 12035330213cSSepherosa Ziehau reg_icr = E1000_READ_REG(&sc->hw, E1000_ICR); 12045330213cSSepherosa Ziehau 12055330213cSSepherosa Ziehau if ((reg_icr & E1000_ICR_INT_ASSERTED) == 0) { 12065330213cSSepherosa Ziehau logif(intr_end); 12075330213cSSepherosa Ziehau return; 12085330213cSSepherosa Ziehau } 12095330213cSSepherosa Ziehau 12105330213cSSepherosa Ziehau /* 12115330213cSSepherosa Ziehau * XXX: some laptops trigger several spurious interrupts 1212df50f778SSepherosa Ziehau * on emx(4) when in the resume cycle. The ICR register 12135330213cSSepherosa Ziehau * reports all-ones value in this case. Processing such 12145330213cSSepherosa Ziehau * interrupts would lead to a freeze. I don't know why. 12155330213cSSepherosa Ziehau */ 12165330213cSSepherosa Ziehau if (reg_icr == 0xffffffff) { 12175330213cSSepherosa Ziehau logif(intr_end); 12185330213cSSepherosa Ziehau return; 12195330213cSSepherosa Ziehau } 12205330213cSSepherosa Ziehau 12215330213cSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) { 12225330213cSSepherosa Ziehau if (reg_icr & 12233f939c23SSepherosa Ziehau (E1000_ICR_RXT0 | E1000_ICR_RXDMT0 | E1000_ICR_RXO)) { 12243f939c23SSepherosa Ziehau int i; 12253f939c23SSepherosa Ziehau 12266d435846SSepherosa Ziehau for (i = 0; i < sc->rx_ring_inuse; ++i) { 12276d435846SSepherosa Ziehau lwkt_serialize_enter( 12286d435846SSepherosa Ziehau &sc->rx_data[i].rx_serialize); 12293f939c23SSepherosa Ziehau emx_rxeof(sc, i, -1); 12306d435846SSepherosa Ziehau lwkt_serialize_exit( 12316d435846SSepherosa Ziehau &sc->rx_data[i].rx_serialize); 12326d435846SSepherosa Ziehau } 12333f939c23SSepherosa Ziehau } 12346446af7bSSepherosa Ziehau if (reg_icr & E1000_ICR_TXDW) { 12356d435846SSepherosa Ziehau lwkt_serialize_enter(&sc->tx_serialize); 12365330213cSSepherosa Ziehau emx_txeof(sc); 12375330213cSSepherosa Ziehau if (!ifq_is_empty(&ifp->if_snd)) 12385330213cSSepherosa Ziehau if_devstart(ifp); 12396d435846SSepherosa Ziehau lwkt_serialize_exit(&sc->tx_serialize); 12405330213cSSepherosa Ziehau } 12415330213cSSepherosa Ziehau } 12425330213cSSepherosa Ziehau 12435330213cSSepherosa Ziehau /* Link status change */ 12445330213cSSepherosa Ziehau if (reg_icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) { 1245bca7c435SSepherosa Ziehau emx_serialize_skipmain(sc); 12466d435846SSepherosa Ziehau 12475330213cSSepherosa Ziehau callout_stop(&sc->timer); 12485330213cSSepherosa Ziehau sc->hw.mac.get_link_status = 1; 12495330213cSSepherosa Ziehau emx_update_link_status(sc); 12505330213cSSepherosa Ziehau 12515330213cSSepherosa Ziehau /* Deal with TX cruft when link lost */ 12525330213cSSepherosa Ziehau emx_tx_purge(sc); 12535330213cSSepherosa Ziehau 12545330213cSSepherosa Ziehau callout_reset(&sc->timer, hz, emx_timer, sc); 12556d435846SSepherosa Ziehau 1256bca7c435SSepherosa Ziehau emx_deserialize_skipmain(sc); 12575330213cSSepherosa Ziehau } 12585330213cSSepherosa Ziehau 12595330213cSSepherosa Ziehau if (reg_icr & E1000_ICR_RXO) 12605330213cSSepherosa Ziehau sc->rx_overruns++; 12615330213cSSepherosa Ziehau 12625330213cSSepherosa Ziehau logif(intr_end); 12635330213cSSepherosa Ziehau } 12645330213cSSepherosa Ziehau 12655330213cSSepherosa Ziehau static void 12665330213cSSepherosa Ziehau emx_media_status(struct ifnet *ifp, struct ifmediareq *ifmr) 12675330213cSSepherosa Ziehau { 12685330213cSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 12695330213cSSepherosa Ziehau 12702c9effcfSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 12715330213cSSepherosa Ziehau 12725330213cSSepherosa Ziehau emx_update_link_status(sc); 12735330213cSSepherosa Ziehau 12745330213cSSepherosa Ziehau ifmr->ifm_status = IFM_AVALID; 12755330213cSSepherosa Ziehau ifmr->ifm_active = IFM_ETHER; 12765330213cSSepherosa Ziehau 12775330213cSSepherosa Ziehau if (!sc->link_active) 12785330213cSSepherosa Ziehau return; 12795330213cSSepherosa Ziehau 12805330213cSSepherosa Ziehau ifmr->ifm_status |= IFM_ACTIVE; 12815330213cSSepherosa Ziehau 12825330213cSSepherosa Ziehau if (sc->hw.phy.media_type == e1000_media_type_fiber || 12835330213cSSepherosa Ziehau sc->hw.phy.media_type == e1000_media_type_internal_serdes) { 12845330213cSSepherosa Ziehau ifmr->ifm_active |= IFM_1000_SX | IFM_FDX; 12855330213cSSepherosa Ziehau } else { 12865330213cSSepherosa Ziehau switch (sc->link_speed) { 12875330213cSSepherosa Ziehau case 10: 12885330213cSSepherosa Ziehau ifmr->ifm_active |= IFM_10_T; 12895330213cSSepherosa Ziehau break; 12905330213cSSepherosa Ziehau case 100: 12915330213cSSepherosa Ziehau ifmr->ifm_active |= IFM_100_TX; 12925330213cSSepherosa Ziehau break; 12935330213cSSepherosa Ziehau 12945330213cSSepherosa Ziehau case 1000: 12955330213cSSepherosa Ziehau ifmr->ifm_active |= IFM_1000_T; 12965330213cSSepherosa Ziehau break; 12975330213cSSepherosa Ziehau } 12985330213cSSepherosa Ziehau if (sc->link_duplex == FULL_DUPLEX) 12995330213cSSepherosa Ziehau ifmr->ifm_active |= IFM_FDX; 13005330213cSSepherosa Ziehau else 13015330213cSSepherosa Ziehau ifmr->ifm_active |= IFM_HDX; 13025330213cSSepherosa Ziehau } 13035330213cSSepherosa Ziehau } 13045330213cSSepherosa Ziehau 13055330213cSSepherosa Ziehau static int 13065330213cSSepherosa Ziehau emx_media_change(struct ifnet *ifp) 13075330213cSSepherosa Ziehau { 13085330213cSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 13095330213cSSepherosa Ziehau struct ifmedia *ifm = &sc->media; 13105330213cSSepherosa Ziehau 13112c9effcfSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 13125330213cSSepherosa Ziehau 13135330213cSSepherosa Ziehau if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER) 13145330213cSSepherosa Ziehau return (EINVAL); 13155330213cSSepherosa Ziehau 13165330213cSSepherosa Ziehau switch (IFM_SUBTYPE(ifm->ifm_media)) { 13175330213cSSepherosa Ziehau case IFM_AUTO: 13185330213cSSepherosa Ziehau sc->hw.mac.autoneg = EMX_DO_AUTO_NEG; 13195330213cSSepherosa Ziehau sc->hw.phy.autoneg_advertised = EMX_AUTONEG_ADV_DEFAULT; 13205330213cSSepherosa Ziehau break; 13215330213cSSepherosa Ziehau 13225330213cSSepherosa Ziehau case IFM_1000_LX: 13235330213cSSepherosa Ziehau case IFM_1000_SX: 13245330213cSSepherosa Ziehau case IFM_1000_T: 13255330213cSSepherosa Ziehau sc->hw.mac.autoneg = EMX_DO_AUTO_NEG; 13265330213cSSepherosa Ziehau sc->hw.phy.autoneg_advertised = ADVERTISE_1000_FULL; 13275330213cSSepherosa Ziehau break; 13285330213cSSepherosa Ziehau 13295330213cSSepherosa Ziehau case IFM_100_TX: 13305330213cSSepherosa Ziehau sc->hw.mac.autoneg = FALSE; 13315330213cSSepherosa Ziehau sc->hw.phy.autoneg_advertised = 0; 13325330213cSSepherosa Ziehau if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) 13335330213cSSepherosa Ziehau sc->hw.mac.forced_speed_duplex = ADVERTISE_100_FULL; 13345330213cSSepherosa Ziehau else 13355330213cSSepherosa Ziehau sc->hw.mac.forced_speed_duplex = ADVERTISE_100_HALF; 13365330213cSSepherosa Ziehau break; 13375330213cSSepherosa Ziehau 13385330213cSSepherosa Ziehau case IFM_10_T: 13395330213cSSepherosa Ziehau sc->hw.mac.autoneg = FALSE; 13405330213cSSepherosa Ziehau sc->hw.phy.autoneg_advertised = 0; 13415330213cSSepherosa Ziehau if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) 13425330213cSSepherosa Ziehau sc->hw.mac.forced_speed_duplex = ADVERTISE_10_FULL; 13435330213cSSepherosa Ziehau else 13445330213cSSepherosa Ziehau sc->hw.mac.forced_speed_duplex = ADVERTISE_10_HALF; 13455330213cSSepherosa Ziehau break; 13465330213cSSepherosa Ziehau 13475330213cSSepherosa Ziehau default: 13485330213cSSepherosa Ziehau if_printf(ifp, "Unsupported media type\n"); 13495330213cSSepherosa Ziehau break; 13505330213cSSepherosa Ziehau } 13515330213cSSepherosa Ziehau 13525330213cSSepherosa Ziehau /* 13535330213cSSepherosa Ziehau * As the speed/duplex settings my have changed we need to 13545330213cSSepherosa Ziehau * reset the PHY. 13555330213cSSepherosa Ziehau */ 13565330213cSSepherosa Ziehau sc->hw.phy.reset_disable = FALSE; 13575330213cSSepherosa Ziehau 13585330213cSSepherosa Ziehau emx_init(sc); 13595330213cSSepherosa Ziehau 13605330213cSSepherosa Ziehau return (0); 13615330213cSSepherosa Ziehau } 13625330213cSSepherosa Ziehau 13635330213cSSepherosa Ziehau static int 13645330213cSSepherosa Ziehau emx_encap(struct emx_softc *sc, struct mbuf **m_headp) 13655330213cSSepherosa Ziehau { 13665330213cSSepherosa Ziehau bus_dma_segment_t segs[EMX_MAX_SCATTER]; 13675330213cSSepherosa Ziehau bus_dmamap_t map; 1368323e5ecdSSepherosa Ziehau struct emx_txbuf *tx_buffer, *tx_buffer_mapped; 13695330213cSSepherosa Ziehau struct e1000_tx_desc *ctxd = NULL; 13705330213cSSepherosa Ziehau struct mbuf *m_head = *m_headp; 13715330213cSSepherosa Ziehau uint32_t txd_upper, txd_lower, cmd = 0; 13725330213cSSepherosa Ziehau int maxsegs, nsegs, i, j, first, last = 0, error; 13735330213cSSepherosa Ziehau 13743752657eSSepherosa Ziehau if (m_head->m_len < EMX_TXCSUM_MINHL && 13755330213cSSepherosa Ziehau (m_head->m_flags & EMX_CSUM_FEATURES)) { 13765330213cSSepherosa Ziehau /* 13775330213cSSepherosa Ziehau * Make sure that ethernet header and ip.ip_hl are in 13785330213cSSepherosa Ziehau * contiguous memory, since if TXCSUM is enabled, later 13795330213cSSepherosa Ziehau * TX context descriptor's setup need to access ip.ip_hl. 13805330213cSSepherosa Ziehau */ 13815330213cSSepherosa Ziehau error = emx_txcsum_pullup(sc, m_headp); 13825330213cSSepherosa Ziehau if (error) { 13835330213cSSepherosa Ziehau KKASSERT(*m_headp == NULL); 13845330213cSSepherosa Ziehau return error; 13855330213cSSepherosa Ziehau } 13865330213cSSepherosa Ziehau m_head = *m_headp; 13875330213cSSepherosa Ziehau } 13885330213cSSepherosa Ziehau 13895330213cSSepherosa Ziehau txd_upper = txd_lower = 0; 13905330213cSSepherosa Ziehau 13915330213cSSepherosa Ziehau /* 13925330213cSSepherosa Ziehau * Capture the first descriptor index, this descriptor 13935330213cSSepherosa Ziehau * will have the index of the EOP which is the only one 13945330213cSSepherosa Ziehau * that now gets a DONE bit writeback. 13955330213cSSepherosa Ziehau */ 13965330213cSSepherosa Ziehau first = sc->next_avail_tx_desc; 1397323e5ecdSSepherosa Ziehau tx_buffer = &sc->tx_buf[first]; 13985330213cSSepherosa Ziehau tx_buffer_mapped = tx_buffer; 13995330213cSSepherosa Ziehau map = tx_buffer->map; 14005330213cSSepherosa Ziehau 14015330213cSSepherosa Ziehau maxsegs = sc->num_tx_desc_avail - EMX_TX_RESERVED; 14025330213cSSepherosa Ziehau KASSERT(maxsegs >= sc->spare_tx_desc, ("not enough spare TX desc\n")); 14035330213cSSepherosa Ziehau if (maxsegs > EMX_MAX_SCATTER) 14045330213cSSepherosa Ziehau maxsegs = EMX_MAX_SCATTER; 14055330213cSSepherosa Ziehau 14065330213cSSepherosa Ziehau error = bus_dmamap_load_mbuf_defrag(sc->txtag, map, m_headp, 14075330213cSSepherosa Ziehau segs, maxsegs, &nsegs, BUS_DMA_NOWAIT); 14085330213cSSepherosa Ziehau if (error) { 14095330213cSSepherosa Ziehau if (error == ENOBUFS) 14105330213cSSepherosa Ziehau sc->mbuf_alloc_failed++; 14115330213cSSepherosa Ziehau else 14125330213cSSepherosa Ziehau sc->no_tx_dma_setup++; 14135330213cSSepherosa Ziehau 14145330213cSSepherosa Ziehau m_freem(*m_headp); 14155330213cSSepherosa Ziehau *m_headp = NULL; 14165330213cSSepherosa Ziehau return error; 14175330213cSSepherosa Ziehau } 14185330213cSSepherosa Ziehau bus_dmamap_sync(sc->txtag, map, BUS_DMASYNC_PREWRITE); 14195330213cSSepherosa Ziehau 14205330213cSSepherosa Ziehau m_head = *m_headp; 14215330213cSSepherosa Ziehau sc->tx_nsegs += nsegs; 14225330213cSSepherosa Ziehau 14235330213cSSepherosa Ziehau if (m_head->m_pkthdr.csum_flags & EMX_CSUM_FEATURES) { 14245330213cSSepherosa Ziehau /* TX csum offloading will consume one TX desc */ 14255330213cSSepherosa Ziehau sc->tx_nsegs += emx_txcsum(sc, m_head, &txd_upper, &txd_lower); 14265330213cSSepherosa Ziehau } 14275330213cSSepherosa Ziehau i = sc->next_avail_tx_desc; 14285330213cSSepherosa Ziehau 14295330213cSSepherosa Ziehau /* Set up our transmit descriptors */ 14305330213cSSepherosa Ziehau for (j = 0; j < nsegs; j++) { 1431323e5ecdSSepherosa Ziehau tx_buffer = &sc->tx_buf[i]; 14325330213cSSepherosa Ziehau ctxd = &sc->tx_desc_base[i]; 14335330213cSSepherosa Ziehau 14345330213cSSepherosa Ziehau ctxd->buffer_addr = htole64(segs[j].ds_addr); 14355330213cSSepherosa Ziehau ctxd->lower.data = htole32(E1000_TXD_CMD_IFCS | 14365330213cSSepherosa Ziehau txd_lower | segs[j].ds_len); 14375330213cSSepherosa Ziehau ctxd->upper.data = htole32(txd_upper); 14385330213cSSepherosa Ziehau 14395330213cSSepherosa Ziehau last = i; 14405330213cSSepherosa Ziehau if (++i == sc->num_tx_desc) 14415330213cSSepherosa Ziehau i = 0; 14425330213cSSepherosa Ziehau } 14435330213cSSepherosa Ziehau 14445330213cSSepherosa Ziehau sc->next_avail_tx_desc = i; 14455330213cSSepherosa Ziehau 14465330213cSSepherosa Ziehau KKASSERT(sc->num_tx_desc_avail > nsegs); 14475330213cSSepherosa Ziehau sc->num_tx_desc_avail -= nsegs; 14485330213cSSepherosa Ziehau 14495330213cSSepherosa Ziehau /* Handle VLAN tag */ 14505330213cSSepherosa Ziehau if (m_head->m_flags & M_VLANTAG) { 14515330213cSSepherosa Ziehau /* Set the vlan id. */ 14525330213cSSepherosa Ziehau ctxd->upper.fields.special = 14535330213cSSepherosa Ziehau htole16(m_head->m_pkthdr.ether_vlantag); 14545330213cSSepherosa Ziehau 14555330213cSSepherosa Ziehau /* Tell hardware to add tag */ 14565330213cSSepherosa Ziehau ctxd->lower.data |= htole32(E1000_TXD_CMD_VLE); 14575330213cSSepherosa Ziehau } 14585330213cSSepherosa Ziehau 14595330213cSSepherosa Ziehau tx_buffer->m_head = m_head; 14605330213cSSepherosa Ziehau tx_buffer_mapped->map = tx_buffer->map; 14615330213cSSepherosa Ziehau tx_buffer->map = map; 14625330213cSSepherosa Ziehau 14635330213cSSepherosa Ziehau if (sc->tx_nsegs >= sc->tx_int_nsegs) { 14645330213cSSepherosa Ziehau sc->tx_nsegs = 0; 14654e4e8481SSepherosa Ziehau 14664e4e8481SSepherosa Ziehau /* 14674e4e8481SSepherosa Ziehau * Report Status (RS) is turned on 14684e4e8481SSepherosa Ziehau * every tx_int_nsegs descriptors. 14694e4e8481SSepherosa Ziehau */ 14705330213cSSepherosa Ziehau cmd = E1000_TXD_CMD_RS; 14715330213cSSepherosa Ziehau 1472b4b0a2b4SSepherosa Ziehau /* 1473b4b0a2b4SSepherosa Ziehau * Keep track of the descriptor, which will 1474b4b0a2b4SSepherosa Ziehau * be written back by hardware. 1475b4b0a2b4SSepherosa Ziehau */ 14765330213cSSepherosa Ziehau sc->tx_dd[sc->tx_dd_tail] = last; 14775330213cSSepherosa Ziehau EMX_INC_TXDD_IDX(sc->tx_dd_tail); 14785330213cSSepherosa Ziehau KKASSERT(sc->tx_dd_tail != sc->tx_dd_head); 14795330213cSSepherosa Ziehau } 14805330213cSSepherosa Ziehau 14815330213cSSepherosa Ziehau /* 14825330213cSSepherosa Ziehau * Last Descriptor of Packet needs End Of Packet (EOP) 14835330213cSSepherosa Ziehau */ 14845330213cSSepherosa Ziehau ctxd->lower.data |= htole32(E1000_TXD_CMD_EOP | cmd); 14855330213cSSepherosa Ziehau 14865330213cSSepherosa Ziehau /* 14875330213cSSepherosa Ziehau * Advance the Transmit Descriptor Tail (TDT), this tells 14885330213cSSepherosa Ziehau * the E1000 that this frame is available to transmit. 14895330213cSSepherosa Ziehau */ 14905330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TDT(0), i); 14915330213cSSepherosa Ziehau 14925330213cSSepherosa Ziehau return (0); 14935330213cSSepherosa Ziehau } 14945330213cSSepherosa Ziehau 14955330213cSSepherosa Ziehau static void 14965330213cSSepherosa Ziehau emx_set_promisc(struct emx_softc *sc) 14975330213cSSepherosa Ziehau { 14985330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 14995330213cSSepherosa Ziehau uint32_t reg_rctl; 15005330213cSSepherosa Ziehau 15015330213cSSepherosa Ziehau reg_rctl = E1000_READ_REG(&sc->hw, E1000_RCTL); 15025330213cSSepherosa Ziehau 15035330213cSSepherosa Ziehau if (ifp->if_flags & IFF_PROMISC) { 15045330213cSSepherosa Ziehau reg_rctl |= (E1000_RCTL_UPE | E1000_RCTL_MPE); 15055330213cSSepherosa Ziehau /* Turn this on if you want to see bad packets */ 15065330213cSSepherosa Ziehau if (emx_debug_sbp) 15075330213cSSepherosa Ziehau reg_rctl |= E1000_RCTL_SBP; 15085330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RCTL, reg_rctl); 15095330213cSSepherosa Ziehau } else if (ifp->if_flags & IFF_ALLMULTI) { 15105330213cSSepherosa Ziehau reg_rctl |= E1000_RCTL_MPE; 15115330213cSSepherosa Ziehau reg_rctl &= ~E1000_RCTL_UPE; 15125330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RCTL, reg_rctl); 15135330213cSSepherosa Ziehau } 15145330213cSSepherosa Ziehau } 15155330213cSSepherosa Ziehau 15165330213cSSepherosa Ziehau static void 15175330213cSSepherosa Ziehau emx_disable_promisc(struct emx_softc *sc) 15185330213cSSepherosa Ziehau { 15195330213cSSepherosa Ziehau uint32_t reg_rctl; 15205330213cSSepherosa Ziehau 15215330213cSSepherosa Ziehau reg_rctl = E1000_READ_REG(&sc->hw, E1000_RCTL); 15225330213cSSepherosa Ziehau 15235330213cSSepherosa Ziehau reg_rctl &= ~E1000_RCTL_UPE; 15245330213cSSepherosa Ziehau reg_rctl &= ~E1000_RCTL_MPE; 15255330213cSSepherosa Ziehau reg_rctl &= ~E1000_RCTL_SBP; 15265330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RCTL, reg_rctl); 15275330213cSSepherosa Ziehau } 15285330213cSSepherosa Ziehau 15295330213cSSepherosa Ziehau static void 15305330213cSSepherosa Ziehau emx_set_multi(struct emx_softc *sc) 15315330213cSSepherosa Ziehau { 15325330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 15335330213cSSepherosa Ziehau struct ifmultiaddr *ifma; 15345330213cSSepherosa Ziehau uint32_t reg_rctl = 0; 15352d0e5700SSepherosa Ziehau uint8_t *mta; 15365330213cSSepherosa Ziehau int mcnt = 0; 15375330213cSSepherosa Ziehau 15382d0e5700SSepherosa Ziehau mta = sc->mta; 15392d0e5700SSepherosa Ziehau bzero(mta, ETH_ADDR_LEN * EMX_MCAST_ADDR_MAX); 15402d0e5700SSepherosa Ziehau 1541441d34b2SSascha Wildner TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 15425330213cSSepherosa Ziehau if (ifma->ifma_addr->sa_family != AF_LINK) 15435330213cSSepherosa Ziehau continue; 15445330213cSSepherosa Ziehau 15455330213cSSepherosa Ziehau if (mcnt == EMX_MCAST_ADDR_MAX) 15465330213cSSepherosa Ziehau break; 15475330213cSSepherosa Ziehau 15485330213cSSepherosa Ziehau bcopy(LLADDR((struct sockaddr_dl *)ifma->ifma_addr), 15495330213cSSepherosa Ziehau &mta[mcnt * ETHER_ADDR_LEN], ETHER_ADDR_LEN); 15505330213cSSepherosa Ziehau mcnt++; 15515330213cSSepherosa Ziehau } 15525330213cSSepherosa Ziehau 15535330213cSSepherosa Ziehau if (mcnt >= EMX_MCAST_ADDR_MAX) { 15545330213cSSepherosa Ziehau reg_rctl = E1000_READ_REG(&sc->hw, E1000_RCTL); 15555330213cSSepherosa Ziehau reg_rctl |= E1000_RCTL_MPE; 15565330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RCTL, reg_rctl); 15575330213cSSepherosa Ziehau } else { 15586a5a645eSSepherosa Ziehau e1000_update_mc_addr_list(&sc->hw, mta, mcnt); 15595330213cSSepherosa Ziehau } 15605330213cSSepherosa Ziehau } 15615330213cSSepherosa Ziehau 15625330213cSSepherosa Ziehau /* 15635330213cSSepherosa Ziehau * This routine checks for link status and updates statistics. 15645330213cSSepherosa Ziehau */ 15655330213cSSepherosa Ziehau static void 15665330213cSSepherosa Ziehau emx_timer(void *xsc) 15675330213cSSepherosa Ziehau { 15685330213cSSepherosa Ziehau struct emx_softc *sc = xsc; 15695330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 15705330213cSSepherosa Ziehau 15716d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 15725330213cSSepherosa Ziehau 15735330213cSSepherosa Ziehau emx_update_link_status(sc); 15745330213cSSepherosa Ziehau emx_update_stats(sc); 15755330213cSSepherosa Ziehau 15765330213cSSepherosa Ziehau /* Reset LAA into RAR[0] on 82571 */ 15775330213cSSepherosa Ziehau if (e1000_get_laa_state_82571(&sc->hw) == TRUE) 15785330213cSSepherosa Ziehau e1000_rar_set(&sc->hw, sc->hw.mac.addr, 0); 15795330213cSSepherosa Ziehau 15805330213cSSepherosa Ziehau if (emx_display_debug_stats && (ifp->if_flags & IFF_RUNNING)) 15815330213cSSepherosa Ziehau emx_print_hw_stats(sc); 15825330213cSSepherosa Ziehau 15835330213cSSepherosa Ziehau emx_smartspeed(sc); 15845330213cSSepherosa Ziehau 15855330213cSSepherosa Ziehau callout_reset(&sc->timer, hz, emx_timer, sc); 15865330213cSSepherosa Ziehau 15876d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 15885330213cSSepherosa Ziehau } 15895330213cSSepherosa Ziehau 15905330213cSSepherosa Ziehau static void 15915330213cSSepherosa Ziehau emx_update_link_status(struct emx_softc *sc) 15925330213cSSepherosa Ziehau { 15935330213cSSepherosa Ziehau struct e1000_hw *hw = &sc->hw; 15945330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 15955330213cSSepherosa Ziehau device_t dev = sc->dev; 15965330213cSSepherosa Ziehau uint32_t link_check = 0; 15975330213cSSepherosa Ziehau 15985330213cSSepherosa Ziehau /* Get the cached link value or read phy for real */ 15995330213cSSepherosa Ziehau switch (hw->phy.media_type) { 16005330213cSSepherosa Ziehau case e1000_media_type_copper: 16015330213cSSepherosa Ziehau if (hw->mac.get_link_status) { 16025330213cSSepherosa Ziehau /* Do the work to read phy */ 16035330213cSSepherosa Ziehau e1000_check_for_link(hw); 16045330213cSSepherosa Ziehau link_check = !hw->mac.get_link_status; 16055330213cSSepherosa Ziehau if (link_check) /* ESB2 fix */ 16065330213cSSepherosa Ziehau e1000_cfg_on_link_up(hw); 16075330213cSSepherosa Ziehau } else { 16085330213cSSepherosa Ziehau link_check = TRUE; 16095330213cSSepherosa Ziehau } 16105330213cSSepherosa Ziehau break; 16115330213cSSepherosa Ziehau 16125330213cSSepherosa Ziehau case e1000_media_type_fiber: 16135330213cSSepherosa Ziehau e1000_check_for_link(hw); 16145330213cSSepherosa Ziehau link_check = E1000_READ_REG(hw, E1000_STATUS) & E1000_STATUS_LU; 16155330213cSSepherosa Ziehau break; 16165330213cSSepherosa Ziehau 16175330213cSSepherosa Ziehau case e1000_media_type_internal_serdes: 16185330213cSSepherosa Ziehau e1000_check_for_link(hw); 16195330213cSSepherosa Ziehau link_check = sc->hw.mac.serdes_has_link; 16205330213cSSepherosa Ziehau break; 16215330213cSSepherosa Ziehau 16225330213cSSepherosa Ziehau case e1000_media_type_unknown: 16235330213cSSepherosa Ziehau default: 16245330213cSSepherosa Ziehau break; 16255330213cSSepherosa Ziehau } 16265330213cSSepherosa Ziehau 16275330213cSSepherosa Ziehau /* Now check for a transition */ 16285330213cSSepherosa Ziehau if (link_check && sc->link_active == 0) { 16295330213cSSepherosa Ziehau e1000_get_speed_and_duplex(hw, &sc->link_speed, 16305330213cSSepherosa Ziehau &sc->link_duplex); 16315330213cSSepherosa Ziehau 16325330213cSSepherosa Ziehau /* 16335330213cSSepherosa Ziehau * Check if we should enable/disable SPEED_MODE bit on 16345330213cSSepherosa Ziehau * 82571EB/82572EI 16355330213cSSepherosa Ziehau */ 16362d0e5700SSepherosa Ziehau if (sc->link_speed != SPEED_1000 && 16372d0e5700SSepherosa Ziehau (hw->mac.type == e1000_82571 || 16382d0e5700SSepherosa Ziehau hw->mac.type == e1000_82572)) { 16395330213cSSepherosa Ziehau int tarc0; 16405330213cSSepherosa Ziehau 16415330213cSSepherosa Ziehau tarc0 = E1000_READ_REG(hw, E1000_TARC(0)); 16425330213cSSepherosa Ziehau tarc0 &= ~EMX_TARC_SPEED_MODE; 16435330213cSSepherosa Ziehau E1000_WRITE_REG(hw, E1000_TARC(0), tarc0); 16445330213cSSepherosa Ziehau } 16455330213cSSepherosa Ziehau if (bootverbose) { 16465330213cSSepherosa Ziehau device_printf(dev, "Link is up %d Mbps %s\n", 16475330213cSSepherosa Ziehau sc->link_speed, 16485330213cSSepherosa Ziehau ((sc->link_duplex == FULL_DUPLEX) ? 16495330213cSSepherosa Ziehau "Full Duplex" : "Half Duplex")); 16505330213cSSepherosa Ziehau } 16515330213cSSepherosa Ziehau sc->link_active = 1; 16525330213cSSepherosa Ziehau sc->smartspeed = 0; 16535330213cSSepherosa Ziehau ifp->if_baudrate = sc->link_speed * 1000000; 16545330213cSSepherosa Ziehau ifp->if_link_state = LINK_STATE_UP; 16555330213cSSepherosa Ziehau if_link_state_change(ifp); 16565330213cSSepherosa Ziehau } else if (!link_check && sc->link_active == 1) { 16575330213cSSepherosa Ziehau ifp->if_baudrate = sc->link_speed = 0; 16585330213cSSepherosa Ziehau sc->link_duplex = 0; 16595330213cSSepherosa Ziehau if (bootverbose) 16605330213cSSepherosa Ziehau device_printf(dev, "Link is Down\n"); 16615330213cSSepherosa Ziehau sc->link_active = 0; 16625330213cSSepherosa Ziehau #if 0 16635330213cSSepherosa Ziehau /* Link down, disable watchdog */ 16645330213cSSepherosa Ziehau if->if_timer = 0; 16655330213cSSepherosa Ziehau #endif 16665330213cSSepherosa Ziehau ifp->if_link_state = LINK_STATE_DOWN; 16675330213cSSepherosa Ziehau if_link_state_change(ifp); 16685330213cSSepherosa Ziehau } 16695330213cSSepherosa Ziehau } 16705330213cSSepherosa Ziehau 16715330213cSSepherosa Ziehau static void 16725330213cSSepherosa Ziehau emx_stop(struct emx_softc *sc) 16735330213cSSepherosa Ziehau { 16745330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 16755330213cSSepherosa Ziehau int i; 16765330213cSSepherosa Ziehau 16772c9effcfSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 16785330213cSSepherosa Ziehau 16795330213cSSepherosa Ziehau emx_disable_intr(sc); 16805330213cSSepherosa Ziehau 16815330213cSSepherosa Ziehau callout_stop(&sc->timer); 16825330213cSSepherosa Ziehau 16835330213cSSepherosa Ziehau ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE); 16845330213cSSepherosa Ziehau ifp->if_timer = 0; 16855330213cSSepherosa Ziehau 16863f939c23SSepherosa Ziehau /* 16873f939c23SSepherosa Ziehau * Disable multiple receive queues. 16883f939c23SSepherosa Ziehau * 16893f939c23SSepherosa Ziehau * NOTE: 16903f939c23SSepherosa Ziehau * We should disable multiple receive queues before 16913f939c23SSepherosa Ziehau * resetting the hardware. 16923f939c23SSepherosa Ziehau */ 16933f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_MRQC, 0); 16943f939c23SSepherosa Ziehau 16955330213cSSepherosa Ziehau e1000_reset_hw(&sc->hw); 16965330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_WUC, 0); 16975330213cSSepherosa Ziehau 16985330213cSSepherosa Ziehau for (i = 0; i < sc->num_tx_desc; i++) { 1699323e5ecdSSepherosa Ziehau struct emx_txbuf *tx_buffer = &sc->tx_buf[i]; 17005330213cSSepherosa Ziehau 17015330213cSSepherosa Ziehau if (tx_buffer->m_head != NULL) { 17025330213cSSepherosa Ziehau bus_dmamap_unload(sc->txtag, tx_buffer->map); 17035330213cSSepherosa Ziehau m_freem(tx_buffer->m_head); 17045330213cSSepherosa Ziehau tx_buffer->m_head = NULL; 17055330213cSSepherosa Ziehau } 17065330213cSSepherosa Ziehau } 17075330213cSSepherosa Ziehau 17088434a83bSSepherosa Ziehau for (i = 0; i < sc->rx_ring_inuse; ++i) 17093f939c23SSepherosa Ziehau emx_free_rx_ring(sc, &sc->rx_data[i]); 17105330213cSSepherosa Ziehau 17115330213cSSepherosa Ziehau sc->csum_flags = 0; 17125330213cSSepherosa Ziehau sc->csum_ehlen = 0; 17135330213cSSepherosa Ziehau sc->csum_iphlen = 0; 17145330213cSSepherosa Ziehau 17155330213cSSepherosa Ziehau sc->tx_dd_head = 0; 17165330213cSSepherosa Ziehau sc->tx_dd_tail = 0; 17175330213cSSepherosa Ziehau sc->tx_nsegs = 0; 17185330213cSSepherosa Ziehau } 17195330213cSSepherosa Ziehau 17205330213cSSepherosa Ziehau static int 17212d0e5700SSepherosa Ziehau emx_reset(struct emx_softc *sc) 17225330213cSSepherosa Ziehau { 17235330213cSSepherosa Ziehau device_t dev = sc->dev; 17245330213cSSepherosa Ziehau uint16_t rx_buffer_size; 17255330213cSSepherosa Ziehau 17265330213cSSepherosa Ziehau /* Set up smart power down as default off on newer adapters. */ 17275330213cSSepherosa Ziehau if (!emx_smart_pwr_down && 17285330213cSSepherosa Ziehau (sc->hw.mac.type == e1000_82571 || 17295330213cSSepherosa Ziehau sc->hw.mac.type == e1000_82572)) { 17305330213cSSepherosa Ziehau uint16_t phy_tmp = 0; 17315330213cSSepherosa Ziehau 17325330213cSSepherosa Ziehau /* Speed up time to link by disabling smart power down. */ 17335330213cSSepherosa Ziehau e1000_read_phy_reg(&sc->hw, 17345330213cSSepherosa Ziehau IGP02E1000_PHY_POWER_MGMT, &phy_tmp); 17355330213cSSepherosa Ziehau phy_tmp &= ~IGP02E1000_PM_SPD; 17365330213cSSepherosa Ziehau e1000_write_phy_reg(&sc->hw, 17375330213cSSepherosa Ziehau IGP02E1000_PHY_POWER_MGMT, phy_tmp); 17385330213cSSepherosa Ziehau } 17395330213cSSepherosa Ziehau 17405330213cSSepherosa Ziehau /* 17415330213cSSepherosa Ziehau * These parameters control the automatic generation (Tx) and 17425330213cSSepherosa Ziehau * response (Rx) to Ethernet PAUSE frames. 17435330213cSSepherosa Ziehau * - High water mark should allow for at least two frames to be 17445330213cSSepherosa Ziehau * received after sending an XOFF. 17455330213cSSepherosa Ziehau * - Low water mark works best when it is very near the high water mark. 17465330213cSSepherosa Ziehau * This allows the receiver to restart by sending XON when it has 17475330213cSSepherosa Ziehau * drained a bit. Here we use an arbitary value of 1500 which will 17485330213cSSepherosa Ziehau * restart after one full frame is pulled from the buffer. There 17495330213cSSepherosa Ziehau * could be several smaller frames in the buffer and if so they will 17505330213cSSepherosa Ziehau * not trigger the XON until their total number reduces the buffer 17515330213cSSepherosa Ziehau * by 1500. 17525330213cSSepherosa Ziehau * - The pause time is fairly large at 1000 x 512ns = 512 usec. 17535330213cSSepherosa Ziehau */ 17545330213cSSepherosa Ziehau rx_buffer_size = (E1000_READ_REG(&sc->hw, E1000_PBA) & 0xffff) << 10; 17555330213cSSepherosa Ziehau 17565330213cSSepherosa Ziehau sc->hw.fc.high_water = rx_buffer_size - 17575330213cSSepherosa Ziehau roundup2(sc->max_frame_size, 1024); 17585330213cSSepherosa Ziehau sc->hw.fc.low_water = sc->hw.fc.high_water - 1500; 17595330213cSSepherosa Ziehau 17605330213cSSepherosa Ziehau if (sc->hw.mac.type == e1000_80003es2lan) 17615330213cSSepherosa Ziehau sc->hw.fc.pause_time = 0xFFFF; 17625330213cSSepherosa Ziehau else 17635330213cSSepherosa Ziehau sc->hw.fc.pause_time = EMX_FC_PAUSE_TIME; 17645330213cSSepherosa Ziehau sc->hw.fc.send_xon = TRUE; 17655330213cSSepherosa Ziehau sc->hw.fc.requested_mode = e1000_fc_full; 17665330213cSSepherosa Ziehau 17672d0e5700SSepherosa Ziehau /* Issue a global reset */ 17682d0e5700SSepherosa Ziehau e1000_reset_hw(&sc->hw); 17692d0e5700SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_WUC, 0); 17706d5e2922SSepherosa Ziehau emx_disable_aspm(sc); 17712d0e5700SSepherosa Ziehau 17725330213cSSepherosa Ziehau if (e1000_init_hw(&sc->hw) < 0) { 17735330213cSSepherosa Ziehau device_printf(dev, "Hardware Initialization Failed\n"); 17745330213cSSepherosa Ziehau return (EIO); 17755330213cSSepherosa Ziehau } 17765330213cSSepherosa Ziehau 17772d0e5700SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_VET, ETHERTYPE_VLAN); 17782d0e5700SSepherosa Ziehau e1000_get_phy_info(&sc->hw); 17795330213cSSepherosa Ziehau e1000_check_for_link(&sc->hw); 17805330213cSSepherosa Ziehau 17815330213cSSepherosa Ziehau return (0); 17825330213cSSepherosa Ziehau } 17835330213cSSepherosa Ziehau 17845330213cSSepherosa Ziehau static void 17855330213cSSepherosa Ziehau emx_setup_ifp(struct emx_softc *sc) 17865330213cSSepherosa Ziehau { 17875330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 17885330213cSSepherosa Ziehau 17895330213cSSepherosa Ziehau if_initname(ifp, device_get_name(sc->dev), 17905330213cSSepherosa Ziehau device_get_unit(sc->dev)); 17915330213cSSepherosa Ziehau ifp->if_softc = sc; 17925330213cSSepherosa Ziehau ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 17935330213cSSepherosa Ziehau ifp->if_init = emx_init; 17945330213cSSepherosa Ziehau ifp->if_ioctl = emx_ioctl; 17955330213cSSepherosa Ziehau ifp->if_start = emx_start; 1796b3a7093fSSepherosa Ziehau #ifdef IFPOLL_ENABLE 1797b3a7093fSSepherosa Ziehau ifp->if_qpoll = emx_qpoll; 17985330213cSSepherosa Ziehau #endif 17995330213cSSepherosa Ziehau ifp->if_watchdog = emx_watchdog; 18006d435846SSepherosa Ziehau ifp->if_serialize = emx_serialize; 18016d435846SSepherosa Ziehau ifp->if_deserialize = emx_deserialize; 18026d435846SSepherosa Ziehau ifp->if_tryserialize = emx_tryserialize; 18032c9effcfSSepherosa Ziehau #ifdef INVARIANTS 18042c9effcfSSepherosa Ziehau ifp->if_serialize_assert = emx_serialize_assert; 18052c9effcfSSepherosa Ziehau #endif 18065330213cSSepherosa Ziehau ifq_set_maxlen(&ifp->if_snd, sc->num_tx_desc - 1); 18075330213cSSepherosa Ziehau ifq_set_ready(&ifp->if_snd); 18085330213cSSepherosa Ziehau 1809ae474cfaSSepherosa Ziehau ether_ifattach(ifp, sc->hw.mac.addr, NULL); 18105330213cSSepherosa Ziehau 18115330213cSSepherosa Ziehau ifp->if_capabilities = IFCAP_HWCSUM | 18125330213cSSepherosa Ziehau IFCAP_VLAN_HWTAGGING | 18135330213cSSepherosa Ziehau IFCAP_VLAN_MTU; 18148434a83bSSepherosa Ziehau if (sc->rx_ring_cnt > 1) 18158434a83bSSepherosa Ziehau ifp->if_capabilities |= IFCAP_RSS; 18165330213cSSepherosa Ziehau ifp->if_capenable = ifp->if_capabilities; 18175330213cSSepherosa Ziehau ifp->if_hwassist = EMX_CSUM_FEATURES; 18185330213cSSepherosa Ziehau 18195330213cSSepherosa Ziehau /* 18205330213cSSepherosa Ziehau * Tell the upper layer(s) we support long frames. 18215330213cSSepherosa Ziehau */ 18225330213cSSepherosa Ziehau ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 18235330213cSSepherosa Ziehau 18245330213cSSepherosa Ziehau /* 18255330213cSSepherosa Ziehau * Specify the media types supported by this sc and register 18265330213cSSepherosa Ziehau * callbacks to update media and link information 18275330213cSSepherosa Ziehau */ 18285330213cSSepherosa Ziehau ifmedia_init(&sc->media, IFM_IMASK, 18295330213cSSepherosa Ziehau emx_media_change, emx_media_status); 18305330213cSSepherosa Ziehau if (sc->hw.phy.media_type == e1000_media_type_fiber || 18315330213cSSepherosa Ziehau sc->hw.phy.media_type == e1000_media_type_internal_serdes) { 18325330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_1000_SX | IFM_FDX, 18335330213cSSepherosa Ziehau 0, NULL); 18345330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_1000_SX, 0, NULL); 18355330213cSSepherosa Ziehau } else { 18365330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_10_T, 0, NULL); 18375330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_10_T | IFM_FDX, 18385330213cSSepherosa Ziehau 0, NULL); 18395330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_100_TX, 0, NULL); 18405330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_100_TX | IFM_FDX, 18415330213cSSepherosa Ziehau 0, NULL); 18425330213cSSepherosa Ziehau if (sc->hw.phy.type != e1000_phy_ife) { 18435330213cSSepherosa Ziehau ifmedia_add(&sc->media, 18445330213cSSepherosa Ziehau IFM_ETHER | IFM_1000_T | IFM_FDX, 0, NULL); 18455330213cSSepherosa Ziehau ifmedia_add(&sc->media, 18465330213cSSepherosa Ziehau IFM_ETHER | IFM_1000_T, 0, NULL); 18475330213cSSepherosa Ziehau } 18485330213cSSepherosa Ziehau } 18495330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_AUTO, 0, NULL); 18505330213cSSepherosa Ziehau ifmedia_set(&sc->media, IFM_ETHER | IFM_AUTO); 18515330213cSSepherosa Ziehau } 18525330213cSSepherosa Ziehau 18535330213cSSepherosa Ziehau /* 18545330213cSSepherosa Ziehau * Workaround for SmartSpeed on 82541 and 82547 controllers 18555330213cSSepherosa Ziehau */ 18565330213cSSepherosa Ziehau static void 18575330213cSSepherosa Ziehau emx_smartspeed(struct emx_softc *sc) 18585330213cSSepherosa Ziehau { 18595330213cSSepherosa Ziehau uint16_t phy_tmp; 18605330213cSSepherosa Ziehau 18615330213cSSepherosa Ziehau if (sc->link_active || sc->hw.phy.type != e1000_phy_igp || 18625330213cSSepherosa Ziehau sc->hw.mac.autoneg == 0 || 18635330213cSSepherosa Ziehau (sc->hw.phy.autoneg_advertised & ADVERTISE_1000_FULL) == 0) 18645330213cSSepherosa Ziehau return; 18655330213cSSepherosa Ziehau 18665330213cSSepherosa Ziehau if (sc->smartspeed == 0) { 18675330213cSSepherosa Ziehau /* 18685330213cSSepherosa Ziehau * If Master/Slave config fault is asserted twice, 18695330213cSSepherosa Ziehau * we assume back-to-back 18705330213cSSepherosa Ziehau */ 18715330213cSSepherosa Ziehau e1000_read_phy_reg(&sc->hw, PHY_1000T_STATUS, &phy_tmp); 18725330213cSSepherosa Ziehau if (!(phy_tmp & SR_1000T_MS_CONFIG_FAULT)) 18735330213cSSepherosa Ziehau return; 18745330213cSSepherosa Ziehau e1000_read_phy_reg(&sc->hw, PHY_1000T_STATUS, &phy_tmp); 18755330213cSSepherosa Ziehau if (phy_tmp & SR_1000T_MS_CONFIG_FAULT) { 18765330213cSSepherosa Ziehau e1000_read_phy_reg(&sc->hw, 18775330213cSSepherosa Ziehau PHY_1000T_CTRL, &phy_tmp); 18785330213cSSepherosa Ziehau if (phy_tmp & CR_1000T_MS_ENABLE) { 18795330213cSSepherosa Ziehau phy_tmp &= ~CR_1000T_MS_ENABLE; 18805330213cSSepherosa Ziehau e1000_write_phy_reg(&sc->hw, 18815330213cSSepherosa Ziehau PHY_1000T_CTRL, phy_tmp); 18825330213cSSepherosa Ziehau sc->smartspeed++; 18835330213cSSepherosa Ziehau if (sc->hw.mac.autoneg && 18845330213cSSepherosa Ziehau !e1000_phy_setup_autoneg(&sc->hw) && 18855330213cSSepherosa Ziehau !e1000_read_phy_reg(&sc->hw, 18865330213cSSepherosa Ziehau PHY_CONTROL, &phy_tmp)) { 18875330213cSSepherosa Ziehau phy_tmp |= MII_CR_AUTO_NEG_EN | 18885330213cSSepherosa Ziehau MII_CR_RESTART_AUTO_NEG; 18895330213cSSepherosa Ziehau e1000_write_phy_reg(&sc->hw, 18905330213cSSepherosa Ziehau PHY_CONTROL, phy_tmp); 18915330213cSSepherosa Ziehau } 18925330213cSSepherosa Ziehau } 18935330213cSSepherosa Ziehau } 18945330213cSSepherosa Ziehau return; 18955330213cSSepherosa Ziehau } else if (sc->smartspeed == EMX_SMARTSPEED_DOWNSHIFT) { 18965330213cSSepherosa Ziehau /* If still no link, perhaps using 2/3 pair cable */ 18975330213cSSepherosa Ziehau e1000_read_phy_reg(&sc->hw, PHY_1000T_CTRL, &phy_tmp); 18985330213cSSepherosa Ziehau phy_tmp |= CR_1000T_MS_ENABLE; 18995330213cSSepherosa Ziehau e1000_write_phy_reg(&sc->hw, PHY_1000T_CTRL, phy_tmp); 19005330213cSSepherosa Ziehau if (sc->hw.mac.autoneg && 19015330213cSSepherosa Ziehau !e1000_phy_setup_autoneg(&sc->hw) && 19025330213cSSepherosa Ziehau !e1000_read_phy_reg(&sc->hw, PHY_CONTROL, &phy_tmp)) { 19035330213cSSepherosa Ziehau phy_tmp |= MII_CR_AUTO_NEG_EN | MII_CR_RESTART_AUTO_NEG; 19045330213cSSepherosa Ziehau e1000_write_phy_reg(&sc->hw, PHY_CONTROL, phy_tmp); 19055330213cSSepherosa Ziehau } 19065330213cSSepherosa Ziehau } 19075330213cSSepherosa Ziehau 19085330213cSSepherosa Ziehau /* Restart process after EMX_SMARTSPEED_MAX iterations */ 19095330213cSSepherosa Ziehau if (sc->smartspeed++ == EMX_SMARTSPEED_MAX) 19105330213cSSepherosa Ziehau sc->smartspeed = 0; 19115330213cSSepherosa Ziehau } 19125330213cSSepherosa Ziehau 19135330213cSSepherosa Ziehau static int 19145330213cSSepherosa Ziehau emx_create_tx_ring(struct emx_softc *sc) 19155330213cSSepherosa Ziehau { 19165330213cSSepherosa Ziehau device_t dev = sc->dev; 1917323e5ecdSSepherosa Ziehau struct emx_txbuf *tx_buffer; 1918b4d8c36bSSepherosa Ziehau int error, i, tsize, ntxd; 1919bdca134fSSepherosa Ziehau 1920bdca134fSSepherosa Ziehau /* 1921bdca134fSSepherosa Ziehau * Validate number of transmit descriptors. It must not exceed 1922bdca134fSSepherosa Ziehau * hardware maximum, and must be multiple of E1000_DBA_ALIGN. 1923bdca134fSSepherosa Ziehau */ 1924b4d8c36bSSepherosa Ziehau ntxd = device_getenv_int(dev, "txd", emx_txd); 1925b4d8c36bSSepherosa Ziehau if ((ntxd * sizeof(struct e1000_tx_desc)) % EMX_DBA_ALIGN != 0 || 1926b4d8c36bSSepherosa Ziehau ntxd > EMX_MAX_TXD || ntxd < EMX_MIN_TXD) { 1927bdca134fSSepherosa Ziehau device_printf(dev, "Using %d TX descriptors instead of %d!\n", 1928b4d8c36bSSepherosa Ziehau EMX_DEFAULT_TXD, ntxd); 1929bdca134fSSepherosa Ziehau sc->num_tx_desc = EMX_DEFAULT_TXD; 1930bdca134fSSepherosa Ziehau } else { 1931b4d8c36bSSepherosa Ziehau sc->num_tx_desc = ntxd; 1932bdca134fSSepherosa Ziehau } 1933bdca134fSSepherosa Ziehau 1934bdca134fSSepherosa Ziehau /* 1935bdca134fSSepherosa Ziehau * Allocate Transmit Descriptor ring 1936bdca134fSSepherosa Ziehau */ 1937bdca134fSSepherosa Ziehau tsize = roundup2(sc->num_tx_desc * sizeof(struct e1000_tx_desc), 1938bdca134fSSepherosa Ziehau EMX_DBA_ALIGN); 1939a596084cSSepherosa Ziehau sc->tx_desc_base = bus_dmamem_coherent_any(sc->parent_dtag, 1940a596084cSSepherosa Ziehau EMX_DBA_ALIGN, tsize, BUS_DMA_WAITOK, 1941a596084cSSepherosa Ziehau &sc->tx_desc_dtag, &sc->tx_desc_dmap, 1942a596084cSSepherosa Ziehau &sc->tx_desc_paddr); 1943a596084cSSepherosa Ziehau if (sc->tx_desc_base == NULL) { 1944bdca134fSSepherosa Ziehau device_printf(dev, "Unable to allocate tx_desc memory\n"); 1945a596084cSSepherosa Ziehau return ENOMEM; 1946bdca134fSSepherosa Ziehau } 19475330213cSSepherosa Ziehau 1948323e5ecdSSepherosa Ziehau sc->tx_buf = kmalloc(sizeof(struct emx_txbuf) * sc->num_tx_desc, 19495330213cSSepherosa Ziehau M_DEVBUF, M_WAITOK | M_ZERO); 19505330213cSSepherosa Ziehau 19515330213cSSepherosa Ziehau /* 19525330213cSSepherosa Ziehau * Create DMA tags for tx buffers 19535330213cSSepherosa Ziehau */ 19545330213cSSepherosa Ziehau error = bus_dma_tag_create(sc->parent_dtag, /* parent */ 19555330213cSSepherosa Ziehau 1, 0, /* alignment, bounds */ 19565330213cSSepherosa Ziehau BUS_SPACE_MAXADDR, /* lowaddr */ 19575330213cSSepherosa Ziehau BUS_SPACE_MAXADDR, /* highaddr */ 19585330213cSSepherosa Ziehau NULL, NULL, /* filter, filterarg */ 19595330213cSSepherosa Ziehau EMX_TSO_SIZE, /* maxsize */ 19605330213cSSepherosa Ziehau EMX_MAX_SCATTER, /* nsegments */ 19615330213cSSepherosa Ziehau EMX_MAX_SEGSIZE, /* maxsegsize */ 19625330213cSSepherosa Ziehau BUS_DMA_WAITOK | BUS_DMA_ALLOCNOW | 19635330213cSSepherosa Ziehau BUS_DMA_ONEBPAGE, /* flags */ 19645330213cSSepherosa Ziehau &sc->txtag); 19655330213cSSepherosa Ziehau if (error) { 19665330213cSSepherosa Ziehau device_printf(dev, "Unable to allocate TX DMA tag\n"); 1967323e5ecdSSepherosa Ziehau kfree(sc->tx_buf, M_DEVBUF); 1968323e5ecdSSepherosa Ziehau sc->tx_buf = NULL; 19695330213cSSepherosa Ziehau return error; 19705330213cSSepherosa Ziehau } 19715330213cSSepherosa Ziehau 19725330213cSSepherosa Ziehau /* 19735330213cSSepherosa Ziehau * Create DMA maps for tx buffers 19745330213cSSepherosa Ziehau */ 19755330213cSSepherosa Ziehau for (i = 0; i < sc->num_tx_desc; i++) { 1976323e5ecdSSepherosa Ziehau tx_buffer = &sc->tx_buf[i]; 19775330213cSSepherosa Ziehau 19785330213cSSepherosa Ziehau error = bus_dmamap_create(sc->txtag, 19795330213cSSepherosa Ziehau BUS_DMA_WAITOK | BUS_DMA_ONEBPAGE, 19805330213cSSepherosa Ziehau &tx_buffer->map); 19815330213cSSepherosa Ziehau if (error) { 19825330213cSSepherosa Ziehau device_printf(dev, "Unable to create TX DMA map\n"); 19835330213cSSepherosa Ziehau emx_destroy_tx_ring(sc, i); 19845330213cSSepherosa Ziehau return error; 19855330213cSSepherosa Ziehau } 19865330213cSSepherosa Ziehau } 19875330213cSSepherosa Ziehau return (0); 19885330213cSSepherosa Ziehau } 19895330213cSSepherosa Ziehau 19905330213cSSepherosa Ziehau static void 19915330213cSSepherosa Ziehau emx_init_tx_ring(struct emx_softc *sc) 19925330213cSSepherosa Ziehau { 19935330213cSSepherosa Ziehau /* Clear the old ring contents */ 19945330213cSSepherosa Ziehau bzero(sc->tx_desc_base, 19955330213cSSepherosa Ziehau sizeof(struct e1000_tx_desc) * sc->num_tx_desc); 19965330213cSSepherosa Ziehau 19975330213cSSepherosa Ziehau /* Reset state */ 19985330213cSSepherosa Ziehau sc->next_avail_tx_desc = 0; 19995330213cSSepherosa Ziehau sc->next_tx_to_clean = 0; 20005330213cSSepherosa Ziehau sc->num_tx_desc_avail = sc->num_tx_desc; 20015330213cSSepherosa Ziehau } 20025330213cSSepherosa Ziehau 20035330213cSSepherosa Ziehau static void 20045330213cSSepherosa Ziehau emx_init_tx_unit(struct emx_softc *sc) 20055330213cSSepherosa Ziehau { 20065330213cSSepherosa Ziehau uint32_t tctl, tarc, tipg = 0; 20075330213cSSepherosa Ziehau uint64_t bus_addr; 20085330213cSSepherosa Ziehau 20095330213cSSepherosa Ziehau /* Setup the Base and Length of the Tx Descriptor Ring */ 2010a596084cSSepherosa Ziehau bus_addr = sc->tx_desc_paddr; 20115330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TDLEN(0), 20125330213cSSepherosa Ziehau sc->num_tx_desc * sizeof(struct e1000_tx_desc)); 20135330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TDBAH(0), 20145330213cSSepherosa Ziehau (uint32_t)(bus_addr >> 32)); 20155330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TDBAL(0), 20165330213cSSepherosa Ziehau (uint32_t)bus_addr); 20175330213cSSepherosa Ziehau /* Setup the HW Tx Head and Tail descriptor pointers */ 20185330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TDT(0), 0); 20195330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TDH(0), 0); 20205330213cSSepherosa Ziehau 20215330213cSSepherosa Ziehau /* Set the default values for the Tx Inter Packet Gap timer */ 20225330213cSSepherosa Ziehau switch (sc->hw.mac.type) { 20235330213cSSepherosa Ziehau case e1000_80003es2lan: 20245330213cSSepherosa Ziehau tipg = DEFAULT_82543_TIPG_IPGR1; 20255330213cSSepherosa Ziehau tipg |= DEFAULT_80003ES2LAN_TIPG_IPGR2 << 20265330213cSSepherosa Ziehau E1000_TIPG_IPGR2_SHIFT; 20275330213cSSepherosa Ziehau break; 20285330213cSSepherosa Ziehau 20295330213cSSepherosa Ziehau default: 20305330213cSSepherosa Ziehau if (sc->hw.phy.media_type == e1000_media_type_fiber || 20315330213cSSepherosa Ziehau sc->hw.phy.media_type == e1000_media_type_internal_serdes) 20325330213cSSepherosa Ziehau tipg = DEFAULT_82543_TIPG_IPGT_FIBER; 20335330213cSSepherosa Ziehau else 20345330213cSSepherosa Ziehau tipg = DEFAULT_82543_TIPG_IPGT_COPPER; 20355330213cSSepherosa Ziehau tipg |= DEFAULT_82543_TIPG_IPGR1 << E1000_TIPG_IPGR1_SHIFT; 20365330213cSSepherosa Ziehau tipg |= DEFAULT_82543_TIPG_IPGR2 << E1000_TIPG_IPGR2_SHIFT; 20375330213cSSepherosa Ziehau break; 20385330213cSSepherosa Ziehau } 20395330213cSSepherosa Ziehau 20405330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TIPG, tipg); 20415330213cSSepherosa Ziehau 20425330213cSSepherosa Ziehau /* NOTE: 0 is not allowed for TIDV */ 20435330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TIDV, 1); 20445330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TADV, 0); 20455330213cSSepherosa Ziehau 20465330213cSSepherosa Ziehau if (sc->hw.mac.type == e1000_82571 || 20475330213cSSepherosa Ziehau sc->hw.mac.type == e1000_82572) { 20485330213cSSepherosa Ziehau tarc = E1000_READ_REG(&sc->hw, E1000_TARC(0)); 20495330213cSSepherosa Ziehau tarc |= EMX_TARC_SPEED_MODE; 20505330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TARC(0), tarc); 20515330213cSSepherosa Ziehau } else if (sc->hw.mac.type == e1000_80003es2lan) { 20525330213cSSepherosa Ziehau tarc = E1000_READ_REG(&sc->hw, E1000_TARC(0)); 20535330213cSSepherosa Ziehau tarc |= 1; 20545330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TARC(0), tarc); 20555330213cSSepherosa Ziehau tarc = E1000_READ_REG(&sc->hw, E1000_TARC(1)); 20565330213cSSepherosa Ziehau tarc |= 1; 20575330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TARC(1), tarc); 20585330213cSSepherosa Ziehau } 20595330213cSSepherosa Ziehau 20605330213cSSepherosa Ziehau /* Program the Transmit Control Register */ 20615330213cSSepherosa Ziehau tctl = E1000_READ_REG(&sc->hw, E1000_TCTL); 20625330213cSSepherosa Ziehau tctl &= ~E1000_TCTL_CT; 20635330213cSSepherosa Ziehau tctl |= E1000_TCTL_PSP | E1000_TCTL_RTLC | E1000_TCTL_EN | 20645330213cSSepherosa Ziehau (E1000_COLLISION_THRESHOLD << E1000_CT_SHIFT); 20655330213cSSepherosa Ziehau tctl |= E1000_TCTL_MULR; 20665330213cSSepherosa Ziehau 20675330213cSSepherosa Ziehau /* This write will effectively turn on the transmit unit. */ 20685330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TCTL, tctl); 20695330213cSSepherosa Ziehau } 20705330213cSSepherosa Ziehau 20715330213cSSepherosa Ziehau static void 20725330213cSSepherosa Ziehau emx_destroy_tx_ring(struct emx_softc *sc, int ndesc) 20735330213cSSepherosa Ziehau { 2074323e5ecdSSepherosa Ziehau struct emx_txbuf *tx_buffer; 20755330213cSSepherosa Ziehau int i; 20765330213cSSepherosa Ziehau 2077bdca134fSSepherosa Ziehau /* Free Transmit Descriptor ring */ 2078a596084cSSepherosa Ziehau if (sc->tx_desc_base) { 2079a596084cSSepherosa Ziehau bus_dmamap_unload(sc->tx_desc_dtag, sc->tx_desc_dmap); 2080a596084cSSepherosa Ziehau bus_dmamem_free(sc->tx_desc_dtag, sc->tx_desc_base, 2081a596084cSSepherosa Ziehau sc->tx_desc_dmap); 2082a596084cSSepherosa Ziehau bus_dma_tag_destroy(sc->tx_desc_dtag); 2083a596084cSSepherosa Ziehau 2084a596084cSSepherosa Ziehau sc->tx_desc_base = NULL; 2085a596084cSSepherosa Ziehau } 2086bdca134fSSepherosa Ziehau 2087323e5ecdSSepherosa Ziehau if (sc->tx_buf == NULL) 20885330213cSSepherosa Ziehau return; 20895330213cSSepherosa Ziehau 20905330213cSSepherosa Ziehau for (i = 0; i < ndesc; i++) { 2091323e5ecdSSepherosa Ziehau tx_buffer = &sc->tx_buf[i]; 20925330213cSSepherosa Ziehau 20935330213cSSepherosa Ziehau KKASSERT(tx_buffer->m_head == NULL); 20945330213cSSepherosa Ziehau bus_dmamap_destroy(sc->txtag, tx_buffer->map); 20955330213cSSepherosa Ziehau } 20965330213cSSepherosa Ziehau bus_dma_tag_destroy(sc->txtag); 20975330213cSSepherosa Ziehau 2098323e5ecdSSepherosa Ziehau kfree(sc->tx_buf, M_DEVBUF); 2099323e5ecdSSepherosa Ziehau sc->tx_buf = NULL; 21005330213cSSepherosa Ziehau } 21015330213cSSepherosa Ziehau 21025330213cSSepherosa Ziehau /* 21035330213cSSepherosa Ziehau * The offload context needs to be set when we transfer the first 21045330213cSSepherosa Ziehau * packet of a particular protocol (TCP/UDP). This routine has been 21055330213cSSepherosa Ziehau * enhanced to deal with inserted VLAN headers. 21065330213cSSepherosa Ziehau * 21075330213cSSepherosa Ziehau * If the new packet's ether header length, ip header length and 21085330213cSSepherosa Ziehau * csum offloading type are same as the previous packet, we should 21095330213cSSepherosa Ziehau * avoid allocating a new csum context descriptor; mainly to take 21105330213cSSepherosa Ziehau * advantage of the pipeline effect of the TX data read request. 21115330213cSSepherosa Ziehau * 21125330213cSSepherosa Ziehau * This function returns number of TX descrptors allocated for 21135330213cSSepherosa Ziehau * csum context. 21145330213cSSepherosa Ziehau */ 21155330213cSSepherosa Ziehau static int 21165330213cSSepherosa Ziehau emx_txcsum(struct emx_softc *sc, struct mbuf *mp, 21175330213cSSepherosa Ziehau uint32_t *txd_upper, uint32_t *txd_lower) 21185330213cSSepherosa Ziehau { 21195330213cSSepherosa Ziehau struct e1000_context_desc *TXD; 2120323e5ecdSSepherosa Ziehau struct emx_txbuf *tx_buffer; 21215330213cSSepherosa Ziehau struct ether_vlan_header *eh; 21225330213cSSepherosa Ziehau struct ip *ip; 21235330213cSSepherosa Ziehau int curr_txd, ehdrlen, csum_flags; 21245330213cSSepherosa Ziehau uint32_t cmd, hdr_len, ip_hlen; 21255330213cSSepherosa Ziehau uint16_t etype; 21265330213cSSepherosa Ziehau 21275330213cSSepherosa Ziehau /* 21285330213cSSepherosa Ziehau * Determine where frame payload starts. 21295330213cSSepherosa Ziehau * Jump over vlan headers if already present, 21305330213cSSepherosa Ziehau * helpful for QinQ too. 21315330213cSSepherosa Ziehau */ 21325330213cSSepherosa Ziehau KASSERT(mp->m_len >= ETHER_HDR_LEN, 21335330213cSSepherosa Ziehau ("emx_txcsum_pullup is not called (eh)?\n")); 21345330213cSSepherosa Ziehau eh = mtod(mp, struct ether_vlan_header *); 21355330213cSSepherosa Ziehau if (eh->evl_encap_proto == htons(ETHERTYPE_VLAN)) { 21365330213cSSepherosa Ziehau KASSERT(mp->m_len >= ETHER_HDR_LEN + EVL_ENCAPLEN, 21375330213cSSepherosa Ziehau ("emx_txcsum_pullup is not called (evh)?\n")); 21385330213cSSepherosa Ziehau etype = ntohs(eh->evl_proto); 21395330213cSSepherosa Ziehau ehdrlen = ETHER_HDR_LEN + EVL_ENCAPLEN; 21405330213cSSepherosa Ziehau } else { 21415330213cSSepherosa Ziehau etype = ntohs(eh->evl_encap_proto); 21425330213cSSepherosa Ziehau ehdrlen = ETHER_HDR_LEN; 21435330213cSSepherosa Ziehau } 21445330213cSSepherosa Ziehau 21455330213cSSepherosa Ziehau /* 21465330213cSSepherosa Ziehau * We only support TCP/UDP for IPv4 for the moment. 21475330213cSSepherosa Ziehau * TODO: Support SCTP too when it hits the tree. 21485330213cSSepherosa Ziehau */ 21495330213cSSepherosa Ziehau if (etype != ETHERTYPE_IP) 21505330213cSSepherosa Ziehau return 0; 21515330213cSSepherosa Ziehau 21525330213cSSepherosa Ziehau KASSERT(mp->m_len >= ehdrlen + EMX_IPVHL_SIZE, 21535330213cSSepherosa Ziehau ("emx_txcsum_pullup is not called (eh+ip_vhl)?\n")); 21545330213cSSepherosa Ziehau 21555330213cSSepherosa Ziehau /* NOTE: We could only safely access ip.ip_vhl part */ 21565330213cSSepherosa Ziehau ip = (struct ip *)(mp->m_data + ehdrlen); 21575330213cSSepherosa Ziehau ip_hlen = ip->ip_hl << 2; 21585330213cSSepherosa Ziehau 21595330213cSSepherosa Ziehau csum_flags = mp->m_pkthdr.csum_flags & EMX_CSUM_FEATURES; 21605330213cSSepherosa Ziehau 21615330213cSSepherosa Ziehau if (sc->csum_ehlen == ehdrlen && sc->csum_iphlen == ip_hlen && 21625330213cSSepherosa Ziehau sc->csum_flags == csum_flags) { 21635330213cSSepherosa Ziehau /* 21645330213cSSepherosa Ziehau * Same csum offload context as the previous packets; 21655330213cSSepherosa Ziehau * just return. 21665330213cSSepherosa Ziehau */ 21675330213cSSepherosa Ziehau *txd_upper = sc->csum_txd_upper; 21685330213cSSepherosa Ziehau *txd_lower = sc->csum_txd_lower; 21695330213cSSepherosa Ziehau return 0; 21705330213cSSepherosa Ziehau } 21715330213cSSepherosa Ziehau 21725330213cSSepherosa Ziehau /* 21735330213cSSepherosa Ziehau * Setup a new csum offload context. 21745330213cSSepherosa Ziehau */ 21755330213cSSepherosa Ziehau 21765330213cSSepherosa Ziehau curr_txd = sc->next_avail_tx_desc; 2177323e5ecdSSepherosa Ziehau tx_buffer = &sc->tx_buf[curr_txd]; 21785330213cSSepherosa Ziehau TXD = (struct e1000_context_desc *)&sc->tx_desc_base[curr_txd]; 21795330213cSSepherosa Ziehau 21805330213cSSepherosa Ziehau cmd = 0; 21815330213cSSepherosa Ziehau 21825330213cSSepherosa Ziehau /* Setup of IP header checksum. */ 21835330213cSSepherosa Ziehau if (csum_flags & CSUM_IP) { 21845330213cSSepherosa Ziehau /* 21855330213cSSepherosa Ziehau * Start offset for header checksum calculation. 21865330213cSSepherosa Ziehau * End offset for header checksum calculation. 21875330213cSSepherosa Ziehau * Offset of place to put the checksum. 21885330213cSSepherosa Ziehau */ 21895330213cSSepherosa Ziehau TXD->lower_setup.ip_fields.ipcss = ehdrlen; 21905330213cSSepherosa Ziehau TXD->lower_setup.ip_fields.ipcse = 21915330213cSSepherosa Ziehau htole16(ehdrlen + ip_hlen - 1); 21925330213cSSepherosa Ziehau TXD->lower_setup.ip_fields.ipcso = 21935330213cSSepherosa Ziehau ehdrlen + offsetof(struct ip, ip_sum); 21945330213cSSepherosa Ziehau cmd |= E1000_TXD_CMD_IP; 21955330213cSSepherosa Ziehau *txd_upper |= E1000_TXD_POPTS_IXSM << 8; 21965330213cSSepherosa Ziehau } 21975330213cSSepherosa Ziehau hdr_len = ehdrlen + ip_hlen; 21985330213cSSepherosa Ziehau 21995330213cSSepherosa Ziehau if (csum_flags & CSUM_TCP) { 22005330213cSSepherosa Ziehau /* 22015330213cSSepherosa Ziehau * Start offset for payload checksum calculation. 22025330213cSSepherosa Ziehau * End offset for payload checksum calculation. 22035330213cSSepherosa Ziehau * Offset of place to put the checksum. 22045330213cSSepherosa Ziehau */ 22055330213cSSepherosa Ziehau TXD->upper_setup.tcp_fields.tucss = hdr_len; 22065330213cSSepherosa Ziehau TXD->upper_setup.tcp_fields.tucse = htole16(0); 22075330213cSSepherosa Ziehau TXD->upper_setup.tcp_fields.tucso = 22085330213cSSepherosa Ziehau hdr_len + offsetof(struct tcphdr, th_sum); 22095330213cSSepherosa Ziehau cmd |= E1000_TXD_CMD_TCP; 22105330213cSSepherosa Ziehau *txd_upper |= E1000_TXD_POPTS_TXSM << 8; 22115330213cSSepherosa Ziehau } else if (csum_flags & CSUM_UDP) { 22125330213cSSepherosa Ziehau /* 22135330213cSSepherosa Ziehau * Start offset for header checksum calculation. 22145330213cSSepherosa Ziehau * End offset for header checksum calculation. 22155330213cSSepherosa Ziehau * Offset of place to put the checksum. 22165330213cSSepherosa Ziehau */ 22175330213cSSepherosa Ziehau TXD->upper_setup.tcp_fields.tucss = hdr_len; 22185330213cSSepherosa Ziehau TXD->upper_setup.tcp_fields.tucse = htole16(0); 22195330213cSSepherosa Ziehau TXD->upper_setup.tcp_fields.tucso = 22205330213cSSepherosa Ziehau hdr_len + offsetof(struct udphdr, uh_sum); 22215330213cSSepherosa Ziehau *txd_upper |= E1000_TXD_POPTS_TXSM << 8; 22225330213cSSepherosa Ziehau } 22235330213cSSepherosa Ziehau 22245330213cSSepherosa Ziehau *txd_lower = E1000_TXD_CMD_DEXT | /* Extended descr type */ 22255330213cSSepherosa Ziehau E1000_TXD_DTYP_D; /* Data descr */ 22265330213cSSepherosa Ziehau 22275330213cSSepherosa Ziehau /* Save the information for this csum offloading context */ 22285330213cSSepherosa Ziehau sc->csum_ehlen = ehdrlen; 22295330213cSSepherosa Ziehau sc->csum_iphlen = ip_hlen; 22305330213cSSepherosa Ziehau sc->csum_flags = csum_flags; 22315330213cSSepherosa Ziehau sc->csum_txd_upper = *txd_upper; 22325330213cSSepherosa Ziehau sc->csum_txd_lower = *txd_lower; 22335330213cSSepherosa Ziehau 22345330213cSSepherosa Ziehau TXD->tcp_seg_setup.data = htole32(0); 22355330213cSSepherosa Ziehau TXD->cmd_and_length = 22365330213cSSepherosa Ziehau htole32(E1000_TXD_CMD_IFCS | E1000_TXD_CMD_DEXT | cmd); 22375330213cSSepherosa Ziehau 22385330213cSSepherosa Ziehau if (++curr_txd == sc->num_tx_desc) 22395330213cSSepherosa Ziehau curr_txd = 0; 22405330213cSSepherosa Ziehau 22415330213cSSepherosa Ziehau KKASSERT(sc->num_tx_desc_avail > 0); 22425330213cSSepherosa Ziehau sc->num_tx_desc_avail--; 22435330213cSSepherosa Ziehau 22445330213cSSepherosa Ziehau sc->next_avail_tx_desc = curr_txd; 22455330213cSSepherosa Ziehau return 1; 22465330213cSSepherosa Ziehau } 22475330213cSSepherosa Ziehau 22485330213cSSepherosa Ziehau static int 22495330213cSSepherosa Ziehau emx_txcsum_pullup(struct emx_softc *sc, struct mbuf **m0) 22505330213cSSepherosa Ziehau { 22515330213cSSepherosa Ziehau struct mbuf *m = *m0; 22525330213cSSepherosa Ziehau struct ether_header *eh; 22535330213cSSepherosa Ziehau int len; 22545330213cSSepherosa Ziehau 22555330213cSSepherosa Ziehau sc->tx_csum_try_pullup++; 22565330213cSSepherosa Ziehau 22575330213cSSepherosa Ziehau len = ETHER_HDR_LEN + EMX_IPVHL_SIZE; 22585330213cSSepherosa Ziehau 22595330213cSSepherosa Ziehau if (__predict_false(!M_WRITABLE(m))) { 22605330213cSSepherosa Ziehau if (__predict_false(m->m_len < ETHER_HDR_LEN)) { 22615330213cSSepherosa Ziehau sc->tx_csum_drop1++; 22625330213cSSepherosa Ziehau m_freem(m); 22635330213cSSepherosa Ziehau *m0 = NULL; 22645330213cSSepherosa Ziehau return ENOBUFS; 22655330213cSSepherosa Ziehau } 22665330213cSSepherosa Ziehau eh = mtod(m, struct ether_header *); 22675330213cSSepherosa Ziehau 22685330213cSSepherosa Ziehau if (eh->ether_type == htons(ETHERTYPE_VLAN)) 22695330213cSSepherosa Ziehau len += EVL_ENCAPLEN; 22705330213cSSepherosa Ziehau 22713752657eSSepherosa Ziehau if (m->m_len < len) { 22725330213cSSepherosa Ziehau sc->tx_csum_drop2++; 22735330213cSSepherosa Ziehau m_freem(m); 22745330213cSSepherosa Ziehau *m0 = NULL; 22755330213cSSepherosa Ziehau return ENOBUFS; 22765330213cSSepherosa Ziehau } 22775330213cSSepherosa Ziehau return 0; 22785330213cSSepherosa Ziehau } 22795330213cSSepherosa Ziehau 22805330213cSSepherosa Ziehau if (__predict_false(m->m_len < ETHER_HDR_LEN)) { 22815330213cSSepherosa Ziehau sc->tx_csum_pullup1++; 22825330213cSSepherosa Ziehau m = m_pullup(m, ETHER_HDR_LEN); 22835330213cSSepherosa Ziehau if (m == NULL) { 22845330213cSSepherosa Ziehau sc->tx_csum_pullup1_failed++; 22855330213cSSepherosa Ziehau *m0 = NULL; 22865330213cSSepherosa Ziehau return ENOBUFS; 22875330213cSSepherosa Ziehau } 22885330213cSSepherosa Ziehau *m0 = m; 22895330213cSSepherosa Ziehau } 22905330213cSSepherosa Ziehau eh = mtod(m, struct ether_header *); 22915330213cSSepherosa Ziehau 22925330213cSSepherosa Ziehau if (eh->ether_type == htons(ETHERTYPE_VLAN)) 22935330213cSSepherosa Ziehau len += EVL_ENCAPLEN; 22945330213cSSepherosa Ziehau 22953752657eSSepherosa Ziehau if (m->m_len < len) { 22965330213cSSepherosa Ziehau sc->tx_csum_pullup2++; 22975330213cSSepherosa Ziehau m = m_pullup(m, len); 22985330213cSSepherosa Ziehau if (m == NULL) { 22995330213cSSepherosa Ziehau sc->tx_csum_pullup2_failed++; 23005330213cSSepherosa Ziehau *m0 = NULL; 23015330213cSSepherosa Ziehau return ENOBUFS; 23025330213cSSepherosa Ziehau } 23035330213cSSepherosa Ziehau *m0 = m; 23045330213cSSepherosa Ziehau } 23055330213cSSepherosa Ziehau return 0; 23065330213cSSepherosa Ziehau } 23075330213cSSepherosa Ziehau 23085330213cSSepherosa Ziehau static void 23095330213cSSepherosa Ziehau emx_txeof(struct emx_softc *sc) 23105330213cSSepherosa Ziehau { 23115330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 2312323e5ecdSSepherosa Ziehau struct emx_txbuf *tx_buffer; 23135330213cSSepherosa Ziehau int first, num_avail; 23145330213cSSepherosa Ziehau 23155330213cSSepherosa Ziehau if (sc->tx_dd_head == sc->tx_dd_tail) 23165330213cSSepherosa Ziehau return; 23175330213cSSepherosa Ziehau 23185330213cSSepherosa Ziehau if (sc->num_tx_desc_avail == sc->num_tx_desc) 23195330213cSSepherosa Ziehau return; 23205330213cSSepherosa Ziehau 23215330213cSSepherosa Ziehau num_avail = sc->num_tx_desc_avail; 23225330213cSSepherosa Ziehau first = sc->next_tx_to_clean; 23235330213cSSepherosa Ziehau 23245330213cSSepherosa Ziehau while (sc->tx_dd_head != sc->tx_dd_tail) { 23255330213cSSepherosa Ziehau int dd_idx = sc->tx_dd[sc->tx_dd_head]; 232670172a73SSepherosa Ziehau struct e1000_tx_desc *tx_desc; 23275330213cSSepherosa Ziehau 23285330213cSSepherosa Ziehau tx_desc = &sc->tx_desc_base[dd_idx]; 23295330213cSSepherosa Ziehau if (tx_desc->upper.fields.status & E1000_TXD_STAT_DD) { 23305330213cSSepherosa Ziehau EMX_INC_TXDD_IDX(sc->tx_dd_head); 23315330213cSSepherosa Ziehau 23325330213cSSepherosa Ziehau if (++dd_idx == sc->num_tx_desc) 23335330213cSSepherosa Ziehau dd_idx = 0; 23345330213cSSepherosa Ziehau 23355330213cSSepherosa Ziehau while (first != dd_idx) { 23365330213cSSepherosa Ziehau logif(pkt_txclean); 23375330213cSSepherosa Ziehau 23385330213cSSepherosa Ziehau num_avail++; 23395330213cSSepherosa Ziehau 2340323e5ecdSSepherosa Ziehau tx_buffer = &sc->tx_buf[first]; 23415330213cSSepherosa Ziehau if (tx_buffer->m_head) { 23425330213cSSepherosa Ziehau ifp->if_opackets++; 23435330213cSSepherosa Ziehau bus_dmamap_unload(sc->txtag, 23445330213cSSepherosa Ziehau tx_buffer->map); 23455330213cSSepherosa Ziehau m_freem(tx_buffer->m_head); 23465330213cSSepherosa Ziehau tx_buffer->m_head = NULL; 23475330213cSSepherosa Ziehau } 23485330213cSSepherosa Ziehau 23495330213cSSepherosa Ziehau if (++first == sc->num_tx_desc) 23505330213cSSepherosa Ziehau first = 0; 23515330213cSSepherosa Ziehau } 23525330213cSSepherosa Ziehau } else { 23535330213cSSepherosa Ziehau break; 23545330213cSSepherosa Ziehau } 23555330213cSSepherosa Ziehau } 23565330213cSSepherosa Ziehau sc->next_tx_to_clean = first; 23575330213cSSepherosa Ziehau sc->num_tx_desc_avail = num_avail; 23585330213cSSepherosa Ziehau 23595330213cSSepherosa Ziehau if (sc->tx_dd_head == sc->tx_dd_tail) { 23605330213cSSepherosa Ziehau sc->tx_dd_head = 0; 23615330213cSSepherosa Ziehau sc->tx_dd_tail = 0; 23625330213cSSepherosa Ziehau } 23635330213cSSepherosa Ziehau 23645330213cSSepherosa Ziehau if (!EMX_IS_OACTIVE(sc)) { 23655330213cSSepherosa Ziehau ifp->if_flags &= ~IFF_OACTIVE; 23665330213cSSepherosa Ziehau 23675330213cSSepherosa Ziehau /* All clean, turn off the timer */ 23685330213cSSepherosa Ziehau if (sc->num_tx_desc_avail == sc->num_tx_desc) 23695330213cSSepherosa Ziehau ifp->if_timer = 0; 23705330213cSSepherosa Ziehau } 23715330213cSSepherosa Ziehau } 23725330213cSSepherosa Ziehau 23735330213cSSepherosa Ziehau static void 23745330213cSSepherosa Ziehau emx_tx_collect(struct emx_softc *sc) 23755330213cSSepherosa Ziehau { 23765330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 2377323e5ecdSSepherosa Ziehau struct emx_txbuf *tx_buffer; 23785330213cSSepherosa Ziehau int tdh, first, num_avail, dd_idx = -1; 23795330213cSSepherosa Ziehau 23805330213cSSepherosa Ziehau if (sc->num_tx_desc_avail == sc->num_tx_desc) 23815330213cSSepherosa Ziehau return; 23825330213cSSepherosa Ziehau 23835330213cSSepherosa Ziehau tdh = E1000_READ_REG(&sc->hw, E1000_TDH(0)); 23845330213cSSepherosa Ziehau if (tdh == sc->next_tx_to_clean) 23855330213cSSepherosa Ziehau return; 23865330213cSSepherosa Ziehau 23875330213cSSepherosa Ziehau if (sc->tx_dd_head != sc->tx_dd_tail) 23885330213cSSepherosa Ziehau dd_idx = sc->tx_dd[sc->tx_dd_head]; 23895330213cSSepherosa Ziehau 23905330213cSSepherosa Ziehau num_avail = sc->num_tx_desc_avail; 23915330213cSSepherosa Ziehau first = sc->next_tx_to_clean; 23925330213cSSepherosa Ziehau 23935330213cSSepherosa Ziehau while (first != tdh) { 23945330213cSSepherosa Ziehau logif(pkt_txclean); 23955330213cSSepherosa Ziehau 23965330213cSSepherosa Ziehau num_avail++; 23975330213cSSepherosa Ziehau 2398323e5ecdSSepherosa Ziehau tx_buffer = &sc->tx_buf[first]; 23995330213cSSepherosa Ziehau if (tx_buffer->m_head) { 24005330213cSSepherosa Ziehau ifp->if_opackets++; 24015330213cSSepherosa Ziehau bus_dmamap_unload(sc->txtag, 24025330213cSSepherosa Ziehau tx_buffer->map); 24035330213cSSepherosa Ziehau m_freem(tx_buffer->m_head); 24045330213cSSepherosa Ziehau tx_buffer->m_head = NULL; 24055330213cSSepherosa Ziehau } 24065330213cSSepherosa Ziehau 24075330213cSSepherosa Ziehau if (first == dd_idx) { 24085330213cSSepherosa Ziehau EMX_INC_TXDD_IDX(sc->tx_dd_head); 24095330213cSSepherosa Ziehau if (sc->tx_dd_head == sc->tx_dd_tail) { 24105330213cSSepherosa Ziehau sc->tx_dd_head = 0; 24115330213cSSepherosa Ziehau sc->tx_dd_tail = 0; 24125330213cSSepherosa Ziehau dd_idx = -1; 24135330213cSSepherosa Ziehau } else { 24145330213cSSepherosa Ziehau dd_idx = sc->tx_dd[sc->tx_dd_head]; 24155330213cSSepherosa Ziehau } 24165330213cSSepherosa Ziehau } 24175330213cSSepherosa Ziehau 24185330213cSSepherosa Ziehau if (++first == sc->num_tx_desc) 24195330213cSSepherosa Ziehau first = 0; 24205330213cSSepherosa Ziehau } 24215330213cSSepherosa Ziehau sc->next_tx_to_clean = first; 24225330213cSSepherosa Ziehau sc->num_tx_desc_avail = num_avail; 24235330213cSSepherosa Ziehau 24245330213cSSepherosa Ziehau if (!EMX_IS_OACTIVE(sc)) { 24255330213cSSepherosa Ziehau ifp->if_flags &= ~IFF_OACTIVE; 24265330213cSSepherosa Ziehau 24275330213cSSepherosa Ziehau /* All clean, turn off the timer */ 24285330213cSSepherosa Ziehau if (sc->num_tx_desc_avail == sc->num_tx_desc) 24295330213cSSepherosa Ziehau ifp->if_timer = 0; 24305330213cSSepherosa Ziehau } 24315330213cSSepherosa Ziehau } 24325330213cSSepherosa Ziehau 24335330213cSSepherosa Ziehau /* 24345330213cSSepherosa Ziehau * When Link is lost sometimes there is work still in the TX ring 24355330213cSSepherosa Ziehau * which will result in a watchdog, rather than allow that do an 24365330213cSSepherosa Ziehau * attempted cleanup and then reinit here. Note that this has been 24375330213cSSepherosa Ziehau * seens mostly with fiber adapters. 24385330213cSSepherosa Ziehau */ 24395330213cSSepherosa Ziehau static void 24405330213cSSepherosa Ziehau emx_tx_purge(struct emx_softc *sc) 24415330213cSSepherosa Ziehau { 24425330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 24435330213cSSepherosa Ziehau 24445330213cSSepherosa Ziehau if (!sc->link_active && ifp->if_timer) { 24455330213cSSepherosa Ziehau emx_tx_collect(sc); 24465330213cSSepherosa Ziehau if (ifp->if_timer) { 24475330213cSSepherosa Ziehau if_printf(ifp, "Link lost, TX pending, reinit\n"); 24485330213cSSepherosa Ziehau ifp->if_timer = 0; 24495330213cSSepherosa Ziehau emx_init(sc); 24505330213cSSepherosa Ziehau } 24515330213cSSepherosa Ziehau } 24525330213cSSepherosa Ziehau } 24535330213cSSepherosa Ziehau 24545330213cSSepherosa Ziehau static int 2455c39e3a1fSSepherosa Ziehau emx_newbuf(struct emx_softc *sc, struct emx_rxdata *rdata, int i, int init) 24565330213cSSepherosa Ziehau { 24575330213cSSepherosa Ziehau struct mbuf *m; 24585330213cSSepherosa Ziehau bus_dma_segment_t seg; 24595330213cSSepherosa Ziehau bus_dmamap_t map; 2460323e5ecdSSepherosa Ziehau struct emx_rxbuf *rx_buffer; 24615330213cSSepherosa Ziehau int error, nseg; 24625330213cSSepherosa Ziehau 24635330213cSSepherosa Ziehau m = m_getcl(init ? MB_WAIT : MB_DONTWAIT, MT_DATA, M_PKTHDR); 24645330213cSSepherosa Ziehau if (m == NULL) { 2465c39e3a1fSSepherosa Ziehau rdata->mbuf_cluster_failed++; 24665330213cSSepherosa Ziehau if (init) { 24675330213cSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, 24685330213cSSepherosa Ziehau "Unable to allocate RX mbuf\n"); 24695330213cSSepherosa Ziehau } 24705330213cSSepherosa Ziehau return (ENOBUFS); 24715330213cSSepherosa Ziehau } 24725330213cSSepherosa Ziehau m->m_len = m->m_pkthdr.len = MCLBYTES; 24735330213cSSepherosa Ziehau 24745330213cSSepherosa Ziehau if (sc->max_frame_size <= MCLBYTES - ETHER_ALIGN) 24755330213cSSepherosa Ziehau m_adj(m, ETHER_ALIGN); 24765330213cSSepherosa Ziehau 2477c39e3a1fSSepherosa Ziehau error = bus_dmamap_load_mbuf_segment(rdata->rxtag, 2478c39e3a1fSSepherosa Ziehau rdata->rx_sparemap, m, 24795330213cSSepherosa Ziehau &seg, 1, &nseg, BUS_DMA_NOWAIT); 24805330213cSSepherosa Ziehau if (error) { 24815330213cSSepherosa Ziehau m_freem(m); 24825330213cSSepherosa Ziehau if (init) { 24835330213cSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, 24845330213cSSepherosa Ziehau "Unable to load RX mbuf\n"); 24855330213cSSepherosa Ziehau } 24865330213cSSepherosa Ziehau return (error); 24875330213cSSepherosa Ziehau } 24885330213cSSepherosa Ziehau 2489323e5ecdSSepherosa Ziehau rx_buffer = &rdata->rx_buf[i]; 24905330213cSSepherosa Ziehau if (rx_buffer->m_head != NULL) 2491c39e3a1fSSepherosa Ziehau bus_dmamap_unload(rdata->rxtag, rx_buffer->map); 24925330213cSSepherosa Ziehau 24935330213cSSepherosa Ziehau map = rx_buffer->map; 2494c39e3a1fSSepherosa Ziehau rx_buffer->map = rdata->rx_sparemap; 2495c39e3a1fSSepherosa Ziehau rdata->rx_sparemap = map; 24965330213cSSepherosa Ziehau 24975330213cSSepherosa Ziehau rx_buffer->m_head = m; 2498235b9d30SSepherosa Ziehau rx_buffer->paddr = seg.ds_addr; 24995330213cSSepherosa Ziehau 2500235b9d30SSepherosa Ziehau emx_setup_rxdesc(&rdata->rx_desc[i], rx_buffer); 25015330213cSSepherosa Ziehau return (0); 25025330213cSSepherosa Ziehau } 25035330213cSSepherosa Ziehau 25045330213cSSepherosa Ziehau static int 2505c39e3a1fSSepherosa Ziehau emx_create_rx_ring(struct emx_softc *sc, struct emx_rxdata *rdata) 25065330213cSSepherosa Ziehau { 25075330213cSSepherosa Ziehau device_t dev = sc->dev; 2508323e5ecdSSepherosa Ziehau struct emx_rxbuf *rx_buffer; 2509b4d8c36bSSepherosa Ziehau int i, error, rsize, nrxd; 2510bdca134fSSepherosa Ziehau 2511bdca134fSSepherosa Ziehau /* 2512bdca134fSSepherosa Ziehau * Validate number of receive descriptors. It must not exceed 2513bdca134fSSepherosa Ziehau * hardware maximum, and must be multiple of E1000_DBA_ALIGN. 2514bdca134fSSepherosa Ziehau */ 2515b4d8c36bSSepherosa Ziehau nrxd = device_getenv_int(dev, "rxd", emx_rxd); 2516b4d8c36bSSepherosa Ziehau if ((nrxd * sizeof(emx_rxdesc_t)) % EMX_DBA_ALIGN != 0 || 2517b4d8c36bSSepherosa Ziehau nrxd > EMX_MAX_RXD || nrxd < EMX_MIN_RXD) { 2518bdca134fSSepherosa Ziehau device_printf(dev, "Using %d RX descriptors instead of %d!\n", 2519b4d8c36bSSepherosa Ziehau EMX_DEFAULT_RXD, nrxd); 2520c39e3a1fSSepherosa Ziehau rdata->num_rx_desc = EMX_DEFAULT_RXD; 2521bdca134fSSepherosa Ziehau } else { 2522b4d8c36bSSepherosa Ziehau rdata->num_rx_desc = nrxd; 2523bdca134fSSepherosa Ziehau } 2524bdca134fSSepherosa Ziehau 2525bdca134fSSepherosa Ziehau /* 2526bdca134fSSepherosa Ziehau * Allocate Receive Descriptor ring 2527bdca134fSSepherosa Ziehau */ 2528235b9d30SSepherosa Ziehau rsize = roundup2(rdata->num_rx_desc * sizeof(emx_rxdesc_t), 2529bdca134fSSepherosa Ziehau EMX_DBA_ALIGN); 2530235b9d30SSepherosa Ziehau rdata->rx_desc = bus_dmamem_coherent_any(sc->parent_dtag, 2531a596084cSSepherosa Ziehau EMX_DBA_ALIGN, rsize, BUS_DMA_WAITOK, 2532c39e3a1fSSepherosa Ziehau &rdata->rx_desc_dtag, &rdata->rx_desc_dmap, 2533c39e3a1fSSepherosa Ziehau &rdata->rx_desc_paddr); 2534235b9d30SSepherosa Ziehau if (rdata->rx_desc == NULL) { 2535bdca134fSSepherosa Ziehau device_printf(dev, "Unable to allocate rx_desc memory\n"); 2536a596084cSSepherosa Ziehau return ENOMEM; 2537bdca134fSSepherosa Ziehau } 25385330213cSSepherosa Ziehau 2539323e5ecdSSepherosa Ziehau rdata->rx_buf = kmalloc(sizeof(struct emx_rxbuf) * rdata->num_rx_desc, 25405330213cSSepherosa Ziehau M_DEVBUF, M_WAITOK | M_ZERO); 25415330213cSSepherosa Ziehau 25425330213cSSepherosa Ziehau /* 25435330213cSSepherosa Ziehau * Create DMA tag for rx buffers 25445330213cSSepherosa Ziehau */ 25455330213cSSepherosa Ziehau error = bus_dma_tag_create(sc->parent_dtag, /* parent */ 25465330213cSSepherosa Ziehau 1, 0, /* alignment, bounds */ 25475330213cSSepherosa Ziehau BUS_SPACE_MAXADDR, /* lowaddr */ 25485330213cSSepherosa Ziehau BUS_SPACE_MAXADDR, /* highaddr */ 25495330213cSSepherosa Ziehau NULL, NULL, /* filter, filterarg */ 25505330213cSSepherosa Ziehau MCLBYTES, /* maxsize */ 25515330213cSSepherosa Ziehau 1, /* nsegments */ 25525330213cSSepherosa Ziehau MCLBYTES, /* maxsegsize */ 25535330213cSSepherosa Ziehau BUS_DMA_WAITOK | BUS_DMA_ALLOCNOW, /* flags */ 2554c39e3a1fSSepherosa Ziehau &rdata->rxtag); 25555330213cSSepherosa Ziehau if (error) { 25565330213cSSepherosa Ziehau device_printf(dev, "Unable to allocate RX DMA tag\n"); 2557323e5ecdSSepherosa Ziehau kfree(rdata->rx_buf, M_DEVBUF); 2558323e5ecdSSepherosa Ziehau rdata->rx_buf = NULL; 25595330213cSSepherosa Ziehau return error; 25605330213cSSepherosa Ziehau } 25615330213cSSepherosa Ziehau 25625330213cSSepherosa Ziehau /* 25635330213cSSepherosa Ziehau * Create spare DMA map for rx buffers 25645330213cSSepherosa Ziehau */ 2565c39e3a1fSSepherosa Ziehau error = bus_dmamap_create(rdata->rxtag, BUS_DMA_WAITOK, 2566c39e3a1fSSepherosa Ziehau &rdata->rx_sparemap); 25675330213cSSepherosa Ziehau if (error) { 25685330213cSSepherosa Ziehau device_printf(dev, "Unable to create spare RX DMA map\n"); 2569c39e3a1fSSepherosa Ziehau bus_dma_tag_destroy(rdata->rxtag); 2570323e5ecdSSepherosa Ziehau kfree(rdata->rx_buf, M_DEVBUF); 2571323e5ecdSSepherosa Ziehau rdata->rx_buf = NULL; 25725330213cSSepherosa Ziehau return error; 25735330213cSSepherosa Ziehau } 25745330213cSSepherosa Ziehau 25755330213cSSepherosa Ziehau /* 25765330213cSSepherosa Ziehau * Create DMA maps for rx buffers 25775330213cSSepherosa Ziehau */ 2578c39e3a1fSSepherosa Ziehau for (i = 0; i < rdata->num_rx_desc; i++) { 2579323e5ecdSSepherosa Ziehau rx_buffer = &rdata->rx_buf[i]; 25805330213cSSepherosa Ziehau 2581c39e3a1fSSepherosa Ziehau error = bus_dmamap_create(rdata->rxtag, BUS_DMA_WAITOK, 25825330213cSSepherosa Ziehau &rx_buffer->map); 25835330213cSSepherosa Ziehau if (error) { 25845330213cSSepherosa Ziehau device_printf(dev, "Unable to create RX DMA map\n"); 2585c39e3a1fSSepherosa Ziehau emx_destroy_rx_ring(sc, rdata, i); 25865330213cSSepherosa Ziehau return error; 25875330213cSSepherosa Ziehau } 25885330213cSSepherosa Ziehau } 25895330213cSSepherosa Ziehau return (0); 25905330213cSSepherosa Ziehau } 25915330213cSSepherosa Ziehau 2592c39e3a1fSSepherosa Ziehau static void 2593c39e3a1fSSepherosa Ziehau emx_free_rx_ring(struct emx_softc *sc, struct emx_rxdata *rdata) 2594c39e3a1fSSepherosa Ziehau { 2595c39e3a1fSSepherosa Ziehau int i; 2596c39e3a1fSSepherosa Ziehau 2597c39e3a1fSSepherosa Ziehau for (i = 0; i < rdata->num_rx_desc; i++) { 2598323e5ecdSSepherosa Ziehau struct emx_rxbuf *rx_buffer = &rdata->rx_buf[i]; 2599c39e3a1fSSepherosa Ziehau 2600c39e3a1fSSepherosa Ziehau if (rx_buffer->m_head != NULL) { 2601c39e3a1fSSepherosa Ziehau bus_dmamap_unload(rdata->rxtag, rx_buffer->map); 2602c39e3a1fSSepherosa Ziehau m_freem(rx_buffer->m_head); 2603c39e3a1fSSepherosa Ziehau rx_buffer->m_head = NULL; 2604c39e3a1fSSepherosa Ziehau } 2605c39e3a1fSSepherosa Ziehau } 2606c39e3a1fSSepherosa Ziehau 2607c39e3a1fSSepherosa Ziehau if (rdata->fmp != NULL) 2608c39e3a1fSSepherosa Ziehau m_freem(rdata->fmp); 2609c39e3a1fSSepherosa Ziehau rdata->fmp = NULL; 2610c39e3a1fSSepherosa Ziehau rdata->lmp = NULL; 2611c39e3a1fSSepherosa Ziehau } 2612c39e3a1fSSepherosa Ziehau 26135330213cSSepherosa Ziehau static int 2614c39e3a1fSSepherosa Ziehau emx_init_rx_ring(struct emx_softc *sc, struct emx_rxdata *rdata) 26155330213cSSepherosa Ziehau { 26165330213cSSepherosa Ziehau int i, error; 26175330213cSSepherosa Ziehau 26185330213cSSepherosa Ziehau /* Reset descriptor ring */ 2619235b9d30SSepherosa Ziehau bzero(rdata->rx_desc, sizeof(emx_rxdesc_t) * rdata->num_rx_desc); 26205330213cSSepherosa Ziehau 26215330213cSSepherosa Ziehau /* Allocate new ones. */ 2622c39e3a1fSSepherosa Ziehau for (i = 0; i < rdata->num_rx_desc; i++) { 2623c39e3a1fSSepherosa Ziehau error = emx_newbuf(sc, rdata, i, 1); 26245330213cSSepherosa Ziehau if (error) 26255330213cSSepherosa Ziehau return (error); 26265330213cSSepherosa Ziehau } 26275330213cSSepherosa Ziehau 26285330213cSSepherosa Ziehau /* Setup our descriptor pointers */ 2629c39e3a1fSSepherosa Ziehau rdata->next_rx_desc_to_check = 0; 26305330213cSSepherosa Ziehau 26315330213cSSepherosa Ziehau return (0); 26325330213cSSepherosa Ziehau } 26335330213cSSepherosa Ziehau 26345330213cSSepherosa Ziehau static void 26355330213cSSepherosa Ziehau emx_init_rx_unit(struct emx_softc *sc) 26365330213cSSepherosa Ziehau { 26375330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 26385330213cSSepherosa Ziehau uint64_t bus_addr; 26392d0e5700SSepherosa Ziehau uint32_t rctl, itr, rfctl; 26403f939c23SSepherosa Ziehau int i; 26415330213cSSepherosa Ziehau 26425330213cSSepherosa Ziehau /* 26435330213cSSepherosa Ziehau * Make sure receives are disabled while setting 26445330213cSSepherosa Ziehau * up the descriptor ring 26455330213cSSepherosa Ziehau */ 26465330213cSSepherosa Ziehau rctl = E1000_READ_REG(&sc->hw, E1000_RCTL); 26475330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RCTL, rctl & ~E1000_RCTL_EN); 26485330213cSSepherosa Ziehau 26495330213cSSepherosa Ziehau /* 26505330213cSSepherosa Ziehau * Set the interrupt throttling rate. Value is calculated 26515330213cSSepherosa Ziehau * as ITR = 1 / (INT_THROTTLE_CEIL * 256ns) 26525330213cSSepherosa Ziehau */ 26532d0e5700SSepherosa Ziehau if (sc->int_throttle_ceil) 26542d0e5700SSepherosa Ziehau itr = 1000000000 / 256 / sc->int_throttle_ceil; 26552d0e5700SSepherosa Ziehau else 26562d0e5700SSepherosa Ziehau itr = 0; 26572d0e5700SSepherosa Ziehau emx_set_itr(sc, itr); 26585330213cSSepherosa Ziehau 2659235b9d30SSepherosa Ziehau /* Use extended RX descriptor */ 2660235b9d30SSepherosa Ziehau rfctl = E1000_RFCTL_EXTEN; 2661235b9d30SSepherosa Ziehau 26625330213cSSepherosa Ziehau /* Disable accelerated ackknowledge */ 2663235b9d30SSepherosa Ziehau if (sc->hw.mac.type == e1000_82574) 2664235b9d30SSepherosa Ziehau rfctl |= E1000_RFCTL_ACK_DIS; 2665235b9d30SSepherosa Ziehau 2666235b9d30SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RFCTL, rfctl); 26675330213cSSepherosa Ziehau 266865c7a6afSSepherosa Ziehau /* 266965c7a6afSSepherosa Ziehau * Receive Checksum Offload for TCP and UDP 267065c7a6afSSepherosa Ziehau * 267165c7a6afSSepherosa Ziehau * Checksum offloading is also enabled if multiple receive 267265c7a6afSSepherosa Ziehau * queue is to be supported, since we need it to figure out 267365c7a6afSSepherosa Ziehau * packet type. 267465c7a6afSSepherosa Ziehau */ 26758434a83bSSepherosa Ziehau if (ifp->if_capenable & (IFCAP_RSS | IFCAP_RXCSUM)) { 26762d0e5700SSepherosa Ziehau uint32_t rxcsum; 26772d0e5700SSepherosa Ziehau 26785330213cSSepherosa Ziehau rxcsum = E1000_READ_REG(&sc->hw, E1000_RXCSUM); 26793f939c23SSepherosa Ziehau 26803f939c23SSepherosa Ziehau /* 26813f939c23SSepherosa Ziehau * NOTE: 26823f939c23SSepherosa Ziehau * PCSD must be enabled to enable multiple 26833f939c23SSepherosa Ziehau * receive queues. 26843f939c23SSepherosa Ziehau */ 26853f939c23SSepherosa Ziehau rxcsum |= E1000_RXCSUM_IPOFL | E1000_RXCSUM_TUOFL | 26863f939c23SSepherosa Ziehau E1000_RXCSUM_PCSD; 26875330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RXCSUM, rxcsum); 26885330213cSSepherosa Ziehau } 26895330213cSSepherosa Ziehau 26905330213cSSepherosa Ziehau /* 269165c7a6afSSepherosa Ziehau * Configure multiple receive queue (RSS) 269265c7a6afSSepherosa Ziehau */ 26938434a83bSSepherosa Ziehau if (ifp->if_capenable & IFCAP_RSS) { 269489d8e73dSSepherosa Ziehau uint8_t key[EMX_NRSSRK * EMX_RSSRK_SIZE]; 269589d8e73dSSepherosa Ziehau uint32_t reta; 269689d8e73dSSepherosa Ziehau 269789d8e73dSSepherosa Ziehau KASSERT(sc->rx_ring_inuse == EMX_NRX_RING, 269889d8e73dSSepherosa Ziehau ("invalid number of RX ring (%d)", 269989d8e73dSSepherosa Ziehau sc->rx_ring_inuse)); 270089d8e73dSSepherosa Ziehau 270165c7a6afSSepherosa Ziehau /* 27023f939c23SSepherosa Ziehau * NOTE: 27033f939c23SSepherosa Ziehau * When we reach here, RSS has already been disabled 27043f939c23SSepherosa Ziehau * in emx_stop(), so we could safely configure RSS key 27053f939c23SSepherosa Ziehau * and redirect table. 27063f939c23SSepherosa Ziehau */ 27073f939c23SSepherosa Ziehau 27083f939c23SSepherosa Ziehau /* 27093f939c23SSepherosa Ziehau * Configure RSS key 27103f939c23SSepherosa Ziehau */ 271189d8e73dSSepherosa Ziehau toeplitz_get_key(key, sizeof(key)); 271289d8e73dSSepherosa Ziehau for (i = 0; i < EMX_NRSSRK; ++i) { 271389d8e73dSSepherosa Ziehau uint32_t rssrk; 271489d8e73dSSepherosa Ziehau 271589d8e73dSSepherosa Ziehau rssrk = EMX_RSSRK_VAL(key, i); 271689d8e73dSSepherosa Ziehau EMX_RSS_DPRINTF(sc, 1, "rssrk%d 0x%08x\n", i, rssrk); 271789d8e73dSSepherosa Ziehau 271889d8e73dSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RSSRK(i), rssrk); 271989d8e73dSSepherosa Ziehau } 27203f939c23SSepherosa Ziehau 27213f939c23SSepherosa Ziehau /* 272289d8e73dSSepherosa Ziehau * Configure RSS redirect table in following fashion: 272389d8e73dSSepherosa Ziehau * (hash & ring_cnt_mask) == rdr_table[(hash & rdr_table_mask)] 27243f939c23SSepherosa Ziehau */ 272589d8e73dSSepherosa Ziehau reta = 0; 272689d8e73dSSepherosa Ziehau for (i = 0; i < EMX_RETA_SIZE; ++i) { 272789d8e73dSSepherosa Ziehau uint32_t q; 272889d8e73dSSepherosa Ziehau 272989d8e73dSSepherosa Ziehau q = (i % sc->rx_ring_inuse) << EMX_RETA_RINGIDX_SHIFT; 273089d8e73dSSepherosa Ziehau reta |= q << (8 * i); 273189d8e73dSSepherosa Ziehau } 273289d8e73dSSepherosa Ziehau EMX_RSS_DPRINTF(sc, 1, "reta 0x%08x\n", reta); 273389d8e73dSSepherosa Ziehau 27343f939c23SSepherosa Ziehau for (i = 0; i < EMX_NRETA; ++i) 27353f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RETA(i), reta); 27363f939c23SSepherosa Ziehau 27373f939c23SSepherosa Ziehau /* 27383f939c23SSepherosa Ziehau * Enable multiple receive queues. 27393f939c23SSepherosa Ziehau * Enable IPv4 RSS standard hash functions. 27403f939c23SSepherosa Ziehau * Disable RSS interrupt. 27413f939c23SSepherosa Ziehau */ 27423f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_MRQC, 27433f939c23SSepherosa Ziehau E1000_MRQC_ENABLE_RSS_2Q | 27443f939c23SSepherosa Ziehau E1000_MRQC_RSS_FIELD_IPV4_TCP | 27453f939c23SSepherosa Ziehau E1000_MRQC_RSS_FIELD_IPV4); 274665c7a6afSSepherosa Ziehau } 27473f939c23SSepherosa Ziehau 27483f939c23SSepherosa Ziehau /* 27495330213cSSepherosa Ziehau * XXX TEMPORARY WORKAROUND: on some systems with 82573 27505330213cSSepherosa Ziehau * long latencies are observed, like Lenovo X60. This 27515330213cSSepherosa Ziehau * change eliminates the problem, but since having positive 27525330213cSSepherosa Ziehau * values in RDTR is a known source of problems on other 27535330213cSSepherosa Ziehau * platforms another solution is being sought. 27545330213cSSepherosa Ziehau */ 27555330213cSSepherosa Ziehau if (emx_82573_workaround && sc->hw.mac.type == e1000_82573) { 27565330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RADV, EMX_RADV_82573); 27575330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDTR, EMX_RDTR_82573); 27585330213cSSepherosa Ziehau } 27595330213cSSepherosa Ziehau 27602d0e5700SSepherosa Ziehau for (i = 0; i < sc->rx_ring_inuse; ++i) { 27612d0e5700SSepherosa Ziehau struct emx_rxdata *rdata = &sc->rx_data[i]; 27622d0e5700SSepherosa Ziehau 27632d0e5700SSepherosa Ziehau /* 27642d0e5700SSepherosa Ziehau * Setup the Base and Length of the Rx Descriptor Ring 27652d0e5700SSepherosa Ziehau */ 27662d0e5700SSepherosa Ziehau bus_addr = rdata->rx_desc_paddr; 27672d0e5700SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDLEN(i), 27682d0e5700SSepherosa Ziehau rdata->num_rx_desc * sizeof(emx_rxdesc_t)); 27692d0e5700SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDBAH(i), 27702d0e5700SSepherosa Ziehau (uint32_t)(bus_addr >> 32)); 27712d0e5700SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDBAL(i), 27722d0e5700SSepherosa Ziehau (uint32_t)bus_addr); 27732d0e5700SSepherosa Ziehau 27745330213cSSepherosa Ziehau /* 27755330213cSSepherosa Ziehau * Setup the HW Rx Head and Tail Descriptor Pointers 27765330213cSSepherosa Ziehau */ 27773f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDH(i), 0); 27783f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDT(i), 27793f939c23SSepherosa Ziehau sc->rx_data[i].num_rx_desc - 1); 27803f939c23SSepherosa Ziehau } 27813f939c23SSepherosa Ziehau 27822d0e5700SSepherosa Ziehau /* Setup the Receive Control Register */ 27832d0e5700SSepherosa Ziehau rctl &= ~(3 << E1000_RCTL_MO_SHIFT); 27842d0e5700SSepherosa Ziehau rctl |= E1000_RCTL_EN | E1000_RCTL_BAM | E1000_RCTL_LBM_NO | 27852d0e5700SSepherosa Ziehau E1000_RCTL_RDMTS_HALF | E1000_RCTL_SECRC | 27862d0e5700SSepherosa Ziehau (sc->hw.mac.mc_filter_type << E1000_RCTL_MO_SHIFT); 27872d0e5700SSepherosa Ziehau 27882d0e5700SSepherosa Ziehau /* Make sure VLAN Filters are off */ 27892d0e5700SSepherosa Ziehau rctl &= ~E1000_RCTL_VFE; 27902d0e5700SSepherosa Ziehau 27912d0e5700SSepherosa Ziehau /* Don't store bad paket */ 27922d0e5700SSepherosa Ziehau rctl &= ~E1000_RCTL_SBP; 27932d0e5700SSepherosa Ziehau 27942d0e5700SSepherosa Ziehau /* MCLBYTES */ 27952d0e5700SSepherosa Ziehau rctl |= E1000_RCTL_SZ_2048; 27962d0e5700SSepherosa Ziehau 27972d0e5700SSepherosa Ziehau if (ifp->if_mtu > ETHERMTU) 27982d0e5700SSepherosa Ziehau rctl |= E1000_RCTL_LPE; 27992d0e5700SSepherosa Ziehau else 28002d0e5700SSepherosa Ziehau rctl &= ~E1000_RCTL_LPE; 28012d0e5700SSepherosa Ziehau 28023f939c23SSepherosa Ziehau /* Enable Receives */ 28033f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RCTL, rctl); 28045330213cSSepherosa Ziehau } 28055330213cSSepherosa Ziehau 28065330213cSSepherosa Ziehau static void 2807c39e3a1fSSepherosa Ziehau emx_destroy_rx_ring(struct emx_softc *sc, struct emx_rxdata *rdata, int ndesc) 28085330213cSSepherosa Ziehau { 2809323e5ecdSSepherosa Ziehau struct emx_rxbuf *rx_buffer; 28105330213cSSepherosa Ziehau int i; 28115330213cSSepherosa Ziehau 2812bdca134fSSepherosa Ziehau /* Free Receive Descriptor ring */ 2813235b9d30SSepherosa Ziehau if (rdata->rx_desc) { 2814c39e3a1fSSepherosa Ziehau bus_dmamap_unload(rdata->rx_desc_dtag, rdata->rx_desc_dmap); 2815235b9d30SSepherosa Ziehau bus_dmamem_free(rdata->rx_desc_dtag, rdata->rx_desc, 2816c39e3a1fSSepherosa Ziehau rdata->rx_desc_dmap); 2817c39e3a1fSSepherosa Ziehau bus_dma_tag_destroy(rdata->rx_desc_dtag); 2818a596084cSSepherosa Ziehau 2819235b9d30SSepherosa Ziehau rdata->rx_desc = NULL; 2820a596084cSSepherosa Ziehau } 2821bdca134fSSepherosa Ziehau 2822323e5ecdSSepherosa Ziehau if (rdata->rx_buf == NULL) 28235330213cSSepherosa Ziehau return; 28245330213cSSepherosa Ziehau 28255330213cSSepherosa Ziehau for (i = 0; i < ndesc; i++) { 2826323e5ecdSSepherosa Ziehau rx_buffer = &rdata->rx_buf[i]; 28275330213cSSepherosa Ziehau 28285330213cSSepherosa Ziehau KKASSERT(rx_buffer->m_head == NULL); 2829c39e3a1fSSepherosa Ziehau bus_dmamap_destroy(rdata->rxtag, rx_buffer->map); 28305330213cSSepherosa Ziehau } 2831c39e3a1fSSepherosa Ziehau bus_dmamap_destroy(rdata->rxtag, rdata->rx_sparemap); 2832c39e3a1fSSepherosa Ziehau bus_dma_tag_destroy(rdata->rxtag); 28335330213cSSepherosa Ziehau 2834323e5ecdSSepherosa Ziehau kfree(rdata->rx_buf, M_DEVBUF); 2835323e5ecdSSepherosa Ziehau rdata->rx_buf = NULL; 28365330213cSSepherosa Ziehau } 28375330213cSSepherosa Ziehau 28385330213cSSepherosa Ziehau static void 2839c39e3a1fSSepherosa Ziehau emx_rxeof(struct emx_softc *sc, int ring_idx, int count) 28405330213cSSepherosa Ziehau { 2841c39e3a1fSSepherosa Ziehau struct emx_rxdata *rdata = &sc->rx_data[ring_idx]; 28425330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 2843235b9d30SSepherosa Ziehau uint32_t staterr; 2844235b9d30SSepherosa Ziehau emx_rxdesc_t *current_desc; 28455330213cSSepherosa Ziehau struct mbuf *mp; 28465330213cSSepherosa Ziehau int i; 28475330213cSSepherosa Ziehau 2848c39e3a1fSSepherosa Ziehau i = rdata->next_rx_desc_to_check; 2849235b9d30SSepherosa Ziehau current_desc = &rdata->rx_desc[i]; 2850235b9d30SSepherosa Ziehau staterr = le32toh(current_desc->rxd_staterr); 28515330213cSSepherosa Ziehau 2852235b9d30SSepherosa Ziehau if (!(staterr & E1000_RXD_STAT_DD)) 28535330213cSSepherosa Ziehau return; 28545330213cSSepherosa Ziehau 2855235b9d30SSepherosa Ziehau while ((staterr & E1000_RXD_STAT_DD) && count != 0) { 28569cc86e17SSepherosa Ziehau struct pktinfo *pi = NULL, pi0; 2857235b9d30SSepherosa Ziehau struct emx_rxbuf *rx_buf = &rdata->rx_buf[i]; 28585330213cSSepherosa Ziehau struct mbuf *m = NULL; 28590acc29d6SSepherosa Ziehau int eop, len; 28605330213cSSepherosa Ziehau 28615330213cSSepherosa Ziehau logif(pkt_receive); 28625330213cSSepherosa Ziehau 2863235b9d30SSepherosa Ziehau mp = rx_buf->m_head; 28645330213cSSepherosa Ziehau 28655330213cSSepherosa Ziehau /* 28665330213cSSepherosa Ziehau * Can't defer bus_dmamap_sync(9) because TBI_ACCEPT 28675330213cSSepherosa Ziehau * needs to access the last received byte in the mbuf. 28685330213cSSepherosa Ziehau */ 2869235b9d30SSepherosa Ziehau bus_dmamap_sync(rdata->rxtag, rx_buf->map, 28705330213cSSepherosa Ziehau BUS_DMASYNC_POSTREAD); 28715330213cSSepherosa Ziehau 28720acc29d6SSepherosa Ziehau len = le16toh(current_desc->rxd_length); 2873235b9d30SSepherosa Ziehau if (staterr & E1000_RXD_STAT_EOP) { 28745330213cSSepherosa Ziehau count--; 28755330213cSSepherosa Ziehau eop = 1; 28765330213cSSepherosa Ziehau } else { 28775330213cSSepherosa Ziehau eop = 0; 28785330213cSSepherosa Ziehau } 28795330213cSSepherosa Ziehau 2880235b9d30SSepherosa Ziehau if (!(staterr & E1000_RXDEXT_ERR_FRAME_ERR_MASK)) { 2881235b9d30SSepherosa Ziehau uint16_t vlan = 0; 28823f939c23SSepherosa Ziehau uint32_t mrq, rss_hash; 28835330213cSSepherosa Ziehau 2884235b9d30SSepherosa Ziehau /* 2885235b9d30SSepherosa Ziehau * Save several necessary information, 2886235b9d30SSepherosa Ziehau * before emx_newbuf() destroy it. 2887235b9d30SSepherosa Ziehau */ 2888235b9d30SSepherosa Ziehau if ((staterr & E1000_RXD_STAT_VP) && eop) 2889235b9d30SSepherosa Ziehau vlan = le16toh(current_desc->rxd_vlan); 2890235b9d30SSepherosa Ziehau 28913f939c23SSepherosa Ziehau mrq = le32toh(current_desc->rxd_mrq); 28923f939c23SSepherosa Ziehau rss_hash = le32toh(current_desc->rxd_rss); 28933f939c23SSepherosa Ziehau 28943f939c23SSepherosa Ziehau EMX_RSS_DPRINTF(sc, 10, 28953f939c23SSepherosa Ziehau "ring%d, mrq 0x%08x, rss_hash 0x%08x\n", 28963f939c23SSepherosa Ziehau ring_idx, mrq, rss_hash); 28973f939c23SSepherosa Ziehau 2898c39e3a1fSSepherosa Ziehau if (emx_newbuf(sc, rdata, i, 0) != 0) { 28995330213cSSepherosa Ziehau ifp->if_iqdrops++; 29005330213cSSepherosa Ziehau goto discard; 29015330213cSSepherosa Ziehau } 29025330213cSSepherosa Ziehau 29035330213cSSepherosa Ziehau /* Assign correct length to the current fragment */ 29045330213cSSepherosa Ziehau mp->m_len = len; 29055330213cSSepherosa Ziehau 2906c39e3a1fSSepherosa Ziehau if (rdata->fmp == NULL) { 29075330213cSSepherosa Ziehau mp->m_pkthdr.len = len; 2908c39e3a1fSSepherosa Ziehau rdata->fmp = mp; /* Store the first mbuf */ 2909c39e3a1fSSepherosa Ziehau rdata->lmp = mp; 29105330213cSSepherosa Ziehau } else { 29115330213cSSepherosa Ziehau /* 29125330213cSSepherosa Ziehau * Chain mbuf's together 29135330213cSSepherosa Ziehau */ 2914c39e3a1fSSepherosa Ziehau rdata->lmp->m_next = mp; 2915c39e3a1fSSepherosa Ziehau rdata->lmp = rdata->lmp->m_next; 2916c39e3a1fSSepherosa Ziehau rdata->fmp->m_pkthdr.len += len; 29175330213cSSepherosa Ziehau } 29185330213cSSepherosa Ziehau 29195330213cSSepherosa Ziehau if (eop) { 2920c39e3a1fSSepherosa Ziehau rdata->fmp->m_pkthdr.rcvif = ifp; 29215330213cSSepherosa Ziehau ifp->if_ipackets++; 29225330213cSSepherosa Ziehau 2923235b9d30SSepherosa Ziehau if (ifp->if_capenable & IFCAP_RXCSUM) 2924235b9d30SSepherosa Ziehau emx_rxcsum(staterr, rdata->fmp); 29255330213cSSepherosa Ziehau 2926235b9d30SSepherosa Ziehau if (staterr & E1000_RXD_STAT_VP) { 2927c39e3a1fSSepherosa Ziehau rdata->fmp->m_pkthdr.ether_vlantag = 2928235b9d30SSepherosa Ziehau vlan; 2929c39e3a1fSSepherosa Ziehau rdata->fmp->m_flags |= M_VLANTAG; 29305330213cSSepherosa Ziehau } 2931c39e3a1fSSepherosa Ziehau m = rdata->fmp; 2932c39e3a1fSSepherosa Ziehau rdata->fmp = NULL; 2933c39e3a1fSSepherosa Ziehau rdata->lmp = NULL; 29343f939c23SSepherosa Ziehau 29359cc86e17SSepherosa Ziehau if (ifp->if_capenable & IFCAP_RSS) { 29369cc86e17SSepherosa Ziehau pi = emx_rssinfo(m, &pi0, mrq, 29379cc86e17SSepherosa Ziehau rss_hash, staterr); 29389cc86e17SSepherosa Ziehau } 29393f939c23SSepherosa Ziehau #ifdef EMX_RSS_DEBUG 29403f939c23SSepherosa Ziehau rdata->rx_pkts++; 29413f939c23SSepherosa Ziehau #endif 29425330213cSSepherosa Ziehau } 29435330213cSSepherosa Ziehau } else { 29445330213cSSepherosa Ziehau ifp->if_ierrors++; 29455330213cSSepherosa Ziehau discard: 2946235b9d30SSepherosa Ziehau emx_setup_rxdesc(current_desc, rx_buf); 2947c39e3a1fSSepherosa Ziehau if (rdata->fmp != NULL) { 2948c39e3a1fSSepherosa Ziehau m_freem(rdata->fmp); 2949c39e3a1fSSepherosa Ziehau rdata->fmp = NULL; 2950c39e3a1fSSepherosa Ziehau rdata->lmp = NULL; 29515330213cSSepherosa Ziehau } 29525330213cSSepherosa Ziehau m = NULL; 29535330213cSSepherosa Ziehau } 29545330213cSSepherosa Ziehau 29555330213cSSepherosa Ziehau if (m != NULL) 2956eda7db08SSepherosa Ziehau ether_input_pkt(ifp, m, pi); 29575330213cSSepherosa Ziehau 29585330213cSSepherosa Ziehau /* Advance our pointers to the next descriptor. */ 2959c39e3a1fSSepherosa Ziehau if (++i == rdata->num_rx_desc) 29605330213cSSepherosa Ziehau i = 0; 2961235b9d30SSepherosa Ziehau 2962235b9d30SSepherosa Ziehau current_desc = &rdata->rx_desc[i]; 2963235b9d30SSepherosa Ziehau staterr = le32toh(current_desc->rxd_staterr); 29645330213cSSepherosa Ziehau } 2965c39e3a1fSSepherosa Ziehau rdata->next_rx_desc_to_check = i; 29665330213cSSepherosa Ziehau 29673f939c23SSepherosa Ziehau /* Advance the E1000's Receive Queue "Tail Pointer". */ 29685330213cSSepherosa Ziehau if (--i < 0) 2969c39e3a1fSSepherosa Ziehau i = rdata->num_rx_desc - 1; 29703f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDT(ring_idx), i); 29715330213cSSepherosa Ziehau } 29725330213cSSepherosa Ziehau 29735330213cSSepherosa Ziehau static void 29745330213cSSepherosa Ziehau emx_enable_intr(struct emx_softc *sc) 29755330213cSSepherosa Ziehau { 29762d0e5700SSepherosa Ziehau uint32_t ims_mask = IMS_ENABLE_MASK; 29772d0e5700SSepherosa Ziehau 29786d435846SSepherosa Ziehau lwkt_serialize_handler_enable(&sc->main_serialize); 29792d0e5700SSepherosa Ziehau 29802d0e5700SSepherosa Ziehau #if 0 29812d0e5700SSepherosa Ziehau if (sc->hw.mac.type == e1000_82574) { 29822d0e5700SSepherosa Ziehau E1000_WRITE_REG(hw, EMX_EIAC, EM_MSIX_MASK); 29832d0e5700SSepherosa Ziehau ims_mask |= EM_MSIX_MASK; 29842d0e5700SSepherosa Ziehau } 29852d0e5700SSepherosa Ziehau #endif 29862d0e5700SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_IMS, ims_mask); 29875330213cSSepherosa Ziehau } 29885330213cSSepherosa Ziehau 29895330213cSSepherosa Ziehau static void 29905330213cSSepherosa Ziehau emx_disable_intr(struct emx_softc *sc) 29915330213cSSepherosa Ziehau { 29922d0e5700SSepherosa Ziehau if (sc->hw.mac.type == e1000_82574) 29932d0e5700SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, EMX_EIAC, 0); 29945330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_IMC, 0xffffffff); 29952d0e5700SSepherosa Ziehau 29966d435846SSepherosa Ziehau lwkt_serialize_handler_disable(&sc->main_serialize); 29975330213cSSepherosa Ziehau } 29985330213cSSepherosa Ziehau 29995330213cSSepherosa Ziehau /* 30005330213cSSepherosa Ziehau * Bit of a misnomer, what this really means is 30015330213cSSepherosa Ziehau * to enable OS management of the system... aka 30025330213cSSepherosa Ziehau * to disable special hardware management features 30035330213cSSepherosa Ziehau */ 30045330213cSSepherosa Ziehau static void 30055330213cSSepherosa Ziehau emx_get_mgmt(struct emx_softc *sc) 30065330213cSSepherosa Ziehau { 30075330213cSSepherosa Ziehau /* A shared code workaround */ 30085330213cSSepherosa Ziehau if (sc->has_manage) { 30095330213cSSepherosa Ziehau int manc2h = E1000_READ_REG(&sc->hw, E1000_MANC2H); 30105330213cSSepherosa Ziehau int manc = E1000_READ_REG(&sc->hw, E1000_MANC); 30115330213cSSepherosa Ziehau 30125330213cSSepherosa Ziehau /* disable hardware interception of ARP */ 30135330213cSSepherosa Ziehau manc &= ~(E1000_MANC_ARP_EN); 30145330213cSSepherosa Ziehau 30155330213cSSepherosa Ziehau /* enable receiving management packets to the host */ 30165330213cSSepherosa Ziehau manc |= E1000_MANC_EN_MNG2HOST; 30175330213cSSepherosa Ziehau #define E1000_MNG2HOST_PORT_623 (1 << 5) 30185330213cSSepherosa Ziehau #define E1000_MNG2HOST_PORT_664 (1 << 6) 30195330213cSSepherosa Ziehau manc2h |= E1000_MNG2HOST_PORT_623; 30205330213cSSepherosa Ziehau manc2h |= E1000_MNG2HOST_PORT_664; 30215330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_MANC2H, manc2h); 30225330213cSSepherosa Ziehau 30235330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_MANC, manc); 30245330213cSSepherosa Ziehau } 30255330213cSSepherosa Ziehau } 30265330213cSSepherosa Ziehau 30275330213cSSepherosa Ziehau /* 30285330213cSSepherosa Ziehau * Give control back to hardware management 30295330213cSSepherosa Ziehau * controller if there is one. 30305330213cSSepherosa Ziehau */ 30315330213cSSepherosa Ziehau static void 30325330213cSSepherosa Ziehau emx_rel_mgmt(struct emx_softc *sc) 30335330213cSSepherosa Ziehau { 30345330213cSSepherosa Ziehau if (sc->has_manage) { 30355330213cSSepherosa Ziehau int manc = E1000_READ_REG(&sc->hw, E1000_MANC); 30365330213cSSepherosa Ziehau 30375330213cSSepherosa Ziehau /* re-enable hardware interception of ARP */ 30385330213cSSepherosa Ziehau manc |= E1000_MANC_ARP_EN; 30395330213cSSepherosa Ziehau manc &= ~E1000_MANC_EN_MNG2HOST; 30405330213cSSepherosa Ziehau 30415330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_MANC, manc); 30425330213cSSepherosa Ziehau } 30435330213cSSepherosa Ziehau } 30445330213cSSepherosa Ziehau 30455330213cSSepherosa Ziehau /* 30465330213cSSepherosa Ziehau * emx_get_hw_control() sets {CTRL_EXT|FWSM}:DRV_LOAD bit. 30475330213cSSepherosa Ziehau * For ASF and Pass Through versions of f/w this means that 30485330213cSSepherosa Ziehau * the driver is loaded. For AMT version (only with 82573) 30495330213cSSepherosa Ziehau * of the f/w this means that the network i/f is open. 30505330213cSSepherosa Ziehau */ 30515330213cSSepherosa Ziehau static void 30525330213cSSepherosa Ziehau emx_get_hw_control(struct emx_softc *sc) 30535330213cSSepherosa Ziehau { 30545330213cSSepherosa Ziehau /* Let firmware know the driver has taken over */ 30552d0e5700SSepherosa Ziehau if (sc->hw.mac.type == e1000_82573) { 30562d0e5700SSepherosa Ziehau uint32_t swsm; 30572d0e5700SSepherosa Ziehau 30585330213cSSepherosa Ziehau swsm = E1000_READ_REG(&sc->hw, E1000_SWSM); 30595330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_SWSM, 30605330213cSSepherosa Ziehau swsm | E1000_SWSM_DRV_LOAD); 30612d0e5700SSepherosa Ziehau } else { 30622d0e5700SSepherosa Ziehau uint32_t ctrl_ext; 30635330213cSSepherosa Ziehau 30645330213cSSepherosa Ziehau ctrl_ext = E1000_READ_REG(&sc->hw, E1000_CTRL_EXT); 30655330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_CTRL_EXT, 30665330213cSSepherosa Ziehau ctrl_ext | E1000_CTRL_EXT_DRV_LOAD); 30675330213cSSepherosa Ziehau } 30682d0e5700SSepherosa Ziehau sc->control_hw = 1; 30695330213cSSepherosa Ziehau } 30705330213cSSepherosa Ziehau 30715330213cSSepherosa Ziehau /* 30725330213cSSepherosa Ziehau * emx_rel_hw_control() resets {CTRL_EXT|FWSM}:DRV_LOAD bit. 30735330213cSSepherosa Ziehau * For ASF and Pass Through versions of f/w this means that the 30745330213cSSepherosa Ziehau * driver is no longer loaded. For AMT version (only with 82573) 30755330213cSSepherosa Ziehau * of the f/w this means that the network i/f is closed. 30765330213cSSepherosa Ziehau */ 30775330213cSSepherosa Ziehau static void 30785330213cSSepherosa Ziehau emx_rel_hw_control(struct emx_softc *sc) 30795330213cSSepherosa Ziehau { 30802d0e5700SSepherosa Ziehau if (!sc->control_hw) 30812d0e5700SSepherosa Ziehau return; 30822d0e5700SSepherosa Ziehau sc->control_hw = 0; 30835330213cSSepherosa Ziehau 30845330213cSSepherosa Ziehau /* Let firmware taken over control of h/w */ 30852d0e5700SSepherosa Ziehau if (sc->hw.mac.type == e1000_82573) { 30862d0e5700SSepherosa Ziehau uint32_t swsm; 30872d0e5700SSepherosa Ziehau 30885330213cSSepherosa Ziehau swsm = E1000_READ_REG(&sc->hw, E1000_SWSM); 30895330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_SWSM, 30905330213cSSepherosa Ziehau swsm & ~E1000_SWSM_DRV_LOAD); 30912d0e5700SSepherosa Ziehau } else { 30922d0e5700SSepherosa Ziehau uint32_t ctrl_ext; 30935330213cSSepherosa Ziehau 30945330213cSSepherosa Ziehau ctrl_ext = E1000_READ_REG(&sc->hw, E1000_CTRL_EXT); 30955330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_CTRL_EXT, 30965330213cSSepherosa Ziehau ctrl_ext & ~E1000_CTRL_EXT_DRV_LOAD); 30975330213cSSepherosa Ziehau } 30985330213cSSepherosa Ziehau } 30995330213cSSepherosa Ziehau 31005330213cSSepherosa Ziehau static int 31015330213cSSepherosa Ziehau emx_is_valid_eaddr(const uint8_t *addr) 31025330213cSSepherosa Ziehau { 31035330213cSSepherosa Ziehau char zero_addr[ETHER_ADDR_LEN] = { 0, 0, 0, 0, 0, 0 }; 31045330213cSSepherosa Ziehau 31055330213cSSepherosa Ziehau if ((addr[0] & 1) || !bcmp(addr, zero_addr, ETHER_ADDR_LEN)) 31065330213cSSepherosa Ziehau return (FALSE); 31075330213cSSepherosa Ziehau 31085330213cSSepherosa Ziehau return (TRUE); 31095330213cSSepherosa Ziehau } 31105330213cSSepherosa Ziehau 31115330213cSSepherosa Ziehau /* 31125330213cSSepherosa Ziehau * Enable PCI Wake On Lan capability 31135330213cSSepherosa Ziehau */ 31145330213cSSepherosa Ziehau void 31155330213cSSepherosa Ziehau emx_enable_wol(device_t dev) 31165330213cSSepherosa Ziehau { 31175330213cSSepherosa Ziehau uint16_t cap, status; 31185330213cSSepherosa Ziehau uint8_t id; 31195330213cSSepherosa Ziehau 31205330213cSSepherosa Ziehau /* First find the capabilities pointer*/ 31215330213cSSepherosa Ziehau cap = pci_read_config(dev, PCIR_CAP_PTR, 2); 31225330213cSSepherosa Ziehau 31235330213cSSepherosa Ziehau /* Read the PM Capabilities */ 31245330213cSSepherosa Ziehau id = pci_read_config(dev, cap, 1); 31255330213cSSepherosa Ziehau if (id != PCIY_PMG) /* Something wrong */ 31265330213cSSepherosa Ziehau return; 31275330213cSSepherosa Ziehau 31285330213cSSepherosa Ziehau /* 31295330213cSSepherosa Ziehau * OK, we have the power capabilities, 31305330213cSSepherosa Ziehau * so now get the status register 31315330213cSSepherosa Ziehau */ 31325330213cSSepherosa Ziehau cap += PCIR_POWER_STATUS; 31335330213cSSepherosa Ziehau status = pci_read_config(dev, cap, 2); 31345330213cSSepherosa Ziehau status |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE; 31355330213cSSepherosa Ziehau pci_write_config(dev, cap, status, 2); 31365330213cSSepherosa Ziehau } 31375330213cSSepherosa Ziehau 31385330213cSSepherosa Ziehau static void 31395330213cSSepherosa Ziehau emx_update_stats(struct emx_softc *sc) 31405330213cSSepherosa Ziehau { 31415330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 31425330213cSSepherosa Ziehau 31435330213cSSepherosa Ziehau if (sc->hw.phy.media_type == e1000_media_type_copper || 31445330213cSSepherosa Ziehau (E1000_READ_REG(&sc->hw, E1000_STATUS) & E1000_STATUS_LU)) { 31455330213cSSepherosa Ziehau sc->stats.symerrs += E1000_READ_REG(&sc->hw, E1000_SYMERRS); 31465330213cSSepherosa Ziehau sc->stats.sec += E1000_READ_REG(&sc->hw, E1000_SEC); 31475330213cSSepherosa Ziehau } 31485330213cSSepherosa Ziehau sc->stats.crcerrs += E1000_READ_REG(&sc->hw, E1000_CRCERRS); 31495330213cSSepherosa Ziehau sc->stats.mpc += E1000_READ_REG(&sc->hw, E1000_MPC); 31505330213cSSepherosa Ziehau sc->stats.scc += E1000_READ_REG(&sc->hw, E1000_SCC); 31515330213cSSepherosa Ziehau sc->stats.ecol += E1000_READ_REG(&sc->hw, E1000_ECOL); 31525330213cSSepherosa Ziehau 31535330213cSSepherosa Ziehau sc->stats.mcc += E1000_READ_REG(&sc->hw, E1000_MCC); 31545330213cSSepherosa Ziehau sc->stats.latecol += E1000_READ_REG(&sc->hw, E1000_LATECOL); 31555330213cSSepherosa Ziehau sc->stats.colc += E1000_READ_REG(&sc->hw, E1000_COLC); 31565330213cSSepherosa Ziehau sc->stats.dc += E1000_READ_REG(&sc->hw, E1000_DC); 31575330213cSSepherosa Ziehau sc->stats.rlec += E1000_READ_REG(&sc->hw, E1000_RLEC); 31585330213cSSepherosa Ziehau sc->stats.xonrxc += E1000_READ_REG(&sc->hw, E1000_XONRXC); 31595330213cSSepherosa Ziehau sc->stats.xontxc += E1000_READ_REG(&sc->hw, E1000_XONTXC); 31605330213cSSepherosa Ziehau sc->stats.xoffrxc += E1000_READ_REG(&sc->hw, E1000_XOFFRXC); 31615330213cSSepherosa Ziehau sc->stats.xofftxc += E1000_READ_REG(&sc->hw, E1000_XOFFTXC); 31625330213cSSepherosa Ziehau sc->stats.fcruc += E1000_READ_REG(&sc->hw, E1000_FCRUC); 31635330213cSSepherosa Ziehau sc->stats.prc64 += E1000_READ_REG(&sc->hw, E1000_PRC64); 31645330213cSSepherosa Ziehau sc->stats.prc127 += E1000_READ_REG(&sc->hw, E1000_PRC127); 31655330213cSSepherosa Ziehau sc->stats.prc255 += E1000_READ_REG(&sc->hw, E1000_PRC255); 31665330213cSSepherosa Ziehau sc->stats.prc511 += E1000_READ_REG(&sc->hw, E1000_PRC511); 31675330213cSSepherosa Ziehau sc->stats.prc1023 += E1000_READ_REG(&sc->hw, E1000_PRC1023); 31685330213cSSepherosa Ziehau sc->stats.prc1522 += E1000_READ_REG(&sc->hw, E1000_PRC1522); 31695330213cSSepherosa Ziehau sc->stats.gprc += E1000_READ_REG(&sc->hw, E1000_GPRC); 31705330213cSSepherosa Ziehau sc->stats.bprc += E1000_READ_REG(&sc->hw, E1000_BPRC); 31715330213cSSepherosa Ziehau sc->stats.mprc += E1000_READ_REG(&sc->hw, E1000_MPRC); 31725330213cSSepherosa Ziehau sc->stats.gptc += E1000_READ_REG(&sc->hw, E1000_GPTC); 31735330213cSSepherosa Ziehau 31745330213cSSepherosa Ziehau /* For the 64-bit byte counters the low dword must be read first. */ 31755330213cSSepherosa Ziehau /* Both registers clear on the read of the high dword */ 31765330213cSSepherosa Ziehau 31775330213cSSepherosa Ziehau sc->stats.gorc += E1000_READ_REG(&sc->hw, E1000_GORCH); 31785330213cSSepherosa Ziehau sc->stats.gotc += E1000_READ_REG(&sc->hw, E1000_GOTCH); 31795330213cSSepherosa Ziehau 31805330213cSSepherosa Ziehau sc->stats.rnbc += E1000_READ_REG(&sc->hw, E1000_RNBC); 31815330213cSSepherosa Ziehau sc->stats.ruc += E1000_READ_REG(&sc->hw, E1000_RUC); 31825330213cSSepherosa Ziehau sc->stats.rfc += E1000_READ_REG(&sc->hw, E1000_RFC); 31835330213cSSepherosa Ziehau sc->stats.roc += E1000_READ_REG(&sc->hw, E1000_ROC); 31845330213cSSepherosa Ziehau sc->stats.rjc += E1000_READ_REG(&sc->hw, E1000_RJC); 31855330213cSSepherosa Ziehau 31865330213cSSepherosa Ziehau sc->stats.tor += E1000_READ_REG(&sc->hw, E1000_TORH); 31875330213cSSepherosa Ziehau sc->stats.tot += E1000_READ_REG(&sc->hw, E1000_TOTH); 31885330213cSSepherosa Ziehau 31895330213cSSepherosa Ziehau sc->stats.tpr += E1000_READ_REG(&sc->hw, E1000_TPR); 31905330213cSSepherosa Ziehau sc->stats.tpt += E1000_READ_REG(&sc->hw, E1000_TPT); 31915330213cSSepherosa Ziehau sc->stats.ptc64 += E1000_READ_REG(&sc->hw, E1000_PTC64); 31925330213cSSepherosa Ziehau sc->stats.ptc127 += E1000_READ_REG(&sc->hw, E1000_PTC127); 31935330213cSSepherosa Ziehau sc->stats.ptc255 += E1000_READ_REG(&sc->hw, E1000_PTC255); 31945330213cSSepherosa Ziehau sc->stats.ptc511 += E1000_READ_REG(&sc->hw, E1000_PTC511); 31955330213cSSepherosa Ziehau sc->stats.ptc1023 += E1000_READ_REG(&sc->hw, E1000_PTC1023); 31965330213cSSepherosa Ziehau sc->stats.ptc1522 += E1000_READ_REG(&sc->hw, E1000_PTC1522); 31975330213cSSepherosa Ziehau sc->stats.mptc += E1000_READ_REG(&sc->hw, E1000_MPTC); 31985330213cSSepherosa Ziehau sc->stats.bptc += E1000_READ_REG(&sc->hw, E1000_BPTC); 31995330213cSSepherosa Ziehau 32005330213cSSepherosa Ziehau sc->stats.algnerrc += E1000_READ_REG(&sc->hw, E1000_ALGNERRC); 32015330213cSSepherosa Ziehau sc->stats.rxerrc += E1000_READ_REG(&sc->hw, E1000_RXERRC); 32025330213cSSepherosa Ziehau sc->stats.tncrs += E1000_READ_REG(&sc->hw, E1000_TNCRS); 32035330213cSSepherosa Ziehau sc->stats.cexterr += E1000_READ_REG(&sc->hw, E1000_CEXTERR); 32045330213cSSepherosa Ziehau sc->stats.tsctc += E1000_READ_REG(&sc->hw, E1000_TSCTC); 32055330213cSSepherosa Ziehau sc->stats.tsctfc += E1000_READ_REG(&sc->hw, E1000_TSCTFC); 32065330213cSSepherosa Ziehau 32075330213cSSepherosa Ziehau ifp->if_collisions = sc->stats.colc; 32085330213cSSepherosa Ziehau 32095330213cSSepherosa Ziehau /* Rx Errors */ 32105330213cSSepherosa Ziehau ifp->if_ierrors = sc->dropped_pkts + sc->stats.rxerrc + 32115330213cSSepherosa Ziehau sc->stats.crcerrs + sc->stats.algnerrc + 32125330213cSSepherosa Ziehau sc->stats.ruc + sc->stats.roc + 32135330213cSSepherosa Ziehau sc->stats.mpc + sc->stats.cexterr; 32145330213cSSepherosa Ziehau 32155330213cSSepherosa Ziehau /* Tx Errors */ 32165330213cSSepherosa Ziehau ifp->if_oerrors = sc->stats.ecol + sc->stats.latecol + 32175330213cSSepherosa Ziehau sc->watchdog_events; 32185330213cSSepherosa Ziehau } 32195330213cSSepherosa Ziehau 32205330213cSSepherosa Ziehau static void 32215330213cSSepherosa Ziehau emx_print_debug_info(struct emx_softc *sc) 32225330213cSSepherosa Ziehau { 32235330213cSSepherosa Ziehau device_t dev = sc->dev; 32245330213cSSepherosa Ziehau uint8_t *hw_addr = sc->hw.hw_addr; 32255330213cSSepherosa Ziehau 32265330213cSSepherosa Ziehau device_printf(dev, "Adapter hardware address = %p \n", hw_addr); 32275330213cSSepherosa Ziehau device_printf(dev, "CTRL = 0x%x RCTL = 0x%x \n", 32285330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_CTRL), 32295330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_RCTL)); 32305330213cSSepherosa Ziehau device_printf(dev, "Packet buffer = Tx=%dk Rx=%dk \n", 32315330213cSSepherosa Ziehau ((E1000_READ_REG(&sc->hw, E1000_PBA) & 0xffff0000) >> 16),\ 32325330213cSSepherosa Ziehau (E1000_READ_REG(&sc->hw, E1000_PBA) & 0xffff) ); 32335330213cSSepherosa Ziehau device_printf(dev, "Flow control watermarks high = %d low = %d\n", 32345330213cSSepherosa Ziehau sc->hw.fc.high_water, sc->hw.fc.low_water); 32355330213cSSepherosa Ziehau device_printf(dev, "tx_int_delay = %d, tx_abs_int_delay = %d\n", 32365330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_TIDV), 32375330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_TADV)); 32385330213cSSepherosa Ziehau device_printf(dev, "rx_int_delay = %d, rx_abs_int_delay = %d\n", 32395330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_RDTR), 32405330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_RADV)); 32415330213cSSepherosa Ziehau device_printf(dev, "hw tdh = %d, hw tdt = %d\n", 32425330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_TDH(0)), 32435330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_TDT(0))); 32445330213cSSepherosa Ziehau device_printf(dev, "hw rdh = %d, hw rdt = %d\n", 32455330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_RDH(0)), 32465330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_RDT(0))); 32475330213cSSepherosa Ziehau device_printf(dev, "Num Tx descriptors avail = %d\n", 32485330213cSSepherosa Ziehau sc->num_tx_desc_avail); 32495330213cSSepherosa Ziehau device_printf(dev, "Tx Descriptors not avail1 = %ld\n", 32505330213cSSepherosa Ziehau sc->no_tx_desc_avail1); 32515330213cSSepherosa Ziehau device_printf(dev, "Tx Descriptors not avail2 = %ld\n", 32525330213cSSepherosa Ziehau sc->no_tx_desc_avail2); 32535330213cSSepherosa Ziehau device_printf(dev, "Std mbuf failed = %ld\n", 32545330213cSSepherosa Ziehau sc->mbuf_alloc_failed); 32555330213cSSepherosa Ziehau device_printf(dev, "Std mbuf cluster failed = %ld\n", 3256c39e3a1fSSepherosa Ziehau sc->rx_data[0].mbuf_cluster_failed); 32575330213cSSepherosa Ziehau device_printf(dev, "Driver dropped packets = %ld\n", 32585330213cSSepherosa Ziehau sc->dropped_pkts); 32595330213cSSepherosa Ziehau device_printf(dev, "Driver tx dma failure in encap = %ld\n", 32605330213cSSepherosa Ziehau sc->no_tx_dma_setup); 32615330213cSSepherosa Ziehau 32625330213cSSepherosa Ziehau device_printf(dev, "TXCSUM try pullup = %lu\n", 32635330213cSSepherosa Ziehau sc->tx_csum_try_pullup); 32645330213cSSepherosa Ziehau device_printf(dev, "TXCSUM m_pullup(eh) called = %lu\n", 32655330213cSSepherosa Ziehau sc->tx_csum_pullup1); 32665330213cSSepherosa Ziehau device_printf(dev, "TXCSUM m_pullup(eh) failed = %lu\n", 32675330213cSSepherosa Ziehau sc->tx_csum_pullup1_failed); 32685330213cSSepherosa Ziehau device_printf(dev, "TXCSUM m_pullup(eh+ip) called = %lu\n", 32695330213cSSepherosa Ziehau sc->tx_csum_pullup2); 32705330213cSSepherosa Ziehau device_printf(dev, "TXCSUM m_pullup(eh+ip) failed = %lu\n", 32715330213cSSepherosa Ziehau sc->tx_csum_pullup2_failed); 32725330213cSSepherosa Ziehau device_printf(dev, "TXCSUM non-writable(eh) droped = %lu\n", 32735330213cSSepherosa Ziehau sc->tx_csum_drop1); 32745330213cSSepherosa Ziehau device_printf(dev, "TXCSUM non-writable(eh+ip) droped = %lu\n", 32755330213cSSepherosa Ziehau sc->tx_csum_drop2); 32765330213cSSepherosa Ziehau } 32775330213cSSepherosa Ziehau 32785330213cSSepherosa Ziehau static void 32795330213cSSepherosa Ziehau emx_print_hw_stats(struct emx_softc *sc) 32805330213cSSepherosa Ziehau { 32815330213cSSepherosa Ziehau device_t dev = sc->dev; 32825330213cSSepherosa Ziehau 32835330213cSSepherosa Ziehau device_printf(dev, "Excessive collisions = %lld\n", 32845330213cSSepherosa Ziehau (long long)sc->stats.ecol); 32855330213cSSepherosa Ziehau #if (DEBUG_HW > 0) /* Dont output these errors normally */ 32865330213cSSepherosa Ziehau device_printf(dev, "Symbol errors = %lld\n", 32875330213cSSepherosa Ziehau (long long)sc->stats.symerrs); 32885330213cSSepherosa Ziehau #endif 32895330213cSSepherosa Ziehau device_printf(dev, "Sequence errors = %lld\n", 32905330213cSSepherosa Ziehau (long long)sc->stats.sec); 32915330213cSSepherosa Ziehau device_printf(dev, "Defer count = %lld\n", 32925330213cSSepherosa Ziehau (long long)sc->stats.dc); 32935330213cSSepherosa Ziehau device_printf(dev, "Missed Packets = %lld\n", 32945330213cSSepherosa Ziehau (long long)sc->stats.mpc); 32955330213cSSepherosa Ziehau device_printf(dev, "Receive No Buffers = %lld\n", 32965330213cSSepherosa Ziehau (long long)sc->stats.rnbc); 32975330213cSSepherosa Ziehau /* RLEC is inaccurate on some hardware, calculate our own. */ 32985330213cSSepherosa Ziehau device_printf(dev, "Receive Length Errors = %lld\n", 32995330213cSSepherosa Ziehau ((long long)sc->stats.roc + (long long)sc->stats.ruc)); 33005330213cSSepherosa Ziehau device_printf(dev, "Receive errors = %lld\n", 33015330213cSSepherosa Ziehau (long long)sc->stats.rxerrc); 33025330213cSSepherosa Ziehau device_printf(dev, "Crc errors = %lld\n", 33035330213cSSepherosa Ziehau (long long)sc->stats.crcerrs); 33045330213cSSepherosa Ziehau device_printf(dev, "Alignment errors = %lld\n", 33055330213cSSepherosa Ziehau (long long)sc->stats.algnerrc); 33065330213cSSepherosa Ziehau device_printf(dev, "Collision/Carrier extension errors = %lld\n", 33075330213cSSepherosa Ziehau (long long)sc->stats.cexterr); 33085330213cSSepherosa Ziehau device_printf(dev, "RX overruns = %ld\n", sc->rx_overruns); 33095330213cSSepherosa Ziehau device_printf(dev, "watchdog timeouts = %ld\n", 33105330213cSSepherosa Ziehau sc->watchdog_events); 33115330213cSSepherosa Ziehau device_printf(dev, "XON Rcvd = %lld\n", 33125330213cSSepherosa Ziehau (long long)sc->stats.xonrxc); 33135330213cSSepherosa Ziehau device_printf(dev, "XON Xmtd = %lld\n", 33145330213cSSepherosa Ziehau (long long)sc->stats.xontxc); 33155330213cSSepherosa Ziehau device_printf(dev, "XOFF Rcvd = %lld\n", 33165330213cSSepherosa Ziehau (long long)sc->stats.xoffrxc); 33175330213cSSepherosa Ziehau device_printf(dev, "XOFF Xmtd = %lld\n", 33185330213cSSepherosa Ziehau (long long)sc->stats.xofftxc); 33195330213cSSepherosa Ziehau device_printf(dev, "Good Packets Rcvd = %lld\n", 33205330213cSSepherosa Ziehau (long long)sc->stats.gprc); 33215330213cSSepherosa Ziehau device_printf(dev, "Good Packets Xmtd = %lld\n", 33225330213cSSepherosa Ziehau (long long)sc->stats.gptc); 33235330213cSSepherosa Ziehau } 33245330213cSSepherosa Ziehau 33255330213cSSepherosa Ziehau static void 33265330213cSSepherosa Ziehau emx_print_nvm_info(struct emx_softc *sc) 33275330213cSSepherosa Ziehau { 33285330213cSSepherosa Ziehau uint16_t eeprom_data; 33295330213cSSepherosa Ziehau int i, j, row = 0; 33305330213cSSepherosa Ziehau 33315330213cSSepherosa Ziehau /* Its a bit crude, but it gets the job done */ 33325330213cSSepherosa Ziehau kprintf("\nInterface EEPROM Dump:\n"); 33335330213cSSepherosa Ziehau kprintf("Offset\n0x0000 "); 33345330213cSSepherosa Ziehau for (i = 0, j = 0; i < 32; i++, j++) { 33355330213cSSepherosa Ziehau if (j == 8) { /* Make the offset block */ 33365330213cSSepherosa Ziehau j = 0; ++row; 33375330213cSSepherosa Ziehau kprintf("\n0x00%x0 ",row); 33385330213cSSepherosa Ziehau } 33395330213cSSepherosa Ziehau e1000_read_nvm(&sc->hw, i, 1, &eeprom_data); 33405330213cSSepherosa Ziehau kprintf("%04x ", eeprom_data); 33415330213cSSepherosa Ziehau } 33425330213cSSepherosa Ziehau kprintf("\n"); 33435330213cSSepherosa Ziehau } 33445330213cSSepherosa Ziehau 33455330213cSSepherosa Ziehau static int 33465330213cSSepherosa Ziehau emx_sysctl_debug_info(SYSCTL_HANDLER_ARGS) 33475330213cSSepherosa Ziehau { 33485330213cSSepherosa Ziehau struct emx_softc *sc; 33495330213cSSepherosa Ziehau struct ifnet *ifp; 33505330213cSSepherosa Ziehau int error, result; 33515330213cSSepherosa Ziehau 33525330213cSSepherosa Ziehau result = -1; 33535330213cSSepherosa Ziehau error = sysctl_handle_int(oidp, &result, 0, req); 33545330213cSSepherosa Ziehau if (error || !req->newptr) 33555330213cSSepherosa Ziehau return (error); 33565330213cSSepherosa Ziehau 33575330213cSSepherosa Ziehau sc = (struct emx_softc *)arg1; 33585330213cSSepherosa Ziehau ifp = &sc->arpcom.ac_if; 33595330213cSSepherosa Ziehau 33606d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 33615330213cSSepherosa Ziehau 33625330213cSSepherosa Ziehau if (result == 1) 33635330213cSSepherosa Ziehau emx_print_debug_info(sc); 33645330213cSSepherosa Ziehau 33655330213cSSepherosa Ziehau /* 33665330213cSSepherosa Ziehau * This value will cause a hex dump of the 33675330213cSSepherosa Ziehau * first 32 16-bit words of the EEPROM to 33685330213cSSepherosa Ziehau * the screen. 33695330213cSSepherosa Ziehau */ 33705330213cSSepherosa Ziehau if (result == 2) 33715330213cSSepherosa Ziehau emx_print_nvm_info(sc); 33725330213cSSepherosa Ziehau 33736d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 33745330213cSSepherosa Ziehau 33755330213cSSepherosa Ziehau return (error); 33765330213cSSepherosa Ziehau } 33775330213cSSepherosa Ziehau 33785330213cSSepherosa Ziehau static int 33795330213cSSepherosa Ziehau emx_sysctl_stats(SYSCTL_HANDLER_ARGS) 33805330213cSSepherosa Ziehau { 33815330213cSSepherosa Ziehau int error, result; 33825330213cSSepherosa Ziehau 33835330213cSSepherosa Ziehau result = -1; 33845330213cSSepherosa Ziehau error = sysctl_handle_int(oidp, &result, 0, req); 33855330213cSSepherosa Ziehau if (error || !req->newptr) 33865330213cSSepherosa Ziehau return (error); 33875330213cSSepherosa Ziehau 33885330213cSSepherosa Ziehau if (result == 1) { 33895330213cSSepherosa Ziehau struct emx_softc *sc = (struct emx_softc *)arg1; 33905330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 33915330213cSSepherosa Ziehau 33926d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 33935330213cSSepherosa Ziehau emx_print_hw_stats(sc); 33946d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 33955330213cSSepherosa Ziehau } 33965330213cSSepherosa Ziehau return (error); 33975330213cSSepherosa Ziehau } 33985330213cSSepherosa Ziehau 33995330213cSSepherosa Ziehau static void 34005330213cSSepherosa Ziehau emx_add_sysctl(struct emx_softc *sc) 34015330213cSSepherosa Ziehau { 34023f939c23SSepherosa Ziehau #ifdef EMX_RSS_DEBUG 34033f939c23SSepherosa Ziehau char rx_pkt[32]; 34043f939c23SSepherosa Ziehau int i; 34053f939c23SSepherosa Ziehau #endif 34065330213cSSepherosa Ziehau 34075330213cSSepherosa Ziehau sysctl_ctx_init(&sc->sysctl_ctx); 34085330213cSSepherosa Ziehau sc->sysctl_tree = SYSCTL_ADD_NODE(&sc->sysctl_ctx, 34095330213cSSepherosa Ziehau SYSCTL_STATIC_CHILDREN(_hw), OID_AUTO, 34105330213cSSepherosa Ziehau device_get_nameunit(sc->dev), 34115330213cSSepherosa Ziehau CTLFLAG_RD, 0, ""); 34125330213cSSepherosa Ziehau if (sc->sysctl_tree == NULL) { 34135330213cSSepherosa Ziehau device_printf(sc->dev, "can't add sysctl node\n"); 34145330213cSSepherosa Ziehau return; 34155330213cSSepherosa Ziehau } 34165330213cSSepherosa Ziehau 34175330213cSSepherosa Ziehau SYSCTL_ADD_PROC(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 34185330213cSSepherosa Ziehau OID_AUTO, "debug", CTLTYPE_INT|CTLFLAG_RW, sc, 0, 34195330213cSSepherosa Ziehau emx_sysctl_debug_info, "I", "Debug Information"); 34205330213cSSepherosa Ziehau 34215330213cSSepherosa Ziehau SYSCTL_ADD_PROC(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 34225330213cSSepherosa Ziehau OID_AUTO, "stats", CTLTYPE_INT|CTLFLAG_RW, sc, 0, 34235330213cSSepherosa Ziehau emx_sysctl_stats, "I", "Statistics"); 34245330213cSSepherosa Ziehau 34255330213cSSepherosa Ziehau SYSCTL_ADD_INT(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 3426c39e3a1fSSepherosa Ziehau OID_AUTO, "rxd", CTLFLAG_RD, 3427c39e3a1fSSepherosa Ziehau &sc->rx_data[0].num_rx_desc, 0, NULL); 34285330213cSSepherosa Ziehau SYSCTL_ADD_INT(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 34295330213cSSepherosa Ziehau OID_AUTO, "txd", CTLFLAG_RD, &sc->num_tx_desc, 0, NULL); 34305330213cSSepherosa Ziehau 34315330213cSSepherosa Ziehau SYSCTL_ADD_PROC(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 34325330213cSSepherosa Ziehau OID_AUTO, "int_throttle_ceil", CTLTYPE_INT|CTLFLAG_RW, 34335330213cSSepherosa Ziehau sc, 0, emx_sysctl_int_throttle, "I", 34345330213cSSepherosa Ziehau "interrupt throttling rate"); 34355330213cSSepherosa Ziehau SYSCTL_ADD_PROC(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 34365330213cSSepherosa Ziehau OID_AUTO, "int_tx_nsegs", CTLTYPE_INT|CTLFLAG_RW, 34375330213cSSepherosa Ziehau sc, 0, emx_sysctl_int_tx_nsegs, "I", 34385330213cSSepherosa Ziehau "# segments per TX interrupt"); 34393f939c23SSepherosa Ziehau 34408434a83bSSepherosa Ziehau SYSCTL_ADD_INT(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 34418434a83bSSepherosa Ziehau OID_AUTO, "rx_ring_inuse", CTLFLAG_RD, 34428434a83bSSepherosa Ziehau &sc->rx_ring_inuse, 0, "RX ring in use"); 34438434a83bSSepherosa Ziehau 34443f939c23SSepherosa Ziehau #ifdef EMX_RSS_DEBUG 34453f939c23SSepherosa Ziehau SYSCTL_ADD_INT(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 34463f939c23SSepherosa Ziehau OID_AUTO, "rss_debug", CTLFLAG_RW, &sc->rss_debug, 34473f939c23SSepherosa Ziehau 0, "RSS debug level"); 344865c7a6afSSepherosa Ziehau for (i = 0; i < sc->rx_ring_cnt; ++i) { 34493f939c23SSepherosa Ziehau ksnprintf(rx_pkt, sizeof(rx_pkt), "rx%d_pkt", i); 34503f939c23SSepherosa Ziehau SYSCTL_ADD_UINT(&sc->sysctl_ctx, 34513f939c23SSepherosa Ziehau SYSCTL_CHILDREN(sc->sysctl_tree), OID_AUTO, 345289d8e73dSSepherosa Ziehau rx_pkt, CTLFLAG_RW, 34533f939c23SSepherosa Ziehau &sc->rx_data[i].rx_pkts, 0, "RXed packets"); 34543f939c23SSepherosa Ziehau } 34553f939c23SSepherosa Ziehau #endif 34565330213cSSepherosa Ziehau } 34575330213cSSepherosa Ziehau 34585330213cSSepherosa Ziehau static int 34595330213cSSepherosa Ziehau emx_sysctl_int_throttle(SYSCTL_HANDLER_ARGS) 34605330213cSSepherosa Ziehau { 34615330213cSSepherosa Ziehau struct emx_softc *sc = (void *)arg1; 34625330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 34635330213cSSepherosa Ziehau int error, throttle; 34645330213cSSepherosa Ziehau 34655330213cSSepherosa Ziehau throttle = sc->int_throttle_ceil; 34665330213cSSepherosa Ziehau error = sysctl_handle_int(oidp, &throttle, 0, req); 34675330213cSSepherosa Ziehau if (error || req->newptr == NULL) 34685330213cSSepherosa Ziehau return error; 34695330213cSSepherosa Ziehau if (throttle < 0 || throttle > 1000000000 / 256) 34705330213cSSepherosa Ziehau return EINVAL; 34715330213cSSepherosa Ziehau 34725330213cSSepherosa Ziehau if (throttle) { 34735330213cSSepherosa Ziehau /* 34745330213cSSepherosa Ziehau * Set the interrupt throttling rate in 256ns increments, 34755330213cSSepherosa Ziehau * recalculate sysctl value assignment to get exact frequency. 34765330213cSSepherosa Ziehau */ 34775330213cSSepherosa Ziehau throttle = 1000000000 / 256 / throttle; 34785330213cSSepherosa Ziehau 34795330213cSSepherosa Ziehau /* Upper 16bits of ITR is reserved and should be zero */ 34805330213cSSepherosa Ziehau if (throttle & 0xffff0000) 34815330213cSSepherosa Ziehau return EINVAL; 34825330213cSSepherosa Ziehau } 34835330213cSSepherosa Ziehau 34846d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 34855330213cSSepherosa Ziehau 34865330213cSSepherosa Ziehau if (throttle) 34875330213cSSepherosa Ziehau sc->int_throttle_ceil = 1000000000 / 256 / throttle; 34885330213cSSepherosa Ziehau else 34895330213cSSepherosa Ziehau sc->int_throttle_ceil = 0; 34905330213cSSepherosa Ziehau 34915330213cSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) 34922d0e5700SSepherosa Ziehau emx_set_itr(sc, throttle); 34935330213cSSepherosa Ziehau 34946d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 34955330213cSSepherosa Ziehau 34965330213cSSepherosa Ziehau if (bootverbose) { 34975330213cSSepherosa Ziehau if_printf(ifp, "Interrupt moderation set to %d/sec\n", 34985330213cSSepherosa Ziehau sc->int_throttle_ceil); 34995330213cSSepherosa Ziehau } 35005330213cSSepherosa Ziehau return 0; 35015330213cSSepherosa Ziehau } 35025330213cSSepherosa Ziehau 35035330213cSSepherosa Ziehau static int 35045330213cSSepherosa Ziehau emx_sysctl_int_tx_nsegs(SYSCTL_HANDLER_ARGS) 35055330213cSSepherosa Ziehau { 35065330213cSSepherosa Ziehau struct emx_softc *sc = (void *)arg1; 35075330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 35085330213cSSepherosa Ziehau int error, segs; 35095330213cSSepherosa Ziehau 35105330213cSSepherosa Ziehau segs = sc->tx_int_nsegs; 35115330213cSSepherosa Ziehau error = sysctl_handle_int(oidp, &segs, 0, req); 35125330213cSSepherosa Ziehau if (error || req->newptr == NULL) 35135330213cSSepherosa Ziehau return error; 35145330213cSSepherosa Ziehau if (segs <= 0) 35155330213cSSepherosa Ziehau return EINVAL; 35165330213cSSepherosa Ziehau 35176d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 35185330213cSSepherosa Ziehau 35195330213cSSepherosa Ziehau /* 35205330213cSSepherosa Ziehau * Don't allow int_tx_nsegs to become: 35215330213cSSepherosa Ziehau * o Less the oact_tx_desc 35225330213cSSepherosa Ziehau * o Too large that no TX desc will cause TX interrupt to 35235330213cSSepherosa Ziehau * be generated (OACTIVE will never recover) 35245330213cSSepherosa Ziehau * o Too small that will cause tx_dd[] overflow 35255330213cSSepherosa Ziehau */ 35265330213cSSepherosa Ziehau if (segs < sc->oact_tx_desc || 35275330213cSSepherosa Ziehau segs >= sc->num_tx_desc - sc->oact_tx_desc || 35285330213cSSepherosa Ziehau segs < sc->num_tx_desc / EMX_TXDD_SAFE) { 35295330213cSSepherosa Ziehau error = EINVAL; 35305330213cSSepherosa Ziehau } else { 35315330213cSSepherosa Ziehau error = 0; 35325330213cSSepherosa Ziehau sc->tx_int_nsegs = segs; 35335330213cSSepherosa Ziehau } 35345330213cSSepherosa Ziehau 35356d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 35365330213cSSepherosa Ziehau 35375330213cSSepherosa Ziehau return error; 35385330213cSSepherosa Ziehau } 3539071699f8SSepherosa Ziehau 3540071699f8SSepherosa Ziehau static int 3541071699f8SSepherosa Ziehau emx_dma_alloc(struct emx_softc *sc) 3542071699f8SSepherosa Ziehau { 35433f939c23SSepherosa Ziehau int error, i; 3544071699f8SSepherosa Ziehau 3545071699f8SSepherosa Ziehau /* 3546071699f8SSepherosa Ziehau * Create top level busdma tag 3547071699f8SSepherosa Ziehau */ 3548071699f8SSepherosa Ziehau error = bus_dma_tag_create(NULL, 1, 0, 3549071699f8SSepherosa Ziehau BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, 3550071699f8SSepherosa Ziehau NULL, NULL, 3551071699f8SSepherosa Ziehau BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT, 3552071699f8SSepherosa Ziehau 0, &sc->parent_dtag); 3553071699f8SSepherosa Ziehau if (error) { 3554071699f8SSepherosa Ziehau device_printf(sc->dev, "could not create top level DMA tag\n"); 3555071699f8SSepherosa Ziehau return error; 3556071699f8SSepherosa Ziehau } 3557071699f8SSepherosa Ziehau 3558071699f8SSepherosa Ziehau /* 3559071699f8SSepherosa Ziehau * Allocate transmit descriptors ring and buffers 3560071699f8SSepherosa Ziehau */ 3561071699f8SSepherosa Ziehau error = emx_create_tx_ring(sc); 3562071699f8SSepherosa Ziehau if (error) { 3563071699f8SSepherosa Ziehau device_printf(sc->dev, "Could not setup transmit structures\n"); 3564071699f8SSepherosa Ziehau return error; 3565071699f8SSepherosa Ziehau } 3566071699f8SSepherosa Ziehau 3567071699f8SSepherosa Ziehau /* 3568071699f8SSepherosa Ziehau * Allocate receive descriptors ring and buffers 3569071699f8SSepherosa Ziehau */ 357065c7a6afSSepherosa Ziehau for (i = 0; i < sc->rx_ring_cnt; ++i) { 35713f939c23SSepherosa Ziehau error = emx_create_rx_ring(sc, &sc->rx_data[i]); 3572071699f8SSepherosa Ziehau if (error) { 35733f939c23SSepherosa Ziehau device_printf(sc->dev, 35743f939c23SSepherosa Ziehau "Could not setup receive structures\n"); 3575071699f8SSepherosa Ziehau return error; 3576071699f8SSepherosa Ziehau } 35773f939c23SSepherosa Ziehau } 3578071699f8SSepherosa Ziehau return 0; 3579071699f8SSepherosa Ziehau } 3580071699f8SSepherosa Ziehau 3581071699f8SSepherosa Ziehau static void 3582071699f8SSepherosa Ziehau emx_dma_free(struct emx_softc *sc) 3583071699f8SSepherosa Ziehau { 35843f939c23SSepherosa Ziehau int i; 35853f939c23SSepherosa Ziehau 3586071699f8SSepherosa Ziehau emx_destroy_tx_ring(sc, sc->num_tx_desc); 35873f939c23SSepherosa Ziehau 358865c7a6afSSepherosa Ziehau for (i = 0; i < sc->rx_ring_cnt; ++i) { 35893f939c23SSepherosa Ziehau emx_destroy_rx_ring(sc, &sc->rx_data[i], 35903f939c23SSepherosa Ziehau sc->rx_data[i].num_rx_desc); 35913f939c23SSepherosa Ziehau } 3592071699f8SSepherosa Ziehau 3593071699f8SSepherosa Ziehau /* Free top level busdma tag */ 3594071699f8SSepherosa Ziehau if (sc->parent_dtag != NULL) 3595071699f8SSepherosa Ziehau bus_dma_tag_destroy(sc->parent_dtag); 3596071699f8SSepherosa Ziehau } 35976d435846SSepherosa Ziehau 35986d435846SSepherosa Ziehau static void 35996d435846SSepherosa Ziehau emx_serialize(struct ifnet *ifp, enum ifnet_serialize slz) 36006d435846SSepherosa Ziehau { 36016d435846SSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 36026d435846SSepherosa Ziehau 36036d435846SSepherosa Ziehau switch (slz) { 36046d435846SSepherosa Ziehau case IFNET_SERIALIZE_ALL: 3605f61533adSSepherosa Ziehau lwkt_serialize_array_enter(sc->serializes, EMX_NSERIALIZE, 0); 36066d435846SSepherosa Ziehau break; 36076d435846SSepherosa Ziehau 3608aabfe6fbSSepherosa Ziehau case IFNET_SERIALIZE_MAIN: 3609aabfe6fbSSepherosa Ziehau lwkt_serialize_enter(&sc->main_serialize); 3610aabfe6fbSSepherosa Ziehau break; 3611aabfe6fbSSepherosa Ziehau 36126d435846SSepherosa Ziehau case IFNET_SERIALIZE_TX: 36136d435846SSepherosa Ziehau lwkt_serialize_enter(&sc->tx_serialize); 36146d435846SSepherosa Ziehau break; 36156d435846SSepherosa Ziehau 3616067b3d6bSSepherosa Ziehau case IFNET_SERIALIZE_RX(0): 36176d435846SSepherosa Ziehau lwkt_serialize_enter(&sc->rx_data[0].rx_serialize); 36186d435846SSepherosa Ziehau break; 36196d435846SSepherosa Ziehau 3620067b3d6bSSepherosa Ziehau case IFNET_SERIALIZE_RX(1): 36216d435846SSepherosa Ziehau lwkt_serialize_enter(&sc->rx_data[1].rx_serialize); 36226d435846SSepherosa Ziehau break; 36236d435846SSepherosa Ziehau 36246d435846SSepherosa Ziehau default: 36256d435846SSepherosa Ziehau panic("%s unsupported serialize type\n", ifp->if_xname); 36266d435846SSepherosa Ziehau } 36276d435846SSepherosa Ziehau } 36286d435846SSepherosa Ziehau 36296d435846SSepherosa Ziehau static void 36306d435846SSepherosa Ziehau emx_deserialize(struct ifnet *ifp, enum ifnet_serialize slz) 36316d435846SSepherosa Ziehau { 36326d435846SSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 36336d435846SSepherosa Ziehau 36346d435846SSepherosa Ziehau switch (slz) { 36356d435846SSepherosa Ziehau case IFNET_SERIALIZE_ALL: 3636f61533adSSepherosa Ziehau lwkt_serialize_array_exit(sc->serializes, EMX_NSERIALIZE, 0); 36376d435846SSepherosa Ziehau break; 36386d435846SSepherosa Ziehau 3639aabfe6fbSSepherosa Ziehau case IFNET_SERIALIZE_MAIN: 3640aabfe6fbSSepherosa Ziehau lwkt_serialize_exit(&sc->main_serialize); 3641aabfe6fbSSepherosa Ziehau break; 3642aabfe6fbSSepherosa Ziehau 36436d435846SSepherosa Ziehau case IFNET_SERIALIZE_TX: 36446d435846SSepherosa Ziehau lwkt_serialize_exit(&sc->tx_serialize); 36456d435846SSepherosa Ziehau break; 36466d435846SSepherosa Ziehau 3647067b3d6bSSepherosa Ziehau case IFNET_SERIALIZE_RX(0): 36486d435846SSepherosa Ziehau lwkt_serialize_exit(&sc->rx_data[0].rx_serialize); 36496d435846SSepherosa Ziehau break; 36506d435846SSepherosa Ziehau 3651067b3d6bSSepherosa Ziehau case IFNET_SERIALIZE_RX(1): 36526d435846SSepherosa Ziehau lwkt_serialize_exit(&sc->rx_data[1].rx_serialize); 36536d435846SSepherosa Ziehau break; 36546d435846SSepherosa Ziehau 36556d435846SSepherosa Ziehau default: 36566d435846SSepherosa Ziehau panic("%s unsupported serialize type\n", ifp->if_xname); 36576d435846SSepherosa Ziehau } 36586d435846SSepherosa Ziehau } 36596d435846SSepherosa Ziehau 36606d435846SSepherosa Ziehau static int 36616d435846SSepherosa Ziehau emx_tryserialize(struct ifnet *ifp, enum ifnet_serialize slz) 36626d435846SSepherosa Ziehau { 36636d435846SSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 36646d435846SSepherosa Ziehau 36656d435846SSepherosa Ziehau switch (slz) { 36666d435846SSepherosa Ziehau case IFNET_SERIALIZE_ALL: 3667f61533adSSepherosa Ziehau return lwkt_serialize_array_try(sc->serializes, 3668f61533adSSepherosa Ziehau EMX_NSERIALIZE, 0); 36696d435846SSepherosa Ziehau 3670aabfe6fbSSepherosa Ziehau case IFNET_SERIALIZE_MAIN: 3671aabfe6fbSSepherosa Ziehau return lwkt_serialize_try(&sc->main_serialize); 3672aabfe6fbSSepherosa Ziehau 36736d435846SSepherosa Ziehau case IFNET_SERIALIZE_TX: 36746d435846SSepherosa Ziehau return lwkt_serialize_try(&sc->tx_serialize); 36756d435846SSepherosa Ziehau 3676067b3d6bSSepherosa Ziehau case IFNET_SERIALIZE_RX(0): 36776d435846SSepherosa Ziehau return lwkt_serialize_try(&sc->rx_data[0].rx_serialize); 36786d435846SSepherosa Ziehau 3679067b3d6bSSepherosa Ziehau case IFNET_SERIALIZE_RX(1): 36806d435846SSepherosa Ziehau return lwkt_serialize_try(&sc->rx_data[1].rx_serialize); 36816d435846SSepherosa Ziehau 36826d435846SSepherosa Ziehau default: 36836d435846SSepherosa Ziehau panic("%s unsupported serialize type\n", ifp->if_xname); 36846d435846SSepherosa Ziehau } 36856d435846SSepherosa Ziehau } 36862c9effcfSSepherosa Ziehau 3687bca7c435SSepherosa Ziehau static void 3688bca7c435SSepherosa Ziehau emx_serialize_skipmain(struct emx_softc *sc) 3689bca7c435SSepherosa Ziehau { 3690bca7c435SSepherosa Ziehau lwkt_serialize_array_enter(sc->serializes, EMX_NSERIALIZE, 1); 3691bca7c435SSepherosa Ziehau } 3692bca7c435SSepherosa Ziehau 3693bca7c435SSepherosa Ziehau static void 3694bca7c435SSepherosa Ziehau emx_deserialize_skipmain(struct emx_softc *sc) 3695bca7c435SSepherosa Ziehau { 3696bca7c435SSepherosa Ziehau lwkt_serialize_array_exit(sc->serializes, EMX_NSERIALIZE, 1); 3697bca7c435SSepherosa Ziehau } 3698bca7c435SSepherosa Ziehau 36992c9effcfSSepherosa Ziehau #ifdef INVARIANTS 37002c9effcfSSepherosa Ziehau 37012c9effcfSSepherosa Ziehau static void 37022c9effcfSSepherosa Ziehau emx_serialize_assert(struct ifnet *ifp, enum ifnet_serialize slz, 37032c9effcfSSepherosa Ziehau boolean_t serialized) 37042c9effcfSSepherosa Ziehau { 37052c9effcfSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 37062c9effcfSSepherosa Ziehau int i; 37072c9effcfSSepherosa Ziehau 37082c9effcfSSepherosa Ziehau switch (slz) { 37092c9effcfSSepherosa Ziehau case IFNET_SERIALIZE_ALL: 37102c9effcfSSepherosa Ziehau if (serialized) { 37112c9effcfSSepherosa Ziehau for (i = 0; i < EMX_NSERIALIZE; ++i) 37122c9effcfSSepherosa Ziehau ASSERT_SERIALIZED(sc->serializes[i]); 37132c9effcfSSepherosa Ziehau } else { 37142c9effcfSSepherosa Ziehau for (i = 0; i < EMX_NSERIALIZE; ++i) 37152c9effcfSSepherosa Ziehau ASSERT_NOT_SERIALIZED(sc->serializes[i]); 37162c9effcfSSepherosa Ziehau } 37172c9effcfSSepherosa Ziehau break; 37182c9effcfSSepherosa Ziehau 3719aabfe6fbSSepherosa Ziehau case IFNET_SERIALIZE_MAIN: 3720aabfe6fbSSepherosa Ziehau if (serialized) 3721aabfe6fbSSepherosa Ziehau ASSERT_SERIALIZED(&sc->main_serialize); 3722aabfe6fbSSepherosa Ziehau else 3723aabfe6fbSSepherosa Ziehau ASSERT_NOT_SERIALIZED(&sc->main_serialize); 3724aabfe6fbSSepherosa Ziehau break; 3725aabfe6fbSSepherosa Ziehau 37262c9effcfSSepherosa Ziehau case IFNET_SERIALIZE_TX: 37272c9effcfSSepherosa Ziehau if (serialized) 37282c9effcfSSepherosa Ziehau ASSERT_SERIALIZED(&sc->tx_serialize); 37292c9effcfSSepherosa Ziehau else 37302c9effcfSSepherosa Ziehau ASSERT_NOT_SERIALIZED(&sc->tx_serialize); 37312c9effcfSSepherosa Ziehau break; 37322c9effcfSSepherosa Ziehau 3733067b3d6bSSepherosa Ziehau case IFNET_SERIALIZE_RX(0): 37342c9effcfSSepherosa Ziehau if (serialized) 37352c9effcfSSepherosa Ziehau ASSERT_SERIALIZED(&sc->rx_data[0].rx_serialize); 37362c9effcfSSepherosa Ziehau else 37372c9effcfSSepherosa Ziehau ASSERT_NOT_SERIALIZED(&sc->rx_data[0].rx_serialize); 37382c9effcfSSepherosa Ziehau break; 37392c9effcfSSepherosa Ziehau 3740067b3d6bSSepherosa Ziehau case IFNET_SERIALIZE_RX(1): 37412c9effcfSSepherosa Ziehau if (serialized) 37422c9effcfSSepherosa Ziehau ASSERT_SERIALIZED(&sc->rx_data[1].rx_serialize); 37432c9effcfSSepherosa Ziehau else 37442c9effcfSSepherosa Ziehau ASSERT_NOT_SERIALIZED(&sc->rx_data[1].rx_serialize); 37452c9effcfSSepherosa Ziehau break; 37462c9effcfSSepherosa Ziehau 37472c9effcfSSepherosa Ziehau default: 37482c9effcfSSepherosa Ziehau panic("%s unsupported serialize type\n", ifp->if_xname); 37492c9effcfSSepherosa Ziehau } 37502c9effcfSSepherosa Ziehau } 37512c9effcfSSepherosa Ziehau 37522c9effcfSSepherosa Ziehau #endif /* INVARIANTS */ 3753b3a7093fSSepherosa Ziehau 3754b3a7093fSSepherosa Ziehau #ifdef IFPOLL_ENABLE 3755b3a7093fSSepherosa Ziehau 3756b3a7093fSSepherosa Ziehau static void 3757b3a7093fSSepherosa Ziehau emx_qpoll_status(struct ifnet *ifp, int pollhz __unused) 3758b3a7093fSSepherosa Ziehau { 3759b3a7093fSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 3760b3a7093fSSepherosa Ziehau uint32_t reg_icr; 3761b3a7093fSSepherosa Ziehau 3762b3a7093fSSepherosa Ziehau ASSERT_SERIALIZED(&sc->main_serialize); 3763b3a7093fSSepherosa Ziehau 3764b3a7093fSSepherosa Ziehau reg_icr = E1000_READ_REG(&sc->hw, E1000_ICR); 3765b3a7093fSSepherosa Ziehau if (reg_icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) { 37663cbe4103SSepherosa Ziehau emx_serialize_skipmain(sc); 37673cbe4103SSepherosa Ziehau 3768b3a7093fSSepherosa Ziehau callout_stop(&sc->timer); 3769b3a7093fSSepherosa Ziehau sc->hw.mac.get_link_status = 1; 3770b3a7093fSSepherosa Ziehau emx_update_link_status(sc); 3771b3a7093fSSepherosa Ziehau callout_reset(&sc->timer, hz, emx_timer, sc); 37723cbe4103SSepherosa Ziehau 3773b3a7093fSSepherosa Ziehau emx_deserialize_skipmain(sc); 3774b3a7093fSSepherosa Ziehau } 3775b3a7093fSSepherosa Ziehau } 3776b3a7093fSSepherosa Ziehau 3777b3a7093fSSepherosa Ziehau static void 3778b3a7093fSSepherosa Ziehau emx_qpoll_tx(struct ifnet *ifp, void *arg __unused, int cycle __unused) 3779b3a7093fSSepherosa Ziehau { 3780b3a7093fSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 3781b3a7093fSSepherosa Ziehau 3782b3a7093fSSepherosa Ziehau ASSERT_SERIALIZED(&sc->tx_serialize); 3783b3a7093fSSepherosa Ziehau 3784b3a7093fSSepherosa Ziehau emx_txeof(sc); 3785b3a7093fSSepherosa Ziehau if (!ifq_is_empty(&ifp->if_snd)) 3786b3a7093fSSepherosa Ziehau if_devstart(ifp); 3787b3a7093fSSepherosa Ziehau } 3788b3a7093fSSepherosa Ziehau 3789b3a7093fSSepherosa Ziehau static void 3790b3a7093fSSepherosa Ziehau emx_qpoll_rx(struct ifnet *ifp, void *arg, int cycle) 3791b3a7093fSSepherosa Ziehau { 3792b3a7093fSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 3793b3a7093fSSepherosa Ziehau struct emx_rxdata *rdata = arg; 3794b3a7093fSSepherosa Ziehau 3795b3a7093fSSepherosa Ziehau ASSERT_SERIALIZED(&rdata->rx_serialize); 3796b3a7093fSSepherosa Ziehau 3797b3a7093fSSepherosa Ziehau emx_rxeof(sc, rdata - sc->rx_data, cycle); 3798b3a7093fSSepherosa Ziehau } 3799b3a7093fSSepherosa Ziehau 3800b3a7093fSSepherosa Ziehau static void 3801b3a7093fSSepherosa Ziehau emx_qpoll(struct ifnet *ifp, struct ifpoll_info *info) 3802b3a7093fSSepherosa Ziehau { 3803b3a7093fSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 3804b3a7093fSSepherosa Ziehau 3805b3a7093fSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 3806b3a7093fSSepherosa Ziehau 3807b3a7093fSSepherosa Ziehau if (info) { 3808b3a7093fSSepherosa Ziehau int i; 3809b3a7093fSSepherosa Ziehau 3810b3a7093fSSepherosa Ziehau info->ifpi_status.status_func = emx_qpoll_status; 3811b3a7093fSSepherosa Ziehau info->ifpi_status.serializer = &sc->main_serialize; 3812b3a7093fSSepherosa Ziehau 3813b3a7093fSSepherosa Ziehau info->ifpi_tx[0].poll_func = emx_qpoll_tx; 3814b3a7093fSSepherosa Ziehau info->ifpi_tx[0].arg = NULL; 3815b3a7093fSSepherosa Ziehau info->ifpi_tx[0].serializer = &sc->tx_serialize; 3816b3a7093fSSepherosa Ziehau 3817b3a7093fSSepherosa Ziehau for (i = 0; i < sc->rx_ring_cnt; ++i) { 3818b3a7093fSSepherosa Ziehau info->ifpi_rx[i].poll_func = emx_qpoll_rx; 3819b3a7093fSSepherosa Ziehau info->ifpi_rx[i].arg = &sc->rx_data[i]; 3820b3a7093fSSepherosa Ziehau info->ifpi_rx[i].serializer = 3821b3a7093fSSepherosa Ziehau &sc->rx_data[i].rx_serialize; 3822b3a7093fSSepherosa Ziehau } 3823b3a7093fSSepherosa Ziehau 3824b3a7093fSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) 3825b3a7093fSSepherosa Ziehau emx_disable_intr(sc); 3826b3a7093fSSepherosa Ziehau } else if (ifp->if_flags & IFF_RUNNING) { 3827b3a7093fSSepherosa Ziehau emx_enable_intr(sc); 3828b3a7093fSSepherosa Ziehau } 3829b3a7093fSSepherosa Ziehau } 3830b3a7093fSSepherosa Ziehau 3831b3a7093fSSepherosa Ziehau #endif /* IFPOLL_ENABLE */ 38322d0e5700SSepherosa Ziehau 38332d0e5700SSepherosa Ziehau static void 38342d0e5700SSepherosa Ziehau emx_set_itr(struct emx_softc *sc, uint32_t itr) 38352d0e5700SSepherosa Ziehau { 38362d0e5700SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_ITR, itr); 38372d0e5700SSepherosa Ziehau if (sc->hw.mac.type == e1000_82574) { 38382d0e5700SSepherosa Ziehau int i; 38392d0e5700SSepherosa Ziehau 38402d0e5700SSepherosa Ziehau /* 38412d0e5700SSepherosa Ziehau * When using MSIX interrupts we need to 38422d0e5700SSepherosa Ziehau * throttle using the EITR register 38432d0e5700SSepherosa Ziehau */ 38442d0e5700SSepherosa Ziehau for (i = 0; i < 4; ++i) 38452d0e5700SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_EITR_82574(i), itr); 38462d0e5700SSepherosa Ziehau } 38472d0e5700SSepherosa Ziehau } 38486d5e2922SSepherosa Ziehau 38496d5e2922SSepherosa Ziehau /* 38506d5e2922SSepherosa Ziehau * Disable the L0s, 82574L Errata #20 38516d5e2922SSepherosa Ziehau */ 38526d5e2922SSepherosa Ziehau static void 38536d5e2922SSepherosa Ziehau emx_disable_aspm(struct emx_softc *sc) 38546d5e2922SSepherosa Ziehau { 38556d5e2922SSepherosa Ziehau uint16_t link_cap, link_ctrl; 38566d5e2922SSepherosa Ziehau uint8_t pcie_ptr, reg; 38576d5e2922SSepherosa Ziehau device_t dev = sc->dev; 38586d5e2922SSepherosa Ziehau 38596d5e2922SSepherosa Ziehau switch (sc->hw.mac.type) { 38606d5e2922SSepherosa Ziehau case e1000_82573: 38616d5e2922SSepherosa Ziehau case e1000_82574: 38626d5e2922SSepherosa Ziehau break; 38636d5e2922SSepherosa Ziehau 38646d5e2922SSepherosa Ziehau default: 38656d5e2922SSepherosa Ziehau return; 38666d5e2922SSepherosa Ziehau } 38676d5e2922SSepherosa Ziehau 38686d5e2922SSepherosa Ziehau pcie_ptr = pci_get_pciecap_ptr(dev); 38696d5e2922SSepherosa Ziehau if (pcie_ptr == 0) 38706d5e2922SSepherosa Ziehau return; 38716d5e2922SSepherosa Ziehau 38726d5e2922SSepherosa Ziehau link_cap = pci_read_config(dev, pcie_ptr + PCIER_LINKCAP, 2); 38736d5e2922SSepherosa Ziehau if ((link_cap & PCIEM_LNKCAP_ASPM_MASK) == 0) 38746d5e2922SSepherosa Ziehau return; 38756d5e2922SSepherosa Ziehau 38766d5e2922SSepherosa Ziehau if (bootverbose) 38776d5e2922SSepherosa Ziehau if_printf(&sc->arpcom.ac_if, "disable L0s\n"); 38786d5e2922SSepherosa Ziehau 38796d5e2922SSepherosa Ziehau reg = pcie_ptr + PCIER_LINKCTRL; 38806d5e2922SSepherosa Ziehau link_ctrl = pci_read_config(dev, reg, 2); 38816d5e2922SSepherosa Ziehau link_ctrl &= ~PCIEM_LNKCTL_ASPM_L0S; 38826d5e2922SSepherosa Ziehau pci_write_config(dev, reg, link_ctrl, 2); 38836d5e2922SSepherosa Ziehau } 3884