xref: /dflybsd-src/sys/dev/netif/emx/if_emx.c (revision 608dda762b4fff99bd8e99e1393ec28dcad1cff8)
15330213cSSepherosa Ziehau /*
25330213cSSepherosa Ziehau  * Copyright (c) 2004 Joerg Sonnenberger <joerg@bec.de>.  All rights reserved.
35330213cSSepherosa Ziehau  *
45330213cSSepherosa Ziehau  * Copyright (c) 2001-2008, Intel Corporation
55330213cSSepherosa Ziehau  * All rights reserved.
65330213cSSepherosa Ziehau  *
75330213cSSepherosa Ziehau  * Redistribution and use in source and binary forms, with or without
85330213cSSepherosa Ziehau  * modification, are permitted provided that the following conditions are met:
95330213cSSepherosa Ziehau  *
105330213cSSepherosa Ziehau  *  1. Redistributions of source code must retain the above copyright notice,
115330213cSSepherosa Ziehau  *     this list of conditions and the following disclaimer.
125330213cSSepherosa Ziehau  *
135330213cSSepherosa Ziehau  *  2. Redistributions in binary form must reproduce the above copyright
145330213cSSepherosa Ziehau  *     notice, this list of conditions and the following disclaimer in the
155330213cSSepherosa Ziehau  *     documentation and/or other materials provided with the distribution.
165330213cSSepherosa Ziehau  *
175330213cSSepherosa Ziehau  *  3. Neither the name of the Intel Corporation nor the names of its
185330213cSSepherosa Ziehau  *     contributors may be used to endorse or promote products derived from
195330213cSSepherosa Ziehau  *     this software without specific prior written permission.
205330213cSSepherosa Ziehau  *
215330213cSSepherosa Ziehau  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
225330213cSSepherosa Ziehau  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
235330213cSSepherosa Ziehau  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
245330213cSSepherosa Ziehau  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
255330213cSSepherosa Ziehau  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
265330213cSSepherosa Ziehau  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
275330213cSSepherosa Ziehau  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
285330213cSSepherosa Ziehau  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
295330213cSSepherosa Ziehau  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
305330213cSSepherosa Ziehau  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
315330213cSSepherosa Ziehau  * POSSIBILITY OF SUCH DAMAGE.
325330213cSSepherosa Ziehau  *
335330213cSSepherosa Ziehau  *
345330213cSSepherosa Ziehau  * Copyright (c) 2005 The DragonFly Project.  All rights reserved.
355330213cSSepherosa Ziehau  *
365330213cSSepherosa Ziehau  * This code is derived from software contributed to The DragonFly Project
375330213cSSepherosa Ziehau  * by Matthew Dillon <dillon@backplane.com>
385330213cSSepherosa Ziehau  *
395330213cSSepherosa Ziehau  * Redistribution and use in source and binary forms, with or without
405330213cSSepherosa Ziehau  * modification, are permitted provided that the following conditions
415330213cSSepherosa Ziehau  * are met:
425330213cSSepherosa Ziehau  *
435330213cSSepherosa Ziehau  * 1. Redistributions of source code must retain the above copyright
445330213cSSepherosa Ziehau  *    notice, this list of conditions and the following disclaimer.
455330213cSSepherosa Ziehau  * 2. Redistributions in binary form must reproduce the above copyright
465330213cSSepherosa Ziehau  *    notice, this list of conditions and the following disclaimer in
475330213cSSepherosa Ziehau  *    the documentation and/or other materials provided with the
485330213cSSepherosa Ziehau  *    distribution.
495330213cSSepherosa Ziehau  * 3. Neither the name of The DragonFly Project nor the names of its
505330213cSSepherosa Ziehau  *    contributors may be used to endorse or promote products derived
515330213cSSepherosa Ziehau  *    from this software without specific, prior written permission.
525330213cSSepherosa Ziehau  *
535330213cSSepherosa Ziehau  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
545330213cSSepherosa Ziehau  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
555330213cSSepherosa Ziehau  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
565330213cSSepherosa Ziehau  * FOR A PARTICULAR PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE
575330213cSSepherosa Ziehau  * COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
585330213cSSepherosa Ziehau  * INCIDENTAL, SPECIAL, EXEMPLARY OR CONSEQUENTIAL DAMAGES (INCLUDING,
595330213cSSepherosa Ziehau  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
605330213cSSepherosa Ziehau  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
615330213cSSepherosa Ziehau  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
625330213cSSepherosa Ziehau  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT
635330213cSSepherosa Ziehau  * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
645330213cSSepherosa Ziehau  * SUCH DAMAGE.
655330213cSSepherosa Ziehau  */
665330213cSSepherosa Ziehau 
67b3a7093fSSepherosa Ziehau #include "opt_ifpoll.h"
68e6cde6e6SSepherosa Ziehau #include "opt_emx.h"
695330213cSSepherosa Ziehau 
705330213cSSepherosa Ziehau #include <sys/param.h>
715330213cSSepherosa Ziehau #include <sys/bus.h>
725330213cSSepherosa Ziehau #include <sys/endian.h>
735330213cSSepherosa Ziehau #include <sys/interrupt.h>
745330213cSSepherosa Ziehau #include <sys/kernel.h>
755330213cSSepherosa Ziehau #include <sys/ktr.h>
765330213cSSepherosa Ziehau #include <sys/malloc.h>
775330213cSSepherosa Ziehau #include <sys/mbuf.h>
785330213cSSepherosa Ziehau #include <sys/proc.h>
795330213cSSepherosa Ziehau #include <sys/rman.h>
805330213cSSepherosa Ziehau #include <sys/serialize.h>
81bc197380SSepherosa Ziehau #include <sys/serialize2.h>
825330213cSSepherosa Ziehau #include <sys/socket.h>
835330213cSSepherosa Ziehau #include <sys/sockio.h>
845330213cSSepherosa Ziehau #include <sys/sysctl.h>
855330213cSSepherosa Ziehau #include <sys/systm.h>
865330213cSSepherosa Ziehau 
875330213cSSepherosa Ziehau #include <net/bpf.h>
885330213cSSepherosa Ziehau #include <net/ethernet.h>
895330213cSSepherosa Ziehau #include <net/if.h>
905330213cSSepherosa Ziehau #include <net/if_arp.h>
915330213cSSepherosa Ziehau #include <net/if_dl.h>
925330213cSSepherosa Ziehau #include <net/if_media.h>
935330213cSSepherosa Ziehau #include <net/ifq_var.h>
9489d8e73dSSepherosa Ziehau #include <net/toeplitz.h>
959cc86e17SSepherosa Ziehau #include <net/toeplitz2.h>
965330213cSSepherosa Ziehau #include <net/vlan/if_vlan_var.h>
975330213cSSepherosa Ziehau #include <net/vlan/if_vlan_ether.h>
98b3a7093fSSepherosa Ziehau #include <net/if_poll.h>
995330213cSSepherosa Ziehau 
1005330213cSSepherosa Ziehau #include <netinet/in_systm.h>
1015330213cSSepherosa Ziehau #include <netinet/in.h>
1025330213cSSepherosa Ziehau #include <netinet/ip.h>
1035330213cSSepherosa Ziehau #include <netinet/tcp.h>
1045330213cSSepherosa Ziehau #include <netinet/udp.h>
1055330213cSSepherosa Ziehau 
1065330213cSSepherosa Ziehau #include <bus/pci/pcivar.h>
1075330213cSSepherosa Ziehau #include <bus/pci/pcireg.h>
1085330213cSSepherosa Ziehau 
1095330213cSSepherosa Ziehau #include <dev/netif/ig_hal/e1000_api.h>
1105330213cSSepherosa Ziehau #include <dev/netif/ig_hal/e1000_82571.h>
1115330213cSSepherosa Ziehau #include <dev/netif/emx/if_emx.h>
1125330213cSSepherosa Ziehau 
113b2653751SSascha Wildner #define DEBUG_HW 0
114b2653751SSascha Wildner 
1153f939c23SSepherosa Ziehau #ifdef EMX_RSS_DEBUG
1163f939c23SSepherosa Ziehau #define EMX_RSS_DPRINTF(sc, lvl, fmt, ...) \
1173f939c23SSepherosa Ziehau do { \
11889d8e73dSSepherosa Ziehau 	if (sc->rss_debug >= lvl) \
1193f939c23SSepherosa Ziehau 		if_printf(&sc->arpcom.ac_if, fmt, __VA_ARGS__); \
1203f939c23SSepherosa Ziehau } while (0)
1213f939c23SSepherosa Ziehau #else	/* !EMX_RSS_DEBUG */
1223f939c23SSepherosa Ziehau #define EMX_RSS_DPRINTF(sc, lvl, fmt, ...)	((void)0)
1233f939c23SSepherosa Ziehau #endif	/* EMX_RSS_DEBUG */
1243f939c23SSepherosa Ziehau 
1255330213cSSepherosa Ziehau #define EMX_NAME	"Intel(R) PRO/1000 "
1265330213cSSepherosa Ziehau 
1275330213cSSepherosa Ziehau #define EMX_DEVICE(id)	\
1285330213cSSepherosa Ziehau 	{ EMX_VENDOR_ID, E1000_DEV_ID_##id, EMX_NAME #id }
1295330213cSSepherosa Ziehau #define EMX_DEVICE_NULL	{ 0, 0, NULL }
1305330213cSSepherosa Ziehau 
1315330213cSSepherosa Ziehau static const struct emx_device {
1325330213cSSepherosa Ziehau 	uint16_t	vid;
1335330213cSSepherosa Ziehau 	uint16_t	did;
1345330213cSSepherosa Ziehau 	const char	*desc;
1355330213cSSepherosa Ziehau } emx_devices[] = {
1365330213cSSepherosa Ziehau 	EMX_DEVICE(82571EB_COPPER),
1375330213cSSepherosa Ziehau 	EMX_DEVICE(82571EB_FIBER),
1385330213cSSepherosa Ziehau 	EMX_DEVICE(82571EB_SERDES),
1395330213cSSepherosa Ziehau 	EMX_DEVICE(82571EB_SERDES_DUAL),
1405330213cSSepherosa Ziehau 	EMX_DEVICE(82571EB_SERDES_QUAD),
1415330213cSSepherosa Ziehau 	EMX_DEVICE(82571EB_QUAD_COPPER),
14275a5634eSSepherosa Ziehau 	EMX_DEVICE(82571EB_QUAD_COPPER_BP),
1435330213cSSepherosa Ziehau 	EMX_DEVICE(82571EB_QUAD_COPPER_LP),
1445330213cSSepherosa Ziehau 	EMX_DEVICE(82571EB_QUAD_FIBER),
1455330213cSSepherosa Ziehau 	EMX_DEVICE(82571PT_QUAD_COPPER),
1465330213cSSepherosa Ziehau 
1475330213cSSepherosa Ziehau 	EMX_DEVICE(82572EI_COPPER),
1485330213cSSepherosa Ziehau 	EMX_DEVICE(82572EI_FIBER),
1495330213cSSepherosa Ziehau 	EMX_DEVICE(82572EI_SERDES),
1505330213cSSepherosa Ziehau 	EMX_DEVICE(82572EI),
1515330213cSSepherosa Ziehau 
1525330213cSSepherosa Ziehau 	EMX_DEVICE(82573E),
1535330213cSSepherosa Ziehau 	EMX_DEVICE(82573E_IAMT),
1545330213cSSepherosa Ziehau 	EMX_DEVICE(82573L),
1555330213cSSepherosa Ziehau 
1565330213cSSepherosa Ziehau 	EMX_DEVICE(80003ES2LAN_COPPER_SPT),
1575330213cSSepherosa Ziehau 	EMX_DEVICE(80003ES2LAN_SERDES_SPT),
1585330213cSSepherosa Ziehau 	EMX_DEVICE(80003ES2LAN_COPPER_DPT),
1595330213cSSepherosa Ziehau 	EMX_DEVICE(80003ES2LAN_SERDES_DPT),
1605330213cSSepherosa Ziehau 
1615330213cSSepherosa Ziehau 	EMX_DEVICE(82574L),
1622d0e5700SSepherosa Ziehau 	EMX_DEVICE(82574LA),
1635330213cSSepherosa Ziehau 
164a5807b81SSepherosa Ziehau 	EMX_DEVICE(PCH_LPT_I217_LM),
165a5807b81SSepherosa Ziehau 	EMX_DEVICE(PCH_LPT_I217_V),
166a5807b81SSepherosa Ziehau 	EMX_DEVICE(PCH_LPTLP_I218_LM),
167a5807b81SSepherosa Ziehau 	EMX_DEVICE(PCH_LPTLP_I218_V),
1684765c386SMichael Neumann 	EMX_DEVICE(PCH_I218_LM2),
1694765c386SMichael Neumann 	EMX_DEVICE(PCH_I218_V2),
1704765c386SMichael Neumann 	EMX_DEVICE(PCH_I218_LM3),
1714765c386SMichael Neumann 	EMX_DEVICE(PCH_I218_V3),
172a5807b81SSepherosa Ziehau 
1735330213cSSepherosa Ziehau 	/* required last entry */
1745330213cSSepherosa Ziehau 	EMX_DEVICE_NULL
1755330213cSSepherosa Ziehau };
1765330213cSSepherosa Ziehau 
1775330213cSSepherosa Ziehau static int	emx_probe(device_t);
1785330213cSSepherosa Ziehau static int	emx_attach(device_t);
1795330213cSSepherosa Ziehau static int	emx_detach(device_t);
1805330213cSSepherosa Ziehau static int	emx_shutdown(device_t);
1815330213cSSepherosa Ziehau static int	emx_suspend(device_t);
1825330213cSSepherosa Ziehau static int	emx_resume(device_t);
1835330213cSSepherosa Ziehau 
1845330213cSSepherosa Ziehau static void	emx_init(void *);
1855330213cSSepherosa Ziehau static void	emx_stop(struct emx_softc *);
1865330213cSSepherosa Ziehau static int	emx_ioctl(struct ifnet *, u_long, caddr_t, struct ucred *);
187f0a26983SSepherosa Ziehau static void	emx_start(struct ifnet *, struct ifaltq_subque *);
188b3a7093fSSepherosa Ziehau #ifdef IFPOLL_ENABLE
189f994de37SSepherosa Ziehau static void	emx_npoll(struct ifnet *, struct ifpoll_info *);
1902f00683bSSepherosa Ziehau static void	emx_npoll_status(struct ifnet *);
1912f00683bSSepherosa Ziehau static void	emx_npoll_tx(struct ifnet *, void *, int);
1922f00683bSSepherosa Ziehau static void	emx_npoll_rx(struct ifnet *, void *, int);
1935330213cSSepherosa Ziehau #endif
194d84018e9SSepherosa Ziehau static void	emx_watchdog(struct ifaltq_subque *);
1955330213cSSepherosa Ziehau static void	emx_media_status(struct ifnet *, struct ifmediareq *);
1965330213cSSepherosa Ziehau static int	emx_media_change(struct ifnet *);
1975330213cSSepherosa Ziehau static void	emx_timer(void *);
1986d435846SSepherosa Ziehau static void	emx_serialize(struct ifnet *, enum ifnet_serialize);
1996d435846SSepherosa Ziehau static void	emx_deserialize(struct ifnet *, enum ifnet_serialize);
2006d435846SSepherosa Ziehau static int	emx_tryserialize(struct ifnet *, enum ifnet_serialize);
2012c9effcfSSepherosa Ziehau #ifdef INVARIANTS
2022c9effcfSSepherosa Ziehau static void	emx_serialize_assert(struct ifnet *, enum ifnet_serialize,
2032c9effcfSSepherosa Ziehau 		    boolean_t);
2042c9effcfSSepherosa Ziehau #endif
2055330213cSSepherosa Ziehau 
2065330213cSSepherosa Ziehau static void	emx_intr(void *);
2074cb541aeSSepherosa Ziehau static void	emx_intr_mask(void *);
2084cb541aeSSepherosa Ziehau static void	emx_intr_body(struct emx_softc *, boolean_t);
2099f831fa8SSepherosa Ziehau static void	emx_rxeof(struct emx_rxdata *, int);
210ec1c60bbSSepherosa Ziehau static void	emx_txeof(struct emx_txdata *);
211ec1c60bbSSepherosa Ziehau static void	emx_tx_collect(struct emx_txdata *);
2125330213cSSepherosa Ziehau static void	emx_tx_purge(struct emx_softc *);
2135330213cSSepherosa Ziehau static void	emx_enable_intr(struct emx_softc *);
2145330213cSSepherosa Ziehau static void	emx_disable_intr(struct emx_softc *);
2155330213cSSepherosa Ziehau 
216071699f8SSepherosa Ziehau static int	emx_dma_alloc(struct emx_softc *);
217071699f8SSepherosa Ziehau static void	emx_dma_free(struct emx_softc *);
218ec1c60bbSSepherosa Ziehau static void	emx_init_tx_ring(struct emx_txdata *);
2199f831fa8SSepherosa Ziehau static int	emx_init_rx_ring(struct emx_rxdata *);
220d84018e9SSepherosa Ziehau static void	emx_free_tx_ring(struct emx_txdata *);
2219f831fa8SSepherosa Ziehau static void	emx_free_rx_ring(struct emx_rxdata *);
222ec1c60bbSSepherosa Ziehau static int	emx_create_tx_ring(struct emx_txdata *);
2239f831fa8SSepherosa Ziehau static int	emx_create_rx_ring(struct emx_rxdata *);
224ec1c60bbSSepherosa Ziehau static void	emx_destroy_tx_ring(struct emx_txdata *, int);
2259f831fa8SSepherosa Ziehau static void	emx_destroy_rx_ring(struct emx_rxdata *, int);
2269f831fa8SSepherosa Ziehau static int	emx_newbuf(struct emx_rxdata *, int, int);
2277f32a9b0SSepherosa Ziehau static int	emx_encap(struct emx_txdata *, struct mbuf **, int *, int *);
228ec1c60bbSSepherosa Ziehau static int	emx_txcsum(struct emx_txdata *, struct mbuf *,
2295330213cSSepherosa Ziehau 		    uint32_t *, uint32_t *);
230ec1c60bbSSepherosa Ziehau static int	emx_tso_pullup(struct emx_txdata *, struct mbuf **);
231ec1c60bbSSepherosa Ziehau static int	emx_tso_setup(struct emx_txdata *, struct mbuf *,
2323eb0ea09SSepherosa Ziehau 		    uint32_t *, uint32_t *);
233d84018e9SSepherosa Ziehau static int	emx_get_txring_inuse(const struct emx_softc *, boolean_t);
2345330213cSSepherosa Ziehau 
2355330213cSSepherosa Ziehau static int 	emx_is_valid_eaddr(const uint8_t *);
2362d0e5700SSepherosa Ziehau static int	emx_reset(struct emx_softc *);
2375330213cSSepherosa Ziehau static void	emx_setup_ifp(struct emx_softc *);
2385330213cSSepherosa Ziehau static void	emx_init_tx_unit(struct emx_softc *);
2395330213cSSepherosa Ziehau static void	emx_init_rx_unit(struct emx_softc *);
2405330213cSSepherosa Ziehau static void	emx_update_stats(struct emx_softc *);
2415330213cSSepherosa Ziehau static void	emx_set_promisc(struct emx_softc *);
2425330213cSSepherosa Ziehau static void	emx_disable_promisc(struct emx_softc *);
2435330213cSSepherosa Ziehau static void	emx_set_multi(struct emx_softc *);
2445330213cSSepherosa Ziehau static void	emx_update_link_status(struct emx_softc *);
2455330213cSSepherosa Ziehau static void	emx_smartspeed(struct emx_softc *);
2462d0e5700SSepherosa Ziehau static void	emx_set_itr(struct emx_softc *, uint32_t);
2476d5e2922SSepherosa Ziehau static void	emx_disable_aspm(struct emx_softc *);
2485330213cSSepherosa Ziehau 
2495330213cSSepherosa Ziehau static void	emx_print_debug_info(struct emx_softc *);
2505330213cSSepherosa Ziehau static void	emx_print_nvm_info(struct emx_softc *);
2515330213cSSepherosa Ziehau static void	emx_print_hw_stats(struct emx_softc *);
2525330213cSSepherosa Ziehau 
2535330213cSSepherosa Ziehau static int	emx_sysctl_stats(SYSCTL_HANDLER_ARGS);
2545330213cSSepherosa Ziehau static int	emx_sysctl_debug_info(SYSCTL_HANDLER_ARGS);
2555330213cSSepherosa Ziehau static int	emx_sysctl_int_throttle(SYSCTL_HANDLER_ARGS);
256d84018e9SSepherosa Ziehau static int	emx_sysctl_tx_intr_nsegs(SYSCTL_HANDLER_ARGS);
257d84018e9SSepherosa Ziehau static int	emx_sysctl_tx_wreg_nsegs(SYSCTL_HANDLER_ARGS);
25809f49d52SSepherosa Ziehau #ifdef IFPOLL_ENABLE
25909f49d52SSepherosa Ziehau static int	emx_sysctl_npoll_rxoff(SYSCTL_HANDLER_ARGS);
26009f49d52SSepherosa Ziehau static int	emx_sysctl_npoll_txoff(SYSCTL_HANDLER_ARGS);
26109f49d52SSepherosa Ziehau #endif
2625330213cSSepherosa Ziehau static void	emx_add_sysctl(struct emx_softc *);
2635330213cSSepherosa Ziehau 
264bca7c435SSepherosa Ziehau static void	emx_serialize_skipmain(struct emx_softc *);
265bca7c435SSepherosa Ziehau static void	emx_deserialize_skipmain(struct emx_softc *);
266bca7c435SSepherosa Ziehau 
2675330213cSSepherosa Ziehau /* Management and WOL Support */
2685330213cSSepherosa Ziehau static void	emx_get_mgmt(struct emx_softc *);
2695330213cSSepherosa Ziehau static void	emx_rel_mgmt(struct emx_softc *);
2705330213cSSepherosa Ziehau static void	emx_get_hw_control(struct emx_softc *);
2715330213cSSepherosa Ziehau static void	emx_rel_hw_control(struct emx_softc *);
2725330213cSSepherosa Ziehau static void	emx_enable_wol(device_t);
2735330213cSSepherosa Ziehau 
2745330213cSSepherosa Ziehau static device_method_t emx_methods[] = {
2755330213cSSepherosa Ziehau 	/* Device interface */
2765330213cSSepherosa Ziehau 	DEVMETHOD(device_probe,		emx_probe),
2775330213cSSepherosa Ziehau 	DEVMETHOD(device_attach,	emx_attach),
2785330213cSSepherosa Ziehau 	DEVMETHOD(device_detach,	emx_detach),
2795330213cSSepherosa Ziehau 	DEVMETHOD(device_shutdown,	emx_shutdown),
2805330213cSSepherosa Ziehau 	DEVMETHOD(device_suspend,	emx_suspend),
2815330213cSSepherosa Ziehau 	DEVMETHOD(device_resume,	emx_resume),
282d3c9c58eSSascha Wildner 	DEVMETHOD_END
2835330213cSSepherosa Ziehau };
2845330213cSSepherosa Ziehau 
2855330213cSSepherosa Ziehau static driver_t emx_driver = {
2865330213cSSepherosa Ziehau 	"emx",
2875330213cSSepherosa Ziehau 	emx_methods,
2885330213cSSepherosa Ziehau 	sizeof(struct emx_softc),
2895330213cSSepherosa Ziehau };
2905330213cSSepherosa Ziehau 
2915330213cSSepherosa Ziehau static devclass_t emx_devclass;
2925330213cSSepherosa Ziehau 
2935330213cSSepherosa Ziehau DECLARE_DUMMY_MODULE(if_emx);
2945330213cSSepherosa Ziehau MODULE_DEPEND(emx, ig_hal, 1, 1, 1);
295aa2b9d05SSascha Wildner DRIVER_MODULE(if_emx, pci, emx_driver, emx_devclass, NULL, NULL);
2965330213cSSepherosa Ziehau 
2975330213cSSepherosa Ziehau /*
2985330213cSSepherosa Ziehau  * Tunables
2995330213cSSepherosa Ziehau  */
3005330213cSSepherosa Ziehau static int	emx_int_throttle_ceil = EMX_DEFAULT_ITR;
3015330213cSSepherosa Ziehau static int	emx_rxd = EMX_DEFAULT_RXD;
3025330213cSSepherosa Ziehau static int	emx_txd = EMX_DEFAULT_TXD;
303704b6287SSepherosa Ziehau static int	emx_smart_pwr_down = 0;
304724cbff8SSepherosa Ziehau static int	emx_rxr = 0;
305d84018e9SSepherosa Ziehau static int	emx_txr = 1;
3065330213cSSepherosa Ziehau 
3075330213cSSepherosa Ziehau /* Controls whether promiscuous also shows bad packets */
308b4d8c36bSSepherosa Ziehau static int	emx_debug_sbp = 0;
3095330213cSSepherosa Ziehau 
310704b6287SSepherosa Ziehau static int	emx_82573_workaround = 1;
311704b6287SSepherosa Ziehau static int	emx_msi_enable = 1;
3125330213cSSepherosa Ziehau 
3135330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.int_throttle_ceil", &emx_int_throttle_ceil);
3145330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.rxd", &emx_rxd);
315724cbff8SSepherosa Ziehau TUNABLE_INT("hw.emx.rxr", &emx_rxr);
3165330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.txd", &emx_txd);
317d84018e9SSepherosa Ziehau TUNABLE_INT("hw.emx.txr", &emx_txr);
3185330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.smart_pwr_down", &emx_smart_pwr_down);
3195330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.sbp", &emx_debug_sbp);
3205330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.82573_workaround", &emx_82573_workaround);
321704b6287SSepherosa Ziehau TUNABLE_INT("hw.emx.msi.enable", &emx_msi_enable);
3225330213cSSepherosa Ziehau 
3235330213cSSepherosa Ziehau /* Global used in WOL setup with multiport cards */
3245330213cSSepherosa Ziehau static int	emx_global_quad_port_a = 0;
3255330213cSSepherosa Ziehau 
3265330213cSSepherosa Ziehau /* Set this to one to display debug statistics */
3275330213cSSepherosa Ziehau static int	emx_display_debug_stats = 0;
3285330213cSSepherosa Ziehau 
3295330213cSSepherosa Ziehau #if !defined(KTR_IF_EMX)
3305330213cSSepherosa Ziehau #define KTR_IF_EMX	KTR_ALL
3315330213cSSepherosa Ziehau #endif
3325330213cSSepherosa Ziehau KTR_INFO_MASTER(if_emx);
3335bf48697SAggelos Economopoulos KTR_INFO(KTR_IF_EMX, if_emx, intr_beg, 0, "intr begin");
3345bf48697SAggelos Economopoulos KTR_INFO(KTR_IF_EMX, if_emx, intr_end, 1, "intr end");
3355bf48697SAggelos Economopoulos KTR_INFO(KTR_IF_EMX, if_emx, pkt_receive, 4, "rx packet");
3365bf48697SAggelos Economopoulos KTR_INFO(KTR_IF_EMX, if_emx, pkt_txqueue, 5, "tx packet");
3375bf48697SAggelos Economopoulos KTR_INFO(KTR_IF_EMX, if_emx, pkt_txclean, 6, "tx clean");
3385330213cSSepherosa Ziehau #define logif(name)	KTR_LOG(if_emx_ ## name)
3395330213cSSepherosa Ziehau 
340235b9d30SSepherosa Ziehau static __inline void
341235b9d30SSepherosa Ziehau emx_setup_rxdesc(emx_rxdesc_t *rxd, const struct emx_rxbuf *rxbuf)
342235b9d30SSepherosa Ziehau {
343235b9d30SSepherosa Ziehau 	rxd->rxd_bufaddr = htole64(rxbuf->paddr);
3443f939c23SSepherosa Ziehau 	/* DD bit must be cleared */
345235b9d30SSepherosa Ziehau 	rxd->rxd_staterr = 0;
346235b9d30SSepherosa Ziehau }
347235b9d30SSepherosa Ziehau 
348235b9d30SSepherosa Ziehau static __inline void
349235b9d30SSepherosa Ziehau emx_rxcsum(uint32_t staterr, struct mbuf *mp)
350235b9d30SSepherosa Ziehau {
351235b9d30SSepherosa Ziehau 	/* Ignore Checksum bit is set */
352235b9d30SSepherosa Ziehau 	if (staterr & E1000_RXD_STAT_IXSM)
353235b9d30SSepherosa Ziehau 		return;
354235b9d30SSepherosa Ziehau 
355235b9d30SSepherosa Ziehau 	if ((staterr & (E1000_RXD_STAT_IPCS | E1000_RXDEXT_STATERR_IPE)) ==
356235b9d30SSepherosa Ziehau 	    E1000_RXD_STAT_IPCS)
357235b9d30SSepherosa Ziehau 		mp->m_pkthdr.csum_flags |= CSUM_IP_CHECKED | CSUM_IP_VALID;
358235b9d30SSepherosa Ziehau 
359235b9d30SSepherosa Ziehau 	if ((staterr & (E1000_RXD_STAT_TCPCS | E1000_RXDEXT_STATERR_TCPE)) ==
360235b9d30SSepherosa Ziehau 	    E1000_RXD_STAT_TCPCS) {
361235b9d30SSepherosa Ziehau 		mp->m_pkthdr.csum_flags |= CSUM_DATA_VALID |
362235b9d30SSepherosa Ziehau 					   CSUM_PSEUDO_HDR |
363235b9d30SSepherosa Ziehau 					   CSUM_FRAG_NOT_CHECKED;
364235b9d30SSepherosa Ziehau 		mp->m_pkthdr.csum_data = htons(0xffff);
365235b9d30SSepherosa Ziehau 	}
366235b9d30SSepherosa Ziehau }
367235b9d30SSepherosa Ziehau 
3689cc86e17SSepherosa Ziehau static __inline struct pktinfo *
3699cc86e17SSepherosa Ziehau emx_rssinfo(struct mbuf *m, struct pktinfo *pi,
3709cc86e17SSepherosa Ziehau 	    uint32_t mrq, uint32_t hash, uint32_t staterr)
3719cc86e17SSepherosa Ziehau {
3729cc86e17SSepherosa Ziehau 	switch (mrq & EMX_RXDMRQ_RSSTYPE_MASK) {
3739cc86e17SSepherosa Ziehau 	case EMX_RXDMRQ_IPV4_TCP:
3749cc86e17SSepherosa Ziehau 		pi->pi_netisr = NETISR_IP;
3759cc86e17SSepherosa Ziehau 		pi->pi_flags = 0;
3769cc86e17SSepherosa Ziehau 		pi->pi_l3proto = IPPROTO_TCP;
3779cc86e17SSepherosa Ziehau 		break;
3789cc86e17SSepherosa Ziehau 
3799cc86e17SSepherosa Ziehau 	case EMX_RXDMRQ_IPV6_TCP:
3809cc86e17SSepherosa Ziehau 		pi->pi_netisr = NETISR_IPV6;
3819cc86e17SSepherosa Ziehau 		pi->pi_flags = 0;
3829cc86e17SSepherosa Ziehau 		pi->pi_l3proto = IPPROTO_TCP;
3839cc86e17SSepherosa Ziehau 		break;
3849cc86e17SSepherosa Ziehau 
3859cc86e17SSepherosa Ziehau 	case EMX_RXDMRQ_IPV4:
3869cc86e17SSepherosa Ziehau 		if (staterr & E1000_RXD_STAT_IXSM)
3879cc86e17SSepherosa Ziehau 			return NULL;
3889cc86e17SSepherosa Ziehau 
3899cc86e17SSepherosa Ziehau 		if ((staterr &
3909cc86e17SSepherosa Ziehau 		     (E1000_RXD_STAT_TCPCS | E1000_RXDEXT_STATERR_TCPE)) ==
3919cc86e17SSepherosa Ziehau 		    E1000_RXD_STAT_TCPCS) {
3929cc86e17SSepherosa Ziehau 			pi->pi_netisr = NETISR_IP;
3939cc86e17SSepherosa Ziehau 			pi->pi_flags = 0;
3949cc86e17SSepherosa Ziehau 			pi->pi_l3proto = IPPROTO_UDP;
3959cc86e17SSepherosa Ziehau 			break;
3969cc86e17SSepherosa Ziehau 		}
3979cc86e17SSepherosa Ziehau 		/* FALL THROUGH */
3989cc86e17SSepherosa Ziehau 	default:
3999cc86e17SSepherosa Ziehau 		return NULL;
4009cc86e17SSepherosa Ziehau 	}
4019cc86e17SSepherosa Ziehau 
4029cc86e17SSepherosa Ziehau 	m->m_flags |= M_HASH;
4039cc86e17SSepherosa Ziehau 	m->m_pkthdr.hash = toeplitz_hash(hash);
4049cc86e17SSepherosa Ziehau 	return pi;
4059cc86e17SSepherosa Ziehau }
4069cc86e17SSepherosa Ziehau 
4075330213cSSepherosa Ziehau static int
4085330213cSSepherosa Ziehau emx_probe(device_t dev)
4095330213cSSepherosa Ziehau {
4105330213cSSepherosa Ziehau 	const struct emx_device *d;
4115330213cSSepherosa Ziehau 	uint16_t vid, did;
4125330213cSSepherosa Ziehau 
4135330213cSSepherosa Ziehau 	vid = pci_get_vendor(dev);
4145330213cSSepherosa Ziehau 	did = pci_get_device(dev);
4155330213cSSepherosa Ziehau 
4165330213cSSepherosa Ziehau 	for (d = emx_devices; d->desc != NULL; ++d) {
4175330213cSSepherosa Ziehau 		if (vid == d->vid && did == d->did) {
4185330213cSSepherosa Ziehau 			device_set_desc(dev, d->desc);
4195330213cSSepherosa Ziehau 			device_set_async_attach(dev, TRUE);
4205330213cSSepherosa Ziehau 			return 0;
4215330213cSSepherosa Ziehau 		}
4225330213cSSepherosa Ziehau 	}
4235330213cSSepherosa Ziehau 	return ENXIO;
4245330213cSSepherosa Ziehau }
4255330213cSSepherosa Ziehau 
4265330213cSSepherosa Ziehau static int
4275330213cSSepherosa Ziehau emx_attach(device_t dev)
4285330213cSSepherosa Ziehau {
4295330213cSSepherosa Ziehau 	struct emx_softc *sc = device_get_softc(dev);
430d84018e9SSepherosa Ziehau 	int error = 0, i, throttle, msi_enable, tx_ring_max;
431704b6287SSepherosa Ziehau 	u_int intr_flags;
4322d0e5700SSepherosa Ziehau 	uint16_t eeprom_data, device_id, apme_mask;
4334cb541aeSSepherosa Ziehau 	driver_intr_t *intr_func;
43409f49d52SSepherosa Ziehau #ifdef IFPOLL_ENABLE
43509f49d52SSepherosa Ziehau 	int offset, offset_def;
43609f49d52SSepherosa Ziehau #endif
4375330213cSSepherosa Ziehau 
438167d2eaeSSepherosa Ziehau 	/*
4399f831fa8SSepherosa Ziehau 	 * Setup RX rings
4409f831fa8SSepherosa Ziehau 	 */
4419f831fa8SSepherosa Ziehau 	for (i = 0; i < EMX_NRX_RING; ++i) {
4429f831fa8SSepherosa Ziehau 		sc->rx_data[i].sc = sc;
4439f831fa8SSepherosa Ziehau 		sc->rx_data[i].idx = i;
4449f831fa8SSepherosa Ziehau 	}
4459f831fa8SSepherosa Ziehau 
4469f831fa8SSepherosa Ziehau 	/*
447ec1c60bbSSepherosa Ziehau 	 * Setup TX ring
448ec1c60bbSSepherosa Ziehau 	 */
449d84018e9SSepherosa Ziehau 	for (i = 0; i < EMX_NTX_RING; ++i) {
450d84018e9SSepherosa Ziehau 		sc->tx_data[i].sc = sc;
451d84018e9SSepherosa Ziehau 		sc->tx_data[i].idx = i;
452d84018e9SSepherosa Ziehau 	}
453ec1c60bbSSepherosa Ziehau 
454ec1c60bbSSepherosa Ziehau 	/*
455167d2eaeSSepherosa Ziehau 	 * Initialize serializers
456167d2eaeSSepherosa Ziehau 	 */
4576d435846SSepherosa Ziehau 	lwkt_serialize_init(&sc->main_serialize);
458d84018e9SSepherosa Ziehau 	for (i = 0; i < EMX_NTX_RING; ++i)
459d84018e9SSepherosa Ziehau 		lwkt_serialize_init(&sc->tx_data[i].tx_serialize);
4606d435846SSepherosa Ziehau 	for (i = 0; i < EMX_NRX_RING; ++i)
4616d435846SSepherosa Ziehau 		lwkt_serialize_init(&sc->rx_data[i].rx_serialize);
4626d435846SSepherosa Ziehau 
463167d2eaeSSepherosa Ziehau 	/*
464167d2eaeSSepherosa Ziehau 	 * Initialize serializer array
465167d2eaeSSepherosa Ziehau 	 */
4666d435846SSepherosa Ziehau 	i = 0;
46706421337SSepherosa Ziehau 
46806421337SSepherosa Ziehau 	KKASSERT(i < EMX_NSERIALIZE);
4696d435846SSepherosa Ziehau 	sc->serializes[i++] = &sc->main_serialize;
470167d2eaeSSepherosa Ziehau 
47106421337SSepherosa Ziehau 	KKASSERT(i < EMX_NSERIALIZE);
472d84018e9SSepherosa Ziehau 	sc->serializes[i++] = &sc->tx_data[0].tx_serialize;
47306421337SSepherosa Ziehau 	KKASSERT(i < EMX_NSERIALIZE);
474d84018e9SSepherosa Ziehau 	sc->serializes[i++] = &sc->tx_data[1].tx_serialize;
475167d2eaeSSepherosa Ziehau 
47606421337SSepherosa Ziehau 	KKASSERT(i < EMX_NSERIALIZE);
4776d435846SSepherosa Ziehau 	sc->serializes[i++] = &sc->rx_data[0].rx_serialize;
47806421337SSepherosa Ziehau 	KKASSERT(i < EMX_NSERIALIZE);
4796d435846SSepherosa Ziehau 	sc->serializes[i++] = &sc->rx_data[1].rx_serialize;
48006421337SSepherosa Ziehau 
4816d435846SSepherosa Ziehau 	KKASSERT(i == EMX_NSERIALIZE);
4826d435846SSepherosa Ziehau 
483d2811227SSepherosa Ziehau 	ifmedia_init(&sc->media, IFM_IMASK, emx_media_change, emx_media_status);
484c2022416SSepherosa Ziehau 	callout_init_mp(&sc->timer);
4855330213cSSepherosa Ziehau 
4865330213cSSepherosa Ziehau 	sc->dev = sc->osdep.dev = dev;
4875330213cSSepherosa Ziehau 
4885330213cSSepherosa Ziehau 	/*
4895330213cSSepherosa Ziehau 	 * Determine hardware and mac type
4905330213cSSepherosa Ziehau 	 */
4915330213cSSepherosa Ziehau 	sc->hw.vendor_id = pci_get_vendor(dev);
4925330213cSSepherosa Ziehau 	sc->hw.device_id = pci_get_device(dev);
4935330213cSSepherosa Ziehau 	sc->hw.revision_id = pci_get_revid(dev);
4945330213cSSepherosa Ziehau 	sc->hw.subsystem_vendor_id = pci_get_subvendor(dev);
4955330213cSSepherosa Ziehau 	sc->hw.subsystem_device_id = pci_get_subdevice(dev);
4965330213cSSepherosa Ziehau 
4975330213cSSepherosa Ziehau 	if (e1000_set_mac_type(&sc->hw))
4985330213cSSepherosa Ziehau 		return ENXIO;
4995330213cSSepherosa Ziehau 
5005330213cSSepherosa Ziehau 	/* Enable bus mastering */
5015330213cSSepherosa Ziehau 	pci_enable_busmaster(dev);
5025330213cSSepherosa Ziehau 
5035330213cSSepherosa Ziehau 	/*
5045330213cSSepherosa Ziehau 	 * Allocate IO memory
5055330213cSSepherosa Ziehau 	 */
5065330213cSSepherosa Ziehau 	sc->memory_rid = EMX_BAR_MEM;
5075330213cSSepherosa Ziehau 	sc->memory = bus_alloc_resource_any(dev, SYS_RES_MEMORY,
5085330213cSSepherosa Ziehau 					    &sc->memory_rid, RF_ACTIVE);
5095330213cSSepherosa Ziehau 	if (sc->memory == NULL) {
5105330213cSSepherosa Ziehau 		device_printf(dev, "Unable to allocate bus resource: memory\n");
5115330213cSSepherosa Ziehau 		error = ENXIO;
5125330213cSSepherosa Ziehau 		goto fail;
5135330213cSSepherosa Ziehau 	}
5145330213cSSepherosa Ziehau 	sc->osdep.mem_bus_space_tag = rman_get_bustag(sc->memory);
5155330213cSSepherosa Ziehau 	sc->osdep.mem_bus_space_handle = rman_get_bushandle(sc->memory);
5165330213cSSepherosa Ziehau 
5175330213cSSepherosa Ziehau 	/* XXX This is quite goofy, it is not actually used */
5185330213cSSepherosa Ziehau 	sc->hw.hw_addr = (uint8_t *)&sc->osdep.mem_bus_space_handle;
5195330213cSSepherosa Ziehau 
5205330213cSSepherosa Ziehau 	/*
521a835687dSSepherosa Ziehau 	 * Don't enable MSI-X on 82574, see:
522a835687dSSepherosa Ziehau 	 * 82574 specification update errata #15
523a835687dSSepherosa Ziehau 	 *
524d01335e8SSepherosa Ziehau 	 * Don't enable MSI on 82571/82572, see:
525a835687dSSepherosa Ziehau 	 * 82571/82572 specification update errata #63
526d01335e8SSepherosa Ziehau 	 */
527d01335e8SSepherosa Ziehau 	msi_enable = emx_msi_enable;
528d01335e8SSepherosa Ziehau 	if (msi_enable &&
529d01335e8SSepherosa Ziehau 	    (sc->hw.mac.type == e1000_82571 ||
530d01335e8SSepherosa Ziehau 	     sc->hw.mac.type == e1000_82572))
531d01335e8SSepherosa Ziehau 		msi_enable = 0;
532d01335e8SSepherosa Ziehau 
533d01335e8SSepherosa Ziehau 	/*
5345330213cSSepherosa Ziehau 	 * Allocate interrupt
5355330213cSSepherosa Ziehau 	 */
536d01335e8SSepherosa Ziehau 	sc->intr_type = pci_alloc_1intr(dev, msi_enable,
5377fb43956SSepherosa Ziehau 	    &sc->intr_rid, &intr_flags);
538704b6287SSepherosa Ziehau 
5394cb541aeSSepherosa Ziehau 	if (sc->intr_type == PCI_INTR_TYPE_LEGACY) {
5404cb541aeSSepherosa Ziehau 		int unshared;
5414cb541aeSSepherosa Ziehau 
5424cb541aeSSepherosa Ziehau 		unshared = device_getenv_int(dev, "irq.unshared", 0);
5434cb541aeSSepherosa Ziehau 		if (!unshared) {
5444cb541aeSSepherosa Ziehau 			sc->flags |= EMX_FLAG_SHARED_INTR;
5454cb541aeSSepherosa Ziehau 			if (bootverbose)
5464cb541aeSSepherosa Ziehau 				device_printf(dev, "IRQ shared\n");
5474cb541aeSSepherosa Ziehau 		} else {
5484cb541aeSSepherosa Ziehau 			intr_flags &= ~RF_SHAREABLE;
5494cb541aeSSepherosa Ziehau 			if (bootverbose)
5504cb541aeSSepherosa Ziehau 				device_printf(dev, "IRQ unshared\n");
5514cb541aeSSepherosa Ziehau 		}
5524cb541aeSSepherosa Ziehau 	}
5534cb541aeSSepherosa Ziehau 
5545330213cSSepherosa Ziehau 	sc->intr_res = bus_alloc_resource_any(dev, SYS_RES_IRQ, &sc->intr_rid,
555704b6287SSepherosa Ziehau 	    intr_flags);
5565330213cSSepherosa Ziehau 	if (sc->intr_res == NULL) {
5575330213cSSepherosa Ziehau 		device_printf(dev, "Unable to allocate bus resource: "
5585330213cSSepherosa Ziehau 		    "interrupt\n");
5595330213cSSepherosa Ziehau 		error = ENXIO;
5605330213cSSepherosa Ziehau 		goto fail;
5615330213cSSepherosa Ziehau 	}
5625330213cSSepherosa Ziehau 
5635330213cSSepherosa Ziehau 	/* Save PCI command register for Shared Code */
5645330213cSSepherosa Ziehau 	sc->hw.bus.pci_cmd_word = pci_read_config(dev, PCIR_COMMAND, 2);
5655330213cSSepherosa Ziehau 	sc->hw.back = &sc->osdep;
5665330213cSSepherosa Ziehau 
567a5807b81SSepherosa Ziehau 	/*
568a5807b81SSepherosa Ziehau 	 * For I217/I218, we need to map the flash memory and this
569a5807b81SSepherosa Ziehau 	 * must happen after the MAC is identified.
570a5807b81SSepherosa Ziehau 	 */
571a5807b81SSepherosa Ziehau 	if (sc->hw.mac.type == e1000_pch_lpt) {
572a5807b81SSepherosa Ziehau 		sc->flash_rid = EMX_BAR_FLASH;
573a5807b81SSepherosa Ziehau 
574a5807b81SSepherosa Ziehau 		sc->flash = bus_alloc_resource_any(dev, SYS_RES_MEMORY,
575a5807b81SSepherosa Ziehau 		    &sc->flash_rid, RF_ACTIVE);
576a5807b81SSepherosa Ziehau 		if (sc->flash == NULL) {
577a5807b81SSepherosa Ziehau 			device_printf(dev, "Mapping of Flash failed\n");
578a5807b81SSepherosa Ziehau 			error = ENXIO;
579a5807b81SSepherosa Ziehau 			goto fail;
580a5807b81SSepherosa Ziehau 		}
581a5807b81SSepherosa Ziehau 		sc->osdep.flash_bus_space_tag = rman_get_bustag(sc->flash);
582a5807b81SSepherosa Ziehau 		sc->osdep.flash_bus_space_handle =
583a5807b81SSepherosa Ziehau 		    rman_get_bushandle(sc->flash);
584a5807b81SSepherosa Ziehau 
585a5807b81SSepherosa Ziehau 		/*
586a5807b81SSepherosa Ziehau 		 * This is used in the shared code
587a5807b81SSepherosa Ziehau 		 * XXX this goof is actually not used.
588a5807b81SSepherosa Ziehau 		 */
589a5807b81SSepherosa Ziehau 		sc->hw.flash_address = (uint8_t *)sc->flash;
590a5807b81SSepherosa Ziehau 	}
591a5807b81SSepherosa Ziehau 
5925330213cSSepherosa Ziehau 	/* Do Shared Code initialization */
5935330213cSSepherosa Ziehau 	if (e1000_setup_init_funcs(&sc->hw, TRUE)) {
5945330213cSSepherosa Ziehau 		device_printf(dev, "Setup of Shared code failed\n");
5955330213cSSepherosa Ziehau 		error = ENXIO;
5965330213cSSepherosa Ziehau 		goto fail;
5975330213cSSepherosa Ziehau 	}
5985330213cSSepherosa Ziehau 	e1000_get_bus_info(&sc->hw);
5995330213cSSepherosa Ziehau 
6005330213cSSepherosa Ziehau 	sc->hw.mac.autoneg = EMX_DO_AUTO_NEG;
6015330213cSSepherosa Ziehau 	sc->hw.phy.autoneg_wait_to_complete = FALSE;
6025330213cSSepherosa Ziehau 	sc->hw.phy.autoneg_advertised = EMX_AUTONEG_ADV_DEFAULT;
6035330213cSSepherosa Ziehau 
6045330213cSSepherosa Ziehau 	/*
6055330213cSSepherosa Ziehau 	 * Interrupt throttle rate
6065330213cSSepherosa Ziehau 	 */
607b4d8c36bSSepherosa Ziehau 	throttle = device_getenv_int(dev, "int_throttle_ceil",
608b4d8c36bSSepherosa Ziehau 	    emx_int_throttle_ceil);
609b4d8c36bSSepherosa Ziehau 	if (throttle == 0) {
6105330213cSSepherosa Ziehau 		sc->int_throttle_ceil = 0;
6115330213cSSepherosa Ziehau 	} else {
6125330213cSSepherosa Ziehau 		if (throttle < 0)
6135330213cSSepherosa Ziehau 			throttle = EMX_DEFAULT_ITR;
6145330213cSSepherosa Ziehau 
6155330213cSSepherosa Ziehau 		/* Recalculate the tunable value to get the exact frequency. */
6165330213cSSepherosa Ziehau 		throttle = 1000000000 / 256 / throttle;
6175330213cSSepherosa Ziehau 
6185330213cSSepherosa Ziehau 		/* Upper 16bits of ITR is reserved and should be zero */
6195330213cSSepherosa Ziehau 		if (throttle & 0xffff0000)
6205330213cSSepherosa Ziehau 			throttle = 1000000000 / 256 / EMX_DEFAULT_ITR;
6215330213cSSepherosa Ziehau 
6225330213cSSepherosa Ziehau 		sc->int_throttle_ceil = 1000000000 / 256 / throttle;
6235330213cSSepherosa Ziehau 	}
6245330213cSSepherosa Ziehau 
6255330213cSSepherosa Ziehau 	e1000_init_script_state_82541(&sc->hw, TRUE);
6265330213cSSepherosa Ziehau 	e1000_set_tbi_compatibility_82543(&sc->hw, TRUE);
6275330213cSSepherosa Ziehau 
6285330213cSSepherosa Ziehau 	/* Copper options */
6295330213cSSepherosa Ziehau 	if (sc->hw.phy.media_type == e1000_media_type_copper) {
6305330213cSSepherosa Ziehau 		sc->hw.phy.mdix = EMX_AUTO_ALL_MODES;
6315330213cSSepherosa Ziehau 		sc->hw.phy.disable_polarity_correction = FALSE;
6325330213cSSepherosa Ziehau 		sc->hw.phy.ms_type = EMX_MASTER_SLAVE;
6335330213cSSepherosa Ziehau 	}
6345330213cSSepherosa Ziehau 
6355330213cSSepherosa Ziehau 	/* Set the frame limits assuming standard ethernet sized frames. */
636a5807b81SSepherosa Ziehau 	sc->hw.mac.max_frame_size = ETHERMTU + ETHER_HDR_LEN + ETHER_CRC_LEN;
6375330213cSSepherosa Ziehau 
6385330213cSSepherosa Ziehau 	/* This controls when hardware reports transmit completion status. */
6395330213cSSepherosa Ziehau 	sc->hw.mac.report_tx_early = 1;
6405330213cSSepherosa Ziehau 
64165c7a6afSSepherosa Ziehau 	/* Calculate # of RX rings */
642724cbff8SSepherosa Ziehau 	sc->rx_ring_cnt = device_getenv_int(dev, "rxr", emx_rxr);
643a317449eSSepherosa Ziehau 	sc->rx_ring_cnt = if_ring_count2(sc->rx_ring_cnt, EMX_NRX_RING);
64465c7a6afSSepherosa Ziehau 
645d84018e9SSepherosa Ziehau 	/*
646d84018e9SSepherosa Ziehau 	 * Calculate # of TX rings
647d84018e9SSepherosa Ziehau 	 *
648a5807b81SSepherosa Ziehau 	 * XXX
649a5807b81SSepherosa Ziehau 	 * I217/I218 claims to have 2 TX queues
650a5807b81SSepherosa Ziehau 	 *
651d84018e9SSepherosa Ziehau 	 * NOTE:
652d84018e9SSepherosa Ziehau 	 * Don't enable multiple TX queues on 82574; it always gives
653aff530c4SSepherosa Ziehau 	 * watchdog timeout on TX queue0, when multiple TCP streams are
654aff530c4SSepherosa Ziehau 	 * received.  It was originally suspected that the hardware TX
655aff530c4SSepherosa Ziehau 	 * checksum offloading caused this watchdog timeout, since only
656aff530c4SSepherosa Ziehau 	 * TCP ACKs are sent during TCP receiving tests.  However, even
657aff530c4SSepherosa Ziehau 	 * if the hardware TX checksum offloading is disable, TX queue0
658aff530c4SSepherosa Ziehau 	 * still will give watchdog.
659d84018e9SSepherosa Ziehau 	 */
660d84018e9SSepherosa Ziehau 	tx_ring_max = 1;
661d84018e9SSepherosa Ziehau 	if (sc->hw.mac.type == e1000_82571 ||
662d84018e9SSepherosa Ziehau 	    sc->hw.mac.type == e1000_82572 ||
663da83e939SSepherosa Ziehau 	    sc->hw.mac.type == e1000_80003es2lan ||
66457f26b35SSepherosa Ziehau 	    sc->hw.mac.type == e1000_pch_lpt ||
66557f26b35SSepherosa Ziehau 	    sc->hw.mac.type == e1000_82574)
666d84018e9SSepherosa Ziehau 		tx_ring_max = EMX_NTX_RING;
667d84018e9SSepherosa Ziehau 	sc->tx_ring_cnt = device_getenv_int(dev, "txr", emx_txr);
668d84018e9SSepherosa Ziehau 	sc->tx_ring_cnt = if_ring_count2(sc->tx_ring_cnt, tx_ring_max);
669d84018e9SSepherosa Ziehau 
670071699f8SSepherosa Ziehau 	/* Allocate RX/TX rings' busdma(9) stuffs */
671071699f8SSepherosa Ziehau 	error = emx_dma_alloc(sc);
672071699f8SSepherosa Ziehau 	if (error)
6735330213cSSepherosa Ziehau 		goto fail;
674e5b3bcc4SSepherosa Ziehau 
6752d0e5700SSepherosa Ziehau 	/* Allocate multicast array memory. */
6762d0e5700SSepherosa Ziehau 	sc->mta = kmalloc(ETH_ADDR_LEN * EMX_MCAST_ADDR_MAX,
6772d0e5700SSepherosa Ziehau 	    M_DEVBUF, M_WAITOK);
6782d0e5700SSepherosa Ziehau 
6792d0e5700SSepherosa Ziehau 	/* Indicate SOL/IDER usage */
6802d0e5700SSepherosa Ziehau 	if (e1000_check_reset_block(&sc->hw)) {
6812d0e5700SSepherosa Ziehau 		device_printf(dev,
6822d0e5700SSepherosa Ziehau 		    "PHY reset is blocked due to SOL/IDER session.\n");
6832d0e5700SSepherosa Ziehau 	}
6842d0e5700SSepherosa Ziehau 
685a5807b81SSepherosa Ziehau 	/* Disable EEE on I217/I218 */
686a5807b81SSepherosa Ziehau 	sc->hw.dev_spec.ich8lan.eee_disable = 1;
687a5807b81SSepherosa Ziehau 
6882d0e5700SSepherosa Ziehau 	/*
6892d0e5700SSepherosa Ziehau 	 * Start from a known state, this is important in reading the
6902d0e5700SSepherosa Ziehau 	 * nvm and mac from that.
6912d0e5700SSepherosa Ziehau 	 */
6922d0e5700SSepherosa Ziehau 	e1000_reset_hw(&sc->hw);
6932d0e5700SSepherosa Ziehau 
6945330213cSSepherosa Ziehau 	/* Make sure we have a good EEPROM before we read from it */
6955330213cSSepherosa Ziehau 	if (e1000_validate_nvm_checksum(&sc->hw) < 0) {
6965330213cSSepherosa Ziehau 		/*
6975330213cSSepherosa Ziehau 		 * Some PCI-E parts fail the first check due to
6985330213cSSepherosa Ziehau 		 * the link being in sleep state, call it again,
6995330213cSSepherosa Ziehau 		 * if it fails a second time its a real issue.
7005330213cSSepherosa Ziehau 		 */
7015330213cSSepherosa Ziehau 		if (e1000_validate_nvm_checksum(&sc->hw) < 0) {
7025330213cSSepherosa Ziehau 			device_printf(dev,
7035330213cSSepherosa Ziehau 			    "The EEPROM Checksum Is Not Valid\n");
7045330213cSSepherosa Ziehau 			error = EIO;
7055330213cSSepherosa Ziehau 			goto fail;
7065330213cSSepherosa Ziehau 		}
7075330213cSSepherosa Ziehau 	}
7085330213cSSepherosa Ziehau 
7095330213cSSepherosa Ziehau 	/* Copy the permanent MAC address out of the EEPROM */
7105330213cSSepherosa Ziehau 	if (e1000_read_mac_addr(&sc->hw) < 0) {
7115330213cSSepherosa Ziehau 		device_printf(dev, "EEPROM read error while reading MAC"
7125330213cSSepherosa Ziehau 		    " address\n");
7135330213cSSepherosa Ziehau 		error = EIO;
7145330213cSSepherosa Ziehau 		goto fail;
7155330213cSSepherosa Ziehau 	}
7165330213cSSepherosa Ziehau 	if (!emx_is_valid_eaddr(sc->hw.mac.addr)) {
7175330213cSSepherosa Ziehau 		device_printf(dev, "Invalid MAC address\n");
7185330213cSSepherosa Ziehau 		error = EIO;
7195330213cSSepherosa Ziehau 		goto fail;
7205330213cSSepherosa Ziehau 	}
7215330213cSSepherosa Ziehau 
7224765c386SMichael Neumann 	/* Disable ULP support */
7234765c386SMichael Neumann 	e1000_disable_ulp_lpt_lp(&sc->hw, TRUE);
7244765c386SMichael Neumann 
7255330213cSSepherosa Ziehau 	/* Determine if we have to control management hardware */
726de0836d4SSepherosa Ziehau 	if (e1000_enable_mng_pass_thru(&sc->hw))
727de0836d4SSepherosa Ziehau 		sc->flags |= EMX_FLAG_HAS_MGMT;
7285330213cSSepherosa Ziehau 
7295330213cSSepherosa Ziehau 	/*
7305330213cSSepherosa Ziehau 	 * Setup Wake-on-Lan
7315330213cSSepherosa Ziehau 	 */
7322d0e5700SSepherosa Ziehau 	apme_mask = EMX_EEPROM_APME;
7332d0e5700SSepherosa Ziehau 	eeprom_data = 0;
7345330213cSSepherosa Ziehau 	switch (sc->hw.mac.type) {
7352d0e5700SSepherosa Ziehau 	case e1000_82573:
736de0836d4SSepherosa Ziehau 		sc->flags |= EMX_FLAG_HAS_AMT;
7372d0e5700SSepherosa Ziehau 		/* FALL THROUGH */
7382d0e5700SSepherosa Ziehau 
7395330213cSSepherosa Ziehau 	case e1000_82571:
7402d0e5700SSepherosa Ziehau 	case e1000_82572:
7415330213cSSepherosa Ziehau 	case e1000_80003es2lan:
7425330213cSSepherosa Ziehau 		if (sc->hw.bus.func == 1) {
7435330213cSSepherosa Ziehau 			e1000_read_nvm(&sc->hw,
7445330213cSSepherosa Ziehau 			    NVM_INIT_CONTROL3_PORT_B, 1, &eeprom_data);
7455330213cSSepherosa Ziehau 		} else {
7465330213cSSepherosa Ziehau 			e1000_read_nvm(&sc->hw,
7475330213cSSepherosa Ziehau 			    NVM_INIT_CONTROL3_PORT_A, 1, &eeprom_data);
7485330213cSSepherosa Ziehau 		}
7495330213cSSepherosa Ziehau 		break;
7505330213cSSepherosa Ziehau 
7515330213cSSepherosa Ziehau 	default:
7522d0e5700SSepherosa Ziehau 		e1000_read_nvm(&sc->hw,
7532d0e5700SSepherosa Ziehau 		    NVM_INIT_CONTROL3_PORT_A, 1, &eeprom_data);
7545330213cSSepherosa Ziehau 		break;
7555330213cSSepherosa Ziehau 	}
7562d0e5700SSepherosa Ziehau 	if (eeprom_data & apme_mask)
7572d0e5700SSepherosa Ziehau 		sc->wol = E1000_WUFC_MAG | E1000_WUFC_MC;
7582d0e5700SSepherosa Ziehau 
7595330213cSSepherosa Ziehau 	/*
7605330213cSSepherosa Ziehau          * We have the eeprom settings, now apply the special cases
7615330213cSSepherosa Ziehau          * where the eeprom may be wrong or the board won't support
7625330213cSSepherosa Ziehau          * wake on lan on a particular port
7635330213cSSepherosa Ziehau 	 */
7645330213cSSepherosa Ziehau 	device_id = pci_get_device(dev);
7655330213cSSepherosa Ziehau         switch (device_id) {
7665330213cSSepherosa Ziehau 	case E1000_DEV_ID_82571EB_FIBER:
7675330213cSSepherosa Ziehau 		/*
7685330213cSSepherosa Ziehau 		 * Wake events only supported on port A for dual fiber
7695330213cSSepherosa Ziehau 		 * regardless of eeprom setting
7705330213cSSepherosa Ziehau 		 */
7715330213cSSepherosa Ziehau 		if (E1000_READ_REG(&sc->hw, E1000_STATUS) &
7725330213cSSepherosa Ziehau 		    E1000_STATUS_FUNC_1)
7735330213cSSepherosa Ziehau 			sc->wol = 0;
7745330213cSSepherosa Ziehau 		break;
7755330213cSSepherosa Ziehau 
7765330213cSSepherosa Ziehau 	case E1000_DEV_ID_82571EB_QUAD_COPPER:
7775330213cSSepherosa Ziehau 	case E1000_DEV_ID_82571EB_QUAD_FIBER:
7785330213cSSepherosa Ziehau 	case E1000_DEV_ID_82571EB_QUAD_COPPER_LP:
7795330213cSSepherosa Ziehau                 /* if quad port sc, disable WoL on all but port A */
7805330213cSSepherosa Ziehau 		if (emx_global_quad_port_a != 0)
7815330213cSSepherosa Ziehau 			sc->wol = 0;
7825330213cSSepherosa Ziehau 		/* Reset for multiple quad port adapters */
7835330213cSSepherosa Ziehau 		if (++emx_global_quad_port_a == 4)
7845330213cSSepherosa Ziehau 			emx_global_quad_port_a = 0;
7855330213cSSepherosa Ziehau                 break;
7865330213cSSepherosa Ziehau 	}
7875330213cSSepherosa Ziehau 
7885330213cSSepherosa Ziehau 	/* XXX disable wol */
7895330213cSSepherosa Ziehau 	sc->wol = 0;
7905330213cSSepherosa Ziehau 
79109f49d52SSepherosa Ziehau #ifdef IFPOLL_ENABLE
79209f49d52SSepherosa Ziehau 	/*
79309f49d52SSepherosa Ziehau 	 * NPOLLING RX CPU offset
79409f49d52SSepherosa Ziehau 	 */
79509f49d52SSepherosa Ziehau 	if (sc->rx_ring_cnt == ncpus2) {
79609f49d52SSepherosa Ziehau 		offset = 0;
79709f49d52SSepherosa Ziehau 	} else {
79809f49d52SSepherosa Ziehau 		offset_def = (sc->rx_ring_cnt * device_get_unit(dev)) % ncpus2;
79909f49d52SSepherosa Ziehau 		offset = device_getenv_int(dev, "npoll.rxoff", offset_def);
80009f49d52SSepherosa Ziehau 		if (offset >= ncpus2 ||
80109f49d52SSepherosa Ziehau 		    offset % sc->rx_ring_cnt != 0) {
80209f49d52SSepherosa Ziehau 			device_printf(dev, "invalid npoll.rxoff %d, use %d\n",
80309f49d52SSepherosa Ziehau 			    offset, offset_def);
80409f49d52SSepherosa Ziehau 			offset = offset_def;
80509f49d52SSepherosa Ziehau 		}
80609f49d52SSepherosa Ziehau 	}
80709f49d52SSepherosa Ziehau 	sc->rx_npoll_off = offset;
80809f49d52SSepherosa Ziehau 
80909f49d52SSepherosa Ziehau 	/*
81009f49d52SSepherosa Ziehau 	 * NPOLLING TX CPU offset
81109f49d52SSepherosa Ziehau 	 */
812d84018e9SSepherosa Ziehau 	if (sc->tx_ring_cnt == ncpus2) {
813d84018e9SSepherosa Ziehau 		offset = 0;
814d84018e9SSepherosa Ziehau 	} else {
815d84018e9SSepherosa Ziehau 		offset_def = (sc->tx_ring_cnt * device_get_unit(dev)) % ncpus2;
81609f49d52SSepherosa Ziehau 		offset = device_getenv_int(dev, "npoll.txoff", offset_def);
817d84018e9SSepherosa Ziehau 		if (offset >= ncpus2 ||
818d84018e9SSepherosa Ziehau 		    offset % sc->tx_ring_cnt != 0) {
81909f49d52SSepherosa Ziehau 			device_printf(dev, "invalid npoll.txoff %d, use %d\n",
82009f49d52SSepherosa Ziehau 			    offset, offset_def);
82109f49d52SSepherosa Ziehau 			offset = offset_def;
82209f49d52SSepherosa Ziehau 		}
823d84018e9SSepherosa Ziehau 	}
82409f49d52SSepherosa Ziehau 	sc->tx_npoll_off = offset;
82509f49d52SSepherosa Ziehau #endif
826dce0b08aSSepherosa Ziehau 	sc->tx_ring_inuse = emx_get_txring_inuse(sc, FALSE);
82709f49d52SSepherosa Ziehau 
8282d0e5700SSepherosa Ziehau 	/* Setup OS specific network interface */
8292d0e5700SSepherosa Ziehau 	emx_setup_ifp(sc);
8302d0e5700SSepherosa Ziehau 
8312d0e5700SSepherosa Ziehau 	/* Add sysctl tree, must after em_setup_ifp() */
8322d0e5700SSepherosa Ziehau 	emx_add_sysctl(sc);
8332d0e5700SSepherosa Ziehau 
8342d0e5700SSepherosa Ziehau 	/* Reset the hardware */
8352d0e5700SSepherosa Ziehau 	error = emx_reset(sc);
8362d0e5700SSepherosa Ziehau 	if (error) {
837bacca38fSSepherosa Ziehau 		/*
838bacca38fSSepherosa Ziehau 		 * Some 82573 parts fail the first reset, call it again,
839bacca38fSSepherosa Ziehau 		 * if it fails a second time its a real issue.
840bacca38fSSepherosa Ziehau 		 */
841bacca38fSSepherosa Ziehau 		error = emx_reset(sc);
842bacca38fSSepherosa Ziehau 		if (error) {
8432d0e5700SSepherosa Ziehau 			device_printf(dev, "Unable to reset the hardware\n");
844d2811227SSepherosa Ziehau 			ether_ifdetach(&sc->arpcom.ac_if);
8452d0e5700SSepherosa Ziehau 			goto fail;
8462d0e5700SSepherosa Ziehau 		}
847bacca38fSSepherosa Ziehau 	}
8482d0e5700SSepherosa Ziehau 
8492d0e5700SSepherosa Ziehau 	/* Initialize statistics */
8502d0e5700SSepherosa Ziehau 	emx_update_stats(sc);
8512d0e5700SSepherosa Ziehau 
8522d0e5700SSepherosa Ziehau 	sc->hw.mac.get_link_status = 1;
8532d0e5700SSepherosa Ziehau 	emx_update_link_status(sc);
8542d0e5700SSepherosa Ziehau 
8552d0e5700SSepherosa Ziehau 	/* Non-AMT based hardware can now take control from firmware */
856de0836d4SSepherosa Ziehau 	if ((sc->flags & (EMX_FLAG_HAS_MGMT | EMX_FLAG_HAS_AMT)) ==
857de0836d4SSepherosa Ziehau 	    EMX_FLAG_HAS_MGMT)
8582d0e5700SSepherosa Ziehau 		emx_get_hw_control(sc);
8592d0e5700SSepherosa Ziehau 
8604cb541aeSSepherosa Ziehau 	/*
8614cb541aeSSepherosa Ziehau 	 * Missing Interrupt Following ICR read:
8624cb541aeSSepherosa Ziehau 	 *
863a835687dSSepherosa Ziehau 	 * 82571/82572 specification update errata #76
864a835687dSSepherosa Ziehau 	 * 82573 specification update errata #31
865a835687dSSepherosa Ziehau 	 * 82574 specification update errata #12
8664cb541aeSSepherosa Ziehau 	 */
8674cb541aeSSepherosa Ziehau 	intr_func = emx_intr;
8684cb541aeSSepherosa Ziehau 	if ((sc->flags & EMX_FLAG_SHARED_INTR) &&
8694cb541aeSSepherosa Ziehau 	    (sc->hw.mac.type == e1000_82571 ||
8704cb541aeSSepherosa Ziehau 	     sc->hw.mac.type == e1000_82572 ||
8714cb541aeSSepherosa Ziehau 	     sc->hw.mac.type == e1000_82573 ||
8724cb541aeSSepherosa Ziehau 	     sc->hw.mac.type == e1000_82574))
8734cb541aeSSepherosa Ziehau 		intr_func = emx_intr_mask;
8744cb541aeSSepherosa Ziehau 
8754cb541aeSSepherosa Ziehau 	error = bus_setup_intr(dev, sc->intr_res, INTR_MPSAFE, intr_func, sc,
8766d435846SSepherosa Ziehau 			       &sc->intr_tag, &sc->main_serialize);
8775330213cSSepherosa Ziehau 	if (error) {
8785330213cSSepherosa Ziehau 		device_printf(dev, "Failed to register interrupt handler");
8795330213cSSepherosa Ziehau 		ether_ifdetach(&sc->arpcom.ac_if);
8805330213cSSepherosa Ziehau 		goto fail;
8815330213cSSepherosa Ziehau 	}
8825330213cSSepherosa Ziehau 	return (0);
8835330213cSSepherosa Ziehau fail:
8845330213cSSepherosa Ziehau 	emx_detach(dev);
8855330213cSSepherosa Ziehau 	return (error);
8865330213cSSepherosa Ziehau }
8875330213cSSepherosa Ziehau 
8885330213cSSepherosa Ziehau static int
8895330213cSSepherosa Ziehau emx_detach(device_t dev)
8905330213cSSepherosa Ziehau {
8915330213cSSepherosa Ziehau 	struct emx_softc *sc = device_get_softc(dev);
8925330213cSSepherosa Ziehau 
8935330213cSSepherosa Ziehau 	if (device_is_attached(dev)) {
8945330213cSSepherosa Ziehau 		struct ifnet *ifp = &sc->arpcom.ac_if;
8955330213cSSepherosa Ziehau 
8966d435846SSepherosa Ziehau 		ifnet_serialize_all(ifp);
8975330213cSSepherosa Ziehau 
8985330213cSSepherosa Ziehau 		emx_stop(sc);
8995330213cSSepherosa Ziehau 
9005330213cSSepherosa Ziehau 		e1000_phy_hw_reset(&sc->hw);
9015330213cSSepherosa Ziehau 
9025330213cSSepherosa Ziehau 		emx_rel_mgmt(sc);
9035330213cSSepherosa Ziehau 		emx_rel_hw_control(sc);
9045330213cSSepherosa Ziehau 
9055330213cSSepherosa Ziehau 		if (sc->wol) {
9065330213cSSepherosa Ziehau 			E1000_WRITE_REG(&sc->hw, E1000_WUC, E1000_WUC_PME_EN);
9075330213cSSepherosa Ziehau 			E1000_WRITE_REG(&sc->hw, E1000_WUFC, sc->wol);
9085330213cSSepherosa Ziehau 			emx_enable_wol(dev);
9095330213cSSepherosa Ziehau 		}
9105330213cSSepherosa Ziehau 
9115330213cSSepherosa Ziehau 		bus_teardown_intr(dev, sc->intr_res, sc->intr_tag);
9125330213cSSepherosa Ziehau 
9136d435846SSepherosa Ziehau 		ifnet_deserialize_all(ifp);
9145330213cSSepherosa Ziehau 
9155330213cSSepherosa Ziehau 		ether_ifdetach(ifp);
916a19a8754SSepherosa Ziehau 	} else if (sc->memory != NULL) {
9172d0e5700SSepherosa Ziehau 		emx_rel_hw_control(sc);
9185330213cSSepherosa Ziehau 	}
919d2811227SSepherosa Ziehau 
920d2811227SSepherosa Ziehau 	ifmedia_removeall(&sc->media);
9215330213cSSepherosa Ziehau 	bus_generic_detach(dev);
9225330213cSSepherosa Ziehau 
9235330213cSSepherosa Ziehau 	if (sc->intr_res != NULL) {
9245330213cSSepherosa Ziehau 		bus_release_resource(dev, SYS_RES_IRQ, sc->intr_rid,
9255330213cSSepherosa Ziehau 				     sc->intr_res);
9265330213cSSepherosa Ziehau 	}
9275330213cSSepherosa Ziehau 
9287fb43956SSepherosa Ziehau 	if (sc->intr_type == PCI_INTR_TYPE_MSI)
929704b6287SSepherosa Ziehau 		pci_release_msi(dev);
930704b6287SSepherosa Ziehau 
9315330213cSSepherosa Ziehau 	if (sc->memory != NULL) {
9325330213cSSepherosa Ziehau 		bus_release_resource(dev, SYS_RES_MEMORY, sc->memory_rid,
9335330213cSSepherosa Ziehau 				     sc->memory);
9345330213cSSepherosa Ziehau 	}
9355330213cSSepherosa Ziehau 
936a5807b81SSepherosa Ziehau 	if (sc->flash != NULL) {
937a5807b81SSepherosa Ziehau 		bus_release_resource(dev, SYS_RES_MEMORY, sc->flash_rid,
938a5807b81SSepherosa Ziehau 		    sc->flash);
939a5807b81SSepherosa Ziehau 	}
940a5807b81SSepherosa Ziehau 
941071699f8SSepherosa Ziehau 	emx_dma_free(sc);
9425330213cSSepherosa Ziehau 
943a19a8754SSepherosa Ziehau 	if (sc->mta != NULL)
944a19a8754SSepherosa Ziehau 		kfree(sc->mta, M_DEVBUF);
945a19a8754SSepherosa Ziehau 
9465330213cSSepherosa Ziehau 	return (0);
9475330213cSSepherosa Ziehau }
9485330213cSSepherosa Ziehau 
9495330213cSSepherosa Ziehau static int
9505330213cSSepherosa Ziehau emx_shutdown(device_t dev)
9515330213cSSepherosa Ziehau {
9525330213cSSepherosa Ziehau 	return emx_suspend(dev);
9535330213cSSepherosa Ziehau }
9545330213cSSepherosa Ziehau 
9555330213cSSepherosa Ziehau static int
9565330213cSSepherosa Ziehau emx_suspend(device_t dev)
9575330213cSSepherosa Ziehau {
9585330213cSSepherosa Ziehau 	struct emx_softc *sc = device_get_softc(dev);
9595330213cSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
9605330213cSSepherosa Ziehau 
9616d435846SSepherosa Ziehau 	ifnet_serialize_all(ifp);
9625330213cSSepherosa Ziehau 
9635330213cSSepherosa Ziehau 	emx_stop(sc);
9645330213cSSepherosa Ziehau 
9655330213cSSepherosa Ziehau 	emx_rel_mgmt(sc);
9665330213cSSepherosa Ziehau 	emx_rel_hw_control(sc);
9675330213cSSepherosa Ziehau 
9685330213cSSepherosa Ziehau 	if (sc->wol) {
9695330213cSSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_WUC, E1000_WUC_PME_EN);
9705330213cSSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_WUFC, sc->wol);
9715330213cSSepherosa Ziehau 		emx_enable_wol(dev);
9725330213cSSepherosa Ziehau 	}
9735330213cSSepherosa Ziehau 
9746d435846SSepherosa Ziehau 	ifnet_deserialize_all(ifp);
9755330213cSSepherosa Ziehau 
9765330213cSSepherosa Ziehau 	return bus_generic_suspend(dev);
9775330213cSSepherosa Ziehau }
9785330213cSSepherosa Ziehau 
9795330213cSSepherosa Ziehau static int
9805330213cSSepherosa Ziehau emx_resume(device_t dev)
9815330213cSSepherosa Ziehau {
9825330213cSSepherosa Ziehau 	struct emx_softc *sc = device_get_softc(dev);
9835330213cSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
984d84018e9SSepherosa Ziehau 	int i;
9855330213cSSepherosa Ziehau 
9866d435846SSepherosa Ziehau 	ifnet_serialize_all(ifp);
9875330213cSSepherosa Ziehau 
9885330213cSSepherosa Ziehau 	emx_init(sc);
9895330213cSSepherosa Ziehau 	emx_get_mgmt(sc);
990d84018e9SSepherosa Ziehau 	for (i = 0; i < sc->tx_ring_inuse; ++i)
991d84018e9SSepherosa Ziehau 		ifsq_devstart_sched(sc->tx_data[i].ifsq);
9925330213cSSepherosa Ziehau 
9936d435846SSepherosa Ziehau 	ifnet_deserialize_all(ifp);
9945330213cSSepherosa Ziehau 
9955330213cSSepherosa Ziehau 	return bus_generic_resume(dev);
9965330213cSSepherosa Ziehau }
9975330213cSSepherosa Ziehau 
9985330213cSSepherosa Ziehau static void
999f0a26983SSepherosa Ziehau emx_start(struct ifnet *ifp, struct ifaltq_subque *ifsq)
10005330213cSSepherosa Ziehau {
10015330213cSSepherosa Ziehau 	struct emx_softc *sc = ifp->if_softc;
1002d84018e9SSepherosa Ziehau 	struct emx_txdata *tdata = ifsq_get_priv(ifsq);
10035330213cSSepherosa Ziehau 	struct mbuf *m_head;
10047f32a9b0SSepherosa Ziehau 	int idx = -1, nsegs = 0;
10055330213cSSepherosa Ziehau 
1006d84018e9SSepherosa Ziehau 	KKASSERT(tdata->ifsq == ifsq);
1007d84018e9SSepherosa Ziehau 	ASSERT_SERIALIZED(&tdata->tx_serialize);
10085330213cSSepherosa Ziehau 
1009d84018e9SSepherosa Ziehau 	if ((ifp->if_flags & IFF_RUNNING) == 0 || ifsq_is_oactive(ifsq))
10105330213cSSepherosa Ziehau 		return;
10115330213cSSepherosa Ziehau 
1012d84018e9SSepherosa Ziehau 	if (!sc->link_active || (tdata->tx_flags & EMX_TXFLAG_ENABLED) == 0) {
1013d84018e9SSepherosa Ziehau 		ifsq_purge(ifsq);
10145330213cSSepherosa Ziehau 		return;
10155330213cSSepherosa Ziehau 	}
10165330213cSSepherosa Ziehau 
1017d84018e9SSepherosa Ziehau 	while (!ifsq_is_empty(ifsq)) {
10185330213cSSepherosa Ziehau 		/* Now do we at least have a minimal? */
1019ec1c60bbSSepherosa Ziehau 		if (EMX_IS_OACTIVE(tdata)) {
1020ec1c60bbSSepherosa Ziehau 			emx_tx_collect(tdata);
1021ec1c60bbSSepherosa Ziehau 			if (EMX_IS_OACTIVE(tdata)) {
1022d84018e9SSepherosa Ziehau 				ifsq_set_oactive(ifsq);
10235330213cSSepherosa Ziehau 				break;
10245330213cSSepherosa Ziehau 			}
10255330213cSSepherosa Ziehau 		}
10265330213cSSepherosa Ziehau 
10275330213cSSepherosa Ziehau 		logif(pkt_txqueue);
1028ac9843a1SSepherosa Ziehau 		m_head = ifsq_dequeue(ifsq);
10295330213cSSepherosa Ziehau 		if (m_head == NULL)
10305330213cSSepherosa Ziehau 			break;
10315330213cSSepherosa Ziehau 
10327f32a9b0SSepherosa Ziehau 		if (emx_encap(tdata, &m_head, &nsegs, &idx)) {
1033d40991efSSepherosa Ziehau 			IFNET_STAT_INC(ifp, oerrors, 1);
1034ec1c60bbSSepherosa Ziehau 			emx_tx_collect(tdata);
10355330213cSSepherosa Ziehau 			continue;
10365330213cSSepherosa Ziehau 		}
10375330213cSSepherosa Ziehau 
1038*608dda76SSepherosa Ziehau 		/*
1039*608dda76SSepherosa Ziehau 		 * TX interrupt are aggressively aggregated, so increasing
1040*608dda76SSepherosa Ziehau 		 * opackets at TX interrupt time will make the opackets
1041*608dda76SSepherosa Ziehau 		 * statistics vastly inaccurate; we do the opackets increment
1042*608dda76SSepherosa Ziehau 		 * now.
1043*608dda76SSepherosa Ziehau 		 */
1044*608dda76SSepherosa Ziehau 		IFNET_STAT_INC(ifp, opackets, 1);
1045*608dda76SSepherosa Ziehau 
10467f32a9b0SSepherosa Ziehau 		if (nsegs >= tdata->tx_wreg_nsegs) {
1047d84018e9SSepherosa Ziehau 			E1000_WRITE_REG(&sc->hw, E1000_TDT(tdata->idx), idx);
10487f32a9b0SSepherosa Ziehau 			nsegs = 0;
10497f32a9b0SSepherosa Ziehau 			idx = -1;
10507f32a9b0SSepherosa Ziehau 		}
10517f32a9b0SSepherosa Ziehau 
10525330213cSSepherosa Ziehau 		/* Send a copy of the frame to the BPF listener */
10535330213cSSepherosa Ziehau 		ETHER_BPF_MTAP(ifp, m_head);
10545330213cSSepherosa Ziehau 
10555330213cSSepherosa Ziehau 		/* Set timeout in case hardware has problems transmitting. */
1056d84018e9SSepherosa Ziehau 		tdata->tx_watchdog.wd_timer = EMX_TX_TIMEOUT;
10575330213cSSepherosa Ziehau 	}
10587f32a9b0SSepherosa Ziehau 	if (idx >= 0)
1059d84018e9SSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_TDT(tdata->idx), idx);
10605330213cSSepherosa Ziehau }
10615330213cSSepherosa Ziehau 
10625330213cSSepherosa Ziehau static int
10635330213cSSepherosa Ziehau emx_ioctl(struct ifnet *ifp, u_long command, caddr_t data, struct ucred *cr)
10645330213cSSepherosa Ziehau {
10655330213cSSepherosa Ziehau 	struct emx_softc *sc = ifp->if_softc;
10665330213cSSepherosa Ziehau 	struct ifreq *ifr = (struct ifreq *)data;
10675330213cSSepherosa Ziehau 	uint16_t eeprom_data = 0;
10685330213cSSepherosa Ziehau 	int max_frame_size, mask, reinit;
10695330213cSSepherosa Ziehau 	int error = 0;
10705330213cSSepherosa Ziehau 
10712c9effcfSSepherosa Ziehau 	ASSERT_IFNET_SERIALIZED_ALL(ifp);
10725330213cSSepherosa Ziehau 
10735330213cSSepherosa Ziehau 	switch (command) {
10745330213cSSepherosa Ziehau 	case SIOCSIFMTU:
10755330213cSSepherosa Ziehau 		switch (sc->hw.mac.type) {
10765330213cSSepherosa Ziehau 		case e1000_82573:
10775330213cSSepherosa Ziehau 			/*
10785330213cSSepherosa Ziehau 			 * 82573 only supports jumbo frames
10795330213cSSepherosa Ziehau 			 * if ASPM is disabled.
10805330213cSSepherosa Ziehau 			 */
10815330213cSSepherosa Ziehau 			e1000_read_nvm(&sc->hw, NVM_INIT_3GIO_3, 1,
10825330213cSSepherosa Ziehau 				       &eeprom_data);
10835330213cSSepherosa Ziehau 			if (eeprom_data & NVM_WORD1A_ASPM_MASK) {
10845330213cSSepherosa Ziehau 				max_frame_size = ETHER_MAX_LEN;
10855330213cSSepherosa Ziehau 				break;
10865330213cSSepherosa Ziehau 			}
10875330213cSSepherosa Ziehau 			/* FALL THROUGH */
10885330213cSSepherosa Ziehau 
10895330213cSSepherosa Ziehau 		/* Limit Jumbo Frame size */
10905330213cSSepherosa Ziehau 		case e1000_82571:
10915330213cSSepherosa Ziehau 		case e1000_82572:
10925330213cSSepherosa Ziehau 		case e1000_82574:
1093a5807b81SSepherosa Ziehau 		case e1000_pch_lpt:
10945330213cSSepherosa Ziehau 		case e1000_80003es2lan:
10955330213cSSepherosa Ziehau 			max_frame_size = 9234;
10965330213cSSepherosa Ziehau 			break;
10975330213cSSepherosa Ziehau 
10985330213cSSepherosa Ziehau 		default:
10995330213cSSepherosa Ziehau 			max_frame_size = MAX_JUMBO_FRAME_SIZE;
11005330213cSSepherosa Ziehau 			break;
11015330213cSSepherosa Ziehau 		}
11025330213cSSepherosa Ziehau 		if (ifr->ifr_mtu > max_frame_size - ETHER_HDR_LEN -
11035330213cSSepherosa Ziehau 		    ETHER_CRC_LEN) {
11045330213cSSepherosa Ziehau 			error = EINVAL;
11055330213cSSepherosa Ziehau 			break;
11065330213cSSepherosa Ziehau 		}
11075330213cSSepherosa Ziehau 
11085330213cSSepherosa Ziehau 		ifp->if_mtu = ifr->ifr_mtu;
1109a5807b81SSepherosa Ziehau 		sc->hw.mac.max_frame_size = ifp->if_mtu + ETHER_HDR_LEN +
11105330213cSSepherosa Ziehau 		    ETHER_CRC_LEN;
11115330213cSSepherosa Ziehau 
11125330213cSSepherosa Ziehau 		if (ifp->if_flags & IFF_RUNNING)
11135330213cSSepherosa Ziehau 			emx_init(sc);
11145330213cSSepherosa Ziehau 		break;
11155330213cSSepherosa Ziehau 
11165330213cSSepherosa Ziehau 	case SIOCSIFFLAGS:
11175330213cSSepherosa Ziehau 		if (ifp->if_flags & IFF_UP) {
11185330213cSSepherosa Ziehau 			if ((ifp->if_flags & IFF_RUNNING)) {
11195330213cSSepherosa Ziehau 				if ((ifp->if_flags ^ sc->if_flags) &
11205330213cSSepherosa Ziehau 				    (IFF_PROMISC | IFF_ALLMULTI)) {
11215330213cSSepherosa Ziehau 					emx_disable_promisc(sc);
11225330213cSSepherosa Ziehau 					emx_set_promisc(sc);
11235330213cSSepherosa Ziehau 				}
11245330213cSSepherosa Ziehau 			} else {
11255330213cSSepherosa Ziehau 				emx_init(sc);
11265330213cSSepherosa Ziehau 			}
11275330213cSSepherosa Ziehau 		} else if (ifp->if_flags & IFF_RUNNING) {
11285330213cSSepherosa Ziehau 			emx_stop(sc);
11295330213cSSepherosa Ziehau 		}
11305330213cSSepherosa Ziehau 		sc->if_flags = ifp->if_flags;
11315330213cSSepherosa Ziehau 		break;
11325330213cSSepherosa Ziehau 
11335330213cSSepherosa Ziehau 	case SIOCADDMULTI:
11345330213cSSepherosa Ziehau 	case SIOCDELMULTI:
11355330213cSSepherosa Ziehau 		if (ifp->if_flags & IFF_RUNNING) {
11365330213cSSepherosa Ziehau 			emx_disable_intr(sc);
11375330213cSSepherosa Ziehau 			emx_set_multi(sc);
1138b3a7093fSSepherosa Ziehau #ifdef IFPOLL_ENABLE
1139b3a7093fSSepherosa Ziehau 			if (!(ifp->if_flags & IFF_NPOLLING))
11405330213cSSepherosa Ziehau #endif
11415330213cSSepherosa Ziehau 				emx_enable_intr(sc);
11425330213cSSepherosa Ziehau 		}
11435330213cSSepherosa Ziehau 		break;
11445330213cSSepherosa Ziehau 
11455330213cSSepherosa Ziehau 	case SIOCSIFMEDIA:
11465330213cSSepherosa Ziehau 		/* Check SOL/IDER usage */
11475330213cSSepherosa Ziehau 		if (e1000_check_reset_block(&sc->hw)) {
11485330213cSSepherosa Ziehau 			device_printf(sc->dev, "Media change is"
11495330213cSSepherosa Ziehau 			    " blocked due to SOL/IDER session.\n");
11505330213cSSepherosa Ziehau 			break;
11515330213cSSepherosa Ziehau 		}
11525330213cSSepherosa Ziehau 		/* FALL THROUGH */
11535330213cSSepherosa Ziehau 
11545330213cSSepherosa Ziehau 	case SIOCGIFMEDIA:
11555330213cSSepherosa Ziehau 		error = ifmedia_ioctl(ifp, ifr, &sc->media, command);
11565330213cSSepherosa Ziehau 		break;
11575330213cSSepherosa Ziehau 
11585330213cSSepherosa Ziehau 	case SIOCSIFCAP:
11595330213cSSepherosa Ziehau 		reinit = 0;
11605330213cSSepherosa Ziehau 		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
11613eb0ea09SSepherosa Ziehau 		if (mask & IFCAP_RXCSUM) {
11623eb0ea09SSepherosa Ziehau 			ifp->if_capenable ^= IFCAP_RXCSUM;
11635330213cSSepherosa Ziehau 			reinit = 1;
11645330213cSSepherosa Ziehau 		}
11655330213cSSepherosa Ziehau 		if (mask & IFCAP_VLAN_HWTAGGING) {
11665330213cSSepherosa Ziehau 			ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING;
11675330213cSSepherosa Ziehau 			reinit = 1;
11685330213cSSepherosa Ziehau 		}
11693eb0ea09SSepherosa Ziehau 		if (mask & IFCAP_TXCSUM) {
11703eb0ea09SSepherosa Ziehau 			ifp->if_capenable ^= IFCAP_TXCSUM;
11713eb0ea09SSepherosa Ziehau 			if (ifp->if_capenable & IFCAP_TXCSUM)
11723eb0ea09SSepherosa Ziehau 				ifp->if_hwassist |= EMX_CSUM_FEATURES;
11733eb0ea09SSepherosa Ziehau 			else
11743eb0ea09SSepherosa Ziehau 				ifp->if_hwassist &= ~EMX_CSUM_FEATURES;
11753eb0ea09SSepherosa Ziehau 		}
11763eb0ea09SSepherosa Ziehau 		if (mask & IFCAP_TSO) {
11773eb0ea09SSepherosa Ziehau 			ifp->if_capenable ^= IFCAP_TSO;
11783eb0ea09SSepherosa Ziehau 			if (ifp->if_capenable & IFCAP_TSO)
11793eb0ea09SSepherosa Ziehau 				ifp->if_hwassist |= CSUM_TSO;
11803eb0ea09SSepherosa Ziehau 			else
11813eb0ea09SSepherosa Ziehau 				ifp->if_hwassist &= ~CSUM_TSO;
11823eb0ea09SSepherosa Ziehau 		}
118313890b61SSepherosa Ziehau 		if (mask & IFCAP_RSS)
11848434a83bSSepherosa Ziehau 			ifp->if_capenable ^= IFCAP_RSS;
11855330213cSSepherosa Ziehau 		if (reinit && (ifp->if_flags & IFF_RUNNING))
11865330213cSSepherosa Ziehau 			emx_init(sc);
11875330213cSSepherosa Ziehau 		break;
11885330213cSSepherosa Ziehau 
11895330213cSSepherosa Ziehau 	default:
11905330213cSSepherosa Ziehau 		error = ether_ioctl(ifp, command, data);
11915330213cSSepherosa Ziehau 		break;
11925330213cSSepherosa Ziehau 	}
11935330213cSSepherosa Ziehau 	return (error);
11945330213cSSepherosa Ziehau }
11955330213cSSepherosa Ziehau 
11965330213cSSepherosa Ziehau static void
1197d84018e9SSepherosa Ziehau emx_watchdog(struct ifaltq_subque *ifsq)
11985330213cSSepherosa Ziehau {
1199d84018e9SSepherosa Ziehau 	struct emx_txdata *tdata = ifsq_get_priv(ifsq);
1200d84018e9SSepherosa Ziehau 	struct ifnet *ifp = ifsq_get_ifp(ifsq);
12015330213cSSepherosa Ziehau 	struct emx_softc *sc = ifp->if_softc;
1202d84018e9SSepherosa Ziehau 	int i;
12035330213cSSepherosa Ziehau 
12042c9effcfSSepherosa Ziehau 	ASSERT_IFNET_SERIALIZED_ALL(ifp);
12055330213cSSepherosa Ziehau 
12065330213cSSepherosa Ziehau 	/*
12075330213cSSepherosa Ziehau 	 * The timer is set to 5 every time start queues a packet.
12085330213cSSepherosa Ziehau 	 * Then txeof keeps resetting it as long as it cleans at
12095330213cSSepherosa Ziehau 	 * least one descriptor.
12105330213cSSepherosa Ziehau 	 * Finally, anytime all descriptors are clean the timer is
12115330213cSSepherosa Ziehau 	 * set to 0.
12125330213cSSepherosa Ziehau 	 */
12135330213cSSepherosa Ziehau 
1214d84018e9SSepherosa Ziehau 	if (E1000_READ_REG(&sc->hw, E1000_TDT(tdata->idx)) ==
1215d84018e9SSepherosa Ziehau 	    E1000_READ_REG(&sc->hw, E1000_TDH(tdata->idx))) {
12165330213cSSepherosa Ziehau 		/*
12175330213cSSepherosa Ziehau 		 * If we reach here, all TX jobs are completed and
12185330213cSSepherosa Ziehau 		 * the TX engine should have been idled for some time.
1219d84018e9SSepherosa Ziehau 		 * We don't need to call ifsq_devstart_sched() here.
12205330213cSSepherosa Ziehau 		 */
1221d84018e9SSepherosa Ziehau 		ifsq_clr_oactive(ifsq);
1222d84018e9SSepherosa Ziehau 		tdata->tx_watchdog.wd_timer = 0;
12235330213cSSepherosa Ziehau 		return;
12245330213cSSepherosa Ziehau 	}
12255330213cSSepherosa Ziehau 
12265330213cSSepherosa Ziehau 	/*
12275330213cSSepherosa Ziehau 	 * If we are in this routine because of pause frames, then
12285330213cSSepherosa Ziehau 	 * don't reset the hardware.
12295330213cSSepherosa Ziehau 	 */
12305330213cSSepherosa Ziehau 	if (E1000_READ_REG(&sc->hw, E1000_STATUS) & E1000_STATUS_TXOFF) {
1231d84018e9SSepherosa Ziehau 		tdata->tx_watchdog.wd_timer = EMX_TX_TIMEOUT;
12325330213cSSepherosa Ziehau 		return;
12335330213cSSepherosa Ziehau 	}
12345330213cSSepherosa Ziehau 
1235d84018e9SSepherosa Ziehau 	if_printf(ifp, "TX %d watchdog timeout -- resetting\n", tdata->idx);
12365330213cSSepherosa Ziehau 
1237d40991efSSepherosa Ziehau 	IFNET_STAT_INC(ifp, oerrors, 1);
12385330213cSSepherosa Ziehau 
12395330213cSSepherosa Ziehau 	emx_init(sc);
1240d84018e9SSepherosa Ziehau 	for (i = 0; i < sc->tx_ring_inuse; ++i)
1241d84018e9SSepherosa Ziehau 		ifsq_devstart_sched(sc->tx_data[i].ifsq);
12425330213cSSepherosa Ziehau }
12435330213cSSepherosa Ziehau 
12445330213cSSepherosa Ziehau static void
12455330213cSSepherosa Ziehau emx_init(void *xsc)
12465330213cSSepherosa Ziehau {
12475330213cSSepherosa Ziehau 	struct emx_softc *sc = xsc;
12485330213cSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
12495330213cSSepherosa Ziehau 	device_t dev = sc->dev;
1250d84018e9SSepherosa Ziehau 	boolean_t polling;
12513f939c23SSepherosa Ziehau 	int i;
12525330213cSSepherosa Ziehau 
12532c9effcfSSepherosa Ziehau 	ASSERT_IFNET_SERIALIZED_ALL(ifp);
12545330213cSSepherosa Ziehau 
12555330213cSSepherosa Ziehau 	emx_stop(sc);
12565330213cSSepherosa Ziehau 
12575330213cSSepherosa Ziehau 	/* Get the latest mac address, User can use a LAA */
12585330213cSSepherosa Ziehau         bcopy(IF_LLADDR(ifp), sc->hw.mac.addr, ETHER_ADDR_LEN);
12595330213cSSepherosa Ziehau 
12605330213cSSepherosa Ziehau 	/* Put the address into the Receive Address Array */
12615330213cSSepherosa Ziehau 	e1000_rar_set(&sc->hw, sc->hw.mac.addr, 0);
12625330213cSSepherosa Ziehau 
12635330213cSSepherosa Ziehau 	/*
12645330213cSSepherosa Ziehau 	 * With the 82571 sc, RAR[0] may be overwritten
12655330213cSSepherosa Ziehau 	 * when the other port is reset, we make a duplicate
12665330213cSSepherosa Ziehau 	 * in RAR[14] for that eventuality, this assures
12675330213cSSepherosa Ziehau 	 * the interface continues to function.
12685330213cSSepherosa Ziehau 	 */
12695330213cSSepherosa Ziehau 	if (sc->hw.mac.type == e1000_82571) {
12705330213cSSepherosa Ziehau 		e1000_set_laa_state_82571(&sc->hw, TRUE);
12715330213cSSepherosa Ziehau 		e1000_rar_set(&sc->hw, sc->hw.mac.addr,
12725330213cSSepherosa Ziehau 		    E1000_RAR_ENTRIES - 1);
12735330213cSSepherosa Ziehau 	}
12745330213cSSepherosa Ziehau 
12755330213cSSepherosa Ziehau 	/* Initialize the hardware */
12762d0e5700SSepherosa Ziehau 	if (emx_reset(sc)) {
12772d0e5700SSepherosa Ziehau 		device_printf(dev, "Unable to reset the hardware\n");
12785330213cSSepherosa Ziehau 		/* XXX emx_stop()? */
12795330213cSSepherosa Ziehau 		return;
12805330213cSSepherosa Ziehau 	}
12815330213cSSepherosa Ziehau 	emx_update_link_status(sc);
12825330213cSSepherosa Ziehau 
12835330213cSSepherosa Ziehau 	/* Setup VLAN support, basic and offload if available */
12845330213cSSepherosa Ziehau 	E1000_WRITE_REG(&sc->hw, E1000_VET, ETHERTYPE_VLAN);
12855330213cSSepherosa Ziehau 
12865330213cSSepherosa Ziehau 	if (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) {
12875330213cSSepherosa Ziehau 		uint32_t ctrl;
12885330213cSSepherosa Ziehau 
12895330213cSSepherosa Ziehau 		ctrl = E1000_READ_REG(&sc->hw, E1000_CTRL);
12905330213cSSepherosa Ziehau 		ctrl |= E1000_CTRL_VME;
12915330213cSSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_CTRL, ctrl);
12925330213cSSepherosa Ziehau 	}
12935330213cSSepherosa Ziehau 
12945330213cSSepherosa Ziehau 	/* Configure for OS presence */
12955330213cSSepherosa Ziehau 	emx_get_mgmt(sc);
12965330213cSSepherosa Ziehau 
1297d84018e9SSepherosa Ziehau 	polling = FALSE;
1298d84018e9SSepherosa Ziehau #ifdef IFPOLL_ENABLE
1299d84018e9SSepherosa Ziehau 	if (ifp->if_flags & IFF_NPOLLING)
1300d84018e9SSepherosa Ziehau 		polling = TRUE;
1301d84018e9SSepherosa Ziehau #endif
1302d84018e9SSepherosa Ziehau 	sc->tx_ring_inuse = emx_get_txring_inuse(sc, polling);
1303d84018e9SSepherosa Ziehau 	ifq_set_subq_mask(&ifp->if_snd, sc->tx_ring_inuse - 1);
1304d84018e9SSepherosa Ziehau 
13055330213cSSepherosa Ziehau 	/* Prepare transmit descriptors and buffers */
1306d84018e9SSepherosa Ziehau 	for (i = 0; i < sc->tx_ring_inuse; ++i)
1307d84018e9SSepherosa Ziehau 		emx_init_tx_ring(&sc->tx_data[i]);
13085330213cSSepherosa Ziehau 	emx_init_tx_unit(sc);
13095330213cSSepherosa Ziehau 
13105330213cSSepherosa Ziehau 	/* Setup Multicast table */
13115330213cSSepherosa Ziehau 	emx_set_multi(sc);
13125330213cSSepherosa Ziehau 
13135330213cSSepherosa Ziehau 	/* Prepare receive descriptors and buffers */
131413890b61SSepherosa Ziehau 	for (i = 0; i < sc->rx_ring_cnt; ++i) {
13159f831fa8SSepherosa Ziehau 		if (emx_init_rx_ring(&sc->rx_data[i])) {
13163f939c23SSepherosa Ziehau 			device_printf(dev,
13173f939c23SSepherosa Ziehau 			    "Could not setup receive structures\n");
13185330213cSSepherosa Ziehau 			emx_stop(sc);
13195330213cSSepherosa Ziehau 			return;
13205330213cSSepherosa Ziehau 		}
13213f939c23SSepherosa Ziehau 	}
13225330213cSSepherosa Ziehau 	emx_init_rx_unit(sc);
13235330213cSSepherosa Ziehau 
13245330213cSSepherosa Ziehau 	/* Don't lose promiscuous settings */
13255330213cSSepherosa Ziehau 	emx_set_promisc(sc);
13265330213cSSepherosa Ziehau 
13275330213cSSepherosa Ziehau 	ifp->if_flags |= IFF_RUNNING;
1328d84018e9SSepherosa Ziehau 	for (i = 0; i < sc->tx_ring_inuse; ++i) {
1329d84018e9SSepherosa Ziehau 		ifsq_clr_oactive(sc->tx_data[i].ifsq);
1330d84018e9SSepherosa Ziehau 		ifsq_watchdog_start(&sc->tx_data[i].tx_watchdog);
1331d84018e9SSepherosa Ziehau 	}
13325330213cSSepherosa Ziehau 
13335330213cSSepherosa Ziehau 	callout_reset(&sc->timer, hz, emx_timer, sc);
13345330213cSSepherosa Ziehau 	e1000_clear_hw_cntrs_base_generic(&sc->hw);
13355330213cSSepherosa Ziehau 
13365330213cSSepherosa Ziehau 	/* MSI/X configuration for 82574 */
13375330213cSSepherosa Ziehau 	if (sc->hw.mac.type == e1000_82574) {
13385330213cSSepherosa Ziehau 		int tmp;
13395330213cSSepherosa Ziehau 
13405330213cSSepherosa Ziehau 		tmp = E1000_READ_REG(&sc->hw, E1000_CTRL_EXT);
13415330213cSSepherosa Ziehau 		tmp |= E1000_CTRL_EXT_PBA_CLR;
13425330213cSSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_CTRL_EXT, tmp);
13435330213cSSepherosa Ziehau 		/*
13442d0e5700SSepherosa Ziehau 		 * XXX MSIX
13455330213cSSepherosa Ziehau 		 * Set the IVAR - interrupt vector routing.
13465330213cSSepherosa Ziehau 		 * Each nibble represents a vector, high bit
13475330213cSSepherosa Ziehau 		 * is enable, other 3 bits are the MSIX table
13485330213cSSepherosa Ziehau 		 * entry, we map RXQ0 to 0, TXQ0 to 1, and
13495330213cSSepherosa Ziehau 		 * Link (other) to 2, hence the magic number.
13505330213cSSepherosa Ziehau 		 */
13515330213cSSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_IVAR, 0x800A0908);
13525330213cSSepherosa Ziehau 	}
13535330213cSSepherosa Ziehau 
13545330213cSSepherosa Ziehau 	/*
13555330213cSSepherosa Ziehau 	 * Only enable interrupts if we are not polling, make sure
13565330213cSSepherosa Ziehau 	 * they are off otherwise.
13575330213cSSepherosa Ziehau 	 */
1358d84018e9SSepherosa Ziehau 	if (polling)
13595330213cSSepherosa Ziehau 		emx_disable_intr(sc);
13605330213cSSepherosa Ziehau 	else
13615330213cSSepherosa Ziehau 		emx_enable_intr(sc);
13625330213cSSepherosa Ziehau 
13632d0e5700SSepherosa Ziehau 	/* AMT based hardware can now take control from firmware */
1364de0836d4SSepherosa Ziehau 	if ((sc->flags & (EMX_FLAG_HAS_MGMT | EMX_FLAG_HAS_AMT)) ==
1365de0836d4SSepherosa Ziehau 	    (EMX_FLAG_HAS_MGMT | EMX_FLAG_HAS_AMT))
13662d0e5700SSepherosa Ziehau 		emx_get_hw_control(sc);
13675330213cSSepherosa Ziehau }
13685330213cSSepherosa Ziehau 
13695330213cSSepherosa Ziehau static void
13705330213cSSepherosa Ziehau emx_intr(void *xsc)
13715330213cSSepherosa Ziehau {
13724cb541aeSSepherosa Ziehau 	emx_intr_body(xsc, TRUE);
13734cb541aeSSepherosa Ziehau }
13744cb541aeSSepherosa Ziehau 
13754cb541aeSSepherosa Ziehau static void
13764cb541aeSSepherosa Ziehau emx_intr_body(struct emx_softc *sc, boolean_t chk_asserted)
13774cb541aeSSepherosa Ziehau {
13785330213cSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
13795330213cSSepherosa Ziehau 	uint32_t reg_icr;
13805330213cSSepherosa Ziehau 
13815330213cSSepherosa Ziehau 	logif(intr_beg);
13826d435846SSepherosa Ziehau 	ASSERT_SERIALIZED(&sc->main_serialize);
13835330213cSSepherosa Ziehau 
13845330213cSSepherosa Ziehau 	reg_icr = E1000_READ_REG(&sc->hw, E1000_ICR);
13855330213cSSepherosa Ziehau 
13864cb541aeSSepherosa Ziehau 	if (chk_asserted && (reg_icr & E1000_ICR_INT_ASSERTED) == 0) {
13875330213cSSepherosa Ziehau 		logif(intr_end);
13885330213cSSepherosa Ziehau 		return;
13895330213cSSepherosa Ziehau 	}
13905330213cSSepherosa Ziehau 
13915330213cSSepherosa Ziehau 	/*
13925330213cSSepherosa Ziehau 	 * XXX: some laptops trigger several spurious interrupts
1393df50f778SSepherosa Ziehau 	 * on emx(4) when in the resume cycle. The ICR register
13945330213cSSepherosa Ziehau 	 * reports all-ones value in this case. Processing such
13955330213cSSepherosa Ziehau 	 * interrupts would lead to a freeze. I don't know why.
13965330213cSSepherosa Ziehau 	 */
13975330213cSSepherosa Ziehau 	if (reg_icr == 0xffffffff) {
13985330213cSSepherosa Ziehau 		logif(intr_end);
13995330213cSSepherosa Ziehau 		return;
14005330213cSSepherosa Ziehau 	}
14015330213cSSepherosa Ziehau 
14025330213cSSepherosa Ziehau 	if (ifp->if_flags & IFF_RUNNING) {
14035330213cSSepherosa Ziehau 		if (reg_icr &
14043f939c23SSepherosa Ziehau 		    (E1000_ICR_RXT0 | E1000_ICR_RXDMT0 | E1000_ICR_RXO)) {
14053f939c23SSepherosa Ziehau 			int i;
14063f939c23SSepherosa Ziehau 
140713890b61SSepherosa Ziehau 			for (i = 0; i < sc->rx_ring_cnt; ++i) {
14086d435846SSepherosa Ziehau 				lwkt_serialize_enter(
14096d435846SSepherosa Ziehau 				&sc->rx_data[i].rx_serialize);
14109f831fa8SSepherosa Ziehau 				emx_rxeof(&sc->rx_data[i], -1);
14116d435846SSepherosa Ziehau 				lwkt_serialize_exit(
14126d435846SSepherosa Ziehau 				&sc->rx_data[i].rx_serialize);
14136d435846SSepherosa Ziehau 			}
14143f939c23SSepherosa Ziehau 		}
14156446af7bSSepherosa Ziehau 		if (reg_icr & E1000_ICR_TXDW) {
1416d84018e9SSepherosa Ziehau 			struct emx_txdata *tdata = &sc->tx_data[0];
1417d84018e9SSepherosa Ziehau 
1418d84018e9SSepherosa Ziehau 			lwkt_serialize_enter(&tdata->tx_serialize);
1419d84018e9SSepherosa Ziehau 			emx_txeof(tdata);
1420d84018e9SSepherosa Ziehau 			if (!ifsq_is_empty(tdata->ifsq))
1421d84018e9SSepherosa Ziehau 				ifsq_devstart(tdata->ifsq);
1422d84018e9SSepherosa Ziehau 			lwkt_serialize_exit(&tdata->tx_serialize);
14235330213cSSepherosa Ziehau 		}
14245330213cSSepherosa Ziehau 	}
14255330213cSSepherosa Ziehau 
14265330213cSSepherosa Ziehau 	/* Link status change */
14275330213cSSepherosa Ziehau 	if (reg_icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) {
1428bca7c435SSepherosa Ziehau 		emx_serialize_skipmain(sc);
14296d435846SSepherosa Ziehau 
14305330213cSSepherosa Ziehau 		callout_stop(&sc->timer);
14315330213cSSepherosa Ziehau 		sc->hw.mac.get_link_status = 1;
14325330213cSSepherosa Ziehau 		emx_update_link_status(sc);
14335330213cSSepherosa Ziehau 
14345330213cSSepherosa Ziehau 		/* Deal with TX cruft when link lost */
14355330213cSSepherosa Ziehau 		emx_tx_purge(sc);
14365330213cSSepherosa Ziehau 
14375330213cSSepherosa Ziehau 		callout_reset(&sc->timer, hz, emx_timer, sc);
14386d435846SSepherosa Ziehau 
1439bca7c435SSepherosa Ziehau 		emx_deserialize_skipmain(sc);
14405330213cSSepherosa Ziehau 	}
14415330213cSSepherosa Ziehau 
14425330213cSSepherosa Ziehau 	if (reg_icr & E1000_ICR_RXO)
14435330213cSSepherosa Ziehau 		sc->rx_overruns++;
14445330213cSSepherosa Ziehau 
14455330213cSSepherosa Ziehau 	logif(intr_end);
14465330213cSSepherosa Ziehau }
14475330213cSSepherosa Ziehau 
14485330213cSSepherosa Ziehau static void
14494cb541aeSSepherosa Ziehau emx_intr_mask(void *xsc)
14504cb541aeSSepherosa Ziehau {
14514cb541aeSSepherosa Ziehau 	struct emx_softc *sc = xsc;
14524cb541aeSSepherosa Ziehau 
14534cb541aeSSepherosa Ziehau 	E1000_WRITE_REG(&sc->hw, E1000_IMC, 0xffffffff);
14544cb541aeSSepherosa Ziehau 	/*
14554cb541aeSSepherosa Ziehau 	 * NOTE:
14564cb541aeSSepherosa Ziehau 	 * ICR.INT_ASSERTED bit will never be set if IMS is 0,
14574cb541aeSSepherosa Ziehau 	 * so don't check it.
14584cb541aeSSepherosa Ziehau 	 */
14594cb541aeSSepherosa Ziehau 	emx_intr_body(sc, FALSE);
14604cb541aeSSepherosa Ziehau 	E1000_WRITE_REG(&sc->hw, E1000_IMS, IMS_ENABLE_MASK);
14614cb541aeSSepherosa Ziehau }
14624cb541aeSSepherosa Ziehau 
14634cb541aeSSepherosa Ziehau static void
14645330213cSSepherosa Ziehau emx_media_status(struct ifnet *ifp, struct ifmediareq *ifmr)
14655330213cSSepherosa Ziehau {
14665330213cSSepherosa Ziehau 	struct emx_softc *sc = ifp->if_softc;
14675330213cSSepherosa Ziehau 
14682c9effcfSSepherosa Ziehau 	ASSERT_IFNET_SERIALIZED_ALL(ifp);
14695330213cSSepherosa Ziehau 
14705330213cSSepherosa Ziehau 	emx_update_link_status(sc);
14715330213cSSepherosa Ziehau 
14725330213cSSepherosa Ziehau 	ifmr->ifm_status = IFM_AVALID;
14735330213cSSepherosa Ziehau 	ifmr->ifm_active = IFM_ETHER;
14745330213cSSepherosa Ziehau 
14755330213cSSepherosa Ziehau 	if (!sc->link_active)
14765330213cSSepherosa Ziehau 		return;
14775330213cSSepherosa Ziehau 
14785330213cSSepherosa Ziehau 	ifmr->ifm_status |= IFM_ACTIVE;
14795330213cSSepherosa Ziehau 
14805330213cSSepherosa Ziehau 	if (sc->hw.phy.media_type == e1000_media_type_fiber ||
14815330213cSSepherosa Ziehau 	    sc->hw.phy.media_type == e1000_media_type_internal_serdes) {
14825330213cSSepherosa Ziehau 		ifmr->ifm_active |= IFM_1000_SX | IFM_FDX;
14835330213cSSepherosa Ziehau 	} else {
14845330213cSSepherosa Ziehau 		switch (sc->link_speed) {
14855330213cSSepherosa Ziehau 		case 10:
14865330213cSSepherosa Ziehau 			ifmr->ifm_active |= IFM_10_T;
14875330213cSSepherosa Ziehau 			break;
14885330213cSSepherosa Ziehau 		case 100:
14895330213cSSepherosa Ziehau 			ifmr->ifm_active |= IFM_100_TX;
14905330213cSSepherosa Ziehau 			break;
14915330213cSSepherosa Ziehau 
14925330213cSSepherosa Ziehau 		case 1000:
14935330213cSSepherosa Ziehau 			ifmr->ifm_active |= IFM_1000_T;
14945330213cSSepherosa Ziehau 			break;
14955330213cSSepherosa Ziehau 		}
14965330213cSSepherosa Ziehau 		if (sc->link_duplex == FULL_DUPLEX)
14975330213cSSepherosa Ziehau 			ifmr->ifm_active |= IFM_FDX;
14985330213cSSepherosa Ziehau 		else
14995330213cSSepherosa Ziehau 			ifmr->ifm_active |= IFM_HDX;
15005330213cSSepherosa Ziehau 	}
15015330213cSSepherosa Ziehau }
15025330213cSSepherosa Ziehau 
15035330213cSSepherosa Ziehau static int
15045330213cSSepherosa Ziehau emx_media_change(struct ifnet *ifp)
15055330213cSSepherosa Ziehau {
15065330213cSSepherosa Ziehau 	struct emx_softc *sc = ifp->if_softc;
15075330213cSSepherosa Ziehau 	struct ifmedia *ifm = &sc->media;
15085330213cSSepherosa Ziehau 
15092c9effcfSSepherosa Ziehau 	ASSERT_IFNET_SERIALIZED_ALL(ifp);
15105330213cSSepherosa Ziehau 
15115330213cSSepherosa Ziehau 	if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER)
15125330213cSSepherosa Ziehau 		return (EINVAL);
15135330213cSSepherosa Ziehau 
15145330213cSSepherosa Ziehau 	switch (IFM_SUBTYPE(ifm->ifm_media)) {
15155330213cSSepherosa Ziehau 	case IFM_AUTO:
15165330213cSSepherosa Ziehau 		sc->hw.mac.autoneg = EMX_DO_AUTO_NEG;
15175330213cSSepherosa Ziehau 		sc->hw.phy.autoneg_advertised = EMX_AUTONEG_ADV_DEFAULT;
15185330213cSSepherosa Ziehau 		break;
15195330213cSSepherosa Ziehau 
15205330213cSSepherosa Ziehau 	case IFM_1000_LX:
15215330213cSSepherosa Ziehau 	case IFM_1000_SX:
15225330213cSSepherosa Ziehau 	case IFM_1000_T:
15235330213cSSepherosa Ziehau 		sc->hw.mac.autoneg = EMX_DO_AUTO_NEG;
15245330213cSSepherosa Ziehau 		sc->hw.phy.autoneg_advertised = ADVERTISE_1000_FULL;
15255330213cSSepherosa Ziehau 		break;
15265330213cSSepherosa Ziehau 
15275330213cSSepherosa Ziehau 	case IFM_100_TX:
15285330213cSSepherosa Ziehau 		sc->hw.mac.autoneg = FALSE;
15295330213cSSepherosa Ziehau 		sc->hw.phy.autoneg_advertised = 0;
15305330213cSSepherosa Ziehau 		if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX)
15315330213cSSepherosa Ziehau 			sc->hw.mac.forced_speed_duplex = ADVERTISE_100_FULL;
15325330213cSSepherosa Ziehau 		else
15335330213cSSepherosa Ziehau 			sc->hw.mac.forced_speed_duplex = ADVERTISE_100_HALF;
15345330213cSSepherosa Ziehau 		break;
15355330213cSSepherosa Ziehau 
15365330213cSSepherosa Ziehau 	case IFM_10_T:
15375330213cSSepherosa Ziehau 		sc->hw.mac.autoneg = FALSE;
15385330213cSSepherosa Ziehau 		sc->hw.phy.autoneg_advertised = 0;
15395330213cSSepherosa Ziehau 		if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX)
15405330213cSSepherosa Ziehau 			sc->hw.mac.forced_speed_duplex = ADVERTISE_10_FULL;
15415330213cSSepherosa Ziehau 		else
15425330213cSSepherosa Ziehau 			sc->hw.mac.forced_speed_duplex = ADVERTISE_10_HALF;
15435330213cSSepherosa Ziehau 		break;
15445330213cSSepherosa Ziehau 
15455330213cSSepherosa Ziehau 	default:
15465330213cSSepherosa Ziehau 		if_printf(ifp, "Unsupported media type\n");
15475330213cSSepherosa Ziehau 		break;
15485330213cSSepherosa Ziehau 	}
15495330213cSSepherosa Ziehau 
15505330213cSSepherosa Ziehau 	emx_init(sc);
15515330213cSSepherosa Ziehau 
15525330213cSSepherosa Ziehau 	return (0);
15535330213cSSepherosa Ziehau }
15545330213cSSepherosa Ziehau 
15555330213cSSepherosa Ziehau static int
15567f32a9b0SSepherosa Ziehau emx_encap(struct emx_txdata *tdata, struct mbuf **m_headp,
15577f32a9b0SSepherosa Ziehau     int *segs_used, int *idx)
15585330213cSSepherosa Ziehau {
15595330213cSSepherosa Ziehau 	bus_dma_segment_t segs[EMX_MAX_SCATTER];
15605330213cSSepherosa Ziehau 	bus_dmamap_t map;
1561323e5ecdSSepherosa Ziehau 	struct emx_txbuf *tx_buffer, *tx_buffer_mapped;
15625330213cSSepherosa Ziehau 	struct e1000_tx_desc *ctxd = NULL;
15635330213cSSepherosa Ziehau 	struct mbuf *m_head = *m_headp;
15645330213cSSepherosa Ziehau 	uint32_t txd_upper, txd_lower, cmd = 0;
15655330213cSSepherosa Ziehau 	int maxsegs, nsegs, i, j, first, last = 0, error;
15665330213cSSepherosa Ziehau 
15673eb0ea09SSepherosa Ziehau 	if (m_head->m_pkthdr.csum_flags & CSUM_TSO) {
1568ec1c60bbSSepherosa Ziehau 		error = emx_tso_pullup(tdata, m_headp);
15693eb0ea09SSepherosa Ziehau 		if (error)
15703eb0ea09SSepherosa Ziehau 			return error;
15713eb0ea09SSepherosa Ziehau 		m_head = *m_headp;
15723eb0ea09SSepherosa Ziehau 	}
15733eb0ea09SSepherosa Ziehau 
15745330213cSSepherosa Ziehau 	txd_upper = txd_lower = 0;
15755330213cSSepherosa Ziehau 
15765330213cSSepherosa Ziehau 	/*
15775330213cSSepherosa Ziehau 	 * Capture the first descriptor index, this descriptor
15785330213cSSepherosa Ziehau 	 * will have the index of the EOP which is the only one
15795330213cSSepherosa Ziehau 	 * that now gets a DONE bit writeback.
15805330213cSSepherosa Ziehau 	 */
1581ec1c60bbSSepherosa Ziehau 	first = tdata->next_avail_tx_desc;
1582ec1c60bbSSepherosa Ziehau 	tx_buffer = &tdata->tx_buf[first];
15835330213cSSepherosa Ziehau 	tx_buffer_mapped = tx_buffer;
15845330213cSSepherosa Ziehau 	map = tx_buffer->map;
15855330213cSSepherosa Ziehau 
1586ec1c60bbSSepherosa Ziehau 	maxsegs = tdata->num_tx_desc_avail - EMX_TX_RESERVED;
1587ec1c60bbSSepherosa Ziehau 	KASSERT(maxsegs >= tdata->spare_tx_desc, ("not enough spare TX desc"));
15885330213cSSepherosa Ziehau 	if (maxsegs > EMX_MAX_SCATTER)
15895330213cSSepherosa Ziehau 		maxsegs = EMX_MAX_SCATTER;
15905330213cSSepherosa Ziehau 
1591ec1c60bbSSepherosa Ziehau 	error = bus_dmamap_load_mbuf_defrag(tdata->txtag, map, m_headp,
15925330213cSSepherosa Ziehau 			segs, maxsegs, &nsegs, BUS_DMA_NOWAIT);
15935330213cSSepherosa Ziehau 	if (error) {
15945330213cSSepherosa Ziehau 		m_freem(*m_headp);
15955330213cSSepherosa Ziehau 		*m_headp = NULL;
15965330213cSSepherosa Ziehau 		return error;
15975330213cSSepherosa Ziehau 	}
1598ec1c60bbSSepherosa Ziehau         bus_dmamap_sync(tdata->txtag, map, BUS_DMASYNC_PREWRITE);
15995330213cSSepherosa Ziehau 
16005330213cSSepherosa Ziehau 	m_head = *m_headp;
1601ec1c60bbSSepherosa Ziehau 	tdata->tx_nsegs += nsegs;
16027f32a9b0SSepherosa Ziehau 	*segs_used += nsegs;
16035330213cSSepherosa Ziehau 
16043eb0ea09SSepherosa Ziehau 	if (m_head->m_pkthdr.csum_flags & CSUM_TSO) {
16053eb0ea09SSepherosa Ziehau 		/* TSO will consume one TX desc */
16067f32a9b0SSepherosa Ziehau 		i = emx_tso_setup(tdata, m_head, &txd_upper, &txd_lower);
16077f32a9b0SSepherosa Ziehau 		tdata->tx_nsegs += i;
16087f32a9b0SSepherosa Ziehau 		*segs_used += i;
16093eb0ea09SSepherosa Ziehau 	} else if (m_head->m_pkthdr.csum_flags & EMX_CSUM_FEATURES) {
16105330213cSSepherosa Ziehau 		/* TX csum offloading will consume one TX desc */
16117f32a9b0SSepherosa Ziehau 		i = emx_txcsum(tdata, m_head, &txd_upper, &txd_lower);
16127f32a9b0SSepherosa Ziehau 		tdata->tx_nsegs += i;
16137f32a9b0SSepherosa Ziehau 		*segs_used += i;
16145330213cSSepherosa Ziehau 	}
1615d37cc902SSepherosa Ziehau 
1616d37cc902SSepherosa Ziehau         /* Handle VLAN tag */
1617d37cc902SSepherosa Ziehau 	if (m_head->m_flags & M_VLANTAG) {
1618d37cc902SSepherosa Ziehau 		/* Set the vlan id. */
1619d37cc902SSepherosa Ziehau 		txd_upper |= (htole16(m_head->m_pkthdr.ether_vlantag) << 16);
1620d37cc902SSepherosa Ziehau 		/* Tell hardware to add tag */
1621d37cc902SSepherosa Ziehau 		txd_lower |= htole32(E1000_TXD_CMD_VLE);
1622d37cc902SSepherosa Ziehau 	}
1623d37cc902SSepherosa Ziehau 
1624ec1c60bbSSepherosa Ziehau 	i = tdata->next_avail_tx_desc;
16255330213cSSepherosa Ziehau 
16265330213cSSepherosa Ziehau 	/* Set up our transmit descriptors */
16275330213cSSepherosa Ziehau 	for (j = 0; j < nsegs; j++) {
1628ec1c60bbSSepherosa Ziehau 		tx_buffer = &tdata->tx_buf[i];
1629ec1c60bbSSepherosa Ziehau 		ctxd = &tdata->tx_desc_base[i];
16305330213cSSepherosa Ziehau 
16315330213cSSepherosa Ziehau 		ctxd->buffer_addr = htole64(segs[j].ds_addr);
16325330213cSSepherosa Ziehau 		ctxd->lower.data = htole32(E1000_TXD_CMD_IFCS |
16335330213cSSepherosa Ziehau 					   txd_lower | segs[j].ds_len);
16345330213cSSepherosa Ziehau 		ctxd->upper.data = htole32(txd_upper);
16355330213cSSepherosa Ziehau 
16365330213cSSepherosa Ziehau 		last = i;
1637ec1c60bbSSepherosa Ziehau 		if (++i == tdata->num_tx_desc)
16385330213cSSepherosa Ziehau 			i = 0;
16395330213cSSepherosa Ziehau 	}
16405330213cSSepherosa Ziehau 
1641ec1c60bbSSepherosa Ziehau 	tdata->next_avail_tx_desc = i;
16425330213cSSepherosa Ziehau 
1643ec1c60bbSSepherosa Ziehau 	KKASSERT(tdata->num_tx_desc_avail > nsegs);
1644ec1c60bbSSepherosa Ziehau 	tdata->num_tx_desc_avail -= nsegs;
16455330213cSSepherosa Ziehau 
16465330213cSSepherosa Ziehau 	tx_buffer->m_head = m_head;
16475330213cSSepherosa Ziehau 	tx_buffer_mapped->map = tx_buffer->map;
16485330213cSSepherosa Ziehau 	tx_buffer->map = map;
16495330213cSSepherosa Ziehau 
1650d84018e9SSepherosa Ziehau 	if (tdata->tx_nsegs >= tdata->tx_intr_nsegs) {
1651ec1c60bbSSepherosa Ziehau 		tdata->tx_nsegs = 0;
16524e4e8481SSepherosa Ziehau 
16534e4e8481SSepherosa Ziehau 		/*
16544e4e8481SSepherosa Ziehau 		 * Report Status (RS) is turned on
1655d84018e9SSepherosa Ziehau 		 * every tx_intr_nsegs descriptors.
16564e4e8481SSepherosa Ziehau 		 */
16575330213cSSepherosa Ziehau 		cmd = E1000_TXD_CMD_RS;
16585330213cSSepherosa Ziehau 
1659b4b0a2b4SSepherosa Ziehau 		/*
1660b4b0a2b4SSepherosa Ziehau 		 * Keep track of the descriptor, which will
1661b4b0a2b4SSepherosa Ziehau 		 * be written back by hardware.
1662b4b0a2b4SSepherosa Ziehau 		 */
1663ec1c60bbSSepherosa Ziehau 		tdata->tx_dd[tdata->tx_dd_tail] = last;
1664ec1c60bbSSepherosa Ziehau 		EMX_INC_TXDD_IDX(tdata->tx_dd_tail);
1665ec1c60bbSSepherosa Ziehau 		KKASSERT(tdata->tx_dd_tail != tdata->tx_dd_head);
16665330213cSSepherosa Ziehau 	}
16675330213cSSepherosa Ziehau 
16685330213cSSepherosa Ziehau 	/*
16695330213cSSepherosa Ziehau 	 * Last Descriptor of Packet needs End Of Packet (EOP)
16705330213cSSepherosa Ziehau 	 */
16715330213cSSepherosa Ziehau 	ctxd->lower.data |= htole32(E1000_TXD_CMD_EOP | cmd);
16725330213cSSepherosa Ziehau 
16735330213cSSepherosa Ziehau 	/*
1674b691889cSSepherosa Ziehau 	 * Defer TDT updating, until enough descriptors are setup
16755330213cSSepherosa Ziehau 	 */
16767f32a9b0SSepherosa Ziehau 	*idx = i;
16775330213cSSepherosa Ziehau 
1678d84018e9SSepherosa Ziehau #ifdef EMX_TSS_DEBUG
1679d84018e9SSepherosa Ziehau 	tdata->tx_pkts++;
1680d84018e9SSepherosa Ziehau #endif
1681d84018e9SSepherosa Ziehau 
16825330213cSSepherosa Ziehau 	return (0);
16835330213cSSepherosa Ziehau }
16845330213cSSepherosa Ziehau 
16855330213cSSepherosa Ziehau static void
16865330213cSSepherosa Ziehau emx_set_promisc(struct emx_softc *sc)
16875330213cSSepherosa Ziehau {
16885330213cSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
16895330213cSSepherosa Ziehau 	uint32_t reg_rctl;
16905330213cSSepherosa Ziehau 
16915330213cSSepherosa Ziehau 	reg_rctl = E1000_READ_REG(&sc->hw, E1000_RCTL);
16925330213cSSepherosa Ziehau 
16935330213cSSepherosa Ziehau 	if (ifp->if_flags & IFF_PROMISC) {
16945330213cSSepherosa Ziehau 		reg_rctl |= (E1000_RCTL_UPE | E1000_RCTL_MPE);
16955330213cSSepherosa Ziehau 		/* Turn this on if you want to see bad packets */
16965330213cSSepherosa Ziehau 		if (emx_debug_sbp)
16975330213cSSepherosa Ziehau 			reg_rctl |= E1000_RCTL_SBP;
16985330213cSSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_RCTL, reg_rctl);
16995330213cSSepherosa Ziehau 	} else if (ifp->if_flags & IFF_ALLMULTI) {
17005330213cSSepherosa Ziehau 		reg_rctl |= E1000_RCTL_MPE;
17015330213cSSepherosa Ziehau 		reg_rctl &= ~E1000_RCTL_UPE;
17025330213cSSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_RCTL, reg_rctl);
17035330213cSSepherosa Ziehau 	}
17045330213cSSepherosa Ziehau }
17055330213cSSepherosa Ziehau 
17065330213cSSepherosa Ziehau static void
17075330213cSSepherosa Ziehau emx_disable_promisc(struct emx_softc *sc)
17085330213cSSepherosa Ziehau {
17095330213cSSepherosa Ziehau 	uint32_t reg_rctl;
17105330213cSSepherosa Ziehau 
17115330213cSSepherosa Ziehau 	reg_rctl = E1000_READ_REG(&sc->hw, E1000_RCTL);
17125330213cSSepherosa Ziehau 
17135330213cSSepherosa Ziehau 	reg_rctl &= ~E1000_RCTL_UPE;
17145330213cSSepherosa Ziehau 	reg_rctl &= ~E1000_RCTL_MPE;
17155330213cSSepherosa Ziehau 	reg_rctl &= ~E1000_RCTL_SBP;
17165330213cSSepherosa Ziehau 	E1000_WRITE_REG(&sc->hw, E1000_RCTL, reg_rctl);
17175330213cSSepherosa Ziehau }
17185330213cSSepherosa Ziehau 
17195330213cSSepherosa Ziehau static void
17205330213cSSepherosa Ziehau emx_set_multi(struct emx_softc *sc)
17215330213cSSepherosa Ziehau {
17225330213cSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
17235330213cSSepherosa Ziehau 	struct ifmultiaddr *ifma;
17245330213cSSepherosa Ziehau 	uint32_t reg_rctl = 0;
17252d0e5700SSepherosa Ziehau 	uint8_t *mta;
17265330213cSSepherosa Ziehau 	int mcnt = 0;
17275330213cSSepherosa Ziehau 
17282d0e5700SSepherosa Ziehau 	mta = sc->mta;
17292d0e5700SSepherosa Ziehau 	bzero(mta, ETH_ADDR_LEN * EMX_MCAST_ADDR_MAX);
17302d0e5700SSepherosa Ziehau 
1731441d34b2SSascha Wildner 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
17325330213cSSepherosa Ziehau 		if (ifma->ifma_addr->sa_family != AF_LINK)
17335330213cSSepherosa Ziehau 			continue;
17345330213cSSepherosa Ziehau 
17355330213cSSepherosa Ziehau 		if (mcnt == EMX_MCAST_ADDR_MAX)
17365330213cSSepherosa Ziehau 			break;
17375330213cSSepherosa Ziehau 
17385330213cSSepherosa Ziehau 		bcopy(LLADDR((struct sockaddr_dl *)ifma->ifma_addr),
17395330213cSSepherosa Ziehau 		      &mta[mcnt * ETHER_ADDR_LEN], ETHER_ADDR_LEN);
17405330213cSSepherosa Ziehau 		mcnt++;
17415330213cSSepherosa Ziehau 	}
17425330213cSSepherosa Ziehau 
17435330213cSSepherosa Ziehau 	if (mcnt >= EMX_MCAST_ADDR_MAX) {
17445330213cSSepherosa Ziehau 		reg_rctl = E1000_READ_REG(&sc->hw, E1000_RCTL);
17455330213cSSepherosa Ziehau 		reg_rctl |= E1000_RCTL_MPE;
17465330213cSSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_RCTL, reg_rctl);
17475330213cSSepherosa Ziehau 	} else {
17486a5a645eSSepherosa Ziehau 		e1000_update_mc_addr_list(&sc->hw, mta, mcnt);
17495330213cSSepherosa Ziehau 	}
17505330213cSSepherosa Ziehau }
17515330213cSSepherosa Ziehau 
17525330213cSSepherosa Ziehau /*
17535330213cSSepherosa Ziehau  * This routine checks for link status and updates statistics.
17545330213cSSepherosa Ziehau  */
17555330213cSSepherosa Ziehau static void
17565330213cSSepherosa Ziehau emx_timer(void *xsc)
17575330213cSSepherosa Ziehau {
17585330213cSSepherosa Ziehau 	struct emx_softc *sc = xsc;
17595330213cSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
17605330213cSSepherosa Ziehau 
176137e854ffSSepherosa Ziehau 	lwkt_serialize_enter(&sc->main_serialize);
17625330213cSSepherosa Ziehau 
17635330213cSSepherosa Ziehau 	emx_update_link_status(sc);
17645330213cSSepherosa Ziehau 	emx_update_stats(sc);
17655330213cSSepherosa Ziehau 
17665330213cSSepherosa Ziehau 	/* Reset LAA into RAR[0] on 82571 */
17675330213cSSepherosa Ziehau 	if (e1000_get_laa_state_82571(&sc->hw) == TRUE)
17685330213cSSepherosa Ziehau 		e1000_rar_set(&sc->hw, sc->hw.mac.addr, 0);
17695330213cSSepherosa Ziehau 
17705330213cSSepherosa Ziehau 	if (emx_display_debug_stats && (ifp->if_flags & IFF_RUNNING))
17715330213cSSepherosa Ziehau 		emx_print_hw_stats(sc);
17725330213cSSepherosa Ziehau 
17735330213cSSepherosa Ziehau 	emx_smartspeed(sc);
17745330213cSSepherosa Ziehau 
17755330213cSSepherosa Ziehau 	callout_reset(&sc->timer, hz, emx_timer, sc);
17765330213cSSepherosa Ziehau 
177737e854ffSSepherosa Ziehau 	lwkt_serialize_exit(&sc->main_serialize);
17785330213cSSepherosa Ziehau }
17795330213cSSepherosa Ziehau 
17805330213cSSepherosa Ziehau static void
17815330213cSSepherosa Ziehau emx_update_link_status(struct emx_softc *sc)
17825330213cSSepherosa Ziehau {
17835330213cSSepherosa Ziehau 	struct e1000_hw *hw = &sc->hw;
17845330213cSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
17855330213cSSepherosa Ziehau 	device_t dev = sc->dev;
17865330213cSSepherosa Ziehau 	uint32_t link_check = 0;
17875330213cSSepherosa Ziehau 
17885330213cSSepherosa Ziehau 	/* Get the cached link value or read phy for real */
17895330213cSSepherosa Ziehau 	switch (hw->phy.media_type) {
17905330213cSSepherosa Ziehau 	case e1000_media_type_copper:
17915330213cSSepherosa Ziehau 		if (hw->mac.get_link_status) {
17925330213cSSepherosa Ziehau 			/* Do the work to read phy */
17935330213cSSepherosa Ziehau 			e1000_check_for_link(hw);
17945330213cSSepherosa Ziehau 			link_check = !hw->mac.get_link_status;
17955330213cSSepherosa Ziehau 			if (link_check) /* ESB2 fix */
17965330213cSSepherosa Ziehau 				e1000_cfg_on_link_up(hw);
17975330213cSSepherosa Ziehau 		} else {
17985330213cSSepherosa Ziehau 			link_check = TRUE;
17995330213cSSepherosa Ziehau 		}
18005330213cSSepherosa Ziehau 		break;
18015330213cSSepherosa Ziehau 
18025330213cSSepherosa Ziehau 	case e1000_media_type_fiber:
18035330213cSSepherosa Ziehau 		e1000_check_for_link(hw);
18045330213cSSepherosa Ziehau 		link_check = E1000_READ_REG(hw, E1000_STATUS) & E1000_STATUS_LU;
18055330213cSSepherosa Ziehau 		break;
18065330213cSSepherosa Ziehau 
18075330213cSSepherosa Ziehau 	case e1000_media_type_internal_serdes:
18085330213cSSepherosa Ziehau 		e1000_check_for_link(hw);
18095330213cSSepherosa Ziehau 		link_check = sc->hw.mac.serdes_has_link;
18105330213cSSepherosa Ziehau 		break;
18115330213cSSepherosa Ziehau 
18125330213cSSepherosa Ziehau 	case e1000_media_type_unknown:
18135330213cSSepherosa Ziehau 	default:
18145330213cSSepherosa Ziehau 		break;
18155330213cSSepherosa Ziehau 	}
18165330213cSSepherosa Ziehau 
18175330213cSSepherosa Ziehau 	/* Now check for a transition */
18185330213cSSepherosa Ziehau 	if (link_check && sc->link_active == 0) {
18195330213cSSepherosa Ziehau 		e1000_get_speed_and_duplex(hw, &sc->link_speed,
18205330213cSSepherosa Ziehau 		    &sc->link_duplex);
18215330213cSSepherosa Ziehau 
18225330213cSSepherosa Ziehau 		/*
18235330213cSSepherosa Ziehau 		 * Check if we should enable/disable SPEED_MODE bit on
18245330213cSSepherosa Ziehau 		 * 82571EB/82572EI
18255330213cSSepherosa Ziehau 		 */
18262d0e5700SSepherosa Ziehau 		if (sc->link_speed != SPEED_1000 &&
18272d0e5700SSepherosa Ziehau 		    (hw->mac.type == e1000_82571 ||
18282d0e5700SSepherosa Ziehau 		     hw->mac.type == e1000_82572)) {
18295330213cSSepherosa Ziehau 			int tarc0;
18305330213cSSepherosa Ziehau 
18315330213cSSepherosa Ziehau 			tarc0 = E1000_READ_REG(hw, E1000_TARC(0));
18325330213cSSepherosa Ziehau 			tarc0 &= ~EMX_TARC_SPEED_MODE;
18335330213cSSepherosa Ziehau 			E1000_WRITE_REG(hw, E1000_TARC(0), tarc0);
18345330213cSSepherosa Ziehau 		}
18355330213cSSepherosa Ziehau 		if (bootverbose) {
18365330213cSSepherosa Ziehau 			device_printf(dev, "Link is up %d Mbps %s\n",
18375330213cSSepherosa Ziehau 			    sc->link_speed,
18385330213cSSepherosa Ziehau 			    ((sc->link_duplex == FULL_DUPLEX) ?
18395330213cSSepherosa Ziehau 			    "Full Duplex" : "Half Duplex"));
18405330213cSSepherosa Ziehau 		}
18415330213cSSepherosa Ziehau 		sc->link_active = 1;
18425330213cSSepherosa Ziehau 		sc->smartspeed = 0;
18435330213cSSepherosa Ziehau 		ifp->if_baudrate = sc->link_speed * 1000000;
18445330213cSSepherosa Ziehau 		ifp->if_link_state = LINK_STATE_UP;
18455330213cSSepherosa Ziehau 		if_link_state_change(ifp);
18465330213cSSepherosa Ziehau 	} else if (!link_check && sc->link_active == 1) {
18475330213cSSepherosa Ziehau 		ifp->if_baudrate = sc->link_speed = 0;
18485330213cSSepherosa Ziehau 		sc->link_duplex = 0;
18495330213cSSepherosa Ziehau 		if (bootverbose)
18505330213cSSepherosa Ziehau 			device_printf(dev, "Link is Down\n");
18515330213cSSepherosa Ziehau 		sc->link_active = 0;
18525330213cSSepherosa Ziehau 		ifp->if_link_state = LINK_STATE_DOWN;
18535330213cSSepherosa Ziehau 		if_link_state_change(ifp);
18545330213cSSepherosa Ziehau 	}
18555330213cSSepherosa Ziehau }
18565330213cSSepherosa Ziehau 
18575330213cSSepherosa Ziehau static void
18585330213cSSepherosa Ziehau emx_stop(struct emx_softc *sc)
18595330213cSSepherosa Ziehau {
18605330213cSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
18615330213cSSepherosa Ziehau 	int i;
18625330213cSSepherosa Ziehau 
18632c9effcfSSepherosa Ziehau 	ASSERT_IFNET_SERIALIZED_ALL(ifp);
18645330213cSSepherosa Ziehau 
18655330213cSSepherosa Ziehau 	emx_disable_intr(sc);
18665330213cSSepherosa Ziehau 
18675330213cSSepherosa Ziehau 	callout_stop(&sc->timer);
18685330213cSSepherosa Ziehau 
18699ed293e0SSepherosa Ziehau 	ifp->if_flags &= ~IFF_RUNNING;
1870d84018e9SSepherosa Ziehau 	for (i = 0; i < sc->tx_ring_cnt; ++i) {
1871d84018e9SSepherosa Ziehau 		struct emx_txdata *tdata = &sc->tx_data[i];
1872d84018e9SSepherosa Ziehau 
1873d84018e9SSepherosa Ziehau 		ifsq_clr_oactive(tdata->ifsq);
1874d84018e9SSepherosa Ziehau 		ifsq_watchdog_stop(&tdata->tx_watchdog);
1875d84018e9SSepherosa Ziehau 		tdata->tx_flags &= ~EMX_TXFLAG_ENABLED;
1876d84018e9SSepherosa Ziehau 	}
18775330213cSSepherosa Ziehau 
18783f939c23SSepherosa Ziehau 	/*
18793f939c23SSepherosa Ziehau 	 * Disable multiple receive queues.
18803f939c23SSepherosa Ziehau 	 *
18813f939c23SSepherosa Ziehau 	 * NOTE:
18823f939c23SSepherosa Ziehau 	 * We should disable multiple receive queues before
18833f939c23SSepherosa Ziehau 	 * resetting the hardware.
18843f939c23SSepherosa Ziehau 	 */
18853f939c23SSepherosa Ziehau 	E1000_WRITE_REG(&sc->hw, E1000_MRQC, 0);
18863f939c23SSepherosa Ziehau 
18875330213cSSepherosa Ziehau 	e1000_reset_hw(&sc->hw);
18885330213cSSepherosa Ziehau 	E1000_WRITE_REG(&sc->hw, E1000_WUC, 0);
18895330213cSSepherosa Ziehau 
1890d84018e9SSepherosa Ziehau 	for (i = 0; i < sc->tx_ring_cnt; ++i)
1891d84018e9SSepherosa Ziehau 		emx_free_tx_ring(&sc->tx_data[i]);
189213890b61SSepherosa Ziehau 	for (i = 0; i < sc->rx_ring_cnt; ++i)
18939f831fa8SSepherosa Ziehau 		emx_free_rx_ring(&sc->rx_data[i]);
18945330213cSSepherosa Ziehau }
18955330213cSSepherosa Ziehau 
18965330213cSSepherosa Ziehau static int
18972d0e5700SSepherosa Ziehau emx_reset(struct emx_softc *sc)
18985330213cSSepherosa Ziehau {
18995330213cSSepherosa Ziehau 	device_t dev = sc->dev;
19005330213cSSepherosa Ziehau 	uint16_t rx_buffer_size;
1901be5807d4SSepherosa Ziehau 	uint32_t pba;
19025330213cSSepherosa Ziehau 
19035330213cSSepherosa Ziehau 	/* Set up smart power down as default off on newer adapters. */
19045330213cSSepherosa Ziehau 	if (!emx_smart_pwr_down &&
19055330213cSSepherosa Ziehau 	    (sc->hw.mac.type == e1000_82571 ||
19065330213cSSepherosa Ziehau 	     sc->hw.mac.type == e1000_82572)) {
19075330213cSSepherosa Ziehau 		uint16_t phy_tmp = 0;
19085330213cSSepherosa Ziehau 
19095330213cSSepherosa Ziehau 		/* Speed up time to link by disabling smart power down. */
19105330213cSSepherosa Ziehau 		e1000_read_phy_reg(&sc->hw,
19115330213cSSepherosa Ziehau 		    IGP02E1000_PHY_POWER_MGMT, &phy_tmp);
19125330213cSSepherosa Ziehau 		phy_tmp &= ~IGP02E1000_PM_SPD;
19135330213cSSepherosa Ziehau 		e1000_write_phy_reg(&sc->hw,
19145330213cSSepherosa Ziehau 		    IGP02E1000_PHY_POWER_MGMT, phy_tmp);
19155330213cSSepherosa Ziehau 	}
19165330213cSSepherosa Ziehau 
19175330213cSSepherosa Ziehau 	/*
1918be5807d4SSepherosa Ziehau 	 * Packet Buffer Allocation (PBA)
1919be5807d4SSepherosa Ziehau 	 * Writing PBA sets the receive portion of the buffer
1920be5807d4SSepherosa Ziehau 	 * the remainder is used for the transmit buffer.
1921be5807d4SSepherosa Ziehau 	 */
1922be5807d4SSepherosa Ziehau 	switch (sc->hw.mac.type) {
1923be5807d4SSepherosa Ziehau 	/* Total Packet Buffer on these is 48K */
1924be5807d4SSepherosa Ziehau 	case e1000_82571:
1925be5807d4SSepherosa Ziehau 	case e1000_82572:
1926be5807d4SSepherosa Ziehau 	case e1000_80003es2lan:
1927be5807d4SSepherosa Ziehau 		pba = E1000_PBA_32K; /* 32K for Rx, 16K for Tx */
1928be5807d4SSepherosa Ziehau 		break;
1929be5807d4SSepherosa Ziehau 
1930be5807d4SSepherosa Ziehau 	case e1000_82573: /* 82573: Total Packet Buffer is 32K */
1931be5807d4SSepherosa Ziehau 		pba = E1000_PBA_12K; /* 12K for Rx, 20K for Tx */
1932be5807d4SSepherosa Ziehau 		break;
1933be5807d4SSepherosa Ziehau 
1934be5807d4SSepherosa Ziehau 	case e1000_82574:
1935be5807d4SSepherosa Ziehau 		pba = E1000_PBA_20K; /* 20K for Rx, 20K for Tx */
1936be5807d4SSepherosa Ziehau 		break;
1937be5807d4SSepherosa Ziehau 
1938a5807b81SSepherosa Ziehau 	case e1000_pch_lpt:
1939a5807b81SSepherosa Ziehau  		pba = E1000_PBA_26K;
1940a5807b81SSepherosa Ziehau  		break;
1941a5807b81SSepherosa Ziehau 
1942be5807d4SSepherosa Ziehau 	default:
1943be5807d4SSepherosa Ziehau 		/* Devices before 82547 had a Packet Buffer of 64K.   */
1944a5807b81SSepherosa Ziehau 		if (sc->hw.mac.max_frame_size > 8192)
1945be5807d4SSepherosa Ziehau 			pba = E1000_PBA_40K; /* 40K for Rx, 24K for Tx */
1946be5807d4SSepherosa Ziehau 		else
1947be5807d4SSepherosa Ziehau 			pba = E1000_PBA_48K; /* 48K for Rx, 16K for Tx */
1948be5807d4SSepherosa Ziehau 	}
1949be5807d4SSepherosa Ziehau 	E1000_WRITE_REG(&sc->hw, E1000_PBA, pba);
1950be5807d4SSepherosa Ziehau 
1951be5807d4SSepherosa Ziehau 	/*
19525330213cSSepherosa Ziehau 	 * These parameters control the automatic generation (Tx) and
19535330213cSSepherosa Ziehau 	 * response (Rx) to Ethernet PAUSE frames.
19545330213cSSepherosa Ziehau 	 * - High water mark should allow for at least two frames to be
19555330213cSSepherosa Ziehau 	 *   received after sending an XOFF.
19565330213cSSepherosa Ziehau 	 * - Low water mark works best when it is very near the high water mark.
19575330213cSSepherosa Ziehau 	 *   This allows the receiver to restart by sending XON when it has
19585330213cSSepherosa Ziehau 	 *   drained a bit. Here we use an arbitary value of 1500 which will
19595330213cSSepherosa Ziehau 	 *   restart after one full frame is pulled from the buffer. There
19605330213cSSepherosa Ziehau 	 *   could be several smaller frames in the buffer and if so they will
19615330213cSSepherosa Ziehau 	 *   not trigger the XON until their total number reduces the buffer
19625330213cSSepherosa Ziehau 	 *   by 1500.
19635330213cSSepherosa Ziehau 	 * - The pause time is fairly large at 1000 x 512ns = 512 usec.
19645330213cSSepherosa Ziehau 	 */
19655330213cSSepherosa Ziehau 	rx_buffer_size = (E1000_READ_REG(&sc->hw, E1000_PBA) & 0xffff) << 10;
19665330213cSSepherosa Ziehau 
19675330213cSSepherosa Ziehau 	sc->hw.fc.high_water = rx_buffer_size -
1968a5807b81SSepherosa Ziehau 	    roundup2(sc->hw.mac.max_frame_size, 1024);
19695330213cSSepherosa Ziehau 	sc->hw.fc.low_water = sc->hw.fc.high_water - 1500;
19705330213cSSepherosa Ziehau 
19715330213cSSepherosa Ziehau 	sc->hw.fc.pause_time = EMX_FC_PAUSE_TIME;
19725330213cSSepherosa Ziehau 	sc->hw.fc.send_xon = TRUE;
19735330213cSSepherosa Ziehau 	sc->hw.fc.requested_mode = e1000_fc_full;
19745330213cSSepherosa Ziehau 
1975a5807b81SSepherosa Ziehau 	/*
1976a5807b81SSepherosa Ziehau 	 * Device specific overrides/settings
1977a5807b81SSepherosa Ziehau 	 */
1978a5807b81SSepherosa Ziehau 	if (sc->hw.mac.type == e1000_pch_lpt) {
1979a5807b81SSepherosa Ziehau 		sc->hw.fc.high_water = 0x5C20;
1980a5807b81SSepherosa Ziehau 		sc->hw.fc.low_water = 0x5048;
1981a5807b81SSepherosa Ziehau 		sc->hw.fc.pause_time = 0x0650;
1982a5807b81SSepherosa Ziehau 		sc->hw.fc.refresh_time = 0x0400;
1983a5807b81SSepherosa Ziehau 		/* Jumbos need adjusted PBA */
1984a5807b81SSepherosa Ziehau 		if (sc->arpcom.ac_if.if_mtu > ETHERMTU)
1985a5807b81SSepherosa Ziehau 			E1000_WRITE_REG(&sc->hw, E1000_PBA, 12);
1986a5807b81SSepherosa Ziehau 		else
1987a5807b81SSepherosa Ziehau 			E1000_WRITE_REG(&sc->hw, E1000_PBA, 26);
1988a5807b81SSepherosa Ziehau 	} else if (sc->hw.mac.type == e1000_80003es2lan) {
1989a5807b81SSepherosa Ziehau 		sc->hw.fc.pause_time = 0xFFFF;
1990a5807b81SSepherosa Ziehau 	}
1991a5807b81SSepherosa Ziehau 
19922d0e5700SSepherosa Ziehau 	/* Issue a global reset */
19932d0e5700SSepherosa Ziehau 	e1000_reset_hw(&sc->hw);
19942d0e5700SSepherosa Ziehau 	E1000_WRITE_REG(&sc->hw, E1000_WUC, 0);
19956d5e2922SSepherosa Ziehau 	emx_disable_aspm(sc);
19962d0e5700SSepherosa Ziehau 
19975330213cSSepherosa Ziehau 	if (e1000_init_hw(&sc->hw) < 0) {
19985330213cSSepherosa Ziehau 		device_printf(dev, "Hardware Initialization Failed\n");
19995330213cSSepherosa Ziehau 		return (EIO);
20005330213cSSepherosa Ziehau 	}
20015330213cSSepherosa Ziehau 
20022d0e5700SSepherosa Ziehau 	E1000_WRITE_REG(&sc->hw, E1000_VET, ETHERTYPE_VLAN);
20032d0e5700SSepherosa Ziehau 	e1000_get_phy_info(&sc->hw);
20045330213cSSepherosa Ziehau 	e1000_check_for_link(&sc->hw);
20055330213cSSepherosa Ziehau 
20065330213cSSepherosa Ziehau 	return (0);
20075330213cSSepherosa Ziehau }
20085330213cSSepherosa Ziehau 
20095330213cSSepherosa Ziehau static void
20105330213cSSepherosa Ziehau emx_setup_ifp(struct emx_softc *sc)
20115330213cSSepherosa Ziehau {
20125330213cSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
2013dce0b08aSSepherosa Ziehau 	int i;
20145330213cSSepherosa Ziehau 
20155330213cSSepherosa Ziehau 	if_initname(ifp, device_get_name(sc->dev),
20165330213cSSepherosa Ziehau 		    device_get_unit(sc->dev));
20175330213cSSepherosa Ziehau 	ifp->if_softc = sc;
20185330213cSSepherosa Ziehau 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
20195330213cSSepherosa Ziehau 	ifp->if_init =  emx_init;
20205330213cSSepherosa Ziehau 	ifp->if_ioctl = emx_ioctl;
20215330213cSSepherosa Ziehau 	ifp->if_start = emx_start;
2022b3a7093fSSepherosa Ziehau #ifdef IFPOLL_ENABLE
2023f994de37SSepherosa Ziehau 	ifp->if_npoll = emx_npoll;
20245330213cSSepherosa Ziehau #endif
20256d435846SSepherosa Ziehau 	ifp->if_serialize = emx_serialize;
20266d435846SSepherosa Ziehau 	ifp->if_deserialize = emx_deserialize;
20276d435846SSepherosa Ziehau 	ifp->if_tryserialize = emx_tryserialize;
20282c9effcfSSepherosa Ziehau #ifdef INVARIANTS
20292c9effcfSSepherosa Ziehau 	ifp->if_serialize_assert = emx_serialize_assert;
20302c9effcfSSepherosa Ziehau #endif
2031d84018e9SSepherosa Ziehau 
2032d84018e9SSepherosa Ziehau 	ifq_set_maxlen(&ifp->if_snd, sc->tx_data[0].num_tx_desc - 1);
20335330213cSSepherosa Ziehau 	ifq_set_ready(&ifp->if_snd);
2034d84018e9SSepherosa Ziehau 	ifq_set_subq_cnt(&ifp->if_snd, sc->tx_ring_cnt);
2035d84018e9SSepherosa Ziehau 
2036d84018e9SSepherosa Ziehau 	ifp->if_mapsubq = ifq_mapsubq_mask;
2037d84018e9SSepherosa Ziehau 	ifq_set_subq_mask(&ifp->if_snd, 0);
20385330213cSSepherosa Ziehau 
2039ae474cfaSSepherosa Ziehau 	ether_ifattach(ifp, sc->hw.mac.addr, NULL);
20405330213cSSepherosa Ziehau 
20415330213cSSepherosa Ziehau 	ifp->if_capabilities = IFCAP_HWCSUM |
20425330213cSSepherosa Ziehau 			       IFCAP_VLAN_HWTAGGING |
20433eb0ea09SSepherosa Ziehau 			       IFCAP_VLAN_MTU |
20443eb0ea09SSepherosa Ziehau 			       IFCAP_TSO;
20458434a83bSSepherosa Ziehau 	if (sc->rx_ring_cnt > 1)
20468434a83bSSepherosa Ziehau 		ifp->if_capabilities |= IFCAP_RSS;
20475330213cSSepherosa Ziehau 	ifp->if_capenable = ifp->if_capabilities;
20483eb0ea09SSepherosa Ziehau 	ifp->if_hwassist = EMX_CSUM_FEATURES | CSUM_TSO;
20495330213cSSepherosa Ziehau 
20505330213cSSepherosa Ziehau 	/*
20515330213cSSepherosa Ziehau 	 * Tell the upper layer(s) we support long frames.
20525330213cSSepherosa Ziehau 	 */
20535330213cSSepherosa Ziehau 	ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header);
20545330213cSSepherosa Ziehau 
2055dce0b08aSSepherosa Ziehau 	for (i = 0; i < sc->tx_ring_cnt; ++i) {
2056dce0b08aSSepherosa Ziehau 		struct ifaltq_subque *ifsq = ifq_get_subq(&ifp->if_snd, i);
2057dce0b08aSSepherosa Ziehau 		struct emx_txdata *tdata = &sc->tx_data[i];
2058dce0b08aSSepherosa Ziehau 
2059dce0b08aSSepherosa Ziehau 		ifsq_set_cpuid(ifsq, rman_get_cpuid(sc->intr_res));
2060dce0b08aSSepherosa Ziehau 		ifsq_set_priv(ifsq, tdata);
2061bfefe4a6SSepherosa Ziehau 		ifsq_set_hw_serialize(ifsq, &tdata->tx_serialize);
2062dce0b08aSSepherosa Ziehau 		tdata->ifsq = ifsq;
2063dce0b08aSSepherosa Ziehau 
2064dce0b08aSSepherosa Ziehau 		ifsq_watchdog_init(&tdata->tx_watchdog, ifsq, emx_watchdog);
2065dce0b08aSSepherosa Ziehau 	}
2066dce0b08aSSepherosa Ziehau 
20675330213cSSepherosa Ziehau 	/*
20685330213cSSepherosa Ziehau 	 * Specify the media types supported by this sc and register
20695330213cSSepherosa Ziehau 	 * callbacks to update media and link information
20705330213cSSepherosa Ziehau 	 */
20715330213cSSepherosa Ziehau 	if (sc->hw.phy.media_type == e1000_media_type_fiber ||
20725330213cSSepherosa Ziehau 	    sc->hw.phy.media_type == e1000_media_type_internal_serdes) {
20735330213cSSepherosa Ziehau 		ifmedia_add(&sc->media, IFM_ETHER | IFM_1000_SX | IFM_FDX,
20745330213cSSepherosa Ziehau 			    0, NULL);
20755330213cSSepherosa Ziehau 		ifmedia_add(&sc->media, IFM_ETHER | IFM_1000_SX, 0, NULL);
20765330213cSSepherosa Ziehau 	} else {
20775330213cSSepherosa Ziehau 		ifmedia_add(&sc->media, IFM_ETHER | IFM_10_T, 0, NULL);
20785330213cSSepherosa Ziehau 		ifmedia_add(&sc->media, IFM_ETHER | IFM_10_T | IFM_FDX,
20795330213cSSepherosa Ziehau 			    0, NULL);
20805330213cSSepherosa Ziehau 		ifmedia_add(&sc->media, IFM_ETHER | IFM_100_TX, 0, NULL);
20815330213cSSepherosa Ziehau 		ifmedia_add(&sc->media, IFM_ETHER | IFM_100_TX | IFM_FDX,
20825330213cSSepherosa Ziehau 			    0, NULL);
20835330213cSSepherosa Ziehau 		if (sc->hw.phy.type != e1000_phy_ife) {
20845330213cSSepherosa Ziehau 			ifmedia_add(&sc->media,
20855330213cSSepherosa Ziehau 				IFM_ETHER | IFM_1000_T | IFM_FDX, 0, NULL);
20865330213cSSepherosa Ziehau 			ifmedia_add(&sc->media,
20875330213cSSepherosa Ziehau 				IFM_ETHER | IFM_1000_T, 0, NULL);
20885330213cSSepherosa Ziehau 		}
20895330213cSSepherosa Ziehau 	}
20905330213cSSepherosa Ziehau 	ifmedia_add(&sc->media, IFM_ETHER | IFM_AUTO, 0, NULL);
20915330213cSSepherosa Ziehau 	ifmedia_set(&sc->media, IFM_ETHER | IFM_AUTO);
20925330213cSSepherosa Ziehau }
20935330213cSSepherosa Ziehau 
20945330213cSSepherosa Ziehau /*
20955330213cSSepherosa Ziehau  * Workaround for SmartSpeed on 82541 and 82547 controllers
20965330213cSSepherosa Ziehau  */
20975330213cSSepherosa Ziehau static void
20985330213cSSepherosa Ziehau emx_smartspeed(struct emx_softc *sc)
20995330213cSSepherosa Ziehau {
21005330213cSSepherosa Ziehau 	uint16_t phy_tmp;
21015330213cSSepherosa Ziehau 
21025330213cSSepherosa Ziehau 	if (sc->link_active || sc->hw.phy.type != e1000_phy_igp ||
21035330213cSSepherosa Ziehau 	    sc->hw.mac.autoneg == 0 ||
21045330213cSSepherosa Ziehau 	    (sc->hw.phy.autoneg_advertised & ADVERTISE_1000_FULL) == 0)
21055330213cSSepherosa Ziehau 		return;
21065330213cSSepherosa Ziehau 
21075330213cSSepherosa Ziehau 	if (sc->smartspeed == 0) {
21085330213cSSepherosa Ziehau 		/*
21095330213cSSepherosa Ziehau 		 * If Master/Slave config fault is asserted twice,
21105330213cSSepherosa Ziehau 		 * we assume back-to-back
21115330213cSSepherosa Ziehau 		 */
21125330213cSSepherosa Ziehau 		e1000_read_phy_reg(&sc->hw, PHY_1000T_STATUS, &phy_tmp);
21135330213cSSepherosa Ziehau 		if (!(phy_tmp & SR_1000T_MS_CONFIG_FAULT))
21145330213cSSepherosa Ziehau 			return;
21155330213cSSepherosa Ziehau 		e1000_read_phy_reg(&sc->hw, PHY_1000T_STATUS, &phy_tmp);
21165330213cSSepherosa Ziehau 		if (phy_tmp & SR_1000T_MS_CONFIG_FAULT) {
21175330213cSSepherosa Ziehau 			e1000_read_phy_reg(&sc->hw,
21185330213cSSepherosa Ziehau 			    PHY_1000T_CTRL, &phy_tmp);
21195330213cSSepherosa Ziehau 			if (phy_tmp & CR_1000T_MS_ENABLE) {
21205330213cSSepherosa Ziehau 				phy_tmp &= ~CR_1000T_MS_ENABLE;
21215330213cSSepherosa Ziehau 				e1000_write_phy_reg(&sc->hw,
21225330213cSSepherosa Ziehau 				    PHY_1000T_CTRL, phy_tmp);
21235330213cSSepherosa Ziehau 				sc->smartspeed++;
21245330213cSSepherosa Ziehau 				if (sc->hw.mac.autoneg &&
21255330213cSSepherosa Ziehau 				    !e1000_phy_setup_autoneg(&sc->hw) &&
21265330213cSSepherosa Ziehau 				    !e1000_read_phy_reg(&sc->hw,
21275330213cSSepherosa Ziehau 				     PHY_CONTROL, &phy_tmp)) {
21285330213cSSepherosa Ziehau 					phy_tmp |= MII_CR_AUTO_NEG_EN |
21295330213cSSepherosa Ziehau 						   MII_CR_RESTART_AUTO_NEG;
21305330213cSSepherosa Ziehau 					e1000_write_phy_reg(&sc->hw,
21315330213cSSepherosa Ziehau 					    PHY_CONTROL, phy_tmp);
21325330213cSSepherosa Ziehau 				}
21335330213cSSepherosa Ziehau 			}
21345330213cSSepherosa Ziehau 		}
21355330213cSSepherosa Ziehau 		return;
21365330213cSSepherosa Ziehau 	} else if (sc->smartspeed == EMX_SMARTSPEED_DOWNSHIFT) {
21375330213cSSepherosa Ziehau 		/* If still no link, perhaps using 2/3 pair cable */
21385330213cSSepherosa Ziehau 		e1000_read_phy_reg(&sc->hw, PHY_1000T_CTRL, &phy_tmp);
21395330213cSSepherosa Ziehau 		phy_tmp |= CR_1000T_MS_ENABLE;
21405330213cSSepherosa Ziehau 		e1000_write_phy_reg(&sc->hw, PHY_1000T_CTRL, phy_tmp);
21415330213cSSepherosa Ziehau 		if (sc->hw.mac.autoneg &&
21425330213cSSepherosa Ziehau 		    !e1000_phy_setup_autoneg(&sc->hw) &&
21435330213cSSepherosa Ziehau 		    !e1000_read_phy_reg(&sc->hw, PHY_CONTROL, &phy_tmp)) {
21445330213cSSepherosa Ziehau 			phy_tmp |= MII_CR_AUTO_NEG_EN | MII_CR_RESTART_AUTO_NEG;
21455330213cSSepherosa Ziehau 			e1000_write_phy_reg(&sc->hw, PHY_CONTROL, phy_tmp);
21465330213cSSepherosa Ziehau 		}
21475330213cSSepherosa Ziehau 	}
21485330213cSSepherosa Ziehau 
21495330213cSSepherosa Ziehau 	/* Restart process after EMX_SMARTSPEED_MAX iterations */
21505330213cSSepherosa Ziehau 	if (sc->smartspeed++ == EMX_SMARTSPEED_MAX)
21515330213cSSepherosa Ziehau 		sc->smartspeed = 0;
21525330213cSSepherosa Ziehau }
21535330213cSSepherosa Ziehau 
21545330213cSSepherosa Ziehau static int
2155ec1c60bbSSepherosa Ziehau emx_create_tx_ring(struct emx_txdata *tdata)
21565330213cSSepherosa Ziehau {
2157ec1c60bbSSepherosa Ziehau 	device_t dev = tdata->sc->dev;
2158323e5ecdSSepherosa Ziehau 	struct emx_txbuf *tx_buffer;
2159b4d8c36bSSepherosa Ziehau 	int error, i, tsize, ntxd;
2160bdca134fSSepherosa Ziehau 
2161bdca134fSSepherosa Ziehau 	/*
2162bdca134fSSepherosa Ziehau 	 * Validate number of transmit descriptors.  It must not exceed
2163bdca134fSSepherosa Ziehau 	 * hardware maximum, and must be multiple of E1000_DBA_ALIGN.
2164bdca134fSSepherosa Ziehau 	 */
2165b4d8c36bSSepherosa Ziehau 	ntxd = device_getenv_int(dev, "txd", emx_txd);
2166b4d8c36bSSepherosa Ziehau 	if ((ntxd * sizeof(struct e1000_tx_desc)) % EMX_DBA_ALIGN != 0 ||
2167b4d8c36bSSepherosa Ziehau 	    ntxd > EMX_MAX_TXD || ntxd < EMX_MIN_TXD) {
2168bdca134fSSepherosa Ziehau 		device_printf(dev, "Using %d TX descriptors instead of %d!\n",
2169b4d8c36bSSepherosa Ziehau 		    EMX_DEFAULT_TXD, ntxd);
2170ec1c60bbSSepherosa Ziehau 		tdata->num_tx_desc = EMX_DEFAULT_TXD;
2171bdca134fSSepherosa Ziehau 	} else {
2172ec1c60bbSSepherosa Ziehau 		tdata->num_tx_desc = ntxd;
2173bdca134fSSepherosa Ziehau 	}
2174bdca134fSSepherosa Ziehau 
2175bdca134fSSepherosa Ziehau 	/*
2176bdca134fSSepherosa Ziehau 	 * Allocate Transmit Descriptor ring
2177bdca134fSSepherosa Ziehau 	 */
2178ec1c60bbSSepherosa Ziehau 	tsize = roundup2(tdata->num_tx_desc * sizeof(struct e1000_tx_desc),
2179bdca134fSSepherosa Ziehau 			 EMX_DBA_ALIGN);
2180ec1c60bbSSepherosa Ziehau 	tdata->tx_desc_base = bus_dmamem_coherent_any(tdata->sc->parent_dtag,
2181a596084cSSepherosa Ziehau 				EMX_DBA_ALIGN, tsize, BUS_DMA_WAITOK,
2182ec1c60bbSSepherosa Ziehau 				&tdata->tx_desc_dtag, &tdata->tx_desc_dmap,
2183ec1c60bbSSepherosa Ziehau 				&tdata->tx_desc_paddr);
2184ec1c60bbSSepherosa Ziehau 	if (tdata->tx_desc_base == NULL) {
2185bdca134fSSepherosa Ziehau 		device_printf(dev, "Unable to allocate tx_desc memory\n");
2186a596084cSSepherosa Ziehau 		return ENOMEM;
2187bdca134fSSepherosa Ziehau 	}
21885330213cSSepherosa Ziehau 
21895a7acd69SSepherosa Ziehau 	tsize = __VM_CACHELINE_ALIGN(
21905a7acd69SSepherosa Ziehau 	    sizeof(struct emx_txbuf) * tdata->num_tx_desc);
21915a7acd69SSepherosa Ziehau 	tdata->tx_buf = kmalloc_cachealign(tsize, M_DEVBUF, M_WAITOK | M_ZERO);
21925330213cSSepherosa Ziehau 
21935330213cSSepherosa Ziehau 	/*
21945330213cSSepherosa Ziehau 	 * Create DMA tags for tx buffers
21955330213cSSepherosa Ziehau 	 */
2196ec1c60bbSSepherosa Ziehau 	error = bus_dma_tag_create(tdata->sc->parent_dtag, /* parent */
21975330213cSSepherosa Ziehau 			1, 0,			/* alignment, bounds */
21985330213cSSepherosa Ziehau 			BUS_SPACE_MAXADDR,	/* lowaddr */
21995330213cSSepherosa Ziehau 			BUS_SPACE_MAXADDR,	/* highaddr */
22005330213cSSepherosa Ziehau 			NULL, NULL,		/* filter, filterarg */
22015330213cSSepherosa Ziehau 			EMX_TSO_SIZE,		/* maxsize */
22025330213cSSepherosa Ziehau 			EMX_MAX_SCATTER,	/* nsegments */
22035330213cSSepherosa Ziehau 			EMX_MAX_SEGSIZE,	/* maxsegsize */
22045330213cSSepherosa Ziehau 			BUS_DMA_WAITOK | BUS_DMA_ALLOCNOW |
22055330213cSSepherosa Ziehau 			BUS_DMA_ONEBPAGE,	/* flags */
2206ec1c60bbSSepherosa Ziehau 			&tdata->txtag);
22075330213cSSepherosa Ziehau 	if (error) {
22085330213cSSepherosa Ziehau 		device_printf(dev, "Unable to allocate TX DMA tag\n");
2209ec1c60bbSSepherosa Ziehau 		kfree(tdata->tx_buf, M_DEVBUF);
2210ec1c60bbSSepherosa Ziehau 		tdata->tx_buf = NULL;
22115330213cSSepherosa Ziehau 		return error;
22125330213cSSepherosa Ziehau 	}
22135330213cSSepherosa Ziehau 
22145330213cSSepherosa Ziehau 	/*
22155330213cSSepherosa Ziehau 	 * Create DMA maps for tx buffers
22165330213cSSepherosa Ziehau 	 */
2217ec1c60bbSSepherosa Ziehau 	for (i = 0; i < tdata->num_tx_desc; i++) {
2218ec1c60bbSSepherosa Ziehau 		tx_buffer = &tdata->tx_buf[i];
22195330213cSSepherosa Ziehau 
2220ec1c60bbSSepherosa Ziehau 		error = bus_dmamap_create(tdata->txtag,
22215330213cSSepherosa Ziehau 					  BUS_DMA_WAITOK | BUS_DMA_ONEBPAGE,
22225330213cSSepherosa Ziehau 					  &tx_buffer->map);
22235330213cSSepherosa Ziehau 		if (error) {
22245330213cSSepherosa Ziehau 			device_printf(dev, "Unable to create TX DMA map\n");
2225ec1c60bbSSepherosa Ziehau 			emx_destroy_tx_ring(tdata, i);
22265330213cSSepherosa Ziehau 			return error;
22275330213cSSepherosa Ziehau 		}
22285330213cSSepherosa Ziehau 	}
2229d84018e9SSepherosa Ziehau 
2230d84018e9SSepherosa Ziehau 	/*
2231d84018e9SSepherosa Ziehau 	 * Setup TX parameters
2232d84018e9SSepherosa Ziehau 	 */
2233d84018e9SSepherosa Ziehau 	tdata->spare_tx_desc = EMX_TX_SPARE;
223455471c55SSepherosa Ziehau 	tdata->tx_wreg_nsegs = EMX_DEFAULT_TXWREG;
2235d84018e9SSepherosa Ziehau 
2236d84018e9SSepherosa Ziehau 	/*
2237d84018e9SSepherosa Ziehau 	 * Keep following relationship between spare_tx_desc, oact_tx_desc
2238d84018e9SSepherosa Ziehau 	 * and tx_intr_nsegs:
2239d84018e9SSepherosa Ziehau 	 * (spare_tx_desc + EMX_TX_RESERVED) <=
2240d84018e9SSepherosa Ziehau 	 * oact_tx_desc <= EMX_TX_OACTIVE_MAX <= tx_intr_nsegs
2241d84018e9SSepherosa Ziehau 	 */
2242d84018e9SSepherosa Ziehau 	tdata->oact_tx_desc = tdata->num_tx_desc / 8;
2243d84018e9SSepherosa Ziehau 	if (tdata->oact_tx_desc > EMX_TX_OACTIVE_MAX)
2244d84018e9SSepherosa Ziehau 		tdata->oact_tx_desc = EMX_TX_OACTIVE_MAX;
2245d84018e9SSepherosa Ziehau 	if (tdata->oact_tx_desc < tdata->spare_tx_desc + EMX_TX_RESERVED)
2246d84018e9SSepherosa Ziehau 		tdata->oact_tx_desc = tdata->spare_tx_desc + EMX_TX_RESERVED;
2247d84018e9SSepherosa Ziehau 
2248d84018e9SSepherosa Ziehau 	tdata->tx_intr_nsegs = tdata->num_tx_desc / 16;
2249d84018e9SSepherosa Ziehau 	if (tdata->tx_intr_nsegs < tdata->oact_tx_desc)
2250d84018e9SSepherosa Ziehau 		tdata->tx_intr_nsegs = tdata->oact_tx_desc;
2251d84018e9SSepherosa Ziehau 
2252d84018e9SSepherosa Ziehau 	/*
22531fabd251SSepherosa Ziehau 	 * Pullup extra 4bytes into the first data segment for TSO, see:
2254d84018e9SSepherosa Ziehau 	 * 82571/82572 specification update errata #7
2255d84018e9SSepherosa Ziehau 	 *
22561fabd251SSepherosa Ziehau 	 * Same applies to I217 (and maybe I218).
22571fabd251SSepherosa Ziehau 	 *
2258d84018e9SSepherosa Ziehau 	 * NOTE:
2259d84018e9SSepherosa Ziehau 	 * 4bytes instead of 2bytes, which are mentioned in the errata,
2260d84018e9SSepherosa Ziehau 	 * are pulled; mainly to keep rest of the data properly aligned.
2261d84018e9SSepherosa Ziehau 	 */
2262d84018e9SSepherosa Ziehau 	if (tdata->sc->hw.mac.type == e1000_82571 ||
22631fabd251SSepherosa Ziehau 	    tdata->sc->hw.mac.type == e1000_82572 ||
22641fabd251SSepherosa Ziehau 	    tdata->sc->hw.mac.type == e1000_pch_lpt)
2265d84018e9SSepherosa Ziehau 		tdata->tx_flags |= EMX_TXFLAG_TSO_PULLEX;
2266d84018e9SSepherosa Ziehau 
22675330213cSSepherosa Ziehau 	return (0);
22685330213cSSepherosa Ziehau }
22695330213cSSepherosa Ziehau 
22705330213cSSepherosa Ziehau static void
2271ec1c60bbSSepherosa Ziehau emx_init_tx_ring(struct emx_txdata *tdata)
22725330213cSSepherosa Ziehau {
22735330213cSSepherosa Ziehau 	/* Clear the old ring contents */
2274ec1c60bbSSepherosa Ziehau 	bzero(tdata->tx_desc_base,
2275ec1c60bbSSepherosa Ziehau 	      sizeof(struct e1000_tx_desc) * tdata->num_tx_desc);
22765330213cSSepherosa Ziehau 
22775330213cSSepherosa Ziehau 	/* Reset state */
2278ec1c60bbSSepherosa Ziehau 	tdata->next_avail_tx_desc = 0;
2279ec1c60bbSSepherosa Ziehau 	tdata->next_tx_to_clean = 0;
2280ec1c60bbSSepherosa Ziehau 	tdata->num_tx_desc_avail = tdata->num_tx_desc;
2281d84018e9SSepherosa Ziehau 
2282d84018e9SSepherosa Ziehau 	tdata->tx_flags |= EMX_TXFLAG_ENABLED;
2283d84018e9SSepherosa Ziehau 	if (tdata->sc->tx_ring_inuse > 1) {
2284d84018e9SSepherosa Ziehau 		tdata->tx_flags |= EMX_TXFLAG_FORCECTX;
2285d84018e9SSepherosa Ziehau 		if (bootverbose) {
2286d84018e9SSepherosa Ziehau 			if_printf(&tdata->sc->arpcom.ac_if,
2287d84018e9SSepherosa Ziehau 			    "TX %d force ctx setup\n", tdata->idx);
2288d84018e9SSepherosa Ziehau 		}
2289d84018e9SSepherosa Ziehau 	}
22905330213cSSepherosa Ziehau }
22915330213cSSepherosa Ziehau 
22925330213cSSepherosa Ziehau static void
22935330213cSSepherosa Ziehau emx_init_tx_unit(struct emx_softc *sc)
22945330213cSSepherosa Ziehau {
229557f26b35SSepherosa Ziehau 	uint32_t tctl, tarc, tipg = 0, txdctl;
2296d84018e9SSepherosa Ziehau 	int i;
2297d84018e9SSepherosa Ziehau 
2298d84018e9SSepherosa Ziehau 	for (i = 0; i < sc->tx_ring_inuse; ++i) {
2299d84018e9SSepherosa Ziehau 		struct emx_txdata *tdata = &sc->tx_data[i];
23005330213cSSepherosa Ziehau 		uint64_t bus_addr;
23015330213cSSepherosa Ziehau 
23025330213cSSepherosa Ziehau 		/* Setup the Base and Length of the Tx Descriptor Ring */
2303d84018e9SSepherosa Ziehau 		bus_addr = tdata->tx_desc_paddr;
2304d84018e9SSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_TDLEN(i),
2305d84018e9SSepherosa Ziehau 		    tdata->num_tx_desc * sizeof(struct e1000_tx_desc));
2306d84018e9SSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_TDBAH(i),
23075330213cSSepherosa Ziehau 		    (uint32_t)(bus_addr >> 32));
2308d84018e9SSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_TDBAL(i),
23095330213cSSepherosa Ziehau 		    (uint32_t)bus_addr);
23105330213cSSepherosa Ziehau 		/* Setup the HW Tx Head and Tail descriptor pointers */
2311d84018e9SSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_TDT(i), 0);
2312d84018e9SSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_TDH(i), 0);
2313d84018e9SSepherosa Ziehau 	}
23145330213cSSepherosa Ziehau 
23155330213cSSepherosa Ziehau 	/* Set the default values for the Tx Inter Packet Gap timer */
23165330213cSSepherosa Ziehau 	switch (sc->hw.mac.type) {
23175330213cSSepherosa Ziehau 	case e1000_80003es2lan:
23185330213cSSepherosa Ziehau 		tipg = DEFAULT_82543_TIPG_IPGR1;
23195330213cSSepherosa Ziehau 		tipg |= DEFAULT_80003ES2LAN_TIPG_IPGR2 <<
23205330213cSSepherosa Ziehau 		    E1000_TIPG_IPGR2_SHIFT;
23215330213cSSepherosa Ziehau 		break;
23225330213cSSepherosa Ziehau 
23235330213cSSepherosa Ziehau 	default:
23245330213cSSepherosa Ziehau 		if (sc->hw.phy.media_type == e1000_media_type_fiber ||
23255330213cSSepherosa Ziehau 		    sc->hw.phy.media_type == e1000_media_type_internal_serdes)
23265330213cSSepherosa Ziehau 			tipg = DEFAULT_82543_TIPG_IPGT_FIBER;
23275330213cSSepherosa Ziehau 		else
23285330213cSSepherosa Ziehau 			tipg = DEFAULT_82543_TIPG_IPGT_COPPER;
23295330213cSSepherosa Ziehau 		tipg |= DEFAULT_82543_TIPG_IPGR1 << E1000_TIPG_IPGR1_SHIFT;
23305330213cSSepherosa Ziehau 		tipg |= DEFAULT_82543_TIPG_IPGR2 << E1000_TIPG_IPGR2_SHIFT;
23315330213cSSepherosa Ziehau 		break;
23325330213cSSepherosa Ziehau 	}
23335330213cSSepherosa Ziehau 
23345330213cSSepherosa Ziehau 	E1000_WRITE_REG(&sc->hw, E1000_TIPG, tipg);
23355330213cSSepherosa Ziehau 
23365330213cSSepherosa Ziehau 	/* NOTE: 0 is not allowed for TIDV */
23375330213cSSepherosa Ziehau 	E1000_WRITE_REG(&sc->hw, E1000_TIDV, 1);
23385330213cSSepherosa Ziehau 	E1000_WRITE_REG(&sc->hw, E1000_TADV, 0);
23395330213cSSepherosa Ziehau 
234057f26b35SSepherosa Ziehau 	/*
234157f26b35SSepherosa Ziehau 	 * Errata workaround (obtained from Linux).  This is necessary
234257f26b35SSepherosa Ziehau 	 * to make multiple TX queues work on 82574.
234357f26b35SSepherosa Ziehau 	 * XXX can't find it in any published errata though.
234457f26b35SSepherosa Ziehau 	 */
234557f26b35SSepherosa Ziehau 	txdctl = E1000_READ_REG(&sc->hw, E1000_TXDCTL(0));
234657f26b35SSepherosa Ziehau 	E1000_WRITE_REG(&sc->hw, E1000_TXDCTL(1), txdctl);
234757f26b35SSepherosa Ziehau 
23485330213cSSepherosa Ziehau 	if (sc->hw.mac.type == e1000_82571 ||
23495330213cSSepherosa Ziehau 	    sc->hw.mac.type == e1000_82572) {
23505330213cSSepherosa Ziehau 		tarc = E1000_READ_REG(&sc->hw, E1000_TARC(0));
23515330213cSSepherosa Ziehau 		tarc |= EMX_TARC_SPEED_MODE;
23525330213cSSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_TARC(0), tarc);
23535330213cSSepherosa Ziehau 	} else if (sc->hw.mac.type == e1000_80003es2lan) {
23545330213cSSepherosa Ziehau 		tarc = E1000_READ_REG(&sc->hw, E1000_TARC(0));
23555330213cSSepherosa Ziehau 		tarc |= 1;
23565330213cSSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_TARC(0), tarc);
23575330213cSSepherosa Ziehau 		tarc = E1000_READ_REG(&sc->hw, E1000_TARC(1));
23585330213cSSepherosa Ziehau 		tarc |= 1;
23595330213cSSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_TARC(1), tarc);
23605330213cSSepherosa Ziehau 	}
23615330213cSSepherosa Ziehau 
23625330213cSSepherosa Ziehau 	/* Program the Transmit Control Register */
23635330213cSSepherosa Ziehau 	tctl = E1000_READ_REG(&sc->hw, E1000_TCTL);
23645330213cSSepherosa Ziehau 	tctl &= ~E1000_TCTL_CT;
23655330213cSSepherosa Ziehau 	tctl |= E1000_TCTL_PSP | E1000_TCTL_RTLC | E1000_TCTL_EN |
23665330213cSSepherosa Ziehau 		(E1000_COLLISION_THRESHOLD << E1000_CT_SHIFT);
23675330213cSSepherosa Ziehau 	tctl |= E1000_TCTL_MULR;
23685330213cSSepherosa Ziehau 
23695330213cSSepherosa Ziehau 	/* This write will effectively turn on the transmit unit. */
23705330213cSSepherosa Ziehau 	E1000_WRITE_REG(&sc->hw, E1000_TCTL, tctl);
237101058531SSepherosa Ziehau 
237201058531SSepherosa Ziehau 	if (sc->hw.mac.type == e1000_82571 ||
237301058531SSepherosa Ziehau 	    sc->hw.mac.type == e1000_82572 ||
237401058531SSepherosa Ziehau 	    sc->hw.mac.type == e1000_80003es2lan) {
237501058531SSepherosa Ziehau 		/* Bit 28 of TARC1 must be cleared when MULR is enabled */
237601058531SSepherosa Ziehau 		tarc = E1000_READ_REG(&sc->hw, E1000_TARC(1));
237701058531SSepherosa Ziehau 		tarc &= ~(1 << 28);
237801058531SSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_TARC(1), tarc);
237901058531SSepherosa Ziehau 	}
2380d84018e9SSepherosa Ziehau 
2381d84018e9SSepherosa Ziehau 	if (sc->tx_ring_inuse > 1) {
2382d84018e9SSepherosa Ziehau 		tarc = E1000_READ_REG(&sc->hw, E1000_TARC(0));
2383d84018e9SSepherosa Ziehau 		tarc &= ~EMX_TARC_COUNT_MASK;
2384d84018e9SSepherosa Ziehau 		tarc |= 1;
2385d84018e9SSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_TARC(0), tarc);
2386d84018e9SSepherosa Ziehau 
2387d84018e9SSepherosa Ziehau 		tarc = E1000_READ_REG(&sc->hw, E1000_TARC(1));
2388d84018e9SSepherosa Ziehau 		tarc &= ~EMX_TARC_COUNT_MASK;
2389d84018e9SSepherosa Ziehau 		tarc |= 1;
2390d84018e9SSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_TARC(1), tarc);
2391d84018e9SSepherosa Ziehau 	}
23925330213cSSepherosa Ziehau }
23935330213cSSepherosa Ziehau 
23945330213cSSepherosa Ziehau static void
2395ec1c60bbSSepherosa Ziehau emx_destroy_tx_ring(struct emx_txdata *tdata, int ndesc)
23965330213cSSepherosa Ziehau {
2397323e5ecdSSepherosa Ziehau 	struct emx_txbuf *tx_buffer;
23985330213cSSepherosa Ziehau 	int i;
23995330213cSSepherosa Ziehau 
2400bdca134fSSepherosa Ziehau 	/* Free Transmit Descriptor ring */
2401ec1c60bbSSepherosa Ziehau 	if (tdata->tx_desc_base) {
2402ec1c60bbSSepherosa Ziehau 		bus_dmamap_unload(tdata->tx_desc_dtag, tdata->tx_desc_dmap);
2403ec1c60bbSSepherosa Ziehau 		bus_dmamem_free(tdata->tx_desc_dtag, tdata->tx_desc_base,
2404ec1c60bbSSepherosa Ziehau 				tdata->tx_desc_dmap);
2405ec1c60bbSSepherosa Ziehau 		bus_dma_tag_destroy(tdata->tx_desc_dtag);
2406a596084cSSepherosa Ziehau 
2407ec1c60bbSSepherosa Ziehau 		tdata->tx_desc_base = NULL;
2408a596084cSSepherosa Ziehau 	}
2409bdca134fSSepherosa Ziehau 
2410ec1c60bbSSepherosa Ziehau 	if (tdata->tx_buf == NULL)
24115330213cSSepherosa Ziehau 		return;
24125330213cSSepherosa Ziehau 
24135330213cSSepherosa Ziehau 	for (i = 0; i < ndesc; i++) {
2414ec1c60bbSSepherosa Ziehau 		tx_buffer = &tdata->tx_buf[i];
24155330213cSSepherosa Ziehau 
24165330213cSSepherosa Ziehau 		KKASSERT(tx_buffer->m_head == NULL);
2417ec1c60bbSSepherosa Ziehau 		bus_dmamap_destroy(tdata->txtag, tx_buffer->map);
24185330213cSSepherosa Ziehau 	}
2419ec1c60bbSSepherosa Ziehau 	bus_dma_tag_destroy(tdata->txtag);
24205330213cSSepherosa Ziehau 
2421ec1c60bbSSepherosa Ziehau 	kfree(tdata->tx_buf, M_DEVBUF);
2422ec1c60bbSSepherosa Ziehau 	tdata->tx_buf = NULL;
24235330213cSSepherosa Ziehau }
24245330213cSSepherosa Ziehau 
24255330213cSSepherosa Ziehau /*
24265330213cSSepherosa Ziehau  * The offload context needs to be set when we transfer the first
24275330213cSSepherosa Ziehau  * packet of a particular protocol (TCP/UDP).  This routine has been
24285330213cSSepherosa Ziehau  * enhanced to deal with inserted VLAN headers.
24295330213cSSepherosa Ziehau  *
24305330213cSSepherosa Ziehau  * If the new packet's ether header length, ip header length and
24315330213cSSepherosa Ziehau  * csum offloading type are same as the previous packet, we should
24325330213cSSepherosa Ziehau  * avoid allocating a new csum context descriptor; mainly to take
24335330213cSSepherosa Ziehau  * advantage of the pipeline effect of the TX data read request.
24345330213cSSepherosa Ziehau  *
24355330213cSSepherosa Ziehau  * This function returns number of TX descrptors allocated for
24365330213cSSepherosa Ziehau  * csum context.
24375330213cSSepherosa Ziehau  */
24385330213cSSepherosa Ziehau static int
2439ec1c60bbSSepherosa Ziehau emx_txcsum(struct emx_txdata *tdata, struct mbuf *mp,
24405330213cSSepherosa Ziehau 	   uint32_t *txd_upper, uint32_t *txd_lower)
24415330213cSSepherosa Ziehau {
24425330213cSSepherosa Ziehau 	struct e1000_context_desc *TXD;
24435330213cSSepherosa Ziehau 	int curr_txd, ehdrlen, csum_flags;
24445330213cSSepherosa Ziehau 	uint32_t cmd, hdr_len, ip_hlen;
24455330213cSSepherosa Ziehau 
24465330213cSSepherosa Ziehau 	csum_flags = mp->m_pkthdr.csum_flags & EMX_CSUM_FEATURES;
244768447568SSepherosa Ziehau 	ip_hlen = mp->m_pkthdr.csum_iphlen;
244868447568SSepherosa Ziehau 	ehdrlen = mp->m_pkthdr.csum_lhlen;
24495330213cSSepherosa Ziehau 
2450d84018e9SSepherosa Ziehau 	if ((tdata->tx_flags & EMX_TXFLAG_FORCECTX) == 0 &&
2451d84018e9SSepherosa Ziehau 	    tdata->csum_lhlen == ehdrlen && tdata->csum_iphlen == ip_hlen &&
2452ec1c60bbSSepherosa Ziehau 	    tdata->csum_flags == csum_flags) {
24535330213cSSepherosa Ziehau 		/*
24545330213cSSepherosa Ziehau 		 * Same csum offload context as the previous packets;
24555330213cSSepherosa Ziehau 		 * just return.
24565330213cSSepherosa Ziehau 		 */
2457ec1c60bbSSepherosa Ziehau 		*txd_upper = tdata->csum_txd_upper;
2458ec1c60bbSSepherosa Ziehau 		*txd_lower = tdata->csum_txd_lower;
24595330213cSSepherosa Ziehau 		return 0;
24605330213cSSepherosa Ziehau 	}
24615330213cSSepherosa Ziehau 
24625330213cSSepherosa Ziehau 	/*
24635330213cSSepherosa Ziehau 	 * Setup a new csum offload context.
24645330213cSSepherosa Ziehau 	 */
24655330213cSSepherosa Ziehau 
2466ec1c60bbSSepherosa Ziehau 	curr_txd = tdata->next_avail_tx_desc;
2467ec1c60bbSSepherosa Ziehau 	TXD = (struct e1000_context_desc *)&tdata->tx_desc_base[curr_txd];
24685330213cSSepherosa Ziehau 
24695330213cSSepherosa Ziehau 	cmd = 0;
24705330213cSSepherosa Ziehau 
24715330213cSSepherosa Ziehau 	/* Setup of IP header checksum. */
24725330213cSSepherosa Ziehau 	if (csum_flags & CSUM_IP) {
24735330213cSSepherosa Ziehau 		/*
24745330213cSSepherosa Ziehau 		 * Start offset for header checksum calculation.
24755330213cSSepherosa Ziehau 		 * End offset for header checksum calculation.
24765330213cSSepherosa Ziehau 		 * Offset of place to put the checksum.
24775330213cSSepherosa Ziehau 		 */
24785330213cSSepherosa Ziehau 		TXD->lower_setup.ip_fields.ipcss = ehdrlen;
24795330213cSSepherosa Ziehau 		TXD->lower_setup.ip_fields.ipcse =
24805330213cSSepherosa Ziehau 		    htole16(ehdrlen + ip_hlen - 1);
24815330213cSSepherosa Ziehau 		TXD->lower_setup.ip_fields.ipcso =
24825330213cSSepherosa Ziehau 		    ehdrlen + offsetof(struct ip, ip_sum);
24835330213cSSepherosa Ziehau 		cmd |= E1000_TXD_CMD_IP;
24845330213cSSepherosa Ziehau 		*txd_upper |= E1000_TXD_POPTS_IXSM << 8;
24855330213cSSepherosa Ziehau 	}
24865330213cSSepherosa Ziehau 	hdr_len = ehdrlen + ip_hlen;
24875330213cSSepherosa Ziehau 
24885330213cSSepherosa Ziehau 	if (csum_flags & CSUM_TCP) {
24895330213cSSepherosa Ziehau 		/*
24905330213cSSepherosa Ziehau 		 * Start offset for payload checksum calculation.
24915330213cSSepherosa Ziehau 		 * End offset for payload checksum calculation.
24925330213cSSepherosa Ziehau 		 * Offset of place to put the checksum.
24935330213cSSepherosa Ziehau 		 */
24945330213cSSepherosa Ziehau 		TXD->upper_setup.tcp_fields.tucss = hdr_len;
24955330213cSSepherosa Ziehau 		TXD->upper_setup.tcp_fields.tucse = htole16(0);
24965330213cSSepherosa Ziehau 		TXD->upper_setup.tcp_fields.tucso =
24975330213cSSepherosa Ziehau 		    hdr_len + offsetof(struct tcphdr, th_sum);
24985330213cSSepherosa Ziehau 		cmd |= E1000_TXD_CMD_TCP;
24995330213cSSepherosa Ziehau 		*txd_upper |= E1000_TXD_POPTS_TXSM << 8;
25005330213cSSepherosa Ziehau 	} else if (csum_flags & CSUM_UDP) {
25015330213cSSepherosa Ziehau 		/*
25025330213cSSepherosa Ziehau 		 * Start offset for header checksum calculation.
25035330213cSSepherosa Ziehau 		 * End offset for header checksum calculation.
25045330213cSSepherosa Ziehau 		 * Offset of place to put the checksum.
25055330213cSSepherosa Ziehau 		 */
25065330213cSSepherosa Ziehau 		TXD->upper_setup.tcp_fields.tucss = hdr_len;
25075330213cSSepherosa Ziehau 		TXD->upper_setup.tcp_fields.tucse = htole16(0);
25085330213cSSepherosa Ziehau 		TXD->upper_setup.tcp_fields.tucso =
25095330213cSSepherosa Ziehau 		    hdr_len + offsetof(struct udphdr, uh_sum);
25105330213cSSepherosa Ziehau 		*txd_upper |= E1000_TXD_POPTS_TXSM << 8;
25115330213cSSepherosa Ziehau 	}
25125330213cSSepherosa Ziehau 
25135330213cSSepherosa Ziehau 	*txd_lower = E1000_TXD_CMD_DEXT |	/* Extended descr type */
25145330213cSSepherosa Ziehau 		     E1000_TXD_DTYP_D;		/* Data descr */
25155330213cSSepherosa Ziehau 
25165330213cSSepherosa Ziehau 	/* Save the information for this csum offloading context */
2517ec1c60bbSSepherosa Ziehau 	tdata->csum_lhlen = ehdrlen;
2518ec1c60bbSSepherosa Ziehau 	tdata->csum_iphlen = ip_hlen;
2519ec1c60bbSSepherosa Ziehau 	tdata->csum_flags = csum_flags;
2520ec1c60bbSSepherosa Ziehau 	tdata->csum_txd_upper = *txd_upper;
2521ec1c60bbSSepherosa Ziehau 	tdata->csum_txd_lower = *txd_lower;
25225330213cSSepherosa Ziehau 
25235330213cSSepherosa Ziehau 	TXD->tcp_seg_setup.data = htole32(0);
25245330213cSSepherosa Ziehau 	TXD->cmd_and_length =
25255330213cSSepherosa Ziehau 	    htole32(E1000_TXD_CMD_IFCS | E1000_TXD_CMD_DEXT | cmd);
25265330213cSSepherosa Ziehau 
2527ec1c60bbSSepherosa Ziehau 	if (++curr_txd == tdata->num_tx_desc)
25285330213cSSepherosa Ziehau 		curr_txd = 0;
25295330213cSSepherosa Ziehau 
2530ec1c60bbSSepherosa Ziehau 	KKASSERT(tdata->num_tx_desc_avail > 0);
2531ec1c60bbSSepherosa Ziehau 	tdata->num_tx_desc_avail--;
25325330213cSSepherosa Ziehau 
2533ec1c60bbSSepherosa Ziehau 	tdata->next_avail_tx_desc = curr_txd;
25345330213cSSepherosa Ziehau 	return 1;
25355330213cSSepherosa Ziehau }
25365330213cSSepherosa Ziehau 
25375330213cSSepherosa Ziehau static void
2538ec1c60bbSSepherosa Ziehau emx_txeof(struct emx_txdata *tdata)
25395330213cSSepherosa Ziehau {
2540323e5ecdSSepherosa Ziehau 	struct emx_txbuf *tx_buffer;
25415330213cSSepherosa Ziehau 	int first, num_avail;
25425330213cSSepherosa Ziehau 
2543ec1c60bbSSepherosa Ziehau 	if (tdata->tx_dd_head == tdata->tx_dd_tail)
25445330213cSSepherosa Ziehau 		return;
25455330213cSSepherosa Ziehau 
2546ec1c60bbSSepherosa Ziehau 	if (tdata->num_tx_desc_avail == tdata->num_tx_desc)
25475330213cSSepherosa Ziehau 		return;
25485330213cSSepherosa Ziehau 
2549ec1c60bbSSepherosa Ziehau 	num_avail = tdata->num_tx_desc_avail;
2550ec1c60bbSSepherosa Ziehau 	first = tdata->next_tx_to_clean;
25515330213cSSepherosa Ziehau 
2552ec1c60bbSSepherosa Ziehau 	while (tdata->tx_dd_head != tdata->tx_dd_tail) {
2553ec1c60bbSSepherosa Ziehau 		int dd_idx = tdata->tx_dd[tdata->tx_dd_head];
255470172a73SSepherosa Ziehau 		struct e1000_tx_desc *tx_desc;
25555330213cSSepherosa Ziehau 
2556ec1c60bbSSepherosa Ziehau 		tx_desc = &tdata->tx_desc_base[dd_idx];
25575330213cSSepherosa Ziehau 		if (tx_desc->upper.fields.status & E1000_TXD_STAT_DD) {
2558ec1c60bbSSepherosa Ziehau 			EMX_INC_TXDD_IDX(tdata->tx_dd_head);
25595330213cSSepherosa Ziehau 
2560ec1c60bbSSepherosa Ziehau 			if (++dd_idx == tdata->num_tx_desc)
25615330213cSSepherosa Ziehau 				dd_idx = 0;
25625330213cSSepherosa Ziehau 
25635330213cSSepherosa Ziehau 			while (first != dd_idx) {
25645330213cSSepherosa Ziehau 				logif(pkt_txclean);
25655330213cSSepherosa Ziehau 
25665330213cSSepherosa Ziehau 				num_avail++;
25675330213cSSepherosa Ziehau 
2568ec1c60bbSSepherosa Ziehau 				tx_buffer = &tdata->tx_buf[first];
25695330213cSSepherosa Ziehau 				if (tx_buffer->m_head) {
2570ec1c60bbSSepherosa Ziehau 					bus_dmamap_unload(tdata->txtag,
25715330213cSSepherosa Ziehau 							  tx_buffer->map);
25725330213cSSepherosa Ziehau 					m_freem(tx_buffer->m_head);
25735330213cSSepherosa Ziehau 					tx_buffer->m_head = NULL;
25745330213cSSepherosa Ziehau 				}
25755330213cSSepherosa Ziehau 
2576ec1c60bbSSepherosa Ziehau 				if (++first == tdata->num_tx_desc)
25775330213cSSepherosa Ziehau 					first = 0;
25785330213cSSepherosa Ziehau 			}
25795330213cSSepherosa Ziehau 		} else {
25805330213cSSepherosa Ziehau 			break;
25815330213cSSepherosa Ziehau 		}
25825330213cSSepherosa Ziehau 	}
2583ec1c60bbSSepherosa Ziehau 	tdata->next_tx_to_clean = first;
2584ec1c60bbSSepherosa Ziehau 	tdata->num_tx_desc_avail = num_avail;
25855330213cSSepherosa Ziehau 
2586ec1c60bbSSepherosa Ziehau 	if (tdata->tx_dd_head == tdata->tx_dd_tail) {
2587ec1c60bbSSepherosa Ziehau 		tdata->tx_dd_head = 0;
2588ec1c60bbSSepherosa Ziehau 		tdata->tx_dd_tail = 0;
25895330213cSSepherosa Ziehau 	}
25905330213cSSepherosa Ziehau 
2591ec1c60bbSSepherosa Ziehau 	if (!EMX_IS_OACTIVE(tdata)) {
2592d84018e9SSepherosa Ziehau 		ifsq_clr_oactive(tdata->ifsq);
25935330213cSSepherosa Ziehau 
25945330213cSSepherosa Ziehau 		/* All clean, turn off the timer */
2595ec1c60bbSSepherosa Ziehau 		if (tdata->num_tx_desc_avail == tdata->num_tx_desc)
2596d84018e9SSepherosa Ziehau 			tdata->tx_watchdog.wd_timer = 0;
25975330213cSSepherosa Ziehau 	}
25985330213cSSepherosa Ziehau }
25995330213cSSepherosa Ziehau 
26005330213cSSepherosa Ziehau static void
2601ec1c60bbSSepherosa Ziehau emx_tx_collect(struct emx_txdata *tdata)
26025330213cSSepherosa Ziehau {
2603323e5ecdSSepherosa Ziehau 	struct emx_txbuf *tx_buffer;
26045330213cSSepherosa Ziehau 	int tdh, first, num_avail, dd_idx = -1;
26055330213cSSepherosa Ziehau 
2606ec1c60bbSSepherosa Ziehau 	if (tdata->num_tx_desc_avail == tdata->num_tx_desc)
26075330213cSSepherosa Ziehau 		return;
26085330213cSSepherosa Ziehau 
2609d84018e9SSepherosa Ziehau 	tdh = E1000_READ_REG(&tdata->sc->hw, E1000_TDH(tdata->idx));
2610ec1c60bbSSepherosa Ziehau 	if (tdh == tdata->next_tx_to_clean)
26115330213cSSepherosa Ziehau 		return;
26125330213cSSepherosa Ziehau 
2613ec1c60bbSSepherosa Ziehau 	if (tdata->tx_dd_head != tdata->tx_dd_tail)
2614ec1c60bbSSepherosa Ziehau 		dd_idx = tdata->tx_dd[tdata->tx_dd_head];
26155330213cSSepherosa Ziehau 
2616ec1c60bbSSepherosa Ziehau 	num_avail = tdata->num_tx_desc_avail;
2617ec1c60bbSSepherosa Ziehau 	first = tdata->next_tx_to_clean;
26185330213cSSepherosa Ziehau 
26195330213cSSepherosa Ziehau 	while (first != tdh) {
26205330213cSSepherosa Ziehau 		logif(pkt_txclean);
26215330213cSSepherosa Ziehau 
26225330213cSSepherosa Ziehau 		num_avail++;
26235330213cSSepherosa Ziehau 
2624ec1c60bbSSepherosa Ziehau 		tx_buffer = &tdata->tx_buf[first];
26255330213cSSepherosa Ziehau 		if (tx_buffer->m_head) {
2626ec1c60bbSSepherosa Ziehau 			bus_dmamap_unload(tdata->txtag,
26275330213cSSepherosa Ziehau 					  tx_buffer->map);
26285330213cSSepherosa Ziehau 			m_freem(tx_buffer->m_head);
26295330213cSSepherosa Ziehau 			tx_buffer->m_head = NULL;
26305330213cSSepherosa Ziehau 		}
26315330213cSSepherosa Ziehau 
26325330213cSSepherosa Ziehau 		if (first == dd_idx) {
2633ec1c60bbSSepherosa Ziehau 			EMX_INC_TXDD_IDX(tdata->tx_dd_head);
2634ec1c60bbSSepherosa Ziehau 			if (tdata->tx_dd_head == tdata->tx_dd_tail) {
2635ec1c60bbSSepherosa Ziehau 				tdata->tx_dd_head = 0;
2636ec1c60bbSSepherosa Ziehau 				tdata->tx_dd_tail = 0;
26375330213cSSepherosa Ziehau 				dd_idx = -1;
26385330213cSSepherosa Ziehau 			} else {
2639ec1c60bbSSepherosa Ziehau 				dd_idx = tdata->tx_dd[tdata->tx_dd_head];
26405330213cSSepherosa Ziehau 			}
26415330213cSSepherosa Ziehau 		}
26425330213cSSepherosa Ziehau 
2643ec1c60bbSSepherosa Ziehau 		if (++first == tdata->num_tx_desc)
26445330213cSSepherosa Ziehau 			first = 0;
26455330213cSSepherosa Ziehau 	}
2646ec1c60bbSSepherosa Ziehau 	tdata->next_tx_to_clean = first;
2647ec1c60bbSSepherosa Ziehau 	tdata->num_tx_desc_avail = num_avail;
26485330213cSSepherosa Ziehau 
2649ec1c60bbSSepherosa Ziehau 	if (!EMX_IS_OACTIVE(tdata)) {
2650d84018e9SSepherosa Ziehau 		ifsq_clr_oactive(tdata->ifsq);
26515330213cSSepherosa Ziehau 
26525330213cSSepherosa Ziehau 		/* All clean, turn off the timer */
2653ec1c60bbSSepherosa Ziehau 		if (tdata->num_tx_desc_avail == tdata->num_tx_desc)
2654d84018e9SSepherosa Ziehau 			tdata->tx_watchdog.wd_timer = 0;
26555330213cSSepherosa Ziehau 	}
26565330213cSSepherosa Ziehau }
26575330213cSSepherosa Ziehau 
26585330213cSSepherosa Ziehau /*
26595330213cSSepherosa Ziehau  * When Link is lost sometimes there is work still in the TX ring
26605330213cSSepherosa Ziehau  * which will result in a watchdog, rather than allow that do an
26615330213cSSepherosa Ziehau  * attempted cleanup and then reinit here.  Note that this has been
26625330213cSSepherosa Ziehau  * seens mostly with fiber adapters.
26635330213cSSepherosa Ziehau  */
26645330213cSSepherosa Ziehau static void
26655330213cSSepherosa Ziehau emx_tx_purge(struct emx_softc *sc)
26665330213cSSepherosa Ziehau {
2667d84018e9SSepherosa Ziehau 	int i;
26685330213cSSepherosa Ziehau 
2669d84018e9SSepherosa Ziehau 	if (sc->link_active)
2670d84018e9SSepherosa Ziehau 		return;
2671d84018e9SSepherosa Ziehau 
2672d84018e9SSepherosa Ziehau 	for (i = 0; i < sc->tx_ring_inuse; ++i) {
2673d84018e9SSepherosa Ziehau 		struct emx_txdata *tdata = &sc->tx_data[i];
2674d84018e9SSepherosa Ziehau 
2675d84018e9SSepherosa Ziehau 		if (tdata->tx_watchdog.wd_timer) {
2676d84018e9SSepherosa Ziehau 			emx_tx_collect(tdata);
2677d84018e9SSepherosa Ziehau 			if (tdata->tx_watchdog.wd_timer) {
2678d84018e9SSepherosa Ziehau 				if_printf(&sc->arpcom.ac_if,
2679d84018e9SSepherosa Ziehau 				    "Link lost, TX pending, reinit\n");
26805330213cSSepherosa Ziehau 				emx_init(sc);
2681d84018e9SSepherosa Ziehau 				return;
2682d84018e9SSepherosa Ziehau 			}
26835330213cSSepherosa Ziehau 		}
26845330213cSSepherosa Ziehau 	}
26855330213cSSepherosa Ziehau }
26865330213cSSepherosa Ziehau 
26875330213cSSepherosa Ziehau static int
26889f831fa8SSepherosa Ziehau emx_newbuf(struct emx_rxdata *rdata, int i, int init)
26895330213cSSepherosa Ziehau {
26905330213cSSepherosa Ziehau 	struct mbuf *m;
26915330213cSSepherosa Ziehau 	bus_dma_segment_t seg;
26925330213cSSepherosa Ziehau 	bus_dmamap_t map;
2693323e5ecdSSepherosa Ziehau 	struct emx_rxbuf *rx_buffer;
26945330213cSSepherosa Ziehau 	int error, nseg;
26955330213cSSepherosa Ziehau 
2696b5523eacSSascha Wildner 	m = m_getcl(init ? M_WAITOK : M_NOWAIT, MT_DATA, M_PKTHDR);
26975330213cSSepherosa Ziehau 	if (m == NULL) {
26985330213cSSepherosa Ziehau 		if (init) {
26999f831fa8SSepherosa Ziehau 			if_printf(&rdata->sc->arpcom.ac_if,
27005330213cSSepherosa Ziehau 				  "Unable to allocate RX mbuf\n");
27015330213cSSepherosa Ziehau 		}
27025330213cSSepherosa Ziehau 		return (ENOBUFS);
27035330213cSSepherosa Ziehau 	}
27045330213cSSepherosa Ziehau 	m->m_len = m->m_pkthdr.len = MCLBYTES;
27055330213cSSepherosa Ziehau 
2706a5807b81SSepherosa Ziehau 	if (rdata->sc->hw.mac.max_frame_size <= MCLBYTES - ETHER_ALIGN)
27075330213cSSepherosa Ziehau 		m_adj(m, ETHER_ALIGN);
27085330213cSSepherosa Ziehau 
2709c39e3a1fSSepherosa Ziehau 	error = bus_dmamap_load_mbuf_segment(rdata->rxtag,
2710c39e3a1fSSepherosa Ziehau 			rdata->rx_sparemap, m,
27115330213cSSepherosa Ziehau 			&seg, 1, &nseg, BUS_DMA_NOWAIT);
27125330213cSSepherosa Ziehau 	if (error) {
27135330213cSSepherosa Ziehau 		m_freem(m);
27145330213cSSepherosa Ziehau 		if (init) {
27159f831fa8SSepherosa Ziehau 			if_printf(&rdata->sc->arpcom.ac_if,
27165330213cSSepherosa Ziehau 				  "Unable to load RX mbuf\n");
27175330213cSSepherosa Ziehau 		}
27185330213cSSepherosa Ziehau 		return (error);
27195330213cSSepherosa Ziehau 	}
27205330213cSSepherosa Ziehau 
2721323e5ecdSSepherosa Ziehau 	rx_buffer = &rdata->rx_buf[i];
27225330213cSSepherosa Ziehau 	if (rx_buffer->m_head != NULL)
2723c39e3a1fSSepherosa Ziehau 		bus_dmamap_unload(rdata->rxtag, rx_buffer->map);
27245330213cSSepherosa Ziehau 
27255330213cSSepherosa Ziehau 	map = rx_buffer->map;
2726c39e3a1fSSepherosa Ziehau 	rx_buffer->map = rdata->rx_sparemap;
2727c39e3a1fSSepherosa Ziehau 	rdata->rx_sparemap = map;
27285330213cSSepherosa Ziehau 
27295330213cSSepherosa Ziehau 	rx_buffer->m_head = m;
2730235b9d30SSepherosa Ziehau 	rx_buffer->paddr = seg.ds_addr;
27315330213cSSepherosa Ziehau 
2732235b9d30SSepherosa Ziehau 	emx_setup_rxdesc(&rdata->rx_desc[i], rx_buffer);
27335330213cSSepherosa Ziehau 	return (0);
27345330213cSSepherosa Ziehau }
27355330213cSSepherosa Ziehau 
27365330213cSSepherosa Ziehau static int
27379f831fa8SSepherosa Ziehau emx_create_rx_ring(struct emx_rxdata *rdata)
27385330213cSSepherosa Ziehau {
27399f831fa8SSepherosa Ziehau 	device_t dev = rdata->sc->dev;
2740323e5ecdSSepherosa Ziehau 	struct emx_rxbuf *rx_buffer;
2741b4d8c36bSSepherosa Ziehau 	int i, error, rsize, nrxd;
2742bdca134fSSepherosa Ziehau 
2743bdca134fSSepherosa Ziehau 	/*
2744bdca134fSSepherosa Ziehau 	 * Validate number of receive descriptors.  It must not exceed
2745bdca134fSSepherosa Ziehau 	 * hardware maximum, and must be multiple of E1000_DBA_ALIGN.
2746bdca134fSSepherosa Ziehau 	 */
2747b4d8c36bSSepherosa Ziehau 	nrxd = device_getenv_int(dev, "rxd", emx_rxd);
2748b4d8c36bSSepherosa Ziehau 	if ((nrxd * sizeof(emx_rxdesc_t)) % EMX_DBA_ALIGN != 0 ||
2749b4d8c36bSSepherosa Ziehau 	    nrxd > EMX_MAX_RXD || nrxd < EMX_MIN_RXD) {
2750bdca134fSSepherosa Ziehau 		device_printf(dev, "Using %d RX descriptors instead of %d!\n",
2751b4d8c36bSSepherosa Ziehau 		    EMX_DEFAULT_RXD, nrxd);
2752c39e3a1fSSepherosa Ziehau 		rdata->num_rx_desc = EMX_DEFAULT_RXD;
2753bdca134fSSepherosa Ziehau 	} else {
2754b4d8c36bSSepherosa Ziehau 		rdata->num_rx_desc = nrxd;
2755bdca134fSSepherosa Ziehau 	}
2756bdca134fSSepherosa Ziehau 
2757bdca134fSSepherosa Ziehau 	/*
2758bdca134fSSepherosa Ziehau 	 * Allocate Receive Descriptor ring
2759bdca134fSSepherosa Ziehau 	 */
2760235b9d30SSepherosa Ziehau 	rsize = roundup2(rdata->num_rx_desc * sizeof(emx_rxdesc_t),
2761bdca134fSSepherosa Ziehau 			 EMX_DBA_ALIGN);
27629f831fa8SSepherosa Ziehau 	rdata->rx_desc = bus_dmamem_coherent_any(rdata->sc->parent_dtag,
2763a596084cSSepherosa Ziehau 				EMX_DBA_ALIGN, rsize, BUS_DMA_WAITOK,
2764c39e3a1fSSepherosa Ziehau 				&rdata->rx_desc_dtag, &rdata->rx_desc_dmap,
2765c39e3a1fSSepherosa Ziehau 				&rdata->rx_desc_paddr);
2766235b9d30SSepherosa Ziehau 	if (rdata->rx_desc == NULL) {
2767bdca134fSSepherosa Ziehau 		device_printf(dev, "Unable to allocate rx_desc memory\n");
2768a596084cSSepherosa Ziehau 		return ENOMEM;
2769bdca134fSSepherosa Ziehau 	}
27705330213cSSepherosa Ziehau 
27715a7acd69SSepherosa Ziehau 	rsize = __VM_CACHELINE_ALIGN(
27725a7acd69SSepherosa Ziehau 	    sizeof(struct emx_rxbuf) * rdata->num_rx_desc);
27735a7acd69SSepherosa Ziehau 	rdata->rx_buf = kmalloc_cachealign(rsize, M_DEVBUF, M_WAITOK | M_ZERO);
27745330213cSSepherosa Ziehau 
27755330213cSSepherosa Ziehau 	/*
27765330213cSSepherosa Ziehau 	 * Create DMA tag for rx buffers
27775330213cSSepherosa Ziehau 	 */
27789f831fa8SSepherosa Ziehau 	error = bus_dma_tag_create(rdata->sc->parent_dtag, /* parent */
27795330213cSSepherosa Ziehau 			1, 0,			/* alignment, bounds */
27805330213cSSepherosa Ziehau 			BUS_SPACE_MAXADDR,	/* lowaddr */
27815330213cSSepherosa Ziehau 			BUS_SPACE_MAXADDR,	/* highaddr */
27825330213cSSepherosa Ziehau 			NULL, NULL,		/* filter, filterarg */
27835330213cSSepherosa Ziehau 			MCLBYTES,		/* maxsize */
27845330213cSSepherosa Ziehau 			1,			/* nsegments */
27855330213cSSepherosa Ziehau 			MCLBYTES,		/* maxsegsize */
27865330213cSSepherosa Ziehau 			BUS_DMA_WAITOK | BUS_DMA_ALLOCNOW, /* flags */
2787c39e3a1fSSepherosa Ziehau 			&rdata->rxtag);
27885330213cSSepherosa Ziehau 	if (error) {
27895330213cSSepherosa Ziehau 		device_printf(dev, "Unable to allocate RX DMA tag\n");
2790323e5ecdSSepherosa Ziehau 		kfree(rdata->rx_buf, M_DEVBUF);
2791323e5ecdSSepherosa Ziehau 		rdata->rx_buf = NULL;
27925330213cSSepherosa Ziehau 		return error;
27935330213cSSepherosa Ziehau 	}
27945330213cSSepherosa Ziehau 
27955330213cSSepherosa Ziehau 	/*
27965330213cSSepherosa Ziehau 	 * Create spare DMA map for rx buffers
27975330213cSSepherosa Ziehau 	 */
2798c39e3a1fSSepherosa Ziehau 	error = bus_dmamap_create(rdata->rxtag, BUS_DMA_WAITOK,
2799c39e3a1fSSepherosa Ziehau 				  &rdata->rx_sparemap);
28005330213cSSepherosa Ziehau 	if (error) {
28015330213cSSepherosa Ziehau 		device_printf(dev, "Unable to create spare RX DMA map\n");
2802c39e3a1fSSepherosa Ziehau 		bus_dma_tag_destroy(rdata->rxtag);
2803323e5ecdSSepherosa Ziehau 		kfree(rdata->rx_buf, M_DEVBUF);
2804323e5ecdSSepherosa Ziehau 		rdata->rx_buf = NULL;
28055330213cSSepherosa Ziehau 		return error;
28065330213cSSepherosa Ziehau 	}
28075330213cSSepherosa Ziehau 
28085330213cSSepherosa Ziehau 	/*
28095330213cSSepherosa Ziehau 	 * Create DMA maps for rx buffers
28105330213cSSepherosa Ziehau 	 */
2811c39e3a1fSSepherosa Ziehau 	for (i = 0; i < rdata->num_rx_desc; i++) {
2812323e5ecdSSepherosa Ziehau 		rx_buffer = &rdata->rx_buf[i];
28135330213cSSepherosa Ziehau 
2814c39e3a1fSSepherosa Ziehau 		error = bus_dmamap_create(rdata->rxtag, BUS_DMA_WAITOK,
28155330213cSSepherosa Ziehau 					  &rx_buffer->map);
28165330213cSSepherosa Ziehau 		if (error) {
28175330213cSSepherosa Ziehau 			device_printf(dev, "Unable to create RX DMA map\n");
28189f831fa8SSepherosa Ziehau 			emx_destroy_rx_ring(rdata, i);
28195330213cSSepherosa Ziehau 			return error;
28205330213cSSepherosa Ziehau 		}
28215330213cSSepherosa Ziehau 	}
28225330213cSSepherosa Ziehau 	return (0);
28235330213cSSepherosa Ziehau }
28245330213cSSepherosa Ziehau 
2825c39e3a1fSSepherosa Ziehau static void
28269f831fa8SSepherosa Ziehau emx_free_rx_ring(struct emx_rxdata *rdata)
2827c39e3a1fSSepherosa Ziehau {
2828c39e3a1fSSepherosa Ziehau 	int i;
2829c39e3a1fSSepherosa Ziehau 
2830c39e3a1fSSepherosa Ziehau 	for (i = 0; i < rdata->num_rx_desc; i++) {
2831323e5ecdSSepherosa Ziehau 		struct emx_rxbuf *rx_buffer = &rdata->rx_buf[i];
2832c39e3a1fSSepherosa Ziehau 
2833c39e3a1fSSepherosa Ziehau 		if (rx_buffer->m_head != NULL) {
2834c39e3a1fSSepherosa Ziehau 			bus_dmamap_unload(rdata->rxtag, rx_buffer->map);
2835c39e3a1fSSepherosa Ziehau 			m_freem(rx_buffer->m_head);
2836c39e3a1fSSepherosa Ziehau 			rx_buffer->m_head = NULL;
2837c39e3a1fSSepherosa Ziehau 		}
2838c39e3a1fSSepherosa Ziehau 	}
2839c39e3a1fSSepherosa Ziehau 
2840c39e3a1fSSepherosa Ziehau 	if (rdata->fmp != NULL)
2841c39e3a1fSSepherosa Ziehau 		m_freem(rdata->fmp);
2842c39e3a1fSSepherosa Ziehau 	rdata->fmp = NULL;
2843c39e3a1fSSepherosa Ziehau 	rdata->lmp = NULL;
2844c39e3a1fSSepherosa Ziehau }
2845c39e3a1fSSepherosa Ziehau 
2846d84018e9SSepherosa Ziehau static void
2847d84018e9SSepherosa Ziehau emx_free_tx_ring(struct emx_txdata *tdata)
2848d84018e9SSepherosa Ziehau {
2849d84018e9SSepherosa Ziehau 	int i;
2850d84018e9SSepherosa Ziehau 
2851d84018e9SSepherosa Ziehau 	for (i = 0; i < tdata->num_tx_desc; i++) {
2852d84018e9SSepherosa Ziehau 		struct emx_txbuf *tx_buffer = &tdata->tx_buf[i];
2853d84018e9SSepherosa Ziehau 
2854d84018e9SSepherosa Ziehau 		if (tx_buffer->m_head != NULL) {
2855d84018e9SSepherosa Ziehau 			bus_dmamap_unload(tdata->txtag, tx_buffer->map);
2856d84018e9SSepherosa Ziehau 			m_freem(tx_buffer->m_head);
2857d84018e9SSepherosa Ziehau 			tx_buffer->m_head = NULL;
2858d84018e9SSepherosa Ziehau 		}
2859d84018e9SSepherosa Ziehau 	}
2860d84018e9SSepherosa Ziehau 
2861d84018e9SSepherosa Ziehau 	tdata->tx_flags &= ~EMX_TXFLAG_FORCECTX;
2862d84018e9SSepherosa Ziehau 
2863d84018e9SSepherosa Ziehau 	tdata->csum_flags = 0;
2864d84018e9SSepherosa Ziehau 	tdata->csum_lhlen = 0;
2865d84018e9SSepherosa Ziehau 	tdata->csum_iphlen = 0;
2866d84018e9SSepherosa Ziehau 	tdata->csum_thlen = 0;
2867d84018e9SSepherosa Ziehau 	tdata->csum_mss = 0;
2868d84018e9SSepherosa Ziehau 	tdata->csum_pktlen = 0;
2869d84018e9SSepherosa Ziehau 
2870d84018e9SSepherosa Ziehau 	tdata->tx_dd_head = 0;
2871d84018e9SSepherosa Ziehau 	tdata->tx_dd_tail = 0;
2872d84018e9SSepherosa Ziehau 	tdata->tx_nsegs = 0;
2873d84018e9SSepherosa Ziehau }
2874d84018e9SSepherosa Ziehau 
28755330213cSSepherosa Ziehau static int
28769f831fa8SSepherosa Ziehau emx_init_rx_ring(struct emx_rxdata *rdata)
28775330213cSSepherosa Ziehau {
28785330213cSSepherosa Ziehau 	int i, error;
28795330213cSSepherosa Ziehau 
28805330213cSSepherosa Ziehau 	/* Reset descriptor ring */
2881235b9d30SSepherosa Ziehau 	bzero(rdata->rx_desc, sizeof(emx_rxdesc_t) * rdata->num_rx_desc);
28825330213cSSepherosa Ziehau 
28835330213cSSepherosa Ziehau 	/* Allocate new ones. */
2884c39e3a1fSSepherosa Ziehau 	for (i = 0; i < rdata->num_rx_desc; i++) {
28859f831fa8SSepherosa Ziehau 		error = emx_newbuf(rdata, i, 1);
28865330213cSSepherosa Ziehau 		if (error)
28875330213cSSepherosa Ziehau 			return (error);
28885330213cSSepherosa Ziehau 	}
28895330213cSSepherosa Ziehau 
28905330213cSSepherosa Ziehau 	/* Setup our descriptor pointers */
2891c39e3a1fSSepherosa Ziehau 	rdata->next_rx_desc_to_check = 0;
28925330213cSSepherosa Ziehau 
28935330213cSSepherosa Ziehau 	return (0);
28945330213cSSepherosa Ziehau }
28955330213cSSepherosa Ziehau 
28965330213cSSepherosa Ziehau static void
28975330213cSSepherosa Ziehau emx_init_rx_unit(struct emx_softc *sc)
28985330213cSSepherosa Ziehau {
28995330213cSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
29005330213cSSepherosa Ziehau 	uint64_t bus_addr;
29012d0e5700SSepherosa Ziehau 	uint32_t rctl, itr, rfctl;
29023f939c23SSepherosa Ziehau 	int i;
29035330213cSSepherosa Ziehau 
29045330213cSSepherosa Ziehau 	/*
29055330213cSSepherosa Ziehau 	 * Make sure receives are disabled while setting
29065330213cSSepherosa Ziehau 	 * up the descriptor ring
29075330213cSSepherosa Ziehau 	 */
29085330213cSSepherosa Ziehau 	rctl = E1000_READ_REG(&sc->hw, E1000_RCTL);
29095330213cSSepherosa Ziehau 	E1000_WRITE_REG(&sc->hw, E1000_RCTL, rctl & ~E1000_RCTL_EN);
29105330213cSSepherosa Ziehau 
29115330213cSSepherosa Ziehau 	/*
29125330213cSSepherosa Ziehau 	 * Set the interrupt throttling rate. Value is calculated
29135330213cSSepherosa Ziehau 	 * as ITR = 1 / (INT_THROTTLE_CEIL * 256ns)
29145330213cSSepherosa Ziehau 	 */
29152d0e5700SSepherosa Ziehau 	if (sc->int_throttle_ceil)
29162d0e5700SSepherosa Ziehau 		itr = 1000000000 / 256 / sc->int_throttle_ceil;
29172d0e5700SSepherosa Ziehau 	else
29182d0e5700SSepherosa Ziehau 		itr = 0;
29192d0e5700SSepherosa Ziehau 	emx_set_itr(sc, itr);
29205330213cSSepherosa Ziehau 
2921235b9d30SSepherosa Ziehau 	/* Use extended RX descriptor */
2922235b9d30SSepherosa Ziehau 	rfctl = E1000_RFCTL_EXTEN;
2923235b9d30SSepherosa Ziehau 
29245330213cSSepherosa Ziehau 	/* Disable accelerated ackknowledge */
2925235b9d30SSepherosa Ziehau 	if (sc->hw.mac.type == e1000_82574)
2926235b9d30SSepherosa Ziehau 		rfctl |= E1000_RFCTL_ACK_DIS;
2927235b9d30SSepherosa Ziehau 
2928235b9d30SSepherosa Ziehau 	E1000_WRITE_REG(&sc->hw, E1000_RFCTL, rfctl);
29295330213cSSepherosa Ziehau 
293065c7a6afSSepherosa Ziehau 	/*
293165c7a6afSSepherosa Ziehau 	 * Receive Checksum Offload for TCP and UDP
293265c7a6afSSepherosa Ziehau 	 *
293365c7a6afSSepherosa Ziehau 	 * Checksum offloading is also enabled if multiple receive
293465c7a6afSSepherosa Ziehau 	 * queue is to be supported, since we need it to figure out
293565c7a6afSSepherosa Ziehau 	 * packet type.
293665c7a6afSSepherosa Ziehau 	 */
293713890b61SSepherosa Ziehau 	if ((ifp->if_capenable & IFCAP_RXCSUM) ||
293813890b61SSepherosa Ziehau 	    sc->rx_ring_cnt > 1) {
29392d0e5700SSepherosa Ziehau 		uint32_t rxcsum;
29402d0e5700SSepherosa Ziehau 
29415330213cSSepherosa Ziehau 		rxcsum = E1000_READ_REG(&sc->hw, E1000_RXCSUM);
29423f939c23SSepherosa Ziehau 
29433f939c23SSepherosa Ziehau 		/*
29443f939c23SSepherosa Ziehau 		 * NOTE:
29453f939c23SSepherosa Ziehau 		 * PCSD must be enabled to enable multiple
29463f939c23SSepherosa Ziehau 		 * receive queues.
29473f939c23SSepherosa Ziehau 		 */
29483f939c23SSepherosa Ziehau 		rxcsum |= E1000_RXCSUM_IPOFL | E1000_RXCSUM_TUOFL |
29493f939c23SSepherosa Ziehau 			  E1000_RXCSUM_PCSD;
29505330213cSSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_RXCSUM, rxcsum);
29515330213cSSepherosa Ziehau 	}
29525330213cSSepherosa Ziehau 
29535330213cSSepherosa Ziehau 	/*
295465c7a6afSSepherosa Ziehau 	 * Configure multiple receive queue (RSS)
295565c7a6afSSepherosa Ziehau 	 */
295613890b61SSepherosa Ziehau 	if (sc->rx_ring_cnt > 1) {
295789d8e73dSSepherosa Ziehau 		uint8_t key[EMX_NRSSRK * EMX_RSSRK_SIZE];
295889d8e73dSSepherosa Ziehau 		uint32_t reta;
295989d8e73dSSepherosa Ziehau 
296013890b61SSepherosa Ziehau 		KASSERT(sc->rx_ring_cnt == EMX_NRX_RING,
296113890b61SSepherosa Ziehau 		    ("invalid number of RX ring (%d)", sc->rx_ring_cnt));
296289d8e73dSSepherosa Ziehau 
296365c7a6afSSepherosa Ziehau 		/*
29643f939c23SSepherosa Ziehau 		 * NOTE:
29653f939c23SSepherosa Ziehau 		 * When we reach here, RSS has already been disabled
29663f939c23SSepherosa Ziehau 		 * in emx_stop(), so we could safely configure RSS key
29673f939c23SSepherosa Ziehau 		 * and redirect table.
29683f939c23SSepherosa Ziehau 		 */
29693f939c23SSepherosa Ziehau 
29703f939c23SSepherosa Ziehau 		/*
29713f939c23SSepherosa Ziehau 		 * Configure RSS key
29723f939c23SSepherosa Ziehau 		 */
297389d8e73dSSepherosa Ziehau 		toeplitz_get_key(key, sizeof(key));
297489d8e73dSSepherosa Ziehau 		for (i = 0; i < EMX_NRSSRK; ++i) {
297589d8e73dSSepherosa Ziehau 			uint32_t rssrk;
297689d8e73dSSepherosa Ziehau 
297789d8e73dSSepherosa Ziehau 			rssrk = EMX_RSSRK_VAL(key, i);
297889d8e73dSSepherosa Ziehau 			EMX_RSS_DPRINTF(sc, 1, "rssrk%d 0x%08x\n", i, rssrk);
297989d8e73dSSepherosa Ziehau 
298089d8e73dSSepherosa Ziehau 			E1000_WRITE_REG(&sc->hw, E1000_RSSRK(i), rssrk);
298189d8e73dSSepherosa Ziehau 		}
29823f939c23SSepherosa Ziehau 
29833f939c23SSepherosa Ziehau 		/*
298489d8e73dSSepherosa Ziehau 		 * Configure RSS redirect table in following fashion:
298589d8e73dSSepherosa Ziehau 	 	 * (hash & ring_cnt_mask) == rdr_table[(hash & rdr_table_mask)]
29863f939c23SSepherosa Ziehau 		 */
298789d8e73dSSepherosa Ziehau 		reta = 0;
298889d8e73dSSepherosa Ziehau 		for (i = 0; i < EMX_RETA_SIZE; ++i) {
298989d8e73dSSepherosa Ziehau 			uint32_t q;
299089d8e73dSSepherosa Ziehau 
299113890b61SSepherosa Ziehau 			q = (i % sc->rx_ring_cnt) << EMX_RETA_RINGIDX_SHIFT;
299289d8e73dSSepherosa Ziehau 			reta |= q << (8 * i);
299389d8e73dSSepherosa Ziehau 		}
299489d8e73dSSepherosa Ziehau 		EMX_RSS_DPRINTF(sc, 1, "reta 0x%08x\n", reta);
299589d8e73dSSepherosa Ziehau 
29963f939c23SSepherosa Ziehau 		for (i = 0; i < EMX_NRETA; ++i)
29973f939c23SSepherosa Ziehau 			E1000_WRITE_REG(&sc->hw, E1000_RETA(i), reta);
29983f939c23SSepherosa Ziehau 
29993f939c23SSepherosa Ziehau 		/*
30003f939c23SSepherosa Ziehau 		 * Enable multiple receive queues.
30013f939c23SSepherosa Ziehau 		 * Enable IPv4 RSS standard hash functions.
30023f939c23SSepherosa Ziehau 		 * Disable RSS interrupt.
30033f939c23SSepherosa Ziehau 		 */
30043f939c23SSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_MRQC,
30053f939c23SSepherosa Ziehau 				E1000_MRQC_ENABLE_RSS_2Q |
30063f939c23SSepherosa Ziehau 				E1000_MRQC_RSS_FIELD_IPV4_TCP |
30073f939c23SSepherosa Ziehau 				E1000_MRQC_RSS_FIELD_IPV4);
300865c7a6afSSepherosa Ziehau 	}
30093f939c23SSepherosa Ziehau 
30103f939c23SSepherosa Ziehau 	/*
30115330213cSSepherosa Ziehau 	 * XXX TEMPORARY WORKAROUND: on some systems with 82573
30125330213cSSepherosa Ziehau 	 * long latencies are observed, like Lenovo X60. This
30135330213cSSepherosa Ziehau 	 * change eliminates the problem, but since having positive
30145330213cSSepherosa Ziehau 	 * values in RDTR is a known source of problems on other
30155330213cSSepherosa Ziehau 	 * platforms another solution is being sought.
30165330213cSSepherosa Ziehau 	 */
30175330213cSSepherosa Ziehau 	if (emx_82573_workaround && sc->hw.mac.type == e1000_82573) {
30185330213cSSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_RADV, EMX_RADV_82573);
30195330213cSSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_RDTR, EMX_RDTR_82573);
30205330213cSSepherosa Ziehau 	}
30215330213cSSepherosa Ziehau 
302213890b61SSepherosa Ziehau 	for (i = 0; i < sc->rx_ring_cnt; ++i) {
30232d0e5700SSepherosa Ziehau 		struct emx_rxdata *rdata = &sc->rx_data[i];
30242d0e5700SSepherosa Ziehau 
30252d0e5700SSepherosa Ziehau 		/*
30262d0e5700SSepherosa Ziehau 		 * Setup the Base and Length of the Rx Descriptor Ring
30272d0e5700SSepherosa Ziehau 		 */
30282d0e5700SSepherosa Ziehau 		bus_addr = rdata->rx_desc_paddr;
30292d0e5700SSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_RDLEN(i),
30302d0e5700SSepherosa Ziehau 		    rdata->num_rx_desc * sizeof(emx_rxdesc_t));
30312d0e5700SSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_RDBAH(i),
30322d0e5700SSepherosa Ziehau 		    (uint32_t)(bus_addr >> 32));
30332d0e5700SSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_RDBAL(i),
30342d0e5700SSepherosa Ziehau 		    (uint32_t)bus_addr);
30352d0e5700SSepherosa Ziehau 
30365330213cSSepherosa Ziehau 		/*
30375330213cSSepherosa Ziehau 		 * Setup the HW Rx Head and Tail Descriptor Pointers
30385330213cSSepherosa Ziehau 		 */
30393f939c23SSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_RDH(i), 0);
30403f939c23SSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_RDT(i),
30413f939c23SSepherosa Ziehau 		    sc->rx_data[i].num_rx_desc - 1);
30423f939c23SSepherosa Ziehau 	}
30433f939c23SSepherosa Ziehau 
3044a5807b81SSepherosa Ziehau 	if (sc->hw.mac.type >= e1000_pch2lan) {
3045a5807b81SSepherosa Ziehau 		if (ifp->if_mtu > ETHERMTU)
3046a5807b81SSepherosa Ziehau 			e1000_lv_jumbo_workaround_ich8lan(&sc->hw, TRUE);
3047a5807b81SSepherosa Ziehau 		else
3048a5807b81SSepherosa Ziehau 			e1000_lv_jumbo_workaround_ich8lan(&sc->hw, FALSE);
3049a5807b81SSepherosa Ziehau 	}
3050a5807b81SSepherosa Ziehau 
30512d0e5700SSepherosa Ziehau 	/* Setup the Receive Control Register */
30522d0e5700SSepherosa Ziehau 	rctl &= ~(3 << E1000_RCTL_MO_SHIFT);
30532d0e5700SSepherosa Ziehau 	rctl |= E1000_RCTL_EN | E1000_RCTL_BAM | E1000_RCTL_LBM_NO |
30542d0e5700SSepherosa Ziehau 		E1000_RCTL_RDMTS_HALF | E1000_RCTL_SECRC |
30552d0e5700SSepherosa Ziehau 		(sc->hw.mac.mc_filter_type << E1000_RCTL_MO_SHIFT);
30562d0e5700SSepherosa Ziehau 
30572d0e5700SSepherosa Ziehau 	/* Make sure VLAN Filters are off */
30582d0e5700SSepherosa Ziehau 	rctl &= ~E1000_RCTL_VFE;
30592d0e5700SSepherosa Ziehau 
30602d0e5700SSepherosa Ziehau 	/* Don't store bad paket */
30612d0e5700SSepherosa Ziehau 	rctl &= ~E1000_RCTL_SBP;
30622d0e5700SSepherosa Ziehau 
30632d0e5700SSepherosa Ziehau 	/* MCLBYTES */
30642d0e5700SSepherosa Ziehau 	rctl |= E1000_RCTL_SZ_2048;
30652d0e5700SSepherosa Ziehau 
30662d0e5700SSepherosa Ziehau 	if (ifp->if_mtu > ETHERMTU)
30672d0e5700SSepherosa Ziehau 		rctl |= E1000_RCTL_LPE;
30682d0e5700SSepherosa Ziehau 	else
30692d0e5700SSepherosa Ziehau 		rctl &= ~E1000_RCTL_LPE;
30702d0e5700SSepherosa Ziehau 
30713f939c23SSepherosa Ziehau 	/* Enable Receives */
30723f939c23SSepherosa Ziehau 	E1000_WRITE_REG(&sc->hw, E1000_RCTL, rctl);
30735330213cSSepherosa Ziehau }
30745330213cSSepherosa Ziehau 
30755330213cSSepherosa Ziehau static void
30769f831fa8SSepherosa Ziehau emx_destroy_rx_ring(struct emx_rxdata *rdata, int ndesc)
30775330213cSSepherosa Ziehau {
3078323e5ecdSSepherosa Ziehau 	struct emx_rxbuf *rx_buffer;
30795330213cSSepherosa Ziehau 	int i;
30805330213cSSepherosa Ziehau 
3081bdca134fSSepherosa Ziehau 	/* Free Receive Descriptor ring */
3082235b9d30SSepherosa Ziehau 	if (rdata->rx_desc) {
3083c39e3a1fSSepherosa Ziehau 		bus_dmamap_unload(rdata->rx_desc_dtag, rdata->rx_desc_dmap);
3084235b9d30SSepherosa Ziehau 		bus_dmamem_free(rdata->rx_desc_dtag, rdata->rx_desc,
3085c39e3a1fSSepherosa Ziehau 				rdata->rx_desc_dmap);
3086c39e3a1fSSepherosa Ziehau 		bus_dma_tag_destroy(rdata->rx_desc_dtag);
3087a596084cSSepherosa Ziehau 
3088235b9d30SSepherosa Ziehau 		rdata->rx_desc = NULL;
3089a596084cSSepherosa Ziehau 	}
3090bdca134fSSepherosa Ziehau 
3091323e5ecdSSepherosa Ziehau 	if (rdata->rx_buf == NULL)
30925330213cSSepherosa Ziehau 		return;
30935330213cSSepherosa Ziehau 
30945330213cSSepherosa Ziehau 	for (i = 0; i < ndesc; i++) {
3095323e5ecdSSepherosa Ziehau 		rx_buffer = &rdata->rx_buf[i];
30965330213cSSepherosa Ziehau 
30975330213cSSepherosa Ziehau 		KKASSERT(rx_buffer->m_head == NULL);
3098c39e3a1fSSepherosa Ziehau 		bus_dmamap_destroy(rdata->rxtag, rx_buffer->map);
30995330213cSSepherosa Ziehau 	}
3100c39e3a1fSSepherosa Ziehau 	bus_dmamap_destroy(rdata->rxtag, rdata->rx_sparemap);
3101c39e3a1fSSepherosa Ziehau 	bus_dma_tag_destroy(rdata->rxtag);
31025330213cSSepherosa Ziehau 
3103323e5ecdSSepherosa Ziehau 	kfree(rdata->rx_buf, M_DEVBUF);
3104323e5ecdSSepherosa Ziehau 	rdata->rx_buf = NULL;
31055330213cSSepherosa Ziehau }
31065330213cSSepherosa Ziehau 
31075330213cSSepherosa Ziehau static void
31089f831fa8SSepherosa Ziehau emx_rxeof(struct emx_rxdata *rdata, int count)
31095330213cSSepherosa Ziehau {
31109f831fa8SSepherosa Ziehau 	struct ifnet *ifp = &rdata->sc->arpcom.ac_if;
3111235b9d30SSepherosa Ziehau 	uint32_t staterr;
3112235b9d30SSepherosa Ziehau 	emx_rxdesc_t *current_desc;
31135330213cSSepherosa Ziehau 	struct mbuf *mp;
3114ff37a356SSepherosa Ziehau 	int i, cpuid = mycpuid;
31155330213cSSepherosa Ziehau 
3116c39e3a1fSSepherosa Ziehau 	i = rdata->next_rx_desc_to_check;
3117235b9d30SSepherosa Ziehau 	current_desc = &rdata->rx_desc[i];
3118235b9d30SSepherosa Ziehau 	staterr = le32toh(current_desc->rxd_staterr);
31195330213cSSepherosa Ziehau 
3120235b9d30SSepherosa Ziehau 	if (!(staterr & E1000_RXD_STAT_DD))
31215330213cSSepherosa Ziehau 		return;
31225330213cSSepherosa Ziehau 
3123235b9d30SSepherosa Ziehau 	while ((staterr & E1000_RXD_STAT_DD) && count != 0) {
31249cc86e17SSepherosa Ziehau 		struct pktinfo *pi = NULL, pi0;
3125235b9d30SSepherosa Ziehau 		struct emx_rxbuf *rx_buf = &rdata->rx_buf[i];
31265330213cSSepherosa Ziehau 		struct mbuf *m = NULL;
31270acc29d6SSepherosa Ziehau 		int eop, len;
31285330213cSSepherosa Ziehau 
31295330213cSSepherosa Ziehau 		logif(pkt_receive);
31305330213cSSepherosa Ziehau 
3131235b9d30SSepherosa Ziehau 		mp = rx_buf->m_head;
31325330213cSSepherosa Ziehau 
31335330213cSSepherosa Ziehau 		/*
31345330213cSSepherosa Ziehau 		 * Can't defer bus_dmamap_sync(9) because TBI_ACCEPT
31355330213cSSepherosa Ziehau 		 * needs to access the last received byte in the mbuf.
31365330213cSSepherosa Ziehau 		 */
3137235b9d30SSepherosa Ziehau 		bus_dmamap_sync(rdata->rxtag, rx_buf->map,
31385330213cSSepherosa Ziehau 				BUS_DMASYNC_POSTREAD);
31395330213cSSepherosa Ziehau 
31400acc29d6SSepherosa Ziehau 		len = le16toh(current_desc->rxd_length);
3141235b9d30SSepherosa Ziehau 		if (staterr & E1000_RXD_STAT_EOP) {
31425330213cSSepherosa Ziehau 			count--;
31435330213cSSepherosa Ziehau 			eop = 1;
31445330213cSSepherosa Ziehau 		} else {
31455330213cSSepherosa Ziehau 			eop = 0;
31465330213cSSepherosa Ziehau 		}
31475330213cSSepherosa Ziehau 
3148235b9d30SSepherosa Ziehau 		if (!(staterr & E1000_RXDEXT_ERR_FRAME_ERR_MASK)) {
3149235b9d30SSepherosa Ziehau 			uint16_t vlan = 0;
31503f939c23SSepherosa Ziehau 			uint32_t mrq, rss_hash;
31515330213cSSepherosa Ziehau 
3152235b9d30SSepherosa Ziehau 			/*
3153235b9d30SSepherosa Ziehau 			 * Save several necessary information,
3154235b9d30SSepherosa Ziehau 			 * before emx_newbuf() destroy it.
3155235b9d30SSepherosa Ziehau 			 */
3156235b9d30SSepherosa Ziehau 			if ((staterr & E1000_RXD_STAT_VP) && eop)
3157235b9d30SSepherosa Ziehau 				vlan = le16toh(current_desc->rxd_vlan);
3158235b9d30SSepherosa Ziehau 
31593f939c23SSepherosa Ziehau 			mrq = le32toh(current_desc->rxd_mrq);
31603f939c23SSepherosa Ziehau 			rss_hash = le32toh(current_desc->rxd_rss);
31613f939c23SSepherosa Ziehau 
31629f831fa8SSepherosa Ziehau 			EMX_RSS_DPRINTF(rdata->sc, 10,
31633f939c23SSepherosa Ziehau 			    "ring%d, mrq 0x%08x, rss_hash 0x%08x\n",
31649f831fa8SSepherosa Ziehau 			    rdata->idx, mrq, rss_hash);
31653f939c23SSepherosa Ziehau 
31669f831fa8SSepherosa Ziehau 			if (emx_newbuf(rdata, i, 0) != 0) {
3167d40991efSSepherosa Ziehau 				IFNET_STAT_INC(ifp, iqdrops, 1);
31685330213cSSepherosa Ziehau 				goto discard;
31695330213cSSepherosa Ziehau 			}
31705330213cSSepherosa Ziehau 
31715330213cSSepherosa Ziehau 			/* Assign correct length to the current fragment */
31725330213cSSepherosa Ziehau 			mp->m_len = len;
31735330213cSSepherosa Ziehau 
3174c39e3a1fSSepherosa Ziehau 			if (rdata->fmp == NULL) {
31755330213cSSepherosa Ziehau 				mp->m_pkthdr.len = len;
3176c39e3a1fSSepherosa Ziehau 				rdata->fmp = mp; /* Store the first mbuf */
3177c39e3a1fSSepherosa Ziehau 				rdata->lmp = mp;
31785330213cSSepherosa Ziehau 			} else {
31795330213cSSepherosa Ziehau 				/*
31805330213cSSepherosa Ziehau 				 * Chain mbuf's together
31815330213cSSepherosa Ziehau 				 */
3182c39e3a1fSSepherosa Ziehau 				rdata->lmp->m_next = mp;
3183c39e3a1fSSepherosa Ziehau 				rdata->lmp = rdata->lmp->m_next;
3184c39e3a1fSSepherosa Ziehau 				rdata->fmp->m_pkthdr.len += len;
31855330213cSSepherosa Ziehau 			}
31865330213cSSepherosa Ziehau 
31875330213cSSepherosa Ziehau 			if (eop) {
3188c39e3a1fSSepherosa Ziehau 				rdata->fmp->m_pkthdr.rcvif = ifp;
3189d40991efSSepherosa Ziehau 				IFNET_STAT_INC(ifp, ipackets, 1);
31905330213cSSepherosa Ziehau 
3191235b9d30SSepherosa Ziehau 				if (ifp->if_capenable & IFCAP_RXCSUM)
3192235b9d30SSepherosa Ziehau 					emx_rxcsum(staterr, rdata->fmp);
31935330213cSSepherosa Ziehau 
3194235b9d30SSepherosa Ziehau 				if (staterr & E1000_RXD_STAT_VP) {
3195c39e3a1fSSepherosa Ziehau 					rdata->fmp->m_pkthdr.ether_vlantag =
3196235b9d30SSepherosa Ziehau 					    vlan;
3197c39e3a1fSSepherosa Ziehau 					rdata->fmp->m_flags |= M_VLANTAG;
31985330213cSSepherosa Ziehau 				}
3199c39e3a1fSSepherosa Ziehau 				m = rdata->fmp;
3200c39e3a1fSSepherosa Ziehau 				rdata->fmp = NULL;
3201c39e3a1fSSepherosa Ziehau 				rdata->lmp = NULL;
32023f939c23SSepherosa Ziehau 
32039cc86e17SSepherosa Ziehau 				if (ifp->if_capenable & IFCAP_RSS) {
32049cc86e17SSepherosa Ziehau 					pi = emx_rssinfo(m, &pi0, mrq,
32059cc86e17SSepherosa Ziehau 							 rss_hash, staterr);
32069cc86e17SSepherosa Ziehau 				}
32073f939c23SSepherosa Ziehau #ifdef EMX_RSS_DEBUG
32083f939c23SSepherosa Ziehau 				rdata->rx_pkts++;
32093f939c23SSepherosa Ziehau #endif
32105330213cSSepherosa Ziehau 			}
32115330213cSSepherosa Ziehau 		} else {
3212d40991efSSepherosa Ziehau 			IFNET_STAT_INC(ifp, ierrors, 1);
32135330213cSSepherosa Ziehau discard:
3214235b9d30SSepherosa Ziehau 			emx_setup_rxdesc(current_desc, rx_buf);
3215c39e3a1fSSepherosa Ziehau 			if (rdata->fmp != NULL) {
3216c39e3a1fSSepherosa Ziehau 				m_freem(rdata->fmp);
3217c39e3a1fSSepherosa Ziehau 				rdata->fmp = NULL;
3218c39e3a1fSSepherosa Ziehau 				rdata->lmp = NULL;
32195330213cSSepherosa Ziehau 			}
32205330213cSSepherosa Ziehau 			m = NULL;
32215330213cSSepherosa Ziehau 		}
32225330213cSSepherosa Ziehau 
32235330213cSSepherosa Ziehau 		if (m != NULL)
3224be4134c6SFranco Fichtner 			ifp->if_input(ifp, m, pi, cpuid);
32255330213cSSepherosa Ziehau 
32265330213cSSepherosa Ziehau 		/* Advance our pointers to the next descriptor. */
3227c39e3a1fSSepherosa Ziehau 		if (++i == rdata->num_rx_desc)
32285330213cSSepherosa Ziehau 			i = 0;
3229235b9d30SSepherosa Ziehau 
3230235b9d30SSepherosa Ziehau 		current_desc = &rdata->rx_desc[i];
3231235b9d30SSepherosa Ziehau 		staterr = le32toh(current_desc->rxd_staterr);
32325330213cSSepherosa Ziehau 	}
3233c39e3a1fSSepherosa Ziehau 	rdata->next_rx_desc_to_check = i;
32345330213cSSepherosa Ziehau 
32353f939c23SSepherosa Ziehau 	/* Advance the E1000's Receive Queue "Tail Pointer". */
32365330213cSSepherosa Ziehau 	if (--i < 0)
3237c39e3a1fSSepherosa Ziehau 		i = rdata->num_rx_desc - 1;
32389f831fa8SSepherosa Ziehau 	E1000_WRITE_REG(&rdata->sc->hw, E1000_RDT(rdata->idx), i);
32395330213cSSepherosa Ziehau }
32405330213cSSepherosa Ziehau 
32415330213cSSepherosa Ziehau static void
32425330213cSSepherosa Ziehau emx_enable_intr(struct emx_softc *sc)
32435330213cSSepherosa Ziehau {
32442d0e5700SSepherosa Ziehau 	uint32_t ims_mask = IMS_ENABLE_MASK;
32452d0e5700SSepherosa Ziehau 
32466d435846SSepherosa Ziehau 	lwkt_serialize_handler_enable(&sc->main_serialize);
32472d0e5700SSepherosa Ziehau 
32482d0e5700SSepherosa Ziehau #if 0
32492d0e5700SSepherosa Ziehau 	if (sc->hw.mac.type == e1000_82574) {
32502d0e5700SSepherosa Ziehau 		E1000_WRITE_REG(hw, EMX_EIAC, EM_MSIX_MASK);
32512d0e5700SSepherosa Ziehau 		ims_mask |= EM_MSIX_MASK;
32522d0e5700SSepherosa Ziehau 	}
32532d0e5700SSepherosa Ziehau #endif
32542d0e5700SSepherosa Ziehau 	E1000_WRITE_REG(&sc->hw, E1000_IMS, ims_mask);
32555330213cSSepherosa Ziehau }
32565330213cSSepherosa Ziehau 
32575330213cSSepherosa Ziehau static void
32585330213cSSepherosa Ziehau emx_disable_intr(struct emx_softc *sc)
32595330213cSSepherosa Ziehau {
32602d0e5700SSepherosa Ziehau 	if (sc->hw.mac.type == e1000_82574)
32612d0e5700SSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, EMX_EIAC, 0);
32625330213cSSepherosa Ziehau 	E1000_WRITE_REG(&sc->hw, E1000_IMC, 0xffffffff);
32632d0e5700SSepherosa Ziehau 
32646d435846SSepherosa Ziehau 	lwkt_serialize_handler_disable(&sc->main_serialize);
32655330213cSSepherosa Ziehau }
32665330213cSSepherosa Ziehau 
32675330213cSSepherosa Ziehau /*
32685330213cSSepherosa Ziehau  * Bit of a misnomer, what this really means is
32695330213cSSepherosa Ziehau  * to enable OS management of the system... aka
32705330213cSSepherosa Ziehau  * to disable special hardware management features
32715330213cSSepherosa Ziehau  */
32725330213cSSepherosa Ziehau static void
32735330213cSSepherosa Ziehau emx_get_mgmt(struct emx_softc *sc)
32745330213cSSepherosa Ziehau {
32755330213cSSepherosa Ziehau 	/* A shared code workaround */
3276de0836d4SSepherosa Ziehau 	if (sc->flags & EMX_FLAG_HAS_MGMT) {
32775330213cSSepherosa Ziehau 		int manc2h = E1000_READ_REG(&sc->hw, E1000_MANC2H);
32785330213cSSepherosa Ziehau 		int manc = E1000_READ_REG(&sc->hw, E1000_MANC);
32795330213cSSepherosa Ziehau 
32805330213cSSepherosa Ziehau 		/* disable hardware interception of ARP */
32815330213cSSepherosa Ziehau 		manc &= ~(E1000_MANC_ARP_EN);
32825330213cSSepherosa Ziehau 
32835330213cSSepherosa Ziehau                 /* enable receiving management packets to the host */
32845330213cSSepherosa Ziehau 		manc |= E1000_MANC_EN_MNG2HOST;
32855330213cSSepherosa Ziehau #define E1000_MNG2HOST_PORT_623 (1 << 5)
32865330213cSSepherosa Ziehau #define E1000_MNG2HOST_PORT_664 (1 << 6)
32875330213cSSepherosa Ziehau 		manc2h |= E1000_MNG2HOST_PORT_623;
32885330213cSSepherosa Ziehau 		manc2h |= E1000_MNG2HOST_PORT_664;
32895330213cSSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_MANC2H, manc2h);
32905330213cSSepherosa Ziehau 
32915330213cSSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_MANC, manc);
32925330213cSSepherosa Ziehau 	}
32935330213cSSepherosa Ziehau }
32945330213cSSepherosa Ziehau 
32955330213cSSepherosa Ziehau /*
32965330213cSSepherosa Ziehau  * Give control back to hardware management
32975330213cSSepherosa Ziehau  * controller if there is one.
32985330213cSSepherosa Ziehau  */
32995330213cSSepherosa Ziehau static void
33005330213cSSepherosa Ziehau emx_rel_mgmt(struct emx_softc *sc)
33015330213cSSepherosa Ziehau {
3302de0836d4SSepherosa Ziehau 	if (sc->flags & EMX_FLAG_HAS_MGMT) {
33035330213cSSepherosa Ziehau 		int manc = E1000_READ_REG(&sc->hw, E1000_MANC);
33045330213cSSepherosa Ziehau 
33055330213cSSepherosa Ziehau 		/* re-enable hardware interception of ARP */
33065330213cSSepherosa Ziehau 		manc |= E1000_MANC_ARP_EN;
33075330213cSSepherosa Ziehau 		manc &= ~E1000_MANC_EN_MNG2HOST;
33085330213cSSepherosa Ziehau 
33095330213cSSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_MANC, manc);
33105330213cSSepherosa Ziehau 	}
33115330213cSSepherosa Ziehau }
33125330213cSSepherosa Ziehau 
33135330213cSSepherosa Ziehau /*
33145330213cSSepherosa Ziehau  * emx_get_hw_control() sets {CTRL_EXT|FWSM}:DRV_LOAD bit.
33155330213cSSepherosa Ziehau  * For ASF and Pass Through versions of f/w this means that
33165330213cSSepherosa Ziehau  * the driver is loaded.  For AMT version (only with 82573)
33175330213cSSepherosa Ziehau  * of the f/w this means that the network i/f is open.
33185330213cSSepherosa Ziehau  */
33195330213cSSepherosa Ziehau static void
33205330213cSSepherosa Ziehau emx_get_hw_control(struct emx_softc *sc)
33215330213cSSepherosa Ziehau {
33225330213cSSepherosa Ziehau 	/* Let firmware know the driver has taken over */
33232d0e5700SSepherosa Ziehau 	if (sc->hw.mac.type == e1000_82573) {
33242d0e5700SSepherosa Ziehau 		uint32_t swsm;
33252d0e5700SSepherosa Ziehau 
33265330213cSSepherosa Ziehau 		swsm = E1000_READ_REG(&sc->hw, E1000_SWSM);
33275330213cSSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_SWSM,
33285330213cSSepherosa Ziehau 		    swsm | E1000_SWSM_DRV_LOAD);
33292d0e5700SSepherosa Ziehau 	} else {
33302d0e5700SSepherosa Ziehau 		uint32_t ctrl_ext;
33315330213cSSepherosa Ziehau 
33325330213cSSepherosa Ziehau 		ctrl_ext = E1000_READ_REG(&sc->hw, E1000_CTRL_EXT);
33335330213cSSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_CTRL_EXT,
33345330213cSSepherosa Ziehau 		    ctrl_ext | E1000_CTRL_EXT_DRV_LOAD);
33355330213cSSepherosa Ziehau 	}
3336de0836d4SSepherosa Ziehau 	sc->flags |= EMX_FLAG_HW_CTRL;
33375330213cSSepherosa Ziehau }
33385330213cSSepherosa Ziehau 
33395330213cSSepherosa Ziehau /*
33405330213cSSepherosa Ziehau  * emx_rel_hw_control() resets {CTRL_EXT|FWSM}:DRV_LOAD bit.
33415330213cSSepherosa Ziehau  * For ASF and Pass Through versions of f/w this means that the
33425330213cSSepherosa Ziehau  * driver is no longer loaded.  For AMT version (only with 82573)
33435330213cSSepherosa Ziehau  * of the f/w this means that the network i/f is closed.
33445330213cSSepherosa Ziehau  */
33455330213cSSepherosa Ziehau static void
33465330213cSSepherosa Ziehau emx_rel_hw_control(struct emx_softc *sc)
33475330213cSSepherosa Ziehau {
3348de0836d4SSepherosa Ziehau 	if ((sc->flags & EMX_FLAG_HW_CTRL) == 0)
33492d0e5700SSepherosa Ziehau 		return;
3350de0836d4SSepherosa Ziehau 	sc->flags &= ~EMX_FLAG_HW_CTRL;
33515330213cSSepherosa Ziehau 
33525330213cSSepherosa Ziehau 	/* Let firmware taken over control of h/w */
33532d0e5700SSepherosa Ziehau 	if (sc->hw.mac.type == e1000_82573) {
33542d0e5700SSepherosa Ziehau 		uint32_t swsm;
33552d0e5700SSepherosa Ziehau 
33565330213cSSepherosa Ziehau 		swsm = E1000_READ_REG(&sc->hw, E1000_SWSM);
33575330213cSSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_SWSM,
33585330213cSSepherosa Ziehau 		    swsm & ~E1000_SWSM_DRV_LOAD);
33592d0e5700SSepherosa Ziehau 	} else {
33602d0e5700SSepherosa Ziehau 		uint32_t ctrl_ext;
33615330213cSSepherosa Ziehau 
33625330213cSSepherosa Ziehau 		ctrl_ext = E1000_READ_REG(&sc->hw, E1000_CTRL_EXT);
33635330213cSSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_CTRL_EXT,
33645330213cSSepherosa Ziehau 		    ctrl_ext & ~E1000_CTRL_EXT_DRV_LOAD);
33655330213cSSepherosa Ziehau 	}
33665330213cSSepherosa Ziehau }
33675330213cSSepherosa Ziehau 
33685330213cSSepherosa Ziehau static int
33695330213cSSepherosa Ziehau emx_is_valid_eaddr(const uint8_t *addr)
33705330213cSSepherosa Ziehau {
33715330213cSSepherosa Ziehau 	char zero_addr[ETHER_ADDR_LEN] = { 0, 0, 0, 0, 0, 0 };
33725330213cSSepherosa Ziehau 
33735330213cSSepherosa Ziehau 	if ((addr[0] & 1) || !bcmp(addr, zero_addr, ETHER_ADDR_LEN))
33745330213cSSepherosa Ziehau 		return (FALSE);
33755330213cSSepherosa Ziehau 
33765330213cSSepherosa Ziehau 	return (TRUE);
33775330213cSSepherosa Ziehau }
33785330213cSSepherosa Ziehau 
33795330213cSSepherosa Ziehau /*
33805330213cSSepherosa Ziehau  * Enable PCI Wake On Lan capability
33815330213cSSepherosa Ziehau  */
33825330213cSSepherosa Ziehau void
33835330213cSSepherosa Ziehau emx_enable_wol(device_t dev)
33845330213cSSepherosa Ziehau {
33855330213cSSepherosa Ziehau 	uint16_t cap, status;
33865330213cSSepherosa Ziehau 	uint8_t id;
33875330213cSSepherosa Ziehau 
33885330213cSSepherosa Ziehau 	/* First find the capabilities pointer*/
33895330213cSSepherosa Ziehau 	cap = pci_read_config(dev, PCIR_CAP_PTR, 2);
33905330213cSSepherosa Ziehau 
33915330213cSSepherosa Ziehau 	/* Read the PM Capabilities */
33925330213cSSepherosa Ziehau 	id = pci_read_config(dev, cap, 1);
33935330213cSSepherosa Ziehau 	if (id != PCIY_PMG)     /* Something wrong */
33945330213cSSepherosa Ziehau 		return;
33955330213cSSepherosa Ziehau 
33965330213cSSepherosa Ziehau 	/*
33975330213cSSepherosa Ziehau 	 * OK, we have the power capabilities,
33985330213cSSepherosa Ziehau 	 * so now get the status register
33995330213cSSepherosa Ziehau 	 */
34005330213cSSepherosa Ziehau 	cap += PCIR_POWER_STATUS;
34015330213cSSepherosa Ziehau 	status = pci_read_config(dev, cap, 2);
34025330213cSSepherosa Ziehau 	status |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE;
34035330213cSSepherosa Ziehau 	pci_write_config(dev, cap, status, 2);
34045330213cSSepherosa Ziehau }
34055330213cSSepherosa Ziehau 
34065330213cSSepherosa Ziehau static void
34075330213cSSepherosa Ziehau emx_update_stats(struct emx_softc *sc)
34085330213cSSepherosa Ziehau {
34095330213cSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
34105330213cSSepherosa Ziehau 
34115330213cSSepherosa Ziehau 	if (sc->hw.phy.media_type == e1000_media_type_copper ||
34125330213cSSepherosa Ziehau 	    (E1000_READ_REG(&sc->hw, E1000_STATUS) & E1000_STATUS_LU)) {
34135330213cSSepherosa Ziehau 		sc->stats.symerrs += E1000_READ_REG(&sc->hw, E1000_SYMERRS);
34145330213cSSepherosa Ziehau 		sc->stats.sec += E1000_READ_REG(&sc->hw, E1000_SEC);
34155330213cSSepherosa Ziehau 	}
34165330213cSSepherosa Ziehau 	sc->stats.crcerrs += E1000_READ_REG(&sc->hw, E1000_CRCERRS);
34175330213cSSepherosa Ziehau 	sc->stats.mpc += E1000_READ_REG(&sc->hw, E1000_MPC);
34185330213cSSepherosa Ziehau 	sc->stats.scc += E1000_READ_REG(&sc->hw, E1000_SCC);
34195330213cSSepherosa Ziehau 	sc->stats.ecol += E1000_READ_REG(&sc->hw, E1000_ECOL);
34205330213cSSepherosa Ziehau 
34215330213cSSepherosa Ziehau 	sc->stats.mcc += E1000_READ_REG(&sc->hw, E1000_MCC);
34225330213cSSepherosa Ziehau 	sc->stats.latecol += E1000_READ_REG(&sc->hw, E1000_LATECOL);
34235330213cSSepherosa Ziehau 	sc->stats.colc += E1000_READ_REG(&sc->hw, E1000_COLC);
34245330213cSSepherosa Ziehau 	sc->stats.dc += E1000_READ_REG(&sc->hw, E1000_DC);
34255330213cSSepherosa Ziehau 	sc->stats.rlec += E1000_READ_REG(&sc->hw, E1000_RLEC);
34265330213cSSepherosa Ziehau 	sc->stats.xonrxc += E1000_READ_REG(&sc->hw, E1000_XONRXC);
34275330213cSSepherosa Ziehau 	sc->stats.xontxc += E1000_READ_REG(&sc->hw, E1000_XONTXC);
34285330213cSSepherosa Ziehau 	sc->stats.xoffrxc += E1000_READ_REG(&sc->hw, E1000_XOFFRXC);
34295330213cSSepherosa Ziehau 	sc->stats.xofftxc += E1000_READ_REG(&sc->hw, E1000_XOFFTXC);
34305330213cSSepherosa Ziehau 	sc->stats.fcruc += E1000_READ_REG(&sc->hw, E1000_FCRUC);
34315330213cSSepherosa Ziehau 	sc->stats.prc64 += E1000_READ_REG(&sc->hw, E1000_PRC64);
34325330213cSSepherosa Ziehau 	sc->stats.prc127 += E1000_READ_REG(&sc->hw, E1000_PRC127);
34335330213cSSepherosa Ziehau 	sc->stats.prc255 += E1000_READ_REG(&sc->hw, E1000_PRC255);
34345330213cSSepherosa Ziehau 	sc->stats.prc511 += E1000_READ_REG(&sc->hw, E1000_PRC511);
34355330213cSSepherosa Ziehau 	sc->stats.prc1023 += E1000_READ_REG(&sc->hw, E1000_PRC1023);
34365330213cSSepherosa Ziehau 	sc->stats.prc1522 += E1000_READ_REG(&sc->hw, E1000_PRC1522);
34375330213cSSepherosa Ziehau 	sc->stats.gprc += E1000_READ_REG(&sc->hw, E1000_GPRC);
34385330213cSSepherosa Ziehau 	sc->stats.bprc += E1000_READ_REG(&sc->hw, E1000_BPRC);
34395330213cSSepherosa Ziehau 	sc->stats.mprc += E1000_READ_REG(&sc->hw, E1000_MPRC);
34405330213cSSepherosa Ziehau 	sc->stats.gptc += E1000_READ_REG(&sc->hw, E1000_GPTC);
34415330213cSSepherosa Ziehau 
34425330213cSSepherosa Ziehau 	/* For the 64-bit byte counters the low dword must be read first. */
34435330213cSSepherosa Ziehau 	/* Both registers clear on the read of the high dword */
34445330213cSSepherosa Ziehau 
34455330213cSSepherosa Ziehau 	sc->stats.gorc += E1000_READ_REG(&sc->hw, E1000_GORCH);
34465330213cSSepherosa Ziehau 	sc->stats.gotc += E1000_READ_REG(&sc->hw, E1000_GOTCH);
34475330213cSSepherosa Ziehau 
34485330213cSSepherosa Ziehau 	sc->stats.rnbc += E1000_READ_REG(&sc->hw, E1000_RNBC);
34495330213cSSepherosa Ziehau 	sc->stats.ruc += E1000_READ_REG(&sc->hw, E1000_RUC);
34505330213cSSepherosa Ziehau 	sc->stats.rfc += E1000_READ_REG(&sc->hw, E1000_RFC);
34515330213cSSepherosa Ziehau 	sc->stats.roc += E1000_READ_REG(&sc->hw, E1000_ROC);
34525330213cSSepherosa Ziehau 	sc->stats.rjc += E1000_READ_REG(&sc->hw, E1000_RJC);
34535330213cSSepherosa Ziehau 
34545330213cSSepherosa Ziehau 	sc->stats.tor += E1000_READ_REG(&sc->hw, E1000_TORH);
34555330213cSSepherosa Ziehau 	sc->stats.tot += E1000_READ_REG(&sc->hw, E1000_TOTH);
34565330213cSSepherosa Ziehau 
34575330213cSSepherosa Ziehau 	sc->stats.tpr += E1000_READ_REG(&sc->hw, E1000_TPR);
34585330213cSSepherosa Ziehau 	sc->stats.tpt += E1000_READ_REG(&sc->hw, E1000_TPT);
34595330213cSSepherosa Ziehau 	sc->stats.ptc64 += E1000_READ_REG(&sc->hw, E1000_PTC64);
34605330213cSSepherosa Ziehau 	sc->stats.ptc127 += E1000_READ_REG(&sc->hw, E1000_PTC127);
34615330213cSSepherosa Ziehau 	sc->stats.ptc255 += E1000_READ_REG(&sc->hw, E1000_PTC255);
34625330213cSSepherosa Ziehau 	sc->stats.ptc511 += E1000_READ_REG(&sc->hw, E1000_PTC511);
34635330213cSSepherosa Ziehau 	sc->stats.ptc1023 += E1000_READ_REG(&sc->hw, E1000_PTC1023);
34645330213cSSepherosa Ziehau 	sc->stats.ptc1522 += E1000_READ_REG(&sc->hw, E1000_PTC1522);
34655330213cSSepherosa Ziehau 	sc->stats.mptc += E1000_READ_REG(&sc->hw, E1000_MPTC);
34665330213cSSepherosa Ziehau 	sc->stats.bptc += E1000_READ_REG(&sc->hw, E1000_BPTC);
34675330213cSSepherosa Ziehau 
34685330213cSSepherosa Ziehau 	sc->stats.algnerrc += E1000_READ_REG(&sc->hw, E1000_ALGNERRC);
34695330213cSSepherosa Ziehau 	sc->stats.rxerrc += E1000_READ_REG(&sc->hw, E1000_RXERRC);
34705330213cSSepherosa Ziehau 	sc->stats.tncrs += E1000_READ_REG(&sc->hw, E1000_TNCRS);
34715330213cSSepherosa Ziehau 	sc->stats.cexterr += E1000_READ_REG(&sc->hw, E1000_CEXTERR);
34725330213cSSepherosa Ziehau 	sc->stats.tsctc += E1000_READ_REG(&sc->hw, E1000_TSCTC);
34735330213cSSepherosa Ziehau 	sc->stats.tsctfc += E1000_READ_REG(&sc->hw, E1000_TSCTFC);
34745330213cSSepherosa Ziehau 
3475d40991efSSepherosa Ziehau 	IFNET_STAT_SET(ifp, collisions, sc->stats.colc);
34765330213cSSepherosa Ziehau 
34775330213cSSepherosa Ziehau 	/* Rx Errors */
3478d40991efSSepherosa Ziehau 	IFNET_STAT_SET(ifp, ierrors,
3479d40991efSSepherosa Ziehau 	    sc->stats.rxerrc + sc->stats.crcerrs + sc->stats.algnerrc +
3480d40991efSSepherosa Ziehau 	    sc->stats.ruc + sc->stats.roc + sc->stats.mpc + sc->stats.cexterr);
34815330213cSSepherosa Ziehau 
34825330213cSSepherosa Ziehau 	/* Tx Errors */
3483d40991efSSepherosa Ziehau 	IFNET_STAT_SET(ifp, oerrors, sc->stats.ecol + sc->stats.latecol);
34845330213cSSepherosa Ziehau }
34855330213cSSepherosa Ziehau 
34865330213cSSepherosa Ziehau static void
34875330213cSSepherosa Ziehau emx_print_debug_info(struct emx_softc *sc)
34885330213cSSepherosa Ziehau {
34895330213cSSepherosa Ziehau 	device_t dev = sc->dev;
34905330213cSSepherosa Ziehau 	uint8_t *hw_addr = sc->hw.hw_addr;
3491d84018e9SSepherosa Ziehau 	int i;
34925330213cSSepherosa Ziehau 
34935330213cSSepherosa Ziehau 	device_printf(dev, "Adapter hardware address = %p \n", hw_addr);
34945330213cSSepherosa Ziehau 	device_printf(dev, "CTRL = 0x%x RCTL = 0x%x \n",
34955330213cSSepherosa Ziehau 	    E1000_READ_REG(&sc->hw, E1000_CTRL),
34965330213cSSepherosa Ziehau 	    E1000_READ_REG(&sc->hw, E1000_RCTL));
34975330213cSSepherosa Ziehau 	device_printf(dev, "Packet buffer = Tx=%dk Rx=%dk \n",
34985330213cSSepherosa Ziehau 	    ((E1000_READ_REG(&sc->hw, E1000_PBA) & 0xffff0000) >> 16),\
34995330213cSSepherosa Ziehau 	    (E1000_READ_REG(&sc->hw, E1000_PBA) & 0xffff) );
35005330213cSSepherosa Ziehau 	device_printf(dev, "Flow control watermarks high = %d low = %d\n",
35015330213cSSepherosa Ziehau 	    sc->hw.fc.high_water, sc->hw.fc.low_water);
35025330213cSSepherosa Ziehau 	device_printf(dev, "tx_int_delay = %d, tx_abs_int_delay = %d\n",
35035330213cSSepherosa Ziehau 	    E1000_READ_REG(&sc->hw, E1000_TIDV),
35045330213cSSepherosa Ziehau 	    E1000_READ_REG(&sc->hw, E1000_TADV));
35055330213cSSepherosa Ziehau 	device_printf(dev, "rx_int_delay = %d, rx_abs_int_delay = %d\n",
35065330213cSSepherosa Ziehau 	    E1000_READ_REG(&sc->hw, E1000_RDTR),
35075330213cSSepherosa Ziehau 	    E1000_READ_REG(&sc->hw, E1000_RADV));
35080c0e1638SSepherosa Ziehau 
3509d84018e9SSepherosa Ziehau 	for (i = 0; i < sc->tx_ring_cnt; ++i) {
3510d84018e9SSepherosa Ziehau 		device_printf(dev, "hw %d tdh = %d, hw tdt = %d\n", i,
3511d84018e9SSepherosa Ziehau 		    E1000_READ_REG(&sc->hw, E1000_TDH(i)),
3512d84018e9SSepherosa Ziehau 		    E1000_READ_REG(&sc->hw, E1000_TDT(i)));
3513d84018e9SSepherosa Ziehau 	}
3514d84018e9SSepherosa Ziehau 	for (i = 0; i < sc->rx_ring_cnt; ++i) {
3515d84018e9SSepherosa Ziehau 		device_printf(dev, "hw %d rdh = %d, hw rdt = %d\n", i,
3516d84018e9SSepherosa Ziehau 		    E1000_READ_REG(&sc->hw, E1000_RDH(i)),
3517d84018e9SSepherosa Ziehau 		    E1000_READ_REG(&sc->hw, E1000_RDT(i)));
3518d84018e9SSepherosa Ziehau 	}
3519d84018e9SSepherosa Ziehau 
3520d84018e9SSepherosa Ziehau 	for (i = 0; i < sc->tx_ring_cnt; ++i) {
3521d84018e9SSepherosa Ziehau 		device_printf(dev, "TX %d Tx descriptors avail = %d\n", i,
3522d84018e9SSepherosa Ziehau 		    sc->tx_data[i].num_tx_desc_avail);
3523d84018e9SSepherosa Ziehau 		device_printf(dev, "TX %d TSO segments = %lu\n", i,
3524d84018e9SSepherosa Ziehau 		    sc->tx_data[i].tso_segments);
3525d84018e9SSepherosa Ziehau 		device_printf(dev, "TX %d TSO ctx reused = %lu\n", i,
3526d84018e9SSepherosa Ziehau 		    sc->tx_data[i].tso_ctx_reused);
3527d84018e9SSepherosa Ziehau 	}
35285330213cSSepherosa Ziehau }
35295330213cSSepherosa Ziehau 
35305330213cSSepherosa Ziehau static void
35315330213cSSepherosa Ziehau emx_print_hw_stats(struct emx_softc *sc)
35325330213cSSepherosa Ziehau {
35335330213cSSepherosa Ziehau 	device_t dev = sc->dev;
35345330213cSSepherosa Ziehau 
35355330213cSSepherosa Ziehau 	device_printf(dev, "Excessive collisions = %lld\n",
35365330213cSSepherosa Ziehau 	    (long long)sc->stats.ecol);
35375330213cSSepherosa Ziehau #if (DEBUG_HW > 0)  /* Dont output these errors normally */
35385330213cSSepherosa Ziehau 	device_printf(dev, "Symbol errors = %lld\n",
35395330213cSSepherosa Ziehau 	    (long long)sc->stats.symerrs);
35405330213cSSepherosa Ziehau #endif
35415330213cSSepherosa Ziehau 	device_printf(dev, "Sequence errors = %lld\n",
35425330213cSSepherosa Ziehau 	    (long long)sc->stats.sec);
35435330213cSSepherosa Ziehau 	device_printf(dev, "Defer count = %lld\n",
35445330213cSSepherosa Ziehau 	    (long long)sc->stats.dc);
35455330213cSSepherosa Ziehau 	device_printf(dev, "Missed Packets = %lld\n",
35465330213cSSepherosa Ziehau 	    (long long)sc->stats.mpc);
35475330213cSSepherosa Ziehau 	device_printf(dev, "Receive No Buffers = %lld\n",
35485330213cSSepherosa Ziehau 	    (long long)sc->stats.rnbc);
35495330213cSSepherosa Ziehau 	/* RLEC is inaccurate on some hardware, calculate our own. */
35505330213cSSepherosa Ziehau 	device_printf(dev, "Receive Length Errors = %lld\n",
35515330213cSSepherosa Ziehau 	    ((long long)sc->stats.roc + (long long)sc->stats.ruc));
35525330213cSSepherosa Ziehau 	device_printf(dev, "Receive errors = %lld\n",
35535330213cSSepherosa Ziehau 	    (long long)sc->stats.rxerrc);
35545330213cSSepherosa Ziehau 	device_printf(dev, "Crc errors = %lld\n",
35555330213cSSepherosa Ziehau 	    (long long)sc->stats.crcerrs);
35565330213cSSepherosa Ziehau 	device_printf(dev, "Alignment errors = %lld\n",
35575330213cSSepherosa Ziehau 	    (long long)sc->stats.algnerrc);
35585330213cSSepherosa Ziehau 	device_printf(dev, "Collision/Carrier extension errors = %lld\n",
35595330213cSSepherosa Ziehau 	    (long long)sc->stats.cexterr);
35605330213cSSepherosa Ziehau 	device_printf(dev, "RX overruns = %ld\n", sc->rx_overruns);
35615330213cSSepherosa Ziehau 	device_printf(dev, "XON Rcvd = %lld\n",
35625330213cSSepherosa Ziehau 	    (long long)sc->stats.xonrxc);
35635330213cSSepherosa Ziehau 	device_printf(dev, "XON Xmtd = %lld\n",
35645330213cSSepherosa Ziehau 	    (long long)sc->stats.xontxc);
35655330213cSSepherosa Ziehau 	device_printf(dev, "XOFF Rcvd = %lld\n",
35665330213cSSepherosa Ziehau 	    (long long)sc->stats.xoffrxc);
35675330213cSSepherosa Ziehau 	device_printf(dev, "XOFF Xmtd = %lld\n",
35685330213cSSepherosa Ziehau 	    (long long)sc->stats.xofftxc);
35695330213cSSepherosa Ziehau 	device_printf(dev, "Good Packets Rcvd = %lld\n",
35705330213cSSepherosa Ziehau 	    (long long)sc->stats.gprc);
35715330213cSSepherosa Ziehau 	device_printf(dev, "Good Packets Xmtd = %lld\n",
35725330213cSSepherosa Ziehau 	    (long long)sc->stats.gptc);
35735330213cSSepherosa Ziehau }
35745330213cSSepherosa Ziehau 
35755330213cSSepherosa Ziehau static void
35765330213cSSepherosa Ziehau emx_print_nvm_info(struct emx_softc *sc)
35775330213cSSepherosa Ziehau {
35785330213cSSepherosa Ziehau 	uint16_t eeprom_data;
35795330213cSSepherosa Ziehau 	int i, j, row = 0;
35805330213cSSepherosa Ziehau 
35815330213cSSepherosa Ziehau 	/* Its a bit crude, but it gets the job done */
35825330213cSSepherosa Ziehau 	kprintf("\nInterface EEPROM Dump:\n");
35835330213cSSepherosa Ziehau 	kprintf("Offset\n0x0000  ");
35845330213cSSepherosa Ziehau 	for (i = 0, j = 0; i < 32; i++, j++) {
35855330213cSSepherosa Ziehau 		if (j == 8) { /* Make the offset block */
35865330213cSSepherosa Ziehau 			j = 0; ++row;
35875330213cSSepherosa Ziehau 			kprintf("\n0x00%x0  ",row);
35885330213cSSepherosa Ziehau 		}
35895330213cSSepherosa Ziehau 		e1000_read_nvm(&sc->hw, i, 1, &eeprom_data);
35905330213cSSepherosa Ziehau 		kprintf("%04x ", eeprom_data);
35915330213cSSepherosa Ziehau 	}
35925330213cSSepherosa Ziehau 	kprintf("\n");
35935330213cSSepherosa Ziehau }
35945330213cSSepherosa Ziehau 
35955330213cSSepherosa Ziehau static int
35965330213cSSepherosa Ziehau emx_sysctl_debug_info(SYSCTL_HANDLER_ARGS)
35975330213cSSepherosa Ziehau {
35985330213cSSepherosa Ziehau 	struct emx_softc *sc;
35995330213cSSepherosa Ziehau 	struct ifnet *ifp;
36005330213cSSepherosa Ziehau 	int error, result;
36015330213cSSepherosa Ziehau 
36025330213cSSepherosa Ziehau 	result = -1;
36035330213cSSepherosa Ziehau 	error = sysctl_handle_int(oidp, &result, 0, req);
36045330213cSSepherosa Ziehau 	if (error || !req->newptr)
36055330213cSSepherosa Ziehau 		return (error);
36065330213cSSepherosa Ziehau 
36075330213cSSepherosa Ziehau 	sc = (struct emx_softc *)arg1;
36085330213cSSepherosa Ziehau 	ifp = &sc->arpcom.ac_if;
36095330213cSSepherosa Ziehau 
36106d435846SSepherosa Ziehau 	ifnet_serialize_all(ifp);
36115330213cSSepherosa Ziehau 
36125330213cSSepherosa Ziehau 	if (result == 1)
36135330213cSSepherosa Ziehau 		emx_print_debug_info(sc);
36145330213cSSepherosa Ziehau 
36155330213cSSepherosa Ziehau 	/*
36165330213cSSepherosa Ziehau 	 * This value will cause a hex dump of the
36175330213cSSepherosa Ziehau 	 * first 32 16-bit words of the EEPROM to
36185330213cSSepherosa Ziehau 	 * the screen.
36195330213cSSepherosa Ziehau 	 */
36205330213cSSepherosa Ziehau 	if (result == 2)
36215330213cSSepherosa Ziehau 		emx_print_nvm_info(sc);
36225330213cSSepherosa Ziehau 
36236d435846SSepherosa Ziehau 	ifnet_deserialize_all(ifp);
36245330213cSSepherosa Ziehau 
36255330213cSSepherosa Ziehau 	return (error);
36265330213cSSepherosa Ziehau }
36275330213cSSepherosa Ziehau 
36285330213cSSepherosa Ziehau static int
36295330213cSSepherosa Ziehau emx_sysctl_stats(SYSCTL_HANDLER_ARGS)
36305330213cSSepherosa Ziehau {
36315330213cSSepherosa Ziehau 	int error, result;
36325330213cSSepherosa Ziehau 
36335330213cSSepherosa Ziehau 	result = -1;
36345330213cSSepherosa Ziehau 	error = sysctl_handle_int(oidp, &result, 0, req);
36355330213cSSepherosa Ziehau 	if (error || !req->newptr)
36365330213cSSepherosa Ziehau 		return (error);
36375330213cSSepherosa Ziehau 
36385330213cSSepherosa Ziehau 	if (result == 1) {
36395330213cSSepherosa Ziehau 		struct emx_softc *sc = (struct emx_softc *)arg1;
36405330213cSSepherosa Ziehau 		struct ifnet *ifp = &sc->arpcom.ac_if;
36415330213cSSepherosa Ziehau 
36426d435846SSepherosa Ziehau 		ifnet_serialize_all(ifp);
36435330213cSSepherosa Ziehau 		emx_print_hw_stats(sc);
36446d435846SSepherosa Ziehau 		ifnet_deserialize_all(ifp);
36455330213cSSepherosa Ziehau 	}
36465330213cSSepherosa Ziehau 	return (error);
36475330213cSSepherosa Ziehau }
36485330213cSSepherosa Ziehau 
36495330213cSSepherosa Ziehau static void
36505330213cSSepherosa Ziehau emx_add_sysctl(struct emx_softc *sc)
36515330213cSSepherosa Ziehau {
365226595b18SSascha Wildner 	struct sysctl_ctx_list *ctx;
365326595b18SSascha Wildner 	struct sysctl_oid *tree;
3654d84018e9SSepherosa Ziehau #if defined(EMX_RSS_DEBUG) || defined(EMX_TSS_DEBUG)
3655d84018e9SSepherosa Ziehau 	char pkt_desc[32];
36563f939c23SSepherosa Ziehau 	int i;
36573f939c23SSepherosa Ziehau #endif
36585330213cSSepherosa Ziehau 
365926595b18SSascha Wildner 	ctx = device_get_sysctl_ctx(sc->dev);
366026595b18SSascha Wildner 	tree = device_get_sysctl_tree(sc->dev);
366126595b18SSascha Wildner 	SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree),
36625330213cSSepherosa Ziehau 			OID_AUTO, "debug", CTLTYPE_INT|CTLFLAG_RW, sc, 0,
36635330213cSSepherosa Ziehau 			emx_sysctl_debug_info, "I", "Debug Information");
36645330213cSSepherosa Ziehau 
366526595b18SSascha Wildner 	SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree),
36665330213cSSepherosa Ziehau 			OID_AUTO, "stats", CTLTYPE_INT|CTLFLAG_RW, sc, 0,
36675330213cSSepherosa Ziehau 			emx_sysctl_stats, "I", "Statistics");
36685330213cSSepherosa Ziehau 
366926595b18SSascha Wildner 	SYSCTL_ADD_INT(ctx, SYSCTL_CHILDREN(tree),
3670d84018e9SSepherosa Ziehau 	    OID_AUTO, "rxd", CTLFLAG_RD, &sc->rx_data[0].num_rx_desc, 0,
3671d84018e9SSepherosa Ziehau 	    "# of RX descs");
367226595b18SSascha Wildner 	SYSCTL_ADD_INT(ctx, SYSCTL_CHILDREN(tree),
3673d84018e9SSepherosa Ziehau 	    OID_AUTO, "txd", CTLFLAG_RD, &sc->tx_data[0].num_tx_desc, 0,
3674d84018e9SSepherosa Ziehau 	    "# of TX descs");
36755330213cSSepherosa Ziehau 
367626595b18SSascha Wildner 	SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree),
3677d84018e9SSepherosa Ziehau 	    OID_AUTO, "int_throttle_ceil", CTLTYPE_INT|CTLFLAG_RW, sc, 0,
3678d84018e9SSepherosa Ziehau 	    emx_sysctl_int_throttle, "I", "interrupt throttling rate");
367926595b18SSascha Wildner 	SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree),
3680d84018e9SSepherosa Ziehau 	    OID_AUTO, "tx_intr_nsegs", CTLTYPE_INT|CTLFLAG_RW, sc, 0,
3681d84018e9SSepherosa Ziehau 	    emx_sysctl_tx_intr_nsegs, "I", "# segments per TX interrupt");
368226595b18SSascha Wildner 	SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree),
3683d84018e9SSepherosa Ziehau 	    OID_AUTO, "tx_wreg_nsegs", CTLTYPE_INT|CTLFLAG_RW, sc, 0,
3684d84018e9SSepherosa Ziehau 	    emx_sysctl_tx_wreg_nsegs, "I",
3685d84018e9SSepherosa Ziehau 	    "# segments sent before write to hardware register");
36863f939c23SSepherosa Ziehau 
368726595b18SSascha Wildner 	SYSCTL_ADD_INT(ctx, SYSCTL_CHILDREN(tree),
3688d84018e9SSepherosa Ziehau 	    OID_AUTO, "rx_ring_cnt", CTLFLAG_RD, &sc->rx_ring_cnt, 0,
3689d84018e9SSepherosa Ziehau 	    "# of RX rings");
369026595b18SSascha Wildner 	SYSCTL_ADD_INT(ctx, SYSCTL_CHILDREN(tree),
3691d84018e9SSepherosa Ziehau 	    OID_AUTO, "tx_ring_cnt", CTLFLAG_RD, &sc->tx_ring_cnt, 0,
3692d84018e9SSepherosa Ziehau 	    "# of TX rings");
369326595b18SSascha Wildner 	SYSCTL_ADD_INT(ctx, SYSCTL_CHILDREN(tree),
3694d84018e9SSepherosa Ziehau 	    OID_AUTO, "tx_ring_inuse", CTLFLAG_RD, &sc->tx_ring_inuse, 0,
3695d84018e9SSepherosa Ziehau 	    "# of TX rings used");
36968434a83bSSepherosa Ziehau 
369709f49d52SSepherosa Ziehau #ifdef IFPOLL_ENABLE
369826595b18SSascha Wildner 	SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree),
369909f49d52SSepherosa Ziehau 			OID_AUTO, "npoll_rxoff", CTLTYPE_INT|CTLFLAG_RW,
370009f49d52SSepherosa Ziehau 			sc, 0, emx_sysctl_npoll_rxoff, "I",
370109f49d52SSepherosa Ziehau 			"NPOLLING RX cpu offset");
370226595b18SSascha Wildner 	SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree),
370309f49d52SSepherosa Ziehau 			OID_AUTO, "npoll_txoff", CTLTYPE_INT|CTLFLAG_RW,
370409f49d52SSepherosa Ziehau 			sc, 0, emx_sysctl_npoll_txoff, "I",
370509f49d52SSepherosa Ziehau 			"NPOLLING TX cpu offset");
370609f49d52SSepherosa Ziehau #endif
370709f49d52SSepherosa Ziehau 
37083f939c23SSepherosa Ziehau #ifdef EMX_RSS_DEBUG
370926595b18SSascha Wildner 	SYSCTL_ADD_INT(ctx, SYSCTL_CHILDREN(tree),
37103f939c23SSepherosa Ziehau 		       OID_AUTO, "rss_debug", CTLFLAG_RW, &sc->rss_debug,
37113f939c23SSepherosa Ziehau 		       0, "RSS debug level");
371265c7a6afSSepherosa Ziehau 	for (i = 0; i < sc->rx_ring_cnt; ++i) {
3713d84018e9SSepherosa Ziehau 		ksnprintf(pkt_desc, sizeof(pkt_desc), "rx%d_pkt", i);
371426595b18SSascha Wildner 		SYSCTL_ADD_ULONG(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
3715d84018e9SSepherosa Ziehau 		    pkt_desc, CTLFLAG_RW, &sc->rx_data[i].rx_pkts,
3716d84018e9SSepherosa Ziehau 		    "RXed packets");
3717d84018e9SSepherosa Ziehau 	}
3718d84018e9SSepherosa Ziehau #endif
3719d84018e9SSepherosa Ziehau #ifdef EMX_TSS_DEBUG
3720d84018e9SSepherosa Ziehau 	for (i = 0; i < sc->tx_ring_cnt; ++i) {
3721d84018e9SSepherosa Ziehau 		ksnprintf(pkt_desc, sizeof(pkt_desc), "tx%d_pkt", i);
372226595b18SSascha Wildner 		SYSCTL_ADD_ULONG(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
3723d84018e9SSepherosa Ziehau 		    pkt_desc, CTLFLAG_RW, &sc->tx_data[i].tx_pkts,
3724d84018e9SSepherosa Ziehau 		    "TXed packets");
37253f939c23SSepherosa Ziehau 	}
37263f939c23SSepherosa Ziehau #endif
37275330213cSSepherosa Ziehau }
37285330213cSSepherosa Ziehau 
37295330213cSSepherosa Ziehau static int
37305330213cSSepherosa Ziehau emx_sysctl_int_throttle(SYSCTL_HANDLER_ARGS)
37315330213cSSepherosa Ziehau {
37325330213cSSepherosa Ziehau 	struct emx_softc *sc = (void *)arg1;
37335330213cSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
37345330213cSSepherosa Ziehau 	int error, throttle;
37355330213cSSepherosa Ziehau 
37365330213cSSepherosa Ziehau 	throttle = sc->int_throttle_ceil;
37375330213cSSepherosa Ziehau 	error = sysctl_handle_int(oidp, &throttle, 0, req);
37385330213cSSepherosa Ziehau 	if (error || req->newptr == NULL)
37395330213cSSepherosa Ziehau 		return error;
37405330213cSSepherosa Ziehau 	if (throttle < 0 || throttle > 1000000000 / 256)
37415330213cSSepherosa Ziehau 		return EINVAL;
37425330213cSSepherosa Ziehau 
37435330213cSSepherosa Ziehau 	if (throttle) {
37445330213cSSepherosa Ziehau 		/*
37455330213cSSepherosa Ziehau 		 * Set the interrupt throttling rate in 256ns increments,
37465330213cSSepherosa Ziehau 		 * recalculate sysctl value assignment to get exact frequency.
37475330213cSSepherosa Ziehau 		 */
37485330213cSSepherosa Ziehau 		throttle = 1000000000 / 256 / throttle;
37495330213cSSepherosa Ziehau 
37505330213cSSepherosa Ziehau 		/* Upper 16bits of ITR is reserved and should be zero */
37515330213cSSepherosa Ziehau 		if (throttle & 0xffff0000)
37525330213cSSepherosa Ziehau 			return EINVAL;
37535330213cSSepherosa Ziehau 	}
37545330213cSSepherosa Ziehau 
37556d435846SSepherosa Ziehau 	ifnet_serialize_all(ifp);
37565330213cSSepherosa Ziehau 
37575330213cSSepherosa Ziehau 	if (throttle)
37585330213cSSepherosa Ziehau 		sc->int_throttle_ceil = 1000000000 / 256 / throttle;
37595330213cSSepherosa Ziehau 	else
37605330213cSSepherosa Ziehau 		sc->int_throttle_ceil = 0;
37615330213cSSepherosa Ziehau 
37625330213cSSepherosa Ziehau 	if (ifp->if_flags & IFF_RUNNING)
37632d0e5700SSepherosa Ziehau 		emx_set_itr(sc, throttle);
37645330213cSSepherosa Ziehau 
37656d435846SSepherosa Ziehau 	ifnet_deserialize_all(ifp);
37665330213cSSepherosa Ziehau 
37675330213cSSepherosa Ziehau 	if (bootverbose) {
37685330213cSSepherosa Ziehau 		if_printf(ifp, "Interrupt moderation set to %d/sec\n",
37695330213cSSepherosa Ziehau 			  sc->int_throttle_ceil);
37705330213cSSepherosa Ziehau 	}
37715330213cSSepherosa Ziehau 	return 0;
37725330213cSSepherosa Ziehau }
37735330213cSSepherosa Ziehau 
37745330213cSSepherosa Ziehau static int
3775d84018e9SSepherosa Ziehau emx_sysctl_tx_intr_nsegs(SYSCTL_HANDLER_ARGS)
37765330213cSSepherosa Ziehau {
37775330213cSSepherosa Ziehau 	struct emx_softc *sc = (void *)arg1;
37785330213cSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
3779d84018e9SSepherosa Ziehau 	struct emx_txdata *tdata = &sc->tx_data[0];
37805330213cSSepherosa Ziehau 	int error, segs;
37815330213cSSepherosa Ziehau 
3782d84018e9SSepherosa Ziehau 	segs = tdata->tx_intr_nsegs;
37835330213cSSepherosa Ziehau 	error = sysctl_handle_int(oidp, &segs, 0, req);
37845330213cSSepherosa Ziehau 	if (error || req->newptr == NULL)
37855330213cSSepherosa Ziehau 		return error;
37865330213cSSepherosa Ziehau 	if (segs <= 0)
37875330213cSSepherosa Ziehau 		return EINVAL;
37885330213cSSepherosa Ziehau 
37896d435846SSepherosa Ziehau 	ifnet_serialize_all(ifp);
37905330213cSSepherosa Ziehau 
37915330213cSSepherosa Ziehau 	/*
3792d84018e9SSepherosa Ziehau 	 * Don't allow tx_intr_nsegs to become:
37935330213cSSepherosa Ziehau 	 * o  Less the oact_tx_desc
37945330213cSSepherosa Ziehau 	 * o  Too large that no TX desc will cause TX interrupt to
37955330213cSSepherosa Ziehau 	 *    be generated (OACTIVE will never recover)
37965330213cSSepherosa Ziehau 	 * o  Too small that will cause tx_dd[] overflow
37975330213cSSepherosa Ziehau 	 */
3798d84018e9SSepherosa Ziehau 	if (segs < tdata->oact_tx_desc ||
3799d84018e9SSepherosa Ziehau 	    segs >= tdata->num_tx_desc - tdata->oact_tx_desc ||
3800d84018e9SSepherosa Ziehau 	    segs < tdata->num_tx_desc / EMX_TXDD_SAFE) {
38015330213cSSepherosa Ziehau 		error = EINVAL;
38025330213cSSepherosa Ziehau 	} else {
3803d84018e9SSepherosa Ziehau 		int i;
3804d84018e9SSepherosa Ziehau 
38055330213cSSepherosa Ziehau 		error = 0;
3806d84018e9SSepherosa Ziehau 		for (i = 0; i < sc->tx_ring_cnt; ++i)
3807d84018e9SSepherosa Ziehau 			sc->tx_data[i].tx_intr_nsegs = segs;
38085330213cSSepherosa Ziehau 	}
38095330213cSSepherosa Ziehau 
38106d435846SSepherosa Ziehau 	ifnet_deserialize_all(ifp);
38115330213cSSepherosa Ziehau 
38125330213cSSepherosa Ziehau 	return error;
38135330213cSSepherosa Ziehau }
3814071699f8SSepherosa Ziehau 
3815d84018e9SSepherosa Ziehau static int
3816d84018e9SSepherosa Ziehau emx_sysctl_tx_wreg_nsegs(SYSCTL_HANDLER_ARGS)
3817d84018e9SSepherosa Ziehau {
3818d84018e9SSepherosa Ziehau 	struct emx_softc *sc = (void *)arg1;
3819d84018e9SSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
3820d84018e9SSepherosa Ziehau 	int error, nsegs, i;
3821d84018e9SSepherosa Ziehau 
3822d84018e9SSepherosa Ziehau 	nsegs = sc->tx_data[0].tx_wreg_nsegs;
3823d84018e9SSepherosa Ziehau 	error = sysctl_handle_int(oidp, &nsegs, 0, req);
3824d84018e9SSepherosa Ziehau 	if (error || req->newptr == NULL)
3825d84018e9SSepherosa Ziehau 		return error;
3826d84018e9SSepherosa Ziehau 
3827d84018e9SSepherosa Ziehau 	ifnet_serialize_all(ifp);
3828d84018e9SSepherosa Ziehau 	for (i = 0; i < sc->tx_ring_cnt; ++i)
3829d84018e9SSepherosa Ziehau 		sc->tx_data[i].tx_wreg_nsegs =nsegs;
3830d84018e9SSepherosa Ziehau 	ifnet_deserialize_all(ifp);
3831d84018e9SSepherosa Ziehau 
3832d84018e9SSepherosa Ziehau 	return 0;
3833d84018e9SSepherosa Ziehau }
3834d84018e9SSepherosa Ziehau 
383509f49d52SSepherosa Ziehau #ifdef IFPOLL_ENABLE
383609f49d52SSepherosa Ziehau 
383709f49d52SSepherosa Ziehau static int
383809f49d52SSepherosa Ziehau emx_sysctl_npoll_rxoff(SYSCTL_HANDLER_ARGS)
383909f49d52SSepherosa Ziehau {
384009f49d52SSepherosa Ziehau 	struct emx_softc *sc = (void *)arg1;
384109f49d52SSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
384209f49d52SSepherosa Ziehau 	int error, off;
384309f49d52SSepherosa Ziehau 
384409f49d52SSepherosa Ziehau 	off = sc->rx_npoll_off;
384509f49d52SSepherosa Ziehau 	error = sysctl_handle_int(oidp, &off, 0, req);
384609f49d52SSepherosa Ziehau 	if (error || req->newptr == NULL)
384709f49d52SSepherosa Ziehau 		return error;
384809f49d52SSepherosa Ziehau 	if (off < 0)
384909f49d52SSepherosa Ziehau 		return EINVAL;
385009f49d52SSepherosa Ziehau 
385109f49d52SSepherosa Ziehau 	ifnet_serialize_all(ifp);
385209f49d52SSepherosa Ziehau 	if (off >= ncpus2 || off % sc->rx_ring_cnt != 0) {
385309f49d52SSepherosa Ziehau 		error = EINVAL;
385409f49d52SSepherosa Ziehau 	} else {
385509f49d52SSepherosa Ziehau 		error = 0;
385609f49d52SSepherosa Ziehau 		sc->rx_npoll_off = off;
385709f49d52SSepherosa Ziehau 	}
385809f49d52SSepherosa Ziehau 	ifnet_deserialize_all(ifp);
385909f49d52SSepherosa Ziehau 
386009f49d52SSepherosa Ziehau 	return error;
386109f49d52SSepherosa Ziehau }
386209f49d52SSepherosa Ziehau 
386309f49d52SSepherosa Ziehau static int
386409f49d52SSepherosa Ziehau emx_sysctl_npoll_txoff(SYSCTL_HANDLER_ARGS)
386509f49d52SSepherosa Ziehau {
386609f49d52SSepherosa Ziehau 	struct emx_softc *sc = (void *)arg1;
386709f49d52SSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
386809f49d52SSepherosa Ziehau 	int error, off;
386909f49d52SSepherosa Ziehau 
387009f49d52SSepherosa Ziehau 	off = sc->tx_npoll_off;
387109f49d52SSepherosa Ziehau 	error = sysctl_handle_int(oidp, &off, 0, req);
387209f49d52SSepherosa Ziehau 	if (error || req->newptr == NULL)
387309f49d52SSepherosa Ziehau 		return error;
387409f49d52SSepherosa Ziehau 	if (off < 0)
387509f49d52SSepherosa Ziehau 		return EINVAL;
387609f49d52SSepherosa Ziehau 
387709f49d52SSepherosa Ziehau 	ifnet_serialize_all(ifp);
3878d84018e9SSepherosa Ziehau 	if (off >= ncpus2 || off % sc->tx_ring_cnt != 0) {
387909f49d52SSepherosa Ziehau 		error = EINVAL;
388009f49d52SSepherosa Ziehau 	} else {
388109f49d52SSepherosa Ziehau 		error = 0;
388209f49d52SSepherosa Ziehau 		sc->tx_npoll_off = off;
388309f49d52SSepherosa Ziehau 	}
388409f49d52SSepherosa Ziehau 	ifnet_deserialize_all(ifp);
388509f49d52SSepherosa Ziehau 
388609f49d52SSepherosa Ziehau 	return error;
388709f49d52SSepherosa Ziehau }
388809f49d52SSepherosa Ziehau 
388909f49d52SSepherosa Ziehau #endif	/* IFPOLL_ENABLE */
389009f49d52SSepherosa Ziehau 
3891071699f8SSepherosa Ziehau static int
3892071699f8SSepherosa Ziehau emx_dma_alloc(struct emx_softc *sc)
3893071699f8SSepherosa Ziehau {
38943f939c23SSepherosa Ziehau 	int error, i;
3895071699f8SSepherosa Ziehau 
3896071699f8SSepherosa Ziehau 	/*
3897071699f8SSepherosa Ziehau 	 * Create top level busdma tag
3898071699f8SSepherosa Ziehau 	 */
3899071699f8SSepherosa Ziehau 	error = bus_dma_tag_create(NULL, 1, 0,
3900071699f8SSepherosa Ziehau 			BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR,
3901071699f8SSepherosa Ziehau 			NULL, NULL,
3902071699f8SSepherosa Ziehau 			BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT,
3903071699f8SSepherosa Ziehau 			0, &sc->parent_dtag);
3904071699f8SSepherosa Ziehau 	if (error) {
3905071699f8SSepherosa Ziehau 		device_printf(sc->dev, "could not create top level DMA tag\n");
3906071699f8SSepherosa Ziehau 		return error;
3907071699f8SSepherosa Ziehau 	}
3908071699f8SSepherosa Ziehau 
3909071699f8SSepherosa Ziehau 	/*
3910071699f8SSepherosa Ziehau 	 * Allocate transmit descriptors ring and buffers
3911071699f8SSepherosa Ziehau 	 */
3912d84018e9SSepherosa Ziehau 	for (i = 0; i < sc->tx_ring_cnt; ++i) {
3913d84018e9SSepherosa Ziehau 		error = emx_create_tx_ring(&sc->tx_data[i]);
3914071699f8SSepherosa Ziehau 		if (error) {
3915d84018e9SSepherosa Ziehau 			device_printf(sc->dev,
3916d84018e9SSepherosa Ziehau 			    "Could not setup transmit structures\n");
3917071699f8SSepherosa Ziehau 			return error;
3918071699f8SSepherosa Ziehau 		}
3919d84018e9SSepherosa Ziehau 	}
3920071699f8SSepherosa Ziehau 
3921071699f8SSepherosa Ziehau 	/*
3922071699f8SSepherosa Ziehau 	 * Allocate receive descriptors ring and buffers
3923071699f8SSepherosa Ziehau 	 */
392465c7a6afSSepherosa Ziehau 	for (i = 0; i < sc->rx_ring_cnt; ++i) {
39259f831fa8SSepherosa Ziehau 		error = emx_create_rx_ring(&sc->rx_data[i]);
3926071699f8SSepherosa Ziehau 		if (error) {
39273f939c23SSepherosa Ziehau 			device_printf(sc->dev,
39283f939c23SSepherosa Ziehau 			    "Could not setup receive structures\n");
3929071699f8SSepherosa Ziehau 			return error;
3930071699f8SSepherosa Ziehau 		}
39313f939c23SSepherosa Ziehau 	}
3932071699f8SSepherosa Ziehau 	return 0;
3933071699f8SSepherosa Ziehau }
3934071699f8SSepherosa Ziehau 
3935071699f8SSepherosa Ziehau static void
3936071699f8SSepherosa Ziehau emx_dma_free(struct emx_softc *sc)
3937071699f8SSepherosa Ziehau {
39383f939c23SSepherosa Ziehau 	int i;
39393f939c23SSepherosa Ziehau 
3940d84018e9SSepherosa Ziehau 	for (i = 0; i < sc->tx_ring_cnt; ++i) {
3941d84018e9SSepherosa Ziehau 		emx_destroy_tx_ring(&sc->tx_data[i],
3942d84018e9SSepherosa Ziehau 		    sc->tx_data[i].num_tx_desc);
3943d84018e9SSepherosa Ziehau 	}
39443f939c23SSepherosa Ziehau 
394565c7a6afSSepherosa Ziehau 	for (i = 0; i < sc->rx_ring_cnt; ++i) {
39469f831fa8SSepherosa Ziehau 		emx_destroy_rx_ring(&sc->rx_data[i],
39473f939c23SSepherosa Ziehau 		    sc->rx_data[i].num_rx_desc);
39483f939c23SSepherosa Ziehau 	}
3949071699f8SSepherosa Ziehau 
3950071699f8SSepherosa Ziehau 	/* Free top level busdma tag */
3951071699f8SSepherosa Ziehau 	if (sc->parent_dtag != NULL)
3952071699f8SSepherosa Ziehau 		bus_dma_tag_destroy(sc->parent_dtag);
3953071699f8SSepherosa Ziehau }
39546d435846SSepherosa Ziehau 
39556d435846SSepherosa Ziehau static void
39566d435846SSepherosa Ziehau emx_serialize(struct ifnet *ifp, enum ifnet_serialize slz)
39576d435846SSepherosa Ziehau {
39586d435846SSepherosa Ziehau 	struct emx_softc *sc = ifp->if_softc;
39596d435846SSepherosa Ziehau 
396006421337SSepherosa Ziehau 	ifnet_serialize_array_enter(sc->serializes, EMX_NSERIALIZE, slz);
39616d435846SSepherosa Ziehau }
39626d435846SSepherosa Ziehau 
39636d435846SSepherosa Ziehau static void
39646d435846SSepherosa Ziehau emx_deserialize(struct ifnet *ifp, enum ifnet_serialize slz)
39656d435846SSepherosa Ziehau {
39666d435846SSepherosa Ziehau 	struct emx_softc *sc = ifp->if_softc;
39676d435846SSepherosa Ziehau 
396806421337SSepherosa Ziehau 	ifnet_serialize_array_exit(sc->serializes, EMX_NSERIALIZE, slz);
39696d435846SSepherosa Ziehau }
39706d435846SSepherosa Ziehau 
39716d435846SSepherosa Ziehau static int
39726d435846SSepherosa Ziehau emx_tryserialize(struct ifnet *ifp, enum ifnet_serialize slz)
39736d435846SSepherosa Ziehau {
39746d435846SSepherosa Ziehau 	struct emx_softc *sc = ifp->if_softc;
39756d435846SSepherosa Ziehau 
397606421337SSepherosa Ziehau 	return ifnet_serialize_array_try(sc->serializes, EMX_NSERIALIZE, slz);
39776d435846SSepherosa Ziehau }
39782c9effcfSSepherosa Ziehau 
3979bca7c435SSepherosa Ziehau static void
3980bca7c435SSepherosa Ziehau emx_serialize_skipmain(struct emx_softc *sc)
3981bca7c435SSepherosa Ziehau {
3982bca7c435SSepherosa Ziehau 	lwkt_serialize_array_enter(sc->serializes, EMX_NSERIALIZE, 1);
3983bca7c435SSepherosa Ziehau }
3984bca7c435SSepherosa Ziehau 
3985bca7c435SSepherosa Ziehau static void
3986bca7c435SSepherosa Ziehau emx_deserialize_skipmain(struct emx_softc *sc)
3987bca7c435SSepherosa Ziehau {
3988bca7c435SSepherosa Ziehau 	lwkt_serialize_array_exit(sc->serializes, EMX_NSERIALIZE, 1);
3989bca7c435SSepherosa Ziehau }
3990bca7c435SSepherosa Ziehau 
39912c9effcfSSepherosa Ziehau #ifdef INVARIANTS
39922c9effcfSSepherosa Ziehau 
39932c9effcfSSepherosa Ziehau static void
39942c9effcfSSepherosa Ziehau emx_serialize_assert(struct ifnet *ifp, enum ifnet_serialize slz,
39952c9effcfSSepherosa Ziehau     boolean_t serialized)
39962c9effcfSSepherosa Ziehau {
39972c9effcfSSepherosa Ziehau 	struct emx_softc *sc = ifp->if_softc;
39982c9effcfSSepherosa Ziehau 
39998f594b38SSepherosa Ziehau 	ifnet_serialize_array_assert(sc->serializes, EMX_NSERIALIZE,
400006421337SSepherosa Ziehau 	    slz, serialized);
40012c9effcfSSepherosa Ziehau }
40022c9effcfSSepherosa Ziehau 
40032c9effcfSSepherosa Ziehau #endif	/* INVARIANTS */
4004b3a7093fSSepherosa Ziehau 
4005b3a7093fSSepherosa Ziehau #ifdef IFPOLL_ENABLE
4006b3a7093fSSepherosa Ziehau 
4007b3a7093fSSepherosa Ziehau static void
40082f00683bSSepherosa Ziehau emx_npoll_status(struct ifnet *ifp)
4009b3a7093fSSepherosa Ziehau {
4010b3a7093fSSepherosa Ziehau 	struct emx_softc *sc = ifp->if_softc;
4011b3a7093fSSepherosa Ziehau 	uint32_t reg_icr;
4012b3a7093fSSepherosa Ziehau 
4013b3a7093fSSepherosa Ziehau 	ASSERT_SERIALIZED(&sc->main_serialize);
4014b3a7093fSSepherosa Ziehau 
4015b3a7093fSSepherosa Ziehau 	reg_icr = E1000_READ_REG(&sc->hw, E1000_ICR);
4016b3a7093fSSepherosa Ziehau 	if (reg_icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) {
4017b3a7093fSSepherosa Ziehau 		callout_stop(&sc->timer);
4018b3a7093fSSepherosa Ziehau 		sc->hw.mac.get_link_status = 1;
4019b3a7093fSSepherosa Ziehau 		emx_update_link_status(sc);
4020b3a7093fSSepherosa Ziehau 		callout_reset(&sc->timer, hz, emx_timer, sc);
4021b3a7093fSSepherosa Ziehau 	}
4022b3a7093fSSepherosa Ziehau }
4023b3a7093fSSepherosa Ziehau 
4024b3a7093fSSepherosa Ziehau static void
4025ec1c60bbSSepherosa Ziehau emx_npoll_tx(struct ifnet *ifp, void *arg, int cycle __unused)
4026b3a7093fSSepherosa Ziehau {
4027ec1c60bbSSepherosa Ziehau 	struct emx_txdata *tdata = arg;
4028b3a7093fSSepherosa Ziehau 
4029ec1c60bbSSepherosa Ziehau 	ASSERT_SERIALIZED(&tdata->tx_serialize);
4030b3a7093fSSepherosa Ziehau 
4031ec1c60bbSSepherosa Ziehau 	emx_txeof(tdata);
4032d84018e9SSepherosa Ziehau 	if (!ifsq_is_empty(tdata->ifsq))
4033d84018e9SSepherosa Ziehau 		ifsq_devstart(tdata->ifsq);
4034b3a7093fSSepherosa Ziehau }
4035b3a7093fSSepherosa Ziehau 
4036b3a7093fSSepherosa Ziehau static void
40379f831fa8SSepherosa Ziehau emx_npoll_rx(struct ifnet *ifp __unused, void *arg, int cycle)
4038b3a7093fSSepherosa Ziehau {
4039b3a7093fSSepherosa Ziehau 	struct emx_rxdata *rdata = arg;
4040b3a7093fSSepherosa Ziehau 
4041b3a7093fSSepherosa Ziehau 	ASSERT_SERIALIZED(&rdata->rx_serialize);
4042b3a7093fSSepherosa Ziehau 
40439f831fa8SSepherosa Ziehau 	emx_rxeof(rdata, cycle);
4044b3a7093fSSepherosa Ziehau }
4045b3a7093fSSepherosa Ziehau 
4046b3a7093fSSepherosa Ziehau static void
4047f994de37SSepherosa Ziehau emx_npoll(struct ifnet *ifp, struct ifpoll_info *info)
4048b3a7093fSSepherosa Ziehau {
4049b3a7093fSSepherosa Ziehau 	struct emx_softc *sc = ifp->if_softc;
4050d84018e9SSepherosa Ziehau 	int i, txr_cnt;
4051b3a7093fSSepherosa Ziehau 
4052b3a7093fSSepherosa Ziehau 	ASSERT_IFNET_SERIALIZED_ALL(ifp);
4053b3a7093fSSepherosa Ziehau 
4054b3a7093fSSepherosa Ziehau 	if (info) {
4055d84018e9SSepherosa Ziehau 		int off;
4056b3a7093fSSepherosa Ziehau 
4057f994de37SSepherosa Ziehau 		info->ifpi_status.status_func = emx_npoll_status;
4058b3a7093fSSepherosa Ziehau 		info->ifpi_status.serializer = &sc->main_serialize;
4059b3a7093fSSepherosa Ziehau 
4060d84018e9SSepherosa Ziehau 		txr_cnt = emx_get_txring_inuse(sc, TRUE);
406109f49d52SSepherosa Ziehau 		off = sc->tx_npoll_off;
4062d84018e9SSepherosa Ziehau 		for (i = 0; i < txr_cnt; ++i) {
4063d84018e9SSepherosa Ziehau 			struct emx_txdata *tdata = &sc->tx_data[i];
4064d84018e9SSepherosa Ziehau 			int idx = i + off;
4065d84018e9SSepherosa Ziehau 
4066d84018e9SSepherosa Ziehau 			KKASSERT(idx < ncpus2);
4067d84018e9SSepherosa Ziehau 			info->ifpi_tx[idx].poll_func = emx_npoll_tx;
4068d84018e9SSepherosa Ziehau 			info->ifpi_tx[idx].arg = tdata;
4069d84018e9SSepherosa Ziehau 			info->ifpi_tx[idx].serializer = &tdata->tx_serialize;
4070d84018e9SSepherosa Ziehau 			ifsq_set_cpuid(tdata->ifsq, idx);
4071d84018e9SSepherosa Ziehau 		}
4072b3a7093fSSepherosa Ziehau 
407309f49d52SSepherosa Ziehau 		off = sc->rx_npoll_off;
4074b3a7093fSSepherosa Ziehau 		for (i = 0; i < sc->rx_ring_cnt; ++i) {
407509f49d52SSepherosa Ziehau 			struct emx_rxdata *rdata = &sc->rx_data[i];
407609f49d52SSepherosa Ziehau 			int idx = i + off;
407709f49d52SSepherosa Ziehau 
407809f49d52SSepherosa Ziehau 			KKASSERT(idx < ncpus2);
407909f49d52SSepherosa Ziehau 			info->ifpi_rx[idx].poll_func = emx_npoll_rx;
408009f49d52SSepherosa Ziehau 			info->ifpi_rx[idx].arg = rdata;
408109f49d52SSepherosa Ziehau 			info->ifpi_rx[idx].serializer = &rdata->rx_serialize;
4082b3a7093fSSepherosa Ziehau 		}
4083b3a7093fSSepherosa Ziehau 
4084d84018e9SSepherosa Ziehau 		if (ifp->if_flags & IFF_RUNNING) {
4085d84018e9SSepherosa Ziehau 			if (txr_cnt == sc->tx_ring_inuse)
4086b3a7093fSSepherosa Ziehau 				emx_disable_intr(sc);
4087d84018e9SSepherosa Ziehau 			else
4088d84018e9SSepherosa Ziehau 				emx_init(sc);
4089d84018e9SSepherosa Ziehau 		}
4090f7be129cSSepherosa Ziehau 	} else {
4091d84018e9SSepherosa Ziehau 		for (i = 0; i < sc->tx_ring_cnt; ++i) {
4092d84018e9SSepherosa Ziehau 			struct emx_txdata *tdata = &sc->tx_data[i];
4093d84018e9SSepherosa Ziehau 
4094d84018e9SSepherosa Ziehau 			ifsq_set_cpuid(tdata->ifsq,
4095d84018e9SSepherosa Ziehau 			    rman_get_cpuid(sc->intr_res));
4096d84018e9SSepherosa Ziehau 		}
4097d84018e9SSepherosa Ziehau 
4098d84018e9SSepherosa Ziehau 		if (ifp->if_flags & IFF_RUNNING) {
4099d84018e9SSepherosa Ziehau 			txr_cnt = emx_get_txring_inuse(sc, FALSE);
4100d84018e9SSepherosa Ziehau 			if (txr_cnt == sc->tx_ring_inuse)
4101b3a7093fSSepherosa Ziehau 				emx_enable_intr(sc);
4102d84018e9SSepherosa Ziehau 			else
4103d84018e9SSepherosa Ziehau 				emx_init(sc);
4104d84018e9SSepherosa Ziehau 		}
4105b3a7093fSSepherosa Ziehau 	}
4106b3a7093fSSepherosa Ziehau }
4107b3a7093fSSepherosa Ziehau 
4108b3a7093fSSepherosa Ziehau #endif	/* IFPOLL_ENABLE */
41092d0e5700SSepherosa Ziehau 
41102d0e5700SSepherosa Ziehau static void
41112d0e5700SSepherosa Ziehau emx_set_itr(struct emx_softc *sc, uint32_t itr)
41122d0e5700SSepherosa Ziehau {
41132d0e5700SSepherosa Ziehau 	E1000_WRITE_REG(&sc->hw, E1000_ITR, itr);
41142d0e5700SSepherosa Ziehau 	if (sc->hw.mac.type == e1000_82574) {
41152d0e5700SSepherosa Ziehau 		int i;
41162d0e5700SSepherosa Ziehau 
41172d0e5700SSepherosa Ziehau 		/*
41182d0e5700SSepherosa Ziehau 		 * When using MSIX interrupts we need to
41192d0e5700SSepherosa Ziehau 		 * throttle using the EITR register
41202d0e5700SSepherosa Ziehau 		 */
41212d0e5700SSepherosa Ziehau 		for (i = 0; i < 4; ++i)
41222d0e5700SSepherosa Ziehau 			E1000_WRITE_REG(&sc->hw, E1000_EITR_82574(i), itr);
41232d0e5700SSepherosa Ziehau 	}
41242d0e5700SSepherosa Ziehau }
41256d5e2922SSepherosa Ziehau 
41266d5e2922SSepherosa Ziehau /*
41276d5e2922SSepherosa Ziehau  * Disable the L0s, 82574L Errata #20
41286d5e2922SSepherosa Ziehau  */
41296d5e2922SSepherosa Ziehau static void
41306d5e2922SSepherosa Ziehau emx_disable_aspm(struct emx_softc *sc)
41316d5e2922SSepherosa Ziehau {
413204eb0cefSSepherosa Ziehau 	uint16_t link_cap, link_ctrl, disable;
41336d5e2922SSepherosa Ziehau 	uint8_t pcie_ptr, reg;
41346d5e2922SSepherosa Ziehau 	device_t dev = sc->dev;
41356d5e2922SSepherosa Ziehau 
41366d5e2922SSepherosa Ziehau 	switch (sc->hw.mac.type) {
413704eb0cefSSepherosa Ziehau 	case e1000_82571:
413804eb0cefSSepherosa Ziehau 	case e1000_82572:
41396d5e2922SSepherosa Ziehau 	case e1000_82573:
414004eb0cefSSepherosa Ziehau 		/*
414104eb0cefSSepherosa Ziehau 		 * 82573 specification update
4142a835687dSSepherosa Ziehau 		 * errata #8 disable L0s
4143a835687dSSepherosa Ziehau 		 * errata #41 disable L1
414404eb0cefSSepherosa Ziehau 		 *
414504eb0cefSSepherosa Ziehau 		 * 82571/82572 specification update
4146a835687dSSepherosa Ziehau 		 # errata #13 disable L1
4147a835687dSSepherosa Ziehau 		 * errata #68 disable L0s
414804eb0cefSSepherosa Ziehau 		 */
414904eb0cefSSepherosa Ziehau 		disable = PCIEM_LNKCTL_ASPM_L0S | PCIEM_LNKCTL_ASPM_L1;
415004eb0cefSSepherosa Ziehau 		break;
415104eb0cefSSepherosa Ziehau 
41526d5e2922SSepherosa Ziehau 	case e1000_82574:
415304eb0cefSSepherosa Ziehau 		/*
4154a835687dSSepherosa Ziehau 		 * 82574 specification update errata #20
415504eb0cefSSepherosa Ziehau 		 *
415604eb0cefSSepherosa Ziehau 		 * There is no need to disable L1
415704eb0cefSSepherosa Ziehau 		 */
415804eb0cefSSepherosa Ziehau 		disable = PCIEM_LNKCTL_ASPM_L0S;
41596d5e2922SSepherosa Ziehau 		break;
41606d5e2922SSepherosa Ziehau 
41616d5e2922SSepherosa Ziehau 	default:
41626d5e2922SSepherosa Ziehau 		return;
41636d5e2922SSepherosa Ziehau 	}
41646d5e2922SSepherosa Ziehau 
41656d5e2922SSepherosa Ziehau 	pcie_ptr = pci_get_pciecap_ptr(dev);
41666d5e2922SSepherosa Ziehau 	if (pcie_ptr == 0)
41676d5e2922SSepherosa Ziehau 		return;
41686d5e2922SSepherosa Ziehau 
41696d5e2922SSepherosa Ziehau 	link_cap = pci_read_config(dev, pcie_ptr + PCIER_LINKCAP, 2);
41706d5e2922SSepherosa Ziehau 	if ((link_cap & PCIEM_LNKCAP_ASPM_MASK) == 0)
41716d5e2922SSepherosa Ziehau 		return;
41726d5e2922SSepherosa Ziehau 
41736d5e2922SSepherosa Ziehau 	if (bootverbose)
417404eb0cefSSepherosa Ziehau 		if_printf(&sc->arpcom.ac_if, "disable ASPM %#02x\n", disable);
41756d5e2922SSepherosa Ziehau 
41766d5e2922SSepherosa Ziehau 	reg = pcie_ptr + PCIER_LINKCTRL;
41776d5e2922SSepherosa Ziehau 	link_ctrl = pci_read_config(dev, reg, 2);
417804eb0cefSSepherosa Ziehau 	link_ctrl &= ~disable;
41796d5e2922SSepherosa Ziehau 	pci_write_config(dev, reg, link_ctrl, 2);
41806d5e2922SSepherosa Ziehau }
41813eb0ea09SSepherosa Ziehau 
41823eb0ea09SSepherosa Ziehau static int
4183ec1c60bbSSepherosa Ziehau emx_tso_pullup(struct emx_txdata *tdata, struct mbuf **mp)
41843eb0ea09SSepherosa Ziehau {
41853eb0ea09SSepherosa Ziehau 	int iphlen, hoff, thoff, ex = 0;
41863eb0ea09SSepherosa Ziehau 	struct mbuf *m;
418781317a8fSSepherosa Ziehau 	struct ip *ip;
41883eb0ea09SSepherosa Ziehau 
41893eb0ea09SSepherosa Ziehau 	m = *mp;
41903eb0ea09SSepherosa Ziehau 	KASSERT(M_WRITABLE(m), ("TSO mbuf not writable"));
41913eb0ea09SSepherosa Ziehau 
41923eb0ea09SSepherosa Ziehau 	iphlen = m->m_pkthdr.csum_iphlen;
41933eb0ea09SSepherosa Ziehau 	thoff = m->m_pkthdr.csum_thlen;
41943eb0ea09SSepherosa Ziehau 	hoff = m->m_pkthdr.csum_lhlen;
41953eb0ea09SSepherosa Ziehau 
41963eb0ea09SSepherosa Ziehau 	KASSERT(iphlen > 0, ("invalid ip hlen"));
41973eb0ea09SSepherosa Ziehau 	KASSERT(thoff > 0, ("invalid tcp hlen"));
41983eb0ea09SSepherosa Ziehau 	KASSERT(hoff > 0, ("invalid ether hlen"));
41993eb0ea09SSepherosa Ziehau 
4200d84018e9SSepherosa Ziehau 	if (tdata->tx_flags & EMX_TXFLAG_TSO_PULLEX)
42013eb0ea09SSepherosa Ziehau 		ex = 4;
42023eb0ea09SSepherosa Ziehau 
42033eb0ea09SSepherosa Ziehau 	if (m->m_len < hoff + iphlen + thoff + ex) {
42043eb0ea09SSepherosa Ziehau 		m = m_pullup(m, hoff + iphlen + thoff + ex);
42053eb0ea09SSepherosa Ziehau 		if (m == NULL) {
42063eb0ea09SSepherosa Ziehau 			*mp = NULL;
42073eb0ea09SSepherosa Ziehau 			return ENOBUFS;
42083eb0ea09SSepherosa Ziehau 		}
42093eb0ea09SSepherosa Ziehau 		*mp = m;
42103eb0ea09SSepherosa Ziehau 	}
421181317a8fSSepherosa Ziehau 	ip = mtodoff(m, struct ip *, hoff);
421281317a8fSSepherosa Ziehau 	ip->ip_len = 0;
421381317a8fSSepherosa Ziehau 
42143eb0ea09SSepherosa Ziehau 	return 0;
42153eb0ea09SSepherosa Ziehau }
42163eb0ea09SSepherosa Ziehau 
42173eb0ea09SSepherosa Ziehau static int
4218ec1c60bbSSepherosa Ziehau emx_tso_setup(struct emx_txdata *tdata, struct mbuf *mp,
42193eb0ea09SSepherosa Ziehau     uint32_t *txd_upper, uint32_t *txd_lower)
42203eb0ea09SSepherosa Ziehau {
42213eb0ea09SSepherosa Ziehau 	struct e1000_context_desc *TXD;
42223eb0ea09SSepherosa Ziehau 	int hoff, iphlen, thoff, hlen;
42233eb0ea09SSepherosa Ziehau 	int mss, pktlen, curr_txd;
42243eb0ea09SSepherosa Ziehau 
42250c0e1638SSepherosa Ziehau #ifdef EMX_TSO_DEBUG
4226ec1c60bbSSepherosa Ziehau 	tdata->tso_segments++;
42270c0e1638SSepherosa Ziehau #endif
42280c0e1638SSepherosa Ziehau 
42293eb0ea09SSepherosa Ziehau 	iphlen = mp->m_pkthdr.csum_iphlen;
42303eb0ea09SSepherosa Ziehau 	thoff = mp->m_pkthdr.csum_thlen;
42313eb0ea09SSepherosa Ziehau 	hoff = mp->m_pkthdr.csum_lhlen;
42323eb0ea09SSepherosa Ziehau 	mss = mp->m_pkthdr.tso_segsz;
42333eb0ea09SSepherosa Ziehau 	pktlen = mp->m_pkthdr.len;
42343eb0ea09SSepherosa Ziehau 
4235d84018e9SSepherosa Ziehau 	if ((tdata->tx_flags & EMX_TXFLAG_FORCECTX) == 0 &&
4236d84018e9SSepherosa Ziehau 	    tdata->csum_flags == CSUM_TSO &&
4237ec1c60bbSSepherosa Ziehau 	    tdata->csum_iphlen == iphlen &&
4238ec1c60bbSSepherosa Ziehau 	    tdata->csum_lhlen == hoff &&
4239ec1c60bbSSepherosa Ziehau 	    tdata->csum_thlen == thoff &&
4240ec1c60bbSSepherosa Ziehau 	    tdata->csum_mss == mss &&
4241ec1c60bbSSepherosa Ziehau 	    tdata->csum_pktlen == pktlen) {
4242ec1c60bbSSepherosa Ziehau 		*txd_upper = tdata->csum_txd_upper;
4243ec1c60bbSSepherosa Ziehau 		*txd_lower = tdata->csum_txd_lower;
42440c0e1638SSepherosa Ziehau #ifdef EMX_TSO_DEBUG
4245ec1c60bbSSepherosa Ziehau 		tdata->tso_ctx_reused++;
42460c0e1638SSepherosa Ziehau #endif
42473eb0ea09SSepherosa Ziehau 		return 0;
42483eb0ea09SSepherosa Ziehau 	}
42493eb0ea09SSepherosa Ziehau 	hlen = hoff + iphlen + thoff;
42503eb0ea09SSepherosa Ziehau 
42513eb0ea09SSepherosa Ziehau 	/*
42523eb0ea09SSepherosa Ziehau 	 * Setup a new TSO context.
42533eb0ea09SSepherosa Ziehau 	 */
42543eb0ea09SSepherosa Ziehau 
4255ec1c60bbSSepherosa Ziehau 	curr_txd = tdata->next_avail_tx_desc;
4256ec1c60bbSSepherosa Ziehau 	TXD = (struct e1000_context_desc *)&tdata->tx_desc_base[curr_txd];
42573eb0ea09SSepherosa Ziehau 
42583eb0ea09SSepherosa Ziehau 	*txd_lower = E1000_TXD_CMD_DEXT |	/* Extended descr type */
42593eb0ea09SSepherosa Ziehau 		     E1000_TXD_DTYP_D |		/* Data descr type */
42603eb0ea09SSepherosa Ziehau 		     E1000_TXD_CMD_TSE;		/* Do TSE on this packet */
42613eb0ea09SSepherosa Ziehau 
42623eb0ea09SSepherosa Ziehau 	/* IP and/or TCP header checksum calculation and insertion. */
42633eb0ea09SSepherosa Ziehau 	*txd_upper = (E1000_TXD_POPTS_IXSM | E1000_TXD_POPTS_TXSM) << 8;
42643eb0ea09SSepherosa Ziehau 
42653eb0ea09SSepherosa Ziehau 	/*
42663eb0ea09SSepherosa Ziehau 	 * Start offset for header checksum calculation.
42673eb0ea09SSepherosa Ziehau 	 * End offset for header checksum calculation.
42683eb0ea09SSepherosa Ziehau 	 * Offset of place put the checksum.
42693eb0ea09SSepherosa Ziehau 	 */
42703eb0ea09SSepherosa Ziehau 	TXD->lower_setup.ip_fields.ipcss = hoff;
42713eb0ea09SSepherosa Ziehau 	TXD->lower_setup.ip_fields.ipcse = htole16(hoff + iphlen - 1);
42723eb0ea09SSepherosa Ziehau 	TXD->lower_setup.ip_fields.ipcso = hoff + offsetof(struct ip, ip_sum);
42733eb0ea09SSepherosa Ziehau 
42743eb0ea09SSepherosa Ziehau 	/*
42753eb0ea09SSepherosa Ziehau 	 * Start offset for payload checksum calculation.
42763eb0ea09SSepherosa Ziehau 	 * End offset for payload checksum calculation.
42773eb0ea09SSepherosa Ziehau 	 * Offset of place to put the checksum.
42783eb0ea09SSepherosa Ziehau 	 */
42793eb0ea09SSepherosa Ziehau 	TXD->upper_setup.tcp_fields.tucss = hoff + iphlen;
42803eb0ea09SSepherosa Ziehau 	TXD->upper_setup.tcp_fields.tucse = 0;
42813eb0ea09SSepherosa Ziehau 	TXD->upper_setup.tcp_fields.tucso =
42823eb0ea09SSepherosa Ziehau 	    hoff + iphlen + offsetof(struct tcphdr, th_sum);
42833eb0ea09SSepherosa Ziehau 
42843eb0ea09SSepherosa Ziehau 	/*
42853eb0ea09SSepherosa Ziehau 	 * Payload size per packet w/o any headers.
42863eb0ea09SSepherosa Ziehau 	 * Length of all headers up to payload.
42873eb0ea09SSepherosa Ziehau 	 */
42883eb0ea09SSepherosa Ziehau 	TXD->tcp_seg_setup.fields.mss = htole16(mss);
42893eb0ea09SSepherosa Ziehau 	TXD->tcp_seg_setup.fields.hdr_len = hlen;
42903eb0ea09SSepherosa Ziehau 	TXD->cmd_and_length = htole32(E1000_TXD_CMD_IFCS |
42913eb0ea09SSepherosa Ziehau 				E1000_TXD_CMD_DEXT |	/* Extended descr */
42923eb0ea09SSepherosa Ziehau 				E1000_TXD_CMD_TSE |	/* TSE context */
42933eb0ea09SSepherosa Ziehau 				E1000_TXD_CMD_IP |	/* Do IP csum */
42943eb0ea09SSepherosa Ziehau 				E1000_TXD_CMD_TCP |	/* Do TCP checksum */
42953eb0ea09SSepherosa Ziehau 				(pktlen - hlen));	/* Total len */
42963eb0ea09SSepherosa Ziehau 
42973eb0ea09SSepherosa Ziehau 	/* Save the information for this TSO context */
4298ec1c60bbSSepherosa Ziehau 	tdata->csum_flags = CSUM_TSO;
4299ec1c60bbSSepherosa Ziehau 	tdata->csum_lhlen = hoff;
4300ec1c60bbSSepherosa Ziehau 	tdata->csum_iphlen = iphlen;
4301ec1c60bbSSepherosa Ziehau 	tdata->csum_thlen = thoff;
4302ec1c60bbSSepherosa Ziehau 	tdata->csum_mss = mss;
4303ec1c60bbSSepherosa Ziehau 	tdata->csum_pktlen = pktlen;
4304ec1c60bbSSepherosa Ziehau 	tdata->csum_txd_upper = *txd_upper;
4305ec1c60bbSSepherosa Ziehau 	tdata->csum_txd_lower = *txd_lower;
43063eb0ea09SSepherosa Ziehau 
4307ec1c60bbSSepherosa Ziehau 	if (++curr_txd == tdata->num_tx_desc)
43083eb0ea09SSepherosa Ziehau 		curr_txd = 0;
43093eb0ea09SSepherosa Ziehau 
4310ec1c60bbSSepherosa Ziehau 	KKASSERT(tdata->num_tx_desc_avail > 0);
4311ec1c60bbSSepherosa Ziehau 	tdata->num_tx_desc_avail--;
43123eb0ea09SSepherosa Ziehau 
4313ec1c60bbSSepherosa Ziehau 	tdata->next_avail_tx_desc = curr_txd;
43143eb0ea09SSepherosa Ziehau 	return 1;
43153eb0ea09SSepherosa Ziehau }
4316d84018e9SSepherosa Ziehau 
4317d84018e9SSepherosa Ziehau static int
4318d84018e9SSepherosa Ziehau emx_get_txring_inuse(const struct emx_softc *sc, boolean_t polling)
4319d84018e9SSepherosa Ziehau {
4320d84018e9SSepherosa Ziehau 	if (polling)
4321d84018e9SSepherosa Ziehau 		return sc->tx_ring_cnt;
4322d84018e9SSepherosa Ziehau 	else
4323d84018e9SSepherosa Ziehau 		return 1;
4324d84018e9SSepherosa Ziehau }
4325