15330213cSSepherosa Ziehau /* 25330213cSSepherosa Ziehau * Copyright (c) 2004 Joerg Sonnenberger <joerg@bec.de>. All rights reserved. 35330213cSSepherosa Ziehau * 45330213cSSepherosa Ziehau * Copyright (c) 2001-2008, Intel Corporation 55330213cSSepherosa Ziehau * All rights reserved. 65330213cSSepherosa Ziehau * 75330213cSSepherosa Ziehau * Redistribution and use in source and binary forms, with or without 85330213cSSepherosa Ziehau * modification, are permitted provided that the following conditions are met: 95330213cSSepherosa Ziehau * 105330213cSSepherosa Ziehau * 1. Redistributions of source code must retain the above copyright notice, 115330213cSSepherosa Ziehau * this list of conditions and the following disclaimer. 125330213cSSepherosa Ziehau * 135330213cSSepherosa Ziehau * 2. Redistributions in binary form must reproduce the above copyright 145330213cSSepherosa Ziehau * notice, this list of conditions and the following disclaimer in the 155330213cSSepherosa Ziehau * documentation and/or other materials provided with the distribution. 165330213cSSepherosa Ziehau * 175330213cSSepherosa Ziehau * 3. Neither the name of the Intel Corporation nor the names of its 185330213cSSepherosa Ziehau * contributors may be used to endorse or promote products derived from 195330213cSSepherosa Ziehau * this software without specific prior written permission. 205330213cSSepherosa Ziehau * 215330213cSSepherosa Ziehau * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 225330213cSSepherosa Ziehau * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 235330213cSSepherosa Ziehau * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 245330213cSSepherosa Ziehau * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE 255330213cSSepherosa Ziehau * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 265330213cSSepherosa Ziehau * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 275330213cSSepherosa Ziehau * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 285330213cSSepherosa Ziehau * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 295330213cSSepherosa Ziehau * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 305330213cSSepherosa Ziehau * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 315330213cSSepherosa Ziehau * POSSIBILITY OF SUCH DAMAGE. 325330213cSSepherosa Ziehau * 335330213cSSepherosa Ziehau * 345330213cSSepherosa Ziehau * Copyright (c) 2005 The DragonFly Project. All rights reserved. 355330213cSSepherosa Ziehau * 365330213cSSepherosa Ziehau * This code is derived from software contributed to The DragonFly Project 375330213cSSepherosa Ziehau * by Matthew Dillon <dillon@backplane.com> 385330213cSSepherosa Ziehau * 395330213cSSepherosa Ziehau * Redistribution and use in source and binary forms, with or without 405330213cSSepherosa Ziehau * modification, are permitted provided that the following conditions 415330213cSSepherosa Ziehau * are met: 425330213cSSepherosa Ziehau * 435330213cSSepherosa Ziehau * 1. Redistributions of source code must retain the above copyright 445330213cSSepherosa Ziehau * notice, this list of conditions and the following disclaimer. 455330213cSSepherosa Ziehau * 2. Redistributions in binary form must reproduce the above copyright 465330213cSSepherosa Ziehau * notice, this list of conditions and the following disclaimer in 475330213cSSepherosa Ziehau * the documentation and/or other materials provided with the 485330213cSSepherosa Ziehau * distribution. 495330213cSSepherosa Ziehau * 3. Neither the name of The DragonFly Project nor the names of its 505330213cSSepherosa Ziehau * contributors may be used to endorse or promote products derived 515330213cSSepherosa Ziehau * from this software without specific, prior written permission. 525330213cSSepherosa Ziehau * 535330213cSSepherosa Ziehau * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 545330213cSSepherosa Ziehau * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 555330213cSSepherosa Ziehau * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS 565330213cSSepherosa Ziehau * FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE 575330213cSSepherosa Ziehau * COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, 585330213cSSepherosa Ziehau * INCIDENTAL, SPECIAL, EXEMPLARY OR CONSEQUENTIAL DAMAGES (INCLUDING, 595330213cSSepherosa Ziehau * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 605330213cSSepherosa Ziehau * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED 615330213cSSepherosa Ziehau * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, 625330213cSSepherosa Ziehau * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT 635330213cSSepherosa Ziehau * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 645330213cSSepherosa Ziehau * SUCH DAMAGE. 655330213cSSepherosa Ziehau */ 665330213cSSepherosa Ziehau 67b3a7093fSSepherosa Ziehau #include "opt_ifpoll.h" 688434a83bSSepherosa Ziehau #include "opt_rss.h" 69e6cde6e6SSepherosa Ziehau #include "opt_emx.h" 705330213cSSepherosa Ziehau 715330213cSSepherosa Ziehau #include <sys/param.h> 725330213cSSepherosa Ziehau #include <sys/bus.h> 735330213cSSepherosa Ziehau #include <sys/endian.h> 745330213cSSepherosa Ziehau #include <sys/interrupt.h> 755330213cSSepherosa Ziehau #include <sys/kernel.h> 765330213cSSepherosa Ziehau #include <sys/ktr.h> 775330213cSSepherosa Ziehau #include <sys/malloc.h> 785330213cSSepherosa Ziehau #include <sys/mbuf.h> 795330213cSSepherosa Ziehau #include <sys/proc.h> 805330213cSSepherosa Ziehau #include <sys/rman.h> 815330213cSSepherosa Ziehau #include <sys/serialize.h> 82bc197380SSepherosa Ziehau #include <sys/serialize2.h> 835330213cSSepherosa Ziehau #include <sys/socket.h> 845330213cSSepherosa Ziehau #include <sys/sockio.h> 855330213cSSepherosa Ziehau #include <sys/sysctl.h> 865330213cSSepherosa Ziehau #include <sys/systm.h> 875330213cSSepherosa Ziehau 885330213cSSepherosa Ziehau #include <net/bpf.h> 895330213cSSepherosa Ziehau #include <net/ethernet.h> 905330213cSSepherosa Ziehau #include <net/if.h> 915330213cSSepherosa Ziehau #include <net/if_arp.h> 925330213cSSepherosa Ziehau #include <net/if_dl.h> 935330213cSSepherosa Ziehau #include <net/if_media.h> 945330213cSSepherosa Ziehau #include <net/ifq_var.h> 9589d8e73dSSepherosa Ziehau #include <net/toeplitz.h> 969cc86e17SSepherosa Ziehau #include <net/toeplitz2.h> 975330213cSSepherosa Ziehau #include <net/vlan/if_vlan_var.h> 985330213cSSepherosa Ziehau #include <net/vlan/if_vlan_ether.h> 99b3a7093fSSepherosa Ziehau #include <net/if_poll.h> 1005330213cSSepherosa Ziehau 1015330213cSSepherosa Ziehau #include <netinet/in_systm.h> 1025330213cSSepherosa Ziehau #include <netinet/in.h> 1035330213cSSepherosa Ziehau #include <netinet/ip.h> 1045330213cSSepherosa Ziehau #include <netinet/tcp.h> 1055330213cSSepherosa Ziehau #include <netinet/udp.h> 1065330213cSSepherosa Ziehau 1075330213cSSepherosa Ziehau #include <bus/pci/pcivar.h> 1085330213cSSepherosa Ziehau #include <bus/pci/pcireg.h> 1095330213cSSepherosa Ziehau 1105330213cSSepherosa Ziehau #include <dev/netif/ig_hal/e1000_api.h> 1115330213cSSepherosa Ziehau #include <dev/netif/ig_hal/e1000_82571.h> 1125330213cSSepherosa Ziehau #include <dev/netif/emx/if_emx.h> 1135330213cSSepherosa Ziehau 1143f939c23SSepherosa Ziehau #ifdef EMX_RSS_DEBUG 1153f939c23SSepherosa Ziehau #define EMX_RSS_DPRINTF(sc, lvl, fmt, ...) \ 1163f939c23SSepherosa Ziehau do { \ 11789d8e73dSSepherosa Ziehau if (sc->rss_debug >= lvl) \ 1183f939c23SSepherosa Ziehau if_printf(&sc->arpcom.ac_if, fmt, __VA_ARGS__); \ 1193f939c23SSepherosa Ziehau } while (0) 1203f939c23SSepherosa Ziehau #else /* !EMX_RSS_DEBUG */ 1213f939c23SSepherosa Ziehau #define EMX_RSS_DPRINTF(sc, lvl, fmt, ...) ((void)0) 1223f939c23SSepherosa Ziehau #endif /* EMX_RSS_DEBUG */ 1233f939c23SSepherosa Ziehau 1245330213cSSepherosa Ziehau #define EMX_NAME "Intel(R) PRO/1000 " 1255330213cSSepherosa Ziehau 1265330213cSSepherosa Ziehau #define EMX_DEVICE(id) \ 1275330213cSSepherosa Ziehau { EMX_VENDOR_ID, E1000_DEV_ID_##id, EMX_NAME #id } 1285330213cSSepherosa Ziehau #define EMX_DEVICE_NULL { 0, 0, NULL } 1295330213cSSepherosa Ziehau 1305330213cSSepherosa Ziehau static const struct emx_device { 1315330213cSSepherosa Ziehau uint16_t vid; 1325330213cSSepherosa Ziehau uint16_t did; 1335330213cSSepherosa Ziehau const char *desc; 1345330213cSSepherosa Ziehau } emx_devices[] = { 1355330213cSSepherosa Ziehau EMX_DEVICE(82571EB_COPPER), 1365330213cSSepherosa Ziehau EMX_DEVICE(82571EB_FIBER), 1375330213cSSepherosa Ziehau EMX_DEVICE(82571EB_SERDES), 1385330213cSSepherosa Ziehau EMX_DEVICE(82571EB_SERDES_DUAL), 1395330213cSSepherosa Ziehau EMX_DEVICE(82571EB_SERDES_QUAD), 1405330213cSSepherosa Ziehau EMX_DEVICE(82571EB_QUAD_COPPER), 14175a5634eSSepherosa Ziehau EMX_DEVICE(82571EB_QUAD_COPPER_BP), 1425330213cSSepherosa Ziehau EMX_DEVICE(82571EB_QUAD_COPPER_LP), 1435330213cSSepherosa Ziehau EMX_DEVICE(82571EB_QUAD_FIBER), 1445330213cSSepherosa Ziehau EMX_DEVICE(82571PT_QUAD_COPPER), 1455330213cSSepherosa Ziehau 1465330213cSSepherosa Ziehau EMX_DEVICE(82572EI_COPPER), 1475330213cSSepherosa Ziehau EMX_DEVICE(82572EI_FIBER), 1485330213cSSepherosa Ziehau EMX_DEVICE(82572EI_SERDES), 1495330213cSSepherosa Ziehau EMX_DEVICE(82572EI), 1505330213cSSepherosa Ziehau 1515330213cSSepherosa Ziehau EMX_DEVICE(82573E), 1525330213cSSepherosa Ziehau EMX_DEVICE(82573E_IAMT), 1535330213cSSepherosa Ziehau EMX_DEVICE(82573L), 1545330213cSSepherosa Ziehau 1555330213cSSepherosa Ziehau EMX_DEVICE(80003ES2LAN_COPPER_SPT), 1565330213cSSepherosa Ziehau EMX_DEVICE(80003ES2LAN_SERDES_SPT), 1575330213cSSepherosa Ziehau EMX_DEVICE(80003ES2LAN_COPPER_DPT), 1585330213cSSepherosa Ziehau EMX_DEVICE(80003ES2LAN_SERDES_DPT), 1595330213cSSepherosa Ziehau 1605330213cSSepherosa Ziehau EMX_DEVICE(82574L), 1615330213cSSepherosa Ziehau 1625330213cSSepherosa Ziehau /* required last entry */ 1635330213cSSepherosa Ziehau EMX_DEVICE_NULL 1645330213cSSepherosa Ziehau }; 1655330213cSSepherosa Ziehau 1665330213cSSepherosa Ziehau static int emx_probe(device_t); 1675330213cSSepherosa Ziehau static int emx_attach(device_t); 1685330213cSSepherosa Ziehau static int emx_detach(device_t); 1695330213cSSepherosa Ziehau static int emx_shutdown(device_t); 1705330213cSSepherosa Ziehau static int emx_suspend(device_t); 1715330213cSSepherosa Ziehau static int emx_resume(device_t); 1725330213cSSepherosa Ziehau 1735330213cSSepherosa Ziehau static void emx_init(void *); 1745330213cSSepherosa Ziehau static void emx_stop(struct emx_softc *); 1755330213cSSepherosa Ziehau static int emx_ioctl(struct ifnet *, u_long, caddr_t, struct ucred *); 1765330213cSSepherosa Ziehau static void emx_start(struct ifnet *); 177b3a7093fSSepherosa Ziehau #ifdef IFPOLL_ENABLE 178b3a7093fSSepherosa Ziehau static void emx_qpoll(struct ifnet *, struct ifpoll_info *); 1795330213cSSepherosa Ziehau #endif 1805330213cSSepherosa Ziehau static void emx_watchdog(struct ifnet *); 1815330213cSSepherosa Ziehau static void emx_media_status(struct ifnet *, struct ifmediareq *); 1825330213cSSepherosa Ziehau static int emx_media_change(struct ifnet *); 1835330213cSSepherosa Ziehau static void emx_timer(void *); 1846d435846SSepherosa Ziehau static void emx_serialize(struct ifnet *, enum ifnet_serialize); 1856d435846SSepherosa Ziehau static void emx_deserialize(struct ifnet *, enum ifnet_serialize); 1866d435846SSepherosa Ziehau static int emx_tryserialize(struct ifnet *, enum ifnet_serialize); 1872c9effcfSSepherosa Ziehau #ifdef INVARIANTS 1882c9effcfSSepherosa Ziehau static void emx_serialize_assert(struct ifnet *, enum ifnet_serialize, 1892c9effcfSSepherosa Ziehau boolean_t); 1902c9effcfSSepherosa Ziehau #endif 1915330213cSSepherosa Ziehau 1925330213cSSepherosa Ziehau static void emx_intr(void *); 193c39e3a1fSSepherosa Ziehau static void emx_rxeof(struct emx_softc *, int, int); 1945330213cSSepherosa Ziehau static void emx_txeof(struct emx_softc *); 1955330213cSSepherosa Ziehau static void emx_tx_collect(struct emx_softc *); 1965330213cSSepherosa Ziehau static void emx_tx_purge(struct emx_softc *); 1975330213cSSepherosa Ziehau static void emx_enable_intr(struct emx_softc *); 1985330213cSSepherosa Ziehau static void emx_disable_intr(struct emx_softc *); 1995330213cSSepherosa Ziehau 200071699f8SSepherosa Ziehau static int emx_dma_alloc(struct emx_softc *); 201071699f8SSepherosa Ziehau static void emx_dma_free(struct emx_softc *); 2025330213cSSepherosa Ziehau static void emx_init_tx_ring(struct emx_softc *); 203c39e3a1fSSepherosa Ziehau static int emx_init_rx_ring(struct emx_softc *, struct emx_rxdata *); 204c39e3a1fSSepherosa Ziehau static void emx_free_rx_ring(struct emx_softc *, struct emx_rxdata *); 2055330213cSSepherosa Ziehau static int emx_create_tx_ring(struct emx_softc *); 206c39e3a1fSSepherosa Ziehau static int emx_create_rx_ring(struct emx_softc *, struct emx_rxdata *); 2075330213cSSepherosa Ziehau static void emx_destroy_tx_ring(struct emx_softc *, int); 208c39e3a1fSSepherosa Ziehau static void emx_destroy_rx_ring(struct emx_softc *, 209c39e3a1fSSepherosa Ziehau struct emx_rxdata *, int); 210c39e3a1fSSepherosa Ziehau static int emx_newbuf(struct emx_softc *, struct emx_rxdata *, int, int); 2115330213cSSepherosa Ziehau static int emx_encap(struct emx_softc *, struct mbuf **); 2125330213cSSepherosa Ziehau static int emx_txcsum_pullup(struct emx_softc *, struct mbuf **); 2135330213cSSepherosa Ziehau static int emx_txcsum(struct emx_softc *, struct mbuf *, 2145330213cSSepherosa Ziehau uint32_t *, uint32_t *); 2155330213cSSepherosa Ziehau 2165330213cSSepherosa Ziehau static int emx_is_valid_eaddr(const uint8_t *); 2175330213cSSepherosa Ziehau static int emx_hw_init(struct emx_softc *); 2185330213cSSepherosa Ziehau static void emx_setup_ifp(struct emx_softc *); 2195330213cSSepherosa Ziehau static void emx_init_tx_unit(struct emx_softc *); 2205330213cSSepherosa Ziehau static void emx_init_rx_unit(struct emx_softc *); 2215330213cSSepherosa Ziehau static void emx_update_stats(struct emx_softc *); 2225330213cSSepherosa Ziehau static void emx_set_promisc(struct emx_softc *); 2235330213cSSepherosa Ziehau static void emx_disable_promisc(struct emx_softc *); 2245330213cSSepherosa Ziehau static void emx_set_multi(struct emx_softc *); 2255330213cSSepherosa Ziehau static void emx_update_link_status(struct emx_softc *); 2265330213cSSepherosa Ziehau static void emx_smartspeed(struct emx_softc *); 2275330213cSSepherosa Ziehau 2285330213cSSepherosa Ziehau static void emx_print_debug_info(struct emx_softc *); 2295330213cSSepherosa Ziehau static void emx_print_nvm_info(struct emx_softc *); 2305330213cSSepherosa Ziehau static void emx_print_hw_stats(struct emx_softc *); 2315330213cSSepherosa Ziehau 2325330213cSSepherosa Ziehau static int emx_sysctl_stats(SYSCTL_HANDLER_ARGS); 2335330213cSSepherosa Ziehau static int emx_sysctl_debug_info(SYSCTL_HANDLER_ARGS); 2345330213cSSepherosa Ziehau static int emx_sysctl_int_throttle(SYSCTL_HANDLER_ARGS); 2355330213cSSepherosa Ziehau static int emx_sysctl_int_tx_nsegs(SYSCTL_HANDLER_ARGS); 2365330213cSSepherosa Ziehau static void emx_add_sysctl(struct emx_softc *); 2375330213cSSepherosa Ziehau 238bca7c435SSepherosa Ziehau static void emx_serialize_skipmain(struct emx_softc *); 239bca7c435SSepherosa Ziehau static void emx_deserialize_skipmain(struct emx_softc *); 240bca7c435SSepherosa Ziehau 2415330213cSSepherosa Ziehau /* Management and WOL Support */ 2425330213cSSepherosa Ziehau static void emx_get_mgmt(struct emx_softc *); 2435330213cSSepherosa Ziehau static void emx_rel_mgmt(struct emx_softc *); 2445330213cSSepherosa Ziehau static void emx_get_hw_control(struct emx_softc *); 2455330213cSSepherosa Ziehau static void emx_rel_hw_control(struct emx_softc *); 2465330213cSSepherosa Ziehau static void emx_enable_wol(device_t); 2475330213cSSepherosa Ziehau 2485330213cSSepherosa Ziehau static device_method_t emx_methods[] = { 2495330213cSSepherosa Ziehau /* Device interface */ 2505330213cSSepherosa Ziehau DEVMETHOD(device_probe, emx_probe), 2515330213cSSepherosa Ziehau DEVMETHOD(device_attach, emx_attach), 2525330213cSSepherosa Ziehau DEVMETHOD(device_detach, emx_detach), 2535330213cSSepherosa Ziehau DEVMETHOD(device_shutdown, emx_shutdown), 2545330213cSSepherosa Ziehau DEVMETHOD(device_suspend, emx_suspend), 2555330213cSSepherosa Ziehau DEVMETHOD(device_resume, emx_resume), 2565330213cSSepherosa Ziehau { 0, 0 } 2575330213cSSepherosa Ziehau }; 2585330213cSSepherosa Ziehau 2595330213cSSepherosa Ziehau static driver_t emx_driver = { 2605330213cSSepherosa Ziehau "emx", 2615330213cSSepherosa Ziehau emx_methods, 2625330213cSSepherosa Ziehau sizeof(struct emx_softc), 2635330213cSSepherosa Ziehau }; 2645330213cSSepherosa Ziehau 2655330213cSSepherosa Ziehau static devclass_t emx_devclass; 2665330213cSSepherosa Ziehau 2675330213cSSepherosa Ziehau DECLARE_DUMMY_MODULE(if_emx); 2685330213cSSepherosa Ziehau MODULE_DEPEND(emx, ig_hal, 1, 1, 1); 2695330213cSSepherosa Ziehau DRIVER_MODULE(if_emx, pci, emx_driver, emx_devclass, 0, 0); 2705330213cSSepherosa Ziehau 2715330213cSSepherosa Ziehau /* 2725330213cSSepherosa Ziehau * Tunables 2735330213cSSepherosa Ziehau */ 2745330213cSSepherosa Ziehau static int emx_int_throttle_ceil = EMX_DEFAULT_ITR; 2755330213cSSepherosa Ziehau static int emx_rxd = EMX_DEFAULT_RXD; 2765330213cSSepherosa Ziehau static int emx_txd = EMX_DEFAULT_TXD; 2775330213cSSepherosa Ziehau static int emx_smart_pwr_down = FALSE; 2785330213cSSepherosa Ziehau 2795330213cSSepherosa Ziehau /* Controls whether promiscuous also shows bad packets */ 2805330213cSSepherosa Ziehau static int emx_debug_sbp = FALSE; 2815330213cSSepherosa Ziehau 2825330213cSSepherosa Ziehau static int emx_82573_workaround = TRUE; 2835330213cSSepherosa Ziehau 2845330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.int_throttle_ceil", &emx_int_throttle_ceil); 2855330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.rxd", &emx_rxd); 2865330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.txd", &emx_txd); 2875330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.smart_pwr_down", &emx_smart_pwr_down); 2885330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.sbp", &emx_debug_sbp); 2895330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.82573_workaround", &emx_82573_workaround); 2905330213cSSepherosa Ziehau 2915330213cSSepherosa Ziehau /* Global used in WOL setup with multiport cards */ 2925330213cSSepherosa Ziehau static int emx_global_quad_port_a = 0; 2935330213cSSepherosa Ziehau 2945330213cSSepherosa Ziehau /* Set this to one to display debug statistics */ 2955330213cSSepherosa Ziehau static int emx_display_debug_stats = 0; 2965330213cSSepherosa Ziehau 2975330213cSSepherosa Ziehau #if !defined(KTR_IF_EMX) 2985330213cSSepherosa Ziehau #define KTR_IF_EMX KTR_ALL 2995330213cSSepherosa Ziehau #endif 3005330213cSSepherosa Ziehau KTR_INFO_MASTER(if_emx); 3015330213cSSepherosa Ziehau KTR_INFO(KTR_IF_EMX, if_emx, intr_beg, 0, "intr begin", 0); 3025330213cSSepherosa Ziehau KTR_INFO(KTR_IF_EMX, if_emx, intr_end, 1, "intr end", 0); 3035330213cSSepherosa Ziehau KTR_INFO(KTR_IF_EMX, if_emx, pkt_receive, 4, "rx packet", 0); 3045330213cSSepherosa Ziehau KTR_INFO(KTR_IF_EMX, if_emx, pkt_txqueue, 5, "tx packet", 0); 3055330213cSSepherosa Ziehau KTR_INFO(KTR_IF_EMX, if_emx, pkt_txclean, 6, "tx clean", 0); 3065330213cSSepherosa Ziehau #define logif(name) KTR_LOG(if_emx_ ## name) 3075330213cSSepherosa Ziehau 308235b9d30SSepherosa Ziehau static __inline void 309235b9d30SSepherosa Ziehau emx_setup_rxdesc(emx_rxdesc_t *rxd, const struct emx_rxbuf *rxbuf) 310235b9d30SSepherosa Ziehau { 311235b9d30SSepherosa Ziehau rxd->rxd_bufaddr = htole64(rxbuf->paddr); 3123f939c23SSepherosa Ziehau /* DD bit must be cleared */ 313235b9d30SSepherosa Ziehau rxd->rxd_staterr = 0; 314235b9d30SSepherosa Ziehau } 315235b9d30SSepherosa Ziehau 316235b9d30SSepherosa Ziehau static __inline void 317235b9d30SSepherosa Ziehau emx_rxcsum(uint32_t staterr, struct mbuf *mp) 318235b9d30SSepherosa Ziehau { 319235b9d30SSepherosa Ziehau /* Ignore Checksum bit is set */ 320235b9d30SSepherosa Ziehau if (staterr & E1000_RXD_STAT_IXSM) 321235b9d30SSepherosa Ziehau return; 322235b9d30SSepherosa Ziehau 323235b9d30SSepherosa Ziehau if ((staterr & (E1000_RXD_STAT_IPCS | E1000_RXDEXT_STATERR_IPE)) == 324235b9d30SSepherosa Ziehau E1000_RXD_STAT_IPCS) 325235b9d30SSepherosa Ziehau mp->m_pkthdr.csum_flags |= CSUM_IP_CHECKED | CSUM_IP_VALID; 326235b9d30SSepherosa Ziehau 327235b9d30SSepherosa Ziehau if ((staterr & (E1000_RXD_STAT_TCPCS | E1000_RXDEXT_STATERR_TCPE)) == 328235b9d30SSepherosa Ziehau E1000_RXD_STAT_TCPCS) { 329235b9d30SSepherosa Ziehau mp->m_pkthdr.csum_flags |= CSUM_DATA_VALID | 330235b9d30SSepherosa Ziehau CSUM_PSEUDO_HDR | 331235b9d30SSepherosa Ziehau CSUM_FRAG_NOT_CHECKED; 332235b9d30SSepherosa Ziehau mp->m_pkthdr.csum_data = htons(0xffff); 333235b9d30SSepherosa Ziehau } 334235b9d30SSepherosa Ziehau } 335235b9d30SSepherosa Ziehau 3369cc86e17SSepherosa Ziehau static __inline struct pktinfo * 3379cc86e17SSepherosa Ziehau emx_rssinfo(struct mbuf *m, struct pktinfo *pi, 3389cc86e17SSepherosa Ziehau uint32_t mrq, uint32_t hash, uint32_t staterr) 3399cc86e17SSepherosa Ziehau { 3409cc86e17SSepherosa Ziehau switch (mrq & EMX_RXDMRQ_RSSTYPE_MASK) { 3419cc86e17SSepherosa Ziehau case EMX_RXDMRQ_IPV4_TCP: 3429cc86e17SSepherosa Ziehau pi->pi_netisr = NETISR_IP; 3439cc86e17SSepherosa Ziehau pi->pi_flags = 0; 3449cc86e17SSepherosa Ziehau pi->pi_l3proto = IPPROTO_TCP; 3459cc86e17SSepherosa Ziehau break; 3469cc86e17SSepherosa Ziehau 3479cc86e17SSepherosa Ziehau case EMX_RXDMRQ_IPV6_TCP: 3489cc86e17SSepherosa Ziehau pi->pi_netisr = NETISR_IPV6; 3499cc86e17SSepherosa Ziehau pi->pi_flags = 0; 3509cc86e17SSepherosa Ziehau pi->pi_l3proto = IPPROTO_TCP; 3519cc86e17SSepherosa Ziehau break; 3529cc86e17SSepherosa Ziehau 3539cc86e17SSepherosa Ziehau case EMX_RXDMRQ_IPV4: 3549cc86e17SSepherosa Ziehau if (staterr & E1000_RXD_STAT_IXSM) 3559cc86e17SSepherosa Ziehau return NULL; 3569cc86e17SSepherosa Ziehau 3579cc86e17SSepherosa Ziehau if ((staterr & 3589cc86e17SSepherosa Ziehau (E1000_RXD_STAT_TCPCS | E1000_RXDEXT_STATERR_TCPE)) == 3599cc86e17SSepherosa Ziehau E1000_RXD_STAT_TCPCS) { 3609cc86e17SSepherosa Ziehau pi->pi_netisr = NETISR_IP; 3619cc86e17SSepherosa Ziehau pi->pi_flags = 0; 3629cc86e17SSepherosa Ziehau pi->pi_l3proto = IPPROTO_UDP; 3639cc86e17SSepherosa Ziehau break; 3649cc86e17SSepherosa Ziehau } 3659cc86e17SSepherosa Ziehau /* FALL THROUGH */ 3669cc86e17SSepherosa Ziehau default: 3679cc86e17SSepherosa Ziehau return NULL; 3689cc86e17SSepherosa Ziehau } 3699cc86e17SSepherosa Ziehau 3709cc86e17SSepherosa Ziehau m->m_flags |= M_HASH; 3719cc86e17SSepherosa Ziehau m->m_pkthdr.hash = toeplitz_hash(hash); 3729cc86e17SSepherosa Ziehau return pi; 3739cc86e17SSepherosa Ziehau } 3749cc86e17SSepherosa Ziehau 3755330213cSSepherosa Ziehau static int 3765330213cSSepherosa Ziehau emx_probe(device_t dev) 3775330213cSSepherosa Ziehau { 3785330213cSSepherosa Ziehau const struct emx_device *d; 3795330213cSSepherosa Ziehau uint16_t vid, did; 3805330213cSSepherosa Ziehau 3815330213cSSepherosa Ziehau vid = pci_get_vendor(dev); 3825330213cSSepherosa Ziehau did = pci_get_device(dev); 3835330213cSSepherosa Ziehau 3845330213cSSepherosa Ziehau for (d = emx_devices; d->desc != NULL; ++d) { 3855330213cSSepherosa Ziehau if (vid == d->vid && did == d->did) { 3865330213cSSepherosa Ziehau device_set_desc(dev, d->desc); 3875330213cSSepherosa Ziehau device_set_async_attach(dev, TRUE); 3885330213cSSepherosa Ziehau return 0; 3895330213cSSepherosa Ziehau } 3905330213cSSepherosa Ziehau } 3915330213cSSepherosa Ziehau return ENXIO; 3925330213cSSepherosa Ziehau } 3935330213cSSepherosa Ziehau 3945330213cSSepherosa Ziehau static int 3955330213cSSepherosa Ziehau emx_attach(device_t dev) 3965330213cSSepherosa Ziehau { 3975330213cSSepherosa Ziehau struct emx_softc *sc = device_get_softc(dev); 3985330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 3996d435846SSepherosa Ziehau int error = 0, i; 4005330213cSSepherosa Ziehau uint16_t eeprom_data, device_id; 4015330213cSSepherosa Ziehau 4026d435846SSepherosa Ziehau lwkt_serialize_init(&sc->main_serialize); 4036d435846SSepherosa Ziehau lwkt_serialize_init(&sc->tx_serialize); 4046d435846SSepherosa Ziehau for (i = 0; i < EMX_NRX_RING; ++i) 4056d435846SSepherosa Ziehau lwkt_serialize_init(&sc->rx_data[i].rx_serialize); 4066d435846SSepherosa Ziehau 4076d435846SSepherosa Ziehau i = 0; 4086d435846SSepherosa Ziehau sc->serializes[i++] = &sc->main_serialize; 4096d435846SSepherosa Ziehau sc->serializes[i++] = &sc->tx_serialize; 4106d435846SSepherosa Ziehau sc->serializes[i++] = &sc->rx_data[0].rx_serialize; 4116d435846SSepherosa Ziehau sc->serializes[i++] = &sc->rx_data[1].rx_serialize; 4126d435846SSepherosa Ziehau KKASSERT(i == EMX_NSERIALIZE); 4136d435846SSepherosa Ziehau 4145330213cSSepherosa Ziehau callout_init(&sc->timer); 4155330213cSSepherosa Ziehau 4165330213cSSepherosa Ziehau sc->dev = sc->osdep.dev = dev; 4175330213cSSepherosa Ziehau 4185330213cSSepherosa Ziehau /* 4195330213cSSepherosa Ziehau * Determine hardware and mac type 4205330213cSSepherosa Ziehau */ 4215330213cSSepherosa Ziehau sc->hw.vendor_id = pci_get_vendor(dev); 4225330213cSSepherosa Ziehau sc->hw.device_id = pci_get_device(dev); 4235330213cSSepherosa Ziehau sc->hw.revision_id = pci_get_revid(dev); 4245330213cSSepherosa Ziehau sc->hw.subsystem_vendor_id = pci_get_subvendor(dev); 4255330213cSSepherosa Ziehau sc->hw.subsystem_device_id = pci_get_subdevice(dev); 4265330213cSSepherosa Ziehau 4275330213cSSepherosa Ziehau if (e1000_set_mac_type(&sc->hw)) 4285330213cSSepherosa Ziehau return ENXIO; 4295330213cSSepherosa Ziehau 4305330213cSSepherosa Ziehau /* Enable bus mastering */ 4315330213cSSepherosa Ziehau pci_enable_busmaster(dev); 4325330213cSSepherosa Ziehau 4335330213cSSepherosa Ziehau /* 4345330213cSSepherosa Ziehau * Allocate IO memory 4355330213cSSepherosa Ziehau */ 4365330213cSSepherosa Ziehau sc->memory_rid = EMX_BAR_MEM; 4375330213cSSepherosa Ziehau sc->memory = bus_alloc_resource_any(dev, SYS_RES_MEMORY, 4385330213cSSepherosa Ziehau &sc->memory_rid, RF_ACTIVE); 4395330213cSSepherosa Ziehau if (sc->memory == NULL) { 4405330213cSSepherosa Ziehau device_printf(dev, "Unable to allocate bus resource: memory\n"); 4415330213cSSepherosa Ziehau error = ENXIO; 4425330213cSSepherosa Ziehau goto fail; 4435330213cSSepherosa Ziehau } 4445330213cSSepherosa Ziehau sc->osdep.mem_bus_space_tag = rman_get_bustag(sc->memory); 4455330213cSSepherosa Ziehau sc->osdep.mem_bus_space_handle = rman_get_bushandle(sc->memory); 4465330213cSSepherosa Ziehau 4475330213cSSepherosa Ziehau /* XXX This is quite goofy, it is not actually used */ 4485330213cSSepherosa Ziehau sc->hw.hw_addr = (uint8_t *)&sc->osdep.mem_bus_space_handle; 4495330213cSSepherosa Ziehau 4505330213cSSepherosa Ziehau /* 4515330213cSSepherosa Ziehau * Allocate interrupt 4525330213cSSepherosa Ziehau */ 4535330213cSSepherosa Ziehau sc->intr_rid = 0; 4545330213cSSepherosa Ziehau sc->intr_res = bus_alloc_resource_any(dev, SYS_RES_IRQ, &sc->intr_rid, 4555330213cSSepherosa Ziehau RF_SHAREABLE | RF_ACTIVE); 4565330213cSSepherosa Ziehau if (sc->intr_res == NULL) { 4575330213cSSepherosa Ziehau device_printf(dev, "Unable to allocate bus resource: " 4585330213cSSepherosa Ziehau "interrupt\n"); 4595330213cSSepherosa Ziehau error = ENXIO; 4605330213cSSepherosa Ziehau goto fail; 4615330213cSSepherosa Ziehau } 4625330213cSSepherosa Ziehau 4635330213cSSepherosa Ziehau /* Save PCI command register for Shared Code */ 4645330213cSSepherosa Ziehau sc->hw.bus.pci_cmd_word = pci_read_config(dev, PCIR_COMMAND, 2); 4655330213cSSepherosa Ziehau sc->hw.back = &sc->osdep; 4665330213cSSepherosa Ziehau 4675330213cSSepherosa Ziehau /* Do Shared Code initialization */ 4685330213cSSepherosa Ziehau if (e1000_setup_init_funcs(&sc->hw, TRUE)) { 4695330213cSSepherosa Ziehau device_printf(dev, "Setup of Shared code failed\n"); 4705330213cSSepherosa Ziehau error = ENXIO; 4715330213cSSepherosa Ziehau goto fail; 4725330213cSSepherosa Ziehau } 4735330213cSSepherosa Ziehau e1000_get_bus_info(&sc->hw); 4745330213cSSepherosa Ziehau 4755330213cSSepherosa Ziehau sc->hw.mac.autoneg = EMX_DO_AUTO_NEG; 4765330213cSSepherosa Ziehau sc->hw.phy.autoneg_wait_to_complete = FALSE; 4775330213cSSepherosa Ziehau sc->hw.phy.autoneg_advertised = EMX_AUTONEG_ADV_DEFAULT; 4785330213cSSepherosa Ziehau 4795330213cSSepherosa Ziehau /* 4805330213cSSepherosa Ziehau * Interrupt throttle rate 4815330213cSSepherosa Ziehau */ 4825330213cSSepherosa Ziehau if (emx_int_throttle_ceil == 0) { 4835330213cSSepherosa Ziehau sc->int_throttle_ceil = 0; 4845330213cSSepherosa Ziehau } else { 4855330213cSSepherosa Ziehau int throttle = emx_int_throttle_ceil; 4865330213cSSepherosa Ziehau 4875330213cSSepherosa Ziehau if (throttle < 0) 4885330213cSSepherosa Ziehau throttle = EMX_DEFAULT_ITR; 4895330213cSSepherosa Ziehau 4905330213cSSepherosa Ziehau /* Recalculate the tunable value to get the exact frequency. */ 4915330213cSSepherosa Ziehau throttle = 1000000000 / 256 / throttle; 4925330213cSSepherosa Ziehau 4935330213cSSepherosa Ziehau /* Upper 16bits of ITR is reserved and should be zero */ 4945330213cSSepherosa Ziehau if (throttle & 0xffff0000) 4955330213cSSepherosa Ziehau throttle = 1000000000 / 256 / EMX_DEFAULT_ITR; 4965330213cSSepherosa Ziehau 4975330213cSSepherosa Ziehau sc->int_throttle_ceil = 1000000000 / 256 / throttle; 4985330213cSSepherosa Ziehau } 4995330213cSSepherosa Ziehau 5005330213cSSepherosa Ziehau e1000_init_script_state_82541(&sc->hw, TRUE); 5015330213cSSepherosa Ziehau e1000_set_tbi_compatibility_82543(&sc->hw, TRUE); 5025330213cSSepherosa Ziehau 5035330213cSSepherosa Ziehau /* Copper options */ 5045330213cSSepherosa Ziehau if (sc->hw.phy.media_type == e1000_media_type_copper) { 5055330213cSSepherosa Ziehau sc->hw.phy.mdix = EMX_AUTO_ALL_MODES; 5065330213cSSepherosa Ziehau sc->hw.phy.disable_polarity_correction = FALSE; 5075330213cSSepherosa Ziehau sc->hw.phy.ms_type = EMX_MASTER_SLAVE; 5085330213cSSepherosa Ziehau } 5095330213cSSepherosa Ziehau 5105330213cSSepherosa Ziehau /* Set the frame limits assuming standard ethernet sized frames. */ 5115330213cSSepherosa Ziehau sc->max_frame_size = ETHERMTU + ETHER_HDR_LEN + ETHER_CRC_LEN; 5125330213cSSepherosa Ziehau sc->min_frame_size = ETHER_MIN_LEN; 5135330213cSSepherosa Ziehau 5145330213cSSepherosa Ziehau /* This controls when hardware reports transmit completion status. */ 5155330213cSSepherosa Ziehau sc->hw.mac.report_tx_early = 1; 5165330213cSSepherosa Ziehau 5178434a83bSSepherosa Ziehau #ifdef RSS 51865c7a6afSSepherosa Ziehau /* Calculate # of RX rings */ 5198434a83bSSepherosa Ziehau if (ncpus > 1) 52065c7a6afSSepherosa Ziehau sc->rx_ring_cnt = EMX_NRX_RING; 52165c7a6afSSepherosa Ziehau else 5228434a83bSSepherosa Ziehau #endif 52365c7a6afSSepherosa Ziehau sc->rx_ring_cnt = 1; 5248434a83bSSepherosa Ziehau sc->rx_ring_inuse = sc->rx_ring_cnt; 52565c7a6afSSepherosa Ziehau 526071699f8SSepherosa Ziehau /* Allocate RX/TX rings' busdma(9) stuffs */ 527071699f8SSepherosa Ziehau error = emx_dma_alloc(sc); 528071699f8SSepherosa Ziehau if (error) 5295330213cSSepherosa Ziehau goto fail; 530e5b3bcc4SSepherosa Ziehau 5315330213cSSepherosa Ziehau /* Make sure we have a good EEPROM before we read from it */ 5325330213cSSepherosa Ziehau if (e1000_validate_nvm_checksum(&sc->hw) < 0) { 5335330213cSSepherosa Ziehau /* 5345330213cSSepherosa Ziehau * Some PCI-E parts fail the first check due to 5355330213cSSepherosa Ziehau * the link being in sleep state, call it again, 5365330213cSSepherosa Ziehau * if it fails a second time its a real issue. 5375330213cSSepherosa Ziehau */ 5385330213cSSepherosa Ziehau if (e1000_validate_nvm_checksum(&sc->hw) < 0) { 5395330213cSSepherosa Ziehau device_printf(dev, 5405330213cSSepherosa Ziehau "The EEPROM Checksum Is Not Valid\n"); 5415330213cSSepherosa Ziehau error = EIO; 5425330213cSSepherosa Ziehau goto fail; 5435330213cSSepherosa Ziehau } 5445330213cSSepherosa Ziehau } 5455330213cSSepherosa Ziehau 5465330213cSSepherosa Ziehau /* Initialize the hardware */ 5475330213cSSepherosa Ziehau error = emx_hw_init(sc); 5485330213cSSepherosa Ziehau if (error) { 5495330213cSSepherosa Ziehau device_printf(dev, "Unable to initialize the hardware\n"); 5505330213cSSepherosa Ziehau goto fail; 5515330213cSSepherosa Ziehau } 5525330213cSSepherosa Ziehau 5535330213cSSepherosa Ziehau /* Copy the permanent MAC address out of the EEPROM */ 5545330213cSSepherosa Ziehau if (e1000_read_mac_addr(&sc->hw) < 0) { 5555330213cSSepherosa Ziehau device_printf(dev, "EEPROM read error while reading MAC" 5565330213cSSepherosa Ziehau " address\n"); 5575330213cSSepherosa Ziehau error = EIO; 5585330213cSSepherosa Ziehau goto fail; 5595330213cSSepherosa Ziehau } 5605330213cSSepherosa Ziehau if (!emx_is_valid_eaddr(sc->hw.mac.addr)) { 5615330213cSSepherosa Ziehau device_printf(dev, "Invalid MAC address\n"); 5625330213cSSepherosa Ziehau error = EIO; 5635330213cSSepherosa Ziehau goto fail; 5645330213cSSepherosa Ziehau } 5655330213cSSepherosa Ziehau 5665330213cSSepherosa Ziehau /* Manually turn off all interrupts */ 5675330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_IMC, 0xffffffff); 5685330213cSSepherosa Ziehau 5695330213cSSepherosa Ziehau /* Setup OS specific network interface */ 5705330213cSSepherosa Ziehau emx_setup_ifp(sc); 5715330213cSSepherosa Ziehau 5725330213cSSepherosa Ziehau /* Add sysctl tree, must after emx_setup_ifp() */ 5735330213cSSepherosa Ziehau emx_add_sysctl(sc); 5745330213cSSepherosa Ziehau 5755330213cSSepherosa Ziehau /* Initialize statistics */ 5765330213cSSepherosa Ziehau emx_update_stats(sc); 5775330213cSSepherosa Ziehau 5785330213cSSepherosa Ziehau sc->hw.mac.get_link_status = 1; 5795330213cSSepherosa Ziehau emx_update_link_status(sc); 5805330213cSSepherosa Ziehau 5815330213cSSepherosa Ziehau /* Indicate SOL/IDER usage */ 5825330213cSSepherosa Ziehau if (e1000_check_reset_block(&sc->hw)) { 5835330213cSSepherosa Ziehau device_printf(dev, 5845330213cSSepherosa Ziehau "PHY reset is blocked due to SOL/IDER session.\n"); 5855330213cSSepherosa Ziehau } 5865330213cSSepherosa Ziehau 5875330213cSSepherosa Ziehau /* Determine if we have to control management hardware */ 5885330213cSSepherosa Ziehau sc->has_manage = e1000_enable_mng_pass_thru(&sc->hw); 5895330213cSSepherosa Ziehau 5905330213cSSepherosa Ziehau /* 5915330213cSSepherosa Ziehau * Setup Wake-on-Lan 5925330213cSSepherosa Ziehau */ 5935330213cSSepherosa Ziehau switch (sc->hw.mac.type) { 5945330213cSSepherosa Ziehau case e1000_82571: 5955330213cSSepherosa Ziehau case e1000_80003es2lan: 5965330213cSSepherosa Ziehau if (sc->hw.bus.func == 1) { 5975330213cSSepherosa Ziehau e1000_read_nvm(&sc->hw, 5985330213cSSepherosa Ziehau NVM_INIT_CONTROL3_PORT_B, 1, &eeprom_data); 5995330213cSSepherosa Ziehau } else { 6005330213cSSepherosa Ziehau e1000_read_nvm(&sc->hw, 6015330213cSSepherosa Ziehau NVM_INIT_CONTROL3_PORT_A, 1, &eeprom_data); 6025330213cSSepherosa Ziehau } 6035330213cSSepherosa Ziehau eeprom_data &= EMX_EEPROM_APME; 6045330213cSSepherosa Ziehau break; 6055330213cSSepherosa Ziehau 6065330213cSSepherosa Ziehau default: 6075330213cSSepherosa Ziehau /* APME bit in EEPROM is mapped to WUC.APME */ 6085330213cSSepherosa Ziehau eeprom_data = 6095330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_WUC) & E1000_WUC_APME; 6105330213cSSepherosa Ziehau break; 6115330213cSSepherosa Ziehau } 6125330213cSSepherosa Ziehau if (eeprom_data) 6135330213cSSepherosa Ziehau sc->wol = E1000_WUFC_MAG; 6145330213cSSepherosa Ziehau /* 6155330213cSSepherosa Ziehau * We have the eeprom settings, now apply the special cases 6165330213cSSepherosa Ziehau * where the eeprom may be wrong or the board won't support 6175330213cSSepherosa Ziehau * wake on lan on a particular port 6185330213cSSepherosa Ziehau */ 6195330213cSSepherosa Ziehau device_id = pci_get_device(dev); 6205330213cSSepherosa Ziehau switch (device_id) { 6215330213cSSepherosa Ziehau case E1000_DEV_ID_82571EB_FIBER: 6225330213cSSepherosa Ziehau /* 6235330213cSSepherosa Ziehau * Wake events only supported on port A for dual fiber 6245330213cSSepherosa Ziehau * regardless of eeprom setting 6255330213cSSepherosa Ziehau */ 6265330213cSSepherosa Ziehau if (E1000_READ_REG(&sc->hw, E1000_STATUS) & 6275330213cSSepherosa Ziehau E1000_STATUS_FUNC_1) 6285330213cSSepherosa Ziehau sc->wol = 0; 6295330213cSSepherosa Ziehau break; 6305330213cSSepherosa Ziehau 6315330213cSSepherosa Ziehau case E1000_DEV_ID_82571EB_QUAD_COPPER: 6325330213cSSepherosa Ziehau case E1000_DEV_ID_82571EB_QUAD_FIBER: 6335330213cSSepherosa Ziehau case E1000_DEV_ID_82571EB_QUAD_COPPER_LP: 6345330213cSSepherosa Ziehau /* if quad port sc, disable WoL on all but port A */ 6355330213cSSepherosa Ziehau if (emx_global_quad_port_a != 0) 6365330213cSSepherosa Ziehau sc->wol = 0; 6375330213cSSepherosa Ziehau /* Reset for multiple quad port adapters */ 6385330213cSSepherosa Ziehau if (++emx_global_quad_port_a == 4) 6395330213cSSepherosa Ziehau emx_global_quad_port_a = 0; 6405330213cSSepherosa Ziehau break; 6415330213cSSepherosa Ziehau } 6425330213cSSepherosa Ziehau 6435330213cSSepherosa Ziehau /* XXX disable wol */ 6445330213cSSepherosa Ziehau sc->wol = 0; 6455330213cSSepherosa Ziehau 6465330213cSSepherosa Ziehau sc->spare_tx_desc = EMX_TX_SPARE; 6475330213cSSepherosa Ziehau 6485330213cSSepherosa Ziehau /* 6495330213cSSepherosa Ziehau * Keep following relationship between spare_tx_desc, oact_tx_desc 6505330213cSSepherosa Ziehau * and tx_int_nsegs: 6515330213cSSepherosa Ziehau * (spare_tx_desc + EMX_TX_RESERVED) <= 6525330213cSSepherosa Ziehau * oact_tx_desc <= EMX_TX_OACTIVE_MAX <= tx_int_nsegs 6535330213cSSepherosa Ziehau */ 6545330213cSSepherosa Ziehau sc->oact_tx_desc = sc->num_tx_desc / 8; 6555330213cSSepherosa Ziehau if (sc->oact_tx_desc > EMX_TX_OACTIVE_MAX) 6565330213cSSepherosa Ziehau sc->oact_tx_desc = EMX_TX_OACTIVE_MAX; 6575330213cSSepherosa Ziehau if (sc->oact_tx_desc < sc->spare_tx_desc + EMX_TX_RESERVED) 6585330213cSSepherosa Ziehau sc->oact_tx_desc = sc->spare_tx_desc + EMX_TX_RESERVED; 6595330213cSSepherosa Ziehau 6605330213cSSepherosa Ziehau sc->tx_int_nsegs = sc->num_tx_desc / 16; 6615330213cSSepherosa Ziehau if (sc->tx_int_nsegs < sc->oact_tx_desc) 6625330213cSSepherosa Ziehau sc->tx_int_nsegs = sc->oact_tx_desc; 6635330213cSSepherosa Ziehau 6645330213cSSepherosa Ziehau error = bus_setup_intr(dev, sc->intr_res, INTR_MPSAFE, emx_intr, sc, 6656d435846SSepherosa Ziehau &sc->intr_tag, &sc->main_serialize); 6665330213cSSepherosa Ziehau if (error) { 6675330213cSSepherosa Ziehau device_printf(dev, "Failed to register interrupt handler"); 6685330213cSSepherosa Ziehau ether_ifdetach(&sc->arpcom.ac_if); 6695330213cSSepherosa Ziehau goto fail; 6705330213cSSepherosa Ziehau } 6715330213cSSepherosa Ziehau 6725330213cSSepherosa Ziehau ifp->if_cpuid = ithread_cpuid(rman_get_start(sc->intr_res)); 6735330213cSSepherosa Ziehau KKASSERT(ifp->if_cpuid >= 0 && ifp->if_cpuid < ncpus); 6745330213cSSepherosa Ziehau return (0); 6755330213cSSepherosa Ziehau fail: 6765330213cSSepherosa Ziehau emx_detach(dev); 6775330213cSSepherosa Ziehau return (error); 6785330213cSSepherosa Ziehau } 6795330213cSSepherosa Ziehau 6805330213cSSepherosa Ziehau static int 6815330213cSSepherosa Ziehau emx_detach(device_t dev) 6825330213cSSepherosa Ziehau { 6835330213cSSepherosa Ziehau struct emx_softc *sc = device_get_softc(dev); 6845330213cSSepherosa Ziehau 6855330213cSSepherosa Ziehau if (device_is_attached(dev)) { 6865330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 6875330213cSSepherosa Ziehau 6886d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 6895330213cSSepherosa Ziehau 6905330213cSSepherosa Ziehau emx_stop(sc); 6915330213cSSepherosa Ziehau 6925330213cSSepherosa Ziehau e1000_phy_hw_reset(&sc->hw); 6935330213cSSepherosa Ziehau 6945330213cSSepherosa Ziehau emx_rel_mgmt(sc); 6955330213cSSepherosa Ziehau 6965330213cSSepherosa Ziehau if (sc->hw.mac.type == e1000_82573 && 6975330213cSSepherosa Ziehau e1000_check_mng_mode(&sc->hw)) 6985330213cSSepherosa Ziehau emx_rel_hw_control(sc); 6995330213cSSepherosa Ziehau 7005330213cSSepherosa Ziehau if (sc->wol) { 7015330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_WUC, E1000_WUC_PME_EN); 7025330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_WUFC, sc->wol); 7035330213cSSepherosa Ziehau emx_enable_wol(dev); 7045330213cSSepherosa Ziehau } 7055330213cSSepherosa Ziehau 7065330213cSSepherosa Ziehau bus_teardown_intr(dev, sc->intr_res, sc->intr_tag); 7075330213cSSepherosa Ziehau 7086d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 7095330213cSSepherosa Ziehau 7105330213cSSepherosa Ziehau ether_ifdetach(ifp); 7115330213cSSepherosa Ziehau } 7125330213cSSepherosa Ziehau bus_generic_detach(dev); 7135330213cSSepherosa Ziehau 7145330213cSSepherosa Ziehau if (sc->intr_res != NULL) { 7155330213cSSepherosa Ziehau bus_release_resource(dev, SYS_RES_IRQ, sc->intr_rid, 7165330213cSSepherosa Ziehau sc->intr_res); 7175330213cSSepherosa Ziehau } 7185330213cSSepherosa Ziehau 7195330213cSSepherosa Ziehau if (sc->memory != NULL) { 7205330213cSSepherosa Ziehau bus_release_resource(dev, SYS_RES_MEMORY, sc->memory_rid, 7215330213cSSepherosa Ziehau sc->memory); 7225330213cSSepherosa Ziehau } 7235330213cSSepherosa Ziehau 724071699f8SSepherosa Ziehau emx_dma_free(sc); 7255330213cSSepherosa Ziehau 7265330213cSSepherosa Ziehau /* Free sysctl tree */ 7275330213cSSepherosa Ziehau if (sc->sysctl_tree != NULL) 7285330213cSSepherosa Ziehau sysctl_ctx_free(&sc->sysctl_ctx); 7295330213cSSepherosa Ziehau 7305330213cSSepherosa Ziehau return (0); 7315330213cSSepherosa Ziehau } 7325330213cSSepherosa Ziehau 7335330213cSSepherosa Ziehau static int 7345330213cSSepherosa Ziehau emx_shutdown(device_t dev) 7355330213cSSepherosa Ziehau { 7365330213cSSepherosa Ziehau return emx_suspend(dev); 7375330213cSSepherosa Ziehau } 7385330213cSSepherosa Ziehau 7395330213cSSepherosa Ziehau static int 7405330213cSSepherosa Ziehau emx_suspend(device_t dev) 7415330213cSSepherosa Ziehau { 7425330213cSSepherosa Ziehau struct emx_softc *sc = device_get_softc(dev); 7435330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 7445330213cSSepherosa Ziehau 7456d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 7465330213cSSepherosa Ziehau 7475330213cSSepherosa Ziehau emx_stop(sc); 7485330213cSSepherosa Ziehau 7495330213cSSepherosa Ziehau emx_rel_mgmt(sc); 7505330213cSSepherosa Ziehau 7515330213cSSepherosa Ziehau if (sc->hw.mac.type == e1000_82573 && 7525330213cSSepherosa Ziehau e1000_check_mng_mode(&sc->hw)) 7535330213cSSepherosa Ziehau emx_rel_hw_control(sc); 7545330213cSSepherosa Ziehau 7555330213cSSepherosa Ziehau if (sc->wol) { 7565330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_WUC, E1000_WUC_PME_EN); 7575330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_WUFC, sc->wol); 7585330213cSSepherosa Ziehau emx_enable_wol(dev); 7595330213cSSepherosa Ziehau } 7605330213cSSepherosa Ziehau 7616d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 7625330213cSSepherosa Ziehau 7635330213cSSepherosa Ziehau return bus_generic_suspend(dev); 7645330213cSSepherosa Ziehau } 7655330213cSSepherosa Ziehau 7665330213cSSepherosa Ziehau static int 7675330213cSSepherosa Ziehau emx_resume(device_t dev) 7685330213cSSepherosa Ziehau { 7695330213cSSepherosa Ziehau struct emx_softc *sc = device_get_softc(dev); 7705330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 7715330213cSSepherosa Ziehau 7726d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 7735330213cSSepherosa Ziehau 7745330213cSSepherosa Ziehau emx_init(sc); 7755330213cSSepherosa Ziehau emx_get_mgmt(sc); 7765330213cSSepherosa Ziehau if_devstart(ifp); 7775330213cSSepherosa Ziehau 7786d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 7795330213cSSepherosa Ziehau 7805330213cSSepherosa Ziehau return bus_generic_resume(dev); 7815330213cSSepherosa Ziehau } 7825330213cSSepherosa Ziehau 7835330213cSSepherosa Ziehau static void 7845330213cSSepherosa Ziehau emx_start(struct ifnet *ifp) 7855330213cSSepherosa Ziehau { 7865330213cSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 7875330213cSSepherosa Ziehau struct mbuf *m_head; 7885330213cSSepherosa Ziehau 7896d435846SSepherosa Ziehau ASSERT_SERIALIZED(&sc->tx_serialize); 7905330213cSSepherosa Ziehau 7915330213cSSepherosa Ziehau if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING) 7925330213cSSepherosa Ziehau return; 7935330213cSSepherosa Ziehau 7945330213cSSepherosa Ziehau if (!sc->link_active) { 7955330213cSSepherosa Ziehau ifq_purge(&ifp->if_snd); 7965330213cSSepherosa Ziehau return; 7975330213cSSepherosa Ziehau } 7985330213cSSepherosa Ziehau 7995330213cSSepherosa Ziehau while (!ifq_is_empty(&ifp->if_snd)) { 8005330213cSSepherosa Ziehau /* Now do we at least have a minimal? */ 8015330213cSSepherosa Ziehau if (EMX_IS_OACTIVE(sc)) { 8025330213cSSepherosa Ziehau emx_tx_collect(sc); 8035330213cSSepherosa Ziehau if (EMX_IS_OACTIVE(sc)) { 8045330213cSSepherosa Ziehau ifp->if_flags |= IFF_OACTIVE; 8055330213cSSepherosa Ziehau sc->no_tx_desc_avail1++; 8065330213cSSepherosa Ziehau break; 8075330213cSSepherosa Ziehau } 8085330213cSSepherosa Ziehau } 8095330213cSSepherosa Ziehau 8105330213cSSepherosa Ziehau logif(pkt_txqueue); 8115330213cSSepherosa Ziehau m_head = ifq_dequeue(&ifp->if_snd, NULL); 8125330213cSSepherosa Ziehau if (m_head == NULL) 8135330213cSSepherosa Ziehau break; 8145330213cSSepherosa Ziehau 8155330213cSSepherosa Ziehau if (emx_encap(sc, &m_head)) { 8165330213cSSepherosa Ziehau ifp->if_oerrors++; 8175330213cSSepherosa Ziehau emx_tx_collect(sc); 8185330213cSSepherosa Ziehau continue; 8195330213cSSepherosa Ziehau } 8205330213cSSepherosa Ziehau 8215330213cSSepherosa Ziehau /* Send a copy of the frame to the BPF listener */ 8225330213cSSepherosa Ziehau ETHER_BPF_MTAP(ifp, m_head); 8235330213cSSepherosa Ziehau 8245330213cSSepherosa Ziehau /* Set timeout in case hardware has problems transmitting. */ 8255330213cSSepherosa Ziehau ifp->if_timer = EMX_TX_TIMEOUT; 8265330213cSSepherosa Ziehau } 8275330213cSSepherosa Ziehau } 8285330213cSSepherosa Ziehau 8295330213cSSepherosa Ziehau static int 8305330213cSSepherosa Ziehau emx_ioctl(struct ifnet *ifp, u_long command, caddr_t data, struct ucred *cr) 8315330213cSSepherosa Ziehau { 8325330213cSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 8335330213cSSepherosa Ziehau struct ifreq *ifr = (struct ifreq *)data; 8345330213cSSepherosa Ziehau uint16_t eeprom_data = 0; 8355330213cSSepherosa Ziehau int max_frame_size, mask, reinit; 8365330213cSSepherosa Ziehau int error = 0; 8375330213cSSepherosa Ziehau 8382c9effcfSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 8395330213cSSepherosa Ziehau 8405330213cSSepherosa Ziehau switch (command) { 8415330213cSSepherosa Ziehau case SIOCSIFMTU: 8425330213cSSepherosa Ziehau switch (sc->hw.mac.type) { 8435330213cSSepherosa Ziehau case e1000_82573: 8445330213cSSepherosa Ziehau /* 8455330213cSSepherosa Ziehau * 82573 only supports jumbo frames 8465330213cSSepherosa Ziehau * if ASPM is disabled. 8475330213cSSepherosa Ziehau */ 8485330213cSSepherosa Ziehau e1000_read_nvm(&sc->hw, NVM_INIT_3GIO_3, 1, 8495330213cSSepherosa Ziehau &eeprom_data); 8505330213cSSepherosa Ziehau if (eeprom_data & NVM_WORD1A_ASPM_MASK) { 8515330213cSSepherosa Ziehau max_frame_size = ETHER_MAX_LEN; 8525330213cSSepherosa Ziehau break; 8535330213cSSepherosa Ziehau } 8545330213cSSepherosa Ziehau /* FALL THROUGH */ 8555330213cSSepherosa Ziehau 8565330213cSSepherosa Ziehau /* Limit Jumbo Frame size */ 8575330213cSSepherosa Ziehau case e1000_82571: 8585330213cSSepherosa Ziehau case e1000_82572: 8595330213cSSepherosa Ziehau case e1000_82574: 8605330213cSSepherosa Ziehau case e1000_80003es2lan: 8615330213cSSepherosa Ziehau max_frame_size = 9234; 8625330213cSSepherosa Ziehau break; 8635330213cSSepherosa Ziehau 8645330213cSSepherosa Ziehau default: 8655330213cSSepherosa Ziehau max_frame_size = MAX_JUMBO_FRAME_SIZE; 8665330213cSSepherosa Ziehau break; 8675330213cSSepherosa Ziehau } 8685330213cSSepherosa Ziehau if (ifr->ifr_mtu > max_frame_size - ETHER_HDR_LEN - 8695330213cSSepherosa Ziehau ETHER_CRC_LEN) { 8705330213cSSepherosa Ziehau error = EINVAL; 8715330213cSSepherosa Ziehau break; 8725330213cSSepherosa Ziehau } 8735330213cSSepherosa Ziehau 8745330213cSSepherosa Ziehau ifp->if_mtu = ifr->ifr_mtu; 8755330213cSSepherosa Ziehau sc->max_frame_size = ifp->if_mtu + ETHER_HDR_LEN + 8765330213cSSepherosa Ziehau ETHER_CRC_LEN; 8775330213cSSepherosa Ziehau 8785330213cSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) 8795330213cSSepherosa Ziehau emx_init(sc); 8805330213cSSepherosa Ziehau break; 8815330213cSSepherosa Ziehau 8825330213cSSepherosa Ziehau case SIOCSIFFLAGS: 8835330213cSSepherosa Ziehau if (ifp->if_flags & IFF_UP) { 8845330213cSSepherosa Ziehau if ((ifp->if_flags & IFF_RUNNING)) { 8855330213cSSepherosa Ziehau if ((ifp->if_flags ^ sc->if_flags) & 8865330213cSSepherosa Ziehau (IFF_PROMISC | IFF_ALLMULTI)) { 8875330213cSSepherosa Ziehau emx_disable_promisc(sc); 8885330213cSSepherosa Ziehau emx_set_promisc(sc); 8895330213cSSepherosa Ziehau } 8905330213cSSepherosa Ziehau } else { 8915330213cSSepherosa Ziehau emx_init(sc); 8925330213cSSepherosa Ziehau } 8935330213cSSepherosa Ziehau } else if (ifp->if_flags & IFF_RUNNING) { 8945330213cSSepherosa Ziehau emx_stop(sc); 8955330213cSSepherosa Ziehau } 8965330213cSSepherosa Ziehau sc->if_flags = ifp->if_flags; 8975330213cSSepherosa Ziehau break; 8985330213cSSepherosa Ziehau 8995330213cSSepherosa Ziehau case SIOCADDMULTI: 9005330213cSSepherosa Ziehau case SIOCDELMULTI: 9015330213cSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) { 9025330213cSSepherosa Ziehau emx_disable_intr(sc); 9035330213cSSepherosa Ziehau emx_set_multi(sc); 904b3a7093fSSepherosa Ziehau #ifdef IFPOLL_ENABLE 905b3a7093fSSepherosa Ziehau if (!(ifp->if_flags & IFF_NPOLLING)) 9065330213cSSepherosa Ziehau #endif 9075330213cSSepherosa Ziehau emx_enable_intr(sc); 9085330213cSSepherosa Ziehau } 9095330213cSSepherosa Ziehau break; 9105330213cSSepherosa Ziehau 9115330213cSSepherosa Ziehau case SIOCSIFMEDIA: 9125330213cSSepherosa Ziehau /* Check SOL/IDER usage */ 9135330213cSSepherosa Ziehau if (e1000_check_reset_block(&sc->hw)) { 9145330213cSSepherosa Ziehau device_printf(sc->dev, "Media change is" 9155330213cSSepherosa Ziehau " blocked due to SOL/IDER session.\n"); 9165330213cSSepherosa Ziehau break; 9175330213cSSepherosa Ziehau } 9185330213cSSepherosa Ziehau /* FALL THROUGH */ 9195330213cSSepherosa Ziehau 9205330213cSSepherosa Ziehau case SIOCGIFMEDIA: 9215330213cSSepherosa Ziehau error = ifmedia_ioctl(ifp, ifr, &sc->media, command); 9225330213cSSepherosa Ziehau break; 9235330213cSSepherosa Ziehau 9245330213cSSepherosa Ziehau case SIOCSIFCAP: 9255330213cSSepherosa Ziehau reinit = 0; 9265330213cSSepherosa Ziehau mask = ifr->ifr_reqcap ^ ifp->if_capenable; 9275330213cSSepherosa Ziehau if (mask & IFCAP_HWCSUM) { 9285330213cSSepherosa Ziehau ifp->if_capenable ^= (mask & IFCAP_HWCSUM); 9295330213cSSepherosa Ziehau reinit = 1; 9305330213cSSepherosa Ziehau } 9315330213cSSepherosa Ziehau if (mask & IFCAP_VLAN_HWTAGGING) { 9325330213cSSepherosa Ziehau ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING; 9335330213cSSepherosa Ziehau reinit = 1; 9345330213cSSepherosa Ziehau } 9358434a83bSSepherosa Ziehau if (mask & IFCAP_RSS) { 9368434a83bSSepherosa Ziehau ifp->if_capenable ^= IFCAP_RSS; 9378434a83bSSepherosa Ziehau reinit = 1; 9388434a83bSSepherosa Ziehau } 9395330213cSSepherosa Ziehau if (reinit && (ifp->if_flags & IFF_RUNNING)) 9405330213cSSepherosa Ziehau emx_init(sc); 9415330213cSSepherosa Ziehau break; 9425330213cSSepherosa Ziehau 9435330213cSSepherosa Ziehau default: 9445330213cSSepherosa Ziehau error = ether_ioctl(ifp, command, data); 9455330213cSSepherosa Ziehau break; 9465330213cSSepherosa Ziehau } 9475330213cSSepherosa Ziehau return (error); 9485330213cSSepherosa Ziehau } 9495330213cSSepherosa Ziehau 9505330213cSSepherosa Ziehau static void 9515330213cSSepherosa Ziehau emx_watchdog(struct ifnet *ifp) 9525330213cSSepherosa Ziehau { 9535330213cSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 9545330213cSSepherosa Ziehau 9552c9effcfSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 9565330213cSSepherosa Ziehau 9575330213cSSepherosa Ziehau /* 9585330213cSSepherosa Ziehau * The timer is set to 5 every time start queues a packet. 9595330213cSSepherosa Ziehau * Then txeof keeps resetting it as long as it cleans at 9605330213cSSepherosa Ziehau * least one descriptor. 9615330213cSSepherosa Ziehau * Finally, anytime all descriptors are clean the timer is 9625330213cSSepherosa Ziehau * set to 0. 9635330213cSSepherosa Ziehau */ 9645330213cSSepherosa Ziehau 9655330213cSSepherosa Ziehau if (E1000_READ_REG(&sc->hw, E1000_TDT(0)) == 9665330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_TDH(0))) { 9675330213cSSepherosa Ziehau /* 9685330213cSSepherosa Ziehau * If we reach here, all TX jobs are completed and 9695330213cSSepherosa Ziehau * the TX engine should have been idled for some time. 9705330213cSSepherosa Ziehau * We don't need to call if_devstart() here. 9715330213cSSepherosa Ziehau */ 9725330213cSSepherosa Ziehau ifp->if_flags &= ~IFF_OACTIVE; 9735330213cSSepherosa Ziehau ifp->if_timer = 0; 9745330213cSSepherosa Ziehau return; 9755330213cSSepherosa Ziehau } 9765330213cSSepherosa Ziehau 9775330213cSSepherosa Ziehau /* 9785330213cSSepherosa Ziehau * If we are in this routine because of pause frames, then 9795330213cSSepherosa Ziehau * don't reset the hardware. 9805330213cSSepherosa Ziehau */ 9815330213cSSepherosa Ziehau if (E1000_READ_REG(&sc->hw, E1000_STATUS) & E1000_STATUS_TXOFF) { 9825330213cSSepherosa Ziehau ifp->if_timer = EMX_TX_TIMEOUT; 9835330213cSSepherosa Ziehau return; 9845330213cSSepherosa Ziehau } 9855330213cSSepherosa Ziehau 9865330213cSSepherosa Ziehau if (e1000_check_for_link(&sc->hw) == 0) 9875330213cSSepherosa Ziehau if_printf(ifp, "watchdog timeout -- resetting\n"); 9885330213cSSepherosa Ziehau 9895330213cSSepherosa Ziehau ifp->if_oerrors++; 9905330213cSSepherosa Ziehau sc->watchdog_events++; 9915330213cSSepherosa Ziehau 9925330213cSSepherosa Ziehau emx_init(sc); 9935330213cSSepherosa Ziehau 9945330213cSSepherosa Ziehau if (!ifq_is_empty(&ifp->if_snd)) 9955330213cSSepherosa Ziehau if_devstart(ifp); 9965330213cSSepherosa Ziehau } 9975330213cSSepherosa Ziehau 9985330213cSSepherosa Ziehau static void 9995330213cSSepherosa Ziehau emx_init(void *xsc) 10005330213cSSepherosa Ziehau { 10015330213cSSepherosa Ziehau struct emx_softc *sc = xsc; 10025330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 10035330213cSSepherosa Ziehau device_t dev = sc->dev; 10045330213cSSepherosa Ziehau uint32_t pba; 10053f939c23SSepherosa Ziehau int i; 10065330213cSSepherosa Ziehau 10072c9effcfSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 10085330213cSSepherosa Ziehau 10095330213cSSepherosa Ziehau emx_stop(sc); 10105330213cSSepherosa Ziehau 10115330213cSSepherosa Ziehau /* 10125330213cSSepherosa Ziehau * Packet Buffer Allocation (PBA) 10135330213cSSepherosa Ziehau * Writing PBA sets the receive portion of the buffer 10145330213cSSepherosa Ziehau * the remainder is used for the transmit buffer. 10155330213cSSepherosa Ziehau */ 10165330213cSSepherosa Ziehau switch (sc->hw.mac.type) { 10175330213cSSepherosa Ziehau /* Total Packet Buffer on these is 48K */ 10185330213cSSepherosa Ziehau case e1000_82571: 10195330213cSSepherosa Ziehau case e1000_82572: 10205330213cSSepherosa Ziehau case e1000_80003es2lan: 10215330213cSSepherosa Ziehau pba = E1000_PBA_32K; /* 32K for Rx, 16K for Tx */ 10225330213cSSepherosa Ziehau break; 10235330213cSSepherosa Ziehau 10245330213cSSepherosa Ziehau case e1000_82573: /* 82573: Total Packet Buffer is 32K */ 10255330213cSSepherosa Ziehau pba = E1000_PBA_12K; /* 12K for Rx, 20K for Tx */ 10265330213cSSepherosa Ziehau break; 10275330213cSSepherosa Ziehau 10285330213cSSepherosa Ziehau case e1000_82574: 10295330213cSSepherosa Ziehau pba = E1000_PBA_20K; /* 20K for Rx, 20K for Tx */ 10305330213cSSepherosa Ziehau break; 10315330213cSSepherosa Ziehau 10325330213cSSepherosa Ziehau default: 10335330213cSSepherosa Ziehau /* Devices before 82547 had a Packet Buffer of 64K. */ 10345330213cSSepherosa Ziehau if (sc->max_frame_size > 8192) 10355330213cSSepherosa Ziehau pba = E1000_PBA_40K; /* 40K for Rx, 24K for Tx */ 10365330213cSSepherosa Ziehau else 10375330213cSSepherosa Ziehau pba = E1000_PBA_48K; /* 48K for Rx, 16K for Tx */ 10385330213cSSepherosa Ziehau } 10395330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_PBA, pba); 10405330213cSSepherosa Ziehau 10415330213cSSepherosa Ziehau /* Get the latest mac address, User can use a LAA */ 10425330213cSSepherosa Ziehau bcopy(IF_LLADDR(ifp), sc->hw.mac.addr, ETHER_ADDR_LEN); 10435330213cSSepherosa Ziehau 10445330213cSSepherosa Ziehau /* Put the address into the Receive Address Array */ 10455330213cSSepherosa Ziehau e1000_rar_set(&sc->hw, sc->hw.mac.addr, 0); 10465330213cSSepherosa Ziehau 10475330213cSSepherosa Ziehau /* 10485330213cSSepherosa Ziehau * With the 82571 sc, RAR[0] may be overwritten 10495330213cSSepherosa Ziehau * when the other port is reset, we make a duplicate 10505330213cSSepherosa Ziehau * in RAR[14] for that eventuality, this assures 10515330213cSSepherosa Ziehau * the interface continues to function. 10525330213cSSepherosa Ziehau */ 10535330213cSSepherosa Ziehau if (sc->hw.mac.type == e1000_82571) { 10545330213cSSepherosa Ziehau e1000_set_laa_state_82571(&sc->hw, TRUE); 10555330213cSSepherosa Ziehau e1000_rar_set(&sc->hw, sc->hw.mac.addr, 10565330213cSSepherosa Ziehau E1000_RAR_ENTRIES - 1); 10575330213cSSepherosa Ziehau } 10585330213cSSepherosa Ziehau 10595330213cSSepherosa Ziehau /* Initialize the hardware */ 10605330213cSSepherosa Ziehau if (emx_hw_init(sc)) { 10615330213cSSepherosa Ziehau device_printf(dev, "Unable to initialize the hardware\n"); 10625330213cSSepherosa Ziehau /* XXX emx_stop()? */ 10635330213cSSepherosa Ziehau return; 10645330213cSSepherosa Ziehau } 10655330213cSSepherosa Ziehau emx_update_link_status(sc); 10665330213cSSepherosa Ziehau 10675330213cSSepherosa Ziehau /* Setup VLAN support, basic and offload if available */ 10685330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_VET, ETHERTYPE_VLAN); 10695330213cSSepherosa Ziehau 10705330213cSSepherosa Ziehau if (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) { 10715330213cSSepherosa Ziehau uint32_t ctrl; 10725330213cSSepherosa Ziehau 10735330213cSSepherosa Ziehau ctrl = E1000_READ_REG(&sc->hw, E1000_CTRL); 10745330213cSSepherosa Ziehau ctrl |= E1000_CTRL_VME; 10755330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_CTRL, ctrl); 10765330213cSSepherosa Ziehau } 10775330213cSSepherosa Ziehau 10785330213cSSepherosa Ziehau /* Set hardware offload abilities */ 10795330213cSSepherosa Ziehau if (ifp->if_capenable & IFCAP_TXCSUM) 10805330213cSSepherosa Ziehau ifp->if_hwassist = EMX_CSUM_FEATURES; 10815330213cSSepherosa Ziehau else 10825330213cSSepherosa Ziehau ifp->if_hwassist = 0; 10835330213cSSepherosa Ziehau 10845330213cSSepherosa Ziehau /* Configure for OS presence */ 10855330213cSSepherosa Ziehau emx_get_mgmt(sc); 10865330213cSSepherosa Ziehau 10875330213cSSepherosa Ziehau /* Prepare transmit descriptors and buffers */ 10885330213cSSepherosa Ziehau emx_init_tx_ring(sc); 10895330213cSSepherosa Ziehau emx_init_tx_unit(sc); 10905330213cSSepherosa Ziehau 10915330213cSSepherosa Ziehau /* Setup Multicast table */ 10925330213cSSepherosa Ziehau emx_set_multi(sc); 10935330213cSSepherosa Ziehau 10948434a83bSSepherosa Ziehau /* 10958434a83bSSepherosa Ziehau * Adjust # of RX ring to be used based on IFCAP_RSS 10968434a83bSSepherosa Ziehau */ 10978434a83bSSepherosa Ziehau if (ifp->if_capenable & IFCAP_RSS) 10988434a83bSSepherosa Ziehau sc->rx_ring_inuse = sc->rx_ring_cnt; 10998434a83bSSepherosa Ziehau else 11008434a83bSSepherosa Ziehau sc->rx_ring_inuse = 1; 11018434a83bSSepherosa Ziehau 11025330213cSSepherosa Ziehau /* Prepare receive descriptors and buffers */ 11038434a83bSSepherosa Ziehau for (i = 0; i < sc->rx_ring_inuse; ++i) { 11043f939c23SSepherosa Ziehau if (emx_init_rx_ring(sc, &sc->rx_data[i])) { 11053f939c23SSepherosa Ziehau device_printf(dev, 11063f939c23SSepherosa Ziehau "Could not setup receive structures\n"); 11075330213cSSepherosa Ziehau emx_stop(sc); 11085330213cSSepherosa Ziehau return; 11095330213cSSepherosa Ziehau } 11103f939c23SSepherosa Ziehau } 11115330213cSSepherosa Ziehau emx_init_rx_unit(sc); 11125330213cSSepherosa Ziehau 11135330213cSSepherosa Ziehau /* Don't lose promiscuous settings */ 11145330213cSSepherosa Ziehau emx_set_promisc(sc); 11155330213cSSepherosa Ziehau 11165330213cSSepherosa Ziehau ifp->if_flags |= IFF_RUNNING; 11175330213cSSepherosa Ziehau ifp->if_flags &= ~IFF_OACTIVE; 11185330213cSSepherosa Ziehau 11195330213cSSepherosa Ziehau callout_reset(&sc->timer, hz, emx_timer, sc); 11205330213cSSepherosa Ziehau e1000_clear_hw_cntrs_base_generic(&sc->hw); 11215330213cSSepherosa Ziehau 11225330213cSSepherosa Ziehau /* MSI/X configuration for 82574 */ 11235330213cSSepherosa Ziehau if (sc->hw.mac.type == e1000_82574) { 11245330213cSSepherosa Ziehau int tmp; 11255330213cSSepherosa Ziehau 11265330213cSSepherosa Ziehau tmp = E1000_READ_REG(&sc->hw, E1000_CTRL_EXT); 11275330213cSSepherosa Ziehau tmp |= E1000_CTRL_EXT_PBA_CLR; 11285330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_CTRL_EXT, tmp); 11295330213cSSepherosa Ziehau /* 11305330213cSSepherosa Ziehau * Set the IVAR - interrupt vector routing. 11315330213cSSepherosa Ziehau * Each nibble represents a vector, high bit 11325330213cSSepherosa Ziehau * is enable, other 3 bits are the MSIX table 11335330213cSSepherosa Ziehau * entry, we map RXQ0 to 0, TXQ0 to 1, and 11345330213cSSepherosa Ziehau * Link (other) to 2, hence the magic number. 11355330213cSSepherosa Ziehau */ 11365330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_IVAR, 0x800A0908); 11375330213cSSepherosa Ziehau } 11385330213cSSepherosa Ziehau 1139b3a7093fSSepherosa Ziehau #ifdef IFPOLL_ENABLE 11405330213cSSepherosa Ziehau /* 11415330213cSSepherosa Ziehau * Only enable interrupts if we are not polling, make sure 11425330213cSSepherosa Ziehau * they are off otherwise. 11435330213cSSepherosa Ziehau */ 1144b3a7093fSSepherosa Ziehau if (ifp->if_flags & IFF_NPOLLING) 11455330213cSSepherosa Ziehau emx_disable_intr(sc); 11465330213cSSepherosa Ziehau else 1147b3a7093fSSepherosa Ziehau #endif /* IFPOLL_ENABLE */ 11485330213cSSepherosa Ziehau emx_enable_intr(sc); 11495330213cSSepherosa Ziehau 11505330213cSSepherosa Ziehau /* Don't reset the phy next time init gets called */ 11515330213cSSepherosa Ziehau sc->hw.phy.reset_disable = TRUE; 11525330213cSSepherosa Ziehau } 11535330213cSSepherosa Ziehau 11545330213cSSepherosa Ziehau static void 11555330213cSSepherosa Ziehau emx_intr(void *xsc) 11565330213cSSepherosa Ziehau { 11575330213cSSepherosa Ziehau struct emx_softc *sc = xsc; 11585330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 11595330213cSSepherosa Ziehau uint32_t reg_icr; 11605330213cSSepherosa Ziehau 11615330213cSSepherosa Ziehau logif(intr_beg); 11626d435846SSepherosa Ziehau ASSERT_SERIALIZED(&sc->main_serialize); 11635330213cSSepherosa Ziehau 11645330213cSSepherosa Ziehau reg_icr = E1000_READ_REG(&sc->hw, E1000_ICR); 11655330213cSSepherosa Ziehau 11665330213cSSepherosa Ziehau if ((reg_icr & E1000_ICR_INT_ASSERTED) == 0) { 11675330213cSSepherosa Ziehau logif(intr_end); 11685330213cSSepherosa Ziehau return; 11695330213cSSepherosa Ziehau } 11705330213cSSepherosa Ziehau 11715330213cSSepherosa Ziehau /* 11725330213cSSepherosa Ziehau * XXX: some laptops trigger several spurious interrupts 1173df50f778SSepherosa Ziehau * on emx(4) when in the resume cycle. The ICR register 11745330213cSSepherosa Ziehau * reports all-ones value in this case. Processing such 11755330213cSSepherosa Ziehau * interrupts would lead to a freeze. I don't know why. 11765330213cSSepherosa Ziehau */ 11775330213cSSepherosa Ziehau if (reg_icr == 0xffffffff) { 11785330213cSSepherosa Ziehau logif(intr_end); 11795330213cSSepherosa Ziehau return; 11805330213cSSepherosa Ziehau } 11815330213cSSepherosa Ziehau 11825330213cSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) { 11835330213cSSepherosa Ziehau if (reg_icr & 11843f939c23SSepherosa Ziehau (E1000_ICR_RXT0 | E1000_ICR_RXDMT0 | E1000_ICR_RXO)) { 11853f939c23SSepherosa Ziehau int i; 11863f939c23SSepherosa Ziehau 11876d435846SSepherosa Ziehau for (i = 0; i < sc->rx_ring_inuse; ++i) { 11886d435846SSepherosa Ziehau lwkt_serialize_enter( 11896d435846SSepherosa Ziehau &sc->rx_data[i].rx_serialize); 11903f939c23SSepherosa Ziehau emx_rxeof(sc, i, -1); 11916d435846SSepherosa Ziehau lwkt_serialize_exit( 11926d435846SSepherosa Ziehau &sc->rx_data[i].rx_serialize); 11936d435846SSepherosa Ziehau } 11943f939c23SSepherosa Ziehau } 11956446af7bSSepherosa Ziehau if (reg_icr & E1000_ICR_TXDW) { 11966d435846SSepherosa Ziehau lwkt_serialize_enter(&sc->tx_serialize); 11975330213cSSepherosa Ziehau emx_txeof(sc); 11985330213cSSepherosa Ziehau if (!ifq_is_empty(&ifp->if_snd)) 11995330213cSSepherosa Ziehau if_devstart(ifp); 12006d435846SSepherosa Ziehau lwkt_serialize_exit(&sc->tx_serialize); 12015330213cSSepherosa Ziehau } 12025330213cSSepherosa Ziehau } 12035330213cSSepherosa Ziehau 12045330213cSSepherosa Ziehau /* Link status change */ 12055330213cSSepherosa Ziehau if (reg_icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) { 1206bca7c435SSepherosa Ziehau emx_serialize_skipmain(sc); 12076d435846SSepherosa Ziehau 12085330213cSSepherosa Ziehau callout_stop(&sc->timer); 12095330213cSSepherosa Ziehau sc->hw.mac.get_link_status = 1; 12105330213cSSepherosa Ziehau emx_update_link_status(sc); 12115330213cSSepherosa Ziehau 12125330213cSSepherosa Ziehau /* Deal with TX cruft when link lost */ 12135330213cSSepherosa Ziehau emx_tx_purge(sc); 12145330213cSSepherosa Ziehau 12155330213cSSepherosa Ziehau callout_reset(&sc->timer, hz, emx_timer, sc); 12166d435846SSepherosa Ziehau 1217bca7c435SSepherosa Ziehau emx_deserialize_skipmain(sc); 12185330213cSSepherosa Ziehau } 12195330213cSSepherosa Ziehau 12205330213cSSepherosa Ziehau if (reg_icr & E1000_ICR_RXO) 12215330213cSSepherosa Ziehau sc->rx_overruns++; 12225330213cSSepherosa Ziehau 12235330213cSSepherosa Ziehau logif(intr_end); 12245330213cSSepherosa Ziehau } 12255330213cSSepherosa Ziehau 12265330213cSSepherosa Ziehau static void 12275330213cSSepherosa Ziehau emx_media_status(struct ifnet *ifp, struct ifmediareq *ifmr) 12285330213cSSepherosa Ziehau { 12295330213cSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 12305330213cSSepherosa Ziehau 12312c9effcfSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 12325330213cSSepherosa Ziehau 12335330213cSSepherosa Ziehau emx_update_link_status(sc); 12345330213cSSepherosa Ziehau 12355330213cSSepherosa Ziehau ifmr->ifm_status = IFM_AVALID; 12365330213cSSepherosa Ziehau ifmr->ifm_active = IFM_ETHER; 12375330213cSSepherosa Ziehau 12385330213cSSepherosa Ziehau if (!sc->link_active) 12395330213cSSepherosa Ziehau return; 12405330213cSSepherosa Ziehau 12415330213cSSepherosa Ziehau ifmr->ifm_status |= IFM_ACTIVE; 12425330213cSSepherosa Ziehau 12435330213cSSepherosa Ziehau if (sc->hw.phy.media_type == e1000_media_type_fiber || 12445330213cSSepherosa Ziehau sc->hw.phy.media_type == e1000_media_type_internal_serdes) { 12455330213cSSepherosa Ziehau ifmr->ifm_active |= IFM_1000_SX | IFM_FDX; 12465330213cSSepherosa Ziehau } else { 12475330213cSSepherosa Ziehau switch (sc->link_speed) { 12485330213cSSepherosa Ziehau case 10: 12495330213cSSepherosa Ziehau ifmr->ifm_active |= IFM_10_T; 12505330213cSSepherosa Ziehau break; 12515330213cSSepherosa Ziehau case 100: 12525330213cSSepherosa Ziehau ifmr->ifm_active |= IFM_100_TX; 12535330213cSSepherosa Ziehau break; 12545330213cSSepherosa Ziehau 12555330213cSSepherosa Ziehau case 1000: 12565330213cSSepherosa Ziehau ifmr->ifm_active |= IFM_1000_T; 12575330213cSSepherosa Ziehau break; 12585330213cSSepherosa Ziehau } 12595330213cSSepherosa Ziehau if (sc->link_duplex == FULL_DUPLEX) 12605330213cSSepherosa Ziehau ifmr->ifm_active |= IFM_FDX; 12615330213cSSepherosa Ziehau else 12625330213cSSepherosa Ziehau ifmr->ifm_active |= IFM_HDX; 12635330213cSSepherosa Ziehau } 12645330213cSSepherosa Ziehau } 12655330213cSSepherosa Ziehau 12665330213cSSepherosa Ziehau static int 12675330213cSSepherosa Ziehau emx_media_change(struct ifnet *ifp) 12685330213cSSepherosa Ziehau { 12695330213cSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 12705330213cSSepherosa Ziehau struct ifmedia *ifm = &sc->media; 12715330213cSSepherosa Ziehau 12722c9effcfSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 12735330213cSSepherosa Ziehau 12745330213cSSepherosa Ziehau if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER) 12755330213cSSepherosa Ziehau return (EINVAL); 12765330213cSSepherosa Ziehau 12775330213cSSepherosa Ziehau switch (IFM_SUBTYPE(ifm->ifm_media)) { 12785330213cSSepherosa Ziehau case IFM_AUTO: 12795330213cSSepherosa Ziehau sc->hw.mac.autoneg = EMX_DO_AUTO_NEG; 12805330213cSSepherosa Ziehau sc->hw.phy.autoneg_advertised = EMX_AUTONEG_ADV_DEFAULT; 12815330213cSSepherosa Ziehau break; 12825330213cSSepherosa Ziehau 12835330213cSSepherosa Ziehau case IFM_1000_LX: 12845330213cSSepherosa Ziehau case IFM_1000_SX: 12855330213cSSepherosa Ziehau case IFM_1000_T: 12865330213cSSepherosa Ziehau sc->hw.mac.autoneg = EMX_DO_AUTO_NEG; 12875330213cSSepherosa Ziehau sc->hw.phy.autoneg_advertised = ADVERTISE_1000_FULL; 12885330213cSSepherosa Ziehau break; 12895330213cSSepherosa Ziehau 12905330213cSSepherosa Ziehau case IFM_100_TX: 12915330213cSSepherosa Ziehau sc->hw.mac.autoneg = FALSE; 12925330213cSSepherosa Ziehau sc->hw.phy.autoneg_advertised = 0; 12935330213cSSepherosa Ziehau if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) 12945330213cSSepherosa Ziehau sc->hw.mac.forced_speed_duplex = ADVERTISE_100_FULL; 12955330213cSSepherosa Ziehau else 12965330213cSSepherosa Ziehau sc->hw.mac.forced_speed_duplex = ADVERTISE_100_HALF; 12975330213cSSepherosa Ziehau break; 12985330213cSSepherosa Ziehau 12995330213cSSepherosa Ziehau case IFM_10_T: 13005330213cSSepherosa Ziehau sc->hw.mac.autoneg = FALSE; 13015330213cSSepherosa Ziehau sc->hw.phy.autoneg_advertised = 0; 13025330213cSSepherosa Ziehau if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) 13035330213cSSepherosa Ziehau sc->hw.mac.forced_speed_duplex = ADVERTISE_10_FULL; 13045330213cSSepherosa Ziehau else 13055330213cSSepherosa Ziehau sc->hw.mac.forced_speed_duplex = ADVERTISE_10_HALF; 13065330213cSSepherosa Ziehau break; 13075330213cSSepherosa Ziehau 13085330213cSSepherosa Ziehau default: 13095330213cSSepherosa Ziehau if_printf(ifp, "Unsupported media type\n"); 13105330213cSSepherosa Ziehau break; 13115330213cSSepherosa Ziehau } 13125330213cSSepherosa Ziehau 13135330213cSSepherosa Ziehau /* 13145330213cSSepherosa Ziehau * As the speed/duplex settings my have changed we need to 13155330213cSSepherosa Ziehau * reset the PHY. 13165330213cSSepherosa Ziehau */ 13175330213cSSepherosa Ziehau sc->hw.phy.reset_disable = FALSE; 13185330213cSSepherosa Ziehau 13195330213cSSepherosa Ziehau emx_init(sc); 13205330213cSSepherosa Ziehau 13215330213cSSepherosa Ziehau return (0); 13225330213cSSepherosa Ziehau } 13235330213cSSepherosa Ziehau 13245330213cSSepherosa Ziehau static int 13255330213cSSepherosa Ziehau emx_encap(struct emx_softc *sc, struct mbuf **m_headp) 13265330213cSSepherosa Ziehau { 13275330213cSSepherosa Ziehau bus_dma_segment_t segs[EMX_MAX_SCATTER]; 13285330213cSSepherosa Ziehau bus_dmamap_t map; 1329323e5ecdSSepherosa Ziehau struct emx_txbuf *tx_buffer, *tx_buffer_mapped; 13305330213cSSepherosa Ziehau struct e1000_tx_desc *ctxd = NULL; 13315330213cSSepherosa Ziehau struct mbuf *m_head = *m_headp; 13325330213cSSepherosa Ziehau uint32_t txd_upper, txd_lower, cmd = 0; 13335330213cSSepherosa Ziehau int maxsegs, nsegs, i, j, first, last = 0, error; 13345330213cSSepherosa Ziehau 13353752657eSSepherosa Ziehau if (m_head->m_len < EMX_TXCSUM_MINHL && 13365330213cSSepherosa Ziehau (m_head->m_flags & EMX_CSUM_FEATURES)) { 13375330213cSSepherosa Ziehau /* 13385330213cSSepherosa Ziehau * Make sure that ethernet header and ip.ip_hl are in 13395330213cSSepherosa Ziehau * contiguous memory, since if TXCSUM is enabled, later 13405330213cSSepherosa Ziehau * TX context descriptor's setup need to access ip.ip_hl. 13415330213cSSepherosa Ziehau */ 13425330213cSSepherosa Ziehau error = emx_txcsum_pullup(sc, m_headp); 13435330213cSSepherosa Ziehau if (error) { 13445330213cSSepherosa Ziehau KKASSERT(*m_headp == NULL); 13455330213cSSepherosa Ziehau return error; 13465330213cSSepherosa Ziehau } 13475330213cSSepherosa Ziehau m_head = *m_headp; 13485330213cSSepherosa Ziehau } 13495330213cSSepherosa Ziehau 13505330213cSSepherosa Ziehau txd_upper = txd_lower = 0; 13515330213cSSepherosa Ziehau 13525330213cSSepherosa Ziehau /* 13535330213cSSepherosa Ziehau * Capture the first descriptor index, this descriptor 13545330213cSSepherosa Ziehau * will have the index of the EOP which is the only one 13555330213cSSepherosa Ziehau * that now gets a DONE bit writeback. 13565330213cSSepherosa Ziehau */ 13575330213cSSepherosa Ziehau first = sc->next_avail_tx_desc; 1358323e5ecdSSepherosa Ziehau tx_buffer = &sc->tx_buf[first]; 13595330213cSSepherosa Ziehau tx_buffer_mapped = tx_buffer; 13605330213cSSepherosa Ziehau map = tx_buffer->map; 13615330213cSSepherosa Ziehau 13625330213cSSepherosa Ziehau maxsegs = sc->num_tx_desc_avail - EMX_TX_RESERVED; 13635330213cSSepherosa Ziehau KASSERT(maxsegs >= sc->spare_tx_desc, ("not enough spare TX desc\n")); 13645330213cSSepherosa Ziehau if (maxsegs > EMX_MAX_SCATTER) 13655330213cSSepherosa Ziehau maxsegs = EMX_MAX_SCATTER; 13665330213cSSepherosa Ziehau 13675330213cSSepherosa Ziehau error = bus_dmamap_load_mbuf_defrag(sc->txtag, map, m_headp, 13685330213cSSepherosa Ziehau segs, maxsegs, &nsegs, BUS_DMA_NOWAIT); 13695330213cSSepherosa Ziehau if (error) { 13705330213cSSepherosa Ziehau if (error == ENOBUFS) 13715330213cSSepherosa Ziehau sc->mbuf_alloc_failed++; 13725330213cSSepherosa Ziehau else 13735330213cSSepherosa Ziehau sc->no_tx_dma_setup++; 13745330213cSSepherosa Ziehau 13755330213cSSepherosa Ziehau m_freem(*m_headp); 13765330213cSSepherosa Ziehau *m_headp = NULL; 13775330213cSSepherosa Ziehau return error; 13785330213cSSepherosa Ziehau } 13795330213cSSepherosa Ziehau bus_dmamap_sync(sc->txtag, map, BUS_DMASYNC_PREWRITE); 13805330213cSSepherosa Ziehau 13815330213cSSepherosa Ziehau m_head = *m_headp; 13825330213cSSepherosa Ziehau sc->tx_nsegs += nsegs; 13835330213cSSepherosa Ziehau 13845330213cSSepherosa Ziehau if (m_head->m_pkthdr.csum_flags & EMX_CSUM_FEATURES) { 13855330213cSSepherosa Ziehau /* TX csum offloading will consume one TX desc */ 13865330213cSSepherosa Ziehau sc->tx_nsegs += emx_txcsum(sc, m_head, &txd_upper, &txd_lower); 13875330213cSSepherosa Ziehau } 13885330213cSSepherosa Ziehau i = sc->next_avail_tx_desc; 13895330213cSSepherosa Ziehau 13905330213cSSepherosa Ziehau /* Set up our transmit descriptors */ 13915330213cSSepherosa Ziehau for (j = 0; j < nsegs; j++) { 1392323e5ecdSSepherosa Ziehau tx_buffer = &sc->tx_buf[i]; 13935330213cSSepherosa Ziehau ctxd = &sc->tx_desc_base[i]; 13945330213cSSepherosa Ziehau 13955330213cSSepherosa Ziehau ctxd->buffer_addr = htole64(segs[j].ds_addr); 13965330213cSSepherosa Ziehau ctxd->lower.data = htole32(E1000_TXD_CMD_IFCS | 13975330213cSSepherosa Ziehau txd_lower | segs[j].ds_len); 13985330213cSSepherosa Ziehau ctxd->upper.data = htole32(txd_upper); 13995330213cSSepherosa Ziehau 14005330213cSSepherosa Ziehau last = i; 14015330213cSSepherosa Ziehau if (++i == sc->num_tx_desc) 14025330213cSSepherosa Ziehau i = 0; 14035330213cSSepherosa Ziehau } 14045330213cSSepherosa Ziehau 14055330213cSSepherosa Ziehau sc->next_avail_tx_desc = i; 14065330213cSSepherosa Ziehau 14075330213cSSepherosa Ziehau KKASSERT(sc->num_tx_desc_avail > nsegs); 14085330213cSSepherosa Ziehau sc->num_tx_desc_avail -= nsegs; 14095330213cSSepherosa Ziehau 14105330213cSSepherosa Ziehau /* Handle VLAN tag */ 14115330213cSSepherosa Ziehau if (m_head->m_flags & M_VLANTAG) { 14125330213cSSepherosa Ziehau /* Set the vlan id. */ 14135330213cSSepherosa Ziehau ctxd->upper.fields.special = 14145330213cSSepherosa Ziehau htole16(m_head->m_pkthdr.ether_vlantag); 14155330213cSSepherosa Ziehau 14165330213cSSepherosa Ziehau /* Tell hardware to add tag */ 14175330213cSSepherosa Ziehau ctxd->lower.data |= htole32(E1000_TXD_CMD_VLE); 14185330213cSSepherosa Ziehau } 14195330213cSSepherosa Ziehau 14205330213cSSepherosa Ziehau tx_buffer->m_head = m_head; 14215330213cSSepherosa Ziehau tx_buffer_mapped->map = tx_buffer->map; 14225330213cSSepherosa Ziehau tx_buffer->map = map; 14235330213cSSepherosa Ziehau 14245330213cSSepherosa Ziehau if (sc->tx_nsegs >= sc->tx_int_nsegs) { 14255330213cSSepherosa Ziehau sc->tx_nsegs = 0; 14264e4e8481SSepherosa Ziehau 14274e4e8481SSepherosa Ziehau /* 14284e4e8481SSepherosa Ziehau * Report Status (RS) is turned on 14294e4e8481SSepherosa Ziehau * every tx_int_nsegs descriptors. 14304e4e8481SSepherosa Ziehau */ 14315330213cSSepherosa Ziehau cmd = E1000_TXD_CMD_RS; 14325330213cSSepherosa Ziehau 1433b4b0a2b4SSepherosa Ziehau /* 1434b4b0a2b4SSepherosa Ziehau * Keep track of the descriptor, which will 1435b4b0a2b4SSepherosa Ziehau * be written back by hardware. 1436b4b0a2b4SSepherosa Ziehau */ 14375330213cSSepherosa Ziehau sc->tx_dd[sc->tx_dd_tail] = last; 14385330213cSSepherosa Ziehau EMX_INC_TXDD_IDX(sc->tx_dd_tail); 14395330213cSSepherosa Ziehau KKASSERT(sc->tx_dd_tail != sc->tx_dd_head); 14405330213cSSepherosa Ziehau } 14415330213cSSepherosa Ziehau 14425330213cSSepherosa Ziehau /* 14435330213cSSepherosa Ziehau * Last Descriptor of Packet needs End Of Packet (EOP) 14445330213cSSepherosa Ziehau */ 14455330213cSSepherosa Ziehau ctxd->lower.data |= htole32(E1000_TXD_CMD_EOP | cmd); 14465330213cSSepherosa Ziehau 14475330213cSSepherosa Ziehau /* 14485330213cSSepherosa Ziehau * Advance the Transmit Descriptor Tail (TDT), this tells 14495330213cSSepherosa Ziehau * the E1000 that this frame is available to transmit. 14505330213cSSepherosa Ziehau */ 14515330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TDT(0), i); 14525330213cSSepherosa Ziehau 14535330213cSSepherosa Ziehau return (0); 14545330213cSSepherosa Ziehau } 14555330213cSSepherosa Ziehau 14565330213cSSepherosa Ziehau static void 14575330213cSSepherosa Ziehau emx_set_promisc(struct emx_softc *sc) 14585330213cSSepherosa Ziehau { 14595330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 14605330213cSSepherosa Ziehau uint32_t reg_rctl; 14615330213cSSepherosa Ziehau 14625330213cSSepherosa Ziehau reg_rctl = E1000_READ_REG(&sc->hw, E1000_RCTL); 14635330213cSSepherosa Ziehau 14645330213cSSepherosa Ziehau if (ifp->if_flags & IFF_PROMISC) { 14655330213cSSepherosa Ziehau reg_rctl |= (E1000_RCTL_UPE | E1000_RCTL_MPE); 14665330213cSSepherosa Ziehau /* Turn this on if you want to see bad packets */ 14675330213cSSepherosa Ziehau if (emx_debug_sbp) 14685330213cSSepherosa Ziehau reg_rctl |= E1000_RCTL_SBP; 14695330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RCTL, reg_rctl); 14705330213cSSepherosa Ziehau } else if (ifp->if_flags & IFF_ALLMULTI) { 14715330213cSSepherosa Ziehau reg_rctl |= E1000_RCTL_MPE; 14725330213cSSepherosa Ziehau reg_rctl &= ~E1000_RCTL_UPE; 14735330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RCTL, reg_rctl); 14745330213cSSepherosa Ziehau } 14755330213cSSepherosa Ziehau } 14765330213cSSepherosa Ziehau 14775330213cSSepherosa Ziehau static void 14785330213cSSepherosa Ziehau emx_disable_promisc(struct emx_softc *sc) 14795330213cSSepherosa Ziehau { 14805330213cSSepherosa Ziehau uint32_t reg_rctl; 14815330213cSSepherosa Ziehau 14825330213cSSepherosa Ziehau reg_rctl = E1000_READ_REG(&sc->hw, E1000_RCTL); 14835330213cSSepherosa Ziehau 14845330213cSSepherosa Ziehau reg_rctl &= ~E1000_RCTL_UPE; 14855330213cSSepherosa Ziehau reg_rctl &= ~E1000_RCTL_MPE; 14865330213cSSepherosa Ziehau reg_rctl &= ~E1000_RCTL_SBP; 14875330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RCTL, reg_rctl); 14885330213cSSepherosa Ziehau } 14895330213cSSepherosa Ziehau 14905330213cSSepherosa Ziehau static void 14915330213cSSepherosa Ziehau emx_set_multi(struct emx_softc *sc) 14925330213cSSepherosa Ziehau { 14935330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 14945330213cSSepherosa Ziehau struct ifmultiaddr *ifma; 14955330213cSSepherosa Ziehau uint32_t reg_rctl = 0; 14965330213cSSepherosa Ziehau uint8_t mta[512]; /* Largest MTS is 4096 bits */ 14975330213cSSepherosa Ziehau int mcnt = 0; 14985330213cSSepherosa Ziehau 1499*441d34b2SSascha Wildner TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 15005330213cSSepherosa Ziehau if (ifma->ifma_addr->sa_family != AF_LINK) 15015330213cSSepherosa Ziehau continue; 15025330213cSSepherosa Ziehau 15035330213cSSepherosa Ziehau if (mcnt == EMX_MCAST_ADDR_MAX) 15045330213cSSepherosa Ziehau break; 15055330213cSSepherosa Ziehau 15065330213cSSepherosa Ziehau bcopy(LLADDR((struct sockaddr_dl *)ifma->ifma_addr), 15075330213cSSepherosa Ziehau &mta[mcnt * ETHER_ADDR_LEN], ETHER_ADDR_LEN); 15085330213cSSepherosa Ziehau mcnt++; 15095330213cSSepherosa Ziehau } 15105330213cSSepherosa Ziehau 15115330213cSSepherosa Ziehau if (mcnt >= EMX_MCAST_ADDR_MAX) { 15125330213cSSepherosa Ziehau reg_rctl = E1000_READ_REG(&sc->hw, E1000_RCTL); 15135330213cSSepherosa Ziehau reg_rctl |= E1000_RCTL_MPE; 15145330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RCTL, reg_rctl); 15155330213cSSepherosa Ziehau } else { 15165330213cSSepherosa Ziehau e1000_update_mc_addr_list(&sc->hw, mta, 15175330213cSSepherosa Ziehau mcnt, 1, sc->hw.mac.rar_entry_count); 15185330213cSSepherosa Ziehau } 15195330213cSSepherosa Ziehau } 15205330213cSSepherosa Ziehau 15215330213cSSepherosa Ziehau /* 15225330213cSSepherosa Ziehau * This routine checks for link status and updates statistics. 15235330213cSSepherosa Ziehau */ 15245330213cSSepherosa Ziehau static void 15255330213cSSepherosa Ziehau emx_timer(void *xsc) 15265330213cSSepherosa Ziehau { 15275330213cSSepherosa Ziehau struct emx_softc *sc = xsc; 15285330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 15295330213cSSepherosa Ziehau 15306d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 15315330213cSSepherosa Ziehau 15325330213cSSepherosa Ziehau emx_update_link_status(sc); 15335330213cSSepherosa Ziehau emx_update_stats(sc); 15345330213cSSepherosa Ziehau 15355330213cSSepherosa Ziehau /* Reset LAA into RAR[0] on 82571 */ 15365330213cSSepherosa Ziehau if (e1000_get_laa_state_82571(&sc->hw) == TRUE) 15375330213cSSepherosa Ziehau e1000_rar_set(&sc->hw, sc->hw.mac.addr, 0); 15385330213cSSepherosa Ziehau 15395330213cSSepherosa Ziehau if (emx_display_debug_stats && (ifp->if_flags & IFF_RUNNING)) 15405330213cSSepherosa Ziehau emx_print_hw_stats(sc); 15415330213cSSepherosa Ziehau 15425330213cSSepherosa Ziehau emx_smartspeed(sc); 15435330213cSSepherosa Ziehau 15445330213cSSepherosa Ziehau callout_reset(&sc->timer, hz, emx_timer, sc); 15455330213cSSepherosa Ziehau 15466d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 15475330213cSSepherosa Ziehau } 15485330213cSSepherosa Ziehau 15495330213cSSepherosa Ziehau static void 15505330213cSSepherosa Ziehau emx_update_link_status(struct emx_softc *sc) 15515330213cSSepherosa Ziehau { 15525330213cSSepherosa Ziehau struct e1000_hw *hw = &sc->hw; 15535330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 15545330213cSSepherosa Ziehau device_t dev = sc->dev; 15555330213cSSepherosa Ziehau uint32_t link_check = 0; 15565330213cSSepherosa Ziehau 15575330213cSSepherosa Ziehau /* Get the cached link value or read phy for real */ 15585330213cSSepherosa Ziehau switch (hw->phy.media_type) { 15595330213cSSepherosa Ziehau case e1000_media_type_copper: 15605330213cSSepherosa Ziehau if (hw->mac.get_link_status) { 15615330213cSSepherosa Ziehau /* Do the work to read phy */ 15625330213cSSepherosa Ziehau e1000_check_for_link(hw); 15635330213cSSepherosa Ziehau link_check = !hw->mac.get_link_status; 15645330213cSSepherosa Ziehau if (link_check) /* ESB2 fix */ 15655330213cSSepherosa Ziehau e1000_cfg_on_link_up(hw); 15665330213cSSepherosa Ziehau } else { 15675330213cSSepherosa Ziehau link_check = TRUE; 15685330213cSSepherosa Ziehau } 15695330213cSSepherosa Ziehau break; 15705330213cSSepherosa Ziehau 15715330213cSSepherosa Ziehau case e1000_media_type_fiber: 15725330213cSSepherosa Ziehau e1000_check_for_link(hw); 15735330213cSSepherosa Ziehau link_check = E1000_READ_REG(hw, E1000_STATUS) & E1000_STATUS_LU; 15745330213cSSepherosa Ziehau break; 15755330213cSSepherosa Ziehau 15765330213cSSepherosa Ziehau case e1000_media_type_internal_serdes: 15775330213cSSepherosa Ziehau e1000_check_for_link(hw); 15785330213cSSepherosa Ziehau link_check = sc->hw.mac.serdes_has_link; 15795330213cSSepherosa Ziehau break; 15805330213cSSepherosa Ziehau 15815330213cSSepherosa Ziehau case e1000_media_type_unknown: 15825330213cSSepherosa Ziehau default: 15835330213cSSepherosa Ziehau break; 15845330213cSSepherosa Ziehau } 15855330213cSSepherosa Ziehau 15865330213cSSepherosa Ziehau /* Now check for a transition */ 15875330213cSSepherosa Ziehau if (link_check && sc->link_active == 0) { 15885330213cSSepherosa Ziehau e1000_get_speed_and_duplex(hw, &sc->link_speed, 15895330213cSSepherosa Ziehau &sc->link_duplex); 15905330213cSSepherosa Ziehau 15915330213cSSepherosa Ziehau /* 15925330213cSSepherosa Ziehau * Check if we should enable/disable SPEED_MODE bit on 15935330213cSSepherosa Ziehau * 82571EB/82572EI 15945330213cSSepherosa Ziehau */ 15955330213cSSepherosa Ziehau if (hw->mac.type == e1000_82571 || 15965330213cSSepherosa Ziehau hw->mac.type == e1000_82572) { 15975330213cSSepherosa Ziehau int tarc0; 15985330213cSSepherosa Ziehau 15995330213cSSepherosa Ziehau tarc0 = E1000_READ_REG(hw, E1000_TARC(0)); 16005330213cSSepherosa Ziehau if (sc->link_speed != SPEED_1000) 16015330213cSSepherosa Ziehau tarc0 &= ~EMX_TARC_SPEED_MODE; 16025330213cSSepherosa Ziehau else 16035330213cSSepherosa Ziehau tarc0 |= EMX_TARC_SPEED_MODE; 16045330213cSSepherosa Ziehau E1000_WRITE_REG(hw, E1000_TARC(0), tarc0); 16055330213cSSepherosa Ziehau } 16065330213cSSepherosa Ziehau if (bootverbose) { 16075330213cSSepherosa Ziehau device_printf(dev, "Link is up %d Mbps %s\n", 16085330213cSSepherosa Ziehau sc->link_speed, 16095330213cSSepherosa Ziehau ((sc->link_duplex == FULL_DUPLEX) ? 16105330213cSSepherosa Ziehau "Full Duplex" : "Half Duplex")); 16115330213cSSepherosa Ziehau } 16125330213cSSepherosa Ziehau sc->link_active = 1; 16135330213cSSepherosa Ziehau sc->smartspeed = 0; 16145330213cSSepherosa Ziehau ifp->if_baudrate = sc->link_speed * 1000000; 16155330213cSSepherosa Ziehau ifp->if_link_state = LINK_STATE_UP; 16165330213cSSepherosa Ziehau if_link_state_change(ifp); 16175330213cSSepherosa Ziehau } else if (!link_check && sc->link_active == 1) { 16185330213cSSepherosa Ziehau ifp->if_baudrate = sc->link_speed = 0; 16195330213cSSepherosa Ziehau sc->link_duplex = 0; 16205330213cSSepherosa Ziehau if (bootverbose) 16215330213cSSepherosa Ziehau device_printf(dev, "Link is Down\n"); 16225330213cSSepherosa Ziehau sc->link_active = 0; 16235330213cSSepherosa Ziehau #if 0 16245330213cSSepherosa Ziehau /* Link down, disable watchdog */ 16255330213cSSepherosa Ziehau if->if_timer = 0; 16265330213cSSepherosa Ziehau #endif 16275330213cSSepherosa Ziehau ifp->if_link_state = LINK_STATE_DOWN; 16285330213cSSepherosa Ziehau if_link_state_change(ifp); 16295330213cSSepherosa Ziehau } 16305330213cSSepherosa Ziehau } 16315330213cSSepherosa Ziehau 16325330213cSSepherosa Ziehau static void 16335330213cSSepherosa Ziehau emx_stop(struct emx_softc *sc) 16345330213cSSepherosa Ziehau { 16355330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 16365330213cSSepherosa Ziehau int i; 16375330213cSSepherosa Ziehau 16382c9effcfSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 16395330213cSSepherosa Ziehau 16405330213cSSepherosa Ziehau emx_disable_intr(sc); 16415330213cSSepherosa Ziehau 16425330213cSSepherosa Ziehau callout_stop(&sc->timer); 16435330213cSSepherosa Ziehau 16445330213cSSepherosa Ziehau ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE); 16455330213cSSepherosa Ziehau ifp->if_timer = 0; 16465330213cSSepherosa Ziehau 16473f939c23SSepherosa Ziehau /* 16483f939c23SSepherosa Ziehau * Disable multiple receive queues. 16493f939c23SSepherosa Ziehau * 16503f939c23SSepherosa Ziehau * NOTE: 16513f939c23SSepherosa Ziehau * We should disable multiple receive queues before 16523f939c23SSepherosa Ziehau * resetting the hardware. 16533f939c23SSepherosa Ziehau */ 16543f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_MRQC, 0); 16553f939c23SSepherosa Ziehau 16565330213cSSepherosa Ziehau e1000_reset_hw(&sc->hw); 16575330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_WUC, 0); 16585330213cSSepherosa Ziehau 16595330213cSSepherosa Ziehau for (i = 0; i < sc->num_tx_desc; i++) { 1660323e5ecdSSepherosa Ziehau struct emx_txbuf *tx_buffer = &sc->tx_buf[i]; 16615330213cSSepherosa Ziehau 16625330213cSSepherosa Ziehau if (tx_buffer->m_head != NULL) { 16635330213cSSepherosa Ziehau bus_dmamap_unload(sc->txtag, tx_buffer->map); 16645330213cSSepherosa Ziehau m_freem(tx_buffer->m_head); 16655330213cSSepherosa Ziehau tx_buffer->m_head = NULL; 16665330213cSSepherosa Ziehau } 16675330213cSSepherosa Ziehau } 16685330213cSSepherosa Ziehau 16698434a83bSSepherosa Ziehau for (i = 0; i < sc->rx_ring_inuse; ++i) 16703f939c23SSepherosa Ziehau emx_free_rx_ring(sc, &sc->rx_data[i]); 16715330213cSSepherosa Ziehau 16725330213cSSepherosa Ziehau sc->csum_flags = 0; 16735330213cSSepherosa Ziehau sc->csum_ehlen = 0; 16745330213cSSepherosa Ziehau sc->csum_iphlen = 0; 16755330213cSSepherosa Ziehau 16765330213cSSepherosa Ziehau sc->tx_dd_head = 0; 16775330213cSSepherosa Ziehau sc->tx_dd_tail = 0; 16785330213cSSepherosa Ziehau sc->tx_nsegs = 0; 16795330213cSSepherosa Ziehau } 16805330213cSSepherosa Ziehau 16815330213cSSepherosa Ziehau static int 16825330213cSSepherosa Ziehau emx_hw_init(struct emx_softc *sc) 16835330213cSSepherosa Ziehau { 16845330213cSSepherosa Ziehau device_t dev = sc->dev; 16855330213cSSepherosa Ziehau uint16_t rx_buffer_size; 16865330213cSSepherosa Ziehau 16875330213cSSepherosa Ziehau /* Issue a global reset */ 16885330213cSSepherosa Ziehau e1000_reset_hw(&sc->hw); 16895330213cSSepherosa Ziehau 16905330213cSSepherosa Ziehau /* Get control from any management/hw control */ 16915330213cSSepherosa Ziehau if (sc->hw.mac.type == e1000_82573 && 16925330213cSSepherosa Ziehau e1000_check_mng_mode(&sc->hw)) 16935330213cSSepherosa Ziehau emx_get_hw_control(sc); 16945330213cSSepherosa Ziehau 16955330213cSSepherosa Ziehau /* Set up smart power down as default off on newer adapters. */ 16965330213cSSepherosa Ziehau if (!emx_smart_pwr_down && 16975330213cSSepherosa Ziehau (sc->hw.mac.type == e1000_82571 || 16985330213cSSepherosa Ziehau sc->hw.mac.type == e1000_82572)) { 16995330213cSSepherosa Ziehau uint16_t phy_tmp = 0; 17005330213cSSepherosa Ziehau 17015330213cSSepherosa Ziehau /* Speed up time to link by disabling smart power down. */ 17025330213cSSepherosa Ziehau e1000_read_phy_reg(&sc->hw, 17035330213cSSepherosa Ziehau IGP02E1000_PHY_POWER_MGMT, &phy_tmp); 17045330213cSSepherosa Ziehau phy_tmp &= ~IGP02E1000_PM_SPD; 17055330213cSSepherosa Ziehau e1000_write_phy_reg(&sc->hw, 17065330213cSSepherosa Ziehau IGP02E1000_PHY_POWER_MGMT, phy_tmp); 17075330213cSSepherosa Ziehau } 17085330213cSSepherosa Ziehau 17095330213cSSepherosa Ziehau /* 17105330213cSSepherosa Ziehau * These parameters control the automatic generation (Tx) and 17115330213cSSepherosa Ziehau * response (Rx) to Ethernet PAUSE frames. 17125330213cSSepherosa Ziehau * - High water mark should allow for at least two frames to be 17135330213cSSepherosa Ziehau * received after sending an XOFF. 17145330213cSSepherosa Ziehau * - Low water mark works best when it is very near the high water mark. 17155330213cSSepherosa Ziehau * This allows the receiver to restart by sending XON when it has 17165330213cSSepherosa Ziehau * drained a bit. Here we use an arbitary value of 1500 which will 17175330213cSSepherosa Ziehau * restart after one full frame is pulled from the buffer. There 17185330213cSSepherosa Ziehau * could be several smaller frames in the buffer and if so they will 17195330213cSSepherosa Ziehau * not trigger the XON until their total number reduces the buffer 17205330213cSSepherosa Ziehau * by 1500. 17215330213cSSepherosa Ziehau * - The pause time is fairly large at 1000 x 512ns = 512 usec. 17225330213cSSepherosa Ziehau */ 17235330213cSSepherosa Ziehau rx_buffer_size = (E1000_READ_REG(&sc->hw, E1000_PBA) & 0xffff) << 10; 17245330213cSSepherosa Ziehau 17255330213cSSepherosa Ziehau sc->hw.fc.high_water = rx_buffer_size - 17265330213cSSepherosa Ziehau roundup2(sc->max_frame_size, 1024); 17275330213cSSepherosa Ziehau sc->hw.fc.low_water = sc->hw.fc.high_water - 1500; 17285330213cSSepherosa Ziehau 17295330213cSSepherosa Ziehau if (sc->hw.mac.type == e1000_80003es2lan) 17305330213cSSepherosa Ziehau sc->hw.fc.pause_time = 0xFFFF; 17315330213cSSepherosa Ziehau else 17325330213cSSepherosa Ziehau sc->hw.fc.pause_time = EMX_FC_PAUSE_TIME; 17335330213cSSepherosa Ziehau sc->hw.fc.send_xon = TRUE; 17345330213cSSepherosa Ziehau sc->hw.fc.requested_mode = e1000_fc_full; 17355330213cSSepherosa Ziehau 17365330213cSSepherosa Ziehau if (e1000_init_hw(&sc->hw) < 0) { 17375330213cSSepherosa Ziehau device_printf(dev, "Hardware Initialization Failed\n"); 17385330213cSSepherosa Ziehau return (EIO); 17395330213cSSepherosa Ziehau } 17405330213cSSepherosa Ziehau 17415330213cSSepherosa Ziehau e1000_check_for_link(&sc->hw); 17425330213cSSepherosa Ziehau 17435330213cSSepherosa Ziehau return (0); 17445330213cSSepherosa Ziehau } 17455330213cSSepherosa Ziehau 17465330213cSSepherosa Ziehau static void 17475330213cSSepherosa Ziehau emx_setup_ifp(struct emx_softc *sc) 17485330213cSSepherosa Ziehau { 17495330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 17505330213cSSepherosa Ziehau 17515330213cSSepherosa Ziehau if_initname(ifp, device_get_name(sc->dev), 17525330213cSSepherosa Ziehau device_get_unit(sc->dev)); 17535330213cSSepherosa Ziehau ifp->if_softc = sc; 17545330213cSSepherosa Ziehau ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 17555330213cSSepherosa Ziehau ifp->if_init = emx_init; 17565330213cSSepherosa Ziehau ifp->if_ioctl = emx_ioctl; 17575330213cSSepherosa Ziehau ifp->if_start = emx_start; 1758b3a7093fSSepherosa Ziehau #ifdef IFPOLL_ENABLE 1759b3a7093fSSepherosa Ziehau ifp->if_qpoll = emx_qpoll; 17605330213cSSepherosa Ziehau #endif 17615330213cSSepherosa Ziehau ifp->if_watchdog = emx_watchdog; 17626d435846SSepherosa Ziehau ifp->if_serialize = emx_serialize; 17636d435846SSepherosa Ziehau ifp->if_deserialize = emx_deserialize; 17646d435846SSepherosa Ziehau ifp->if_tryserialize = emx_tryserialize; 17652c9effcfSSepherosa Ziehau #ifdef INVARIANTS 17662c9effcfSSepherosa Ziehau ifp->if_serialize_assert = emx_serialize_assert; 17672c9effcfSSepherosa Ziehau #endif 17685330213cSSepherosa Ziehau ifq_set_maxlen(&ifp->if_snd, sc->num_tx_desc - 1); 17695330213cSSepherosa Ziehau ifq_set_ready(&ifp->if_snd); 17705330213cSSepherosa Ziehau 1771ae474cfaSSepherosa Ziehau ether_ifattach(ifp, sc->hw.mac.addr, NULL); 17725330213cSSepherosa Ziehau 17735330213cSSepherosa Ziehau ifp->if_capabilities = IFCAP_HWCSUM | 17745330213cSSepherosa Ziehau IFCAP_VLAN_HWTAGGING | 17755330213cSSepherosa Ziehau IFCAP_VLAN_MTU; 17768434a83bSSepherosa Ziehau if (sc->rx_ring_cnt > 1) 17778434a83bSSepherosa Ziehau ifp->if_capabilities |= IFCAP_RSS; 17785330213cSSepherosa Ziehau ifp->if_capenable = ifp->if_capabilities; 17795330213cSSepherosa Ziehau ifp->if_hwassist = EMX_CSUM_FEATURES; 17805330213cSSepherosa Ziehau 17815330213cSSepherosa Ziehau /* 17825330213cSSepherosa Ziehau * Tell the upper layer(s) we support long frames. 17835330213cSSepherosa Ziehau */ 17845330213cSSepherosa Ziehau ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 17855330213cSSepherosa Ziehau 17865330213cSSepherosa Ziehau /* 17875330213cSSepherosa Ziehau * Specify the media types supported by this sc and register 17885330213cSSepherosa Ziehau * callbacks to update media and link information 17895330213cSSepherosa Ziehau */ 17905330213cSSepherosa Ziehau ifmedia_init(&sc->media, IFM_IMASK, 17915330213cSSepherosa Ziehau emx_media_change, emx_media_status); 17925330213cSSepherosa Ziehau if (sc->hw.phy.media_type == e1000_media_type_fiber || 17935330213cSSepherosa Ziehau sc->hw.phy.media_type == e1000_media_type_internal_serdes) { 17945330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_1000_SX | IFM_FDX, 17955330213cSSepherosa Ziehau 0, NULL); 17965330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_1000_SX, 0, NULL); 17975330213cSSepherosa Ziehau } else { 17985330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_10_T, 0, NULL); 17995330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_10_T | IFM_FDX, 18005330213cSSepherosa Ziehau 0, NULL); 18015330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_100_TX, 0, NULL); 18025330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_100_TX | IFM_FDX, 18035330213cSSepherosa Ziehau 0, NULL); 18045330213cSSepherosa Ziehau if (sc->hw.phy.type != e1000_phy_ife) { 18055330213cSSepherosa Ziehau ifmedia_add(&sc->media, 18065330213cSSepherosa Ziehau IFM_ETHER | IFM_1000_T | IFM_FDX, 0, NULL); 18075330213cSSepherosa Ziehau ifmedia_add(&sc->media, 18085330213cSSepherosa Ziehau IFM_ETHER | IFM_1000_T, 0, NULL); 18095330213cSSepherosa Ziehau } 18105330213cSSepherosa Ziehau } 18115330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_AUTO, 0, NULL); 18125330213cSSepherosa Ziehau ifmedia_set(&sc->media, IFM_ETHER | IFM_AUTO); 18135330213cSSepherosa Ziehau } 18145330213cSSepherosa Ziehau 18155330213cSSepherosa Ziehau /* 18165330213cSSepherosa Ziehau * Workaround for SmartSpeed on 82541 and 82547 controllers 18175330213cSSepherosa Ziehau */ 18185330213cSSepherosa Ziehau static void 18195330213cSSepherosa Ziehau emx_smartspeed(struct emx_softc *sc) 18205330213cSSepherosa Ziehau { 18215330213cSSepherosa Ziehau uint16_t phy_tmp; 18225330213cSSepherosa Ziehau 18235330213cSSepherosa Ziehau if (sc->link_active || sc->hw.phy.type != e1000_phy_igp || 18245330213cSSepherosa Ziehau sc->hw.mac.autoneg == 0 || 18255330213cSSepherosa Ziehau (sc->hw.phy.autoneg_advertised & ADVERTISE_1000_FULL) == 0) 18265330213cSSepherosa Ziehau return; 18275330213cSSepherosa Ziehau 18285330213cSSepherosa Ziehau if (sc->smartspeed == 0) { 18295330213cSSepherosa Ziehau /* 18305330213cSSepherosa Ziehau * If Master/Slave config fault is asserted twice, 18315330213cSSepherosa Ziehau * we assume back-to-back 18325330213cSSepherosa Ziehau */ 18335330213cSSepherosa Ziehau e1000_read_phy_reg(&sc->hw, PHY_1000T_STATUS, &phy_tmp); 18345330213cSSepherosa Ziehau if (!(phy_tmp & SR_1000T_MS_CONFIG_FAULT)) 18355330213cSSepherosa Ziehau return; 18365330213cSSepherosa Ziehau e1000_read_phy_reg(&sc->hw, PHY_1000T_STATUS, &phy_tmp); 18375330213cSSepherosa Ziehau if (phy_tmp & SR_1000T_MS_CONFIG_FAULT) { 18385330213cSSepherosa Ziehau e1000_read_phy_reg(&sc->hw, 18395330213cSSepherosa Ziehau PHY_1000T_CTRL, &phy_tmp); 18405330213cSSepherosa Ziehau if (phy_tmp & CR_1000T_MS_ENABLE) { 18415330213cSSepherosa Ziehau phy_tmp &= ~CR_1000T_MS_ENABLE; 18425330213cSSepherosa Ziehau e1000_write_phy_reg(&sc->hw, 18435330213cSSepherosa Ziehau PHY_1000T_CTRL, phy_tmp); 18445330213cSSepherosa Ziehau sc->smartspeed++; 18455330213cSSepherosa Ziehau if (sc->hw.mac.autoneg && 18465330213cSSepherosa Ziehau !e1000_phy_setup_autoneg(&sc->hw) && 18475330213cSSepherosa Ziehau !e1000_read_phy_reg(&sc->hw, 18485330213cSSepherosa Ziehau PHY_CONTROL, &phy_tmp)) { 18495330213cSSepherosa Ziehau phy_tmp |= MII_CR_AUTO_NEG_EN | 18505330213cSSepherosa Ziehau MII_CR_RESTART_AUTO_NEG; 18515330213cSSepherosa Ziehau e1000_write_phy_reg(&sc->hw, 18525330213cSSepherosa Ziehau PHY_CONTROL, phy_tmp); 18535330213cSSepherosa Ziehau } 18545330213cSSepherosa Ziehau } 18555330213cSSepherosa Ziehau } 18565330213cSSepherosa Ziehau return; 18575330213cSSepherosa Ziehau } else if (sc->smartspeed == EMX_SMARTSPEED_DOWNSHIFT) { 18585330213cSSepherosa Ziehau /* If still no link, perhaps using 2/3 pair cable */ 18595330213cSSepherosa Ziehau e1000_read_phy_reg(&sc->hw, PHY_1000T_CTRL, &phy_tmp); 18605330213cSSepherosa Ziehau phy_tmp |= CR_1000T_MS_ENABLE; 18615330213cSSepherosa Ziehau e1000_write_phy_reg(&sc->hw, PHY_1000T_CTRL, phy_tmp); 18625330213cSSepherosa Ziehau if (sc->hw.mac.autoneg && 18635330213cSSepherosa Ziehau !e1000_phy_setup_autoneg(&sc->hw) && 18645330213cSSepherosa Ziehau !e1000_read_phy_reg(&sc->hw, PHY_CONTROL, &phy_tmp)) { 18655330213cSSepherosa Ziehau phy_tmp |= MII_CR_AUTO_NEG_EN | MII_CR_RESTART_AUTO_NEG; 18665330213cSSepherosa Ziehau e1000_write_phy_reg(&sc->hw, PHY_CONTROL, phy_tmp); 18675330213cSSepherosa Ziehau } 18685330213cSSepherosa Ziehau } 18695330213cSSepherosa Ziehau 18705330213cSSepherosa Ziehau /* Restart process after EMX_SMARTSPEED_MAX iterations */ 18715330213cSSepherosa Ziehau if (sc->smartspeed++ == EMX_SMARTSPEED_MAX) 18725330213cSSepherosa Ziehau sc->smartspeed = 0; 18735330213cSSepherosa Ziehau } 18745330213cSSepherosa Ziehau 18755330213cSSepherosa Ziehau static int 18765330213cSSepherosa Ziehau emx_create_tx_ring(struct emx_softc *sc) 18775330213cSSepherosa Ziehau { 18785330213cSSepherosa Ziehau device_t dev = sc->dev; 1879323e5ecdSSepherosa Ziehau struct emx_txbuf *tx_buffer; 1880bdca134fSSepherosa Ziehau int error, i, tsize; 1881bdca134fSSepherosa Ziehau 1882bdca134fSSepherosa Ziehau /* 1883bdca134fSSepherosa Ziehau * Validate number of transmit descriptors. It must not exceed 1884bdca134fSSepherosa Ziehau * hardware maximum, and must be multiple of E1000_DBA_ALIGN. 1885bdca134fSSepherosa Ziehau */ 1886bdca134fSSepherosa Ziehau if ((emx_txd * sizeof(struct e1000_tx_desc)) % EMX_DBA_ALIGN != 0 || 1887bdca134fSSepherosa Ziehau emx_txd > EMX_MAX_TXD || emx_txd < EMX_MIN_TXD) { 1888bdca134fSSepherosa Ziehau device_printf(dev, "Using %d TX descriptors instead of %d!\n", 1889bdca134fSSepherosa Ziehau EMX_DEFAULT_TXD, emx_txd); 1890bdca134fSSepherosa Ziehau sc->num_tx_desc = EMX_DEFAULT_TXD; 1891bdca134fSSepherosa Ziehau } else { 1892bdca134fSSepherosa Ziehau sc->num_tx_desc = emx_txd; 1893bdca134fSSepherosa Ziehau } 1894bdca134fSSepherosa Ziehau 1895bdca134fSSepherosa Ziehau /* 1896bdca134fSSepherosa Ziehau * Allocate Transmit Descriptor ring 1897bdca134fSSepherosa Ziehau */ 1898bdca134fSSepherosa Ziehau tsize = roundup2(sc->num_tx_desc * sizeof(struct e1000_tx_desc), 1899bdca134fSSepherosa Ziehau EMX_DBA_ALIGN); 1900a596084cSSepherosa Ziehau sc->tx_desc_base = bus_dmamem_coherent_any(sc->parent_dtag, 1901a596084cSSepherosa Ziehau EMX_DBA_ALIGN, tsize, BUS_DMA_WAITOK, 1902a596084cSSepherosa Ziehau &sc->tx_desc_dtag, &sc->tx_desc_dmap, 1903a596084cSSepherosa Ziehau &sc->tx_desc_paddr); 1904a596084cSSepherosa Ziehau if (sc->tx_desc_base == NULL) { 1905bdca134fSSepherosa Ziehau device_printf(dev, "Unable to allocate tx_desc memory\n"); 1906a596084cSSepherosa Ziehau return ENOMEM; 1907bdca134fSSepherosa Ziehau } 19085330213cSSepherosa Ziehau 1909323e5ecdSSepherosa Ziehau sc->tx_buf = kmalloc(sizeof(struct emx_txbuf) * sc->num_tx_desc, 19105330213cSSepherosa Ziehau M_DEVBUF, M_WAITOK | M_ZERO); 19115330213cSSepherosa Ziehau 19125330213cSSepherosa Ziehau /* 19135330213cSSepherosa Ziehau * Create DMA tags for tx buffers 19145330213cSSepherosa Ziehau */ 19155330213cSSepherosa Ziehau error = bus_dma_tag_create(sc->parent_dtag, /* parent */ 19165330213cSSepherosa Ziehau 1, 0, /* alignment, bounds */ 19175330213cSSepherosa Ziehau BUS_SPACE_MAXADDR, /* lowaddr */ 19185330213cSSepherosa Ziehau BUS_SPACE_MAXADDR, /* highaddr */ 19195330213cSSepherosa Ziehau NULL, NULL, /* filter, filterarg */ 19205330213cSSepherosa Ziehau EMX_TSO_SIZE, /* maxsize */ 19215330213cSSepherosa Ziehau EMX_MAX_SCATTER, /* nsegments */ 19225330213cSSepherosa Ziehau EMX_MAX_SEGSIZE, /* maxsegsize */ 19235330213cSSepherosa Ziehau BUS_DMA_WAITOK | BUS_DMA_ALLOCNOW | 19245330213cSSepherosa Ziehau BUS_DMA_ONEBPAGE, /* flags */ 19255330213cSSepherosa Ziehau &sc->txtag); 19265330213cSSepherosa Ziehau if (error) { 19275330213cSSepherosa Ziehau device_printf(dev, "Unable to allocate TX DMA tag\n"); 1928323e5ecdSSepherosa Ziehau kfree(sc->tx_buf, M_DEVBUF); 1929323e5ecdSSepherosa Ziehau sc->tx_buf = NULL; 19305330213cSSepherosa Ziehau return error; 19315330213cSSepherosa Ziehau } 19325330213cSSepherosa Ziehau 19335330213cSSepherosa Ziehau /* 19345330213cSSepherosa Ziehau * Create DMA maps for tx buffers 19355330213cSSepherosa Ziehau */ 19365330213cSSepherosa Ziehau for (i = 0; i < sc->num_tx_desc; i++) { 1937323e5ecdSSepherosa Ziehau tx_buffer = &sc->tx_buf[i]; 19385330213cSSepherosa Ziehau 19395330213cSSepherosa Ziehau error = bus_dmamap_create(sc->txtag, 19405330213cSSepherosa Ziehau BUS_DMA_WAITOK | BUS_DMA_ONEBPAGE, 19415330213cSSepherosa Ziehau &tx_buffer->map); 19425330213cSSepherosa Ziehau if (error) { 19435330213cSSepherosa Ziehau device_printf(dev, "Unable to create TX DMA map\n"); 19445330213cSSepherosa Ziehau emx_destroy_tx_ring(sc, i); 19455330213cSSepherosa Ziehau return error; 19465330213cSSepherosa Ziehau } 19475330213cSSepherosa Ziehau } 19485330213cSSepherosa Ziehau return (0); 19495330213cSSepherosa Ziehau } 19505330213cSSepherosa Ziehau 19515330213cSSepherosa Ziehau static void 19525330213cSSepherosa Ziehau emx_init_tx_ring(struct emx_softc *sc) 19535330213cSSepherosa Ziehau { 19545330213cSSepherosa Ziehau /* Clear the old ring contents */ 19555330213cSSepherosa Ziehau bzero(sc->tx_desc_base, 19565330213cSSepherosa Ziehau sizeof(struct e1000_tx_desc) * sc->num_tx_desc); 19575330213cSSepherosa Ziehau 19585330213cSSepherosa Ziehau /* Reset state */ 19595330213cSSepherosa Ziehau sc->next_avail_tx_desc = 0; 19605330213cSSepherosa Ziehau sc->next_tx_to_clean = 0; 19615330213cSSepherosa Ziehau sc->num_tx_desc_avail = sc->num_tx_desc; 19625330213cSSepherosa Ziehau } 19635330213cSSepherosa Ziehau 19645330213cSSepherosa Ziehau static void 19655330213cSSepherosa Ziehau emx_init_tx_unit(struct emx_softc *sc) 19665330213cSSepherosa Ziehau { 19675330213cSSepherosa Ziehau uint32_t tctl, tarc, tipg = 0; 19685330213cSSepherosa Ziehau uint64_t bus_addr; 19695330213cSSepherosa Ziehau 19705330213cSSepherosa Ziehau /* Setup the Base and Length of the Tx Descriptor Ring */ 1971a596084cSSepherosa Ziehau bus_addr = sc->tx_desc_paddr; 19725330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TDLEN(0), 19735330213cSSepherosa Ziehau sc->num_tx_desc * sizeof(struct e1000_tx_desc)); 19745330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TDBAH(0), 19755330213cSSepherosa Ziehau (uint32_t)(bus_addr >> 32)); 19765330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TDBAL(0), 19775330213cSSepherosa Ziehau (uint32_t)bus_addr); 19785330213cSSepherosa Ziehau /* Setup the HW Tx Head and Tail descriptor pointers */ 19795330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TDT(0), 0); 19805330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TDH(0), 0); 19815330213cSSepherosa Ziehau 19825330213cSSepherosa Ziehau /* Set the default values for the Tx Inter Packet Gap timer */ 19835330213cSSepherosa Ziehau switch (sc->hw.mac.type) { 19845330213cSSepherosa Ziehau case e1000_80003es2lan: 19855330213cSSepherosa Ziehau tipg = DEFAULT_82543_TIPG_IPGR1; 19865330213cSSepherosa Ziehau tipg |= DEFAULT_80003ES2LAN_TIPG_IPGR2 << 19875330213cSSepherosa Ziehau E1000_TIPG_IPGR2_SHIFT; 19885330213cSSepherosa Ziehau break; 19895330213cSSepherosa Ziehau 19905330213cSSepherosa Ziehau default: 19915330213cSSepherosa Ziehau if (sc->hw.phy.media_type == e1000_media_type_fiber || 19925330213cSSepherosa Ziehau sc->hw.phy.media_type == e1000_media_type_internal_serdes) 19935330213cSSepherosa Ziehau tipg = DEFAULT_82543_TIPG_IPGT_FIBER; 19945330213cSSepherosa Ziehau else 19955330213cSSepherosa Ziehau tipg = DEFAULT_82543_TIPG_IPGT_COPPER; 19965330213cSSepherosa Ziehau tipg |= DEFAULT_82543_TIPG_IPGR1 << E1000_TIPG_IPGR1_SHIFT; 19975330213cSSepherosa Ziehau tipg |= DEFAULT_82543_TIPG_IPGR2 << E1000_TIPG_IPGR2_SHIFT; 19985330213cSSepherosa Ziehau break; 19995330213cSSepherosa Ziehau } 20005330213cSSepherosa Ziehau 20015330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TIPG, tipg); 20025330213cSSepherosa Ziehau 20035330213cSSepherosa Ziehau /* NOTE: 0 is not allowed for TIDV */ 20045330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TIDV, 1); 20055330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TADV, 0); 20065330213cSSepherosa Ziehau 20075330213cSSepherosa Ziehau if (sc->hw.mac.type == e1000_82571 || 20085330213cSSepherosa Ziehau sc->hw.mac.type == e1000_82572) { 20095330213cSSepherosa Ziehau tarc = E1000_READ_REG(&sc->hw, E1000_TARC(0)); 20105330213cSSepherosa Ziehau tarc |= EMX_TARC_SPEED_MODE; 20115330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TARC(0), tarc); 20125330213cSSepherosa Ziehau } else if (sc->hw.mac.type == e1000_80003es2lan) { 20135330213cSSepherosa Ziehau tarc = E1000_READ_REG(&sc->hw, E1000_TARC(0)); 20145330213cSSepherosa Ziehau tarc |= 1; 20155330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TARC(0), tarc); 20165330213cSSepherosa Ziehau tarc = E1000_READ_REG(&sc->hw, E1000_TARC(1)); 20175330213cSSepherosa Ziehau tarc |= 1; 20185330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TARC(1), tarc); 20195330213cSSepherosa Ziehau } 20205330213cSSepherosa Ziehau 20215330213cSSepherosa Ziehau /* Program the Transmit Control Register */ 20225330213cSSepherosa Ziehau tctl = E1000_READ_REG(&sc->hw, E1000_TCTL); 20235330213cSSepherosa Ziehau tctl &= ~E1000_TCTL_CT; 20245330213cSSepherosa Ziehau tctl |= E1000_TCTL_PSP | E1000_TCTL_RTLC | E1000_TCTL_EN | 20255330213cSSepherosa Ziehau (E1000_COLLISION_THRESHOLD << E1000_CT_SHIFT); 20265330213cSSepherosa Ziehau tctl |= E1000_TCTL_MULR; 20275330213cSSepherosa Ziehau 20285330213cSSepherosa Ziehau /* This write will effectively turn on the transmit unit. */ 20295330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TCTL, tctl); 20305330213cSSepherosa Ziehau } 20315330213cSSepherosa Ziehau 20325330213cSSepherosa Ziehau static void 20335330213cSSepherosa Ziehau emx_destroy_tx_ring(struct emx_softc *sc, int ndesc) 20345330213cSSepherosa Ziehau { 2035323e5ecdSSepherosa Ziehau struct emx_txbuf *tx_buffer; 20365330213cSSepherosa Ziehau int i; 20375330213cSSepherosa Ziehau 2038bdca134fSSepherosa Ziehau /* Free Transmit Descriptor ring */ 2039a596084cSSepherosa Ziehau if (sc->tx_desc_base) { 2040a596084cSSepherosa Ziehau bus_dmamap_unload(sc->tx_desc_dtag, sc->tx_desc_dmap); 2041a596084cSSepherosa Ziehau bus_dmamem_free(sc->tx_desc_dtag, sc->tx_desc_base, 2042a596084cSSepherosa Ziehau sc->tx_desc_dmap); 2043a596084cSSepherosa Ziehau bus_dma_tag_destroy(sc->tx_desc_dtag); 2044a596084cSSepherosa Ziehau 2045a596084cSSepherosa Ziehau sc->tx_desc_base = NULL; 2046a596084cSSepherosa Ziehau } 2047bdca134fSSepherosa Ziehau 2048323e5ecdSSepherosa Ziehau if (sc->tx_buf == NULL) 20495330213cSSepherosa Ziehau return; 20505330213cSSepherosa Ziehau 20515330213cSSepherosa Ziehau for (i = 0; i < ndesc; i++) { 2052323e5ecdSSepherosa Ziehau tx_buffer = &sc->tx_buf[i]; 20535330213cSSepherosa Ziehau 20545330213cSSepherosa Ziehau KKASSERT(tx_buffer->m_head == NULL); 20555330213cSSepherosa Ziehau bus_dmamap_destroy(sc->txtag, tx_buffer->map); 20565330213cSSepherosa Ziehau } 20575330213cSSepherosa Ziehau bus_dma_tag_destroy(sc->txtag); 20585330213cSSepherosa Ziehau 2059323e5ecdSSepherosa Ziehau kfree(sc->tx_buf, M_DEVBUF); 2060323e5ecdSSepherosa Ziehau sc->tx_buf = NULL; 20615330213cSSepherosa Ziehau } 20625330213cSSepherosa Ziehau 20635330213cSSepherosa Ziehau /* 20645330213cSSepherosa Ziehau * The offload context needs to be set when we transfer the first 20655330213cSSepherosa Ziehau * packet of a particular protocol (TCP/UDP). This routine has been 20665330213cSSepherosa Ziehau * enhanced to deal with inserted VLAN headers. 20675330213cSSepherosa Ziehau * 20685330213cSSepherosa Ziehau * If the new packet's ether header length, ip header length and 20695330213cSSepherosa Ziehau * csum offloading type are same as the previous packet, we should 20705330213cSSepherosa Ziehau * avoid allocating a new csum context descriptor; mainly to take 20715330213cSSepherosa Ziehau * advantage of the pipeline effect of the TX data read request. 20725330213cSSepherosa Ziehau * 20735330213cSSepherosa Ziehau * This function returns number of TX descrptors allocated for 20745330213cSSepherosa Ziehau * csum context. 20755330213cSSepherosa Ziehau */ 20765330213cSSepherosa Ziehau static int 20775330213cSSepherosa Ziehau emx_txcsum(struct emx_softc *sc, struct mbuf *mp, 20785330213cSSepherosa Ziehau uint32_t *txd_upper, uint32_t *txd_lower) 20795330213cSSepherosa Ziehau { 20805330213cSSepherosa Ziehau struct e1000_context_desc *TXD; 2081323e5ecdSSepherosa Ziehau struct emx_txbuf *tx_buffer; 20825330213cSSepherosa Ziehau struct ether_vlan_header *eh; 20835330213cSSepherosa Ziehau struct ip *ip; 20845330213cSSepherosa Ziehau int curr_txd, ehdrlen, csum_flags; 20855330213cSSepherosa Ziehau uint32_t cmd, hdr_len, ip_hlen; 20865330213cSSepherosa Ziehau uint16_t etype; 20875330213cSSepherosa Ziehau 20885330213cSSepherosa Ziehau /* 20895330213cSSepherosa Ziehau * Determine where frame payload starts. 20905330213cSSepherosa Ziehau * Jump over vlan headers if already present, 20915330213cSSepherosa Ziehau * helpful for QinQ too. 20925330213cSSepherosa Ziehau */ 20935330213cSSepherosa Ziehau KASSERT(mp->m_len >= ETHER_HDR_LEN, 20945330213cSSepherosa Ziehau ("emx_txcsum_pullup is not called (eh)?\n")); 20955330213cSSepherosa Ziehau eh = mtod(mp, struct ether_vlan_header *); 20965330213cSSepherosa Ziehau if (eh->evl_encap_proto == htons(ETHERTYPE_VLAN)) { 20975330213cSSepherosa Ziehau KASSERT(mp->m_len >= ETHER_HDR_LEN + EVL_ENCAPLEN, 20985330213cSSepherosa Ziehau ("emx_txcsum_pullup is not called (evh)?\n")); 20995330213cSSepherosa Ziehau etype = ntohs(eh->evl_proto); 21005330213cSSepherosa Ziehau ehdrlen = ETHER_HDR_LEN + EVL_ENCAPLEN; 21015330213cSSepherosa Ziehau } else { 21025330213cSSepherosa Ziehau etype = ntohs(eh->evl_encap_proto); 21035330213cSSepherosa Ziehau ehdrlen = ETHER_HDR_LEN; 21045330213cSSepherosa Ziehau } 21055330213cSSepherosa Ziehau 21065330213cSSepherosa Ziehau /* 21075330213cSSepherosa Ziehau * We only support TCP/UDP for IPv4 for the moment. 21085330213cSSepherosa Ziehau * TODO: Support SCTP too when it hits the tree. 21095330213cSSepherosa Ziehau */ 21105330213cSSepherosa Ziehau if (etype != ETHERTYPE_IP) 21115330213cSSepherosa Ziehau return 0; 21125330213cSSepherosa Ziehau 21135330213cSSepherosa Ziehau KASSERT(mp->m_len >= ehdrlen + EMX_IPVHL_SIZE, 21145330213cSSepherosa Ziehau ("emx_txcsum_pullup is not called (eh+ip_vhl)?\n")); 21155330213cSSepherosa Ziehau 21165330213cSSepherosa Ziehau /* NOTE: We could only safely access ip.ip_vhl part */ 21175330213cSSepherosa Ziehau ip = (struct ip *)(mp->m_data + ehdrlen); 21185330213cSSepherosa Ziehau ip_hlen = ip->ip_hl << 2; 21195330213cSSepherosa Ziehau 21205330213cSSepherosa Ziehau csum_flags = mp->m_pkthdr.csum_flags & EMX_CSUM_FEATURES; 21215330213cSSepherosa Ziehau 21225330213cSSepherosa Ziehau if (sc->csum_ehlen == ehdrlen && sc->csum_iphlen == ip_hlen && 21235330213cSSepherosa Ziehau sc->csum_flags == csum_flags) { 21245330213cSSepherosa Ziehau /* 21255330213cSSepherosa Ziehau * Same csum offload context as the previous packets; 21265330213cSSepherosa Ziehau * just return. 21275330213cSSepherosa Ziehau */ 21285330213cSSepherosa Ziehau *txd_upper = sc->csum_txd_upper; 21295330213cSSepherosa Ziehau *txd_lower = sc->csum_txd_lower; 21305330213cSSepherosa Ziehau return 0; 21315330213cSSepherosa Ziehau } 21325330213cSSepherosa Ziehau 21335330213cSSepherosa Ziehau /* 21345330213cSSepherosa Ziehau * Setup a new csum offload context. 21355330213cSSepherosa Ziehau */ 21365330213cSSepherosa Ziehau 21375330213cSSepherosa Ziehau curr_txd = sc->next_avail_tx_desc; 2138323e5ecdSSepherosa Ziehau tx_buffer = &sc->tx_buf[curr_txd]; 21395330213cSSepherosa Ziehau TXD = (struct e1000_context_desc *)&sc->tx_desc_base[curr_txd]; 21405330213cSSepherosa Ziehau 21415330213cSSepherosa Ziehau cmd = 0; 21425330213cSSepherosa Ziehau 21435330213cSSepherosa Ziehau /* Setup of IP header checksum. */ 21445330213cSSepherosa Ziehau if (csum_flags & CSUM_IP) { 21455330213cSSepherosa Ziehau /* 21465330213cSSepherosa Ziehau * Start offset for header checksum calculation. 21475330213cSSepherosa Ziehau * End offset for header checksum calculation. 21485330213cSSepherosa Ziehau * Offset of place to put the checksum. 21495330213cSSepherosa Ziehau */ 21505330213cSSepherosa Ziehau TXD->lower_setup.ip_fields.ipcss = ehdrlen; 21515330213cSSepherosa Ziehau TXD->lower_setup.ip_fields.ipcse = 21525330213cSSepherosa Ziehau htole16(ehdrlen + ip_hlen - 1); 21535330213cSSepherosa Ziehau TXD->lower_setup.ip_fields.ipcso = 21545330213cSSepherosa Ziehau ehdrlen + offsetof(struct ip, ip_sum); 21555330213cSSepherosa Ziehau cmd |= E1000_TXD_CMD_IP; 21565330213cSSepherosa Ziehau *txd_upper |= E1000_TXD_POPTS_IXSM << 8; 21575330213cSSepherosa Ziehau } 21585330213cSSepherosa Ziehau hdr_len = ehdrlen + ip_hlen; 21595330213cSSepherosa Ziehau 21605330213cSSepherosa Ziehau if (csum_flags & CSUM_TCP) { 21615330213cSSepherosa Ziehau /* 21625330213cSSepherosa Ziehau * Start offset for payload checksum calculation. 21635330213cSSepherosa Ziehau * End offset for payload checksum calculation. 21645330213cSSepherosa Ziehau * Offset of place to put the checksum. 21655330213cSSepherosa Ziehau */ 21665330213cSSepherosa Ziehau TXD->upper_setup.tcp_fields.tucss = hdr_len; 21675330213cSSepherosa Ziehau TXD->upper_setup.tcp_fields.tucse = htole16(0); 21685330213cSSepherosa Ziehau TXD->upper_setup.tcp_fields.tucso = 21695330213cSSepherosa Ziehau hdr_len + offsetof(struct tcphdr, th_sum); 21705330213cSSepherosa Ziehau cmd |= E1000_TXD_CMD_TCP; 21715330213cSSepherosa Ziehau *txd_upper |= E1000_TXD_POPTS_TXSM << 8; 21725330213cSSepherosa Ziehau } else if (csum_flags & CSUM_UDP) { 21735330213cSSepherosa Ziehau /* 21745330213cSSepherosa Ziehau * Start offset for header checksum calculation. 21755330213cSSepherosa Ziehau * End offset for header checksum calculation. 21765330213cSSepherosa Ziehau * Offset of place to put the checksum. 21775330213cSSepherosa Ziehau */ 21785330213cSSepherosa Ziehau TXD->upper_setup.tcp_fields.tucss = hdr_len; 21795330213cSSepherosa Ziehau TXD->upper_setup.tcp_fields.tucse = htole16(0); 21805330213cSSepherosa Ziehau TXD->upper_setup.tcp_fields.tucso = 21815330213cSSepherosa Ziehau hdr_len + offsetof(struct udphdr, uh_sum); 21825330213cSSepherosa Ziehau *txd_upper |= E1000_TXD_POPTS_TXSM << 8; 21835330213cSSepherosa Ziehau } 21845330213cSSepherosa Ziehau 21855330213cSSepherosa Ziehau *txd_lower = E1000_TXD_CMD_DEXT | /* Extended descr type */ 21865330213cSSepherosa Ziehau E1000_TXD_DTYP_D; /* Data descr */ 21875330213cSSepherosa Ziehau 21885330213cSSepherosa Ziehau /* Save the information for this csum offloading context */ 21895330213cSSepherosa Ziehau sc->csum_ehlen = ehdrlen; 21905330213cSSepherosa Ziehau sc->csum_iphlen = ip_hlen; 21915330213cSSepherosa Ziehau sc->csum_flags = csum_flags; 21925330213cSSepherosa Ziehau sc->csum_txd_upper = *txd_upper; 21935330213cSSepherosa Ziehau sc->csum_txd_lower = *txd_lower; 21945330213cSSepherosa Ziehau 21955330213cSSepherosa Ziehau TXD->tcp_seg_setup.data = htole32(0); 21965330213cSSepherosa Ziehau TXD->cmd_and_length = 21975330213cSSepherosa Ziehau htole32(E1000_TXD_CMD_IFCS | E1000_TXD_CMD_DEXT | cmd); 21985330213cSSepherosa Ziehau 21995330213cSSepherosa Ziehau if (++curr_txd == sc->num_tx_desc) 22005330213cSSepherosa Ziehau curr_txd = 0; 22015330213cSSepherosa Ziehau 22025330213cSSepherosa Ziehau KKASSERT(sc->num_tx_desc_avail > 0); 22035330213cSSepherosa Ziehau sc->num_tx_desc_avail--; 22045330213cSSepherosa Ziehau 22055330213cSSepherosa Ziehau sc->next_avail_tx_desc = curr_txd; 22065330213cSSepherosa Ziehau return 1; 22075330213cSSepherosa Ziehau } 22085330213cSSepherosa Ziehau 22095330213cSSepherosa Ziehau static int 22105330213cSSepherosa Ziehau emx_txcsum_pullup(struct emx_softc *sc, struct mbuf **m0) 22115330213cSSepherosa Ziehau { 22125330213cSSepherosa Ziehau struct mbuf *m = *m0; 22135330213cSSepherosa Ziehau struct ether_header *eh; 22145330213cSSepherosa Ziehau int len; 22155330213cSSepherosa Ziehau 22165330213cSSepherosa Ziehau sc->tx_csum_try_pullup++; 22175330213cSSepherosa Ziehau 22185330213cSSepherosa Ziehau len = ETHER_HDR_LEN + EMX_IPVHL_SIZE; 22195330213cSSepherosa Ziehau 22205330213cSSepherosa Ziehau if (__predict_false(!M_WRITABLE(m))) { 22215330213cSSepherosa Ziehau if (__predict_false(m->m_len < ETHER_HDR_LEN)) { 22225330213cSSepherosa Ziehau sc->tx_csum_drop1++; 22235330213cSSepherosa Ziehau m_freem(m); 22245330213cSSepherosa Ziehau *m0 = NULL; 22255330213cSSepherosa Ziehau return ENOBUFS; 22265330213cSSepherosa Ziehau } 22275330213cSSepherosa Ziehau eh = mtod(m, struct ether_header *); 22285330213cSSepherosa Ziehau 22295330213cSSepherosa Ziehau if (eh->ether_type == htons(ETHERTYPE_VLAN)) 22305330213cSSepherosa Ziehau len += EVL_ENCAPLEN; 22315330213cSSepherosa Ziehau 22323752657eSSepherosa Ziehau if (m->m_len < len) { 22335330213cSSepherosa Ziehau sc->tx_csum_drop2++; 22345330213cSSepherosa Ziehau m_freem(m); 22355330213cSSepherosa Ziehau *m0 = NULL; 22365330213cSSepherosa Ziehau return ENOBUFS; 22375330213cSSepherosa Ziehau } 22385330213cSSepherosa Ziehau return 0; 22395330213cSSepherosa Ziehau } 22405330213cSSepherosa Ziehau 22415330213cSSepherosa Ziehau if (__predict_false(m->m_len < ETHER_HDR_LEN)) { 22425330213cSSepherosa Ziehau sc->tx_csum_pullup1++; 22435330213cSSepherosa Ziehau m = m_pullup(m, ETHER_HDR_LEN); 22445330213cSSepherosa Ziehau if (m == NULL) { 22455330213cSSepherosa Ziehau sc->tx_csum_pullup1_failed++; 22465330213cSSepherosa Ziehau *m0 = NULL; 22475330213cSSepherosa Ziehau return ENOBUFS; 22485330213cSSepherosa Ziehau } 22495330213cSSepherosa Ziehau *m0 = m; 22505330213cSSepherosa Ziehau } 22515330213cSSepherosa Ziehau eh = mtod(m, struct ether_header *); 22525330213cSSepherosa Ziehau 22535330213cSSepherosa Ziehau if (eh->ether_type == htons(ETHERTYPE_VLAN)) 22545330213cSSepherosa Ziehau len += EVL_ENCAPLEN; 22555330213cSSepherosa Ziehau 22563752657eSSepherosa Ziehau if (m->m_len < len) { 22575330213cSSepherosa Ziehau sc->tx_csum_pullup2++; 22585330213cSSepherosa Ziehau m = m_pullup(m, len); 22595330213cSSepherosa Ziehau if (m == NULL) { 22605330213cSSepherosa Ziehau sc->tx_csum_pullup2_failed++; 22615330213cSSepherosa Ziehau *m0 = NULL; 22625330213cSSepherosa Ziehau return ENOBUFS; 22635330213cSSepherosa Ziehau } 22645330213cSSepherosa Ziehau *m0 = m; 22655330213cSSepherosa Ziehau } 22665330213cSSepherosa Ziehau return 0; 22675330213cSSepherosa Ziehau } 22685330213cSSepherosa Ziehau 22695330213cSSepherosa Ziehau static void 22705330213cSSepherosa Ziehau emx_txeof(struct emx_softc *sc) 22715330213cSSepherosa Ziehau { 22725330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 2273323e5ecdSSepherosa Ziehau struct emx_txbuf *tx_buffer; 22745330213cSSepherosa Ziehau int first, num_avail; 22755330213cSSepherosa Ziehau 22765330213cSSepherosa Ziehau if (sc->tx_dd_head == sc->tx_dd_tail) 22775330213cSSepherosa Ziehau return; 22785330213cSSepherosa Ziehau 22795330213cSSepherosa Ziehau if (sc->num_tx_desc_avail == sc->num_tx_desc) 22805330213cSSepherosa Ziehau return; 22815330213cSSepherosa Ziehau 22825330213cSSepherosa Ziehau num_avail = sc->num_tx_desc_avail; 22835330213cSSepherosa Ziehau first = sc->next_tx_to_clean; 22845330213cSSepherosa Ziehau 22855330213cSSepherosa Ziehau while (sc->tx_dd_head != sc->tx_dd_tail) { 22865330213cSSepherosa Ziehau int dd_idx = sc->tx_dd[sc->tx_dd_head]; 228770172a73SSepherosa Ziehau struct e1000_tx_desc *tx_desc; 22885330213cSSepherosa Ziehau 22895330213cSSepherosa Ziehau tx_desc = &sc->tx_desc_base[dd_idx]; 22905330213cSSepherosa Ziehau if (tx_desc->upper.fields.status & E1000_TXD_STAT_DD) { 22915330213cSSepherosa Ziehau EMX_INC_TXDD_IDX(sc->tx_dd_head); 22925330213cSSepherosa Ziehau 22935330213cSSepherosa Ziehau if (++dd_idx == sc->num_tx_desc) 22945330213cSSepherosa Ziehau dd_idx = 0; 22955330213cSSepherosa Ziehau 22965330213cSSepherosa Ziehau while (first != dd_idx) { 22975330213cSSepherosa Ziehau logif(pkt_txclean); 22985330213cSSepherosa Ziehau 22995330213cSSepherosa Ziehau num_avail++; 23005330213cSSepherosa Ziehau 2301323e5ecdSSepherosa Ziehau tx_buffer = &sc->tx_buf[first]; 23025330213cSSepherosa Ziehau if (tx_buffer->m_head) { 23035330213cSSepherosa Ziehau ifp->if_opackets++; 23045330213cSSepherosa Ziehau bus_dmamap_unload(sc->txtag, 23055330213cSSepherosa Ziehau tx_buffer->map); 23065330213cSSepherosa Ziehau m_freem(tx_buffer->m_head); 23075330213cSSepherosa Ziehau tx_buffer->m_head = NULL; 23085330213cSSepherosa Ziehau } 23095330213cSSepherosa Ziehau 23105330213cSSepherosa Ziehau if (++first == sc->num_tx_desc) 23115330213cSSepherosa Ziehau first = 0; 23125330213cSSepherosa Ziehau } 23135330213cSSepherosa Ziehau } else { 23145330213cSSepherosa Ziehau break; 23155330213cSSepherosa Ziehau } 23165330213cSSepherosa Ziehau } 23175330213cSSepherosa Ziehau sc->next_tx_to_clean = first; 23185330213cSSepherosa Ziehau sc->num_tx_desc_avail = num_avail; 23195330213cSSepherosa Ziehau 23205330213cSSepherosa Ziehau if (sc->tx_dd_head == sc->tx_dd_tail) { 23215330213cSSepherosa Ziehau sc->tx_dd_head = 0; 23225330213cSSepherosa Ziehau sc->tx_dd_tail = 0; 23235330213cSSepherosa Ziehau } 23245330213cSSepherosa Ziehau 23255330213cSSepherosa Ziehau if (!EMX_IS_OACTIVE(sc)) { 23265330213cSSepherosa Ziehau ifp->if_flags &= ~IFF_OACTIVE; 23275330213cSSepherosa Ziehau 23285330213cSSepherosa Ziehau /* All clean, turn off the timer */ 23295330213cSSepherosa Ziehau if (sc->num_tx_desc_avail == sc->num_tx_desc) 23305330213cSSepherosa Ziehau ifp->if_timer = 0; 23315330213cSSepherosa Ziehau } 23325330213cSSepherosa Ziehau } 23335330213cSSepherosa Ziehau 23345330213cSSepherosa Ziehau static void 23355330213cSSepherosa Ziehau emx_tx_collect(struct emx_softc *sc) 23365330213cSSepherosa Ziehau { 23375330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 2338323e5ecdSSepherosa Ziehau struct emx_txbuf *tx_buffer; 23395330213cSSepherosa Ziehau int tdh, first, num_avail, dd_idx = -1; 23405330213cSSepherosa Ziehau 23415330213cSSepherosa Ziehau if (sc->num_tx_desc_avail == sc->num_tx_desc) 23425330213cSSepherosa Ziehau return; 23435330213cSSepherosa Ziehau 23445330213cSSepherosa Ziehau tdh = E1000_READ_REG(&sc->hw, E1000_TDH(0)); 23455330213cSSepherosa Ziehau if (tdh == sc->next_tx_to_clean) 23465330213cSSepherosa Ziehau return; 23475330213cSSepherosa Ziehau 23485330213cSSepherosa Ziehau if (sc->tx_dd_head != sc->tx_dd_tail) 23495330213cSSepherosa Ziehau dd_idx = sc->tx_dd[sc->tx_dd_head]; 23505330213cSSepherosa Ziehau 23515330213cSSepherosa Ziehau num_avail = sc->num_tx_desc_avail; 23525330213cSSepherosa Ziehau first = sc->next_tx_to_clean; 23535330213cSSepherosa Ziehau 23545330213cSSepherosa Ziehau while (first != tdh) { 23555330213cSSepherosa Ziehau logif(pkt_txclean); 23565330213cSSepherosa Ziehau 23575330213cSSepherosa Ziehau num_avail++; 23585330213cSSepherosa Ziehau 2359323e5ecdSSepherosa Ziehau tx_buffer = &sc->tx_buf[first]; 23605330213cSSepherosa Ziehau if (tx_buffer->m_head) { 23615330213cSSepherosa Ziehau ifp->if_opackets++; 23625330213cSSepherosa Ziehau bus_dmamap_unload(sc->txtag, 23635330213cSSepherosa Ziehau tx_buffer->map); 23645330213cSSepherosa Ziehau m_freem(tx_buffer->m_head); 23655330213cSSepherosa Ziehau tx_buffer->m_head = NULL; 23665330213cSSepherosa Ziehau } 23675330213cSSepherosa Ziehau 23685330213cSSepherosa Ziehau if (first == dd_idx) { 23695330213cSSepherosa Ziehau EMX_INC_TXDD_IDX(sc->tx_dd_head); 23705330213cSSepherosa Ziehau if (sc->tx_dd_head == sc->tx_dd_tail) { 23715330213cSSepherosa Ziehau sc->tx_dd_head = 0; 23725330213cSSepherosa Ziehau sc->tx_dd_tail = 0; 23735330213cSSepherosa Ziehau dd_idx = -1; 23745330213cSSepherosa Ziehau } else { 23755330213cSSepherosa Ziehau dd_idx = sc->tx_dd[sc->tx_dd_head]; 23765330213cSSepherosa Ziehau } 23775330213cSSepherosa Ziehau } 23785330213cSSepherosa Ziehau 23795330213cSSepherosa Ziehau if (++first == sc->num_tx_desc) 23805330213cSSepherosa Ziehau first = 0; 23815330213cSSepherosa Ziehau } 23825330213cSSepherosa Ziehau sc->next_tx_to_clean = first; 23835330213cSSepherosa Ziehau sc->num_tx_desc_avail = num_avail; 23845330213cSSepherosa Ziehau 23855330213cSSepherosa Ziehau if (!EMX_IS_OACTIVE(sc)) { 23865330213cSSepherosa Ziehau ifp->if_flags &= ~IFF_OACTIVE; 23875330213cSSepherosa Ziehau 23885330213cSSepherosa Ziehau /* All clean, turn off the timer */ 23895330213cSSepherosa Ziehau if (sc->num_tx_desc_avail == sc->num_tx_desc) 23905330213cSSepherosa Ziehau ifp->if_timer = 0; 23915330213cSSepherosa Ziehau } 23925330213cSSepherosa Ziehau } 23935330213cSSepherosa Ziehau 23945330213cSSepherosa Ziehau /* 23955330213cSSepherosa Ziehau * When Link is lost sometimes there is work still in the TX ring 23965330213cSSepherosa Ziehau * which will result in a watchdog, rather than allow that do an 23975330213cSSepherosa Ziehau * attempted cleanup and then reinit here. Note that this has been 23985330213cSSepherosa Ziehau * seens mostly with fiber adapters. 23995330213cSSepherosa Ziehau */ 24005330213cSSepherosa Ziehau static void 24015330213cSSepherosa Ziehau emx_tx_purge(struct emx_softc *sc) 24025330213cSSepherosa Ziehau { 24035330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 24045330213cSSepherosa Ziehau 24055330213cSSepherosa Ziehau if (!sc->link_active && ifp->if_timer) { 24065330213cSSepherosa Ziehau emx_tx_collect(sc); 24075330213cSSepherosa Ziehau if (ifp->if_timer) { 24085330213cSSepherosa Ziehau if_printf(ifp, "Link lost, TX pending, reinit\n"); 24095330213cSSepherosa Ziehau ifp->if_timer = 0; 24105330213cSSepherosa Ziehau emx_init(sc); 24115330213cSSepherosa Ziehau } 24125330213cSSepherosa Ziehau } 24135330213cSSepherosa Ziehau } 24145330213cSSepherosa Ziehau 24155330213cSSepherosa Ziehau static int 2416c39e3a1fSSepherosa Ziehau emx_newbuf(struct emx_softc *sc, struct emx_rxdata *rdata, int i, int init) 24175330213cSSepherosa Ziehau { 24185330213cSSepherosa Ziehau struct mbuf *m; 24195330213cSSepherosa Ziehau bus_dma_segment_t seg; 24205330213cSSepherosa Ziehau bus_dmamap_t map; 2421323e5ecdSSepherosa Ziehau struct emx_rxbuf *rx_buffer; 24225330213cSSepherosa Ziehau int error, nseg; 24235330213cSSepherosa Ziehau 24245330213cSSepherosa Ziehau m = m_getcl(init ? MB_WAIT : MB_DONTWAIT, MT_DATA, M_PKTHDR); 24255330213cSSepherosa Ziehau if (m == NULL) { 2426c39e3a1fSSepherosa Ziehau rdata->mbuf_cluster_failed++; 24275330213cSSepherosa Ziehau if (init) { 24285330213cSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, 24295330213cSSepherosa Ziehau "Unable to allocate RX mbuf\n"); 24305330213cSSepherosa Ziehau } 24315330213cSSepherosa Ziehau return (ENOBUFS); 24325330213cSSepherosa Ziehau } 24335330213cSSepherosa Ziehau m->m_len = m->m_pkthdr.len = MCLBYTES; 24345330213cSSepherosa Ziehau 24355330213cSSepherosa Ziehau if (sc->max_frame_size <= MCLBYTES - ETHER_ALIGN) 24365330213cSSepherosa Ziehau m_adj(m, ETHER_ALIGN); 24375330213cSSepherosa Ziehau 2438c39e3a1fSSepherosa Ziehau error = bus_dmamap_load_mbuf_segment(rdata->rxtag, 2439c39e3a1fSSepherosa Ziehau rdata->rx_sparemap, m, 24405330213cSSepherosa Ziehau &seg, 1, &nseg, BUS_DMA_NOWAIT); 24415330213cSSepherosa Ziehau if (error) { 24425330213cSSepherosa Ziehau m_freem(m); 24435330213cSSepherosa Ziehau if (init) { 24445330213cSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, 24455330213cSSepherosa Ziehau "Unable to load RX mbuf\n"); 24465330213cSSepherosa Ziehau } 24475330213cSSepherosa Ziehau return (error); 24485330213cSSepherosa Ziehau } 24495330213cSSepherosa Ziehau 2450323e5ecdSSepherosa Ziehau rx_buffer = &rdata->rx_buf[i]; 24515330213cSSepherosa Ziehau if (rx_buffer->m_head != NULL) 2452c39e3a1fSSepherosa Ziehau bus_dmamap_unload(rdata->rxtag, rx_buffer->map); 24535330213cSSepherosa Ziehau 24545330213cSSepherosa Ziehau map = rx_buffer->map; 2455c39e3a1fSSepherosa Ziehau rx_buffer->map = rdata->rx_sparemap; 2456c39e3a1fSSepherosa Ziehau rdata->rx_sparemap = map; 24575330213cSSepherosa Ziehau 24585330213cSSepherosa Ziehau rx_buffer->m_head = m; 2459235b9d30SSepherosa Ziehau rx_buffer->paddr = seg.ds_addr; 24605330213cSSepherosa Ziehau 2461235b9d30SSepherosa Ziehau emx_setup_rxdesc(&rdata->rx_desc[i], rx_buffer); 24625330213cSSepherosa Ziehau return (0); 24635330213cSSepherosa Ziehau } 24645330213cSSepherosa Ziehau 24655330213cSSepherosa Ziehau static int 2466c39e3a1fSSepherosa Ziehau emx_create_rx_ring(struct emx_softc *sc, struct emx_rxdata *rdata) 24675330213cSSepherosa Ziehau { 24685330213cSSepherosa Ziehau device_t dev = sc->dev; 2469323e5ecdSSepherosa Ziehau struct emx_rxbuf *rx_buffer; 2470bdca134fSSepherosa Ziehau int i, error, rsize; 2471bdca134fSSepherosa Ziehau 2472bdca134fSSepherosa Ziehau /* 2473bdca134fSSepherosa Ziehau * Validate number of receive descriptors. It must not exceed 2474bdca134fSSepherosa Ziehau * hardware maximum, and must be multiple of E1000_DBA_ALIGN. 2475bdca134fSSepherosa Ziehau */ 24763f939c23SSepherosa Ziehau if ((emx_rxd * sizeof(emx_rxdesc_t)) % EMX_DBA_ALIGN != 0 || 2477bdca134fSSepherosa Ziehau emx_rxd > EMX_MAX_RXD || emx_rxd < EMX_MIN_RXD) { 2478bdca134fSSepherosa Ziehau device_printf(dev, "Using %d RX descriptors instead of %d!\n", 2479bdca134fSSepherosa Ziehau EMX_DEFAULT_RXD, emx_rxd); 2480c39e3a1fSSepherosa Ziehau rdata->num_rx_desc = EMX_DEFAULT_RXD; 2481bdca134fSSepherosa Ziehau } else { 2482c39e3a1fSSepherosa Ziehau rdata->num_rx_desc = emx_rxd; 2483bdca134fSSepherosa Ziehau } 2484bdca134fSSepherosa Ziehau 2485bdca134fSSepherosa Ziehau /* 2486bdca134fSSepherosa Ziehau * Allocate Receive Descriptor ring 2487bdca134fSSepherosa Ziehau */ 2488235b9d30SSepherosa Ziehau rsize = roundup2(rdata->num_rx_desc * sizeof(emx_rxdesc_t), 2489bdca134fSSepherosa Ziehau EMX_DBA_ALIGN); 2490235b9d30SSepherosa Ziehau rdata->rx_desc = bus_dmamem_coherent_any(sc->parent_dtag, 2491a596084cSSepherosa Ziehau EMX_DBA_ALIGN, rsize, BUS_DMA_WAITOK, 2492c39e3a1fSSepherosa Ziehau &rdata->rx_desc_dtag, &rdata->rx_desc_dmap, 2493c39e3a1fSSepherosa Ziehau &rdata->rx_desc_paddr); 2494235b9d30SSepherosa Ziehau if (rdata->rx_desc == NULL) { 2495bdca134fSSepherosa Ziehau device_printf(dev, "Unable to allocate rx_desc memory\n"); 2496a596084cSSepherosa Ziehau return ENOMEM; 2497bdca134fSSepherosa Ziehau } 24985330213cSSepherosa Ziehau 2499323e5ecdSSepherosa Ziehau rdata->rx_buf = kmalloc(sizeof(struct emx_rxbuf) * rdata->num_rx_desc, 25005330213cSSepherosa Ziehau M_DEVBUF, M_WAITOK | M_ZERO); 25015330213cSSepherosa Ziehau 25025330213cSSepherosa Ziehau /* 25035330213cSSepherosa Ziehau * Create DMA tag for rx buffers 25045330213cSSepherosa Ziehau */ 25055330213cSSepherosa Ziehau error = bus_dma_tag_create(sc->parent_dtag, /* parent */ 25065330213cSSepherosa Ziehau 1, 0, /* alignment, bounds */ 25075330213cSSepherosa Ziehau BUS_SPACE_MAXADDR, /* lowaddr */ 25085330213cSSepherosa Ziehau BUS_SPACE_MAXADDR, /* highaddr */ 25095330213cSSepherosa Ziehau NULL, NULL, /* filter, filterarg */ 25105330213cSSepherosa Ziehau MCLBYTES, /* maxsize */ 25115330213cSSepherosa Ziehau 1, /* nsegments */ 25125330213cSSepherosa Ziehau MCLBYTES, /* maxsegsize */ 25135330213cSSepherosa Ziehau BUS_DMA_WAITOK | BUS_DMA_ALLOCNOW, /* flags */ 2514c39e3a1fSSepherosa Ziehau &rdata->rxtag); 25155330213cSSepherosa Ziehau if (error) { 25165330213cSSepherosa Ziehau device_printf(dev, "Unable to allocate RX DMA tag\n"); 2517323e5ecdSSepherosa Ziehau kfree(rdata->rx_buf, M_DEVBUF); 2518323e5ecdSSepherosa Ziehau rdata->rx_buf = NULL; 25195330213cSSepherosa Ziehau return error; 25205330213cSSepherosa Ziehau } 25215330213cSSepherosa Ziehau 25225330213cSSepherosa Ziehau /* 25235330213cSSepherosa Ziehau * Create spare DMA map for rx buffers 25245330213cSSepherosa Ziehau */ 2525c39e3a1fSSepherosa Ziehau error = bus_dmamap_create(rdata->rxtag, BUS_DMA_WAITOK, 2526c39e3a1fSSepherosa Ziehau &rdata->rx_sparemap); 25275330213cSSepherosa Ziehau if (error) { 25285330213cSSepherosa Ziehau device_printf(dev, "Unable to create spare RX DMA map\n"); 2529c39e3a1fSSepherosa Ziehau bus_dma_tag_destroy(rdata->rxtag); 2530323e5ecdSSepherosa Ziehau kfree(rdata->rx_buf, M_DEVBUF); 2531323e5ecdSSepherosa Ziehau rdata->rx_buf = NULL; 25325330213cSSepherosa Ziehau return error; 25335330213cSSepherosa Ziehau } 25345330213cSSepherosa Ziehau 25355330213cSSepherosa Ziehau /* 25365330213cSSepherosa Ziehau * Create DMA maps for rx buffers 25375330213cSSepherosa Ziehau */ 2538c39e3a1fSSepherosa Ziehau for (i = 0; i < rdata->num_rx_desc; i++) { 2539323e5ecdSSepherosa Ziehau rx_buffer = &rdata->rx_buf[i]; 25405330213cSSepherosa Ziehau 2541c39e3a1fSSepherosa Ziehau error = bus_dmamap_create(rdata->rxtag, BUS_DMA_WAITOK, 25425330213cSSepherosa Ziehau &rx_buffer->map); 25435330213cSSepherosa Ziehau if (error) { 25445330213cSSepherosa Ziehau device_printf(dev, "Unable to create RX DMA map\n"); 2545c39e3a1fSSepherosa Ziehau emx_destroy_rx_ring(sc, rdata, i); 25465330213cSSepherosa Ziehau return error; 25475330213cSSepherosa Ziehau } 25485330213cSSepherosa Ziehau } 25495330213cSSepherosa Ziehau return (0); 25505330213cSSepherosa Ziehau } 25515330213cSSepherosa Ziehau 2552c39e3a1fSSepherosa Ziehau static void 2553c39e3a1fSSepherosa Ziehau emx_free_rx_ring(struct emx_softc *sc, struct emx_rxdata *rdata) 2554c39e3a1fSSepherosa Ziehau { 2555c39e3a1fSSepherosa Ziehau int i; 2556c39e3a1fSSepherosa Ziehau 2557c39e3a1fSSepherosa Ziehau for (i = 0; i < rdata->num_rx_desc; i++) { 2558323e5ecdSSepherosa Ziehau struct emx_rxbuf *rx_buffer = &rdata->rx_buf[i]; 2559c39e3a1fSSepherosa Ziehau 2560c39e3a1fSSepherosa Ziehau if (rx_buffer->m_head != NULL) { 2561c39e3a1fSSepherosa Ziehau bus_dmamap_unload(rdata->rxtag, rx_buffer->map); 2562c39e3a1fSSepherosa Ziehau m_freem(rx_buffer->m_head); 2563c39e3a1fSSepherosa Ziehau rx_buffer->m_head = NULL; 2564c39e3a1fSSepherosa Ziehau } 2565c39e3a1fSSepherosa Ziehau } 2566c39e3a1fSSepherosa Ziehau 2567c39e3a1fSSepherosa Ziehau if (rdata->fmp != NULL) 2568c39e3a1fSSepherosa Ziehau m_freem(rdata->fmp); 2569c39e3a1fSSepherosa Ziehau rdata->fmp = NULL; 2570c39e3a1fSSepherosa Ziehau rdata->lmp = NULL; 2571c39e3a1fSSepherosa Ziehau } 2572c39e3a1fSSepherosa Ziehau 25735330213cSSepherosa Ziehau static int 2574c39e3a1fSSepherosa Ziehau emx_init_rx_ring(struct emx_softc *sc, struct emx_rxdata *rdata) 25755330213cSSepherosa Ziehau { 25765330213cSSepherosa Ziehau int i, error; 25775330213cSSepherosa Ziehau 25785330213cSSepherosa Ziehau /* Reset descriptor ring */ 2579235b9d30SSepherosa Ziehau bzero(rdata->rx_desc, sizeof(emx_rxdesc_t) * rdata->num_rx_desc); 25805330213cSSepherosa Ziehau 25815330213cSSepherosa Ziehau /* Allocate new ones. */ 2582c39e3a1fSSepherosa Ziehau for (i = 0; i < rdata->num_rx_desc; i++) { 2583c39e3a1fSSepherosa Ziehau error = emx_newbuf(sc, rdata, i, 1); 25845330213cSSepherosa Ziehau if (error) 25855330213cSSepherosa Ziehau return (error); 25865330213cSSepherosa Ziehau } 25875330213cSSepherosa Ziehau 25885330213cSSepherosa Ziehau /* Setup our descriptor pointers */ 2589c39e3a1fSSepherosa Ziehau rdata->next_rx_desc_to_check = 0; 25905330213cSSepherosa Ziehau 25915330213cSSepherosa Ziehau return (0); 25925330213cSSepherosa Ziehau } 25935330213cSSepherosa Ziehau 25945330213cSSepherosa Ziehau static void 25955330213cSSepherosa Ziehau emx_init_rx_unit(struct emx_softc *sc) 25965330213cSSepherosa Ziehau { 25975330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 25985330213cSSepherosa Ziehau uint64_t bus_addr; 259989d8e73dSSepherosa Ziehau uint32_t rctl, rxcsum, rfctl; 26003f939c23SSepherosa Ziehau int i; 26015330213cSSepherosa Ziehau 26025330213cSSepherosa Ziehau /* 26035330213cSSepherosa Ziehau * Make sure receives are disabled while setting 26045330213cSSepherosa Ziehau * up the descriptor ring 26055330213cSSepherosa Ziehau */ 26065330213cSSepherosa Ziehau rctl = E1000_READ_REG(&sc->hw, E1000_RCTL); 26075330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RCTL, rctl & ~E1000_RCTL_EN); 26085330213cSSepherosa Ziehau 26095330213cSSepherosa Ziehau /* 26105330213cSSepherosa Ziehau * Set the interrupt throttling rate. Value is calculated 26115330213cSSepherosa Ziehau * as ITR = 1 / (INT_THROTTLE_CEIL * 256ns) 26125330213cSSepherosa Ziehau */ 26135330213cSSepherosa Ziehau if (sc->int_throttle_ceil) { 26145330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_ITR, 26155330213cSSepherosa Ziehau 1000000000 / 256 / sc->int_throttle_ceil); 26165330213cSSepherosa Ziehau } else { 26175330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_ITR, 0); 26185330213cSSepherosa Ziehau } 26195330213cSSepherosa Ziehau 2620235b9d30SSepherosa Ziehau /* Use extended RX descriptor */ 2621235b9d30SSepherosa Ziehau rfctl = E1000_RFCTL_EXTEN; 2622235b9d30SSepherosa Ziehau 26235330213cSSepherosa Ziehau /* Disable accelerated ackknowledge */ 2624235b9d30SSepherosa Ziehau if (sc->hw.mac.type == e1000_82574) 2625235b9d30SSepherosa Ziehau rfctl |= E1000_RFCTL_ACK_DIS; 2626235b9d30SSepherosa Ziehau 2627235b9d30SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RFCTL, rfctl); 26285330213cSSepherosa Ziehau 26295330213cSSepherosa Ziehau /* Setup the Base and Length of the Rx Descriptor Ring */ 26308434a83bSSepherosa Ziehau for (i = 0; i < sc->rx_ring_inuse; ++i) { 26313f939c23SSepherosa Ziehau struct emx_rxdata *rdata = &sc->rx_data[i]; 26323f939c23SSepherosa Ziehau 2633c39e3a1fSSepherosa Ziehau bus_addr = rdata->rx_desc_paddr; 26343f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDLEN(i), 26353f939c23SSepherosa Ziehau rdata->num_rx_desc * sizeof(emx_rxdesc_t)); 26363f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDBAH(i), 26373f939c23SSepherosa Ziehau (uint32_t)(bus_addr >> 32)); 26383f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDBAL(i), 26393f939c23SSepherosa Ziehau (uint32_t)bus_addr); 26403f939c23SSepherosa Ziehau } 26415330213cSSepherosa Ziehau 26425330213cSSepherosa Ziehau /* Setup the Receive Control Register */ 26435330213cSSepherosa Ziehau rctl &= ~(3 << E1000_RCTL_MO_SHIFT); 26445330213cSSepherosa Ziehau rctl |= E1000_RCTL_EN | E1000_RCTL_BAM | E1000_RCTL_LBM_NO | 26450acc29d6SSepherosa Ziehau E1000_RCTL_RDMTS_HALF | E1000_RCTL_SECRC | 26465330213cSSepherosa Ziehau (sc->hw.mac.mc_filter_type << E1000_RCTL_MO_SHIFT); 26475330213cSSepherosa Ziehau 26485330213cSSepherosa Ziehau /* Make sure VLAN Filters are off */ 26495330213cSSepherosa Ziehau rctl &= ~E1000_RCTL_VFE; 26505330213cSSepherosa Ziehau 265180d8e1caSSepherosa Ziehau /* Don't store bad paket */ 26525330213cSSepherosa Ziehau rctl &= ~E1000_RCTL_SBP; 26535330213cSSepherosa Ziehau 2654c39e3a1fSSepherosa Ziehau /* MCLBYTES */ 26555330213cSSepherosa Ziehau rctl |= E1000_RCTL_SZ_2048; 26565330213cSSepherosa Ziehau 26575330213cSSepherosa Ziehau if (ifp->if_mtu > ETHERMTU) 26585330213cSSepherosa Ziehau rctl |= E1000_RCTL_LPE; 26595330213cSSepherosa Ziehau else 26605330213cSSepherosa Ziehau rctl &= ~E1000_RCTL_LPE; 26615330213cSSepherosa Ziehau 266265c7a6afSSepherosa Ziehau /* 266365c7a6afSSepherosa Ziehau * Receive Checksum Offload for TCP and UDP 266465c7a6afSSepherosa Ziehau * 266565c7a6afSSepherosa Ziehau * Checksum offloading is also enabled if multiple receive 266665c7a6afSSepherosa Ziehau * queue is to be supported, since we need it to figure out 266765c7a6afSSepherosa Ziehau * packet type. 266865c7a6afSSepherosa Ziehau */ 26698434a83bSSepherosa Ziehau if (ifp->if_capenable & (IFCAP_RSS | IFCAP_RXCSUM)) { 26705330213cSSepherosa Ziehau rxcsum = E1000_READ_REG(&sc->hw, E1000_RXCSUM); 26713f939c23SSepherosa Ziehau 26723f939c23SSepherosa Ziehau /* 26733f939c23SSepherosa Ziehau * NOTE: 26743f939c23SSepherosa Ziehau * PCSD must be enabled to enable multiple 26753f939c23SSepherosa Ziehau * receive queues. 26763f939c23SSepherosa Ziehau */ 26773f939c23SSepherosa Ziehau rxcsum |= E1000_RXCSUM_IPOFL | E1000_RXCSUM_TUOFL | 26783f939c23SSepherosa Ziehau E1000_RXCSUM_PCSD; 26795330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RXCSUM, rxcsum); 26805330213cSSepherosa Ziehau } 26815330213cSSepherosa Ziehau 26825330213cSSepherosa Ziehau /* 268365c7a6afSSepherosa Ziehau * Configure multiple receive queue (RSS) 268465c7a6afSSepherosa Ziehau */ 26858434a83bSSepherosa Ziehau if (ifp->if_capenable & IFCAP_RSS) { 268689d8e73dSSepherosa Ziehau uint8_t key[EMX_NRSSRK * EMX_RSSRK_SIZE]; 268789d8e73dSSepherosa Ziehau uint32_t reta; 268889d8e73dSSepherosa Ziehau 268989d8e73dSSepherosa Ziehau KASSERT(sc->rx_ring_inuse == EMX_NRX_RING, 269089d8e73dSSepherosa Ziehau ("invalid number of RX ring (%d)", 269189d8e73dSSepherosa Ziehau sc->rx_ring_inuse)); 269289d8e73dSSepherosa Ziehau 269365c7a6afSSepherosa Ziehau /* 26943f939c23SSepherosa Ziehau * NOTE: 26953f939c23SSepherosa Ziehau * When we reach here, RSS has already been disabled 26963f939c23SSepherosa Ziehau * in emx_stop(), so we could safely configure RSS key 26973f939c23SSepherosa Ziehau * and redirect table. 26983f939c23SSepherosa Ziehau */ 26993f939c23SSepherosa Ziehau 27003f939c23SSepherosa Ziehau /* 27013f939c23SSepherosa Ziehau * Configure RSS key 27023f939c23SSepherosa Ziehau */ 270389d8e73dSSepherosa Ziehau toeplitz_get_key(key, sizeof(key)); 270489d8e73dSSepherosa Ziehau for (i = 0; i < EMX_NRSSRK; ++i) { 270589d8e73dSSepherosa Ziehau uint32_t rssrk; 270689d8e73dSSepherosa Ziehau 270789d8e73dSSepherosa Ziehau rssrk = EMX_RSSRK_VAL(key, i); 270889d8e73dSSepherosa Ziehau EMX_RSS_DPRINTF(sc, 1, "rssrk%d 0x%08x\n", i, rssrk); 270989d8e73dSSepherosa Ziehau 271089d8e73dSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RSSRK(i), rssrk); 271189d8e73dSSepherosa Ziehau } 27123f939c23SSepherosa Ziehau 27133f939c23SSepherosa Ziehau /* 271489d8e73dSSepherosa Ziehau * Configure RSS redirect table in following fashion: 271589d8e73dSSepherosa Ziehau * (hash & ring_cnt_mask) == rdr_table[(hash & rdr_table_mask)] 27163f939c23SSepherosa Ziehau */ 271789d8e73dSSepherosa Ziehau reta = 0; 271889d8e73dSSepherosa Ziehau for (i = 0; i < EMX_RETA_SIZE; ++i) { 271989d8e73dSSepherosa Ziehau uint32_t q; 272089d8e73dSSepherosa Ziehau 272189d8e73dSSepherosa Ziehau q = (i % sc->rx_ring_inuse) << EMX_RETA_RINGIDX_SHIFT; 272289d8e73dSSepherosa Ziehau reta |= q << (8 * i); 272389d8e73dSSepherosa Ziehau } 272489d8e73dSSepherosa Ziehau EMX_RSS_DPRINTF(sc, 1, "reta 0x%08x\n", reta); 272589d8e73dSSepherosa Ziehau 27263f939c23SSepherosa Ziehau for (i = 0; i < EMX_NRETA; ++i) 27273f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RETA(i), reta); 27283f939c23SSepherosa Ziehau 27293f939c23SSepherosa Ziehau /* 27303f939c23SSepherosa Ziehau * Enable multiple receive queues. 27313f939c23SSepherosa Ziehau * Enable IPv4 RSS standard hash functions. 27323f939c23SSepherosa Ziehau * Disable RSS interrupt. 27333f939c23SSepherosa Ziehau */ 27343f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_MRQC, 27353f939c23SSepherosa Ziehau E1000_MRQC_ENABLE_RSS_2Q | 27363f939c23SSepherosa Ziehau E1000_MRQC_RSS_FIELD_IPV4_TCP | 27373f939c23SSepherosa Ziehau E1000_MRQC_RSS_FIELD_IPV4); 273865c7a6afSSepherosa Ziehau } 27393f939c23SSepherosa Ziehau 27403f939c23SSepherosa Ziehau /* 27415330213cSSepherosa Ziehau * XXX TEMPORARY WORKAROUND: on some systems with 82573 27425330213cSSepherosa Ziehau * long latencies are observed, like Lenovo X60. This 27435330213cSSepherosa Ziehau * change eliminates the problem, but since having positive 27445330213cSSepherosa Ziehau * values in RDTR is a known source of problems on other 27455330213cSSepherosa Ziehau * platforms another solution is being sought. 27465330213cSSepherosa Ziehau */ 27475330213cSSepherosa Ziehau if (emx_82573_workaround && sc->hw.mac.type == e1000_82573) { 27485330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RADV, EMX_RADV_82573); 27495330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDTR, EMX_RDTR_82573); 27505330213cSSepherosa Ziehau } 27515330213cSSepherosa Ziehau 27525330213cSSepherosa Ziehau /* 27535330213cSSepherosa Ziehau * Setup the HW Rx Head and Tail Descriptor Pointers 27545330213cSSepherosa Ziehau */ 27558434a83bSSepherosa Ziehau for (i = 0; i < sc->rx_ring_inuse; ++i) { 27563f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDH(i), 0); 27573f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDT(i), 27583f939c23SSepherosa Ziehau sc->rx_data[i].num_rx_desc - 1); 27593f939c23SSepherosa Ziehau } 27603f939c23SSepherosa Ziehau 27613f939c23SSepherosa Ziehau /* Enable Receives */ 27623f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RCTL, rctl); 27635330213cSSepherosa Ziehau } 27645330213cSSepherosa Ziehau 27655330213cSSepherosa Ziehau static void 2766c39e3a1fSSepherosa Ziehau emx_destroy_rx_ring(struct emx_softc *sc, struct emx_rxdata *rdata, int ndesc) 27675330213cSSepherosa Ziehau { 2768323e5ecdSSepherosa Ziehau struct emx_rxbuf *rx_buffer; 27695330213cSSepherosa Ziehau int i; 27705330213cSSepherosa Ziehau 2771bdca134fSSepherosa Ziehau /* Free Receive Descriptor ring */ 2772235b9d30SSepherosa Ziehau if (rdata->rx_desc) { 2773c39e3a1fSSepherosa Ziehau bus_dmamap_unload(rdata->rx_desc_dtag, rdata->rx_desc_dmap); 2774235b9d30SSepherosa Ziehau bus_dmamem_free(rdata->rx_desc_dtag, rdata->rx_desc, 2775c39e3a1fSSepherosa Ziehau rdata->rx_desc_dmap); 2776c39e3a1fSSepherosa Ziehau bus_dma_tag_destroy(rdata->rx_desc_dtag); 2777a596084cSSepherosa Ziehau 2778235b9d30SSepherosa Ziehau rdata->rx_desc = NULL; 2779a596084cSSepherosa Ziehau } 2780bdca134fSSepherosa Ziehau 2781323e5ecdSSepherosa Ziehau if (rdata->rx_buf == NULL) 27825330213cSSepherosa Ziehau return; 27835330213cSSepherosa Ziehau 27845330213cSSepherosa Ziehau for (i = 0; i < ndesc; i++) { 2785323e5ecdSSepherosa Ziehau rx_buffer = &rdata->rx_buf[i]; 27865330213cSSepherosa Ziehau 27875330213cSSepherosa Ziehau KKASSERT(rx_buffer->m_head == NULL); 2788c39e3a1fSSepherosa Ziehau bus_dmamap_destroy(rdata->rxtag, rx_buffer->map); 27895330213cSSepherosa Ziehau } 2790c39e3a1fSSepherosa Ziehau bus_dmamap_destroy(rdata->rxtag, rdata->rx_sparemap); 2791c39e3a1fSSepherosa Ziehau bus_dma_tag_destroy(rdata->rxtag); 27925330213cSSepherosa Ziehau 2793323e5ecdSSepherosa Ziehau kfree(rdata->rx_buf, M_DEVBUF); 2794323e5ecdSSepherosa Ziehau rdata->rx_buf = NULL; 27955330213cSSepherosa Ziehau } 27965330213cSSepherosa Ziehau 27975330213cSSepherosa Ziehau static void 2798c39e3a1fSSepherosa Ziehau emx_rxeof(struct emx_softc *sc, int ring_idx, int count) 27995330213cSSepherosa Ziehau { 2800c39e3a1fSSepherosa Ziehau struct emx_rxdata *rdata = &sc->rx_data[ring_idx]; 28015330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 2802235b9d30SSepherosa Ziehau uint32_t staterr; 2803235b9d30SSepherosa Ziehau emx_rxdesc_t *current_desc; 28045330213cSSepherosa Ziehau struct mbuf *mp; 28055330213cSSepherosa Ziehau int i; 28065330213cSSepherosa Ziehau struct mbuf_chain chain[MAXCPU]; 28075330213cSSepherosa Ziehau 2808c39e3a1fSSepherosa Ziehau i = rdata->next_rx_desc_to_check; 2809235b9d30SSepherosa Ziehau current_desc = &rdata->rx_desc[i]; 2810235b9d30SSepherosa Ziehau staterr = le32toh(current_desc->rxd_staterr); 28115330213cSSepherosa Ziehau 2812235b9d30SSepherosa Ziehau if (!(staterr & E1000_RXD_STAT_DD)) 28135330213cSSepherosa Ziehau return; 28145330213cSSepherosa Ziehau 28155330213cSSepherosa Ziehau ether_input_chain_init(chain); 28165330213cSSepherosa Ziehau 2817235b9d30SSepherosa Ziehau while ((staterr & E1000_RXD_STAT_DD) && count != 0) { 28189cc86e17SSepherosa Ziehau struct pktinfo *pi = NULL, pi0; 2819235b9d30SSepherosa Ziehau struct emx_rxbuf *rx_buf = &rdata->rx_buf[i]; 28205330213cSSepherosa Ziehau struct mbuf *m = NULL; 28210acc29d6SSepherosa Ziehau int eop, len; 28225330213cSSepherosa Ziehau 28235330213cSSepherosa Ziehau logif(pkt_receive); 28245330213cSSepherosa Ziehau 2825235b9d30SSepherosa Ziehau mp = rx_buf->m_head; 28265330213cSSepherosa Ziehau 28275330213cSSepherosa Ziehau /* 28285330213cSSepherosa Ziehau * Can't defer bus_dmamap_sync(9) because TBI_ACCEPT 28295330213cSSepherosa Ziehau * needs to access the last received byte in the mbuf. 28305330213cSSepherosa Ziehau */ 2831235b9d30SSepherosa Ziehau bus_dmamap_sync(rdata->rxtag, rx_buf->map, 28325330213cSSepherosa Ziehau BUS_DMASYNC_POSTREAD); 28335330213cSSepherosa Ziehau 28340acc29d6SSepherosa Ziehau len = le16toh(current_desc->rxd_length); 2835235b9d30SSepherosa Ziehau if (staterr & E1000_RXD_STAT_EOP) { 28365330213cSSepherosa Ziehau count--; 28375330213cSSepherosa Ziehau eop = 1; 28385330213cSSepherosa Ziehau } else { 28395330213cSSepherosa Ziehau eop = 0; 28405330213cSSepherosa Ziehau } 28415330213cSSepherosa Ziehau 2842235b9d30SSepherosa Ziehau if (!(staterr & E1000_RXDEXT_ERR_FRAME_ERR_MASK)) { 2843235b9d30SSepherosa Ziehau uint16_t vlan = 0; 28443f939c23SSepherosa Ziehau uint32_t mrq, rss_hash; 28455330213cSSepherosa Ziehau 2846235b9d30SSepherosa Ziehau /* 2847235b9d30SSepherosa Ziehau * Save several necessary information, 2848235b9d30SSepherosa Ziehau * before emx_newbuf() destroy it. 2849235b9d30SSepherosa Ziehau */ 2850235b9d30SSepherosa Ziehau if ((staterr & E1000_RXD_STAT_VP) && eop) 2851235b9d30SSepherosa Ziehau vlan = le16toh(current_desc->rxd_vlan); 2852235b9d30SSepherosa Ziehau 28533f939c23SSepherosa Ziehau mrq = le32toh(current_desc->rxd_mrq); 28543f939c23SSepherosa Ziehau rss_hash = le32toh(current_desc->rxd_rss); 28553f939c23SSepherosa Ziehau 28563f939c23SSepherosa Ziehau EMX_RSS_DPRINTF(sc, 10, 28573f939c23SSepherosa Ziehau "ring%d, mrq 0x%08x, rss_hash 0x%08x\n", 28583f939c23SSepherosa Ziehau ring_idx, mrq, rss_hash); 28593f939c23SSepherosa Ziehau 2860c39e3a1fSSepherosa Ziehau if (emx_newbuf(sc, rdata, i, 0) != 0) { 28615330213cSSepherosa Ziehau ifp->if_iqdrops++; 28625330213cSSepherosa Ziehau goto discard; 28635330213cSSepherosa Ziehau } 28645330213cSSepherosa Ziehau 28655330213cSSepherosa Ziehau /* Assign correct length to the current fragment */ 28665330213cSSepherosa Ziehau mp->m_len = len; 28675330213cSSepherosa Ziehau 2868c39e3a1fSSepherosa Ziehau if (rdata->fmp == NULL) { 28695330213cSSepherosa Ziehau mp->m_pkthdr.len = len; 2870c39e3a1fSSepherosa Ziehau rdata->fmp = mp; /* Store the first mbuf */ 2871c39e3a1fSSepherosa Ziehau rdata->lmp = mp; 28725330213cSSepherosa Ziehau } else { 28735330213cSSepherosa Ziehau /* 28745330213cSSepherosa Ziehau * Chain mbuf's together 28755330213cSSepherosa Ziehau */ 2876c39e3a1fSSepherosa Ziehau rdata->lmp->m_next = mp; 2877c39e3a1fSSepherosa Ziehau rdata->lmp = rdata->lmp->m_next; 2878c39e3a1fSSepherosa Ziehau rdata->fmp->m_pkthdr.len += len; 28795330213cSSepherosa Ziehau } 28805330213cSSepherosa Ziehau 28815330213cSSepherosa Ziehau if (eop) { 2882c39e3a1fSSepherosa Ziehau rdata->fmp->m_pkthdr.rcvif = ifp; 28835330213cSSepherosa Ziehau ifp->if_ipackets++; 28845330213cSSepherosa Ziehau 2885235b9d30SSepherosa Ziehau if (ifp->if_capenable & IFCAP_RXCSUM) 2886235b9d30SSepherosa Ziehau emx_rxcsum(staterr, rdata->fmp); 28875330213cSSepherosa Ziehau 2888235b9d30SSepherosa Ziehau if (staterr & E1000_RXD_STAT_VP) { 2889c39e3a1fSSepherosa Ziehau rdata->fmp->m_pkthdr.ether_vlantag = 2890235b9d30SSepherosa Ziehau vlan; 2891c39e3a1fSSepherosa Ziehau rdata->fmp->m_flags |= M_VLANTAG; 28925330213cSSepherosa Ziehau } 2893c39e3a1fSSepherosa Ziehau m = rdata->fmp; 2894c39e3a1fSSepherosa Ziehau rdata->fmp = NULL; 2895c39e3a1fSSepherosa Ziehau rdata->lmp = NULL; 28963f939c23SSepherosa Ziehau 28979cc86e17SSepherosa Ziehau if (ifp->if_capenable & IFCAP_RSS) { 28989cc86e17SSepherosa Ziehau pi = emx_rssinfo(m, &pi0, mrq, 28999cc86e17SSepherosa Ziehau rss_hash, staterr); 29009cc86e17SSepherosa Ziehau } 29013f939c23SSepherosa Ziehau #ifdef EMX_RSS_DEBUG 29023f939c23SSepherosa Ziehau rdata->rx_pkts++; 29033f939c23SSepherosa Ziehau #endif 29045330213cSSepherosa Ziehau } 29055330213cSSepherosa Ziehau } else { 29065330213cSSepherosa Ziehau ifp->if_ierrors++; 29075330213cSSepherosa Ziehau discard: 2908235b9d30SSepherosa Ziehau emx_setup_rxdesc(current_desc, rx_buf); 2909c39e3a1fSSepherosa Ziehau if (rdata->fmp != NULL) { 2910c39e3a1fSSepherosa Ziehau m_freem(rdata->fmp); 2911c39e3a1fSSepherosa Ziehau rdata->fmp = NULL; 2912c39e3a1fSSepherosa Ziehau rdata->lmp = NULL; 29135330213cSSepherosa Ziehau } 29145330213cSSepherosa Ziehau m = NULL; 29155330213cSSepherosa Ziehau } 29165330213cSSepherosa Ziehau 29175330213cSSepherosa Ziehau if (m != NULL) 29189cc86e17SSepherosa Ziehau ether_input_chain(ifp, m, pi, chain); 29195330213cSSepherosa Ziehau 29205330213cSSepherosa Ziehau /* Advance our pointers to the next descriptor. */ 2921c39e3a1fSSepherosa Ziehau if (++i == rdata->num_rx_desc) 29225330213cSSepherosa Ziehau i = 0; 2923235b9d30SSepherosa Ziehau 2924235b9d30SSepherosa Ziehau current_desc = &rdata->rx_desc[i]; 2925235b9d30SSepherosa Ziehau staterr = le32toh(current_desc->rxd_staterr); 29265330213cSSepherosa Ziehau } 2927c39e3a1fSSepherosa Ziehau rdata->next_rx_desc_to_check = i; 29285330213cSSepherosa Ziehau 29295330213cSSepherosa Ziehau ether_input_dispatch(chain); 29305330213cSSepherosa Ziehau 29313f939c23SSepherosa Ziehau /* Advance the E1000's Receive Queue "Tail Pointer". */ 29325330213cSSepherosa Ziehau if (--i < 0) 2933c39e3a1fSSepherosa Ziehau i = rdata->num_rx_desc - 1; 29343f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDT(ring_idx), i); 29355330213cSSepherosa Ziehau } 29365330213cSSepherosa Ziehau 29375330213cSSepherosa Ziehau static void 29385330213cSSepherosa Ziehau emx_enable_intr(struct emx_softc *sc) 29395330213cSSepherosa Ziehau { 29406d435846SSepherosa Ziehau lwkt_serialize_handler_enable(&sc->main_serialize); 29415330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_IMS, IMS_ENABLE_MASK); 29425330213cSSepherosa Ziehau } 29435330213cSSepherosa Ziehau 29445330213cSSepherosa Ziehau static void 29455330213cSSepherosa Ziehau emx_disable_intr(struct emx_softc *sc) 29465330213cSSepherosa Ziehau { 29475330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_IMC, 0xffffffff); 29486d435846SSepherosa Ziehau lwkt_serialize_handler_disable(&sc->main_serialize); 29495330213cSSepherosa Ziehau } 29505330213cSSepherosa Ziehau 29515330213cSSepherosa Ziehau /* 29525330213cSSepherosa Ziehau * Bit of a misnomer, what this really means is 29535330213cSSepherosa Ziehau * to enable OS management of the system... aka 29545330213cSSepherosa Ziehau * to disable special hardware management features 29555330213cSSepherosa Ziehau */ 29565330213cSSepherosa Ziehau static void 29575330213cSSepherosa Ziehau emx_get_mgmt(struct emx_softc *sc) 29585330213cSSepherosa Ziehau { 29595330213cSSepherosa Ziehau /* A shared code workaround */ 29605330213cSSepherosa Ziehau if (sc->has_manage) { 29615330213cSSepherosa Ziehau int manc2h = E1000_READ_REG(&sc->hw, E1000_MANC2H); 29625330213cSSepherosa Ziehau int manc = E1000_READ_REG(&sc->hw, E1000_MANC); 29635330213cSSepherosa Ziehau 29645330213cSSepherosa Ziehau /* disable hardware interception of ARP */ 29655330213cSSepherosa Ziehau manc &= ~(E1000_MANC_ARP_EN); 29665330213cSSepherosa Ziehau 29675330213cSSepherosa Ziehau /* enable receiving management packets to the host */ 29685330213cSSepherosa Ziehau manc |= E1000_MANC_EN_MNG2HOST; 29695330213cSSepherosa Ziehau #define E1000_MNG2HOST_PORT_623 (1 << 5) 29705330213cSSepherosa Ziehau #define E1000_MNG2HOST_PORT_664 (1 << 6) 29715330213cSSepherosa Ziehau manc2h |= E1000_MNG2HOST_PORT_623; 29725330213cSSepherosa Ziehau manc2h |= E1000_MNG2HOST_PORT_664; 29735330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_MANC2H, manc2h); 29745330213cSSepherosa Ziehau 29755330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_MANC, manc); 29765330213cSSepherosa Ziehau } 29775330213cSSepherosa Ziehau } 29785330213cSSepherosa Ziehau 29795330213cSSepherosa Ziehau /* 29805330213cSSepherosa Ziehau * Give control back to hardware management 29815330213cSSepherosa Ziehau * controller if there is one. 29825330213cSSepherosa Ziehau */ 29835330213cSSepherosa Ziehau static void 29845330213cSSepherosa Ziehau emx_rel_mgmt(struct emx_softc *sc) 29855330213cSSepherosa Ziehau { 29865330213cSSepherosa Ziehau if (sc->has_manage) { 29875330213cSSepherosa Ziehau int manc = E1000_READ_REG(&sc->hw, E1000_MANC); 29885330213cSSepherosa Ziehau 29895330213cSSepherosa Ziehau /* re-enable hardware interception of ARP */ 29905330213cSSepherosa Ziehau manc |= E1000_MANC_ARP_EN; 29915330213cSSepherosa Ziehau manc &= ~E1000_MANC_EN_MNG2HOST; 29925330213cSSepherosa Ziehau 29935330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_MANC, manc); 29945330213cSSepherosa Ziehau } 29955330213cSSepherosa Ziehau } 29965330213cSSepherosa Ziehau 29975330213cSSepherosa Ziehau /* 29985330213cSSepherosa Ziehau * emx_get_hw_control() sets {CTRL_EXT|FWSM}:DRV_LOAD bit. 29995330213cSSepherosa Ziehau * For ASF and Pass Through versions of f/w this means that 30005330213cSSepherosa Ziehau * the driver is loaded. For AMT version (only with 82573) 30015330213cSSepherosa Ziehau * of the f/w this means that the network i/f is open. 30025330213cSSepherosa Ziehau */ 30035330213cSSepherosa Ziehau static void 30045330213cSSepherosa Ziehau emx_get_hw_control(struct emx_softc *sc) 30055330213cSSepherosa Ziehau { 30065330213cSSepherosa Ziehau uint32_t ctrl_ext, swsm; 30075330213cSSepherosa Ziehau 30085330213cSSepherosa Ziehau /* Let firmware know the driver has taken over */ 30095330213cSSepherosa Ziehau switch (sc->hw.mac.type) { 30105330213cSSepherosa Ziehau case e1000_82573: 30115330213cSSepherosa Ziehau swsm = E1000_READ_REG(&sc->hw, E1000_SWSM); 30125330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_SWSM, 30135330213cSSepherosa Ziehau swsm | E1000_SWSM_DRV_LOAD); 30145330213cSSepherosa Ziehau break; 30155330213cSSepherosa Ziehau 30165330213cSSepherosa Ziehau case e1000_82571: 30175330213cSSepherosa Ziehau case e1000_82572: 30185330213cSSepherosa Ziehau case e1000_80003es2lan: 30195330213cSSepherosa Ziehau ctrl_ext = E1000_READ_REG(&sc->hw, E1000_CTRL_EXT); 30205330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_CTRL_EXT, 30215330213cSSepherosa Ziehau ctrl_ext | E1000_CTRL_EXT_DRV_LOAD); 30225330213cSSepherosa Ziehau break; 30235330213cSSepherosa Ziehau 30245330213cSSepherosa Ziehau default: 30255330213cSSepherosa Ziehau break; 30265330213cSSepherosa Ziehau } 30275330213cSSepherosa Ziehau } 30285330213cSSepherosa Ziehau 30295330213cSSepherosa Ziehau /* 30305330213cSSepherosa Ziehau * emx_rel_hw_control() resets {CTRL_EXT|FWSM}:DRV_LOAD bit. 30315330213cSSepherosa Ziehau * For ASF and Pass Through versions of f/w this means that the 30325330213cSSepherosa Ziehau * driver is no longer loaded. For AMT version (only with 82573) 30335330213cSSepherosa Ziehau * of the f/w this means that the network i/f is closed. 30345330213cSSepherosa Ziehau */ 30355330213cSSepherosa Ziehau static void 30365330213cSSepherosa Ziehau emx_rel_hw_control(struct emx_softc *sc) 30375330213cSSepherosa Ziehau { 30385330213cSSepherosa Ziehau uint32_t ctrl_ext, swsm; 30395330213cSSepherosa Ziehau 30405330213cSSepherosa Ziehau /* Let firmware taken over control of h/w */ 30415330213cSSepherosa Ziehau switch (sc->hw.mac.type) { 30425330213cSSepherosa Ziehau case e1000_82573: 30435330213cSSepherosa Ziehau swsm = E1000_READ_REG(&sc->hw, E1000_SWSM); 30445330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_SWSM, 30455330213cSSepherosa Ziehau swsm & ~E1000_SWSM_DRV_LOAD); 30465330213cSSepherosa Ziehau break; 30475330213cSSepherosa Ziehau 30485330213cSSepherosa Ziehau case e1000_82571: 30495330213cSSepherosa Ziehau case e1000_82572: 30505330213cSSepherosa Ziehau case e1000_80003es2lan: 30515330213cSSepherosa Ziehau ctrl_ext = E1000_READ_REG(&sc->hw, E1000_CTRL_EXT); 30525330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_CTRL_EXT, 30535330213cSSepherosa Ziehau ctrl_ext & ~E1000_CTRL_EXT_DRV_LOAD); 30545330213cSSepherosa Ziehau break; 30555330213cSSepherosa Ziehau 30565330213cSSepherosa Ziehau default: 30575330213cSSepherosa Ziehau break; 30585330213cSSepherosa Ziehau } 30595330213cSSepherosa Ziehau } 30605330213cSSepherosa Ziehau 30615330213cSSepherosa Ziehau static int 30625330213cSSepherosa Ziehau emx_is_valid_eaddr(const uint8_t *addr) 30635330213cSSepherosa Ziehau { 30645330213cSSepherosa Ziehau char zero_addr[ETHER_ADDR_LEN] = { 0, 0, 0, 0, 0, 0 }; 30655330213cSSepherosa Ziehau 30665330213cSSepherosa Ziehau if ((addr[0] & 1) || !bcmp(addr, zero_addr, ETHER_ADDR_LEN)) 30675330213cSSepherosa Ziehau return (FALSE); 30685330213cSSepherosa Ziehau 30695330213cSSepherosa Ziehau return (TRUE); 30705330213cSSepherosa Ziehau } 30715330213cSSepherosa Ziehau 30725330213cSSepherosa Ziehau /* 30735330213cSSepherosa Ziehau * Enable PCI Wake On Lan capability 30745330213cSSepherosa Ziehau */ 30755330213cSSepherosa Ziehau void 30765330213cSSepherosa Ziehau emx_enable_wol(device_t dev) 30775330213cSSepherosa Ziehau { 30785330213cSSepherosa Ziehau uint16_t cap, status; 30795330213cSSepherosa Ziehau uint8_t id; 30805330213cSSepherosa Ziehau 30815330213cSSepherosa Ziehau /* First find the capabilities pointer*/ 30825330213cSSepherosa Ziehau cap = pci_read_config(dev, PCIR_CAP_PTR, 2); 30835330213cSSepherosa Ziehau 30845330213cSSepherosa Ziehau /* Read the PM Capabilities */ 30855330213cSSepherosa Ziehau id = pci_read_config(dev, cap, 1); 30865330213cSSepherosa Ziehau if (id != PCIY_PMG) /* Something wrong */ 30875330213cSSepherosa Ziehau return; 30885330213cSSepherosa Ziehau 30895330213cSSepherosa Ziehau /* 30905330213cSSepherosa Ziehau * OK, we have the power capabilities, 30915330213cSSepherosa Ziehau * so now get the status register 30925330213cSSepherosa Ziehau */ 30935330213cSSepherosa Ziehau cap += PCIR_POWER_STATUS; 30945330213cSSepherosa Ziehau status = pci_read_config(dev, cap, 2); 30955330213cSSepherosa Ziehau status |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE; 30965330213cSSepherosa Ziehau pci_write_config(dev, cap, status, 2); 30975330213cSSepherosa Ziehau } 30985330213cSSepherosa Ziehau 30995330213cSSepherosa Ziehau static void 31005330213cSSepherosa Ziehau emx_update_stats(struct emx_softc *sc) 31015330213cSSepherosa Ziehau { 31025330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 31035330213cSSepherosa Ziehau 31045330213cSSepherosa Ziehau if (sc->hw.phy.media_type == e1000_media_type_copper || 31055330213cSSepherosa Ziehau (E1000_READ_REG(&sc->hw, E1000_STATUS) & E1000_STATUS_LU)) { 31065330213cSSepherosa Ziehau sc->stats.symerrs += E1000_READ_REG(&sc->hw, E1000_SYMERRS); 31075330213cSSepherosa Ziehau sc->stats.sec += E1000_READ_REG(&sc->hw, E1000_SEC); 31085330213cSSepherosa Ziehau } 31095330213cSSepherosa Ziehau sc->stats.crcerrs += E1000_READ_REG(&sc->hw, E1000_CRCERRS); 31105330213cSSepherosa Ziehau sc->stats.mpc += E1000_READ_REG(&sc->hw, E1000_MPC); 31115330213cSSepherosa Ziehau sc->stats.scc += E1000_READ_REG(&sc->hw, E1000_SCC); 31125330213cSSepherosa Ziehau sc->stats.ecol += E1000_READ_REG(&sc->hw, E1000_ECOL); 31135330213cSSepherosa Ziehau 31145330213cSSepherosa Ziehau sc->stats.mcc += E1000_READ_REG(&sc->hw, E1000_MCC); 31155330213cSSepherosa Ziehau sc->stats.latecol += E1000_READ_REG(&sc->hw, E1000_LATECOL); 31165330213cSSepherosa Ziehau sc->stats.colc += E1000_READ_REG(&sc->hw, E1000_COLC); 31175330213cSSepherosa Ziehau sc->stats.dc += E1000_READ_REG(&sc->hw, E1000_DC); 31185330213cSSepherosa Ziehau sc->stats.rlec += E1000_READ_REG(&sc->hw, E1000_RLEC); 31195330213cSSepherosa Ziehau sc->stats.xonrxc += E1000_READ_REG(&sc->hw, E1000_XONRXC); 31205330213cSSepherosa Ziehau sc->stats.xontxc += E1000_READ_REG(&sc->hw, E1000_XONTXC); 31215330213cSSepherosa Ziehau sc->stats.xoffrxc += E1000_READ_REG(&sc->hw, E1000_XOFFRXC); 31225330213cSSepherosa Ziehau sc->stats.xofftxc += E1000_READ_REG(&sc->hw, E1000_XOFFTXC); 31235330213cSSepherosa Ziehau sc->stats.fcruc += E1000_READ_REG(&sc->hw, E1000_FCRUC); 31245330213cSSepherosa Ziehau sc->stats.prc64 += E1000_READ_REG(&sc->hw, E1000_PRC64); 31255330213cSSepherosa Ziehau sc->stats.prc127 += E1000_READ_REG(&sc->hw, E1000_PRC127); 31265330213cSSepherosa Ziehau sc->stats.prc255 += E1000_READ_REG(&sc->hw, E1000_PRC255); 31275330213cSSepherosa Ziehau sc->stats.prc511 += E1000_READ_REG(&sc->hw, E1000_PRC511); 31285330213cSSepherosa Ziehau sc->stats.prc1023 += E1000_READ_REG(&sc->hw, E1000_PRC1023); 31295330213cSSepherosa Ziehau sc->stats.prc1522 += E1000_READ_REG(&sc->hw, E1000_PRC1522); 31305330213cSSepherosa Ziehau sc->stats.gprc += E1000_READ_REG(&sc->hw, E1000_GPRC); 31315330213cSSepherosa Ziehau sc->stats.bprc += E1000_READ_REG(&sc->hw, E1000_BPRC); 31325330213cSSepherosa Ziehau sc->stats.mprc += E1000_READ_REG(&sc->hw, E1000_MPRC); 31335330213cSSepherosa Ziehau sc->stats.gptc += E1000_READ_REG(&sc->hw, E1000_GPTC); 31345330213cSSepherosa Ziehau 31355330213cSSepherosa Ziehau /* For the 64-bit byte counters the low dword must be read first. */ 31365330213cSSepherosa Ziehau /* Both registers clear on the read of the high dword */ 31375330213cSSepherosa Ziehau 31385330213cSSepherosa Ziehau sc->stats.gorc += E1000_READ_REG(&sc->hw, E1000_GORCH); 31395330213cSSepherosa Ziehau sc->stats.gotc += E1000_READ_REG(&sc->hw, E1000_GOTCH); 31405330213cSSepherosa Ziehau 31415330213cSSepherosa Ziehau sc->stats.rnbc += E1000_READ_REG(&sc->hw, E1000_RNBC); 31425330213cSSepherosa Ziehau sc->stats.ruc += E1000_READ_REG(&sc->hw, E1000_RUC); 31435330213cSSepherosa Ziehau sc->stats.rfc += E1000_READ_REG(&sc->hw, E1000_RFC); 31445330213cSSepherosa Ziehau sc->stats.roc += E1000_READ_REG(&sc->hw, E1000_ROC); 31455330213cSSepherosa Ziehau sc->stats.rjc += E1000_READ_REG(&sc->hw, E1000_RJC); 31465330213cSSepherosa Ziehau 31475330213cSSepherosa Ziehau sc->stats.tor += E1000_READ_REG(&sc->hw, E1000_TORH); 31485330213cSSepherosa Ziehau sc->stats.tot += E1000_READ_REG(&sc->hw, E1000_TOTH); 31495330213cSSepherosa Ziehau 31505330213cSSepherosa Ziehau sc->stats.tpr += E1000_READ_REG(&sc->hw, E1000_TPR); 31515330213cSSepherosa Ziehau sc->stats.tpt += E1000_READ_REG(&sc->hw, E1000_TPT); 31525330213cSSepherosa Ziehau sc->stats.ptc64 += E1000_READ_REG(&sc->hw, E1000_PTC64); 31535330213cSSepherosa Ziehau sc->stats.ptc127 += E1000_READ_REG(&sc->hw, E1000_PTC127); 31545330213cSSepherosa Ziehau sc->stats.ptc255 += E1000_READ_REG(&sc->hw, E1000_PTC255); 31555330213cSSepherosa Ziehau sc->stats.ptc511 += E1000_READ_REG(&sc->hw, E1000_PTC511); 31565330213cSSepherosa Ziehau sc->stats.ptc1023 += E1000_READ_REG(&sc->hw, E1000_PTC1023); 31575330213cSSepherosa Ziehau sc->stats.ptc1522 += E1000_READ_REG(&sc->hw, E1000_PTC1522); 31585330213cSSepherosa Ziehau sc->stats.mptc += E1000_READ_REG(&sc->hw, E1000_MPTC); 31595330213cSSepherosa Ziehau sc->stats.bptc += E1000_READ_REG(&sc->hw, E1000_BPTC); 31605330213cSSepherosa Ziehau 31615330213cSSepherosa Ziehau sc->stats.algnerrc += E1000_READ_REG(&sc->hw, E1000_ALGNERRC); 31625330213cSSepherosa Ziehau sc->stats.rxerrc += E1000_READ_REG(&sc->hw, E1000_RXERRC); 31635330213cSSepherosa Ziehau sc->stats.tncrs += E1000_READ_REG(&sc->hw, E1000_TNCRS); 31645330213cSSepherosa Ziehau sc->stats.cexterr += E1000_READ_REG(&sc->hw, E1000_CEXTERR); 31655330213cSSepherosa Ziehau sc->stats.tsctc += E1000_READ_REG(&sc->hw, E1000_TSCTC); 31665330213cSSepherosa Ziehau sc->stats.tsctfc += E1000_READ_REG(&sc->hw, E1000_TSCTFC); 31675330213cSSepherosa Ziehau 31685330213cSSepherosa Ziehau ifp->if_collisions = sc->stats.colc; 31695330213cSSepherosa Ziehau 31705330213cSSepherosa Ziehau /* Rx Errors */ 31715330213cSSepherosa Ziehau ifp->if_ierrors = sc->dropped_pkts + sc->stats.rxerrc + 31725330213cSSepherosa Ziehau sc->stats.crcerrs + sc->stats.algnerrc + 31735330213cSSepherosa Ziehau sc->stats.ruc + sc->stats.roc + 31745330213cSSepherosa Ziehau sc->stats.mpc + sc->stats.cexterr; 31755330213cSSepherosa Ziehau 31765330213cSSepherosa Ziehau /* Tx Errors */ 31775330213cSSepherosa Ziehau ifp->if_oerrors = sc->stats.ecol + sc->stats.latecol + 31785330213cSSepherosa Ziehau sc->watchdog_events; 31795330213cSSepherosa Ziehau } 31805330213cSSepherosa Ziehau 31815330213cSSepherosa Ziehau static void 31825330213cSSepherosa Ziehau emx_print_debug_info(struct emx_softc *sc) 31835330213cSSepherosa Ziehau { 31845330213cSSepherosa Ziehau device_t dev = sc->dev; 31855330213cSSepherosa Ziehau uint8_t *hw_addr = sc->hw.hw_addr; 31865330213cSSepherosa Ziehau 31875330213cSSepherosa Ziehau device_printf(dev, "Adapter hardware address = %p \n", hw_addr); 31885330213cSSepherosa Ziehau device_printf(dev, "CTRL = 0x%x RCTL = 0x%x \n", 31895330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_CTRL), 31905330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_RCTL)); 31915330213cSSepherosa Ziehau device_printf(dev, "Packet buffer = Tx=%dk Rx=%dk \n", 31925330213cSSepherosa Ziehau ((E1000_READ_REG(&sc->hw, E1000_PBA) & 0xffff0000) >> 16),\ 31935330213cSSepherosa Ziehau (E1000_READ_REG(&sc->hw, E1000_PBA) & 0xffff) ); 31945330213cSSepherosa Ziehau device_printf(dev, "Flow control watermarks high = %d low = %d\n", 31955330213cSSepherosa Ziehau sc->hw.fc.high_water, sc->hw.fc.low_water); 31965330213cSSepherosa Ziehau device_printf(dev, "tx_int_delay = %d, tx_abs_int_delay = %d\n", 31975330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_TIDV), 31985330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_TADV)); 31995330213cSSepherosa Ziehau device_printf(dev, "rx_int_delay = %d, rx_abs_int_delay = %d\n", 32005330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_RDTR), 32015330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_RADV)); 32025330213cSSepherosa Ziehau device_printf(dev, "hw tdh = %d, hw tdt = %d\n", 32035330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_TDH(0)), 32045330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_TDT(0))); 32055330213cSSepherosa Ziehau device_printf(dev, "hw rdh = %d, hw rdt = %d\n", 32065330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_RDH(0)), 32075330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_RDT(0))); 32085330213cSSepherosa Ziehau device_printf(dev, "Num Tx descriptors avail = %d\n", 32095330213cSSepherosa Ziehau sc->num_tx_desc_avail); 32105330213cSSepherosa Ziehau device_printf(dev, "Tx Descriptors not avail1 = %ld\n", 32115330213cSSepherosa Ziehau sc->no_tx_desc_avail1); 32125330213cSSepherosa Ziehau device_printf(dev, "Tx Descriptors not avail2 = %ld\n", 32135330213cSSepherosa Ziehau sc->no_tx_desc_avail2); 32145330213cSSepherosa Ziehau device_printf(dev, "Std mbuf failed = %ld\n", 32155330213cSSepherosa Ziehau sc->mbuf_alloc_failed); 32165330213cSSepherosa Ziehau device_printf(dev, "Std mbuf cluster failed = %ld\n", 3217c39e3a1fSSepherosa Ziehau sc->rx_data[0].mbuf_cluster_failed); 32185330213cSSepherosa Ziehau device_printf(dev, "Driver dropped packets = %ld\n", 32195330213cSSepherosa Ziehau sc->dropped_pkts); 32205330213cSSepherosa Ziehau device_printf(dev, "Driver tx dma failure in encap = %ld\n", 32215330213cSSepherosa Ziehau sc->no_tx_dma_setup); 32225330213cSSepherosa Ziehau 32235330213cSSepherosa Ziehau device_printf(dev, "TXCSUM try pullup = %lu\n", 32245330213cSSepherosa Ziehau sc->tx_csum_try_pullup); 32255330213cSSepherosa Ziehau device_printf(dev, "TXCSUM m_pullup(eh) called = %lu\n", 32265330213cSSepherosa Ziehau sc->tx_csum_pullup1); 32275330213cSSepherosa Ziehau device_printf(dev, "TXCSUM m_pullup(eh) failed = %lu\n", 32285330213cSSepherosa Ziehau sc->tx_csum_pullup1_failed); 32295330213cSSepherosa Ziehau device_printf(dev, "TXCSUM m_pullup(eh+ip) called = %lu\n", 32305330213cSSepherosa Ziehau sc->tx_csum_pullup2); 32315330213cSSepherosa Ziehau device_printf(dev, "TXCSUM m_pullup(eh+ip) failed = %lu\n", 32325330213cSSepherosa Ziehau sc->tx_csum_pullup2_failed); 32335330213cSSepherosa Ziehau device_printf(dev, "TXCSUM non-writable(eh) droped = %lu\n", 32345330213cSSepherosa Ziehau sc->tx_csum_drop1); 32355330213cSSepherosa Ziehau device_printf(dev, "TXCSUM non-writable(eh+ip) droped = %lu\n", 32365330213cSSepherosa Ziehau sc->tx_csum_drop2); 32375330213cSSepherosa Ziehau } 32385330213cSSepherosa Ziehau 32395330213cSSepherosa Ziehau static void 32405330213cSSepherosa Ziehau emx_print_hw_stats(struct emx_softc *sc) 32415330213cSSepherosa Ziehau { 32425330213cSSepherosa Ziehau device_t dev = sc->dev; 32435330213cSSepherosa Ziehau 32445330213cSSepherosa Ziehau device_printf(dev, "Excessive collisions = %lld\n", 32455330213cSSepherosa Ziehau (long long)sc->stats.ecol); 32465330213cSSepherosa Ziehau #if (DEBUG_HW > 0) /* Dont output these errors normally */ 32475330213cSSepherosa Ziehau device_printf(dev, "Symbol errors = %lld\n", 32485330213cSSepherosa Ziehau (long long)sc->stats.symerrs); 32495330213cSSepherosa Ziehau #endif 32505330213cSSepherosa Ziehau device_printf(dev, "Sequence errors = %lld\n", 32515330213cSSepherosa Ziehau (long long)sc->stats.sec); 32525330213cSSepherosa Ziehau device_printf(dev, "Defer count = %lld\n", 32535330213cSSepherosa Ziehau (long long)sc->stats.dc); 32545330213cSSepherosa Ziehau device_printf(dev, "Missed Packets = %lld\n", 32555330213cSSepherosa Ziehau (long long)sc->stats.mpc); 32565330213cSSepherosa Ziehau device_printf(dev, "Receive No Buffers = %lld\n", 32575330213cSSepherosa Ziehau (long long)sc->stats.rnbc); 32585330213cSSepherosa Ziehau /* RLEC is inaccurate on some hardware, calculate our own. */ 32595330213cSSepherosa Ziehau device_printf(dev, "Receive Length Errors = %lld\n", 32605330213cSSepherosa Ziehau ((long long)sc->stats.roc + (long long)sc->stats.ruc)); 32615330213cSSepherosa Ziehau device_printf(dev, "Receive errors = %lld\n", 32625330213cSSepherosa Ziehau (long long)sc->stats.rxerrc); 32635330213cSSepherosa Ziehau device_printf(dev, "Crc errors = %lld\n", 32645330213cSSepherosa Ziehau (long long)sc->stats.crcerrs); 32655330213cSSepherosa Ziehau device_printf(dev, "Alignment errors = %lld\n", 32665330213cSSepherosa Ziehau (long long)sc->stats.algnerrc); 32675330213cSSepherosa Ziehau device_printf(dev, "Collision/Carrier extension errors = %lld\n", 32685330213cSSepherosa Ziehau (long long)sc->stats.cexterr); 32695330213cSSepherosa Ziehau device_printf(dev, "RX overruns = %ld\n", sc->rx_overruns); 32705330213cSSepherosa Ziehau device_printf(dev, "watchdog timeouts = %ld\n", 32715330213cSSepherosa Ziehau sc->watchdog_events); 32725330213cSSepherosa Ziehau device_printf(dev, "XON Rcvd = %lld\n", 32735330213cSSepherosa Ziehau (long long)sc->stats.xonrxc); 32745330213cSSepherosa Ziehau device_printf(dev, "XON Xmtd = %lld\n", 32755330213cSSepherosa Ziehau (long long)sc->stats.xontxc); 32765330213cSSepherosa Ziehau device_printf(dev, "XOFF Rcvd = %lld\n", 32775330213cSSepherosa Ziehau (long long)sc->stats.xoffrxc); 32785330213cSSepherosa Ziehau device_printf(dev, "XOFF Xmtd = %lld\n", 32795330213cSSepherosa Ziehau (long long)sc->stats.xofftxc); 32805330213cSSepherosa Ziehau device_printf(dev, "Good Packets Rcvd = %lld\n", 32815330213cSSepherosa Ziehau (long long)sc->stats.gprc); 32825330213cSSepherosa Ziehau device_printf(dev, "Good Packets Xmtd = %lld\n", 32835330213cSSepherosa Ziehau (long long)sc->stats.gptc); 32845330213cSSepherosa Ziehau } 32855330213cSSepherosa Ziehau 32865330213cSSepherosa Ziehau static void 32875330213cSSepherosa Ziehau emx_print_nvm_info(struct emx_softc *sc) 32885330213cSSepherosa Ziehau { 32895330213cSSepherosa Ziehau uint16_t eeprom_data; 32905330213cSSepherosa Ziehau int i, j, row = 0; 32915330213cSSepherosa Ziehau 32925330213cSSepherosa Ziehau /* Its a bit crude, but it gets the job done */ 32935330213cSSepherosa Ziehau kprintf("\nInterface EEPROM Dump:\n"); 32945330213cSSepherosa Ziehau kprintf("Offset\n0x0000 "); 32955330213cSSepherosa Ziehau for (i = 0, j = 0; i < 32; i++, j++) { 32965330213cSSepherosa Ziehau if (j == 8) { /* Make the offset block */ 32975330213cSSepherosa Ziehau j = 0; ++row; 32985330213cSSepherosa Ziehau kprintf("\n0x00%x0 ",row); 32995330213cSSepherosa Ziehau } 33005330213cSSepherosa Ziehau e1000_read_nvm(&sc->hw, i, 1, &eeprom_data); 33015330213cSSepherosa Ziehau kprintf("%04x ", eeprom_data); 33025330213cSSepherosa Ziehau } 33035330213cSSepherosa Ziehau kprintf("\n"); 33045330213cSSepherosa Ziehau } 33055330213cSSepherosa Ziehau 33065330213cSSepherosa Ziehau static int 33075330213cSSepherosa Ziehau emx_sysctl_debug_info(SYSCTL_HANDLER_ARGS) 33085330213cSSepherosa Ziehau { 33095330213cSSepherosa Ziehau struct emx_softc *sc; 33105330213cSSepherosa Ziehau struct ifnet *ifp; 33115330213cSSepherosa Ziehau int error, result; 33125330213cSSepherosa Ziehau 33135330213cSSepherosa Ziehau result = -1; 33145330213cSSepherosa Ziehau error = sysctl_handle_int(oidp, &result, 0, req); 33155330213cSSepherosa Ziehau if (error || !req->newptr) 33165330213cSSepherosa Ziehau return (error); 33175330213cSSepherosa Ziehau 33185330213cSSepherosa Ziehau sc = (struct emx_softc *)arg1; 33195330213cSSepherosa Ziehau ifp = &sc->arpcom.ac_if; 33205330213cSSepherosa Ziehau 33216d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 33225330213cSSepherosa Ziehau 33235330213cSSepherosa Ziehau if (result == 1) 33245330213cSSepherosa Ziehau emx_print_debug_info(sc); 33255330213cSSepherosa Ziehau 33265330213cSSepherosa Ziehau /* 33275330213cSSepherosa Ziehau * This value will cause a hex dump of the 33285330213cSSepherosa Ziehau * first 32 16-bit words of the EEPROM to 33295330213cSSepherosa Ziehau * the screen. 33305330213cSSepherosa Ziehau */ 33315330213cSSepherosa Ziehau if (result == 2) 33325330213cSSepherosa Ziehau emx_print_nvm_info(sc); 33335330213cSSepherosa Ziehau 33346d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 33355330213cSSepherosa Ziehau 33365330213cSSepherosa Ziehau return (error); 33375330213cSSepherosa Ziehau } 33385330213cSSepherosa Ziehau 33395330213cSSepherosa Ziehau static int 33405330213cSSepherosa Ziehau emx_sysctl_stats(SYSCTL_HANDLER_ARGS) 33415330213cSSepherosa Ziehau { 33425330213cSSepherosa Ziehau int error, result; 33435330213cSSepherosa Ziehau 33445330213cSSepherosa Ziehau result = -1; 33455330213cSSepherosa Ziehau error = sysctl_handle_int(oidp, &result, 0, req); 33465330213cSSepherosa Ziehau if (error || !req->newptr) 33475330213cSSepherosa Ziehau return (error); 33485330213cSSepherosa Ziehau 33495330213cSSepherosa Ziehau if (result == 1) { 33505330213cSSepherosa Ziehau struct emx_softc *sc = (struct emx_softc *)arg1; 33515330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 33525330213cSSepherosa Ziehau 33536d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 33545330213cSSepherosa Ziehau emx_print_hw_stats(sc); 33556d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 33565330213cSSepherosa Ziehau } 33575330213cSSepherosa Ziehau return (error); 33585330213cSSepherosa Ziehau } 33595330213cSSepherosa Ziehau 33605330213cSSepherosa Ziehau static void 33615330213cSSepherosa Ziehau emx_add_sysctl(struct emx_softc *sc) 33625330213cSSepherosa Ziehau { 33633f939c23SSepherosa Ziehau #ifdef EMX_RSS_DEBUG 33643f939c23SSepherosa Ziehau char rx_pkt[32]; 33653f939c23SSepherosa Ziehau int i; 33663f939c23SSepherosa Ziehau #endif 33675330213cSSepherosa Ziehau 33685330213cSSepherosa Ziehau sysctl_ctx_init(&sc->sysctl_ctx); 33695330213cSSepherosa Ziehau sc->sysctl_tree = SYSCTL_ADD_NODE(&sc->sysctl_ctx, 33705330213cSSepherosa Ziehau SYSCTL_STATIC_CHILDREN(_hw), OID_AUTO, 33715330213cSSepherosa Ziehau device_get_nameunit(sc->dev), 33725330213cSSepherosa Ziehau CTLFLAG_RD, 0, ""); 33735330213cSSepherosa Ziehau if (sc->sysctl_tree == NULL) { 33745330213cSSepherosa Ziehau device_printf(sc->dev, "can't add sysctl node\n"); 33755330213cSSepherosa Ziehau return; 33765330213cSSepherosa Ziehau } 33775330213cSSepherosa Ziehau 33785330213cSSepherosa Ziehau SYSCTL_ADD_PROC(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 33795330213cSSepherosa Ziehau OID_AUTO, "debug", CTLTYPE_INT|CTLFLAG_RW, sc, 0, 33805330213cSSepherosa Ziehau emx_sysctl_debug_info, "I", "Debug Information"); 33815330213cSSepherosa Ziehau 33825330213cSSepherosa Ziehau SYSCTL_ADD_PROC(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 33835330213cSSepherosa Ziehau OID_AUTO, "stats", CTLTYPE_INT|CTLFLAG_RW, sc, 0, 33845330213cSSepherosa Ziehau emx_sysctl_stats, "I", "Statistics"); 33855330213cSSepherosa Ziehau 33865330213cSSepherosa Ziehau SYSCTL_ADD_INT(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 3387c39e3a1fSSepherosa Ziehau OID_AUTO, "rxd", CTLFLAG_RD, 3388c39e3a1fSSepherosa Ziehau &sc->rx_data[0].num_rx_desc, 0, NULL); 33895330213cSSepherosa Ziehau SYSCTL_ADD_INT(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 33905330213cSSepherosa Ziehau OID_AUTO, "txd", CTLFLAG_RD, &sc->num_tx_desc, 0, NULL); 33915330213cSSepherosa Ziehau 33925330213cSSepherosa Ziehau SYSCTL_ADD_PROC(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 33935330213cSSepherosa Ziehau OID_AUTO, "int_throttle_ceil", CTLTYPE_INT|CTLFLAG_RW, 33945330213cSSepherosa Ziehau sc, 0, emx_sysctl_int_throttle, "I", 33955330213cSSepherosa Ziehau "interrupt throttling rate"); 33965330213cSSepherosa Ziehau SYSCTL_ADD_PROC(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 33975330213cSSepherosa Ziehau OID_AUTO, "int_tx_nsegs", CTLTYPE_INT|CTLFLAG_RW, 33985330213cSSepherosa Ziehau sc, 0, emx_sysctl_int_tx_nsegs, "I", 33995330213cSSepherosa Ziehau "# segments per TX interrupt"); 34003f939c23SSepherosa Ziehau 34018434a83bSSepherosa Ziehau SYSCTL_ADD_INT(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 34028434a83bSSepherosa Ziehau OID_AUTO, "rx_ring_inuse", CTLFLAG_RD, 34038434a83bSSepherosa Ziehau &sc->rx_ring_inuse, 0, "RX ring in use"); 34048434a83bSSepherosa Ziehau 34053f939c23SSepherosa Ziehau #ifdef EMX_RSS_DEBUG 34063f939c23SSepherosa Ziehau SYSCTL_ADD_INT(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 34073f939c23SSepherosa Ziehau OID_AUTO, "rss_debug", CTLFLAG_RW, &sc->rss_debug, 34083f939c23SSepherosa Ziehau 0, "RSS debug level"); 340965c7a6afSSepherosa Ziehau for (i = 0; i < sc->rx_ring_cnt; ++i) { 34103f939c23SSepherosa Ziehau ksnprintf(rx_pkt, sizeof(rx_pkt), "rx%d_pkt", i); 34113f939c23SSepherosa Ziehau SYSCTL_ADD_UINT(&sc->sysctl_ctx, 34123f939c23SSepherosa Ziehau SYSCTL_CHILDREN(sc->sysctl_tree), OID_AUTO, 341389d8e73dSSepherosa Ziehau rx_pkt, CTLFLAG_RW, 34143f939c23SSepherosa Ziehau &sc->rx_data[i].rx_pkts, 0, "RXed packets"); 34153f939c23SSepherosa Ziehau } 34163f939c23SSepherosa Ziehau #endif 34175330213cSSepherosa Ziehau } 34185330213cSSepherosa Ziehau 34195330213cSSepherosa Ziehau static int 34205330213cSSepherosa Ziehau emx_sysctl_int_throttle(SYSCTL_HANDLER_ARGS) 34215330213cSSepherosa Ziehau { 34225330213cSSepherosa Ziehau struct emx_softc *sc = (void *)arg1; 34235330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 34245330213cSSepherosa Ziehau int error, throttle; 34255330213cSSepherosa Ziehau 34265330213cSSepherosa Ziehau throttle = sc->int_throttle_ceil; 34275330213cSSepherosa Ziehau error = sysctl_handle_int(oidp, &throttle, 0, req); 34285330213cSSepherosa Ziehau if (error || req->newptr == NULL) 34295330213cSSepherosa Ziehau return error; 34305330213cSSepherosa Ziehau if (throttle < 0 || throttle > 1000000000 / 256) 34315330213cSSepherosa Ziehau return EINVAL; 34325330213cSSepherosa Ziehau 34335330213cSSepherosa Ziehau if (throttle) { 34345330213cSSepherosa Ziehau /* 34355330213cSSepherosa Ziehau * Set the interrupt throttling rate in 256ns increments, 34365330213cSSepherosa Ziehau * recalculate sysctl value assignment to get exact frequency. 34375330213cSSepherosa Ziehau */ 34385330213cSSepherosa Ziehau throttle = 1000000000 / 256 / throttle; 34395330213cSSepherosa Ziehau 34405330213cSSepherosa Ziehau /* Upper 16bits of ITR is reserved and should be zero */ 34415330213cSSepherosa Ziehau if (throttle & 0xffff0000) 34425330213cSSepherosa Ziehau return EINVAL; 34435330213cSSepherosa Ziehau } 34445330213cSSepherosa Ziehau 34456d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 34465330213cSSepherosa Ziehau 34475330213cSSepherosa Ziehau if (throttle) 34485330213cSSepherosa Ziehau sc->int_throttle_ceil = 1000000000 / 256 / throttle; 34495330213cSSepherosa Ziehau else 34505330213cSSepherosa Ziehau sc->int_throttle_ceil = 0; 34515330213cSSepherosa Ziehau 34525330213cSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) 34535330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_ITR, throttle); 34545330213cSSepherosa Ziehau 34556d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 34565330213cSSepherosa Ziehau 34575330213cSSepherosa Ziehau if (bootverbose) { 34585330213cSSepherosa Ziehau if_printf(ifp, "Interrupt moderation set to %d/sec\n", 34595330213cSSepherosa Ziehau sc->int_throttle_ceil); 34605330213cSSepherosa Ziehau } 34615330213cSSepherosa Ziehau return 0; 34625330213cSSepherosa Ziehau } 34635330213cSSepherosa Ziehau 34645330213cSSepherosa Ziehau static int 34655330213cSSepherosa Ziehau emx_sysctl_int_tx_nsegs(SYSCTL_HANDLER_ARGS) 34665330213cSSepherosa Ziehau { 34675330213cSSepherosa Ziehau struct emx_softc *sc = (void *)arg1; 34685330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 34695330213cSSepherosa Ziehau int error, segs; 34705330213cSSepherosa Ziehau 34715330213cSSepherosa Ziehau segs = sc->tx_int_nsegs; 34725330213cSSepherosa Ziehau error = sysctl_handle_int(oidp, &segs, 0, req); 34735330213cSSepherosa Ziehau if (error || req->newptr == NULL) 34745330213cSSepherosa Ziehau return error; 34755330213cSSepherosa Ziehau if (segs <= 0) 34765330213cSSepherosa Ziehau return EINVAL; 34775330213cSSepherosa Ziehau 34786d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 34795330213cSSepherosa Ziehau 34805330213cSSepherosa Ziehau /* 34815330213cSSepherosa Ziehau * Don't allow int_tx_nsegs to become: 34825330213cSSepherosa Ziehau * o Less the oact_tx_desc 34835330213cSSepherosa Ziehau * o Too large that no TX desc will cause TX interrupt to 34845330213cSSepherosa Ziehau * be generated (OACTIVE will never recover) 34855330213cSSepherosa Ziehau * o Too small that will cause tx_dd[] overflow 34865330213cSSepherosa Ziehau */ 34875330213cSSepherosa Ziehau if (segs < sc->oact_tx_desc || 34885330213cSSepherosa Ziehau segs >= sc->num_tx_desc - sc->oact_tx_desc || 34895330213cSSepherosa Ziehau segs < sc->num_tx_desc / EMX_TXDD_SAFE) { 34905330213cSSepherosa Ziehau error = EINVAL; 34915330213cSSepherosa Ziehau } else { 34925330213cSSepherosa Ziehau error = 0; 34935330213cSSepherosa Ziehau sc->tx_int_nsegs = segs; 34945330213cSSepherosa Ziehau } 34955330213cSSepherosa Ziehau 34966d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 34975330213cSSepherosa Ziehau 34985330213cSSepherosa Ziehau return error; 34995330213cSSepherosa Ziehau } 3500071699f8SSepherosa Ziehau 3501071699f8SSepherosa Ziehau static int 3502071699f8SSepherosa Ziehau emx_dma_alloc(struct emx_softc *sc) 3503071699f8SSepherosa Ziehau { 35043f939c23SSepherosa Ziehau int error, i; 3505071699f8SSepherosa Ziehau 3506071699f8SSepherosa Ziehau /* 3507071699f8SSepherosa Ziehau * Create top level busdma tag 3508071699f8SSepherosa Ziehau */ 3509071699f8SSepherosa Ziehau error = bus_dma_tag_create(NULL, 1, 0, 3510071699f8SSepherosa Ziehau BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, 3511071699f8SSepherosa Ziehau NULL, NULL, 3512071699f8SSepherosa Ziehau BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT, 3513071699f8SSepherosa Ziehau 0, &sc->parent_dtag); 3514071699f8SSepherosa Ziehau if (error) { 3515071699f8SSepherosa Ziehau device_printf(sc->dev, "could not create top level DMA tag\n"); 3516071699f8SSepherosa Ziehau return error; 3517071699f8SSepherosa Ziehau } 3518071699f8SSepherosa Ziehau 3519071699f8SSepherosa Ziehau /* 3520071699f8SSepherosa Ziehau * Allocate transmit descriptors ring and buffers 3521071699f8SSepherosa Ziehau */ 3522071699f8SSepherosa Ziehau error = emx_create_tx_ring(sc); 3523071699f8SSepherosa Ziehau if (error) { 3524071699f8SSepherosa Ziehau device_printf(sc->dev, "Could not setup transmit structures\n"); 3525071699f8SSepherosa Ziehau return error; 3526071699f8SSepherosa Ziehau } 3527071699f8SSepherosa Ziehau 3528071699f8SSepherosa Ziehau /* 3529071699f8SSepherosa Ziehau * Allocate receive descriptors ring and buffers 3530071699f8SSepherosa Ziehau */ 353165c7a6afSSepherosa Ziehau for (i = 0; i < sc->rx_ring_cnt; ++i) { 35323f939c23SSepherosa Ziehau error = emx_create_rx_ring(sc, &sc->rx_data[i]); 3533071699f8SSepherosa Ziehau if (error) { 35343f939c23SSepherosa Ziehau device_printf(sc->dev, 35353f939c23SSepherosa Ziehau "Could not setup receive structures\n"); 3536071699f8SSepherosa Ziehau return error; 3537071699f8SSepherosa Ziehau } 35383f939c23SSepherosa Ziehau } 3539071699f8SSepherosa Ziehau return 0; 3540071699f8SSepherosa Ziehau } 3541071699f8SSepherosa Ziehau 3542071699f8SSepherosa Ziehau static void 3543071699f8SSepherosa Ziehau emx_dma_free(struct emx_softc *sc) 3544071699f8SSepherosa Ziehau { 35453f939c23SSepherosa Ziehau int i; 35463f939c23SSepherosa Ziehau 3547071699f8SSepherosa Ziehau emx_destroy_tx_ring(sc, sc->num_tx_desc); 35483f939c23SSepherosa Ziehau 354965c7a6afSSepherosa Ziehau for (i = 0; i < sc->rx_ring_cnt; ++i) { 35503f939c23SSepherosa Ziehau emx_destroy_rx_ring(sc, &sc->rx_data[i], 35513f939c23SSepherosa Ziehau sc->rx_data[i].num_rx_desc); 35523f939c23SSepherosa Ziehau } 3553071699f8SSepherosa Ziehau 3554071699f8SSepherosa Ziehau /* Free top level busdma tag */ 3555071699f8SSepherosa Ziehau if (sc->parent_dtag != NULL) 3556071699f8SSepherosa Ziehau bus_dma_tag_destroy(sc->parent_dtag); 3557071699f8SSepherosa Ziehau } 35586d435846SSepherosa Ziehau 35596d435846SSepherosa Ziehau static void 35606d435846SSepherosa Ziehau emx_serialize(struct ifnet *ifp, enum ifnet_serialize slz) 35616d435846SSepherosa Ziehau { 35626d435846SSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 35636d435846SSepherosa Ziehau 35646d435846SSepherosa Ziehau switch (slz) { 35656d435846SSepherosa Ziehau case IFNET_SERIALIZE_ALL: 3566f61533adSSepherosa Ziehau lwkt_serialize_array_enter(sc->serializes, EMX_NSERIALIZE, 0); 35676d435846SSepherosa Ziehau break; 35686d435846SSepherosa Ziehau 3569aabfe6fbSSepherosa Ziehau case IFNET_SERIALIZE_MAIN: 3570aabfe6fbSSepherosa Ziehau lwkt_serialize_enter(&sc->main_serialize); 3571aabfe6fbSSepherosa Ziehau break; 3572aabfe6fbSSepherosa Ziehau 35736d435846SSepherosa Ziehau case IFNET_SERIALIZE_TX: 35746d435846SSepherosa Ziehau lwkt_serialize_enter(&sc->tx_serialize); 35756d435846SSepherosa Ziehau break; 35766d435846SSepherosa Ziehau 3577067b3d6bSSepherosa Ziehau case IFNET_SERIALIZE_RX(0): 35786d435846SSepherosa Ziehau lwkt_serialize_enter(&sc->rx_data[0].rx_serialize); 35796d435846SSepherosa Ziehau break; 35806d435846SSepherosa Ziehau 3581067b3d6bSSepherosa Ziehau case IFNET_SERIALIZE_RX(1): 35826d435846SSepherosa Ziehau lwkt_serialize_enter(&sc->rx_data[1].rx_serialize); 35836d435846SSepherosa Ziehau break; 35846d435846SSepherosa Ziehau 35856d435846SSepherosa Ziehau default: 35866d435846SSepherosa Ziehau panic("%s unsupported serialize type\n", ifp->if_xname); 35876d435846SSepherosa Ziehau } 35886d435846SSepherosa Ziehau } 35896d435846SSepherosa Ziehau 35906d435846SSepherosa Ziehau static void 35916d435846SSepherosa Ziehau emx_deserialize(struct ifnet *ifp, enum ifnet_serialize slz) 35926d435846SSepherosa Ziehau { 35936d435846SSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 35946d435846SSepherosa Ziehau 35956d435846SSepherosa Ziehau switch (slz) { 35966d435846SSepherosa Ziehau case IFNET_SERIALIZE_ALL: 3597f61533adSSepherosa Ziehau lwkt_serialize_array_exit(sc->serializes, EMX_NSERIALIZE, 0); 35986d435846SSepherosa Ziehau break; 35996d435846SSepherosa Ziehau 3600aabfe6fbSSepherosa Ziehau case IFNET_SERIALIZE_MAIN: 3601aabfe6fbSSepherosa Ziehau lwkt_serialize_exit(&sc->main_serialize); 3602aabfe6fbSSepherosa Ziehau break; 3603aabfe6fbSSepherosa Ziehau 36046d435846SSepherosa Ziehau case IFNET_SERIALIZE_TX: 36056d435846SSepherosa Ziehau lwkt_serialize_exit(&sc->tx_serialize); 36066d435846SSepherosa Ziehau break; 36076d435846SSepherosa Ziehau 3608067b3d6bSSepherosa Ziehau case IFNET_SERIALIZE_RX(0): 36096d435846SSepherosa Ziehau lwkt_serialize_exit(&sc->rx_data[0].rx_serialize); 36106d435846SSepherosa Ziehau break; 36116d435846SSepherosa Ziehau 3612067b3d6bSSepherosa Ziehau case IFNET_SERIALIZE_RX(1): 36136d435846SSepherosa Ziehau lwkt_serialize_exit(&sc->rx_data[1].rx_serialize); 36146d435846SSepherosa Ziehau break; 36156d435846SSepherosa Ziehau 36166d435846SSepherosa Ziehau default: 36176d435846SSepherosa Ziehau panic("%s unsupported serialize type\n", ifp->if_xname); 36186d435846SSepherosa Ziehau } 36196d435846SSepherosa Ziehau } 36206d435846SSepherosa Ziehau 36216d435846SSepherosa Ziehau static int 36226d435846SSepherosa Ziehau emx_tryserialize(struct ifnet *ifp, enum ifnet_serialize slz) 36236d435846SSepherosa Ziehau { 36246d435846SSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 36256d435846SSepherosa Ziehau 36266d435846SSepherosa Ziehau switch (slz) { 36276d435846SSepherosa Ziehau case IFNET_SERIALIZE_ALL: 3628f61533adSSepherosa Ziehau return lwkt_serialize_array_try(sc->serializes, 3629f61533adSSepherosa Ziehau EMX_NSERIALIZE, 0); 36306d435846SSepherosa Ziehau 3631aabfe6fbSSepherosa Ziehau case IFNET_SERIALIZE_MAIN: 3632aabfe6fbSSepherosa Ziehau return lwkt_serialize_try(&sc->main_serialize); 3633aabfe6fbSSepherosa Ziehau 36346d435846SSepherosa Ziehau case IFNET_SERIALIZE_TX: 36356d435846SSepherosa Ziehau return lwkt_serialize_try(&sc->tx_serialize); 36366d435846SSepherosa Ziehau 3637067b3d6bSSepherosa Ziehau case IFNET_SERIALIZE_RX(0): 36386d435846SSepherosa Ziehau return lwkt_serialize_try(&sc->rx_data[0].rx_serialize); 36396d435846SSepherosa Ziehau 3640067b3d6bSSepherosa Ziehau case IFNET_SERIALIZE_RX(1): 36416d435846SSepherosa Ziehau return lwkt_serialize_try(&sc->rx_data[1].rx_serialize); 36426d435846SSepherosa Ziehau 36436d435846SSepherosa Ziehau default: 36446d435846SSepherosa Ziehau panic("%s unsupported serialize type\n", ifp->if_xname); 36456d435846SSepherosa Ziehau } 36466d435846SSepherosa Ziehau } 36472c9effcfSSepherosa Ziehau 3648bca7c435SSepherosa Ziehau static void 3649bca7c435SSepherosa Ziehau emx_serialize_skipmain(struct emx_softc *sc) 3650bca7c435SSepherosa Ziehau { 3651bca7c435SSepherosa Ziehau lwkt_serialize_array_enter(sc->serializes, EMX_NSERIALIZE, 1); 3652bca7c435SSepherosa Ziehau } 3653bca7c435SSepherosa Ziehau 3654bca7c435SSepherosa Ziehau static void 3655bca7c435SSepherosa Ziehau emx_deserialize_skipmain(struct emx_softc *sc) 3656bca7c435SSepherosa Ziehau { 3657bca7c435SSepherosa Ziehau lwkt_serialize_array_exit(sc->serializes, EMX_NSERIALIZE, 1); 3658bca7c435SSepherosa Ziehau } 3659bca7c435SSepherosa Ziehau 36602c9effcfSSepherosa Ziehau #ifdef INVARIANTS 36612c9effcfSSepherosa Ziehau 36622c9effcfSSepherosa Ziehau static void 36632c9effcfSSepherosa Ziehau emx_serialize_assert(struct ifnet *ifp, enum ifnet_serialize slz, 36642c9effcfSSepherosa Ziehau boolean_t serialized) 36652c9effcfSSepherosa Ziehau { 36662c9effcfSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 36672c9effcfSSepherosa Ziehau int i; 36682c9effcfSSepherosa Ziehau 36692c9effcfSSepherosa Ziehau switch (slz) { 36702c9effcfSSepherosa Ziehau case IFNET_SERIALIZE_ALL: 36712c9effcfSSepherosa Ziehau if (serialized) { 36722c9effcfSSepherosa Ziehau for (i = 0; i < EMX_NSERIALIZE; ++i) 36732c9effcfSSepherosa Ziehau ASSERT_SERIALIZED(sc->serializes[i]); 36742c9effcfSSepherosa Ziehau } else { 36752c9effcfSSepherosa Ziehau for (i = 0; i < EMX_NSERIALIZE; ++i) 36762c9effcfSSepherosa Ziehau ASSERT_NOT_SERIALIZED(sc->serializes[i]); 36772c9effcfSSepherosa Ziehau } 36782c9effcfSSepherosa Ziehau break; 36792c9effcfSSepherosa Ziehau 3680aabfe6fbSSepherosa Ziehau case IFNET_SERIALIZE_MAIN: 3681aabfe6fbSSepherosa Ziehau if (serialized) 3682aabfe6fbSSepherosa Ziehau ASSERT_SERIALIZED(&sc->main_serialize); 3683aabfe6fbSSepherosa Ziehau else 3684aabfe6fbSSepherosa Ziehau ASSERT_NOT_SERIALIZED(&sc->main_serialize); 3685aabfe6fbSSepherosa Ziehau break; 3686aabfe6fbSSepherosa Ziehau 36872c9effcfSSepherosa Ziehau case IFNET_SERIALIZE_TX: 36882c9effcfSSepherosa Ziehau if (serialized) 36892c9effcfSSepherosa Ziehau ASSERT_SERIALIZED(&sc->tx_serialize); 36902c9effcfSSepherosa Ziehau else 36912c9effcfSSepherosa Ziehau ASSERT_NOT_SERIALIZED(&sc->tx_serialize); 36922c9effcfSSepherosa Ziehau break; 36932c9effcfSSepherosa Ziehau 3694067b3d6bSSepherosa Ziehau case IFNET_SERIALIZE_RX(0): 36952c9effcfSSepherosa Ziehau if (serialized) 36962c9effcfSSepherosa Ziehau ASSERT_SERIALIZED(&sc->rx_data[0].rx_serialize); 36972c9effcfSSepherosa Ziehau else 36982c9effcfSSepherosa Ziehau ASSERT_NOT_SERIALIZED(&sc->rx_data[0].rx_serialize); 36992c9effcfSSepherosa Ziehau break; 37002c9effcfSSepherosa Ziehau 3701067b3d6bSSepherosa Ziehau case IFNET_SERIALIZE_RX(1): 37022c9effcfSSepherosa Ziehau if (serialized) 37032c9effcfSSepherosa Ziehau ASSERT_SERIALIZED(&sc->rx_data[1].rx_serialize); 37042c9effcfSSepherosa Ziehau else 37052c9effcfSSepherosa Ziehau ASSERT_NOT_SERIALIZED(&sc->rx_data[1].rx_serialize); 37062c9effcfSSepherosa Ziehau break; 37072c9effcfSSepherosa Ziehau 37082c9effcfSSepherosa Ziehau default: 37092c9effcfSSepherosa Ziehau panic("%s unsupported serialize type\n", ifp->if_xname); 37102c9effcfSSepherosa Ziehau } 37112c9effcfSSepherosa Ziehau } 37122c9effcfSSepherosa Ziehau 37132c9effcfSSepherosa Ziehau #endif /* INVARIANTS */ 3714b3a7093fSSepherosa Ziehau 3715b3a7093fSSepherosa Ziehau #ifdef IFPOLL_ENABLE 3716b3a7093fSSepherosa Ziehau 3717b3a7093fSSepherosa Ziehau static void 3718b3a7093fSSepherosa Ziehau emx_qpoll_status(struct ifnet *ifp, int pollhz __unused) 3719b3a7093fSSepherosa Ziehau { 3720b3a7093fSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 3721b3a7093fSSepherosa Ziehau uint32_t reg_icr; 3722b3a7093fSSepherosa Ziehau 3723b3a7093fSSepherosa Ziehau ASSERT_SERIALIZED(&sc->main_serialize); 3724b3a7093fSSepherosa Ziehau 3725b3a7093fSSepherosa Ziehau reg_icr = E1000_READ_REG(&sc->hw, E1000_ICR); 3726b3a7093fSSepherosa Ziehau if (reg_icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) { 37273cbe4103SSepherosa Ziehau emx_serialize_skipmain(sc); 37283cbe4103SSepherosa Ziehau 3729b3a7093fSSepherosa Ziehau callout_stop(&sc->timer); 3730b3a7093fSSepherosa Ziehau sc->hw.mac.get_link_status = 1; 3731b3a7093fSSepherosa Ziehau emx_update_link_status(sc); 3732b3a7093fSSepherosa Ziehau callout_reset(&sc->timer, hz, emx_timer, sc); 37333cbe4103SSepherosa Ziehau 3734b3a7093fSSepherosa Ziehau emx_deserialize_skipmain(sc); 3735b3a7093fSSepherosa Ziehau } 3736b3a7093fSSepherosa Ziehau } 3737b3a7093fSSepherosa Ziehau 3738b3a7093fSSepherosa Ziehau static void 3739b3a7093fSSepherosa Ziehau emx_qpoll_tx(struct ifnet *ifp, void *arg __unused, int cycle __unused) 3740b3a7093fSSepherosa Ziehau { 3741b3a7093fSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 3742b3a7093fSSepherosa Ziehau 3743b3a7093fSSepherosa Ziehau ASSERT_SERIALIZED(&sc->tx_serialize); 3744b3a7093fSSepherosa Ziehau 3745b3a7093fSSepherosa Ziehau emx_txeof(sc); 3746b3a7093fSSepherosa Ziehau if (!ifq_is_empty(&ifp->if_snd)) 3747b3a7093fSSepherosa Ziehau if_devstart(ifp); 3748b3a7093fSSepherosa Ziehau } 3749b3a7093fSSepherosa Ziehau 3750b3a7093fSSepherosa Ziehau static void 3751b3a7093fSSepherosa Ziehau emx_qpoll_rx(struct ifnet *ifp, void *arg, int cycle) 3752b3a7093fSSepherosa Ziehau { 3753b3a7093fSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 3754b3a7093fSSepherosa Ziehau struct emx_rxdata *rdata = arg; 3755b3a7093fSSepherosa Ziehau 3756b3a7093fSSepherosa Ziehau ASSERT_SERIALIZED(&rdata->rx_serialize); 3757b3a7093fSSepherosa Ziehau 3758b3a7093fSSepherosa Ziehau emx_rxeof(sc, rdata - sc->rx_data, cycle); 3759b3a7093fSSepherosa Ziehau } 3760b3a7093fSSepherosa Ziehau 3761b3a7093fSSepherosa Ziehau static void 3762b3a7093fSSepherosa Ziehau emx_qpoll(struct ifnet *ifp, struct ifpoll_info *info) 3763b3a7093fSSepherosa Ziehau { 3764b3a7093fSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 3765b3a7093fSSepherosa Ziehau 3766b3a7093fSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 3767b3a7093fSSepherosa Ziehau 3768b3a7093fSSepherosa Ziehau if (info) { 3769b3a7093fSSepherosa Ziehau int i; 3770b3a7093fSSepherosa Ziehau 3771b3a7093fSSepherosa Ziehau info->ifpi_status.status_func = emx_qpoll_status; 3772b3a7093fSSepherosa Ziehau info->ifpi_status.serializer = &sc->main_serialize; 3773b3a7093fSSepherosa Ziehau 3774b3a7093fSSepherosa Ziehau info->ifpi_tx[0].poll_func = emx_qpoll_tx; 3775b3a7093fSSepherosa Ziehau info->ifpi_tx[0].arg = NULL; 3776b3a7093fSSepherosa Ziehau info->ifpi_tx[0].serializer = &sc->tx_serialize; 3777b3a7093fSSepherosa Ziehau 3778b3a7093fSSepherosa Ziehau for (i = 0; i < sc->rx_ring_cnt; ++i) { 3779b3a7093fSSepherosa Ziehau info->ifpi_rx[i].poll_func = emx_qpoll_rx; 3780b3a7093fSSepherosa Ziehau info->ifpi_rx[i].arg = &sc->rx_data[i]; 3781b3a7093fSSepherosa Ziehau info->ifpi_rx[i].serializer = 3782b3a7093fSSepherosa Ziehau &sc->rx_data[i].rx_serialize; 3783b3a7093fSSepherosa Ziehau } 3784b3a7093fSSepherosa Ziehau 3785b3a7093fSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) 3786b3a7093fSSepherosa Ziehau emx_disable_intr(sc); 3787b3a7093fSSepherosa Ziehau } else if (ifp->if_flags & IFF_RUNNING) { 3788b3a7093fSSepherosa Ziehau emx_enable_intr(sc); 3789b3a7093fSSepherosa Ziehau } 3790b3a7093fSSepherosa Ziehau } 3791b3a7093fSSepherosa Ziehau 3792b3a7093fSSepherosa Ziehau #endif /* IFPOLL_ENABLE */ 3793