xref: /dflybsd-src/sys/dev/netif/emx/if_emx.c (revision 2ed95bba76326d58693f177ccb83c227ef3dcaa5)
15330213cSSepherosa Ziehau /*
25330213cSSepherosa Ziehau  * Copyright (c) 2004 Joerg Sonnenberger <joerg@bec.de>.  All rights reserved.
35330213cSSepherosa Ziehau  *
45330213cSSepherosa Ziehau  * Copyright (c) 2001-2008, Intel Corporation
55330213cSSepherosa Ziehau  * All rights reserved.
65330213cSSepherosa Ziehau  *
75330213cSSepherosa Ziehau  * Redistribution and use in source and binary forms, with or without
85330213cSSepherosa Ziehau  * modification, are permitted provided that the following conditions are met:
95330213cSSepherosa Ziehau  *
105330213cSSepherosa Ziehau  *  1. Redistributions of source code must retain the above copyright notice,
115330213cSSepherosa Ziehau  *     this list of conditions and the following disclaimer.
125330213cSSepherosa Ziehau  *
135330213cSSepherosa Ziehau  *  2. Redistributions in binary form must reproduce the above copyright
145330213cSSepherosa Ziehau  *     notice, this list of conditions and the following disclaimer in the
155330213cSSepherosa Ziehau  *     documentation and/or other materials provided with the distribution.
165330213cSSepherosa Ziehau  *
175330213cSSepherosa Ziehau  *  3. Neither the name of the Intel Corporation nor the names of its
185330213cSSepherosa Ziehau  *     contributors may be used to endorse or promote products derived from
195330213cSSepherosa Ziehau  *     this software without specific prior written permission.
205330213cSSepherosa Ziehau  *
215330213cSSepherosa Ziehau  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
225330213cSSepherosa Ziehau  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
235330213cSSepherosa Ziehau  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
245330213cSSepherosa Ziehau  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
255330213cSSepherosa Ziehau  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
265330213cSSepherosa Ziehau  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
275330213cSSepherosa Ziehau  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
285330213cSSepherosa Ziehau  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
295330213cSSepherosa Ziehau  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
305330213cSSepherosa Ziehau  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
315330213cSSepherosa Ziehau  * POSSIBILITY OF SUCH DAMAGE.
325330213cSSepherosa Ziehau  *
335330213cSSepherosa Ziehau  *
345330213cSSepherosa Ziehau  * Copyright (c) 2005 The DragonFly Project.  All rights reserved.
355330213cSSepherosa Ziehau  *
365330213cSSepherosa Ziehau  * This code is derived from software contributed to The DragonFly Project
375330213cSSepherosa Ziehau  * by Matthew Dillon <dillon@backplane.com>
385330213cSSepherosa Ziehau  *
395330213cSSepherosa Ziehau  * Redistribution and use in source and binary forms, with or without
405330213cSSepherosa Ziehau  * modification, are permitted provided that the following conditions
415330213cSSepherosa Ziehau  * are met:
425330213cSSepherosa Ziehau  *
435330213cSSepherosa Ziehau  * 1. Redistributions of source code must retain the above copyright
445330213cSSepherosa Ziehau  *    notice, this list of conditions and the following disclaimer.
455330213cSSepherosa Ziehau  * 2. Redistributions in binary form must reproduce the above copyright
465330213cSSepherosa Ziehau  *    notice, this list of conditions and the following disclaimer in
475330213cSSepherosa Ziehau  *    the documentation and/or other materials provided with the
485330213cSSepherosa Ziehau  *    distribution.
495330213cSSepherosa Ziehau  * 3. Neither the name of The DragonFly Project nor the names of its
505330213cSSepherosa Ziehau  *    contributors may be used to endorse or promote products derived
515330213cSSepherosa Ziehau  *    from this software without specific, prior written permission.
525330213cSSepherosa Ziehau  *
535330213cSSepherosa Ziehau  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
545330213cSSepherosa Ziehau  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
555330213cSSepherosa Ziehau  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
565330213cSSepherosa Ziehau  * FOR A PARTICULAR PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE
575330213cSSepherosa Ziehau  * COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
585330213cSSepherosa Ziehau  * INCIDENTAL, SPECIAL, EXEMPLARY OR CONSEQUENTIAL DAMAGES (INCLUDING,
595330213cSSepherosa Ziehau  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
605330213cSSepherosa Ziehau  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
615330213cSSepherosa Ziehau  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
625330213cSSepherosa Ziehau  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT
635330213cSSepherosa Ziehau  * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
645330213cSSepherosa Ziehau  * SUCH DAMAGE.
655330213cSSepherosa Ziehau  */
665330213cSSepherosa Ziehau 
67b3a7093fSSepherosa Ziehau #include "opt_ifpoll.h"
68e6cde6e6SSepherosa Ziehau #include "opt_emx.h"
695330213cSSepherosa Ziehau 
705330213cSSepherosa Ziehau #include <sys/param.h>
715330213cSSepherosa Ziehau #include <sys/bus.h>
725330213cSSepherosa Ziehau #include <sys/endian.h>
735330213cSSepherosa Ziehau #include <sys/interrupt.h>
745330213cSSepherosa Ziehau #include <sys/kernel.h>
755330213cSSepherosa Ziehau #include <sys/ktr.h>
765330213cSSepherosa Ziehau #include <sys/malloc.h>
775330213cSSepherosa Ziehau #include <sys/mbuf.h>
785330213cSSepherosa Ziehau #include <sys/proc.h>
795330213cSSepherosa Ziehau #include <sys/rman.h>
805330213cSSepherosa Ziehau #include <sys/serialize.h>
81bc197380SSepherosa Ziehau #include <sys/serialize2.h>
825330213cSSepherosa Ziehau #include <sys/socket.h>
835330213cSSepherosa Ziehau #include <sys/sockio.h>
845330213cSSepherosa Ziehau #include <sys/sysctl.h>
855330213cSSepherosa Ziehau #include <sys/systm.h>
865330213cSSepherosa Ziehau 
875330213cSSepherosa Ziehau #include <net/bpf.h>
885330213cSSepherosa Ziehau #include <net/ethernet.h>
895330213cSSepherosa Ziehau #include <net/if.h>
905330213cSSepherosa Ziehau #include <net/if_arp.h>
915330213cSSepherosa Ziehau #include <net/if_dl.h>
925330213cSSepherosa Ziehau #include <net/if_media.h>
935330213cSSepherosa Ziehau #include <net/ifq_var.h>
9489d8e73dSSepherosa Ziehau #include <net/toeplitz.h>
959cc86e17SSepherosa Ziehau #include <net/toeplitz2.h>
965330213cSSepherosa Ziehau #include <net/vlan/if_vlan_var.h>
975330213cSSepherosa Ziehau #include <net/vlan/if_vlan_ether.h>
98b3a7093fSSepherosa Ziehau #include <net/if_poll.h>
995330213cSSepherosa Ziehau 
1005330213cSSepherosa Ziehau #include <netinet/in_systm.h>
1015330213cSSepherosa Ziehau #include <netinet/in.h>
1025330213cSSepherosa Ziehau #include <netinet/ip.h>
1035330213cSSepherosa Ziehau #include <netinet/tcp.h>
1045330213cSSepherosa Ziehau #include <netinet/udp.h>
1055330213cSSepherosa Ziehau 
1065330213cSSepherosa Ziehau #include <bus/pci/pcivar.h>
1075330213cSSepherosa Ziehau #include <bus/pci/pcireg.h>
1085330213cSSepherosa Ziehau 
1095330213cSSepherosa Ziehau #include <dev/netif/ig_hal/e1000_api.h>
1105330213cSSepherosa Ziehau #include <dev/netif/ig_hal/e1000_82571.h>
1115330213cSSepherosa Ziehau #include <dev/netif/emx/if_emx.h>
1125330213cSSepherosa Ziehau 
113b2653751SSascha Wildner #define DEBUG_HW 0
114b2653751SSascha Wildner 
115*2ed95bbaSSepherosa Ziehau #define EMX_FLOWCTRL_STRLEN	16
116*2ed95bbaSSepherosa Ziehau 
1173f939c23SSepherosa Ziehau #ifdef EMX_RSS_DEBUG
1183f939c23SSepherosa Ziehau #define EMX_RSS_DPRINTF(sc, lvl, fmt, ...) \
1193f939c23SSepherosa Ziehau do { \
12089d8e73dSSepherosa Ziehau 	if (sc->rss_debug >= lvl) \
1213f939c23SSepherosa Ziehau 		if_printf(&sc->arpcom.ac_if, fmt, __VA_ARGS__); \
1223f939c23SSepherosa Ziehau } while (0)
1233f939c23SSepherosa Ziehau #else	/* !EMX_RSS_DEBUG */
1243f939c23SSepherosa Ziehau #define EMX_RSS_DPRINTF(sc, lvl, fmt, ...)	((void)0)
1253f939c23SSepherosa Ziehau #endif	/* EMX_RSS_DEBUG */
1263f939c23SSepherosa Ziehau 
1275330213cSSepherosa Ziehau #define EMX_NAME	"Intel(R) PRO/1000 "
1285330213cSSepherosa Ziehau 
1295330213cSSepherosa Ziehau #define EMX_DEVICE(id)	\
1305330213cSSepherosa Ziehau 	{ EMX_VENDOR_ID, E1000_DEV_ID_##id, EMX_NAME #id }
1315330213cSSepherosa Ziehau #define EMX_DEVICE_NULL	{ 0, 0, NULL }
1325330213cSSepherosa Ziehau 
1335330213cSSepherosa Ziehau static const struct emx_device {
1345330213cSSepherosa Ziehau 	uint16_t	vid;
1355330213cSSepherosa Ziehau 	uint16_t	did;
1365330213cSSepherosa Ziehau 	const char	*desc;
1375330213cSSepherosa Ziehau } emx_devices[] = {
1385330213cSSepherosa Ziehau 	EMX_DEVICE(82571EB_COPPER),
1395330213cSSepherosa Ziehau 	EMX_DEVICE(82571EB_FIBER),
1405330213cSSepherosa Ziehau 	EMX_DEVICE(82571EB_SERDES),
1415330213cSSepherosa Ziehau 	EMX_DEVICE(82571EB_SERDES_DUAL),
1425330213cSSepherosa Ziehau 	EMX_DEVICE(82571EB_SERDES_QUAD),
1435330213cSSepherosa Ziehau 	EMX_DEVICE(82571EB_QUAD_COPPER),
14475a5634eSSepherosa Ziehau 	EMX_DEVICE(82571EB_QUAD_COPPER_BP),
1455330213cSSepherosa Ziehau 	EMX_DEVICE(82571EB_QUAD_COPPER_LP),
1465330213cSSepherosa Ziehau 	EMX_DEVICE(82571EB_QUAD_FIBER),
1475330213cSSepherosa Ziehau 	EMX_DEVICE(82571PT_QUAD_COPPER),
1485330213cSSepherosa Ziehau 
1495330213cSSepherosa Ziehau 	EMX_DEVICE(82572EI_COPPER),
1505330213cSSepherosa Ziehau 	EMX_DEVICE(82572EI_FIBER),
1515330213cSSepherosa Ziehau 	EMX_DEVICE(82572EI_SERDES),
1525330213cSSepherosa Ziehau 	EMX_DEVICE(82572EI),
1535330213cSSepherosa Ziehau 
1545330213cSSepherosa Ziehau 	EMX_DEVICE(82573E),
1555330213cSSepherosa Ziehau 	EMX_DEVICE(82573E_IAMT),
1565330213cSSepherosa Ziehau 	EMX_DEVICE(82573L),
1575330213cSSepherosa Ziehau 
1585330213cSSepherosa Ziehau 	EMX_DEVICE(80003ES2LAN_COPPER_SPT),
1595330213cSSepherosa Ziehau 	EMX_DEVICE(80003ES2LAN_SERDES_SPT),
1605330213cSSepherosa Ziehau 	EMX_DEVICE(80003ES2LAN_COPPER_DPT),
1615330213cSSepherosa Ziehau 	EMX_DEVICE(80003ES2LAN_SERDES_DPT),
1625330213cSSepherosa Ziehau 
1635330213cSSepherosa Ziehau 	EMX_DEVICE(82574L),
1642d0e5700SSepherosa Ziehau 	EMX_DEVICE(82574LA),
1655330213cSSepherosa Ziehau 
166a5807b81SSepherosa Ziehau 	EMX_DEVICE(PCH_LPT_I217_LM),
167a5807b81SSepherosa Ziehau 	EMX_DEVICE(PCH_LPT_I217_V),
168a5807b81SSepherosa Ziehau 	EMX_DEVICE(PCH_LPTLP_I218_LM),
169a5807b81SSepherosa Ziehau 	EMX_DEVICE(PCH_LPTLP_I218_V),
1704765c386SMichael Neumann 	EMX_DEVICE(PCH_I218_LM2),
1714765c386SMichael Neumann 	EMX_DEVICE(PCH_I218_V2),
1724765c386SMichael Neumann 	EMX_DEVICE(PCH_I218_LM3),
1734765c386SMichael Neumann 	EMX_DEVICE(PCH_I218_V3),
174a5807b81SSepherosa Ziehau 
1755330213cSSepherosa Ziehau 	/* required last entry */
1765330213cSSepherosa Ziehau 	EMX_DEVICE_NULL
1775330213cSSepherosa Ziehau };
1785330213cSSepherosa Ziehau 
1795330213cSSepherosa Ziehau static int	emx_probe(device_t);
1805330213cSSepherosa Ziehau static int	emx_attach(device_t);
1815330213cSSepherosa Ziehau static int	emx_detach(device_t);
1825330213cSSepherosa Ziehau static int	emx_shutdown(device_t);
1835330213cSSepherosa Ziehau static int	emx_suspend(device_t);
1845330213cSSepherosa Ziehau static int	emx_resume(device_t);
1855330213cSSepherosa Ziehau 
1865330213cSSepherosa Ziehau static void	emx_init(void *);
1875330213cSSepherosa Ziehau static void	emx_stop(struct emx_softc *);
1885330213cSSepherosa Ziehau static int	emx_ioctl(struct ifnet *, u_long, caddr_t, struct ucred *);
189f0a26983SSepherosa Ziehau static void	emx_start(struct ifnet *, struct ifaltq_subque *);
190b3a7093fSSepherosa Ziehau #ifdef IFPOLL_ENABLE
191f994de37SSepherosa Ziehau static void	emx_npoll(struct ifnet *, struct ifpoll_info *);
1922f00683bSSepherosa Ziehau static void	emx_npoll_status(struct ifnet *);
1932f00683bSSepherosa Ziehau static void	emx_npoll_tx(struct ifnet *, void *, int);
1942f00683bSSepherosa Ziehau static void	emx_npoll_rx(struct ifnet *, void *, int);
1955330213cSSepherosa Ziehau #endif
196d84018e9SSepherosa Ziehau static void	emx_watchdog(struct ifaltq_subque *);
1975330213cSSepherosa Ziehau static void	emx_media_status(struct ifnet *, struct ifmediareq *);
1985330213cSSepherosa Ziehau static int	emx_media_change(struct ifnet *);
1995330213cSSepherosa Ziehau static void	emx_timer(void *);
2006d435846SSepherosa Ziehau static void	emx_serialize(struct ifnet *, enum ifnet_serialize);
2016d435846SSepherosa Ziehau static void	emx_deserialize(struct ifnet *, enum ifnet_serialize);
2026d435846SSepherosa Ziehau static int	emx_tryserialize(struct ifnet *, enum ifnet_serialize);
2032c9effcfSSepherosa Ziehau #ifdef INVARIANTS
2042c9effcfSSepherosa Ziehau static void	emx_serialize_assert(struct ifnet *, enum ifnet_serialize,
2052c9effcfSSepherosa Ziehau 		    boolean_t);
2062c9effcfSSepherosa Ziehau #endif
2075330213cSSepherosa Ziehau 
2085330213cSSepherosa Ziehau static void	emx_intr(void *);
2094cb541aeSSepherosa Ziehau static void	emx_intr_mask(void *);
2104cb541aeSSepherosa Ziehau static void	emx_intr_body(struct emx_softc *, boolean_t);
2119f831fa8SSepherosa Ziehau static void	emx_rxeof(struct emx_rxdata *, int);
212ec1c60bbSSepherosa Ziehau static void	emx_txeof(struct emx_txdata *);
213ec1c60bbSSepherosa Ziehau static void	emx_tx_collect(struct emx_txdata *);
2145330213cSSepherosa Ziehau static void	emx_tx_purge(struct emx_softc *);
2155330213cSSepherosa Ziehau static void	emx_enable_intr(struct emx_softc *);
2165330213cSSepherosa Ziehau static void	emx_disable_intr(struct emx_softc *);
2175330213cSSepherosa Ziehau 
218071699f8SSepherosa Ziehau static int	emx_dma_alloc(struct emx_softc *);
219071699f8SSepherosa Ziehau static void	emx_dma_free(struct emx_softc *);
220ec1c60bbSSepherosa Ziehau static void	emx_init_tx_ring(struct emx_txdata *);
2219f831fa8SSepherosa Ziehau static int	emx_init_rx_ring(struct emx_rxdata *);
222d84018e9SSepherosa Ziehau static void	emx_free_tx_ring(struct emx_txdata *);
2239f831fa8SSepherosa Ziehau static void	emx_free_rx_ring(struct emx_rxdata *);
224ec1c60bbSSepherosa Ziehau static int	emx_create_tx_ring(struct emx_txdata *);
2259f831fa8SSepherosa Ziehau static int	emx_create_rx_ring(struct emx_rxdata *);
226ec1c60bbSSepherosa Ziehau static void	emx_destroy_tx_ring(struct emx_txdata *, int);
2279f831fa8SSepherosa Ziehau static void	emx_destroy_rx_ring(struct emx_rxdata *, int);
2289f831fa8SSepherosa Ziehau static int	emx_newbuf(struct emx_rxdata *, int, int);
2297f32a9b0SSepherosa Ziehau static int	emx_encap(struct emx_txdata *, struct mbuf **, int *, int *);
230ec1c60bbSSepherosa Ziehau static int	emx_txcsum(struct emx_txdata *, struct mbuf *,
2315330213cSSepherosa Ziehau 		    uint32_t *, uint32_t *);
232ec1c60bbSSepherosa Ziehau static int	emx_tso_pullup(struct emx_txdata *, struct mbuf **);
233ec1c60bbSSepherosa Ziehau static int	emx_tso_setup(struct emx_txdata *, struct mbuf *,
2343eb0ea09SSepherosa Ziehau 		    uint32_t *, uint32_t *);
235d84018e9SSepherosa Ziehau static int	emx_get_txring_inuse(const struct emx_softc *, boolean_t);
2365330213cSSepherosa Ziehau 
2375330213cSSepherosa Ziehau static int 	emx_is_valid_eaddr(const uint8_t *);
2382d0e5700SSepherosa Ziehau static int	emx_reset(struct emx_softc *);
2395330213cSSepherosa Ziehau static void	emx_setup_ifp(struct emx_softc *);
2405330213cSSepherosa Ziehau static void	emx_init_tx_unit(struct emx_softc *);
2415330213cSSepherosa Ziehau static void	emx_init_rx_unit(struct emx_softc *);
2425330213cSSepherosa Ziehau static void	emx_update_stats(struct emx_softc *);
2435330213cSSepherosa Ziehau static void	emx_set_promisc(struct emx_softc *);
2445330213cSSepherosa Ziehau static void	emx_disable_promisc(struct emx_softc *);
2455330213cSSepherosa Ziehau static void	emx_set_multi(struct emx_softc *);
2465330213cSSepherosa Ziehau static void	emx_update_link_status(struct emx_softc *);
2475330213cSSepherosa Ziehau static void	emx_smartspeed(struct emx_softc *);
2482d0e5700SSepherosa Ziehau static void	emx_set_itr(struct emx_softc *, uint32_t);
2496d5e2922SSepherosa Ziehau static void	emx_disable_aspm(struct emx_softc *);
250212c030eSSepherosa Ziehau static enum e1000_fc_mode emx_str2fc(const char *);
251212c030eSSepherosa Ziehau static void	emx_fc2str(enum e1000_fc_mode, char *, int);
2525330213cSSepherosa Ziehau 
2535330213cSSepherosa Ziehau static void	emx_print_debug_info(struct emx_softc *);
2545330213cSSepherosa Ziehau static void	emx_print_nvm_info(struct emx_softc *);
2555330213cSSepherosa Ziehau static void	emx_print_hw_stats(struct emx_softc *);
2565330213cSSepherosa Ziehau 
2575330213cSSepherosa Ziehau static int	emx_sysctl_stats(SYSCTL_HANDLER_ARGS);
2585330213cSSepherosa Ziehau static int	emx_sysctl_debug_info(SYSCTL_HANDLER_ARGS);
2595330213cSSepherosa Ziehau static int	emx_sysctl_int_throttle(SYSCTL_HANDLER_ARGS);
260d84018e9SSepherosa Ziehau static int	emx_sysctl_tx_intr_nsegs(SYSCTL_HANDLER_ARGS);
261d84018e9SSepherosa Ziehau static int	emx_sysctl_tx_wreg_nsegs(SYSCTL_HANDLER_ARGS);
26209f49d52SSepherosa Ziehau #ifdef IFPOLL_ENABLE
26309f49d52SSepherosa Ziehau static int	emx_sysctl_npoll_rxoff(SYSCTL_HANDLER_ARGS);
26409f49d52SSepherosa Ziehau static int	emx_sysctl_npoll_txoff(SYSCTL_HANDLER_ARGS);
26509f49d52SSepherosa Ziehau #endif
266212c030eSSepherosa Ziehau static int	emx_sysctl_flowctrl(SYSCTL_HANDLER_ARGS);
2675330213cSSepherosa Ziehau static void	emx_add_sysctl(struct emx_softc *);
2685330213cSSepherosa Ziehau 
269bca7c435SSepherosa Ziehau static void	emx_serialize_skipmain(struct emx_softc *);
270bca7c435SSepherosa Ziehau static void	emx_deserialize_skipmain(struct emx_softc *);
271bca7c435SSepherosa Ziehau 
2725330213cSSepherosa Ziehau /* Management and WOL Support */
2735330213cSSepherosa Ziehau static void	emx_get_mgmt(struct emx_softc *);
2745330213cSSepherosa Ziehau static void	emx_rel_mgmt(struct emx_softc *);
2755330213cSSepherosa Ziehau static void	emx_get_hw_control(struct emx_softc *);
2765330213cSSepherosa Ziehau static void	emx_rel_hw_control(struct emx_softc *);
2775330213cSSepherosa Ziehau static void	emx_enable_wol(device_t);
2785330213cSSepherosa Ziehau 
2795330213cSSepherosa Ziehau static device_method_t emx_methods[] = {
2805330213cSSepherosa Ziehau 	/* Device interface */
2815330213cSSepherosa Ziehau 	DEVMETHOD(device_probe,		emx_probe),
2825330213cSSepherosa Ziehau 	DEVMETHOD(device_attach,	emx_attach),
2835330213cSSepherosa Ziehau 	DEVMETHOD(device_detach,	emx_detach),
2845330213cSSepherosa Ziehau 	DEVMETHOD(device_shutdown,	emx_shutdown),
2855330213cSSepherosa Ziehau 	DEVMETHOD(device_suspend,	emx_suspend),
2865330213cSSepherosa Ziehau 	DEVMETHOD(device_resume,	emx_resume),
287d3c9c58eSSascha Wildner 	DEVMETHOD_END
2885330213cSSepherosa Ziehau };
2895330213cSSepherosa Ziehau 
2905330213cSSepherosa Ziehau static driver_t emx_driver = {
2915330213cSSepherosa Ziehau 	"emx",
2925330213cSSepherosa Ziehau 	emx_methods,
2935330213cSSepherosa Ziehau 	sizeof(struct emx_softc),
2945330213cSSepherosa Ziehau };
2955330213cSSepherosa Ziehau 
2965330213cSSepherosa Ziehau static devclass_t emx_devclass;
2975330213cSSepherosa Ziehau 
2985330213cSSepherosa Ziehau DECLARE_DUMMY_MODULE(if_emx);
2995330213cSSepherosa Ziehau MODULE_DEPEND(emx, ig_hal, 1, 1, 1);
300aa2b9d05SSascha Wildner DRIVER_MODULE(if_emx, pci, emx_driver, emx_devclass, NULL, NULL);
3015330213cSSepherosa Ziehau 
3025330213cSSepherosa Ziehau /*
3035330213cSSepherosa Ziehau  * Tunables
3045330213cSSepherosa Ziehau  */
3055330213cSSepherosa Ziehau static int	emx_int_throttle_ceil = EMX_DEFAULT_ITR;
3065330213cSSepherosa Ziehau static int	emx_rxd = EMX_DEFAULT_RXD;
3075330213cSSepherosa Ziehau static int	emx_txd = EMX_DEFAULT_TXD;
308704b6287SSepherosa Ziehau static int	emx_smart_pwr_down = 0;
309724cbff8SSepherosa Ziehau static int	emx_rxr = 0;
310d84018e9SSepherosa Ziehau static int	emx_txr = 1;
3115330213cSSepherosa Ziehau 
3125330213cSSepherosa Ziehau /* Controls whether promiscuous also shows bad packets */
313b4d8c36bSSepherosa Ziehau static int	emx_debug_sbp = 0;
3145330213cSSepherosa Ziehau 
315704b6287SSepherosa Ziehau static int	emx_82573_workaround = 1;
316704b6287SSepherosa Ziehau static int	emx_msi_enable = 1;
3175330213cSSepherosa Ziehau 
318*2ed95bbaSSepherosa Ziehau static char	emx_flowctrl[EMX_FLOWCTRL_STRLEN] = "rx_pause";
319212c030eSSepherosa Ziehau 
3205330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.int_throttle_ceil", &emx_int_throttle_ceil);
3215330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.rxd", &emx_rxd);
322724cbff8SSepherosa Ziehau TUNABLE_INT("hw.emx.rxr", &emx_rxr);
3235330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.txd", &emx_txd);
324d84018e9SSepherosa Ziehau TUNABLE_INT("hw.emx.txr", &emx_txr);
3255330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.smart_pwr_down", &emx_smart_pwr_down);
3265330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.sbp", &emx_debug_sbp);
3275330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.82573_workaround", &emx_82573_workaround);
328704b6287SSepherosa Ziehau TUNABLE_INT("hw.emx.msi.enable", &emx_msi_enable);
329212c030eSSepherosa Ziehau TUNABLE_STR("hw.emx.flow_ctrl", emx_flowctrl, sizeof(emx_flowctrl));
3305330213cSSepherosa Ziehau 
3315330213cSSepherosa Ziehau /* Global used in WOL setup with multiport cards */
3325330213cSSepherosa Ziehau static int	emx_global_quad_port_a = 0;
3335330213cSSepherosa Ziehau 
3345330213cSSepherosa Ziehau /* Set this to one to display debug statistics */
3355330213cSSepherosa Ziehau static int	emx_display_debug_stats = 0;
3365330213cSSepherosa Ziehau 
3375330213cSSepherosa Ziehau #if !defined(KTR_IF_EMX)
3385330213cSSepherosa Ziehau #define KTR_IF_EMX	KTR_ALL
3395330213cSSepherosa Ziehau #endif
3405330213cSSepherosa Ziehau KTR_INFO_MASTER(if_emx);
3415bf48697SAggelos Economopoulos KTR_INFO(KTR_IF_EMX, if_emx, intr_beg, 0, "intr begin");
3425bf48697SAggelos Economopoulos KTR_INFO(KTR_IF_EMX, if_emx, intr_end, 1, "intr end");
3435bf48697SAggelos Economopoulos KTR_INFO(KTR_IF_EMX, if_emx, pkt_receive, 4, "rx packet");
3445bf48697SAggelos Economopoulos KTR_INFO(KTR_IF_EMX, if_emx, pkt_txqueue, 5, "tx packet");
3455bf48697SAggelos Economopoulos KTR_INFO(KTR_IF_EMX, if_emx, pkt_txclean, 6, "tx clean");
3465330213cSSepherosa Ziehau #define logif(name)	KTR_LOG(if_emx_ ## name)
3475330213cSSepherosa Ziehau 
348235b9d30SSepherosa Ziehau static __inline void
349235b9d30SSepherosa Ziehau emx_setup_rxdesc(emx_rxdesc_t *rxd, const struct emx_rxbuf *rxbuf)
350235b9d30SSepherosa Ziehau {
351235b9d30SSepherosa Ziehau 	rxd->rxd_bufaddr = htole64(rxbuf->paddr);
3523f939c23SSepherosa Ziehau 	/* DD bit must be cleared */
353235b9d30SSepherosa Ziehau 	rxd->rxd_staterr = 0;
354235b9d30SSepherosa Ziehau }
355235b9d30SSepherosa Ziehau 
356235b9d30SSepherosa Ziehau static __inline void
357235b9d30SSepherosa Ziehau emx_rxcsum(uint32_t staterr, struct mbuf *mp)
358235b9d30SSepherosa Ziehau {
359235b9d30SSepherosa Ziehau 	/* Ignore Checksum bit is set */
360235b9d30SSepherosa Ziehau 	if (staterr & E1000_RXD_STAT_IXSM)
361235b9d30SSepherosa Ziehau 		return;
362235b9d30SSepherosa Ziehau 
363235b9d30SSepherosa Ziehau 	if ((staterr & (E1000_RXD_STAT_IPCS | E1000_RXDEXT_STATERR_IPE)) ==
364235b9d30SSepherosa Ziehau 	    E1000_RXD_STAT_IPCS)
365235b9d30SSepherosa Ziehau 		mp->m_pkthdr.csum_flags |= CSUM_IP_CHECKED | CSUM_IP_VALID;
366235b9d30SSepherosa Ziehau 
367235b9d30SSepherosa Ziehau 	if ((staterr & (E1000_RXD_STAT_TCPCS | E1000_RXDEXT_STATERR_TCPE)) ==
368235b9d30SSepherosa Ziehau 	    E1000_RXD_STAT_TCPCS) {
369235b9d30SSepherosa Ziehau 		mp->m_pkthdr.csum_flags |= CSUM_DATA_VALID |
370235b9d30SSepherosa Ziehau 					   CSUM_PSEUDO_HDR |
371235b9d30SSepherosa Ziehau 					   CSUM_FRAG_NOT_CHECKED;
372235b9d30SSepherosa Ziehau 		mp->m_pkthdr.csum_data = htons(0xffff);
373235b9d30SSepherosa Ziehau 	}
374235b9d30SSepherosa Ziehau }
375235b9d30SSepherosa Ziehau 
3769cc86e17SSepherosa Ziehau static __inline struct pktinfo *
3779cc86e17SSepherosa Ziehau emx_rssinfo(struct mbuf *m, struct pktinfo *pi,
3789cc86e17SSepherosa Ziehau 	    uint32_t mrq, uint32_t hash, uint32_t staterr)
3799cc86e17SSepherosa Ziehau {
3809cc86e17SSepherosa Ziehau 	switch (mrq & EMX_RXDMRQ_RSSTYPE_MASK) {
3819cc86e17SSepherosa Ziehau 	case EMX_RXDMRQ_IPV4_TCP:
3829cc86e17SSepherosa Ziehau 		pi->pi_netisr = NETISR_IP;
3839cc86e17SSepherosa Ziehau 		pi->pi_flags = 0;
3849cc86e17SSepherosa Ziehau 		pi->pi_l3proto = IPPROTO_TCP;
3859cc86e17SSepherosa Ziehau 		break;
3869cc86e17SSepherosa Ziehau 
3879cc86e17SSepherosa Ziehau 	case EMX_RXDMRQ_IPV6_TCP:
3889cc86e17SSepherosa Ziehau 		pi->pi_netisr = NETISR_IPV6;
3899cc86e17SSepherosa Ziehau 		pi->pi_flags = 0;
3909cc86e17SSepherosa Ziehau 		pi->pi_l3proto = IPPROTO_TCP;
3919cc86e17SSepherosa Ziehau 		break;
3929cc86e17SSepherosa Ziehau 
3939cc86e17SSepherosa Ziehau 	case EMX_RXDMRQ_IPV4:
3949cc86e17SSepherosa Ziehau 		if (staterr & E1000_RXD_STAT_IXSM)
3959cc86e17SSepherosa Ziehau 			return NULL;
3969cc86e17SSepherosa Ziehau 
3979cc86e17SSepherosa Ziehau 		if ((staterr &
3989cc86e17SSepherosa Ziehau 		     (E1000_RXD_STAT_TCPCS | E1000_RXDEXT_STATERR_TCPE)) ==
3999cc86e17SSepherosa Ziehau 		    E1000_RXD_STAT_TCPCS) {
4009cc86e17SSepherosa Ziehau 			pi->pi_netisr = NETISR_IP;
4019cc86e17SSepherosa Ziehau 			pi->pi_flags = 0;
4029cc86e17SSepherosa Ziehau 			pi->pi_l3proto = IPPROTO_UDP;
4039cc86e17SSepherosa Ziehau 			break;
4049cc86e17SSepherosa Ziehau 		}
4059cc86e17SSepherosa Ziehau 		/* FALL THROUGH */
4069cc86e17SSepherosa Ziehau 	default:
4079cc86e17SSepherosa Ziehau 		return NULL;
4089cc86e17SSepherosa Ziehau 	}
4099cc86e17SSepherosa Ziehau 
4109cc86e17SSepherosa Ziehau 	m->m_flags |= M_HASH;
4119cc86e17SSepherosa Ziehau 	m->m_pkthdr.hash = toeplitz_hash(hash);
4129cc86e17SSepherosa Ziehau 	return pi;
4139cc86e17SSepherosa Ziehau }
4149cc86e17SSepherosa Ziehau 
4155330213cSSepherosa Ziehau static int
4165330213cSSepherosa Ziehau emx_probe(device_t dev)
4175330213cSSepherosa Ziehau {
4185330213cSSepherosa Ziehau 	const struct emx_device *d;
4195330213cSSepherosa Ziehau 	uint16_t vid, did;
4205330213cSSepherosa Ziehau 
4215330213cSSepherosa Ziehau 	vid = pci_get_vendor(dev);
4225330213cSSepherosa Ziehau 	did = pci_get_device(dev);
4235330213cSSepherosa Ziehau 
4245330213cSSepherosa Ziehau 	for (d = emx_devices; d->desc != NULL; ++d) {
4255330213cSSepherosa Ziehau 		if (vid == d->vid && did == d->did) {
4265330213cSSepherosa Ziehau 			device_set_desc(dev, d->desc);
4275330213cSSepherosa Ziehau 			device_set_async_attach(dev, TRUE);
4285330213cSSepherosa Ziehau 			return 0;
4295330213cSSepherosa Ziehau 		}
4305330213cSSepherosa Ziehau 	}
4315330213cSSepherosa Ziehau 	return ENXIO;
4325330213cSSepherosa Ziehau }
4335330213cSSepherosa Ziehau 
4345330213cSSepherosa Ziehau static int
4355330213cSSepherosa Ziehau emx_attach(device_t dev)
4365330213cSSepherosa Ziehau {
4375330213cSSepherosa Ziehau 	struct emx_softc *sc = device_get_softc(dev);
438d84018e9SSepherosa Ziehau 	int error = 0, i, throttle, msi_enable, tx_ring_max;
439704b6287SSepherosa Ziehau 	u_int intr_flags;
4402d0e5700SSepherosa Ziehau 	uint16_t eeprom_data, device_id, apme_mask;
4414cb541aeSSepherosa Ziehau 	driver_intr_t *intr_func;
442*2ed95bbaSSepherosa Ziehau 	char flowctrl[EMX_FLOWCTRL_STRLEN];
44309f49d52SSepherosa Ziehau #ifdef IFPOLL_ENABLE
44409f49d52SSepherosa Ziehau 	int offset, offset_def;
44509f49d52SSepherosa Ziehau #endif
4465330213cSSepherosa Ziehau 
447167d2eaeSSepherosa Ziehau 	/*
4489f831fa8SSepherosa Ziehau 	 * Setup RX rings
4499f831fa8SSepherosa Ziehau 	 */
4509f831fa8SSepherosa Ziehau 	for (i = 0; i < EMX_NRX_RING; ++i) {
4519f831fa8SSepherosa Ziehau 		sc->rx_data[i].sc = sc;
4529f831fa8SSepherosa Ziehau 		sc->rx_data[i].idx = i;
4539f831fa8SSepherosa Ziehau 	}
4549f831fa8SSepherosa Ziehau 
4559f831fa8SSepherosa Ziehau 	/*
456ec1c60bbSSepherosa Ziehau 	 * Setup TX ring
457ec1c60bbSSepherosa Ziehau 	 */
458d84018e9SSepherosa Ziehau 	for (i = 0; i < EMX_NTX_RING; ++i) {
459d84018e9SSepherosa Ziehau 		sc->tx_data[i].sc = sc;
460d84018e9SSepherosa Ziehau 		sc->tx_data[i].idx = i;
461d84018e9SSepherosa Ziehau 	}
462ec1c60bbSSepherosa Ziehau 
463ec1c60bbSSepherosa Ziehau 	/*
464167d2eaeSSepherosa Ziehau 	 * Initialize serializers
465167d2eaeSSepherosa Ziehau 	 */
4666d435846SSepherosa Ziehau 	lwkt_serialize_init(&sc->main_serialize);
467d84018e9SSepherosa Ziehau 	for (i = 0; i < EMX_NTX_RING; ++i)
468d84018e9SSepherosa Ziehau 		lwkt_serialize_init(&sc->tx_data[i].tx_serialize);
4696d435846SSepherosa Ziehau 	for (i = 0; i < EMX_NRX_RING; ++i)
4706d435846SSepherosa Ziehau 		lwkt_serialize_init(&sc->rx_data[i].rx_serialize);
4716d435846SSepherosa Ziehau 
472167d2eaeSSepherosa Ziehau 	/*
473167d2eaeSSepherosa Ziehau 	 * Initialize serializer array
474167d2eaeSSepherosa Ziehau 	 */
4756d435846SSepherosa Ziehau 	i = 0;
47606421337SSepherosa Ziehau 
47706421337SSepherosa Ziehau 	KKASSERT(i < EMX_NSERIALIZE);
4786d435846SSepherosa Ziehau 	sc->serializes[i++] = &sc->main_serialize;
479167d2eaeSSepherosa Ziehau 
48006421337SSepherosa Ziehau 	KKASSERT(i < EMX_NSERIALIZE);
481d84018e9SSepherosa Ziehau 	sc->serializes[i++] = &sc->tx_data[0].tx_serialize;
48206421337SSepherosa Ziehau 	KKASSERT(i < EMX_NSERIALIZE);
483d84018e9SSepherosa Ziehau 	sc->serializes[i++] = &sc->tx_data[1].tx_serialize;
484167d2eaeSSepherosa Ziehau 
48506421337SSepherosa Ziehau 	KKASSERT(i < EMX_NSERIALIZE);
4866d435846SSepherosa Ziehau 	sc->serializes[i++] = &sc->rx_data[0].rx_serialize;
48706421337SSepherosa Ziehau 	KKASSERT(i < EMX_NSERIALIZE);
4886d435846SSepherosa Ziehau 	sc->serializes[i++] = &sc->rx_data[1].rx_serialize;
48906421337SSepherosa Ziehau 
4906d435846SSepherosa Ziehau 	KKASSERT(i == EMX_NSERIALIZE);
4916d435846SSepherosa Ziehau 
492d2811227SSepherosa Ziehau 	ifmedia_init(&sc->media, IFM_IMASK, emx_media_change, emx_media_status);
493c2022416SSepherosa Ziehau 	callout_init_mp(&sc->timer);
4945330213cSSepherosa Ziehau 
4955330213cSSepherosa Ziehau 	sc->dev = sc->osdep.dev = dev;
4965330213cSSepherosa Ziehau 
4975330213cSSepherosa Ziehau 	/*
4985330213cSSepherosa Ziehau 	 * Determine hardware and mac type
4995330213cSSepherosa Ziehau 	 */
5005330213cSSepherosa Ziehau 	sc->hw.vendor_id = pci_get_vendor(dev);
5015330213cSSepherosa Ziehau 	sc->hw.device_id = pci_get_device(dev);
5025330213cSSepherosa Ziehau 	sc->hw.revision_id = pci_get_revid(dev);
5035330213cSSepherosa Ziehau 	sc->hw.subsystem_vendor_id = pci_get_subvendor(dev);
5045330213cSSepherosa Ziehau 	sc->hw.subsystem_device_id = pci_get_subdevice(dev);
5055330213cSSepherosa Ziehau 
5065330213cSSepherosa Ziehau 	if (e1000_set_mac_type(&sc->hw))
5075330213cSSepherosa Ziehau 		return ENXIO;
5085330213cSSepherosa Ziehau 
5095330213cSSepherosa Ziehau 	/* Enable bus mastering */
5105330213cSSepherosa Ziehau 	pci_enable_busmaster(dev);
5115330213cSSepherosa Ziehau 
5125330213cSSepherosa Ziehau 	/*
5135330213cSSepherosa Ziehau 	 * Allocate IO memory
5145330213cSSepherosa Ziehau 	 */
5155330213cSSepherosa Ziehau 	sc->memory_rid = EMX_BAR_MEM;
5165330213cSSepherosa Ziehau 	sc->memory = bus_alloc_resource_any(dev, SYS_RES_MEMORY,
5175330213cSSepherosa Ziehau 					    &sc->memory_rid, RF_ACTIVE);
5185330213cSSepherosa Ziehau 	if (sc->memory == NULL) {
5195330213cSSepherosa Ziehau 		device_printf(dev, "Unable to allocate bus resource: memory\n");
5205330213cSSepherosa Ziehau 		error = ENXIO;
5215330213cSSepherosa Ziehau 		goto fail;
5225330213cSSepherosa Ziehau 	}
5235330213cSSepherosa Ziehau 	sc->osdep.mem_bus_space_tag = rman_get_bustag(sc->memory);
5245330213cSSepherosa Ziehau 	sc->osdep.mem_bus_space_handle = rman_get_bushandle(sc->memory);
5255330213cSSepherosa Ziehau 
5265330213cSSepherosa Ziehau 	/* XXX This is quite goofy, it is not actually used */
5275330213cSSepherosa Ziehau 	sc->hw.hw_addr = (uint8_t *)&sc->osdep.mem_bus_space_handle;
5285330213cSSepherosa Ziehau 
5295330213cSSepherosa Ziehau 	/*
530a835687dSSepherosa Ziehau 	 * Don't enable MSI-X on 82574, see:
531a835687dSSepherosa Ziehau 	 * 82574 specification update errata #15
532a835687dSSepherosa Ziehau 	 *
533d01335e8SSepherosa Ziehau 	 * Don't enable MSI on 82571/82572, see:
534a835687dSSepherosa Ziehau 	 * 82571/82572 specification update errata #63
535d01335e8SSepherosa Ziehau 	 */
536d01335e8SSepherosa Ziehau 	msi_enable = emx_msi_enable;
537d01335e8SSepherosa Ziehau 	if (msi_enable &&
538d01335e8SSepherosa Ziehau 	    (sc->hw.mac.type == e1000_82571 ||
539d01335e8SSepherosa Ziehau 	     sc->hw.mac.type == e1000_82572))
540d01335e8SSepherosa Ziehau 		msi_enable = 0;
541d01335e8SSepherosa Ziehau 
542d01335e8SSepherosa Ziehau 	/*
5435330213cSSepherosa Ziehau 	 * Allocate interrupt
5445330213cSSepherosa Ziehau 	 */
545d01335e8SSepherosa Ziehau 	sc->intr_type = pci_alloc_1intr(dev, msi_enable,
5467fb43956SSepherosa Ziehau 	    &sc->intr_rid, &intr_flags);
547704b6287SSepherosa Ziehau 
5484cb541aeSSepherosa Ziehau 	if (sc->intr_type == PCI_INTR_TYPE_LEGACY) {
5494cb541aeSSepherosa Ziehau 		int unshared;
5504cb541aeSSepherosa Ziehau 
5514cb541aeSSepherosa Ziehau 		unshared = device_getenv_int(dev, "irq.unshared", 0);
5524cb541aeSSepherosa Ziehau 		if (!unshared) {
5534cb541aeSSepherosa Ziehau 			sc->flags |= EMX_FLAG_SHARED_INTR;
5544cb541aeSSepherosa Ziehau 			if (bootverbose)
5554cb541aeSSepherosa Ziehau 				device_printf(dev, "IRQ shared\n");
5564cb541aeSSepherosa Ziehau 		} else {
5574cb541aeSSepherosa Ziehau 			intr_flags &= ~RF_SHAREABLE;
5584cb541aeSSepherosa Ziehau 			if (bootverbose)
5594cb541aeSSepherosa Ziehau 				device_printf(dev, "IRQ unshared\n");
5604cb541aeSSepherosa Ziehau 		}
5614cb541aeSSepherosa Ziehau 	}
5624cb541aeSSepherosa Ziehau 
5635330213cSSepherosa Ziehau 	sc->intr_res = bus_alloc_resource_any(dev, SYS_RES_IRQ, &sc->intr_rid,
564704b6287SSepherosa Ziehau 	    intr_flags);
5655330213cSSepherosa Ziehau 	if (sc->intr_res == NULL) {
5665330213cSSepherosa Ziehau 		device_printf(dev, "Unable to allocate bus resource: "
5675330213cSSepherosa Ziehau 		    "interrupt\n");
5685330213cSSepherosa Ziehau 		error = ENXIO;
5695330213cSSepherosa Ziehau 		goto fail;
5705330213cSSepherosa Ziehau 	}
5715330213cSSepherosa Ziehau 
5725330213cSSepherosa Ziehau 	/* Save PCI command register for Shared Code */
5735330213cSSepherosa Ziehau 	sc->hw.bus.pci_cmd_word = pci_read_config(dev, PCIR_COMMAND, 2);
5745330213cSSepherosa Ziehau 	sc->hw.back = &sc->osdep;
5755330213cSSepherosa Ziehau 
576a5807b81SSepherosa Ziehau 	/*
577a5807b81SSepherosa Ziehau 	 * For I217/I218, we need to map the flash memory and this
578a5807b81SSepherosa Ziehau 	 * must happen after the MAC is identified.
579a5807b81SSepherosa Ziehau 	 */
580a5807b81SSepherosa Ziehau 	if (sc->hw.mac.type == e1000_pch_lpt) {
581a5807b81SSepherosa Ziehau 		sc->flash_rid = EMX_BAR_FLASH;
582a5807b81SSepherosa Ziehau 
583a5807b81SSepherosa Ziehau 		sc->flash = bus_alloc_resource_any(dev, SYS_RES_MEMORY,
584a5807b81SSepherosa Ziehau 		    &sc->flash_rid, RF_ACTIVE);
585a5807b81SSepherosa Ziehau 		if (sc->flash == NULL) {
586a5807b81SSepherosa Ziehau 			device_printf(dev, "Mapping of Flash failed\n");
587a5807b81SSepherosa Ziehau 			error = ENXIO;
588a5807b81SSepherosa Ziehau 			goto fail;
589a5807b81SSepherosa Ziehau 		}
590a5807b81SSepherosa Ziehau 		sc->osdep.flash_bus_space_tag = rman_get_bustag(sc->flash);
591a5807b81SSepherosa Ziehau 		sc->osdep.flash_bus_space_handle =
592a5807b81SSepherosa Ziehau 		    rman_get_bushandle(sc->flash);
593a5807b81SSepherosa Ziehau 
594a5807b81SSepherosa Ziehau 		/*
595a5807b81SSepherosa Ziehau 		 * This is used in the shared code
596a5807b81SSepherosa Ziehau 		 * XXX this goof is actually not used.
597a5807b81SSepherosa Ziehau 		 */
598a5807b81SSepherosa Ziehau 		sc->hw.flash_address = (uint8_t *)sc->flash;
599a5807b81SSepherosa Ziehau 	}
600a5807b81SSepherosa Ziehau 
6015330213cSSepherosa Ziehau 	/* Do Shared Code initialization */
6025330213cSSepherosa Ziehau 	if (e1000_setup_init_funcs(&sc->hw, TRUE)) {
6035330213cSSepherosa Ziehau 		device_printf(dev, "Setup of Shared code failed\n");
6045330213cSSepherosa Ziehau 		error = ENXIO;
6055330213cSSepherosa Ziehau 		goto fail;
6065330213cSSepherosa Ziehau 	}
6075330213cSSepherosa Ziehau 	e1000_get_bus_info(&sc->hw);
6085330213cSSepherosa Ziehau 
6095330213cSSepherosa Ziehau 	sc->hw.mac.autoneg = EMX_DO_AUTO_NEG;
6105330213cSSepherosa Ziehau 	sc->hw.phy.autoneg_wait_to_complete = FALSE;
6115330213cSSepherosa Ziehau 	sc->hw.phy.autoneg_advertised = EMX_AUTONEG_ADV_DEFAULT;
6125330213cSSepherosa Ziehau 
6135330213cSSepherosa Ziehau 	/*
6145330213cSSepherosa Ziehau 	 * Interrupt throttle rate
6155330213cSSepherosa Ziehau 	 */
616b4d8c36bSSepherosa Ziehau 	throttle = device_getenv_int(dev, "int_throttle_ceil",
617b4d8c36bSSepherosa Ziehau 	    emx_int_throttle_ceil);
618b4d8c36bSSepherosa Ziehau 	if (throttle == 0) {
6195330213cSSepherosa Ziehau 		sc->int_throttle_ceil = 0;
6205330213cSSepherosa Ziehau 	} else {
6215330213cSSepherosa Ziehau 		if (throttle < 0)
6225330213cSSepherosa Ziehau 			throttle = EMX_DEFAULT_ITR;
6235330213cSSepherosa Ziehau 
6245330213cSSepherosa Ziehau 		/* Recalculate the tunable value to get the exact frequency. */
6255330213cSSepherosa Ziehau 		throttle = 1000000000 / 256 / throttle;
6265330213cSSepherosa Ziehau 
6275330213cSSepherosa Ziehau 		/* Upper 16bits of ITR is reserved and should be zero */
6285330213cSSepherosa Ziehau 		if (throttle & 0xffff0000)
6295330213cSSepherosa Ziehau 			throttle = 1000000000 / 256 / EMX_DEFAULT_ITR;
6305330213cSSepherosa Ziehau 
6315330213cSSepherosa Ziehau 		sc->int_throttle_ceil = 1000000000 / 256 / throttle;
6325330213cSSepherosa Ziehau 	}
6335330213cSSepherosa Ziehau 
6345330213cSSepherosa Ziehau 	e1000_init_script_state_82541(&sc->hw, TRUE);
6355330213cSSepherosa Ziehau 	e1000_set_tbi_compatibility_82543(&sc->hw, TRUE);
6365330213cSSepherosa Ziehau 
6375330213cSSepherosa Ziehau 	/* Copper options */
6385330213cSSepherosa Ziehau 	if (sc->hw.phy.media_type == e1000_media_type_copper) {
6395330213cSSepherosa Ziehau 		sc->hw.phy.mdix = EMX_AUTO_ALL_MODES;
6405330213cSSepherosa Ziehau 		sc->hw.phy.disable_polarity_correction = FALSE;
6415330213cSSepherosa Ziehau 		sc->hw.phy.ms_type = EMX_MASTER_SLAVE;
6425330213cSSepherosa Ziehau 	}
6435330213cSSepherosa Ziehau 
6445330213cSSepherosa Ziehau 	/* Set the frame limits assuming standard ethernet sized frames. */
645a5807b81SSepherosa Ziehau 	sc->hw.mac.max_frame_size = ETHERMTU + ETHER_HDR_LEN + ETHER_CRC_LEN;
6465330213cSSepherosa Ziehau 
6475330213cSSepherosa Ziehau 	/* This controls when hardware reports transmit completion status. */
6485330213cSSepherosa Ziehau 	sc->hw.mac.report_tx_early = 1;
6495330213cSSepherosa Ziehau 
65065c7a6afSSepherosa Ziehau 	/* Calculate # of RX rings */
651724cbff8SSepherosa Ziehau 	sc->rx_ring_cnt = device_getenv_int(dev, "rxr", emx_rxr);
652a317449eSSepherosa Ziehau 	sc->rx_ring_cnt = if_ring_count2(sc->rx_ring_cnt, EMX_NRX_RING);
65365c7a6afSSepherosa Ziehau 
654d84018e9SSepherosa Ziehau 	/*
655d84018e9SSepherosa Ziehau 	 * Calculate # of TX rings
656d84018e9SSepherosa Ziehau 	 *
657a5807b81SSepherosa Ziehau 	 * XXX
658a5807b81SSepherosa Ziehau 	 * I217/I218 claims to have 2 TX queues
659a5807b81SSepherosa Ziehau 	 *
660d84018e9SSepherosa Ziehau 	 * NOTE:
661d84018e9SSepherosa Ziehau 	 * Don't enable multiple TX queues on 82574; it always gives
662aff530c4SSepherosa Ziehau 	 * watchdog timeout on TX queue0, when multiple TCP streams are
663aff530c4SSepherosa Ziehau 	 * received.  It was originally suspected that the hardware TX
664aff530c4SSepherosa Ziehau 	 * checksum offloading caused this watchdog timeout, since only
665aff530c4SSepherosa Ziehau 	 * TCP ACKs are sent during TCP receiving tests.  However, even
666aff530c4SSepherosa Ziehau 	 * if the hardware TX checksum offloading is disable, TX queue0
667aff530c4SSepherosa Ziehau 	 * still will give watchdog.
668d84018e9SSepherosa Ziehau 	 */
669d84018e9SSepherosa Ziehau 	tx_ring_max = 1;
670d84018e9SSepherosa Ziehau 	if (sc->hw.mac.type == e1000_82571 ||
671d84018e9SSepherosa Ziehau 	    sc->hw.mac.type == e1000_82572 ||
672da83e939SSepherosa Ziehau 	    sc->hw.mac.type == e1000_80003es2lan ||
67357f26b35SSepherosa Ziehau 	    sc->hw.mac.type == e1000_pch_lpt ||
67457f26b35SSepherosa Ziehau 	    sc->hw.mac.type == e1000_82574)
675d84018e9SSepherosa Ziehau 		tx_ring_max = EMX_NTX_RING;
676d84018e9SSepherosa Ziehau 	sc->tx_ring_cnt = device_getenv_int(dev, "txr", emx_txr);
677d84018e9SSepherosa Ziehau 	sc->tx_ring_cnt = if_ring_count2(sc->tx_ring_cnt, tx_ring_max);
678d84018e9SSepherosa Ziehau 
679071699f8SSepherosa Ziehau 	/* Allocate RX/TX rings' busdma(9) stuffs */
680071699f8SSepherosa Ziehau 	error = emx_dma_alloc(sc);
681071699f8SSepherosa Ziehau 	if (error)
6825330213cSSepherosa Ziehau 		goto fail;
683e5b3bcc4SSepherosa Ziehau 
6842d0e5700SSepherosa Ziehau 	/* Allocate multicast array memory. */
6852d0e5700SSepherosa Ziehau 	sc->mta = kmalloc(ETH_ADDR_LEN * EMX_MCAST_ADDR_MAX,
6862d0e5700SSepherosa Ziehau 	    M_DEVBUF, M_WAITOK);
6872d0e5700SSepherosa Ziehau 
6882d0e5700SSepherosa Ziehau 	/* Indicate SOL/IDER usage */
6892d0e5700SSepherosa Ziehau 	if (e1000_check_reset_block(&sc->hw)) {
6902d0e5700SSepherosa Ziehau 		device_printf(dev,
6912d0e5700SSepherosa Ziehau 		    "PHY reset is blocked due to SOL/IDER session.\n");
6922d0e5700SSepherosa Ziehau 	}
6932d0e5700SSepherosa Ziehau 
694a5807b81SSepherosa Ziehau 	/* Disable EEE on I217/I218 */
695a5807b81SSepherosa Ziehau 	sc->hw.dev_spec.ich8lan.eee_disable = 1;
696a5807b81SSepherosa Ziehau 
6972d0e5700SSepherosa Ziehau 	/*
6982d0e5700SSepherosa Ziehau 	 * Start from a known state, this is important in reading the
6992d0e5700SSepherosa Ziehau 	 * nvm and mac from that.
7002d0e5700SSepherosa Ziehau 	 */
7012d0e5700SSepherosa Ziehau 	e1000_reset_hw(&sc->hw);
7022d0e5700SSepherosa Ziehau 
7035330213cSSepherosa Ziehau 	/* Make sure we have a good EEPROM before we read from it */
7045330213cSSepherosa Ziehau 	if (e1000_validate_nvm_checksum(&sc->hw) < 0) {
7055330213cSSepherosa Ziehau 		/*
7065330213cSSepherosa Ziehau 		 * Some PCI-E parts fail the first check due to
7075330213cSSepherosa Ziehau 		 * the link being in sleep state, call it again,
7085330213cSSepherosa Ziehau 		 * if it fails a second time its a real issue.
7095330213cSSepherosa Ziehau 		 */
7105330213cSSepherosa Ziehau 		if (e1000_validate_nvm_checksum(&sc->hw) < 0) {
7115330213cSSepherosa Ziehau 			device_printf(dev,
7125330213cSSepherosa Ziehau 			    "The EEPROM Checksum Is Not Valid\n");
7135330213cSSepherosa Ziehau 			error = EIO;
7145330213cSSepherosa Ziehau 			goto fail;
7155330213cSSepherosa Ziehau 		}
7165330213cSSepherosa Ziehau 	}
7175330213cSSepherosa Ziehau 
7185330213cSSepherosa Ziehau 	/* Copy the permanent MAC address out of the EEPROM */
7195330213cSSepherosa Ziehau 	if (e1000_read_mac_addr(&sc->hw) < 0) {
7205330213cSSepherosa Ziehau 		device_printf(dev, "EEPROM read error while reading MAC"
7215330213cSSepherosa Ziehau 		    " address\n");
7225330213cSSepherosa Ziehau 		error = EIO;
7235330213cSSepherosa Ziehau 		goto fail;
7245330213cSSepherosa Ziehau 	}
7255330213cSSepherosa Ziehau 	if (!emx_is_valid_eaddr(sc->hw.mac.addr)) {
7265330213cSSepherosa Ziehau 		device_printf(dev, "Invalid MAC address\n");
7275330213cSSepherosa Ziehau 		error = EIO;
7285330213cSSepherosa Ziehau 		goto fail;
7295330213cSSepherosa Ziehau 	}
7305330213cSSepherosa Ziehau 
7314765c386SMichael Neumann 	/* Disable ULP support */
7324765c386SMichael Neumann 	e1000_disable_ulp_lpt_lp(&sc->hw, TRUE);
7334765c386SMichael Neumann 
7345330213cSSepherosa Ziehau 	/* Determine if we have to control management hardware */
735de0836d4SSepherosa Ziehau 	if (e1000_enable_mng_pass_thru(&sc->hw))
736de0836d4SSepherosa Ziehau 		sc->flags |= EMX_FLAG_HAS_MGMT;
7375330213cSSepherosa Ziehau 
7385330213cSSepherosa Ziehau 	/*
7395330213cSSepherosa Ziehau 	 * Setup Wake-on-Lan
7405330213cSSepherosa Ziehau 	 */
7412d0e5700SSepherosa Ziehau 	apme_mask = EMX_EEPROM_APME;
7422d0e5700SSepherosa Ziehau 	eeprom_data = 0;
7435330213cSSepherosa Ziehau 	switch (sc->hw.mac.type) {
7442d0e5700SSepherosa Ziehau 	case e1000_82573:
745de0836d4SSepherosa Ziehau 		sc->flags |= EMX_FLAG_HAS_AMT;
7462d0e5700SSepherosa Ziehau 		/* FALL THROUGH */
7472d0e5700SSepherosa Ziehau 
7485330213cSSepherosa Ziehau 	case e1000_82571:
7492d0e5700SSepherosa Ziehau 	case e1000_82572:
7505330213cSSepherosa Ziehau 	case e1000_80003es2lan:
7515330213cSSepherosa Ziehau 		if (sc->hw.bus.func == 1) {
7525330213cSSepherosa Ziehau 			e1000_read_nvm(&sc->hw,
7535330213cSSepherosa Ziehau 			    NVM_INIT_CONTROL3_PORT_B, 1, &eeprom_data);
7545330213cSSepherosa Ziehau 		} else {
7555330213cSSepherosa Ziehau 			e1000_read_nvm(&sc->hw,
7565330213cSSepherosa Ziehau 			    NVM_INIT_CONTROL3_PORT_A, 1, &eeprom_data);
7575330213cSSepherosa Ziehau 		}
7585330213cSSepherosa Ziehau 		break;
7595330213cSSepherosa Ziehau 
7605330213cSSepherosa Ziehau 	default:
7612d0e5700SSepherosa Ziehau 		e1000_read_nvm(&sc->hw,
7622d0e5700SSepherosa Ziehau 		    NVM_INIT_CONTROL3_PORT_A, 1, &eeprom_data);
7635330213cSSepherosa Ziehau 		break;
7645330213cSSepherosa Ziehau 	}
7652d0e5700SSepherosa Ziehau 	if (eeprom_data & apme_mask)
7662d0e5700SSepherosa Ziehau 		sc->wol = E1000_WUFC_MAG | E1000_WUFC_MC;
7672d0e5700SSepherosa Ziehau 
7685330213cSSepherosa Ziehau 	/*
7695330213cSSepherosa Ziehau          * We have the eeprom settings, now apply the special cases
7705330213cSSepherosa Ziehau          * where the eeprom may be wrong or the board won't support
7715330213cSSepherosa Ziehau          * wake on lan on a particular port
7725330213cSSepherosa Ziehau 	 */
7735330213cSSepherosa Ziehau 	device_id = pci_get_device(dev);
7745330213cSSepherosa Ziehau         switch (device_id) {
7755330213cSSepherosa Ziehau 	case E1000_DEV_ID_82571EB_FIBER:
7765330213cSSepherosa Ziehau 		/*
7775330213cSSepherosa Ziehau 		 * Wake events only supported on port A for dual fiber
7785330213cSSepherosa Ziehau 		 * regardless of eeprom setting
7795330213cSSepherosa Ziehau 		 */
7805330213cSSepherosa Ziehau 		if (E1000_READ_REG(&sc->hw, E1000_STATUS) &
7815330213cSSepherosa Ziehau 		    E1000_STATUS_FUNC_1)
7825330213cSSepherosa Ziehau 			sc->wol = 0;
7835330213cSSepherosa Ziehau 		break;
7845330213cSSepherosa Ziehau 
7855330213cSSepherosa Ziehau 	case E1000_DEV_ID_82571EB_QUAD_COPPER:
7865330213cSSepherosa Ziehau 	case E1000_DEV_ID_82571EB_QUAD_FIBER:
7875330213cSSepherosa Ziehau 	case E1000_DEV_ID_82571EB_QUAD_COPPER_LP:
7885330213cSSepherosa Ziehau                 /* if quad port sc, disable WoL on all but port A */
7895330213cSSepherosa Ziehau 		if (emx_global_quad_port_a != 0)
7905330213cSSepherosa Ziehau 			sc->wol = 0;
7915330213cSSepherosa Ziehau 		/* Reset for multiple quad port adapters */
7925330213cSSepherosa Ziehau 		if (++emx_global_quad_port_a == 4)
7935330213cSSepherosa Ziehau 			emx_global_quad_port_a = 0;
7945330213cSSepherosa Ziehau                 break;
7955330213cSSepherosa Ziehau 	}
7965330213cSSepherosa Ziehau 
7975330213cSSepherosa Ziehau 	/* XXX disable wol */
7985330213cSSepherosa Ziehau 	sc->wol = 0;
7995330213cSSepherosa Ziehau 
80009f49d52SSepherosa Ziehau #ifdef IFPOLL_ENABLE
80109f49d52SSepherosa Ziehau 	/*
80209f49d52SSepherosa Ziehau 	 * NPOLLING RX CPU offset
80309f49d52SSepherosa Ziehau 	 */
80409f49d52SSepherosa Ziehau 	if (sc->rx_ring_cnt == ncpus2) {
80509f49d52SSepherosa Ziehau 		offset = 0;
80609f49d52SSepherosa Ziehau 	} else {
80709f49d52SSepherosa Ziehau 		offset_def = (sc->rx_ring_cnt * device_get_unit(dev)) % ncpus2;
80809f49d52SSepherosa Ziehau 		offset = device_getenv_int(dev, "npoll.rxoff", offset_def);
80909f49d52SSepherosa Ziehau 		if (offset >= ncpus2 ||
81009f49d52SSepherosa Ziehau 		    offset % sc->rx_ring_cnt != 0) {
81109f49d52SSepherosa Ziehau 			device_printf(dev, "invalid npoll.rxoff %d, use %d\n",
81209f49d52SSepherosa Ziehau 			    offset, offset_def);
81309f49d52SSepherosa Ziehau 			offset = offset_def;
81409f49d52SSepherosa Ziehau 		}
81509f49d52SSepherosa Ziehau 	}
81609f49d52SSepherosa Ziehau 	sc->rx_npoll_off = offset;
81709f49d52SSepherosa Ziehau 
81809f49d52SSepherosa Ziehau 	/*
81909f49d52SSepherosa Ziehau 	 * NPOLLING TX CPU offset
82009f49d52SSepherosa Ziehau 	 */
821d84018e9SSepherosa Ziehau 	if (sc->tx_ring_cnt == ncpus2) {
822d84018e9SSepherosa Ziehau 		offset = 0;
823d84018e9SSepherosa Ziehau 	} else {
824d84018e9SSepherosa Ziehau 		offset_def = (sc->tx_ring_cnt * device_get_unit(dev)) % ncpus2;
82509f49d52SSepherosa Ziehau 		offset = device_getenv_int(dev, "npoll.txoff", offset_def);
826d84018e9SSepherosa Ziehau 		if (offset >= ncpus2 ||
827d84018e9SSepherosa Ziehau 		    offset % sc->tx_ring_cnt != 0) {
82809f49d52SSepherosa Ziehau 			device_printf(dev, "invalid npoll.txoff %d, use %d\n",
82909f49d52SSepherosa Ziehau 			    offset, offset_def);
83009f49d52SSepherosa Ziehau 			offset = offset_def;
83109f49d52SSepherosa Ziehau 		}
832d84018e9SSepherosa Ziehau 	}
83309f49d52SSepherosa Ziehau 	sc->tx_npoll_off = offset;
83409f49d52SSepherosa Ziehau #endif
835dce0b08aSSepherosa Ziehau 	sc->tx_ring_inuse = emx_get_txring_inuse(sc, FALSE);
83609f49d52SSepherosa Ziehau 
837*2ed95bbaSSepherosa Ziehau 	/* Setup flow control. */
838*2ed95bbaSSepherosa Ziehau 	device_getenv_string(dev, "flow_ctrl", flowctrl, sizeof(flowctrl),
839*2ed95bbaSSepherosa Ziehau 	    emx_flowctrl);
840*2ed95bbaSSepherosa Ziehau 	sc->flow_ctrl = emx_str2fc(flowctrl);
841212c030eSSepherosa Ziehau 
8422d0e5700SSepherosa Ziehau 	/* Setup OS specific network interface */
8432d0e5700SSepherosa Ziehau 	emx_setup_ifp(sc);
8442d0e5700SSepherosa Ziehau 
8452d0e5700SSepherosa Ziehau 	/* Add sysctl tree, must after em_setup_ifp() */
8462d0e5700SSepherosa Ziehau 	emx_add_sysctl(sc);
8472d0e5700SSepherosa Ziehau 
8482d0e5700SSepherosa Ziehau 	/* Reset the hardware */
8492d0e5700SSepherosa Ziehau 	error = emx_reset(sc);
8502d0e5700SSepherosa Ziehau 	if (error) {
851bacca38fSSepherosa Ziehau 		/*
852bacca38fSSepherosa Ziehau 		 * Some 82573 parts fail the first reset, call it again,
853bacca38fSSepherosa Ziehau 		 * if it fails a second time its a real issue.
854bacca38fSSepherosa Ziehau 		 */
855bacca38fSSepherosa Ziehau 		error = emx_reset(sc);
856bacca38fSSepherosa Ziehau 		if (error) {
8572d0e5700SSepherosa Ziehau 			device_printf(dev, "Unable to reset the hardware\n");
858d2811227SSepherosa Ziehau 			ether_ifdetach(&sc->arpcom.ac_if);
8592d0e5700SSepherosa Ziehau 			goto fail;
8602d0e5700SSepherosa Ziehau 		}
861bacca38fSSepherosa Ziehau 	}
8622d0e5700SSepherosa Ziehau 
8632d0e5700SSepherosa Ziehau 	/* Initialize statistics */
8642d0e5700SSepherosa Ziehau 	emx_update_stats(sc);
8652d0e5700SSepherosa Ziehau 
8662d0e5700SSepherosa Ziehau 	sc->hw.mac.get_link_status = 1;
8672d0e5700SSepherosa Ziehau 	emx_update_link_status(sc);
8682d0e5700SSepherosa Ziehau 
8692d0e5700SSepherosa Ziehau 	/* Non-AMT based hardware can now take control from firmware */
870de0836d4SSepherosa Ziehau 	if ((sc->flags & (EMX_FLAG_HAS_MGMT | EMX_FLAG_HAS_AMT)) ==
871de0836d4SSepherosa Ziehau 	    EMX_FLAG_HAS_MGMT)
8722d0e5700SSepherosa Ziehau 		emx_get_hw_control(sc);
8732d0e5700SSepherosa Ziehau 
8744cb541aeSSepherosa Ziehau 	/*
8754cb541aeSSepherosa Ziehau 	 * Missing Interrupt Following ICR read:
8764cb541aeSSepherosa Ziehau 	 *
877a835687dSSepherosa Ziehau 	 * 82571/82572 specification update errata #76
878a835687dSSepherosa Ziehau 	 * 82573 specification update errata #31
879a835687dSSepherosa Ziehau 	 * 82574 specification update errata #12
8804cb541aeSSepherosa Ziehau 	 */
8814cb541aeSSepherosa Ziehau 	intr_func = emx_intr;
8824cb541aeSSepherosa Ziehau 	if ((sc->flags & EMX_FLAG_SHARED_INTR) &&
8834cb541aeSSepherosa Ziehau 	    (sc->hw.mac.type == e1000_82571 ||
8844cb541aeSSepherosa Ziehau 	     sc->hw.mac.type == e1000_82572 ||
8854cb541aeSSepherosa Ziehau 	     sc->hw.mac.type == e1000_82573 ||
8864cb541aeSSepherosa Ziehau 	     sc->hw.mac.type == e1000_82574))
8874cb541aeSSepherosa Ziehau 		intr_func = emx_intr_mask;
8884cb541aeSSepherosa Ziehau 
8894cb541aeSSepherosa Ziehau 	error = bus_setup_intr(dev, sc->intr_res, INTR_MPSAFE, intr_func, sc,
8906d435846SSepherosa Ziehau 			       &sc->intr_tag, &sc->main_serialize);
8915330213cSSepherosa Ziehau 	if (error) {
8925330213cSSepherosa Ziehau 		device_printf(dev, "Failed to register interrupt handler");
8935330213cSSepherosa Ziehau 		ether_ifdetach(&sc->arpcom.ac_if);
8945330213cSSepherosa Ziehau 		goto fail;
8955330213cSSepherosa Ziehau 	}
8965330213cSSepherosa Ziehau 	return (0);
8975330213cSSepherosa Ziehau fail:
8985330213cSSepherosa Ziehau 	emx_detach(dev);
8995330213cSSepherosa Ziehau 	return (error);
9005330213cSSepherosa Ziehau }
9015330213cSSepherosa Ziehau 
9025330213cSSepherosa Ziehau static int
9035330213cSSepherosa Ziehau emx_detach(device_t dev)
9045330213cSSepherosa Ziehau {
9055330213cSSepherosa Ziehau 	struct emx_softc *sc = device_get_softc(dev);
9065330213cSSepherosa Ziehau 
9075330213cSSepherosa Ziehau 	if (device_is_attached(dev)) {
9085330213cSSepherosa Ziehau 		struct ifnet *ifp = &sc->arpcom.ac_if;
9095330213cSSepherosa Ziehau 
9106d435846SSepherosa Ziehau 		ifnet_serialize_all(ifp);
9115330213cSSepherosa Ziehau 
9125330213cSSepherosa Ziehau 		emx_stop(sc);
9135330213cSSepherosa Ziehau 
9145330213cSSepherosa Ziehau 		e1000_phy_hw_reset(&sc->hw);
9155330213cSSepherosa Ziehau 
9165330213cSSepherosa Ziehau 		emx_rel_mgmt(sc);
9175330213cSSepherosa Ziehau 		emx_rel_hw_control(sc);
9185330213cSSepherosa Ziehau 
9195330213cSSepherosa Ziehau 		if (sc->wol) {
9205330213cSSepherosa Ziehau 			E1000_WRITE_REG(&sc->hw, E1000_WUC, E1000_WUC_PME_EN);
9215330213cSSepherosa Ziehau 			E1000_WRITE_REG(&sc->hw, E1000_WUFC, sc->wol);
9225330213cSSepherosa Ziehau 			emx_enable_wol(dev);
9235330213cSSepherosa Ziehau 		}
9245330213cSSepherosa Ziehau 
9255330213cSSepherosa Ziehau 		bus_teardown_intr(dev, sc->intr_res, sc->intr_tag);
9265330213cSSepherosa Ziehau 
9276d435846SSepherosa Ziehau 		ifnet_deserialize_all(ifp);
9285330213cSSepherosa Ziehau 
9295330213cSSepherosa Ziehau 		ether_ifdetach(ifp);
930a19a8754SSepherosa Ziehau 	} else if (sc->memory != NULL) {
9312d0e5700SSepherosa Ziehau 		emx_rel_hw_control(sc);
9325330213cSSepherosa Ziehau 	}
933d2811227SSepherosa Ziehau 
934d2811227SSepherosa Ziehau 	ifmedia_removeall(&sc->media);
9355330213cSSepherosa Ziehau 	bus_generic_detach(dev);
9365330213cSSepherosa Ziehau 
9375330213cSSepherosa Ziehau 	if (sc->intr_res != NULL) {
9385330213cSSepherosa Ziehau 		bus_release_resource(dev, SYS_RES_IRQ, sc->intr_rid,
9395330213cSSepherosa Ziehau 				     sc->intr_res);
9405330213cSSepherosa Ziehau 	}
9415330213cSSepherosa Ziehau 
9427fb43956SSepherosa Ziehau 	if (sc->intr_type == PCI_INTR_TYPE_MSI)
943704b6287SSepherosa Ziehau 		pci_release_msi(dev);
944704b6287SSepherosa Ziehau 
9455330213cSSepherosa Ziehau 	if (sc->memory != NULL) {
9465330213cSSepherosa Ziehau 		bus_release_resource(dev, SYS_RES_MEMORY, sc->memory_rid,
9475330213cSSepherosa Ziehau 				     sc->memory);
9485330213cSSepherosa Ziehau 	}
9495330213cSSepherosa Ziehau 
950a5807b81SSepherosa Ziehau 	if (sc->flash != NULL) {
951a5807b81SSepherosa Ziehau 		bus_release_resource(dev, SYS_RES_MEMORY, sc->flash_rid,
952a5807b81SSepherosa Ziehau 		    sc->flash);
953a5807b81SSepherosa Ziehau 	}
954a5807b81SSepherosa Ziehau 
955071699f8SSepherosa Ziehau 	emx_dma_free(sc);
9565330213cSSepherosa Ziehau 
957a19a8754SSepherosa Ziehau 	if (sc->mta != NULL)
958a19a8754SSepherosa Ziehau 		kfree(sc->mta, M_DEVBUF);
959a19a8754SSepherosa Ziehau 
9605330213cSSepherosa Ziehau 	return (0);
9615330213cSSepherosa Ziehau }
9625330213cSSepherosa Ziehau 
9635330213cSSepherosa Ziehau static int
9645330213cSSepherosa Ziehau emx_shutdown(device_t dev)
9655330213cSSepherosa Ziehau {
9665330213cSSepherosa Ziehau 	return emx_suspend(dev);
9675330213cSSepherosa Ziehau }
9685330213cSSepherosa Ziehau 
9695330213cSSepherosa Ziehau static int
9705330213cSSepherosa Ziehau emx_suspend(device_t dev)
9715330213cSSepherosa Ziehau {
9725330213cSSepherosa Ziehau 	struct emx_softc *sc = device_get_softc(dev);
9735330213cSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
9745330213cSSepherosa Ziehau 
9756d435846SSepherosa Ziehau 	ifnet_serialize_all(ifp);
9765330213cSSepherosa Ziehau 
9775330213cSSepherosa Ziehau 	emx_stop(sc);
9785330213cSSepherosa Ziehau 
9795330213cSSepherosa Ziehau 	emx_rel_mgmt(sc);
9805330213cSSepherosa Ziehau 	emx_rel_hw_control(sc);
9815330213cSSepherosa Ziehau 
9825330213cSSepherosa Ziehau 	if (sc->wol) {
9835330213cSSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_WUC, E1000_WUC_PME_EN);
9845330213cSSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_WUFC, sc->wol);
9855330213cSSepherosa Ziehau 		emx_enable_wol(dev);
9865330213cSSepherosa Ziehau 	}
9875330213cSSepherosa Ziehau 
9886d435846SSepherosa Ziehau 	ifnet_deserialize_all(ifp);
9895330213cSSepherosa Ziehau 
9905330213cSSepherosa Ziehau 	return bus_generic_suspend(dev);
9915330213cSSepherosa Ziehau }
9925330213cSSepherosa Ziehau 
9935330213cSSepherosa Ziehau static int
9945330213cSSepherosa Ziehau emx_resume(device_t dev)
9955330213cSSepherosa Ziehau {
9965330213cSSepherosa Ziehau 	struct emx_softc *sc = device_get_softc(dev);
9975330213cSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
998d84018e9SSepherosa Ziehau 	int i;
9995330213cSSepherosa Ziehau 
10006d435846SSepherosa Ziehau 	ifnet_serialize_all(ifp);
10015330213cSSepherosa Ziehau 
10025330213cSSepherosa Ziehau 	emx_init(sc);
10035330213cSSepherosa Ziehau 	emx_get_mgmt(sc);
1004d84018e9SSepherosa Ziehau 	for (i = 0; i < sc->tx_ring_inuse; ++i)
1005d84018e9SSepherosa Ziehau 		ifsq_devstart_sched(sc->tx_data[i].ifsq);
10065330213cSSepherosa Ziehau 
10076d435846SSepherosa Ziehau 	ifnet_deserialize_all(ifp);
10085330213cSSepherosa Ziehau 
10095330213cSSepherosa Ziehau 	return bus_generic_resume(dev);
10105330213cSSepherosa Ziehau }
10115330213cSSepherosa Ziehau 
10125330213cSSepherosa Ziehau static void
1013f0a26983SSepherosa Ziehau emx_start(struct ifnet *ifp, struct ifaltq_subque *ifsq)
10145330213cSSepherosa Ziehau {
10155330213cSSepherosa Ziehau 	struct emx_softc *sc = ifp->if_softc;
1016d84018e9SSepherosa Ziehau 	struct emx_txdata *tdata = ifsq_get_priv(ifsq);
10175330213cSSepherosa Ziehau 	struct mbuf *m_head;
10187f32a9b0SSepherosa Ziehau 	int idx = -1, nsegs = 0;
10195330213cSSepherosa Ziehau 
1020d84018e9SSepherosa Ziehau 	KKASSERT(tdata->ifsq == ifsq);
1021d84018e9SSepherosa Ziehau 	ASSERT_SERIALIZED(&tdata->tx_serialize);
10225330213cSSepherosa Ziehau 
1023d84018e9SSepherosa Ziehau 	if ((ifp->if_flags & IFF_RUNNING) == 0 || ifsq_is_oactive(ifsq))
10245330213cSSepherosa Ziehau 		return;
10255330213cSSepherosa Ziehau 
1026d84018e9SSepherosa Ziehau 	if (!sc->link_active || (tdata->tx_flags & EMX_TXFLAG_ENABLED) == 0) {
1027d84018e9SSepherosa Ziehau 		ifsq_purge(ifsq);
10285330213cSSepherosa Ziehau 		return;
10295330213cSSepherosa Ziehau 	}
10305330213cSSepherosa Ziehau 
1031d84018e9SSepherosa Ziehau 	while (!ifsq_is_empty(ifsq)) {
10325330213cSSepherosa Ziehau 		/* Now do we at least have a minimal? */
1033ec1c60bbSSepherosa Ziehau 		if (EMX_IS_OACTIVE(tdata)) {
1034ec1c60bbSSepherosa Ziehau 			emx_tx_collect(tdata);
1035ec1c60bbSSepherosa Ziehau 			if (EMX_IS_OACTIVE(tdata)) {
1036d84018e9SSepherosa Ziehau 				ifsq_set_oactive(ifsq);
10375330213cSSepherosa Ziehau 				break;
10385330213cSSepherosa Ziehau 			}
10395330213cSSepherosa Ziehau 		}
10405330213cSSepherosa Ziehau 
10415330213cSSepherosa Ziehau 		logif(pkt_txqueue);
1042ac9843a1SSepherosa Ziehau 		m_head = ifsq_dequeue(ifsq);
10435330213cSSepherosa Ziehau 		if (m_head == NULL)
10445330213cSSepherosa Ziehau 			break;
10455330213cSSepherosa Ziehau 
10467f32a9b0SSepherosa Ziehau 		if (emx_encap(tdata, &m_head, &nsegs, &idx)) {
1047d40991efSSepherosa Ziehau 			IFNET_STAT_INC(ifp, oerrors, 1);
1048ec1c60bbSSepherosa Ziehau 			emx_tx_collect(tdata);
10495330213cSSepherosa Ziehau 			continue;
10505330213cSSepherosa Ziehau 		}
10515330213cSSepherosa Ziehau 
1052608dda76SSepherosa Ziehau 		/*
1053608dda76SSepherosa Ziehau 		 * TX interrupt are aggressively aggregated, so increasing
1054608dda76SSepherosa Ziehau 		 * opackets at TX interrupt time will make the opackets
1055608dda76SSepherosa Ziehau 		 * statistics vastly inaccurate; we do the opackets increment
1056608dda76SSepherosa Ziehau 		 * now.
1057608dda76SSepherosa Ziehau 		 */
1058608dda76SSepherosa Ziehau 		IFNET_STAT_INC(ifp, opackets, 1);
1059608dda76SSepherosa Ziehau 
10607f32a9b0SSepherosa Ziehau 		if (nsegs >= tdata->tx_wreg_nsegs) {
1061d84018e9SSepherosa Ziehau 			E1000_WRITE_REG(&sc->hw, E1000_TDT(tdata->idx), idx);
10627f32a9b0SSepherosa Ziehau 			nsegs = 0;
10637f32a9b0SSepherosa Ziehau 			idx = -1;
10647f32a9b0SSepherosa Ziehau 		}
10657f32a9b0SSepherosa Ziehau 
10665330213cSSepherosa Ziehau 		/* Send a copy of the frame to the BPF listener */
10675330213cSSepherosa Ziehau 		ETHER_BPF_MTAP(ifp, m_head);
10685330213cSSepherosa Ziehau 
10695330213cSSepherosa Ziehau 		/* Set timeout in case hardware has problems transmitting. */
1070d84018e9SSepherosa Ziehau 		tdata->tx_watchdog.wd_timer = EMX_TX_TIMEOUT;
10715330213cSSepherosa Ziehau 	}
10727f32a9b0SSepherosa Ziehau 	if (idx >= 0)
1073d84018e9SSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_TDT(tdata->idx), idx);
10745330213cSSepherosa Ziehau }
10755330213cSSepherosa Ziehau 
10765330213cSSepherosa Ziehau static int
10775330213cSSepherosa Ziehau emx_ioctl(struct ifnet *ifp, u_long command, caddr_t data, struct ucred *cr)
10785330213cSSepherosa Ziehau {
10795330213cSSepherosa Ziehau 	struct emx_softc *sc = ifp->if_softc;
10805330213cSSepherosa Ziehau 	struct ifreq *ifr = (struct ifreq *)data;
10815330213cSSepherosa Ziehau 	uint16_t eeprom_data = 0;
10825330213cSSepherosa Ziehau 	int max_frame_size, mask, reinit;
10835330213cSSepherosa Ziehau 	int error = 0;
10845330213cSSepherosa Ziehau 
10852c9effcfSSepherosa Ziehau 	ASSERT_IFNET_SERIALIZED_ALL(ifp);
10865330213cSSepherosa Ziehau 
10875330213cSSepherosa Ziehau 	switch (command) {
10885330213cSSepherosa Ziehau 	case SIOCSIFMTU:
10895330213cSSepherosa Ziehau 		switch (sc->hw.mac.type) {
10905330213cSSepherosa Ziehau 		case e1000_82573:
10915330213cSSepherosa Ziehau 			/*
10925330213cSSepherosa Ziehau 			 * 82573 only supports jumbo frames
10935330213cSSepherosa Ziehau 			 * if ASPM is disabled.
10945330213cSSepherosa Ziehau 			 */
10955330213cSSepherosa Ziehau 			e1000_read_nvm(&sc->hw, NVM_INIT_3GIO_3, 1,
10965330213cSSepherosa Ziehau 				       &eeprom_data);
10975330213cSSepherosa Ziehau 			if (eeprom_data & NVM_WORD1A_ASPM_MASK) {
10985330213cSSepherosa Ziehau 				max_frame_size = ETHER_MAX_LEN;
10995330213cSSepherosa Ziehau 				break;
11005330213cSSepherosa Ziehau 			}
11015330213cSSepherosa Ziehau 			/* FALL THROUGH */
11025330213cSSepherosa Ziehau 
11035330213cSSepherosa Ziehau 		/* Limit Jumbo Frame size */
11045330213cSSepherosa Ziehau 		case e1000_82571:
11055330213cSSepherosa Ziehau 		case e1000_82572:
11065330213cSSepherosa Ziehau 		case e1000_82574:
1107a5807b81SSepherosa Ziehau 		case e1000_pch_lpt:
11085330213cSSepherosa Ziehau 		case e1000_80003es2lan:
11095330213cSSepherosa Ziehau 			max_frame_size = 9234;
11105330213cSSepherosa Ziehau 			break;
11115330213cSSepherosa Ziehau 
11125330213cSSepherosa Ziehau 		default:
11135330213cSSepherosa Ziehau 			max_frame_size = MAX_JUMBO_FRAME_SIZE;
11145330213cSSepherosa Ziehau 			break;
11155330213cSSepherosa Ziehau 		}
11165330213cSSepherosa Ziehau 		if (ifr->ifr_mtu > max_frame_size - ETHER_HDR_LEN -
11175330213cSSepherosa Ziehau 		    ETHER_CRC_LEN) {
11185330213cSSepherosa Ziehau 			error = EINVAL;
11195330213cSSepherosa Ziehau 			break;
11205330213cSSepherosa Ziehau 		}
11215330213cSSepherosa Ziehau 
11225330213cSSepherosa Ziehau 		ifp->if_mtu = ifr->ifr_mtu;
1123a5807b81SSepherosa Ziehau 		sc->hw.mac.max_frame_size = ifp->if_mtu + ETHER_HDR_LEN +
11245330213cSSepherosa Ziehau 		    ETHER_CRC_LEN;
11255330213cSSepherosa Ziehau 
11265330213cSSepherosa Ziehau 		if (ifp->if_flags & IFF_RUNNING)
11275330213cSSepherosa Ziehau 			emx_init(sc);
11285330213cSSepherosa Ziehau 		break;
11295330213cSSepherosa Ziehau 
11305330213cSSepherosa Ziehau 	case SIOCSIFFLAGS:
11315330213cSSepherosa Ziehau 		if (ifp->if_flags & IFF_UP) {
11325330213cSSepherosa Ziehau 			if ((ifp->if_flags & IFF_RUNNING)) {
11335330213cSSepherosa Ziehau 				if ((ifp->if_flags ^ sc->if_flags) &
11345330213cSSepherosa Ziehau 				    (IFF_PROMISC | IFF_ALLMULTI)) {
11355330213cSSepherosa Ziehau 					emx_disable_promisc(sc);
11365330213cSSepherosa Ziehau 					emx_set_promisc(sc);
11375330213cSSepherosa Ziehau 				}
11385330213cSSepherosa Ziehau 			} else {
11395330213cSSepherosa Ziehau 				emx_init(sc);
11405330213cSSepherosa Ziehau 			}
11415330213cSSepherosa Ziehau 		} else if (ifp->if_flags & IFF_RUNNING) {
11425330213cSSepherosa Ziehau 			emx_stop(sc);
11435330213cSSepherosa Ziehau 		}
11445330213cSSepherosa Ziehau 		sc->if_flags = ifp->if_flags;
11455330213cSSepherosa Ziehau 		break;
11465330213cSSepherosa Ziehau 
11475330213cSSepherosa Ziehau 	case SIOCADDMULTI:
11485330213cSSepherosa Ziehau 	case SIOCDELMULTI:
11495330213cSSepherosa Ziehau 		if (ifp->if_flags & IFF_RUNNING) {
11505330213cSSepherosa Ziehau 			emx_disable_intr(sc);
11515330213cSSepherosa Ziehau 			emx_set_multi(sc);
1152b3a7093fSSepherosa Ziehau #ifdef IFPOLL_ENABLE
1153b3a7093fSSepherosa Ziehau 			if (!(ifp->if_flags & IFF_NPOLLING))
11545330213cSSepherosa Ziehau #endif
11555330213cSSepherosa Ziehau 				emx_enable_intr(sc);
11565330213cSSepherosa Ziehau 		}
11575330213cSSepherosa Ziehau 		break;
11585330213cSSepherosa Ziehau 
11595330213cSSepherosa Ziehau 	case SIOCSIFMEDIA:
11605330213cSSepherosa Ziehau 		/* Check SOL/IDER usage */
11615330213cSSepherosa Ziehau 		if (e1000_check_reset_block(&sc->hw)) {
11625330213cSSepherosa Ziehau 			device_printf(sc->dev, "Media change is"
11635330213cSSepherosa Ziehau 			    " blocked due to SOL/IDER session.\n");
11645330213cSSepherosa Ziehau 			break;
11655330213cSSepherosa Ziehau 		}
11665330213cSSepherosa Ziehau 		/* FALL THROUGH */
11675330213cSSepherosa Ziehau 
11685330213cSSepherosa Ziehau 	case SIOCGIFMEDIA:
11695330213cSSepherosa Ziehau 		error = ifmedia_ioctl(ifp, ifr, &sc->media, command);
11705330213cSSepherosa Ziehau 		break;
11715330213cSSepherosa Ziehau 
11725330213cSSepherosa Ziehau 	case SIOCSIFCAP:
11735330213cSSepherosa Ziehau 		reinit = 0;
11745330213cSSepherosa Ziehau 		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
11753eb0ea09SSepherosa Ziehau 		if (mask & IFCAP_RXCSUM) {
11763eb0ea09SSepherosa Ziehau 			ifp->if_capenable ^= IFCAP_RXCSUM;
11775330213cSSepherosa Ziehau 			reinit = 1;
11785330213cSSepherosa Ziehau 		}
11795330213cSSepherosa Ziehau 		if (mask & IFCAP_VLAN_HWTAGGING) {
11805330213cSSepherosa Ziehau 			ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING;
11815330213cSSepherosa Ziehau 			reinit = 1;
11825330213cSSepherosa Ziehau 		}
11833eb0ea09SSepherosa Ziehau 		if (mask & IFCAP_TXCSUM) {
11843eb0ea09SSepherosa Ziehau 			ifp->if_capenable ^= IFCAP_TXCSUM;
11853eb0ea09SSepherosa Ziehau 			if (ifp->if_capenable & IFCAP_TXCSUM)
11863eb0ea09SSepherosa Ziehau 				ifp->if_hwassist |= EMX_CSUM_FEATURES;
11873eb0ea09SSepherosa Ziehau 			else
11883eb0ea09SSepherosa Ziehau 				ifp->if_hwassist &= ~EMX_CSUM_FEATURES;
11893eb0ea09SSepherosa Ziehau 		}
11903eb0ea09SSepherosa Ziehau 		if (mask & IFCAP_TSO) {
11913eb0ea09SSepherosa Ziehau 			ifp->if_capenable ^= IFCAP_TSO;
11923eb0ea09SSepherosa Ziehau 			if (ifp->if_capenable & IFCAP_TSO)
11933eb0ea09SSepherosa Ziehau 				ifp->if_hwassist |= CSUM_TSO;
11943eb0ea09SSepherosa Ziehau 			else
11953eb0ea09SSepherosa Ziehau 				ifp->if_hwassist &= ~CSUM_TSO;
11963eb0ea09SSepherosa Ziehau 		}
119713890b61SSepherosa Ziehau 		if (mask & IFCAP_RSS)
11988434a83bSSepherosa Ziehau 			ifp->if_capenable ^= IFCAP_RSS;
11995330213cSSepherosa Ziehau 		if (reinit && (ifp->if_flags & IFF_RUNNING))
12005330213cSSepherosa Ziehau 			emx_init(sc);
12015330213cSSepherosa Ziehau 		break;
12025330213cSSepherosa Ziehau 
12035330213cSSepherosa Ziehau 	default:
12045330213cSSepherosa Ziehau 		error = ether_ioctl(ifp, command, data);
12055330213cSSepherosa Ziehau 		break;
12065330213cSSepherosa Ziehau 	}
12075330213cSSepherosa Ziehau 	return (error);
12085330213cSSepherosa Ziehau }
12095330213cSSepherosa Ziehau 
12105330213cSSepherosa Ziehau static void
1211d84018e9SSepherosa Ziehau emx_watchdog(struct ifaltq_subque *ifsq)
12125330213cSSepherosa Ziehau {
1213d84018e9SSepherosa Ziehau 	struct emx_txdata *tdata = ifsq_get_priv(ifsq);
1214d84018e9SSepherosa Ziehau 	struct ifnet *ifp = ifsq_get_ifp(ifsq);
12155330213cSSepherosa Ziehau 	struct emx_softc *sc = ifp->if_softc;
1216d84018e9SSepherosa Ziehau 	int i;
12175330213cSSepherosa Ziehau 
12182c9effcfSSepherosa Ziehau 	ASSERT_IFNET_SERIALIZED_ALL(ifp);
12195330213cSSepherosa Ziehau 
12205330213cSSepherosa Ziehau 	/*
12215330213cSSepherosa Ziehau 	 * The timer is set to 5 every time start queues a packet.
12225330213cSSepherosa Ziehau 	 * Then txeof keeps resetting it as long as it cleans at
12235330213cSSepherosa Ziehau 	 * least one descriptor.
12245330213cSSepherosa Ziehau 	 * Finally, anytime all descriptors are clean the timer is
12255330213cSSepherosa Ziehau 	 * set to 0.
12265330213cSSepherosa Ziehau 	 */
12275330213cSSepherosa Ziehau 
1228d84018e9SSepherosa Ziehau 	if (E1000_READ_REG(&sc->hw, E1000_TDT(tdata->idx)) ==
1229d84018e9SSepherosa Ziehau 	    E1000_READ_REG(&sc->hw, E1000_TDH(tdata->idx))) {
12305330213cSSepherosa Ziehau 		/*
12315330213cSSepherosa Ziehau 		 * If we reach here, all TX jobs are completed and
12325330213cSSepherosa Ziehau 		 * the TX engine should have been idled for some time.
1233d84018e9SSepherosa Ziehau 		 * We don't need to call ifsq_devstart_sched() here.
12345330213cSSepherosa Ziehau 		 */
1235d84018e9SSepherosa Ziehau 		ifsq_clr_oactive(ifsq);
1236d84018e9SSepherosa Ziehau 		tdata->tx_watchdog.wd_timer = 0;
12375330213cSSepherosa Ziehau 		return;
12385330213cSSepherosa Ziehau 	}
12395330213cSSepherosa Ziehau 
12405330213cSSepherosa Ziehau 	/*
12415330213cSSepherosa Ziehau 	 * If we are in this routine because of pause frames, then
12425330213cSSepherosa Ziehau 	 * don't reset the hardware.
12435330213cSSepherosa Ziehau 	 */
12445330213cSSepherosa Ziehau 	if (E1000_READ_REG(&sc->hw, E1000_STATUS) & E1000_STATUS_TXOFF) {
1245d84018e9SSepherosa Ziehau 		tdata->tx_watchdog.wd_timer = EMX_TX_TIMEOUT;
12465330213cSSepherosa Ziehau 		return;
12475330213cSSepherosa Ziehau 	}
12485330213cSSepherosa Ziehau 
1249d84018e9SSepherosa Ziehau 	if_printf(ifp, "TX %d watchdog timeout -- resetting\n", tdata->idx);
12505330213cSSepherosa Ziehau 
1251d40991efSSepherosa Ziehau 	IFNET_STAT_INC(ifp, oerrors, 1);
12525330213cSSepherosa Ziehau 
12535330213cSSepherosa Ziehau 	emx_init(sc);
1254d84018e9SSepherosa Ziehau 	for (i = 0; i < sc->tx_ring_inuse; ++i)
1255d84018e9SSepherosa Ziehau 		ifsq_devstart_sched(sc->tx_data[i].ifsq);
12565330213cSSepherosa Ziehau }
12575330213cSSepherosa Ziehau 
12585330213cSSepherosa Ziehau static void
12595330213cSSepherosa Ziehau emx_init(void *xsc)
12605330213cSSepherosa Ziehau {
12615330213cSSepherosa Ziehau 	struct emx_softc *sc = xsc;
12625330213cSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
12635330213cSSepherosa Ziehau 	device_t dev = sc->dev;
1264d84018e9SSepherosa Ziehau 	boolean_t polling;
12653f939c23SSepherosa Ziehau 	int i;
12665330213cSSepherosa Ziehau 
12672c9effcfSSepherosa Ziehau 	ASSERT_IFNET_SERIALIZED_ALL(ifp);
12685330213cSSepherosa Ziehau 
12695330213cSSepherosa Ziehau 	emx_stop(sc);
12705330213cSSepherosa Ziehau 
12715330213cSSepherosa Ziehau 	/* Get the latest mac address, User can use a LAA */
12725330213cSSepherosa Ziehau         bcopy(IF_LLADDR(ifp), sc->hw.mac.addr, ETHER_ADDR_LEN);
12735330213cSSepherosa Ziehau 
12745330213cSSepherosa Ziehau 	/* Put the address into the Receive Address Array */
12755330213cSSepherosa Ziehau 	e1000_rar_set(&sc->hw, sc->hw.mac.addr, 0);
12765330213cSSepherosa Ziehau 
12775330213cSSepherosa Ziehau 	/*
12785330213cSSepherosa Ziehau 	 * With the 82571 sc, RAR[0] may be overwritten
12795330213cSSepherosa Ziehau 	 * when the other port is reset, we make a duplicate
12805330213cSSepherosa Ziehau 	 * in RAR[14] for that eventuality, this assures
12815330213cSSepherosa Ziehau 	 * the interface continues to function.
12825330213cSSepherosa Ziehau 	 */
12835330213cSSepherosa Ziehau 	if (sc->hw.mac.type == e1000_82571) {
12845330213cSSepherosa Ziehau 		e1000_set_laa_state_82571(&sc->hw, TRUE);
12855330213cSSepherosa Ziehau 		e1000_rar_set(&sc->hw, sc->hw.mac.addr,
12865330213cSSepherosa Ziehau 		    E1000_RAR_ENTRIES - 1);
12875330213cSSepherosa Ziehau 	}
12885330213cSSepherosa Ziehau 
12895330213cSSepherosa Ziehau 	/* Initialize the hardware */
12902d0e5700SSepherosa Ziehau 	if (emx_reset(sc)) {
12912d0e5700SSepherosa Ziehau 		device_printf(dev, "Unable to reset the hardware\n");
12925330213cSSepherosa Ziehau 		/* XXX emx_stop()? */
12935330213cSSepherosa Ziehau 		return;
12945330213cSSepherosa Ziehau 	}
12955330213cSSepherosa Ziehau 	emx_update_link_status(sc);
12965330213cSSepherosa Ziehau 
12975330213cSSepherosa Ziehau 	/* Setup VLAN support, basic and offload if available */
12985330213cSSepherosa Ziehau 	E1000_WRITE_REG(&sc->hw, E1000_VET, ETHERTYPE_VLAN);
12995330213cSSepherosa Ziehau 
13005330213cSSepherosa Ziehau 	if (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) {
13015330213cSSepherosa Ziehau 		uint32_t ctrl;
13025330213cSSepherosa Ziehau 
13035330213cSSepherosa Ziehau 		ctrl = E1000_READ_REG(&sc->hw, E1000_CTRL);
13045330213cSSepherosa Ziehau 		ctrl |= E1000_CTRL_VME;
13055330213cSSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_CTRL, ctrl);
13065330213cSSepherosa Ziehau 	}
13075330213cSSepherosa Ziehau 
13085330213cSSepherosa Ziehau 	/* Configure for OS presence */
13095330213cSSepherosa Ziehau 	emx_get_mgmt(sc);
13105330213cSSepherosa Ziehau 
1311d84018e9SSepherosa Ziehau 	polling = FALSE;
1312d84018e9SSepherosa Ziehau #ifdef IFPOLL_ENABLE
1313d84018e9SSepherosa Ziehau 	if (ifp->if_flags & IFF_NPOLLING)
1314d84018e9SSepherosa Ziehau 		polling = TRUE;
1315d84018e9SSepherosa Ziehau #endif
1316d84018e9SSepherosa Ziehau 	sc->tx_ring_inuse = emx_get_txring_inuse(sc, polling);
1317d84018e9SSepherosa Ziehau 	ifq_set_subq_mask(&ifp->if_snd, sc->tx_ring_inuse - 1);
1318d84018e9SSepherosa Ziehau 
13195330213cSSepherosa Ziehau 	/* Prepare transmit descriptors and buffers */
1320d84018e9SSepherosa Ziehau 	for (i = 0; i < sc->tx_ring_inuse; ++i)
1321d84018e9SSepherosa Ziehau 		emx_init_tx_ring(&sc->tx_data[i]);
13225330213cSSepherosa Ziehau 	emx_init_tx_unit(sc);
13235330213cSSepherosa Ziehau 
13245330213cSSepherosa Ziehau 	/* Setup Multicast table */
13255330213cSSepherosa Ziehau 	emx_set_multi(sc);
13265330213cSSepherosa Ziehau 
13275330213cSSepherosa Ziehau 	/* Prepare receive descriptors and buffers */
132813890b61SSepherosa Ziehau 	for (i = 0; i < sc->rx_ring_cnt; ++i) {
13299f831fa8SSepherosa Ziehau 		if (emx_init_rx_ring(&sc->rx_data[i])) {
13303f939c23SSepherosa Ziehau 			device_printf(dev,
13313f939c23SSepherosa Ziehau 			    "Could not setup receive structures\n");
13325330213cSSepherosa Ziehau 			emx_stop(sc);
13335330213cSSepherosa Ziehau 			return;
13345330213cSSepherosa Ziehau 		}
13353f939c23SSepherosa Ziehau 	}
13365330213cSSepherosa Ziehau 	emx_init_rx_unit(sc);
13375330213cSSepherosa Ziehau 
13385330213cSSepherosa Ziehau 	/* Don't lose promiscuous settings */
13395330213cSSepherosa Ziehau 	emx_set_promisc(sc);
13405330213cSSepherosa Ziehau 
13415330213cSSepherosa Ziehau 	ifp->if_flags |= IFF_RUNNING;
1342d84018e9SSepherosa Ziehau 	for (i = 0; i < sc->tx_ring_inuse; ++i) {
1343d84018e9SSepherosa Ziehau 		ifsq_clr_oactive(sc->tx_data[i].ifsq);
1344d84018e9SSepherosa Ziehau 		ifsq_watchdog_start(&sc->tx_data[i].tx_watchdog);
1345d84018e9SSepherosa Ziehau 	}
13465330213cSSepherosa Ziehau 
13475330213cSSepherosa Ziehau 	callout_reset(&sc->timer, hz, emx_timer, sc);
13485330213cSSepherosa Ziehau 	e1000_clear_hw_cntrs_base_generic(&sc->hw);
13495330213cSSepherosa Ziehau 
13505330213cSSepherosa Ziehau 	/* MSI/X configuration for 82574 */
13515330213cSSepherosa Ziehau 	if (sc->hw.mac.type == e1000_82574) {
13525330213cSSepherosa Ziehau 		int tmp;
13535330213cSSepherosa Ziehau 
13545330213cSSepherosa Ziehau 		tmp = E1000_READ_REG(&sc->hw, E1000_CTRL_EXT);
13555330213cSSepherosa Ziehau 		tmp |= E1000_CTRL_EXT_PBA_CLR;
13565330213cSSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_CTRL_EXT, tmp);
13575330213cSSepherosa Ziehau 		/*
13582d0e5700SSepherosa Ziehau 		 * XXX MSIX
13595330213cSSepherosa Ziehau 		 * Set the IVAR - interrupt vector routing.
13605330213cSSepherosa Ziehau 		 * Each nibble represents a vector, high bit
13615330213cSSepherosa Ziehau 		 * is enable, other 3 bits are the MSIX table
13625330213cSSepherosa Ziehau 		 * entry, we map RXQ0 to 0, TXQ0 to 1, and
13635330213cSSepherosa Ziehau 		 * Link (other) to 2, hence the magic number.
13645330213cSSepherosa Ziehau 		 */
13655330213cSSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_IVAR, 0x800A0908);
13665330213cSSepherosa Ziehau 	}
13675330213cSSepherosa Ziehau 
13685330213cSSepherosa Ziehau 	/*
13695330213cSSepherosa Ziehau 	 * Only enable interrupts if we are not polling, make sure
13705330213cSSepherosa Ziehau 	 * they are off otherwise.
13715330213cSSepherosa Ziehau 	 */
1372d84018e9SSepherosa Ziehau 	if (polling)
13735330213cSSepherosa Ziehau 		emx_disable_intr(sc);
13745330213cSSepherosa Ziehau 	else
13755330213cSSepherosa Ziehau 		emx_enable_intr(sc);
13765330213cSSepherosa Ziehau 
13772d0e5700SSepherosa Ziehau 	/* AMT based hardware can now take control from firmware */
1378de0836d4SSepherosa Ziehau 	if ((sc->flags & (EMX_FLAG_HAS_MGMT | EMX_FLAG_HAS_AMT)) ==
1379de0836d4SSepherosa Ziehau 	    (EMX_FLAG_HAS_MGMT | EMX_FLAG_HAS_AMT))
13802d0e5700SSepherosa Ziehau 		emx_get_hw_control(sc);
13815330213cSSepherosa Ziehau }
13825330213cSSepherosa Ziehau 
13835330213cSSepherosa Ziehau static void
13845330213cSSepherosa Ziehau emx_intr(void *xsc)
13855330213cSSepherosa Ziehau {
13864cb541aeSSepherosa Ziehau 	emx_intr_body(xsc, TRUE);
13874cb541aeSSepherosa Ziehau }
13884cb541aeSSepherosa Ziehau 
13894cb541aeSSepherosa Ziehau static void
13904cb541aeSSepherosa Ziehau emx_intr_body(struct emx_softc *sc, boolean_t chk_asserted)
13914cb541aeSSepherosa Ziehau {
13925330213cSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
13935330213cSSepherosa Ziehau 	uint32_t reg_icr;
13945330213cSSepherosa Ziehau 
13955330213cSSepherosa Ziehau 	logif(intr_beg);
13966d435846SSepherosa Ziehau 	ASSERT_SERIALIZED(&sc->main_serialize);
13975330213cSSepherosa Ziehau 
13985330213cSSepherosa Ziehau 	reg_icr = E1000_READ_REG(&sc->hw, E1000_ICR);
13995330213cSSepherosa Ziehau 
14004cb541aeSSepherosa Ziehau 	if (chk_asserted && (reg_icr & E1000_ICR_INT_ASSERTED) == 0) {
14015330213cSSepherosa Ziehau 		logif(intr_end);
14025330213cSSepherosa Ziehau 		return;
14035330213cSSepherosa Ziehau 	}
14045330213cSSepherosa Ziehau 
14055330213cSSepherosa Ziehau 	/*
14065330213cSSepherosa Ziehau 	 * XXX: some laptops trigger several spurious interrupts
1407df50f778SSepherosa Ziehau 	 * on emx(4) when in the resume cycle. The ICR register
14085330213cSSepherosa Ziehau 	 * reports all-ones value in this case. Processing such
14095330213cSSepherosa Ziehau 	 * interrupts would lead to a freeze. I don't know why.
14105330213cSSepherosa Ziehau 	 */
14115330213cSSepherosa Ziehau 	if (reg_icr == 0xffffffff) {
14125330213cSSepherosa Ziehau 		logif(intr_end);
14135330213cSSepherosa Ziehau 		return;
14145330213cSSepherosa Ziehau 	}
14155330213cSSepherosa Ziehau 
14165330213cSSepherosa Ziehau 	if (ifp->if_flags & IFF_RUNNING) {
14175330213cSSepherosa Ziehau 		if (reg_icr &
14183f939c23SSepherosa Ziehau 		    (E1000_ICR_RXT0 | E1000_ICR_RXDMT0 | E1000_ICR_RXO)) {
14193f939c23SSepherosa Ziehau 			int i;
14203f939c23SSepherosa Ziehau 
142113890b61SSepherosa Ziehau 			for (i = 0; i < sc->rx_ring_cnt; ++i) {
14226d435846SSepherosa Ziehau 				lwkt_serialize_enter(
14236d435846SSepherosa Ziehau 				&sc->rx_data[i].rx_serialize);
14249f831fa8SSepherosa Ziehau 				emx_rxeof(&sc->rx_data[i], -1);
14256d435846SSepherosa Ziehau 				lwkt_serialize_exit(
14266d435846SSepherosa Ziehau 				&sc->rx_data[i].rx_serialize);
14276d435846SSepherosa Ziehau 			}
14283f939c23SSepherosa Ziehau 		}
14296446af7bSSepherosa Ziehau 		if (reg_icr & E1000_ICR_TXDW) {
1430d84018e9SSepherosa Ziehau 			struct emx_txdata *tdata = &sc->tx_data[0];
1431d84018e9SSepherosa Ziehau 
1432d84018e9SSepherosa Ziehau 			lwkt_serialize_enter(&tdata->tx_serialize);
1433d84018e9SSepherosa Ziehau 			emx_txeof(tdata);
1434d84018e9SSepherosa Ziehau 			if (!ifsq_is_empty(tdata->ifsq))
1435d84018e9SSepherosa Ziehau 				ifsq_devstart(tdata->ifsq);
1436d84018e9SSepherosa Ziehau 			lwkt_serialize_exit(&tdata->tx_serialize);
14375330213cSSepherosa Ziehau 		}
14385330213cSSepherosa Ziehau 	}
14395330213cSSepherosa Ziehau 
14405330213cSSepherosa Ziehau 	/* Link status change */
14415330213cSSepherosa Ziehau 	if (reg_icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) {
1442bca7c435SSepherosa Ziehau 		emx_serialize_skipmain(sc);
14436d435846SSepherosa Ziehau 
14445330213cSSepherosa Ziehau 		callout_stop(&sc->timer);
14455330213cSSepherosa Ziehau 		sc->hw.mac.get_link_status = 1;
14465330213cSSepherosa Ziehau 		emx_update_link_status(sc);
14475330213cSSepherosa Ziehau 
14485330213cSSepherosa Ziehau 		/* Deal with TX cruft when link lost */
14495330213cSSepherosa Ziehau 		emx_tx_purge(sc);
14505330213cSSepherosa Ziehau 
14515330213cSSepherosa Ziehau 		callout_reset(&sc->timer, hz, emx_timer, sc);
14526d435846SSepherosa Ziehau 
1453bca7c435SSepherosa Ziehau 		emx_deserialize_skipmain(sc);
14545330213cSSepherosa Ziehau 	}
14555330213cSSepherosa Ziehau 
14565330213cSSepherosa Ziehau 	if (reg_icr & E1000_ICR_RXO)
14575330213cSSepherosa Ziehau 		sc->rx_overruns++;
14585330213cSSepherosa Ziehau 
14595330213cSSepherosa Ziehau 	logif(intr_end);
14605330213cSSepherosa Ziehau }
14615330213cSSepherosa Ziehau 
14625330213cSSepherosa Ziehau static void
14634cb541aeSSepherosa Ziehau emx_intr_mask(void *xsc)
14644cb541aeSSepherosa Ziehau {
14654cb541aeSSepherosa Ziehau 	struct emx_softc *sc = xsc;
14664cb541aeSSepherosa Ziehau 
14674cb541aeSSepherosa Ziehau 	E1000_WRITE_REG(&sc->hw, E1000_IMC, 0xffffffff);
14684cb541aeSSepherosa Ziehau 	/*
14694cb541aeSSepherosa Ziehau 	 * NOTE:
14704cb541aeSSepherosa Ziehau 	 * ICR.INT_ASSERTED bit will never be set if IMS is 0,
14714cb541aeSSepherosa Ziehau 	 * so don't check it.
14724cb541aeSSepherosa Ziehau 	 */
14734cb541aeSSepherosa Ziehau 	emx_intr_body(sc, FALSE);
14744cb541aeSSepherosa Ziehau 	E1000_WRITE_REG(&sc->hw, E1000_IMS, IMS_ENABLE_MASK);
14754cb541aeSSepherosa Ziehau }
14764cb541aeSSepherosa Ziehau 
14774cb541aeSSepherosa Ziehau static void
14785330213cSSepherosa Ziehau emx_media_status(struct ifnet *ifp, struct ifmediareq *ifmr)
14795330213cSSepherosa Ziehau {
14805330213cSSepherosa Ziehau 	struct emx_softc *sc = ifp->if_softc;
14815330213cSSepherosa Ziehau 
14822c9effcfSSepherosa Ziehau 	ASSERT_IFNET_SERIALIZED_ALL(ifp);
14835330213cSSepherosa Ziehau 
14845330213cSSepherosa Ziehau 	emx_update_link_status(sc);
14855330213cSSepherosa Ziehau 
14865330213cSSepherosa Ziehau 	ifmr->ifm_status = IFM_AVALID;
14875330213cSSepherosa Ziehau 	ifmr->ifm_active = IFM_ETHER;
14885330213cSSepherosa Ziehau 
14895330213cSSepherosa Ziehau 	if (!sc->link_active)
14905330213cSSepherosa Ziehau 		return;
14915330213cSSepherosa Ziehau 
14925330213cSSepherosa Ziehau 	ifmr->ifm_status |= IFM_ACTIVE;
14935330213cSSepherosa Ziehau 
14945330213cSSepherosa Ziehau 	if (sc->hw.phy.media_type == e1000_media_type_fiber ||
14955330213cSSepherosa Ziehau 	    sc->hw.phy.media_type == e1000_media_type_internal_serdes) {
14965330213cSSepherosa Ziehau 		ifmr->ifm_active |= IFM_1000_SX | IFM_FDX;
14975330213cSSepherosa Ziehau 	} else {
14985330213cSSepherosa Ziehau 		switch (sc->link_speed) {
14995330213cSSepherosa Ziehau 		case 10:
15005330213cSSepherosa Ziehau 			ifmr->ifm_active |= IFM_10_T;
15015330213cSSepherosa Ziehau 			break;
15025330213cSSepherosa Ziehau 		case 100:
15035330213cSSepherosa Ziehau 			ifmr->ifm_active |= IFM_100_TX;
15045330213cSSepherosa Ziehau 			break;
15055330213cSSepherosa Ziehau 
15065330213cSSepherosa Ziehau 		case 1000:
15075330213cSSepherosa Ziehau 			ifmr->ifm_active |= IFM_1000_T;
15085330213cSSepherosa Ziehau 			break;
15095330213cSSepherosa Ziehau 		}
15105330213cSSepherosa Ziehau 		if (sc->link_duplex == FULL_DUPLEX)
15115330213cSSepherosa Ziehau 			ifmr->ifm_active |= IFM_FDX;
15125330213cSSepherosa Ziehau 		else
15135330213cSSepherosa Ziehau 			ifmr->ifm_active |= IFM_HDX;
15145330213cSSepherosa Ziehau 	}
15155330213cSSepherosa Ziehau }
15165330213cSSepherosa Ziehau 
15175330213cSSepherosa Ziehau static int
15185330213cSSepherosa Ziehau emx_media_change(struct ifnet *ifp)
15195330213cSSepherosa Ziehau {
15205330213cSSepherosa Ziehau 	struct emx_softc *sc = ifp->if_softc;
15215330213cSSepherosa Ziehau 	struct ifmedia *ifm = &sc->media;
15225330213cSSepherosa Ziehau 
15232c9effcfSSepherosa Ziehau 	ASSERT_IFNET_SERIALIZED_ALL(ifp);
15245330213cSSepherosa Ziehau 
15255330213cSSepherosa Ziehau 	if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER)
15265330213cSSepherosa Ziehau 		return (EINVAL);
15275330213cSSepherosa Ziehau 
15285330213cSSepherosa Ziehau 	switch (IFM_SUBTYPE(ifm->ifm_media)) {
15295330213cSSepherosa Ziehau 	case IFM_AUTO:
15305330213cSSepherosa Ziehau 		sc->hw.mac.autoneg = EMX_DO_AUTO_NEG;
15315330213cSSepherosa Ziehau 		sc->hw.phy.autoneg_advertised = EMX_AUTONEG_ADV_DEFAULT;
15325330213cSSepherosa Ziehau 		break;
15335330213cSSepherosa Ziehau 
15345330213cSSepherosa Ziehau 	case IFM_1000_LX:
15355330213cSSepherosa Ziehau 	case IFM_1000_SX:
15365330213cSSepherosa Ziehau 	case IFM_1000_T:
15375330213cSSepherosa Ziehau 		sc->hw.mac.autoneg = EMX_DO_AUTO_NEG;
15385330213cSSepherosa Ziehau 		sc->hw.phy.autoneg_advertised = ADVERTISE_1000_FULL;
15395330213cSSepherosa Ziehau 		break;
15405330213cSSepherosa Ziehau 
15415330213cSSepherosa Ziehau 	case IFM_100_TX:
15425330213cSSepherosa Ziehau 		sc->hw.mac.autoneg = FALSE;
15435330213cSSepherosa Ziehau 		sc->hw.phy.autoneg_advertised = 0;
15445330213cSSepherosa Ziehau 		if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX)
15455330213cSSepherosa Ziehau 			sc->hw.mac.forced_speed_duplex = ADVERTISE_100_FULL;
15465330213cSSepherosa Ziehau 		else
15475330213cSSepherosa Ziehau 			sc->hw.mac.forced_speed_duplex = ADVERTISE_100_HALF;
15485330213cSSepherosa Ziehau 		break;
15495330213cSSepherosa Ziehau 
15505330213cSSepherosa Ziehau 	case IFM_10_T:
15515330213cSSepherosa Ziehau 		sc->hw.mac.autoneg = FALSE;
15525330213cSSepherosa Ziehau 		sc->hw.phy.autoneg_advertised = 0;
15535330213cSSepherosa Ziehau 		if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX)
15545330213cSSepherosa Ziehau 			sc->hw.mac.forced_speed_duplex = ADVERTISE_10_FULL;
15555330213cSSepherosa Ziehau 		else
15565330213cSSepherosa Ziehau 			sc->hw.mac.forced_speed_duplex = ADVERTISE_10_HALF;
15575330213cSSepherosa Ziehau 		break;
15585330213cSSepherosa Ziehau 
15595330213cSSepherosa Ziehau 	default:
15605330213cSSepherosa Ziehau 		if_printf(ifp, "Unsupported media type\n");
15615330213cSSepherosa Ziehau 		break;
15625330213cSSepherosa Ziehau 	}
15635330213cSSepherosa Ziehau 
15645330213cSSepherosa Ziehau 	emx_init(sc);
15655330213cSSepherosa Ziehau 
15665330213cSSepherosa Ziehau 	return (0);
15675330213cSSepherosa Ziehau }
15685330213cSSepherosa Ziehau 
15695330213cSSepherosa Ziehau static int
15707f32a9b0SSepherosa Ziehau emx_encap(struct emx_txdata *tdata, struct mbuf **m_headp,
15717f32a9b0SSepherosa Ziehau     int *segs_used, int *idx)
15725330213cSSepherosa Ziehau {
15735330213cSSepherosa Ziehau 	bus_dma_segment_t segs[EMX_MAX_SCATTER];
15745330213cSSepherosa Ziehau 	bus_dmamap_t map;
1575323e5ecdSSepherosa Ziehau 	struct emx_txbuf *tx_buffer, *tx_buffer_mapped;
15765330213cSSepherosa Ziehau 	struct e1000_tx_desc *ctxd = NULL;
15775330213cSSepherosa Ziehau 	struct mbuf *m_head = *m_headp;
15785330213cSSepherosa Ziehau 	uint32_t txd_upper, txd_lower, cmd = 0;
15795330213cSSepherosa Ziehau 	int maxsegs, nsegs, i, j, first, last = 0, error;
15805330213cSSepherosa Ziehau 
15813eb0ea09SSepherosa Ziehau 	if (m_head->m_pkthdr.csum_flags & CSUM_TSO) {
1582ec1c60bbSSepherosa Ziehau 		error = emx_tso_pullup(tdata, m_headp);
15833eb0ea09SSepherosa Ziehau 		if (error)
15843eb0ea09SSepherosa Ziehau 			return error;
15853eb0ea09SSepherosa Ziehau 		m_head = *m_headp;
15863eb0ea09SSepherosa Ziehau 	}
15873eb0ea09SSepherosa Ziehau 
15885330213cSSepherosa Ziehau 	txd_upper = txd_lower = 0;
15895330213cSSepherosa Ziehau 
15905330213cSSepherosa Ziehau 	/*
15915330213cSSepherosa Ziehau 	 * Capture the first descriptor index, this descriptor
15925330213cSSepherosa Ziehau 	 * will have the index of the EOP which is the only one
15935330213cSSepherosa Ziehau 	 * that now gets a DONE bit writeback.
15945330213cSSepherosa Ziehau 	 */
1595ec1c60bbSSepherosa Ziehau 	first = tdata->next_avail_tx_desc;
1596ec1c60bbSSepherosa Ziehau 	tx_buffer = &tdata->tx_buf[first];
15975330213cSSepherosa Ziehau 	tx_buffer_mapped = tx_buffer;
15985330213cSSepherosa Ziehau 	map = tx_buffer->map;
15995330213cSSepherosa Ziehau 
1600ec1c60bbSSepherosa Ziehau 	maxsegs = tdata->num_tx_desc_avail - EMX_TX_RESERVED;
1601ec1c60bbSSepherosa Ziehau 	KASSERT(maxsegs >= tdata->spare_tx_desc, ("not enough spare TX desc"));
16025330213cSSepherosa Ziehau 	if (maxsegs > EMX_MAX_SCATTER)
16035330213cSSepherosa Ziehau 		maxsegs = EMX_MAX_SCATTER;
16045330213cSSepherosa Ziehau 
1605ec1c60bbSSepherosa Ziehau 	error = bus_dmamap_load_mbuf_defrag(tdata->txtag, map, m_headp,
16065330213cSSepherosa Ziehau 			segs, maxsegs, &nsegs, BUS_DMA_NOWAIT);
16075330213cSSepherosa Ziehau 	if (error) {
16085330213cSSepherosa Ziehau 		m_freem(*m_headp);
16095330213cSSepherosa Ziehau 		*m_headp = NULL;
16105330213cSSepherosa Ziehau 		return error;
16115330213cSSepherosa Ziehau 	}
1612ec1c60bbSSepherosa Ziehau         bus_dmamap_sync(tdata->txtag, map, BUS_DMASYNC_PREWRITE);
16135330213cSSepherosa Ziehau 
16145330213cSSepherosa Ziehau 	m_head = *m_headp;
1615ec1c60bbSSepherosa Ziehau 	tdata->tx_nsegs += nsegs;
16167f32a9b0SSepherosa Ziehau 	*segs_used += nsegs;
16175330213cSSepherosa Ziehau 
16183eb0ea09SSepherosa Ziehau 	if (m_head->m_pkthdr.csum_flags & CSUM_TSO) {
16193eb0ea09SSepherosa Ziehau 		/* TSO will consume one TX desc */
16207f32a9b0SSepherosa Ziehau 		i = emx_tso_setup(tdata, m_head, &txd_upper, &txd_lower);
16217f32a9b0SSepherosa Ziehau 		tdata->tx_nsegs += i;
16227f32a9b0SSepherosa Ziehau 		*segs_used += i;
16233eb0ea09SSepherosa Ziehau 	} else if (m_head->m_pkthdr.csum_flags & EMX_CSUM_FEATURES) {
16245330213cSSepherosa Ziehau 		/* TX csum offloading will consume one TX desc */
16257f32a9b0SSepherosa Ziehau 		i = emx_txcsum(tdata, m_head, &txd_upper, &txd_lower);
16267f32a9b0SSepherosa Ziehau 		tdata->tx_nsegs += i;
16277f32a9b0SSepherosa Ziehau 		*segs_used += i;
16285330213cSSepherosa Ziehau 	}
1629d37cc902SSepherosa Ziehau 
1630d37cc902SSepherosa Ziehau         /* Handle VLAN tag */
1631d37cc902SSepherosa Ziehau 	if (m_head->m_flags & M_VLANTAG) {
1632d37cc902SSepherosa Ziehau 		/* Set the vlan id. */
1633d37cc902SSepherosa Ziehau 		txd_upper |= (htole16(m_head->m_pkthdr.ether_vlantag) << 16);
1634d37cc902SSepherosa Ziehau 		/* Tell hardware to add tag */
1635d37cc902SSepherosa Ziehau 		txd_lower |= htole32(E1000_TXD_CMD_VLE);
1636d37cc902SSepherosa Ziehau 	}
1637d37cc902SSepherosa Ziehau 
1638ec1c60bbSSepherosa Ziehau 	i = tdata->next_avail_tx_desc;
16395330213cSSepherosa Ziehau 
16405330213cSSepherosa Ziehau 	/* Set up our transmit descriptors */
16415330213cSSepherosa Ziehau 	for (j = 0; j < nsegs; j++) {
1642ec1c60bbSSepherosa Ziehau 		tx_buffer = &tdata->tx_buf[i];
1643ec1c60bbSSepherosa Ziehau 		ctxd = &tdata->tx_desc_base[i];
16445330213cSSepherosa Ziehau 
16455330213cSSepherosa Ziehau 		ctxd->buffer_addr = htole64(segs[j].ds_addr);
16465330213cSSepherosa Ziehau 		ctxd->lower.data = htole32(E1000_TXD_CMD_IFCS |
16475330213cSSepherosa Ziehau 					   txd_lower | segs[j].ds_len);
16485330213cSSepherosa Ziehau 		ctxd->upper.data = htole32(txd_upper);
16495330213cSSepherosa Ziehau 
16505330213cSSepherosa Ziehau 		last = i;
1651ec1c60bbSSepherosa Ziehau 		if (++i == tdata->num_tx_desc)
16525330213cSSepherosa Ziehau 			i = 0;
16535330213cSSepherosa Ziehau 	}
16545330213cSSepherosa Ziehau 
1655ec1c60bbSSepherosa Ziehau 	tdata->next_avail_tx_desc = i;
16565330213cSSepherosa Ziehau 
1657ec1c60bbSSepherosa Ziehau 	KKASSERT(tdata->num_tx_desc_avail > nsegs);
1658ec1c60bbSSepherosa Ziehau 	tdata->num_tx_desc_avail -= nsegs;
16595330213cSSepherosa Ziehau 
16605330213cSSepherosa Ziehau 	tx_buffer->m_head = m_head;
16615330213cSSepherosa Ziehau 	tx_buffer_mapped->map = tx_buffer->map;
16625330213cSSepherosa Ziehau 	tx_buffer->map = map;
16635330213cSSepherosa Ziehau 
1664d84018e9SSepherosa Ziehau 	if (tdata->tx_nsegs >= tdata->tx_intr_nsegs) {
1665ec1c60bbSSepherosa Ziehau 		tdata->tx_nsegs = 0;
16664e4e8481SSepherosa Ziehau 
16674e4e8481SSepherosa Ziehau 		/*
16684e4e8481SSepherosa Ziehau 		 * Report Status (RS) is turned on
1669d84018e9SSepherosa Ziehau 		 * every tx_intr_nsegs descriptors.
16704e4e8481SSepherosa Ziehau 		 */
16715330213cSSepherosa Ziehau 		cmd = E1000_TXD_CMD_RS;
16725330213cSSepherosa Ziehau 
1673b4b0a2b4SSepherosa Ziehau 		/*
1674b4b0a2b4SSepherosa Ziehau 		 * Keep track of the descriptor, which will
1675b4b0a2b4SSepherosa Ziehau 		 * be written back by hardware.
1676b4b0a2b4SSepherosa Ziehau 		 */
1677ec1c60bbSSepherosa Ziehau 		tdata->tx_dd[tdata->tx_dd_tail] = last;
1678ec1c60bbSSepherosa Ziehau 		EMX_INC_TXDD_IDX(tdata->tx_dd_tail);
1679ec1c60bbSSepherosa Ziehau 		KKASSERT(tdata->tx_dd_tail != tdata->tx_dd_head);
16805330213cSSepherosa Ziehau 	}
16815330213cSSepherosa Ziehau 
16825330213cSSepherosa Ziehau 	/*
16835330213cSSepherosa Ziehau 	 * Last Descriptor of Packet needs End Of Packet (EOP)
16845330213cSSepherosa Ziehau 	 */
16855330213cSSepherosa Ziehau 	ctxd->lower.data |= htole32(E1000_TXD_CMD_EOP | cmd);
16865330213cSSepherosa Ziehau 
16875330213cSSepherosa Ziehau 	/*
1688b691889cSSepherosa Ziehau 	 * Defer TDT updating, until enough descriptors are setup
16895330213cSSepherosa Ziehau 	 */
16907f32a9b0SSepherosa Ziehau 	*idx = i;
16915330213cSSepherosa Ziehau 
1692d84018e9SSepherosa Ziehau #ifdef EMX_TSS_DEBUG
1693d84018e9SSepherosa Ziehau 	tdata->tx_pkts++;
1694d84018e9SSepherosa Ziehau #endif
1695d84018e9SSepherosa Ziehau 
16965330213cSSepherosa Ziehau 	return (0);
16975330213cSSepherosa Ziehau }
16985330213cSSepherosa Ziehau 
16995330213cSSepherosa Ziehau static void
17005330213cSSepherosa Ziehau emx_set_promisc(struct emx_softc *sc)
17015330213cSSepherosa Ziehau {
17025330213cSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
17035330213cSSepherosa Ziehau 	uint32_t reg_rctl;
17045330213cSSepherosa Ziehau 
17055330213cSSepherosa Ziehau 	reg_rctl = E1000_READ_REG(&sc->hw, E1000_RCTL);
17065330213cSSepherosa Ziehau 
17075330213cSSepherosa Ziehau 	if (ifp->if_flags & IFF_PROMISC) {
17085330213cSSepherosa Ziehau 		reg_rctl |= (E1000_RCTL_UPE | E1000_RCTL_MPE);
17095330213cSSepherosa Ziehau 		/* Turn this on if you want to see bad packets */
17105330213cSSepherosa Ziehau 		if (emx_debug_sbp)
17115330213cSSepherosa Ziehau 			reg_rctl |= E1000_RCTL_SBP;
17125330213cSSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_RCTL, reg_rctl);
17135330213cSSepherosa Ziehau 	} else if (ifp->if_flags & IFF_ALLMULTI) {
17145330213cSSepherosa Ziehau 		reg_rctl |= E1000_RCTL_MPE;
17155330213cSSepherosa Ziehau 		reg_rctl &= ~E1000_RCTL_UPE;
17165330213cSSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_RCTL, reg_rctl);
17175330213cSSepherosa Ziehau 	}
17185330213cSSepherosa Ziehau }
17195330213cSSepherosa Ziehau 
17205330213cSSepherosa Ziehau static void
17215330213cSSepherosa Ziehau emx_disable_promisc(struct emx_softc *sc)
17225330213cSSepherosa Ziehau {
17235330213cSSepherosa Ziehau 	uint32_t reg_rctl;
17245330213cSSepherosa Ziehau 
17255330213cSSepherosa Ziehau 	reg_rctl = E1000_READ_REG(&sc->hw, E1000_RCTL);
17265330213cSSepherosa Ziehau 
17275330213cSSepherosa Ziehau 	reg_rctl &= ~E1000_RCTL_UPE;
17285330213cSSepherosa Ziehau 	reg_rctl &= ~E1000_RCTL_MPE;
17295330213cSSepherosa Ziehau 	reg_rctl &= ~E1000_RCTL_SBP;
17305330213cSSepherosa Ziehau 	E1000_WRITE_REG(&sc->hw, E1000_RCTL, reg_rctl);
17315330213cSSepherosa Ziehau }
17325330213cSSepherosa Ziehau 
17335330213cSSepherosa Ziehau static void
17345330213cSSepherosa Ziehau emx_set_multi(struct emx_softc *sc)
17355330213cSSepherosa Ziehau {
17365330213cSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
17375330213cSSepherosa Ziehau 	struct ifmultiaddr *ifma;
17385330213cSSepherosa Ziehau 	uint32_t reg_rctl = 0;
17392d0e5700SSepherosa Ziehau 	uint8_t *mta;
17405330213cSSepherosa Ziehau 	int mcnt = 0;
17415330213cSSepherosa Ziehau 
17422d0e5700SSepherosa Ziehau 	mta = sc->mta;
17432d0e5700SSepherosa Ziehau 	bzero(mta, ETH_ADDR_LEN * EMX_MCAST_ADDR_MAX);
17442d0e5700SSepherosa Ziehau 
1745441d34b2SSascha Wildner 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
17465330213cSSepherosa Ziehau 		if (ifma->ifma_addr->sa_family != AF_LINK)
17475330213cSSepherosa Ziehau 			continue;
17485330213cSSepherosa Ziehau 
17495330213cSSepherosa Ziehau 		if (mcnt == EMX_MCAST_ADDR_MAX)
17505330213cSSepherosa Ziehau 			break;
17515330213cSSepherosa Ziehau 
17525330213cSSepherosa Ziehau 		bcopy(LLADDR((struct sockaddr_dl *)ifma->ifma_addr),
17535330213cSSepherosa Ziehau 		      &mta[mcnt * ETHER_ADDR_LEN], ETHER_ADDR_LEN);
17545330213cSSepherosa Ziehau 		mcnt++;
17555330213cSSepherosa Ziehau 	}
17565330213cSSepherosa Ziehau 
17575330213cSSepherosa Ziehau 	if (mcnt >= EMX_MCAST_ADDR_MAX) {
17585330213cSSepherosa Ziehau 		reg_rctl = E1000_READ_REG(&sc->hw, E1000_RCTL);
17595330213cSSepherosa Ziehau 		reg_rctl |= E1000_RCTL_MPE;
17605330213cSSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_RCTL, reg_rctl);
17615330213cSSepherosa Ziehau 	} else {
17626a5a645eSSepherosa Ziehau 		e1000_update_mc_addr_list(&sc->hw, mta, mcnt);
17635330213cSSepherosa Ziehau 	}
17645330213cSSepherosa Ziehau }
17655330213cSSepherosa Ziehau 
17665330213cSSepherosa Ziehau /*
17675330213cSSepherosa Ziehau  * This routine checks for link status and updates statistics.
17685330213cSSepherosa Ziehau  */
17695330213cSSepherosa Ziehau static void
17705330213cSSepherosa Ziehau emx_timer(void *xsc)
17715330213cSSepherosa Ziehau {
17725330213cSSepherosa Ziehau 	struct emx_softc *sc = xsc;
17735330213cSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
17745330213cSSepherosa Ziehau 
177537e854ffSSepherosa Ziehau 	lwkt_serialize_enter(&sc->main_serialize);
17765330213cSSepherosa Ziehau 
17775330213cSSepherosa Ziehau 	emx_update_link_status(sc);
17785330213cSSepherosa Ziehau 	emx_update_stats(sc);
17795330213cSSepherosa Ziehau 
17805330213cSSepherosa Ziehau 	/* Reset LAA into RAR[0] on 82571 */
17815330213cSSepherosa Ziehau 	if (e1000_get_laa_state_82571(&sc->hw) == TRUE)
17825330213cSSepherosa Ziehau 		e1000_rar_set(&sc->hw, sc->hw.mac.addr, 0);
17835330213cSSepherosa Ziehau 
17845330213cSSepherosa Ziehau 	if (emx_display_debug_stats && (ifp->if_flags & IFF_RUNNING))
17855330213cSSepherosa Ziehau 		emx_print_hw_stats(sc);
17865330213cSSepherosa Ziehau 
17875330213cSSepherosa Ziehau 	emx_smartspeed(sc);
17885330213cSSepherosa Ziehau 
17895330213cSSepherosa Ziehau 	callout_reset(&sc->timer, hz, emx_timer, sc);
17905330213cSSepherosa Ziehau 
179137e854ffSSepherosa Ziehau 	lwkt_serialize_exit(&sc->main_serialize);
17925330213cSSepherosa Ziehau }
17935330213cSSepherosa Ziehau 
17945330213cSSepherosa Ziehau static void
17955330213cSSepherosa Ziehau emx_update_link_status(struct emx_softc *sc)
17965330213cSSepherosa Ziehau {
17975330213cSSepherosa Ziehau 	struct e1000_hw *hw = &sc->hw;
17985330213cSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
17995330213cSSepherosa Ziehau 	device_t dev = sc->dev;
18005330213cSSepherosa Ziehau 	uint32_t link_check = 0;
18015330213cSSepherosa Ziehau 
18025330213cSSepherosa Ziehau 	/* Get the cached link value or read phy for real */
18035330213cSSepherosa Ziehau 	switch (hw->phy.media_type) {
18045330213cSSepherosa Ziehau 	case e1000_media_type_copper:
18055330213cSSepherosa Ziehau 		if (hw->mac.get_link_status) {
18065330213cSSepherosa Ziehau 			/* Do the work to read phy */
18075330213cSSepherosa Ziehau 			e1000_check_for_link(hw);
18085330213cSSepherosa Ziehau 			link_check = !hw->mac.get_link_status;
18095330213cSSepherosa Ziehau 			if (link_check) /* ESB2 fix */
18105330213cSSepherosa Ziehau 				e1000_cfg_on_link_up(hw);
18115330213cSSepherosa Ziehau 		} else {
18125330213cSSepherosa Ziehau 			link_check = TRUE;
18135330213cSSepherosa Ziehau 		}
18145330213cSSepherosa Ziehau 		break;
18155330213cSSepherosa Ziehau 
18165330213cSSepherosa Ziehau 	case e1000_media_type_fiber:
18175330213cSSepherosa Ziehau 		e1000_check_for_link(hw);
18185330213cSSepherosa Ziehau 		link_check = E1000_READ_REG(hw, E1000_STATUS) & E1000_STATUS_LU;
18195330213cSSepherosa Ziehau 		break;
18205330213cSSepherosa Ziehau 
18215330213cSSepherosa Ziehau 	case e1000_media_type_internal_serdes:
18225330213cSSepherosa Ziehau 		e1000_check_for_link(hw);
18235330213cSSepherosa Ziehau 		link_check = sc->hw.mac.serdes_has_link;
18245330213cSSepherosa Ziehau 		break;
18255330213cSSepherosa Ziehau 
18265330213cSSepherosa Ziehau 	case e1000_media_type_unknown:
18275330213cSSepherosa Ziehau 	default:
18285330213cSSepherosa Ziehau 		break;
18295330213cSSepherosa Ziehau 	}
18305330213cSSepherosa Ziehau 
18315330213cSSepherosa Ziehau 	/* Now check for a transition */
18325330213cSSepherosa Ziehau 	if (link_check && sc->link_active == 0) {
18335330213cSSepherosa Ziehau 		e1000_get_speed_and_duplex(hw, &sc->link_speed,
18345330213cSSepherosa Ziehau 		    &sc->link_duplex);
18355330213cSSepherosa Ziehau 
18365330213cSSepherosa Ziehau 		/*
18375330213cSSepherosa Ziehau 		 * Check if we should enable/disable SPEED_MODE bit on
18385330213cSSepherosa Ziehau 		 * 82571EB/82572EI
18395330213cSSepherosa Ziehau 		 */
18402d0e5700SSepherosa Ziehau 		if (sc->link_speed != SPEED_1000 &&
18412d0e5700SSepherosa Ziehau 		    (hw->mac.type == e1000_82571 ||
18422d0e5700SSepherosa Ziehau 		     hw->mac.type == e1000_82572)) {
18435330213cSSepherosa Ziehau 			int tarc0;
18445330213cSSepherosa Ziehau 
18455330213cSSepherosa Ziehau 			tarc0 = E1000_READ_REG(hw, E1000_TARC(0));
18465330213cSSepherosa Ziehau 			tarc0 &= ~EMX_TARC_SPEED_MODE;
18475330213cSSepherosa Ziehau 			E1000_WRITE_REG(hw, E1000_TARC(0), tarc0);
18485330213cSSepherosa Ziehau 		}
18495330213cSSepherosa Ziehau 		if (bootverbose) {
18505330213cSSepherosa Ziehau 			device_printf(dev, "Link is up %d Mbps %s\n",
18515330213cSSepherosa Ziehau 			    sc->link_speed,
18525330213cSSepherosa Ziehau 			    ((sc->link_duplex == FULL_DUPLEX) ?
18535330213cSSepherosa Ziehau 			    "Full Duplex" : "Half Duplex"));
18545330213cSSepherosa Ziehau 		}
18555330213cSSepherosa Ziehau 		sc->link_active = 1;
18565330213cSSepherosa Ziehau 		sc->smartspeed = 0;
18575330213cSSepherosa Ziehau 		ifp->if_baudrate = sc->link_speed * 1000000;
18585330213cSSepherosa Ziehau 		ifp->if_link_state = LINK_STATE_UP;
18595330213cSSepherosa Ziehau 		if_link_state_change(ifp);
18605330213cSSepherosa Ziehau 	} else if (!link_check && sc->link_active == 1) {
18615330213cSSepherosa Ziehau 		ifp->if_baudrate = sc->link_speed = 0;
18625330213cSSepherosa Ziehau 		sc->link_duplex = 0;
18635330213cSSepherosa Ziehau 		if (bootverbose)
18645330213cSSepherosa Ziehau 			device_printf(dev, "Link is Down\n");
18655330213cSSepherosa Ziehau 		sc->link_active = 0;
18665330213cSSepherosa Ziehau 		ifp->if_link_state = LINK_STATE_DOWN;
18675330213cSSepherosa Ziehau 		if_link_state_change(ifp);
18685330213cSSepherosa Ziehau 	}
18695330213cSSepherosa Ziehau }
18705330213cSSepherosa Ziehau 
18715330213cSSepherosa Ziehau static void
18725330213cSSepherosa Ziehau emx_stop(struct emx_softc *sc)
18735330213cSSepherosa Ziehau {
18745330213cSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
18755330213cSSepherosa Ziehau 	int i;
18765330213cSSepherosa Ziehau 
18772c9effcfSSepherosa Ziehau 	ASSERT_IFNET_SERIALIZED_ALL(ifp);
18785330213cSSepherosa Ziehau 
18795330213cSSepherosa Ziehau 	emx_disable_intr(sc);
18805330213cSSepherosa Ziehau 
18815330213cSSepherosa Ziehau 	callout_stop(&sc->timer);
18825330213cSSepherosa Ziehau 
18839ed293e0SSepherosa Ziehau 	ifp->if_flags &= ~IFF_RUNNING;
1884d84018e9SSepherosa Ziehau 	for (i = 0; i < sc->tx_ring_cnt; ++i) {
1885d84018e9SSepherosa Ziehau 		struct emx_txdata *tdata = &sc->tx_data[i];
1886d84018e9SSepherosa Ziehau 
1887d84018e9SSepherosa Ziehau 		ifsq_clr_oactive(tdata->ifsq);
1888d84018e9SSepherosa Ziehau 		ifsq_watchdog_stop(&tdata->tx_watchdog);
1889d84018e9SSepherosa Ziehau 		tdata->tx_flags &= ~EMX_TXFLAG_ENABLED;
1890d84018e9SSepherosa Ziehau 	}
18915330213cSSepherosa Ziehau 
18923f939c23SSepherosa Ziehau 	/*
18933f939c23SSepherosa Ziehau 	 * Disable multiple receive queues.
18943f939c23SSepherosa Ziehau 	 *
18953f939c23SSepherosa Ziehau 	 * NOTE:
18963f939c23SSepherosa Ziehau 	 * We should disable multiple receive queues before
18973f939c23SSepherosa Ziehau 	 * resetting the hardware.
18983f939c23SSepherosa Ziehau 	 */
18993f939c23SSepherosa Ziehau 	E1000_WRITE_REG(&sc->hw, E1000_MRQC, 0);
19003f939c23SSepherosa Ziehau 
19015330213cSSepherosa Ziehau 	e1000_reset_hw(&sc->hw);
19025330213cSSepherosa Ziehau 	E1000_WRITE_REG(&sc->hw, E1000_WUC, 0);
19035330213cSSepherosa Ziehau 
1904d84018e9SSepherosa Ziehau 	for (i = 0; i < sc->tx_ring_cnt; ++i)
1905d84018e9SSepherosa Ziehau 		emx_free_tx_ring(&sc->tx_data[i]);
190613890b61SSepherosa Ziehau 	for (i = 0; i < sc->rx_ring_cnt; ++i)
19079f831fa8SSepherosa Ziehau 		emx_free_rx_ring(&sc->rx_data[i]);
19085330213cSSepherosa Ziehau }
19095330213cSSepherosa Ziehau 
19105330213cSSepherosa Ziehau static int
19112d0e5700SSepherosa Ziehau emx_reset(struct emx_softc *sc)
19125330213cSSepherosa Ziehau {
19135330213cSSepherosa Ziehau 	device_t dev = sc->dev;
19145330213cSSepherosa Ziehau 	uint16_t rx_buffer_size;
1915be5807d4SSepherosa Ziehau 	uint32_t pba;
19165330213cSSepherosa Ziehau 
19175330213cSSepherosa Ziehau 	/* Set up smart power down as default off on newer adapters. */
19185330213cSSepherosa Ziehau 	if (!emx_smart_pwr_down &&
19195330213cSSepherosa Ziehau 	    (sc->hw.mac.type == e1000_82571 ||
19205330213cSSepherosa Ziehau 	     sc->hw.mac.type == e1000_82572)) {
19215330213cSSepherosa Ziehau 		uint16_t phy_tmp = 0;
19225330213cSSepherosa Ziehau 
19235330213cSSepherosa Ziehau 		/* Speed up time to link by disabling smart power down. */
19245330213cSSepherosa Ziehau 		e1000_read_phy_reg(&sc->hw,
19255330213cSSepherosa Ziehau 		    IGP02E1000_PHY_POWER_MGMT, &phy_tmp);
19265330213cSSepherosa Ziehau 		phy_tmp &= ~IGP02E1000_PM_SPD;
19275330213cSSepherosa Ziehau 		e1000_write_phy_reg(&sc->hw,
19285330213cSSepherosa Ziehau 		    IGP02E1000_PHY_POWER_MGMT, phy_tmp);
19295330213cSSepherosa Ziehau 	}
19305330213cSSepherosa Ziehau 
19315330213cSSepherosa Ziehau 	/*
1932be5807d4SSepherosa Ziehau 	 * Packet Buffer Allocation (PBA)
1933be5807d4SSepherosa Ziehau 	 * Writing PBA sets the receive portion of the buffer
1934be5807d4SSepherosa Ziehau 	 * the remainder is used for the transmit buffer.
1935be5807d4SSepherosa Ziehau 	 */
1936be5807d4SSepherosa Ziehau 	switch (sc->hw.mac.type) {
1937be5807d4SSepherosa Ziehau 	/* Total Packet Buffer on these is 48K */
1938be5807d4SSepherosa Ziehau 	case e1000_82571:
1939be5807d4SSepherosa Ziehau 	case e1000_82572:
1940be5807d4SSepherosa Ziehau 	case e1000_80003es2lan:
1941be5807d4SSepherosa Ziehau 		pba = E1000_PBA_32K; /* 32K for Rx, 16K for Tx */
1942be5807d4SSepherosa Ziehau 		break;
1943be5807d4SSepherosa Ziehau 
1944be5807d4SSepherosa Ziehau 	case e1000_82573: /* 82573: Total Packet Buffer is 32K */
1945be5807d4SSepherosa Ziehau 		pba = E1000_PBA_12K; /* 12K for Rx, 20K for Tx */
1946be5807d4SSepherosa Ziehau 		break;
1947be5807d4SSepherosa Ziehau 
1948be5807d4SSepherosa Ziehau 	case e1000_82574:
1949be5807d4SSepherosa Ziehau 		pba = E1000_PBA_20K; /* 20K for Rx, 20K for Tx */
1950be5807d4SSepherosa Ziehau 		break;
1951be5807d4SSepherosa Ziehau 
1952a5807b81SSepherosa Ziehau 	case e1000_pch_lpt:
1953a5807b81SSepherosa Ziehau  		pba = E1000_PBA_26K;
1954a5807b81SSepherosa Ziehau  		break;
1955a5807b81SSepherosa Ziehau 
1956be5807d4SSepherosa Ziehau 	default:
1957be5807d4SSepherosa Ziehau 		/* Devices before 82547 had a Packet Buffer of 64K.   */
1958a5807b81SSepherosa Ziehau 		if (sc->hw.mac.max_frame_size > 8192)
1959be5807d4SSepherosa Ziehau 			pba = E1000_PBA_40K; /* 40K for Rx, 24K for Tx */
1960be5807d4SSepherosa Ziehau 		else
1961be5807d4SSepherosa Ziehau 			pba = E1000_PBA_48K; /* 48K for Rx, 16K for Tx */
1962be5807d4SSepherosa Ziehau 	}
1963be5807d4SSepherosa Ziehau 	E1000_WRITE_REG(&sc->hw, E1000_PBA, pba);
1964be5807d4SSepherosa Ziehau 
1965be5807d4SSepherosa Ziehau 	/*
19665330213cSSepherosa Ziehau 	 * These parameters control the automatic generation (Tx) and
19675330213cSSepherosa Ziehau 	 * response (Rx) to Ethernet PAUSE frames.
19685330213cSSepherosa Ziehau 	 * - High water mark should allow for at least two frames to be
19695330213cSSepherosa Ziehau 	 *   received after sending an XOFF.
19705330213cSSepherosa Ziehau 	 * - Low water mark works best when it is very near the high water mark.
19715330213cSSepherosa Ziehau 	 *   This allows the receiver to restart by sending XON when it has
19725330213cSSepherosa Ziehau 	 *   drained a bit. Here we use an arbitary value of 1500 which will
19735330213cSSepherosa Ziehau 	 *   restart after one full frame is pulled from the buffer. There
19745330213cSSepherosa Ziehau 	 *   could be several smaller frames in the buffer and if so they will
19755330213cSSepherosa Ziehau 	 *   not trigger the XON until their total number reduces the buffer
19765330213cSSepherosa Ziehau 	 *   by 1500.
19775330213cSSepherosa Ziehau 	 * - The pause time is fairly large at 1000 x 512ns = 512 usec.
19785330213cSSepherosa Ziehau 	 */
19795330213cSSepherosa Ziehau 	rx_buffer_size = (E1000_READ_REG(&sc->hw, E1000_PBA) & 0xffff) << 10;
19805330213cSSepherosa Ziehau 
19815330213cSSepherosa Ziehau 	sc->hw.fc.high_water = rx_buffer_size -
1982a5807b81SSepherosa Ziehau 	    roundup2(sc->hw.mac.max_frame_size, 1024);
19835330213cSSepherosa Ziehau 	sc->hw.fc.low_water = sc->hw.fc.high_water - 1500;
19845330213cSSepherosa Ziehau 
19855330213cSSepherosa Ziehau 	sc->hw.fc.pause_time = EMX_FC_PAUSE_TIME;
19865330213cSSepherosa Ziehau 	sc->hw.fc.send_xon = TRUE;
1987212c030eSSepherosa Ziehau 	sc->hw.fc.requested_mode = sc->flow_ctrl;
19885330213cSSepherosa Ziehau 
1989a5807b81SSepherosa Ziehau 	/*
1990a5807b81SSepherosa Ziehau 	 * Device specific overrides/settings
1991a5807b81SSepherosa Ziehau 	 */
1992a5807b81SSepherosa Ziehau 	if (sc->hw.mac.type == e1000_pch_lpt) {
1993a5807b81SSepherosa Ziehau 		sc->hw.fc.high_water = 0x5C20;
1994a5807b81SSepherosa Ziehau 		sc->hw.fc.low_water = 0x5048;
1995a5807b81SSepherosa Ziehau 		sc->hw.fc.pause_time = 0x0650;
1996a5807b81SSepherosa Ziehau 		sc->hw.fc.refresh_time = 0x0400;
1997a5807b81SSepherosa Ziehau 		/* Jumbos need adjusted PBA */
1998a5807b81SSepherosa Ziehau 		if (sc->arpcom.ac_if.if_mtu > ETHERMTU)
1999a5807b81SSepherosa Ziehau 			E1000_WRITE_REG(&sc->hw, E1000_PBA, 12);
2000a5807b81SSepherosa Ziehau 		else
2001a5807b81SSepherosa Ziehau 			E1000_WRITE_REG(&sc->hw, E1000_PBA, 26);
2002a5807b81SSepherosa Ziehau 	} else if (sc->hw.mac.type == e1000_80003es2lan) {
2003a5807b81SSepherosa Ziehau 		sc->hw.fc.pause_time = 0xFFFF;
2004a5807b81SSepherosa Ziehau 	}
2005a5807b81SSepherosa Ziehau 
20062d0e5700SSepherosa Ziehau 	/* Issue a global reset */
20072d0e5700SSepherosa Ziehau 	e1000_reset_hw(&sc->hw);
20082d0e5700SSepherosa Ziehau 	E1000_WRITE_REG(&sc->hw, E1000_WUC, 0);
20096d5e2922SSepherosa Ziehau 	emx_disable_aspm(sc);
20102d0e5700SSepherosa Ziehau 
20115330213cSSepherosa Ziehau 	if (e1000_init_hw(&sc->hw) < 0) {
20125330213cSSepherosa Ziehau 		device_printf(dev, "Hardware Initialization Failed\n");
20135330213cSSepherosa Ziehau 		return (EIO);
20145330213cSSepherosa Ziehau 	}
20155330213cSSepherosa Ziehau 
20162d0e5700SSepherosa Ziehau 	E1000_WRITE_REG(&sc->hw, E1000_VET, ETHERTYPE_VLAN);
20172d0e5700SSepherosa Ziehau 	e1000_get_phy_info(&sc->hw);
20185330213cSSepherosa Ziehau 	e1000_check_for_link(&sc->hw);
20195330213cSSepherosa Ziehau 
20205330213cSSepherosa Ziehau 	return (0);
20215330213cSSepherosa Ziehau }
20225330213cSSepherosa Ziehau 
20235330213cSSepherosa Ziehau static void
20245330213cSSepherosa Ziehau emx_setup_ifp(struct emx_softc *sc)
20255330213cSSepherosa Ziehau {
20265330213cSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
2027dce0b08aSSepherosa Ziehau 	int i;
20285330213cSSepherosa Ziehau 
20295330213cSSepherosa Ziehau 	if_initname(ifp, device_get_name(sc->dev),
20305330213cSSepherosa Ziehau 		    device_get_unit(sc->dev));
20315330213cSSepherosa Ziehau 	ifp->if_softc = sc;
20325330213cSSepherosa Ziehau 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
20335330213cSSepherosa Ziehau 	ifp->if_init =  emx_init;
20345330213cSSepherosa Ziehau 	ifp->if_ioctl = emx_ioctl;
20355330213cSSepherosa Ziehau 	ifp->if_start = emx_start;
2036b3a7093fSSepherosa Ziehau #ifdef IFPOLL_ENABLE
2037f994de37SSepherosa Ziehau 	ifp->if_npoll = emx_npoll;
20385330213cSSepherosa Ziehau #endif
20396d435846SSepherosa Ziehau 	ifp->if_serialize = emx_serialize;
20406d435846SSepherosa Ziehau 	ifp->if_deserialize = emx_deserialize;
20416d435846SSepherosa Ziehau 	ifp->if_tryserialize = emx_tryserialize;
20422c9effcfSSepherosa Ziehau #ifdef INVARIANTS
20432c9effcfSSepherosa Ziehau 	ifp->if_serialize_assert = emx_serialize_assert;
20442c9effcfSSepherosa Ziehau #endif
2045d84018e9SSepherosa Ziehau 
204614929979SSepherosa Ziehau 	ifp->if_nmbclusters = sc->rx_ring_cnt * sc->rx_data[0].num_rx_desc;
204714929979SSepherosa Ziehau 
2048d84018e9SSepherosa Ziehau 	ifq_set_maxlen(&ifp->if_snd, sc->tx_data[0].num_tx_desc - 1);
20495330213cSSepherosa Ziehau 	ifq_set_ready(&ifp->if_snd);
2050d84018e9SSepherosa Ziehau 	ifq_set_subq_cnt(&ifp->if_snd, sc->tx_ring_cnt);
2051d84018e9SSepherosa Ziehau 
2052d84018e9SSepherosa Ziehau 	ifp->if_mapsubq = ifq_mapsubq_mask;
2053d84018e9SSepherosa Ziehau 	ifq_set_subq_mask(&ifp->if_snd, 0);
20545330213cSSepherosa Ziehau 
2055ae474cfaSSepherosa Ziehau 	ether_ifattach(ifp, sc->hw.mac.addr, NULL);
20565330213cSSepherosa Ziehau 
20575330213cSSepherosa Ziehau 	ifp->if_capabilities = IFCAP_HWCSUM |
20585330213cSSepherosa Ziehau 			       IFCAP_VLAN_HWTAGGING |
20593eb0ea09SSepherosa Ziehau 			       IFCAP_VLAN_MTU |
20603eb0ea09SSepherosa Ziehau 			       IFCAP_TSO;
20618434a83bSSepherosa Ziehau 	if (sc->rx_ring_cnt > 1)
20628434a83bSSepherosa Ziehau 		ifp->if_capabilities |= IFCAP_RSS;
20635330213cSSepherosa Ziehau 	ifp->if_capenable = ifp->if_capabilities;
20643eb0ea09SSepherosa Ziehau 	ifp->if_hwassist = EMX_CSUM_FEATURES | CSUM_TSO;
20655330213cSSepherosa Ziehau 
20665330213cSSepherosa Ziehau 	/*
20675330213cSSepherosa Ziehau 	 * Tell the upper layer(s) we support long frames.
20685330213cSSepherosa Ziehau 	 */
20695330213cSSepherosa Ziehau 	ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header);
20705330213cSSepherosa Ziehau 
2071dce0b08aSSepherosa Ziehau 	for (i = 0; i < sc->tx_ring_cnt; ++i) {
2072dce0b08aSSepherosa Ziehau 		struct ifaltq_subque *ifsq = ifq_get_subq(&ifp->if_snd, i);
2073dce0b08aSSepherosa Ziehau 		struct emx_txdata *tdata = &sc->tx_data[i];
2074dce0b08aSSepherosa Ziehau 
2075dce0b08aSSepherosa Ziehau 		ifsq_set_cpuid(ifsq, rman_get_cpuid(sc->intr_res));
2076dce0b08aSSepherosa Ziehau 		ifsq_set_priv(ifsq, tdata);
2077bfefe4a6SSepherosa Ziehau 		ifsq_set_hw_serialize(ifsq, &tdata->tx_serialize);
2078dce0b08aSSepherosa Ziehau 		tdata->ifsq = ifsq;
2079dce0b08aSSepherosa Ziehau 
2080dce0b08aSSepherosa Ziehau 		ifsq_watchdog_init(&tdata->tx_watchdog, ifsq, emx_watchdog);
2081dce0b08aSSepherosa Ziehau 	}
2082dce0b08aSSepherosa Ziehau 
20835330213cSSepherosa Ziehau 	/*
20845330213cSSepherosa Ziehau 	 * Specify the media types supported by this sc and register
20855330213cSSepherosa Ziehau 	 * callbacks to update media and link information
20865330213cSSepherosa Ziehau 	 */
20875330213cSSepherosa Ziehau 	if (sc->hw.phy.media_type == e1000_media_type_fiber ||
20885330213cSSepherosa Ziehau 	    sc->hw.phy.media_type == e1000_media_type_internal_serdes) {
20895330213cSSepherosa Ziehau 		ifmedia_add(&sc->media, IFM_ETHER | IFM_1000_SX | IFM_FDX,
20905330213cSSepherosa Ziehau 			    0, NULL);
20915330213cSSepherosa Ziehau 		ifmedia_add(&sc->media, IFM_ETHER | IFM_1000_SX, 0, NULL);
20925330213cSSepherosa Ziehau 	} else {
20935330213cSSepherosa Ziehau 		ifmedia_add(&sc->media, IFM_ETHER | IFM_10_T, 0, NULL);
20945330213cSSepherosa Ziehau 		ifmedia_add(&sc->media, IFM_ETHER | IFM_10_T | IFM_FDX,
20955330213cSSepherosa Ziehau 			    0, NULL);
20965330213cSSepherosa Ziehau 		ifmedia_add(&sc->media, IFM_ETHER | IFM_100_TX, 0, NULL);
20975330213cSSepherosa Ziehau 		ifmedia_add(&sc->media, IFM_ETHER | IFM_100_TX | IFM_FDX,
20985330213cSSepherosa Ziehau 			    0, NULL);
20995330213cSSepherosa Ziehau 		if (sc->hw.phy.type != e1000_phy_ife) {
21005330213cSSepherosa Ziehau 			ifmedia_add(&sc->media,
21015330213cSSepherosa Ziehau 				IFM_ETHER | IFM_1000_T | IFM_FDX, 0, NULL);
21025330213cSSepherosa Ziehau 			ifmedia_add(&sc->media,
21035330213cSSepherosa Ziehau 				IFM_ETHER | IFM_1000_T, 0, NULL);
21045330213cSSepherosa Ziehau 		}
21055330213cSSepherosa Ziehau 	}
21065330213cSSepherosa Ziehau 	ifmedia_add(&sc->media, IFM_ETHER | IFM_AUTO, 0, NULL);
21075330213cSSepherosa Ziehau 	ifmedia_set(&sc->media, IFM_ETHER | IFM_AUTO);
21085330213cSSepherosa Ziehau }
21095330213cSSepherosa Ziehau 
21105330213cSSepherosa Ziehau /*
21115330213cSSepherosa Ziehau  * Workaround for SmartSpeed on 82541 and 82547 controllers
21125330213cSSepherosa Ziehau  */
21135330213cSSepherosa Ziehau static void
21145330213cSSepherosa Ziehau emx_smartspeed(struct emx_softc *sc)
21155330213cSSepherosa Ziehau {
21165330213cSSepherosa Ziehau 	uint16_t phy_tmp;
21175330213cSSepherosa Ziehau 
21185330213cSSepherosa Ziehau 	if (sc->link_active || sc->hw.phy.type != e1000_phy_igp ||
21195330213cSSepherosa Ziehau 	    sc->hw.mac.autoneg == 0 ||
21205330213cSSepherosa Ziehau 	    (sc->hw.phy.autoneg_advertised & ADVERTISE_1000_FULL) == 0)
21215330213cSSepherosa Ziehau 		return;
21225330213cSSepherosa Ziehau 
21235330213cSSepherosa Ziehau 	if (sc->smartspeed == 0) {
21245330213cSSepherosa Ziehau 		/*
21255330213cSSepherosa Ziehau 		 * If Master/Slave config fault is asserted twice,
21265330213cSSepherosa Ziehau 		 * we assume back-to-back
21275330213cSSepherosa Ziehau 		 */
21285330213cSSepherosa Ziehau 		e1000_read_phy_reg(&sc->hw, PHY_1000T_STATUS, &phy_tmp);
21295330213cSSepherosa Ziehau 		if (!(phy_tmp & SR_1000T_MS_CONFIG_FAULT))
21305330213cSSepherosa Ziehau 			return;
21315330213cSSepherosa Ziehau 		e1000_read_phy_reg(&sc->hw, PHY_1000T_STATUS, &phy_tmp);
21325330213cSSepherosa Ziehau 		if (phy_tmp & SR_1000T_MS_CONFIG_FAULT) {
21335330213cSSepherosa Ziehau 			e1000_read_phy_reg(&sc->hw,
21345330213cSSepherosa Ziehau 			    PHY_1000T_CTRL, &phy_tmp);
21355330213cSSepherosa Ziehau 			if (phy_tmp & CR_1000T_MS_ENABLE) {
21365330213cSSepherosa Ziehau 				phy_tmp &= ~CR_1000T_MS_ENABLE;
21375330213cSSepherosa Ziehau 				e1000_write_phy_reg(&sc->hw,
21385330213cSSepherosa Ziehau 				    PHY_1000T_CTRL, phy_tmp);
21395330213cSSepherosa Ziehau 				sc->smartspeed++;
21405330213cSSepherosa Ziehau 				if (sc->hw.mac.autoneg &&
21415330213cSSepherosa Ziehau 				    !e1000_phy_setup_autoneg(&sc->hw) &&
21425330213cSSepherosa Ziehau 				    !e1000_read_phy_reg(&sc->hw,
21435330213cSSepherosa Ziehau 				     PHY_CONTROL, &phy_tmp)) {
21445330213cSSepherosa Ziehau 					phy_tmp |= MII_CR_AUTO_NEG_EN |
21455330213cSSepherosa Ziehau 						   MII_CR_RESTART_AUTO_NEG;
21465330213cSSepherosa Ziehau 					e1000_write_phy_reg(&sc->hw,
21475330213cSSepherosa Ziehau 					    PHY_CONTROL, phy_tmp);
21485330213cSSepherosa Ziehau 				}
21495330213cSSepherosa Ziehau 			}
21505330213cSSepherosa Ziehau 		}
21515330213cSSepherosa Ziehau 		return;
21525330213cSSepherosa Ziehau 	} else if (sc->smartspeed == EMX_SMARTSPEED_DOWNSHIFT) {
21535330213cSSepherosa Ziehau 		/* If still no link, perhaps using 2/3 pair cable */
21545330213cSSepherosa Ziehau 		e1000_read_phy_reg(&sc->hw, PHY_1000T_CTRL, &phy_tmp);
21555330213cSSepherosa Ziehau 		phy_tmp |= CR_1000T_MS_ENABLE;
21565330213cSSepherosa Ziehau 		e1000_write_phy_reg(&sc->hw, PHY_1000T_CTRL, phy_tmp);
21575330213cSSepherosa Ziehau 		if (sc->hw.mac.autoneg &&
21585330213cSSepherosa Ziehau 		    !e1000_phy_setup_autoneg(&sc->hw) &&
21595330213cSSepherosa Ziehau 		    !e1000_read_phy_reg(&sc->hw, PHY_CONTROL, &phy_tmp)) {
21605330213cSSepherosa Ziehau 			phy_tmp |= MII_CR_AUTO_NEG_EN | MII_CR_RESTART_AUTO_NEG;
21615330213cSSepherosa Ziehau 			e1000_write_phy_reg(&sc->hw, PHY_CONTROL, phy_tmp);
21625330213cSSepherosa Ziehau 		}
21635330213cSSepherosa Ziehau 	}
21645330213cSSepherosa Ziehau 
21655330213cSSepherosa Ziehau 	/* Restart process after EMX_SMARTSPEED_MAX iterations */
21665330213cSSepherosa Ziehau 	if (sc->smartspeed++ == EMX_SMARTSPEED_MAX)
21675330213cSSepherosa Ziehau 		sc->smartspeed = 0;
21685330213cSSepherosa Ziehau }
21695330213cSSepherosa Ziehau 
21705330213cSSepherosa Ziehau static int
2171ec1c60bbSSepherosa Ziehau emx_create_tx_ring(struct emx_txdata *tdata)
21725330213cSSepherosa Ziehau {
2173ec1c60bbSSepherosa Ziehau 	device_t dev = tdata->sc->dev;
2174323e5ecdSSepherosa Ziehau 	struct emx_txbuf *tx_buffer;
2175b4d8c36bSSepherosa Ziehau 	int error, i, tsize, ntxd;
2176bdca134fSSepherosa Ziehau 
2177bdca134fSSepherosa Ziehau 	/*
2178bdca134fSSepherosa Ziehau 	 * Validate number of transmit descriptors.  It must not exceed
2179bdca134fSSepherosa Ziehau 	 * hardware maximum, and must be multiple of E1000_DBA_ALIGN.
2180bdca134fSSepherosa Ziehau 	 */
2181b4d8c36bSSepherosa Ziehau 	ntxd = device_getenv_int(dev, "txd", emx_txd);
2182b4d8c36bSSepherosa Ziehau 	if ((ntxd * sizeof(struct e1000_tx_desc)) % EMX_DBA_ALIGN != 0 ||
2183b4d8c36bSSepherosa Ziehau 	    ntxd > EMX_MAX_TXD || ntxd < EMX_MIN_TXD) {
2184bdca134fSSepherosa Ziehau 		device_printf(dev, "Using %d TX descriptors instead of %d!\n",
2185b4d8c36bSSepherosa Ziehau 		    EMX_DEFAULT_TXD, ntxd);
2186ec1c60bbSSepherosa Ziehau 		tdata->num_tx_desc = EMX_DEFAULT_TXD;
2187bdca134fSSepherosa Ziehau 	} else {
2188ec1c60bbSSepherosa Ziehau 		tdata->num_tx_desc = ntxd;
2189bdca134fSSepherosa Ziehau 	}
2190bdca134fSSepherosa Ziehau 
2191bdca134fSSepherosa Ziehau 	/*
2192bdca134fSSepherosa Ziehau 	 * Allocate Transmit Descriptor ring
2193bdca134fSSepherosa Ziehau 	 */
2194ec1c60bbSSepherosa Ziehau 	tsize = roundup2(tdata->num_tx_desc * sizeof(struct e1000_tx_desc),
2195bdca134fSSepherosa Ziehau 			 EMX_DBA_ALIGN);
2196ec1c60bbSSepherosa Ziehau 	tdata->tx_desc_base = bus_dmamem_coherent_any(tdata->sc->parent_dtag,
2197a596084cSSepherosa Ziehau 				EMX_DBA_ALIGN, tsize, BUS_DMA_WAITOK,
2198ec1c60bbSSepherosa Ziehau 				&tdata->tx_desc_dtag, &tdata->tx_desc_dmap,
2199ec1c60bbSSepherosa Ziehau 				&tdata->tx_desc_paddr);
2200ec1c60bbSSepherosa Ziehau 	if (tdata->tx_desc_base == NULL) {
2201bdca134fSSepherosa Ziehau 		device_printf(dev, "Unable to allocate tx_desc memory\n");
2202a596084cSSepherosa Ziehau 		return ENOMEM;
2203bdca134fSSepherosa Ziehau 	}
22045330213cSSepherosa Ziehau 
22055a7acd69SSepherosa Ziehau 	tsize = __VM_CACHELINE_ALIGN(
22065a7acd69SSepherosa Ziehau 	    sizeof(struct emx_txbuf) * tdata->num_tx_desc);
22075a7acd69SSepherosa Ziehau 	tdata->tx_buf = kmalloc_cachealign(tsize, M_DEVBUF, M_WAITOK | M_ZERO);
22085330213cSSepherosa Ziehau 
22095330213cSSepherosa Ziehau 	/*
22105330213cSSepherosa Ziehau 	 * Create DMA tags for tx buffers
22115330213cSSepherosa Ziehau 	 */
2212ec1c60bbSSepherosa Ziehau 	error = bus_dma_tag_create(tdata->sc->parent_dtag, /* parent */
22135330213cSSepherosa Ziehau 			1, 0,			/* alignment, bounds */
22145330213cSSepherosa Ziehau 			BUS_SPACE_MAXADDR,	/* lowaddr */
22155330213cSSepherosa Ziehau 			BUS_SPACE_MAXADDR,	/* highaddr */
22165330213cSSepherosa Ziehau 			NULL, NULL,		/* filter, filterarg */
22175330213cSSepherosa Ziehau 			EMX_TSO_SIZE,		/* maxsize */
22185330213cSSepherosa Ziehau 			EMX_MAX_SCATTER,	/* nsegments */
22195330213cSSepherosa Ziehau 			EMX_MAX_SEGSIZE,	/* maxsegsize */
22205330213cSSepherosa Ziehau 			BUS_DMA_WAITOK | BUS_DMA_ALLOCNOW |
22215330213cSSepherosa Ziehau 			BUS_DMA_ONEBPAGE,	/* flags */
2222ec1c60bbSSepherosa Ziehau 			&tdata->txtag);
22235330213cSSepherosa Ziehau 	if (error) {
22245330213cSSepherosa Ziehau 		device_printf(dev, "Unable to allocate TX DMA tag\n");
2225ec1c60bbSSepherosa Ziehau 		kfree(tdata->tx_buf, M_DEVBUF);
2226ec1c60bbSSepherosa Ziehau 		tdata->tx_buf = NULL;
22275330213cSSepherosa Ziehau 		return error;
22285330213cSSepherosa Ziehau 	}
22295330213cSSepherosa Ziehau 
22305330213cSSepherosa Ziehau 	/*
22315330213cSSepherosa Ziehau 	 * Create DMA maps for tx buffers
22325330213cSSepherosa Ziehau 	 */
2233ec1c60bbSSepherosa Ziehau 	for (i = 0; i < tdata->num_tx_desc; i++) {
2234ec1c60bbSSepherosa Ziehau 		tx_buffer = &tdata->tx_buf[i];
22355330213cSSepherosa Ziehau 
2236ec1c60bbSSepherosa Ziehau 		error = bus_dmamap_create(tdata->txtag,
22375330213cSSepherosa Ziehau 					  BUS_DMA_WAITOK | BUS_DMA_ONEBPAGE,
22385330213cSSepherosa Ziehau 					  &tx_buffer->map);
22395330213cSSepherosa Ziehau 		if (error) {
22405330213cSSepherosa Ziehau 			device_printf(dev, "Unable to create TX DMA map\n");
2241ec1c60bbSSepherosa Ziehau 			emx_destroy_tx_ring(tdata, i);
22425330213cSSepherosa Ziehau 			return error;
22435330213cSSepherosa Ziehau 		}
22445330213cSSepherosa Ziehau 	}
2245d84018e9SSepherosa Ziehau 
2246d84018e9SSepherosa Ziehau 	/*
2247d84018e9SSepherosa Ziehau 	 * Setup TX parameters
2248d84018e9SSepherosa Ziehau 	 */
2249d84018e9SSepherosa Ziehau 	tdata->spare_tx_desc = EMX_TX_SPARE;
225055471c55SSepherosa Ziehau 	tdata->tx_wreg_nsegs = EMX_DEFAULT_TXWREG;
2251d84018e9SSepherosa Ziehau 
2252d84018e9SSepherosa Ziehau 	/*
2253d84018e9SSepherosa Ziehau 	 * Keep following relationship between spare_tx_desc, oact_tx_desc
2254d84018e9SSepherosa Ziehau 	 * and tx_intr_nsegs:
2255d84018e9SSepherosa Ziehau 	 * (spare_tx_desc + EMX_TX_RESERVED) <=
2256d84018e9SSepherosa Ziehau 	 * oact_tx_desc <= EMX_TX_OACTIVE_MAX <= tx_intr_nsegs
2257d84018e9SSepherosa Ziehau 	 */
2258d84018e9SSepherosa Ziehau 	tdata->oact_tx_desc = tdata->num_tx_desc / 8;
2259d84018e9SSepherosa Ziehau 	if (tdata->oact_tx_desc > EMX_TX_OACTIVE_MAX)
2260d84018e9SSepherosa Ziehau 		tdata->oact_tx_desc = EMX_TX_OACTIVE_MAX;
2261d84018e9SSepherosa Ziehau 	if (tdata->oact_tx_desc < tdata->spare_tx_desc + EMX_TX_RESERVED)
2262d84018e9SSepherosa Ziehau 		tdata->oact_tx_desc = tdata->spare_tx_desc + EMX_TX_RESERVED;
2263d84018e9SSepherosa Ziehau 
2264d84018e9SSepherosa Ziehau 	tdata->tx_intr_nsegs = tdata->num_tx_desc / 16;
2265d84018e9SSepherosa Ziehau 	if (tdata->tx_intr_nsegs < tdata->oact_tx_desc)
2266d84018e9SSepherosa Ziehau 		tdata->tx_intr_nsegs = tdata->oact_tx_desc;
2267d84018e9SSepherosa Ziehau 
2268d84018e9SSepherosa Ziehau 	/*
22691fabd251SSepherosa Ziehau 	 * Pullup extra 4bytes into the first data segment for TSO, see:
2270d84018e9SSepherosa Ziehau 	 * 82571/82572 specification update errata #7
2271d84018e9SSepherosa Ziehau 	 *
22721fabd251SSepherosa Ziehau 	 * Same applies to I217 (and maybe I218).
22731fabd251SSepherosa Ziehau 	 *
2274d84018e9SSepherosa Ziehau 	 * NOTE:
2275d84018e9SSepherosa Ziehau 	 * 4bytes instead of 2bytes, which are mentioned in the errata,
2276d84018e9SSepherosa Ziehau 	 * are pulled; mainly to keep rest of the data properly aligned.
2277d84018e9SSepherosa Ziehau 	 */
2278d84018e9SSepherosa Ziehau 	if (tdata->sc->hw.mac.type == e1000_82571 ||
22791fabd251SSepherosa Ziehau 	    tdata->sc->hw.mac.type == e1000_82572 ||
22801fabd251SSepherosa Ziehau 	    tdata->sc->hw.mac.type == e1000_pch_lpt)
2281d84018e9SSepherosa Ziehau 		tdata->tx_flags |= EMX_TXFLAG_TSO_PULLEX;
2282d84018e9SSepherosa Ziehau 
22835330213cSSepherosa Ziehau 	return (0);
22845330213cSSepherosa Ziehau }
22855330213cSSepherosa Ziehau 
22865330213cSSepherosa Ziehau static void
2287ec1c60bbSSepherosa Ziehau emx_init_tx_ring(struct emx_txdata *tdata)
22885330213cSSepherosa Ziehau {
22895330213cSSepherosa Ziehau 	/* Clear the old ring contents */
2290ec1c60bbSSepherosa Ziehau 	bzero(tdata->tx_desc_base,
2291ec1c60bbSSepherosa Ziehau 	      sizeof(struct e1000_tx_desc) * tdata->num_tx_desc);
22925330213cSSepherosa Ziehau 
22935330213cSSepherosa Ziehau 	/* Reset state */
2294ec1c60bbSSepherosa Ziehau 	tdata->next_avail_tx_desc = 0;
2295ec1c60bbSSepherosa Ziehau 	tdata->next_tx_to_clean = 0;
2296ec1c60bbSSepherosa Ziehau 	tdata->num_tx_desc_avail = tdata->num_tx_desc;
2297d84018e9SSepherosa Ziehau 
2298d84018e9SSepherosa Ziehau 	tdata->tx_flags |= EMX_TXFLAG_ENABLED;
2299d84018e9SSepherosa Ziehau 	if (tdata->sc->tx_ring_inuse > 1) {
2300d84018e9SSepherosa Ziehau 		tdata->tx_flags |= EMX_TXFLAG_FORCECTX;
2301d84018e9SSepherosa Ziehau 		if (bootverbose) {
2302d84018e9SSepherosa Ziehau 			if_printf(&tdata->sc->arpcom.ac_if,
2303d84018e9SSepherosa Ziehau 			    "TX %d force ctx setup\n", tdata->idx);
2304d84018e9SSepherosa Ziehau 		}
2305d84018e9SSepherosa Ziehau 	}
23065330213cSSepherosa Ziehau }
23075330213cSSepherosa Ziehau 
23085330213cSSepherosa Ziehau static void
23095330213cSSepherosa Ziehau emx_init_tx_unit(struct emx_softc *sc)
23105330213cSSepherosa Ziehau {
231157f26b35SSepherosa Ziehau 	uint32_t tctl, tarc, tipg = 0, txdctl;
2312d84018e9SSepherosa Ziehau 	int i;
2313d84018e9SSepherosa Ziehau 
2314d84018e9SSepherosa Ziehau 	for (i = 0; i < sc->tx_ring_inuse; ++i) {
2315d84018e9SSepherosa Ziehau 		struct emx_txdata *tdata = &sc->tx_data[i];
23165330213cSSepherosa Ziehau 		uint64_t bus_addr;
23175330213cSSepherosa Ziehau 
23185330213cSSepherosa Ziehau 		/* Setup the Base and Length of the Tx Descriptor Ring */
2319d84018e9SSepherosa Ziehau 		bus_addr = tdata->tx_desc_paddr;
2320d84018e9SSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_TDLEN(i),
2321d84018e9SSepherosa Ziehau 		    tdata->num_tx_desc * sizeof(struct e1000_tx_desc));
2322d84018e9SSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_TDBAH(i),
23235330213cSSepherosa Ziehau 		    (uint32_t)(bus_addr >> 32));
2324d84018e9SSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_TDBAL(i),
23255330213cSSepherosa Ziehau 		    (uint32_t)bus_addr);
23265330213cSSepherosa Ziehau 		/* Setup the HW Tx Head and Tail descriptor pointers */
2327d84018e9SSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_TDT(i), 0);
2328d84018e9SSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_TDH(i), 0);
2329d84018e9SSepherosa Ziehau 	}
23305330213cSSepherosa Ziehau 
23315330213cSSepherosa Ziehau 	/* Set the default values for the Tx Inter Packet Gap timer */
23325330213cSSepherosa Ziehau 	switch (sc->hw.mac.type) {
23335330213cSSepherosa Ziehau 	case e1000_80003es2lan:
23345330213cSSepherosa Ziehau 		tipg = DEFAULT_82543_TIPG_IPGR1;
23355330213cSSepherosa Ziehau 		tipg |= DEFAULT_80003ES2LAN_TIPG_IPGR2 <<
23365330213cSSepherosa Ziehau 		    E1000_TIPG_IPGR2_SHIFT;
23375330213cSSepherosa Ziehau 		break;
23385330213cSSepherosa Ziehau 
23395330213cSSepherosa Ziehau 	default:
23405330213cSSepherosa Ziehau 		if (sc->hw.phy.media_type == e1000_media_type_fiber ||
23415330213cSSepherosa Ziehau 		    sc->hw.phy.media_type == e1000_media_type_internal_serdes)
23425330213cSSepherosa Ziehau 			tipg = DEFAULT_82543_TIPG_IPGT_FIBER;
23435330213cSSepherosa Ziehau 		else
23445330213cSSepherosa Ziehau 			tipg = DEFAULT_82543_TIPG_IPGT_COPPER;
23455330213cSSepherosa Ziehau 		tipg |= DEFAULT_82543_TIPG_IPGR1 << E1000_TIPG_IPGR1_SHIFT;
23465330213cSSepherosa Ziehau 		tipg |= DEFAULT_82543_TIPG_IPGR2 << E1000_TIPG_IPGR2_SHIFT;
23475330213cSSepherosa Ziehau 		break;
23485330213cSSepherosa Ziehau 	}
23495330213cSSepherosa Ziehau 
23505330213cSSepherosa Ziehau 	E1000_WRITE_REG(&sc->hw, E1000_TIPG, tipg);
23515330213cSSepherosa Ziehau 
23525330213cSSepherosa Ziehau 	/* NOTE: 0 is not allowed for TIDV */
23535330213cSSepherosa Ziehau 	E1000_WRITE_REG(&sc->hw, E1000_TIDV, 1);
23545330213cSSepherosa Ziehau 	E1000_WRITE_REG(&sc->hw, E1000_TADV, 0);
23555330213cSSepherosa Ziehau 
235657f26b35SSepherosa Ziehau 	/*
235757f26b35SSepherosa Ziehau 	 * Errata workaround (obtained from Linux).  This is necessary
235857f26b35SSepherosa Ziehau 	 * to make multiple TX queues work on 82574.
235957f26b35SSepherosa Ziehau 	 * XXX can't find it in any published errata though.
236057f26b35SSepherosa Ziehau 	 */
236157f26b35SSepherosa Ziehau 	txdctl = E1000_READ_REG(&sc->hw, E1000_TXDCTL(0));
236257f26b35SSepherosa Ziehau 	E1000_WRITE_REG(&sc->hw, E1000_TXDCTL(1), txdctl);
236357f26b35SSepherosa Ziehau 
23645330213cSSepherosa Ziehau 	if (sc->hw.mac.type == e1000_82571 ||
23655330213cSSepherosa Ziehau 	    sc->hw.mac.type == e1000_82572) {
23665330213cSSepherosa Ziehau 		tarc = E1000_READ_REG(&sc->hw, E1000_TARC(0));
23675330213cSSepherosa Ziehau 		tarc |= EMX_TARC_SPEED_MODE;
23685330213cSSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_TARC(0), tarc);
23695330213cSSepherosa Ziehau 	} else if (sc->hw.mac.type == e1000_80003es2lan) {
23705330213cSSepherosa Ziehau 		tarc = E1000_READ_REG(&sc->hw, E1000_TARC(0));
23715330213cSSepherosa Ziehau 		tarc |= 1;
23725330213cSSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_TARC(0), tarc);
23735330213cSSepherosa Ziehau 		tarc = E1000_READ_REG(&sc->hw, E1000_TARC(1));
23745330213cSSepherosa Ziehau 		tarc |= 1;
23755330213cSSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_TARC(1), tarc);
23765330213cSSepherosa Ziehau 	}
23775330213cSSepherosa Ziehau 
23785330213cSSepherosa Ziehau 	/* Program the Transmit Control Register */
23795330213cSSepherosa Ziehau 	tctl = E1000_READ_REG(&sc->hw, E1000_TCTL);
23805330213cSSepherosa Ziehau 	tctl &= ~E1000_TCTL_CT;
23815330213cSSepherosa Ziehau 	tctl |= E1000_TCTL_PSP | E1000_TCTL_RTLC | E1000_TCTL_EN |
23825330213cSSepherosa Ziehau 		(E1000_COLLISION_THRESHOLD << E1000_CT_SHIFT);
23835330213cSSepherosa Ziehau 	tctl |= E1000_TCTL_MULR;
23845330213cSSepherosa Ziehau 
23855330213cSSepherosa Ziehau 	/* This write will effectively turn on the transmit unit. */
23865330213cSSepherosa Ziehau 	E1000_WRITE_REG(&sc->hw, E1000_TCTL, tctl);
238701058531SSepherosa Ziehau 
238801058531SSepherosa Ziehau 	if (sc->hw.mac.type == e1000_82571 ||
238901058531SSepherosa Ziehau 	    sc->hw.mac.type == e1000_82572 ||
239001058531SSepherosa Ziehau 	    sc->hw.mac.type == e1000_80003es2lan) {
239101058531SSepherosa Ziehau 		/* Bit 28 of TARC1 must be cleared when MULR is enabled */
239201058531SSepherosa Ziehau 		tarc = E1000_READ_REG(&sc->hw, E1000_TARC(1));
239301058531SSepherosa Ziehau 		tarc &= ~(1 << 28);
239401058531SSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_TARC(1), tarc);
239501058531SSepherosa Ziehau 	}
2396d84018e9SSepherosa Ziehau 
2397d84018e9SSepherosa Ziehau 	if (sc->tx_ring_inuse > 1) {
2398d84018e9SSepherosa Ziehau 		tarc = E1000_READ_REG(&sc->hw, E1000_TARC(0));
2399d84018e9SSepherosa Ziehau 		tarc &= ~EMX_TARC_COUNT_MASK;
2400d84018e9SSepherosa Ziehau 		tarc |= 1;
2401d84018e9SSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_TARC(0), tarc);
2402d84018e9SSepherosa Ziehau 
2403d84018e9SSepherosa Ziehau 		tarc = E1000_READ_REG(&sc->hw, E1000_TARC(1));
2404d84018e9SSepherosa Ziehau 		tarc &= ~EMX_TARC_COUNT_MASK;
2405d84018e9SSepherosa Ziehau 		tarc |= 1;
2406d84018e9SSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_TARC(1), tarc);
2407d84018e9SSepherosa Ziehau 	}
24085330213cSSepherosa Ziehau }
24095330213cSSepherosa Ziehau 
24105330213cSSepherosa Ziehau static void
2411ec1c60bbSSepherosa Ziehau emx_destroy_tx_ring(struct emx_txdata *tdata, int ndesc)
24125330213cSSepherosa Ziehau {
2413323e5ecdSSepherosa Ziehau 	struct emx_txbuf *tx_buffer;
24145330213cSSepherosa Ziehau 	int i;
24155330213cSSepherosa Ziehau 
2416bdca134fSSepherosa Ziehau 	/* Free Transmit Descriptor ring */
2417ec1c60bbSSepherosa Ziehau 	if (tdata->tx_desc_base) {
2418ec1c60bbSSepherosa Ziehau 		bus_dmamap_unload(tdata->tx_desc_dtag, tdata->tx_desc_dmap);
2419ec1c60bbSSepherosa Ziehau 		bus_dmamem_free(tdata->tx_desc_dtag, tdata->tx_desc_base,
2420ec1c60bbSSepherosa Ziehau 				tdata->tx_desc_dmap);
2421ec1c60bbSSepherosa Ziehau 		bus_dma_tag_destroy(tdata->tx_desc_dtag);
2422a596084cSSepherosa Ziehau 
2423ec1c60bbSSepherosa Ziehau 		tdata->tx_desc_base = NULL;
2424a596084cSSepherosa Ziehau 	}
2425bdca134fSSepherosa Ziehau 
2426ec1c60bbSSepherosa Ziehau 	if (tdata->tx_buf == NULL)
24275330213cSSepherosa Ziehau 		return;
24285330213cSSepherosa Ziehau 
24295330213cSSepherosa Ziehau 	for (i = 0; i < ndesc; i++) {
2430ec1c60bbSSepherosa Ziehau 		tx_buffer = &tdata->tx_buf[i];
24315330213cSSepherosa Ziehau 
24325330213cSSepherosa Ziehau 		KKASSERT(tx_buffer->m_head == NULL);
2433ec1c60bbSSepherosa Ziehau 		bus_dmamap_destroy(tdata->txtag, tx_buffer->map);
24345330213cSSepherosa Ziehau 	}
2435ec1c60bbSSepherosa Ziehau 	bus_dma_tag_destroy(tdata->txtag);
24365330213cSSepherosa Ziehau 
2437ec1c60bbSSepherosa Ziehau 	kfree(tdata->tx_buf, M_DEVBUF);
2438ec1c60bbSSepherosa Ziehau 	tdata->tx_buf = NULL;
24395330213cSSepherosa Ziehau }
24405330213cSSepherosa Ziehau 
24415330213cSSepherosa Ziehau /*
24425330213cSSepherosa Ziehau  * The offload context needs to be set when we transfer the first
24435330213cSSepherosa Ziehau  * packet of a particular protocol (TCP/UDP).  This routine has been
24445330213cSSepherosa Ziehau  * enhanced to deal with inserted VLAN headers.
24455330213cSSepherosa Ziehau  *
24465330213cSSepherosa Ziehau  * If the new packet's ether header length, ip header length and
24475330213cSSepherosa Ziehau  * csum offloading type are same as the previous packet, we should
24485330213cSSepherosa Ziehau  * avoid allocating a new csum context descriptor; mainly to take
24495330213cSSepherosa Ziehau  * advantage of the pipeline effect of the TX data read request.
24505330213cSSepherosa Ziehau  *
24515330213cSSepherosa Ziehau  * This function returns number of TX descrptors allocated for
24525330213cSSepherosa Ziehau  * csum context.
24535330213cSSepherosa Ziehau  */
24545330213cSSepherosa Ziehau static int
2455ec1c60bbSSepherosa Ziehau emx_txcsum(struct emx_txdata *tdata, struct mbuf *mp,
24565330213cSSepherosa Ziehau 	   uint32_t *txd_upper, uint32_t *txd_lower)
24575330213cSSepherosa Ziehau {
24585330213cSSepherosa Ziehau 	struct e1000_context_desc *TXD;
24595330213cSSepherosa Ziehau 	int curr_txd, ehdrlen, csum_flags;
24605330213cSSepherosa Ziehau 	uint32_t cmd, hdr_len, ip_hlen;
24615330213cSSepherosa Ziehau 
24625330213cSSepherosa Ziehau 	csum_flags = mp->m_pkthdr.csum_flags & EMX_CSUM_FEATURES;
246368447568SSepherosa Ziehau 	ip_hlen = mp->m_pkthdr.csum_iphlen;
246468447568SSepherosa Ziehau 	ehdrlen = mp->m_pkthdr.csum_lhlen;
24655330213cSSepherosa Ziehau 
2466d84018e9SSepherosa Ziehau 	if ((tdata->tx_flags & EMX_TXFLAG_FORCECTX) == 0 &&
2467d84018e9SSepherosa Ziehau 	    tdata->csum_lhlen == ehdrlen && tdata->csum_iphlen == ip_hlen &&
2468ec1c60bbSSepherosa Ziehau 	    tdata->csum_flags == csum_flags) {
24695330213cSSepherosa Ziehau 		/*
24705330213cSSepherosa Ziehau 		 * Same csum offload context as the previous packets;
24715330213cSSepherosa Ziehau 		 * just return.
24725330213cSSepherosa Ziehau 		 */
2473ec1c60bbSSepherosa Ziehau 		*txd_upper = tdata->csum_txd_upper;
2474ec1c60bbSSepherosa Ziehau 		*txd_lower = tdata->csum_txd_lower;
24755330213cSSepherosa Ziehau 		return 0;
24765330213cSSepherosa Ziehau 	}
24775330213cSSepherosa Ziehau 
24785330213cSSepherosa Ziehau 	/*
24795330213cSSepherosa Ziehau 	 * Setup a new csum offload context.
24805330213cSSepherosa Ziehau 	 */
24815330213cSSepherosa Ziehau 
2482ec1c60bbSSepherosa Ziehau 	curr_txd = tdata->next_avail_tx_desc;
2483ec1c60bbSSepherosa Ziehau 	TXD = (struct e1000_context_desc *)&tdata->tx_desc_base[curr_txd];
24845330213cSSepherosa Ziehau 
24855330213cSSepherosa Ziehau 	cmd = 0;
24865330213cSSepherosa Ziehau 
24875330213cSSepherosa Ziehau 	/* Setup of IP header checksum. */
24885330213cSSepherosa Ziehau 	if (csum_flags & CSUM_IP) {
24895330213cSSepherosa Ziehau 		/*
24905330213cSSepherosa Ziehau 		 * Start offset for header checksum calculation.
24915330213cSSepherosa Ziehau 		 * End offset for header checksum calculation.
24925330213cSSepherosa Ziehau 		 * Offset of place to put the checksum.
24935330213cSSepherosa Ziehau 		 */
24945330213cSSepherosa Ziehau 		TXD->lower_setup.ip_fields.ipcss = ehdrlen;
24955330213cSSepherosa Ziehau 		TXD->lower_setup.ip_fields.ipcse =
24965330213cSSepherosa Ziehau 		    htole16(ehdrlen + ip_hlen - 1);
24975330213cSSepherosa Ziehau 		TXD->lower_setup.ip_fields.ipcso =
24985330213cSSepherosa Ziehau 		    ehdrlen + offsetof(struct ip, ip_sum);
24995330213cSSepherosa Ziehau 		cmd |= E1000_TXD_CMD_IP;
25005330213cSSepherosa Ziehau 		*txd_upper |= E1000_TXD_POPTS_IXSM << 8;
25015330213cSSepherosa Ziehau 	}
25025330213cSSepherosa Ziehau 	hdr_len = ehdrlen + ip_hlen;
25035330213cSSepherosa Ziehau 
25045330213cSSepherosa Ziehau 	if (csum_flags & CSUM_TCP) {
25055330213cSSepherosa Ziehau 		/*
25065330213cSSepherosa Ziehau 		 * Start offset for payload checksum calculation.
25075330213cSSepherosa Ziehau 		 * End offset for payload checksum calculation.
25085330213cSSepherosa Ziehau 		 * Offset of place to put the checksum.
25095330213cSSepherosa Ziehau 		 */
25105330213cSSepherosa Ziehau 		TXD->upper_setup.tcp_fields.tucss = hdr_len;
25115330213cSSepherosa Ziehau 		TXD->upper_setup.tcp_fields.tucse = htole16(0);
25125330213cSSepherosa Ziehau 		TXD->upper_setup.tcp_fields.tucso =
25135330213cSSepherosa Ziehau 		    hdr_len + offsetof(struct tcphdr, th_sum);
25145330213cSSepherosa Ziehau 		cmd |= E1000_TXD_CMD_TCP;
25155330213cSSepherosa Ziehau 		*txd_upper |= E1000_TXD_POPTS_TXSM << 8;
25165330213cSSepherosa Ziehau 	} else if (csum_flags & CSUM_UDP) {
25175330213cSSepherosa Ziehau 		/*
25185330213cSSepherosa Ziehau 		 * Start offset for header checksum calculation.
25195330213cSSepherosa Ziehau 		 * End offset for header checksum calculation.
25205330213cSSepherosa Ziehau 		 * Offset of place to put the checksum.
25215330213cSSepherosa Ziehau 		 */
25225330213cSSepherosa Ziehau 		TXD->upper_setup.tcp_fields.tucss = hdr_len;
25235330213cSSepherosa Ziehau 		TXD->upper_setup.tcp_fields.tucse = htole16(0);
25245330213cSSepherosa Ziehau 		TXD->upper_setup.tcp_fields.tucso =
25255330213cSSepherosa Ziehau 		    hdr_len + offsetof(struct udphdr, uh_sum);
25265330213cSSepherosa Ziehau 		*txd_upper |= E1000_TXD_POPTS_TXSM << 8;
25275330213cSSepherosa Ziehau 	}
25285330213cSSepherosa Ziehau 
25295330213cSSepherosa Ziehau 	*txd_lower = E1000_TXD_CMD_DEXT |	/* Extended descr type */
25305330213cSSepherosa Ziehau 		     E1000_TXD_DTYP_D;		/* Data descr */
25315330213cSSepherosa Ziehau 
25325330213cSSepherosa Ziehau 	/* Save the information for this csum offloading context */
2533ec1c60bbSSepherosa Ziehau 	tdata->csum_lhlen = ehdrlen;
2534ec1c60bbSSepherosa Ziehau 	tdata->csum_iphlen = ip_hlen;
2535ec1c60bbSSepherosa Ziehau 	tdata->csum_flags = csum_flags;
2536ec1c60bbSSepherosa Ziehau 	tdata->csum_txd_upper = *txd_upper;
2537ec1c60bbSSepherosa Ziehau 	tdata->csum_txd_lower = *txd_lower;
25385330213cSSepherosa Ziehau 
25395330213cSSepherosa Ziehau 	TXD->tcp_seg_setup.data = htole32(0);
25405330213cSSepherosa Ziehau 	TXD->cmd_and_length =
25415330213cSSepherosa Ziehau 	    htole32(E1000_TXD_CMD_IFCS | E1000_TXD_CMD_DEXT | cmd);
25425330213cSSepherosa Ziehau 
2543ec1c60bbSSepherosa Ziehau 	if (++curr_txd == tdata->num_tx_desc)
25445330213cSSepherosa Ziehau 		curr_txd = 0;
25455330213cSSepherosa Ziehau 
2546ec1c60bbSSepherosa Ziehau 	KKASSERT(tdata->num_tx_desc_avail > 0);
2547ec1c60bbSSepherosa Ziehau 	tdata->num_tx_desc_avail--;
25485330213cSSepherosa Ziehau 
2549ec1c60bbSSepherosa Ziehau 	tdata->next_avail_tx_desc = curr_txd;
25505330213cSSepherosa Ziehau 	return 1;
25515330213cSSepherosa Ziehau }
25525330213cSSepherosa Ziehau 
25535330213cSSepherosa Ziehau static void
2554ec1c60bbSSepherosa Ziehau emx_txeof(struct emx_txdata *tdata)
25555330213cSSepherosa Ziehau {
2556323e5ecdSSepherosa Ziehau 	struct emx_txbuf *tx_buffer;
25575330213cSSepherosa Ziehau 	int first, num_avail;
25585330213cSSepherosa Ziehau 
2559ec1c60bbSSepherosa Ziehau 	if (tdata->tx_dd_head == tdata->tx_dd_tail)
25605330213cSSepherosa Ziehau 		return;
25615330213cSSepherosa Ziehau 
2562ec1c60bbSSepherosa Ziehau 	if (tdata->num_tx_desc_avail == tdata->num_tx_desc)
25635330213cSSepherosa Ziehau 		return;
25645330213cSSepherosa Ziehau 
2565ec1c60bbSSepherosa Ziehau 	num_avail = tdata->num_tx_desc_avail;
2566ec1c60bbSSepherosa Ziehau 	first = tdata->next_tx_to_clean;
25675330213cSSepherosa Ziehau 
2568ec1c60bbSSepherosa Ziehau 	while (tdata->tx_dd_head != tdata->tx_dd_tail) {
2569ec1c60bbSSepherosa Ziehau 		int dd_idx = tdata->tx_dd[tdata->tx_dd_head];
257070172a73SSepherosa Ziehau 		struct e1000_tx_desc *tx_desc;
25715330213cSSepherosa Ziehau 
2572ec1c60bbSSepherosa Ziehau 		tx_desc = &tdata->tx_desc_base[dd_idx];
25735330213cSSepherosa Ziehau 		if (tx_desc->upper.fields.status & E1000_TXD_STAT_DD) {
2574ec1c60bbSSepherosa Ziehau 			EMX_INC_TXDD_IDX(tdata->tx_dd_head);
25755330213cSSepherosa Ziehau 
2576ec1c60bbSSepherosa Ziehau 			if (++dd_idx == tdata->num_tx_desc)
25775330213cSSepherosa Ziehau 				dd_idx = 0;
25785330213cSSepherosa Ziehau 
25795330213cSSepherosa Ziehau 			while (first != dd_idx) {
25805330213cSSepherosa Ziehau 				logif(pkt_txclean);
25815330213cSSepherosa Ziehau 
25825330213cSSepherosa Ziehau 				num_avail++;
25835330213cSSepherosa Ziehau 
2584ec1c60bbSSepherosa Ziehau 				tx_buffer = &tdata->tx_buf[first];
25855330213cSSepherosa Ziehau 				if (tx_buffer->m_head) {
2586ec1c60bbSSepherosa Ziehau 					bus_dmamap_unload(tdata->txtag,
25875330213cSSepherosa Ziehau 							  tx_buffer->map);
25885330213cSSepherosa Ziehau 					m_freem(tx_buffer->m_head);
25895330213cSSepherosa Ziehau 					tx_buffer->m_head = NULL;
25905330213cSSepherosa Ziehau 				}
25915330213cSSepherosa Ziehau 
2592ec1c60bbSSepherosa Ziehau 				if (++first == tdata->num_tx_desc)
25935330213cSSepherosa Ziehau 					first = 0;
25945330213cSSepherosa Ziehau 			}
25955330213cSSepherosa Ziehau 		} else {
25965330213cSSepherosa Ziehau 			break;
25975330213cSSepherosa Ziehau 		}
25985330213cSSepherosa Ziehau 	}
2599ec1c60bbSSepherosa Ziehau 	tdata->next_tx_to_clean = first;
2600ec1c60bbSSepherosa Ziehau 	tdata->num_tx_desc_avail = num_avail;
26015330213cSSepherosa Ziehau 
2602ec1c60bbSSepherosa Ziehau 	if (tdata->tx_dd_head == tdata->tx_dd_tail) {
2603ec1c60bbSSepherosa Ziehau 		tdata->tx_dd_head = 0;
2604ec1c60bbSSepherosa Ziehau 		tdata->tx_dd_tail = 0;
26055330213cSSepherosa Ziehau 	}
26065330213cSSepherosa Ziehau 
2607ec1c60bbSSepherosa Ziehau 	if (!EMX_IS_OACTIVE(tdata)) {
2608d84018e9SSepherosa Ziehau 		ifsq_clr_oactive(tdata->ifsq);
26095330213cSSepherosa Ziehau 
26105330213cSSepherosa Ziehau 		/* All clean, turn off the timer */
2611ec1c60bbSSepherosa Ziehau 		if (tdata->num_tx_desc_avail == tdata->num_tx_desc)
2612d84018e9SSepherosa Ziehau 			tdata->tx_watchdog.wd_timer = 0;
26135330213cSSepherosa Ziehau 	}
26145330213cSSepherosa Ziehau }
26155330213cSSepherosa Ziehau 
26165330213cSSepherosa Ziehau static void
2617ec1c60bbSSepherosa Ziehau emx_tx_collect(struct emx_txdata *tdata)
26185330213cSSepherosa Ziehau {
2619323e5ecdSSepherosa Ziehau 	struct emx_txbuf *tx_buffer;
26205330213cSSepherosa Ziehau 	int tdh, first, num_avail, dd_idx = -1;
26215330213cSSepherosa Ziehau 
2622ec1c60bbSSepherosa Ziehau 	if (tdata->num_tx_desc_avail == tdata->num_tx_desc)
26235330213cSSepherosa Ziehau 		return;
26245330213cSSepherosa Ziehau 
2625d84018e9SSepherosa Ziehau 	tdh = E1000_READ_REG(&tdata->sc->hw, E1000_TDH(tdata->idx));
2626ec1c60bbSSepherosa Ziehau 	if (tdh == tdata->next_tx_to_clean)
26275330213cSSepherosa Ziehau 		return;
26285330213cSSepherosa Ziehau 
2629ec1c60bbSSepherosa Ziehau 	if (tdata->tx_dd_head != tdata->tx_dd_tail)
2630ec1c60bbSSepherosa Ziehau 		dd_idx = tdata->tx_dd[tdata->tx_dd_head];
26315330213cSSepherosa Ziehau 
2632ec1c60bbSSepherosa Ziehau 	num_avail = tdata->num_tx_desc_avail;
2633ec1c60bbSSepherosa Ziehau 	first = tdata->next_tx_to_clean;
26345330213cSSepherosa Ziehau 
26355330213cSSepherosa Ziehau 	while (first != tdh) {
26365330213cSSepherosa Ziehau 		logif(pkt_txclean);
26375330213cSSepherosa Ziehau 
26385330213cSSepherosa Ziehau 		num_avail++;
26395330213cSSepherosa Ziehau 
2640ec1c60bbSSepherosa Ziehau 		tx_buffer = &tdata->tx_buf[first];
26415330213cSSepherosa Ziehau 		if (tx_buffer->m_head) {
2642ec1c60bbSSepherosa Ziehau 			bus_dmamap_unload(tdata->txtag,
26435330213cSSepherosa Ziehau 					  tx_buffer->map);
26445330213cSSepherosa Ziehau 			m_freem(tx_buffer->m_head);
26455330213cSSepherosa Ziehau 			tx_buffer->m_head = NULL;
26465330213cSSepherosa Ziehau 		}
26475330213cSSepherosa Ziehau 
26485330213cSSepherosa Ziehau 		if (first == dd_idx) {
2649ec1c60bbSSepherosa Ziehau 			EMX_INC_TXDD_IDX(tdata->tx_dd_head);
2650ec1c60bbSSepherosa Ziehau 			if (tdata->tx_dd_head == tdata->tx_dd_tail) {
2651ec1c60bbSSepherosa Ziehau 				tdata->tx_dd_head = 0;
2652ec1c60bbSSepherosa Ziehau 				tdata->tx_dd_tail = 0;
26535330213cSSepherosa Ziehau 				dd_idx = -1;
26545330213cSSepherosa Ziehau 			} else {
2655ec1c60bbSSepherosa Ziehau 				dd_idx = tdata->tx_dd[tdata->tx_dd_head];
26565330213cSSepherosa Ziehau 			}
26575330213cSSepherosa Ziehau 		}
26585330213cSSepherosa Ziehau 
2659ec1c60bbSSepherosa Ziehau 		if (++first == tdata->num_tx_desc)
26605330213cSSepherosa Ziehau 			first = 0;
26615330213cSSepherosa Ziehau 	}
2662ec1c60bbSSepherosa Ziehau 	tdata->next_tx_to_clean = first;
2663ec1c60bbSSepherosa Ziehau 	tdata->num_tx_desc_avail = num_avail;
26645330213cSSepherosa Ziehau 
2665ec1c60bbSSepherosa Ziehau 	if (!EMX_IS_OACTIVE(tdata)) {
2666d84018e9SSepherosa Ziehau 		ifsq_clr_oactive(tdata->ifsq);
26675330213cSSepherosa Ziehau 
26685330213cSSepherosa Ziehau 		/* All clean, turn off the timer */
2669ec1c60bbSSepherosa Ziehau 		if (tdata->num_tx_desc_avail == tdata->num_tx_desc)
2670d84018e9SSepherosa Ziehau 			tdata->tx_watchdog.wd_timer = 0;
26715330213cSSepherosa Ziehau 	}
26725330213cSSepherosa Ziehau }
26735330213cSSepherosa Ziehau 
26745330213cSSepherosa Ziehau /*
26755330213cSSepherosa Ziehau  * When Link is lost sometimes there is work still in the TX ring
26765330213cSSepherosa Ziehau  * which will result in a watchdog, rather than allow that do an
26775330213cSSepherosa Ziehau  * attempted cleanup and then reinit here.  Note that this has been
26785330213cSSepherosa Ziehau  * seens mostly with fiber adapters.
26795330213cSSepherosa Ziehau  */
26805330213cSSepherosa Ziehau static void
26815330213cSSepherosa Ziehau emx_tx_purge(struct emx_softc *sc)
26825330213cSSepherosa Ziehau {
2683d84018e9SSepherosa Ziehau 	int i;
26845330213cSSepherosa Ziehau 
2685d84018e9SSepherosa Ziehau 	if (sc->link_active)
2686d84018e9SSepherosa Ziehau 		return;
2687d84018e9SSepherosa Ziehau 
2688d84018e9SSepherosa Ziehau 	for (i = 0; i < sc->tx_ring_inuse; ++i) {
2689d84018e9SSepherosa Ziehau 		struct emx_txdata *tdata = &sc->tx_data[i];
2690d84018e9SSepherosa Ziehau 
2691d84018e9SSepherosa Ziehau 		if (tdata->tx_watchdog.wd_timer) {
2692d84018e9SSepherosa Ziehau 			emx_tx_collect(tdata);
2693d84018e9SSepherosa Ziehau 			if (tdata->tx_watchdog.wd_timer) {
2694d84018e9SSepherosa Ziehau 				if_printf(&sc->arpcom.ac_if,
2695d84018e9SSepherosa Ziehau 				    "Link lost, TX pending, reinit\n");
26965330213cSSepherosa Ziehau 				emx_init(sc);
2697d84018e9SSepherosa Ziehau 				return;
2698d84018e9SSepherosa Ziehau 			}
26995330213cSSepherosa Ziehau 		}
27005330213cSSepherosa Ziehau 	}
27015330213cSSepherosa Ziehau }
27025330213cSSepherosa Ziehau 
27035330213cSSepherosa Ziehau static int
27049f831fa8SSepherosa Ziehau emx_newbuf(struct emx_rxdata *rdata, int i, int init)
27055330213cSSepherosa Ziehau {
27065330213cSSepherosa Ziehau 	struct mbuf *m;
27075330213cSSepherosa Ziehau 	bus_dma_segment_t seg;
27085330213cSSepherosa Ziehau 	bus_dmamap_t map;
2709323e5ecdSSepherosa Ziehau 	struct emx_rxbuf *rx_buffer;
27105330213cSSepherosa Ziehau 	int error, nseg;
27115330213cSSepherosa Ziehau 
2712b5523eacSSascha Wildner 	m = m_getcl(init ? M_WAITOK : M_NOWAIT, MT_DATA, M_PKTHDR);
27135330213cSSepherosa Ziehau 	if (m == NULL) {
27145330213cSSepherosa Ziehau 		if (init) {
27159f831fa8SSepherosa Ziehau 			if_printf(&rdata->sc->arpcom.ac_if,
27165330213cSSepherosa Ziehau 				  "Unable to allocate RX mbuf\n");
27175330213cSSepherosa Ziehau 		}
27185330213cSSepherosa Ziehau 		return (ENOBUFS);
27195330213cSSepherosa Ziehau 	}
27205330213cSSepherosa Ziehau 	m->m_len = m->m_pkthdr.len = MCLBYTES;
27215330213cSSepherosa Ziehau 
2722a5807b81SSepherosa Ziehau 	if (rdata->sc->hw.mac.max_frame_size <= MCLBYTES - ETHER_ALIGN)
27235330213cSSepherosa Ziehau 		m_adj(m, ETHER_ALIGN);
27245330213cSSepherosa Ziehau 
2725c39e3a1fSSepherosa Ziehau 	error = bus_dmamap_load_mbuf_segment(rdata->rxtag,
2726c39e3a1fSSepherosa Ziehau 			rdata->rx_sparemap, m,
27275330213cSSepherosa Ziehau 			&seg, 1, &nseg, BUS_DMA_NOWAIT);
27285330213cSSepherosa Ziehau 	if (error) {
27295330213cSSepherosa Ziehau 		m_freem(m);
27305330213cSSepherosa Ziehau 		if (init) {
27319f831fa8SSepherosa Ziehau 			if_printf(&rdata->sc->arpcom.ac_if,
27325330213cSSepherosa Ziehau 				  "Unable to load RX mbuf\n");
27335330213cSSepherosa Ziehau 		}
27345330213cSSepherosa Ziehau 		return (error);
27355330213cSSepherosa Ziehau 	}
27365330213cSSepherosa Ziehau 
2737323e5ecdSSepherosa Ziehau 	rx_buffer = &rdata->rx_buf[i];
27385330213cSSepherosa Ziehau 	if (rx_buffer->m_head != NULL)
2739c39e3a1fSSepherosa Ziehau 		bus_dmamap_unload(rdata->rxtag, rx_buffer->map);
27405330213cSSepherosa Ziehau 
27415330213cSSepherosa Ziehau 	map = rx_buffer->map;
2742c39e3a1fSSepherosa Ziehau 	rx_buffer->map = rdata->rx_sparemap;
2743c39e3a1fSSepherosa Ziehau 	rdata->rx_sparemap = map;
27445330213cSSepherosa Ziehau 
27455330213cSSepherosa Ziehau 	rx_buffer->m_head = m;
2746235b9d30SSepherosa Ziehau 	rx_buffer->paddr = seg.ds_addr;
27475330213cSSepherosa Ziehau 
2748235b9d30SSepherosa Ziehau 	emx_setup_rxdesc(&rdata->rx_desc[i], rx_buffer);
27495330213cSSepherosa Ziehau 	return (0);
27505330213cSSepherosa Ziehau }
27515330213cSSepherosa Ziehau 
27525330213cSSepherosa Ziehau static int
27539f831fa8SSepherosa Ziehau emx_create_rx_ring(struct emx_rxdata *rdata)
27545330213cSSepherosa Ziehau {
27559f831fa8SSepherosa Ziehau 	device_t dev = rdata->sc->dev;
2756323e5ecdSSepherosa Ziehau 	struct emx_rxbuf *rx_buffer;
2757b4d8c36bSSepherosa Ziehau 	int i, error, rsize, nrxd;
2758bdca134fSSepherosa Ziehau 
2759bdca134fSSepherosa Ziehau 	/*
2760bdca134fSSepherosa Ziehau 	 * Validate number of receive descriptors.  It must not exceed
2761bdca134fSSepherosa Ziehau 	 * hardware maximum, and must be multiple of E1000_DBA_ALIGN.
2762bdca134fSSepherosa Ziehau 	 */
2763b4d8c36bSSepherosa Ziehau 	nrxd = device_getenv_int(dev, "rxd", emx_rxd);
2764b4d8c36bSSepherosa Ziehau 	if ((nrxd * sizeof(emx_rxdesc_t)) % EMX_DBA_ALIGN != 0 ||
2765b4d8c36bSSepherosa Ziehau 	    nrxd > EMX_MAX_RXD || nrxd < EMX_MIN_RXD) {
2766bdca134fSSepherosa Ziehau 		device_printf(dev, "Using %d RX descriptors instead of %d!\n",
2767b4d8c36bSSepherosa Ziehau 		    EMX_DEFAULT_RXD, nrxd);
2768c39e3a1fSSepherosa Ziehau 		rdata->num_rx_desc = EMX_DEFAULT_RXD;
2769bdca134fSSepherosa Ziehau 	} else {
2770b4d8c36bSSepherosa Ziehau 		rdata->num_rx_desc = nrxd;
2771bdca134fSSepherosa Ziehau 	}
2772bdca134fSSepherosa Ziehau 
2773bdca134fSSepherosa Ziehau 	/*
2774bdca134fSSepherosa Ziehau 	 * Allocate Receive Descriptor ring
2775bdca134fSSepherosa Ziehau 	 */
2776235b9d30SSepherosa Ziehau 	rsize = roundup2(rdata->num_rx_desc * sizeof(emx_rxdesc_t),
2777bdca134fSSepherosa Ziehau 			 EMX_DBA_ALIGN);
27789f831fa8SSepherosa Ziehau 	rdata->rx_desc = bus_dmamem_coherent_any(rdata->sc->parent_dtag,
2779a596084cSSepherosa Ziehau 				EMX_DBA_ALIGN, rsize, BUS_DMA_WAITOK,
2780c39e3a1fSSepherosa Ziehau 				&rdata->rx_desc_dtag, &rdata->rx_desc_dmap,
2781c39e3a1fSSepherosa Ziehau 				&rdata->rx_desc_paddr);
2782235b9d30SSepherosa Ziehau 	if (rdata->rx_desc == NULL) {
2783bdca134fSSepherosa Ziehau 		device_printf(dev, "Unable to allocate rx_desc memory\n");
2784a596084cSSepherosa Ziehau 		return ENOMEM;
2785bdca134fSSepherosa Ziehau 	}
27865330213cSSepherosa Ziehau 
27875a7acd69SSepherosa Ziehau 	rsize = __VM_CACHELINE_ALIGN(
27885a7acd69SSepherosa Ziehau 	    sizeof(struct emx_rxbuf) * rdata->num_rx_desc);
27895a7acd69SSepherosa Ziehau 	rdata->rx_buf = kmalloc_cachealign(rsize, M_DEVBUF, M_WAITOK | M_ZERO);
27905330213cSSepherosa Ziehau 
27915330213cSSepherosa Ziehau 	/*
27925330213cSSepherosa Ziehau 	 * Create DMA tag for rx buffers
27935330213cSSepherosa Ziehau 	 */
27949f831fa8SSepherosa Ziehau 	error = bus_dma_tag_create(rdata->sc->parent_dtag, /* parent */
27955330213cSSepherosa Ziehau 			1, 0,			/* alignment, bounds */
27965330213cSSepherosa Ziehau 			BUS_SPACE_MAXADDR,	/* lowaddr */
27975330213cSSepherosa Ziehau 			BUS_SPACE_MAXADDR,	/* highaddr */
27985330213cSSepherosa Ziehau 			NULL, NULL,		/* filter, filterarg */
27995330213cSSepherosa Ziehau 			MCLBYTES,		/* maxsize */
28005330213cSSepherosa Ziehau 			1,			/* nsegments */
28015330213cSSepherosa Ziehau 			MCLBYTES,		/* maxsegsize */
28025330213cSSepherosa Ziehau 			BUS_DMA_WAITOK | BUS_DMA_ALLOCNOW, /* flags */
2803c39e3a1fSSepherosa Ziehau 			&rdata->rxtag);
28045330213cSSepherosa Ziehau 	if (error) {
28055330213cSSepherosa Ziehau 		device_printf(dev, "Unable to allocate RX DMA tag\n");
2806323e5ecdSSepherosa Ziehau 		kfree(rdata->rx_buf, M_DEVBUF);
2807323e5ecdSSepherosa Ziehau 		rdata->rx_buf = NULL;
28085330213cSSepherosa Ziehau 		return error;
28095330213cSSepherosa Ziehau 	}
28105330213cSSepherosa Ziehau 
28115330213cSSepherosa Ziehau 	/*
28125330213cSSepherosa Ziehau 	 * Create spare DMA map for rx buffers
28135330213cSSepherosa Ziehau 	 */
2814c39e3a1fSSepherosa Ziehau 	error = bus_dmamap_create(rdata->rxtag, BUS_DMA_WAITOK,
2815c39e3a1fSSepherosa Ziehau 				  &rdata->rx_sparemap);
28165330213cSSepherosa Ziehau 	if (error) {
28175330213cSSepherosa Ziehau 		device_printf(dev, "Unable to create spare RX DMA map\n");
2818c39e3a1fSSepherosa Ziehau 		bus_dma_tag_destroy(rdata->rxtag);
2819323e5ecdSSepherosa Ziehau 		kfree(rdata->rx_buf, M_DEVBUF);
2820323e5ecdSSepherosa Ziehau 		rdata->rx_buf = NULL;
28215330213cSSepherosa Ziehau 		return error;
28225330213cSSepherosa Ziehau 	}
28235330213cSSepherosa Ziehau 
28245330213cSSepherosa Ziehau 	/*
28255330213cSSepherosa Ziehau 	 * Create DMA maps for rx buffers
28265330213cSSepherosa Ziehau 	 */
2827c39e3a1fSSepherosa Ziehau 	for (i = 0; i < rdata->num_rx_desc; i++) {
2828323e5ecdSSepherosa Ziehau 		rx_buffer = &rdata->rx_buf[i];
28295330213cSSepherosa Ziehau 
2830c39e3a1fSSepherosa Ziehau 		error = bus_dmamap_create(rdata->rxtag, BUS_DMA_WAITOK,
28315330213cSSepherosa Ziehau 					  &rx_buffer->map);
28325330213cSSepherosa Ziehau 		if (error) {
28335330213cSSepherosa Ziehau 			device_printf(dev, "Unable to create RX DMA map\n");
28349f831fa8SSepherosa Ziehau 			emx_destroy_rx_ring(rdata, i);
28355330213cSSepherosa Ziehau 			return error;
28365330213cSSepherosa Ziehau 		}
28375330213cSSepherosa Ziehau 	}
28385330213cSSepherosa Ziehau 	return (0);
28395330213cSSepherosa Ziehau }
28405330213cSSepherosa Ziehau 
2841c39e3a1fSSepherosa Ziehau static void
28429f831fa8SSepherosa Ziehau emx_free_rx_ring(struct emx_rxdata *rdata)
2843c39e3a1fSSepherosa Ziehau {
2844c39e3a1fSSepherosa Ziehau 	int i;
2845c39e3a1fSSepherosa Ziehau 
2846c39e3a1fSSepherosa Ziehau 	for (i = 0; i < rdata->num_rx_desc; i++) {
2847323e5ecdSSepherosa Ziehau 		struct emx_rxbuf *rx_buffer = &rdata->rx_buf[i];
2848c39e3a1fSSepherosa Ziehau 
2849c39e3a1fSSepherosa Ziehau 		if (rx_buffer->m_head != NULL) {
2850c39e3a1fSSepherosa Ziehau 			bus_dmamap_unload(rdata->rxtag, rx_buffer->map);
2851c39e3a1fSSepherosa Ziehau 			m_freem(rx_buffer->m_head);
2852c39e3a1fSSepherosa Ziehau 			rx_buffer->m_head = NULL;
2853c39e3a1fSSepherosa Ziehau 		}
2854c39e3a1fSSepherosa Ziehau 	}
2855c39e3a1fSSepherosa Ziehau 
2856c39e3a1fSSepherosa Ziehau 	if (rdata->fmp != NULL)
2857c39e3a1fSSepherosa Ziehau 		m_freem(rdata->fmp);
2858c39e3a1fSSepherosa Ziehau 	rdata->fmp = NULL;
2859c39e3a1fSSepherosa Ziehau 	rdata->lmp = NULL;
2860c39e3a1fSSepherosa Ziehau }
2861c39e3a1fSSepherosa Ziehau 
2862d84018e9SSepherosa Ziehau static void
2863d84018e9SSepherosa Ziehau emx_free_tx_ring(struct emx_txdata *tdata)
2864d84018e9SSepherosa Ziehau {
2865d84018e9SSepherosa Ziehau 	int i;
2866d84018e9SSepherosa Ziehau 
2867d84018e9SSepherosa Ziehau 	for (i = 0; i < tdata->num_tx_desc; i++) {
2868d84018e9SSepherosa Ziehau 		struct emx_txbuf *tx_buffer = &tdata->tx_buf[i];
2869d84018e9SSepherosa Ziehau 
2870d84018e9SSepherosa Ziehau 		if (tx_buffer->m_head != NULL) {
2871d84018e9SSepherosa Ziehau 			bus_dmamap_unload(tdata->txtag, tx_buffer->map);
2872d84018e9SSepherosa Ziehau 			m_freem(tx_buffer->m_head);
2873d84018e9SSepherosa Ziehau 			tx_buffer->m_head = NULL;
2874d84018e9SSepherosa Ziehau 		}
2875d84018e9SSepherosa Ziehau 	}
2876d84018e9SSepherosa Ziehau 
2877d84018e9SSepherosa Ziehau 	tdata->tx_flags &= ~EMX_TXFLAG_FORCECTX;
2878d84018e9SSepherosa Ziehau 
2879d84018e9SSepherosa Ziehau 	tdata->csum_flags = 0;
2880d84018e9SSepherosa Ziehau 	tdata->csum_lhlen = 0;
2881d84018e9SSepherosa Ziehau 	tdata->csum_iphlen = 0;
2882d84018e9SSepherosa Ziehau 	tdata->csum_thlen = 0;
2883d84018e9SSepherosa Ziehau 	tdata->csum_mss = 0;
2884d84018e9SSepherosa Ziehau 	tdata->csum_pktlen = 0;
2885d84018e9SSepherosa Ziehau 
2886d84018e9SSepherosa Ziehau 	tdata->tx_dd_head = 0;
2887d84018e9SSepherosa Ziehau 	tdata->tx_dd_tail = 0;
2888d84018e9SSepherosa Ziehau 	tdata->tx_nsegs = 0;
2889d84018e9SSepherosa Ziehau }
2890d84018e9SSepherosa Ziehau 
28915330213cSSepherosa Ziehau static int
28929f831fa8SSepherosa Ziehau emx_init_rx_ring(struct emx_rxdata *rdata)
28935330213cSSepherosa Ziehau {
28945330213cSSepherosa Ziehau 	int i, error;
28955330213cSSepherosa Ziehau 
28965330213cSSepherosa Ziehau 	/* Reset descriptor ring */
2897235b9d30SSepherosa Ziehau 	bzero(rdata->rx_desc, sizeof(emx_rxdesc_t) * rdata->num_rx_desc);
28985330213cSSepherosa Ziehau 
28995330213cSSepherosa Ziehau 	/* Allocate new ones. */
2900c39e3a1fSSepherosa Ziehau 	for (i = 0; i < rdata->num_rx_desc; i++) {
29019f831fa8SSepherosa Ziehau 		error = emx_newbuf(rdata, i, 1);
29025330213cSSepherosa Ziehau 		if (error)
29035330213cSSepherosa Ziehau 			return (error);
29045330213cSSepherosa Ziehau 	}
29055330213cSSepherosa Ziehau 
29065330213cSSepherosa Ziehau 	/* Setup our descriptor pointers */
2907c39e3a1fSSepherosa Ziehau 	rdata->next_rx_desc_to_check = 0;
29085330213cSSepherosa Ziehau 
29095330213cSSepherosa Ziehau 	return (0);
29105330213cSSepherosa Ziehau }
29115330213cSSepherosa Ziehau 
29125330213cSSepherosa Ziehau static void
29135330213cSSepherosa Ziehau emx_init_rx_unit(struct emx_softc *sc)
29145330213cSSepherosa Ziehau {
29155330213cSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
29165330213cSSepherosa Ziehau 	uint64_t bus_addr;
29172d0e5700SSepherosa Ziehau 	uint32_t rctl, itr, rfctl;
29183f939c23SSepherosa Ziehau 	int i;
29195330213cSSepherosa Ziehau 
29205330213cSSepherosa Ziehau 	/*
29215330213cSSepherosa Ziehau 	 * Make sure receives are disabled while setting
29225330213cSSepherosa Ziehau 	 * up the descriptor ring
29235330213cSSepherosa Ziehau 	 */
29245330213cSSepherosa Ziehau 	rctl = E1000_READ_REG(&sc->hw, E1000_RCTL);
29255330213cSSepherosa Ziehau 	E1000_WRITE_REG(&sc->hw, E1000_RCTL, rctl & ~E1000_RCTL_EN);
29265330213cSSepherosa Ziehau 
29275330213cSSepherosa Ziehau 	/*
29285330213cSSepherosa Ziehau 	 * Set the interrupt throttling rate. Value is calculated
29295330213cSSepherosa Ziehau 	 * as ITR = 1 / (INT_THROTTLE_CEIL * 256ns)
29305330213cSSepherosa Ziehau 	 */
29312d0e5700SSepherosa Ziehau 	if (sc->int_throttle_ceil)
29322d0e5700SSepherosa Ziehau 		itr = 1000000000 / 256 / sc->int_throttle_ceil;
29332d0e5700SSepherosa Ziehau 	else
29342d0e5700SSepherosa Ziehau 		itr = 0;
29352d0e5700SSepherosa Ziehau 	emx_set_itr(sc, itr);
29365330213cSSepherosa Ziehau 
2937235b9d30SSepherosa Ziehau 	/* Use extended RX descriptor */
2938235b9d30SSepherosa Ziehau 	rfctl = E1000_RFCTL_EXTEN;
2939235b9d30SSepherosa Ziehau 
29405330213cSSepherosa Ziehau 	/* Disable accelerated ackknowledge */
2941235b9d30SSepherosa Ziehau 	if (sc->hw.mac.type == e1000_82574)
2942235b9d30SSepherosa Ziehau 		rfctl |= E1000_RFCTL_ACK_DIS;
2943235b9d30SSepherosa Ziehau 
2944235b9d30SSepherosa Ziehau 	E1000_WRITE_REG(&sc->hw, E1000_RFCTL, rfctl);
29455330213cSSepherosa Ziehau 
294665c7a6afSSepherosa Ziehau 	/*
294765c7a6afSSepherosa Ziehau 	 * Receive Checksum Offload for TCP and UDP
294865c7a6afSSepherosa Ziehau 	 *
294965c7a6afSSepherosa Ziehau 	 * Checksum offloading is also enabled if multiple receive
295065c7a6afSSepherosa Ziehau 	 * queue is to be supported, since we need it to figure out
295165c7a6afSSepherosa Ziehau 	 * packet type.
295265c7a6afSSepherosa Ziehau 	 */
295313890b61SSepherosa Ziehau 	if ((ifp->if_capenable & IFCAP_RXCSUM) ||
295413890b61SSepherosa Ziehau 	    sc->rx_ring_cnt > 1) {
29552d0e5700SSepherosa Ziehau 		uint32_t rxcsum;
29562d0e5700SSepherosa Ziehau 
29575330213cSSepherosa Ziehau 		rxcsum = E1000_READ_REG(&sc->hw, E1000_RXCSUM);
29583f939c23SSepherosa Ziehau 
29593f939c23SSepherosa Ziehau 		/*
29603f939c23SSepherosa Ziehau 		 * NOTE:
29613f939c23SSepherosa Ziehau 		 * PCSD must be enabled to enable multiple
29623f939c23SSepherosa Ziehau 		 * receive queues.
29633f939c23SSepherosa Ziehau 		 */
29643f939c23SSepherosa Ziehau 		rxcsum |= E1000_RXCSUM_IPOFL | E1000_RXCSUM_TUOFL |
29653f939c23SSepherosa Ziehau 			  E1000_RXCSUM_PCSD;
29665330213cSSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_RXCSUM, rxcsum);
29675330213cSSepherosa Ziehau 	}
29685330213cSSepherosa Ziehau 
29695330213cSSepherosa Ziehau 	/*
297065c7a6afSSepherosa Ziehau 	 * Configure multiple receive queue (RSS)
297165c7a6afSSepherosa Ziehau 	 */
297213890b61SSepherosa Ziehau 	if (sc->rx_ring_cnt > 1) {
297389d8e73dSSepherosa Ziehau 		uint8_t key[EMX_NRSSRK * EMX_RSSRK_SIZE];
297489d8e73dSSepherosa Ziehau 		uint32_t reta;
297589d8e73dSSepherosa Ziehau 
297613890b61SSepherosa Ziehau 		KASSERT(sc->rx_ring_cnt == EMX_NRX_RING,
297713890b61SSepherosa Ziehau 		    ("invalid number of RX ring (%d)", sc->rx_ring_cnt));
297889d8e73dSSepherosa Ziehau 
297965c7a6afSSepherosa Ziehau 		/*
29803f939c23SSepherosa Ziehau 		 * NOTE:
29813f939c23SSepherosa Ziehau 		 * When we reach here, RSS has already been disabled
29823f939c23SSepherosa Ziehau 		 * in emx_stop(), so we could safely configure RSS key
29833f939c23SSepherosa Ziehau 		 * and redirect table.
29843f939c23SSepherosa Ziehau 		 */
29853f939c23SSepherosa Ziehau 
29863f939c23SSepherosa Ziehau 		/*
29873f939c23SSepherosa Ziehau 		 * Configure RSS key
29883f939c23SSepherosa Ziehau 		 */
298989d8e73dSSepherosa Ziehau 		toeplitz_get_key(key, sizeof(key));
299089d8e73dSSepherosa Ziehau 		for (i = 0; i < EMX_NRSSRK; ++i) {
299189d8e73dSSepherosa Ziehau 			uint32_t rssrk;
299289d8e73dSSepherosa Ziehau 
299389d8e73dSSepherosa Ziehau 			rssrk = EMX_RSSRK_VAL(key, i);
299489d8e73dSSepherosa Ziehau 			EMX_RSS_DPRINTF(sc, 1, "rssrk%d 0x%08x\n", i, rssrk);
299589d8e73dSSepherosa Ziehau 
299689d8e73dSSepherosa Ziehau 			E1000_WRITE_REG(&sc->hw, E1000_RSSRK(i), rssrk);
299789d8e73dSSepherosa Ziehau 		}
29983f939c23SSepherosa Ziehau 
29993f939c23SSepherosa Ziehau 		/*
300089d8e73dSSepherosa Ziehau 		 * Configure RSS redirect table in following fashion:
300189d8e73dSSepherosa Ziehau 	 	 * (hash & ring_cnt_mask) == rdr_table[(hash & rdr_table_mask)]
30023f939c23SSepherosa Ziehau 		 */
300389d8e73dSSepherosa Ziehau 		reta = 0;
300489d8e73dSSepherosa Ziehau 		for (i = 0; i < EMX_RETA_SIZE; ++i) {
300589d8e73dSSepherosa Ziehau 			uint32_t q;
300689d8e73dSSepherosa Ziehau 
300713890b61SSepherosa Ziehau 			q = (i % sc->rx_ring_cnt) << EMX_RETA_RINGIDX_SHIFT;
300889d8e73dSSepherosa Ziehau 			reta |= q << (8 * i);
300989d8e73dSSepherosa Ziehau 		}
301089d8e73dSSepherosa Ziehau 		EMX_RSS_DPRINTF(sc, 1, "reta 0x%08x\n", reta);
301189d8e73dSSepherosa Ziehau 
30123f939c23SSepherosa Ziehau 		for (i = 0; i < EMX_NRETA; ++i)
30133f939c23SSepherosa Ziehau 			E1000_WRITE_REG(&sc->hw, E1000_RETA(i), reta);
30143f939c23SSepherosa Ziehau 
30153f939c23SSepherosa Ziehau 		/*
30163f939c23SSepherosa Ziehau 		 * Enable multiple receive queues.
30173f939c23SSepherosa Ziehau 		 * Enable IPv4 RSS standard hash functions.
30183f939c23SSepherosa Ziehau 		 * Disable RSS interrupt.
30193f939c23SSepherosa Ziehau 		 */
30203f939c23SSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_MRQC,
30213f939c23SSepherosa Ziehau 				E1000_MRQC_ENABLE_RSS_2Q |
30223f939c23SSepherosa Ziehau 				E1000_MRQC_RSS_FIELD_IPV4_TCP |
30233f939c23SSepherosa Ziehau 				E1000_MRQC_RSS_FIELD_IPV4);
302465c7a6afSSepherosa Ziehau 	}
30253f939c23SSepherosa Ziehau 
30263f939c23SSepherosa Ziehau 	/*
30275330213cSSepherosa Ziehau 	 * XXX TEMPORARY WORKAROUND: on some systems with 82573
30285330213cSSepherosa Ziehau 	 * long latencies are observed, like Lenovo X60. This
30295330213cSSepherosa Ziehau 	 * change eliminates the problem, but since having positive
30305330213cSSepherosa Ziehau 	 * values in RDTR is a known source of problems on other
30315330213cSSepherosa Ziehau 	 * platforms another solution is being sought.
30325330213cSSepherosa Ziehau 	 */
30335330213cSSepherosa Ziehau 	if (emx_82573_workaround && sc->hw.mac.type == e1000_82573) {
30345330213cSSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_RADV, EMX_RADV_82573);
30355330213cSSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_RDTR, EMX_RDTR_82573);
30365330213cSSepherosa Ziehau 	}
30375330213cSSepherosa Ziehau 
303813890b61SSepherosa Ziehau 	for (i = 0; i < sc->rx_ring_cnt; ++i) {
30392d0e5700SSepherosa Ziehau 		struct emx_rxdata *rdata = &sc->rx_data[i];
30402d0e5700SSepherosa Ziehau 
30412d0e5700SSepherosa Ziehau 		/*
30422d0e5700SSepherosa Ziehau 		 * Setup the Base and Length of the Rx Descriptor Ring
30432d0e5700SSepherosa Ziehau 		 */
30442d0e5700SSepherosa Ziehau 		bus_addr = rdata->rx_desc_paddr;
30452d0e5700SSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_RDLEN(i),
30462d0e5700SSepherosa Ziehau 		    rdata->num_rx_desc * sizeof(emx_rxdesc_t));
30472d0e5700SSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_RDBAH(i),
30482d0e5700SSepherosa Ziehau 		    (uint32_t)(bus_addr >> 32));
30492d0e5700SSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_RDBAL(i),
30502d0e5700SSepherosa Ziehau 		    (uint32_t)bus_addr);
30512d0e5700SSepherosa Ziehau 
30525330213cSSepherosa Ziehau 		/*
30535330213cSSepherosa Ziehau 		 * Setup the HW Rx Head and Tail Descriptor Pointers
30545330213cSSepherosa Ziehau 		 */
30553f939c23SSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_RDH(i), 0);
30563f939c23SSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_RDT(i),
30573f939c23SSepherosa Ziehau 		    sc->rx_data[i].num_rx_desc - 1);
30583f939c23SSepherosa Ziehau 	}
30593f939c23SSepherosa Ziehau 
3060a5807b81SSepherosa Ziehau 	if (sc->hw.mac.type >= e1000_pch2lan) {
3061a5807b81SSepherosa Ziehau 		if (ifp->if_mtu > ETHERMTU)
3062a5807b81SSepherosa Ziehau 			e1000_lv_jumbo_workaround_ich8lan(&sc->hw, TRUE);
3063a5807b81SSepherosa Ziehau 		else
3064a5807b81SSepherosa Ziehau 			e1000_lv_jumbo_workaround_ich8lan(&sc->hw, FALSE);
3065a5807b81SSepherosa Ziehau 	}
3066a5807b81SSepherosa Ziehau 
30672d0e5700SSepherosa Ziehau 	/* Setup the Receive Control Register */
30682d0e5700SSepherosa Ziehau 	rctl &= ~(3 << E1000_RCTL_MO_SHIFT);
30692d0e5700SSepherosa Ziehau 	rctl |= E1000_RCTL_EN | E1000_RCTL_BAM | E1000_RCTL_LBM_NO |
30702d0e5700SSepherosa Ziehau 		E1000_RCTL_RDMTS_HALF | E1000_RCTL_SECRC |
30712d0e5700SSepherosa Ziehau 		(sc->hw.mac.mc_filter_type << E1000_RCTL_MO_SHIFT);
30722d0e5700SSepherosa Ziehau 
30732d0e5700SSepherosa Ziehau 	/* Make sure VLAN Filters are off */
30742d0e5700SSepherosa Ziehau 	rctl &= ~E1000_RCTL_VFE;
30752d0e5700SSepherosa Ziehau 
30762d0e5700SSepherosa Ziehau 	/* Don't store bad paket */
30772d0e5700SSepherosa Ziehau 	rctl &= ~E1000_RCTL_SBP;
30782d0e5700SSepherosa Ziehau 
30792d0e5700SSepherosa Ziehau 	/* MCLBYTES */
30802d0e5700SSepherosa Ziehau 	rctl |= E1000_RCTL_SZ_2048;
30812d0e5700SSepherosa Ziehau 
30822d0e5700SSepherosa Ziehau 	if (ifp->if_mtu > ETHERMTU)
30832d0e5700SSepherosa Ziehau 		rctl |= E1000_RCTL_LPE;
30842d0e5700SSepherosa Ziehau 	else
30852d0e5700SSepherosa Ziehau 		rctl &= ~E1000_RCTL_LPE;
30862d0e5700SSepherosa Ziehau 
30873f939c23SSepherosa Ziehau 	/* Enable Receives */
30883f939c23SSepherosa Ziehau 	E1000_WRITE_REG(&sc->hw, E1000_RCTL, rctl);
30895330213cSSepherosa Ziehau }
30905330213cSSepherosa Ziehau 
30915330213cSSepherosa Ziehau static void
30929f831fa8SSepherosa Ziehau emx_destroy_rx_ring(struct emx_rxdata *rdata, int ndesc)
30935330213cSSepherosa Ziehau {
3094323e5ecdSSepherosa Ziehau 	struct emx_rxbuf *rx_buffer;
30955330213cSSepherosa Ziehau 	int i;
30965330213cSSepherosa Ziehau 
3097bdca134fSSepherosa Ziehau 	/* Free Receive Descriptor ring */
3098235b9d30SSepherosa Ziehau 	if (rdata->rx_desc) {
3099c39e3a1fSSepherosa Ziehau 		bus_dmamap_unload(rdata->rx_desc_dtag, rdata->rx_desc_dmap);
3100235b9d30SSepherosa Ziehau 		bus_dmamem_free(rdata->rx_desc_dtag, rdata->rx_desc,
3101c39e3a1fSSepherosa Ziehau 				rdata->rx_desc_dmap);
3102c39e3a1fSSepherosa Ziehau 		bus_dma_tag_destroy(rdata->rx_desc_dtag);
3103a596084cSSepherosa Ziehau 
3104235b9d30SSepherosa Ziehau 		rdata->rx_desc = NULL;
3105a596084cSSepherosa Ziehau 	}
3106bdca134fSSepherosa Ziehau 
3107323e5ecdSSepherosa Ziehau 	if (rdata->rx_buf == NULL)
31085330213cSSepherosa Ziehau 		return;
31095330213cSSepherosa Ziehau 
31105330213cSSepherosa Ziehau 	for (i = 0; i < ndesc; i++) {
3111323e5ecdSSepherosa Ziehau 		rx_buffer = &rdata->rx_buf[i];
31125330213cSSepherosa Ziehau 
31135330213cSSepherosa Ziehau 		KKASSERT(rx_buffer->m_head == NULL);
3114c39e3a1fSSepherosa Ziehau 		bus_dmamap_destroy(rdata->rxtag, rx_buffer->map);
31155330213cSSepherosa Ziehau 	}
3116c39e3a1fSSepherosa Ziehau 	bus_dmamap_destroy(rdata->rxtag, rdata->rx_sparemap);
3117c39e3a1fSSepherosa Ziehau 	bus_dma_tag_destroy(rdata->rxtag);
31185330213cSSepherosa Ziehau 
3119323e5ecdSSepherosa Ziehau 	kfree(rdata->rx_buf, M_DEVBUF);
3120323e5ecdSSepherosa Ziehau 	rdata->rx_buf = NULL;
31215330213cSSepherosa Ziehau }
31225330213cSSepherosa Ziehau 
31235330213cSSepherosa Ziehau static void
31249f831fa8SSepherosa Ziehau emx_rxeof(struct emx_rxdata *rdata, int count)
31255330213cSSepherosa Ziehau {
31269f831fa8SSepherosa Ziehau 	struct ifnet *ifp = &rdata->sc->arpcom.ac_if;
3127235b9d30SSepherosa Ziehau 	uint32_t staterr;
3128235b9d30SSepherosa Ziehau 	emx_rxdesc_t *current_desc;
31295330213cSSepherosa Ziehau 	struct mbuf *mp;
3130ff37a356SSepherosa Ziehau 	int i, cpuid = mycpuid;
31315330213cSSepherosa Ziehau 
3132c39e3a1fSSepherosa Ziehau 	i = rdata->next_rx_desc_to_check;
3133235b9d30SSepherosa Ziehau 	current_desc = &rdata->rx_desc[i];
3134235b9d30SSepherosa Ziehau 	staterr = le32toh(current_desc->rxd_staterr);
31355330213cSSepherosa Ziehau 
3136235b9d30SSepherosa Ziehau 	if (!(staterr & E1000_RXD_STAT_DD))
31375330213cSSepherosa Ziehau 		return;
31385330213cSSepherosa Ziehau 
3139235b9d30SSepherosa Ziehau 	while ((staterr & E1000_RXD_STAT_DD) && count != 0) {
31409cc86e17SSepherosa Ziehau 		struct pktinfo *pi = NULL, pi0;
3141235b9d30SSepherosa Ziehau 		struct emx_rxbuf *rx_buf = &rdata->rx_buf[i];
31425330213cSSepherosa Ziehau 		struct mbuf *m = NULL;
31430acc29d6SSepherosa Ziehau 		int eop, len;
31445330213cSSepherosa Ziehau 
31455330213cSSepherosa Ziehau 		logif(pkt_receive);
31465330213cSSepherosa Ziehau 
3147235b9d30SSepherosa Ziehau 		mp = rx_buf->m_head;
31485330213cSSepherosa Ziehau 
31495330213cSSepherosa Ziehau 		/*
31505330213cSSepherosa Ziehau 		 * Can't defer bus_dmamap_sync(9) because TBI_ACCEPT
31515330213cSSepherosa Ziehau 		 * needs to access the last received byte in the mbuf.
31525330213cSSepherosa Ziehau 		 */
3153235b9d30SSepherosa Ziehau 		bus_dmamap_sync(rdata->rxtag, rx_buf->map,
31545330213cSSepherosa Ziehau 				BUS_DMASYNC_POSTREAD);
31555330213cSSepherosa Ziehau 
31560acc29d6SSepherosa Ziehau 		len = le16toh(current_desc->rxd_length);
3157235b9d30SSepherosa Ziehau 		if (staterr & E1000_RXD_STAT_EOP) {
31585330213cSSepherosa Ziehau 			count--;
31595330213cSSepherosa Ziehau 			eop = 1;
31605330213cSSepherosa Ziehau 		} else {
31615330213cSSepherosa Ziehau 			eop = 0;
31625330213cSSepherosa Ziehau 		}
31635330213cSSepherosa Ziehau 
3164235b9d30SSepherosa Ziehau 		if (!(staterr & E1000_RXDEXT_ERR_FRAME_ERR_MASK)) {
3165235b9d30SSepherosa Ziehau 			uint16_t vlan = 0;
31663f939c23SSepherosa Ziehau 			uint32_t mrq, rss_hash;
31675330213cSSepherosa Ziehau 
3168235b9d30SSepherosa Ziehau 			/*
3169235b9d30SSepherosa Ziehau 			 * Save several necessary information,
3170235b9d30SSepherosa Ziehau 			 * before emx_newbuf() destroy it.
3171235b9d30SSepherosa Ziehau 			 */
3172235b9d30SSepherosa Ziehau 			if ((staterr & E1000_RXD_STAT_VP) && eop)
3173235b9d30SSepherosa Ziehau 				vlan = le16toh(current_desc->rxd_vlan);
3174235b9d30SSepherosa Ziehau 
31753f939c23SSepherosa Ziehau 			mrq = le32toh(current_desc->rxd_mrq);
31763f939c23SSepherosa Ziehau 			rss_hash = le32toh(current_desc->rxd_rss);
31773f939c23SSepherosa Ziehau 
31789f831fa8SSepherosa Ziehau 			EMX_RSS_DPRINTF(rdata->sc, 10,
31793f939c23SSepherosa Ziehau 			    "ring%d, mrq 0x%08x, rss_hash 0x%08x\n",
31809f831fa8SSepherosa Ziehau 			    rdata->idx, mrq, rss_hash);
31813f939c23SSepherosa Ziehau 
31829f831fa8SSepherosa Ziehau 			if (emx_newbuf(rdata, i, 0) != 0) {
3183d40991efSSepherosa Ziehau 				IFNET_STAT_INC(ifp, iqdrops, 1);
31845330213cSSepherosa Ziehau 				goto discard;
31855330213cSSepherosa Ziehau 			}
31865330213cSSepherosa Ziehau 
31875330213cSSepherosa Ziehau 			/* Assign correct length to the current fragment */
31885330213cSSepherosa Ziehau 			mp->m_len = len;
31895330213cSSepherosa Ziehau 
3190c39e3a1fSSepherosa Ziehau 			if (rdata->fmp == NULL) {
31915330213cSSepherosa Ziehau 				mp->m_pkthdr.len = len;
3192c39e3a1fSSepherosa Ziehau 				rdata->fmp = mp; /* Store the first mbuf */
3193c39e3a1fSSepherosa Ziehau 				rdata->lmp = mp;
31945330213cSSepherosa Ziehau 			} else {
31955330213cSSepherosa Ziehau 				/*
31965330213cSSepherosa Ziehau 				 * Chain mbuf's together
31975330213cSSepherosa Ziehau 				 */
3198c39e3a1fSSepherosa Ziehau 				rdata->lmp->m_next = mp;
3199c39e3a1fSSepherosa Ziehau 				rdata->lmp = rdata->lmp->m_next;
3200c39e3a1fSSepherosa Ziehau 				rdata->fmp->m_pkthdr.len += len;
32015330213cSSepherosa Ziehau 			}
32025330213cSSepherosa Ziehau 
32035330213cSSepherosa Ziehau 			if (eop) {
3204c39e3a1fSSepherosa Ziehau 				rdata->fmp->m_pkthdr.rcvif = ifp;
3205d40991efSSepherosa Ziehau 				IFNET_STAT_INC(ifp, ipackets, 1);
32065330213cSSepherosa Ziehau 
3207235b9d30SSepherosa Ziehau 				if (ifp->if_capenable & IFCAP_RXCSUM)
3208235b9d30SSepherosa Ziehau 					emx_rxcsum(staterr, rdata->fmp);
32095330213cSSepherosa Ziehau 
3210235b9d30SSepherosa Ziehau 				if (staterr & E1000_RXD_STAT_VP) {
3211c39e3a1fSSepherosa Ziehau 					rdata->fmp->m_pkthdr.ether_vlantag =
3212235b9d30SSepherosa Ziehau 					    vlan;
3213c39e3a1fSSepherosa Ziehau 					rdata->fmp->m_flags |= M_VLANTAG;
32145330213cSSepherosa Ziehau 				}
3215c39e3a1fSSepherosa Ziehau 				m = rdata->fmp;
3216c39e3a1fSSepherosa Ziehau 				rdata->fmp = NULL;
3217c39e3a1fSSepherosa Ziehau 				rdata->lmp = NULL;
32183f939c23SSepherosa Ziehau 
32199cc86e17SSepherosa Ziehau 				if (ifp->if_capenable & IFCAP_RSS) {
32209cc86e17SSepherosa Ziehau 					pi = emx_rssinfo(m, &pi0, mrq,
32219cc86e17SSepherosa Ziehau 							 rss_hash, staterr);
32229cc86e17SSepherosa Ziehau 				}
32233f939c23SSepherosa Ziehau #ifdef EMX_RSS_DEBUG
32243f939c23SSepherosa Ziehau 				rdata->rx_pkts++;
32253f939c23SSepherosa Ziehau #endif
32265330213cSSepherosa Ziehau 			}
32275330213cSSepherosa Ziehau 		} else {
3228d40991efSSepherosa Ziehau 			IFNET_STAT_INC(ifp, ierrors, 1);
32295330213cSSepherosa Ziehau discard:
3230235b9d30SSepherosa Ziehau 			emx_setup_rxdesc(current_desc, rx_buf);
3231c39e3a1fSSepherosa Ziehau 			if (rdata->fmp != NULL) {
3232c39e3a1fSSepherosa Ziehau 				m_freem(rdata->fmp);
3233c39e3a1fSSepherosa Ziehau 				rdata->fmp = NULL;
3234c39e3a1fSSepherosa Ziehau 				rdata->lmp = NULL;
32355330213cSSepherosa Ziehau 			}
32365330213cSSepherosa Ziehau 			m = NULL;
32375330213cSSepherosa Ziehau 		}
32385330213cSSepherosa Ziehau 
32395330213cSSepherosa Ziehau 		if (m != NULL)
3240be4134c6SFranco Fichtner 			ifp->if_input(ifp, m, pi, cpuid);
32415330213cSSepherosa Ziehau 
32425330213cSSepherosa Ziehau 		/* Advance our pointers to the next descriptor. */
3243c39e3a1fSSepherosa Ziehau 		if (++i == rdata->num_rx_desc)
32445330213cSSepherosa Ziehau 			i = 0;
3245235b9d30SSepherosa Ziehau 
3246235b9d30SSepherosa Ziehau 		current_desc = &rdata->rx_desc[i];
3247235b9d30SSepherosa Ziehau 		staterr = le32toh(current_desc->rxd_staterr);
32485330213cSSepherosa Ziehau 	}
3249c39e3a1fSSepherosa Ziehau 	rdata->next_rx_desc_to_check = i;
32505330213cSSepherosa Ziehau 
32513f939c23SSepherosa Ziehau 	/* Advance the E1000's Receive Queue "Tail Pointer". */
32525330213cSSepherosa Ziehau 	if (--i < 0)
3253c39e3a1fSSepherosa Ziehau 		i = rdata->num_rx_desc - 1;
32549f831fa8SSepherosa Ziehau 	E1000_WRITE_REG(&rdata->sc->hw, E1000_RDT(rdata->idx), i);
32555330213cSSepherosa Ziehau }
32565330213cSSepherosa Ziehau 
32575330213cSSepherosa Ziehau static void
32585330213cSSepherosa Ziehau emx_enable_intr(struct emx_softc *sc)
32595330213cSSepherosa Ziehau {
32602d0e5700SSepherosa Ziehau 	uint32_t ims_mask = IMS_ENABLE_MASK;
32612d0e5700SSepherosa Ziehau 
32626d435846SSepherosa Ziehau 	lwkt_serialize_handler_enable(&sc->main_serialize);
32632d0e5700SSepherosa Ziehau 
32642d0e5700SSepherosa Ziehau #if 0
32652d0e5700SSepherosa Ziehau 	if (sc->hw.mac.type == e1000_82574) {
32662d0e5700SSepherosa Ziehau 		E1000_WRITE_REG(hw, EMX_EIAC, EM_MSIX_MASK);
32672d0e5700SSepherosa Ziehau 		ims_mask |= EM_MSIX_MASK;
32682d0e5700SSepherosa Ziehau 	}
32692d0e5700SSepherosa Ziehau #endif
32702d0e5700SSepherosa Ziehau 	E1000_WRITE_REG(&sc->hw, E1000_IMS, ims_mask);
32715330213cSSepherosa Ziehau }
32725330213cSSepherosa Ziehau 
32735330213cSSepherosa Ziehau static void
32745330213cSSepherosa Ziehau emx_disable_intr(struct emx_softc *sc)
32755330213cSSepherosa Ziehau {
32762d0e5700SSepherosa Ziehau 	if (sc->hw.mac.type == e1000_82574)
32772d0e5700SSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, EMX_EIAC, 0);
32785330213cSSepherosa Ziehau 	E1000_WRITE_REG(&sc->hw, E1000_IMC, 0xffffffff);
32792d0e5700SSepherosa Ziehau 
32806d435846SSepherosa Ziehau 	lwkt_serialize_handler_disable(&sc->main_serialize);
32815330213cSSepherosa Ziehau }
32825330213cSSepherosa Ziehau 
32835330213cSSepherosa Ziehau /*
32845330213cSSepherosa Ziehau  * Bit of a misnomer, what this really means is
32855330213cSSepherosa Ziehau  * to enable OS management of the system... aka
32865330213cSSepherosa Ziehau  * to disable special hardware management features
32875330213cSSepherosa Ziehau  */
32885330213cSSepherosa Ziehau static void
32895330213cSSepherosa Ziehau emx_get_mgmt(struct emx_softc *sc)
32905330213cSSepherosa Ziehau {
32915330213cSSepherosa Ziehau 	/* A shared code workaround */
3292de0836d4SSepherosa Ziehau 	if (sc->flags & EMX_FLAG_HAS_MGMT) {
32935330213cSSepherosa Ziehau 		int manc2h = E1000_READ_REG(&sc->hw, E1000_MANC2H);
32945330213cSSepherosa Ziehau 		int manc = E1000_READ_REG(&sc->hw, E1000_MANC);
32955330213cSSepherosa Ziehau 
32965330213cSSepherosa Ziehau 		/* disable hardware interception of ARP */
32975330213cSSepherosa Ziehau 		manc &= ~(E1000_MANC_ARP_EN);
32985330213cSSepherosa Ziehau 
32995330213cSSepherosa Ziehau                 /* enable receiving management packets to the host */
33005330213cSSepherosa Ziehau 		manc |= E1000_MANC_EN_MNG2HOST;
33015330213cSSepherosa Ziehau #define E1000_MNG2HOST_PORT_623 (1 << 5)
33025330213cSSepherosa Ziehau #define E1000_MNG2HOST_PORT_664 (1 << 6)
33035330213cSSepherosa Ziehau 		manc2h |= E1000_MNG2HOST_PORT_623;
33045330213cSSepherosa Ziehau 		manc2h |= E1000_MNG2HOST_PORT_664;
33055330213cSSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_MANC2H, manc2h);
33065330213cSSepherosa Ziehau 
33075330213cSSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_MANC, manc);
33085330213cSSepherosa Ziehau 	}
33095330213cSSepherosa Ziehau }
33105330213cSSepherosa Ziehau 
33115330213cSSepherosa Ziehau /*
33125330213cSSepherosa Ziehau  * Give control back to hardware management
33135330213cSSepherosa Ziehau  * controller if there is one.
33145330213cSSepherosa Ziehau  */
33155330213cSSepherosa Ziehau static void
33165330213cSSepherosa Ziehau emx_rel_mgmt(struct emx_softc *sc)
33175330213cSSepherosa Ziehau {
3318de0836d4SSepherosa Ziehau 	if (sc->flags & EMX_FLAG_HAS_MGMT) {
33195330213cSSepherosa Ziehau 		int manc = E1000_READ_REG(&sc->hw, E1000_MANC);
33205330213cSSepherosa Ziehau 
33215330213cSSepherosa Ziehau 		/* re-enable hardware interception of ARP */
33225330213cSSepherosa Ziehau 		manc |= E1000_MANC_ARP_EN;
33235330213cSSepherosa Ziehau 		manc &= ~E1000_MANC_EN_MNG2HOST;
33245330213cSSepherosa Ziehau 
33255330213cSSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_MANC, manc);
33265330213cSSepherosa Ziehau 	}
33275330213cSSepherosa Ziehau }
33285330213cSSepherosa Ziehau 
33295330213cSSepherosa Ziehau /*
33305330213cSSepherosa Ziehau  * emx_get_hw_control() sets {CTRL_EXT|FWSM}:DRV_LOAD bit.
33315330213cSSepherosa Ziehau  * For ASF and Pass Through versions of f/w this means that
33325330213cSSepherosa Ziehau  * the driver is loaded.  For AMT version (only with 82573)
33335330213cSSepherosa Ziehau  * of the f/w this means that the network i/f is open.
33345330213cSSepherosa Ziehau  */
33355330213cSSepherosa Ziehau static void
33365330213cSSepherosa Ziehau emx_get_hw_control(struct emx_softc *sc)
33375330213cSSepherosa Ziehau {
33385330213cSSepherosa Ziehau 	/* Let firmware know the driver has taken over */
33392d0e5700SSepherosa Ziehau 	if (sc->hw.mac.type == e1000_82573) {
33402d0e5700SSepherosa Ziehau 		uint32_t swsm;
33412d0e5700SSepherosa Ziehau 
33425330213cSSepherosa Ziehau 		swsm = E1000_READ_REG(&sc->hw, E1000_SWSM);
33435330213cSSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_SWSM,
33445330213cSSepherosa Ziehau 		    swsm | E1000_SWSM_DRV_LOAD);
33452d0e5700SSepherosa Ziehau 	} else {
33462d0e5700SSepherosa Ziehau 		uint32_t ctrl_ext;
33475330213cSSepherosa Ziehau 
33485330213cSSepherosa Ziehau 		ctrl_ext = E1000_READ_REG(&sc->hw, E1000_CTRL_EXT);
33495330213cSSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_CTRL_EXT,
33505330213cSSepherosa Ziehau 		    ctrl_ext | E1000_CTRL_EXT_DRV_LOAD);
33515330213cSSepherosa Ziehau 	}
3352de0836d4SSepherosa Ziehau 	sc->flags |= EMX_FLAG_HW_CTRL;
33535330213cSSepherosa Ziehau }
33545330213cSSepherosa Ziehau 
33555330213cSSepherosa Ziehau /*
33565330213cSSepherosa Ziehau  * emx_rel_hw_control() resets {CTRL_EXT|FWSM}:DRV_LOAD bit.
33575330213cSSepherosa Ziehau  * For ASF and Pass Through versions of f/w this means that the
33585330213cSSepherosa Ziehau  * driver is no longer loaded.  For AMT version (only with 82573)
33595330213cSSepherosa Ziehau  * of the f/w this means that the network i/f is closed.
33605330213cSSepherosa Ziehau  */
33615330213cSSepherosa Ziehau static void
33625330213cSSepherosa Ziehau emx_rel_hw_control(struct emx_softc *sc)
33635330213cSSepherosa Ziehau {
3364de0836d4SSepherosa Ziehau 	if ((sc->flags & EMX_FLAG_HW_CTRL) == 0)
33652d0e5700SSepherosa Ziehau 		return;
3366de0836d4SSepherosa Ziehau 	sc->flags &= ~EMX_FLAG_HW_CTRL;
33675330213cSSepherosa Ziehau 
33685330213cSSepherosa Ziehau 	/* Let firmware taken over control of h/w */
33692d0e5700SSepherosa Ziehau 	if (sc->hw.mac.type == e1000_82573) {
33702d0e5700SSepherosa Ziehau 		uint32_t swsm;
33712d0e5700SSepherosa Ziehau 
33725330213cSSepherosa Ziehau 		swsm = E1000_READ_REG(&sc->hw, E1000_SWSM);
33735330213cSSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_SWSM,
33745330213cSSepherosa Ziehau 		    swsm & ~E1000_SWSM_DRV_LOAD);
33752d0e5700SSepherosa Ziehau 	} else {
33762d0e5700SSepherosa Ziehau 		uint32_t ctrl_ext;
33775330213cSSepherosa Ziehau 
33785330213cSSepherosa Ziehau 		ctrl_ext = E1000_READ_REG(&sc->hw, E1000_CTRL_EXT);
33795330213cSSepherosa Ziehau 		E1000_WRITE_REG(&sc->hw, E1000_CTRL_EXT,
33805330213cSSepherosa Ziehau 		    ctrl_ext & ~E1000_CTRL_EXT_DRV_LOAD);
33815330213cSSepherosa Ziehau 	}
33825330213cSSepherosa Ziehau }
33835330213cSSepherosa Ziehau 
33845330213cSSepherosa Ziehau static int
33855330213cSSepherosa Ziehau emx_is_valid_eaddr(const uint8_t *addr)
33865330213cSSepherosa Ziehau {
33875330213cSSepherosa Ziehau 	char zero_addr[ETHER_ADDR_LEN] = { 0, 0, 0, 0, 0, 0 };
33885330213cSSepherosa Ziehau 
33895330213cSSepherosa Ziehau 	if ((addr[0] & 1) || !bcmp(addr, zero_addr, ETHER_ADDR_LEN))
33905330213cSSepherosa Ziehau 		return (FALSE);
33915330213cSSepherosa Ziehau 
33925330213cSSepherosa Ziehau 	return (TRUE);
33935330213cSSepherosa Ziehau }
33945330213cSSepherosa Ziehau 
33955330213cSSepherosa Ziehau /*
33965330213cSSepherosa Ziehau  * Enable PCI Wake On Lan capability
33975330213cSSepherosa Ziehau  */
33985330213cSSepherosa Ziehau void
33995330213cSSepherosa Ziehau emx_enable_wol(device_t dev)
34005330213cSSepherosa Ziehau {
34015330213cSSepherosa Ziehau 	uint16_t cap, status;
34025330213cSSepherosa Ziehau 	uint8_t id;
34035330213cSSepherosa Ziehau 
34045330213cSSepherosa Ziehau 	/* First find the capabilities pointer*/
34055330213cSSepherosa Ziehau 	cap = pci_read_config(dev, PCIR_CAP_PTR, 2);
34065330213cSSepherosa Ziehau 
34075330213cSSepherosa Ziehau 	/* Read the PM Capabilities */
34085330213cSSepherosa Ziehau 	id = pci_read_config(dev, cap, 1);
34095330213cSSepherosa Ziehau 	if (id != PCIY_PMG)     /* Something wrong */
34105330213cSSepherosa Ziehau 		return;
34115330213cSSepherosa Ziehau 
34125330213cSSepherosa Ziehau 	/*
34135330213cSSepherosa Ziehau 	 * OK, we have the power capabilities,
34145330213cSSepherosa Ziehau 	 * so now get the status register
34155330213cSSepherosa Ziehau 	 */
34165330213cSSepherosa Ziehau 	cap += PCIR_POWER_STATUS;
34175330213cSSepherosa Ziehau 	status = pci_read_config(dev, cap, 2);
34185330213cSSepherosa Ziehau 	status |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE;
34195330213cSSepherosa Ziehau 	pci_write_config(dev, cap, status, 2);
34205330213cSSepherosa Ziehau }
34215330213cSSepherosa Ziehau 
34225330213cSSepherosa Ziehau static void
34235330213cSSepherosa Ziehau emx_update_stats(struct emx_softc *sc)
34245330213cSSepherosa Ziehau {
34255330213cSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
34265330213cSSepherosa Ziehau 
34275330213cSSepherosa Ziehau 	if (sc->hw.phy.media_type == e1000_media_type_copper ||
34285330213cSSepherosa Ziehau 	    (E1000_READ_REG(&sc->hw, E1000_STATUS) & E1000_STATUS_LU)) {
34295330213cSSepherosa Ziehau 		sc->stats.symerrs += E1000_READ_REG(&sc->hw, E1000_SYMERRS);
34305330213cSSepherosa Ziehau 		sc->stats.sec += E1000_READ_REG(&sc->hw, E1000_SEC);
34315330213cSSepherosa Ziehau 	}
34325330213cSSepherosa Ziehau 	sc->stats.crcerrs += E1000_READ_REG(&sc->hw, E1000_CRCERRS);
34335330213cSSepherosa Ziehau 	sc->stats.mpc += E1000_READ_REG(&sc->hw, E1000_MPC);
34345330213cSSepherosa Ziehau 	sc->stats.scc += E1000_READ_REG(&sc->hw, E1000_SCC);
34355330213cSSepherosa Ziehau 	sc->stats.ecol += E1000_READ_REG(&sc->hw, E1000_ECOL);
34365330213cSSepherosa Ziehau 
34375330213cSSepherosa Ziehau 	sc->stats.mcc += E1000_READ_REG(&sc->hw, E1000_MCC);
34385330213cSSepherosa Ziehau 	sc->stats.latecol += E1000_READ_REG(&sc->hw, E1000_LATECOL);
34395330213cSSepherosa Ziehau 	sc->stats.colc += E1000_READ_REG(&sc->hw, E1000_COLC);
34405330213cSSepherosa Ziehau 	sc->stats.dc += E1000_READ_REG(&sc->hw, E1000_DC);
34415330213cSSepherosa Ziehau 	sc->stats.rlec += E1000_READ_REG(&sc->hw, E1000_RLEC);
34425330213cSSepherosa Ziehau 	sc->stats.xonrxc += E1000_READ_REG(&sc->hw, E1000_XONRXC);
34435330213cSSepherosa Ziehau 	sc->stats.xontxc += E1000_READ_REG(&sc->hw, E1000_XONTXC);
34445330213cSSepherosa Ziehau 	sc->stats.xoffrxc += E1000_READ_REG(&sc->hw, E1000_XOFFRXC);
34455330213cSSepherosa Ziehau 	sc->stats.xofftxc += E1000_READ_REG(&sc->hw, E1000_XOFFTXC);
34465330213cSSepherosa Ziehau 	sc->stats.fcruc += E1000_READ_REG(&sc->hw, E1000_FCRUC);
34475330213cSSepherosa Ziehau 	sc->stats.prc64 += E1000_READ_REG(&sc->hw, E1000_PRC64);
34485330213cSSepherosa Ziehau 	sc->stats.prc127 += E1000_READ_REG(&sc->hw, E1000_PRC127);
34495330213cSSepherosa Ziehau 	sc->stats.prc255 += E1000_READ_REG(&sc->hw, E1000_PRC255);
34505330213cSSepherosa Ziehau 	sc->stats.prc511 += E1000_READ_REG(&sc->hw, E1000_PRC511);
34515330213cSSepherosa Ziehau 	sc->stats.prc1023 += E1000_READ_REG(&sc->hw, E1000_PRC1023);
34525330213cSSepherosa Ziehau 	sc->stats.prc1522 += E1000_READ_REG(&sc->hw, E1000_PRC1522);
34535330213cSSepherosa Ziehau 	sc->stats.gprc += E1000_READ_REG(&sc->hw, E1000_GPRC);
34545330213cSSepherosa Ziehau 	sc->stats.bprc += E1000_READ_REG(&sc->hw, E1000_BPRC);
34555330213cSSepherosa Ziehau 	sc->stats.mprc += E1000_READ_REG(&sc->hw, E1000_MPRC);
34565330213cSSepherosa Ziehau 	sc->stats.gptc += E1000_READ_REG(&sc->hw, E1000_GPTC);
34575330213cSSepherosa Ziehau 
34585330213cSSepherosa Ziehau 	/* For the 64-bit byte counters the low dword must be read first. */
34595330213cSSepherosa Ziehau 	/* Both registers clear on the read of the high dword */
34605330213cSSepherosa Ziehau 
34615330213cSSepherosa Ziehau 	sc->stats.gorc += E1000_READ_REG(&sc->hw, E1000_GORCH);
34625330213cSSepherosa Ziehau 	sc->stats.gotc += E1000_READ_REG(&sc->hw, E1000_GOTCH);
34635330213cSSepherosa Ziehau 
34645330213cSSepherosa Ziehau 	sc->stats.rnbc += E1000_READ_REG(&sc->hw, E1000_RNBC);
34655330213cSSepherosa Ziehau 	sc->stats.ruc += E1000_READ_REG(&sc->hw, E1000_RUC);
34665330213cSSepherosa Ziehau 	sc->stats.rfc += E1000_READ_REG(&sc->hw, E1000_RFC);
34675330213cSSepherosa Ziehau 	sc->stats.roc += E1000_READ_REG(&sc->hw, E1000_ROC);
34685330213cSSepherosa Ziehau 	sc->stats.rjc += E1000_READ_REG(&sc->hw, E1000_RJC);
34695330213cSSepherosa Ziehau 
34705330213cSSepherosa Ziehau 	sc->stats.tor += E1000_READ_REG(&sc->hw, E1000_TORH);
34715330213cSSepherosa Ziehau 	sc->stats.tot += E1000_READ_REG(&sc->hw, E1000_TOTH);
34725330213cSSepherosa Ziehau 
34735330213cSSepherosa Ziehau 	sc->stats.tpr += E1000_READ_REG(&sc->hw, E1000_TPR);
34745330213cSSepherosa Ziehau 	sc->stats.tpt += E1000_READ_REG(&sc->hw, E1000_TPT);
34755330213cSSepherosa Ziehau 	sc->stats.ptc64 += E1000_READ_REG(&sc->hw, E1000_PTC64);
34765330213cSSepherosa Ziehau 	sc->stats.ptc127 += E1000_READ_REG(&sc->hw, E1000_PTC127);
34775330213cSSepherosa Ziehau 	sc->stats.ptc255 += E1000_READ_REG(&sc->hw, E1000_PTC255);
34785330213cSSepherosa Ziehau 	sc->stats.ptc511 += E1000_READ_REG(&sc->hw, E1000_PTC511);
34795330213cSSepherosa Ziehau 	sc->stats.ptc1023 += E1000_READ_REG(&sc->hw, E1000_PTC1023);
34805330213cSSepherosa Ziehau 	sc->stats.ptc1522 += E1000_READ_REG(&sc->hw, E1000_PTC1522);
34815330213cSSepherosa Ziehau 	sc->stats.mptc += E1000_READ_REG(&sc->hw, E1000_MPTC);
34825330213cSSepherosa Ziehau 	sc->stats.bptc += E1000_READ_REG(&sc->hw, E1000_BPTC);
34835330213cSSepherosa Ziehau 
34845330213cSSepherosa Ziehau 	sc->stats.algnerrc += E1000_READ_REG(&sc->hw, E1000_ALGNERRC);
34855330213cSSepherosa Ziehau 	sc->stats.rxerrc += E1000_READ_REG(&sc->hw, E1000_RXERRC);
34865330213cSSepherosa Ziehau 	sc->stats.tncrs += E1000_READ_REG(&sc->hw, E1000_TNCRS);
34875330213cSSepherosa Ziehau 	sc->stats.cexterr += E1000_READ_REG(&sc->hw, E1000_CEXTERR);
34885330213cSSepherosa Ziehau 	sc->stats.tsctc += E1000_READ_REG(&sc->hw, E1000_TSCTC);
34895330213cSSepherosa Ziehau 	sc->stats.tsctfc += E1000_READ_REG(&sc->hw, E1000_TSCTFC);
34905330213cSSepherosa Ziehau 
3491d40991efSSepherosa Ziehau 	IFNET_STAT_SET(ifp, collisions, sc->stats.colc);
34925330213cSSepherosa Ziehau 
34935330213cSSepherosa Ziehau 	/* Rx Errors */
3494d40991efSSepherosa Ziehau 	IFNET_STAT_SET(ifp, ierrors,
3495d40991efSSepherosa Ziehau 	    sc->stats.rxerrc + sc->stats.crcerrs + sc->stats.algnerrc +
3496d40991efSSepherosa Ziehau 	    sc->stats.ruc + sc->stats.roc + sc->stats.mpc + sc->stats.cexterr);
34975330213cSSepherosa Ziehau 
34985330213cSSepherosa Ziehau 	/* Tx Errors */
3499d40991efSSepherosa Ziehau 	IFNET_STAT_SET(ifp, oerrors, sc->stats.ecol + sc->stats.latecol);
35005330213cSSepherosa Ziehau }
35015330213cSSepherosa Ziehau 
35025330213cSSepherosa Ziehau static void
35035330213cSSepherosa Ziehau emx_print_debug_info(struct emx_softc *sc)
35045330213cSSepherosa Ziehau {
35055330213cSSepherosa Ziehau 	device_t dev = sc->dev;
35065330213cSSepherosa Ziehau 	uint8_t *hw_addr = sc->hw.hw_addr;
3507d84018e9SSepherosa Ziehau 	int i;
35085330213cSSepherosa Ziehau 
35095330213cSSepherosa Ziehau 	device_printf(dev, "Adapter hardware address = %p \n", hw_addr);
35105330213cSSepherosa Ziehau 	device_printf(dev, "CTRL = 0x%x RCTL = 0x%x \n",
35115330213cSSepherosa Ziehau 	    E1000_READ_REG(&sc->hw, E1000_CTRL),
35125330213cSSepherosa Ziehau 	    E1000_READ_REG(&sc->hw, E1000_RCTL));
35135330213cSSepherosa Ziehau 	device_printf(dev, "Packet buffer = Tx=%dk Rx=%dk \n",
35145330213cSSepherosa Ziehau 	    ((E1000_READ_REG(&sc->hw, E1000_PBA) & 0xffff0000) >> 16),\
35155330213cSSepherosa Ziehau 	    (E1000_READ_REG(&sc->hw, E1000_PBA) & 0xffff) );
35165330213cSSepherosa Ziehau 	device_printf(dev, "Flow control watermarks high = %d low = %d\n",
35175330213cSSepherosa Ziehau 	    sc->hw.fc.high_water, sc->hw.fc.low_water);
35185330213cSSepherosa Ziehau 	device_printf(dev, "tx_int_delay = %d, tx_abs_int_delay = %d\n",
35195330213cSSepherosa Ziehau 	    E1000_READ_REG(&sc->hw, E1000_TIDV),
35205330213cSSepherosa Ziehau 	    E1000_READ_REG(&sc->hw, E1000_TADV));
35215330213cSSepherosa Ziehau 	device_printf(dev, "rx_int_delay = %d, rx_abs_int_delay = %d\n",
35225330213cSSepherosa Ziehau 	    E1000_READ_REG(&sc->hw, E1000_RDTR),
35235330213cSSepherosa Ziehau 	    E1000_READ_REG(&sc->hw, E1000_RADV));
35240c0e1638SSepherosa Ziehau 
3525d84018e9SSepherosa Ziehau 	for (i = 0; i < sc->tx_ring_cnt; ++i) {
3526d84018e9SSepherosa Ziehau 		device_printf(dev, "hw %d tdh = %d, hw tdt = %d\n", i,
3527d84018e9SSepherosa Ziehau 		    E1000_READ_REG(&sc->hw, E1000_TDH(i)),
3528d84018e9SSepherosa Ziehau 		    E1000_READ_REG(&sc->hw, E1000_TDT(i)));
3529d84018e9SSepherosa Ziehau 	}
3530d84018e9SSepherosa Ziehau 	for (i = 0; i < sc->rx_ring_cnt; ++i) {
3531d84018e9SSepherosa Ziehau 		device_printf(dev, "hw %d rdh = %d, hw rdt = %d\n", i,
3532d84018e9SSepherosa Ziehau 		    E1000_READ_REG(&sc->hw, E1000_RDH(i)),
3533d84018e9SSepherosa Ziehau 		    E1000_READ_REG(&sc->hw, E1000_RDT(i)));
3534d84018e9SSepherosa Ziehau 	}
3535d84018e9SSepherosa Ziehau 
3536d84018e9SSepherosa Ziehau 	for (i = 0; i < sc->tx_ring_cnt; ++i) {
3537d84018e9SSepherosa Ziehau 		device_printf(dev, "TX %d Tx descriptors avail = %d\n", i,
3538d84018e9SSepherosa Ziehau 		    sc->tx_data[i].num_tx_desc_avail);
3539d84018e9SSepherosa Ziehau 		device_printf(dev, "TX %d TSO segments = %lu\n", i,
3540d84018e9SSepherosa Ziehau 		    sc->tx_data[i].tso_segments);
3541d84018e9SSepherosa Ziehau 		device_printf(dev, "TX %d TSO ctx reused = %lu\n", i,
3542d84018e9SSepherosa Ziehau 		    sc->tx_data[i].tso_ctx_reused);
3543d84018e9SSepherosa Ziehau 	}
35445330213cSSepherosa Ziehau }
35455330213cSSepherosa Ziehau 
35465330213cSSepherosa Ziehau static void
35475330213cSSepherosa Ziehau emx_print_hw_stats(struct emx_softc *sc)
35485330213cSSepherosa Ziehau {
35495330213cSSepherosa Ziehau 	device_t dev = sc->dev;
35505330213cSSepherosa Ziehau 
35515330213cSSepherosa Ziehau 	device_printf(dev, "Excessive collisions = %lld\n",
35525330213cSSepherosa Ziehau 	    (long long)sc->stats.ecol);
35535330213cSSepherosa Ziehau #if (DEBUG_HW > 0)  /* Dont output these errors normally */
35545330213cSSepherosa Ziehau 	device_printf(dev, "Symbol errors = %lld\n",
35555330213cSSepherosa Ziehau 	    (long long)sc->stats.symerrs);
35565330213cSSepherosa Ziehau #endif
35575330213cSSepherosa Ziehau 	device_printf(dev, "Sequence errors = %lld\n",
35585330213cSSepherosa Ziehau 	    (long long)sc->stats.sec);
35595330213cSSepherosa Ziehau 	device_printf(dev, "Defer count = %lld\n",
35605330213cSSepherosa Ziehau 	    (long long)sc->stats.dc);
35615330213cSSepherosa Ziehau 	device_printf(dev, "Missed Packets = %lld\n",
35625330213cSSepherosa Ziehau 	    (long long)sc->stats.mpc);
35635330213cSSepherosa Ziehau 	device_printf(dev, "Receive No Buffers = %lld\n",
35645330213cSSepherosa Ziehau 	    (long long)sc->stats.rnbc);
35655330213cSSepherosa Ziehau 	/* RLEC is inaccurate on some hardware, calculate our own. */
35665330213cSSepherosa Ziehau 	device_printf(dev, "Receive Length Errors = %lld\n",
35675330213cSSepherosa Ziehau 	    ((long long)sc->stats.roc + (long long)sc->stats.ruc));
35685330213cSSepherosa Ziehau 	device_printf(dev, "Receive errors = %lld\n",
35695330213cSSepherosa Ziehau 	    (long long)sc->stats.rxerrc);
35705330213cSSepherosa Ziehau 	device_printf(dev, "Crc errors = %lld\n",
35715330213cSSepherosa Ziehau 	    (long long)sc->stats.crcerrs);
35725330213cSSepherosa Ziehau 	device_printf(dev, "Alignment errors = %lld\n",
35735330213cSSepherosa Ziehau 	    (long long)sc->stats.algnerrc);
35745330213cSSepherosa Ziehau 	device_printf(dev, "Collision/Carrier extension errors = %lld\n",
35755330213cSSepherosa Ziehau 	    (long long)sc->stats.cexterr);
35765330213cSSepherosa Ziehau 	device_printf(dev, "RX overruns = %ld\n", sc->rx_overruns);
35775330213cSSepherosa Ziehau 	device_printf(dev, "XON Rcvd = %lld\n",
35785330213cSSepherosa Ziehau 	    (long long)sc->stats.xonrxc);
35795330213cSSepherosa Ziehau 	device_printf(dev, "XON Xmtd = %lld\n",
35805330213cSSepherosa Ziehau 	    (long long)sc->stats.xontxc);
35815330213cSSepherosa Ziehau 	device_printf(dev, "XOFF Rcvd = %lld\n",
35825330213cSSepherosa Ziehau 	    (long long)sc->stats.xoffrxc);
35835330213cSSepherosa Ziehau 	device_printf(dev, "XOFF Xmtd = %lld\n",
35845330213cSSepherosa Ziehau 	    (long long)sc->stats.xofftxc);
35855330213cSSepherosa Ziehau 	device_printf(dev, "Good Packets Rcvd = %lld\n",
35865330213cSSepherosa Ziehau 	    (long long)sc->stats.gprc);
35875330213cSSepherosa Ziehau 	device_printf(dev, "Good Packets Xmtd = %lld\n",
35885330213cSSepherosa Ziehau 	    (long long)sc->stats.gptc);
35895330213cSSepherosa Ziehau }
35905330213cSSepherosa Ziehau 
35915330213cSSepherosa Ziehau static void
35925330213cSSepherosa Ziehau emx_print_nvm_info(struct emx_softc *sc)
35935330213cSSepherosa Ziehau {
35945330213cSSepherosa Ziehau 	uint16_t eeprom_data;
35955330213cSSepherosa Ziehau 	int i, j, row = 0;
35965330213cSSepherosa Ziehau 
35975330213cSSepherosa Ziehau 	/* Its a bit crude, but it gets the job done */
35985330213cSSepherosa Ziehau 	kprintf("\nInterface EEPROM Dump:\n");
35995330213cSSepherosa Ziehau 	kprintf("Offset\n0x0000  ");
36005330213cSSepherosa Ziehau 	for (i = 0, j = 0; i < 32; i++, j++) {
36015330213cSSepherosa Ziehau 		if (j == 8) { /* Make the offset block */
36025330213cSSepherosa Ziehau 			j = 0; ++row;
36035330213cSSepherosa Ziehau 			kprintf("\n0x00%x0  ",row);
36045330213cSSepherosa Ziehau 		}
36055330213cSSepherosa Ziehau 		e1000_read_nvm(&sc->hw, i, 1, &eeprom_data);
36065330213cSSepherosa Ziehau 		kprintf("%04x ", eeprom_data);
36075330213cSSepherosa Ziehau 	}
36085330213cSSepherosa Ziehau 	kprintf("\n");
36095330213cSSepherosa Ziehau }
36105330213cSSepherosa Ziehau 
36115330213cSSepherosa Ziehau static int
36125330213cSSepherosa Ziehau emx_sysctl_debug_info(SYSCTL_HANDLER_ARGS)
36135330213cSSepherosa Ziehau {
36145330213cSSepherosa Ziehau 	struct emx_softc *sc;
36155330213cSSepherosa Ziehau 	struct ifnet *ifp;
36165330213cSSepherosa Ziehau 	int error, result;
36175330213cSSepherosa Ziehau 
36185330213cSSepherosa Ziehau 	result = -1;
36195330213cSSepherosa Ziehau 	error = sysctl_handle_int(oidp, &result, 0, req);
36205330213cSSepherosa Ziehau 	if (error || !req->newptr)
36215330213cSSepherosa Ziehau 		return (error);
36225330213cSSepherosa Ziehau 
36235330213cSSepherosa Ziehau 	sc = (struct emx_softc *)arg1;
36245330213cSSepherosa Ziehau 	ifp = &sc->arpcom.ac_if;
36255330213cSSepherosa Ziehau 
36266d435846SSepherosa Ziehau 	ifnet_serialize_all(ifp);
36275330213cSSepherosa Ziehau 
36285330213cSSepherosa Ziehau 	if (result == 1)
36295330213cSSepherosa Ziehau 		emx_print_debug_info(sc);
36305330213cSSepherosa Ziehau 
36315330213cSSepherosa Ziehau 	/*
36325330213cSSepherosa Ziehau 	 * This value will cause a hex dump of the
36335330213cSSepherosa Ziehau 	 * first 32 16-bit words of the EEPROM to
36345330213cSSepherosa Ziehau 	 * the screen.
36355330213cSSepherosa Ziehau 	 */
36365330213cSSepherosa Ziehau 	if (result == 2)
36375330213cSSepherosa Ziehau 		emx_print_nvm_info(sc);
36385330213cSSepherosa Ziehau 
36396d435846SSepherosa Ziehau 	ifnet_deserialize_all(ifp);
36405330213cSSepherosa Ziehau 
36415330213cSSepherosa Ziehau 	return (error);
36425330213cSSepherosa Ziehau }
36435330213cSSepherosa Ziehau 
36445330213cSSepherosa Ziehau static int
36455330213cSSepherosa Ziehau emx_sysctl_stats(SYSCTL_HANDLER_ARGS)
36465330213cSSepherosa Ziehau {
36475330213cSSepherosa Ziehau 	int error, result;
36485330213cSSepherosa Ziehau 
36495330213cSSepherosa Ziehau 	result = -1;
36505330213cSSepherosa Ziehau 	error = sysctl_handle_int(oidp, &result, 0, req);
36515330213cSSepherosa Ziehau 	if (error || !req->newptr)
36525330213cSSepherosa Ziehau 		return (error);
36535330213cSSepherosa Ziehau 
36545330213cSSepherosa Ziehau 	if (result == 1) {
36555330213cSSepherosa Ziehau 		struct emx_softc *sc = (struct emx_softc *)arg1;
36565330213cSSepherosa Ziehau 		struct ifnet *ifp = &sc->arpcom.ac_if;
36575330213cSSepherosa Ziehau 
36586d435846SSepherosa Ziehau 		ifnet_serialize_all(ifp);
36595330213cSSepherosa Ziehau 		emx_print_hw_stats(sc);
36606d435846SSepherosa Ziehau 		ifnet_deserialize_all(ifp);
36615330213cSSepherosa Ziehau 	}
36625330213cSSepherosa Ziehau 	return (error);
36635330213cSSepherosa Ziehau }
36645330213cSSepherosa Ziehau 
36655330213cSSepherosa Ziehau static void
36665330213cSSepherosa Ziehau emx_add_sysctl(struct emx_softc *sc)
36675330213cSSepherosa Ziehau {
366826595b18SSascha Wildner 	struct sysctl_ctx_list *ctx;
366926595b18SSascha Wildner 	struct sysctl_oid *tree;
3670d84018e9SSepherosa Ziehau #if defined(EMX_RSS_DEBUG) || defined(EMX_TSS_DEBUG)
3671d84018e9SSepherosa Ziehau 	char pkt_desc[32];
36723f939c23SSepherosa Ziehau 	int i;
36733f939c23SSepherosa Ziehau #endif
36745330213cSSepherosa Ziehau 
367526595b18SSascha Wildner 	ctx = device_get_sysctl_ctx(sc->dev);
367626595b18SSascha Wildner 	tree = device_get_sysctl_tree(sc->dev);
367726595b18SSascha Wildner 	SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree),
36785330213cSSepherosa Ziehau 			OID_AUTO, "debug", CTLTYPE_INT|CTLFLAG_RW, sc, 0,
36795330213cSSepherosa Ziehau 			emx_sysctl_debug_info, "I", "Debug Information");
36805330213cSSepherosa Ziehau 
368126595b18SSascha Wildner 	SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree),
36825330213cSSepherosa Ziehau 			OID_AUTO, "stats", CTLTYPE_INT|CTLFLAG_RW, sc, 0,
36835330213cSSepherosa Ziehau 			emx_sysctl_stats, "I", "Statistics");
36845330213cSSepherosa Ziehau 
368526595b18SSascha Wildner 	SYSCTL_ADD_INT(ctx, SYSCTL_CHILDREN(tree),
3686d84018e9SSepherosa Ziehau 	    OID_AUTO, "rxd", CTLFLAG_RD, &sc->rx_data[0].num_rx_desc, 0,
3687d84018e9SSepherosa Ziehau 	    "# of RX descs");
368826595b18SSascha Wildner 	SYSCTL_ADD_INT(ctx, SYSCTL_CHILDREN(tree),
3689d84018e9SSepherosa Ziehau 	    OID_AUTO, "txd", CTLFLAG_RD, &sc->tx_data[0].num_tx_desc, 0,
3690d84018e9SSepherosa Ziehau 	    "# of TX descs");
36915330213cSSepherosa Ziehau 
369226595b18SSascha Wildner 	SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree),
3693d84018e9SSepherosa Ziehau 	    OID_AUTO, "int_throttle_ceil", CTLTYPE_INT|CTLFLAG_RW, sc, 0,
3694d84018e9SSepherosa Ziehau 	    emx_sysctl_int_throttle, "I", "interrupt throttling rate");
369526595b18SSascha Wildner 	SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree),
3696d84018e9SSepherosa Ziehau 	    OID_AUTO, "tx_intr_nsegs", CTLTYPE_INT|CTLFLAG_RW, sc, 0,
3697d84018e9SSepherosa Ziehau 	    emx_sysctl_tx_intr_nsegs, "I", "# segments per TX interrupt");
369826595b18SSascha Wildner 	SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree),
3699d84018e9SSepherosa Ziehau 	    OID_AUTO, "tx_wreg_nsegs", CTLTYPE_INT|CTLFLAG_RW, sc, 0,
3700d84018e9SSepherosa Ziehau 	    emx_sysctl_tx_wreg_nsegs, "I",
3701d84018e9SSepherosa Ziehau 	    "# segments sent before write to hardware register");
37023f939c23SSepherosa Ziehau 
370326595b18SSascha Wildner 	SYSCTL_ADD_INT(ctx, SYSCTL_CHILDREN(tree),
3704d84018e9SSepherosa Ziehau 	    OID_AUTO, "rx_ring_cnt", CTLFLAG_RD, &sc->rx_ring_cnt, 0,
3705d84018e9SSepherosa Ziehau 	    "# of RX rings");
370626595b18SSascha Wildner 	SYSCTL_ADD_INT(ctx, SYSCTL_CHILDREN(tree),
3707d84018e9SSepherosa Ziehau 	    OID_AUTO, "tx_ring_cnt", CTLFLAG_RD, &sc->tx_ring_cnt, 0,
3708d84018e9SSepherosa Ziehau 	    "# of TX rings");
370926595b18SSascha Wildner 	SYSCTL_ADD_INT(ctx, SYSCTL_CHILDREN(tree),
3710d84018e9SSepherosa Ziehau 	    OID_AUTO, "tx_ring_inuse", CTLFLAG_RD, &sc->tx_ring_inuse, 0,
3711d84018e9SSepherosa Ziehau 	    "# of TX rings used");
37128434a83bSSepherosa Ziehau 
3713212c030eSSepherosa Ziehau         SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree),
3714212c030eSSepherosa Ziehau 	    OID_AUTO, "flow_ctrl", CTLTYPE_STRING|CTLFLAG_RW, sc, 0,
3715212c030eSSepherosa Ziehau 	    emx_sysctl_flowctrl, "A",
3716212c030eSSepherosa Ziehau 	    "flow control: full, rx_pause, tx_pause, none");
3717212c030eSSepherosa Ziehau 
371809f49d52SSepherosa Ziehau #ifdef IFPOLL_ENABLE
371926595b18SSascha Wildner 	SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree),
372009f49d52SSepherosa Ziehau 			OID_AUTO, "npoll_rxoff", CTLTYPE_INT|CTLFLAG_RW,
372109f49d52SSepherosa Ziehau 			sc, 0, emx_sysctl_npoll_rxoff, "I",
372209f49d52SSepherosa Ziehau 			"NPOLLING RX cpu offset");
372326595b18SSascha Wildner 	SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree),
372409f49d52SSepherosa Ziehau 			OID_AUTO, "npoll_txoff", CTLTYPE_INT|CTLFLAG_RW,
372509f49d52SSepherosa Ziehau 			sc, 0, emx_sysctl_npoll_txoff, "I",
372609f49d52SSepherosa Ziehau 			"NPOLLING TX cpu offset");
372709f49d52SSepherosa Ziehau #endif
372809f49d52SSepherosa Ziehau 
37293f939c23SSepherosa Ziehau #ifdef EMX_RSS_DEBUG
373026595b18SSascha Wildner 	SYSCTL_ADD_INT(ctx, SYSCTL_CHILDREN(tree),
37313f939c23SSepherosa Ziehau 		       OID_AUTO, "rss_debug", CTLFLAG_RW, &sc->rss_debug,
37323f939c23SSepherosa Ziehau 		       0, "RSS debug level");
373365c7a6afSSepherosa Ziehau 	for (i = 0; i < sc->rx_ring_cnt; ++i) {
3734d84018e9SSepherosa Ziehau 		ksnprintf(pkt_desc, sizeof(pkt_desc), "rx%d_pkt", i);
373526595b18SSascha Wildner 		SYSCTL_ADD_ULONG(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
3736d84018e9SSepherosa Ziehau 		    pkt_desc, CTLFLAG_RW, &sc->rx_data[i].rx_pkts,
3737d84018e9SSepherosa Ziehau 		    "RXed packets");
3738d84018e9SSepherosa Ziehau 	}
3739d84018e9SSepherosa Ziehau #endif
3740d84018e9SSepherosa Ziehau #ifdef EMX_TSS_DEBUG
3741d84018e9SSepherosa Ziehau 	for (i = 0; i < sc->tx_ring_cnt; ++i) {
3742d84018e9SSepherosa Ziehau 		ksnprintf(pkt_desc, sizeof(pkt_desc), "tx%d_pkt", i);
374326595b18SSascha Wildner 		SYSCTL_ADD_ULONG(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
3744d84018e9SSepherosa Ziehau 		    pkt_desc, CTLFLAG_RW, &sc->tx_data[i].tx_pkts,
3745d84018e9SSepherosa Ziehau 		    "TXed packets");
37463f939c23SSepherosa Ziehau 	}
37473f939c23SSepherosa Ziehau #endif
37485330213cSSepherosa Ziehau }
37495330213cSSepherosa Ziehau 
37505330213cSSepherosa Ziehau static int
37515330213cSSepherosa Ziehau emx_sysctl_int_throttle(SYSCTL_HANDLER_ARGS)
37525330213cSSepherosa Ziehau {
37535330213cSSepherosa Ziehau 	struct emx_softc *sc = (void *)arg1;
37545330213cSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
37555330213cSSepherosa Ziehau 	int error, throttle;
37565330213cSSepherosa Ziehau 
37575330213cSSepherosa Ziehau 	throttle = sc->int_throttle_ceil;
37585330213cSSepherosa Ziehau 	error = sysctl_handle_int(oidp, &throttle, 0, req);
37595330213cSSepherosa Ziehau 	if (error || req->newptr == NULL)
37605330213cSSepherosa Ziehau 		return error;
37615330213cSSepherosa Ziehau 	if (throttle < 0 || throttle > 1000000000 / 256)
37625330213cSSepherosa Ziehau 		return EINVAL;
37635330213cSSepherosa Ziehau 
37645330213cSSepherosa Ziehau 	if (throttle) {
37655330213cSSepherosa Ziehau 		/*
37665330213cSSepherosa Ziehau 		 * Set the interrupt throttling rate in 256ns increments,
37675330213cSSepherosa Ziehau 		 * recalculate sysctl value assignment to get exact frequency.
37685330213cSSepherosa Ziehau 		 */
37695330213cSSepherosa Ziehau 		throttle = 1000000000 / 256 / throttle;
37705330213cSSepherosa Ziehau 
37715330213cSSepherosa Ziehau 		/* Upper 16bits of ITR is reserved and should be zero */
37725330213cSSepherosa Ziehau 		if (throttle & 0xffff0000)
37735330213cSSepherosa Ziehau 			return EINVAL;
37745330213cSSepherosa Ziehau 	}
37755330213cSSepherosa Ziehau 
37766d435846SSepherosa Ziehau 	ifnet_serialize_all(ifp);
37775330213cSSepherosa Ziehau 
37785330213cSSepherosa Ziehau 	if (throttle)
37795330213cSSepherosa Ziehau 		sc->int_throttle_ceil = 1000000000 / 256 / throttle;
37805330213cSSepherosa Ziehau 	else
37815330213cSSepherosa Ziehau 		sc->int_throttle_ceil = 0;
37825330213cSSepherosa Ziehau 
37835330213cSSepherosa Ziehau 	if (ifp->if_flags & IFF_RUNNING)
37842d0e5700SSepherosa Ziehau 		emx_set_itr(sc, throttle);
37855330213cSSepherosa Ziehau 
37866d435846SSepherosa Ziehau 	ifnet_deserialize_all(ifp);
37875330213cSSepherosa Ziehau 
37885330213cSSepherosa Ziehau 	if (bootverbose) {
37895330213cSSepherosa Ziehau 		if_printf(ifp, "Interrupt moderation set to %d/sec\n",
37905330213cSSepherosa Ziehau 			  sc->int_throttle_ceil);
37915330213cSSepherosa Ziehau 	}
37925330213cSSepherosa Ziehau 	return 0;
37935330213cSSepherosa Ziehau }
37945330213cSSepherosa Ziehau 
37955330213cSSepherosa Ziehau static int
3796d84018e9SSepherosa Ziehau emx_sysctl_tx_intr_nsegs(SYSCTL_HANDLER_ARGS)
37975330213cSSepherosa Ziehau {
37985330213cSSepherosa Ziehau 	struct emx_softc *sc = (void *)arg1;
37995330213cSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
3800d84018e9SSepherosa Ziehau 	struct emx_txdata *tdata = &sc->tx_data[0];
38015330213cSSepherosa Ziehau 	int error, segs;
38025330213cSSepherosa Ziehau 
3803d84018e9SSepherosa Ziehau 	segs = tdata->tx_intr_nsegs;
38045330213cSSepherosa Ziehau 	error = sysctl_handle_int(oidp, &segs, 0, req);
38055330213cSSepherosa Ziehau 	if (error || req->newptr == NULL)
38065330213cSSepherosa Ziehau 		return error;
38075330213cSSepherosa Ziehau 	if (segs <= 0)
38085330213cSSepherosa Ziehau 		return EINVAL;
38095330213cSSepherosa Ziehau 
38106d435846SSepherosa Ziehau 	ifnet_serialize_all(ifp);
38115330213cSSepherosa Ziehau 
38125330213cSSepherosa Ziehau 	/*
3813d84018e9SSepherosa Ziehau 	 * Don't allow tx_intr_nsegs to become:
38145330213cSSepherosa Ziehau 	 * o  Less the oact_tx_desc
38155330213cSSepherosa Ziehau 	 * o  Too large that no TX desc will cause TX interrupt to
38165330213cSSepherosa Ziehau 	 *    be generated (OACTIVE will never recover)
38175330213cSSepherosa Ziehau 	 * o  Too small that will cause tx_dd[] overflow
38185330213cSSepherosa Ziehau 	 */
3819d84018e9SSepherosa Ziehau 	if (segs < tdata->oact_tx_desc ||
3820d84018e9SSepherosa Ziehau 	    segs >= tdata->num_tx_desc - tdata->oact_tx_desc ||
3821d84018e9SSepherosa Ziehau 	    segs < tdata->num_tx_desc / EMX_TXDD_SAFE) {
38225330213cSSepherosa Ziehau 		error = EINVAL;
38235330213cSSepherosa Ziehau 	} else {
3824d84018e9SSepherosa Ziehau 		int i;
3825d84018e9SSepherosa Ziehau 
38265330213cSSepherosa Ziehau 		error = 0;
3827d84018e9SSepherosa Ziehau 		for (i = 0; i < sc->tx_ring_cnt; ++i)
3828d84018e9SSepherosa Ziehau 			sc->tx_data[i].tx_intr_nsegs = segs;
38295330213cSSepherosa Ziehau 	}
38305330213cSSepherosa Ziehau 
38316d435846SSepherosa Ziehau 	ifnet_deserialize_all(ifp);
38325330213cSSepherosa Ziehau 
38335330213cSSepherosa Ziehau 	return error;
38345330213cSSepherosa Ziehau }
3835071699f8SSepherosa Ziehau 
3836d84018e9SSepherosa Ziehau static int
3837d84018e9SSepherosa Ziehau emx_sysctl_tx_wreg_nsegs(SYSCTL_HANDLER_ARGS)
3838d84018e9SSepherosa Ziehau {
3839d84018e9SSepherosa Ziehau 	struct emx_softc *sc = (void *)arg1;
3840d84018e9SSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
3841d84018e9SSepherosa Ziehau 	int error, nsegs, i;
3842d84018e9SSepherosa Ziehau 
3843d84018e9SSepherosa Ziehau 	nsegs = sc->tx_data[0].tx_wreg_nsegs;
3844d84018e9SSepherosa Ziehau 	error = sysctl_handle_int(oidp, &nsegs, 0, req);
3845d84018e9SSepherosa Ziehau 	if (error || req->newptr == NULL)
3846d84018e9SSepherosa Ziehau 		return error;
3847d84018e9SSepherosa Ziehau 
3848d84018e9SSepherosa Ziehau 	ifnet_serialize_all(ifp);
3849d84018e9SSepherosa Ziehau 	for (i = 0; i < sc->tx_ring_cnt; ++i)
3850d84018e9SSepherosa Ziehau 		sc->tx_data[i].tx_wreg_nsegs =nsegs;
3851d84018e9SSepherosa Ziehau 	ifnet_deserialize_all(ifp);
3852d84018e9SSepherosa Ziehau 
3853d84018e9SSepherosa Ziehau 	return 0;
3854d84018e9SSepherosa Ziehau }
3855d84018e9SSepherosa Ziehau 
385609f49d52SSepherosa Ziehau #ifdef IFPOLL_ENABLE
385709f49d52SSepherosa Ziehau 
385809f49d52SSepherosa Ziehau static int
385909f49d52SSepherosa Ziehau emx_sysctl_npoll_rxoff(SYSCTL_HANDLER_ARGS)
386009f49d52SSepherosa Ziehau {
386109f49d52SSepherosa Ziehau 	struct emx_softc *sc = (void *)arg1;
386209f49d52SSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
386309f49d52SSepherosa Ziehau 	int error, off;
386409f49d52SSepherosa Ziehau 
386509f49d52SSepherosa Ziehau 	off = sc->rx_npoll_off;
386609f49d52SSepherosa Ziehau 	error = sysctl_handle_int(oidp, &off, 0, req);
386709f49d52SSepherosa Ziehau 	if (error || req->newptr == NULL)
386809f49d52SSepherosa Ziehau 		return error;
386909f49d52SSepherosa Ziehau 	if (off < 0)
387009f49d52SSepherosa Ziehau 		return EINVAL;
387109f49d52SSepherosa Ziehau 
387209f49d52SSepherosa Ziehau 	ifnet_serialize_all(ifp);
387309f49d52SSepherosa Ziehau 	if (off >= ncpus2 || off % sc->rx_ring_cnt != 0) {
387409f49d52SSepherosa Ziehau 		error = EINVAL;
387509f49d52SSepherosa Ziehau 	} else {
387609f49d52SSepherosa Ziehau 		error = 0;
387709f49d52SSepherosa Ziehau 		sc->rx_npoll_off = off;
387809f49d52SSepherosa Ziehau 	}
387909f49d52SSepherosa Ziehau 	ifnet_deserialize_all(ifp);
388009f49d52SSepherosa Ziehau 
388109f49d52SSepherosa Ziehau 	return error;
388209f49d52SSepherosa Ziehau }
388309f49d52SSepherosa Ziehau 
388409f49d52SSepherosa Ziehau static int
388509f49d52SSepherosa Ziehau emx_sysctl_npoll_txoff(SYSCTL_HANDLER_ARGS)
388609f49d52SSepherosa Ziehau {
388709f49d52SSepherosa Ziehau 	struct emx_softc *sc = (void *)arg1;
388809f49d52SSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
388909f49d52SSepherosa Ziehau 	int error, off;
389009f49d52SSepherosa Ziehau 
389109f49d52SSepherosa Ziehau 	off = sc->tx_npoll_off;
389209f49d52SSepherosa Ziehau 	error = sysctl_handle_int(oidp, &off, 0, req);
389309f49d52SSepherosa Ziehau 	if (error || req->newptr == NULL)
389409f49d52SSepherosa Ziehau 		return error;
389509f49d52SSepherosa Ziehau 	if (off < 0)
389609f49d52SSepherosa Ziehau 		return EINVAL;
389709f49d52SSepherosa Ziehau 
389809f49d52SSepherosa Ziehau 	ifnet_serialize_all(ifp);
3899d84018e9SSepherosa Ziehau 	if (off >= ncpus2 || off % sc->tx_ring_cnt != 0) {
390009f49d52SSepherosa Ziehau 		error = EINVAL;
390109f49d52SSepherosa Ziehau 	} else {
390209f49d52SSepherosa Ziehau 		error = 0;
390309f49d52SSepherosa Ziehau 		sc->tx_npoll_off = off;
390409f49d52SSepherosa Ziehau 	}
390509f49d52SSepherosa Ziehau 	ifnet_deserialize_all(ifp);
390609f49d52SSepherosa Ziehau 
390709f49d52SSepherosa Ziehau 	return error;
390809f49d52SSepherosa Ziehau }
390909f49d52SSepherosa Ziehau 
391009f49d52SSepherosa Ziehau #endif	/* IFPOLL_ENABLE */
391109f49d52SSepherosa Ziehau 
3912071699f8SSepherosa Ziehau static int
3913071699f8SSepherosa Ziehau emx_dma_alloc(struct emx_softc *sc)
3914071699f8SSepherosa Ziehau {
39153f939c23SSepherosa Ziehau 	int error, i;
3916071699f8SSepherosa Ziehau 
3917071699f8SSepherosa Ziehau 	/*
3918071699f8SSepherosa Ziehau 	 * Create top level busdma tag
3919071699f8SSepherosa Ziehau 	 */
3920071699f8SSepherosa Ziehau 	error = bus_dma_tag_create(NULL, 1, 0,
3921071699f8SSepherosa Ziehau 			BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR,
3922071699f8SSepherosa Ziehau 			NULL, NULL,
3923071699f8SSepherosa Ziehau 			BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT,
3924071699f8SSepherosa Ziehau 			0, &sc->parent_dtag);
3925071699f8SSepherosa Ziehau 	if (error) {
3926071699f8SSepherosa Ziehau 		device_printf(sc->dev, "could not create top level DMA tag\n");
3927071699f8SSepherosa Ziehau 		return error;
3928071699f8SSepherosa Ziehau 	}
3929071699f8SSepherosa Ziehau 
3930071699f8SSepherosa Ziehau 	/*
3931071699f8SSepherosa Ziehau 	 * Allocate transmit descriptors ring and buffers
3932071699f8SSepherosa Ziehau 	 */
3933d84018e9SSepherosa Ziehau 	for (i = 0; i < sc->tx_ring_cnt; ++i) {
3934d84018e9SSepherosa Ziehau 		error = emx_create_tx_ring(&sc->tx_data[i]);
3935071699f8SSepherosa Ziehau 		if (error) {
3936d84018e9SSepherosa Ziehau 			device_printf(sc->dev,
3937d84018e9SSepherosa Ziehau 			    "Could not setup transmit structures\n");
3938071699f8SSepherosa Ziehau 			return error;
3939071699f8SSepherosa Ziehau 		}
3940d84018e9SSepherosa Ziehau 	}
3941071699f8SSepherosa Ziehau 
3942071699f8SSepherosa Ziehau 	/*
3943071699f8SSepherosa Ziehau 	 * Allocate receive descriptors ring and buffers
3944071699f8SSepherosa Ziehau 	 */
394565c7a6afSSepherosa Ziehau 	for (i = 0; i < sc->rx_ring_cnt; ++i) {
39469f831fa8SSepherosa Ziehau 		error = emx_create_rx_ring(&sc->rx_data[i]);
3947071699f8SSepherosa Ziehau 		if (error) {
39483f939c23SSepherosa Ziehau 			device_printf(sc->dev,
39493f939c23SSepherosa Ziehau 			    "Could not setup receive structures\n");
3950071699f8SSepherosa Ziehau 			return error;
3951071699f8SSepherosa Ziehau 		}
39523f939c23SSepherosa Ziehau 	}
3953071699f8SSepherosa Ziehau 	return 0;
3954071699f8SSepherosa Ziehau }
3955071699f8SSepherosa Ziehau 
3956071699f8SSepherosa Ziehau static void
3957071699f8SSepherosa Ziehau emx_dma_free(struct emx_softc *sc)
3958071699f8SSepherosa Ziehau {
39593f939c23SSepherosa Ziehau 	int i;
39603f939c23SSepherosa Ziehau 
3961d84018e9SSepherosa Ziehau 	for (i = 0; i < sc->tx_ring_cnt; ++i) {
3962d84018e9SSepherosa Ziehau 		emx_destroy_tx_ring(&sc->tx_data[i],
3963d84018e9SSepherosa Ziehau 		    sc->tx_data[i].num_tx_desc);
3964d84018e9SSepherosa Ziehau 	}
39653f939c23SSepherosa Ziehau 
396665c7a6afSSepherosa Ziehau 	for (i = 0; i < sc->rx_ring_cnt; ++i) {
39679f831fa8SSepherosa Ziehau 		emx_destroy_rx_ring(&sc->rx_data[i],
39683f939c23SSepherosa Ziehau 		    sc->rx_data[i].num_rx_desc);
39693f939c23SSepherosa Ziehau 	}
3970071699f8SSepherosa Ziehau 
3971071699f8SSepherosa Ziehau 	/* Free top level busdma tag */
3972071699f8SSepherosa Ziehau 	if (sc->parent_dtag != NULL)
3973071699f8SSepherosa Ziehau 		bus_dma_tag_destroy(sc->parent_dtag);
3974071699f8SSepherosa Ziehau }
39756d435846SSepherosa Ziehau 
39766d435846SSepherosa Ziehau static void
39776d435846SSepherosa Ziehau emx_serialize(struct ifnet *ifp, enum ifnet_serialize slz)
39786d435846SSepherosa Ziehau {
39796d435846SSepherosa Ziehau 	struct emx_softc *sc = ifp->if_softc;
39806d435846SSepherosa Ziehau 
398106421337SSepherosa Ziehau 	ifnet_serialize_array_enter(sc->serializes, EMX_NSERIALIZE, slz);
39826d435846SSepherosa Ziehau }
39836d435846SSepherosa Ziehau 
39846d435846SSepherosa Ziehau static void
39856d435846SSepherosa Ziehau emx_deserialize(struct ifnet *ifp, enum ifnet_serialize slz)
39866d435846SSepherosa Ziehau {
39876d435846SSepherosa Ziehau 	struct emx_softc *sc = ifp->if_softc;
39886d435846SSepherosa Ziehau 
398906421337SSepherosa Ziehau 	ifnet_serialize_array_exit(sc->serializes, EMX_NSERIALIZE, slz);
39906d435846SSepherosa Ziehau }
39916d435846SSepherosa Ziehau 
39926d435846SSepherosa Ziehau static int
39936d435846SSepherosa Ziehau emx_tryserialize(struct ifnet *ifp, enum ifnet_serialize slz)
39946d435846SSepherosa Ziehau {
39956d435846SSepherosa Ziehau 	struct emx_softc *sc = ifp->if_softc;
39966d435846SSepherosa Ziehau 
399706421337SSepherosa Ziehau 	return ifnet_serialize_array_try(sc->serializes, EMX_NSERIALIZE, slz);
39986d435846SSepherosa Ziehau }
39992c9effcfSSepherosa Ziehau 
4000bca7c435SSepherosa Ziehau static void
4001bca7c435SSepherosa Ziehau emx_serialize_skipmain(struct emx_softc *sc)
4002bca7c435SSepherosa Ziehau {
4003bca7c435SSepherosa Ziehau 	lwkt_serialize_array_enter(sc->serializes, EMX_NSERIALIZE, 1);
4004bca7c435SSepherosa Ziehau }
4005bca7c435SSepherosa Ziehau 
4006bca7c435SSepherosa Ziehau static void
4007bca7c435SSepherosa Ziehau emx_deserialize_skipmain(struct emx_softc *sc)
4008bca7c435SSepherosa Ziehau {
4009bca7c435SSepherosa Ziehau 	lwkt_serialize_array_exit(sc->serializes, EMX_NSERIALIZE, 1);
4010bca7c435SSepherosa Ziehau }
4011bca7c435SSepherosa Ziehau 
40122c9effcfSSepherosa Ziehau #ifdef INVARIANTS
40132c9effcfSSepherosa Ziehau 
40142c9effcfSSepherosa Ziehau static void
40152c9effcfSSepherosa Ziehau emx_serialize_assert(struct ifnet *ifp, enum ifnet_serialize slz,
40162c9effcfSSepherosa Ziehau     boolean_t serialized)
40172c9effcfSSepherosa Ziehau {
40182c9effcfSSepherosa Ziehau 	struct emx_softc *sc = ifp->if_softc;
40192c9effcfSSepherosa Ziehau 
40208f594b38SSepherosa Ziehau 	ifnet_serialize_array_assert(sc->serializes, EMX_NSERIALIZE,
402106421337SSepherosa Ziehau 	    slz, serialized);
40222c9effcfSSepherosa Ziehau }
40232c9effcfSSepherosa Ziehau 
40242c9effcfSSepherosa Ziehau #endif	/* INVARIANTS */
4025b3a7093fSSepherosa Ziehau 
4026b3a7093fSSepherosa Ziehau #ifdef IFPOLL_ENABLE
4027b3a7093fSSepherosa Ziehau 
4028b3a7093fSSepherosa Ziehau static void
40292f00683bSSepherosa Ziehau emx_npoll_status(struct ifnet *ifp)
4030b3a7093fSSepherosa Ziehau {
4031b3a7093fSSepherosa Ziehau 	struct emx_softc *sc = ifp->if_softc;
4032b3a7093fSSepherosa Ziehau 	uint32_t reg_icr;
4033b3a7093fSSepherosa Ziehau 
4034b3a7093fSSepherosa Ziehau 	ASSERT_SERIALIZED(&sc->main_serialize);
4035b3a7093fSSepherosa Ziehau 
4036b3a7093fSSepherosa Ziehau 	reg_icr = E1000_READ_REG(&sc->hw, E1000_ICR);
4037b3a7093fSSepherosa Ziehau 	if (reg_icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) {
4038b3a7093fSSepherosa Ziehau 		callout_stop(&sc->timer);
4039b3a7093fSSepherosa Ziehau 		sc->hw.mac.get_link_status = 1;
4040b3a7093fSSepherosa Ziehau 		emx_update_link_status(sc);
4041b3a7093fSSepherosa Ziehau 		callout_reset(&sc->timer, hz, emx_timer, sc);
4042b3a7093fSSepherosa Ziehau 	}
4043b3a7093fSSepherosa Ziehau }
4044b3a7093fSSepherosa Ziehau 
4045b3a7093fSSepherosa Ziehau static void
4046ec1c60bbSSepherosa Ziehau emx_npoll_tx(struct ifnet *ifp, void *arg, int cycle __unused)
4047b3a7093fSSepherosa Ziehau {
4048ec1c60bbSSepherosa Ziehau 	struct emx_txdata *tdata = arg;
4049b3a7093fSSepherosa Ziehau 
4050ec1c60bbSSepherosa Ziehau 	ASSERT_SERIALIZED(&tdata->tx_serialize);
4051b3a7093fSSepherosa Ziehau 
4052ec1c60bbSSepherosa Ziehau 	emx_txeof(tdata);
4053d84018e9SSepherosa Ziehau 	if (!ifsq_is_empty(tdata->ifsq))
4054d84018e9SSepherosa Ziehau 		ifsq_devstart(tdata->ifsq);
4055b3a7093fSSepherosa Ziehau }
4056b3a7093fSSepherosa Ziehau 
4057b3a7093fSSepherosa Ziehau static void
40589f831fa8SSepherosa Ziehau emx_npoll_rx(struct ifnet *ifp __unused, void *arg, int cycle)
4059b3a7093fSSepherosa Ziehau {
4060b3a7093fSSepherosa Ziehau 	struct emx_rxdata *rdata = arg;
4061b3a7093fSSepherosa Ziehau 
4062b3a7093fSSepherosa Ziehau 	ASSERT_SERIALIZED(&rdata->rx_serialize);
4063b3a7093fSSepherosa Ziehau 
40649f831fa8SSepherosa Ziehau 	emx_rxeof(rdata, cycle);
4065b3a7093fSSepherosa Ziehau }
4066b3a7093fSSepherosa Ziehau 
4067b3a7093fSSepherosa Ziehau static void
4068f994de37SSepherosa Ziehau emx_npoll(struct ifnet *ifp, struct ifpoll_info *info)
4069b3a7093fSSepherosa Ziehau {
4070b3a7093fSSepherosa Ziehau 	struct emx_softc *sc = ifp->if_softc;
4071d84018e9SSepherosa Ziehau 	int i, txr_cnt;
4072b3a7093fSSepherosa Ziehau 
4073b3a7093fSSepherosa Ziehau 	ASSERT_IFNET_SERIALIZED_ALL(ifp);
4074b3a7093fSSepherosa Ziehau 
4075b3a7093fSSepherosa Ziehau 	if (info) {
4076d84018e9SSepherosa Ziehau 		int off;
4077b3a7093fSSepherosa Ziehau 
4078f994de37SSepherosa Ziehau 		info->ifpi_status.status_func = emx_npoll_status;
4079b3a7093fSSepherosa Ziehau 		info->ifpi_status.serializer = &sc->main_serialize;
4080b3a7093fSSepherosa Ziehau 
4081d84018e9SSepherosa Ziehau 		txr_cnt = emx_get_txring_inuse(sc, TRUE);
408209f49d52SSepherosa Ziehau 		off = sc->tx_npoll_off;
4083d84018e9SSepherosa Ziehau 		for (i = 0; i < txr_cnt; ++i) {
4084d84018e9SSepherosa Ziehau 			struct emx_txdata *tdata = &sc->tx_data[i];
4085d84018e9SSepherosa Ziehau 			int idx = i + off;
4086d84018e9SSepherosa Ziehau 
4087d84018e9SSepherosa Ziehau 			KKASSERT(idx < ncpus2);
4088d84018e9SSepherosa Ziehau 			info->ifpi_tx[idx].poll_func = emx_npoll_tx;
4089d84018e9SSepherosa Ziehau 			info->ifpi_tx[idx].arg = tdata;
4090d84018e9SSepherosa Ziehau 			info->ifpi_tx[idx].serializer = &tdata->tx_serialize;
4091d84018e9SSepherosa Ziehau 			ifsq_set_cpuid(tdata->ifsq, idx);
4092d84018e9SSepherosa Ziehau 		}
4093b3a7093fSSepherosa Ziehau 
409409f49d52SSepherosa Ziehau 		off = sc->rx_npoll_off;
4095b3a7093fSSepherosa Ziehau 		for (i = 0; i < sc->rx_ring_cnt; ++i) {
409609f49d52SSepherosa Ziehau 			struct emx_rxdata *rdata = &sc->rx_data[i];
409709f49d52SSepherosa Ziehau 			int idx = i + off;
409809f49d52SSepherosa Ziehau 
409909f49d52SSepherosa Ziehau 			KKASSERT(idx < ncpus2);
410009f49d52SSepherosa Ziehau 			info->ifpi_rx[idx].poll_func = emx_npoll_rx;
410109f49d52SSepherosa Ziehau 			info->ifpi_rx[idx].arg = rdata;
410209f49d52SSepherosa Ziehau 			info->ifpi_rx[idx].serializer = &rdata->rx_serialize;
4103b3a7093fSSepherosa Ziehau 		}
4104b3a7093fSSepherosa Ziehau 
4105d84018e9SSepherosa Ziehau 		if (ifp->if_flags & IFF_RUNNING) {
4106d84018e9SSepherosa Ziehau 			if (txr_cnt == sc->tx_ring_inuse)
4107b3a7093fSSepherosa Ziehau 				emx_disable_intr(sc);
4108d84018e9SSepherosa Ziehau 			else
4109d84018e9SSepherosa Ziehau 				emx_init(sc);
4110d84018e9SSepherosa Ziehau 		}
4111f7be129cSSepherosa Ziehau 	} else {
4112d84018e9SSepherosa Ziehau 		for (i = 0; i < sc->tx_ring_cnt; ++i) {
4113d84018e9SSepherosa Ziehau 			struct emx_txdata *tdata = &sc->tx_data[i];
4114d84018e9SSepherosa Ziehau 
4115d84018e9SSepherosa Ziehau 			ifsq_set_cpuid(tdata->ifsq,
4116d84018e9SSepherosa Ziehau 			    rman_get_cpuid(sc->intr_res));
4117d84018e9SSepherosa Ziehau 		}
4118d84018e9SSepherosa Ziehau 
4119d84018e9SSepherosa Ziehau 		if (ifp->if_flags & IFF_RUNNING) {
4120d84018e9SSepherosa Ziehau 			txr_cnt = emx_get_txring_inuse(sc, FALSE);
4121d84018e9SSepherosa Ziehau 			if (txr_cnt == sc->tx_ring_inuse)
4122b3a7093fSSepherosa Ziehau 				emx_enable_intr(sc);
4123d84018e9SSepherosa Ziehau 			else
4124d84018e9SSepherosa Ziehau 				emx_init(sc);
4125d84018e9SSepherosa Ziehau 		}
4126b3a7093fSSepherosa Ziehau 	}
4127b3a7093fSSepherosa Ziehau }
4128b3a7093fSSepherosa Ziehau 
4129b3a7093fSSepherosa Ziehau #endif	/* IFPOLL_ENABLE */
41302d0e5700SSepherosa Ziehau 
41312d0e5700SSepherosa Ziehau static void
41322d0e5700SSepherosa Ziehau emx_set_itr(struct emx_softc *sc, uint32_t itr)
41332d0e5700SSepherosa Ziehau {
41342d0e5700SSepherosa Ziehau 	E1000_WRITE_REG(&sc->hw, E1000_ITR, itr);
41352d0e5700SSepherosa Ziehau 	if (sc->hw.mac.type == e1000_82574) {
41362d0e5700SSepherosa Ziehau 		int i;
41372d0e5700SSepherosa Ziehau 
41382d0e5700SSepherosa Ziehau 		/*
41392d0e5700SSepherosa Ziehau 		 * When using MSIX interrupts we need to
41402d0e5700SSepherosa Ziehau 		 * throttle using the EITR register
41412d0e5700SSepherosa Ziehau 		 */
41422d0e5700SSepherosa Ziehau 		for (i = 0; i < 4; ++i)
41432d0e5700SSepherosa Ziehau 			E1000_WRITE_REG(&sc->hw, E1000_EITR_82574(i), itr);
41442d0e5700SSepherosa Ziehau 	}
41452d0e5700SSepherosa Ziehau }
41466d5e2922SSepherosa Ziehau 
41476d5e2922SSepherosa Ziehau /*
41486d5e2922SSepherosa Ziehau  * Disable the L0s, 82574L Errata #20
41496d5e2922SSepherosa Ziehau  */
41506d5e2922SSepherosa Ziehau static void
41516d5e2922SSepherosa Ziehau emx_disable_aspm(struct emx_softc *sc)
41526d5e2922SSepherosa Ziehau {
415304eb0cefSSepherosa Ziehau 	uint16_t link_cap, link_ctrl, disable;
41546d5e2922SSepherosa Ziehau 	uint8_t pcie_ptr, reg;
41556d5e2922SSepherosa Ziehau 	device_t dev = sc->dev;
41566d5e2922SSepherosa Ziehau 
41576d5e2922SSepherosa Ziehau 	switch (sc->hw.mac.type) {
415804eb0cefSSepherosa Ziehau 	case e1000_82571:
415904eb0cefSSepherosa Ziehau 	case e1000_82572:
41606d5e2922SSepherosa Ziehau 	case e1000_82573:
416104eb0cefSSepherosa Ziehau 		/*
416204eb0cefSSepherosa Ziehau 		 * 82573 specification update
4163a835687dSSepherosa Ziehau 		 * errata #8 disable L0s
4164a835687dSSepherosa Ziehau 		 * errata #41 disable L1
416504eb0cefSSepherosa Ziehau 		 *
416604eb0cefSSepherosa Ziehau 		 * 82571/82572 specification update
4167a835687dSSepherosa Ziehau 		 # errata #13 disable L1
4168a835687dSSepherosa Ziehau 		 * errata #68 disable L0s
416904eb0cefSSepherosa Ziehau 		 */
417004eb0cefSSepherosa Ziehau 		disable = PCIEM_LNKCTL_ASPM_L0S | PCIEM_LNKCTL_ASPM_L1;
417104eb0cefSSepherosa Ziehau 		break;
417204eb0cefSSepherosa Ziehau 
41736d5e2922SSepherosa Ziehau 	case e1000_82574:
417404eb0cefSSepherosa Ziehau 		/*
4175a835687dSSepherosa Ziehau 		 * 82574 specification update errata #20
417604eb0cefSSepherosa Ziehau 		 *
417704eb0cefSSepherosa Ziehau 		 * There is no need to disable L1
417804eb0cefSSepherosa Ziehau 		 */
417904eb0cefSSepherosa Ziehau 		disable = PCIEM_LNKCTL_ASPM_L0S;
41806d5e2922SSepherosa Ziehau 		break;
41816d5e2922SSepherosa Ziehau 
41826d5e2922SSepherosa Ziehau 	default:
41836d5e2922SSepherosa Ziehau 		return;
41846d5e2922SSepherosa Ziehau 	}
41856d5e2922SSepherosa Ziehau 
41866d5e2922SSepherosa Ziehau 	pcie_ptr = pci_get_pciecap_ptr(dev);
41876d5e2922SSepherosa Ziehau 	if (pcie_ptr == 0)
41886d5e2922SSepherosa Ziehau 		return;
41896d5e2922SSepherosa Ziehau 
41906d5e2922SSepherosa Ziehau 	link_cap = pci_read_config(dev, pcie_ptr + PCIER_LINKCAP, 2);
41916d5e2922SSepherosa Ziehau 	if ((link_cap & PCIEM_LNKCAP_ASPM_MASK) == 0)
41926d5e2922SSepherosa Ziehau 		return;
41936d5e2922SSepherosa Ziehau 
41946d5e2922SSepherosa Ziehau 	if (bootverbose)
419504eb0cefSSepherosa Ziehau 		if_printf(&sc->arpcom.ac_if, "disable ASPM %#02x\n", disable);
41966d5e2922SSepherosa Ziehau 
41976d5e2922SSepherosa Ziehau 	reg = pcie_ptr + PCIER_LINKCTRL;
41986d5e2922SSepherosa Ziehau 	link_ctrl = pci_read_config(dev, reg, 2);
419904eb0cefSSepherosa Ziehau 	link_ctrl &= ~disable;
42006d5e2922SSepherosa Ziehau 	pci_write_config(dev, reg, link_ctrl, 2);
42016d5e2922SSepherosa Ziehau }
42023eb0ea09SSepherosa Ziehau 
42033eb0ea09SSepherosa Ziehau static int
4204ec1c60bbSSepherosa Ziehau emx_tso_pullup(struct emx_txdata *tdata, struct mbuf **mp)
42053eb0ea09SSepherosa Ziehau {
42063eb0ea09SSepherosa Ziehau 	int iphlen, hoff, thoff, ex = 0;
42073eb0ea09SSepherosa Ziehau 	struct mbuf *m;
420881317a8fSSepherosa Ziehau 	struct ip *ip;
42093eb0ea09SSepherosa Ziehau 
42103eb0ea09SSepherosa Ziehau 	m = *mp;
42113eb0ea09SSepherosa Ziehau 	KASSERT(M_WRITABLE(m), ("TSO mbuf not writable"));
42123eb0ea09SSepherosa Ziehau 
42133eb0ea09SSepherosa Ziehau 	iphlen = m->m_pkthdr.csum_iphlen;
42143eb0ea09SSepherosa Ziehau 	thoff = m->m_pkthdr.csum_thlen;
42153eb0ea09SSepherosa Ziehau 	hoff = m->m_pkthdr.csum_lhlen;
42163eb0ea09SSepherosa Ziehau 
42173eb0ea09SSepherosa Ziehau 	KASSERT(iphlen > 0, ("invalid ip hlen"));
42183eb0ea09SSepherosa Ziehau 	KASSERT(thoff > 0, ("invalid tcp hlen"));
42193eb0ea09SSepherosa Ziehau 	KASSERT(hoff > 0, ("invalid ether hlen"));
42203eb0ea09SSepherosa Ziehau 
4221d84018e9SSepherosa Ziehau 	if (tdata->tx_flags & EMX_TXFLAG_TSO_PULLEX)
42223eb0ea09SSepherosa Ziehau 		ex = 4;
42233eb0ea09SSepherosa Ziehau 
42243eb0ea09SSepherosa Ziehau 	if (m->m_len < hoff + iphlen + thoff + ex) {
42253eb0ea09SSepherosa Ziehau 		m = m_pullup(m, hoff + iphlen + thoff + ex);
42263eb0ea09SSepherosa Ziehau 		if (m == NULL) {
42273eb0ea09SSepherosa Ziehau 			*mp = NULL;
42283eb0ea09SSepherosa Ziehau 			return ENOBUFS;
42293eb0ea09SSepherosa Ziehau 		}
42303eb0ea09SSepherosa Ziehau 		*mp = m;
42313eb0ea09SSepherosa Ziehau 	}
423281317a8fSSepherosa Ziehau 	ip = mtodoff(m, struct ip *, hoff);
423381317a8fSSepherosa Ziehau 	ip->ip_len = 0;
423481317a8fSSepherosa Ziehau 
42353eb0ea09SSepherosa Ziehau 	return 0;
42363eb0ea09SSepherosa Ziehau }
42373eb0ea09SSepherosa Ziehau 
42383eb0ea09SSepherosa Ziehau static int
4239ec1c60bbSSepherosa Ziehau emx_tso_setup(struct emx_txdata *tdata, struct mbuf *mp,
42403eb0ea09SSepherosa Ziehau     uint32_t *txd_upper, uint32_t *txd_lower)
42413eb0ea09SSepherosa Ziehau {
42423eb0ea09SSepherosa Ziehau 	struct e1000_context_desc *TXD;
42433eb0ea09SSepherosa Ziehau 	int hoff, iphlen, thoff, hlen;
42443eb0ea09SSepherosa Ziehau 	int mss, pktlen, curr_txd;
42453eb0ea09SSepherosa Ziehau 
42460c0e1638SSepherosa Ziehau #ifdef EMX_TSO_DEBUG
4247ec1c60bbSSepherosa Ziehau 	tdata->tso_segments++;
42480c0e1638SSepherosa Ziehau #endif
42490c0e1638SSepherosa Ziehau 
42503eb0ea09SSepherosa Ziehau 	iphlen = mp->m_pkthdr.csum_iphlen;
42513eb0ea09SSepherosa Ziehau 	thoff = mp->m_pkthdr.csum_thlen;
42523eb0ea09SSepherosa Ziehau 	hoff = mp->m_pkthdr.csum_lhlen;
42533eb0ea09SSepherosa Ziehau 	mss = mp->m_pkthdr.tso_segsz;
42543eb0ea09SSepherosa Ziehau 	pktlen = mp->m_pkthdr.len;
42553eb0ea09SSepherosa Ziehau 
4256d84018e9SSepherosa Ziehau 	if ((tdata->tx_flags & EMX_TXFLAG_FORCECTX) == 0 &&
4257d84018e9SSepherosa Ziehau 	    tdata->csum_flags == CSUM_TSO &&
4258ec1c60bbSSepherosa Ziehau 	    tdata->csum_iphlen == iphlen &&
4259ec1c60bbSSepherosa Ziehau 	    tdata->csum_lhlen == hoff &&
4260ec1c60bbSSepherosa Ziehau 	    tdata->csum_thlen == thoff &&
4261ec1c60bbSSepherosa Ziehau 	    tdata->csum_mss == mss &&
4262ec1c60bbSSepherosa Ziehau 	    tdata->csum_pktlen == pktlen) {
4263ec1c60bbSSepherosa Ziehau 		*txd_upper = tdata->csum_txd_upper;
4264ec1c60bbSSepherosa Ziehau 		*txd_lower = tdata->csum_txd_lower;
42650c0e1638SSepherosa Ziehau #ifdef EMX_TSO_DEBUG
4266ec1c60bbSSepherosa Ziehau 		tdata->tso_ctx_reused++;
42670c0e1638SSepherosa Ziehau #endif
42683eb0ea09SSepherosa Ziehau 		return 0;
42693eb0ea09SSepherosa Ziehau 	}
42703eb0ea09SSepherosa Ziehau 	hlen = hoff + iphlen + thoff;
42713eb0ea09SSepherosa Ziehau 
42723eb0ea09SSepherosa Ziehau 	/*
42733eb0ea09SSepherosa Ziehau 	 * Setup a new TSO context.
42743eb0ea09SSepherosa Ziehau 	 */
42753eb0ea09SSepherosa Ziehau 
4276ec1c60bbSSepherosa Ziehau 	curr_txd = tdata->next_avail_tx_desc;
4277ec1c60bbSSepherosa Ziehau 	TXD = (struct e1000_context_desc *)&tdata->tx_desc_base[curr_txd];
42783eb0ea09SSepherosa Ziehau 
42793eb0ea09SSepherosa Ziehau 	*txd_lower = E1000_TXD_CMD_DEXT |	/* Extended descr type */
42803eb0ea09SSepherosa Ziehau 		     E1000_TXD_DTYP_D |		/* Data descr type */
42813eb0ea09SSepherosa Ziehau 		     E1000_TXD_CMD_TSE;		/* Do TSE on this packet */
42823eb0ea09SSepherosa Ziehau 
42833eb0ea09SSepherosa Ziehau 	/* IP and/or TCP header checksum calculation and insertion. */
42843eb0ea09SSepherosa Ziehau 	*txd_upper = (E1000_TXD_POPTS_IXSM | E1000_TXD_POPTS_TXSM) << 8;
42853eb0ea09SSepherosa Ziehau 
42863eb0ea09SSepherosa Ziehau 	/*
42873eb0ea09SSepherosa Ziehau 	 * Start offset for header checksum calculation.
42883eb0ea09SSepherosa Ziehau 	 * End offset for header checksum calculation.
42893eb0ea09SSepherosa Ziehau 	 * Offset of place put the checksum.
42903eb0ea09SSepherosa Ziehau 	 */
42913eb0ea09SSepherosa Ziehau 	TXD->lower_setup.ip_fields.ipcss = hoff;
42923eb0ea09SSepherosa Ziehau 	TXD->lower_setup.ip_fields.ipcse = htole16(hoff + iphlen - 1);
42933eb0ea09SSepherosa Ziehau 	TXD->lower_setup.ip_fields.ipcso = hoff + offsetof(struct ip, ip_sum);
42943eb0ea09SSepherosa Ziehau 
42953eb0ea09SSepherosa Ziehau 	/*
42963eb0ea09SSepherosa Ziehau 	 * Start offset for payload checksum calculation.
42973eb0ea09SSepherosa Ziehau 	 * End offset for payload checksum calculation.
42983eb0ea09SSepherosa Ziehau 	 * Offset of place to put the checksum.
42993eb0ea09SSepherosa Ziehau 	 */
43003eb0ea09SSepherosa Ziehau 	TXD->upper_setup.tcp_fields.tucss = hoff + iphlen;
43013eb0ea09SSepherosa Ziehau 	TXD->upper_setup.tcp_fields.tucse = 0;
43023eb0ea09SSepherosa Ziehau 	TXD->upper_setup.tcp_fields.tucso =
43033eb0ea09SSepherosa Ziehau 	    hoff + iphlen + offsetof(struct tcphdr, th_sum);
43043eb0ea09SSepherosa Ziehau 
43053eb0ea09SSepherosa Ziehau 	/*
43063eb0ea09SSepherosa Ziehau 	 * Payload size per packet w/o any headers.
43073eb0ea09SSepherosa Ziehau 	 * Length of all headers up to payload.
43083eb0ea09SSepherosa Ziehau 	 */
43093eb0ea09SSepherosa Ziehau 	TXD->tcp_seg_setup.fields.mss = htole16(mss);
43103eb0ea09SSepherosa Ziehau 	TXD->tcp_seg_setup.fields.hdr_len = hlen;
43113eb0ea09SSepherosa Ziehau 	TXD->cmd_and_length = htole32(E1000_TXD_CMD_IFCS |
43123eb0ea09SSepherosa Ziehau 				E1000_TXD_CMD_DEXT |	/* Extended descr */
43133eb0ea09SSepherosa Ziehau 				E1000_TXD_CMD_TSE |	/* TSE context */
43143eb0ea09SSepherosa Ziehau 				E1000_TXD_CMD_IP |	/* Do IP csum */
43153eb0ea09SSepherosa Ziehau 				E1000_TXD_CMD_TCP |	/* Do TCP checksum */
43163eb0ea09SSepherosa Ziehau 				(pktlen - hlen));	/* Total len */
43173eb0ea09SSepherosa Ziehau 
43183eb0ea09SSepherosa Ziehau 	/* Save the information for this TSO context */
4319ec1c60bbSSepherosa Ziehau 	tdata->csum_flags = CSUM_TSO;
4320ec1c60bbSSepherosa Ziehau 	tdata->csum_lhlen = hoff;
4321ec1c60bbSSepherosa Ziehau 	tdata->csum_iphlen = iphlen;
4322ec1c60bbSSepherosa Ziehau 	tdata->csum_thlen = thoff;
4323ec1c60bbSSepherosa Ziehau 	tdata->csum_mss = mss;
4324ec1c60bbSSepherosa Ziehau 	tdata->csum_pktlen = pktlen;
4325ec1c60bbSSepherosa Ziehau 	tdata->csum_txd_upper = *txd_upper;
4326ec1c60bbSSepherosa Ziehau 	tdata->csum_txd_lower = *txd_lower;
43273eb0ea09SSepherosa Ziehau 
4328ec1c60bbSSepherosa Ziehau 	if (++curr_txd == tdata->num_tx_desc)
43293eb0ea09SSepherosa Ziehau 		curr_txd = 0;
43303eb0ea09SSepherosa Ziehau 
4331ec1c60bbSSepherosa Ziehau 	KKASSERT(tdata->num_tx_desc_avail > 0);
4332ec1c60bbSSepherosa Ziehau 	tdata->num_tx_desc_avail--;
43333eb0ea09SSepherosa Ziehau 
4334ec1c60bbSSepherosa Ziehau 	tdata->next_avail_tx_desc = curr_txd;
43353eb0ea09SSepherosa Ziehau 	return 1;
43363eb0ea09SSepherosa Ziehau }
4337d84018e9SSepherosa Ziehau 
4338d84018e9SSepherosa Ziehau static int
4339d84018e9SSepherosa Ziehau emx_get_txring_inuse(const struct emx_softc *sc, boolean_t polling)
4340d84018e9SSepherosa Ziehau {
4341d84018e9SSepherosa Ziehau 	if (polling)
4342d84018e9SSepherosa Ziehau 		return sc->tx_ring_cnt;
4343d84018e9SSepherosa Ziehau 	else
4344d84018e9SSepherosa Ziehau 		return 1;
4345d84018e9SSepherosa Ziehau }
4346212c030eSSepherosa Ziehau 
4347212c030eSSepherosa Ziehau static enum e1000_fc_mode
4348212c030eSSepherosa Ziehau emx_str2fc(const char *str)
4349212c030eSSepherosa Ziehau {
4350212c030eSSepherosa Ziehau 	if (strcmp(str, "none") == 0)
4351212c030eSSepherosa Ziehau 		return e1000_fc_none;
4352212c030eSSepherosa Ziehau 	else if (strcmp(str, "rx_pause") == 0)
4353212c030eSSepherosa Ziehau 		return e1000_fc_rx_pause;
4354212c030eSSepherosa Ziehau 	else if (strcmp(str, "tx_pause") == 0)
4355212c030eSSepherosa Ziehau 		return e1000_fc_tx_pause;
4356212c030eSSepherosa Ziehau 	else
4357212c030eSSepherosa Ziehau 		return e1000_fc_full;
4358212c030eSSepherosa Ziehau }
4359212c030eSSepherosa Ziehau 
4360212c030eSSepherosa Ziehau static void
4361212c030eSSepherosa Ziehau emx_fc2str(enum e1000_fc_mode fc, char *str, int len)
4362212c030eSSepherosa Ziehau {
4363212c030eSSepherosa Ziehau 	const char *fc_str = "full";
4364212c030eSSepherosa Ziehau 
4365212c030eSSepherosa Ziehau 	switch (fc) {
4366212c030eSSepherosa Ziehau 	case e1000_fc_none:
4367212c030eSSepherosa Ziehau 		fc_str = "none";
4368212c030eSSepherosa Ziehau 		break;
4369212c030eSSepherosa Ziehau 
4370212c030eSSepherosa Ziehau 	case e1000_fc_rx_pause:
4371212c030eSSepherosa Ziehau 		fc_str = "rx_pause";
4372212c030eSSepherosa Ziehau 		break;
4373212c030eSSepherosa Ziehau 
4374212c030eSSepherosa Ziehau 	case e1000_fc_tx_pause:
4375212c030eSSepherosa Ziehau 		fc_str = "tx_pause";
4376212c030eSSepherosa Ziehau 		break;
4377212c030eSSepherosa Ziehau 
4378212c030eSSepherosa Ziehau 	default:
4379212c030eSSepherosa Ziehau 		break;
4380212c030eSSepherosa Ziehau 	}
4381212c030eSSepherosa Ziehau 	strlcpy(str, fc_str, len);
4382212c030eSSepherosa Ziehau }
4383212c030eSSepherosa Ziehau 
4384212c030eSSepherosa Ziehau static int
4385212c030eSSepherosa Ziehau emx_sysctl_flowctrl(SYSCTL_HANDLER_ARGS)
4386212c030eSSepherosa Ziehau {
4387212c030eSSepherosa Ziehau 	struct emx_softc *sc = arg1;
4388212c030eSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
4389*2ed95bbaSSepherosa Ziehau 	char flowctrl[EMX_FLOWCTRL_STRLEN];
4390212c030eSSepherosa Ziehau 	enum e1000_fc_mode fc;
4391212c030eSSepherosa Ziehau 	int error;
4392212c030eSSepherosa Ziehau 
4393212c030eSSepherosa Ziehau 	emx_fc2str(sc->flow_ctrl, flowctrl, sizeof(flowctrl));
4394212c030eSSepherosa Ziehau 	error = sysctl_handle_string(oidp, flowctrl, sizeof(flowctrl), req);
4395212c030eSSepherosa Ziehau 	if (error != 0 || req->newptr == NULL)
4396212c030eSSepherosa Ziehau 		return error;
4397212c030eSSepherosa Ziehau 
4398212c030eSSepherosa Ziehau 	fc = emx_str2fc(flowctrl);
4399212c030eSSepherosa Ziehau 
4400212c030eSSepherosa Ziehau 	ifnet_serialize_all(ifp);
4401212c030eSSepherosa Ziehau 	if (fc == sc->flow_ctrl)
4402212c030eSSepherosa Ziehau 		goto done;
4403212c030eSSepherosa Ziehau 
4404212c030eSSepherosa Ziehau 	sc->flow_ctrl = fc;
4405212c030eSSepherosa Ziehau 	sc->hw.fc.requested_mode = sc->flow_ctrl;
4406212c030eSSepherosa Ziehau 	sc->hw.fc.current_mode = sc->flow_ctrl;
4407212c030eSSepherosa Ziehau 	e1000_force_mac_fc(&sc->hw);
4408212c030eSSepherosa Ziehau done:
4409212c030eSSepherosa Ziehau 	ifnet_deserialize_all(ifp);
4410212c030eSSepherosa Ziehau 
4411212c030eSSepherosa Ziehau 	return 0;
4412212c030eSSepherosa Ziehau }
4413