15330213cSSepherosa Ziehau /* 25330213cSSepherosa Ziehau * Copyright (c) 2004 Joerg Sonnenberger <joerg@bec.de>. All rights reserved. 35330213cSSepherosa Ziehau * 45330213cSSepherosa Ziehau * Copyright (c) 2001-2008, Intel Corporation 55330213cSSepherosa Ziehau * All rights reserved. 65330213cSSepherosa Ziehau * 75330213cSSepherosa Ziehau * Redistribution and use in source and binary forms, with or without 85330213cSSepherosa Ziehau * modification, are permitted provided that the following conditions are met: 95330213cSSepherosa Ziehau * 105330213cSSepherosa Ziehau * 1. Redistributions of source code must retain the above copyright notice, 115330213cSSepherosa Ziehau * this list of conditions and the following disclaimer. 125330213cSSepherosa Ziehau * 135330213cSSepherosa Ziehau * 2. Redistributions in binary form must reproduce the above copyright 145330213cSSepherosa Ziehau * notice, this list of conditions and the following disclaimer in the 155330213cSSepherosa Ziehau * documentation and/or other materials provided with the distribution. 165330213cSSepherosa Ziehau * 175330213cSSepherosa Ziehau * 3. Neither the name of the Intel Corporation nor the names of its 185330213cSSepherosa Ziehau * contributors may be used to endorse or promote products derived from 195330213cSSepherosa Ziehau * this software without specific prior written permission. 205330213cSSepherosa Ziehau * 215330213cSSepherosa Ziehau * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 225330213cSSepherosa Ziehau * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 235330213cSSepherosa Ziehau * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 245330213cSSepherosa Ziehau * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE 255330213cSSepherosa Ziehau * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 265330213cSSepherosa Ziehau * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 275330213cSSepherosa Ziehau * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 285330213cSSepherosa Ziehau * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 295330213cSSepherosa Ziehau * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 305330213cSSepherosa Ziehau * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 315330213cSSepherosa Ziehau * POSSIBILITY OF SUCH DAMAGE. 325330213cSSepherosa Ziehau * 335330213cSSepherosa Ziehau * 345330213cSSepherosa Ziehau * Copyright (c) 2005 The DragonFly Project. All rights reserved. 355330213cSSepherosa Ziehau * 365330213cSSepherosa Ziehau * This code is derived from software contributed to The DragonFly Project 375330213cSSepherosa Ziehau * by Matthew Dillon <dillon@backplane.com> 385330213cSSepherosa Ziehau * 395330213cSSepherosa Ziehau * Redistribution and use in source and binary forms, with or without 405330213cSSepherosa Ziehau * modification, are permitted provided that the following conditions 415330213cSSepherosa Ziehau * are met: 425330213cSSepherosa Ziehau * 435330213cSSepherosa Ziehau * 1. Redistributions of source code must retain the above copyright 445330213cSSepherosa Ziehau * notice, this list of conditions and the following disclaimer. 455330213cSSepherosa Ziehau * 2. Redistributions in binary form must reproduce the above copyright 465330213cSSepherosa Ziehau * notice, this list of conditions and the following disclaimer in 475330213cSSepherosa Ziehau * the documentation and/or other materials provided with the 485330213cSSepherosa Ziehau * distribution. 495330213cSSepherosa Ziehau * 3. Neither the name of The DragonFly Project nor the names of its 505330213cSSepherosa Ziehau * contributors may be used to endorse or promote products derived 515330213cSSepherosa Ziehau * from this software without specific, prior written permission. 525330213cSSepherosa Ziehau * 535330213cSSepherosa Ziehau * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 545330213cSSepherosa Ziehau * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 555330213cSSepherosa Ziehau * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS 565330213cSSepherosa Ziehau * FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE 575330213cSSepherosa Ziehau * COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, 585330213cSSepherosa Ziehau * INCIDENTAL, SPECIAL, EXEMPLARY OR CONSEQUENTIAL DAMAGES (INCLUDING, 595330213cSSepherosa Ziehau * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 605330213cSSepherosa Ziehau * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED 615330213cSSepherosa Ziehau * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, 625330213cSSepherosa Ziehau * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT 635330213cSSepherosa Ziehau * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 645330213cSSepherosa Ziehau * SUCH DAMAGE. 655330213cSSepherosa Ziehau */ 665330213cSSepherosa Ziehau 675330213cSSepherosa Ziehau #include "opt_polling.h" 685330213cSSepherosa Ziehau #include "opt_serializer.h" 698434a83bSSepherosa Ziehau #include "opt_rss.h" 70e6cde6e6SSepherosa Ziehau #include "opt_emx.h" 715330213cSSepherosa Ziehau 725330213cSSepherosa Ziehau #include <sys/param.h> 735330213cSSepherosa Ziehau #include <sys/bus.h> 745330213cSSepherosa Ziehau #include <sys/endian.h> 755330213cSSepherosa Ziehau #include <sys/interrupt.h> 765330213cSSepherosa Ziehau #include <sys/kernel.h> 775330213cSSepherosa Ziehau #include <sys/ktr.h> 785330213cSSepherosa Ziehau #include <sys/malloc.h> 795330213cSSepherosa Ziehau #include <sys/mbuf.h> 805330213cSSepherosa Ziehau #include <sys/proc.h> 815330213cSSepherosa Ziehau #include <sys/rman.h> 825330213cSSepherosa Ziehau #include <sys/serialize.h> 835330213cSSepherosa Ziehau #include <sys/socket.h> 845330213cSSepherosa Ziehau #include <sys/sockio.h> 855330213cSSepherosa Ziehau #include <sys/sysctl.h> 865330213cSSepherosa Ziehau #include <sys/systm.h> 875330213cSSepherosa Ziehau 885330213cSSepherosa Ziehau #include <net/bpf.h> 895330213cSSepherosa Ziehau #include <net/ethernet.h> 905330213cSSepherosa Ziehau #include <net/if.h> 915330213cSSepherosa Ziehau #include <net/if_arp.h> 925330213cSSepherosa Ziehau #include <net/if_dl.h> 935330213cSSepherosa Ziehau #include <net/if_media.h> 945330213cSSepherosa Ziehau #include <net/ifq_var.h> 9589d8e73dSSepherosa Ziehau #include <net/toeplitz.h> 969cc86e17SSepherosa Ziehau #include <net/toeplitz2.h> 975330213cSSepherosa Ziehau #include <net/vlan/if_vlan_var.h> 985330213cSSepherosa Ziehau #include <net/vlan/if_vlan_ether.h> 995330213cSSepherosa Ziehau 1005330213cSSepherosa Ziehau #include <netinet/in_systm.h> 1015330213cSSepherosa Ziehau #include <netinet/in.h> 1025330213cSSepherosa Ziehau #include <netinet/ip.h> 1035330213cSSepherosa Ziehau #include <netinet/tcp.h> 1045330213cSSepherosa Ziehau #include <netinet/udp.h> 1055330213cSSepherosa Ziehau 1065330213cSSepherosa Ziehau #include <bus/pci/pcivar.h> 1075330213cSSepherosa Ziehau #include <bus/pci/pcireg.h> 1085330213cSSepherosa Ziehau 1095330213cSSepherosa Ziehau #include <dev/netif/ig_hal/e1000_api.h> 1105330213cSSepherosa Ziehau #include <dev/netif/ig_hal/e1000_82571.h> 1115330213cSSepherosa Ziehau #include <dev/netif/emx/if_emx.h> 1125330213cSSepherosa Ziehau 1136d435846SSepherosa Ziehau #define IFNET_SERIALIZE_RX0 (IFNET_SERIALIZE_RX_BASE + 0) 1146d435846SSepherosa Ziehau #define IFNET_SERIALIZE_RX1 (IFNET_SERIALIZE_RX_BASE + 1) 1156d435846SSepherosa Ziehau 1163f939c23SSepherosa Ziehau #ifdef EMX_RSS_DEBUG 1173f939c23SSepherosa Ziehau #define EMX_RSS_DPRINTF(sc, lvl, fmt, ...) \ 1183f939c23SSepherosa Ziehau do { \ 11989d8e73dSSepherosa Ziehau if (sc->rss_debug >= lvl) \ 1203f939c23SSepherosa Ziehau if_printf(&sc->arpcom.ac_if, fmt, __VA_ARGS__); \ 1213f939c23SSepherosa Ziehau } while (0) 1223f939c23SSepherosa Ziehau #else /* !EMX_RSS_DEBUG */ 1233f939c23SSepherosa Ziehau #define EMX_RSS_DPRINTF(sc, lvl, fmt, ...) ((void)0) 1243f939c23SSepherosa Ziehau #endif /* EMX_RSS_DEBUG */ 1253f939c23SSepherosa Ziehau 1265330213cSSepherosa Ziehau #define EMX_NAME "Intel(R) PRO/1000 " 1275330213cSSepherosa Ziehau 1285330213cSSepherosa Ziehau #define EMX_DEVICE(id) \ 1295330213cSSepherosa Ziehau { EMX_VENDOR_ID, E1000_DEV_ID_##id, EMX_NAME #id } 1305330213cSSepherosa Ziehau #define EMX_DEVICE_NULL { 0, 0, NULL } 1315330213cSSepherosa Ziehau 1325330213cSSepherosa Ziehau static const struct emx_device { 1335330213cSSepherosa Ziehau uint16_t vid; 1345330213cSSepherosa Ziehau uint16_t did; 1355330213cSSepherosa Ziehau const char *desc; 1365330213cSSepherosa Ziehau } emx_devices[] = { 1375330213cSSepherosa Ziehau EMX_DEVICE(82571EB_COPPER), 1385330213cSSepherosa Ziehau EMX_DEVICE(82571EB_FIBER), 1395330213cSSepherosa Ziehau EMX_DEVICE(82571EB_SERDES), 1405330213cSSepherosa Ziehau EMX_DEVICE(82571EB_SERDES_DUAL), 1415330213cSSepherosa Ziehau EMX_DEVICE(82571EB_SERDES_QUAD), 1425330213cSSepherosa Ziehau EMX_DEVICE(82571EB_QUAD_COPPER), 14375a5634eSSepherosa Ziehau EMX_DEVICE(82571EB_QUAD_COPPER_BP), 1445330213cSSepherosa Ziehau EMX_DEVICE(82571EB_QUAD_COPPER_LP), 1455330213cSSepherosa Ziehau EMX_DEVICE(82571EB_QUAD_FIBER), 1465330213cSSepherosa Ziehau EMX_DEVICE(82571PT_QUAD_COPPER), 1475330213cSSepherosa Ziehau 1485330213cSSepherosa Ziehau EMX_DEVICE(82572EI_COPPER), 1495330213cSSepherosa Ziehau EMX_DEVICE(82572EI_FIBER), 1505330213cSSepherosa Ziehau EMX_DEVICE(82572EI_SERDES), 1515330213cSSepherosa Ziehau EMX_DEVICE(82572EI), 1525330213cSSepherosa Ziehau 1535330213cSSepherosa Ziehau EMX_DEVICE(82573E), 1545330213cSSepherosa Ziehau EMX_DEVICE(82573E_IAMT), 1555330213cSSepherosa Ziehau EMX_DEVICE(82573L), 1565330213cSSepherosa Ziehau 1575330213cSSepherosa Ziehau EMX_DEVICE(80003ES2LAN_COPPER_SPT), 1585330213cSSepherosa Ziehau EMX_DEVICE(80003ES2LAN_SERDES_SPT), 1595330213cSSepherosa Ziehau EMX_DEVICE(80003ES2LAN_COPPER_DPT), 1605330213cSSepherosa Ziehau EMX_DEVICE(80003ES2LAN_SERDES_DPT), 1615330213cSSepherosa Ziehau 1625330213cSSepherosa Ziehau EMX_DEVICE(82574L), 1635330213cSSepherosa Ziehau 1645330213cSSepherosa Ziehau /* required last entry */ 1655330213cSSepherosa Ziehau EMX_DEVICE_NULL 1665330213cSSepherosa Ziehau }; 1675330213cSSepherosa Ziehau 1685330213cSSepherosa Ziehau static int emx_probe(device_t); 1695330213cSSepherosa Ziehau static int emx_attach(device_t); 1705330213cSSepherosa Ziehau static int emx_detach(device_t); 1715330213cSSepherosa Ziehau static int emx_shutdown(device_t); 1725330213cSSepherosa Ziehau static int emx_suspend(device_t); 1735330213cSSepherosa Ziehau static int emx_resume(device_t); 1745330213cSSepherosa Ziehau 1755330213cSSepherosa Ziehau static void emx_init(void *); 1765330213cSSepherosa Ziehau static void emx_stop(struct emx_softc *); 1775330213cSSepherosa Ziehau static int emx_ioctl(struct ifnet *, u_long, caddr_t, struct ucred *); 1785330213cSSepherosa Ziehau static void emx_start(struct ifnet *); 1795330213cSSepherosa Ziehau #ifdef DEVICE_POLLING 1805330213cSSepherosa Ziehau static void emx_poll(struct ifnet *, enum poll_cmd, int); 1815330213cSSepherosa Ziehau #endif 1825330213cSSepherosa Ziehau static void emx_watchdog(struct ifnet *); 1835330213cSSepherosa Ziehau static void emx_media_status(struct ifnet *, struct ifmediareq *); 1845330213cSSepherosa Ziehau static int emx_media_change(struct ifnet *); 1855330213cSSepherosa Ziehau static void emx_timer(void *); 1866d435846SSepherosa Ziehau static void emx_serialize(struct ifnet *, enum ifnet_serialize); 1876d435846SSepherosa Ziehau static void emx_deserialize(struct ifnet *, enum ifnet_serialize); 1886d435846SSepherosa Ziehau static int emx_tryserialize(struct ifnet *, enum ifnet_serialize); 189*2c9effcfSSepherosa Ziehau #ifdef INVARIANTS 190*2c9effcfSSepherosa Ziehau static void emx_serialize_assert(struct ifnet *, enum ifnet_serialize, 191*2c9effcfSSepherosa Ziehau boolean_t); 192*2c9effcfSSepherosa Ziehau #endif 1935330213cSSepherosa Ziehau 1945330213cSSepherosa Ziehau static void emx_intr(void *); 195c39e3a1fSSepherosa Ziehau static void emx_rxeof(struct emx_softc *, int, int); 1965330213cSSepherosa Ziehau static void emx_txeof(struct emx_softc *); 1975330213cSSepherosa Ziehau static void emx_tx_collect(struct emx_softc *); 1985330213cSSepherosa Ziehau static void emx_tx_purge(struct emx_softc *); 1995330213cSSepherosa Ziehau static void emx_enable_intr(struct emx_softc *); 2005330213cSSepherosa Ziehau static void emx_disable_intr(struct emx_softc *); 2015330213cSSepherosa Ziehau 202071699f8SSepherosa Ziehau static int emx_dma_alloc(struct emx_softc *); 203071699f8SSepherosa Ziehau static void emx_dma_free(struct emx_softc *); 2045330213cSSepherosa Ziehau static void emx_init_tx_ring(struct emx_softc *); 205c39e3a1fSSepherosa Ziehau static int emx_init_rx_ring(struct emx_softc *, struct emx_rxdata *); 206c39e3a1fSSepherosa Ziehau static void emx_free_rx_ring(struct emx_softc *, struct emx_rxdata *); 2075330213cSSepherosa Ziehau static int emx_create_tx_ring(struct emx_softc *); 208c39e3a1fSSepherosa Ziehau static int emx_create_rx_ring(struct emx_softc *, struct emx_rxdata *); 2095330213cSSepherosa Ziehau static void emx_destroy_tx_ring(struct emx_softc *, int); 210c39e3a1fSSepherosa Ziehau static void emx_destroy_rx_ring(struct emx_softc *, 211c39e3a1fSSepherosa Ziehau struct emx_rxdata *, int); 212c39e3a1fSSepherosa Ziehau static int emx_newbuf(struct emx_softc *, struct emx_rxdata *, int, int); 2135330213cSSepherosa Ziehau static int emx_encap(struct emx_softc *, struct mbuf **); 2145330213cSSepherosa Ziehau static int emx_txcsum_pullup(struct emx_softc *, struct mbuf **); 2155330213cSSepherosa Ziehau static int emx_txcsum(struct emx_softc *, struct mbuf *, 2165330213cSSepherosa Ziehau uint32_t *, uint32_t *); 2175330213cSSepherosa Ziehau 2185330213cSSepherosa Ziehau static int emx_is_valid_eaddr(const uint8_t *); 2195330213cSSepherosa Ziehau static int emx_hw_init(struct emx_softc *); 2205330213cSSepherosa Ziehau static void emx_setup_ifp(struct emx_softc *); 2215330213cSSepherosa Ziehau static void emx_init_tx_unit(struct emx_softc *); 2225330213cSSepherosa Ziehau static void emx_init_rx_unit(struct emx_softc *); 2235330213cSSepherosa Ziehau static void emx_update_stats(struct emx_softc *); 2245330213cSSepherosa Ziehau static void emx_set_promisc(struct emx_softc *); 2255330213cSSepherosa Ziehau static void emx_disable_promisc(struct emx_softc *); 2265330213cSSepherosa Ziehau static void emx_set_multi(struct emx_softc *); 2275330213cSSepherosa Ziehau static void emx_update_link_status(struct emx_softc *); 2285330213cSSepherosa Ziehau static void emx_smartspeed(struct emx_softc *); 2295330213cSSepherosa Ziehau 2305330213cSSepherosa Ziehau static void emx_print_debug_info(struct emx_softc *); 2315330213cSSepherosa Ziehau static void emx_print_nvm_info(struct emx_softc *); 2325330213cSSepherosa Ziehau static void emx_print_hw_stats(struct emx_softc *); 2335330213cSSepherosa Ziehau 2345330213cSSepherosa Ziehau static int emx_sysctl_stats(SYSCTL_HANDLER_ARGS); 2355330213cSSepherosa Ziehau static int emx_sysctl_debug_info(SYSCTL_HANDLER_ARGS); 2365330213cSSepherosa Ziehau static int emx_sysctl_int_throttle(SYSCTL_HANDLER_ARGS); 2375330213cSSepherosa Ziehau static int emx_sysctl_int_tx_nsegs(SYSCTL_HANDLER_ARGS); 2385330213cSSepherosa Ziehau static void emx_add_sysctl(struct emx_softc *); 2395330213cSSepherosa Ziehau 2405330213cSSepherosa Ziehau /* Management and WOL Support */ 2415330213cSSepherosa Ziehau static void emx_get_mgmt(struct emx_softc *); 2425330213cSSepherosa Ziehau static void emx_rel_mgmt(struct emx_softc *); 2435330213cSSepherosa Ziehau static void emx_get_hw_control(struct emx_softc *); 2445330213cSSepherosa Ziehau static void emx_rel_hw_control(struct emx_softc *); 2455330213cSSepherosa Ziehau static void emx_enable_wol(device_t); 2465330213cSSepherosa Ziehau 2475330213cSSepherosa Ziehau static device_method_t emx_methods[] = { 2485330213cSSepherosa Ziehau /* Device interface */ 2495330213cSSepherosa Ziehau DEVMETHOD(device_probe, emx_probe), 2505330213cSSepherosa Ziehau DEVMETHOD(device_attach, emx_attach), 2515330213cSSepherosa Ziehau DEVMETHOD(device_detach, emx_detach), 2525330213cSSepherosa Ziehau DEVMETHOD(device_shutdown, emx_shutdown), 2535330213cSSepherosa Ziehau DEVMETHOD(device_suspend, emx_suspend), 2545330213cSSepherosa Ziehau DEVMETHOD(device_resume, emx_resume), 2555330213cSSepherosa Ziehau { 0, 0 } 2565330213cSSepherosa Ziehau }; 2575330213cSSepherosa Ziehau 2585330213cSSepherosa Ziehau static driver_t emx_driver = { 2595330213cSSepherosa Ziehau "emx", 2605330213cSSepherosa Ziehau emx_methods, 2615330213cSSepherosa Ziehau sizeof(struct emx_softc), 2625330213cSSepherosa Ziehau }; 2635330213cSSepherosa Ziehau 2645330213cSSepherosa Ziehau static devclass_t emx_devclass; 2655330213cSSepherosa Ziehau 2665330213cSSepherosa Ziehau DECLARE_DUMMY_MODULE(if_emx); 2675330213cSSepherosa Ziehau MODULE_DEPEND(emx, ig_hal, 1, 1, 1); 2685330213cSSepherosa Ziehau DRIVER_MODULE(if_emx, pci, emx_driver, emx_devclass, 0, 0); 2695330213cSSepherosa Ziehau 2705330213cSSepherosa Ziehau /* 2715330213cSSepherosa Ziehau * Tunables 2725330213cSSepherosa Ziehau */ 2735330213cSSepherosa Ziehau static int emx_int_throttle_ceil = EMX_DEFAULT_ITR; 2745330213cSSepherosa Ziehau static int emx_rxd = EMX_DEFAULT_RXD; 2755330213cSSepherosa Ziehau static int emx_txd = EMX_DEFAULT_TXD; 2765330213cSSepherosa Ziehau static int emx_smart_pwr_down = FALSE; 2775330213cSSepherosa Ziehau 2785330213cSSepherosa Ziehau /* Controls whether promiscuous also shows bad packets */ 2795330213cSSepherosa Ziehau static int emx_debug_sbp = FALSE; 2805330213cSSepherosa Ziehau 2815330213cSSepherosa Ziehau static int emx_82573_workaround = TRUE; 2825330213cSSepherosa Ziehau 2835330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.int_throttle_ceil", &emx_int_throttle_ceil); 2845330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.rxd", &emx_rxd); 2855330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.txd", &emx_txd); 2865330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.smart_pwr_down", &emx_smart_pwr_down); 2875330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.sbp", &emx_debug_sbp); 2885330213cSSepherosa Ziehau TUNABLE_INT("hw.emx.82573_workaround", &emx_82573_workaround); 2895330213cSSepherosa Ziehau 2905330213cSSepherosa Ziehau /* Global used in WOL setup with multiport cards */ 2915330213cSSepherosa Ziehau static int emx_global_quad_port_a = 0; 2925330213cSSepherosa Ziehau 2935330213cSSepherosa Ziehau /* Set this to one to display debug statistics */ 2945330213cSSepherosa Ziehau static int emx_display_debug_stats = 0; 2955330213cSSepherosa Ziehau 2965330213cSSepherosa Ziehau #if !defined(KTR_IF_EMX) 2975330213cSSepherosa Ziehau #define KTR_IF_EMX KTR_ALL 2985330213cSSepherosa Ziehau #endif 2995330213cSSepherosa Ziehau KTR_INFO_MASTER(if_emx); 3005330213cSSepherosa Ziehau KTR_INFO(KTR_IF_EMX, if_emx, intr_beg, 0, "intr begin", 0); 3015330213cSSepherosa Ziehau KTR_INFO(KTR_IF_EMX, if_emx, intr_end, 1, "intr end", 0); 3025330213cSSepherosa Ziehau KTR_INFO(KTR_IF_EMX, if_emx, pkt_receive, 4, "rx packet", 0); 3035330213cSSepherosa Ziehau KTR_INFO(KTR_IF_EMX, if_emx, pkt_txqueue, 5, "tx packet", 0); 3045330213cSSepherosa Ziehau KTR_INFO(KTR_IF_EMX, if_emx, pkt_txclean, 6, "tx clean", 0); 3055330213cSSepherosa Ziehau #define logif(name) KTR_LOG(if_emx_ ## name) 3065330213cSSepherosa Ziehau 307235b9d30SSepherosa Ziehau static __inline void 308235b9d30SSepherosa Ziehau emx_setup_rxdesc(emx_rxdesc_t *rxd, const struct emx_rxbuf *rxbuf) 309235b9d30SSepherosa Ziehau { 310235b9d30SSepherosa Ziehau rxd->rxd_bufaddr = htole64(rxbuf->paddr); 3113f939c23SSepherosa Ziehau /* DD bit must be cleared */ 312235b9d30SSepherosa Ziehau rxd->rxd_staterr = 0; 313235b9d30SSepherosa Ziehau } 314235b9d30SSepherosa Ziehau 315235b9d30SSepherosa Ziehau static __inline void 316235b9d30SSepherosa Ziehau emx_rxcsum(uint32_t staterr, struct mbuf *mp) 317235b9d30SSepherosa Ziehau { 318235b9d30SSepherosa Ziehau /* Ignore Checksum bit is set */ 319235b9d30SSepherosa Ziehau if (staterr & E1000_RXD_STAT_IXSM) 320235b9d30SSepherosa Ziehau return; 321235b9d30SSepherosa Ziehau 322235b9d30SSepherosa Ziehau if ((staterr & (E1000_RXD_STAT_IPCS | E1000_RXDEXT_STATERR_IPE)) == 323235b9d30SSepherosa Ziehau E1000_RXD_STAT_IPCS) 324235b9d30SSepherosa Ziehau mp->m_pkthdr.csum_flags |= CSUM_IP_CHECKED | CSUM_IP_VALID; 325235b9d30SSepherosa Ziehau 326235b9d30SSepherosa Ziehau if ((staterr & (E1000_RXD_STAT_TCPCS | E1000_RXDEXT_STATERR_TCPE)) == 327235b9d30SSepherosa Ziehau E1000_RXD_STAT_TCPCS) { 328235b9d30SSepherosa Ziehau mp->m_pkthdr.csum_flags |= CSUM_DATA_VALID | 329235b9d30SSepherosa Ziehau CSUM_PSEUDO_HDR | 330235b9d30SSepherosa Ziehau CSUM_FRAG_NOT_CHECKED; 331235b9d30SSepherosa Ziehau mp->m_pkthdr.csum_data = htons(0xffff); 332235b9d30SSepherosa Ziehau } 333235b9d30SSepherosa Ziehau } 334235b9d30SSepherosa Ziehau 3359cc86e17SSepherosa Ziehau static __inline struct pktinfo * 3369cc86e17SSepherosa Ziehau emx_rssinfo(struct mbuf *m, struct pktinfo *pi, 3379cc86e17SSepherosa Ziehau uint32_t mrq, uint32_t hash, uint32_t staterr) 3389cc86e17SSepherosa Ziehau { 3399cc86e17SSepherosa Ziehau switch (mrq & EMX_RXDMRQ_RSSTYPE_MASK) { 3409cc86e17SSepherosa Ziehau case EMX_RXDMRQ_IPV4_TCP: 3419cc86e17SSepherosa Ziehau pi->pi_netisr = NETISR_IP; 3429cc86e17SSepherosa Ziehau pi->pi_flags = 0; 3439cc86e17SSepherosa Ziehau pi->pi_l3proto = IPPROTO_TCP; 3449cc86e17SSepherosa Ziehau break; 3459cc86e17SSepherosa Ziehau 3469cc86e17SSepherosa Ziehau case EMX_RXDMRQ_IPV6_TCP: 3479cc86e17SSepherosa Ziehau pi->pi_netisr = NETISR_IPV6; 3489cc86e17SSepherosa Ziehau pi->pi_flags = 0; 3499cc86e17SSepherosa Ziehau pi->pi_l3proto = IPPROTO_TCP; 3509cc86e17SSepherosa Ziehau break; 3519cc86e17SSepherosa Ziehau 3529cc86e17SSepherosa Ziehau case EMX_RXDMRQ_IPV4: 3539cc86e17SSepherosa Ziehau if (staterr & E1000_RXD_STAT_IXSM) 3549cc86e17SSepherosa Ziehau return NULL; 3559cc86e17SSepherosa Ziehau 3569cc86e17SSepherosa Ziehau if ((staterr & 3579cc86e17SSepherosa Ziehau (E1000_RXD_STAT_TCPCS | E1000_RXDEXT_STATERR_TCPE)) == 3589cc86e17SSepherosa Ziehau E1000_RXD_STAT_TCPCS) { 3599cc86e17SSepherosa Ziehau pi->pi_netisr = NETISR_IP; 3609cc86e17SSepherosa Ziehau pi->pi_flags = 0; 3619cc86e17SSepherosa Ziehau pi->pi_l3proto = IPPROTO_UDP; 3629cc86e17SSepherosa Ziehau break; 3639cc86e17SSepherosa Ziehau } 3649cc86e17SSepherosa Ziehau /* FALL THROUGH */ 3659cc86e17SSepherosa Ziehau default: 3669cc86e17SSepherosa Ziehau return NULL; 3679cc86e17SSepherosa Ziehau } 3689cc86e17SSepherosa Ziehau 3699cc86e17SSepherosa Ziehau m->m_flags |= M_HASH; 3709cc86e17SSepherosa Ziehau m->m_pkthdr.hash = toeplitz_hash(hash); 3719cc86e17SSepherosa Ziehau return pi; 3729cc86e17SSepherosa Ziehau } 3739cc86e17SSepherosa Ziehau 3745330213cSSepherosa Ziehau static int 3755330213cSSepherosa Ziehau emx_probe(device_t dev) 3765330213cSSepherosa Ziehau { 3775330213cSSepherosa Ziehau const struct emx_device *d; 3785330213cSSepherosa Ziehau uint16_t vid, did; 3795330213cSSepherosa Ziehau 3805330213cSSepherosa Ziehau vid = pci_get_vendor(dev); 3815330213cSSepherosa Ziehau did = pci_get_device(dev); 3825330213cSSepherosa Ziehau 3835330213cSSepherosa Ziehau for (d = emx_devices; d->desc != NULL; ++d) { 3845330213cSSepherosa Ziehau if (vid == d->vid && did == d->did) { 3855330213cSSepherosa Ziehau device_set_desc(dev, d->desc); 3865330213cSSepherosa Ziehau device_set_async_attach(dev, TRUE); 3875330213cSSepherosa Ziehau return 0; 3885330213cSSepherosa Ziehau } 3895330213cSSepherosa Ziehau } 3905330213cSSepherosa Ziehau return ENXIO; 3915330213cSSepherosa Ziehau } 3925330213cSSepherosa Ziehau 3935330213cSSepherosa Ziehau static int 3945330213cSSepherosa Ziehau emx_attach(device_t dev) 3955330213cSSepherosa Ziehau { 3965330213cSSepherosa Ziehau struct emx_softc *sc = device_get_softc(dev); 3975330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 3986d435846SSepherosa Ziehau int error = 0, i; 3995330213cSSepherosa Ziehau uint16_t eeprom_data, device_id; 4005330213cSSepherosa Ziehau 4016d435846SSepherosa Ziehau lwkt_serialize_init(&sc->main_serialize); 4026d435846SSepherosa Ziehau lwkt_serialize_init(&sc->tx_serialize); 4036d435846SSepherosa Ziehau for (i = 0; i < EMX_NRX_RING; ++i) 4046d435846SSepherosa Ziehau lwkt_serialize_init(&sc->rx_data[i].rx_serialize); 4056d435846SSepherosa Ziehau 4066d435846SSepherosa Ziehau lwkt_serialize_init(&sc->panic_serialize); 4076d435846SSepherosa Ziehau lwkt_serialize_enter(&sc->panic_serialize); 4086d435846SSepherosa Ziehau 4096d435846SSepherosa Ziehau i = 0; 4106d435846SSepherosa Ziehau sc->serializes[i++] = &sc->main_serialize; 4116d435846SSepherosa Ziehau sc->serializes[i++] = &sc->tx_serialize; 4126d435846SSepherosa Ziehau sc->serializes[i++] = &sc->rx_data[0].rx_serialize; 4136d435846SSepherosa Ziehau sc->serializes[i++] = &sc->rx_data[1].rx_serialize; 4146d435846SSepherosa Ziehau KKASSERT(i == EMX_NSERIALIZE); 4156d435846SSepherosa Ziehau 4165330213cSSepherosa Ziehau callout_init(&sc->timer); 4175330213cSSepherosa Ziehau 4185330213cSSepherosa Ziehau sc->dev = sc->osdep.dev = dev; 4195330213cSSepherosa Ziehau 4205330213cSSepherosa Ziehau /* 4215330213cSSepherosa Ziehau * Determine hardware and mac type 4225330213cSSepherosa Ziehau */ 4235330213cSSepherosa Ziehau sc->hw.vendor_id = pci_get_vendor(dev); 4245330213cSSepherosa Ziehau sc->hw.device_id = pci_get_device(dev); 4255330213cSSepherosa Ziehau sc->hw.revision_id = pci_get_revid(dev); 4265330213cSSepherosa Ziehau sc->hw.subsystem_vendor_id = pci_get_subvendor(dev); 4275330213cSSepherosa Ziehau sc->hw.subsystem_device_id = pci_get_subdevice(dev); 4285330213cSSepherosa Ziehau 4295330213cSSepherosa Ziehau if (e1000_set_mac_type(&sc->hw)) 4305330213cSSepherosa Ziehau return ENXIO; 4315330213cSSepherosa Ziehau 4325330213cSSepherosa Ziehau /* Enable bus mastering */ 4335330213cSSepherosa Ziehau pci_enable_busmaster(dev); 4345330213cSSepherosa Ziehau 4355330213cSSepherosa Ziehau /* 4365330213cSSepherosa Ziehau * Allocate IO memory 4375330213cSSepherosa Ziehau */ 4385330213cSSepherosa Ziehau sc->memory_rid = EMX_BAR_MEM; 4395330213cSSepherosa Ziehau sc->memory = bus_alloc_resource_any(dev, SYS_RES_MEMORY, 4405330213cSSepherosa Ziehau &sc->memory_rid, RF_ACTIVE); 4415330213cSSepherosa Ziehau if (sc->memory == NULL) { 4425330213cSSepherosa Ziehau device_printf(dev, "Unable to allocate bus resource: memory\n"); 4435330213cSSepherosa Ziehau error = ENXIO; 4445330213cSSepherosa Ziehau goto fail; 4455330213cSSepherosa Ziehau } 4465330213cSSepherosa Ziehau sc->osdep.mem_bus_space_tag = rman_get_bustag(sc->memory); 4475330213cSSepherosa Ziehau sc->osdep.mem_bus_space_handle = rman_get_bushandle(sc->memory); 4485330213cSSepherosa Ziehau 4495330213cSSepherosa Ziehau /* XXX This is quite goofy, it is not actually used */ 4505330213cSSepherosa Ziehau sc->hw.hw_addr = (uint8_t *)&sc->osdep.mem_bus_space_handle; 4515330213cSSepherosa Ziehau 4525330213cSSepherosa Ziehau /* 4535330213cSSepherosa Ziehau * Allocate interrupt 4545330213cSSepherosa Ziehau */ 4555330213cSSepherosa Ziehau sc->intr_rid = 0; 4565330213cSSepherosa Ziehau sc->intr_res = bus_alloc_resource_any(dev, SYS_RES_IRQ, &sc->intr_rid, 4575330213cSSepherosa Ziehau RF_SHAREABLE | RF_ACTIVE); 4585330213cSSepherosa Ziehau if (sc->intr_res == NULL) { 4595330213cSSepherosa Ziehau device_printf(dev, "Unable to allocate bus resource: " 4605330213cSSepherosa Ziehau "interrupt\n"); 4615330213cSSepherosa Ziehau error = ENXIO; 4625330213cSSepherosa Ziehau goto fail; 4635330213cSSepherosa Ziehau } 4645330213cSSepherosa Ziehau 4655330213cSSepherosa Ziehau /* Save PCI command register for Shared Code */ 4665330213cSSepherosa Ziehau sc->hw.bus.pci_cmd_word = pci_read_config(dev, PCIR_COMMAND, 2); 4675330213cSSepherosa Ziehau sc->hw.back = &sc->osdep; 4685330213cSSepherosa Ziehau 4695330213cSSepherosa Ziehau /* Do Shared Code initialization */ 4705330213cSSepherosa Ziehau if (e1000_setup_init_funcs(&sc->hw, TRUE)) { 4715330213cSSepherosa Ziehau device_printf(dev, "Setup of Shared code failed\n"); 4725330213cSSepherosa Ziehau error = ENXIO; 4735330213cSSepherosa Ziehau goto fail; 4745330213cSSepherosa Ziehau } 4755330213cSSepherosa Ziehau e1000_get_bus_info(&sc->hw); 4765330213cSSepherosa Ziehau 4775330213cSSepherosa Ziehau sc->hw.mac.autoneg = EMX_DO_AUTO_NEG; 4785330213cSSepherosa Ziehau sc->hw.phy.autoneg_wait_to_complete = FALSE; 4795330213cSSepherosa Ziehau sc->hw.phy.autoneg_advertised = EMX_AUTONEG_ADV_DEFAULT; 4805330213cSSepherosa Ziehau 4815330213cSSepherosa Ziehau /* 4825330213cSSepherosa Ziehau * Interrupt throttle rate 4835330213cSSepherosa Ziehau */ 4845330213cSSepherosa Ziehau if (emx_int_throttle_ceil == 0) { 4855330213cSSepherosa Ziehau sc->int_throttle_ceil = 0; 4865330213cSSepherosa Ziehau } else { 4875330213cSSepherosa Ziehau int throttle = emx_int_throttle_ceil; 4885330213cSSepherosa Ziehau 4895330213cSSepherosa Ziehau if (throttle < 0) 4905330213cSSepherosa Ziehau throttle = EMX_DEFAULT_ITR; 4915330213cSSepherosa Ziehau 4925330213cSSepherosa Ziehau /* Recalculate the tunable value to get the exact frequency. */ 4935330213cSSepherosa Ziehau throttle = 1000000000 / 256 / throttle; 4945330213cSSepherosa Ziehau 4955330213cSSepherosa Ziehau /* Upper 16bits of ITR is reserved and should be zero */ 4965330213cSSepherosa Ziehau if (throttle & 0xffff0000) 4975330213cSSepherosa Ziehau throttle = 1000000000 / 256 / EMX_DEFAULT_ITR; 4985330213cSSepherosa Ziehau 4995330213cSSepherosa Ziehau sc->int_throttle_ceil = 1000000000 / 256 / throttle; 5005330213cSSepherosa Ziehau } 5015330213cSSepherosa Ziehau 5025330213cSSepherosa Ziehau e1000_init_script_state_82541(&sc->hw, TRUE); 5035330213cSSepherosa Ziehau e1000_set_tbi_compatibility_82543(&sc->hw, TRUE); 5045330213cSSepherosa Ziehau 5055330213cSSepherosa Ziehau /* Copper options */ 5065330213cSSepherosa Ziehau if (sc->hw.phy.media_type == e1000_media_type_copper) { 5075330213cSSepherosa Ziehau sc->hw.phy.mdix = EMX_AUTO_ALL_MODES; 5085330213cSSepherosa Ziehau sc->hw.phy.disable_polarity_correction = FALSE; 5095330213cSSepherosa Ziehau sc->hw.phy.ms_type = EMX_MASTER_SLAVE; 5105330213cSSepherosa Ziehau } 5115330213cSSepherosa Ziehau 5125330213cSSepherosa Ziehau /* Set the frame limits assuming standard ethernet sized frames. */ 5135330213cSSepherosa Ziehau sc->max_frame_size = ETHERMTU + ETHER_HDR_LEN + ETHER_CRC_LEN; 5145330213cSSepherosa Ziehau sc->min_frame_size = ETHER_MIN_LEN; 5155330213cSSepherosa Ziehau 5165330213cSSepherosa Ziehau /* This controls when hardware reports transmit completion status. */ 5175330213cSSepherosa Ziehau sc->hw.mac.report_tx_early = 1; 5185330213cSSepherosa Ziehau 5198434a83bSSepherosa Ziehau #ifdef RSS 52065c7a6afSSepherosa Ziehau /* Calculate # of RX rings */ 5218434a83bSSepherosa Ziehau if (ncpus > 1) 52265c7a6afSSepherosa Ziehau sc->rx_ring_cnt = EMX_NRX_RING; 52365c7a6afSSepherosa Ziehau else 5248434a83bSSepherosa Ziehau #endif 52565c7a6afSSepherosa Ziehau sc->rx_ring_cnt = 1; 5268434a83bSSepherosa Ziehau sc->rx_ring_inuse = sc->rx_ring_cnt; 52765c7a6afSSepherosa Ziehau 528071699f8SSepherosa Ziehau /* Allocate RX/TX rings' busdma(9) stuffs */ 529071699f8SSepherosa Ziehau error = emx_dma_alloc(sc); 530071699f8SSepherosa Ziehau if (error) 5315330213cSSepherosa Ziehau goto fail; 532e5b3bcc4SSepherosa Ziehau 5335330213cSSepherosa Ziehau /* Make sure we have a good EEPROM before we read from it */ 5345330213cSSepherosa Ziehau if (e1000_validate_nvm_checksum(&sc->hw) < 0) { 5355330213cSSepherosa Ziehau /* 5365330213cSSepherosa Ziehau * Some PCI-E parts fail the first check due to 5375330213cSSepherosa Ziehau * the link being in sleep state, call it again, 5385330213cSSepherosa Ziehau * if it fails a second time its a real issue. 5395330213cSSepherosa Ziehau */ 5405330213cSSepherosa Ziehau if (e1000_validate_nvm_checksum(&sc->hw) < 0) { 5415330213cSSepherosa Ziehau device_printf(dev, 5425330213cSSepherosa Ziehau "The EEPROM Checksum Is Not Valid\n"); 5435330213cSSepherosa Ziehau error = EIO; 5445330213cSSepherosa Ziehau goto fail; 5455330213cSSepherosa Ziehau } 5465330213cSSepherosa Ziehau } 5475330213cSSepherosa Ziehau 5485330213cSSepherosa Ziehau /* Initialize the hardware */ 5495330213cSSepherosa Ziehau error = emx_hw_init(sc); 5505330213cSSepherosa Ziehau if (error) { 5515330213cSSepherosa Ziehau device_printf(dev, "Unable to initialize the hardware\n"); 5525330213cSSepherosa Ziehau goto fail; 5535330213cSSepherosa Ziehau } 5545330213cSSepherosa Ziehau 5555330213cSSepherosa Ziehau /* Copy the permanent MAC address out of the EEPROM */ 5565330213cSSepherosa Ziehau if (e1000_read_mac_addr(&sc->hw) < 0) { 5575330213cSSepherosa Ziehau device_printf(dev, "EEPROM read error while reading MAC" 5585330213cSSepherosa Ziehau " address\n"); 5595330213cSSepherosa Ziehau error = EIO; 5605330213cSSepherosa Ziehau goto fail; 5615330213cSSepherosa Ziehau } 5625330213cSSepherosa Ziehau if (!emx_is_valid_eaddr(sc->hw.mac.addr)) { 5635330213cSSepherosa Ziehau device_printf(dev, "Invalid MAC address\n"); 5645330213cSSepherosa Ziehau error = EIO; 5655330213cSSepherosa Ziehau goto fail; 5665330213cSSepherosa Ziehau } 5675330213cSSepherosa Ziehau 5685330213cSSepherosa Ziehau /* Manually turn off all interrupts */ 5695330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_IMC, 0xffffffff); 5705330213cSSepherosa Ziehau 5715330213cSSepherosa Ziehau /* Setup OS specific network interface */ 5725330213cSSepherosa Ziehau emx_setup_ifp(sc); 5735330213cSSepherosa Ziehau 5745330213cSSepherosa Ziehau /* Add sysctl tree, must after emx_setup_ifp() */ 5755330213cSSepherosa Ziehau emx_add_sysctl(sc); 5765330213cSSepherosa Ziehau 5775330213cSSepherosa Ziehau /* Initialize statistics */ 5785330213cSSepherosa Ziehau emx_update_stats(sc); 5795330213cSSepherosa Ziehau 5805330213cSSepherosa Ziehau sc->hw.mac.get_link_status = 1; 5815330213cSSepherosa Ziehau emx_update_link_status(sc); 5825330213cSSepherosa Ziehau 5835330213cSSepherosa Ziehau /* Indicate SOL/IDER usage */ 5845330213cSSepherosa Ziehau if (e1000_check_reset_block(&sc->hw)) { 5855330213cSSepherosa Ziehau device_printf(dev, 5865330213cSSepherosa Ziehau "PHY reset is blocked due to SOL/IDER session.\n"); 5875330213cSSepherosa Ziehau } 5885330213cSSepherosa Ziehau 5895330213cSSepherosa Ziehau /* Determine if we have to control management hardware */ 5905330213cSSepherosa Ziehau sc->has_manage = e1000_enable_mng_pass_thru(&sc->hw); 5915330213cSSepherosa Ziehau 5925330213cSSepherosa Ziehau /* 5935330213cSSepherosa Ziehau * Setup Wake-on-Lan 5945330213cSSepherosa Ziehau */ 5955330213cSSepherosa Ziehau switch (sc->hw.mac.type) { 5965330213cSSepherosa Ziehau case e1000_82571: 5975330213cSSepherosa Ziehau case e1000_80003es2lan: 5985330213cSSepherosa Ziehau if (sc->hw.bus.func == 1) { 5995330213cSSepherosa Ziehau e1000_read_nvm(&sc->hw, 6005330213cSSepherosa Ziehau NVM_INIT_CONTROL3_PORT_B, 1, &eeprom_data); 6015330213cSSepherosa Ziehau } else { 6025330213cSSepherosa Ziehau e1000_read_nvm(&sc->hw, 6035330213cSSepherosa Ziehau NVM_INIT_CONTROL3_PORT_A, 1, &eeprom_data); 6045330213cSSepherosa Ziehau } 6055330213cSSepherosa Ziehau eeprom_data &= EMX_EEPROM_APME; 6065330213cSSepherosa Ziehau break; 6075330213cSSepherosa Ziehau 6085330213cSSepherosa Ziehau default: 6095330213cSSepherosa Ziehau /* APME bit in EEPROM is mapped to WUC.APME */ 6105330213cSSepherosa Ziehau eeprom_data = 6115330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_WUC) & E1000_WUC_APME; 6125330213cSSepherosa Ziehau break; 6135330213cSSepherosa Ziehau } 6145330213cSSepherosa Ziehau if (eeprom_data) 6155330213cSSepherosa Ziehau sc->wol = E1000_WUFC_MAG; 6165330213cSSepherosa Ziehau /* 6175330213cSSepherosa Ziehau * We have the eeprom settings, now apply the special cases 6185330213cSSepherosa Ziehau * where the eeprom may be wrong or the board won't support 6195330213cSSepherosa Ziehau * wake on lan on a particular port 6205330213cSSepherosa Ziehau */ 6215330213cSSepherosa Ziehau device_id = pci_get_device(dev); 6225330213cSSepherosa Ziehau switch (device_id) { 6235330213cSSepherosa Ziehau case E1000_DEV_ID_82571EB_FIBER: 6245330213cSSepherosa Ziehau /* 6255330213cSSepherosa Ziehau * Wake events only supported on port A for dual fiber 6265330213cSSepherosa Ziehau * regardless of eeprom setting 6275330213cSSepherosa Ziehau */ 6285330213cSSepherosa Ziehau if (E1000_READ_REG(&sc->hw, E1000_STATUS) & 6295330213cSSepherosa Ziehau E1000_STATUS_FUNC_1) 6305330213cSSepherosa Ziehau sc->wol = 0; 6315330213cSSepherosa Ziehau break; 6325330213cSSepherosa Ziehau 6335330213cSSepherosa Ziehau case E1000_DEV_ID_82571EB_QUAD_COPPER: 6345330213cSSepherosa Ziehau case E1000_DEV_ID_82571EB_QUAD_FIBER: 6355330213cSSepherosa Ziehau case E1000_DEV_ID_82571EB_QUAD_COPPER_LP: 6365330213cSSepherosa Ziehau /* if quad port sc, disable WoL on all but port A */ 6375330213cSSepherosa Ziehau if (emx_global_quad_port_a != 0) 6385330213cSSepherosa Ziehau sc->wol = 0; 6395330213cSSepherosa Ziehau /* Reset for multiple quad port adapters */ 6405330213cSSepherosa Ziehau if (++emx_global_quad_port_a == 4) 6415330213cSSepherosa Ziehau emx_global_quad_port_a = 0; 6425330213cSSepherosa Ziehau break; 6435330213cSSepherosa Ziehau } 6445330213cSSepherosa Ziehau 6455330213cSSepherosa Ziehau /* XXX disable wol */ 6465330213cSSepherosa Ziehau sc->wol = 0; 6475330213cSSepherosa Ziehau 6485330213cSSepherosa Ziehau sc->spare_tx_desc = EMX_TX_SPARE; 6495330213cSSepherosa Ziehau 6505330213cSSepherosa Ziehau /* 6515330213cSSepherosa Ziehau * Keep following relationship between spare_tx_desc, oact_tx_desc 6525330213cSSepherosa Ziehau * and tx_int_nsegs: 6535330213cSSepherosa Ziehau * (spare_tx_desc + EMX_TX_RESERVED) <= 6545330213cSSepherosa Ziehau * oact_tx_desc <= EMX_TX_OACTIVE_MAX <= tx_int_nsegs 6555330213cSSepherosa Ziehau */ 6565330213cSSepherosa Ziehau sc->oact_tx_desc = sc->num_tx_desc / 8; 6575330213cSSepherosa Ziehau if (sc->oact_tx_desc > EMX_TX_OACTIVE_MAX) 6585330213cSSepherosa Ziehau sc->oact_tx_desc = EMX_TX_OACTIVE_MAX; 6595330213cSSepherosa Ziehau if (sc->oact_tx_desc < sc->spare_tx_desc + EMX_TX_RESERVED) 6605330213cSSepherosa Ziehau sc->oact_tx_desc = sc->spare_tx_desc + EMX_TX_RESERVED; 6615330213cSSepherosa Ziehau 6625330213cSSepherosa Ziehau sc->tx_int_nsegs = sc->num_tx_desc / 16; 6635330213cSSepherosa Ziehau if (sc->tx_int_nsegs < sc->oact_tx_desc) 6645330213cSSepherosa Ziehau sc->tx_int_nsegs = sc->oact_tx_desc; 6655330213cSSepherosa Ziehau 6665330213cSSepherosa Ziehau error = bus_setup_intr(dev, sc->intr_res, INTR_MPSAFE, emx_intr, sc, 6676d435846SSepherosa Ziehau &sc->intr_tag, &sc->main_serialize); 6685330213cSSepherosa Ziehau if (error) { 6695330213cSSepherosa Ziehau device_printf(dev, "Failed to register interrupt handler"); 6705330213cSSepherosa Ziehau ether_ifdetach(&sc->arpcom.ac_if); 6715330213cSSepherosa Ziehau goto fail; 6725330213cSSepherosa Ziehau } 6735330213cSSepherosa Ziehau 6745330213cSSepherosa Ziehau ifp->if_cpuid = ithread_cpuid(rman_get_start(sc->intr_res)); 6755330213cSSepherosa Ziehau KKASSERT(ifp->if_cpuid >= 0 && ifp->if_cpuid < ncpus); 6765330213cSSepherosa Ziehau return (0); 6775330213cSSepherosa Ziehau fail: 6785330213cSSepherosa Ziehau emx_detach(dev); 6795330213cSSepherosa Ziehau return (error); 6805330213cSSepherosa Ziehau } 6815330213cSSepherosa Ziehau 6825330213cSSepherosa Ziehau static int 6835330213cSSepherosa Ziehau emx_detach(device_t dev) 6845330213cSSepherosa Ziehau { 6855330213cSSepherosa Ziehau struct emx_softc *sc = device_get_softc(dev); 6865330213cSSepherosa Ziehau 6875330213cSSepherosa Ziehau if (device_is_attached(dev)) { 6885330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 6895330213cSSepherosa Ziehau 6906d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 6915330213cSSepherosa Ziehau 6925330213cSSepherosa Ziehau emx_stop(sc); 6935330213cSSepherosa Ziehau 6945330213cSSepherosa Ziehau e1000_phy_hw_reset(&sc->hw); 6955330213cSSepherosa Ziehau 6965330213cSSepherosa Ziehau emx_rel_mgmt(sc); 6975330213cSSepherosa Ziehau 6985330213cSSepherosa Ziehau if (sc->hw.mac.type == e1000_82573 && 6995330213cSSepherosa Ziehau e1000_check_mng_mode(&sc->hw)) 7005330213cSSepherosa Ziehau emx_rel_hw_control(sc); 7015330213cSSepherosa Ziehau 7025330213cSSepherosa Ziehau if (sc->wol) { 7035330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_WUC, E1000_WUC_PME_EN); 7045330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_WUFC, sc->wol); 7055330213cSSepherosa Ziehau emx_enable_wol(dev); 7065330213cSSepherosa Ziehau } 7075330213cSSepherosa Ziehau 7085330213cSSepherosa Ziehau bus_teardown_intr(dev, sc->intr_res, sc->intr_tag); 7095330213cSSepherosa Ziehau 7106d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 7115330213cSSepherosa Ziehau 7125330213cSSepherosa Ziehau ether_ifdetach(ifp); 7135330213cSSepherosa Ziehau } 7145330213cSSepherosa Ziehau bus_generic_detach(dev); 7155330213cSSepherosa Ziehau 7165330213cSSepherosa Ziehau if (sc->intr_res != NULL) { 7175330213cSSepherosa Ziehau bus_release_resource(dev, SYS_RES_IRQ, sc->intr_rid, 7185330213cSSepherosa Ziehau sc->intr_res); 7195330213cSSepherosa Ziehau } 7205330213cSSepherosa Ziehau 7215330213cSSepherosa Ziehau if (sc->memory != NULL) { 7225330213cSSepherosa Ziehau bus_release_resource(dev, SYS_RES_MEMORY, sc->memory_rid, 7235330213cSSepherosa Ziehau sc->memory); 7245330213cSSepherosa Ziehau } 7255330213cSSepherosa Ziehau 726071699f8SSepherosa Ziehau emx_dma_free(sc); 7275330213cSSepherosa Ziehau 7285330213cSSepherosa Ziehau /* Free sysctl tree */ 7295330213cSSepherosa Ziehau if (sc->sysctl_tree != NULL) 7305330213cSSepherosa Ziehau sysctl_ctx_free(&sc->sysctl_ctx); 7315330213cSSepherosa Ziehau 7325330213cSSepherosa Ziehau return (0); 7335330213cSSepherosa Ziehau } 7345330213cSSepherosa Ziehau 7355330213cSSepherosa Ziehau static int 7365330213cSSepherosa Ziehau emx_shutdown(device_t dev) 7375330213cSSepherosa Ziehau { 7385330213cSSepherosa Ziehau return emx_suspend(dev); 7395330213cSSepherosa Ziehau } 7405330213cSSepherosa Ziehau 7415330213cSSepherosa Ziehau static int 7425330213cSSepherosa Ziehau emx_suspend(device_t dev) 7435330213cSSepherosa Ziehau { 7445330213cSSepherosa Ziehau struct emx_softc *sc = device_get_softc(dev); 7455330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 7465330213cSSepherosa Ziehau 7476d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 7485330213cSSepherosa Ziehau 7495330213cSSepherosa Ziehau emx_stop(sc); 7505330213cSSepherosa Ziehau 7515330213cSSepherosa Ziehau emx_rel_mgmt(sc); 7525330213cSSepherosa Ziehau 7535330213cSSepherosa Ziehau if (sc->hw.mac.type == e1000_82573 && 7545330213cSSepherosa Ziehau e1000_check_mng_mode(&sc->hw)) 7555330213cSSepherosa Ziehau emx_rel_hw_control(sc); 7565330213cSSepherosa Ziehau 7575330213cSSepherosa Ziehau if (sc->wol) { 7585330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_WUC, E1000_WUC_PME_EN); 7595330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_WUFC, sc->wol); 7605330213cSSepherosa Ziehau emx_enable_wol(dev); 7615330213cSSepherosa Ziehau } 7625330213cSSepherosa Ziehau 7636d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 7645330213cSSepherosa Ziehau 7655330213cSSepherosa Ziehau return bus_generic_suspend(dev); 7665330213cSSepherosa Ziehau } 7675330213cSSepherosa Ziehau 7685330213cSSepherosa Ziehau static int 7695330213cSSepherosa Ziehau emx_resume(device_t dev) 7705330213cSSepherosa Ziehau { 7715330213cSSepherosa Ziehau struct emx_softc *sc = device_get_softc(dev); 7725330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 7735330213cSSepherosa Ziehau 7746d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 7755330213cSSepherosa Ziehau 7765330213cSSepherosa Ziehau emx_init(sc); 7775330213cSSepherosa Ziehau emx_get_mgmt(sc); 7785330213cSSepherosa Ziehau if_devstart(ifp); 7795330213cSSepherosa Ziehau 7806d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 7815330213cSSepherosa Ziehau 7825330213cSSepherosa Ziehau return bus_generic_resume(dev); 7835330213cSSepherosa Ziehau } 7845330213cSSepherosa Ziehau 7855330213cSSepherosa Ziehau static void 7865330213cSSepherosa Ziehau emx_start(struct ifnet *ifp) 7875330213cSSepherosa Ziehau { 7885330213cSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 7895330213cSSepherosa Ziehau struct mbuf *m_head; 7905330213cSSepherosa Ziehau 7916d435846SSepherosa Ziehau ASSERT_SERIALIZED(&sc->tx_serialize); 7925330213cSSepherosa Ziehau 7935330213cSSepherosa Ziehau if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING) 7945330213cSSepherosa Ziehau return; 7955330213cSSepherosa Ziehau 7965330213cSSepherosa Ziehau if (!sc->link_active) { 7975330213cSSepherosa Ziehau ifq_purge(&ifp->if_snd); 7985330213cSSepherosa Ziehau return; 7995330213cSSepherosa Ziehau } 8005330213cSSepherosa Ziehau 8015330213cSSepherosa Ziehau while (!ifq_is_empty(&ifp->if_snd)) { 8025330213cSSepherosa Ziehau /* Now do we at least have a minimal? */ 8035330213cSSepherosa Ziehau if (EMX_IS_OACTIVE(sc)) { 8045330213cSSepherosa Ziehau emx_tx_collect(sc); 8055330213cSSepherosa Ziehau if (EMX_IS_OACTIVE(sc)) { 8065330213cSSepherosa Ziehau ifp->if_flags |= IFF_OACTIVE; 8075330213cSSepherosa Ziehau sc->no_tx_desc_avail1++; 8085330213cSSepherosa Ziehau break; 8095330213cSSepherosa Ziehau } 8105330213cSSepherosa Ziehau } 8115330213cSSepherosa Ziehau 8125330213cSSepherosa Ziehau logif(pkt_txqueue); 8135330213cSSepherosa Ziehau m_head = ifq_dequeue(&ifp->if_snd, NULL); 8145330213cSSepherosa Ziehau if (m_head == NULL) 8155330213cSSepherosa Ziehau break; 8165330213cSSepherosa Ziehau 8175330213cSSepherosa Ziehau if (emx_encap(sc, &m_head)) { 8185330213cSSepherosa Ziehau ifp->if_oerrors++; 8195330213cSSepherosa Ziehau emx_tx_collect(sc); 8205330213cSSepherosa Ziehau continue; 8215330213cSSepherosa Ziehau } 8225330213cSSepherosa Ziehau 8235330213cSSepherosa Ziehau /* Send a copy of the frame to the BPF listener */ 8245330213cSSepherosa Ziehau ETHER_BPF_MTAP(ifp, m_head); 8255330213cSSepherosa Ziehau 8265330213cSSepherosa Ziehau /* Set timeout in case hardware has problems transmitting. */ 8275330213cSSepherosa Ziehau ifp->if_timer = EMX_TX_TIMEOUT; 8285330213cSSepherosa Ziehau } 8295330213cSSepherosa Ziehau } 8305330213cSSepherosa Ziehau 8315330213cSSepherosa Ziehau static int 8325330213cSSepherosa Ziehau emx_ioctl(struct ifnet *ifp, u_long command, caddr_t data, struct ucred *cr) 8335330213cSSepherosa Ziehau { 8345330213cSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 8355330213cSSepherosa Ziehau struct ifreq *ifr = (struct ifreq *)data; 8365330213cSSepherosa Ziehau uint16_t eeprom_data = 0; 8375330213cSSepherosa Ziehau int max_frame_size, mask, reinit; 8385330213cSSepherosa Ziehau int error = 0; 8395330213cSSepherosa Ziehau 840*2c9effcfSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 8415330213cSSepherosa Ziehau 8425330213cSSepherosa Ziehau switch (command) { 8435330213cSSepherosa Ziehau case SIOCSIFMTU: 8445330213cSSepherosa Ziehau switch (sc->hw.mac.type) { 8455330213cSSepherosa Ziehau case e1000_82573: 8465330213cSSepherosa Ziehau /* 8475330213cSSepherosa Ziehau * 82573 only supports jumbo frames 8485330213cSSepherosa Ziehau * if ASPM is disabled. 8495330213cSSepherosa Ziehau */ 8505330213cSSepherosa Ziehau e1000_read_nvm(&sc->hw, NVM_INIT_3GIO_3, 1, 8515330213cSSepherosa Ziehau &eeprom_data); 8525330213cSSepherosa Ziehau if (eeprom_data & NVM_WORD1A_ASPM_MASK) { 8535330213cSSepherosa Ziehau max_frame_size = ETHER_MAX_LEN; 8545330213cSSepherosa Ziehau break; 8555330213cSSepherosa Ziehau } 8565330213cSSepherosa Ziehau /* FALL THROUGH */ 8575330213cSSepherosa Ziehau 8585330213cSSepherosa Ziehau /* Limit Jumbo Frame size */ 8595330213cSSepherosa Ziehau case e1000_82571: 8605330213cSSepherosa Ziehau case e1000_82572: 8615330213cSSepherosa Ziehau case e1000_82574: 8625330213cSSepherosa Ziehau case e1000_80003es2lan: 8635330213cSSepherosa Ziehau max_frame_size = 9234; 8645330213cSSepherosa Ziehau break; 8655330213cSSepherosa Ziehau 8665330213cSSepherosa Ziehau default: 8675330213cSSepherosa Ziehau max_frame_size = MAX_JUMBO_FRAME_SIZE; 8685330213cSSepherosa Ziehau break; 8695330213cSSepherosa Ziehau } 8705330213cSSepherosa Ziehau if (ifr->ifr_mtu > max_frame_size - ETHER_HDR_LEN - 8715330213cSSepherosa Ziehau ETHER_CRC_LEN) { 8725330213cSSepherosa Ziehau error = EINVAL; 8735330213cSSepherosa Ziehau break; 8745330213cSSepherosa Ziehau } 8755330213cSSepherosa Ziehau 8765330213cSSepherosa Ziehau ifp->if_mtu = ifr->ifr_mtu; 8775330213cSSepherosa Ziehau sc->max_frame_size = ifp->if_mtu + ETHER_HDR_LEN + 8785330213cSSepherosa Ziehau ETHER_CRC_LEN; 8795330213cSSepherosa Ziehau 8805330213cSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) 8815330213cSSepherosa Ziehau emx_init(sc); 8825330213cSSepherosa Ziehau break; 8835330213cSSepherosa Ziehau 8845330213cSSepherosa Ziehau case SIOCSIFFLAGS: 8855330213cSSepherosa Ziehau if (ifp->if_flags & IFF_UP) { 8865330213cSSepherosa Ziehau if ((ifp->if_flags & IFF_RUNNING)) { 8875330213cSSepherosa Ziehau if ((ifp->if_flags ^ sc->if_flags) & 8885330213cSSepherosa Ziehau (IFF_PROMISC | IFF_ALLMULTI)) { 8895330213cSSepherosa Ziehau emx_disable_promisc(sc); 8905330213cSSepherosa Ziehau emx_set_promisc(sc); 8915330213cSSepherosa Ziehau } 8925330213cSSepherosa Ziehau } else { 8935330213cSSepherosa Ziehau emx_init(sc); 8945330213cSSepherosa Ziehau } 8955330213cSSepherosa Ziehau } else if (ifp->if_flags & IFF_RUNNING) { 8965330213cSSepherosa Ziehau emx_stop(sc); 8975330213cSSepherosa Ziehau } 8985330213cSSepherosa Ziehau sc->if_flags = ifp->if_flags; 8995330213cSSepherosa Ziehau break; 9005330213cSSepherosa Ziehau 9015330213cSSepherosa Ziehau case SIOCADDMULTI: 9025330213cSSepherosa Ziehau case SIOCDELMULTI: 9035330213cSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) { 9045330213cSSepherosa Ziehau emx_disable_intr(sc); 9055330213cSSepherosa Ziehau emx_set_multi(sc); 9065330213cSSepherosa Ziehau #ifdef DEVICE_POLLING 9075330213cSSepherosa Ziehau if (!(ifp->if_flags & IFF_POLLING)) 9085330213cSSepherosa Ziehau #endif 9095330213cSSepherosa Ziehau emx_enable_intr(sc); 9105330213cSSepherosa Ziehau } 9115330213cSSepherosa Ziehau break; 9125330213cSSepherosa Ziehau 9135330213cSSepherosa Ziehau case SIOCSIFMEDIA: 9145330213cSSepherosa Ziehau /* Check SOL/IDER usage */ 9155330213cSSepherosa Ziehau if (e1000_check_reset_block(&sc->hw)) { 9165330213cSSepherosa Ziehau device_printf(sc->dev, "Media change is" 9175330213cSSepherosa Ziehau " blocked due to SOL/IDER session.\n"); 9185330213cSSepherosa Ziehau break; 9195330213cSSepherosa Ziehau } 9205330213cSSepherosa Ziehau /* FALL THROUGH */ 9215330213cSSepherosa Ziehau 9225330213cSSepherosa Ziehau case SIOCGIFMEDIA: 9235330213cSSepherosa Ziehau error = ifmedia_ioctl(ifp, ifr, &sc->media, command); 9245330213cSSepherosa Ziehau break; 9255330213cSSepherosa Ziehau 9265330213cSSepherosa Ziehau case SIOCSIFCAP: 9275330213cSSepherosa Ziehau reinit = 0; 9285330213cSSepherosa Ziehau mask = ifr->ifr_reqcap ^ ifp->if_capenable; 9295330213cSSepherosa Ziehau if (mask & IFCAP_HWCSUM) { 9305330213cSSepherosa Ziehau ifp->if_capenable ^= (mask & IFCAP_HWCSUM); 9315330213cSSepherosa Ziehau reinit = 1; 9325330213cSSepherosa Ziehau } 9335330213cSSepherosa Ziehau if (mask & IFCAP_VLAN_HWTAGGING) { 9345330213cSSepherosa Ziehau ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING; 9355330213cSSepherosa Ziehau reinit = 1; 9365330213cSSepherosa Ziehau } 9378434a83bSSepherosa Ziehau if (mask & IFCAP_RSS) { 9388434a83bSSepherosa Ziehau ifp->if_capenable ^= IFCAP_RSS; 9398434a83bSSepherosa Ziehau reinit = 1; 9408434a83bSSepherosa Ziehau } 9415330213cSSepherosa Ziehau if (reinit && (ifp->if_flags & IFF_RUNNING)) 9425330213cSSepherosa Ziehau emx_init(sc); 9435330213cSSepherosa Ziehau break; 9445330213cSSepherosa Ziehau 9455330213cSSepherosa Ziehau default: 9465330213cSSepherosa Ziehau error = ether_ioctl(ifp, command, data); 9475330213cSSepherosa Ziehau break; 9485330213cSSepherosa Ziehau } 9495330213cSSepherosa Ziehau return (error); 9505330213cSSepherosa Ziehau } 9515330213cSSepherosa Ziehau 9525330213cSSepherosa Ziehau static void 9535330213cSSepherosa Ziehau emx_watchdog(struct ifnet *ifp) 9545330213cSSepherosa Ziehau { 9555330213cSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 9565330213cSSepherosa Ziehau 957*2c9effcfSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 9585330213cSSepherosa Ziehau 9595330213cSSepherosa Ziehau /* 9605330213cSSepherosa Ziehau * The timer is set to 5 every time start queues a packet. 9615330213cSSepherosa Ziehau * Then txeof keeps resetting it as long as it cleans at 9625330213cSSepherosa Ziehau * least one descriptor. 9635330213cSSepherosa Ziehau * Finally, anytime all descriptors are clean the timer is 9645330213cSSepherosa Ziehau * set to 0. 9655330213cSSepherosa Ziehau */ 9665330213cSSepherosa Ziehau 9675330213cSSepherosa Ziehau if (E1000_READ_REG(&sc->hw, E1000_TDT(0)) == 9685330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_TDH(0))) { 9695330213cSSepherosa Ziehau /* 9705330213cSSepherosa Ziehau * If we reach here, all TX jobs are completed and 9715330213cSSepherosa Ziehau * the TX engine should have been idled for some time. 9725330213cSSepherosa Ziehau * We don't need to call if_devstart() here. 9735330213cSSepherosa Ziehau */ 9745330213cSSepherosa Ziehau ifp->if_flags &= ~IFF_OACTIVE; 9755330213cSSepherosa Ziehau ifp->if_timer = 0; 9765330213cSSepherosa Ziehau return; 9775330213cSSepherosa Ziehau } 9785330213cSSepherosa Ziehau 9795330213cSSepherosa Ziehau /* 9805330213cSSepherosa Ziehau * If we are in this routine because of pause frames, then 9815330213cSSepherosa Ziehau * don't reset the hardware. 9825330213cSSepherosa Ziehau */ 9835330213cSSepherosa Ziehau if (E1000_READ_REG(&sc->hw, E1000_STATUS) & E1000_STATUS_TXOFF) { 9845330213cSSepherosa Ziehau ifp->if_timer = EMX_TX_TIMEOUT; 9855330213cSSepherosa Ziehau return; 9865330213cSSepherosa Ziehau } 9875330213cSSepherosa Ziehau 9885330213cSSepherosa Ziehau if (e1000_check_for_link(&sc->hw) == 0) 9895330213cSSepherosa Ziehau if_printf(ifp, "watchdog timeout -- resetting\n"); 9905330213cSSepherosa Ziehau 9915330213cSSepherosa Ziehau ifp->if_oerrors++; 9925330213cSSepherosa Ziehau sc->watchdog_events++; 9935330213cSSepherosa Ziehau 9945330213cSSepherosa Ziehau emx_init(sc); 9955330213cSSepherosa Ziehau 9965330213cSSepherosa Ziehau if (!ifq_is_empty(&ifp->if_snd)) 9975330213cSSepherosa Ziehau if_devstart(ifp); 9985330213cSSepherosa Ziehau } 9995330213cSSepherosa Ziehau 10005330213cSSepherosa Ziehau static void 10015330213cSSepherosa Ziehau emx_init(void *xsc) 10025330213cSSepherosa Ziehau { 10035330213cSSepherosa Ziehau struct emx_softc *sc = xsc; 10045330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 10055330213cSSepherosa Ziehau device_t dev = sc->dev; 10065330213cSSepherosa Ziehau uint32_t pba; 10073f939c23SSepherosa Ziehau int i; 10085330213cSSepherosa Ziehau 1009*2c9effcfSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 10105330213cSSepherosa Ziehau 10115330213cSSepherosa Ziehau emx_stop(sc); 10125330213cSSepherosa Ziehau 10135330213cSSepherosa Ziehau /* 10145330213cSSepherosa Ziehau * Packet Buffer Allocation (PBA) 10155330213cSSepherosa Ziehau * Writing PBA sets the receive portion of the buffer 10165330213cSSepherosa Ziehau * the remainder is used for the transmit buffer. 10175330213cSSepherosa Ziehau */ 10185330213cSSepherosa Ziehau switch (sc->hw.mac.type) { 10195330213cSSepherosa Ziehau /* Total Packet Buffer on these is 48K */ 10205330213cSSepherosa Ziehau case e1000_82571: 10215330213cSSepherosa Ziehau case e1000_82572: 10225330213cSSepherosa Ziehau case e1000_80003es2lan: 10235330213cSSepherosa Ziehau pba = E1000_PBA_32K; /* 32K for Rx, 16K for Tx */ 10245330213cSSepherosa Ziehau break; 10255330213cSSepherosa Ziehau 10265330213cSSepherosa Ziehau case e1000_82573: /* 82573: Total Packet Buffer is 32K */ 10275330213cSSepherosa Ziehau pba = E1000_PBA_12K; /* 12K for Rx, 20K for Tx */ 10285330213cSSepherosa Ziehau break; 10295330213cSSepherosa Ziehau 10305330213cSSepherosa Ziehau case e1000_82574: 10315330213cSSepherosa Ziehau pba = E1000_PBA_20K; /* 20K for Rx, 20K for Tx */ 10325330213cSSepherosa Ziehau break; 10335330213cSSepherosa Ziehau 10345330213cSSepherosa Ziehau default: 10355330213cSSepherosa Ziehau /* Devices before 82547 had a Packet Buffer of 64K. */ 10365330213cSSepherosa Ziehau if (sc->max_frame_size > 8192) 10375330213cSSepherosa Ziehau pba = E1000_PBA_40K; /* 40K for Rx, 24K for Tx */ 10385330213cSSepherosa Ziehau else 10395330213cSSepherosa Ziehau pba = E1000_PBA_48K; /* 48K for Rx, 16K for Tx */ 10405330213cSSepherosa Ziehau } 10415330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_PBA, pba); 10425330213cSSepherosa Ziehau 10435330213cSSepherosa Ziehau /* Get the latest mac address, User can use a LAA */ 10445330213cSSepherosa Ziehau bcopy(IF_LLADDR(ifp), sc->hw.mac.addr, ETHER_ADDR_LEN); 10455330213cSSepherosa Ziehau 10465330213cSSepherosa Ziehau /* Put the address into the Receive Address Array */ 10475330213cSSepherosa Ziehau e1000_rar_set(&sc->hw, sc->hw.mac.addr, 0); 10485330213cSSepherosa Ziehau 10495330213cSSepherosa Ziehau /* 10505330213cSSepherosa Ziehau * With the 82571 sc, RAR[0] may be overwritten 10515330213cSSepherosa Ziehau * when the other port is reset, we make a duplicate 10525330213cSSepherosa Ziehau * in RAR[14] for that eventuality, this assures 10535330213cSSepherosa Ziehau * the interface continues to function. 10545330213cSSepherosa Ziehau */ 10555330213cSSepherosa Ziehau if (sc->hw.mac.type == e1000_82571) { 10565330213cSSepherosa Ziehau e1000_set_laa_state_82571(&sc->hw, TRUE); 10575330213cSSepherosa Ziehau e1000_rar_set(&sc->hw, sc->hw.mac.addr, 10585330213cSSepherosa Ziehau E1000_RAR_ENTRIES - 1); 10595330213cSSepherosa Ziehau } 10605330213cSSepherosa Ziehau 10615330213cSSepherosa Ziehau /* Initialize the hardware */ 10625330213cSSepherosa Ziehau if (emx_hw_init(sc)) { 10635330213cSSepherosa Ziehau device_printf(dev, "Unable to initialize the hardware\n"); 10645330213cSSepherosa Ziehau /* XXX emx_stop()? */ 10655330213cSSepherosa Ziehau return; 10665330213cSSepherosa Ziehau } 10675330213cSSepherosa Ziehau emx_update_link_status(sc); 10685330213cSSepherosa Ziehau 10695330213cSSepherosa Ziehau /* Setup VLAN support, basic and offload if available */ 10705330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_VET, ETHERTYPE_VLAN); 10715330213cSSepherosa Ziehau 10725330213cSSepherosa Ziehau if (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) { 10735330213cSSepherosa Ziehau uint32_t ctrl; 10745330213cSSepherosa Ziehau 10755330213cSSepherosa Ziehau ctrl = E1000_READ_REG(&sc->hw, E1000_CTRL); 10765330213cSSepherosa Ziehau ctrl |= E1000_CTRL_VME; 10775330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_CTRL, ctrl); 10785330213cSSepherosa Ziehau } 10795330213cSSepherosa Ziehau 10805330213cSSepherosa Ziehau /* Set hardware offload abilities */ 10815330213cSSepherosa Ziehau if (ifp->if_capenable & IFCAP_TXCSUM) 10825330213cSSepherosa Ziehau ifp->if_hwassist = EMX_CSUM_FEATURES; 10835330213cSSepherosa Ziehau else 10845330213cSSepherosa Ziehau ifp->if_hwassist = 0; 10855330213cSSepherosa Ziehau 10865330213cSSepherosa Ziehau /* Configure for OS presence */ 10875330213cSSepherosa Ziehau emx_get_mgmt(sc); 10885330213cSSepherosa Ziehau 10895330213cSSepherosa Ziehau /* Prepare transmit descriptors and buffers */ 10905330213cSSepherosa Ziehau emx_init_tx_ring(sc); 10915330213cSSepherosa Ziehau emx_init_tx_unit(sc); 10925330213cSSepherosa Ziehau 10935330213cSSepherosa Ziehau /* Setup Multicast table */ 10945330213cSSepherosa Ziehau emx_set_multi(sc); 10955330213cSSepherosa Ziehau 10968434a83bSSepherosa Ziehau /* 10978434a83bSSepherosa Ziehau * Adjust # of RX ring to be used based on IFCAP_RSS 10988434a83bSSepherosa Ziehau */ 10998434a83bSSepherosa Ziehau if (ifp->if_capenable & IFCAP_RSS) 11008434a83bSSepherosa Ziehau sc->rx_ring_inuse = sc->rx_ring_cnt; 11018434a83bSSepherosa Ziehau else 11028434a83bSSepherosa Ziehau sc->rx_ring_inuse = 1; 11038434a83bSSepherosa Ziehau 11045330213cSSepherosa Ziehau /* Prepare receive descriptors and buffers */ 11058434a83bSSepherosa Ziehau for (i = 0; i < sc->rx_ring_inuse; ++i) { 11063f939c23SSepherosa Ziehau if (emx_init_rx_ring(sc, &sc->rx_data[i])) { 11073f939c23SSepherosa Ziehau device_printf(dev, 11083f939c23SSepherosa Ziehau "Could not setup receive structures\n"); 11095330213cSSepherosa Ziehau emx_stop(sc); 11105330213cSSepherosa Ziehau return; 11115330213cSSepherosa Ziehau } 11123f939c23SSepherosa Ziehau } 11135330213cSSepherosa Ziehau emx_init_rx_unit(sc); 11145330213cSSepherosa Ziehau 11155330213cSSepherosa Ziehau /* Don't lose promiscuous settings */ 11165330213cSSepherosa Ziehau emx_set_promisc(sc); 11175330213cSSepherosa Ziehau 11185330213cSSepherosa Ziehau ifp->if_flags |= IFF_RUNNING; 11195330213cSSepherosa Ziehau ifp->if_flags &= ~IFF_OACTIVE; 11205330213cSSepherosa Ziehau 11215330213cSSepherosa Ziehau callout_reset(&sc->timer, hz, emx_timer, sc); 11225330213cSSepherosa Ziehau e1000_clear_hw_cntrs_base_generic(&sc->hw); 11235330213cSSepherosa Ziehau 11245330213cSSepherosa Ziehau /* MSI/X configuration for 82574 */ 11255330213cSSepherosa Ziehau if (sc->hw.mac.type == e1000_82574) { 11265330213cSSepherosa Ziehau int tmp; 11275330213cSSepherosa Ziehau 11285330213cSSepherosa Ziehau tmp = E1000_READ_REG(&sc->hw, E1000_CTRL_EXT); 11295330213cSSepherosa Ziehau tmp |= E1000_CTRL_EXT_PBA_CLR; 11305330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_CTRL_EXT, tmp); 11315330213cSSepherosa Ziehau /* 11325330213cSSepherosa Ziehau * Set the IVAR - interrupt vector routing. 11335330213cSSepherosa Ziehau * Each nibble represents a vector, high bit 11345330213cSSepherosa Ziehau * is enable, other 3 bits are the MSIX table 11355330213cSSepherosa Ziehau * entry, we map RXQ0 to 0, TXQ0 to 1, and 11365330213cSSepherosa Ziehau * Link (other) to 2, hence the magic number. 11375330213cSSepherosa Ziehau */ 11385330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_IVAR, 0x800A0908); 11395330213cSSepherosa Ziehau } 11405330213cSSepherosa Ziehau 11415330213cSSepherosa Ziehau #ifdef DEVICE_POLLING 11425330213cSSepherosa Ziehau /* 11435330213cSSepherosa Ziehau * Only enable interrupts if we are not polling, make sure 11445330213cSSepherosa Ziehau * they are off otherwise. 11455330213cSSepherosa Ziehau */ 11465330213cSSepherosa Ziehau if (ifp->if_flags & IFF_POLLING) 11475330213cSSepherosa Ziehau emx_disable_intr(sc); 11485330213cSSepherosa Ziehau else 11495330213cSSepherosa Ziehau #endif /* DEVICE_POLLING */ 11505330213cSSepherosa Ziehau emx_enable_intr(sc); 11515330213cSSepherosa Ziehau 11525330213cSSepherosa Ziehau /* Don't reset the phy next time init gets called */ 11535330213cSSepherosa Ziehau sc->hw.phy.reset_disable = TRUE; 11545330213cSSepherosa Ziehau } 11555330213cSSepherosa Ziehau 11565330213cSSepherosa Ziehau #ifdef DEVICE_POLLING 11575330213cSSepherosa Ziehau 11585330213cSSepherosa Ziehau static void 11595330213cSSepherosa Ziehau emx_poll(struct ifnet *ifp, enum poll_cmd cmd, int count) 11605330213cSSepherosa Ziehau { 11615330213cSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 11625330213cSSepherosa Ziehau uint32_t reg_icr; 11635330213cSSepherosa Ziehau 1164*2c9effcfSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 11655330213cSSepherosa Ziehau 11665330213cSSepherosa Ziehau switch (cmd) { 11675330213cSSepherosa Ziehau case POLL_REGISTER: 11685330213cSSepherosa Ziehau emx_disable_intr(sc); 11695330213cSSepherosa Ziehau break; 11705330213cSSepherosa Ziehau 11715330213cSSepherosa Ziehau case POLL_DEREGISTER: 11725330213cSSepherosa Ziehau emx_enable_intr(sc); 11735330213cSSepherosa Ziehau break; 11745330213cSSepherosa Ziehau 11755330213cSSepherosa Ziehau case POLL_AND_CHECK_STATUS: 11765330213cSSepherosa Ziehau reg_icr = E1000_READ_REG(&sc->hw, E1000_ICR); 11775330213cSSepherosa Ziehau if (reg_icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) { 11785330213cSSepherosa Ziehau callout_stop(&sc->timer); 11795330213cSSepherosa Ziehau sc->hw.mac.get_link_status = 1; 11805330213cSSepherosa Ziehau emx_update_link_status(sc); 11815330213cSSepherosa Ziehau callout_reset(&sc->timer, hz, emx_timer, sc); 11825330213cSSepherosa Ziehau } 11835330213cSSepherosa Ziehau /* FALL THROUGH */ 11845330213cSSepherosa Ziehau case POLL_ONLY: 11855330213cSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) { 11863f939c23SSepherosa Ziehau int i; 11875330213cSSepherosa Ziehau 11888434a83bSSepherosa Ziehau for (i = 0; i < sc->rx_ring_inuse; ++i) 11893f939c23SSepherosa Ziehau emx_rxeof(sc, i, count); 11903f939c23SSepherosa Ziehau 11913f939c23SSepherosa Ziehau emx_txeof(sc); 11925330213cSSepherosa Ziehau if (!ifq_is_empty(&ifp->if_snd)) 11935330213cSSepherosa Ziehau if_devstart(ifp); 11945330213cSSepherosa Ziehau } 11955330213cSSepherosa Ziehau break; 11965330213cSSepherosa Ziehau } 11975330213cSSepherosa Ziehau } 11985330213cSSepherosa Ziehau 11995330213cSSepherosa Ziehau #endif /* DEVICE_POLLING */ 12005330213cSSepherosa Ziehau 12015330213cSSepherosa Ziehau static void 12025330213cSSepherosa Ziehau emx_intr(void *xsc) 12035330213cSSepherosa Ziehau { 12045330213cSSepherosa Ziehau struct emx_softc *sc = xsc; 12055330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 12065330213cSSepherosa Ziehau uint32_t reg_icr; 12075330213cSSepherosa Ziehau 12085330213cSSepherosa Ziehau logif(intr_beg); 12096d435846SSepherosa Ziehau ASSERT_SERIALIZED(&sc->main_serialize); 12105330213cSSepherosa Ziehau 12115330213cSSepherosa Ziehau reg_icr = E1000_READ_REG(&sc->hw, E1000_ICR); 12125330213cSSepherosa Ziehau 12135330213cSSepherosa Ziehau if ((reg_icr & E1000_ICR_INT_ASSERTED) == 0) { 12145330213cSSepherosa Ziehau logif(intr_end); 12155330213cSSepherosa Ziehau return; 12165330213cSSepherosa Ziehau } 12175330213cSSepherosa Ziehau 12185330213cSSepherosa Ziehau /* 12195330213cSSepherosa Ziehau * XXX: some laptops trigger several spurious interrupts 1220df50f778SSepherosa Ziehau * on emx(4) when in the resume cycle. The ICR register 12215330213cSSepherosa Ziehau * reports all-ones value in this case. Processing such 12225330213cSSepherosa Ziehau * interrupts would lead to a freeze. I don't know why. 12235330213cSSepherosa Ziehau */ 12245330213cSSepherosa Ziehau if (reg_icr == 0xffffffff) { 12255330213cSSepherosa Ziehau logif(intr_end); 12265330213cSSepherosa Ziehau return; 12275330213cSSepherosa Ziehau } 12285330213cSSepherosa Ziehau 12295330213cSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) { 12305330213cSSepherosa Ziehau if (reg_icr & 12313f939c23SSepherosa Ziehau (E1000_ICR_RXT0 | E1000_ICR_RXDMT0 | E1000_ICR_RXO)) { 12323f939c23SSepherosa Ziehau int i; 12333f939c23SSepherosa Ziehau 12346d435846SSepherosa Ziehau for (i = 0; i < sc->rx_ring_inuse; ++i) { 12356d435846SSepherosa Ziehau lwkt_serialize_enter( 12366d435846SSepherosa Ziehau &sc->rx_data[i].rx_serialize); 12373f939c23SSepherosa Ziehau emx_rxeof(sc, i, -1); 12386d435846SSepherosa Ziehau lwkt_serialize_exit( 12396d435846SSepherosa Ziehau &sc->rx_data[i].rx_serialize); 12406d435846SSepherosa Ziehau } 12413f939c23SSepherosa Ziehau } 12426446af7bSSepherosa Ziehau if (reg_icr & E1000_ICR_TXDW) { 12436d435846SSepherosa Ziehau lwkt_serialize_enter(&sc->tx_serialize); 12445330213cSSepherosa Ziehau emx_txeof(sc); 12455330213cSSepherosa Ziehau if (!ifq_is_empty(&ifp->if_snd)) 12465330213cSSepherosa Ziehau if_devstart(ifp); 12476d435846SSepherosa Ziehau lwkt_serialize_exit(&sc->tx_serialize); 12485330213cSSepherosa Ziehau } 12495330213cSSepherosa Ziehau } 12505330213cSSepherosa Ziehau 12515330213cSSepherosa Ziehau /* Link status change */ 12525330213cSSepherosa Ziehau if (reg_icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) { 12536d435846SSepherosa Ziehau int i; 12546d435846SSepherosa Ziehau 12556d435846SSepherosa Ziehau /* XXX */ 12566d435846SSepherosa Ziehau for (i = 1; i < EMX_NSERIALIZE; ++i) 12576d435846SSepherosa Ziehau lwkt_serialize_enter(sc->serializes[i]); 12586d435846SSepherosa Ziehau 12595330213cSSepherosa Ziehau callout_stop(&sc->timer); 12605330213cSSepherosa Ziehau sc->hw.mac.get_link_status = 1; 12615330213cSSepherosa Ziehau emx_update_link_status(sc); 12625330213cSSepherosa Ziehau 12635330213cSSepherosa Ziehau /* Deal with TX cruft when link lost */ 12645330213cSSepherosa Ziehau emx_tx_purge(sc); 12655330213cSSepherosa Ziehau 12665330213cSSepherosa Ziehau callout_reset(&sc->timer, hz, emx_timer, sc); 12676d435846SSepherosa Ziehau 12686d435846SSepherosa Ziehau for (i = EMX_NSERIALIZE - 1; i >= 1; --i) 12696d435846SSepherosa Ziehau lwkt_serialize_exit(sc->serializes[i]); 12705330213cSSepherosa Ziehau } 12715330213cSSepherosa Ziehau 12725330213cSSepherosa Ziehau if (reg_icr & E1000_ICR_RXO) 12735330213cSSepherosa Ziehau sc->rx_overruns++; 12745330213cSSepherosa Ziehau 12755330213cSSepherosa Ziehau logif(intr_end); 12765330213cSSepherosa Ziehau } 12775330213cSSepherosa Ziehau 12785330213cSSepherosa Ziehau static void 12795330213cSSepherosa Ziehau emx_media_status(struct ifnet *ifp, struct ifmediareq *ifmr) 12805330213cSSepherosa Ziehau { 12815330213cSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 12825330213cSSepherosa Ziehau 1283*2c9effcfSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 12845330213cSSepherosa Ziehau 12855330213cSSepherosa Ziehau emx_update_link_status(sc); 12865330213cSSepherosa Ziehau 12875330213cSSepherosa Ziehau ifmr->ifm_status = IFM_AVALID; 12885330213cSSepherosa Ziehau ifmr->ifm_active = IFM_ETHER; 12895330213cSSepherosa Ziehau 12905330213cSSepherosa Ziehau if (!sc->link_active) 12915330213cSSepherosa Ziehau return; 12925330213cSSepherosa Ziehau 12935330213cSSepherosa Ziehau ifmr->ifm_status |= IFM_ACTIVE; 12945330213cSSepherosa Ziehau 12955330213cSSepherosa Ziehau if (sc->hw.phy.media_type == e1000_media_type_fiber || 12965330213cSSepherosa Ziehau sc->hw.phy.media_type == e1000_media_type_internal_serdes) { 12975330213cSSepherosa Ziehau ifmr->ifm_active |= IFM_1000_SX | IFM_FDX; 12985330213cSSepherosa Ziehau } else { 12995330213cSSepherosa Ziehau switch (sc->link_speed) { 13005330213cSSepherosa Ziehau case 10: 13015330213cSSepherosa Ziehau ifmr->ifm_active |= IFM_10_T; 13025330213cSSepherosa Ziehau break; 13035330213cSSepherosa Ziehau case 100: 13045330213cSSepherosa Ziehau ifmr->ifm_active |= IFM_100_TX; 13055330213cSSepherosa Ziehau break; 13065330213cSSepherosa Ziehau 13075330213cSSepherosa Ziehau case 1000: 13085330213cSSepherosa Ziehau ifmr->ifm_active |= IFM_1000_T; 13095330213cSSepherosa Ziehau break; 13105330213cSSepherosa Ziehau } 13115330213cSSepherosa Ziehau if (sc->link_duplex == FULL_DUPLEX) 13125330213cSSepherosa Ziehau ifmr->ifm_active |= IFM_FDX; 13135330213cSSepherosa Ziehau else 13145330213cSSepherosa Ziehau ifmr->ifm_active |= IFM_HDX; 13155330213cSSepherosa Ziehau } 13165330213cSSepherosa Ziehau } 13175330213cSSepherosa Ziehau 13185330213cSSepherosa Ziehau static int 13195330213cSSepherosa Ziehau emx_media_change(struct ifnet *ifp) 13205330213cSSepherosa Ziehau { 13215330213cSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 13225330213cSSepherosa Ziehau struct ifmedia *ifm = &sc->media; 13235330213cSSepherosa Ziehau 1324*2c9effcfSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 13255330213cSSepherosa Ziehau 13265330213cSSepherosa Ziehau if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER) 13275330213cSSepherosa Ziehau return (EINVAL); 13285330213cSSepherosa Ziehau 13295330213cSSepherosa Ziehau switch (IFM_SUBTYPE(ifm->ifm_media)) { 13305330213cSSepherosa Ziehau case IFM_AUTO: 13315330213cSSepherosa Ziehau sc->hw.mac.autoneg = EMX_DO_AUTO_NEG; 13325330213cSSepherosa Ziehau sc->hw.phy.autoneg_advertised = EMX_AUTONEG_ADV_DEFAULT; 13335330213cSSepherosa Ziehau break; 13345330213cSSepherosa Ziehau 13355330213cSSepherosa Ziehau case IFM_1000_LX: 13365330213cSSepherosa Ziehau case IFM_1000_SX: 13375330213cSSepherosa Ziehau case IFM_1000_T: 13385330213cSSepherosa Ziehau sc->hw.mac.autoneg = EMX_DO_AUTO_NEG; 13395330213cSSepherosa Ziehau sc->hw.phy.autoneg_advertised = ADVERTISE_1000_FULL; 13405330213cSSepherosa Ziehau break; 13415330213cSSepherosa Ziehau 13425330213cSSepherosa Ziehau case IFM_100_TX: 13435330213cSSepherosa Ziehau sc->hw.mac.autoneg = FALSE; 13445330213cSSepherosa Ziehau sc->hw.phy.autoneg_advertised = 0; 13455330213cSSepherosa Ziehau if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) 13465330213cSSepherosa Ziehau sc->hw.mac.forced_speed_duplex = ADVERTISE_100_FULL; 13475330213cSSepherosa Ziehau else 13485330213cSSepherosa Ziehau sc->hw.mac.forced_speed_duplex = ADVERTISE_100_HALF; 13495330213cSSepherosa Ziehau break; 13505330213cSSepherosa Ziehau 13515330213cSSepherosa Ziehau case IFM_10_T: 13525330213cSSepherosa Ziehau sc->hw.mac.autoneg = FALSE; 13535330213cSSepherosa Ziehau sc->hw.phy.autoneg_advertised = 0; 13545330213cSSepherosa Ziehau if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) 13555330213cSSepherosa Ziehau sc->hw.mac.forced_speed_duplex = ADVERTISE_10_FULL; 13565330213cSSepherosa Ziehau else 13575330213cSSepherosa Ziehau sc->hw.mac.forced_speed_duplex = ADVERTISE_10_HALF; 13585330213cSSepherosa Ziehau break; 13595330213cSSepherosa Ziehau 13605330213cSSepherosa Ziehau default: 13615330213cSSepherosa Ziehau if_printf(ifp, "Unsupported media type\n"); 13625330213cSSepherosa Ziehau break; 13635330213cSSepherosa Ziehau } 13645330213cSSepherosa Ziehau 13655330213cSSepherosa Ziehau /* 13665330213cSSepherosa Ziehau * As the speed/duplex settings my have changed we need to 13675330213cSSepherosa Ziehau * reset the PHY. 13685330213cSSepherosa Ziehau */ 13695330213cSSepherosa Ziehau sc->hw.phy.reset_disable = FALSE; 13705330213cSSepherosa Ziehau 13715330213cSSepherosa Ziehau emx_init(sc); 13725330213cSSepherosa Ziehau 13735330213cSSepherosa Ziehau return (0); 13745330213cSSepherosa Ziehau } 13755330213cSSepherosa Ziehau 13765330213cSSepherosa Ziehau static int 13775330213cSSepherosa Ziehau emx_encap(struct emx_softc *sc, struct mbuf **m_headp) 13785330213cSSepherosa Ziehau { 13795330213cSSepherosa Ziehau bus_dma_segment_t segs[EMX_MAX_SCATTER]; 13805330213cSSepherosa Ziehau bus_dmamap_t map; 1381323e5ecdSSepherosa Ziehau struct emx_txbuf *tx_buffer, *tx_buffer_mapped; 13825330213cSSepherosa Ziehau struct e1000_tx_desc *ctxd = NULL; 13835330213cSSepherosa Ziehau struct mbuf *m_head = *m_headp; 13845330213cSSepherosa Ziehau uint32_t txd_upper, txd_lower, cmd = 0; 13855330213cSSepherosa Ziehau int maxsegs, nsegs, i, j, first, last = 0, error; 13865330213cSSepherosa Ziehau 13873752657eSSepherosa Ziehau if (m_head->m_len < EMX_TXCSUM_MINHL && 13885330213cSSepherosa Ziehau (m_head->m_flags & EMX_CSUM_FEATURES)) { 13895330213cSSepherosa Ziehau /* 13905330213cSSepherosa Ziehau * Make sure that ethernet header and ip.ip_hl are in 13915330213cSSepherosa Ziehau * contiguous memory, since if TXCSUM is enabled, later 13925330213cSSepherosa Ziehau * TX context descriptor's setup need to access ip.ip_hl. 13935330213cSSepherosa Ziehau */ 13945330213cSSepherosa Ziehau error = emx_txcsum_pullup(sc, m_headp); 13955330213cSSepherosa Ziehau if (error) { 13965330213cSSepherosa Ziehau KKASSERT(*m_headp == NULL); 13975330213cSSepherosa Ziehau return error; 13985330213cSSepherosa Ziehau } 13995330213cSSepherosa Ziehau m_head = *m_headp; 14005330213cSSepherosa Ziehau } 14015330213cSSepherosa Ziehau 14025330213cSSepherosa Ziehau txd_upper = txd_lower = 0; 14035330213cSSepherosa Ziehau 14045330213cSSepherosa Ziehau /* 14055330213cSSepherosa Ziehau * Capture the first descriptor index, this descriptor 14065330213cSSepherosa Ziehau * will have the index of the EOP which is the only one 14075330213cSSepherosa Ziehau * that now gets a DONE bit writeback. 14085330213cSSepherosa Ziehau */ 14095330213cSSepherosa Ziehau first = sc->next_avail_tx_desc; 1410323e5ecdSSepherosa Ziehau tx_buffer = &sc->tx_buf[first]; 14115330213cSSepherosa Ziehau tx_buffer_mapped = tx_buffer; 14125330213cSSepherosa Ziehau map = tx_buffer->map; 14135330213cSSepherosa Ziehau 14145330213cSSepherosa Ziehau maxsegs = sc->num_tx_desc_avail - EMX_TX_RESERVED; 14155330213cSSepherosa Ziehau KASSERT(maxsegs >= sc->spare_tx_desc, ("not enough spare TX desc\n")); 14165330213cSSepherosa Ziehau if (maxsegs > EMX_MAX_SCATTER) 14175330213cSSepherosa Ziehau maxsegs = EMX_MAX_SCATTER; 14185330213cSSepherosa Ziehau 14195330213cSSepherosa Ziehau error = bus_dmamap_load_mbuf_defrag(sc->txtag, map, m_headp, 14205330213cSSepherosa Ziehau segs, maxsegs, &nsegs, BUS_DMA_NOWAIT); 14215330213cSSepherosa Ziehau if (error) { 14225330213cSSepherosa Ziehau if (error == ENOBUFS) 14235330213cSSepherosa Ziehau sc->mbuf_alloc_failed++; 14245330213cSSepherosa Ziehau else 14255330213cSSepherosa Ziehau sc->no_tx_dma_setup++; 14265330213cSSepherosa Ziehau 14275330213cSSepherosa Ziehau m_freem(*m_headp); 14285330213cSSepherosa Ziehau *m_headp = NULL; 14295330213cSSepherosa Ziehau return error; 14305330213cSSepherosa Ziehau } 14315330213cSSepherosa Ziehau bus_dmamap_sync(sc->txtag, map, BUS_DMASYNC_PREWRITE); 14325330213cSSepherosa Ziehau 14335330213cSSepherosa Ziehau m_head = *m_headp; 14345330213cSSepherosa Ziehau sc->tx_nsegs += nsegs; 14355330213cSSepherosa Ziehau 14365330213cSSepherosa Ziehau if (m_head->m_pkthdr.csum_flags & EMX_CSUM_FEATURES) { 14375330213cSSepherosa Ziehau /* TX csum offloading will consume one TX desc */ 14385330213cSSepherosa Ziehau sc->tx_nsegs += emx_txcsum(sc, m_head, &txd_upper, &txd_lower); 14395330213cSSepherosa Ziehau } 14405330213cSSepherosa Ziehau i = sc->next_avail_tx_desc; 14415330213cSSepherosa Ziehau 14425330213cSSepherosa Ziehau /* Set up our transmit descriptors */ 14435330213cSSepherosa Ziehau for (j = 0; j < nsegs; j++) { 1444323e5ecdSSepherosa Ziehau tx_buffer = &sc->tx_buf[i]; 14455330213cSSepherosa Ziehau ctxd = &sc->tx_desc_base[i]; 14465330213cSSepherosa Ziehau 14475330213cSSepherosa Ziehau ctxd->buffer_addr = htole64(segs[j].ds_addr); 14485330213cSSepherosa Ziehau ctxd->lower.data = htole32(E1000_TXD_CMD_IFCS | 14495330213cSSepherosa Ziehau txd_lower | segs[j].ds_len); 14505330213cSSepherosa Ziehau ctxd->upper.data = htole32(txd_upper); 14515330213cSSepherosa Ziehau 14525330213cSSepherosa Ziehau last = i; 14535330213cSSepherosa Ziehau if (++i == sc->num_tx_desc) 14545330213cSSepherosa Ziehau i = 0; 14555330213cSSepherosa Ziehau } 14565330213cSSepherosa Ziehau 14575330213cSSepherosa Ziehau sc->next_avail_tx_desc = i; 14585330213cSSepherosa Ziehau 14595330213cSSepherosa Ziehau KKASSERT(sc->num_tx_desc_avail > nsegs); 14605330213cSSepherosa Ziehau sc->num_tx_desc_avail -= nsegs; 14615330213cSSepherosa Ziehau 14625330213cSSepherosa Ziehau /* Handle VLAN tag */ 14635330213cSSepherosa Ziehau if (m_head->m_flags & M_VLANTAG) { 14645330213cSSepherosa Ziehau /* Set the vlan id. */ 14655330213cSSepherosa Ziehau ctxd->upper.fields.special = 14665330213cSSepherosa Ziehau htole16(m_head->m_pkthdr.ether_vlantag); 14675330213cSSepherosa Ziehau 14685330213cSSepherosa Ziehau /* Tell hardware to add tag */ 14695330213cSSepherosa Ziehau ctxd->lower.data |= htole32(E1000_TXD_CMD_VLE); 14705330213cSSepherosa Ziehau } 14715330213cSSepherosa Ziehau 14725330213cSSepherosa Ziehau tx_buffer->m_head = m_head; 14735330213cSSepherosa Ziehau tx_buffer_mapped->map = tx_buffer->map; 14745330213cSSepherosa Ziehau tx_buffer->map = map; 14755330213cSSepherosa Ziehau 14765330213cSSepherosa Ziehau if (sc->tx_nsegs >= sc->tx_int_nsegs) { 14775330213cSSepherosa Ziehau sc->tx_nsegs = 0; 14784e4e8481SSepherosa Ziehau 14794e4e8481SSepherosa Ziehau /* 14804e4e8481SSepherosa Ziehau * Report Status (RS) is turned on 14814e4e8481SSepherosa Ziehau * every tx_int_nsegs descriptors. 14824e4e8481SSepherosa Ziehau */ 14835330213cSSepherosa Ziehau cmd = E1000_TXD_CMD_RS; 14845330213cSSepherosa Ziehau 1485b4b0a2b4SSepherosa Ziehau /* 1486b4b0a2b4SSepherosa Ziehau * Keep track of the descriptor, which will 1487b4b0a2b4SSepherosa Ziehau * be written back by hardware. 1488b4b0a2b4SSepherosa Ziehau */ 14895330213cSSepherosa Ziehau sc->tx_dd[sc->tx_dd_tail] = last; 14905330213cSSepherosa Ziehau EMX_INC_TXDD_IDX(sc->tx_dd_tail); 14915330213cSSepherosa Ziehau KKASSERT(sc->tx_dd_tail != sc->tx_dd_head); 14925330213cSSepherosa Ziehau } 14935330213cSSepherosa Ziehau 14945330213cSSepherosa Ziehau /* 14955330213cSSepherosa Ziehau * Last Descriptor of Packet needs End Of Packet (EOP) 14965330213cSSepherosa Ziehau */ 14975330213cSSepherosa Ziehau ctxd->lower.data |= htole32(E1000_TXD_CMD_EOP | cmd); 14985330213cSSepherosa Ziehau 14995330213cSSepherosa Ziehau /* 15005330213cSSepherosa Ziehau * Advance the Transmit Descriptor Tail (TDT), this tells 15015330213cSSepherosa Ziehau * the E1000 that this frame is available to transmit. 15025330213cSSepherosa Ziehau */ 15035330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TDT(0), i); 15045330213cSSepherosa Ziehau 15055330213cSSepherosa Ziehau return (0); 15065330213cSSepherosa Ziehau } 15075330213cSSepherosa Ziehau 15085330213cSSepherosa Ziehau static void 15095330213cSSepherosa Ziehau emx_set_promisc(struct emx_softc *sc) 15105330213cSSepherosa Ziehau { 15115330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 15125330213cSSepherosa Ziehau uint32_t reg_rctl; 15135330213cSSepherosa Ziehau 15145330213cSSepherosa Ziehau reg_rctl = E1000_READ_REG(&sc->hw, E1000_RCTL); 15155330213cSSepherosa Ziehau 15165330213cSSepherosa Ziehau if (ifp->if_flags & IFF_PROMISC) { 15175330213cSSepherosa Ziehau reg_rctl |= (E1000_RCTL_UPE | E1000_RCTL_MPE); 15185330213cSSepherosa Ziehau /* Turn this on if you want to see bad packets */ 15195330213cSSepherosa Ziehau if (emx_debug_sbp) 15205330213cSSepherosa Ziehau reg_rctl |= E1000_RCTL_SBP; 15215330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RCTL, reg_rctl); 15225330213cSSepherosa Ziehau } else if (ifp->if_flags & IFF_ALLMULTI) { 15235330213cSSepherosa Ziehau reg_rctl |= E1000_RCTL_MPE; 15245330213cSSepherosa Ziehau reg_rctl &= ~E1000_RCTL_UPE; 15255330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RCTL, reg_rctl); 15265330213cSSepherosa Ziehau } 15275330213cSSepherosa Ziehau } 15285330213cSSepherosa Ziehau 15295330213cSSepherosa Ziehau static void 15305330213cSSepherosa Ziehau emx_disable_promisc(struct emx_softc *sc) 15315330213cSSepherosa Ziehau { 15325330213cSSepherosa Ziehau uint32_t reg_rctl; 15335330213cSSepherosa Ziehau 15345330213cSSepherosa Ziehau reg_rctl = E1000_READ_REG(&sc->hw, E1000_RCTL); 15355330213cSSepherosa Ziehau 15365330213cSSepherosa Ziehau reg_rctl &= ~E1000_RCTL_UPE; 15375330213cSSepherosa Ziehau reg_rctl &= ~E1000_RCTL_MPE; 15385330213cSSepherosa Ziehau reg_rctl &= ~E1000_RCTL_SBP; 15395330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RCTL, reg_rctl); 15405330213cSSepherosa Ziehau } 15415330213cSSepherosa Ziehau 15425330213cSSepherosa Ziehau static void 15435330213cSSepherosa Ziehau emx_set_multi(struct emx_softc *sc) 15445330213cSSepherosa Ziehau { 15455330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 15465330213cSSepherosa Ziehau struct ifmultiaddr *ifma; 15475330213cSSepherosa Ziehau uint32_t reg_rctl = 0; 15485330213cSSepherosa Ziehau uint8_t mta[512]; /* Largest MTS is 4096 bits */ 15495330213cSSepherosa Ziehau int mcnt = 0; 15505330213cSSepherosa Ziehau 15515330213cSSepherosa Ziehau LIST_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 15525330213cSSepherosa Ziehau if (ifma->ifma_addr->sa_family != AF_LINK) 15535330213cSSepherosa Ziehau continue; 15545330213cSSepherosa Ziehau 15555330213cSSepherosa Ziehau if (mcnt == EMX_MCAST_ADDR_MAX) 15565330213cSSepherosa Ziehau break; 15575330213cSSepherosa Ziehau 15585330213cSSepherosa Ziehau bcopy(LLADDR((struct sockaddr_dl *)ifma->ifma_addr), 15595330213cSSepherosa Ziehau &mta[mcnt * ETHER_ADDR_LEN], ETHER_ADDR_LEN); 15605330213cSSepherosa Ziehau mcnt++; 15615330213cSSepherosa Ziehau } 15625330213cSSepherosa Ziehau 15635330213cSSepherosa Ziehau if (mcnt >= EMX_MCAST_ADDR_MAX) { 15645330213cSSepherosa Ziehau reg_rctl = E1000_READ_REG(&sc->hw, E1000_RCTL); 15655330213cSSepherosa Ziehau reg_rctl |= E1000_RCTL_MPE; 15665330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RCTL, reg_rctl); 15675330213cSSepherosa Ziehau } else { 15685330213cSSepherosa Ziehau e1000_update_mc_addr_list(&sc->hw, mta, 15695330213cSSepherosa Ziehau mcnt, 1, sc->hw.mac.rar_entry_count); 15705330213cSSepherosa Ziehau } 15715330213cSSepherosa Ziehau } 15725330213cSSepherosa Ziehau 15735330213cSSepherosa Ziehau /* 15745330213cSSepherosa Ziehau * This routine checks for link status and updates statistics. 15755330213cSSepherosa Ziehau */ 15765330213cSSepherosa Ziehau static void 15775330213cSSepherosa Ziehau emx_timer(void *xsc) 15785330213cSSepherosa Ziehau { 15795330213cSSepherosa Ziehau struct emx_softc *sc = xsc; 15805330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 15815330213cSSepherosa Ziehau 15826d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 15835330213cSSepherosa Ziehau 15845330213cSSepherosa Ziehau emx_update_link_status(sc); 15855330213cSSepherosa Ziehau emx_update_stats(sc); 15865330213cSSepherosa Ziehau 15875330213cSSepherosa Ziehau /* Reset LAA into RAR[0] on 82571 */ 15885330213cSSepherosa Ziehau if (e1000_get_laa_state_82571(&sc->hw) == TRUE) 15895330213cSSepherosa Ziehau e1000_rar_set(&sc->hw, sc->hw.mac.addr, 0); 15905330213cSSepherosa Ziehau 15915330213cSSepherosa Ziehau if (emx_display_debug_stats && (ifp->if_flags & IFF_RUNNING)) 15925330213cSSepherosa Ziehau emx_print_hw_stats(sc); 15935330213cSSepherosa Ziehau 15945330213cSSepherosa Ziehau emx_smartspeed(sc); 15955330213cSSepherosa Ziehau 15965330213cSSepherosa Ziehau callout_reset(&sc->timer, hz, emx_timer, sc); 15975330213cSSepherosa Ziehau 15986d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 15995330213cSSepherosa Ziehau } 16005330213cSSepherosa Ziehau 16015330213cSSepherosa Ziehau static void 16025330213cSSepherosa Ziehau emx_update_link_status(struct emx_softc *sc) 16035330213cSSepherosa Ziehau { 16045330213cSSepherosa Ziehau struct e1000_hw *hw = &sc->hw; 16055330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 16065330213cSSepherosa Ziehau device_t dev = sc->dev; 16075330213cSSepherosa Ziehau uint32_t link_check = 0; 16085330213cSSepherosa Ziehau 16095330213cSSepherosa Ziehau /* Get the cached link value or read phy for real */ 16105330213cSSepherosa Ziehau switch (hw->phy.media_type) { 16115330213cSSepherosa Ziehau case e1000_media_type_copper: 16125330213cSSepherosa Ziehau if (hw->mac.get_link_status) { 16135330213cSSepherosa Ziehau /* Do the work to read phy */ 16145330213cSSepherosa Ziehau e1000_check_for_link(hw); 16155330213cSSepherosa Ziehau link_check = !hw->mac.get_link_status; 16165330213cSSepherosa Ziehau if (link_check) /* ESB2 fix */ 16175330213cSSepherosa Ziehau e1000_cfg_on_link_up(hw); 16185330213cSSepherosa Ziehau } else { 16195330213cSSepherosa Ziehau link_check = TRUE; 16205330213cSSepherosa Ziehau } 16215330213cSSepherosa Ziehau break; 16225330213cSSepherosa Ziehau 16235330213cSSepherosa Ziehau case e1000_media_type_fiber: 16245330213cSSepherosa Ziehau e1000_check_for_link(hw); 16255330213cSSepherosa Ziehau link_check = E1000_READ_REG(hw, E1000_STATUS) & E1000_STATUS_LU; 16265330213cSSepherosa Ziehau break; 16275330213cSSepherosa Ziehau 16285330213cSSepherosa Ziehau case e1000_media_type_internal_serdes: 16295330213cSSepherosa Ziehau e1000_check_for_link(hw); 16305330213cSSepherosa Ziehau link_check = sc->hw.mac.serdes_has_link; 16315330213cSSepherosa Ziehau break; 16325330213cSSepherosa Ziehau 16335330213cSSepherosa Ziehau case e1000_media_type_unknown: 16345330213cSSepherosa Ziehau default: 16355330213cSSepherosa Ziehau break; 16365330213cSSepherosa Ziehau } 16375330213cSSepherosa Ziehau 16385330213cSSepherosa Ziehau /* Now check for a transition */ 16395330213cSSepherosa Ziehau if (link_check && sc->link_active == 0) { 16405330213cSSepherosa Ziehau e1000_get_speed_and_duplex(hw, &sc->link_speed, 16415330213cSSepherosa Ziehau &sc->link_duplex); 16425330213cSSepherosa Ziehau 16435330213cSSepherosa Ziehau /* 16445330213cSSepherosa Ziehau * Check if we should enable/disable SPEED_MODE bit on 16455330213cSSepherosa Ziehau * 82571EB/82572EI 16465330213cSSepherosa Ziehau */ 16475330213cSSepherosa Ziehau if (hw->mac.type == e1000_82571 || 16485330213cSSepherosa Ziehau hw->mac.type == e1000_82572) { 16495330213cSSepherosa Ziehau int tarc0; 16505330213cSSepherosa Ziehau 16515330213cSSepherosa Ziehau tarc0 = E1000_READ_REG(hw, E1000_TARC(0)); 16525330213cSSepherosa Ziehau if (sc->link_speed != SPEED_1000) 16535330213cSSepherosa Ziehau tarc0 &= ~EMX_TARC_SPEED_MODE; 16545330213cSSepherosa Ziehau else 16555330213cSSepherosa Ziehau tarc0 |= EMX_TARC_SPEED_MODE; 16565330213cSSepherosa Ziehau E1000_WRITE_REG(hw, E1000_TARC(0), tarc0); 16575330213cSSepherosa Ziehau } 16585330213cSSepherosa Ziehau if (bootverbose) { 16595330213cSSepherosa Ziehau device_printf(dev, "Link is up %d Mbps %s\n", 16605330213cSSepherosa Ziehau sc->link_speed, 16615330213cSSepherosa Ziehau ((sc->link_duplex == FULL_DUPLEX) ? 16625330213cSSepherosa Ziehau "Full Duplex" : "Half Duplex")); 16635330213cSSepherosa Ziehau } 16645330213cSSepherosa Ziehau sc->link_active = 1; 16655330213cSSepherosa Ziehau sc->smartspeed = 0; 16665330213cSSepherosa Ziehau ifp->if_baudrate = sc->link_speed * 1000000; 16675330213cSSepherosa Ziehau ifp->if_link_state = LINK_STATE_UP; 16685330213cSSepherosa Ziehau if_link_state_change(ifp); 16695330213cSSepherosa Ziehau } else if (!link_check && sc->link_active == 1) { 16705330213cSSepherosa Ziehau ifp->if_baudrate = sc->link_speed = 0; 16715330213cSSepherosa Ziehau sc->link_duplex = 0; 16725330213cSSepherosa Ziehau if (bootverbose) 16735330213cSSepherosa Ziehau device_printf(dev, "Link is Down\n"); 16745330213cSSepherosa Ziehau sc->link_active = 0; 16755330213cSSepherosa Ziehau #if 0 16765330213cSSepherosa Ziehau /* Link down, disable watchdog */ 16775330213cSSepherosa Ziehau if->if_timer = 0; 16785330213cSSepherosa Ziehau #endif 16795330213cSSepherosa Ziehau ifp->if_link_state = LINK_STATE_DOWN; 16805330213cSSepherosa Ziehau if_link_state_change(ifp); 16815330213cSSepherosa Ziehau } 16825330213cSSepherosa Ziehau } 16835330213cSSepherosa Ziehau 16845330213cSSepherosa Ziehau static void 16855330213cSSepherosa Ziehau emx_stop(struct emx_softc *sc) 16865330213cSSepherosa Ziehau { 16875330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 16885330213cSSepherosa Ziehau int i; 16895330213cSSepherosa Ziehau 1690*2c9effcfSSepherosa Ziehau ASSERT_IFNET_SERIALIZED_ALL(ifp); 16915330213cSSepherosa Ziehau 16925330213cSSepherosa Ziehau emx_disable_intr(sc); 16935330213cSSepherosa Ziehau 16945330213cSSepherosa Ziehau callout_stop(&sc->timer); 16955330213cSSepherosa Ziehau 16965330213cSSepherosa Ziehau ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE); 16975330213cSSepherosa Ziehau ifp->if_timer = 0; 16985330213cSSepherosa Ziehau 16993f939c23SSepherosa Ziehau /* 17003f939c23SSepherosa Ziehau * Disable multiple receive queues. 17013f939c23SSepherosa Ziehau * 17023f939c23SSepherosa Ziehau * NOTE: 17033f939c23SSepherosa Ziehau * We should disable multiple receive queues before 17043f939c23SSepherosa Ziehau * resetting the hardware. 17053f939c23SSepherosa Ziehau */ 17063f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_MRQC, 0); 17073f939c23SSepherosa Ziehau 17085330213cSSepherosa Ziehau e1000_reset_hw(&sc->hw); 17095330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_WUC, 0); 17105330213cSSepherosa Ziehau 17115330213cSSepherosa Ziehau for (i = 0; i < sc->num_tx_desc; i++) { 1712323e5ecdSSepherosa Ziehau struct emx_txbuf *tx_buffer = &sc->tx_buf[i]; 17135330213cSSepherosa Ziehau 17145330213cSSepherosa Ziehau if (tx_buffer->m_head != NULL) { 17155330213cSSepherosa Ziehau bus_dmamap_unload(sc->txtag, tx_buffer->map); 17165330213cSSepherosa Ziehau m_freem(tx_buffer->m_head); 17175330213cSSepherosa Ziehau tx_buffer->m_head = NULL; 17185330213cSSepherosa Ziehau } 17195330213cSSepherosa Ziehau } 17205330213cSSepherosa Ziehau 17218434a83bSSepherosa Ziehau for (i = 0; i < sc->rx_ring_inuse; ++i) 17223f939c23SSepherosa Ziehau emx_free_rx_ring(sc, &sc->rx_data[i]); 17235330213cSSepherosa Ziehau 17245330213cSSepherosa Ziehau sc->csum_flags = 0; 17255330213cSSepherosa Ziehau sc->csum_ehlen = 0; 17265330213cSSepherosa Ziehau sc->csum_iphlen = 0; 17275330213cSSepherosa Ziehau 17285330213cSSepherosa Ziehau sc->tx_dd_head = 0; 17295330213cSSepherosa Ziehau sc->tx_dd_tail = 0; 17305330213cSSepherosa Ziehau sc->tx_nsegs = 0; 17315330213cSSepherosa Ziehau } 17325330213cSSepherosa Ziehau 17335330213cSSepherosa Ziehau static int 17345330213cSSepherosa Ziehau emx_hw_init(struct emx_softc *sc) 17355330213cSSepherosa Ziehau { 17365330213cSSepherosa Ziehau device_t dev = sc->dev; 17375330213cSSepherosa Ziehau uint16_t rx_buffer_size; 17385330213cSSepherosa Ziehau 17395330213cSSepherosa Ziehau /* Issue a global reset */ 17405330213cSSepherosa Ziehau e1000_reset_hw(&sc->hw); 17415330213cSSepherosa Ziehau 17425330213cSSepherosa Ziehau /* Get control from any management/hw control */ 17435330213cSSepherosa Ziehau if (sc->hw.mac.type == e1000_82573 && 17445330213cSSepherosa Ziehau e1000_check_mng_mode(&sc->hw)) 17455330213cSSepherosa Ziehau emx_get_hw_control(sc); 17465330213cSSepherosa Ziehau 17475330213cSSepherosa Ziehau /* Set up smart power down as default off on newer adapters. */ 17485330213cSSepherosa Ziehau if (!emx_smart_pwr_down && 17495330213cSSepherosa Ziehau (sc->hw.mac.type == e1000_82571 || 17505330213cSSepherosa Ziehau sc->hw.mac.type == e1000_82572)) { 17515330213cSSepherosa Ziehau uint16_t phy_tmp = 0; 17525330213cSSepherosa Ziehau 17535330213cSSepherosa Ziehau /* Speed up time to link by disabling smart power down. */ 17545330213cSSepherosa Ziehau e1000_read_phy_reg(&sc->hw, 17555330213cSSepherosa Ziehau IGP02E1000_PHY_POWER_MGMT, &phy_tmp); 17565330213cSSepherosa Ziehau phy_tmp &= ~IGP02E1000_PM_SPD; 17575330213cSSepherosa Ziehau e1000_write_phy_reg(&sc->hw, 17585330213cSSepherosa Ziehau IGP02E1000_PHY_POWER_MGMT, phy_tmp); 17595330213cSSepherosa Ziehau } 17605330213cSSepherosa Ziehau 17615330213cSSepherosa Ziehau /* 17625330213cSSepherosa Ziehau * These parameters control the automatic generation (Tx) and 17635330213cSSepherosa Ziehau * response (Rx) to Ethernet PAUSE frames. 17645330213cSSepherosa Ziehau * - High water mark should allow for at least two frames to be 17655330213cSSepherosa Ziehau * received after sending an XOFF. 17665330213cSSepherosa Ziehau * - Low water mark works best when it is very near the high water mark. 17675330213cSSepherosa Ziehau * This allows the receiver to restart by sending XON when it has 17685330213cSSepherosa Ziehau * drained a bit. Here we use an arbitary value of 1500 which will 17695330213cSSepherosa Ziehau * restart after one full frame is pulled from the buffer. There 17705330213cSSepherosa Ziehau * could be several smaller frames in the buffer and if so they will 17715330213cSSepherosa Ziehau * not trigger the XON until their total number reduces the buffer 17725330213cSSepherosa Ziehau * by 1500. 17735330213cSSepherosa Ziehau * - The pause time is fairly large at 1000 x 512ns = 512 usec. 17745330213cSSepherosa Ziehau */ 17755330213cSSepherosa Ziehau rx_buffer_size = (E1000_READ_REG(&sc->hw, E1000_PBA) & 0xffff) << 10; 17765330213cSSepherosa Ziehau 17775330213cSSepherosa Ziehau sc->hw.fc.high_water = rx_buffer_size - 17785330213cSSepherosa Ziehau roundup2(sc->max_frame_size, 1024); 17795330213cSSepherosa Ziehau sc->hw.fc.low_water = sc->hw.fc.high_water - 1500; 17805330213cSSepherosa Ziehau 17815330213cSSepherosa Ziehau if (sc->hw.mac.type == e1000_80003es2lan) 17825330213cSSepherosa Ziehau sc->hw.fc.pause_time = 0xFFFF; 17835330213cSSepherosa Ziehau else 17845330213cSSepherosa Ziehau sc->hw.fc.pause_time = EMX_FC_PAUSE_TIME; 17855330213cSSepherosa Ziehau sc->hw.fc.send_xon = TRUE; 17865330213cSSepherosa Ziehau sc->hw.fc.requested_mode = e1000_fc_full; 17875330213cSSepherosa Ziehau 17885330213cSSepherosa Ziehau if (e1000_init_hw(&sc->hw) < 0) { 17895330213cSSepherosa Ziehau device_printf(dev, "Hardware Initialization Failed\n"); 17905330213cSSepherosa Ziehau return (EIO); 17915330213cSSepherosa Ziehau } 17925330213cSSepherosa Ziehau 17935330213cSSepherosa Ziehau e1000_check_for_link(&sc->hw); 17945330213cSSepherosa Ziehau 17955330213cSSepherosa Ziehau return (0); 17965330213cSSepherosa Ziehau } 17975330213cSSepherosa Ziehau 17985330213cSSepherosa Ziehau static void 17995330213cSSepherosa Ziehau emx_setup_ifp(struct emx_softc *sc) 18005330213cSSepherosa Ziehau { 18015330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 18025330213cSSepherosa Ziehau 18035330213cSSepherosa Ziehau if_initname(ifp, device_get_name(sc->dev), 18045330213cSSepherosa Ziehau device_get_unit(sc->dev)); 18055330213cSSepherosa Ziehau ifp->if_softc = sc; 18065330213cSSepherosa Ziehau ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 18075330213cSSepherosa Ziehau ifp->if_init = emx_init; 18085330213cSSepherosa Ziehau ifp->if_ioctl = emx_ioctl; 18095330213cSSepherosa Ziehau ifp->if_start = emx_start; 18105330213cSSepherosa Ziehau #ifdef DEVICE_POLLING 18115330213cSSepherosa Ziehau ifp->if_poll = emx_poll; 18125330213cSSepherosa Ziehau #endif 18135330213cSSepherosa Ziehau ifp->if_watchdog = emx_watchdog; 18146d435846SSepherosa Ziehau ifp->if_serialize = emx_serialize; 18156d435846SSepherosa Ziehau ifp->if_deserialize = emx_deserialize; 18166d435846SSepherosa Ziehau ifp->if_tryserialize = emx_tryserialize; 1817*2c9effcfSSepherosa Ziehau #ifdef INVARIANTS 1818*2c9effcfSSepherosa Ziehau ifp->if_serialize_assert = emx_serialize_assert; 1819*2c9effcfSSepherosa Ziehau #endif 18205330213cSSepherosa Ziehau ifq_set_maxlen(&ifp->if_snd, sc->num_tx_desc - 1); 18215330213cSSepherosa Ziehau ifq_set_ready(&ifp->if_snd); 18225330213cSSepherosa Ziehau 18236d435846SSepherosa Ziehau ether_ifattach(ifp, sc->hw.mac.addr, &sc->panic_serialize); 18245330213cSSepherosa Ziehau 18255330213cSSepherosa Ziehau ifp->if_capabilities = IFCAP_HWCSUM | 18265330213cSSepherosa Ziehau IFCAP_VLAN_HWTAGGING | 18275330213cSSepherosa Ziehau IFCAP_VLAN_MTU; 18288434a83bSSepherosa Ziehau if (sc->rx_ring_cnt > 1) 18298434a83bSSepherosa Ziehau ifp->if_capabilities |= IFCAP_RSS; 18305330213cSSepherosa Ziehau ifp->if_capenable = ifp->if_capabilities; 18315330213cSSepherosa Ziehau ifp->if_hwassist = EMX_CSUM_FEATURES; 18325330213cSSepherosa Ziehau 18335330213cSSepherosa Ziehau /* 18345330213cSSepherosa Ziehau * Tell the upper layer(s) we support long frames. 18355330213cSSepherosa Ziehau */ 18365330213cSSepherosa Ziehau ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 18375330213cSSepherosa Ziehau 18385330213cSSepherosa Ziehau /* 18395330213cSSepherosa Ziehau * Specify the media types supported by this sc and register 18405330213cSSepherosa Ziehau * callbacks to update media and link information 18415330213cSSepherosa Ziehau */ 18425330213cSSepherosa Ziehau ifmedia_init(&sc->media, IFM_IMASK, 18435330213cSSepherosa Ziehau emx_media_change, emx_media_status); 18445330213cSSepherosa Ziehau if (sc->hw.phy.media_type == e1000_media_type_fiber || 18455330213cSSepherosa Ziehau sc->hw.phy.media_type == e1000_media_type_internal_serdes) { 18465330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_1000_SX | IFM_FDX, 18475330213cSSepherosa Ziehau 0, NULL); 18485330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_1000_SX, 0, NULL); 18495330213cSSepherosa Ziehau } else { 18505330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_10_T, 0, NULL); 18515330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_10_T | IFM_FDX, 18525330213cSSepherosa Ziehau 0, NULL); 18535330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_100_TX, 0, NULL); 18545330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_100_TX | IFM_FDX, 18555330213cSSepherosa Ziehau 0, NULL); 18565330213cSSepherosa Ziehau if (sc->hw.phy.type != e1000_phy_ife) { 18575330213cSSepherosa Ziehau ifmedia_add(&sc->media, 18585330213cSSepherosa Ziehau IFM_ETHER | IFM_1000_T | IFM_FDX, 0, NULL); 18595330213cSSepherosa Ziehau ifmedia_add(&sc->media, 18605330213cSSepherosa Ziehau IFM_ETHER | IFM_1000_T, 0, NULL); 18615330213cSSepherosa Ziehau } 18625330213cSSepherosa Ziehau } 18635330213cSSepherosa Ziehau ifmedia_add(&sc->media, IFM_ETHER | IFM_AUTO, 0, NULL); 18645330213cSSepherosa Ziehau ifmedia_set(&sc->media, IFM_ETHER | IFM_AUTO); 18655330213cSSepherosa Ziehau } 18665330213cSSepherosa Ziehau 18675330213cSSepherosa Ziehau /* 18685330213cSSepherosa Ziehau * Workaround for SmartSpeed on 82541 and 82547 controllers 18695330213cSSepherosa Ziehau */ 18705330213cSSepherosa Ziehau static void 18715330213cSSepherosa Ziehau emx_smartspeed(struct emx_softc *sc) 18725330213cSSepherosa Ziehau { 18735330213cSSepherosa Ziehau uint16_t phy_tmp; 18745330213cSSepherosa Ziehau 18755330213cSSepherosa Ziehau if (sc->link_active || sc->hw.phy.type != e1000_phy_igp || 18765330213cSSepherosa Ziehau sc->hw.mac.autoneg == 0 || 18775330213cSSepherosa Ziehau (sc->hw.phy.autoneg_advertised & ADVERTISE_1000_FULL) == 0) 18785330213cSSepherosa Ziehau return; 18795330213cSSepherosa Ziehau 18805330213cSSepherosa Ziehau if (sc->smartspeed == 0) { 18815330213cSSepherosa Ziehau /* 18825330213cSSepherosa Ziehau * If Master/Slave config fault is asserted twice, 18835330213cSSepherosa Ziehau * we assume back-to-back 18845330213cSSepherosa Ziehau */ 18855330213cSSepherosa Ziehau e1000_read_phy_reg(&sc->hw, PHY_1000T_STATUS, &phy_tmp); 18865330213cSSepherosa Ziehau if (!(phy_tmp & SR_1000T_MS_CONFIG_FAULT)) 18875330213cSSepherosa Ziehau return; 18885330213cSSepherosa Ziehau e1000_read_phy_reg(&sc->hw, PHY_1000T_STATUS, &phy_tmp); 18895330213cSSepherosa Ziehau if (phy_tmp & SR_1000T_MS_CONFIG_FAULT) { 18905330213cSSepherosa Ziehau e1000_read_phy_reg(&sc->hw, 18915330213cSSepherosa Ziehau PHY_1000T_CTRL, &phy_tmp); 18925330213cSSepherosa Ziehau if (phy_tmp & CR_1000T_MS_ENABLE) { 18935330213cSSepherosa Ziehau phy_tmp &= ~CR_1000T_MS_ENABLE; 18945330213cSSepherosa Ziehau e1000_write_phy_reg(&sc->hw, 18955330213cSSepherosa Ziehau PHY_1000T_CTRL, phy_tmp); 18965330213cSSepherosa Ziehau sc->smartspeed++; 18975330213cSSepherosa Ziehau if (sc->hw.mac.autoneg && 18985330213cSSepherosa Ziehau !e1000_phy_setup_autoneg(&sc->hw) && 18995330213cSSepherosa Ziehau !e1000_read_phy_reg(&sc->hw, 19005330213cSSepherosa Ziehau PHY_CONTROL, &phy_tmp)) { 19015330213cSSepherosa Ziehau phy_tmp |= MII_CR_AUTO_NEG_EN | 19025330213cSSepherosa Ziehau MII_CR_RESTART_AUTO_NEG; 19035330213cSSepherosa Ziehau e1000_write_phy_reg(&sc->hw, 19045330213cSSepherosa Ziehau PHY_CONTROL, phy_tmp); 19055330213cSSepherosa Ziehau } 19065330213cSSepherosa Ziehau } 19075330213cSSepherosa Ziehau } 19085330213cSSepherosa Ziehau return; 19095330213cSSepherosa Ziehau } else if (sc->smartspeed == EMX_SMARTSPEED_DOWNSHIFT) { 19105330213cSSepherosa Ziehau /* If still no link, perhaps using 2/3 pair cable */ 19115330213cSSepherosa Ziehau e1000_read_phy_reg(&sc->hw, PHY_1000T_CTRL, &phy_tmp); 19125330213cSSepherosa Ziehau phy_tmp |= CR_1000T_MS_ENABLE; 19135330213cSSepherosa Ziehau e1000_write_phy_reg(&sc->hw, PHY_1000T_CTRL, phy_tmp); 19145330213cSSepherosa Ziehau if (sc->hw.mac.autoneg && 19155330213cSSepherosa Ziehau !e1000_phy_setup_autoneg(&sc->hw) && 19165330213cSSepherosa Ziehau !e1000_read_phy_reg(&sc->hw, PHY_CONTROL, &phy_tmp)) { 19175330213cSSepherosa Ziehau phy_tmp |= MII_CR_AUTO_NEG_EN | MII_CR_RESTART_AUTO_NEG; 19185330213cSSepherosa Ziehau e1000_write_phy_reg(&sc->hw, PHY_CONTROL, phy_tmp); 19195330213cSSepherosa Ziehau } 19205330213cSSepherosa Ziehau } 19215330213cSSepherosa Ziehau 19225330213cSSepherosa Ziehau /* Restart process after EMX_SMARTSPEED_MAX iterations */ 19235330213cSSepherosa Ziehau if (sc->smartspeed++ == EMX_SMARTSPEED_MAX) 19245330213cSSepherosa Ziehau sc->smartspeed = 0; 19255330213cSSepherosa Ziehau } 19265330213cSSepherosa Ziehau 19275330213cSSepherosa Ziehau static int 19285330213cSSepherosa Ziehau emx_create_tx_ring(struct emx_softc *sc) 19295330213cSSepherosa Ziehau { 19305330213cSSepherosa Ziehau device_t dev = sc->dev; 1931323e5ecdSSepherosa Ziehau struct emx_txbuf *tx_buffer; 1932bdca134fSSepherosa Ziehau int error, i, tsize; 1933bdca134fSSepherosa Ziehau 1934bdca134fSSepherosa Ziehau /* 1935bdca134fSSepherosa Ziehau * Validate number of transmit descriptors. It must not exceed 1936bdca134fSSepherosa Ziehau * hardware maximum, and must be multiple of E1000_DBA_ALIGN. 1937bdca134fSSepherosa Ziehau */ 1938bdca134fSSepherosa Ziehau if ((emx_txd * sizeof(struct e1000_tx_desc)) % EMX_DBA_ALIGN != 0 || 1939bdca134fSSepherosa Ziehau emx_txd > EMX_MAX_TXD || emx_txd < EMX_MIN_TXD) { 1940bdca134fSSepherosa Ziehau device_printf(dev, "Using %d TX descriptors instead of %d!\n", 1941bdca134fSSepherosa Ziehau EMX_DEFAULT_TXD, emx_txd); 1942bdca134fSSepherosa Ziehau sc->num_tx_desc = EMX_DEFAULT_TXD; 1943bdca134fSSepherosa Ziehau } else { 1944bdca134fSSepherosa Ziehau sc->num_tx_desc = emx_txd; 1945bdca134fSSepherosa Ziehau } 1946bdca134fSSepherosa Ziehau 1947bdca134fSSepherosa Ziehau /* 1948bdca134fSSepherosa Ziehau * Allocate Transmit Descriptor ring 1949bdca134fSSepherosa Ziehau */ 1950bdca134fSSepherosa Ziehau tsize = roundup2(sc->num_tx_desc * sizeof(struct e1000_tx_desc), 1951bdca134fSSepherosa Ziehau EMX_DBA_ALIGN); 1952a596084cSSepherosa Ziehau sc->tx_desc_base = bus_dmamem_coherent_any(sc->parent_dtag, 1953a596084cSSepherosa Ziehau EMX_DBA_ALIGN, tsize, BUS_DMA_WAITOK, 1954a596084cSSepherosa Ziehau &sc->tx_desc_dtag, &sc->tx_desc_dmap, 1955a596084cSSepherosa Ziehau &sc->tx_desc_paddr); 1956a596084cSSepherosa Ziehau if (sc->tx_desc_base == NULL) { 1957bdca134fSSepherosa Ziehau device_printf(dev, "Unable to allocate tx_desc memory\n"); 1958a596084cSSepherosa Ziehau return ENOMEM; 1959bdca134fSSepherosa Ziehau } 19605330213cSSepherosa Ziehau 1961323e5ecdSSepherosa Ziehau sc->tx_buf = kmalloc(sizeof(struct emx_txbuf) * sc->num_tx_desc, 19625330213cSSepherosa Ziehau M_DEVBUF, M_WAITOK | M_ZERO); 19635330213cSSepherosa Ziehau 19645330213cSSepherosa Ziehau /* 19655330213cSSepherosa Ziehau * Create DMA tags for tx buffers 19665330213cSSepherosa Ziehau */ 19675330213cSSepherosa Ziehau error = bus_dma_tag_create(sc->parent_dtag, /* parent */ 19685330213cSSepherosa Ziehau 1, 0, /* alignment, bounds */ 19695330213cSSepherosa Ziehau BUS_SPACE_MAXADDR, /* lowaddr */ 19705330213cSSepherosa Ziehau BUS_SPACE_MAXADDR, /* highaddr */ 19715330213cSSepherosa Ziehau NULL, NULL, /* filter, filterarg */ 19725330213cSSepherosa Ziehau EMX_TSO_SIZE, /* maxsize */ 19735330213cSSepherosa Ziehau EMX_MAX_SCATTER, /* nsegments */ 19745330213cSSepherosa Ziehau EMX_MAX_SEGSIZE, /* maxsegsize */ 19755330213cSSepherosa Ziehau BUS_DMA_WAITOK | BUS_DMA_ALLOCNOW | 19765330213cSSepherosa Ziehau BUS_DMA_ONEBPAGE, /* flags */ 19775330213cSSepherosa Ziehau &sc->txtag); 19785330213cSSepherosa Ziehau if (error) { 19795330213cSSepherosa Ziehau device_printf(dev, "Unable to allocate TX DMA tag\n"); 1980323e5ecdSSepherosa Ziehau kfree(sc->tx_buf, M_DEVBUF); 1981323e5ecdSSepherosa Ziehau sc->tx_buf = NULL; 19825330213cSSepherosa Ziehau return error; 19835330213cSSepherosa Ziehau } 19845330213cSSepherosa Ziehau 19855330213cSSepherosa Ziehau /* 19865330213cSSepherosa Ziehau * Create DMA maps for tx buffers 19875330213cSSepherosa Ziehau */ 19885330213cSSepherosa Ziehau for (i = 0; i < sc->num_tx_desc; i++) { 1989323e5ecdSSepherosa Ziehau tx_buffer = &sc->tx_buf[i]; 19905330213cSSepherosa Ziehau 19915330213cSSepherosa Ziehau error = bus_dmamap_create(sc->txtag, 19925330213cSSepherosa Ziehau BUS_DMA_WAITOK | BUS_DMA_ONEBPAGE, 19935330213cSSepherosa Ziehau &tx_buffer->map); 19945330213cSSepherosa Ziehau if (error) { 19955330213cSSepherosa Ziehau device_printf(dev, "Unable to create TX DMA map\n"); 19965330213cSSepherosa Ziehau emx_destroy_tx_ring(sc, i); 19975330213cSSepherosa Ziehau return error; 19985330213cSSepherosa Ziehau } 19995330213cSSepherosa Ziehau } 20005330213cSSepherosa Ziehau return (0); 20015330213cSSepherosa Ziehau } 20025330213cSSepherosa Ziehau 20035330213cSSepherosa Ziehau static void 20045330213cSSepherosa Ziehau emx_init_tx_ring(struct emx_softc *sc) 20055330213cSSepherosa Ziehau { 20065330213cSSepherosa Ziehau /* Clear the old ring contents */ 20075330213cSSepherosa Ziehau bzero(sc->tx_desc_base, 20085330213cSSepherosa Ziehau sizeof(struct e1000_tx_desc) * sc->num_tx_desc); 20095330213cSSepherosa Ziehau 20105330213cSSepherosa Ziehau /* Reset state */ 20115330213cSSepherosa Ziehau sc->next_avail_tx_desc = 0; 20125330213cSSepherosa Ziehau sc->next_tx_to_clean = 0; 20135330213cSSepherosa Ziehau sc->num_tx_desc_avail = sc->num_tx_desc; 20145330213cSSepherosa Ziehau } 20155330213cSSepherosa Ziehau 20165330213cSSepherosa Ziehau static void 20175330213cSSepherosa Ziehau emx_init_tx_unit(struct emx_softc *sc) 20185330213cSSepherosa Ziehau { 20195330213cSSepherosa Ziehau uint32_t tctl, tarc, tipg = 0; 20205330213cSSepherosa Ziehau uint64_t bus_addr; 20215330213cSSepherosa Ziehau 20225330213cSSepherosa Ziehau /* Setup the Base and Length of the Tx Descriptor Ring */ 2023a596084cSSepherosa Ziehau bus_addr = sc->tx_desc_paddr; 20245330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TDLEN(0), 20255330213cSSepherosa Ziehau sc->num_tx_desc * sizeof(struct e1000_tx_desc)); 20265330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TDBAH(0), 20275330213cSSepherosa Ziehau (uint32_t)(bus_addr >> 32)); 20285330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TDBAL(0), 20295330213cSSepherosa Ziehau (uint32_t)bus_addr); 20305330213cSSepherosa Ziehau /* Setup the HW Tx Head and Tail descriptor pointers */ 20315330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TDT(0), 0); 20325330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TDH(0), 0); 20335330213cSSepherosa Ziehau 20345330213cSSepherosa Ziehau /* Set the default values for the Tx Inter Packet Gap timer */ 20355330213cSSepherosa Ziehau switch (sc->hw.mac.type) { 20365330213cSSepherosa Ziehau case e1000_80003es2lan: 20375330213cSSepherosa Ziehau tipg = DEFAULT_82543_TIPG_IPGR1; 20385330213cSSepherosa Ziehau tipg |= DEFAULT_80003ES2LAN_TIPG_IPGR2 << 20395330213cSSepherosa Ziehau E1000_TIPG_IPGR2_SHIFT; 20405330213cSSepherosa Ziehau break; 20415330213cSSepherosa Ziehau 20425330213cSSepherosa Ziehau default: 20435330213cSSepherosa Ziehau if (sc->hw.phy.media_type == e1000_media_type_fiber || 20445330213cSSepherosa Ziehau sc->hw.phy.media_type == e1000_media_type_internal_serdes) 20455330213cSSepherosa Ziehau tipg = DEFAULT_82543_TIPG_IPGT_FIBER; 20465330213cSSepherosa Ziehau else 20475330213cSSepherosa Ziehau tipg = DEFAULT_82543_TIPG_IPGT_COPPER; 20485330213cSSepherosa Ziehau tipg |= DEFAULT_82543_TIPG_IPGR1 << E1000_TIPG_IPGR1_SHIFT; 20495330213cSSepherosa Ziehau tipg |= DEFAULT_82543_TIPG_IPGR2 << E1000_TIPG_IPGR2_SHIFT; 20505330213cSSepherosa Ziehau break; 20515330213cSSepherosa Ziehau } 20525330213cSSepherosa Ziehau 20535330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TIPG, tipg); 20545330213cSSepherosa Ziehau 20555330213cSSepherosa Ziehau /* NOTE: 0 is not allowed for TIDV */ 20565330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TIDV, 1); 20575330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TADV, 0); 20585330213cSSepherosa Ziehau 20595330213cSSepherosa Ziehau if (sc->hw.mac.type == e1000_82571 || 20605330213cSSepherosa Ziehau sc->hw.mac.type == e1000_82572) { 20615330213cSSepherosa Ziehau tarc = E1000_READ_REG(&sc->hw, E1000_TARC(0)); 20625330213cSSepherosa Ziehau tarc |= EMX_TARC_SPEED_MODE; 20635330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TARC(0), tarc); 20645330213cSSepherosa Ziehau } else if (sc->hw.mac.type == e1000_80003es2lan) { 20655330213cSSepherosa Ziehau tarc = E1000_READ_REG(&sc->hw, E1000_TARC(0)); 20665330213cSSepherosa Ziehau tarc |= 1; 20675330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TARC(0), tarc); 20685330213cSSepherosa Ziehau tarc = E1000_READ_REG(&sc->hw, E1000_TARC(1)); 20695330213cSSepherosa Ziehau tarc |= 1; 20705330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TARC(1), tarc); 20715330213cSSepherosa Ziehau } 20725330213cSSepherosa Ziehau 20735330213cSSepherosa Ziehau /* Program the Transmit Control Register */ 20745330213cSSepherosa Ziehau tctl = E1000_READ_REG(&sc->hw, E1000_TCTL); 20755330213cSSepherosa Ziehau tctl &= ~E1000_TCTL_CT; 20765330213cSSepherosa Ziehau tctl |= E1000_TCTL_PSP | E1000_TCTL_RTLC | E1000_TCTL_EN | 20775330213cSSepherosa Ziehau (E1000_COLLISION_THRESHOLD << E1000_CT_SHIFT); 20785330213cSSepherosa Ziehau tctl |= E1000_TCTL_MULR; 20795330213cSSepherosa Ziehau 20805330213cSSepherosa Ziehau /* This write will effectively turn on the transmit unit. */ 20815330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_TCTL, tctl); 20825330213cSSepherosa Ziehau } 20835330213cSSepherosa Ziehau 20845330213cSSepherosa Ziehau static void 20855330213cSSepherosa Ziehau emx_destroy_tx_ring(struct emx_softc *sc, int ndesc) 20865330213cSSepherosa Ziehau { 2087323e5ecdSSepherosa Ziehau struct emx_txbuf *tx_buffer; 20885330213cSSepherosa Ziehau int i; 20895330213cSSepherosa Ziehau 2090bdca134fSSepherosa Ziehau /* Free Transmit Descriptor ring */ 2091a596084cSSepherosa Ziehau if (sc->tx_desc_base) { 2092a596084cSSepherosa Ziehau bus_dmamap_unload(sc->tx_desc_dtag, sc->tx_desc_dmap); 2093a596084cSSepherosa Ziehau bus_dmamem_free(sc->tx_desc_dtag, sc->tx_desc_base, 2094a596084cSSepherosa Ziehau sc->tx_desc_dmap); 2095a596084cSSepherosa Ziehau bus_dma_tag_destroy(sc->tx_desc_dtag); 2096a596084cSSepherosa Ziehau 2097a596084cSSepherosa Ziehau sc->tx_desc_base = NULL; 2098a596084cSSepherosa Ziehau } 2099bdca134fSSepherosa Ziehau 2100323e5ecdSSepherosa Ziehau if (sc->tx_buf == NULL) 21015330213cSSepherosa Ziehau return; 21025330213cSSepherosa Ziehau 21035330213cSSepherosa Ziehau for (i = 0; i < ndesc; i++) { 2104323e5ecdSSepherosa Ziehau tx_buffer = &sc->tx_buf[i]; 21055330213cSSepherosa Ziehau 21065330213cSSepherosa Ziehau KKASSERT(tx_buffer->m_head == NULL); 21075330213cSSepherosa Ziehau bus_dmamap_destroy(sc->txtag, tx_buffer->map); 21085330213cSSepherosa Ziehau } 21095330213cSSepherosa Ziehau bus_dma_tag_destroy(sc->txtag); 21105330213cSSepherosa Ziehau 2111323e5ecdSSepherosa Ziehau kfree(sc->tx_buf, M_DEVBUF); 2112323e5ecdSSepherosa Ziehau sc->tx_buf = NULL; 21135330213cSSepherosa Ziehau } 21145330213cSSepherosa Ziehau 21155330213cSSepherosa Ziehau /* 21165330213cSSepherosa Ziehau * The offload context needs to be set when we transfer the first 21175330213cSSepherosa Ziehau * packet of a particular protocol (TCP/UDP). This routine has been 21185330213cSSepherosa Ziehau * enhanced to deal with inserted VLAN headers. 21195330213cSSepherosa Ziehau * 21205330213cSSepherosa Ziehau * If the new packet's ether header length, ip header length and 21215330213cSSepherosa Ziehau * csum offloading type are same as the previous packet, we should 21225330213cSSepherosa Ziehau * avoid allocating a new csum context descriptor; mainly to take 21235330213cSSepherosa Ziehau * advantage of the pipeline effect of the TX data read request. 21245330213cSSepherosa Ziehau * 21255330213cSSepherosa Ziehau * This function returns number of TX descrptors allocated for 21265330213cSSepherosa Ziehau * csum context. 21275330213cSSepherosa Ziehau */ 21285330213cSSepherosa Ziehau static int 21295330213cSSepherosa Ziehau emx_txcsum(struct emx_softc *sc, struct mbuf *mp, 21305330213cSSepherosa Ziehau uint32_t *txd_upper, uint32_t *txd_lower) 21315330213cSSepherosa Ziehau { 21325330213cSSepherosa Ziehau struct e1000_context_desc *TXD; 2133323e5ecdSSepherosa Ziehau struct emx_txbuf *tx_buffer; 21345330213cSSepherosa Ziehau struct ether_vlan_header *eh; 21355330213cSSepherosa Ziehau struct ip *ip; 21365330213cSSepherosa Ziehau int curr_txd, ehdrlen, csum_flags; 21375330213cSSepherosa Ziehau uint32_t cmd, hdr_len, ip_hlen; 21385330213cSSepherosa Ziehau uint16_t etype; 21395330213cSSepherosa Ziehau 21405330213cSSepherosa Ziehau /* 21415330213cSSepherosa Ziehau * Determine where frame payload starts. 21425330213cSSepherosa Ziehau * Jump over vlan headers if already present, 21435330213cSSepherosa Ziehau * helpful for QinQ too. 21445330213cSSepherosa Ziehau */ 21455330213cSSepherosa Ziehau KASSERT(mp->m_len >= ETHER_HDR_LEN, 21465330213cSSepherosa Ziehau ("emx_txcsum_pullup is not called (eh)?\n")); 21475330213cSSepherosa Ziehau eh = mtod(mp, struct ether_vlan_header *); 21485330213cSSepherosa Ziehau if (eh->evl_encap_proto == htons(ETHERTYPE_VLAN)) { 21495330213cSSepherosa Ziehau KASSERT(mp->m_len >= ETHER_HDR_LEN + EVL_ENCAPLEN, 21505330213cSSepherosa Ziehau ("emx_txcsum_pullup is not called (evh)?\n")); 21515330213cSSepherosa Ziehau etype = ntohs(eh->evl_proto); 21525330213cSSepherosa Ziehau ehdrlen = ETHER_HDR_LEN + EVL_ENCAPLEN; 21535330213cSSepherosa Ziehau } else { 21545330213cSSepherosa Ziehau etype = ntohs(eh->evl_encap_proto); 21555330213cSSepherosa Ziehau ehdrlen = ETHER_HDR_LEN; 21565330213cSSepherosa Ziehau } 21575330213cSSepherosa Ziehau 21585330213cSSepherosa Ziehau /* 21595330213cSSepherosa Ziehau * We only support TCP/UDP for IPv4 for the moment. 21605330213cSSepherosa Ziehau * TODO: Support SCTP too when it hits the tree. 21615330213cSSepherosa Ziehau */ 21625330213cSSepherosa Ziehau if (etype != ETHERTYPE_IP) 21635330213cSSepherosa Ziehau return 0; 21645330213cSSepherosa Ziehau 21655330213cSSepherosa Ziehau KASSERT(mp->m_len >= ehdrlen + EMX_IPVHL_SIZE, 21665330213cSSepherosa Ziehau ("emx_txcsum_pullup is not called (eh+ip_vhl)?\n")); 21675330213cSSepherosa Ziehau 21685330213cSSepherosa Ziehau /* NOTE: We could only safely access ip.ip_vhl part */ 21695330213cSSepherosa Ziehau ip = (struct ip *)(mp->m_data + ehdrlen); 21705330213cSSepherosa Ziehau ip_hlen = ip->ip_hl << 2; 21715330213cSSepherosa Ziehau 21725330213cSSepherosa Ziehau csum_flags = mp->m_pkthdr.csum_flags & EMX_CSUM_FEATURES; 21735330213cSSepherosa Ziehau 21745330213cSSepherosa Ziehau if (sc->csum_ehlen == ehdrlen && sc->csum_iphlen == ip_hlen && 21755330213cSSepherosa Ziehau sc->csum_flags == csum_flags) { 21765330213cSSepherosa Ziehau /* 21775330213cSSepherosa Ziehau * Same csum offload context as the previous packets; 21785330213cSSepherosa Ziehau * just return. 21795330213cSSepherosa Ziehau */ 21805330213cSSepherosa Ziehau *txd_upper = sc->csum_txd_upper; 21815330213cSSepherosa Ziehau *txd_lower = sc->csum_txd_lower; 21825330213cSSepherosa Ziehau return 0; 21835330213cSSepherosa Ziehau } 21845330213cSSepherosa Ziehau 21855330213cSSepherosa Ziehau /* 21865330213cSSepherosa Ziehau * Setup a new csum offload context. 21875330213cSSepherosa Ziehau */ 21885330213cSSepherosa Ziehau 21895330213cSSepherosa Ziehau curr_txd = sc->next_avail_tx_desc; 2190323e5ecdSSepherosa Ziehau tx_buffer = &sc->tx_buf[curr_txd]; 21915330213cSSepherosa Ziehau TXD = (struct e1000_context_desc *)&sc->tx_desc_base[curr_txd]; 21925330213cSSepherosa Ziehau 21935330213cSSepherosa Ziehau cmd = 0; 21945330213cSSepherosa Ziehau 21955330213cSSepherosa Ziehau /* Setup of IP header checksum. */ 21965330213cSSepherosa Ziehau if (csum_flags & CSUM_IP) { 21975330213cSSepherosa Ziehau /* 21985330213cSSepherosa Ziehau * Start offset for header checksum calculation. 21995330213cSSepherosa Ziehau * End offset for header checksum calculation. 22005330213cSSepherosa Ziehau * Offset of place to put the checksum. 22015330213cSSepherosa Ziehau */ 22025330213cSSepherosa Ziehau TXD->lower_setup.ip_fields.ipcss = ehdrlen; 22035330213cSSepherosa Ziehau TXD->lower_setup.ip_fields.ipcse = 22045330213cSSepherosa Ziehau htole16(ehdrlen + ip_hlen - 1); 22055330213cSSepherosa Ziehau TXD->lower_setup.ip_fields.ipcso = 22065330213cSSepherosa Ziehau ehdrlen + offsetof(struct ip, ip_sum); 22075330213cSSepherosa Ziehau cmd |= E1000_TXD_CMD_IP; 22085330213cSSepherosa Ziehau *txd_upper |= E1000_TXD_POPTS_IXSM << 8; 22095330213cSSepherosa Ziehau } 22105330213cSSepherosa Ziehau hdr_len = ehdrlen + ip_hlen; 22115330213cSSepherosa Ziehau 22125330213cSSepherosa Ziehau if (csum_flags & CSUM_TCP) { 22135330213cSSepherosa Ziehau /* 22145330213cSSepherosa Ziehau * Start offset for payload checksum calculation. 22155330213cSSepherosa Ziehau * End offset for payload checksum calculation. 22165330213cSSepherosa Ziehau * Offset of place to put the checksum. 22175330213cSSepherosa Ziehau */ 22185330213cSSepherosa Ziehau TXD->upper_setup.tcp_fields.tucss = hdr_len; 22195330213cSSepherosa Ziehau TXD->upper_setup.tcp_fields.tucse = htole16(0); 22205330213cSSepherosa Ziehau TXD->upper_setup.tcp_fields.tucso = 22215330213cSSepherosa Ziehau hdr_len + offsetof(struct tcphdr, th_sum); 22225330213cSSepherosa Ziehau cmd |= E1000_TXD_CMD_TCP; 22235330213cSSepherosa Ziehau *txd_upper |= E1000_TXD_POPTS_TXSM << 8; 22245330213cSSepherosa Ziehau } else if (csum_flags & CSUM_UDP) { 22255330213cSSepherosa Ziehau /* 22265330213cSSepherosa Ziehau * Start offset for header checksum calculation. 22275330213cSSepherosa Ziehau * End offset for header checksum calculation. 22285330213cSSepherosa Ziehau * Offset of place to put the checksum. 22295330213cSSepherosa Ziehau */ 22305330213cSSepherosa Ziehau TXD->upper_setup.tcp_fields.tucss = hdr_len; 22315330213cSSepherosa Ziehau TXD->upper_setup.tcp_fields.tucse = htole16(0); 22325330213cSSepherosa Ziehau TXD->upper_setup.tcp_fields.tucso = 22335330213cSSepherosa Ziehau hdr_len + offsetof(struct udphdr, uh_sum); 22345330213cSSepherosa Ziehau *txd_upper |= E1000_TXD_POPTS_TXSM << 8; 22355330213cSSepherosa Ziehau } 22365330213cSSepherosa Ziehau 22375330213cSSepherosa Ziehau *txd_lower = E1000_TXD_CMD_DEXT | /* Extended descr type */ 22385330213cSSepherosa Ziehau E1000_TXD_DTYP_D; /* Data descr */ 22395330213cSSepherosa Ziehau 22405330213cSSepherosa Ziehau /* Save the information for this csum offloading context */ 22415330213cSSepherosa Ziehau sc->csum_ehlen = ehdrlen; 22425330213cSSepherosa Ziehau sc->csum_iphlen = ip_hlen; 22435330213cSSepherosa Ziehau sc->csum_flags = csum_flags; 22445330213cSSepherosa Ziehau sc->csum_txd_upper = *txd_upper; 22455330213cSSepherosa Ziehau sc->csum_txd_lower = *txd_lower; 22465330213cSSepherosa Ziehau 22475330213cSSepherosa Ziehau TXD->tcp_seg_setup.data = htole32(0); 22485330213cSSepherosa Ziehau TXD->cmd_and_length = 22495330213cSSepherosa Ziehau htole32(E1000_TXD_CMD_IFCS | E1000_TXD_CMD_DEXT | cmd); 22505330213cSSepherosa Ziehau 22515330213cSSepherosa Ziehau if (++curr_txd == sc->num_tx_desc) 22525330213cSSepherosa Ziehau curr_txd = 0; 22535330213cSSepherosa Ziehau 22545330213cSSepherosa Ziehau KKASSERT(sc->num_tx_desc_avail > 0); 22555330213cSSepherosa Ziehau sc->num_tx_desc_avail--; 22565330213cSSepherosa Ziehau 22575330213cSSepherosa Ziehau sc->next_avail_tx_desc = curr_txd; 22585330213cSSepherosa Ziehau return 1; 22595330213cSSepherosa Ziehau } 22605330213cSSepherosa Ziehau 22615330213cSSepherosa Ziehau static int 22625330213cSSepherosa Ziehau emx_txcsum_pullup(struct emx_softc *sc, struct mbuf **m0) 22635330213cSSepherosa Ziehau { 22645330213cSSepherosa Ziehau struct mbuf *m = *m0; 22655330213cSSepherosa Ziehau struct ether_header *eh; 22665330213cSSepherosa Ziehau int len; 22675330213cSSepherosa Ziehau 22685330213cSSepherosa Ziehau sc->tx_csum_try_pullup++; 22695330213cSSepherosa Ziehau 22705330213cSSepherosa Ziehau len = ETHER_HDR_LEN + EMX_IPVHL_SIZE; 22715330213cSSepherosa Ziehau 22725330213cSSepherosa Ziehau if (__predict_false(!M_WRITABLE(m))) { 22735330213cSSepherosa Ziehau if (__predict_false(m->m_len < ETHER_HDR_LEN)) { 22745330213cSSepherosa Ziehau sc->tx_csum_drop1++; 22755330213cSSepherosa Ziehau m_freem(m); 22765330213cSSepherosa Ziehau *m0 = NULL; 22775330213cSSepherosa Ziehau return ENOBUFS; 22785330213cSSepherosa Ziehau } 22795330213cSSepherosa Ziehau eh = mtod(m, struct ether_header *); 22805330213cSSepherosa Ziehau 22815330213cSSepherosa Ziehau if (eh->ether_type == htons(ETHERTYPE_VLAN)) 22825330213cSSepherosa Ziehau len += EVL_ENCAPLEN; 22835330213cSSepherosa Ziehau 22843752657eSSepherosa Ziehau if (m->m_len < len) { 22855330213cSSepherosa Ziehau sc->tx_csum_drop2++; 22865330213cSSepherosa Ziehau m_freem(m); 22875330213cSSepherosa Ziehau *m0 = NULL; 22885330213cSSepherosa Ziehau return ENOBUFS; 22895330213cSSepherosa Ziehau } 22905330213cSSepherosa Ziehau return 0; 22915330213cSSepherosa Ziehau } 22925330213cSSepherosa Ziehau 22935330213cSSepherosa Ziehau if (__predict_false(m->m_len < ETHER_HDR_LEN)) { 22945330213cSSepherosa Ziehau sc->tx_csum_pullup1++; 22955330213cSSepherosa Ziehau m = m_pullup(m, ETHER_HDR_LEN); 22965330213cSSepherosa Ziehau if (m == NULL) { 22975330213cSSepherosa Ziehau sc->tx_csum_pullup1_failed++; 22985330213cSSepherosa Ziehau *m0 = NULL; 22995330213cSSepherosa Ziehau return ENOBUFS; 23005330213cSSepherosa Ziehau } 23015330213cSSepherosa Ziehau *m0 = m; 23025330213cSSepherosa Ziehau } 23035330213cSSepherosa Ziehau eh = mtod(m, struct ether_header *); 23045330213cSSepherosa Ziehau 23055330213cSSepherosa Ziehau if (eh->ether_type == htons(ETHERTYPE_VLAN)) 23065330213cSSepherosa Ziehau len += EVL_ENCAPLEN; 23075330213cSSepherosa Ziehau 23083752657eSSepherosa Ziehau if (m->m_len < len) { 23095330213cSSepherosa Ziehau sc->tx_csum_pullup2++; 23105330213cSSepherosa Ziehau m = m_pullup(m, len); 23115330213cSSepherosa Ziehau if (m == NULL) { 23125330213cSSepherosa Ziehau sc->tx_csum_pullup2_failed++; 23135330213cSSepherosa Ziehau *m0 = NULL; 23145330213cSSepherosa Ziehau return ENOBUFS; 23155330213cSSepherosa Ziehau } 23165330213cSSepherosa Ziehau *m0 = m; 23175330213cSSepherosa Ziehau } 23185330213cSSepherosa Ziehau return 0; 23195330213cSSepherosa Ziehau } 23205330213cSSepherosa Ziehau 23215330213cSSepherosa Ziehau static void 23225330213cSSepherosa Ziehau emx_txeof(struct emx_softc *sc) 23235330213cSSepherosa Ziehau { 23245330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 2325323e5ecdSSepherosa Ziehau struct emx_txbuf *tx_buffer; 23265330213cSSepherosa Ziehau int first, num_avail; 23275330213cSSepherosa Ziehau 23285330213cSSepherosa Ziehau if (sc->tx_dd_head == sc->tx_dd_tail) 23295330213cSSepherosa Ziehau return; 23305330213cSSepherosa Ziehau 23315330213cSSepherosa Ziehau if (sc->num_tx_desc_avail == sc->num_tx_desc) 23325330213cSSepherosa Ziehau return; 23335330213cSSepherosa Ziehau 23345330213cSSepherosa Ziehau num_avail = sc->num_tx_desc_avail; 23355330213cSSepherosa Ziehau first = sc->next_tx_to_clean; 23365330213cSSepherosa Ziehau 23375330213cSSepherosa Ziehau while (sc->tx_dd_head != sc->tx_dd_tail) { 23385330213cSSepherosa Ziehau int dd_idx = sc->tx_dd[sc->tx_dd_head]; 233970172a73SSepherosa Ziehau struct e1000_tx_desc *tx_desc; 23405330213cSSepherosa Ziehau 23415330213cSSepherosa Ziehau tx_desc = &sc->tx_desc_base[dd_idx]; 23425330213cSSepherosa Ziehau if (tx_desc->upper.fields.status & E1000_TXD_STAT_DD) { 23435330213cSSepherosa Ziehau EMX_INC_TXDD_IDX(sc->tx_dd_head); 23445330213cSSepherosa Ziehau 23455330213cSSepherosa Ziehau if (++dd_idx == sc->num_tx_desc) 23465330213cSSepherosa Ziehau dd_idx = 0; 23475330213cSSepherosa Ziehau 23485330213cSSepherosa Ziehau while (first != dd_idx) { 23495330213cSSepherosa Ziehau logif(pkt_txclean); 23505330213cSSepherosa Ziehau 23515330213cSSepherosa Ziehau num_avail++; 23525330213cSSepherosa Ziehau 2353323e5ecdSSepherosa Ziehau tx_buffer = &sc->tx_buf[first]; 23545330213cSSepherosa Ziehau if (tx_buffer->m_head) { 23555330213cSSepherosa Ziehau ifp->if_opackets++; 23565330213cSSepherosa Ziehau bus_dmamap_unload(sc->txtag, 23575330213cSSepherosa Ziehau tx_buffer->map); 23585330213cSSepherosa Ziehau m_freem(tx_buffer->m_head); 23595330213cSSepherosa Ziehau tx_buffer->m_head = NULL; 23605330213cSSepherosa Ziehau } 23615330213cSSepherosa Ziehau 23625330213cSSepherosa Ziehau if (++first == sc->num_tx_desc) 23635330213cSSepherosa Ziehau first = 0; 23645330213cSSepherosa Ziehau } 23655330213cSSepherosa Ziehau } else { 23665330213cSSepherosa Ziehau break; 23675330213cSSepherosa Ziehau } 23685330213cSSepherosa Ziehau } 23695330213cSSepherosa Ziehau sc->next_tx_to_clean = first; 23705330213cSSepherosa Ziehau sc->num_tx_desc_avail = num_avail; 23715330213cSSepherosa Ziehau 23725330213cSSepherosa Ziehau if (sc->tx_dd_head == sc->tx_dd_tail) { 23735330213cSSepherosa Ziehau sc->tx_dd_head = 0; 23745330213cSSepherosa Ziehau sc->tx_dd_tail = 0; 23755330213cSSepherosa Ziehau } 23765330213cSSepherosa Ziehau 23775330213cSSepherosa Ziehau if (!EMX_IS_OACTIVE(sc)) { 23785330213cSSepherosa Ziehau ifp->if_flags &= ~IFF_OACTIVE; 23795330213cSSepherosa Ziehau 23805330213cSSepherosa Ziehau /* All clean, turn off the timer */ 23815330213cSSepherosa Ziehau if (sc->num_tx_desc_avail == sc->num_tx_desc) 23825330213cSSepherosa Ziehau ifp->if_timer = 0; 23835330213cSSepherosa Ziehau } 23845330213cSSepherosa Ziehau } 23855330213cSSepherosa Ziehau 23865330213cSSepherosa Ziehau static void 23875330213cSSepherosa Ziehau emx_tx_collect(struct emx_softc *sc) 23885330213cSSepherosa Ziehau { 23895330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 2390323e5ecdSSepherosa Ziehau struct emx_txbuf *tx_buffer; 23915330213cSSepherosa Ziehau int tdh, first, num_avail, dd_idx = -1; 23925330213cSSepherosa Ziehau 23935330213cSSepherosa Ziehau if (sc->num_tx_desc_avail == sc->num_tx_desc) 23945330213cSSepherosa Ziehau return; 23955330213cSSepherosa Ziehau 23965330213cSSepherosa Ziehau tdh = E1000_READ_REG(&sc->hw, E1000_TDH(0)); 23975330213cSSepherosa Ziehau if (tdh == sc->next_tx_to_clean) 23985330213cSSepherosa Ziehau return; 23995330213cSSepherosa Ziehau 24005330213cSSepherosa Ziehau if (sc->tx_dd_head != sc->tx_dd_tail) 24015330213cSSepherosa Ziehau dd_idx = sc->tx_dd[sc->tx_dd_head]; 24025330213cSSepherosa Ziehau 24035330213cSSepherosa Ziehau num_avail = sc->num_tx_desc_avail; 24045330213cSSepherosa Ziehau first = sc->next_tx_to_clean; 24055330213cSSepherosa Ziehau 24065330213cSSepherosa Ziehau while (first != tdh) { 24075330213cSSepherosa Ziehau logif(pkt_txclean); 24085330213cSSepherosa Ziehau 24095330213cSSepherosa Ziehau num_avail++; 24105330213cSSepherosa Ziehau 2411323e5ecdSSepherosa Ziehau tx_buffer = &sc->tx_buf[first]; 24125330213cSSepherosa Ziehau if (tx_buffer->m_head) { 24135330213cSSepherosa Ziehau ifp->if_opackets++; 24145330213cSSepherosa Ziehau bus_dmamap_unload(sc->txtag, 24155330213cSSepherosa Ziehau tx_buffer->map); 24165330213cSSepherosa Ziehau m_freem(tx_buffer->m_head); 24175330213cSSepherosa Ziehau tx_buffer->m_head = NULL; 24185330213cSSepherosa Ziehau } 24195330213cSSepherosa Ziehau 24205330213cSSepherosa Ziehau if (first == dd_idx) { 24215330213cSSepherosa Ziehau EMX_INC_TXDD_IDX(sc->tx_dd_head); 24225330213cSSepherosa Ziehau if (sc->tx_dd_head == sc->tx_dd_tail) { 24235330213cSSepherosa Ziehau sc->tx_dd_head = 0; 24245330213cSSepherosa Ziehau sc->tx_dd_tail = 0; 24255330213cSSepherosa Ziehau dd_idx = -1; 24265330213cSSepherosa Ziehau } else { 24275330213cSSepherosa Ziehau dd_idx = sc->tx_dd[sc->tx_dd_head]; 24285330213cSSepherosa Ziehau } 24295330213cSSepherosa Ziehau } 24305330213cSSepherosa Ziehau 24315330213cSSepherosa Ziehau if (++first == sc->num_tx_desc) 24325330213cSSepherosa Ziehau first = 0; 24335330213cSSepherosa Ziehau } 24345330213cSSepherosa Ziehau sc->next_tx_to_clean = first; 24355330213cSSepherosa Ziehau sc->num_tx_desc_avail = num_avail; 24365330213cSSepherosa Ziehau 24375330213cSSepherosa Ziehau if (!EMX_IS_OACTIVE(sc)) { 24385330213cSSepherosa Ziehau ifp->if_flags &= ~IFF_OACTIVE; 24395330213cSSepherosa Ziehau 24405330213cSSepherosa Ziehau /* All clean, turn off the timer */ 24415330213cSSepherosa Ziehau if (sc->num_tx_desc_avail == sc->num_tx_desc) 24425330213cSSepherosa Ziehau ifp->if_timer = 0; 24435330213cSSepherosa Ziehau } 24445330213cSSepherosa Ziehau } 24455330213cSSepherosa Ziehau 24465330213cSSepherosa Ziehau /* 24475330213cSSepherosa Ziehau * When Link is lost sometimes there is work still in the TX ring 24485330213cSSepherosa Ziehau * which will result in a watchdog, rather than allow that do an 24495330213cSSepherosa Ziehau * attempted cleanup and then reinit here. Note that this has been 24505330213cSSepherosa Ziehau * seens mostly with fiber adapters. 24515330213cSSepherosa Ziehau */ 24525330213cSSepherosa Ziehau static void 24535330213cSSepherosa Ziehau emx_tx_purge(struct emx_softc *sc) 24545330213cSSepherosa Ziehau { 24555330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 24565330213cSSepherosa Ziehau 24575330213cSSepherosa Ziehau if (!sc->link_active && ifp->if_timer) { 24585330213cSSepherosa Ziehau emx_tx_collect(sc); 24595330213cSSepherosa Ziehau if (ifp->if_timer) { 24605330213cSSepherosa Ziehau if_printf(ifp, "Link lost, TX pending, reinit\n"); 24615330213cSSepherosa Ziehau ifp->if_timer = 0; 24625330213cSSepherosa Ziehau emx_init(sc); 24635330213cSSepherosa Ziehau } 24645330213cSSepherosa Ziehau } 24655330213cSSepherosa Ziehau } 24665330213cSSepherosa Ziehau 24675330213cSSepherosa Ziehau static int 2468c39e3a1fSSepherosa Ziehau emx_newbuf(struct emx_softc *sc, struct emx_rxdata *rdata, int i, int init) 24695330213cSSepherosa Ziehau { 24705330213cSSepherosa Ziehau struct mbuf *m; 24715330213cSSepherosa Ziehau bus_dma_segment_t seg; 24725330213cSSepherosa Ziehau bus_dmamap_t map; 2473323e5ecdSSepherosa Ziehau struct emx_rxbuf *rx_buffer; 24745330213cSSepherosa Ziehau int error, nseg; 24755330213cSSepherosa Ziehau 24765330213cSSepherosa Ziehau m = m_getcl(init ? MB_WAIT : MB_DONTWAIT, MT_DATA, M_PKTHDR); 24775330213cSSepherosa Ziehau if (m == NULL) { 2478c39e3a1fSSepherosa Ziehau rdata->mbuf_cluster_failed++; 24795330213cSSepherosa Ziehau if (init) { 24805330213cSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, 24815330213cSSepherosa Ziehau "Unable to allocate RX mbuf\n"); 24825330213cSSepherosa Ziehau } 24835330213cSSepherosa Ziehau return (ENOBUFS); 24845330213cSSepherosa Ziehau } 24855330213cSSepherosa Ziehau m->m_len = m->m_pkthdr.len = MCLBYTES; 24865330213cSSepherosa Ziehau 24875330213cSSepherosa Ziehau if (sc->max_frame_size <= MCLBYTES - ETHER_ALIGN) 24885330213cSSepherosa Ziehau m_adj(m, ETHER_ALIGN); 24895330213cSSepherosa Ziehau 2490c39e3a1fSSepherosa Ziehau error = bus_dmamap_load_mbuf_segment(rdata->rxtag, 2491c39e3a1fSSepherosa Ziehau rdata->rx_sparemap, m, 24925330213cSSepherosa Ziehau &seg, 1, &nseg, BUS_DMA_NOWAIT); 24935330213cSSepherosa Ziehau if (error) { 24945330213cSSepherosa Ziehau m_freem(m); 24955330213cSSepherosa Ziehau if (init) { 24965330213cSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, 24975330213cSSepherosa Ziehau "Unable to load RX mbuf\n"); 24985330213cSSepherosa Ziehau } 24995330213cSSepherosa Ziehau return (error); 25005330213cSSepherosa Ziehau } 25015330213cSSepherosa Ziehau 2502323e5ecdSSepherosa Ziehau rx_buffer = &rdata->rx_buf[i]; 25035330213cSSepherosa Ziehau if (rx_buffer->m_head != NULL) 2504c39e3a1fSSepherosa Ziehau bus_dmamap_unload(rdata->rxtag, rx_buffer->map); 25055330213cSSepherosa Ziehau 25065330213cSSepherosa Ziehau map = rx_buffer->map; 2507c39e3a1fSSepherosa Ziehau rx_buffer->map = rdata->rx_sparemap; 2508c39e3a1fSSepherosa Ziehau rdata->rx_sparemap = map; 25095330213cSSepherosa Ziehau 25105330213cSSepherosa Ziehau rx_buffer->m_head = m; 2511235b9d30SSepherosa Ziehau rx_buffer->paddr = seg.ds_addr; 25125330213cSSepherosa Ziehau 2513235b9d30SSepherosa Ziehau emx_setup_rxdesc(&rdata->rx_desc[i], rx_buffer); 25145330213cSSepherosa Ziehau return (0); 25155330213cSSepherosa Ziehau } 25165330213cSSepherosa Ziehau 25175330213cSSepherosa Ziehau static int 2518c39e3a1fSSepherosa Ziehau emx_create_rx_ring(struct emx_softc *sc, struct emx_rxdata *rdata) 25195330213cSSepherosa Ziehau { 25205330213cSSepherosa Ziehau device_t dev = sc->dev; 2521323e5ecdSSepherosa Ziehau struct emx_rxbuf *rx_buffer; 2522bdca134fSSepherosa Ziehau int i, error, rsize; 2523bdca134fSSepherosa Ziehau 2524bdca134fSSepherosa Ziehau /* 2525bdca134fSSepherosa Ziehau * Validate number of receive descriptors. It must not exceed 2526bdca134fSSepherosa Ziehau * hardware maximum, and must be multiple of E1000_DBA_ALIGN. 2527bdca134fSSepherosa Ziehau */ 25283f939c23SSepherosa Ziehau if ((emx_rxd * sizeof(emx_rxdesc_t)) % EMX_DBA_ALIGN != 0 || 2529bdca134fSSepherosa Ziehau emx_rxd > EMX_MAX_RXD || emx_rxd < EMX_MIN_RXD) { 2530bdca134fSSepherosa Ziehau device_printf(dev, "Using %d RX descriptors instead of %d!\n", 2531bdca134fSSepherosa Ziehau EMX_DEFAULT_RXD, emx_rxd); 2532c39e3a1fSSepherosa Ziehau rdata->num_rx_desc = EMX_DEFAULT_RXD; 2533bdca134fSSepherosa Ziehau } else { 2534c39e3a1fSSepherosa Ziehau rdata->num_rx_desc = emx_rxd; 2535bdca134fSSepherosa Ziehau } 2536bdca134fSSepherosa Ziehau 2537bdca134fSSepherosa Ziehau /* 2538bdca134fSSepherosa Ziehau * Allocate Receive Descriptor ring 2539bdca134fSSepherosa Ziehau */ 2540235b9d30SSepherosa Ziehau rsize = roundup2(rdata->num_rx_desc * sizeof(emx_rxdesc_t), 2541bdca134fSSepherosa Ziehau EMX_DBA_ALIGN); 2542235b9d30SSepherosa Ziehau rdata->rx_desc = bus_dmamem_coherent_any(sc->parent_dtag, 2543a596084cSSepherosa Ziehau EMX_DBA_ALIGN, rsize, BUS_DMA_WAITOK, 2544c39e3a1fSSepherosa Ziehau &rdata->rx_desc_dtag, &rdata->rx_desc_dmap, 2545c39e3a1fSSepherosa Ziehau &rdata->rx_desc_paddr); 2546235b9d30SSepherosa Ziehau if (rdata->rx_desc == NULL) { 2547bdca134fSSepherosa Ziehau device_printf(dev, "Unable to allocate rx_desc memory\n"); 2548a596084cSSepherosa Ziehau return ENOMEM; 2549bdca134fSSepherosa Ziehau } 25505330213cSSepherosa Ziehau 2551323e5ecdSSepherosa Ziehau rdata->rx_buf = kmalloc(sizeof(struct emx_rxbuf) * rdata->num_rx_desc, 25525330213cSSepherosa Ziehau M_DEVBUF, M_WAITOK | M_ZERO); 25535330213cSSepherosa Ziehau 25545330213cSSepherosa Ziehau /* 25555330213cSSepherosa Ziehau * Create DMA tag for rx buffers 25565330213cSSepherosa Ziehau */ 25575330213cSSepherosa Ziehau error = bus_dma_tag_create(sc->parent_dtag, /* parent */ 25585330213cSSepherosa Ziehau 1, 0, /* alignment, bounds */ 25595330213cSSepherosa Ziehau BUS_SPACE_MAXADDR, /* lowaddr */ 25605330213cSSepherosa Ziehau BUS_SPACE_MAXADDR, /* highaddr */ 25615330213cSSepherosa Ziehau NULL, NULL, /* filter, filterarg */ 25625330213cSSepherosa Ziehau MCLBYTES, /* maxsize */ 25635330213cSSepherosa Ziehau 1, /* nsegments */ 25645330213cSSepherosa Ziehau MCLBYTES, /* maxsegsize */ 25655330213cSSepherosa Ziehau BUS_DMA_WAITOK | BUS_DMA_ALLOCNOW, /* flags */ 2566c39e3a1fSSepherosa Ziehau &rdata->rxtag); 25675330213cSSepherosa Ziehau if (error) { 25685330213cSSepherosa Ziehau device_printf(dev, "Unable to allocate RX DMA tag\n"); 2569323e5ecdSSepherosa Ziehau kfree(rdata->rx_buf, M_DEVBUF); 2570323e5ecdSSepherosa Ziehau rdata->rx_buf = NULL; 25715330213cSSepherosa Ziehau return error; 25725330213cSSepherosa Ziehau } 25735330213cSSepherosa Ziehau 25745330213cSSepherosa Ziehau /* 25755330213cSSepherosa Ziehau * Create spare DMA map for rx buffers 25765330213cSSepherosa Ziehau */ 2577c39e3a1fSSepherosa Ziehau error = bus_dmamap_create(rdata->rxtag, BUS_DMA_WAITOK, 2578c39e3a1fSSepherosa Ziehau &rdata->rx_sparemap); 25795330213cSSepherosa Ziehau if (error) { 25805330213cSSepherosa Ziehau device_printf(dev, "Unable to create spare RX DMA map\n"); 2581c39e3a1fSSepherosa Ziehau bus_dma_tag_destroy(rdata->rxtag); 2582323e5ecdSSepherosa Ziehau kfree(rdata->rx_buf, M_DEVBUF); 2583323e5ecdSSepherosa Ziehau rdata->rx_buf = NULL; 25845330213cSSepherosa Ziehau return error; 25855330213cSSepherosa Ziehau } 25865330213cSSepherosa Ziehau 25875330213cSSepherosa Ziehau /* 25885330213cSSepherosa Ziehau * Create DMA maps for rx buffers 25895330213cSSepherosa Ziehau */ 2590c39e3a1fSSepherosa Ziehau for (i = 0; i < rdata->num_rx_desc; i++) { 2591323e5ecdSSepherosa Ziehau rx_buffer = &rdata->rx_buf[i]; 25925330213cSSepherosa Ziehau 2593c39e3a1fSSepherosa Ziehau error = bus_dmamap_create(rdata->rxtag, BUS_DMA_WAITOK, 25945330213cSSepherosa Ziehau &rx_buffer->map); 25955330213cSSepherosa Ziehau if (error) { 25965330213cSSepherosa Ziehau device_printf(dev, "Unable to create RX DMA map\n"); 2597c39e3a1fSSepherosa Ziehau emx_destroy_rx_ring(sc, rdata, i); 25985330213cSSepherosa Ziehau return error; 25995330213cSSepherosa Ziehau } 26005330213cSSepherosa Ziehau } 26015330213cSSepherosa Ziehau return (0); 26025330213cSSepherosa Ziehau } 26035330213cSSepherosa Ziehau 2604c39e3a1fSSepherosa Ziehau static void 2605c39e3a1fSSepherosa Ziehau emx_free_rx_ring(struct emx_softc *sc, struct emx_rxdata *rdata) 2606c39e3a1fSSepherosa Ziehau { 2607c39e3a1fSSepherosa Ziehau int i; 2608c39e3a1fSSepherosa Ziehau 2609c39e3a1fSSepherosa Ziehau for (i = 0; i < rdata->num_rx_desc; i++) { 2610323e5ecdSSepherosa Ziehau struct emx_rxbuf *rx_buffer = &rdata->rx_buf[i]; 2611c39e3a1fSSepherosa Ziehau 2612c39e3a1fSSepherosa Ziehau if (rx_buffer->m_head != NULL) { 2613c39e3a1fSSepherosa Ziehau bus_dmamap_unload(rdata->rxtag, rx_buffer->map); 2614c39e3a1fSSepherosa Ziehau m_freem(rx_buffer->m_head); 2615c39e3a1fSSepherosa Ziehau rx_buffer->m_head = NULL; 2616c39e3a1fSSepherosa Ziehau } 2617c39e3a1fSSepherosa Ziehau } 2618c39e3a1fSSepherosa Ziehau 2619c39e3a1fSSepherosa Ziehau if (rdata->fmp != NULL) 2620c39e3a1fSSepherosa Ziehau m_freem(rdata->fmp); 2621c39e3a1fSSepherosa Ziehau rdata->fmp = NULL; 2622c39e3a1fSSepherosa Ziehau rdata->lmp = NULL; 2623c39e3a1fSSepherosa Ziehau } 2624c39e3a1fSSepherosa Ziehau 26255330213cSSepherosa Ziehau static int 2626c39e3a1fSSepherosa Ziehau emx_init_rx_ring(struct emx_softc *sc, struct emx_rxdata *rdata) 26275330213cSSepherosa Ziehau { 26285330213cSSepherosa Ziehau int i, error; 26295330213cSSepherosa Ziehau 26305330213cSSepherosa Ziehau /* Reset descriptor ring */ 2631235b9d30SSepherosa Ziehau bzero(rdata->rx_desc, sizeof(emx_rxdesc_t) * rdata->num_rx_desc); 26325330213cSSepherosa Ziehau 26335330213cSSepherosa Ziehau /* Allocate new ones. */ 2634c39e3a1fSSepherosa Ziehau for (i = 0; i < rdata->num_rx_desc; i++) { 2635c39e3a1fSSepherosa Ziehau error = emx_newbuf(sc, rdata, i, 1); 26365330213cSSepherosa Ziehau if (error) 26375330213cSSepherosa Ziehau return (error); 26385330213cSSepherosa Ziehau } 26395330213cSSepherosa Ziehau 26405330213cSSepherosa Ziehau /* Setup our descriptor pointers */ 2641c39e3a1fSSepherosa Ziehau rdata->next_rx_desc_to_check = 0; 26425330213cSSepherosa Ziehau 26435330213cSSepherosa Ziehau return (0); 26445330213cSSepherosa Ziehau } 26455330213cSSepherosa Ziehau 26465330213cSSepherosa Ziehau static void 26475330213cSSepherosa Ziehau emx_init_rx_unit(struct emx_softc *sc) 26485330213cSSepherosa Ziehau { 26495330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 26505330213cSSepherosa Ziehau uint64_t bus_addr; 265189d8e73dSSepherosa Ziehau uint32_t rctl, rxcsum, rfctl; 26523f939c23SSepherosa Ziehau int i; 26535330213cSSepherosa Ziehau 26545330213cSSepherosa Ziehau /* 26555330213cSSepherosa Ziehau * Make sure receives are disabled while setting 26565330213cSSepherosa Ziehau * up the descriptor ring 26575330213cSSepherosa Ziehau */ 26585330213cSSepherosa Ziehau rctl = E1000_READ_REG(&sc->hw, E1000_RCTL); 26595330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RCTL, rctl & ~E1000_RCTL_EN); 26605330213cSSepherosa Ziehau 26615330213cSSepherosa Ziehau /* 26625330213cSSepherosa Ziehau * Set the interrupt throttling rate. Value is calculated 26635330213cSSepherosa Ziehau * as ITR = 1 / (INT_THROTTLE_CEIL * 256ns) 26645330213cSSepherosa Ziehau */ 26655330213cSSepherosa Ziehau if (sc->int_throttle_ceil) { 26665330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_ITR, 26675330213cSSepherosa Ziehau 1000000000 / 256 / sc->int_throttle_ceil); 26685330213cSSepherosa Ziehau } else { 26695330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_ITR, 0); 26705330213cSSepherosa Ziehau } 26715330213cSSepherosa Ziehau 2672235b9d30SSepherosa Ziehau /* Use extended RX descriptor */ 2673235b9d30SSepherosa Ziehau rfctl = E1000_RFCTL_EXTEN; 2674235b9d30SSepherosa Ziehau 26755330213cSSepherosa Ziehau /* Disable accelerated ackknowledge */ 2676235b9d30SSepherosa Ziehau if (sc->hw.mac.type == e1000_82574) 2677235b9d30SSepherosa Ziehau rfctl |= E1000_RFCTL_ACK_DIS; 2678235b9d30SSepherosa Ziehau 2679235b9d30SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RFCTL, rfctl); 26805330213cSSepherosa Ziehau 26815330213cSSepherosa Ziehau /* Setup the Base and Length of the Rx Descriptor Ring */ 26828434a83bSSepherosa Ziehau for (i = 0; i < sc->rx_ring_inuse; ++i) { 26833f939c23SSepherosa Ziehau struct emx_rxdata *rdata = &sc->rx_data[i]; 26843f939c23SSepherosa Ziehau 2685c39e3a1fSSepherosa Ziehau bus_addr = rdata->rx_desc_paddr; 26863f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDLEN(i), 26873f939c23SSepherosa Ziehau rdata->num_rx_desc * sizeof(emx_rxdesc_t)); 26883f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDBAH(i), 26893f939c23SSepherosa Ziehau (uint32_t)(bus_addr >> 32)); 26903f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDBAL(i), 26913f939c23SSepherosa Ziehau (uint32_t)bus_addr); 26923f939c23SSepherosa Ziehau } 26935330213cSSepherosa Ziehau 26945330213cSSepherosa Ziehau /* Setup the Receive Control Register */ 26955330213cSSepherosa Ziehau rctl &= ~(3 << E1000_RCTL_MO_SHIFT); 26965330213cSSepherosa Ziehau rctl |= E1000_RCTL_EN | E1000_RCTL_BAM | E1000_RCTL_LBM_NO | 26970acc29d6SSepherosa Ziehau E1000_RCTL_RDMTS_HALF | E1000_RCTL_SECRC | 26985330213cSSepherosa Ziehau (sc->hw.mac.mc_filter_type << E1000_RCTL_MO_SHIFT); 26995330213cSSepherosa Ziehau 27005330213cSSepherosa Ziehau /* Make sure VLAN Filters are off */ 27015330213cSSepherosa Ziehau rctl &= ~E1000_RCTL_VFE; 27025330213cSSepherosa Ziehau 270380d8e1caSSepherosa Ziehau /* Don't store bad paket */ 27045330213cSSepherosa Ziehau rctl &= ~E1000_RCTL_SBP; 27055330213cSSepherosa Ziehau 2706c39e3a1fSSepherosa Ziehau /* MCLBYTES */ 27075330213cSSepherosa Ziehau rctl |= E1000_RCTL_SZ_2048; 27085330213cSSepherosa Ziehau 27095330213cSSepherosa Ziehau if (ifp->if_mtu > ETHERMTU) 27105330213cSSepherosa Ziehau rctl |= E1000_RCTL_LPE; 27115330213cSSepherosa Ziehau else 27125330213cSSepherosa Ziehau rctl &= ~E1000_RCTL_LPE; 27135330213cSSepherosa Ziehau 271465c7a6afSSepherosa Ziehau /* 271565c7a6afSSepherosa Ziehau * Receive Checksum Offload for TCP and UDP 271665c7a6afSSepherosa Ziehau * 271765c7a6afSSepherosa Ziehau * Checksum offloading is also enabled if multiple receive 271865c7a6afSSepherosa Ziehau * queue is to be supported, since we need it to figure out 271965c7a6afSSepherosa Ziehau * packet type. 272065c7a6afSSepherosa Ziehau */ 27218434a83bSSepherosa Ziehau if (ifp->if_capenable & (IFCAP_RSS | IFCAP_RXCSUM)) { 27225330213cSSepherosa Ziehau rxcsum = E1000_READ_REG(&sc->hw, E1000_RXCSUM); 27233f939c23SSepherosa Ziehau 27243f939c23SSepherosa Ziehau /* 27253f939c23SSepherosa Ziehau * NOTE: 27263f939c23SSepherosa Ziehau * PCSD must be enabled to enable multiple 27273f939c23SSepherosa Ziehau * receive queues. 27283f939c23SSepherosa Ziehau */ 27293f939c23SSepherosa Ziehau rxcsum |= E1000_RXCSUM_IPOFL | E1000_RXCSUM_TUOFL | 27303f939c23SSepherosa Ziehau E1000_RXCSUM_PCSD; 27315330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RXCSUM, rxcsum); 27325330213cSSepherosa Ziehau } 27335330213cSSepherosa Ziehau 27345330213cSSepherosa Ziehau /* 273565c7a6afSSepherosa Ziehau * Configure multiple receive queue (RSS) 273665c7a6afSSepherosa Ziehau */ 27378434a83bSSepherosa Ziehau if (ifp->if_capenable & IFCAP_RSS) { 273889d8e73dSSepherosa Ziehau uint8_t key[EMX_NRSSRK * EMX_RSSRK_SIZE]; 273989d8e73dSSepherosa Ziehau uint32_t reta; 274089d8e73dSSepherosa Ziehau 274189d8e73dSSepherosa Ziehau KASSERT(sc->rx_ring_inuse == EMX_NRX_RING, 274289d8e73dSSepherosa Ziehau ("invalid number of RX ring (%d)", 274389d8e73dSSepherosa Ziehau sc->rx_ring_inuse)); 274489d8e73dSSepherosa Ziehau 274565c7a6afSSepherosa Ziehau /* 27463f939c23SSepherosa Ziehau * NOTE: 27473f939c23SSepherosa Ziehau * When we reach here, RSS has already been disabled 27483f939c23SSepherosa Ziehau * in emx_stop(), so we could safely configure RSS key 27493f939c23SSepherosa Ziehau * and redirect table. 27503f939c23SSepherosa Ziehau */ 27513f939c23SSepherosa Ziehau 27523f939c23SSepherosa Ziehau /* 27533f939c23SSepherosa Ziehau * Configure RSS key 27543f939c23SSepherosa Ziehau */ 275589d8e73dSSepherosa Ziehau toeplitz_get_key(key, sizeof(key)); 275689d8e73dSSepherosa Ziehau for (i = 0; i < EMX_NRSSRK; ++i) { 275789d8e73dSSepherosa Ziehau uint32_t rssrk; 275889d8e73dSSepherosa Ziehau 275989d8e73dSSepherosa Ziehau rssrk = EMX_RSSRK_VAL(key, i); 276089d8e73dSSepherosa Ziehau EMX_RSS_DPRINTF(sc, 1, "rssrk%d 0x%08x\n", i, rssrk); 276189d8e73dSSepherosa Ziehau 276289d8e73dSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RSSRK(i), rssrk); 276389d8e73dSSepherosa Ziehau } 27643f939c23SSepherosa Ziehau 27653f939c23SSepherosa Ziehau /* 276689d8e73dSSepherosa Ziehau * Configure RSS redirect table in following fashion: 276789d8e73dSSepherosa Ziehau * (hash & ring_cnt_mask) == rdr_table[(hash & rdr_table_mask)] 27683f939c23SSepherosa Ziehau */ 276989d8e73dSSepherosa Ziehau reta = 0; 277089d8e73dSSepherosa Ziehau for (i = 0; i < EMX_RETA_SIZE; ++i) { 277189d8e73dSSepherosa Ziehau uint32_t q; 277289d8e73dSSepherosa Ziehau 277389d8e73dSSepherosa Ziehau q = (i % sc->rx_ring_inuse) << EMX_RETA_RINGIDX_SHIFT; 277489d8e73dSSepherosa Ziehau reta |= q << (8 * i); 277589d8e73dSSepherosa Ziehau } 277689d8e73dSSepherosa Ziehau EMX_RSS_DPRINTF(sc, 1, "reta 0x%08x\n", reta); 277789d8e73dSSepherosa Ziehau 27783f939c23SSepherosa Ziehau for (i = 0; i < EMX_NRETA; ++i) 27793f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RETA(i), reta); 27803f939c23SSepherosa Ziehau 27813f939c23SSepherosa Ziehau /* 27823f939c23SSepherosa Ziehau * Enable multiple receive queues. 27833f939c23SSepherosa Ziehau * Enable IPv4 RSS standard hash functions. 27843f939c23SSepherosa Ziehau * Disable RSS interrupt. 27853f939c23SSepherosa Ziehau */ 27863f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_MRQC, 27873f939c23SSepherosa Ziehau E1000_MRQC_ENABLE_RSS_2Q | 27883f939c23SSepherosa Ziehau E1000_MRQC_RSS_FIELD_IPV4_TCP | 27893f939c23SSepherosa Ziehau E1000_MRQC_RSS_FIELD_IPV4); 279065c7a6afSSepherosa Ziehau } 27913f939c23SSepherosa Ziehau 27923f939c23SSepherosa Ziehau /* 27935330213cSSepherosa Ziehau * XXX TEMPORARY WORKAROUND: on some systems with 82573 27945330213cSSepherosa Ziehau * long latencies are observed, like Lenovo X60. This 27955330213cSSepherosa Ziehau * change eliminates the problem, but since having positive 27965330213cSSepherosa Ziehau * values in RDTR is a known source of problems on other 27975330213cSSepherosa Ziehau * platforms another solution is being sought. 27985330213cSSepherosa Ziehau */ 27995330213cSSepherosa Ziehau if (emx_82573_workaround && sc->hw.mac.type == e1000_82573) { 28005330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RADV, EMX_RADV_82573); 28015330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDTR, EMX_RDTR_82573); 28025330213cSSepherosa Ziehau } 28035330213cSSepherosa Ziehau 28045330213cSSepherosa Ziehau /* 28055330213cSSepherosa Ziehau * Setup the HW Rx Head and Tail Descriptor Pointers 28065330213cSSepherosa Ziehau */ 28078434a83bSSepherosa Ziehau for (i = 0; i < sc->rx_ring_inuse; ++i) { 28083f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDH(i), 0); 28093f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDT(i), 28103f939c23SSepherosa Ziehau sc->rx_data[i].num_rx_desc - 1); 28113f939c23SSepherosa Ziehau } 28123f939c23SSepherosa Ziehau 28133f939c23SSepherosa Ziehau /* Enable Receives */ 28143f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RCTL, rctl); 28155330213cSSepherosa Ziehau } 28165330213cSSepherosa Ziehau 28175330213cSSepherosa Ziehau static void 2818c39e3a1fSSepherosa Ziehau emx_destroy_rx_ring(struct emx_softc *sc, struct emx_rxdata *rdata, int ndesc) 28195330213cSSepherosa Ziehau { 2820323e5ecdSSepherosa Ziehau struct emx_rxbuf *rx_buffer; 28215330213cSSepherosa Ziehau int i; 28225330213cSSepherosa Ziehau 2823bdca134fSSepherosa Ziehau /* Free Receive Descriptor ring */ 2824235b9d30SSepherosa Ziehau if (rdata->rx_desc) { 2825c39e3a1fSSepherosa Ziehau bus_dmamap_unload(rdata->rx_desc_dtag, rdata->rx_desc_dmap); 2826235b9d30SSepherosa Ziehau bus_dmamem_free(rdata->rx_desc_dtag, rdata->rx_desc, 2827c39e3a1fSSepherosa Ziehau rdata->rx_desc_dmap); 2828c39e3a1fSSepherosa Ziehau bus_dma_tag_destroy(rdata->rx_desc_dtag); 2829a596084cSSepherosa Ziehau 2830235b9d30SSepherosa Ziehau rdata->rx_desc = NULL; 2831a596084cSSepherosa Ziehau } 2832bdca134fSSepherosa Ziehau 2833323e5ecdSSepherosa Ziehau if (rdata->rx_buf == NULL) 28345330213cSSepherosa Ziehau return; 28355330213cSSepherosa Ziehau 28365330213cSSepherosa Ziehau for (i = 0; i < ndesc; i++) { 2837323e5ecdSSepherosa Ziehau rx_buffer = &rdata->rx_buf[i]; 28385330213cSSepherosa Ziehau 28395330213cSSepherosa Ziehau KKASSERT(rx_buffer->m_head == NULL); 2840c39e3a1fSSepherosa Ziehau bus_dmamap_destroy(rdata->rxtag, rx_buffer->map); 28415330213cSSepherosa Ziehau } 2842c39e3a1fSSepherosa Ziehau bus_dmamap_destroy(rdata->rxtag, rdata->rx_sparemap); 2843c39e3a1fSSepherosa Ziehau bus_dma_tag_destroy(rdata->rxtag); 28445330213cSSepherosa Ziehau 2845323e5ecdSSepherosa Ziehau kfree(rdata->rx_buf, M_DEVBUF); 2846323e5ecdSSepherosa Ziehau rdata->rx_buf = NULL; 28475330213cSSepherosa Ziehau } 28485330213cSSepherosa Ziehau 28495330213cSSepherosa Ziehau static void 2850c39e3a1fSSepherosa Ziehau emx_rxeof(struct emx_softc *sc, int ring_idx, int count) 28515330213cSSepherosa Ziehau { 2852c39e3a1fSSepherosa Ziehau struct emx_rxdata *rdata = &sc->rx_data[ring_idx]; 28535330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 2854235b9d30SSepherosa Ziehau uint32_t staterr; 2855235b9d30SSepherosa Ziehau emx_rxdesc_t *current_desc; 28565330213cSSepherosa Ziehau struct mbuf *mp; 28575330213cSSepherosa Ziehau int i; 28585330213cSSepherosa Ziehau struct mbuf_chain chain[MAXCPU]; 28595330213cSSepherosa Ziehau 2860c39e3a1fSSepherosa Ziehau i = rdata->next_rx_desc_to_check; 2861235b9d30SSepherosa Ziehau current_desc = &rdata->rx_desc[i]; 2862235b9d30SSepherosa Ziehau staterr = le32toh(current_desc->rxd_staterr); 28635330213cSSepherosa Ziehau 2864235b9d30SSepherosa Ziehau if (!(staterr & E1000_RXD_STAT_DD)) 28655330213cSSepherosa Ziehau return; 28665330213cSSepherosa Ziehau 28675330213cSSepherosa Ziehau ether_input_chain_init(chain); 28685330213cSSepherosa Ziehau 2869235b9d30SSepherosa Ziehau while ((staterr & E1000_RXD_STAT_DD) && count != 0) { 28709cc86e17SSepherosa Ziehau struct pktinfo *pi = NULL, pi0; 2871235b9d30SSepherosa Ziehau struct emx_rxbuf *rx_buf = &rdata->rx_buf[i]; 28725330213cSSepherosa Ziehau struct mbuf *m = NULL; 28730acc29d6SSepherosa Ziehau int eop, len; 28745330213cSSepherosa Ziehau 28755330213cSSepherosa Ziehau logif(pkt_receive); 28765330213cSSepherosa Ziehau 2877235b9d30SSepherosa Ziehau mp = rx_buf->m_head; 28785330213cSSepherosa Ziehau 28795330213cSSepherosa Ziehau /* 28805330213cSSepherosa Ziehau * Can't defer bus_dmamap_sync(9) because TBI_ACCEPT 28815330213cSSepherosa Ziehau * needs to access the last received byte in the mbuf. 28825330213cSSepherosa Ziehau */ 2883235b9d30SSepherosa Ziehau bus_dmamap_sync(rdata->rxtag, rx_buf->map, 28845330213cSSepherosa Ziehau BUS_DMASYNC_POSTREAD); 28855330213cSSepherosa Ziehau 28860acc29d6SSepherosa Ziehau len = le16toh(current_desc->rxd_length); 2887235b9d30SSepherosa Ziehau if (staterr & E1000_RXD_STAT_EOP) { 28885330213cSSepherosa Ziehau count--; 28895330213cSSepherosa Ziehau eop = 1; 28905330213cSSepherosa Ziehau } else { 28915330213cSSepherosa Ziehau eop = 0; 28925330213cSSepherosa Ziehau } 28935330213cSSepherosa Ziehau 2894235b9d30SSepherosa Ziehau if (!(staterr & E1000_RXDEXT_ERR_FRAME_ERR_MASK)) { 2895235b9d30SSepherosa Ziehau uint16_t vlan = 0; 28963f939c23SSepherosa Ziehau uint32_t mrq, rss_hash; 28975330213cSSepherosa Ziehau 2898235b9d30SSepherosa Ziehau /* 2899235b9d30SSepherosa Ziehau * Save several necessary information, 2900235b9d30SSepherosa Ziehau * before emx_newbuf() destroy it. 2901235b9d30SSepherosa Ziehau */ 2902235b9d30SSepherosa Ziehau if ((staterr & E1000_RXD_STAT_VP) && eop) 2903235b9d30SSepherosa Ziehau vlan = le16toh(current_desc->rxd_vlan); 2904235b9d30SSepherosa Ziehau 29053f939c23SSepherosa Ziehau mrq = le32toh(current_desc->rxd_mrq); 29063f939c23SSepherosa Ziehau rss_hash = le32toh(current_desc->rxd_rss); 29073f939c23SSepherosa Ziehau 29083f939c23SSepherosa Ziehau EMX_RSS_DPRINTF(sc, 10, 29093f939c23SSepherosa Ziehau "ring%d, mrq 0x%08x, rss_hash 0x%08x\n", 29103f939c23SSepherosa Ziehau ring_idx, mrq, rss_hash); 29113f939c23SSepherosa Ziehau 2912c39e3a1fSSepherosa Ziehau if (emx_newbuf(sc, rdata, i, 0) != 0) { 29135330213cSSepherosa Ziehau ifp->if_iqdrops++; 29145330213cSSepherosa Ziehau goto discard; 29155330213cSSepherosa Ziehau } 29165330213cSSepherosa Ziehau 29175330213cSSepherosa Ziehau /* Assign correct length to the current fragment */ 29185330213cSSepherosa Ziehau mp->m_len = len; 29195330213cSSepherosa Ziehau 2920c39e3a1fSSepherosa Ziehau if (rdata->fmp == NULL) { 29215330213cSSepherosa Ziehau mp->m_pkthdr.len = len; 2922c39e3a1fSSepherosa Ziehau rdata->fmp = mp; /* Store the first mbuf */ 2923c39e3a1fSSepherosa Ziehau rdata->lmp = mp; 29245330213cSSepherosa Ziehau } else { 29255330213cSSepherosa Ziehau /* 29265330213cSSepherosa Ziehau * Chain mbuf's together 29275330213cSSepherosa Ziehau */ 2928c39e3a1fSSepherosa Ziehau rdata->lmp->m_next = mp; 2929c39e3a1fSSepherosa Ziehau rdata->lmp = rdata->lmp->m_next; 2930c39e3a1fSSepherosa Ziehau rdata->fmp->m_pkthdr.len += len; 29315330213cSSepherosa Ziehau } 29325330213cSSepherosa Ziehau 29335330213cSSepherosa Ziehau if (eop) { 2934c39e3a1fSSepherosa Ziehau rdata->fmp->m_pkthdr.rcvif = ifp; 29355330213cSSepherosa Ziehau ifp->if_ipackets++; 29365330213cSSepherosa Ziehau 2937235b9d30SSepherosa Ziehau if (ifp->if_capenable & IFCAP_RXCSUM) 2938235b9d30SSepherosa Ziehau emx_rxcsum(staterr, rdata->fmp); 29395330213cSSepherosa Ziehau 2940235b9d30SSepherosa Ziehau if (staterr & E1000_RXD_STAT_VP) { 2941c39e3a1fSSepherosa Ziehau rdata->fmp->m_pkthdr.ether_vlantag = 2942235b9d30SSepherosa Ziehau vlan; 2943c39e3a1fSSepherosa Ziehau rdata->fmp->m_flags |= M_VLANTAG; 29445330213cSSepherosa Ziehau } 2945c39e3a1fSSepherosa Ziehau m = rdata->fmp; 2946c39e3a1fSSepherosa Ziehau rdata->fmp = NULL; 2947c39e3a1fSSepherosa Ziehau rdata->lmp = NULL; 29483f939c23SSepherosa Ziehau 29499cc86e17SSepherosa Ziehau if (ifp->if_capenable & IFCAP_RSS) { 29509cc86e17SSepherosa Ziehau pi = emx_rssinfo(m, &pi0, mrq, 29519cc86e17SSepherosa Ziehau rss_hash, staterr); 29529cc86e17SSepherosa Ziehau } 29533f939c23SSepherosa Ziehau #ifdef EMX_RSS_DEBUG 29543f939c23SSepherosa Ziehau rdata->rx_pkts++; 29553f939c23SSepherosa Ziehau #endif 29565330213cSSepherosa Ziehau } 29575330213cSSepherosa Ziehau } else { 29585330213cSSepherosa Ziehau ifp->if_ierrors++; 29595330213cSSepherosa Ziehau discard: 2960235b9d30SSepherosa Ziehau emx_setup_rxdesc(current_desc, rx_buf); 2961c39e3a1fSSepherosa Ziehau if (rdata->fmp != NULL) { 2962c39e3a1fSSepherosa Ziehau m_freem(rdata->fmp); 2963c39e3a1fSSepherosa Ziehau rdata->fmp = NULL; 2964c39e3a1fSSepherosa Ziehau rdata->lmp = NULL; 29655330213cSSepherosa Ziehau } 29665330213cSSepherosa Ziehau m = NULL; 29675330213cSSepherosa Ziehau } 29685330213cSSepherosa Ziehau 29695330213cSSepherosa Ziehau if (m != NULL) 29709cc86e17SSepherosa Ziehau ether_input_chain(ifp, m, pi, chain); 29715330213cSSepherosa Ziehau 29725330213cSSepherosa Ziehau /* Advance our pointers to the next descriptor. */ 2973c39e3a1fSSepherosa Ziehau if (++i == rdata->num_rx_desc) 29745330213cSSepherosa Ziehau i = 0; 2975235b9d30SSepherosa Ziehau 2976235b9d30SSepherosa Ziehau current_desc = &rdata->rx_desc[i]; 2977235b9d30SSepherosa Ziehau staterr = le32toh(current_desc->rxd_staterr); 29785330213cSSepherosa Ziehau } 2979c39e3a1fSSepherosa Ziehau rdata->next_rx_desc_to_check = i; 29805330213cSSepherosa Ziehau 29815330213cSSepherosa Ziehau ether_input_dispatch(chain); 29825330213cSSepherosa Ziehau 29833f939c23SSepherosa Ziehau /* Advance the E1000's Receive Queue "Tail Pointer". */ 29845330213cSSepherosa Ziehau if (--i < 0) 2985c39e3a1fSSepherosa Ziehau i = rdata->num_rx_desc - 1; 29863f939c23SSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_RDT(ring_idx), i); 29875330213cSSepherosa Ziehau } 29885330213cSSepherosa Ziehau 29895330213cSSepherosa Ziehau static void 29905330213cSSepherosa Ziehau emx_enable_intr(struct emx_softc *sc) 29915330213cSSepherosa Ziehau { 29926d435846SSepherosa Ziehau lwkt_serialize_handler_enable(&sc->main_serialize); 29935330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_IMS, IMS_ENABLE_MASK); 29945330213cSSepherosa Ziehau } 29955330213cSSepherosa Ziehau 29965330213cSSepherosa Ziehau static void 29975330213cSSepherosa Ziehau emx_disable_intr(struct emx_softc *sc) 29985330213cSSepherosa Ziehau { 29995330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_IMC, 0xffffffff); 30006d435846SSepherosa Ziehau lwkt_serialize_handler_disable(&sc->main_serialize); 30015330213cSSepherosa Ziehau } 30025330213cSSepherosa Ziehau 30035330213cSSepherosa Ziehau /* 30045330213cSSepherosa Ziehau * Bit of a misnomer, what this really means is 30055330213cSSepherosa Ziehau * to enable OS management of the system... aka 30065330213cSSepherosa Ziehau * to disable special hardware management features 30075330213cSSepherosa Ziehau */ 30085330213cSSepherosa Ziehau static void 30095330213cSSepherosa Ziehau emx_get_mgmt(struct emx_softc *sc) 30105330213cSSepherosa Ziehau { 30115330213cSSepherosa Ziehau /* A shared code workaround */ 30125330213cSSepherosa Ziehau if (sc->has_manage) { 30135330213cSSepherosa Ziehau int manc2h = E1000_READ_REG(&sc->hw, E1000_MANC2H); 30145330213cSSepherosa Ziehau int manc = E1000_READ_REG(&sc->hw, E1000_MANC); 30155330213cSSepherosa Ziehau 30165330213cSSepherosa Ziehau /* disable hardware interception of ARP */ 30175330213cSSepherosa Ziehau manc &= ~(E1000_MANC_ARP_EN); 30185330213cSSepherosa Ziehau 30195330213cSSepherosa Ziehau /* enable receiving management packets to the host */ 30205330213cSSepherosa Ziehau manc |= E1000_MANC_EN_MNG2HOST; 30215330213cSSepherosa Ziehau #define E1000_MNG2HOST_PORT_623 (1 << 5) 30225330213cSSepherosa Ziehau #define E1000_MNG2HOST_PORT_664 (1 << 6) 30235330213cSSepherosa Ziehau manc2h |= E1000_MNG2HOST_PORT_623; 30245330213cSSepherosa Ziehau manc2h |= E1000_MNG2HOST_PORT_664; 30255330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_MANC2H, manc2h); 30265330213cSSepherosa Ziehau 30275330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_MANC, manc); 30285330213cSSepherosa Ziehau } 30295330213cSSepherosa Ziehau } 30305330213cSSepherosa Ziehau 30315330213cSSepherosa Ziehau /* 30325330213cSSepherosa Ziehau * Give control back to hardware management 30335330213cSSepherosa Ziehau * controller if there is one. 30345330213cSSepherosa Ziehau */ 30355330213cSSepherosa Ziehau static void 30365330213cSSepherosa Ziehau emx_rel_mgmt(struct emx_softc *sc) 30375330213cSSepherosa Ziehau { 30385330213cSSepherosa Ziehau if (sc->has_manage) { 30395330213cSSepherosa Ziehau int manc = E1000_READ_REG(&sc->hw, E1000_MANC); 30405330213cSSepherosa Ziehau 30415330213cSSepherosa Ziehau /* re-enable hardware interception of ARP */ 30425330213cSSepherosa Ziehau manc |= E1000_MANC_ARP_EN; 30435330213cSSepherosa Ziehau manc &= ~E1000_MANC_EN_MNG2HOST; 30445330213cSSepherosa Ziehau 30455330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_MANC, manc); 30465330213cSSepherosa Ziehau } 30475330213cSSepherosa Ziehau } 30485330213cSSepherosa Ziehau 30495330213cSSepherosa Ziehau /* 30505330213cSSepherosa Ziehau * emx_get_hw_control() sets {CTRL_EXT|FWSM}:DRV_LOAD bit. 30515330213cSSepherosa Ziehau * For ASF and Pass Through versions of f/w this means that 30525330213cSSepherosa Ziehau * the driver is loaded. For AMT version (only with 82573) 30535330213cSSepherosa Ziehau * of the f/w this means that the network i/f is open. 30545330213cSSepherosa Ziehau */ 30555330213cSSepherosa Ziehau static void 30565330213cSSepherosa Ziehau emx_get_hw_control(struct emx_softc *sc) 30575330213cSSepherosa Ziehau { 30585330213cSSepherosa Ziehau uint32_t ctrl_ext, swsm; 30595330213cSSepherosa Ziehau 30605330213cSSepherosa Ziehau /* Let firmware know the driver has taken over */ 30615330213cSSepherosa Ziehau switch (sc->hw.mac.type) { 30625330213cSSepherosa Ziehau case e1000_82573: 30635330213cSSepherosa Ziehau swsm = E1000_READ_REG(&sc->hw, E1000_SWSM); 30645330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_SWSM, 30655330213cSSepherosa Ziehau swsm | E1000_SWSM_DRV_LOAD); 30665330213cSSepherosa Ziehau break; 30675330213cSSepherosa Ziehau 30685330213cSSepherosa Ziehau case e1000_82571: 30695330213cSSepherosa Ziehau case e1000_82572: 30705330213cSSepherosa Ziehau case e1000_80003es2lan: 30715330213cSSepherosa Ziehau ctrl_ext = E1000_READ_REG(&sc->hw, E1000_CTRL_EXT); 30725330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_CTRL_EXT, 30735330213cSSepherosa Ziehau ctrl_ext | E1000_CTRL_EXT_DRV_LOAD); 30745330213cSSepherosa Ziehau break; 30755330213cSSepherosa Ziehau 30765330213cSSepherosa Ziehau default: 30775330213cSSepherosa Ziehau break; 30785330213cSSepherosa Ziehau } 30795330213cSSepherosa Ziehau } 30805330213cSSepherosa Ziehau 30815330213cSSepherosa Ziehau /* 30825330213cSSepherosa Ziehau * emx_rel_hw_control() resets {CTRL_EXT|FWSM}:DRV_LOAD bit. 30835330213cSSepherosa Ziehau * For ASF and Pass Through versions of f/w this means that the 30845330213cSSepherosa Ziehau * driver is no longer loaded. For AMT version (only with 82573) 30855330213cSSepherosa Ziehau * of the f/w this means that the network i/f is closed. 30865330213cSSepherosa Ziehau */ 30875330213cSSepherosa Ziehau static void 30885330213cSSepherosa Ziehau emx_rel_hw_control(struct emx_softc *sc) 30895330213cSSepherosa Ziehau { 30905330213cSSepherosa Ziehau uint32_t ctrl_ext, swsm; 30915330213cSSepherosa Ziehau 30925330213cSSepherosa Ziehau /* Let firmware taken over control of h/w */ 30935330213cSSepherosa Ziehau switch (sc->hw.mac.type) { 30945330213cSSepherosa Ziehau case e1000_82573: 30955330213cSSepherosa Ziehau swsm = E1000_READ_REG(&sc->hw, E1000_SWSM); 30965330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_SWSM, 30975330213cSSepherosa Ziehau swsm & ~E1000_SWSM_DRV_LOAD); 30985330213cSSepherosa Ziehau break; 30995330213cSSepherosa Ziehau 31005330213cSSepherosa Ziehau case e1000_82571: 31015330213cSSepherosa Ziehau case e1000_82572: 31025330213cSSepherosa Ziehau case e1000_80003es2lan: 31035330213cSSepherosa Ziehau ctrl_ext = E1000_READ_REG(&sc->hw, E1000_CTRL_EXT); 31045330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_CTRL_EXT, 31055330213cSSepherosa Ziehau ctrl_ext & ~E1000_CTRL_EXT_DRV_LOAD); 31065330213cSSepherosa Ziehau break; 31075330213cSSepherosa Ziehau 31085330213cSSepherosa Ziehau default: 31095330213cSSepherosa Ziehau break; 31105330213cSSepherosa Ziehau } 31115330213cSSepherosa Ziehau } 31125330213cSSepherosa Ziehau 31135330213cSSepherosa Ziehau static int 31145330213cSSepherosa Ziehau emx_is_valid_eaddr(const uint8_t *addr) 31155330213cSSepherosa Ziehau { 31165330213cSSepherosa Ziehau char zero_addr[ETHER_ADDR_LEN] = { 0, 0, 0, 0, 0, 0 }; 31175330213cSSepherosa Ziehau 31185330213cSSepherosa Ziehau if ((addr[0] & 1) || !bcmp(addr, zero_addr, ETHER_ADDR_LEN)) 31195330213cSSepherosa Ziehau return (FALSE); 31205330213cSSepherosa Ziehau 31215330213cSSepherosa Ziehau return (TRUE); 31225330213cSSepherosa Ziehau } 31235330213cSSepherosa Ziehau 31245330213cSSepherosa Ziehau /* 31255330213cSSepherosa Ziehau * Enable PCI Wake On Lan capability 31265330213cSSepherosa Ziehau */ 31275330213cSSepherosa Ziehau void 31285330213cSSepherosa Ziehau emx_enable_wol(device_t dev) 31295330213cSSepherosa Ziehau { 31305330213cSSepherosa Ziehau uint16_t cap, status; 31315330213cSSepherosa Ziehau uint8_t id; 31325330213cSSepherosa Ziehau 31335330213cSSepherosa Ziehau /* First find the capabilities pointer*/ 31345330213cSSepherosa Ziehau cap = pci_read_config(dev, PCIR_CAP_PTR, 2); 31355330213cSSepherosa Ziehau 31365330213cSSepherosa Ziehau /* Read the PM Capabilities */ 31375330213cSSepherosa Ziehau id = pci_read_config(dev, cap, 1); 31385330213cSSepherosa Ziehau if (id != PCIY_PMG) /* Something wrong */ 31395330213cSSepherosa Ziehau return; 31405330213cSSepherosa Ziehau 31415330213cSSepherosa Ziehau /* 31425330213cSSepherosa Ziehau * OK, we have the power capabilities, 31435330213cSSepherosa Ziehau * so now get the status register 31445330213cSSepherosa Ziehau */ 31455330213cSSepherosa Ziehau cap += PCIR_POWER_STATUS; 31465330213cSSepherosa Ziehau status = pci_read_config(dev, cap, 2); 31475330213cSSepherosa Ziehau status |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE; 31485330213cSSepherosa Ziehau pci_write_config(dev, cap, status, 2); 31495330213cSSepherosa Ziehau } 31505330213cSSepherosa Ziehau 31515330213cSSepherosa Ziehau static void 31525330213cSSepherosa Ziehau emx_update_stats(struct emx_softc *sc) 31535330213cSSepherosa Ziehau { 31545330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 31555330213cSSepherosa Ziehau 31565330213cSSepherosa Ziehau if (sc->hw.phy.media_type == e1000_media_type_copper || 31575330213cSSepherosa Ziehau (E1000_READ_REG(&sc->hw, E1000_STATUS) & E1000_STATUS_LU)) { 31585330213cSSepherosa Ziehau sc->stats.symerrs += E1000_READ_REG(&sc->hw, E1000_SYMERRS); 31595330213cSSepherosa Ziehau sc->stats.sec += E1000_READ_REG(&sc->hw, E1000_SEC); 31605330213cSSepherosa Ziehau } 31615330213cSSepherosa Ziehau sc->stats.crcerrs += E1000_READ_REG(&sc->hw, E1000_CRCERRS); 31625330213cSSepherosa Ziehau sc->stats.mpc += E1000_READ_REG(&sc->hw, E1000_MPC); 31635330213cSSepherosa Ziehau sc->stats.scc += E1000_READ_REG(&sc->hw, E1000_SCC); 31645330213cSSepherosa Ziehau sc->stats.ecol += E1000_READ_REG(&sc->hw, E1000_ECOL); 31655330213cSSepherosa Ziehau 31665330213cSSepherosa Ziehau sc->stats.mcc += E1000_READ_REG(&sc->hw, E1000_MCC); 31675330213cSSepherosa Ziehau sc->stats.latecol += E1000_READ_REG(&sc->hw, E1000_LATECOL); 31685330213cSSepherosa Ziehau sc->stats.colc += E1000_READ_REG(&sc->hw, E1000_COLC); 31695330213cSSepherosa Ziehau sc->stats.dc += E1000_READ_REG(&sc->hw, E1000_DC); 31705330213cSSepherosa Ziehau sc->stats.rlec += E1000_READ_REG(&sc->hw, E1000_RLEC); 31715330213cSSepherosa Ziehau sc->stats.xonrxc += E1000_READ_REG(&sc->hw, E1000_XONRXC); 31725330213cSSepherosa Ziehau sc->stats.xontxc += E1000_READ_REG(&sc->hw, E1000_XONTXC); 31735330213cSSepherosa Ziehau sc->stats.xoffrxc += E1000_READ_REG(&sc->hw, E1000_XOFFRXC); 31745330213cSSepherosa Ziehau sc->stats.xofftxc += E1000_READ_REG(&sc->hw, E1000_XOFFTXC); 31755330213cSSepherosa Ziehau sc->stats.fcruc += E1000_READ_REG(&sc->hw, E1000_FCRUC); 31765330213cSSepherosa Ziehau sc->stats.prc64 += E1000_READ_REG(&sc->hw, E1000_PRC64); 31775330213cSSepherosa Ziehau sc->stats.prc127 += E1000_READ_REG(&sc->hw, E1000_PRC127); 31785330213cSSepherosa Ziehau sc->stats.prc255 += E1000_READ_REG(&sc->hw, E1000_PRC255); 31795330213cSSepherosa Ziehau sc->stats.prc511 += E1000_READ_REG(&sc->hw, E1000_PRC511); 31805330213cSSepherosa Ziehau sc->stats.prc1023 += E1000_READ_REG(&sc->hw, E1000_PRC1023); 31815330213cSSepherosa Ziehau sc->stats.prc1522 += E1000_READ_REG(&sc->hw, E1000_PRC1522); 31825330213cSSepherosa Ziehau sc->stats.gprc += E1000_READ_REG(&sc->hw, E1000_GPRC); 31835330213cSSepherosa Ziehau sc->stats.bprc += E1000_READ_REG(&sc->hw, E1000_BPRC); 31845330213cSSepherosa Ziehau sc->stats.mprc += E1000_READ_REG(&sc->hw, E1000_MPRC); 31855330213cSSepherosa Ziehau sc->stats.gptc += E1000_READ_REG(&sc->hw, E1000_GPTC); 31865330213cSSepherosa Ziehau 31875330213cSSepherosa Ziehau /* For the 64-bit byte counters the low dword must be read first. */ 31885330213cSSepherosa Ziehau /* Both registers clear on the read of the high dword */ 31895330213cSSepherosa Ziehau 31905330213cSSepherosa Ziehau sc->stats.gorc += E1000_READ_REG(&sc->hw, E1000_GORCH); 31915330213cSSepherosa Ziehau sc->stats.gotc += E1000_READ_REG(&sc->hw, E1000_GOTCH); 31925330213cSSepherosa Ziehau 31935330213cSSepherosa Ziehau sc->stats.rnbc += E1000_READ_REG(&sc->hw, E1000_RNBC); 31945330213cSSepherosa Ziehau sc->stats.ruc += E1000_READ_REG(&sc->hw, E1000_RUC); 31955330213cSSepherosa Ziehau sc->stats.rfc += E1000_READ_REG(&sc->hw, E1000_RFC); 31965330213cSSepherosa Ziehau sc->stats.roc += E1000_READ_REG(&sc->hw, E1000_ROC); 31975330213cSSepherosa Ziehau sc->stats.rjc += E1000_READ_REG(&sc->hw, E1000_RJC); 31985330213cSSepherosa Ziehau 31995330213cSSepherosa Ziehau sc->stats.tor += E1000_READ_REG(&sc->hw, E1000_TORH); 32005330213cSSepherosa Ziehau sc->stats.tot += E1000_READ_REG(&sc->hw, E1000_TOTH); 32015330213cSSepherosa Ziehau 32025330213cSSepherosa Ziehau sc->stats.tpr += E1000_READ_REG(&sc->hw, E1000_TPR); 32035330213cSSepherosa Ziehau sc->stats.tpt += E1000_READ_REG(&sc->hw, E1000_TPT); 32045330213cSSepherosa Ziehau sc->stats.ptc64 += E1000_READ_REG(&sc->hw, E1000_PTC64); 32055330213cSSepherosa Ziehau sc->stats.ptc127 += E1000_READ_REG(&sc->hw, E1000_PTC127); 32065330213cSSepherosa Ziehau sc->stats.ptc255 += E1000_READ_REG(&sc->hw, E1000_PTC255); 32075330213cSSepherosa Ziehau sc->stats.ptc511 += E1000_READ_REG(&sc->hw, E1000_PTC511); 32085330213cSSepherosa Ziehau sc->stats.ptc1023 += E1000_READ_REG(&sc->hw, E1000_PTC1023); 32095330213cSSepherosa Ziehau sc->stats.ptc1522 += E1000_READ_REG(&sc->hw, E1000_PTC1522); 32105330213cSSepherosa Ziehau sc->stats.mptc += E1000_READ_REG(&sc->hw, E1000_MPTC); 32115330213cSSepherosa Ziehau sc->stats.bptc += E1000_READ_REG(&sc->hw, E1000_BPTC); 32125330213cSSepherosa Ziehau 32135330213cSSepherosa Ziehau sc->stats.algnerrc += E1000_READ_REG(&sc->hw, E1000_ALGNERRC); 32145330213cSSepherosa Ziehau sc->stats.rxerrc += E1000_READ_REG(&sc->hw, E1000_RXERRC); 32155330213cSSepherosa Ziehau sc->stats.tncrs += E1000_READ_REG(&sc->hw, E1000_TNCRS); 32165330213cSSepherosa Ziehau sc->stats.cexterr += E1000_READ_REG(&sc->hw, E1000_CEXTERR); 32175330213cSSepherosa Ziehau sc->stats.tsctc += E1000_READ_REG(&sc->hw, E1000_TSCTC); 32185330213cSSepherosa Ziehau sc->stats.tsctfc += E1000_READ_REG(&sc->hw, E1000_TSCTFC); 32195330213cSSepherosa Ziehau 32205330213cSSepherosa Ziehau ifp->if_collisions = sc->stats.colc; 32215330213cSSepherosa Ziehau 32225330213cSSepherosa Ziehau /* Rx Errors */ 32235330213cSSepherosa Ziehau ifp->if_ierrors = sc->dropped_pkts + sc->stats.rxerrc + 32245330213cSSepherosa Ziehau sc->stats.crcerrs + sc->stats.algnerrc + 32255330213cSSepherosa Ziehau sc->stats.ruc + sc->stats.roc + 32265330213cSSepherosa Ziehau sc->stats.mpc + sc->stats.cexterr; 32275330213cSSepherosa Ziehau 32285330213cSSepherosa Ziehau /* Tx Errors */ 32295330213cSSepherosa Ziehau ifp->if_oerrors = sc->stats.ecol + sc->stats.latecol + 32305330213cSSepherosa Ziehau sc->watchdog_events; 32315330213cSSepherosa Ziehau } 32325330213cSSepherosa Ziehau 32335330213cSSepherosa Ziehau static void 32345330213cSSepherosa Ziehau emx_print_debug_info(struct emx_softc *sc) 32355330213cSSepherosa Ziehau { 32365330213cSSepherosa Ziehau device_t dev = sc->dev; 32375330213cSSepherosa Ziehau uint8_t *hw_addr = sc->hw.hw_addr; 32385330213cSSepherosa Ziehau 32395330213cSSepherosa Ziehau device_printf(dev, "Adapter hardware address = %p \n", hw_addr); 32405330213cSSepherosa Ziehau device_printf(dev, "CTRL = 0x%x RCTL = 0x%x \n", 32415330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_CTRL), 32425330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_RCTL)); 32435330213cSSepherosa Ziehau device_printf(dev, "Packet buffer = Tx=%dk Rx=%dk \n", 32445330213cSSepherosa Ziehau ((E1000_READ_REG(&sc->hw, E1000_PBA) & 0xffff0000) >> 16),\ 32455330213cSSepherosa Ziehau (E1000_READ_REG(&sc->hw, E1000_PBA) & 0xffff) ); 32465330213cSSepherosa Ziehau device_printf(dev, "Flow control watermarks high = %d low = %d\n", 32475330213cSSepherosa Ziehau sc->hw.fc.high_water, sc->hw.fc.low_water); 32485330213cSSepherosa Ziehau device_printf(dev, "tx_int_delay = %d, tx_abs_int_delay = %d\n", 32495330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_TIDV), 32505330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_TADV)); 32515330213cSSepherosa Ziehau device_printf(dev, "rx_int_delay = %d, rx_abs_int_delay = %d\n", 32525330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_RDTR), 32535330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_RADV)); 32545330213cSSepherosa Ziehau device_printf(dev, "hw tdh = %d, hw tdt = %d\n", 32555330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_TDH(0)), 32565330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_TDT(0))); 32575330213cSSepherosa Ziehau device_printf(dev, "hw rdh = %d, hw rdt = %d\n", 32585330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_RDH(0)), 32595330213cSSepherosa Ziehau E1000_READ_REG(&sc->hw, E1000_RDT(0))); 32605330213cSSepherosa Ziehau device_printf(dev, "Num Tx descriptors avail = %d\n", 32615330213cSSepherosa Ziehau sc->num_tx_desc_avail); 32625330213cSSepherosa Ziehau device_printf(dev, "Tx Descriptors not avail1 = %ld\n", 32635330213cSSepherosa Ziehau sc->no_tx_desc_avail1); 32645330213cSSepherosa Ziehau device_printf(dev, "Tx Descriptors not avail2 = %ld\n", 32655330213cSSepherosa Ziehau sc->no_tx_desc_avail2); 32665330213cSSepherosa Ziehau device_printf(dev, "Std mbuf failed = %ld\n", 32675330213cSSepherosa Ziehau sc->mbuf_alloc_failed); 32685330213cSSepherosa Ziehau device_printf(dev, "Std mbuf cluster failed = %ld\n", 3269c39e3a1fSSepherosa Ziehau sc->rx_data[0].mbuf_cluster_failed); 32705330213cSSepherosa Ziehau device_printf(dev, "Driver dropped packets = %ld\n", 32715330213cSSepherosa Ziehau sc->dropped_pkts); 32725330213cSSepherosa Ziehau device_printf(dev, "Driver tx dma failure in encap = %ld\n", 32735330213cSSepherosa Ziehau sc->no_tx_dma_setup); 32745330213cSSepherosa Ziehau 32755330213cSSepherosa Ziehau device_printf(dev, "TXCSUM try pullup = %lu\n", 32765330213cSSepherosa Ziehau sc->tx_csum_try_pullup); 32775330213cSSepherosa Ziehau device_printf(dev, "TXCSUM m_pullup(eh) called = %lu\n", 32785330213cSSepherosa Ziehau sc->tx_csum_pullup1); 32795330213cSSepherosa Ziehau device_printf(dev, "TXCSUM m_pullup(eh) failed = %lu\n", 32805330213cSSepherosa Ziehau sc->tx_csum_pullup1_failed); 32815330213cSSepherosa Ziehau device_printf(dev, "TXCSUM m_pullup(eh+ip) called = %lu\n", 32825330213cSSepherosa Ziehau sc->tx_csum_pullup2); 32835330213cSSepherosa Ziehau device_printf(dev, "TXCSUM m_pullup(eh+ip) failed = %lu\n", 32845330213cSSepherosa Ziehau sc->tx_csum_pullup2_failed); 32855330213cSSepherosa Ziehau device_printf(dev, "TXCSUM non-writable(eh) droped = %lu\n", 32865330213cSSepherosa Ziehau sc->tx_csum_drop1); 32875330213cSSepherosa Ziehau device_printf(dev, "TXCSUM non-writable(eh+ip) droped = %lu\n", 32885330213cSSepherosa Ziehau sc->tx_csum_drop2); 32895330213cSSepherosa Ziehau } 32905330213cSSepherosa Ziehau 32915330213cSSepherosa Ziehau static void 32925330213cSSepherosa Ziehau emx_print_hw_stats(struct emx_softc *sc) 32935330213cSSepherosa Ziehau { 32945330213cSSepherosa Ziehau device_t dev = sc->dev; 32955330213cSSepherosa Ziehau 32965330213cSSepherosa Ziehau device_printf(dev, "Excessive collisions = %lld\n", 32975330213cSSepherosa Ziehau (long long)sc->stats.ecol); 32985330213cSSepherosa Ziehau #if (DEBUG_HW > 0) /* Dont output these errors normally */ 32995330213cSSepherosa Ziehau device_printf(dev, "Symbol errors = %lld\n", 33005330213cSSepherosa Ziehau (long long)sc->stats.symerrs); 33015330213cSSepherosa Ziehau #endif 33025330213cSSepherosa Ziehau device_printf(dev, "Sequence errors = %lld\n", 33035330213cSSepherosa Ziehau (long long)sc->stats.sec); 33045330213cSSepherosa Ziehau device_printf(dev, "Defer count = %lld\n", 33055330213cSSepherosa Ziehau (long long)sc->stats.dc); 33065330213cSSepherosa Ziehau device_printf(dev, "Missed Packets = %lld\n", 33075330213cSSepherosa Ziehau (long long)sc->stats.mpc); 33085330213cSSepherosa Ziehau device_printf(dev, "Receive No Buffers = %lld\n", 33095330213cSSepherosa Ziehau (long long)sc->stats.rnbc); 33105330213cSSepherosa Ziehau /* RLEC is inaccurate on some hardware, calculate our own. */ 33115330213cSSepherosa Ziehau device_printf(dev, "Receive Length Errors = %lld\n", 33125330213cSSepherosa Ziehau ((long long)sc->stats.roc + (long long)sc->stats.ruc)); 33135330213cSSepherosa Ziehau device_printf(dev, "Receive errors = %lld\n", 33145330213cSSepherosa Ziehau (long long)sc->stats.rxerrc); 33155330213cSSepherosa Ziehau device_printf(dev, "Crc errors = %lld\n", 33165330213cSSepherosa Ziehau (long long)sc->stats.crcerrs); 33175330213cSSepherosa Ziehau device_printf(dev, "Alignment errors = %lld\n", 33185330213cSSepherosa Ziehau (long long)sc->stats.algnerrc); 33195330213cSSepherosa Ziehau device_printf(dev, "Collision/Carrier extension errors = %lld\n", 33205330213cSSepherosa Ziehau (long long)sc->stats.cexterr); 33215330213cSSepherosa Ziehau device_printf(dev, "RX overruns = %ld\n", sc->rx_overruns); 33225330213cSSepherosa Ziehau device_printf(dev, "watchdog timeouts = %ld\n", 33235330213cSSepherosa Ziehau sc->watchdog_events); 33245330213cSSepherosa Ziehau device_printf(dev, "XON Rcvd = %lld\n", 33255330213cSSepherosa Ziehau (long long)sc->stats.xonrxc); 33265330213cSSepherosa Ziehau device_printf(dev, "XON Xmtd = %lld\n", 33275330213cSSepherosa Ziehau (long long)sc->stats.xontxc); 33285330213cSSepherosa Ziehau device_printf(dev, "XOFF Rcvd = %lld\n", 33295330213cSSepherosa Ziehau (long long)sc->stats.xoffrxc); 33305330213cSSepherosa Ziehau device_printf(dev, "XOFF Xmtd = %lld\n", 33315330213cSSepherosa Ziehau (long long)sc->stats.xofftxc); 33325330213cSSepherosa Ziehau device_printf(dev, "Good Packets Rcvd = %lld\n", 33335330213cSSepherosa Ziehau (long long)sc->stats.gprc); 33345330213cSSepherosa Ziehau device_printf(dev, "Good Packets Xmtd = %lld\n", 33355330213cSSepherosa Ziehau (long long)sc->stats.gptc); 33365330213cSSepherosa Ziehau } 33375330213cSSepherosa Ziehau 33385330213cSSepherosa Ziehau static void 33395330213cSSepherosa Ziehau emx_print_nvm_info(struct emx_softc *sc) 33405330213cSSepherosa Ziehau { 33415330213cSSepherosa Ziehau uint16_t eeprom_data; 33425330213cSSepherosa Ziehau int i, j, row = 0; 33435330213cSSepherosa Ziehau 33445330213cSSepherosa Ziehau /* Its a bit crude, but it gets the job done */ 33455330213cSSepherosa Ziehau kprintf("\nInterface EEPROM Dump:\n"); 33465330213cSSepherosa Ziehau kprintf("Offset\n0x0000 "); 33475330213cSSepherosa Ziehau for (i = 0, j = 0; i < 32; i++, j++) { 33485330213cSSepherosa Ziehau if (j == 8) { /* Make the offset block */ 33495330213cSSepherosa Ziehau j = 0; ++row; 33505330213cSSepherosa Ziehau kprintf("\n0x00%x0 ",row); 33515330213cSSepherosa Ziehau } 33525330213cSSepherosa Ziehau e1000_read_nvm(&sc->hw, i, 1, &eeprom_data); 33535330213cSSepherosa Ziehau kprintf("%04x ", eeprom_data); 33545330213cSSepherosa Ziehau } 33555330213cSSepherosa Ziehau kprintf("\n"); 33565330213cSSepherosa Ziehau } 33575330213cSSepherosa Ziehau 33585330213cSSepherosa Ziehau static int 33595330213cSSepherosa Ziehau emx_sysctl_debug_info(SYSCTL_HANDLER_ARGS) 33605330213cSSepherosa Ziehau { 33615330213cSSepherosa Ziehau struct emx_softc *sc; 33625330213cSSepherosa Ziehau struct ifnet *ifp; 33635330213cSSepherosa Ziehau int error, result; 33645330213cSSepherosa Ziehau 33655330213cSSepherosa Ziehau result = -1; 33665330213cSSepherosa Ziehau error = sysctl_handle_int(oidp, &result, 0, req); 33675330213cSSepherosa Ziehau if (error || !req->newptr) 33685330213cSSepherosa Ziehau return (error); 33695330213cSSepherosa Ziehau 33705330213cSSepherosa Ziehau sc = (struct emx_softc *)arg1; 33715330213cSSepherosa Ziehau ifp = &sc->arpcom.ac_if; 33725330213cSSepherosa Ziehau 33736d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 33745330213cSSepherosa Ziehau 33755330213cSSepherosa Ziehau if (result == 1) 33765330213cSSepherosa Ziehau emx_print_debug_info(sc); 33775330213cSSepherosa Ziehau 33785330213cSSepherosa Ziehau /* 33795330213cSSepherosa Ziehau * This value will cause a hex dump of the 33805330213cSSepherosa Ziehau * first 32 16-bit words of the EEPROM to 33815330213cSSepherosa Ziehau * the screen. 33825330213cSSepherosa Ziehau */ 33835330213cSSepherosa Ziehau if (result == 2) 33845330213cSSepherosa Ziehau emx_print_nvm_info(sc); 33855330213cSSepherosa Ziehau 33866d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 33875330213cSSepherosa Ziehau 33885330213cSSepherosa Ziehau return (error); 33895330213cSSepherosa Ziehau } 33905330213cSSepherosa Ziehau 33915330213cSSepherosa Ziehau static int 33925330213cSSepherosa Ziehau emx_sysctl_stats(SYSCTL_HANDLER_ARGS) 33935330213cSSepherosa Ziehau { 33945330213cSSepherosa Ziehau int error, result; 33955330213cSSepherosa Ziehau 33965330213cSSepherosa Ziehau result = -1; 33975330213cSSepherosa Ziehau error = sysctl_handle_int(oidp, &result, 0, req); 33985330213cSSepherosa Ziehau if (error || !req->newptr) 33995330213cSSepherosa Ziehau return (error); 34005330213cSSepherosa Ziehau 34015330213cSSepherosa Ziehau if (result == 1) { 34025330213cSSepherosa Ziehau struct emx_softc *sc = (struct emx_softc *)arg1; 34035330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 34045330213cSSepherosa Ziehau 34056d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 34065330213cSSepherosa Ziehau emx_print_hw_stats(sc); 34076d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 34085330213cSSepherosa Ziehau } 34095330213cSSepherosa Ziehau return (error); 34105330213cSSepherosa Ziehau } 34115330213cSSepherosa Ziehau 34125330213cSSepherosa Ziehau static void 34135330213cSSepherosa Ziehau emx_add_sysctl(struct emx_softc *sc) 34145330213cSSepherosa Ziehau { 34155330213cSSepherosa Ziehau #ifdef PROFILE_SERIALIZER 34165330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 34175330213cSSepherosa Ziehau #endif 34183f939c23SSepherosa Ziehau #ifdef EMX_RSS_DEBUG 34193f939c23SSepherosa Ziehau char rx_pkt[32]; 34203f939c23SSepherosa Ziehau int i; 34213f939c23SSepherosa Ziehau #endif 34225330213cSSepherosa Ziehau 34235330213cSSepherosa Ziehau sysctl_ctx_init(&sc->sysctl_ctx); 34245330213cSSepherosa Ziehau sc->sysctl_tree = SYSCTL_ADD_NODE(&sc->sysctl_ctx, 34255330213cSSepherosa Ziehau SYSCTL_STATIC_CHILDREN(_hw), OID_AUTO, 34265330213cSSepherosa Ziehau device_get_nameunit(sc->dev), 34275330213cSSepherosa Ziehau CTLFLAG_RD, 0, ""); 34285330213cSSepherosa Ziehau if (sc->sysctl_tree == NULL) { 34295330213cSSepherosa Ziehau device_printf(sc->dev, "can't add sysctl node\n"); 34305330213cSSepherosa Ziehau return; 34315330213cSSepherosa Ziehau } 34325330213cSSepherosa Ziehau 34335330213cSSepherosa Ziehau SYSCTL_ADD_PROC(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 34345330213cSSepherosa Ziehau OID_AUTO, "debug", CTLTYPE_INT|CTLFLAG_RW, sc, 0, 34355330213cSSepherosa Ziehau emx_sysctl_debug_info, "I", "Debug Information"); 34365330213cSSepherosa Ziehau 34375330213cSSepherosa Ziehau SYSCTL_ADD_PROC(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 34385330213cSSepherosa Ziehau OID_AUTO, "stats", CTLTYPE_INT|CTLFLAG_RW, sc, 0, 34395330213cSSepherosa Ziehau emx_sysctl_stats, "I", "Statistics"); 34405330213cSSepherosa Ziehau 34415330213cSSepherosa Ziehau SYSCTL_ADD_INT(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 3442c39e3a1fSSepherosa Ziehau OID_AUTO, "rxd", CTLFLAG_RD, 3443c39e3a1fSSepherosa Ziehau &sc->rx_data[0].num_rx_desc, 0, NULL); 34445330213cSSepherosa Ziehau SYSCTL_ADD_INT(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 34455330213cSSepherosa Ziehau OID_AUTO, "txd", CTLFLAG_RD, &sc->num_tx_desc, 0, NULL); 34465330213cSSepherosa Ziehau 34476d435846SSepherosa Ziehau #ifdef notyet 34485330213cSSepherosa Ziehau #ifdef PROFILE_SERIALIZER 34495330213cSSepherosa Ziehau SYSCTL_ADD_UINT(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 34505330213cSSepherosa Ziehau OID_AUTO, "serializer_sleep", CTLFLAG_RW, 34515330213cSSepherosa Ziehau &ifp->if_serializer->sleep_cnt, 0, NULL); 34525330213cSSepherosa Ziehau SYSCTL_ADD_UINT(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 34535330213cSSepherosa Ziehau OID_AUTO, "serializer_tryfail", CTLFLAG_RW, 34545330213cSSepherosa Ziehau &ifp->if_serializer->tryfail_cnt, 0, NULL); 34555330213cSSepherosa Ziehau SYSCTL_ADD_UINT(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 34565330213cSSepherosa Ziehau OID_AUTO, "serializer_enter", CTLFLAG_RW, 34575330213cSSepherosa Ziehau &ifp->if_serializer->enter_cnt, 0, NULL); 34585330213cSSepherosa Ziehau SYSCTL_ADD_UINT(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 34595330213cSSepherosa Ziehau OID_AUTO, "serializer_try", CTLFLAG_RW, 34605330213cSSepherosa Ziehau &ifp->if_serializer->try_cnt, 0, NULL); 34615330213cSSepherosa Ziehau #endif 34626d435846SSepherosa Ziehau #endif 34635330213cSSepherosa Ziehau 34645330213cSSepherosa Ziehau SYSCTL_ADD_PROC(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 34655330213cSSepherosa Ziehau OID_AUTO, "int_throttle_ceil", CTLTYPE_INT|CTLFLAG_RW, 34665330213cSSepherosa Ziehau sc, 0, emx_sysctl_int_throttle, "I", 34675330213cSSepherosa Ziehau "interrupt throttling rate"); 34685330213cSSepherosa Ziehau SYSCTL_ADD_PROC(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 34695330213cSSepherosa Ziehau OID_AUTO, "int_tx_nsegs", CTLTYPE_INT|CTLFLAG_RW, 34705330213cSSepherosa Ziehau sc, 0, emx_sysctl_int_tx_nsegs, "I", 34715330213cSSepherosa Ziehau "# segments per TX interrupt"); 34723f939c23SSepherosa Ziehau 34738434a83bSSepherosa Ziehau SYSCTL_ADD_INT(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 34748434a83bSSepherosa Ziehau OID_AUTO, "rx_ring_inuse", CTLFLAG_RD, 34758434a83bSSepherosa Ziehau &sc->rx_ring_inuse, 0, "RX ring in use"); 34768434a83bSSepherosa Ziehau 34773f939c23SSepherosa Ziehau #ifdef EMX_RSS_DEBUG 34783f939c23SSepherosa Ziehau SYSCTL_ADD_INT(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 34793f939c23SSepherosa Ziehau OID_AUTO, "rss_debug", CTLFLAG_RW, &sc->rss_debug, 34803f939c23SSepherosa Ziehau 0, "RSS debug level"); 348165c7a6afSSepherosa Ziehau for (i = 0; i < sc->rx_ring_cnt; ++i) { 34823f939c23SSepherosa Ziehau ksnprintf(rx_pkt, sizeof(rx_pkt), "rx%d_pkt", i); 34833f939c23SSepherosa Ziehau SYSCTL_ADD_UINT(&sc->sysctl_ctx, 34843f939c23SSepherosa Ziehau SYSCTL_CHILDREN(sc->sysctl_tree), OID_AUTO, 348589d8e73dSSepherosa Ziehau rx_pkt, CTLFLAG_RW, 34863f939c23SSepherosa Ziehau &sc->rx_data[i].rx_pkts, 0, "RXed packets"); 34873f939c23SSepherosa Ziehau } 34883f939c23SSepherosa Ziehau #endif 34895330213cSSepherosa Ziehau } 34905330213cSSepherosa Ziehau 34915330213cSSepherosa Ziehau static int 34925330213cSSepherosa Ziehau emx_sysctl_int_throttle(SYSCTL_HANDLER_ARGS) 34935330213cSSepherosa Ziehau { 34945330213cSSepherosa Ziehau struct emx_softc *sc = (void *)arg1; 34955330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 34965330213cSSepherosa Ziehau int error, throttle; 34975330213cSSepherosa Ziehau 34985330213cSSepherosa Ziehau throttle = sc->int_throttle_ceil; 34995330213cSSepherosa Ziehau error = sysctl_handle_int(oidp, &throttle, 0, req); 35005330213cSSepherosa Ziehau if (error || req->newptr == NULL) 35015330213cSSepherosa Ziehau return error; 35025330213cSSepherosa Ziehau if (throttle < 0 || throttle > 1000000000 / 256) 35035330213cSSepherosa Ziehau return EINVAL; 35045330213cSSepherosa Ziehau 35055330213cSSepherosa Ziehau if (throttle) { 35065330213cSSepherosa Ziehau /* 35075330213cSSepherosa Ziehau * Set the interrupt throttling rate in 256ns increments, 35085330213cSSepherosa Ziehau * recalculate sysctl value assignment to get exact frequency. 35095330213cSSepherosa Ziehau */ 35105330213cSSepherosa Ziehau throttle = 1000000000 / 256 / throttle; 35115330213cSSepherosa Ziehau 35125330213cSSepherosa Ziehau /* Upper 16bits of ITR is reserved and should be zero */ 35135330213cSSepherosa Ziehau if (throttle & 0xffff0000) 35145330213cSSepherosa Ziehau return EINVAL; 35155330213cSSepherosa Ziehau } 35165330213cSSepherosa Ziehau 35176d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 35185330213cSSepherosa Ziehau 35195330213cSSepherosa Ziehau if (throttle) 35205330213cSSepherosa Ziehau sc->int_throttle_ceil = 1000000000 / 256 / throttle; 35215330213cSSepherosa Ziehau else 35225330213cSSepherosa Ziehau sc->int_throttle_ceil = 0; 35235330213cSSepherosa Ziehau 35245330213cSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) 35255330213cSSepherosa Ziehau E1000_WRITE_REG(&sc->hw, E1000_ITR, throttle); 35265330213cSSepherosa Ziehau 35276d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 35285330213cSSepherosa Ziehau 35295330213cSSepherosa Ziehau if (bootverbose) { 35305330213cSSepherosa Ziehau if_printf(ifp, "Interrupt moderation set to %d/sec\n", 35315330213cSSepherosa Ziehau sc->int_throttle_ceil); 35325330213cSSepherosa Ziehau } 35335330213cSSepherosa Ziehau return 0; 35345330213cSSepherosa Ziehau } 35355330213cSSepherosa Ziehau 35365330213cSSepherosa Ziehau static int 35375330213cSSepherosa Ziehau emx_sysctl_int_tx_nsegs(SYSCTL_HANDLER_ARGS) 35385330213cSSepherosa Ziehau { 35395330213cSSepherosa Ziehau struct emx_softc *sc = (void *)arg1; 35405330213cSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 35415330213cSSepherosa Ziehau int error, segs; 35425330213cSSepherosa Ziehau 35435330213cSSepherosa Ziehau segs = sc->tx_int_nsegs; 35445330213cSSepherosa Ziehau error = sysctl_handle_int(oidp, &segs, 0, req); 35455330213cSSepherosa Ziehau if (error || req->newptr == NULL) 35465330213cSSepherosa Ziehau return error; 35475330213cSSepherosa Ziehau if (segs <= 0) 35485330213cSSepherosa Ziehau return EINVAL; 35495330213cSSepherosa Ziehau 35506d435846SSepherosa Ziehau ifnet_serialize_all(ifp); 35515330213cSSepherosa Ziehau 35525330213cSSepherosa Ziehau /* 35535330213cSSepherosa Ziehau * Don't allow int_tx_nsegs to become: 35545330213cSSepherosa Ziehau * o Less the oact_tx_desc 35555330213cSSepherosa Ziehau * o Too large that no TX desc will cause TX interrupt to 35565330213cSSepherosa Ziehau * be generated (OACTIVE will never recover) 35575330213cSSepherosa Ziehau * o Too small that will cause tx_dd[] overflow 35585330213cSSepherosa Ziehau */ 35595330213cSSepherosa Ziehau if (segs < sc->oact_tx_desc || 35605330213cSSepherosa Ziehau segs >= sc->num_tx_desc - sc->oact_tx_desc || 35615330213cSSepherosa Ziehau segs < sc->num_tx_desc / EMX_TXDD_SAFE) { 35625330213cSSepherosa Ziehau error = EINVAL; 35635330213cSSepherosa Ziehau } else { 35645330213cSSepherosa Ziehau error = 0; 35655330213cSSepherosa Ziehau sc->tx_int_nsegs = segs; 35665330213cSSepherosa Ziehau } 35675330213cSSepherosa Ziehau 35686d435846SSepherosa Ziehau ifnet_deserialize_all(ifp); 35695330213cSSepherosa Ziehau 35705330213cSSepherosa Ziehau return error; 35715330213cSSepherosa Ziehau } 3572071699f8SSepherosa Ziehau 3573071699f8SSepherosa Ziehau static int 3574071699f8SSepherosa Ziehau emx_dma_alloc(struct emx_softc *sc) 3575071699f8SSepherosa Ziehau { 35763f939c23SSepherosa Ziehau int error, i; 3577071699f8SSepherosa Ziehau 3578071699f8SSepherosa Ziehau /* 3579071699f8SSepherosa Ziehau * Create top level busdma tag 3580071699f8SSepherosa Ziehau */ 3581071699f8SSepherosa Ziehau error = bus_dma_tag_create(NULL, 1, 0, 3582071699f8SSepherosa Ziehau BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, 3583071699f8SSepherosa Ziehau NULL, NULL, 3584071699f8SSepherosa Ziehau BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT, 3585071699f8SSepherosa Ziehau 0, &sc->parent_dtag); 3586071699f8SSepherosa Ziehau if (error) { 3587071699f8SSepherosa Ziehau device_printf(sc->dev, "could not create top level DMA tag\n"); 3588071699f8SSepherosa Ziehau return error; 3589071699f8SSepherosa Ziehau } 3590071699f8SSepherosa Ziehau 3591071699f8SSepherosa Ziehau /* 3592071699f8SSepherosa Ziehau * Allocate transmit descriptors ring and buffers 3593071699f8SSepherosa Ziehau */ 3594071699f8SSepherosa Ziehau error = emx_create_tx_ring(sc); 3595071699f8SSepherosa Ziehau if (error) { 3596071699f8SSepherosa Ziehau device_printf(sc->dev, "Could not setup transmit structures\n"); 3597071699f8SSepherosa Ziehau return error; 3598071699f8SSepherosa Ziehau } 3599071699f8SSepherosa Ziehau 3600071699f8SSepherosa Ziehau /* 3601071699f8SSepherosa Ziehau * Allocate receive descriptors ring and buffers 3602071699f8SSepherosa Ziehau */ 360365c7a6afSSepherosa Ziehau for (i = 0; i < sc->rx_ring_cnt; ++i) { 36043f939c23SSepherosa Ziehau error = emx_create_rx_ring(sc, &sc->rx_data[i]); 3605071699f8SSepherosa Ziehau if (error) { 36063f939c23SSepherosa Ziehau device_printf(sc->dev, 36073f939c23SSepherosa Ziehau "Could not setup receive structures\n"); 3608071699f8SSepherosa Ziehau return error; 3609071699f8SSepherosa Ziehau } 36103f939c23SSepherosa Ziehau } 3611071699f8SSepherosa Ziehau return 0; 3612071699f8SSepherosa Ziehau } 3613071699f8SSepherosa Ziehau 3614071699f8SSepherosa Ziehau static void 3615071699f8SSepherosa Ziehau emx_dma_free(struct emx_softc *sc) 3616071699f8SSepherosa Ziehau { 36173f939c23SSepherosa Ziehau int i; 36183f939c23SSepherosa Ziehau 3619071699f8SSepherosa Ziehau emx_destroy_tx_ring(sc, sc->num_tx_desc); 36203f939c23SSepherosa Ziehau 362165c7a6afSSepherosa Ziehau for (i = 0; i < sc->rx_ring_cnt; ++i) { 36223f939c23SSepherosa Ziehau emx_destroy_rx_ring(sc, &sc->rx_data[i], 36233f939c23SSepherosa Ziehau sc->rx_data[i].num_rx_desc); 36243f939c23SSepherosa Ziehau } 3625071699f8SSepherosa Ziehau 3626071699f8SSepherosa Ziehau /* Free top level busdma tag */ 3627071699f8SSepherosa Ziehau if (sc->parent_dtag != NULL) 3628071699f8SSepherosa Ziehau bus_dma_tag_destroy(sc->parent_dtag); 3629071699f8SSepherosa Ziehau } 36306d435846SSepherosa Ziehau 36316d435846SSepherosa Ziehau static void 36326d435846SSepherosa Ziehau emx_serialize(struct ifnet *ifp, enum ifnet_serialize slz) 36336d435846SSepherosa Ziehau { 36346d435846SSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 36356d435846SSepherosa Ziehau int i; 36366d435846SSepherosa Ziehau 36376d435846SSepherosa Ziehau switch (slz) { 36386d435846SSepherosa Ziehau case IFNET_SERIALIZE_ALL: 36396d435846SSepherosa Ziehau for (i = 0; i < EMX_NSERIALIZE; ++i) 36406d435846SSepherosa Ziehau lwkt_serialize_enter(sc->serializes[i]); 36416d435846SSepherosa Ziehau break; 36426d435846SSepherosa Ziehau 36436d435846SSepherosa Ziehau case IFNET_SERIALIZE_TX: 36446d435846SSepherosa Ziehau lwkt_serialize_enter(&sc->tx_serialize); 36456d435846SSepherosa Ziehau break; 36466d435846SSepherosa Ziehau 36476d435846SSepherosa Ziehau case IFNET_SERIALIZE_RX0: 36486d435846SSepherosa Ziehau lwkt_serialize_enter(&sc->rx_data[0].rx_serialize); 36496d435846SSepherosa Ziehau break; 36506d435846SSepherosa Ziehau 36516d435846SSepherosa Ziehau case IFNET_SERIALIZE_RX1: 36526d435846SSepherosa Ziehau lwkt_serialize_enter(&sc->rx_data[1].rx_serialize); 36536d435846SSepherosa Ziehau break; 36546d435846SSepherosa Ziehau 36556d435846SSepherosa Ziehau default: 36566d435846SSepherosa Ziehau panic("%s unsupported serialize type\n", ifp->if_xname); 36576d435846SSepherosa Ziehau } 36586d435846SSepherosa Ziehau } 36596d435846SSepherosa Ziehau 36606d435846SSepherosa Ziehau static void 36616d435846SSepherosa Ziehau emx_deserialize(struct ifnet *ifp, enum ifnet_serialize slz) 36626d435846SSepherosa Ziehau { 36636d435846SSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 36646d435846SSepherosa Ziehau int i; 36656d435846SSepherosa Ziehau 36666d435846SSepherosa Ziehau switch (slz) { 36676d435846SSepherosa Ziehau case IFNET_SERIALIZE_ALL: 36686d435846SSepherosa Ziehau for (i = EMX_NSERIALIZE - 1; i >= 0; --i) 36696d435846SSepherosa Ziehau lwkt_serialize_exit(sc->serializes[i]); 36706d435846SSepherosa Ziehau break; 36716d435846SSepherosa Ziehau 36726d435846SSepherosa Ziehau case IFNET_SERIALIZE_TX: 36736d435846SSepherosa Ziehau lwkt_serialize_exit(&sc->tx_serialize); 36746d435846SSepherosa Ziehau break; 36756d435846SSepherosa Ziehau 36766d435846SSepherosa Ziehau case IFNET_SERIALIZE_RX0: 36776d435846SSepherosa Ziehau lwkt_serialize_exit(&sc->rx_data[0].rx_serialize); 36786d435846SSepherosa Ziehau break; 36796d435846SSepherosa Ziehau 36806d435846SSepherosa Ziehau case IFNET_SERIALIZE_RX1: 36816d435846SSepherosa Ziehau lwkt_serialize_exit(&sc->rx_data[1].rx_serialize); 36826d435846SSepherosa Ziehau break; 36836d435846SSepherosa Ziehau 36846d435846SSepherosa Ziehau default: 36856d435846SSepherosa Ziehau panic("%s unsupported serialize type\n", ifp->if_xname); 36866d435846SSepherosa Ziehau } 36876d435846SSepherosa Ziehau } 36886d435846SSepherosa Ziehau 36896d435846SSepherosa Ziehau static int 36906d435846SSepherosa Ziehau emx_tryserialize(struct ifnet *ifp, enum ifnet_serialize slz) 36916d435846SSepherosa Ziehau { 36926d435846SSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 36936d435846SSepherosa Ziehau int i; 36946d435846SSepherosa Ziehau 36956d435846SSepherosa Ziehau switch (slz) { 36966d435846SSepherosa Ziehau case IFNET_SERIALIZE_ALL: 36976d435846SSepherosa Ziehau for (i = 0; i < EMX_NSERIALIZE; ++i) { 36986d435846SSepherosa Ziehau if (!lwkt_serialize_try(sc->serializes[i])) { 36996d435846SSepherosa Ziehau while (--i >= 0) 37006d435846SSepherosa Ziehau lwkt_serialize_exit(sc->serializes[i]); 37016d435846SSepherosa Ziehau return 0; 37026d435846SSepherosa Ziehau } 37036d435846SSepherosa Ziehau } 37046d435846SSepherosa Ziehau return 1; 37056d435846SSepherosa Ziehau 37066d435846SSepherosa Ziehau case IFNET_SERIALIZE_TX: 37076d435846SSepherosa Ziehau return lwkt_serialize_try(&sc->tx_serialize); 37086d435846SSepherosa Ziehau 37096d435846SSepherosa Ziehau case IFNET_SERIALIZE_RX0: 37106d435846SSepherosa Ziehau return lwkt_serialize_try(&sc->rx_data[0].rx_serialize); 37116d435846SSepherosa Ziehau 37126d435846SSepherosa Ziehau case IFNET_SERIALIZE_RX1: 37136d435846SSepherosa Ziehau return lwkt_serialize_try(&sc->rx_data[1].rx_serialize); 37146d435846SSepherosa Ziehau 37156d435846SSepherosa Ziehau default: 37166d435846SSepherosa Ziehau panic("%s unsupported serialize type\n", ifp->if_xname); 37176d435846SSepherosa Ziehau } 37186d435846SSepherosa Ziehau } 3719*2c9effcfSSepherosa Ziehau 3720*2c9effcfSSepherosa Ziehau #ifdef INVARIANTS 3721*2c9effcfSSepherosa Ziehau 3722*2c9effcfSSepherosa Ziehau static void 3723*2c9effcfSSepherosa Ziehau emx_serialize_assert(struct ifnet *ifp, enum ifnet_serialize slz, 3724*2c9effcfSSepherosa Ziehau boolean_t serialized) 3725*2c9effcfSSepherosa Ziehau { 3726*2c9effcfSSepherosa Ziehau struct emx_softc *sc = ifp->if_softc; 3727*2c9effcfSSepherosa Ziehau int i; 3728*2c9effcfSSepherosa Ziehau 3729*2c9effcfSSepherosa Ziehau switch (slz) { 3730*2c9effcfSSepherosa Ziehau case IFNET_SERIALIZE_ALL: 3731*2c9effcfSSepherosa Ziehau if (serialized) { 3732*2c9effcfSSepherosa Ziehau for (i = 0; i < EMX_NSERIALIZE; ++i) 3733*2c9effcfSSepherosa Ziehau ASSERT_SERIALIZED(sc->serializes[i]); 3734*2c9effcfSSepherosa Ziehau } else { 3735*2c9effcfSSepherosa Ziehau for (i = 0; i < EMX_NSERIALIZE; ++i) 3736*2c9effcfSSepherosa Ziehau ASSERT_NOT_SERIALIZED(sc->serializes[i]); 3737*2c9effcfSSepherosa Ziehau } 3738*2c9effcfSSepherosa Ziehau break; 3739*2c9effcfSSepherosa Ziehau 3740*2c9effcfSSepherosa Ziehau case IFNET_SERIALIZE_TX: 3741*2c9effcfSSepherosa Ziehau if (serialized) 3742*2c9effcfSSepherosa Ziehau ASSERT_SERIALIZED(&sc->tx_serialize); 3743*2c9effcfSSepherosa Ziehau else 3744*2c9effcfSSepherosa Ziehau ASSERT_NOT_SERIALIZED(&sc->tx_serialize); 3745*2c9effcfSSepherosa Ziehau break; 3746*2c9effcfSSepherosa Ziehau 3747*2c9effcfSSepherosa Ziehau case IFNET_SERIALIZE_RX0: 3748*2c9effcfSSepherosa Ziehau if (serialized) 3749*2c9effcfSSepherosa Ziehau ASSERT_SERIALIZED(&sc->rx_data[0].rx_serialize); 3750*2c9effcfSSepherosa Ziehau else 3751*2c9effcfSSepherosa Ziehau ASSERT_NOT_SERIALIZED(&sc->rx_data[0].rx_serialize); 3752*2c9effcfSSepherosa Ziehau break; 3753*2c9effcfSSepherosa Ziehau 3754*2c9effcfSSepherosa Ziehau case IFNET_SERIALIZE_RX1: 3755*2c9effcfSSepherosa Ziehau if (serialized) 3756*2c9effcfSSepherosa Ziehau ASSERT_SERIALIZED(&sc->rx_data[1].rx_serialize); 3757*2c9effcfSSepherosa Ziehau else 3758*2c9effcfSSepherosa Ziehau ASSERT_NOT_SERIALIZED(&sc->rx_data[1].rx_serialize); 3759*2c9effcfSSepherosa Ziehau break; 3760*2c9effcfSSepherosa Ziehau 3761*2c9effcfSSepherosa Ziehau default: 3762*2c9effcfSSepherosa Ziehau panic("%s unsupported serialize type\n", ifp->if_xname); 3763*2c9effcfSSepherosa Ziehau } 3764*2c9effcfSSepherosa Ziehau } 3765*2c9effcfSSepherosa Ziehau 3766*2c9effcfSSepherosa Ziehau #endif /* INVARIANTS */ 3767