16c8d8eccSSepherosa Ziehau /* 26c8d8eccSSepherosa Ziehau * Copyright (c) 2001 Wind River Systems 36c8d8eccSSepherosa Ziehau * Copyright (c) 1997, 1998, 1999, 2001 46c8d8eccSSepherosa Ziehau * Bill Paul <wpaul@windriver.com>. All rights reserved. 56c8d8eccSSepherosa Ziehau * 66c8d8eccSSepherosa Ziehau * Redistribution and use in source and binary forms, with or without 76c8d8eccSSepherosa Ziehau * modification, are permitted provided that the following conditions 86c8d8eccSSepherosa Ziehau * are met: 96c8d8eccSSepherosa Ziehau * 1. Redistributions of source code must retain the above copyright 106c8d8eccSSepherosa Ziehau * notice, this list of conditions and the following disclaimer. 116c8d8eccSSepherosa Ziehau * 2. Redistributions in binary form must reproduce the above copyright 126c8d8eccSSepherosa Ziehau * notice, this list of conditions and the following disclaimer in the 136c8d8eccSSepherosa Ziehau * documentation and/or other materials provided with the distribution. 146c8d8eccSSepherosa Ziehau * 3. All advertising materials mentioning features or use of this software 156c8d8eccSSepherosa Ziehau * must display the following acknowledgement: 166c8d8eccSSepherosa Ziehau * This product includes software developed by Bill Paul. 176c8d8eccSSepherosa Ziehau * 4. Neither the name of the author nor the names of any co-contributors 186c8d8eccSSepherosa Ziehau * may be used to endorse or promote products derived from this software 196c8d8eccSSepherosa Ziehau * without specific prior written permission. 206c8d8eccSSepherosa Ziehau * 216c8d8eccSSepherosa Ziehau * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 226c8d8eccSSepherosa Ziehau * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 236c8d8eccSSepherosa Ziehau * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 246c8d8eccSSepherosa Ziehau * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 256c8d8eccSSepherosa Ziehau * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 266c8d8eccSSepherosa Ziehau * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 276c8d8eccSSepherosa Ziehau * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 286c8d8eccSSepherosa Ziehau * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 296c8d8eccSSepherosa Ziehau * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 306c8d8eccSSepherosa Ziehau * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 316c8d8eccSSepherosa Ziehau * THE POSSIBILITY OF SUCH DAMAGE. 326c8d8eccSSepherosa Ziehau * 336c8d8eccSSepherosa Ziehau * $FreeBSD: src/sys/dev/bge/if_bge.c,v 1.3.2.39 2005/07/03 03:41:18 silby Exp $ 346c8d8eccSSepherosa Ziehau */ 356c8d8eccSSepherosa Ziehau 3666deb1c1SSepherosa Ziehau #include "opt_bnx.h" 3739a8d43aSSepherosa Ziehau #include "opt_ifpoll.h" 386c8d8eccSSepherosa Ziehau 396c8d8eccSSepherosa Ziehau #include <sys/param.h> 406c8d8eccSSepherosa Ziehau #include <sys/bus.h> 416c8d8eccSSepherosa Ziehau #include <sys/endian.h> 426c8d8eccSSepherosa Ziehau #include <sys/kernel.h> 436c8d8eccSSepherosa Ziehau #include <sys/interrupt.h> 446c8d8eccSSepherosa Ziehau #include <sys/mbuf.h> 456c8d8eccSSepherosa Ziehau #include <sys/malloc.h> 466c8d8eccSSepherosa Ziehau #include <sys/queue.h> 476c8d8eccSSepherosa Ziehau #include <sys/rman.h> 486c8d8eccSSepherosa Ziehau #include <sys/serialize.h> 496c8d8eccSSepherosa Ziehau #include <sys/socket.h> 506c8d8eccSSepherosa Ziehau #include <sys/sockio.h> 516c8d8eccSSepherosa Ziehau #include <sys/sysctl.h> 526c8d8eccSSepherosa Ziehau 5366deb1c1SSepherosa Ziehau #include <netinet/ip.h> 5466deb1c1SSepherosa Ziehau #include <netinet/tcp.h> 5566deb1c1SSepherosa Ziehau 566c8d8eccSSepherosa Ziehau #include <net/bpf.h> 576c8d8eccSSepherosa Ziehau #include <net/ethernet.h> 586c8d8eccSSepherosa Ziehau #include <net/if.h> 596c8d8eccSSepherosa Ziehau #include <net/if_arp.h> 606c8d8eccSSepherosa Ziehau #include <net/if_dl.h> 616c8d8eccSSepherosa Ziehau #include <net/if_media.h> 6239a8d43aSSepherosa Ziehau #include <net/if_poll.h> 636c8d8eccSSepherosa Ziehau #include <net/if_types.h> 646c8d8eccSSepherosa Ziehau #include <net/ifq_var.h> 656c8d8eccSSepherosa Ziehau #include <net/vlan/if_vlan_var.h> 666c8d8eccSSepherosa Ziehau #include <net/vlan/if_vlan_ether.h> 676c8d8eccSSepherosa Ziehau 686c8d8eccSSepherosa Ziehau #include <dev/netif/mii_layer/mii.h> 696c8d8eccSSepherosa Ziehau #include <dev/netif/mii_layer/miivar.h> 706c8d8eccSSepherosa Ziehau #include <dev/netif/mii_layer/brgphyreg.h> 716c8d8eccSSepherosa Ziehau 726c8d8eccSSepherosa Ziehau #include <bus/pci/pcidevs.h> 736c8d8eccSSepherosa Ziehau #include <bus/pci/pcireg.h> 746c8d8eccSSepherosa Ziehau #include <bus/pci/pcivar.h> 756c8d8eccSSepherosa Ziehau 766c8d8eccSSepherosa Ziehau #include <dev/netif/bge/if_bgereg.h> 776c8d8eccSSepherosa Ziehau #include <dev/netif/bnx/if_bnxvar.h> 786c8d8eccSSepherosa Ziehau 796c8d8eccSSepherosa Ziehau /* "device miibus" required. See GENERIC if you get errors here. */ 806c8d8eccSSepherosa Ziehau #include "miibus_if.h" 816c8d8eccSSepherosa Ziehau 823b18363fSSepherosa Ziehau #define BNX_CSUM_FEATURES (CSUM_IP | CSUM_TCP | CSUM_UDP) 836c8d8eccSSepherosa Ziehau 84df9ccc98SSepherosa Ziehau #define BNX_INTR_CKINTVL ((10 * hz) / 1000) /* 10ms */ 85df9ccc98SSepherosa Ziehau 866c8d8eccSSepherosa Ziehau static const struct bnx_type { 876c8d8eccSSepherosa Ziehau uint16_t bnx_vid; 886c8d8eccSSepherosa Ziehau uint16_t bnx_did; 896c8d8eccSSepherosa Ziehau char *bnx_name; 906c8d8eccSSepherosa Ziehau } bnx_devs[] = { 916c8d8eccSSepherosa Ziehau { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM5717, 926c8d8eccSSepherosa Ziehau "Broadcom BCM5717 Gigabit Ethernet" }, 93d79f5d8fSSepherosa Ziehau { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM5717C, 94d79f5d8fSSepherosa Ziehau "Broadcom BCM5717C Gigabit Ethernet" }, 956c8d8eccSSepherosa Ziehau { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM5718, 966c8d8eccSSepherosa Ziehau "Broadcom BCM5718 Gigabit Ethernet" }, 976c8d8eccSSepherosa Ziehau { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM5719, 986c8d8eccSSepherosa Ziehau "Broadcom BCM5719 Gigabit Ethernet" }, 996c8d8eccSSepherosa Ziehau { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM5720_ALT, 1006c8d8eccSSepherosa Ziehau "Broadcom BCM5720 Gigabit Ethernet" }, 1016c8d8eccSSepherosa Ziehau 102b96cbbb6SSepherosa Ziehau { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM5725, 103b96cbbb6SSepherosa Ziehau "Broadcom BCM5725 Gigabit Ethernet" }, 104b96cbbb6SSepherosa Ziehau { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM5727, 105b96cbbb6SSepherosa Ziehau "Broadcom BCM5727 Gigabit Ethernet" }, 106b96cbbb6SSepherosa Ziehau { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM5762, 107b96cbbb6SSepherosa Ziehau "Broadcom BCM5762 Gigabit Ethernet" }, 108b96cbbb6SSepherosa Ziehau 1096c8d8eccSSepherosa Ziehau { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM57761, 1106c8d8eccSSepherosa Ziehau "Broadcom BCM57761 Gigabit Ethernet" }, 11132ff3c80SSepherosa Ziehau { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM57762, 11232ff3c80SSepherosa Ziehau "Broadcom BCM57762 Gigabit Ethernet" }, 1136c8d8eccSSepherosa Ziehau { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM57765, 1146c8d8eccSSepherosa Ziehau "Broadcom BCM57765 Gigabit Ethernet" }, 11532ff3c80SSepherosa Ziehau { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM57766, 11632ff3c80SSepherosa Ziehau "Broadcom BCM57766 Gigabit Ethernet" }, 11732ff3c80SSepherosa Ziehau { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM57781, 11832ff3c80SSepherosa Ziehau "Broadcom BCM57781 Gigabit Ethernet" }, 11932ff3c80SSepherosa Ziehau { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM57782, 12032ff3c80SSepherosa Ziehau "Broadcom BCM57782 Gigabit Ethernet" }, 1216c8d8eccSSepherosa Ziehau { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM57785, 1226c8d8eccSSepherosa Ziehau "Broadcom BCM57785 Gigabit Ethernet" }, 12332ff3c80SSepherosa Ziehau { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM57786, 12432ff3c80SSepherosa Ziehau "Broadcom BCM57786 Gigabit Ethernet" }, 12532ff3c80SSepherosa Ziehau { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM57791, 12632ff3c80SSepherosa Ziehau "Broadcom BCM57791 Fast Ethernet" }, 1276c8d8eccSSepherosa Ziehau { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM57795, 1286c8d8eccSSepherosa Ziehau "Broadcom BCM57795 Fast Ethernet" }, 1296c8d8eccSSepherosa Ziehau 1306c8d8eccSSepherosa Ziehau { 0, 0, NULL } 1316c8d8eccSSepherosa Ziehau }; 1326c8d8eccSSepherosa Ziehau 1336c8d8eccSSepherosa Ziehau #define BNX_IS_JUMBO_CAPABLE(sc) ((sc)->bnx_flags & BNX_FLAG_JUMBO) 1346c8d8eccSSepherosa Ziehau #define BNX_IS_5717_PLUS(sc) ((sc)->bnx_flags & BNX_FLAG_5717_PLUS) 135f368d0d9SSepherosa Ziehau #define BNX_IS_57765_PLUS(sc) ((sc)->bnx_flags & BNX_FLAG_57765_PLUS) 136f368d0d9SSepherosa Ziehau #define BNX_IS_57765_FAMILY(sc) \ 137f368d0d9SSepherosa Ziehau ((sc)->bnx_flags & BNX_FLAG_57765_FAMILY) 1386c8d8eccSSepherosa Ziehau 1396c8d8eccSSepherosa Ziehau typedef int (*bnx_eaddr_fcn_t)(struct bnx_softc *, uint8_t[]); 1406c8d8eccSSepherosa Ziehau 1416c8d8eccSSepherosa Ziehau static int bnx_probe(device_t); 1426c8d8eccSSepherosa Ziehau static int bnx_attach(device_t); 1436c8d8eccSSepherosa Ziehau static int bnx_detach(device_t); 1446c8d8eccSSepherosa Ziehau static void bnx_shutdown(device_t); 1456c8d8eccSSepherosa Ziehau static int bnx_suspend(device_t); 1466c8d8eccSSepherosa Ziehau static int bnx_resume(device_t); 1476c8d8eccSSepherosa Ziehau static int bnx_miibus_readreg(device_t, int, int); 1486c8d8eccSSepherosa Ziehau static int bnx_miibus_writereg(device_t, int, int, int); 1496c8d8eccSSepherosa Ziehau static void bnx_miibus_statchg(device_t); 1506c8d8eccSSepherosa Ziehau 15139a8d43aSSepherosa Ziehau #ifdef IFPOLL_ENABLE 15239a8d43aSSepherosa Ziehau static void bnx_npoll(struct ifnet *, struct ifpoll_info *); 15339a8d43aSSepherosa Ziehau static void bnx_npoll_compat(struct ifnet *, void *, int); 1546c8d8eccSSepherosa Ziehau #endif 1556c8d8eccSSepherosa Ziehau static void bnx_intr_legacy(void *); 1566c8d8eccSSepherosa Ziehau static void bnx_msi(void *); 1576c8d8eccSSepherosa Ziehau static void bnx_msi_oneshot(void *); 1586c8d8eccSSepherosa Ziehau static void bnx_intr(struct bnx_softc *); 1596c8d8eccSSepherosa Ziehau static void bnx_enable_intr(struct bnx_softc *); 1606c8d8eccSSepherosa Ziehau static void bnx_disable_intr(struct bnx_softc *); 16133a04907SSepherosa Ziehau static void bnx_txeof(struct bnx_tx_ring *, uint16_t); 16297381780SSepherosa Ziehau static void bnx_rxeof(struct bnx_softc *, uint16_t, int); 1636c8d8eccSSepherosa Ziehau 164f0a26983SSepherosa Ziehau static void bnx_start(struct ifnet *, struct ifaltq_subque *); 1656c8d8eccSSepherosa Ziehau static int bnx_ioctl(struct ifnet *, u_long, caddr_t, struct ucred *); 1666c8d8eccSSepherosa Ziehau static void bnx_init(void *); 1676c8d8eccSSepherosa Ziehau static void bnx_stop(struct bnx_softc *); 1686c8d8eccSSepherosa Ziehau static void bnx_watchdog(struct ifnet *); 1696c8d8eccSSepherosa Ziehau static int bnx_ifmedia_upd(struct ifnet *); 1706c8d8eccSSepherosa Ziehau static void bnx_ifmedia_sts(struct ifnet *, struct ifmediareq *); 1716c8d8eccSSepherosa Ziehau static void bnx_tick(void *); 1726c8d8eccSSepherosa Ziehau 1736c8d8eccSSepherosa Ziehau static int bnx_alloc_jumbo_mem(struct bnx_softc *); 1746c8d8eccSSepherosa Ziehau static void bnx_free_jumbo_mem(struct bnx_softc *); 1756c8d8eccSSepherosa Ziehau static struct bnx_jslot 1766c8d8eccSSepherosa Ziehau *bnx_jalloc(struct bnx_softc *); 1776c8d8eccSSepherosa Ziehau static void bnx_jfree(void *); 1786c8d8eccSSepherosa Ziehau static void bnx_jref(void *); 1796c8d8eccSSepherosa Ziehau static int bnx_newbuf_std(struct bnx_softc *, int, int); 1806c8d8eccSSepherosa Ziehau static int bnx_newbuf_jumbo(struct bnx_softc *, int, int); 1816c8d8eccSSepherosa Ziehau static void bnx_setup_rxdesc_std(struct bnx_softc *, int); 1826c8d8eccSSepherosa Ziehau static void bnx_setup_rxdesc_jumbo(struct bnx_softc *, int); 1836c8d8eccSSepherosa Ziehau static int bnx_init_rx_ring_std(struct bnx_softc *); 1846c8d8eccSSepherosa Ziehau static void bnx_free_rx_ring_std(struct bnx_softc *); 1856c8d8eccSSepherosa Ziehau static int bnx_init_rx_ring_jumbo(struct bnx_softc *); 1866c8d8eccSSepherosa Ziehau static void bnx_free_rx_ring_jumbo(struct bnx_softc *); 18733a04907SSepherosa Ziehau static void bnx_free_tx_ring(struct bnx_tx_ring *); 18833a04907SSepherosa Ziehau static int bnx_init_tx_ring(struct bnx_tx_ring *); 18933a04907SSepherosa Ziehau static int bnx_create_tx_ring(struct bnx_tx_ring *); 19033a04907SSepherosa Ziehau static void bnx_destroy_tx_ring(struct bnx_tx_ring *); 1916c8d8eccSSepherosa Ziehau static int bnx_dma_alloc(struct bnx_softc *); 1926c8d8eccSSepherosa Ziehau static void bnx_dma_free(struct bnx_softc *); 1936c8d8eccSSepherosa Ziehau static int bnx_dma_block_alloc(struct bnx_softc *, bus_size_t, 1946c8d8eccSSepherosa Ziehau bus_dma_tag_t *, bus_dmamap_t *, void **, bus_addr_t *); 1956c8d8eccSSepherosa Ziehau static void bnx_dma_block_free(bus_dma_tag_t, bus_dmamap_t, void *); 1966c8d8eccSSepherosa Ziehau static struct mbuf * 1976c8d8eccSSepherosa Ziehau bnx_defrag_shortdma(struct mbuf *); 19833a04907SSepherosa Ziehau static int bnx_encap(struct bnx_tx_ring *, struct mbuf **, 199c9b7f592SSepherosa Ziehau uint32_t *, int *); 20033a04907SSepherosa Ziehau static int bnx_setup_tso(struct bnx_tx_ring *, struct mbuf **, 20166deb1c1SSepherosa Ziehau uint16_t *, uint16_t *); 2026c8d8eccSSepherosa Ziehau 2036c8d8eccSSepherosa Ziehau static void bnx_reset(struct bnx_softc *); 2046c8d8eccSSepherosa Ziehau static int bnx_chipinit(struct bnx_softc *); 2056c8d8eccSSepherosa Ziehau static int bnx_blockinit(struct bnx_softc *); 2066c8d8eccSSepherosa Ziehau static void bnx_stop_block(struct bnx_softc *, bus_size_t, uint32_t); 2076c8d8eccSSepherosa Ziehau static void bnx_enable_msi(struct bnx_softc *sc); 2086c8d8eccSSepherosa Ziehau static void bnx_setmulti(struct bnx_softc *); 2096c8d8eccSSepherosa Ziehau static void bnx_setpromisc(struct bnx_softc *); 2106c8d8eccSSepherosa Ziehau static void bnx_stats_update_regs(struct bnx_softc *); 2116c8d8eccSSepherosa Ziehau static uint32_t bnx_dma_swap_options(struct bnx_softc *); 2126c8d8eccSSepherosa Ziehau 2136c8d8eccSSepherosa Ziehau static uint32_t bnx_readmem_ind(struct bnx_softc *, uint32_t); 2146c8d8eccSSepherosa Ziehau static void bnx_writemem_ind(struct bnx_softc *, uint32_t, uint32_t); 2156c8d8eccSSepherosa Ziehau #ifdef notdef 2166c8d8eccSSepherosa Ziehau static uint32_t bnx_readreg_ind(struct bnx_softc *, uint32_t); 2176c8d8eccSSepherosa Ziehau #endif 2186c8d8eccSSepherosa Ziehau static void bnx_writemem_direct(struct bnx_softc *, uint32_t, uint32_t); 2196c8d8eccSSepherosa Ziehau static void bnx_writembx(struct bnx_softc *, int, int); 2206c8d8eccSSepherosa Ziehau static int bnx_read_nvram(struct bnx_softc *, caddr_t, int, int); 2216c8d8eccSSepherosa Ziehau static uint8_t bnx_eeprom_getbyte(struct bnx_softc *, uint32_t, uint8_t *); 2226c8d8eccSSepherosa Ziehau static int bnx_read_eeprom(struct bnx_softc *, caddr_t, uint32_t, size_t); 2236c8d8eccSSepherosa Ziehau 2246c8d8eccSSepherosa Ziehau static void bnx_tbi_link_upd(struct bnx_softc *, uint32_t); 2256c8d8eccSSepherosa Ziehau static void bnx_copper_link_upd(struct bnx_softc *, uint32_t); 2266c8d8eccSSepherosa Ziehau static void bnx_autopoll_link_upd(struct bnx_softc *, uint32_t); 2276c8d8eccSSepherosa Ziehau static void bnx_link_poll(struct bnx_softc *); 2286c8d8eccSSepherosa Ziehau 2296c8d8eccSSepherosa Ziehau static int bnx_get_eaddr_mem(struct bnx_softc *, uint8_t[]); 2306c8d8eccSSepherosa Ziehau static int bnx_get_eaddr_nvram(struct bnx_softc *, uint8_t[]); 2316c8d8eccSSepherosa Ziehau static int bnx_get_eaddr_eeprom(struct bnx_softc *, uint8_t[]); 2326c8d8eccSSepherosa Ziehau static int bnx_get_eaddr(struct bnx_softc *, uint8_t[]); 2336c8d8eccSSepherosa Ziehau 2346c8d8eccSSepherosa Ziehau static void bnx_coal_change(struct bnx_softc *); 235*aad4de2bSSepherosa Ziehau static int bnx_sysctl_force_defrag(SYSCTL_HANDLER_ARGS); 2366c8d8eccSSepherosa Ziehau static int bnx_sysctl_rx_coal_ticks(SYSCTL_HANDLER_ARGS); 2376c8d8eccSSepherosa Ziehau static int bnx_sysctl_tx_coal_ticks(SYSCTL_HANDLER_ARGS); 2386c8d8eccSSepherosa Ziehau static int bnx_sysctl_rx_coal_bds(SYSCTL_HANDLER_ARGS); 2396c8d8eccSSepherosa Ziehau static int bnx_sysctl_tx_coal_bds(SYSCTL_HANDLER_ARGS); 2406c8d8eccSSepherosa Ziehau static int bnx_sysctl_rx_coal_bds_int(SYSCTL_HANDLER_ARGS); 2416c8d8eccSSepherosa Ziehau static int bnx_sysctl_tx_coal_bds_int(SYSCTL_HANDLER_ARGS); 2426c8d8eccSSepherosa Ziehau static int bnx_sysctl_coal_chg(SYSCTL_HANDLER_ARGS, uint32_t *, 2436c8d8eccSSepherosa Ziehau int, int, uint32_t); 2446c8d8eccSSepherosa Ziehau 2456c8d8eccSSepherosa Ziehau static int bnx_msi_enable = 1; 2466c8d8eccSSepherosa Ziehau TUNABLE_INT("hw.bnx.msi.enable", &bnx_msi_enable); 2476c8d8eccSSepherosa Ziehau 2486c8d8eccSSepherosa Ziehau static device_method_t bnx_methods[] = { 2496c8d8eccSSepherosa Ziehau /* Device interface */ 2506c8d8eccSSepherosa Ziehau DEVMETHOD(device_probe, bnx_probe), 2516c8d8eccSSepherosa Ziehau DEVMETHOD(device_attach, bnx_attach), 2526c8d8eccSSepherosa Ziehau DEVMETHOD(device_detach, bnx_detach), 2536c8d8eccSSepherosa Ziehau DEVMETHOD(device_shutdown, bnx_shutdown), 2546c8d8eccSSepherosa Ziehau DEVMETHOD(device_suspend, bnx_suspend), 2556c8d8eccSSepherosa Ziehau DEVMETHOD(device_resume, bnx_resume), 2566c8d8eccSSepherosa Ziehau 2576c8d8eccSSepherosa Ziehau /* bus interface */ 2586c8d8eccSSepherosa Ziehau DEVMETHOD(bus_print_child, bus_generic_print_child), 2596c8d8eccSSepherosa Ziehau DEVMETHOD(bus_driver_added, bus_generic_driver_added), 2606c8d8eccSSepherosa Ziehau 2616c8d8eccSSepherosa Ziehau /* MII interface */ 2626c8d8eccSSepherosa Ziehau DEVMETHOD(miibus_readreg, bnx_miibus_readreg), 2636c8d8eccSSepherosa Ziehau DEVMETHOD(miibus_writereg, bnx_miibus_writereg), 2646c8d8eccSSepherosa Ziehau DEVMETHOD(miibus_statchg, bnx_miibus_statchg), 2656c8d8eccSSepherosa Ziehau 266d3c9c58eSSascha Wildner DEVMETHOD_END 2676c8d8eccSSepherosa Ziehau }; 2686c8d8eccSSepherosa Ziehau 2696c8d8eccSSepherosa Ziehau static DEFINE_CLASS_0(bnx, bnx_driver, bnx_methods, sizeof(struct bnx_softc)); 2706c8d8eccSSepherosa Ziehau static devclass_t bnx_devclass; 2716c8d8eccSSepherosa Ziehau 2726c8d8eccSSepherosa Ziehau DECLARE_DUMMY_MODULE(if_bnx); 2736c8d8eccSSepherosa Ziehau DRIVER_MODULE(if_bnx, pci, bnx_driver, bnx_devclass, NULL, NULL); 2746c8d8eccSSepherosa Ziehau DRIVER_MODULE(miibus, bnx, miibus_driver, miibus_devclass, NULL, NULL); 2756c8d8eccSSepherosa Ziehau 2766c8d8eccSSepherosa Ziehau static uint32_t 2776c8d8eccSSepherosa Ziehau bnx_readmem_ind(struct bnx_softc *sc, uint32_t off) 2786c8d8eccSSepherosa Ziehau { 2796c8d8eccSSepherosa Ziehau device_t dev = sc->bnx_dev; 2806c8d8eccSSepherosa Ziehau uint32_t val; 2816c8d8eccSSepherosa Ziehau 2826c8d8eccSSepherosa Ziehau pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, off, 4); 2836c8d8eccSSepherosa Ziehau val = pci_read_config(dev, BGE_PCI_MEMWIN_DATA, 4); 2846c8d8eccSSepherosa Ziehau pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, 0, 4); 2856c8d8eccSSepherosa Ziehau return (val); 2866c8d8eccSSepherosa Ziehau } 2876c8d8eccSSepherosa Ziehau 2886c8d8eccSSepherosa Ziehau static void 2896c8d8eccSSepherosa Ziehau bnx_writemem_ind(struct bnx_softc *sc, uint32_t off, uint32_t val) 2906c8d8eccSSepherosa Ziehau { 2916c8d8eccSSepherosa Ziehau device_t dev = sc->bnx_dev; 2926c8d8eccSSepherosa Ziehau 2936c8d8eccSSepherosa Ziehau pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, off, 4); 2946c8d8eccSSepherosa Ziehau pci_write_config(dev, BGE_PCI_MEMWIN_DATA, val, 4); 2956c8d8eccSSepherosa Ziehau pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, 0, 4); 2966c8d8eccSSepherosa Ziehau } 2976c8d8eccSSepherosa Ziehau 2986c8d8eccSSepherosa Ziehau static void 2996c8d8eccSSepherosa Ziehau bnx_writemem_direct(struct bnx_softc *sc, uint32_t off, uint32_t val) 3006c8d8eccSSepherosa Ziehau { 3016c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, off, val); 3026c8d8eccSSepherosa Ziehau } 3036c8d8eccSSepherosa Ziehau 3046c8d8eccSSepherosa Ziehau static void 3056c8d8eccSSepherosa Ziehau bnx_writembx(struct bnx_softc *sc, int off, int val) 3066c8d8eccSSepherosa Ziehau { 3076c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, off, val); 3086c8d8eccSSepherosa Ziehau } 3096c8d8eccSSepherosa Ziehau 3106c8d8eccSSepherosa Ziehau /* 3116c8d8eccSSepherosa Ziehau * Read a sequence of bytes from NVRAM. 3126c8d8eccSSepherosa Ziehau */ 3136c8d8eccSSepherosa Ziehau static int 3146c8d8eccSSepherosa Ziehau bnx_read_nvram(struct bnx_softc *sc, caddr_t dest, int off, int cnt) 3156c8d8eccSSepherosa Ziehau { 3166c8d8eccSSepherosa Ziehau return (1); 3176c8d8eccSSepherosa Ziehau } 3186c8d8eccSSepherosa Ziehau 3196c8d8eccSSepherosa Ziehau /* 3206c8d8eccSSepherosa Ziehau * Read a byte of data stored in the EEPROM at address 'addr.' The 3216c8d8eccSSepherosa Ziehau * BCM570x supports both the traditional bitbang interface and an 3226c8d8eccSSepherosa Ziehau * auto access interface for reading the EEPROM. We use the auto 3236c8d8eccSSepherosa Ziehau * access method. 3246c8d8eccSSepherosa Ziehau */ 3256c8d8eccSSepherosa Ziehau static uint8_t 3266c8d8eccSSepherosa Ziehau bnx_eeprom_getbyte(struct bnx_softc *sc, uint32_t addr, uint8_t *dest) 3276c8d8eccSSepherosa Ziehau { 3286c8d8eccSSepherosa Ziehau int i; 3296c8d8eccSSepherosa Ziehau uint32_t byte = 0; 3306c8d8eccSSepherosa Ziehau 3316c8d8eccSSepherosa Ziehau /* 3326c8d8eccSSepherosa Ziehau * Enable use of auto EEPROM access so we can avoid 3336c8d8eccSSepherosa Ziehau * having to use the bitbang method. 3346c8d8eccSSepherosa Ziehau */ 3356c8d8eccSSepherosa Ziehau BNX_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_AUTO_EEPROM); 3366c8d8eccSSepherosa Ziehau 3376c8d8eccSSepherosa Ziehau /* Reset the EEPROM, load the clock period. */ 3386c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_EE_ADDR, 3396c8d8eccSSepherosa Ziehau BGE_EEADDR_RESET|BGE_EEHALFCLK(BGE_HALFCLK_384SCL)); 3406c8d8eccSSepherosa Ziehau DELAY(20); 3416c8d8eccSSepherosa Ziehau 3426c8d8eccSSepherosa Ziehau /* Issue the read EEPROM command. */ 3436c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_EE_ADDR, BGE_EE_READCMD | addr); 3446c8d8eccSSepherosa Ziehau 3456c8d8eccSSepherosa Ziehau /* Wait for completion */ 3466c8d8eccSSepherosa Ziehau for(i = 0; i < BNX_TIMEOUT * 10; i++) { 3476c8d8eccSSepherosa Ziehau DELAY(10); 3486c8d8eccSSepherosa Ziehau if (CSR_READ_4(sc, BGE_EE_ADDR) & BGE_EEADDR_DONE) 3496c8d8eccSSepherosa Ziehau break; 3506c8d8eccSSepherosa Ziehau } 3516c8d8eccSSepherosa Ziehau 3526c8d8eccSSepherosa Ziehau if (i == BNX_TIMEOUT) { 3536c8d8eccSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, "eeprom read timed out\n"); 3546c8d8eccSSepherosa Ziehau return(1); 3556c8d8eccSSepherosa Ziehau } 3566c8d8eccSSepherosa Ziehau 3576c8d8eccSSepherosa Ziehau /* Get result. */ 3586c8d8eccSSepherosa Ziehau byte = CSR_READ_4(sc, BGE_EE_DATA); 3596c8d8eccSSepherosa Ziehau 3606c8d8eccSSepherosa Ziehau *dest = (byte >> ((addr % 4) * 8)) & 0xFF; 3616c8d8eccSSepherosa Ziehau 3626c8d8eccSSepherosa Ziehau return(0); 3636c8d8eccSSepherosa Ziehau } 3646c8d8eccSSepherosa Ziehau 3656c8d8eccSSepherosa Ziehau /* 3666c8d8eccSSepherosa Ziehau * Read a sequence of bytes from the EEPROM. 3676c8d8eccSSepherosa Ziehau */ 3686c8d8eccSSepherosa Ziehau static int 3696c8d8eccSSepherosa Ziehau bnx_read_eeprom(struct bnx_softc *sc, caddr_t dest, uint32_t off, size_t len) 3706c8d8eccSSepherosa Ziehau { 3716c8d8eccSSepherosa Ziehau size_t i; 3726c8d8eccSSepherosa Ziehau int err; 3736c8d8eccSSepherosa Ziehau uint8_t byte; 3746c8d8eccSSepherosa Ziehau 3756c8d8eccSSepherosa Ziehau for (byte = 0, err = 0, i = 0; i < len; i++) { 3766c8d8eccSSepherosa Ziehau err = bnx_eeprom_getbyte(sc, off + i, &byte); 3776c8d8eccSSepherosa Ziehau if (err) 3786c8d8eccSSepherosa Ziehau break; 3796c8d8eccSSepherosa Ziehau *(dest + i) = byte; 3806c8d8eccSSepherosa Ziehau } 3816c8d8eccSSepherosa Ziehau 3826c8d8eccSSepherosa Ziehau return(err ? 1 : 0); 3836c8d8eccSSepherosa Ziehau } 3846c8d8eccSSepherosa Ziehau 3856c8d8eccSSepherosa Ziehau static int 3866c8d8eccSSepherosa Ziehau bnx_miibus_readreg(device_t dev, int phy, int reg) 3876c8d8eccSSepherosa Ziehau { 3886c8d8eccSSepherosa Ziehau struct bnx_softc *sc = device_get_softc(dev); 3896c8d8eccSSepherosa Ziehau uint32_t val; 3906c8d8eccSSepherosa Ziehau int i; 3916c8d8eccSSepherosa Ziehau 3926c8d8eccSSepherosa Ziehau KASSERT(phy == sc->bnx_phyno, 3936c8d8eccSSepherosa Ziehau ("invalid phyno %d, should be %d", phy, sc->bnx_phyno)); 3946c8d8eccSSepherosa Ziehau 3956c8d8eccSSepherosa Ziehau /* Clear the autopoll bit if set, otherwise may trigger PCI errors. */ 3966c8d8eccSSepherosa Ziehau if (sc->bnx_mi_mode & BGE_MIMODE_AUTOPOLL) { 3976c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_MI_MODE, 3986c8d8eccSSepherosa Ziehau sc->bnx_mi_mode & ~BGE_MIMODE_AUTOPOLL); 3996c8d8eccSSepherosa Ziehau DELAY(80); 4006c8d8eccSSepherosa Ziehau } 4016c8d8eccSSepherosa Ziehau 4026c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_MI_COMM, BGE_MICMD_READ | BGE_MICOMM_BUSY | 4036c8d8eccSSepherosa Ziehau BGE_MIPHY(phy) | BGE_MIREG(reg)); 4046c8d8eccSSepherosa Ziehau 4056c8d8eccSSepherosa Ziehau /* Poll for the PHY register access to complete. */ 4066c8d8eccSSepherosa Ziehau for (i = 0; i < BNX_TIMEOUT; i++) { 4076c8d8eccSSepherosa Ziehau DELAY(10); 4086c8d8eccSSepherosa Ziehau val = CSR_READ_4(sc, BGE_MI_COMM); 4096c8d8eccSSepherosa Ziehau if ((val & BGE_MICOMM_BUSY) == 0) { 4106c8d8eccSSepherosa Ziehau DELAY(5); 4116c8d8eccSSepherosa Ziehau val = CSR_READ_4(sc, BGE_MI_COMM); 4126c8d8eccSSepherosa Ziehau break; 4136c8d8eccSSepherosa Ziehau } 4146c8d8eccSSepherosa Ziehau } 4156c8d8eccSSepherosa Ziehau if (i == BNX_TIMEOUT) { 4166c8d8eccSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, "PHY read timed out " 4176c8d8eccSSepherosa Ziehau "(phy %d, reg %d, val 0x%08x)\n", phy, reg, val); 4186c8d8eccSSepherosa Ziehau val = 0; 4196c8d8eccSSepherosa Ziehau } 4206c8d8eccSSepherosa Ziehau 4216c8d8eccSSepherosa Ziehau /* Restore the autopoll bit if necessary. */ 4226c8d8eccSSepherosa Ziehau if (sc->bnx_mi_mode & BGE_MIMODE_AUTOPOLL) { 4236c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_MI_MODE, sc->bnx_mi_mode); 4246c8d8eccSSepherosa Ziehau DELAY(80); 4256c8d8eccSSepherosa Ziehau } 4266c8d8eccSSepherosa Ziehau 4276c8d8eccSSepherosa Ziehau if (val & BGE_MICOMM_READFAIL) 4286c8d8eccSSepherosa Ziehau return 0; 4296c8d8eccSSepherosa Ziehau 4306c8d8eccSSepherosa Ziehau return (val & 0xFFFF); 4316c8d8eccSSepherosa Ziehau } 4326c8d8eccSSepherosa Ziehau 4336c8d8eccSSepherosa Ziehau static int 4346c8d8eccSSepherosa Ziehau bnx_miibus_writereg(device_t dev, int phy, int reg, int val) 4356c8d8eccSSepherosa Ziehau { 4366c8d8eccSSepherosa Ziehau struct bnx_softc *sc = device_get_softc(dev); 4376c8d8eccSSepherosa Ziehau int i; 4386c8d8eccSSepherosa Ziehau 4396c8d8eccSSepherosa Ziehau KASSERT(phy == sc->bnx_phyno, 4406c8d8eccSSepherosa Ziehau ("invalid phyno %d, should be %d", phy, sc->bnx_phyno)); 4416c8d8eccSSepherosa Ziehau 4426c8d8eccSSepherosa Ziehau /* Clear the autopoll bit if set, otherwise may trigger PCI errors. */ 4436c8d8eccSSepherosa Ziehau if (sc->bnx_mi_mode & BGE_MIMODE_AUTOPOLL) { 4446c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_MI_MODE, 4456c8d8eccSSepherosa Ziehau sc->bnx_mi_mode & ~BGE_MIMODE_AUTOPOLL); 4466c8d8eccSSepherosa Ziehau DELAY(80); 4476c8d8eccSSepherosa Ziehau } 4486c8d8eccSSepherosa Ziehau 4496c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_MI_COMM, BGE_MICMD_WRITE | BGE_MICOMM_BUSY | 4506c8d8eccSSepherosa Ziehau BGE_MIPHY(phy) | BGE_MIREG(reg) | val); 4516c8d8eccSSepherosa Ziehau 4526c8d8eccSSepherosa Ziehau for (i = 0; i < BNX_TIMEOUT; i++) { 4536c8d8eccSSepherosa Ziehau DELAY(10); 4546c8d8eccSSepherosa Ziehau if (!(CSR_READ_4(sc, BGE_MI_COMM) & BGE_MICOMM_BUSY)) { 4556c8d8eccSSepherosa Ziehau DELAY(5); 4566c8d8eccSSepherosa Ziehau CSR_READ_4(sc, BGE_MI_COMM); /* dummy read */ 4576c8d8eccSSepherosa Ziehau break; 4586c8d8eccSSepherosa Ziehau } 4596c8d8eccSSepherosa Ziehau } 4606c8d8eccSSepherosa Ziehau if (i == BNX_TIMEOUT) { 4616c8d8eccSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, "PHY write timed out " 4626c8d8eccSSepherosa Ziehau "(phy %d, reg %d, val %d)\n", phy, reg, val); 4636c8d8eccSSepherosa Ziehau } 4646c8d8eccSSepherosa Ziehau 4656c8d8eccSSepherosa Ziehau /* Restore the autopoll bit if necessary. */ 4666c8d8eccSSepherosa Ziehau if (sc->bnx_mi_mode & BGE_MIMODE_AUTOPOLL) { 4676c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_MI_MODE, sc->bnx_mi_mode); 4686c8d8eccSSepherosa Ziehau DELAY(80); 4696c8d8eccSSepherosa Ziehau } 4706c8d8eccSSepherosa Ziehau 4716c8d8eccSSepherosa Ziehau return 0; 4726c8d8eccSSepherosa Ziehau } 4736c8d8eccSSepherosa Ziehau 4746c8d8eccSSepherosa Ziehau static void 4756c8d8eccSSepherosa Ziehau bnx_miibus_statchg(device_t dev) 4766c8d8eccSSepherosa Ziehau { 4776c8d8eccSSepherosa Ziehau struct bnx_softc *sc; 4786c8d8eccSSepherosa Ziehau struct mii_data *mii; 4796c8d8eccSSepherosa Ziehau 4806c8d8eccSSepherosa Ziehau sc = device_get_softc(dev); 4816c8d8eccSSepherosa Ziehau mii = device_get_softc(sc->bnx_miibus); 4826c8d8eccSSepherosa Ziehau 4836c8d8eccSSepherosa Ziehau if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) == 4846c8d8eccSSepherosa Ziehau (IFM_ACTIVE | IFM_AVALID)) { 4856c8d8eccSSepherosa Ziehau switch (IFM_SUBTYPE(mii->mii_media_active)) { 4866c8d8eccSSepherosa Ziehau case IFM_10_T: 4876c8d8eccSSepherosa Ziehau case IFM_100_TX: 4886c8d8eccSSepherosa Ziehau sc->bnx_link = 1; 4896c8d8eccSSepherosa Ziehau break; 4906c8d8eccSSepherosa Ziehau case IFM_1000_T: 4916c8d8eccSSepherosa Ziehau case IFM_1000_SX: 4926c8d8eccSSepherosa Ziehau case IFM_2500_SX: 4936c8d8eccSSepherosa Ziehau sc->bnx_link = 1; 4946c8d8eccSSepherosa Ziehau break; 4956c8d8eccSSepherosa Ziehau default: 4966c8d8eccSSepherosa Ziehau sc->bnx_link = 0; 4976c8d8eccSSepherosa Ziehau break; 4986c8d8eccSSepherosa Ziehau } 4996c8d8eccSSepherosa Ziehau } else { 5006c8d8eccSSepherosa Ziehau sc->bnx_link = 0; 5016c8d8eccSSepherosa Ziehau } 5026c8d8eccSSepherosa Ziehau if (sc->bnx_link == 0) 5036c8d8eccSSepherosa Ziehau return; 5046c8d8eccSSepherosa Ziehau 5056c8d8eccSSepherosa Ziehau BNX_CLRBIT(sc, BGE_MAC_MODE, BGE_MACMODE_PORTMODE); 5066c8d8eccSSepherosa Ziehau if (IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T || 5076c8d8eccSSepherosa Ziehau IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_SX) { 5086c8d8eccSSepherosa Ziehau BNX_SETBIT(sc, BGE_MAC_MODE, BGE_PORTMODE_GMII); 5096c8d8eccSSepherosa Ziehau } else { 5106c8d8eccSSepherosa Ziehau BNX_SETBIT(sc, BGE_MAC_MODE, BGE_PORTMODE_MII); 5116c8d8eccSSepherosa Ziehau } 5126c8d8eccSSepherosa Ziehau 5136c8d8eccSSepherosa Ziehau if ((mii->mii_media_active & IFM_GMASK) == IFM_FDX) { 5146c8d8eccSSepherosa Ziehau BNX_CLRBIT(sc, BGE_MAC_MODE, BGE_MACMODE_HALF_DUPLEX); 5156c8d8eccSSepherosa Ziehau } else { 5166c8d8eccSSepherosa Ziehau BNX_SETBIT(sc, BGE_MAC_MODE, BGE_MACMODE_HALF_DUPLEX); 5176c8d8eccSSepherosa Ziehau } 5186c8d8eccSSepherosa Ziehau } 5196c8d8eccSSepherosa Ziehau 5206c8d8eccSSepherosa Ziehau /* 5216c8d8eccSSepherosa Ziehau * Memory management for jumbo frames. 5226c8d8eccSSepherosa Ziehau */ 5236c8d8eccSSepherosa Ziehau static int 5246c8d8eccSSepherosa Ziehau bnx_alloc_jumbo_mem(struct bnx_softc *sc) 5256c8d8eccSSepherosa Ziehau { 5266c8d8eccSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 5276c8d8eccSSepherosa Ziehau struct bnx_jslot *entry; 5286c8d8eccSSepherosa Ziehau uint8_t *ptr; 5296c8d8eccSSepherosa Ziehau bus_addr_t paddr; 5306c8d8eccSSepherosa Ziehau int i, error; 5316c8d8eccSSepherosa Ziehau 5326c8d8eccSSepherosa Ziehau /* 5336c8d8eccSSepherosa Ziehau * Create tag for jumbo mbufs. 5346c8d8eccSSepherosa Ziehau * This is really a bit of a kludge. We allocate a special 5356c8d8eccSSepherosa Ziehau * jumbo buffer pool which (thanks to the way our DMA 5366c8d8eccSSepherosa Ziehau * memory allocation works) will consist of contiguous 5376c8d8eccSSepherosa Ziehau * pages. This means that even though a jumbo buffer might 5386c8d8eccSSepherosa Ziehau * be larger than a page size, we don't really need to 5396c8d8eccSSepherosa Ziehau * map it into more than one DMA segment. However, the 5406c8d8eccSSepherosa Ziehau * default mbuf tag will result in multi-segment mappings, 5416c8d8eccSSepherosa Ziehau * so we have to create a special jumbo mbuf tag that 5426c8d8eccSSepherosa Ziehau * lets us get away with mapping the jumbo buffers as 5436c8d8eccSSepherosa Ziehau * a single segment. I think eventually the driver should 5446c8d8eccSSepherosa Ziehau * be changed so that it uses ordinary mbufs and cluster 5456c8d8eccSSepherosa Ziehau * buffers, i.e. jumbo frames can span multiple DMA 5466c8d8eccSSepherosa Ziehau * descriptors. But that's a project for another day. 5476c8d8eccSSepherosa Ziehau */ 5486c8d8eccSSepherosa Ziehau 5496c8d8eccSSepherosa Ziehau /* 5506c8d8eccSSepherosa Ziehau * Create DMA stuffs for jumbo RX ring. 5516c8d8eccSSepherosa Ziehau */ 5526c8d8eccSSepherosa Ziehau error = bnx_dma_block_alloc(sc, BGE_JUMBO_RX_RING_SZ, 5536c8d8eccSSepherosa Ziehau &sc->bnx_cdata.bnx_rx_jumbo_ring_tag, 5546c8d8eccSSepherosa Ziehau &sc->bnx_cdata.bnx_rx_jumbo_ring_map, 5556c8d8eccSSepherosa Ziehau (void *)&sc->bnx_ldata.bnx_rx_jumbo_ring, 5566c8d8eccSSepherosa Ziehau &sc->bnx_ldata.bnx_rx_jumbo_ring_paddr); 5576c8d8eccSSepherosa Ziehau if (error) { 5586c8d8eccSSepherosa Ziehau if_printf(ifp, "could not create jumbo RX ring\n"); 5596c8d8eccSSepherosa Ziehau return error; 5606c8d8eccSSepherosa Ziehau } 5616c8d8eccSSepherosa Ziehau 5626c8d8eccSSepherosa Ziehau /* 5636c8d8eccSSepherosa Ziehau * Create DMA stuffs for jumbo buffer block. 5646c8d8eccSSepherosa Ziehau */ 5656c8d8eccSSepherosa Ziehau error = bnx_dma_block_alloc(sc, BNX_JMEM, 5666c8d8eccSSepherosa Ziehau &sc->bnx_cdata.bnx_jumbo_tag, 5676c8d8eccSSepherosa Ziehau &sc->bnx_cdata.bnx_jumbo_map, 5686c8d8eccSSepherosa Ziehau (void **)&sc->bnx_ldata.bnx_jumbo_buf, 5696c8d8eccSSepherosa Ziehau &paddr); 5706c8d8eccSSepherosa Ziehau if (error) { 5716c8d8eccSSepherosa Ziehau if_printf(ifp, "could not create jumbo buffer\n"); 5726c8d8eccSSepherosa Ziehau return error; 5736c8d8eccSSepherosa Ziehau } 5746c8d8eccSSepherosa Ziehau 5756c8d8eccSSepherosa Ziehau SLIST_INIT(&sc->bnx_jfree_listhead); 5766c8d8eccSSepherosa Ziehau 5776c8d8eccSSepherosa Ziehau /* 5786c8d8eccSSepherosa Ziehau * Now divide it up into 9K pieces and save the addresses 5796c8d8eccSSepherosa Ziehau * in an array. Note that we play an evil trick here by using 5806c8d8eccSSepherosa Ziehau * the first few bytes in the buffer to hold the the address 5816c8d8eccSSepherosa Ziehau * of the softc structure for this interface. This is because 5826c8d8eccSSepherosa Ziehau * bnx_jfree() needs it, but it is called by the mbuf management 5836c8d8eccSSepherosa Ziehau * code which will not pass it to us explicitly. 5846c8d8eccSSepherosa Ziehau */ 5856c8d8eccSSepherosa Ziehau for (i = 0, ptr = sc->bnx_ldata.bnx_jumbo_buf; i < BNX_JSLOTS; i++) { 5866c8d8eccSSepherosa Ziehau entry = &sc->bnx_cdata.bnx_jslots[i]; 5876c8d8eccSSepherosa Ziehau entry->bnx_sc = sc; 5886c8d8eccSSepherosa Ziehau entry->bnx_buf = ptr; 5896c8d8eccSSepherosa Ziehau entry->bnx_paddr = paddr; 5906c8d8eccSSepherosa Ziehau entry->bnx_inuse = 0; 5916c8d8eccSSepherosa Ziehau entry->bnx_slot = i; 5926c8d8eccSSepherosa Ziehau SLIST_INSERT_HEAD(&sc->bnx_jfree_listhead, entry, jslot_link); 5936c8d8eccSSepherosa Ziehau 5946c8d8eccSSepherosa Ziehau ptr += BNX_JLEN; 5956c8d8eccSSepherosa Ziehau paddr += BNX_JLEN; 5966c8d8eccSSepherosa Ziehau } 5976c8d8eccSSepherosa Ziehau return 0; 5986c8d8eccSSepherosa Ziehau } 5996c8d8eccSSepherosa Ziehau 6006c8d8eccSSepherosa Ziehau static void 6016c8d8eccSSepherosa Ziehau bnx_free_jumbo_mem(struct bnx_softc *sc) 6026c8d8eccSSepherosa Ziehau { 6036c8d8eccSSepherosa Ziehau /* Destroy jumbo RX ring. */ 6046c8d8eccSSepherosa Ziehau bnx_dma_block_free(sc->bnx_cdata.bnx_rx_jumbo_ring_tag, 6056c8d8eccSSepherosa Ziehau sc->bnx_cdata.bnx_rx_jumbo_ring_map, 6066c8d8eccSSepherosa Ziehau sc->bnx_ldata.bnx_rx_jumbo_ring); 6076c8d8eccSSepherosa Ziehau 6086c8d8eccSSepherosa Ziehau /* Destroy jumbo buffer block. */ 6096c8d8eccSSepherosa Ziehau bnx_dma_block_free(sc->bnx_cdata.bnx_jumbo_tag, 6106c8d8eccSSepherosa Ziehau sc->bnx_cdata.bnx_jumbo_map, 6116c8d8eccSSepherosa Ziehau sc->bnx_ldata.bnx_jumbo_buf); 6126c8d8eccSSepherosa Ziehau } 6136c8d8eccSSepherosa Ziehau 6146c8d8eccSSepherosa Ziehau /* 6156c8d8eccSSepherosa Ziehau * Allocate a jumbo buffer. 6166c8d8eccSSepherosa Ziehau */ 6176c8d8eccSSepherosa Ziehau static struct bnx_jslot * 6186c8d8eccSSepherosa Ziehau bnx_jalloc(struct bnx_softc *sc) 6196c8d8eccSSepherosa Ziehau { 6206c8d8eccSSepherosa Ziehau struct bnx_jslot *entry; 6216c8d8eccSSepherosa Ziehau 6226c8d8eccSSepherosa Ziehau lwkt_serialize_enter(&sc->bnx_jslot_serializer); 6236c8d8eccSSepherosa Ziehau entry = SLIST_FIRST(&sc->bnx_jfree_listhead); 6246c8d8eccSSepherosa Ziehau if (entry) { 6256c8d8eccSSepherosa Ziehau SLIST_REMOVE_HEAD(&sc->bnx_jfree_listhead, jslot_link); 6266c8d8eccSSepherosa Ziehau entry->bnx_inuse = 1; 6276c8d8eccSSepherosa Ziehau } else { 6286c8d8eccSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, "no free jumbo buffers\n"); 6296c8d8eccSSepherosa Ziehau } 6306c8d8eccSSepherosa Ziehau lwkt_serialize_exit(&sc->bnx_jslot_serializer); 6316c8d8eccSSepherosa Ziehau return(entry); 6326c8d8eccSSepherosa Ziehau } 6336c8d8eccSSepherosa Ziehau 6346c8d8eccSSepherosa Ziehau /* 6356c8d8eccSSepherosa Ziehau * Adjust usage count on a jumbo buffer. 6366c8d8eccSSepherosa Ziehau */ 6376c8d8eccSSepherosa Ziehau static void 6386c8d8eccSSepherosa Ziehau bnx_jref(void *arg) 6396c8d8eccSSepherosa Ziehau { 6406c8d8eccSSepherosa Ziehau struct bnx_jslot *entry = (struct bnx_jslot *)arg; 6416c8d8eccSSepherosa Ziehau struct bnx_softc *sc = entry->bnx_sc; 6426c8d8eccSSepherosa Ziehau 6436c8d8eccSSepherosa Ziehau if (sc == NULL) 6446c8d8eccSSepherosa Ziehau panic("bnx_jref: can't find softc pointer!"); 6456c8d8eccSSepherosa Ziehau 6466c8d8eccSSepherosa Ziehau if (&sc->bnx_cdata.bnx_jslots[entry->bnx_slot] != entry) { 6476c8d8eccSSepherosa Ziehau panic("bnx_jref: asked to reference buffer " 6486c8d8eccSSepherosa Ziehau "that we don't manage!"); 6496c8d8eccSSepherosa Ziehau } else if (entry->bnx_inuse == 0) { 6506c8d8eccSSepherosa Ziehau panic("bnx_jref: buffer already free!"); 6516c8d8eccSSepherosa Ziehau } else { 6526c8d8eccSSepherosa Ziehau atomic_add_int(&entry->bnx_inuse, 1); 6536c8d8eccSSepherosa Ziehau } 6546c8d8eccSSepherosa Ziehau } 6556c8d8eccSSepherosa Ziehau 6566c8d8eccSSepherosa Ziehau /* 6576c8d8eccSSepherosa Ziehau * Release a jumbo buffer. 6586c8d8eccSSepherosa Ziehau */ 6596c8d8eccSSepherosa Ziehau static void 6606c8d8eccSSepherosa Ziehau bnx_jfree(void *arg) 6616c8d8eccSSepherosa Ziehau { 6626c8d8eccSSepherosa Ziehau struct bnx_jslot *entry = (struct bnx_jslot *)arg; 6636c8d8eccSSepherosa Ziehau struct bnx_softc *sc = entry->bnx_sc; 6646c8d8eccSSepherosa Ziehau 6656c8d8eccSSepherosa Ziehau if (sc == NULL) 6666c8d8eccSSepherosa Ziehau panic("bnx_jfree: can't find softc pointer!"); 6676c8d8eccSSepherosa Ziehau 6686c8d8eccSSepherosa Ziehau if (&sc->bnx_cdata.bnx_jslots[entry->bnx_slot] != entry) { 6696c8d8eccSSepherosa Ziehau panic("bnx_jfree: asked to free buffer that we don't manage!"); 6706c8d8eccSSepherosa Ziehau } else if (entry->bnx_inuse == 0) { 6716c8d8eccSSepherosa Ziehau panic("bnx_jfree: buffer already free!"); 6726c8d8eccSSepherosa Ziehau } else { 6736c8d8eccSSepherosa Ziehau /* 6746c8d8eccSSepherosa Ziehau * Possible MP race to 0, use the serializer. The atomic insn 6756c8d8eccSSepherosa Ziehau * is still needed for races against bnx_jref(). 6766c8d8eccSSepherosa Ziehau */ 6776c8d8eccSSepherosa Ziehau lwkt_serialize_enter(&sc->bnx_jslot_serializer); 6786c8d8eccSSepherosa Ziehau atomic_subtract_int(&entry->bnx_inuse, 1); 6796c8d8eccSSepherosa Ziehau if (entry->bnx_inuse == 0) { 6806c8d8eccSSepherosa Ziehau SLIST_INSERT_HEAD(&sc->bnx_jfree_listhead, 6816c8d8eccSSepherosa Ziehau entry, jslot_link); 6826c8d8eccSSepherosa Ziehau } 6836c8d8eccSSepherosa Ziehau lwkt_serialize_exit(&sc->bnx_jslot_serializer); 6846c8d8eccSSepherosa Ziehau } 6856c8d8eccSSepherosa Ziehau } 6866c8d8eccSSepherosa Ziehau 6876c8d8eccSSepherosa Ziehau 6886c8d8eccSSepherosa Ziehau /* 6896c8d8eccSSepherosa Ziehau * Intialize a standard receive ring descriptor. 6906c8d8eccSSepherosa Ziehau */ 6916c8d8eccSSepherosa Ziehau static int 6926c8d8eccSSepherosa Ziehau bnx_newbuf_std(struct bnx_softc *sc, int i, int init) 6936c8d8eccSSepherosa Ziehau { 6946c8d8eccSSepherosa Ziehau struct mbuf *m_new = NULL; 6956c8d8eccSSepherosa Ziehau bus_dma_segment_t seg; 6966c8d8eccSSepherosa Ziehau bus_dmamap_t map; 6976c8d8eccSSepherosa Ziehau int error, nsegs; 6986c8d8eccSSepherosa Ziehau 6996c8d8eccSSepherosa Ziehau m_new = m_getcl(init ? MB_WAIT : MB_DONTWAIT, MT_DATA, M_PKTHDR); 7006c8d8eccSSepherosa Ziehau if (m_new == NULL) 7016c8d8eccSSepherosa Ziehau return ENOBUFS; 7026c8d8eccSSepherosa Ziehau m_new->m_len = m_new->m_pkthdr.len = MCLBYTES; 7036c8d8eccSSepherosa Ziehau m_adj(m_new, ETHER_ALIGN); 7046c8d8eccSSepherosa Ziehau 7056c8d8eccSSepherosa Ziehau error = bus_dmamap_load_mbuf_segment(sc->bnx_cdata.bnx_rx_mtag, 7066c8d8eccSSepherosa Ziehau sc->bnx_cdata.bnx_rx_tmpmap, m_new, 7076c8d8eccSSepherosa Ziehau &seg, 1, &nsegs, BUS_DMA_NOWAIT); 7086c8d8eccSSepherosa Ziehau if (error) { 7096c8d8eccSSepherosa Ziehau m_freem(m_new); 7106c8d8eccSSepherosa Ziehau return error; 7116c8d8eccSSepherosa Ziehau } 7126c8d8eccSSepherosa Ziehau 7136c8d8eccSSepherosa Ziehau if (!init) { 7146c8d8eccSSepherosa Ziehau bus_dmamap_sync(sc->bnx_cdata.bnx_rx_mtag, 7156c8d8eccSSepherosa Ziehau sc->bnx_cdata.bnx_rx_std_dmamap[i], 7166c8d8eccSSepherosa Ziehau BUS_DMASYNC_POSTREAD); 7176c8d8eccSSepherosa Ziehau bus_dmamap_unload(sc->bnx_cdata.bnx_rx_mtag, 7186c8d8eccSSepherosa Ziehau sc->bnx_cdata.bnx_rx_std_dmamap[i]); 7196c8d8eccSSepherosa Ziehau } 7206c8d8eccSSepherosa Ziehau 7216c8d8eccSSepherosa Ziehau map = sc->bnx_cdata.bnx_rx_tmpmap; 7226c8d8eccSSepherosa Ziehau sc->bnx_cdata.bnx_rx_tmpmap = sc->bnx_cdata.bnx_rx_std_dmamap[i]; 7236c8d8eccSSepherosa Ziehau sc->bnx_cdata.bnx_rx_std_dmamap[i] = map; 7246c8d8eccSSepherosa Ziehau 7256c8d8eccSSepherosa Ziehau sc->bnx_cdata.bnx_rx_std_chain[i].bnx_mbuf = m_new; 7266c8d8eccSSepherosa Ziehau sc->bnx_cdata.bnx_rx_std_chain[i].bnx_paddr = seg.ds_addr; 7276c8d8eccSSepherosa Ziehau 7286c8d8eccSSepherosa Ziehau bnx_setup_rxdesc_std(sc, i); 7296c8d8eccSSepherosa Ziehau return 0; 7306c8d8eccSSepherosa Ziehau } 7316c8d8eccSSepherosa Ziehau 7326c8d8eccSSepherosa Ziehau static void 7336c8d8eccSSepherosa Ziehau bnx_setup_rxdesc_std(struct bnx_softc *sc, int i) 7346c8d8eccSSepherosa Ziehau { 7356c8d8eccSSepherosa Ziehau struct bnx_rxchain *rc; 7366c8d8eccSSepherosa Ziehau struct bge_rx_bd *r; 7376c8d8eccSSepherosa Ziehau 7386c8d8eccSSepherosa Ziehau rc = &sc->bnx_cdata.bnx_rx_std_chain[i]; 7396c8d8eccSSepherosa Ziehau r = &sc->bnx_ldata.bnx_rx_std_ring[i]; 7406c8d8eccSSepherosa Ziehau 7416c8d8eccSSepherosa Ziehau r->bge_addr.bge_addr_lo = BGE_ADDR_LO(rc->bnx_paddr); 7426c8d8eccSSepherosa Ziehau r->bge_addr.bge_addr_hi = BGE_ADDR_HI(rc->bnx_paddr); 7436c8d8eccSSepherosa Ziehau r->bge_len = rc->bnx_mbuf->m_len; 7446c8d8eccSSepherosa Ziehau r->bge_idx = i; 7456c8d8eccSSepherosa Ziehau r->bge_flags = BGE_RXBDFLAG_END; 7466c8d8eccSSepherosa Ziehau } 7476c8d8eccSSepherosa Ziehau 7486c8d8eccSSepherosa Ziehau /* 7496c8d8eccSSepherosa Ziehau * Initialize a jumbo receive ring descriptor. This allocates 7506c8d8eccSSepherosa Ziehau * a jumbo buffer from the pool managed internally by the driver. 7516c8d8eccSSepherosa Ziehau */ 7526c8d8eccSSepherosa Ziehau static int 7536c8d8eccSSepherosa Ziehau bnx_newbuf_jumbo(struct bnx_softc *sc, int i, int init) 7546c8d8eccSSepherosa Ziehau { 7556c8d8eccSSepherosa Ziehau struct mbuf *m_new = NULL; 7566c8d8eccSSepherosa Ziehau struct bnx_jslot *buf; 7576c8d8eccSSepherosa Ziehau bus_addr_t paddr; 7586c8d8eccSSepherosa Ziehau 7596c8d8eccSSepherosa Ziehau /* Allocate the mbuf. */ 7606c8d8eccSSepherosa Ziehau MGETHDR(m_new, init ? MB_WAIT : MB_DONTWAIT, MT_DATA); 7616c8d8eccSSepherosa Ziehau if (m_new == NULL) 7626c8d8eccSSepherosa Ziehau return ENOBUFS; 7636c8d8eccSSepherosa Ziehau 7646c8d8eccSSepherosa Ziehau /* Allocate the jumbo buffer */ 7656c8d8eccSSepherosa Ziehau buf = bnx_jalloc(sc); 7666c8d8eccSSepherosa Ziehau if (buf == NULL) { 7676c8d8eccSSepherosa Ziehau m_freem(m_new); 7686c8d8eccSSepherosa Ziehau return ENOBUFS; 7696c8d8eccSSepherosa Ziehau } 7706c8d8eccSSepherosa Ziehau 7716c8d8eccSSepherosa Ziehau /* Attach the buffer to the mbuf. */ 7726c8d8eccSSepherosa Ziehau m_new->m_ext.ext_arg = buf; 7736c8d8eccSSepherosa Ziehau m_new->m_ext.ext_buf = buf->bnx_buf; 7746c8d8eccSSepherosa Ziehau m_new->m_ext.ext_free = bnx_jfree; 7756c8d8eccSSepherosa Ziehau m_new->m_ext.ext_ref = bnx_jref; 7766c8d8eccSSepherosa Ziehau m_new->m_ext.ext_size = BNX_JUMBO_FRAMELEN; 7776c8d8eccSSepherosa Ziehau 7786c8d8eccSSepherosa Ziehau m_new->m_flags |= M_EXT; 7796c8d8eccSSepherosa Ziehau 7806c8d8eccSSepherosa Ziehau m_new->m_data = m_new->m_ext.ext_buf; 7816c8d8eccSSepherosa Ziehau m_new->m_len = m_new->m_pkthdr.len = m_new->m_ext.ext_size; 7826c8d8eccSSepherosa Ziehau 7836c8d8eccSSepherosa Ziehau paddr = buf->bnx_paddr; 7846c8d8eccSSepherosa Ziehau m_adj(m_new, ETHER_ALIGN); 7856c8d8eccSSepherosa Ziehau paddr += ETHER_ALIGN; 7866c8d8eccSSepherosa Ziehau 7876c8d8eccSSepherosa Ziehau /* Save necessary information */ 7886c8d8eccSSepherosa Ziehau sc->bnx_cdata.bnx_rx_jumbo_chain[i].bnx_mbuf = m_new; 7896c8d8eccSSepherosa Ziehau sc->bnx_cdata.bnx_rx_jumbo_chain[i].bnx_paddr = paddr; 7906c8d8eccSSepherosa Ziehau 7916c8d8eccSSepherosa Ziehau /* Set up the descriptor. */ 7926c8d8eccSSepherosa Ziehau bnx_setup_rxdesc_jumbo(sc, i); 7936c8d8eccSSepherosa Ziehau return 0; 7946c8d8eccSSepherosa Ziehau } 7956c8d8eccSSepherosa Ziehau 7966c8d8eccSSepherosa Ziehau static void 7976c8d8eccSSepherosa Ziehau bnx_setup_rxdesc_jumbo(struct bnx_softc *sc, int i) 7986c8d8eccSSepherosa Ziehau { 7996c8d8eccSSepherosa Ziehau struct bge_rx_bd *r; 8006c8d8eccSSepherosa Ziehau struct bnx_rxchain *rc; 8016c8d8eccSSepherosa Ziehau 8026c8d8eccSSepherosa Ziehau r = &sc->bnx_ldata.bnx_rx_jumbo_ring[i]; 8036c8d8eccSSepherosa Ziehau rc = &sc->bnx_cdata.bnx_rx_jumbo_chain[i]; 8046c8d8eccSSepherosa Ziehau 8056c8d8eccSSepherosa Ziehau r->bge_addr.bge_addr_lo = BGE_ADDR_LO(rc->bnx_paddr); 8066c8d8eccSSepherosa Ziehau r->bge_addr.bge_addr_hi = BGE_ADDR_HI(rc->bnx_paddr); 8076c8d8eccSSepherosa Ziehau r->bge_len = rc->bnx_mbuf->m_len; 8086c8d8eccSSepherosa Ziehau r->bge_idx = i; 8096c8d8eccSSepherosa Ziehau r->bge_flags = BGE_RXBDFLAG_END|BGE_RXBDFLAG_JUMBO_RING; 8106c8d8eccSSepherosa Ziehau } 8116c8d8eccSSepherosa Ziehau 8126c8d8eccSSepherosa Ziehau static int 8136c8d8eccSSepherosa Ziehau bnx_init_rx_ring_std(struct bnx_softc *sc) 8146c8d8eccSSepherosa Ziehau { 8156c8d8eccSSepherosa Ziehau int i, error; 8166c8d8eccSSepherosa Ziehau 8176c8d8eccSSepherosa Ziehau for (i = 0; i < BGE_STD_RX_RING_CNT; i++) { 8186c8d8eccSSepherosa Ziehau error = bnx_newbuf_std(sc, i, 1); 8196c8d8eccSSepherosa Ziehau if (error) 8206c8d8eccSSepherosa Ziehau return error; 82187c7a7cfSSascha Wildner } 8226c8d8eccSSepherosa Ziehau 8236c8d8eccSSepherosa Ziehau sc->bnx_std = BGE_STD_RX_RING_CNT - 1; 8246c8d8eccSSepherosa Ziehau bnx_writembx(sc, BGE_MBX_RX_STD_PROD_LO, sc->bnx_std); 8256c8d8eccSSepherosa Ziehau 8266c8d8eccSSepherosa Ziehau return(0); 8276c8d8eccSSepherosa Ziehau } 8286c8d8eccSSepherosa Ziehau 8296c8d8eccSSepherosa Ziehau static void 8306c8d8eccSSepherosa Ziehau bnx_free_rx_ring_std(struct bnx_softc *sc) 8316c8d8eccSSepherosa Ziehau { 8326c8d8eccSSepherosa Ziehau int i; 8336c8d8eccSSepherosa Ziehau 8346c8d8eccSSepherosa Ziehau for (i = 0; i < BGE_STD_RX_RING_CNT; i++) { 8356c8d8eccSSepherosa Ziehau struct bnx_rxchain *rc = &sc->bnx_cdata.bnx_rx_std_chain[i]; 8366c8d8eccSSepherosa Ziehau 8376c8d8eccSSepherosa Ziehau if (rc->bnx_mbuf != NULL) { 8386c8d8eccSSepherosa Ziehau bus_dmamap_unload(sc->bnx_cdata.bnx_rx_mtag, 8396c8d8eccSSepherosa Ziehau sc->bnx_cdata.bnx_rx_std_dmamap[i]); 8406c8d8eccSSepherosa Ziehau m_freem(rc->bnx_mbuf); 8416c8d8eccSSepherosa Ziehau rc->bnx_mbuf = NULL; 8426c8d8eccSSepherosa Ziehau } 8436c8d8eccSSepherosa Ziehau bzero(&sc->bnx_ldata.bnx_rx_std_ring[i], 8446c8d8eccSSepherosa Ziehau sizeof(struct bge_rx_bd)); 8456c8d8eccSSepherosa Ziehau } 8466c8d8eccSSepherosa Ziehau } 8476c8d8eccSSepherosa Ziehau 8486c8d8eccSSepherosa Ziehau static int 8496c8d8eccSSepherosa Ziehau bnx_init_rx_ring_jumbo(struct bnx_softc *sc) 8506c8d8eccSSepherosa Ziehau { 8516c8d8eccSSepherosa Ziehau struct bge_rcb *rcb; 8526c8d8eccSSepherosa Ziehau int i, error; 8536c8d8eccSSepherosa Ziehau 8546c8d8eccSSepherosa Ziehau for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) { 8556c8d8eccSSepherosa Ziehau error = bnx_newbuf_jumbo(sc, i, 1); 8566c8d8eccSSepherosa Ziehau if (error) 8576c8d8eccSSepherosa Ziehau return error; 85887c7a7cfSSascha Wildner } 8596c8d8eccSSepherosa Ziehau 8606c8d8eccSSepherosa Ziehau sc->bnx_jumbo = BGE_JUMBO_RX_RING_CNT - 1; 8616c8d8eccSSepherosa Ziehau 8626c8d8eccSSepherosa Ziehau rcb = &sc->bnx_ldata.bnx_info.bnx_jumbo_rx_rcb; 8636c8d8eccSSepherosa Ziehau rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(0, 0); 8646c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags); 8656c8d8eccSSepherosa Ziehau 8666c8d8eccSSepherosa Ziehau bnx_writembx(sc, BGE_MBX_RX_JUMBO_PROD_LO, sc->bnx_jumbo); 8676c8d8eccSSepherosa Ziehau 8686c8d8eccSSepherosa Ziehau return(0); 8696c8d8eccSSepherosa Ziehau } 8706c8d8eccSSepherosa Ziehau 8716c8d8eccSSepherosa Ziehau static void 8726c8d8eccSSepherosa Ziehau bnx_free_rx_ring_jumbo(struct bnx_softc *sc) 8736c8d8eccSSepherosa Ziehau { 8746c8d8eccSSepherosa Ziehau int i; 8756c8d8eccSSepherosa Ziehau 8766c8d8eccSSepherosa Ziehau for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) { 8776c8d8eccSSepherosa Ziehau struct bnx_rxchain *rc = &sc->bnx_cdata.bnx_rx_jumbo_chain[i]; 8786c8d8eccSSepherosa Ziehau 8796c8d8eccSSepherosa Ziehau if (rc->bnx_mbuf != NULL) { 8806c8d8eccSSepherosa Ziehau m_freem(rc->bnx_mbuf); 8816c8d8eccSSepherosa Ziehau rc->bnx_mbuf = NULL; 8826c8d8eccSSepherosa Ziehau } 8836c8d8eccSSepherosa Ziehau bzero(&sc->bnx_ldata.bnx_rx_jumbo_ring[i], 8846c8d8eccSSepherosa Ziehau sizeof(struct bge_rx_bd)); 8856c8d8eccSSepherosa Ziehau } 8866c8d8eccSSepherosa Ziehau } 8876c8d8eccSSepherosa Ziehau 8886c8d8eccSSepherosa Ziehau static void 88933a04907SSepherosa Ziehau bnx_free_tx_ring(struct bnx_tx_ring *txr) 8906c8d8eccSSepherosa Ziehau { 8916c8d8eccSSepherosa Ziehau int i; 8926c8d8eccSSepherosa Ziehau 8936c8d8eccSSepherosa Ziehau for (i = 0; i < BGE_TX_RING_CNT; i++) { 89433a04907SSepherosa Ziehau if (txr->bnx_tx_chain[i] != NULL) { 89533a04907SSepherosa Ziehau bus_dmamap_unload(txr->bnx_tx_mtag, 89633a04907SSepherosa Ziehau txr->bnx_tx_dmamap[i]); 89733a04907SSepherosa Ziehau m_freem(txr->bnx_tx_chain[i]); 89833a04907SSepherosa Ziehau txr->bnx_tx_chain[i] = NULL; 8996c8d8eccSSepherosa Ziehau } 90033a04907SSepherosa Ziehau bzero(&txr->bnx_tx_ring[i], sizeof(struct bge_tx_bd)); 9016c8d8eccSSepherosa Ziehau } 90233a04907SSepherosa Ziehau txr->bnx_tx_saved_considx = BNX_TXCONS_UNSET; 9036c8d8eccSSepherosa Ziehau } 9046c8d8eccSSepherosa Ziehau 9056c8d8eccSSepherosa Ziehau static int 90633a04907SSepherosa Ziehau bnx_init_tx_ring(struct bnx_tx_ring *txr) 9076c8d8eccSSepherosa Ziehau { 90833a04907SSepherosa Ziehau txr->bnx_txcnt = 0; 90933a04907SSepherosa Ziehau txr->bnx_tx_saved_considx = 0; 91033a04907SSepherosa Ziehau txr->bnx_tx_prodidx = 0; 9116c8d8eccSSepherosa Ziehau 9126c8d8eccSSepherosa Ziehau /* Initialize transmit producer index for host-memory send ring. */ 91333a04907SSepherosa Ziehau bnx_writembx(txr->bnx_sc, BGE_MBX_TX_HOST_PROD0_LO, 91433a04907SSepherosa Ziehau txr->bnx_tx_prodidx); 9156c8d8eccSSepherosa Ziehau 9166c8d8eccSSepherosa Ziehau return(0); 9176c8d8eccSSepherosa Ziehau } 9186c8d8eccSSepherosa Ziehau 9196c8d8eccSSepherosa Ziehau static void 9206c8d8eccSSepherosa Ziehau bnx_setmulti(struct bnx_softc *sc) 9216c8d8eccSSepherosa Ziehau { 9226c8d8eccSSepherosa Ziehau struct ifnet *ifp; 9236c8d8eccSSepherosa Ziehau struct ifmultiaddr *ifma; 9246c8d8eccSSepherosa Ziehau uint32_t hashes[4] = { 0, 0, 0, 0 }; 9256c8d8eccSSepherosa Ziehau int h, i; 9266c8d8eccSSepherosa Ziehau 9276c8d8eccSSepherosa Ziehau ifp = &sc->arpcom.ac_if; 9286c8d8eccSSepherosa Ziehau 9296c8d8eccSSepherosa Ziehau if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) { 9306c8d8eccSSepherosa Ziehau for (i = 0; i < 4; i++) 9316c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), 0xFFFFFFFF); 9326c8d8eccSSepherosa Ziehau return; 9336c8d8eccSSepherosa Ziehau } 9346c8d8eccSSepherosa Ziehau 9356c8d8eccSSepherosa Ziehau /* First, zot all the existing filters. */ 9366c8d8eccSSepherosa Ziehau for (i = 0; i < 4; i++) 9376c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), 0); 9386c8d8eccSSepherosa Ziehau 9396c8d8eccSSepherosa Ziehau /* Now program new ones. */ 9406c8d8eccSSepherosa Ziehau TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 9416c8d8eccSSepherosa Ziehau if (ifma->ifma_addr->sa_family != AF_LINK) 9426c8d8eccSSepherosa Ziehau continue; 9436c8d8eccSSepherosa Ziehau h = ether_crc32_le( 9446c8d8eccSSepherosa Ziehau LLADDR((struct sockaddr_dl *)ifma->ifma_addr), 9456c8d8eccSSepherosa Ziehau ETHER_ADDR_LEN) & 0x7f; 9466c8d8eccSSepherosa Ziehau hashes[(h & 0x60) >> 5] |= 1 << (h & 0x1F); 9476c8d8eccSSepherosa Ziehau } 9486c8d8eccSSepherosa Ziehau 9496c8d8eccSSepherosa Ziehau for (i = 0; i < 4; i++) 9506c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), hashes[i]); 9516c8d8eccSSepherosa Ziehau } 9526c8d8eccSSepherosa Ziehau 9536c8d8eccSSepherosa Ziehau /* 9546c8d8eccSSepherosa Ziehau * Do endian, PCI and DMA initialization. Also check the on-board ROM 9556c8d8eccSSepherosa Ziehau * self-test results. 9566c8d8eccSSepherosa Ziehau */ 9576c8d8eccSSepherosa Ziehau static int 9586c8d8eccSSepherosa Ziehau bnx_chipinit(struct bnx_softc *sc) 9596c8d8eccSSepherosa Ziehau { 9606c8d8eccSSepherosa Ziehau uint32_t dma_rw_ctl, mode_ctl; 9616c8d8eccSSepherosa Ziehau int i; 9626c8d8eccSSepherosa Ziehau 9636c8d8eccSSepherosa Ziehau /* Set endian type before we access any non-PCI registers. */ 9646c8d8eccSSepherosa Ziehau pci_write_config(sc->bnx_dev, BGE_PCI_MISC_CTL, 9656c8d8eccSSepherosa Ziehau BGE_INIT | BGE_PCIMISCCTL_TAGGED_STATUS, 4); 9666c8d8eccSSepherosa Ziehau 9676c8d8eccSSepherosa Ziehau /* Clear the MAC control register */ 9686c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_MAC_MODE, 0); 9696c8d8eccSSepherosa Ziehau 9706c8d8eccSSepherosa Ziehau /* 9716c8d8eccSSepherosa Ziehau * Clear the MAC statistics block in the NIC's 9726c8d8eccSSepherosa Ziehau * internal memory. 9736c8d8eccSSepherosa Ziehau */ 9746c8d8eccSSepherosa Ziehau for (i = BGE_STATS_BLOCK; 9756c8d8eccSSepherosa Ziehau i < BGE_STATS_BLOCK_END + 1; i += sizeof(uint32_t)) 9766c8d8eccSSepherosa Ziehau BNX_MEMWIN_WRITE(sc, i, 0); 9776c8d8eccSSepherosa Ziehau 9786c8d8eccSSepherosa Ziehau for (i = BGE_STATUS_BLOCK; 9796c8d8eccSSepherosa Ziehau i < BGE_STATUS_BLOCK_END + 1; i += sizeof(uint32_t)) 9806c8d8eccSSepherosa Ziehau BNX_MEMWIN_WRITE(sc, i, 0); 9816c8d8eccSSepherosa Ziehau 982d7872545SSepherosa Ziehau if (BNX_IS_57765_FAMILY(sc)) { 983d7872545SSepherosa Ziehau uint32_t val; 984d7872545SSepherosa Ziehau 985d7872545SSepherosa Ziehau if (sc->bnx_chipid == BGE_CHIPID_BCM57765_A0) { 986d7872545SSepherosa Ziehau mode_ctl = CSR_READ_4(sc, BGE_MODE_CTL); 987d7872545SSepherosa Ziehau val = mode_ctl & ~BGE_MODECTL_PCIE_PORTS; 988d7872545SSepherosa Ziehau 989d7872545SSepherosa Ziehau /* Access the lower 1K of PL PCI-E block registers. */ 990d7872545SSepherosa Ziehau CSR_WRITE_4(sc, BGE_MODE_CTL, 991d7872545SSepherosa Ziehau val | BGE_MODECTL_PCIE_PL_SEL); 992d7872545SSepherosa Ziehau 993d7872545SSepherosa Ziehau val = CSR_READ_4(sc, BGE_PCIE_PL_LO_PHYCTL5); 994d7872545SSepherosa Ziehau val |= BGE_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ; 995d7872545SSepherosa Ziehau CSR_WRITE_4(sc, BGE_PCIE_PL_LO_PHYCTL5, val); 996d7872545SSepherosa Ziehau 997d7872545SSepherosa Ziehau CSR_WRITE_4(sc, BGE_MODE_CTL, mode_ctl); 998d7872545SSepherosa Ziehau } 999d7872545SSepherosa Ziehau if (sc->bnx_chiprev != BGE_CHIPREV_57765_AX) { 10001749651bSSepherosa Ziehau /* Fix transmit hangs */ 10011749651bSSepherosa Ziehau val = CSR_READ_4(sc, BGE_CPMU_PADRNG_CTL); 10021749651bSSepherosa Ziehau val |= BGE_CPMU_PADRNG_CTL_RDIV2; 10031749651bSSepherosa Ziehau CSR_WRITE_4(sc, BGE_CPMU_PADRNG_CTL, val); 10041749651bSSepherosa Ziehau 1005d7872545SSepherosa Ziehau mode_ctl = CSR_READ_4(sc, BGE_MODE_CTL); 1006d7872545SSepherosa Ziehau val = mode_ctl & ~BGE_MODECTL_PCIE_PORTS; 1007d7872545SSepherosa Ziehau 1008d7872545SSepherosa Ziehau /* Access the lower 1K of DL PCI-E block registers. */ 1009d7872545SSepherosa Ziehau CSR_WRITE_4(sc, BGE_MODE_CTL, 1010d7872545SSepherosa Ziehau val | BGE_MODECTL_PCIE_DL_SEL); 1011d7872545SSepherosa Ziehau 1012d7872545SSepherosa Ziehau val = CSR_READ_4(sc, BGE_PCIE_DL_LO_FTSMAX); 1013d7872545SSepherosa Ziehau val &= ~BGE_PCIE_DL_LO_FTSMAX_MASK; 1014d7872545SSepherosa Ziehau val |= BGE_PCIE_DL_LO_FTSMAX_VAL; 1015d7872545SSepherosa Ziehau CSR_WRITE_4(sc, BGE_PCIE_DL_LO_FTSMAX, val); 1016d7872545SSepherosa Ziehau 1017d7872545SSepherosa Ziehau CSR_WRITE_4(sc, BGE_MODE_CTL, mode_ctl); 1018d7872545SSepherosa Ziehau } 1019d7872545SSepherosa Ziehau 1020d7872545SSepherosa Ziehau val = CSR_READ_4(sc, BGE_CPMU_LSPD_10MB_CLK); 1021d7872545SSepherosa Ziehau val &= ~BGE_CPMU_LSPD_10MB_MACCLK_MASK; 1022d7872545SSepherosa Ziehau val |= BGE_CPMU_LSPD_10MB_MACCLK_6_25; 1023d7872545SSepherosa Ziehau CSR_WRITE_4(sc, BGE_CPMU_LSPD_10MB_CLK, val); 1024d7872545SSepherosa Ziehau } 1025d7872545SSepherosa Ziehau 10262890cca3SSepherosa Ziehau /* 10272890cca3SSepherosa Ziehau * Set up the PCI DMA control register. 10282890cca3SSepherosa Ziehau */ 10292890cca3SSepherosa Ziehau dma_rw_ctl = pci_read_config(sc->bnx_dev, BGE_PCI_DMA_RW_CTL, 4); 10302890cca3SSepherosa Ziehau /* 10312890cca3SSepherosa Ziehau * Disable 32bytes cache alignment for DMA write to host memory 10322890cca3SSepherosa Ziehau * 10332890cca3SSepherosa Ziehau * NOTE: 10342890cca3SSepherosa Ziehau * 64bytes cache alignment for DMA write to host memory is still 10352890cca3SSepherosa Ziehau * enabled. 10362890cca3SSepherosa Ziehau */ 10372890cca3SSepherosa Ziehau dma_rw_ctl |= BGE_PCIDMARWCTL_DIS_CACHE_ALIGNMENT; 10386c8d8eccSSepherosa Ziehau if (sc->bnx_chipid == BGE_CHIPID_BCM57765_A0) 10396c8d8eccSSepherosa Ziehau dma_rw_ctl &= ~BGE_PCIDMARWCTL_CRDRDR_RDMA_MRRS_MSK; 10406c8d8eccSSepherosa Ziehau /* 10416c8d8eccSSepherosa Ziehau * Enable HW workaround for controllers that misinterpret 10426c8d8eccSSepherosa Ziehau * a status tag update and leave interrupts permanently 10436c8d8eccSSepherosa Ziehau * disabled. 10446c8d8eccSSepherosa Ziehau */ 10456c8d8eccSSepherosa Ziehau if (sc->bnx_asicrev != BGE_ASICREV_BCM5717 && 1046b96cbbb6SSepherosa Ziehau sc->bnx_asicrev != BGE_ASICREV_BCM5762 && 10472890cca3SSepherosa Ziehau !BNX_IS_57765_FAMILY(sc)) 10486c8d8eccSSepherosa Ziehau dma_rw_ctl |= BGE_PCIDMARWCTL_TAGGED_STATUS_WA; 10492890cca3SSepherosa Ziehau if (bootverbose) { 10502890cca3SSepherosa Ziehau if_printf(&sc->arpcom.ac_if, "DMA read/write %#x\n", 10512890cca3SSepherosa Ziehau dma_rw_ctl); 10526c8d8eccSSepherosa Ziehau } 10536c8d8eccSSepherosa Ziehau pci_write_config(sc->bnx_dev, BGE_PCI_DMA_RW_CTL, dma_rw_ctl, 4); 10546c8d8eccSSepherosa Ziehau 10556c8d8eccSSepherosa Ziehau /* 10566c8d8eccSSepherosa Ziehau * Set up general mode register. 10576c8d8eccSSepherosa Ziehau */ 10586c8d8eccSSepherosa Ziehau mode_ctl = bnx_dma_swap_options(sc) | BGE_MODECTL_MAC_ATTN_INTR | 10596c8d8eccSSepherosa Ziehau BGE_MODECTL_HOST_SEND_BDS | BGE_MODECTL_TX_NO_PHDR_CSUM; 10606c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_MODE_CTL, mode_ctl); 10616c8d8eccSSepherosa Ziehau 10626c8d8eccSSepherosa Ziehau /* 10636c8d8eccSSepherosa Ziehau * Disable memory write invalidate. Apparently it is not supported 10646c8d8eccSSepherosa Ziehau * properly by these devices. Also ensure that INTx isn't disabled, 10656c8d8eccSSepherosa Ziehau * as these chips need it even when using MSI. 10666c8d8eccSSepherosa Ziehau */ 10676c8d8eccSSepherosa Ziehau PCI_CLRBIT(sc->bnx_dev, BGE_PCI_CMD, 10686c8d8eccSSepherosa Ziehau (PCIM_CMD_MWRICEN | PCIM_CMD_INTxDIS), 4); 10696c8d8eccSSepherosa Ziehau 10706c8d8eccSSepherosa Ziehau /* Set the timer prescaler (always 66Mhz) */ 10716c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_MISC_CFG, 65 << 1/*BGE_32BITTIME_66MHZ*/); 10726c8d8eccSSepherosa Ziehau 10736c8d8eccSSepherosa Ziehau return(0); 10746c8d8eccSSepherosa Ziehau } 10756c8d8eccSSepherosa Ziehau 10766c8d8eccSSepherosa Ziehau static int 10776c8d8eccSSepherosa Ziehau bnx_blockinit(struct bnx_softc *sc) 10786c8d8eccSSepherosa Ziehau { 107933a04907SSepherosa Ziehau struct bnx_tx_ring *txr = &sc->bnx_tx_ring[0]; 10806c8d8eccSSepherosa Ziehau struct bge_rcb *rcb; 10816c8d8eccSSepherosa Ziehau bus_size_t vrcb; 10826c8d8eccSSepherosa Ziehau bge_hostaddr taddr; 10836c8d8eccSSepherosa Ziehau uint32_t val; 10846c8d8eccSSepherosa Ziehau int i, limit; 10856c8d8eccSSepherosa Ziehau 10866c8d8eccSSepherosa Ziehau /* 10876c8d8eccSSepherosa Ziehau * Initialize the memory window pointer register so that 10886c8d8eccSSepherosa Ziehau * we can access the first 32K of internal NIC RAM. This will 10896c8d8eccSSepherosa Ziehau * allow us to set up the TX send ring RCBs and the RX return 10906c8d8eccSSepherosa Ziehau * ring RCBs, plus other things which live in NIC memory. 10916c8d8eccSSepherosa Ziehau */ 10926c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_PCI_MEMWIN_BASEADDR, 0); 10936c8d8eccSSepherosa Ziehau 10946c8d8eccSSepherosa Ziehau /* Configure mbuf pool watermarks */ 1095f368d0d9SSepherosa Ziehau if (BNX_IS_57765_PLUS(sc)) { 10966c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x0); 10976c8d8eccSSepherosa Ziehau if (sc->arpcom.ac_if.if_mtu > ETHERMTU) { 10986c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x7e); 10996c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0xea); 11006c8d8eccSSepherosa Ziehau } else { 11016c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x2a); 11026c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0xa0); 11036c8d8eccSSepherosa Ziehau } 11046c8d8eccSSepherosa Ziehau } else { 11056c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x0); 11066c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x10); 11076c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x60); 11086c8d8eccSSepherosa Ziehau } 11096c8d8eccSSepherosa Ziehau 11106c8d8eccSSepherosa Ziehau /* Configure DMA resource watermarks */ 11116c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_LOWAT, 5); 11126c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_HIWAT, 10); 11136c8d8eccSSepherosa Ziehau 11146c8d8eccSSepherosa Ziehau /* Enable buffer manager */ 11156c8d8eccSSepherosa Ziehau val = BGE_BMANMODE_ENABLE | BGE_BMANMODE_LOMBUF_ATTN; 11166c8d8eccSSepherosa Ziehau /* 11176c8d8eccSSepherosa Ziehau * Change the arbitration algorithm of TXMBUF read request to 11186c8d8eccSSepherosa Ziehau * round-robin instead of priority based for BCM5719. When 11196c8d8eccSSepherosa Ziehau * TXFIFO is almost empty, RDMA will hold its request until 11206c8d8eccSSepherosa Ziehau * TXFIFO is not almost empty. 11216c8d8eccSSepherosa Ziehau */ 11226c8d8eccSSepherosa Ziehau if (sc->bnx_asicrev == BGE_ASICREV_BCM5719) 11236c8d8eccSSepherosa Ziehau val |= BGE_BMANMODE_NO_TX_UNDERRUN; 1124e5eebe34SSepherosa Ziehau if (sc->bnx_asicrev == BGE_ASICREV_BCM5717 || 1125e5eebe34SSepherosa Ziehau sc->bnx_chipid == BGE_CHIPID_BCM5719_A0 || 1126e5eebe34SSepherosa Ziehau sc->bnx_chipid == BGE_CHIPID_BCM5720_A0) 1127e5eebe34SSepherosa Ziehau val |= BGE_BMANMODE_LOMBUF_ATTN; 11286c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_BMAN_MODE, val); 11296c8d8eccSSepherosa Ziehau 11306c8d8eccSSepherosa Ziehau /* Poll for buffer manager start indication */ 11316c8d8eccSSepherosa Ziehau for (i = 0; i < BNX_TIMEOUT; i++) { 11326c8d8eccSSepherosa Ziehau if (CSR_READ_4(sc, BGE_BMAN_MODE) & BGE_BMANMODE_ENABLE) 11336c8d8eccSSepherosa Ziehau break; 11346c8d8eccSSepherosa Ziehau DELAY(10); 11356c8d8eccSSepherosa Ziehau } 11366c8d8eccSSepherosa Ziehau 11376c8d8eccSSepherosa Ziehau if (i == BNX_TIMEOUT) { 11386c8d8eccSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, 11396c8d8eccSSepherosa Ziehau "buffer manager failed to start\n"); 11406c8d8eccSSepherosa Ziehau return(ENXIO); 11416c8d8eccSSepherosa Ziehau } 11426c8d8eccSSepherosa Ziehau 11436c8d8eccSSepherosa Ziehau /* Enable flow-through queues */ 11446c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_FTQ_RESET, 0xFFFFFFFF); 11456c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_FTQ_RESET, 0); 11466c8d8eccSSepherosa Ziehau 11476c8d8eccSSepherosa Ziehau /* Wait until queue initialization is complete */ 11486c8d8eccSSepherosa Ziehau for (i = 0; i < BNX_TIMEOUT; i++) { 11496c8d8eccSSepherosa Ziehau if (CSR_READ_4(sc, BGE_FTQ_RESET) == 0) 11506c8d8eccSSepherosa Ziehau break; 11516c8d8eccSSepherosa Ziehau DELAY(10); 11526c8d8eccSSepherosa Ziehau } 11536c8d8eccSSepherosa Ziehau 11546c8d8eccSSepherosa Ziehau if (i == BNX_TIMEOUT) { 11556c8d8eccSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, 11566c8d8eccSSepherosa Ziehau "flow-through queue init failed\n"); 11576c8d8eccSSepherosa Ziehau return(ENXIO); 11586c8d8eccSSepherosa Ziehau } 11596c8d8eccSSepherosa Ziehau 11606c8d8eccSSepherosa Ziehau /* 11616c8d8eccSSepherosa Ziehau * Summary of rings supported by the controller: 11626c8d8eccSSepherosa Ziehau * 11636c8d8eccSSepherosa Ziehau * Standard Receive Producer Ring 11646c8d8eccSSepherosa Ziehau * - This ring is used to feed receive buffers for "standard" 11656c8d8eccSSepherosa Ziehau * sized frames (typically 1536 bytes) to the controller. 11666c8d8eccSSepherosa Ziehau * 11676c8d8eccSSepherosa Ziehau * Jumbo Receive Producer Ring 11686c8d8eccSSepherosa Ziehau * - This ring is used to feed receive buffers for jumbo sized 11696c8d8eccSSepherosa Ziehau * frames (i.e. anything bigger than the "standard" frames) 11706c8d8eccSSepherosa Ziehau * to the controller. 11716c8d8eccSSepherosa Ziehau * 11726c8d8eccSSepherosa Ziehau * Mini Receive Producer Ring 11736c8d8eccSSepherosa Ziehau * - This ring is used to feed receive buffers for "mini" 11746c8d8eccSSepherosa Ziehau * sized frames to the controller. 11756c8d8eccSSepherosa Ziehau * - This feature required external memory for the controller 11766c8d8eccSSepherosa Ziehau * but was never used in a production system. Should always 11776c8d8eccSSepherosa Ziehau * be disabled. 11786c8d8eccSSepherosa Ziehau * 11796c8d8eccSSepherosa Ziehau * Receive Return Ring 11806c8d8eccSSepherosa Ziehau * - After the controller has placed an incoming frame into a 11816c8d8eccSSepherosa Ziehau * receive buffer that buffer is moved into a receive return 11826c8d8eccSSepherosa Ziehau * ring. The driver is then responsible to passing the 11836c8d8eccSSepherosa Ziehau * buffer up to the stack. Many versions of the controller 11846c8d8eccSSepherosa Ziehau * support multiple RR rings. 11856c8d8eccSSepherosa Ziehau * 11866c8d8eccSSepherosa Ziehau * Send Ring 11876c8d8eccSSepherosa Ziehau * - This ring is used for outgoing frames. Many versions of 11886c8d8eccSSepherosa Ziehau * the controller support multiple send rings. 11896c8d8eccSSepherosa Ziehau */ 11906c8d8eccSSepherosa Ziehau 11916c8d8eccSSepherosa Ziehau /* Initialize the standard receive producer ring control block. */ 11926c8d8eccSSepherosa Ziehau rcb = &sc->bnx_ldata.bnx_info.bnx_std_rx_rcb; 11936c8d8eccSSepherosa Ziehau rcb->bge_hostaddr.bge_addr_lo = 11946c8d8eccSSepherosa Ziehau BGE_ADDR_LO(sc->bnx_ldata.bnx_rx_std_ring_paddr); 11956c8d8eccSSepherosa Ziehau rcb->bge_hostaddr.bge_addr_hi = 11966c8d8eccSSepherosa Ziehau BGE_ADDR_HI(sc->bnx_ldata.bnx_rx_std_ring_paddr); 1197f368d0d9SSepherosa Ziehau if (BNX_IS_57765_PLUS(sc)) { 11986c8d8eccSSepherosa Ziehau /* 11996c8d8eccSSepherosa Ziehau * Bits 31-16: Programmable ring size (2048, 1024, 512, .., 32) 12006c8d8eccSSepherosa Ziehau * Bits 15-2 : Maximum RX frame size 12016c8d8eccSSepherosa Ziehau * Bit 1 : 1 = Ring Disabled, 0 = Ring ENabled 12026c8d8eccSSepherosa Ziehau * Bit 0 : Reserved 12036c8d8eccSSepherosa Ziehau */ 12046c8d8eccSSepherosa Ziehau rcb->bge_maxlen_flags = 12056c8d8eccSSepherosa Ziehau BGE_RCB_MAXLEN_FLAGS(512, BNX_MAX_FRAMELEN << 2); 12066c8d8eccSSepherosa Ziehau } else { 12076c8d8eccSSepherosa Ziehau /* 12086c8d8eccSSepherosa Ziehau * Bits 31-16: Programmable ring size (512, 256, 128, 64, 32) 12096c8d8eccSSepherosa Ziehau * Bits 15-2 : Reserved (should be 0) 12106c8d8eccSSepherosa Ziehau * Bit 1 : 1 = Ring Disabled, 0 = Ring Enabled 12116c8d8eccSSepherosa Ziehau * Bit 0 : Reserved 12126c8d8eccSSepherosa Ziehau */ 12136c8d8eccSSepherosa Ziehau rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(512, 0); 12146c8d8eccSSepherosa Ziehau } 1215303fdc72SSepherosa Ziehau if (BNX_IS_5717_PLUS(sc)) 12166c8d8eccSSepherosa Ziehau rcb->bge_nicaddr = BGE_STD_RX_RINGS_5717; 12176c8d8eccSSepherosa Ziehau else 12186c8d8eccSSepherosa Ziehau rcb->bge_nicaddr = BGE_STD_RX_RINGS; 12196c8d8eccSSepherosa Ziehau /* Write the standard receive producer ring control block. */ 12206c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_RX_STD_RCB_HADDR_HI, rcb->bge_hostaddr.bge_addr_hi); 12216c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_RX_STD_RCB_HADDR_LO, rcb->bge_hostaddr.bge_addr_lo); 12226c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_RX_STD_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags); 12236c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_RX_STD_RCB_NICADDR, rcb->bge_nicaddr); 12246c8d8eccSSepherosa Ziehau /* Reset the standard receive producer ring producer index. */ 12256c8d8eccSSepherosa Ziehau bnx_writembx(sc, BGE_MBX_RX_STD_PROD_LO, 0); 12266c8d8eccSSepherosa Ziehau 12276c8d8eccSSepherosa Ziehau /* 12286c8d8eccSSepherosa Ziehau * Initialize the jumbo RX producer ring control 12296c8d8eccSSepherosa Ziehau * block. We set the 'ring disabled' bit in the 12306c8d8eccSSepherosa Ziehau * flags field until we're actually ready to start 12316c8d8eccSSepherosa Ziehau * using this ring (i.e. once we set the MTU 12326c8d8eccSSepherosa Ziehau * high enough to require it). 12336c8d8eccSSepherosa Ziehau */ 12346c8d8eccSSepherosa Ziehau if (BNX_IS_JUMBO_CAPABLE(sc)) { 12356c8d8eccSSepherosa Ziehau rcb = &sc->bnx_ldata.bnx_info.bnx_jumbo_rx_rcb; 12366c8d8eccSSepherosa Ziehau /* Get the jumbo receive producer ring RCB parameters. */ 12376c8d8eccSSepherosa Ziehau rcb->bge_hostaddr.bge_addr_lo = 12386c8d8eccSSepherosa Ziehau BGE_ADDR_LO(sc->bnx_ldata.bnx_rx_jumbo_ring_paddr); 12396c8d8eccSSepherosa Ziehau rcb->bge_hostaddr.bge_addr_hi = 12406c8d8eccSSepherosa Ziehau BGE_ADDR_HI(sc->bnx_ldata.bnx_rx_jumbo_ring_paddr); 12416c8d8eccSSepherosa Ziehau rcb->bge_maxlen_flags = 12426c8d8eccSSepherosa Ziehau BGE_RCB_MAXLEN_FLAGS(BNX_MAX_FRAMELEN, 12436c8d8eccSSepherosa Ziehau BGE_RCB_FLAG_RING_DISABLED); 1244303fdc72SSepherosa Ziehau if (BNX_IS_5717_PLUS(sc)) 12456c8d8eccSSepherosa Ziehau rcb->bge_nicaddr = BGE_JUMBO_RX_RINGS_5717; 12466c8d8eccSSepherosa Ziehau else 12476c8d8eccSSepherosa Ziehau rcb->bge_nicaddr = BGE_JUMBO_RX_RINGS; 12486c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_HADDR_HI, 12496c8d8eccSSepherosa Ziehau rcb->bge_hostaddr.bge_addr_hi); 12506c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_HADDR_LO, 12516c8d8eccSSepherosa Ziehau rcb->bge_hostaddr.bge_addr_lo); 12526c8d8eccSSepherosa Ziehau /* Program the jumbo receive producer ring RCB parameters. */ 12536c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_MAXLEN_FLAGS, 12546c8d8eccSSepherosa Ziehau rcb->bge_maxlen_flags); 12556c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_NICADDR, rcb->bge_nicaddr); 12566c8d8eccSSepherosa Ziehau /* Reset the jumbo receive producer ring producer index. */ 12576c8d8eccSSepherosa Ziehau bnx_writembx(sc, BGE_MBX_RX_JUMBO_PROD_LO, 0); 12586c8d8eccSSepherosa Ziehau } 12596c8d8eccSSepherosa Ziehau 12606c8d8eccSSepherosa Ziehau /* 12616c8d8eccSSepherosa Ziehau * The BD ring replenish thresholds control how often the 12626c8d8eccSSepherosa Ziehau * hardware fetches new BD's from the producer rings in host 12636c8d8eccSSepherosa Ziehau * memory. Setting the value too low on a busy system can 12646c8d8eccSSepherosa Ziehau * starve the hardware and recue the throughpout. 12656c8d8eccSSepherosa Ziehau * 12666c8d8eccSSepherosa Ziehau * Set the BD ring replentish thresholds. The recommended 12676c8d8eccSSepherosa Ziehau * values are 1/8th the number of descriptors allocated to 12686c8d8eccSSepherosa Ziehau * each ring. 12696c8d8eccSSepherosa Ziehau */ 12706c8d8eccSSepherosa Ziehau val = 8; 12716c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_RBDI_STD_REPL_THRESH, val); 12726c8d8eccSSepherosa Ziehau if (BNX_IS_JUMBO_CAPABLE(sc)) { 12736c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_RBDI_JUMBO_REPL_THRESH, 12746c8d8eccSSepherosa Ziehau BGE_JUMBO_RX_RING_CNT/8); 12756c8d8eccSSepherosa Ziehau } 1276f368d0d9SSepherosa Ziehau if (BNX_IS_57765_PLUS(sc)) { 12776c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_STD_REPLENISH_LWM, 32); 12786c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_JMB_REPLENISH_LWM, 16); 12796c8d8eccSSepherosa Ziehau } 12806c8d8eccSSepherosa Ziehau 12816c8d8eccSSepherosa Ziehau /* 12826c8d8eccSSepherosa Ziehau * Disable all send rings by setting the 'ring disabled' bit 12836c8d8eccSSepherosa Ziehau * in the flags field of all the TX send ring control blocks, 12846c8d8eccSSepherosa Ziehau * located in NIC memory. 12856c8d8eccSSepherosa Ziehau */ 128680969639SSepherosa Ziehau if (BNX_IS_5717_PLUS(sc)) 128780969639SSepherosa Ziehau limit = 4; 1288b96cbbb6SSepherosa Ziehau else if (BNX_IS_57765_FAMILY(sc) || 1289b96cbbb6SSepherosa Ziehau sc->bnx_asicrev == BGE_ASICREV_BCM5762) 12904f23029eSSepherosa Ziehau limit = 2; 129180969639SSepherosa Ziehau else 12926c8d8eccSSepherosa Ziehau limit = 1; 12936c8d8eccSSepherosa Ziehau vrcb = BGE_MEMWIN_START + BGE_SEND_RING_RCB; 12946c8d8eccSSepherosa Ziehau for (i = 0; i < limit; i++) { 12956c8d8eccSSepherosa Ziehau RCB_WRITE_4(sc, vrcb, bge_maxlen_flags, 12966c8d8eccSSepherosa Ziehau BGE_RCB_MAXLEN_FLAGS(0, BGE_RCB_FLAG_RING_DISABLED)); 12976c8d8eccSSepherosa Ziehau RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0); 12986c8d8eccSSepherosa Ziehau vrcb += sizeof(struct bge_rcb); 12996c8d8eccSSepherosa Ziehau } 13006c8d8eccSSepherosa Ziehau 13016c8d8eccSSepherosa Ziehau /* Configure send ring RCB 0 (we use only the first ring) */ 13026c8d8eccSSepherosa Ziehau vrcb = BGE_MEMWIN_START + BGE_SEND_RING_RCB; 130333a04907SSepherosa Ziehau BGE_HOSTADDR(taddr, txr->bnx_tx_ring_paddr); 13046c8d8eccSSepherosa Ziehau RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, taddr.bge_addr_hi); 13056c8d8eccSSepherosa Ziehau RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, taddr.bge_addr_lo); 1306303fdc72SSepherosa Ziehau if (BNX_IS_5717_PLUS(sc)) { 13076c8d8eccSSepherosa Ziehau RCB_WRITE_4(sc, vrcb, bge_nicaddr, BGE_SEND_RING_5717); 13086c8d8eccSSepherosa Ziehau } else { 13096c8d8eccSSepherosa Ziehau RCB_WRITE_4(sc, vrcb, bge_nicaddr, 13106c8d8eccSSepherosa Ziehau BGE_NIC_TXRING_ADDR(0, BGE_TX_RING_CNT)); 13116c8d8eccSSepherosa Ziehau } 13126c8d8eccSSepherosa Ziehau RCB_WRITE_4(sc, vrcb, bge_maxlen_flags, 13136c8d8eccSSepherosa Ziehau BGE_RCB_MAXLEN_FLAGS(BGE_TX_RING_CNT, 0)); 13146c8d8eccSSepherosa Ziehau 13156c8d8eccSSepherosa Ziehau /* 13166c8d8eccSSepherosa Ziehau * Disable all receive return rings by setting the 13176c8d8eccSSepherosa Ziehau * 'ring disabled' bit in the flags field of all the receive 13186c8d8eccSSepherosa Ziehau * return ring control blocks, located in NIC memory. 13196c8d8eccSSepherosa Ziehau */ 132080969639SSepherosa Ziehau if (BNX_IS_5717_PLUS(sc)) { 13216c8d8eccSSepherosa Ziehau /* Should be 17, use 16 until we get an SRAM map. */ 13226c8d8eccSSepherosa Ziehau limit = 16; 1323b96cbbb6SSepherosa Ziehau } else if (BNX_IS_57765_FAMILY(sc) || 1324b96cbbb6SSepherosa Ziehau sc->bnx_asicrev == BGE_ASICREV_BCM5762) { 13256c8d8eccSSepherosa Ziehau limit = 4; 13266c8d8eccSSepherosa Ziehau } else { 13276c8d8eccSSepherosa Ziehau limit = 1; 13286c8d8eccSSepherosa Ziehau } 13296c8d8eccSSepherosa Ziehau /* Disable all receive return rings. */ 13306c8d8eccSSepherosa Ziehau vrcb = BGE_MEMWIN_START + BGE_RX_RETURN_RING_RCB; 13316c8d8eccSSepherosa Ziehau for (i = 0; i < limit; i++) { 13326c8d8eccSSepherosa Ziehau RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, 0); 13336c8d8eccSSepherosa Ziehau RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, 0); 13346c8d8eccSSepherosa Ziehau RCB_WRITE_4(sc, vrcb, bge_maxlen_flags, 13356c8d8eccSSepherosa Ziehau BGE_RCB_FLAG_RING_DISABLED); 13366c8d8eccSSepherosa Ziehau RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0); 13376c8d8eccSSepherosa Ziehau bnx_writembx(sc, BGE_MBX_RX_CONS0_LO + 13386c8d8eccSSepherosa Ziehau (i * (sizeof(uint64_t))), 0); 13396c8d8eccSSepherosa Ziehau vrcb += sizeof(struct bge_rcb); 13406c8d8eccSSepherosa Ziehau } 13416c8d8eccSSepherosa Ziehau 13426c8d8eccSSepherosa Ziehau /* 13436c8d8eccSSepherosa Ziehau * Set up receive return ring 0. Note that the NIC address 13446c8d8eccSSepherosa Ziehau * for RX return rings is 0x0. The return rings live entirely 13456c8d8eccSSepherosa Ziehau * within the host, so the nicaddr field in the RCB isn't used. 13466c8d8eccSSepherosa Ziehau */ 13476c8d8eccSSepherosa Ziehau vrcb = BGE_MEMWIN_START + BGE_RX_RETURN_RING_RCB; 13486c8d8eccSSepherosa Ziehau BGE_HOSTADDR(taddr, sc->bnx_ldata.bnx_rx_return_ring_paddr); 13496c8d8eccSSepherosa Ziehau RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, taddr.bge_addr_hi); 13506c8d8eccSSepherosa Ziehau RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, taddr.bge_addr_lo); 13516c8d8eccSSepherosa Ziehau RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0); 13526c8d8eccSSepherosa Ziehau RCB_WRITE_4(sc, vrcb, bge_maxlen_flags, 1353e0f74fc8SSepherosa Ziehau BGE_RCB_MAXLEN_FLAGS(BNX_RETURN_RING_CNT, 0)); 13546c8d8eccSSepherosa Ziehau 13556c8d8eccSSepherosa Ziehau /* Set random backoff seed for TX */ 13566c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_TX_RANDOM_BACKOFF, 13576c8d8eccSSepherosa Ziehau sc->arpcom.ac_enaddr[0] + sc->arpcom.ac_enaddr[1] + 13586c8d8eccSSepherosa Ziehau sc->arpcom.ac_enaddr[2] + sc->arpcom.ac_enaddr[3] + 13596c8d8eccSSepherosa Ziehau sc->arpcom.ac_enaddr[4] + sc->arpcom.ac_enaddr[5] + 13606c8d8eccSSepherosa Ziehau BGE_TX_BACKOFF_SEED_MASK); 13616c8d8eccSSepherosa Ziehau 13626c8d8eccSSepherosa Ziehau /* Set inter-packet gap */ 13636c8d8eccSSepherosa Ziehau val = 0x2620; 1364b96cbbb6SSepherosa Ziehau if (sc->bnx_asicrev == BGE_ASICREV_BCM5720 || 1365b96cbbb6SSepherosa Ziehau sc->bnx_asicrev == BGE_ASICREV_BCM5762) { 13666c8d8eccSSepherosa Ziehau val |= CSR_READ_4(sc, BGE_TX_LENGTHS) & 13676c8d8eccSSepherosa Ziehau (BGE_TXLEN_JMB_FRM_LEN_MSK | BGE_TXLEN_CNT_DN_VAL_MSK); 13686c8d8eccSSepherosa Ziehau } 13696c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_TX_LENGTHS, val); 13706c8d8eccSSepherosa Ziehau 13716c8d8eccSSepherosa Ziehau /* 13726c8d8eccSSepherosa Ziehau * Specify which ring to use for packets that don't match 13736c8d8eccSSepherosa Ziehau * any RX rules. 13746c8d8eccSSepherosa Ziehau */ 13756c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_RX_RULES_CFG, 0x08); 13766c8d8eccSSepherosa Ziehau 13776c8d8eccSSepherosa Ziehau /* 13786c8d8eccSSepherosa Ziehau * Configure number of RX lists. One interrupt distribution 13796c8d8eccSSepherosa Ziehau * list, sixteen active lists, one bad frames class. 13806c8d8eccSSepherosa Ziehau */ 13816c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_RXLP_CFG, 0x181); 13826c8d8eccSSepherosa Ziehau 13836c8d8eccSSepherosa Ziehau /* Inialize RX list placement stats mask. */ 13846c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_RXLP_STATS_ENABLE_MASK, 0x007FFFFF); 13856c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_RXLP_STATS_CTL, 0x1); 13866c8d8eccSSepherosa Ziehau 13876c8d8eccSSepherosa Ziehau /* Disable host coalescing until we get it set up */ 13886c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_HCC_MODE, 0x00000000); 13896c8d8eccSSepherosa Ziehau 13906c8d8eccSSepherosa Ziehau /* Poll to make sure it's shut down. */ 13916c8d8eccSSepherosa Ziehau for (i = 0; i < BNX_TIMEOUT; i++) { 13926c8d8eccSSepherosa Ziehau if (!(CSR_READ_4(sc, BGE_HCC_MODE) & BGE_HCCMODE_ENABLE)) 13936c8d8eccSSepherosa Ziehau break; 13946c8d8eccSSepherosa Ziehau DELAY(10); 13956c8d8eccSSepherosa Ziehau } 13966c8d8eccSSepherosa Ziehau 13976c8d8eccSSepherosa Ziehau if (i == BNX_TIMEOUT) { 13986c8d8eccSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, 13996c8d8eccSSepherosa Ziehau "host coalescing engine failed to idle\n"); 14006c8d8eccSSepherosa Ziehau return(ENXIO); 14016c8d8eccSSepherosa Ziehau } 14026c8d8eccSSepherosa Ziehau 14036c8d8eccSSepherosa Ziehau /* Set up host coalescing defaults */ 14046c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS, sc->bnx_rx_coal_ticks); 14056c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_HCC_TX_COAL_TICKS, sc->bnx_tx_coal_ticks); 14066c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS, sc->bnx_rx_coal_bds); 14076c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS, sc->bnx_tx_coal_bds); 14086c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS_INT, sc->bnx_rx_coal_bds_int); 14096c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS_INT, sc->bnx_tx_coal_bds_int); 14106c8d8eccSSepherosa Ziehau 14116c8d8eccSSepherosa Ziehau /* Set up address of status block */ 14126c8d8eccSSepherosa Ziehau bzero(sc->bnx_ldata.bnx_status_block, BGE_STATUS_BLK_SZ); 14136c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_ADDR_HI, 14146c8d8eccSSepherosa Ziehau BGE_ADDR_HI(sc->bnx_ldata.bnx_status_block_paddr)); 14156c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_ADDR_LO, 14166c8d8eccSSepherosa Ziehau BGE_ADDR_LO(sc->bnx_ldata.bnx_status_block_paddr)); 14176c8d8eccSSepherosa Ziehau 14186c8d8eccSSepherosa Ziehau /* Set up status block partail update size. */ 14196c8d8eccSSepherosa Ziehau val = BGE_STATBLKSZ_32BYTE; 14206c8d8eccSSepherosa Ziehau #if 0 14216c8d8eccSSepherosa Ziehau /* 14226c8d8eccSSepherosa Ziehau * Does not seem to have visible effect in both 14236c8d8eccSSepherosa Ziehau * bulk data (1472B UDP datagram) and tiny data 14246c8d8eccSSepherosa Ziehau * (18B UDP datagram) TX tests. 14256c8d8eccSSepherosa Ziehau */ 14266c8d8eccSSepherosa Ziehau val |= BGE_HCCMODE_CLRTICK_TX; 14276c8d8eccSSepherosa Ziehau #endif 14286c8d8eccSSepherosa Ziehau /* Turn on host coalescing state machine */ 14296c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_HCC_MODE, val | BGE_HCCMODE_ENABLE); 14306c8d8eccSSepherosa Ziehau 14316c8d8eccSSepherosa Ziehau /* Turn on RX BD completion state machine and enable attentions */ 14326c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_RBDC_MODE, 14336c8d8eccSSepherosa Ziehau BGE_RBDCMODE_ENABLE|BGE_RBDCMODE_ATTN); 14346c8d8eccSSepherosa Ziehau 14356c8d8eccSSepherosa Ziehau /* Turn on RX list placement state machine */ 14366c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_RXLP_MODE, BGE_RXLPMODE_ENABLE); 14376c8d8eccSSepherosa Ziehau 14386c8d8eccSSepherosa Ziehau val = BGE_MACMODE_TXDMA_ENB | BGE_MACMODE_RXDMA_ENB | 14396c8d8eccSSepherosa Ziehau BGE_MACMODE_RX_STATS_CLEAR | BGE_MACMODE_TX_STATS_CLEAR | 14406c8d8eccSSepherosa Ziehau BGE_MACMODE_RX_STATS_ENB | BGE_MACMODE_TX_STATS_ENB | 14416c8d8eccSSepherosa Ziehau BGE_MACMODE_FRMHDR_DMA_ENB; 14426c8d8eccSSepherosa Ziehau 14436c8d8eccSSepherosa Ziehau if (sc->bnx_flags & BNX_FLAG_TBI) 14446c8d8eccSSepherosa Ziehau val |= BGE_PORTMODE_TBI; 14456c8d8eccSSepherosa Ziehau else if (sc->bnx_flags & BNX_FLAG_MII_SERDES) 14466c8d8eccSSepherosa Ziehau val |= BGE_PORTMODE_GMII; 14476c8d8eccSSepherosa Ziehau else 14486c8d8eccSSepherosa Ziehau val |= BGE_PORTMODE_MII; 14496c8d8eccSSepherosa Ziehau 14506c8d8eccSSepherosa Ziehau /* Turn on DMA, clear stats */ 14516c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_MAC_MODE, val); 14526c8d8eccSSepherosa Ziehau 14536c8d8eccSSepherosa Ziehau /* Set misc. local control, enable interrupts on attentions */ 14546c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_ONATTN); 14556c8d8eccSSepherosa Ziehau 14566c8d8eccSSepherosa Ziehau #ifdef notdef 14576c8d8eccSSepherosa Ziehau /* Assert GPIO pins for PHY reset */ 14586c8d8eccSSepherosa Ziehau BNX_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_MISCIO_OUT0| 14596c8d8eccSSepherosa Ziehau BGE_MLC_MISCIO_OUT1|BGE_MLC_MISCIO_OUT2); 14606c8d8eccSSepherosa Ziehau BNX_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_MISCIO_OUTEN0| 14616c8d8eccSSepherosa Ziehau BGE_MLC_MISCIO_OUTEN1|BGE_MLC_MISCIO_OUTEN2); 14626c8d8eccSSepherosa Ziehau #endif 14636c8d8eccSSepherosa Ziehau 14646c8d8eccSSepherosa Ziehau /* Turn on write DMA state machine */ 14656c8d8eccSSepherosa Ziehau val = BGE_WDMAMODE_ENABLE|BGE_WDMAMODE_ALL_ATTNS; 14666c8d8eccSSepherosa Ziehau /* Enable host coalescing bug fix. */ 14676c8d8eccSSepherosa Ziehau val |= BGE_WDMAMODE_STATUS_TAG_FIX; 14686c8d8eccSSepherosa Ziehau if (sc->bnx_asicrev == BGE_ASICREV_BCM5785) { 14696c8d8eccSSepherosa Ziehau /* Request larger DMA burst size to get better performance. */ 14706c8d8eccSSepherosa Ziehau val |= BGE_WDMAMODE_BURST_ALL_DATA; 14716c8d8eccSSepherosa Ziehau } 14726c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_WDMA_MODE, val); 14736c8d8eccSSepherosa Ziehau DELAY(40); 14746c8d8eccSSepherosa Ziehau 14753730a14dSSepherosa Ziehau if (BNX_IS_57765_PLUS(sc)) { 1476b96cbbb6SSepherosa Ziehau uint32_t dmactl, dmactl_reg; 14776c8d8eccSSepherosa Ziehau 1478b96cbbb6SSepherosa Ziehau if (sc->bnx_asicrev == BGE_ASICREV_BCM5762) 1479b96cbbb6SSepherosa Ziehau dmactl_reg = BGE_RDMA_RSRVCTRL2; 1480b96cbbb6SSepherosa Ziehau else 1481b96cbbb6SSepherosa Ziehau dmactl_reg = BGE_RDMA_RSRVCTRL; 1482b96cbbb6SSepherosa Ziehau 1483b96cbbb6SSepherosa Ziehau dmactl = CSR_READ_4(sc, dmactl_reg); 14846c8d8eccSSepherosa Ziehau /* 14856c8d8eccSSepherosa Ziehau * Adjust tx margin to prevent TX data corruption and 14866c8d8eccSSepherosa Ziehau * fix internal FIFO overflow. 14876c8d8eccSSepherosa Ziehau */ 14886c8d8eccSSepherosa Ziehau if (sc->bnx_asicrev == BGE_ASICREV_BCM5719 || 1489b96cbbb6SSepherosa Ziehau sc->bnx_asicrev == BGE_ASICREV_BCM5720 || 1490b96cbbb6SSepherosa Ziehau sc->bnx_asicrev == BGE_ASICREV_BCM5762) { 14916c8d8eccSSepherosa Ziehau dmactl &= ~(BGE_RDMA_RSRVCTRL_FIFO_LWM_MASK | 14926c8d8eccSSepherosa Ziehau BGE_RDMA_RSRVCTRL_FIFO_HWM_MASK | 14936c8d8eccSSepherosa Ziehau BGE_RDMA_RSRVCTRL_TXMRGN_MASK); 14946c8d8eccSSepherosa Ziehau dmactl |= BGE_RDMA_RSRVCTRL_FIFO_LWM_1_5K | 14956c8d8eccSSepherosa Ziehau BGE_RDMA_RSRVCTRL_FIFO_HWM_1_5K | 14966c8d8eccSSepherosa Ziehau BGE_RDMA_RSRVCTRL_TXMRGN_320B; 14976c8d8eccSSepherosa Ziehau } 14986c8d8eccSSepherosa Ziehau /* 14996c8d8eccSSepherosa Ziehau * Enable fix for read DMA FIFO overruns. 15006c8d8eccSSepherosa Ziehau * The fix is to limit the number of RX BDs 15016c8d8eccSSepherosa Ziehau * the hardware would fetch at a fime. 15026c8d8eccSSepherosa Ziehau */ 1503b96cbbb6SSepherosa Ziehau CSR_WRITE_4(sc, dmactl_reg, 15046c8d8eccSSepherosa Ziehau dmactl | BGE_RDMA_RSRVCTRL_FIFO_OFLW_FIX); 15056c8d8eccSSepherosa Ziehau } 15066c8d8eccSSepherosa Ziehau 15076c8d8eccSSepherosa Ziehau if (sc->bnx_asicrev == BGE_ASICREV_BCM5719) { 15086c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_RDMA_LSO_CRPTEN_CTRL, 15096c8d8eccSSepherosa Ziehau CSR_READ_4(sc, BGE_RDMA_LSO_CRPTEN_CTRL) | 15106c8d8eccSSepherosa Ziehau BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_BD_4K | 15116c8d8eccSSepherosa Ziehau BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_LSO_4K); 1512b96cbbb6SSepherosa Ziehau } else if (sc->bnx_asicrev == BGE_ASICREV_BCM5720 || 1513b96cbbb6SSepherosa Ziehau sc->bnx_asicrev == BGE_ASICREV_BCM5762) { 1514b96cbbb6SSepherosa Ziehau uint32_t ctrl_reg; 1515b96cbbb6SSepherosa Ziehau 1516b96cbbb6SSepherosa Ziehau if (sc->bnx_asicrev == BGE_ASICREV_BCM5762) 1517b96cbbb6SSepherosa Ziehau ctrl_reg = BGE_RDMA_LSO_CRPTEN_CTRL2; 1518b96cbbb6SSepherosa Ziehau else 1519b96cbbb6SSepherosa Ziehau ctrl_reg = BGE_RDMA_LSO_CRPTEN_CTRL; 1520b96cbbb6SSepherosa Ziehau 15216c8d8eccSSepherosa Ziehau /* 15226c8d8eccSSepherosa Ziehau * Allow 4KB burst length reads for non-LSO frames. 15236c8d8eccSSepherosa Ziehau * Enable 512B burst length reads for buffer descriptors. 15246c8d8eccSSepherosa Ziehau */ 1525b96cbbb6SSepherosa Ziehau CSR_WRITE_4(sc, ctrl_reg, 1526b96cbbb6SSepherosa Ziehau CSR_READ_4(sc, ctrl_reg) | 15276c8d8eccSSepherosa Ziehau BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_BD_512 | 15286c8d8eccSSepherosa Ziehau BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_LSO_4K); 15296c8d8eccSSepherosa Ziehau } 15306c8d8eccSSepherosa Ziehau 15316c8d8eccSSepherosa Ziehau /* Turn on read DMA state machine */ 15326c8d8eccSSepherosa Ziehau val = BGE_RDMAMODE_ENABLE | BGE_RDMAMODE_ALL_ATTNS; 15336c8d8eccSSepherosa Ziehau if (sc->bnx_asicrev == BGE_ASICREV_BCM5717) 15346c8d8eccSSepherosa Ziehau val |= BGE_RDMAMODE_MULT_DMA_RD_DIS; 15356c8d8eccSSepherosa Ziehau if (sc->bnx_asicrev == BGE_ASICREV_BCM5784 || 15366c8d8eccSSepherosa Ziehau sc->bnx_asicrev == BGE_ASICREV_BCM5785 || 15376c8d8eccSSepherosa Ziehau sc->bnx_asicrev == BGE_ASICREV_BCM57780) { 15386c8d8eccSSepherosa Ziehau val |= BGE_RDMAMODE_BD_SBD_CRPT_ATTN | 15396c8d8eccSSepherosa Ziehau BGE_RDMAMODE_MBUF_RBD_CRPT_ATTN | 15406c8d8eccSSepherosa Ziehau BGE_RDMAMODE_MBUF_SBD_CRPT_ATTN; 15416c8d8eccSSepherosa Ziehau } 1542b96cbbb6SSepherosa Ziehau if (sc->bnx_asicrev == BGE_ASICREV_BCM5720 || 1543b96cbbb6SSepherosa Ziehau sc->bnx_asicrev == BGE_ASICREV_BCM5762) { 15446c8d8eccSSepherosa Ziehau val |= CSR_READ_4(sc, BGE_RDMA_MODE) & 15456c8d8eccSSepherosa Ziehau BGE_RDMAMODE_H2BNC_VLAN_DET; 15466c8d8eccSSepherosa Ziehau /* 15476c8d8eccSSepherosa Ziehau * Allow multiple outstanding read requests from 15486c8d8eccSSepherosa Ziehau * non-LSO read DMA engine. 15496c8d8eccSSepherosa Ziehau */ 15506c8d8eccSSepherosa Ziehau val &= ~BGE_RDMAMODE_MULT_DMA_RD_DIS; 15516c8d8eccSSepherosa Ziehau } 155260e67e3fSSepherosa Ziehau if (sc->bnx_asicrev == BGE_ASICREV_BCM57766) 155360e67e3fSSepherosa Ziehau val |= BGE_RDMAMODE_JMB_2K_MMRR; 155466deb1c1SSepherosa Ziehau if (sc->bnx_flags & BNX_FLAG_TSO) 155566deb1c1SSepherosa Ziehau val |= BGE_RDMAMODE_TSO4_ENABLE; 15566c8d8eccSSepherosa Ziehau val |= BGE_RDMAMODE_FIFO_LONG_BURST; 15576c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_RDMA_MODE, val); 15586c8d8eccSSepherosa Ziehau DELAY(40); 15596c8d8eccSSepherosa Ziehau 15606c8d8eccSSepherosa Ziehau /* Turn on RX data completion state machine */ 15616c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_RDC_MODE, BGE_RDCMODE_ENABLE); 15626c8d8eccSSepherosa Ziehau 15636c8d8eccSSepherosa Ziehau /* Turn on RX BD initiator state machine */ 15646c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_RBDI_MODE, BGE_RBDIMODE_ENABLE); 15656c8d8eccSSepherosa Ziehau 15666c8d8eccSSepherosa Ziehau /* Turn on RX data and RX BD initiator state machine */ 15676c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_RDBDI_MODE, BGE_RDBDIMODE_ENABLE); 15686c8d8eccSSepherosa Ziehau 15696c8d8eccSSepherosa Ziehau /* Turn on send BD completion state machine */ 15706c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_SBDC_MODE, BGE_SBDCMODE_ENABLE); 15716c8d8eccSSepherosa Ziehau 15726c8d8eccSSepherosa Ziehau /* Turn on send data completion state machine */ 15736c8d8eccSSepherosa Ziehau val = BGE_SDCMODE_ENABLE; 15746c8d8eccSSepherosa Ziehau if (sc->bnx_asicrev == BGE_ASICREV_BCM5761) 15756c8d8eccSSepherosa Ziehau val |= BGE_SDCMODE_CDELAY; 15766c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_SDC_MODE, val); 15776c8d8eccSSepherosa Ziehau 15786c8d8eccSSepherosa Ziehau /* Turn on send data initiator state machine */ 157966deb1c1SSepherosa Ziehau if (sc->bnx_flags & BNX_FLAG_TSO) { 158066deb1c1SSepherosa Ziehau CSR_WRITE_4(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE | 158166deb1c1SSepherosa Ziehau BGE_SDIMODE_HW_LSO_PRE_DMA); 158266deb1c1SSepherosa Ziehau } else { 15836c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE); 158466deb1c1SSepherosa Ziehau } 15856c8d8eccSSepherosa Ziehau 15866c8d8eccSSepherosa Ziehau /* Turn on send BD initiator state machine */ 15876c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_SBDI_MODE, BGE_SBDIMODE_ENABLE); 15886c8d8eccSSepherosa Ziehau 15896c8d8eccSSepherosa Ziehau /* Turn on send BD selector state machine */ 15906c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_SRS_MODE, BGE_SRSMODE_ENABLE); 15916c8d8eccSSepherosa Ziehau 15926c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_SDI_STATS_ENABLE_MASK, 0x007FFFFF); 15936c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_SDI_STATS_CTL, 15946c8d8eccSSepherosa Ziehau BGE_SDISTATSCTL_ENABLE|BGE_SDISTATSCTL_FASTER); 15956c8d8eccSSepherosa Ziehau 15966c8d8eccSSepherosa Ziehau /* ack/clear link change events */ 15976c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED| 15986c8d8eccSSepherosa Ziehau BGE_MACSTAT_CFG_CHANGED|BGE_MACSTAT_MI_COMPLETE| 15996c8d8eccSSepherosa Ziehau BGE_MACSTAT_LINK_CHANGED); 16006c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_MI_STS, 0); 16016c8d8eccSSepherosa Ziehau 16026c8d8eccSSepherosa Ziehau /* 16036c8d8eccSSepherosa Ziehau * Enable attention when the link has changed state for 16046c8d8eccSSepherosa Ziehau * devices that use auto polling. 16056c8d8eccSSepherosa Ziehau */ 16066c8d8eccSSepherosa Ziehau if (sc->bnx_flags & BNX_FLAG_TBI) { 16076c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_MI_STS, BGE_MISTS_LINK); 16086c8d8eccSSepherosa Ziehau } else { 16096c8d8eccSSepherosa Ziehau if (sc->bnx_mi_mode & BGE_MIMODE_AUTOPOLL) { 16106c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_MI_MODE, sc->bnx_mi_mode); 16116c8d8eccSSepherosa Ziehau DELAY(80); 16126c8d8eccSSepherosa Ziehau } 16136c8d8eccSSepherosa Ziehau } 16146c8d8eccSSepherosa Ziehau 16156c8d8eccSSepherosa Ziehau /* 16166c8d8eccSSepherosa Ziehau * Clear any pending link state attention. 16176c8d8eccSSepherosa Ziehau * Otherwise some link state change events may be lost until attention 16186c8d8eccSSepherosa Ziehau * is cleared by bnx_intr() -> bnx_softc.bnx_link_upd() sequence. 16196c8d8eccSSepherosa Ziehau * It's not necessary on newer BCM chips - perhaps enabling link 16206c8d8eccSSepherosa Ziehau * state change attentions implies clearing pending attention. 16216c8d8eccSSepherosa Ziehau */ 16226c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED| 16236c8d8eccSSepherosa Ziehau BGE_MACSTAT_CFG_CHANGED|BGE_MACSTAT_MI_COMPLETE| 16246c8d8eccSSepherosa Ziehau BGE_MACSTAT_LINK_CHANGED); 16256c8d8eccSSepherosa Ziehau 16266c8d8eccSSepherosa Ziehau /* Enable link state change attentions. */ 16276c8d8eccSSepherosa Ziehau BNX_SETBIT(sc, BGE_MAC_EVT_ENB, BGE_EVTENB_LINK_CHANGED); 16286c8d8eccSSepherosa Ziehau 16296c8d8eccSSepherosa Ziehau return(0); 16306c8d8eccSSepherosa Ziehau } 16316c8d8eccSSepherosa Ziehau 16326c8d8eccSSepherosa Ziehau /* 16336c8d8eccSSepherosa Ziehau * Probe for a Broadcom chip. Check the PCI vendor and device IDs 16346c8d8eccSSepherosa Ziehau * against our list and return its name if we find a match. Note 16356c8d8eccSSepherosa Ziehau * that since the Broadcom controller contains VPD support, we 16366c8d8eccSSepherosa Ziehau * can get the device name string from the controller itself instead 16376c8d8eccSSepherosa Ziehau * of the compiled-in string. This is a little slow, but it guarantees 16386c8d8eccSSepherosa Ziehau * we'll always announce the right product name. 16396c8d8eccSSepherosa Ziehau */ 16406c8d8eccSSepherosa Ziehau static int 16416c8d8eccSSepherosa Ziehau bnx_probe(device_t dev) 16426c8d8eccSSepherosa Ziehau { 16436c8d8eccSSepherosa Ziehau const struct bnx_type *t; 16446c8d8eccSSepherosa Ziehau uint16_t product, vendor; 16456c8d8eccSSepherosa Ziehau 16466c8d8eccSSepherosa Ziehau if (!pci_is_pcie(dev)) 16476c8d8eccSSepherosa Ziehau return ENXIO; 16486c8d8eccSSepherosa Ziehau 16496c8d8eccSSepherosa Ziehau product = pci_get_device(dev); 16506c8d8eccSSepherosa Ziehau vendor = pci_get_vendor(dev); 16516c8d8eccSSepherosa Ziehau 16526c8d8eccSSepherosa Ziehau for (t = bnx_devs; t->bnx_name != NULL; t++) { 16536c8d8eccSSepherosa Ziehau if (vendor == t->bnx_vid && product == t->bnx_did) 16546c8d8eccSSepherosa Ziehau break; 16556c8d8eccSSepherosa Ziehau } 16566c8d8eccSSepherosa Ziehau if (t->bnx_name == NULL) 16576c8d8eccSSepherosa Ziehau return ENXIO; 16586c8d8eccSSepherosa Ziehau 16596c8d8eccSSepherosa Ziehau device_set_desc(dev, t->bnx_name); 16606c8d8eccSSepherosa Ziehau return 0; 16616c8d8eccSSepherosa Ziehau } 16626c8d8eccSSepherosa Ziehau 16636c8d8eccSSepherosa Ziehau static int 16646c8d8eccSSepherosa Ziehau bnx_attach(device_t dev) 16656c8d8eccSSepherosa Ziehau { 16666c8d8eccSSepherosa Ziehau struct ifnet *ifp; 16676c8d8eccSSepherosa Ziehau struct bnx_softc *sc; 1668e594b5c4SSepherosa Ziehau uint32_t hwcfg = 0; 16696c8d8eccSSepherosa Ziehau int error = 0, rid, capmask; 16706c8d8eccSSepherosa Ziehau uint8_t ether_addr[ETHER_ADDR_LEN]; 167107e9f7c0SSascha Wildner uint16_t product; 16726c8d8eccSSepherosa Ziehau driver_intr_t *intr_func; 16736c8d8eccSSepherosa Ziehau uintptr_t mii_priv = 0; 16746c8d8eccSSepherosa Ziehau u_int intr_flags; 167566deb1c1SSepherosa Ziehau #ifdef BNX_TSO_DEBUG 167666deb1c1SSepherosa Ziehau char desc[32]; 167766deb1c1SSepherosa Ziehau int i; 167866deb1c1SSepherosa Ziehau #endif 16796c8d8eccSSepherosa Ziehau 16806c8d8eccSSepherosa Ziehau sc = device_get_softc(dev); 16816c8d8eccSSepherosa Ziehau sc->bnx_dev = dev; 168250668ed5SSepherosa Ziehau callout_init_mp(&sc->bnx_stat_timer); 1683df9ccc98SSepherosa Ziehau callout_init_mp(&sc->bnx_intr_timer); 16846c8d8eccSSepherosa Ziehau lwkt_serialize_init(&sc->bnx_jslot_serializer); 16856c8d8eccSSepherosa Ziehau 16866c8d8eccSSepherosa Ziehau product = pci_get_device(dev); 16876c8d8eccSSepherosa Ziehau 16886c8d8eccSSepherosa Ziehau #ifndef BURN_BRIDGES 16896c8d8eccSSepherosa Ziehau if (pci_get_powerstate(dev) != PCI_POWERSTATE_D0) { 16906c8d8eccSSepherosa Ziehau uint32_t irq, mem; 16916c8d8eccSSepherosa Ziehau 16926c8d8eccSSepherosa Ziehau irq = pci_read_config(dev, PCIR_INTLINE, 4); 16936c8d8eccSSepherosa Ziehau mem = pci_read_config(dev, BGE_PCI_BAR0, 4); 16946c8d8eccSSepherosa Ziehau 16956c8d8eccSSepherosa Ziehau device_printf(dev, "chip is in D%d power mode " 16966c8d8eccSSepherosa Ziehau "-- setting to D0\n", pci_get_powerstate(dev)); 16976c8d8eccSSepherosa Ziehau 16986c8d8eccSSepherosa Ziehau pci_set_powerstate(dev, PCI_POWERSTATE_D0); 16996c8d8eccSSepherosa Ziehau 17006c8d8eccSSepherosa Ziehau pci_write_config(dev, PCIR_INTLINE, irq, 4); 17016c8d8eccSSepherosa Ziehau pci_write_config(dev, BGE_PCI_BAR0, mem, 4); 17026c8d8eccSSepherosa Ziehau } 17036c8d8eccSSepherosa Ziehau #endif /* !BURN_BRIDGE */ 17046c8d8eccSSepherosa Ziehau 17056c8d8eccSSepherosa Ziehau /* 17066c8d8eccSSepherosa Ziehau * Map control/status registers. 17076c8d8eccSSepherosa Ziehau */ 17086c8d8eccSSepherosa Ziehau pci_enable_busmaster(dev); 17096c8d8eccSSepherosa Ziehau 17106c8d8eccSSepherosa Ziehau rid = BGE_PCI_BAR0; 17116c8d8eccSSepherosa Ziehau sc->bnx_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid, 17126c8d8eccSSepherosa Ziehau RF_ACTIVE); 17136c8d8eccSSepherosa Ziehau 17146c8d8eccSSepherosa Ziehau if (sc->bnx_res == NULL) { 17156c8d8eccSSepherosa Ziehau device_printf(dev, "couldn't map memory\n"); 17166c8d8eccSSepherosa Ziehau return ENXIO; 17176c8d8eccSSepherosa Ziehau } 17186c8d8eccSSepherosa Ziehau 17196c8d8eccSSepherosa Ziehau sc->bnx_btag = rman_get_bustag(sc->bnx_res); 17206c8d8eccSSepherosa Ziehau sc->bnx_bhandle = rman_get_bushandle(sc->bnx_res); 17216c8d8eccSSepherosa Ziehau 17226c8d8eccSSepherosa Ziehau /* Save various chip information */ 17236c8d8eccSSepherosa Ziehau sc->bnx_chipid = 17246c8d8eccSSepherosa Ziehau pci_read_config(dev, BGE_PCI_MISC_CTL, 4) >> 17256c8d8eccSSepherosa Ziehau BGE_PCIMISCCTL_ASICREV_SHIFT; 17266c8d8eccSSepherosa Ziehau if (BGE_ASICREV(sc->bnx_chipid) == BGE_ASICREV_USE_PRODID_REG) { 17276c8d8eccSSepherosa Ziehau /* All chips having dedicated ASICREV register have CPMU */ 17286c8d8eccSSepherosa Ziehau sc->bnx_flags |= BNX_FLAG_CPMU; 17296c8d8eccSSepherosa Ziehau 17306c8d8eccSSepherosa Ziehau switch (product) { 17316c8d8eccSSepherosa Ziehau case PCI_PRODUCT_BROADCOM_BCM5717: 1732d79f5d8fSSepherosa Ziehau case PCI_PRODUCT_BROADCOM_BCM5717C: 17336c8d8eccSSepherosa Ziehau case PCI_PRODUCT_BROADCOM_BCM5718: 17346c8d8eccSSepherosa Ziehau case PCI_PRODUCT_BROADCOM_BCM5719: 17356c8d8eccSSepherosa Ziehau case PCI_PRODUCT_BROADCOM_BCM5720_ALT: 1736b96cbbb6SSepherosa Ziehau case PCI_PRODUCT_BROADCOM_BCM5725: 1737b96cbbb6SSepherosa Ziehau case PCI_PRODUCT_BROADCOM_BCM5727: 1738b96cbbb6SSepherosa Ziehau case PCI_PRODUCT_BROADCOM_BCM5762: 17396c8d8eccSSepherosa Ziehau sc->bnx_chipid = pci_read_config(dev, 17406c8d8eccSSepherosa Ziehau BGE_PCI_GEN2_PRODID_ASICREV, 4); 17416c8d8eccSSepherosa Ziehau break; 17426c8d8eccSSepherosa Ziehau 17436c8d8eccSSepherosa Ziehau case PCI_PRODUCT_BROADCOM_BCM57761: 174432ff3c80SSepherosa Ziehau case PCI_PRODUCT_BROADCOM_BCM57762: 17456c8d8eccSSepherosa Ziehau case PCI_PRODUCT_BROADCOM_BCM57765: 174632ff3c80SSepherosa Ziehau case PCI_PRODUCT_BROADCOM_BCM57766: 17476c8d8eccSSepherosa Ziehau case PCI_PRODUCT_BROADCOM_BCM57781: 174832ff3c80SSepherosa Ziehau case PCI_PRODUCT_BROADCOM_BCM57782: 17496c8d8eccSSepherosa Ziehau case PCI_PRODUCT_BROADCOM_BCM57785: 175032ff3c80SSepherosa Ziehau case PCI_PRODUCT_BROADCOM_BCM57786: 17516c8d8eccSSepherosa Ziehau case PCI_PRODUCT_BROADCOM_BCM57791: 17526c8d8eccSSepherosa Ziehau case PCI_PRODUCT_BROADCOM_BCM57795: 17536c8d8eccSSepherosa Ziehau sc->bnx_chipid = pci_read_config(dev, 17546c8d8eccSSepherosa Ziehau BGE_PCI_GEN15_PRODID_ASICREV, 4); 17556c8d8eccSSepherosa Ziehau break; 17566c8d8eccSSepherosa Ziehau 17576c8d8eccSSepherosa Ziehau default: 17586c8d8eccSSepherosa Ziehau sc->bnx_chipid = pci_read_config(dev, 17596c8d8eccSSepherosa Ziehau BGE_PCI_PRODID_ASICREV, 4); 17606c8d8eccSSepherosa Ziehau break; 17616c8d8eccSSepherosa Ziehau } 17626c8d8eccSSepherosa Ziehau } 1763d79f5d8fSSepherosa Ziehau if (sc->bnx_chipid == BGE_CHIPID_BCM5717_C0) 1764d79f5d8fSSepherosa Ziehau sc->bnx_chipid = BGE_CHIPID_BCM5720_A0; 1765d79f5d8fSSepherosa Ziehau 17666c8d8eccSSepherosa Ziehau sc->bnx_asicrev = BGE_ASICREV(sc->bnx_chipid); 17676c8d8eccSSepherosa Ziehau sc->bnx_chiprev = BGE_CHIPREV(sc->bnx_chipid); 17686c8d8eccSSepherosa Ziehau 17696c8d8eccSSepherosa Ziehau switch (sc->bnx_asicrev) { 17706c8d8eccSSepherosa Ziehau case BGE_ASICREV_BCM5717: 17716c8d8eccSSepherosa Ziehau case BGE_ASICREV_BCM5719: 17726c8d8eccSSepherosa Ziehau case BGE_ASICREV_BCM5720: 1773f368d0d9SSepherosa Ziehau sc->bnx_flags |= BNX_FLAG_5717_PLUS | BNX_FLAG_57765_PLUS; 1774f368d0d9SSepherosa Ziehau break; 1775f368d0d9SSepherosa Ziehau 1776b96cbbb6SSepherosa Ziehau case BGE_ASICREV_BCM5762: 1777b96cbbb6SSepherosa Ziehau sc->bnx_flags |= BNX_FLAG_57765_PLUS; 1778b96cbbb6SSepherosa Ziehau break; 1779b96cbbb6SSepherosa Ziehau 17806c8d8eccSSepherosa Ziehau case BGE_ASICREV_BCM57765: 178132ff3c80SSepherosa Ziehau case BGE_ASICREV_BCM57766: 1782f368d0d9SSepherosa Ziehau sc->bnx_flags |= BNX_FLAG_57765_FAMILY | BNX_FLAG_57765_PLUS; 17836c8d8eccSSepherosa Ziehau break; 17846c8d8eccSSepherosa Ziehau } 17856c8d8eccSSepherosa Ziehau 178666deb1c1SSepherosa Ziehau sc->bnx_flags |= BNX_FLAG_TSO; 178766deb1c1SSepherosa Ziehau if (sc->bnx_asicrev == BGE_ASICREV_BCM5719 && 178866deb1c1SSepherosa Ziehau sc->bnx_chipid == BGE_CHIPID_BCM5719_A0) 178966deb1c1SSepherosa Ziehau sc->bnx_flags &= ~BNX_FLAG_TSO; 179066deb1c1SSepherosa Ziehau 1791df9ccc98SSepherosa Ziehau if (sc->bnx_asicrev == BGE_ASICREV_BCM5717 || 1792df9ccc98SSepherosa Ziehau BNX_IS_57765_FAMILY(sc)) { 1793df9ccc98SSepherosa Ziehau /* 1794df9ccc98SSepherosa Ziehau * All BCM57785 and BCM5718 families chips have a bug that 1795df9ccc98SSepherosa Ziehau * under certain situation interrupt will not be enabled 1796df9ccc98SSepherosa Ziehau * even if status tag is written to BGE_MBX_IRQ0_LO mailbox. 1797df9ccc98SSepherosa Ziehau * 1798df9ccc98SSepherosa Ziehau * While BCM5719 and BCM5720 have a hardware workaround 1799df9ccc98SSepherosa Ziehau * which could fix the above bug. 1800df9ccc98SSepherosa Ziehau * See the comment near BGE_PCIDMARWCTL_TAGGED_STATUS_WA in 1801df9ccc98SSepherosa Ziehau * bnx_chipinit(). 1802df9ccc98SSepherosa Ziehau * 1803df9ccc98SSepherosa Ziehau * For the rest of the chips in these two families, we will 1804df9ccc98SSepherosa Ziehau * have to poll the status block at high rate (10ms currently) 1805df9ccc98SSepherosa Ziehau * to check whether the interrupt is hosed or not. 1806df9ccc98SSepherosa Ziehau * See bnx_intr_check() for details. 1807df9ccc98SSepherosa Ziehau */ 1808df9ccc98SSepherosa Ziehau sc->bnx_flags |= BNX_FLAG_STATUSTAG_BUG; 1809df9ccc98SSepherosa Ziehau } 1810df9ccc98SSepherosa Ziehau 18116c8d8eccSSepherosa Ziehau sc->bnx_pciecap = pci_get_pciecap_ptr(sc->bnx_dev); 18126c8d8eccSSepherosa Ziehau if (sc->bnx_asicrev == BGE_ASICREV_BCM5719 || 18136c8d8eccSSepherosa Ziehau sc->bnx_asicrev == BGE_ASICREV_BCM5720) 18146c8d8eccSSepherosa Ziehau pcie_set_max_readrq(dev, PCIEM_DEVCTL_MAX_READRQ_2048); 18156c8d8eccSSepherosa Ziehau else 18166c8d8eccSSepherosa Ziehau pcie_set_max_readrq(dev, PCIEM_DEVCTL_MAX_READRQ_4096); 18176c8d8eccSSepherosa Ziehau device_printf(dev, "CHIP ID 0x%08x; " 18186c8d8eccSSepherosa Ziehau "ASIC REV 0x%02x; CHIP REV 0x%02x\n", 18196c8d8eccSSepherosa Ziehau sc->bnx_chipid, sc->bnx_asicrev, sc->bnx_chiprev); 18206c8d8eccSSepherosa Ziehau 18216c8d8eccSSepherosa Ziehau /* 18226c8d8eccSSepherosa Ziehau * Set various PHY quirk flags. 18236c8d8eccSSepherosa Ziehau */ 18246c8d8eccSSepherosa Ziehau 18256c8d8eccSSepherosa Ziehau capmask = MII_CAPMASK_DEFAULT; 182646283a40SSepherosa Ziehau if (product == PCI_PRODUCT_BROADCOM_BCM57791 || 182746283a40SSepherosa Ziehau product == PCI_PRODUCT_BROADCOM_BCM57795) { 18286c8d8eccSSepherosa Ziehau /* 10/100 only */ 18296c8d8eccSSepherosa Ziehau capmask &= ~BMSR_EXTSTAT; 18306c8d8eccSSepherosa Ziehau } 18316c8d8eccSSepherosa Ziehau 18326c8d8eccSSepherosa Ziehau mii_priv |= BRGPHY_FLAG_WIRESPEED; 1833b96cbbb6SSepherosa Ziehau if (sc->bnx_chipid == BGE_CHIPID_BCM5762_A0) 1834b96cbbb6SSepherosa Ziehau mii_priv |= BRGPHY_FLAG_5762_A0; 18356c8d8eccSSepherosa Ziehau 18366c8d8eccSSepherosa Ziehau /* Initialize if_name earlier, so if_printf could be used */ 18376c8d8eccSSepherosa Ziehau ifp = &sc->arpcom.ac_if; 18386c8d8eccSSepherosa Ziehau if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 18396c8d8eccSSepherosa Ziehau 18406c8d8eccSSepherosa Ziehau /* Try to reset the chip. */ 18416c8d8eccSSepherosa Ziehau bnx_reset(sc); 18426c8d8eccSSepherosa Ziehau 18436c8d8eccSSepherosa Ziehau if (bnx_chipinit(sc)) { 18446c8d8eccSSepherosa Ziehau device_printf(dev, "chip initialization failed\n"); 18456c8d8eccSSepherosa Ziehau error = ENXIO; 18466c8d8eccSSepherosa Ziehau goto fail; 18476c8d8eccSSepherosa Ziehau } 18486c8d8eccSSepherosa Ziehau 18496c8d8eccSSepherosa Ziehau /* 18506c8d8eccSSepherosa Ziehau * Get station address 18516c8d8eccSSepherosa Ziehau */ 18526c8d8eccSSepherosa Ziehau error = bnx_get_eaddr(sc, ether_addr); 18536c8d8eccSSepherosa Ziehau if (error) { 18546c8d8eccSSepherosa Ziehau device_printf(dev, "failed to read station address\n"); 18556c8d8eccSSepherosa Ziehau goto fail; 18566c8d8eccSSepherosa Ziehau } 18576c8d8eccSSepherosa Ziehau 185833a04907SSepherosa Ziehau /* XXX */ 185933a04907SSepherosa Ziehau sc->bnx_tx_ringcnt = 1; 186033a04907SSepherosa Ziehau 18616c8d8eccSSepherosa Ziehau error = bnx_dma_alloc(sc); 18626c8d8eccSSepherosa Ziehau if (error) 18636c8d8eccSSepherosa Ziehau goto fail; 18646c8d8eccSSepherosa Ziehau 186516b32c4cSSepherosa Ziehau /* 186616b32c4cSSepherosa Ziehau * Allocate interrupt 186716b32c4cSSepherosa Ziehau */ 186816b32c4cSSepherosa Ziehau sc->bnx_irq_type = pci_alloc_1intr(dev, bnx_msi_enable, &sc->bnx_irq_rid, 186916b32c4cSSepherosa Ziehau &intr_flags); 187016b32c4cSSepherosa Ziehau 187116b32c4cSSepherosa Ziehau sc->bnx_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &sc->bnx_irq_rid, 187216b32c4cSSepherosa Ziehau intr_flags); 187316b32c4cSSepherosa Ziehau if (sc->bnx_irq == NULL) { 187416b32c4cSSepherosa Ziehau device_printf(dev, "couldn't map interrupt\n"); 187516b32c4cSSepherosa Ziehau error = ENXIO; 187616b32c4cSSepherosa Ziehau goto fail; 187716b32c4cSSepherosa Ziehau } 187816b32c4cSSepherosa Ziehau 187916b32c4cSSepherosa Ziehau if (sc->bnx_irq_type == PCI_INTR_TYPE_MSI) { 188016b32c4cSSepherosa Ziehau sc->bnx_flags |= BNX_FLAG_ONESHOT_MSI; 188116b32c4cSSepherosa Ziehau bnx_enable_msi(sc); 188216b32c4cSSepherosa Ziehau } 188316b32c4cSSepherosa Ziehau 18846c8d8eccSSepherosa Ziehau /* Set default tuneable values. */ 18856c8d8eccSSepherosa Ziehau sc->bnx_rx_coal_ticks = BNX_RX_COAL_TICKS_DEF; 18866c8d8eccSSepherosa Ziehau sc->bnx_tx_coal_ticks = BNX_TX_COAL_TICKS_DEF; 18876c8d8eccSSepherosa Ziehau sc->bnx_rx_coal_bds = BNX_RX_COAL_BDS_DEF; 18886c8d8eccSSepherosa Ziehau sc->bnx_tx_coal_bds = BNX_TX_COAL_BDS_DEF; 1889306e5498SSepherosa Ziehau sc->bnx_rx_coal_bds_int = BNX_RX_COAL_BDS_INT_DEF; 1890306e5498SSepherosa Ziehau sc->bnx_tx_coal_bds_int = BNX_TX_COAL_BDS_INT_DEF; 18916c8d8eccSSepherosa Ziehau 18926c8d8eccSSepherosa Ziehau /* Set up ifnet structure */ 18936c8d8eccSSepherosa Ziehau ifp->if_softc = sc; 18946c8d8eccSSepherosa Ziehau ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 18956c8d8eccSSepherosa Ziehau ifp->if_ioctl = bnx_ioctl; 18966c8d8eccSSepherosa Ziehau ifp->if_start = bnx_start; 189739a8d43aSSepherosa Ziehau #ifdef IFPOLL_ENABLE 189839a8d43aSSepherosa Ziehau ifp->if_npoll = bnx_npoll; 18996c8d8eccSSepherosa Ziehau #endif 19006c8d8eccSSepherosa Ziehau ifp->if_watchdog = bnx_watchdog; 19016c8d8eccSSepherosa Ziehau ifp->if_init = bnx_init; 19026c8d8eccSSepherosa Ziehau ifp->if_mtu = ETHERMTU; 19036c8d8eccSSepherosa Ziehau ifp->if_capabilities = IFCAP_VLAN_HWTAGGING | IFCAP_VLAN_MTU; 19046c8d8eccSSepherosa Ziehau ifq_set_maxlen(&ifp->if_snd, BGE_TX_RING_CNT - 1); 19056c8d8eccSSepherosa Ziehau ifq_set_ready(&ifp->if_snd); 19066c8d8eccSSepherosa Ziehau 19076c8d8eccSSepherosa Ziehau ifp->if_capabilities |= IFCAP_HWCSUM; 19086c8d8eccSSepherosa Ziehau ifp->if_hwassist = BNX_CSUM_FEATURES; 190966deb1c1SSepherosa Ziehau if (sc->bnx_flags & BNX_FLAG_TSO) { 191066deb1c1SSepherosa Ziehau ifp->if_capabilities |= IFCAP_TSO; 191166deb1c1SSepherosa Ziehau ifp->if_hwassist |= CSUM_TSO; 191266deb1c1SSepherosa Ziehau } 19136c8d8eccSSepherosa Ziehau ifp->if_capenable = ifp->if_capabilities; 19146c8d8eccSSepherosa Ziehau 19156c8d8eccSSepherosa Ziehau /* 19166c8d8eccSSepherosa Ziehau * Figure out what sort of media we have by checking the 19176c8d8eccSSepherosa Ziehau * hardware config word in the first 32k of NIC internal memory, 19186c8d8eccSSepherosa Ziehau * or fall back to examining the EEPROM if necessary. 19196c8d8eccSSepherosa Ziehau * Note: on some BCM5700 cards, this value appears to be unset. 19206c8d8eccSSepherosa Ziehau * If that's the case, we have to rely on identifying the NIC 19216c8d8eccSSepherosa Ziehau * by its PCI subsystem ID, as we do below for the SysKonnect 19226c8d8eccSSepherosa Ziehau * SK-9D41. 19236c8d8eccSSepherosa Ziehau */ 19246c8d8eccSSepherosa Ziehau if (bnx_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_SIG) == BGE_MAGIC_NUMBER) { 19256c8d8eccSSepherosa Ziehau hwcfg = bnx_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_NICCFG); 19266c8d8eccSSepherosa Ziehau } else { 19276c8d8eccSSepherosa Ziehau if (bnx_read_eeprom(sc, (caddr_t)&hwcfg, BGE_EE_HWCFG_OFFSET, 19286c8d8eccSSepherosa Ziehau sizeof(hwcfg))) { 19296c8d8eccSSepherosa Ziehau device_printf(dev, "failed to read EEPROM\n"); 19306c8d8eccSSepherosa Ziehau error = ENXIO; 19316c8d8eccSSepherosa Ziehau goto fail; 19326c8d8eccSSepherosa Ziehau } 19336c8d8eccSSepherosa Ziehau hwcfg = ntohl(hwcfg); 19346c8d8eccSSepherosa Ziehau } 19356c8d8eccSSepherosa Ziehau 19366c8d8eccSSepherosa Ziehau /* The SysKonnect SK-9D41 is a 1000baseSX card. */ 19376c8d8eccSSepherosa Ziehau if (pci_get_subvendor(dev) == PCI_PRODUCT_SCHNEIDERKOCH_SK_9D41 || 19386c8d8eccSSepherosa Ziehau (hwcfg & BGE_HWCFG_MEDIA) == BGE_MEDIA_FIBER) 19396c8d8eccSSepherosa Ziehau sc->bnx_flags |= BNX_FLAG_TBI; 19406c8d8eccSSepherosa Ziehau 19416c8d8eccSSepherosa Ziehau /* Setup MI MODE */ 19426c8d8eccSSepherosa Ziehau if (sc->bnx_flags & BNX_FLAG_CPMU) 19436c8d8eccSSepherosa Ziehau sc->bnx_mi_mode = BGE_MIMODE_500KHZ_CONST; 19446c8d8eccSSepherosa Ziehau else 19456c8d8eccSSepherosa Ziehau sc->bnx_mi_mode = BGE_MIMODE_BASE; 19466c8d8eccSSepherosa Ziehau 19476c8d8eccSSepherosa Ziehau /* Setup link status update stuffs */ 19486c8d8eccSSepherosa Ziehau if (sc->bnx_flags & BNX_FLAG_TBI) { 19496c8d8eccSSepherosa Ziehau sc->bnx_link_upd = bnx_tbi_link_upd; 19506c8d8eccSSepherosa Ziehau sc->bnx_link_chg = BGE_MACSTAT_LINK_CHANGED; 19516c8d8eccSSepherosa Ziehau } else if (sc->bnx_mi_mode & BGE_MIMODE_AUTOPOLL) { 19526c8d8eccSSepherosa Ziehau sc->bnx_link_upd = bnx_autopoll_link_upd; 19536c8d8eccSSepherosa Ziehau sc->bnx_link_chg = BGE_MACSTAT_LINK_CHANGED; 19546c8d8eccSSepherosa Ziehau } else { 19556c8d8eccSSepherosa Ziehau sc->bnx_link_upd = bnx_copper_link_upd; 19566c8d8eccSSepherosa Ziehau sc->bnx_link_chg = BGE_MACSTAT_LINK_CHANGED; 19576c8d8eccSSepherosa Ziehau } 19586c8d8eccSSepherosa Ziehau 19596c8d8eccSSepherosa Ziehau /* Set default PHY address */ 19606c8d8eccSSepherosa Ziehau sc->bnx_phyno = 1; 19616c8d8eccSSepherosa Ziehau 19626c8d8eccSSepherosa Ziehau /* 19636c8d8eccSSepherosa Ziehau * PHY address mapping for various devices. 19646c8d8eccSSepherosa Ziehau * 19656c8d8eccSSepherosa Ziehau * | F0 Cu | F0 Sr | F1 Cu | F1 Sr | 19666c8d8eccSSepherosa Ziehau * ---------+-------+-------+-------+-------+ 19676c8d8eccSSepherosa Ziehau * BCM57XX | 1 | X | X | X | 19686c8d8eccSSepherosa Ziehau * BCM5704 | 1 | X | 1 | X | 19696c8d8eccSSepherosa Ziehau * BCM5717 | 1 | 8 | 2 | 9 | 19706c8d8eccSSepherosa Ziehau * BCM5719 | 1 | 8 | 2 | 9 | 19716c8d8eccSSepherosa Ziehau * BCM5720 | 1 | 8 | 2 | 9 | 19726c8d8eccSSepherosa Ziehau * 19736c8d8eccSSepherosa Ziehau * Other addresses may respond but they are not 19746c8d8eccSSepherosa Ziehau * IEEE compliant PHYs and should be ignored. 19756c8d8eccSSepherosa Ziehau */ 197680969639SSepherosa Ziehau if (BNX_IS_5717_PLUS(sc)) { 19776c8d8eccSSepherosa Ziehau int f; 19786c8d8eccSSepherosa Ziehau 19796c8d8eccSSepherosa Ziehau f = pci_get_function(dev); 19806c8d8eccSSepherosa Ziehau if (sc->bnx_chipid == BGE_CHIPID_BCM5717_A0) { 19816c8d8eccSSepherosa Ziehau if (CSR_READ_4(sc, BGE_SGDIG_STS) & 19826c8d8eccSSepherosa Ziehau BGE_SGDIGSTS_IS_SERDES) 19836c8d8eccSSepherosa Ziehau sc->bnx_phyno = f + 8; 19846c8d8eccSSepherosa Ziehau else 19856c8d8eccSSepherosa Ziehau sc->bnx_phyno = f + 1; 19866c8d8eccSSepherosa Ziehau } else { 19876c8d8eccSSepherosa Ziehau if (CSR_READ_4(sc, BGE_CPMU_PHY_STRAP) & 19886c8d8eccSSepherosa Ziehau BGE_CPMU_PHY_STRAP_IS_SERDES) 19896c8d8eccSSepherosa Ziehau sc->bnx_phyno = f + 8; 19906c8d8eccSSepherosa Ziehau else 19916c8d8eccSSepherosa Ziehau sc->bnx_phyno = f + 1; 19926c8d8eccSSepherosa Ziehau } 19936c8d8eccSSepherosa Ziehau } 19946c8d8eccSSepherosa Ziehau 19956c8d8eccSSepherosa Ziehau if (sc->bnx_flags & BNX_FLAG_TBI) { 19966c8d8eccSSepherosa Ziehau ifmedia_init(&sc->bnx_ifmedia, IFM_IMASK, 19976c8d8eccSSepherosa Ziehau bnx_ifmedia_upd, bnx_ifmedia_sts); 19986c8d8eccSSepherosa Ziehau ifmedia_add(&sc->bnx_ifmedia, IFM_ETHER|IFM_1000_SX, 0, NULL); 19996c8d8eccSSepherosa Ziehau ifmedia_add(&sc->bnx_ifmedia, 20006c8d8eccSSepherosa Ziehau IFM_ETHER|IFM_1000_SX|IFM_FDX, 0, NULL); 20016c8d8eccSSepherosa Ziehau ifmedia_add(&sc->bnx_ifmedia, IFM_ETHER|IFM_AUTO, 0, NULL); 20026c8d8eccSSepherosa Ziehau ifmedia_set(&sc->bnx_ifmedia, IFM_ETHER|IFM_AUTO); 20036c8d8eccSSepherosa Ziehau sc->bnx_ifmedia.ifm_media = sc->bnx_ifmedia.ifm_cur->ifm_media; 20046c8d8eccSSepherosa Ziehau } else { 20056c8d8eccSSepherosa Ziehau struct mii_probe_args mii_args; 20066c8d8eccSSepherosa Ziehau 20076c8d8eccSSepherosa Ziehau mii_probe_args_init(&mii_args, bnx_ifmedia_upd, bnx_ifmedia_sts); 20086c8d8eccSSepherosa Ziehau mii_args.mii_probemask = 1 << sc->bnx_phyno; 20096c8d8eccSSepherosa Ziehau mii_args.mii_capmask = capmask; 20106c8d8eccSSepherosa Ziehau mii_args.mii_privtag = MII_PRIVTAG_BRGPHY; 20116c8d8eccSSepherosa Ziehau mii_args.mii_priv = mii_priv; 20126c8d8eccSSepherosa Ziehau 20136c8d8eccSSepherosa Ziehau error = mii_probe(dev, &sc->bnx_miibus, &mii_args); 20146c8d8eccSSepherosa Ziehau if (error) { 20156c8d8eccSSepherosa Ziehau device_printf(dev, "MII without any PHY!\n"); 20166c8d8eccSSepherosa Ziehau goto fail; 20176c8d8eccSSepherosa Ziehau } 20186c8d8eccSSepherosa Ziehau } 20196c8d8eccSSepherosa Ziehau 20206c8d8eccSSepherosa Ziehau /* 20216c8d8eccSSepherosa Ziehau * Create sysctl nodes. 20226c8d8eccSSepherosa Ziehau */ 20236c8d8eccSSepherosa Ziehau sysctl_ctx_init(&sc->bnx_sysctl_ctx); 20246c8d8eccSSepherosa Ziehau sc->bnx_sysctl_tree = SYSCTL_ADD_NODE(&sc->bnx_sysctl_ctx, 20256c8d8eccSSepherosa Ziehau SYSCTL_STATIC_CHILDREN(_hw), 20266c8d8eccSSepherosa Ziehau OID_AUTO, 20276c8d8eccSSepherosa Ziehau device_get_nameunit(dev), 20286c8d8eccSSepherosa Ziehau CTLFLAG_RD, 0, ""); 20296c8d8eccSSepherosa Ziehau if (sc->bnx_sysctl_tree == NULL) { 20306c8d8eccSSepherosa Ziehau device_printf(dev, "can't add sysctl node\n"); 20316c8d8eccSSepherosa Ziehau error = ENXIO; 20326c8d8eccSSepherosa Ziehau goto fail; 20336c8d8eccSSepherosa Ziehau } 20346c8d8eccSSepherosa Ziehau 20356c8d8eccSSepherosa Ziehau SYSCTL_ADD_PROC(&sc->bnx_sysctl_ctx, 20366c8d8eccSSepherosa Ziehau SYSCTL_CHILDREN(sc->bnx_sysctl_tree), 20376c8d8eccSSepherosa Ziehau OID_AUTO, "rx_coal_ticks", 20386c8d8eccSSepherosa Ziehau CTLTYPE_INT | CTLFLAG_RW, 20396c8d8eccSSepherosa Ziehau sc, 0, bnx_sysctl_rx_coal_ticks, "I", 20406c8d8eccSSepherosa Ziehau "Receive coalescing ticks (usec)."); 20416c8d8eccSSepherosa Ziehau SYSCTL_ADD_PROC(&sc->bnx_sysctl_ctx, 20426c8d8eccSSepherosa Ziehau SYSCTL_CHILDREN(sc->bnx_sysctl_tree), 20436c8d8eccSSepherosa Ziehau OID_AUTO, "tx_coal_ticks", 20446c8d8eccSSepherosa Ziehau CTLTYPE_INT | CTLFLAG_RW, 20456c8d8eccSSepherosa Ziehau sc, 0, bnx_sysctl_tx_coal_ticks, "I", 20466c8d8eccSSepherosa Ziehau "Transmit coalescing ticks (usec)."); 20476c8d8eccSSepherosa Ziehau SYSCTL_ADD_PROC(&sc->bnx_sysctl_ctx, 20486c8d8eccSSepherosa Ziehau SYSCTL_CHILDREN(sc->bnx_sysctl_tree), 20496c8d8eccSSepherosa Ziehau OID_AUTO, "rx_coal_bds", 20506c8d8eccSSepherosa Ziehau CTLTYPE_INT | CTLFLAG_RW, 20516c8d8eccSSepherosa Ziehau sc, 0, bnx_sysctl_rx_coal_bds, "I", 20526c8d8eccSSepherosa Ziehau "Receive max coalesced BD count."); 20536c8d8eccSSepherosa Ziehau SYSCTL_ADD_PROC(&sc->bnx_sysctl_ctx, 20546c8d8eccSSepherosa Ziehau SYSCTL_CHILDREN(sc->bnx_sysctl_tree), 20556c8d8eccSSepherosa Ziehau OID_AUTO, "tx_coal_bds", 20566c8d8eccSSepherosa Ziehau CTLTYPE_INT | CTLFLAG_RW, 20576c8d8eccSSepherosa Ziehau sc, 0, bnx_sysctl_tx_coal_bds, "I", 20586c8d8eccSSepherosa Ziehau "Transmit max coalesced BD count."); 20596c8d8eccSSepherosa Ziehau /* 20606c8d8eccSSepherosa Ziehau * A common design characteristic for many Broadcom 20616c8d8eccSSepherosa Ziehau * client controllers is that they only support a 20626c8d8eccSSepherosa Ziehau * single outstanding DMA read operation on the PCIe 20636c8d8eccSSepherosa Ziehau * bus. This means that it will take twice as long to 20646c8d8eccSSepherosa Ziehau * fetch a TX frame that is split into header and 20656c8d8eccSSepherosa Ziehau * payload buffers as it does to fetch a single, 20666c8d8eccSSepherosa Ziehau * contiguous TX frame (2 reads vs. 1 read). For these 20676c8d8eccSSepherosa Ziehau * controllers, coalescing buffers to reduce the number 20686c8d8eccSSepherosa Ziehau * of memory reads is effective way to get maximum 20696c8d8eccSSepherosa Ziehau * performance(about 940Mbps). Without collapsing TX 20706c8d8eccSSepherosa Ziehau * buffers the maximum TCP bulk transfer performance 20716c8d8eccSSepherosa Ziehau * is about 850Mbps. However forcing coalescing mbufs 20726c8d8eccSSepherosa Ziehau * consumes a lot of CPU cycles, so leave it off by 20736c8d8eccSSepherosa Ziehau * default. 20746c8d8eccSSepherosa Ziehau */ 2075*aad4de2bSSepherosa Ziehau SYSCTL_ADD_PROC(&sc->bnx_sysctl_ctx, 20766c8d8eccSSepherosa Ziehau SYSCTL_CHILDREN(sc->bnx_sysctl_tree), OID_AUTO, 2077*aad4de2bSSepherosa Ziehau "force_defrag", CTLTYPE_INT | CTLFLAG_RW, 2078*aad4de2bSSepherosa Ziehau sc, 0, bnx_sysctl_force_defrag, "I", 20796c8d8eccSSepherosa Ziehau "Force defragment on TX path"); 20806c8d8eccSSepherosa Ziehau 2081c9b7f592SSepherosa Ziehau SYSCTL_ADD_INT(&sc->bnx_sysctl_ctx, 2082c9b7f592SSepherosa Ziehau SYSCTL_CHILDREN(sc->bnx_sysctl_tree), OID_AUTO, 208333a04907SSepherosa Ziehau "tx_wreg", CTLFLAG_RW, &sc->bnx_tx_ring[0].bnx_tx_wreg, 0, 2084c9b7f592SSepherosa Ziehau "# of segments before writing to hardware register"); 2085c9b7f592SSepherosa Ziehau 20866c8d8eccSSepherosa Ziehau SYSCTL_ADD_PROC(&sc->bnx_sysctl_ctx, 20876c8d8eccSSepherosa Ziehau SYSCTL_CHILDREN(sc->bnx_sysctl_tree), OID_AUTO, 20886c8d8eccSSepherosa Ziehau "rx_coal_bds_int", CTLTYPE_INT | CTLFLAG_RW, 20896c8d8eccSSepherosa Ziehau sc, 0, bnx_sysctl_rx_coal_bds_int, "I", 20906c8d8eccSSepherosa Ziehau "Receive max coalesced BD count during interrupt."); 20916c8d8eccSSepherosa Ziehau SYSCTL_ADD_PROC(&sc->bnx_sysctl_ctx, 20926c8d8eccSSepherosa Ziehau SYSCTL_CHILDREN(sc->bnx_sysctl_tree), OID_AUTO, 20936c8d8eccSSepherosa Ziehau "tx_coal_bds_int", CTLTYPE_INT | CTLFLAG_RW, 20946c8d8eccSSepherosa Ziehau sc, 0, bnx_sysctl_tx_coal_bds_int, "I", 20956c8d8eccSSepherosa Ziehau "Transmit max coalesced BD count during interrupt."); 20966c8d8eccSSepherosa Ziehau 209766deb1c1SSepherosa Ziehau #ifdef BNX_TSO_DEBUG 209866deb1c1SSepherosa Ziehau for (i = 0; i < BNX_TSO_NSTATS; ++i) { 209966deb1c1SSepherosa Ziehau ksnprintf(desc, sizeof(desc), "tso%d", i + 1); 210066deb1c1SSepherosa Ziehau SYSCTL_ADD_ULONG(&sc->bnx_sysctl_ctx, 210166deb1c1SSepherosa Ziehau SYSCTL_CHILDREN(sc->bnx_sysctl_tree), OID_AUTO, 210266deb1c1SSepherosa Ziehau desc, CTLFLAG_RW, &sc->bnx_tsosegs[i], ""); 210366deb1c1SSepherosa Ziehau } 210466deb1c1SSepherosa Ziehau #endif 210566deb1c1SSepherosa Ziehau 21066c8d8eccSSepherosa Ziehau /* 21076c8d8eccSSepherosa Ziehau * Call MI attach routine. 21086c8d8eccSSepherosa Ziehau */ 21096c8d8eccSSepherosa Ziehau ether_ifattach(ifp, ether_addr, NULL); 21106c8d8eccSSepherosa Ziehau 21114c77af2dSSepherosa Ziehau ifq_set_cpuid(&ifp->if_snd, sc->bnx_intr_cpuid); 21124c77af2dSSepherosa Ziehau 2113b5de76b1SSepherosa Ziehau #ifdef IFPOLL_ENABLE 2114b5de76b1SSepherosa Ziehau ifpoll_compat_setup(&sc->bnx_npoll, 2115b5de76b1SSepherosa Ziehau &sc->bnx_sysctl_ctx, sc->bnx_sysctl_tree, 2116b5de76b1SSepherosa Ziehau device_get_unit(dev), ifp->if_serializer); 2117b5de76b1SSepherosa Ziehau #endif 2118b5de76b1SSepherosa Ziehau 21196c8d8eccSSepherosa Ziehau if (sc->bnx_irq_type == PCI_INTR_TYPE_MSI) { 21206c8d8eccSSepherosa Ziehau if (sc->bnx_flags & BNX_FLAG_ONESHOT_MSI) { 21216c8d8eccSSepherosa Ziehau intr_func = bnx_msi_oneshot; 21226c8d8eccSSepherosa Ziehau if (bootverbose) 21236c8d8eccSSepherosa Ziehau device_printf(dev, "oneshot MSI\n"); 21246c8d8eccSSepherosa Ziehau } else { 21256c8d8eccSSepherosa Ziehau intr_func = bnx_msi; 21266c8d8eccSSepherosa Ziehau } 21276c8d8eccSSepherosa Ziehau } else { 21286c8d8eccSSepherosa Ziehau intr_func = bnx_intr_legacy; 21296c8d8eccSSepherosa Ziehau } 21306c8d8eccSSepherosa Ziehau error = bus_setup_intr(dev, sc->bnx_irq, INTR_MPSAFE, intr_func, sc, 21316c8d8eccSSepherosa Ziehau &sc->bnx_intrhand, ifp->if_serializer); 21326c8d8eccSSepherosa Ziehau if (error) { 21336c8d8eccSSepherosa Ziehau ether_ifdetach(ifp); 21346c8d8eccSSepherosa Ziehau device_printf(dev, "couldn't set up irq\n"); 21356c8d8eccSSepherosa Ziehau goto fail; 21366c8d8eccSSepherosa Ziehau } 21376c8d8eccSSepherosa Ziehau 2138dfd3b18bSSepherosa Ziehau sc->bnx_intr_cpuid = rman_get_cpuid(sc->bnx_irq); 2139dfd3b18bSSepherosa Ziehau sc->bnx_stat_cpuid = sc->bnx_intr_cpuid; 21408ca0f604SSepherosa Ziehau 21416c8d8eccSSepherosa Ziehau return(0); 21426c8d8eccSSepherosa Ziehau fail: 21436c8d8eccSSepherosa Ziehau bnx_detach(dev); 21446c8d8eccSSepherosa Ziehau return(error); 21456c8d8eccSSepherosa Ziehau } 21466c8d8eccSSepherosa Ziehau 21476c8d8eccSSepherosa Ziehau static int 21486c8d8eccSSepherosa Ziehau bnx_detach(device_t dev) 21496c8d8eccSSepherosa Ziehau { 21506c8d8eccSSepherosa Ziehau struct bnx_softc *sc = device_get_softc(dev); 21516c8d8eccSSepherosa Ziehau 21526c8d8eccSSepherosa Ziehau if (device_is_attached(dev)) { 21536c8d8eccSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 21546c8d8eccSSepherosa Ziehau 21556c8d8eccSSepherosa Ziehau lwkt_serialize_enter(ifp->if_serializer); 21566c8d8eccSSepherosa Ziehau bnx_stop(sc); 21576c8d8eccSSepherosa Ziehau bnx_reset(sc); 21586c8d8eccSSepherosa Ziehau bus_teardown_intr(dev, sc->bnx_irq, sc->bnx_intrhand); 21596c8d8eccSSepherosa Ziehau lwkt_serialize_exit(ifp->if_serializer); 21606c8d8eccSSepherosa Ziehau 21616c8d8eccSSepherosa Ziehau ether_ifdetach(ifp); 21626c8d8eccSSepherosa Ziehau } 21636c8d8eccSSepherosa Ziehau 21646c8d8eccSSepherosa Ziehau if (sc->bnx_flags & BNX_FLAG_TBI) 21656c8d8eccSSepherosa Ziehau ifmedia_removeall(&sc->bnx_ifmedia); 21666c8d8eccSSepherosa Ziehau if (sc->bnx_miibus) 21676c8d8eccSSepherosa Ziehau device_delete_child(dev, sc->bnx_miibus); 21686c8d8eccSSepherosa Ziehau bus_generic_detach(dev); 21696c8d8eccSSepherosa Ziehau 21706c8d8eccSSepherosa Ziehau if (sc->bnx_irq != NULL) { 21716c8d8eccSSepherosa Ziehau bus_release_resource(dev, SYS_RES_IRQ, sc->bnx_irq_rid, 21726c8d8eccSSepherosa Ziehau sc->bnx_irq); 21736c8d8eccSSepherosa Ziehau } 21746c8d8eccSSepherosa Ziehau if (sc->bnx_irq_type == PCI_INTR_TYPE_MSI) 21756c8d8eccSSepherosa Ziehau pci_release_msi(dev); 21766c8d8eccSSepherosa Ziehau 21776c8d8eccSSepherosa Ziehau if (sc->bnx_res != NULL) { 21786c8d8eccSSepherosa Ziehau bus_release_resource(dev, SYS_RES_MEMORY, 21796c8d8eccSSepherosa Ziehau BGE_PCI_BAR0, sc->bnx_res); 21806c8d8eccSSepherosa Ziehau } 21816c8d8eccSSepherosa Ziehau 21826c8d8eccSSepherosa Ziehau if (sc->bnx_sysctl_tree != NULL) 21836c8d8eccSSepherosa Ziehau sysctl_ctx_free(&sc->bnx_sysctl_ctx); 21846c8d8eccSSepherosa Ziehau 21856c8d8eccSSepherosa Ziehau bnx_dma_free(sc); 21866c8d8eccSSepherosa Ziehau 21876c8d8eccSSepherosa Ziehau return 0; 21886c8d8eccSSepherosa Ziehau } 21896c8d8eccSSepherosa Ziehau 21906c8d8eccSSepherosa Ziehau static void 21916c8d8eccSSepherosa Ziehau bnx_reset(struct bnx_softc *sc) 21926c8d8eccSSepherosa Ziehau { 21936c8d8eccSSepherosa Ziehau device_t dev; 21946c8d8eccSSepherosa Ziehau uint32_t cachesize, command, pcistate, reset; 21956c8d8eccSSepherosa Ziehau void (*write_op)(struct bnx_softc *, uint32_t, uint32_t); 21966c8d8eccSSepherosa Ziehau int i, val = 0; 21976c8d8eccSSepherosa Ziehau uint16_t devctl; 21986c8d8eccSSepherosa Ziehau 21996c8d8eccSSepherosa Ziehau dev = sc->bnx_dev; 22006c8d8eccSSepherosa Ziehau 22016c8d8eccSSepherosa Ziehau write_op = bnx_writemem_direct; 22026c8d8eccSSepherosa Ziehau 22036c8d8eccSSepherosa Ziehau /* Save some important PCI state. */ 22046c8d8eccSSepherosa Ziehau cachesize = pci_read_config(dev, BGE_PCI_CACHESZ, 4); 22056c8d8eccSSepherosa Ziehau command = pci_read_config(dev, BGE_PCI_CMD, 4); 22066c8d8eccSSepherosa Ziehau pcistate = pci_read_config(dev, BGE_PCI_PCISTATE, 4); 22076c8d8eccSSepherosa Ziehau 22086c8d8eccSSepherosa Ziehau pci_write_config(dev, BGE_PCI_MISC_CTL, 22096c8d8eccSSepherosa Ziehau BGE_PCIMISCCTL_INDIRECT_ACCESS|BGE_PCIMISCCTL_MASK_PCI_INTR| 22106c8d8eccSSepherosa Ziehau BGE_HIF_SWAP_OPTIONS|BGE_PCIMISCCTL_PCISTATE_RW| 22116c8d8eccSSepherosa Ziehau BGE_PCIMISCCTL_TAGGED_STATUS, 4); 22126c8d8eccSSepherosa Ziehau 22136c8d8eccSSepherosa Ziehau /* Disable fastboot on controllers that support it. */ 22146c8d8eccSSepherosa Ziehau if (bootverbose) 22156c8d8eccSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, "Disabling fastboot\n"); 22166c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_FASTBOOT_PC, 0x0); 22176c8d8eccSSepherosa Ziehau 22186c8d8eccSSepherosa Ziehau /* 22196c8d8eccSSepherosa Ziehau * Write the magic number to SRAM at offset 0xB50. 22206c8d8eccSSepherosa Ziehau * When firmware finishes its initialization it will 22216c8d8eccSSepherosa Ziehau * write ~BGE_MAGIC_NUMBER to the same location. 22226c8d8eccSSepherosa Ziehau */ 22236c8d8eccSSepherosa Ziehau bnx_writemem_ind(sc, BGE_SOFTWARE_GENCOMM, BGE_MAGIC_NUMBER); 22246c8d8eccSSepherosa Ziehau 22256c8d8eccSSepherosa Ziehau reset = BGE_MISCCFG_RESET_CORE_CLOCKS|(65<<1); 22266c8d8eccSSepherosa Ziehau 22276c8d8eccSSepherosa Ziehau /* XXX: Broadcom Linux driver. */ 22286c8d8eccSSepherosa Ziehau /* Force PCI-E 1.0a mode */ 22293730a14dSSepherosa Ziehau if (!BNX_IS_57765_PLUS(sc) && 22306c8d8eccSSepherosa Ziehau CSR_READ_4(sc, BGE_PCIE_PHY_TSTCTL) == 22316c8d8eccSSepherosa Ziehau (BGE_PCIE_PHY_TSTCTL_PSCRAM | 22326c8d8eccSSepherosa Ziehau BGE_PCIE_PHY_TSTCTL_PCIE10)) { 22336c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_PCIE_PHY_TSTCTL, 22346c8d8eccSSepherosa Ziehau BGE_PCIE_PHY_TSTCTL_PSCRAM); 22356c8d8eccSSepherosa Ziehau } 22366c8d8eccSSepherosa Ziehau if (sc->bnx_chipid != BGE_CHIPID_BCM5750_A0) { 22376c8d8eccSSepherosa Ziehau /* Prevent PCIE link training during global reset */ 22386c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_MISC_CFG, (1<<29)); 22396c8d8eccSSepherosa Ziehau reset |= (1<<29); 22406c8d8eccSSepherosa Ziehau } 22416c8d8eccSSepherosa Ziehau 22426c8d8eccSSepherosa Ziehau /* 22436c8d8eccSSepherosa Ziehau * Set GPHY Power Down Override to leave GPHY 22446c8d8eccSSepherosa Ziehau * powered up in D0 uninitialized. 22456c8d8eccSSepherosa Ziehau */ 22466c8d8eccSSepherosa Ziehau if ((sc->bnx_flags & BNX_FLAG_CPMU) == 0) 22476c8d8eccSSepherosa Ziehau reset |= BGE_MISCCFG_GPHY_PD_OVERRIDE; 22486c8d8eccSSepherosa Ziehau 22496c8d8eccSSepherosa Ziehau /* Issue global reset */ 22506c8d8eccSSepherosa Ziehau write_op(sc, BGE_MISC_CFG, reset); 22516c8d8eccSSepherosa Ziehau 22526c8d8eccSSepherosa Ziehau DELAY(1000); 22536c8d8eccSSepherosa Ziehau 22546c8d8eccSSepherosa Ziehau /* XXX: Broadcom Linux driver. */ 22556c8d8eccSSepherosa Ziehau if (sc->bnx_chipid == BGE_CHIPID_BCM5750_A0) { 22566c8d8eccSSepherosa Ziehau uint32_t v; 22576c8d8eccSSepherosa Ziehau 22586c8d8eccSSepherosa Ziehau DELAY(500000); /* wait for link training to complete */ 22596c8d8eccSSepherosa Ziehau v = pci_read_config(dev, 0xc4, 4); 22606c8d8eccSSepherosa Ziehau pci_write_config(dev, 0xc4, v | (1<<15), 4); 22616c8d8eccSSepherosa Ziehau } 22626c8d8eccSSepherosa Ziehau 22636c8d8eccSSepherosa Ziehau devctl = pci_read_config(dev, sc->bnx_pciecap + PCIER_DEVCTRL, 2); 22646c8d8eccSSepherosa Ziehau 22656c8d8eccSSepherosa Ziehau /* Disable no snoop and disable relaxed ordering. */ 22666c8d8eccSSepherosa Ziehau devctl &= ~(PCIEM_DEVCTL_RELAX_ORDER | PCIEM_DEVCTL_NOSNOOP); 22676c8d8eccSSepherosa Ziehau 22686c8d8eccSSepherosa Ziehau /* Old PCI-E chips only support 128 bytes Max PayLoad Size. */ 22696c8d8eccSSepherosa Ziehau if ((sc->bnx_flags & BNX_FLAG_CPMU) == 0) { 22706c8d8eccSSepherosa Ziehau devctl &= ~PCIEM_DEVCTL_MAX_PAYLOAD_MASK; 22716c8d8eccSSepherosa Ziehau devctl |= PCIEM_DEVCTL_MAX_PAYLOAD_128; 22726c8d8eccSSepherosa Ziehau } 22736c8d8eccSSepherosa Ziehau 22746c8d8eccSSepherosa Ziehau pci_write_config(dev, sc->bnx_pciecap + PCIER_DEVCTRL, 22756c8d8eccSSepherosa Ziehau devctl, 2); 22766c8d8eccSSepherosa Ziehau 22776c8d8eccSSepherosa Ziehau /* Clear error status. */ 22786c8d8eccSSepherosa Ziehau pci_write_config(dev, sc->bnx_pciecap + PCIER_DEVSTS, 22796c8d8eccSSepherosa Ziehau PCIEM_DEVSTS_CORR_ERR | 22806c8d8eccSSepherosa Ziehau PCIEM_DEVSTS_NFATAL_ERR | 22816c8d8eccSSepherosa Ziehau PCIEM_DEVSTS_FATAL_ERR | 22826c8d8eccSSepherosa Ziehau PCIEM_DEVSTS_UNSUPP_REQ, 2); 22836c8d8eccSSepherosa Ziehau 22846c8d8eccSSepherosa Ziehau /* Reset some of the PCI state that got zapped by reset */ 22856c8d8eccSSepherosa Ziehau pci_write_config(dev, BGE_PCI_MISC_CTL, 22866c8d8eccSSepherosa Ziehau BGE_PCIMISCCTL_INDIRECT_ACCESS|BGE_PCIMISCCTL_MASK_PCI_INTR| 22876c8d8eccSSepherosa Ziehau BGE_HIF_SWAP_OPTIONS|BGE_PCIMISCCTL_PCISTATE_RW| 22886c8d8eccSSepherosa Ziehau BGE_PCIMISCCTL_TAGGED_STATUS, 4); 22896c8d8eccSSepherosa Ziehau pci_write_config(dev, BGE_PCI_CACHESZ, cachesize, 4); 22906c8d8eccSSepherosa Ziehau pci_write_config(dev, BGE_PCI_CMD, command, 4); 22916c8d8eccSSepherosa Ziehau write_op(sc, BGE_MISC_CFG, (65 << 1)); 22926c8d8eccSSepherosa Ziehau 22936c8d8eccSSepherosa Ziehau /* Enable memory arbiter */ 22946c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE); 22956c8d8eccSSepherosa Ziehau 22966c8d8eccSSepherosa Ziehau /* 22976c8d8eccSSepherosa Ziehau * Poll until we see the 1's complement of the magic number. 2298ddd93a5cSSepherosa Ziehau * This indicates that the firmware initialization is complete. 22996c8d8eccSSepherosa Ziehau */ 23006c8d8eccSSepherosa Ziehau for (i = 0; i < BNX_FIRMWARE_TIMEOUT; i++) { 23016c8d8eccSSepherosa Ziehau val = bnx_readmem_ind(sc, BGE_SOFTWARE_GENCOMM); 23026c8d8eccSSepherosa Ziehau if (val == ~BGE_MAGIC_NUMBER) 23036c8d8eccSSepherosa Ziehau break; 23046c8d8eccSSepherosa Ziehau DELAY(10); 23056c8d8eccSSepherosa Ziehau } 23066c8d8eccSSepherosa Ziehau if (i == BNX_FIRMWARE_TIMEOUT) { 23076c8d8eccSSepherosa Ziehau if_printf(&sc->arpcom.ac_if, "firmware handshake " 23086c8d8eccSSepherosa Ziehau "timed out, found 0x%08x\n", val); 23096c8d8eccSSepherosa Ziehau } 23106c8d8eccSSepherosa Ziehau 23116c8d8eccSSepherosa Ziehau /* BCM57765 A0 needs additional time before accessing. */ 23126c8d8eccSSepherosa Ziehau if (sc->bnx_chipid == BGE_CHIPID_BCM57765_A0) 23136c8d8eccSSepherosa Ziehau DELAY(10 * 1000); 23146c8d8eccSSepherosa Ziehau 23156c8d8eccSSepherosa Ziehau /* 23166c8d8eccSSepherosa Ziehau * XXX Wait for the value of the PCISTATE register to 23176c8d8eccSSepherosa Ziehau * return to its original pre-reset state. This is a 23186c8d8eccSSepherosa Ziehau * fairly good indicator of reset completion. If we don't 23196c8d8eccSSepherosa Ziehau * wait for the reset to fully complete, trying to read 23206c8d8eccSSepherosa Ziehau * from the device's non-PCI registers may yield garbage 23216c8d8eccSSepherosa Ziehau * results. 23226c8d8eccSSepherosa Ziehau */ 23236c8d8eccSSepherosa Ziehau for (i = 0; i < BNX_TIMEOUT; i++) { 23246c8d8eccSSepherosa Ziehau if (pci_read_config(dev, BGE_PCI_PCISTATE, 4) == pcistate) 23256c8d8eccSSepherosa Ziehau break; 23266c8d8eccSSepherosa Ziehau DELAY(10); 23276c8d8eccSSepherosa Ziehau } 23286c8d8eccSSepherosa Ziehau 23296c8d8eccSSepherosa Ziehau /* Fix up byte swapping */ 23306c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_MODE_CTL, bnx_dma_swap_options(sc)); 23316c8d8eccSSepherosa Ziehau 23326c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_MAC_MODE, 0); 23336c8d8eccSSepherosa Ziehau 23346c8d8eccSSepherosa Ziehau /* 23356c8d8eccSSepherosa Ziehau * The 5704 in TBI mode apparently needs some special 23366c8d8eccSSepherosa Ziehau * adjustment to insure the SERDES drive level is set 23376c8d8eccSSepherosa Ziehau * to 1.2V. 23386c8d8eccSSepherosa Ziehau */ 23396c8d8eccSSepherosa Ziehau if (sc->bnx_asicrev == BGE_ASICREV_BCM5704 && 23406c8d8eccSSepherosa Ziehau (sc->bnx_flags & BNX_FLAG_TBI)) { 23416c8d8eccSSepherosa Ziehau uint32_t serdescfg; 23426c8d8eccSSepherosa Ziehau 23436c8d8eccSSepherosa Ziehau serdescfg = CSR_READ_4(sc, BGE_SERDES_CFG); 23446c8d8eccSSepherosa Ziehau serdescfg = (serdescfg & ~0xFFF) | 0x880; 23456c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_SERDES_CFG, serdescfg); 23466c8d8eccSSepherosa Ziehau } 23476c8d8eccSSepherosa Ziehau 23487892075dSSepherosa Ziehau CSR_WRITE_4(sc, BGE_MI_MODE, 23497892075dSSepherosa Ziehau sc->bnx_mi_mode & ~BGE_MIMODE_AUTOPOLL); 23507892075dSSepherosa Ziehau DELAY(80); 23517892075dSSepherosa Ziehau 23526c8d8eccSSepherosa Ziehau /* XXX: Broadcom Linux driver. */ 23533730a14dSSepherosa Ziehau if (!BNX_IS_57765_PLUS(sc)) { 23546c8d8eccSSepherosa Ziehau uint32_t v; 23556c8d8eccSSepherosa Ziehau 23566c8d8eccSSepherosa Ziehau /* Enable Data FIFO protection. */ 2357f1f34fc4SSepherosa Ziehau v = CSR_READ_4(sc, BGE_PCIE_TLDLPL_PORT); 2358f1f34fc4SSepherosa Ziehau CSR_WRITE_4(sc, BGE_PCIE_TLDLPL_PORT, v | (1 << 25)); 23596c8d8eccSSepherosa Ziehau } 23606c8d8eccSSepherosa Ziehau 23616c8d8eccSSepherosa Ziehau DELAY(10000); 23626c8d8eccSSepherosa Ziehau 23636c8d8eccSSepherosa Ziehau if (sc->bnx_asicrev == BGE_ASICREV_BCM5720) { 23646c8d8eccSSepherosa Ziehau BNX_CLRBIT(sc, BGE_CPMU_CLCK_ORIDE, 23656c8d8eccSSepherosa Ziehau CPMU_CLCK_ORIDE_MAC_ORIDE_EN); 23666c8d8eccSSepherosa Ziehau } 23676c8d8eccSSepherosa Ziehau } 23686c8d8eccSSepherosa Ziehau 23696c8d8eccSSepherosa Ziehau /* 23706c8d8eccSSepherosa Ziehau * Frame reception handling. This is called if there's a frame 23716c8d8eccSSepherosa Ziehau * on the receive return list. 23726c8d8eccSSepherosa Ziehau * 23736c8d8eccSSepherosa Ziehau * Note: we have to be able to handle two possibilities here: 23746c8d8eccSSepherosa Ziehau * 1) the frame is from the jumbo recieve ring 23756c8d8eccSSepherosa Ziehau * 2) the frame is from the standard receive ring 23766c8d8eccSSepherosa Ziehau */ 23776c8d8eccSSepherosa Ziehau 23786c8d8eccSSepherosa Ziehau static void 237997381780SSepherosa Ziehau bnx_rxeof(struct bnx_softc *sc, uint16_t rx_prod, int count) 23806c8d8eccSSepherosa Ziehau { 23816c8d8eccSSepherosa Ziehau struct ifnet *ifp; 23826c8d8eccSSepherosa Ziehau int stdcnt = 0, jumbocnt = 0; 23836c8d8eccSSepherosa Ziehau 23846c8d8eccSSepherosa Ziehau ifp = &sc->arpcom.ac_if; 23856c8d8eccSSepherosa Ziehau 238697381780SSepherosa Ziehau while (sc->bnx_rx_saved_considx != rx_prod && count != 0) { 23876c8d8eccSSepherosa Ziehau struct bge_rx_bd *cur_rx; 23886c8d8eccSSepherosa Ziehau uint32_t rxidx; 23896c8d8eccSSepherosa Ziehau struct mbuf *m = NULL; 23906c8d8eccSSepherosa Ziehau uint16_t vlan_tag = 0; 23916c8d8eccSSepherosa Ziehau int have_tag = 0; 23926c8d8eccSSepherosa Ziehau 239397381780SSepherosa Ziehau --count; 239497381780SSepherosa Ziehau 23956c8d8eccSSepherosa Ziehau cur_rx = 23966c8d8eccSSepherosa Ziehau &sc->bnx_ldata.bnx_rx_return_ring[sc->bnx_rx_saved_considx]; 23976c8d8eccSSepherosa Ziehau 23986c8d8eccSSepherosa Ziehau rxidx = cur_rx->bge_idx; 2399e0f74fc8SSepherosa Ziehau BNX_INC(sc->bnx_rx_saved_considx, BNX_RETURN_RING_CNT); 24006c8d8eccSSepherosa Ziehau 24016c8d8eccSSepherosa Ziehau if (cur_rx->bge_flags & BGE_RXBDFLAG_VLAN_TAG) { 24026c8d8eccSSepherosa Ziehau have_tag = 1; 24036c8d8eccSSepherosa Ziehau vlan_tag = cur_rx->bge_vlan_tag; 24046c8d8eccSSepherosa Ziehau } 24056c8d8eccSSepherosa Ziehau 24066c8d8eccSSepherosa Ziehau if (cur_rx->bge_flags & BGE_RXBDFLAG_JUMBO_RING) { 24076c8d8eccSSepherosa Ziehau BNX_INC(sc->bnx_jumbo, BGE_JUMBO_RX_RING_CNT); 24086c8d8eccSSepherosa Ziehau jumbocnt++; 24096c8d8eccSSepherosa Ziehau 24106c8d8eccSSepherosa Ziehau if (rxidx != sc->bnx_jumbo) { 2411d40991efSSepherosa Ziehau IFNET_STAT_INC(ifp, ierrors, 1); 24126c8d8eccSSepherosa Ziehau if_printf(ifp, "sw jumbo index(%d) " 24136c8d8eccSSepherosa Ziehau "and hw jumbo index(%d) mismatch, drop!\n", 24146c8d8eccSSepherosa Ziehau sc->bnx_jumbo, rxidx); 24156c8d8eccSSepherosa Ziehau bnx_setup_rxdesc_jumbo(sc, rxidx); 24166c8d8eccSSepherosa Ziehau continue; 24176c8d8eccSSepherosa Ziehau } 24186c8d8eccSSepherosa Ziehau 24196c8d8eccSSepherosa Ziehau m = sc->bnx_cdata.bnx_rx_jumbo_chain[rxidx].bnx_mbuf; 24206c8d8eccSSepherosa Ziehau if (cur_rx->bge_flags & BGE_RXBDFLAG_ERROR) { 2421d40991efSSepherosa Ziehau IFNET_STAT_INC(ifp, ierrors, 1); 24226c8d8eccSSepherosa Ziehau bnx_setup_rxdesc_jumbo(sc, sc->bnx_jumbo); 24236c8d8eccSSepherosa Ziehau continue; 24246c8d8eccSSepherosa Ziehau } 24256c8d8eccSSepherosa Ziehau if (bnx_newbuf_jumbo(sc, sc->bnx_jumbo, 0)) { 2426d40991efSSepherosa Ziehau IFNET_STAT_INC(ifp, ierrors, 1); 24276c8d8eccSSepherosa Ziehau bnx_setup_rxdesc_jumbo(sc, sc->bnx_jumbo); 24286c8d8eccSSepherosa Ziehau continue; 24296c8d8eccSSepherosa Ziehau } 24306c8d8eccSSepherosa Ziehau } else { 24316c8d8eccSSepherosa Ziehau BNX_INC(sc->bnx_std, BGE_STD_RX_RING_CNT); 24326c8d8eccSSepherosa Ziehau stdcnt++; 24336c8d8eccSSepherosa Ziehau 24346c8d8eccSSepherosa Ziehau if (rxidx != sc->bnx_std) { 2435d40991efSSepherosa Ziehau IFNET_STAT_INC(ifp, ierrors, 1); 24366c8d8eccSSepherosa Ziehau if_printf(ifp, "sw std index(%d) " 24376c8d8eccSSepherosa Ziehau "and hw std index(%d) mismatch, drop!\n", 24386c8d8eccSSepherosa Ziehau sc->bnx_std, rxidx); 24396c8d8eccSSepherosa Ziehau bnx_setup_rxdesc_std(sc, rxidx); 24406c8d8eccSSepherosa Ziehau continue; 24416c8d8eccSSepherosa Ziehau } 24426c8d8eccSSepherosa Ziehau 24436c8d8eccSSepherosa Ziehau m = sc->bnx_cdata.bnx_rx_std_chain[rxidx].bnx_mbuf; 24446c8d8eccSSepherosa Ziehau if (cur_rx->bge_flags & BGE_RXBDFLAG_ERROR) { 2445d40991efSSepherosa Ziehau IFNET_STAT_INC(ifp, ierrors, 1); 24466c8d8eccSSepherosa Ziehau bnx_setup_rxdesc_std(sc, sc->bnx_std); 24476c8d8eccSSepherosa Ziehau continue; 24486c8d8eccSSepherosa Ziehau } 24496c8d8eccSSepherosa Ziehau if (bnx_newbuf_std(sc, sc->bnx_std, 0)) { 2450d40991efSSepherosa Ziehau IFNET_STAT_INC(ifp, ierrors, 1); 24516c8d8eccSSepherosa Ziehau bnx_setup_rxdesc_std(sc, sc->bnx_std); 24526c8d8eccSSepherosa Ziehau continue; 24536c8d8eccSSepherosa Ziehau } 24546c8d8eccSSepherosa Ziehau } 24556c8d8eccSSepherosa Ziehau 2456d40991efSSepherosa Ziehau IFNET_STAT_INC(ifp, ipackets, 1); 24576c8d8eccSSepherosa Ziehau m->m_pkthdr.len = m->m_len = cur_rx->bge_len - ETHER_CRC_LEN; 24586c8d8eccSSepherosa Ziehau m->m_pkthdr.rcvif = ifp; 24596c8d8eccSSepherosa Ziehau 24606c8d8eccSSepherosa Ziehau if ((ifp->if_capenable & IFCAP_RXCSUM) && 24616c8d8eccSSepherosa Ziehau (cur_rx->bge_flags & BGE_RXBDFLAG_IPV6) == 0) { 24626c8d8eccSSepherosa Ziehau if (cur_rx->bge_flags & BGE_RXBDFLAG_IP_CSUM) { 24636c8d8eccSSepherosa Ziehau m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED; 24646c8d8eccSSepherosa Ziehau if ((cur_rx->bge_error_flag & 24656c8d8eccSSepherosa Ziehau BGE_RXERRFLAG_IP_CSUM_NOK) == 0) 24666c8d8eccSSepherosa Ziehau m->m_pkthdr.csum_flags |= CSUM_IP_VALID; 24676c8d8eccSSepherosa Ziehau } 24686c8d8eccSSepherosa Ziehau if (cur_rx->bge_flags & BGE_RXBDFLAG_TCP_UDP_CSUM) { 24696c8d8eccSSepherosa Ziehau m->m_pkthdr.csum_data = 24706c8d8eccSSepherosa Ziehau cur_rx->bge_tcp_udp_csum; 24716c8d8eccSSepherosa Ziehau m->m_pkthdr.csum_flags |= CSUM_DATA_VALID | 24726c8d8eccSSepherosa Ziehau CSUM_PSEUDO_HDR; 24736c8d8eccSSepherosa Ziehau } 24746c8d8eccSSepherosa Ziehau } 24756c8d8eccSSepherosa Ziehau 24766c8d8eccSSepherosa Ziehau /* 24776c8d8eccSSepherosa Ziehau * If we received a packet with a vlan tag, pass it 24786c8d8eccSSepherosa Ziehau * to vlan_input() instead of ether_input(). 24796c8d8eccSSepherosa Ziehau */ 24806c8d8eccSSepherosa Ziehau if (have_tag) { 24816c8d8eccSSepherosa Ziehau m->m_flags |= M_VLANTAG; 24826c8d8eccSSepherosa Ziehau m->m_pkthdr.ether_vlantag = vlan_tag; 24836c8d8eccSSepherosa Ziehau } 24846c8d8eccSSepherosa Ziehau ifp->if_input(ifp, m); 24856c8d8eccSSepherosa Ziehau } 24866c8d8eccSSepherosa Ziehau 24876c8d8eccSSepherosa Ziehau bnx_writembx(sc, BGE_MBX_RX_CONS0_LO, sc->bnx_rx_saved_considx); 24886c8d8eccSSepherosa Ziehau if (stdcnt) 24896c8d8eccSSepherosa Ziehau bnx_writembx(sc, BGE_MBX_RX_STD_PROD_LO, sc->bnx_std); 24906c8d8eccSSepherosa Ziehau if (jumbocnt) 24916c8d8eccSSepherosa Ziehau bnx_writembx(sc, BGE_MBX_RX_JUMBO_PROD_LO, sc->bnx_jumbo); 24926c8d8eccSSepherosa Ziehau } 24936c8d8eccSSepherosa Ziehau 24946c8d8eccSSepherosa Ziehau static void 249533a04907SSepherosa Ziehau bnx_txeof(struct bnx_tx_ring *txr, uint16_t tx_cons) 24966c8d8eccSSepherosa Ziehau { 249733a04907SSepherosa Ziehau struct ifnet *ifp = &txr->bnx_sc->arpcom.ac_if; 24986c8d8eccSSepherosa Ziehau 24996c8d8eccSSepherosa Ziehau /* 25006c8d8eccSSepherosa Ziehau * Go through our tx ring and free mbufs for those 25016c8d8eccSSepherosa Ziehau * frames that have been sent. 25026c8d8eccSSepherosa Ziehau */ 250333a04907SSepherosa Ziehau while (txr->bnx_tx_saved_considx != tx_cons) { 25046c8d8eccSSepherosa Ziehau uint32_t idx = 0; 25056c8d8eccSSepherosa Ziehau 250633a04907SSepherosa Ziehau idx = txr->bnx_tx_saved_considx; 250733a04907SSepherosa Ziehau if (txr->bnx_tx_chain[idx] != NULL) { 2508d40991efSSepherosa Ziehau IFNET_STAT_INC(ifp, opackets, 1); 250933a04907SSepherosa Ziehau bus_dmamap_unload(txr->bnx_tx_mtag, 251033a04907SSepherosa Ziehau txr->bnx_tx_dmamap[idx]); 251133a04907SSepherosa Ziehau m_freem(txr->bnx_tx_chain[idx]); 251233a04907SSepherosa Ziehau txr->bnx_tx_chain[idx] = NULL; 25136c8d8eccSSepherosa Ziehau } 251433a04907SSepherosa Ziehau txr->bnx_txcnt--; 251533a04907SSepherosa Ziehau BNX_INC(txr->bnx_tx_saved_considx, BGE_TX_RING_CNT); 25166c8d8eccSSepherosa Ziehau } 25176c8d8eccSSepherosa Ziehau 251833a04907SSepherosa Ziehau if ((BGE_TX_RING_CNT - txr->bnx_txcnt) >= 25196c8d8eccSSepherosa Ziehau (BNX_NSEG_RSVD + BNX_NSEG_SPARE)) 25209ed293e0SSepherosa Ziehau ifq_clr_oactive(&ifp->if_snd); 25216c8d8eccSSepherosa Ziehau 252233a04907SSepherosa Ziehau if (txr->bnx_txcnt == 0) 25236c8d8eccSSepherosa Ziehau ifp->if_timer = 0; 25246c8d8eccSSepherosa Ziehau 25256c8d8eccSSepherosa Ziehau if (!ifq_is_empty(&ifp->if_snd)) 25266c8d8eccSSepherosa Ziehau if_devstart(ifp); 25276c8d8eccSSepherosa Ziehau } 25286c8d8eccSSepherosa Ziehau 252939a8d43aSSepherosa Ziehau #ifdef IFPOLL_ENABLE 25306c8d8eccSSepherosa Ziehau 25316c8d8eccSSepherosa Ziehau static void 253239a8d43aSSepherosa Ziehau bnx_npoll(struct ifnet *ifp, struct ifpoll_info *info) 253339a8d43aSSepherosa Ziehau { 253439a8d43aSSepherosa Ziehau struct bnx_softc *sc = ifp->if_softc; 253539a8d43aSSepherosa Ziehau 253639a8d43aSSepherosa Ziehau ASSERT_SERIALIZED(ifp->if_serializer); 253739a8d43aSSepherosa Ziehau 253839a8d43aSSepherosa Ziehau if (info != NULL) { 2539b5de76b1SSepherosa Ziehau int cpuid = sc->bnx_npoll.ifpc_cpuid; 254039a8d43aSSepherosa Ziehau 254139a8d43aSSepherosa Ziehau info->ifpi_rx[cpuid].poll_func = bnx_npoll_compat; 254239a8d43aSSepherosa Ziehau info->ifpi_rx[cpuid].arg = NULL; 254339a8d43aSSepherosa Ziehau info->ifpi_rx[cpuid].serializer = ifp->if_serializer; 254439a8d43aSSepherosa Ziehau 254539a8d43aSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) 254639a8d43aSSepherosa Ziehau bnx_disable_intr(sc); 2547dfd3b18bSSepherosa Ziehau ifq_set_cpuid(&ifp->if_snd, cpuid); 254839a8d43aSSepherosa Ziehau } else { 254939a8d43aSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) 255039a8d43aSSepherosa Ziehau bnx_enable_intr(sc); 2551dfd3b18bSSepherosa Ziehau ifq_set_cpuid(&ifp->if_snd, sc->bnx_intr_cpuid); 255239a8d43aSSepherosa Ziehau } 255339a8d43aSSepherosa Ziehau } 255439a8d43aSSepherosa Ziehau 255539a8d43aSSepherosa Ziehau static void 255697381780SSepherosa Ziehau bnx_npoll_compat(struct ifnet *ifp, void *arg __unused, int cycle) 25576c8d8eccSSepherosa Ziehau { 25586c8d8eccSSepherosa Ziehau struct bnx_softc *sc = ifp->if_softc; 255933a04907SSepherosa Ziehau struct bnx_tx_ring *txr = &sc->bnx_tx_ring[0]; /* XXX */ 25606c8d8eccSSepherosa Ziehau struct bge_status_block *sblk = sc->bnx_ldata.bnx_status_block; 25616c8d8eccSSepherosa Ziehau uint16_t rx_prod, tx_cons; 25626c8d8eccSSepherosa Ziehau 256339a8d43aSSepherosa Ziehau ASSERT_SERIALIZED(ifp->if_serializer); 256439a8d43aSSepherosa Ziehau 2565b5de76b1SSepherosa Ziehau if (sc->bnx_npoll.ifpc_stcount-- == 0) { 2566b5de76b1SSepherosa Ziehau sc->bnx_npoll.ifpc_stcount = sc->bnx_npoll.ifpc_stfrac; 25676c8d8eccSSepherosa Ziehau /* 25686c8d8eccSSepherosa Ziehau * Process link state changes. 25696c8d8eccSSepherosa Ziehau */ 25706c8d8eccSSepherosa Ziehau bnx_link_poll(sc); 257139a8d43aSSepherosa Ziehau } 257239a8d43aSSepherosa Ziehau 25736c8d8eccSSepherosa Ziehau sc->bnx_status_tag = sblk->bge_status_tag; 257439a8d43aSSepherosa Ziehau 25756c8d8eccSSepherosa Ziehau /* 257639a8d43aSSepherosa Ziehau * Use a load fence to ensure that status_tag is saved 257739a8d43aSSepherosa Ziehau * before rx_prod and tx_cons. 25786c8d8eccSSepherosa Ziehau */ 25796c8d8eccSSepherosa Ziehau cpu_lfence(); 25806c8d8eccSSepherosa Ziehau 25816c8d8eccSSepherosa Ziehau rx_prod = sblk->bge_idx[0].bge_rx_prod_idx; 25826c8d8eccSSepherosa Ziehau tx_cons = sblk->bge_idx[0].bge_tx_cons_idx; 258339a8d43aSSepherosa Ziehau 25846c8d8eccSSepherosa Ziehau if (sc->bnx_rx_saved_considx != rx_prod) 258597381780SSepherosa Ziehau bnx_rxeof(sc, rx_prod, cycle); 25866c8d8eccSSepherosa Ziehau 258733a04907SSepherosa Ziehau if (txr->bnx_tx_saved_considx != tx_cons) 258833a04907SSepherosa Ziehau bnx_txeof(txr, tx_cons); 2589dca60051SSepherosa Ziehau 2590dca60051SSepherosa Ziehau if (sc->bnx_coal_chg) 2591dca60051SSepherosa Ziehau bnx_coal_change(sc); 25926c8d8eccSSepherosa Ziehau } 25936c8d8eccSSepherosa Ziehau 259439a8d43aSSepherosa Ziehau #endif /* IFPOLL_ENABLE */ 25956c8d8eccSSepherosa Ziehau 25966c8d8eccSSepherosa Ziehau static void 25976c8d8eccSSepherosa Ziehau bnx_intr_legacy(void *xsc) 25986c8d8eccSSepherosa Ziehau { 25996c8d8eccSSepherosa Ziehau struct bnx_softc *sc = xsc; 26006c8d8eccSSepherosa Ziehau struct bge_status_block *sblk = sc->bnx_ldata.bnx_status_block; 26016c8d8eccSSepherosa Ziehau 26026c8d8eccSSepherosa Ziehau if (sc->bnx_status_tag == sblk->bge_status_tag) { 26036c8d8eccSSepherosa Ziehau uint32_t val; 26046c8d8eccSSepherosa Ziehau 26056c8d8eccSSepherosa Ziehau val = pci_read_config(sc->bnx_dev, BGE_PCI_PCISTATE, 4); 26066c8d8eccSSepherosa Ziehau if (val & BGE_PCISTAT_INTR_NOTACT) 26076c8d8eccSSepherosa Ziehau return; 26086c8d8eccSSepherosa Ziehau } 26096c8d8eccSSepherosa Ziehau 26106c8d8eccSSepherosa Ziehau /* 26116c8d8eccSSepherosa Ziehau * NOTE: 26126c8d8eccSSepherosa Ziehau * Interrupt will have to be disabled if tagged status 26136c8d8eccSSepherosa Ziehau * is used, else interrupt will always be asserted on 26146c8d8eccSSepherosa Ziehau * certain chips (at least on BCM5750 AX/BX). 26156c8d8eccSSepherosa Ziehau */ 26166c8d8eccSSepherosa Ziehau bnx_writembx(sc, BGE_MBX_IRQ0_LO, 1); 26176c8d8eccSSepherosa Ziehau 26186c8d8eccSSepherosa Ziehau bnx_intr(sc); 26196c8d8eccSSepherosa Ziehau } 26206c8d8eccSSepherosa Ziehau 26216c8d8eccSSepherosa Ziehau static void 26226c8d8eccSSepherosa Ziehau bnx_msi(void *xsc) 26236c8d8eccSSepherosa Ziehau { 26246c8d8eccSSepherosa Ziehau struct bnx_softc *sc = xsc; 26256c8d8eccSSepherosa Ziehau 26266c8d8eccSSepherosa Ziehau /* Disable interrupt first */ 26276c8d8eccSSepherosa Ziehau bnx_writembx(sc, BGE_MBX_IRQ0_LO, 1); 26286c8d8eccSSepherosa Ziehau bnx_intr(sc); 26296c8d8eccSSepherosa Ziehau } 26306c8d8eccSSepherosa Ziehau 26316c8d8eccSSepherosa Ziehau static void 26326c8d8eccSSepherosa Ziehau bnx_msi_oneshot(void *xsc) 26336c8d8eccSSepherosa Ziehau { 26346c8d8eccSSepherosa Ziehau bnx_intr(xsc); 26356c8d8eccSSepherosa Ziehau } 26366c8d8eccSSepherosa Ziehau 26376c8d8eccSSepherosa Ziehau static void 26386c8d8eccSSepherosa Ziehau bnx_intr(struct bnx_softc *sc) 26396c8d8eccSSepherosa Ziehau { 26406c8d8eccSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 26416c8d8eccSSepherosa Ziehau struct bge_status_block *sblk = sc->bnx_ldata.bnx_status_block; 26426c8d8eccSSepherosa Ziehau uint16_t rx_prod, tx_cons; 26436c8d8eccSSepherosa Ziehau uint32_t status; 26446c8d8eccSSepherosa Ziehau 26456c8d8eccSSepherosa Ziehau sc->bnx_status_tag = sblk->bge_status_tag; 26466c8d8eccSSepherosa Ziehau /* 26476c8d8eccSSepherosa Ziehau * Use a load fence to ensure that status_tag is saved 26486c8d8eccSSepherosa Ziehau * before rx_prod, tx_cons and status. 26496c8d8eccSSepherosa Ziehau */ 26506c8d8eccSSepherosa Ziehau cpu_lfence(); 26516c8d8eccSSepherosa Ziehau 26526c8d8eccSSepherosa Ziehau rx_prod = sblk->bge_idx[0].bge_rx_prod_idx; 26536c8d8eccSSepherosa Ziehau tx_cons = sblk->bge_idx[0].bge_tx_cons_idx; 26546c8d8eccSSepherosa Ziehau status = sblk->bge_status; 26556c8d8eccSSepherosa Ziehau 26566c8d8eccSSepherosa Ziehau if ((status & BGE_STATFLAG_LINKSTATE_CHANGED) || sc->bnx_link_evt) 26576c8d8eccSSepherosa Ziehau bnx_link_poll(sc); 26586c8d8eccSSepherosa Ziehau 26596c8d8eccSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) { 266033a04907SSepherosa Ziehau struct bnx_tx_ring *txr = &sc->bnx_tx_ring[0]; /* XXX */ 266133a04907SSepherosa Ziehau 26626c8d8eccSSepherosa Ziehau if (sc->bnx_rx_saved_considx != rx_prod) 266397381780SSepherosa Ziehau bnx_rxeof(sc, rx_prod, -1); 26646c8d8eccSSepherosa Ziehau 266533a04907SSepherosa Ziehau if (txr->bnx_tx_saved_considx != tx_cons) 266633a04907SSepherosa Ziehau bnx_txeof(txr, tx_cons); 26676c8d8eccSSepherosa Ziehau } 26686c8d8eccSSepherosa Ziehau 26696c8d8eccSSepherosa Ziehau bnx_writembx(sc, BGE_MBX_IRQ0_LO, sc->bnx_status_tag << 24); 26706c8d8eccSSepherosa Ziehau 26716c8d8eccSSepherosa Ziehau if (sc->bnx_coal_chg) 26726c8d8eccSSepherosa Ziehau bnx_coal_change(sc); 26736c8d8eccSSepherosa Ziehau } 26746c8d8eccSSepherosa Ziehau 26756c8d8eccSSepherosa Ziehau static void 26766c8d8eccSSepherosa Ziehau bnx_tick(void *xsc) 26776c8d8eccSSepherosa Ziehau { 26786c8d8eccSSepherosa Ziehau struct bnx_softc *sc = xsc; 26796c8d8eccSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 26806c8d8eccSSepherosa Ziehau 26816c8d8eccSSepherosa Ziehau lwkt_serialize_enter(ifp->if_serializer); 26826c8d8eccSSepherosa Ziehau 26838ca0f604SSepherosa Ziehau KKASSERT(mycpuid == sc->bnx_stat_cpuid); 26848ca0f604SSepherosa Ziehau 26856c8d8eccSSepherosa Ziehau bnx_stats_update_regs(sc); 26866c8d8eccSSepherosa Ziehau 26876c8d8eccSSepherosa Ziehau if (sc->bnx_flags & BNX_FLAG_TBI) { 26886c8d8eccSSepherosa Ziehau /* 26896c8d8eccSSepherosa Ziehau * Since in TBI mode auto-polling can't be used we should poll 26906c8d8eccSSepherosa Ziehau * link status manually. Here we register pending link event 26916c8d8eccSSepherosa Ziehau * and trigger interrupt. 26926c8d8eccSSepherosa Ziehau */ 26936c8d8eccSSepherosa Ziehau sc->bnx_link_evt++; 26946c8d8eccSSepherosa Ziehau BNX_SETBIT(sc, BGE_HCC_MODE, BGE_HCCMODE_COAL_NOW); 26956c8d8eccSSepherosa Ziehau } else if (!sc->bnx_link) { 26966c8d8eccSSepherosa Ziehau mii_tick(device_get_softc(sc->bnx_miibus)); 26976c8d8eccSSepherosa Ziehau } 26986c8d8eccSSepherosa Ziehau 26996c8d8eccSSepherosa Ziehau callout_reset(&sc->bnx_stat_timer, hz, bnx_tick, sc); 27006c8d8eccSSepherosa Ziehau 27016c8d8eccSSepherosa Ziehau lwkt_serialize_exit(ifp->if_serializer); 27026c8d8eccSSepherosa Ziehau } 27036c8d8eccSSepherosa Ziehau 27046c8d8eccSSepherosa Ziehau static void 27056c8d8eccSSepherosa Ziehau bnx_stats_update_regs(struct bnx_softc *sc) 27066c8d8eccSSepherosa Ziehau { 27076c8d8eccSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 27086c8d8eccSSepherosa Ziehau struct bge_mac_stats_regs stats; 27096c8d8eccSSepherosa Ziehau uint32_t *s; 27106c8d8eccSSepherosa Ziehau int i; 27116c8d8eccSSepherosa Ziehau 27126c8d8eccSSepherosa Ziehau s = (uint32_t *)&stats; 27136c8d8eccSSepherosa Ziehau for (i = 0; i < sizeof(struct bge_mac_stats_regs); i += 4) { 27146c8d8eccSSepherosa Ziehau *s = CSR_READ_4(sc, BGE_RX_STATS + i); 27156c8d8eccSSepherosa Ziehau s++; 27166c8d8eccSSepherosa Ziehau } 27176c8d8eccSSepherosa Ziehau 2718d40991efSSepherosa Ziehau IFNET_STAT_SET(ifp, collisions, 27196c8d8eccSSepherosa Ziehau (stats.dot3StatsSingleCollisionFrames + 27206c8d8eccSSepherosa Ziehau stats.dot3StatsMultipleCollisionFrames + 27216c8d8eccSSepherosa Ziehau stats.dot3StatsExcessiveCollisions + 2722d40991efSSepherosa Ziehau stats.dot3StatsLateCollisions)); 27236c8d8eccSSepherosa Ziehau } 27246c8d8eccSSepherosa Ziehau 27256c8d8eccSSepherosa Ziehau /* 27266c8d8eccSSepherosa Ziehau * Encapsulate an mbuf chain in the tx ring by coupling the mbuf data 27276c8d8eccSSepherosa Ziehau * pointers to descriptors. 27286c8d8eccSSepherosa Ziehau */ 27296c8d8eccSSepherosa Ziehau static int 273033a04907SSepherosa Ziehau bnx_encap(struct bnx_tx_ring *txr, struct mbuf **m_head0, uint32_t *txidx, 2731c9b7f592SSepherosa Ziehau int *segs_used) 27326c8d8eccSSepherosa Ziehau { 27336c8d8eccSSepherosa Ziehau struct bge_tx_bd *d = NULL; 273466deb1c1SSepherosa Ziehau uint16_t csum_flags = 0, vlan_tag = 0, mss = 0; 27356c8d8eccSSepherosa Ziehau bus_dma_segment_t segs[BNX_NSEG_NEW]; 27366c8d8eccSSepherosa Ziehau bus_dmamap_t map; 27376c8d8eccSSepherosa Ziehau int error, maxsegs, nsegs, idx, i; 27386c8d8eccSSepherosa Ziehau struct mbuf *m_head = *m_head0, *m_new; 27396c8d8eccSSepherosa Ziehau 274066deb1c1SSepherosa Ziehau if (m_head->m_pkthdr.csum_flags & CSUM_TSO) { 274166deb1c1SSepherosa Ziehau #ifdef BNX_TSO_DEBUG 274266deb1c1SSepherosa Ziehau int tso_nsegs; 274366deb1c1SSepherosa Ziehau #endif 274466deb1c1SSepherosa Ziehau 274533a04907SSepherosa Ziehau error = bnx_setup_tso(txr, m_head0, &mss, &csum_flags); 274666deb1c1SSepherosa Ziehau if (error) 274766deb1c1SSepherosa Ziehau return error; 274866deb1c1SSepherosa Ziehau m_head = *m_head0; 274966deb1c1SSepherosa Ziehau 275066deb1c1SSepherosa Ziehau #ifdef BNX_TSO_DEBUG 2751f0336d39SSepherosa Ziehau tso_nsegs = (m_head->m_pkthdr.len / 2752f0336d39SSepherosa Ziehau m_head->m_pkthdr.tso_segsz) - 1; 275366deb1c1SSepherosa Ziehau if (tso_nsegs > (BNX_TSO_NSTATS - 1)) 275466deb1c1SSepherosa Ziehau tso_nsegs = BNX_TSO_NSTATS - 1; 275566deb1c1SSepherosa Ziehau else if (tso_nsegs < 0) 275666deb1c1SSepherosa Ziehau tso_nsegs = 0; 275733a04907SSepherosa Ziehau txr->sc->bnx_tsosegs[tso_nsegs]++; 275866deb1c1SSepherosa Ziehau #endif 275966deb1c1SSepherosa Ziehau } else if (m_head->m_pkthdr.csum_flags & BNX_CSUM_FEATURES) { 27606c8d8eccSSepherosa Ziehau if (m_head->m_pkthdr.csum_flags & CSUM_IP) 27616c8d8eccSSepherosa Ziehau csum_flags |= BGE_TXBDFLAG_IP_CSUM; 27626c8d8eccSSepherosa Ziehau if (m_head->m_pkthdr.csum_flags & (CSUM_TCP | CSUM_UDP)) 27636c8d8eccSSepherosa Ziehau csum_flags |= BGE_TXBDFLAG_TCP_UDP_CSUM; 27646c8d8eccSSepherosa Ziehau if (m_head->m_flags & M_LASTFRAG) 27656c8d8eccSSepherosa Ziehau csum_flags |= BGE_TXBDFLAG_IP_FRAG_END; 27666c8d8eccSSepherosa Ziehau else if (m_head->m_flags & M_FRAG) 27676c8d8eccSSepherosa Ziehau csum_flags |= BGE_TXBDFLAG_IP_FRAG; 27686c8d8eccSSepherosa Ziehau } 276966deb1c1SSepherosa Ziehau if (m_head->m_flags & M_VLANTAG) { 277066deb1c1SSepherosa Ziehau csum_flags |= BGE_TXBDFLAG_VLAN_TAG; 277166deb1c1SSepherosa Ziehau vlan_tag = m_head->m_pkthdr.ether_vlantag; 277266deb1c1SSepherosa Ziehau } 27736c8d8eccSSepherosa Ziehau 27746c8d8eccSSepherosa Ziehau idx = *txidx; 277533a04907SSepherosa Ziehau map = txr->bnx_tx_dmamap[idx]; 27766c8d8eccSSepherosa Ziehau 277733a04907SSepherosa Ziehau maxsegs = (BGE_TX_RING_CNT - txr->bnx_txcnt) - BNX_NSEG_RSVD; 27786c8d8eccSSepherosa Ziehau KASSERT(maxsegs >= BNX_NSEG_SPARE, 27796c8d8eccSSepherosa Ziehau ("not enough segments %d", maxsegs)); 27806c8d8eccSSepherosa Ziehau 27816c8d8eccSSepherosa Ziehau if (maxsegs > BNX_NSEG_NEW) 27826c8d8eccSSepherosa Ziehau maxsegs = BNX_NSEG_NEW; 27836c8d8eccSSepherosa Ziehau 27846c8d8eccSSepherosa Ziehau /* 27856c8d8eccSSepherosa Ziehau * Pad outbound frame to BGE_MIN_FRAMELEN for an unusual reason. 27866c8d8eccSSepherosa Ziehau * The bge hardware will pad out Tx runts to BGE_MIN_FRAMELEN, 27876c8d8eccSSepherosa Ziehau * but when such padded frames employ the bge IP/TCP checksum 27886c8d8eccSSepherosa Ziehau * offload, the hardware checksum assist gives incorrect results 27896c8d8eccSSepherosa Ziehau * (possibly from incorporating its own padding into the UDP/TCP 27906c8d8eccSSepherosa Ziehau * checksum; who knows). If we pad such runts with zeros, the 27916c8d8eccSSepherosa Ziehau * onboard checksum comes out correct. 27926c8d8eccSSepherosa Ziehau */ 27936c8d8eccSSepherosa Ziehau if ((csum_flags & BGE_TXBDFLAG_TCP_UDP_CSUM) && 27946c8d8eccSSepherosa Ziehau m_head->m_pkthdr.len < BNX_MIN_FRAMELEN) { 27956c8d8eccSSepherosa Ziehau error = m_devpad(m_head, BNX_MIN_FRAMELEN); 27966c8d8eccSSepherosa Ziehau if (error) 27976c8d8eccSSepherosa Ziehau goto back; 27986c8d8eccSSepherosa Ziehau } 27996c8d8eccSSepherosa Ziehau 280079a64343SSepherosa Ziehau if ((txr->bnx_tx_flags & BNX_TX_FLAG_SHORTDMA) && 280133a04907SSepherosa Ziehau m_head->m_next != NULL) { 28026c8d8eccSSepherosa Ziehau m_new = bnx_defrag_shortdma(m_head); 28036c8d8eccSSepherosa Ziehau if (m_new == NULL) { 28046c8d8eccSSepherosa Ziehau error = ENOBUFS; 28056c8d8eccSSepherosa Ziehau goto back; 28066c8d8eccSSepherosa Ziehau } 28076c8d8eccSSepherosa Ziehau *m_head0 = m_head = m_new; 28086c8d8eccSSepherosa Ziehau } 280966deb1c1SSepherosa Ziehau if ((m_head->m_pkthdr.csum_flags & CSUM_TSO) == 0 && 2810*aad4de2bSSepherosa Ziehau (txr->bnx_tx_flags & BNX_TX_FLAG_FORCE_DEFRAG) && 2811*aad4de2bSSepherosa Ziehau m_head->m_next != NULL) { 28126c8d8eccSSepherosa Ziehau /* 28136c8d8eccSSepherosa Ziehau * Forcefully defragment mbuf chain to overcome hardware 28146c8d8eccSSepherosa Ziehau * limitation which only support a single outstanding 28156c8d8eccSSepherosa Ziehau * DMA read operation. If it fails, keep moving on using 28166c8d8eccSSepherosa Ziehau * the original mbuf chain. 28176c8d8eccSSepherosa Ziehau */ 28186c8d8eccSSepherosa Ziehau m_new = m_defrag(m_head, MB_DONTWAIT); 28196c8d8eccSSepherosa Ziehau if (m_new != NULL) 28206c8d8eccSSepherosa Ziehau *m_head0 = m_head = m_new; 28216c8d8eccSSepherosa Ziehau } 28226c8d8eccSSepherosa Ziehau 282333a04907SSepherosa Ziehau error = bus_dmamap_load_mbuf_defrag(txr->bnx_tx_mtag, map, 28246c8d8eccSSepherosa Ziehau m_head0, segs, maxsegs, &nsegs, BUS_DMA_NOWAIT); 28256c8d8eccSSepherosa Ziehau if (error) 28266c8d8eccSSepherosa Ziehau goto back; 2827c9b7f592SSepherosa Ziehau *segs_used += nsegs; 28286c8d8eccSSepherosa Ziehau 28296c8d8eccSSepherosa Ziehau m_head = *m_head0; 283033a04907SSepherosa Ziehau bus_dmamap_sync(txr->bnx_tx_mtag, map, BUS_DMASYNC_PREWRITE); 28316c8d8eccSSepherosa Ziehau 28326c8d8eccSSepherosa Ziehau for (i = 0; ; i++) { 283333a04907SSepherosa Ziehau d = &txr->bnx_tx_ring[idx]; 28346c8d8eccSSepherosa Ziehau 28356c8d8eccSSepherosa Ziehau d->bge_addr.bge_addr_lo = BGE_ADDR_LO(segs[i].ds_addr); 28366c8d8eccSSepherosa Ziehau d->bge_addr.bge_addr_hi = BGE_ADDR_HI(segs[i].ds_addr); 28376c8d8eccSSepherosa Ziehau d->bge_len = segs[i].ds_len; 28386c8d8eccSSepherosa Ziehau d->bge_flags = csum_flags; 283966deb1c1SSepherosa Ziehau d->bge_vlan_tag = vlan_tag; 284066deb1c1SSepherosa Ziehau d->bge_mss = mss; 28416c8d8eccSSepherosa Ziehau 28426c8d8eccSSepherosa Ziehau if (i == nsegs - 1) 28436c8d8eccSSepherosa Ziehau break; 28446c8d8eccSSepherosa Ziehau BNX_INC(idx, BGE_TX_RING_CNT); 28456c8d8eccSSepherosa Ziehau } 28466c8d8eccSSepherosa Ziehau /* Mark the last segment as end of packet... */ 28476c8d8eccSSepherosa Ziehau d->bge_flags |= BGE_TXBDFLAG_END; 28486c8d8eccSSepherosa Ziehau 28496c8d8eccSSepherosa Ziehau /* 28506c8d8eccSSepherosa Ziehau * Insure that the map for this transmission is placed at 28516c8d8eccSSepherosa Ziehau * the array index of the last descriptor in this chain. 28526c8d8eccSSepherosa Ziehau */ 285333a04907SSepherosa Ziehau txr->bnx_tx_dmamap[*txidx] = txr->bnx_tx_dmamap[idx]; 285433a04907SSepherosa Ziehau txr->bnx_tx_dmamap[idx] = map; 285533a04907SSepherosa Ziehau txr->bnx_tx_chain[idx] = m_head; 285633a04907SSepherosa Ziehau txr->bnx_txcnt += nsegs; 28576c8d8eccSSepherosa Ziehau 28586c8d8eccSSepherosa Ziehau BNX_INC(idx, BGE_TX_RING_CNT); 28596c8d8eccSSepherosa Ziehau *txidx = idx; 28606c8d8eccSSepherosa Ziehau back: 28616c8d8eccSSepherosa Ziehau if (error) { 28626c8d8eccSSepherosa Ziehau m_freem(*m_head0); 28636c8d8eccSSepherosa Ziehau *m_head0 = NULL; 28646c8d8eccSSepherosa Ziehau } 28656c8d8eccSSepherosa Ziehau return error; 28666c8d8eccSSepherosa Ziehau } 28676c8d8eccSSepherosa Ziehau 28686c8d8eccSSepherosa Ziehau /* 28696c8d8eccSSepherosa Ziehau * Main transmit routine. To avoid having to do mbuf copies, we put pointers 28706c8d8eccSSepherosa Ziehau * to the mbuf data regions directly in the transmit descriptors. 28716c8d8eccSSepherosa Ziehau */ 28726c8d8eccSSepherosa Ziehau static void 2873f0a26983SSepherosa Ziehau bnx_start(struct ifnet *ifp, struct ifaltq_subque *ifsq) 28746c8d8eccSSepherosa Ziehau { 28756c8d8eccSSepherosa Ziehau struct bnx_softc *sc = ifp->if_softc; 287633a04907SSepherosa Ziehau struct bnx_tx_ring *txr = &sc->bnx_tx_ring[0]; /* XXX */ 28776c8d8eccSSepherosa Ziehau struct mbuf *m_head = NULL; 28786c8d8eccSSepherosa Ziehau uint32_t prodidx; 2879c9b7f592SSepherosa Ziehau int nsegs = 0; 28806c8d8eccSSepherosa Ziehau 2881f0a26983SSepherosa Ziehau ASSERT_ALTQ_SQ_DEFAULT(ifp, ifsq); 2882f0a26983SSepherosa Ziehau 28839ed293e0SSepherosa Ziehau if ((ifp->if_flags & IFF_RUNNING) == 0 || ifq_is_oactive(&ifp->if_snd)) 28846c8d8eccSSepherosa Ziehau return; 28856c8d8eccSSepherosa Ziehau 288633a04907SSepherosa Ziehau prodidx = txr->bnx_tx_prodidx; 28876c8d8eccSSepherosa Ziehau 288833a04907SSepherosa Ziehau while (txr->bnx_tx_chain[prodidx] == NULL) { 28896c8d8eccSSepherosa Ziehau /* 28906c8d8eccSSepherosa Ziehau * Sanity check: avoid coming within BGE_NSEG_RSVD 28916c8d8eccSSepherosa Ziehau * descriptors of the end of the ring. Also make 28926c8d8eccSSepherosa Ziehau * sure there are BGE_NSEG_SPARE descriptors for 2893a1bd58c9SSepherosa Ziehau * jumbo buffers' or TSO segments' defragmentation. 28946c8d8eccSSepherosa Ziehau */ 289533a04907SSepherosa Ziehau if ((BGE_TX_RING_CNT - txr->bnx_txcnt) < 28966c8d8eccSSepherosa Ziehau (BNX_NSEG_RSVD + BNX_NSEG_SPARE)) { 28979ed293e0SSepherosa Ziehau ifq_set_oactive(&ifp->if_snd); 28986c8d8eccSSepherosa Ziehau break; 28996c8d8eccSSepherosa Ziehau } 29006c8d8eccSSepherosa Ziehau 2901a1bd58c9SSepherosa Ziehau m_head = ifq_dequeue(&ifp->if_snd, NULL); 2902a1bd58c9SSepherosa Ziehau if (m_head == NULL) 2903a1bd58c9SSepherosa Ziehau break; 2904a1bd58c9SSepherosa Ziehau 29056c8d8eccSSepherosa Ziehau /* 29066c8d8eccSSepherosa Ziehau * Pack the data into the transmit ring. If we 29076c8d8eccSSepherosa Ziehau * don't have room, set the OACTIVE flag and wait 29086c8d8eccSSepherosa Ziehau * for the NIC to drain the ring. 29096c8d8eccSSepherosa Ziehau */ 291033a04907SSepherosa Ziehau if (bnx_encap(txr, &m_head, &prodidx, &nsegs)) { 29119ed293e0SSepherosa Ziehau ifq_set_oactive(&ifp->if_snd); 2912d40991efSSepherosa Ziehau IFNET_STAT_INC(ifp, oerrors, 1); 29136c8d8eccSSepherosa Ziehau break; 29146c8d8eccSSepherosa Ziehau } 29156c8d8eccSSepherosa Ziehau 291633a04907SSepherosa Ziehau if (nsegs >= txr->bnx_tx_wreg) { 29176c8d8eccSSepherosa Ziehau /* Transmit */ 291833a04907SSepherosa Ziehau bnx_writembx(txr->bnx_sc, BGE_MBX_TX_HOST_PROD0_LO, 291933a04907SSepherosa Ziehau prodidx); 2920c9b7f592SSepherosa Ziehau nsegs = 0; 2921c9b7f592SSepherosa Ziehau } 29226c8d8eccSSepherosa Ziehau 2923c9b7f592SSepherosa Ziehau ETHER_BPF_MTAP(ifp, m_head); 29246c8d8eccSSepherosa Ziehau 29256c8d8eccSSepherosa Ziehau /* 29266c8d8eccSSepherosa Ziehau * Set a timeout in case the chip goes out to lunch. 29276c8d8eccSSepherosa Ziehau */ 29286c8d8eccSSepherosa Ziehau ifp->if_timer = 5; 29296c8d8eccSSepherosa Ziehau } 29306c8d8eccSSepherosa Ziehau 2931c9b7f592SSepherosa Ziehau if (nsegs > 0) { 2932c9b7f592SSepherosa Ziehau /* Transmit */ 293333a04907SSepherosa Ziehau bnx_writembx(txr->bnx_sc, BGE_MBX_TX_HOST_PROD0_LO, prodidx); 2934c9b7f592SSepherosa Ziehau } 293533a04907SSepherosa Ziehau txr->bnx_tx_prodidx = prodidx; 2936c9b7f592SSepherosa Ziehau } 2937c9b7f592SSepherosa Ziehau 29386c8d8eccSSepherosa Ziehau static void 29396c8d8eccSSepherosa Ziehau bnx_init(void *xsc) 29406c8d8eccSSepherosa Ziehau { 29416c8d8eccSSepherosa Ziehau struct bnx_softc *sc = xsc; 29426c8d8eccSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 29436c8d8eccSSepherosa Ziehau uint16_t *m; 29446c8d8eccSSepherosa Ziehau uint32_t mode; 294533a04907SSepherosa Ziehau int i; 29466c8d8eccSSepherosa Ziehau 29476c8d8eccSSepherosa Ziehau ASSERT_SERIALIZED(ifp->if_serializer); 29486c8d8eccSSepherosa Ziehau 29496c8d8eccSSepherosa Ziehau /* Cancel pending I/O and flush buffers. */ 29506c8d8eccSSepherosa Ziehau bnx_stop(sc); 29516c8d8eccSSepherosa Ziehau bnx_reset(sc); 29526c8d8eccSSepherosa Ziehau bnx_chipinit(sc); 29536c8d8eccSSepherosa Ziehau 29546c8d8eccSSepherosa Ziehau /* 29556c8d8eccSSepherosa Ziehau * Init the various state machines, ring 29566c8d8eccSSepherosa Ziehau * control blocks and firmware. 29576c8d8eccSSepherosa Ziehau */ 29586c8d8eccSSepherosa Ziehau if (bnx_blockinit(sc)) { 29596c8d8eccSSepherosa Ziehau if_printf(ifp, "initialization failure\n"); 29606c8d8eccSSepherosa Ziehau bnx_stop(sc); 29616c8d8eccSSepherosa Ziehau return; 29626c8d8eccSSepherosa Ziehau } 29636c8d8eccSSepherosa Ziehau 29646c8d8eccSSepherosa Ziehau /* Specify MTU. */ 29656c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_RX_MTU, ifp->if_mtu + 29666c8d8eccSSepherosa Ziehau ETHER_HDR_LEN + ETHER_CRC_LEN + EVL_ENCAPLEN); 29676c8d8eccSSepherosa Ziehau 29686c8d8eccSSepherosa Ziehau /* Load our MAC address. */ 29696c8d8eccSSepherosa Ziehau m = (uint16_t *)&sc->arpcom.ac_enaddr[0]; 29706c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_MAC_ADDR1_LO, htons(m[0])); 29716c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_MAC_ADDR1_HI, (htons(m[1]) << 16) | htons(m[2])); 29726c8d8eccSSepherosa Ziehau 29736c8d8eccSSepherosa Ziehau /* Enable or disable promiscuous mode as needed. */ 29746c8d8eccSSepherosa Ziehau bnx_setpromisc(sc); 29756c8d8eccSSepherosa Ziehau 29766c8d8eccSSepherosa Ziehau /* Program multicast filter. */ 29776c8d8eccSSepherosa Ziehau bnx_setmulti(sc); 29786c8d8eccSSepherosa Ziehau 29796c8d8eccSSepherosa Ziehau /* Init RX ring. */ 29806c8d8eccSSepherosa Ziehau if (bnx_init_rx_ring_std(sc)) { 29816c8d8eccSSepherosa Ziehau if_printf(ifp, "RX ring initialization failed\n"); 29826c8d8eccSSepherosa Ziehau bnx_stop(sc); 29836c8d8eccSSepherosa Ziehau return; 29846c8d8eccSSepherosa Ziehau } 29856c8d8eccSSepherosa Ziehau 29866c8d8eccSSepherosa Ziehau /* Init jumbo RX ring. */ 29876c8d8eccSSepherosa Ziehau if (ifp->if_mtu > (ETHERMTU + ETHER_HDR_LEN + ETHER_CRC_LEN)) { 29886c8d8eccSSepherosa Ziehau if (bnx_init_rx_ring_jumbo(sc)) { 29896c8d8eccSSepherosa Ziehau if_printf(ifp, "Jumbo RX ring initialization failed\n"); 29906c8d8eccSSepherosa Ziehau bnx_stop(sc); 29916c8d8eccSSepherosa Ziehau return; 29926c8d8eccSSepherosa Ziehau } 29936c8d8eccSSepherosa Ziehau } 29946c8d8eccSSepherosa Ziehau 29956c8d8eccSSepherosa Ziehau /* Init our RX return ring index */ 29966c8d8eccSSepherosa Ziehau sc->bnx_rx_saved_considx = 0; 29976c8d8eccSSepherosa Ziehau 29986c8d8eccSSepherosa Ziehau /* Init TX ring. */ 299933a04907SSepherosa Ziehau for (i = 0; i < sc->bnx_tx_ringcnt; ++i) 300033a04907SSepherosa Ziehau bnx_init_tx_ring(&sc->bnx_tx_ring[i]); 30016c8d8eccSSepherosa Ziehau 30026c8d8eccSSepherosa Ziehau /* Enable TX MAC state machine lockup fix. */ 30036c8d8eccSSepherosa Ziehau mode = CSR_READ_4(sc, BGE_TX_MODE); 30046c8d8eccSSepherosa Ziehau mode |= BGE_TXMODE_MBUF_LOCKUP_FIX; 3005b96cbbb6SSepherosa Ziehau if (sc->bnx_asicrev == BGE_ASICREV_BCM5720 || 3006b96cbbb6SSepherosa Ziehau sc->bnx_asicrev == BGE_ASICREV_BCM5762) { 30076c8d8eccSSepherosa Ziehau mode &= ~(BGE_TXMODE_JMB_FRM_LEN | BGE_TXMODE_CNT_DN_MODE); 30086c8d8eccSSepherosa Ziehau mode |= CSR_READ_4(sc, BGE_TX_MODE) & 30096c8d8eccSSepherosa Ziehau (BGE_TXMODE_JMB_FRM_LEN | BGE_TXMODE_CNT_DN_MODE); 30106c8d8eccSSepherosa Ziehau } 30116c8d8eccSSepherosa Ziehau /* Turn on transmitter */ 30126c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_TX_MODE, mode | BGE_TXMODE_ENABLE); 30136c8d8eccSSepherosa Ziehau 30146c8d8eccSSepherosa Ziehau /* Turn on receiver */ 30156c8d8eccSSepherosa Ziehau BNX_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_ENABLE); 30166c8d8eccSSepherosa Ziehau 30176c8d8eccSSepherosa Ziehau /* 30186c8d8eccSSepherosa Ziehau * Set the number of good frames to receive after RX MBUF 30196c8d8eccSSepherosa Ziehau * Low Watermark has been reached. After the RX MAC receives 30206c8d8eccSSepherosa Ziehau * this number of frames, it will drop subsequent incoming 30216c8d8eccSSepherosa Ziehau * frames until the MBUF High Watermark is reached. 30226c8d8eccSSepherosa Ziehau */ 3023bcb29629SSepherosa Ziehau if (BNX_IS_57765_FAMILY(sc)) 30246c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_MAX_RX_FRAME_LOWAT, 1); 30256c8d8eccSSepherosa Ziehau else 30266c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_MAX_RX_FRAME_LOWAT, 2); 30276c8d8eccSSepherosa Ziehau 30286c8d8eccSSepherosa Ziehau if (sc->bnx_irq_type == PCI_INTR_TYPE_MSI) { 30296c8d8eccSSepherosa Ziehau if (bootverbose) { 30306c8d8eccSSepherosa Ziehau if_printf(ifp, "MSI_MODE: %#x\n", 30316c8d8eccSSepherosa Ziehau CSR_READ_4(sc, BGE_MSI_MODE)); 30326c8d8eccSSepherosa Ziehau } 30336c8d8eccSSepherosa Ziehau } 30346c8d8eccSSepherosa Ziehau 30356c8d8eccSSepherosa Ziehau /* Tell firmware we're alive. */ 30366c8d8eccSSepherosa Ziehau BNX_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 30376c8d8eccSSepherosa Ziehau 30386c8d8eccSSepherosa Ziehau /* Enable host interrupts if polling(4) is not enabled. */ 30396c8d8eccSSepherosa Ziehau PCI_SETBIT(sc->bnx_dev, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_CLEAR_INTA, 4); 304039a8d43aSSepherosa Ziehau #ifdef IFPOLL_ENABLE 304139a8d43aSSepherosa Ziehau if (ifp->if_flags & IFF_NPOLLING) 30426c8d8eccSSepherosa Ziehau bnx_disable_intr(sc); 30436c8d8eccSSepherosa Ziehau else 30446c8d8eccSSepherosa Ziehau #endif 30456c8d8eccSSepherosa Ziehau bnx_enable_intr(sc); 30466c8d8eccSSepherosa Ziehau 30476c8d8eccSSepherosa Ziehau bnx_ifmedia_upd(ifp); 30486c8d8eccSSepherosa Ziehau 30496c8d8eccSSepherosa Ziehau ifp->if_flags |= IFF_RUNNING; 30509ed293e0SSepherosa Ziehau ifq_clr_oactive(&ifp->if_snd); 30516c8d8eccSSepherosa Ziehau 30528ca0f604SSepherosa Ziehau callout_reset_bycpu(&sc->bnx_stat_timer, hz, bnx_tick, sc, 30538ca0f604SSepherosa Ziehau sc->bnx_stat_cpuid); 30546c8d8eccSSepherosa Ziehau } 30556c8d8eccSSepherosa Ziehau 30566c8d8eccSSepherosa Ziehau /* 30576c8d8eccSSepherosa Ziehau * Set media options. 30586c8d8eccSSepherosa Ziehau */ 30596c8d8eccSSepherosa Ziehau static int 30606c8d8eccSSepherosa Ziehau bnx_ifmedia_upd(struct ifnet *ifp) 30616c8d8eccSSepherosa Ziehau { 30626c8d8eccSSepherosa Ziehau struct bnx_softc *sc = ifp->if_softc; 30636c8d8eccSSepherosa Ziehau 30646c8d8eccSSepherosa Ziehau /* If this is a 1000baseX NIC, enable the TBI port. */ 30656c8d8eccSSepherosa Ziehau if (sc->bnx_flags & BNX_FLAG_TBI) { 30666c8d8eccSSepherosa Ziehau struct ifmedia *ifm = &sc->bnx_ifmedia; 30676c8d8eccSSepherosa Ziehau 30686c8d8eccSSepherosa Ziehau if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER) 30696c8d8eccSSepherosa Ziehau return(EINVAL); 30706c8d8eccSSepherosa Ziehau 30716c8d8eccSSepherosa Ziehau switch(IFM_SUBTYPE(ifm->ifm_media)) { 30726c8d8eccSSepherosa Ziehau case IFM_AUTO: 30736c8d8eccSSepherosa Ziehau break; 30746c8d8eccSSepherosa Ziehau 30756c8d8eccSSepherosa Ziehau case IFM_1000_SX: 30766c8d8eccSSepherosa Ziehau if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) { 30776c8d8eccSSepherosa Ziehau BNX_CLRBIT(sc, BGE_MAC_MODE, 30786c8d8eccSSepherosa Ziehau BGE_MACMODE_HALF_DUPLEX); 30796c8d8eccSSepherosa Ziehau } else { 30806c8d8eccSSepherosa Ziehau BNX_SETBIT(sc, BGE_MAC_MODE, 30816c8d8eccSSepherosa Ziehau BGE_MACMODE_HALF_DUPLEX); 30826c8d8eccSSepherosa Ziehau } 30836c8d8eccSSepherosa Ziehau break; 30846c8d8eccSSepherosa Ziehau default: 30856c8d8eccSSepherosa Ziehau return(EINVAL); 30866c8d8eccSSepherosa Ziehau } 30876c8d8eccSSepherosa Ziehau } else { 30886c8d8eccSSepherosa Ziehau struct mii_data *mii = device_get_softc(sc->bnx_miibus); 30896c8d8eccSSepherosa Ziehau 30906c8d8eccSSepherosa Ziehau sc->bnx_link_evt++; 30916c8d8eccSSepherosa Ziehau sc->bnx_link = 0; 30926c8d8eccSSepherosa Ziehau if (mii->mii_instance) { 30936c8d8eccSSepherosa Ziehau struct mii_softc *miisc; 30946c8d8eccSSepherosa Ziehau 30956c8d8eccSSepherosa Ziehau LIST_FOREACH(miisc, &mii->mii_phys, mii_list) 30966c8d8eccSSepherosa Ziehau mii_phy_reset(miisc); 30976c8d8eccSSepherosa Ziehau } 30986c8d8eccSSepherosa Ziehau mii_mediachg(mii); 30996c8d8eccSSepherosa Ziehau 31006c8d8eccSSepherosa Ziehau /* 31016c8d8eccSSepherosa Ziehau * Force an interrupt so that we will call bnx_link_upd 31026c8d8eccSSepherosa Ziehau * if needed and clear any pending link state attention. 31036c8d8eccSSepherosa Ziehau * Without this we are not getting any further interrupts 31046c8d8eccSSepherosa Ziehau * for link state changes and thus will not UP the link and 31056c8d8eccSSepherosa Ziehau * not be able to send in bnx_start. The only way to get 31066c8d8eccSSepherosa Ziehau * things working was to receive a packet and get an RX 31076c8d8eccSSepherosa Ziehau * intr. 31086c8d8eccSSepherosa Ziehau * 31096c8d8eccSSepherosa Ziehau * bnx_tick should help for fiber cards and we might not 31106c8d8eccSSepherosa Ziehau * need to do this here if BNX_FLAG_TBI is set but as 31116c8d8eccSSepherosa Ziehau * we poll for fiber anyway it should not harm. 31126c8d8eccSSepherosa Ziehau */ 31136c8d8eccSSepherosa Ziehau BNX_SETBIT(sc, BGE_HCC_MODE, BGE_HCCMODE_COAL_NOW); 31146c8d8eccSSepherosa Ziehau } 31156c8d8eccSSepherosa Ziehau return(0); 31166c8d8eccSSepherosa Ziehau } 31176c8d8eccSSepherosa Ziehau 31186c8d8eccSSepherosa Ziehau /* 31196c8d8eccSSepherosa Ziehau * Report current media status. 31206c8d8eccSSepherosa Ziehau */ 31216c8d8eccSSepherosa Ziehau static void 31226c8d8eccSSepherosa Ziehau bnx_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 31236c8d8eccSSepherosa Ziehau { 31246c8d8eccSSepherosa Ziehau struct bnx_softc *sc = ifp->if_softc; 31256c8d8eccSSepherosa Ziehau 31266c8d8eccSSepherosa Ziehau if (sc->bnx_flags & BNX_FLAG_TBI) { 31276c8d8eccSSepherosa Ziehau ifmr->ifm_status = IFM_AVALID; 31286c8d8eccSSepherosa Ziehau ifmr->ifm_active = IFM_ETHER; 31296c8d8eccSSepherosa Ziehau if (CSR_READ_4(sc, BGE_MAC_STS) & 31306c8d8eccSSepherosa Ziehau BGE_MACSTAT_TBI_PCS_SYNCHED) { 31316c8d8eccSSepherosa Ziehau ifmr->ifm_status |= IFM_ACTIVE; 31326c8d8eccSSepherosa Ziehau } else { 31336c8d8eccSSepherosa Ziehau ifmr->ifm_active |= IFM_NONE; 31346c8d8eccSSepherosa Ziehau return; 31356c8d8eccSSepherosa Ziehau } 31366c8d8eccSSepherosa Ziehau 31376c8d8eccSSepherosa Ziehau ifmr->ifm_active |= IFM_1000_SX; 31386c8d8eccSSepherosa Ziehau if (CSR_READ_4(sc, BGE_MAC_MODE) & BGE_MACMODE_HALF_DUPLEX) 31396c8d8eccSSepherosa Ziehau ifmr->ifm_active |= IFM_HDX; 31406c8d8eccSSepherosa Ziehau else 31416c8d8eccSSepherosa Ziehau ifmr->ifm_active |= IFM_FDX; 31426c8d8eccSSepherosa Ziehau } else { 31436c8d8eccSSepherosa Ziehau struct mii_data *mii = device_get_softc(sc->bnx_miibus); 31446c8d8eccSSepherosa Ziehau 31456c8d8eccSSepherosa Ziehau mii_pollstat(mii); 31466c8d8eccSSepherosa Ziehau ifmr->ifm_active = mii->mii_media_active; 31476c8d8eccSSepherosa Ziehau ifmr->ifm_status = mii->mii_media_status; 31486c8d8eccSSepherosa Ziehau } 31496c8d8eccSSepherosa Ziehau } 31506c8d8eccSSepherosa Ziehau 31516c8d8eccSSepherosa Ziehau static int 31526c8d8eccSSepherosa Ziehau bnx_ioctl(struct ifnet *ifp, u_long command, caddr_t data, struct ucred *cr) 31536c8d8eccSSepherosa Ziehau { 31546c8d8eccSSepherosa Ziehau struct bnx_softc *sc = ifp->if_softc; 31556c8d8eccSSepherosa Ziehau struct ifreq *ifr = (struct ifreq *)data; 31566c8d8eccSSepherosa Ziehau int mask, error = 0; 31576c8d8eccSSepherosa Ziehau 31586c8d8eccSSepherosa Ziehau ASSERT_SERIALIZED(ifp->if_serializer); 31596c8d8eccSSepherosa Ziehau 31606c8d8eccSSepherosa Ziehau switch (command) { 31616c8d8eccSSepherosa Ziehau case SIOCSIFMTU: 31626c8d8eccSSepherosa Ziehau if ((!BNX_IS_JUMBO_CAPABLE(sc) && ifr->ifr_mtu > ETHERMTU) || 31636c8d8eccSSepherosa Ziehau (BNX_IS_JUMBO_CAPABLE(sc) && 31646c8d8eccSSepherosa Ziehau ifr->ifr_mtu > BNX_JUMBO_MTU)) { 31656c8d8eccSSepherosa Ziehau error = EINVAL; 31666c8d8eccSSepherosa Ziehau } else if (ifp->if_mtu != ifr->ifr_mtu) { 31676c8d8eccSSepherosa Ziehau ifp->if_mtu = ifr->ifr_mtu; 31686c8d8eccSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) 31696c8d8eccSSepherosa Ziehau bnx_init(sc); 31706c8d8eccSSepherosa Ziehau } 31716c8d8eccSSepherosa Ziehau break; 31726c8d8eccSSepherosa Ziehau case SIOCSIFFLAGS: 31736c8d8eccSSepherosa Ziehau if (ifp->if_flags & IFF_UP) { 31746c8d8eccSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) { 31756c8d8eccSSepherosa Ziehau mask = ifp->if_flags ^ sc->bnx_if_flags; 31766c8d8eccSSepherosa Ziehau 31776c8d8eccSSepherosa Ziehau /* 31786c8d8eccSSepherosa Ziehau * If only the state of the PROMISC flag 31796c8d8eccSSepherosa Ziehau * changed, then just use the 'set promisc 31806c8d8eccSSepherosa Ziehau * mode' command instead of reinitializing 31816c8d8eccSSepherosa Ziehau * the entire NIC. Doing a full re-init 31826c8d8eccSSepherosa Ziehau * means reloading the firmware and waiting 31836c8d8eccSSepherosa Ziehau * for it to start up, which may take a 31846c8d8eccSSepherosa Ziehau * second or two. Similarly for ALLMULTI. 31856c8d8eccSSepherosa Ziehau */ 31866c8d8eccSSepherosa Ziehau if (mask & IFF_PROMISC) 31876c8d8eccSSepherosa Ziehau bnx_setpromisc(sc); 31886c8d8eccSSepherosa Ziehau if (mask & IFF_ALLMULTI) 31896c8d8eccSSepherosa Ziehau bnx_setmulti(sc); 31906c8d8eccSSepherosa Ziehau } else { 31916c8d8eccSSepherosa Ziehau bnx_init(sc); 31926c8d8eccSSepherosa Ziehau } 31936c8d8eccSSepherosa Ziehau } else if (ifp->if_flags & IFF_RUNNING) { 31946c8d8eccSSepherosa Ziehau bnx_stop(sc); 31956c8d8eccSSepherosa Ziehau } 31966c8d8eccSSepherosa Ziehau sc->bnx_if_flags = ifp->if_flags; 31976c8d8eccSSepherosa Ziehau break; 31986c8d8eccSSepherosa Ziehau case SIOCADDMULTI: 31996c8d8eccSSepherosa Ziehau case SIOCDELMULTI: 32006c8d8eccSSepherosa Ziehau if (ifp->if_flags & IFF_RUNNING) 32016c8d8eccSSepherosa Ziehau bnx_setmulti(sc); 32026c8d8eccSSepherosa Ziehau break; 32036c8d8eccSSepherosa Ziehau case SIOCSIFMEDIA: 32046c8d8eccSSepherosa Ziehau case SIOCGIFMEDIA: 32056c8d8eccSSepherosa Ziehau if (sc->bnx_flags & BNX_FLAG_TBI) { 32066c8d8eccSSepherosa Ziehau error = ifmedia_ioctl(ifp, ifr, 32076c8d8eccSSepherosa Ziehau &sc->bnx_ifmedia, command); 32086c8d8eccSSepherosa Ziehau } else { 32096c8d8eccSSepherosa Ziehau struct mii_data *mii; 32106c8d8eccSSepherosa Ziehau 32116c8d8eccSSepherosa Ziehau mii = device_get_softc(sc->bnx_miibus); 32126c8d8eccSSepherosa Ziehau error = ifmedia_ioctl(ifp, ifr, 32136c8d8eccSSepherosa Ziehau &mii->mii_media, command); 32146c8d8eccSSepherosa Ziehau } 32156c8d8eccSSepherosa Ziehau break; 32166c8d8eccSSepherosa Ziehau case SIOCSIFCAP: 32176c8d8eccSSepherosa Ziehau mask = ifr->ifr_reqcap ^ ifp->if_capenable; 32186c8d8eccSSepherosa Ziehau if (mask & IFCAP_HWCSUM) { 32196c8d8eccSSepherosa Ziehau ifp->if_capenable ^= (mask & IFCAP_HWCSUM); 322066deb1c1SSepherosa Ziehau if (ifp->if_capenable & IFCAP_TXCSUM) 322166deb1c1SSepherosa Ziehau ifp->if_hwassist |= BNX_CSUM_FEATURES; 32226c8d8eccSSepherosa Ziehau else 322366deb1c1SSepherosa Ziehau ifp->if_hwassist &= ~BNX_CSUM_FEATURES; 322466deb1c1SSepherosa Ziehau } 322566deb1c1SSepherosa Ziehau if (mask & IFCAP_TSO) { 322666deb1c1SSepherosa Ziehau ifp->if_capenable ^= (mask & IFCAP_TSO); 322766deb1c1SSepherosa Ziehau if (ifp->if_capenable & IFCAP_TSO) 322866deb1c1SSepherosa Ziehau ifp->if_hwassist |= CSUM_TSO; 322966deb1c1SSepherosa Ziehau else 323066deb1c1SSepherosa Ziehau ifp->if_hwassist &= ~CSUM_TSO; 32316c8d8eccSSepherosa Ziehau } 32326c8d8eccSSepherosa Ziehau break; 32336c8d8eccSSepherosa Ziehau default: 32346c8d8eccSSepherosa Ziehau error = ether_ioctl(ifp, command, data); 32356c8d8eccSSepherosa Ziehau break; 32366c8d8eccSSepherosa Ziehau } 32376c8d8eccSSepherosa Ziehau return error; 32386c8d8eccSSepherosa Ziehau } 32396c8d8eccSSepherosa Ziehau 32406c8d8eccSSepherosa Ziehau static void 32416c8d8eccSSepherosa Ziehau bnx_watchdog(struct ifnet *ifp) 32426c8d8eccSSepherosa Ziehau { 32436c8d8eccSSepherosa Ziehau struct bnx_softc *sc = ifp->if_softc; 32446c8d8eccSSepherosa Ziehau 32456c8d8eccSSepherosa Ziehau if_printf(ifp, "watchdog timeout -- resetting\n"); 32466c8d8eccSSepherosa Ziehau 32476c8d8eccSSepherosa Ziehau bnx_init(sc); 32486c8d8eccSSepherosa Ziehau 3249d40991efSSepherosa Ziehau IFNET_STAT_INC(ifp, oerrors, 1); 32506c8d8eccSSepherosa Ziehau 32516c8d8eccSSepherosa Ziehau if (!ifq_is_empty(&ifp->if_snd)) 32526c8d8eccSSepherosa Ziehau if_devstart(ifp); 32536c8d8eccSSepherosa Ziehau } 32546c8d8eccSSepherosa Ziehau 32556c8d8eccSSepherosa Ziehau /* 32566c8d8eccSSepherosa Ziehau * Stop the adapter and free any mbufs allocated to the 32576c8d8eccSSepherosa Ziehau * RX and TX lists. 32586c8d8eccSSepherosa Ziehau */ 32596c8d8eccSSepherosa Ziehau static void 32606c8d8eccSSepherosa Ziehau bnx_stop(struct bnx_softc *sc) 32616c8d8eccSSepherosa Ziehau { 32626c8d8eccSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 326333a04907SSepherosa Ziehau int i; 32646c8d8eccSSepherosa Ziehau 32656c8d8eccSSepherosa Ziehau ASSERT_SERIALIZED(ifp->if_serializer); 32666c8d8eccSSepherosa Ziehau 32676c8d8eccSSepherosa Ziehau callout_stop(&sc->bnx_stat_timer); 32686c8d8eccSSepherosa Ziehau 32696c8d8eccSSepherosa Ziehau /* 32706c8d8eccSSepherosa Ziehau * Disable all of the receiver blocks 32716c8d8eccSSepherosa Ziehau */ 32726c8d8eccSSepherosa Ziehau bnx_stop_block(sc, BGE_RX_MODE, BGE_RXMODE_ENABLE); 32736c8d8eccSSepherosa Ziehau bnx_stop_block(sc, BGE_RBDI_MODE, BGE_RBDIMODE_ENABLE); 32746c8d8eccSSepherosa Ziehau bnx_stop_block(sc, BGE_RXLP_MODE, BGE_RXLPMODE_ENABLE); 32756c8d8eccSSepherosa Ziehau bnx_stop_block(sc, BGE_RDBDI_MODE, BGE_RBDIMODE_ENABLE); 32766c8d8eccSSepherosa Ziehau bnx_stop_block(sc, BGE_RDC_MODE, BGE_RDCMODE_ENABLE); 32776c8d8eccSSepherosa Ziehau bnx_stop_block(sc, BGE_RBDC_MODE, BGE_RBDCMODE_ENABLE); 32786c8d8eccSSepherosa Ziehau 32796c8d8eccSSepherosa Ziehau /* 32806c8d8eccSSepherosa Ziehau * Disable all of the transmit blocks 32816c8d8eccSSepherosa Ziehau */ 32826c8d8eccSSepherosa Ziehau bnx_stop_block(sc, BGE_SRS_MODE, BGE_SRSMODE_ENABLE); 32836c8d8eccSSepherosa Ziehau bnx_stop_block(sc, BGE_SBDI_MODE, BGE_SBDIMODE_ENABLE); 32846c8d8eccSSepherosa Ziehau bnx_stop_block(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE); 32856c8d8eccSSepherosa Ziehau bnx_stop_block(sc, BGE_RDMA_MODE, BGE_RDMAMODE_ENABLE); 32866c8d8eccSSepherosa Ziehau bnx_stop_block(sc, BGE_SDC_MODE, BGE_SDCMODE_ENABLE); 32876c8d8eccSSepherosa Ziehau bnx_stop_block(sc, BGE_SBDC_MODE, BGE_SBDCMODE_ENABLE); 32886c8d8eccSSepherosa Ziehau 32896c8d8eccSSepherosa Ziehau /* 32906c8d8eccSSepherosa Ziehau * Shut down all of the memory managers and related 32916c8d8eccSSepherosa Ziehau * state machines. 32926c8d8eccSSepherosa Ziehau */ 32936c8d8eccSSepherosa Ziehau bnx_stop_block(sc, BGE_HCC_MODE, BGE_HCCMODE_ENABLE); 32946c8d8eccSSepherosa Ziehau bnx_stop_block(sc, BGE_WDMA_MODE, BGE_WDMAMODE_ENABLE); 32956c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_FTQ_RESET, 0xFFFFFFFF); 32966c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_FTQ_RESET, 0); 32976c8d8eccSSepherosa Ziehau 32986c8d8eccSSepherosa Ziehau /* Disable host interrupts. */ 32996c8d8eccSSepherosa Ziehau bnx_disable_intr(sc); 33006c8d8eccSSepherosa Ziehau 33016c8d8eccSSepherosa Ziehau /* 33026c8d8eccSSepherosa Ziehau * Tell firmware we're shutting down. 33036c8d8eccSSepherosa Ziehau */ 33046c8d8eccSSepherosa Ziehau BNX_CLRBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 33056c8d8eccSSepherosa Ziehau 33066c8d8eccSSepherosa Ziehau /* Free the RX lists. */ 33076c8d8eccSSepherosa Ziehau bnx_free_rx_ring_std(sc); 33086c8d8eccSSepherosa Ziehau 33096c8d8eccSSepherosa Ziehau /* Free jumbo RX list. */ 33106c8d8eccSSepherosa Ziehau if (BNX_IS_JUMBO_CAPABLE(sc)) 33116c8d8eccSSepherosa Ziehau bnx_free_rx_ring_jumbo(sc); 33126c8d8eccSSepherosa Ziehau 33136c8d8eccSSepherosa Ziehau /* Free TX buffers. */ 331433a04907SSepherosa Ziehau for (i = 0; i < sc->bnx_tx_ringcnt; ++i) 331533a04907SSepherosa Ziehau bnx_free_tx_ring(&sc->bnx_tx_ring[i]); 33166c8d8eccSSepherosa Ziehau 33176c8d8eccSSepherosa Ziehau sc->bnx_status_tag = 0; 33186c8d8eccSSepherosa Ziehau sc->bnx_link = 0; 33196c8d8eccSSepherosa Ziehau sc->bnx_coal_chg = 0; 33206c8d8eccSSepherosa Ziehau 33219ed293e0SSepherosa Ziehau ifp->if_flags &= ~IFF_RUNNING; 33229ed293e0SSepherosa Ziehau ifq_clr_oactive(&ifp->if_snd); 33236c8d8eccSSepherosa Ziehau ifp->if_timer = 0; 33246c8d8eccSSepherosa Ziehau } 33256c8d8eccSSepherosa Ziehau 33266c8d8eccSSepherosa Ziehau /* 33276c8d8eccSSepherosa Ziehau * Stop all chip I/O so that the kernel's probe routines don't 33286c8d8eccSSepherosa Ziehau * get confused by errant DMAs when rebooting. 33296c8d8eccSSepherosa Ziehau */ 33306c8d8eccSSepherosa Ziehau static void 33316c8d8eccSSepherosa Ziehau bnx_shutdown(device_t dev) 33326c8d8eccSSepherosa Ziehau { 33336c8d8eccSSepherosa Ziehau struct bnx_softc *sc = device_get_softc(dev); 33346c8d8eccSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 33356c8d8eccSSepherosa Ziehau 33366c8d8eccSSepherosa Ziehau lwkt_serialize_enter(ifp->if_serializer); 33376c8d8eccSSepherosa Ziehau bnx_stop(sc); 33386c8d8eccSSepherosa Ziehau bnx_reset(sc); 33396c8d8eccSSepherosa Ziehau lwkt_serialize_exit(ifp->if_serializer); 33406c8d8eccSSepherosa Ziehau } 33416c8d8eccSSepherosa Ziehau 33426c8d8eccSSepherosa Ziehau static int 33436c8d8eccSSepherosa Ziehau bnx_suspend(device_t dev) 33446c8d8eccSSepherosa Ziehau { 33456c8d8eccSSepherosa Ziehau struct bnx_softc *sc = device_get_softc(dev); 33466c8d8eccSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 33476c8d8eccSSepherosa Ziehau 33486c8d8eccSSepherosa Ziehau lwkt_serialize_enter(ifp->if_serializer); 33496c8d8eccSSepherosa Ziehau bnx_stop(sc); 33506c8d8eccSSepherosa Ziehau lwkt_serialize_exit(ifp->if_serializer); 33516c8d8eccSSepherosa Ziehau 33526c8d8eccSSepherosa Ziehau return 0; 33536c8d8eccSSepherosa Ziehau } 33546c8d8eccSSepherosa Ziehau 33556c8d8eccSSepherosa Ziehau static int 33566c8d8eccSSepherosa Ziehau bnx_resume(device_t dev) 33576c8d8eccSSepherosa Ziehau { 33586c8d8eccSSepherosa Ziehau struct bnx_softc *sc = device_get_softc(dev); 33596c8d8eccSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 33606c8d8eccSSepherosa Ziehau 33616c8d8eccSSepherosa Ziehau lwkt_serialize_enter(ifp->if_serializer); 33626c8d8eccSSepherosa Ziehau 33636c8d8eccSSepherosa Ziehau if (ifp->if_flags & IFF_UP) { 33646c8d8eccSSepherosa Ziehau bnx_init(sc); 33656c8d8eccSSepherosa Ziehau 33666c8d8eccSSepherosa Ziehau if (!ifq_is_empty(&ifp->if_snd)) 33676c8d8eccSSepherosa Ziehau if_devstart(ifp); 33686c8d8eccSSepherosa Ziehau } 33696c8d8eccSSepherosa Ziehau 33706c8d8eccSSepherosa Ziehau lwkt_serialize_exit(ifp->if_serializer); 33716c8d8eccSSepherosa Ziehau 33726c8d8eccSSepherosa Ziehau return 0; 33736c8d8eccSSepherosa Ziehau } 33746c8d8eccSSepherosa Ziehau 33756c8d8eccSSepherosa Ziehau static void 33766c8d8eccSSepherosa Ziehau bnx_setpromisc(struct bnx_softc *sc) 33776c8d8eccSSepherosa Ziehau { 33786c8d8eccSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 33796c8d8eccSSepherosa Ziehau 33806c8d8eccSSepherosa Ziehau if (ifp->if_flags & IFF_PROMISC) 33816c8d8eccSSepherosa Ziehau BNX_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC); 33826c8d8eccSSepherosa Ziehau else 33836c8d8eccSSepherosa Ziehau BNX_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC); 33846c8d8eccSSepherosa Ziehau } 33856c8d8eccSSepherosa Ziehau 33866c8d8eccSSepherosa Ziehau static void 33876c8d8eccSSepherosa Ziehau bnx_dma_free(struct bnx_softc *sc) 33886c8d8eccSSepherosa Ziehau { 33896c8d8eccSSepherosa Ziehau int i; 33906c8d8eccSSepherosa Ziehau 33916c8d8eccSSepherosa Ziehau /* Destroy RX mbuf DMA stuffs. */ 33926c8d8eccSSepherosa Ziehau if (sc->bnx_cdata.bnx_rx_mtag != NULL) { 33936c8d8eccSSepherosa Ziehau for (i = 0; i < BGE_STD_RX_RING_CNT; i++) { 33946c8d8eccSSepherosa Ziehau bus_dmamap_destroy(sc->bnx_cdata.bnx_rx_mtag, 33956c8d8eccSSepherosa Ziehau sc->bnx_cdata.bnx_rx_std_dmamap[i]); 33966c8d8eccSSepherosa Ziehau } 33976c8d8eccSSepherosa Ziehau bus_dmamap_destroy(sc->bnx_cdata.bnx_rx_mtag, 33986c8d8eccSSepherosa Ziehau sc->bnx_cdata.bnx_rx_tmpmap); 33996c8d8eccSSepherosa Ziehau bus_dma_tag_destroy(sc->bnx_cdata.bnx_rx_mtag); 34006c8d8eccSSepherosa Ziehau } 34016c8d8eccSSepherosa Ziehau 340233a04907SSepherosa Ziehau /* Destroy TX rings */ 340333a04907SSepherosa Ziehau if (sc->bnx_tx_ring != NULL) { 340433a04907SSepherosa Ziehau for (i = 0; i < sc->bnx_tx_ringcnt; ++i) 340533a04907SSepherosa Ziehau bnx_destroy_tx_ring(&sc->bnx_tx_ring[i]); 340633a04907SSepherosa Ziehau kfree(sc->bnx_tx_ring, M_DEVBUF); 34076c8d8eccSSepherosa Ziehau } 34086c8d8eccSSepherosa Ziehau 34096c8d8eccSSepherosa Ziehau /* Destroy standard RX ring */ 34106c8d8eccSSepherosa Ziehau bnx_dma_block_free(sc->bnx_cdata.bnx_rx_std_ring_tag, 34116c8d8eccSSepherosa Ziehau sc->bnx_cdata.bnx_rx_std_ring_map, 34126c8d8eccSSepherosa Ziehau sc->bnx_ldata.bnx_rx_std_ring); 34136c8d8eccSSepherosa Ziehau 34146c8d8eccSSepherosa Ziehau if (BNX_IS_JUMBO_CAPABLE(sc)) 34156c8d8eccSSepherosa Ziehau bnx_free_jumbo_mem(sc); 34166c8d8eccSSepherosa Ziehau 34176c8d8eccSSepherosa Ziehau /* Destroy RX return ring */ 34186c8d8eccSSepherosa Ziehau bnx_dma_block_free(sc->bnx_cdata.bnx_rx_return_ring_tag, 34196c8d8eccSSepherosa Ziehau sc->bnx_cdata.bnx_rx_return_ring_map, 34206c8d8eccSSepherosa Ziehau sc->bnx_ldata.bnx_rx_return_ring); 34216c8d8eccSSepherosa Ziehau 34226c8d8eccSSepherosa Ziehau /* Destroy status block */ 34236c8d8eccSSepherosa Ziehau bnx_dma_block_free(sc->bnx_cdata.bnx_status_tag, 34246c8d8eccSSepherosa Ziehau sc->bnx_cdata.bnx_status_map, 34256c8d8eccSSepherosa Ziehau sc->bnx_ldata.bnx_status_block); 34266c8d8eccSSepherosa Ziehau 34276c8d8eccSSepherosa Ziehau /* Destroy the parent tag */ 34286c8d8eccSSepherosa Ziehau if (sc->bnx_cdata.bnx_parent_tag != NULL) 34296c8d8eccSSepherosa Ziehau bus_dma_tag_destroy(sc->bnx_cdata.bnx_parent_tag); 34306c8d8eccSSepherosa Ziehau } 34316c8d8eccSSepherosa Ziehau 34326c8d8eccSSepherosa Ziehau static int 34336c8d8eccSSepherosa Ziehau bnx_dma_alloc(struct bnx_softc *sc) 34346c8d8eccSSepherosa Ziehau { 34356c8d8eccSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 34366c8d8eccSSepherosa Ziehau int i, error; 34376c8d8eccSSepherosa Ziehau 34386c8d8eccSSepherosa Ziehau /* 34396c8d8eccSSepherosa Ziehau * Allocate the parent bus DMA tag appropriate for PCI. 34406c8d8eccSSepherosa Ziehau * 34416c8d8eccSSepherosa Ziehau * All of the NetExtreme/NetLink controllers have 4GB boundary 34426c8d8eccSSepherosa Ziehau * DMA bug. 34436c8d8eccSSepherosa Ziehau * Whenever an address crosses a multiple of the 4GB boundary 34446c8d8eccSSepherosa Ziehau * (including 4GB, 8Gb, 12Gb, etc.) and makes the transition 34456c8d8eccSSepherosa Ziehau * from 0xX_FFFF_FFFF to 0x(X+1)_0000_0000 an internal DMA 34466c8d8eccSSepherosa Ziehau * state machine will lockup and cause the device to hang. 34476c8d8eccSSepherosa Ziehau */ 34486c8d8eccSSepherosa Ziehau error = bus_dma_tag_create(NULL, 1, BGE_DMA_BOUNDARY_4G, 34496c8d8eccSSepherosa Ziehau BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, 34506c8d8eccSSepherosa Ziehau NULL, NULL, 34516c8d8eccSSepherosa Ziehau BUS_SPACE_MAXSIZE_32BIT, 0, 34526c8d8eccSSepherosa Ziehau BUS_SPACE_MAXSIZE_32BIT, 34536c8d8eccSSepherosa Ziehau 0, &sc->bnx_cdata.bnx_parent_tag); 34546c8d8eccSSepherosa Ziehau if (error) { 34556c8d8eccSSepherosa Ziehau if_printf(ifp, "could not allocate parent dma tag\n"); 34566c8d8eccSSepherosa Ziehau return error; 34576c8d8eccSSepherosa Ziehau } 34586c8d8eccSSepherosa Ziehau 34596c8d8eccSSepherosa Ziehau /* 34606c8d8eccSSepherosa Ziehau * Create DMA tag and maps for RX mbufs. 34616c8d8eccSSepherosa Ziehau */ 34626c8d8eccSSepherosa Ziehau error = bus_dma_tag_create(sc->bnx_cdata.bnx_parent_tag, 1, 0, 34636c8d8eccSSepherosa Ziehau BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, 34646c8d8eccSSepherosa Ziehau NULL, NULL, MCLBYTES, 1, MCLBYTES, 34656c8d8eccSSepherosa Ziehau BUS_DMA_ALLOCNOW | BUS_DMA_WAITOK, 34666c8d8eccSSepherosa Ziehau &sc->bnx_cdata.bnx_rx_mtag); 34676c8d8eccSSepherosa Ziehau if (error) { 34686c8d8eccSSepherosa Ziehau if_printf(ifp, "could not allocate RX mbuf dma tag\n"); 34696c8d8eccSSepherosa Ziehau return error; 34706c8d8eccSSepherosa Ziehau } 34716c8d8eccSSepherosa Ziehau 34726c8d8eccSSepherosa Ziehau error = bus_dmamap_create(sc->bnx_cdata.bnx_rx_mtag, 34736c8d8eccSSepherosa Ziehau BUS_DMA_WAITOK, &sc->bnx_cdata.bnx_rx_tmpmap); 34746c8d8eccSSepherosa Ziehau if (error) { 34756c8d8eccSSepherosa Ziehau bus_dma_tag_destroy(sc->bnx_cdata.bnx_rx_mtag); 34766c8d8eccSSepherosa Ziehau sc->bnx_cdata.bnx_rx_mtag = NULL; 34776c8d8eccSSepherosa Ziehau return error; 34786c8d8eccSSepherosa Ziehau } 34796c8d8eccSSepherosa Ziehau 34806c8d8eccSSepherosa Ziehau for (i = 0; i < BGE_STD_RX_RING_CNT; i++) { 34816c8d8eccSSepherosa Ziehau error = bus_dmamap_create(sc->bnx_cdata.bnx_rx_mtag, 34826c8d8eccSSepherosa Ziehau BUS_DMA_WAITOK, 34836c8d8eccSSepherosa Ziehau &sc->bnx_cdata.bnx_rx_std_dmamap[i]); 34846c8d8eccSSepherosa Ziehau if (error) { 34856c8d8eccSSepherosa Ziehau int j; 34866c8d8eccSSepherosa Ziehau 34876c8d8eccSSepherosa Ziehau for (j = 0; j < i; ++j) { 34886c8d8eccSSepherosa Ziehau bus_dmamap_destroy(sc->bnx_cdata.bnx_rx_mtag, 34896c8d8eccSSepherosa Ziehau sc->bnx_cdata.bnx_rx_std_dmamap[j]); 34906c8d8eccSSepherosa Ziehau } 34916c8d8eccSSepherosa Ziehau bus_dma_tag_destroy(sc->bnx_cdata.bnx_rx_mtag); 34926c8d8eccSSepherosa Ziehau sc->bnx_cdata.bnx_rx_mtag = NULL; 34936c8d8eccSSepherosa Ziehau 34946c8d8eccSSepherosa Ziehau if_printf(ifp, "could not create DMA map for RX\n"); 34956c8d8eccSSepherosa Ziehau return error; 34966c8d8eccSSepherosa Ziehau } 34976c8d8eccSSepherosa Ziehau } 34986c8d8eccSSepherosa Ziehau 34996c8d8eccSSepherosa Ziehau /* 35006c8d8eccSSepherosa Ziehau * Create DMA stuffs for standard RX ring. 35016c8d8eccSSepherosa Ziehau */ 35026c8d8eccSSepherosa Ziehau error = bnx_dma_block_alloc(sc, BGE_STD_RX_RING_SZ, 35036c8d8eccSSepherosa Ziehau &sc->bnx_cdata.bnx_rx_std_ring_tag, 35046c8d8eccSSepherosa Ziehau &sc->bnx_cdata.bnx_rx_std_ring_map, 35056c8d8eccSSepherosa Ziehau (void *)&sc->bnx_ldata.bnx_rx_std_ring, 35066c8d8eccSSepherosa Ziehau &sc->bnx_ldata.bnx_rx_std_ring_paddr); 35076c8d8eccSSepherosa Ziehau if (error) { 35086c8d8eccSSepherosa Ziehau if_printf(ifp, "could not create std RX ring\n"); 35096c8d8eccSSepherosa Ziehau return error; 35106c8d8eccSSepherosa Ziehau } 35116c8d8eccSSepherosa Ziehau 35126c8d8eccSSepherosa Ziehau /* 35136c8d8eccSSepherosa Ziehau * Create jumbo buffer pool. 35146c8d8eccSSepherosa Ziehau */ 35156c8d8eccSSepherosa Ziehau if (BNX_IS_JUMBO_CAPABLE(sc)) { 35166c8d8eccSSepherosa Ziehau error = bnx_alloc_jumbo_mem(sc); 35176c8d8eccSSepherosa Ziehau if (error) { 35186c8d8eccSSepherosa Ziehau if_printf(ifp, "could not create jumbo buffer pool\n"); 35196c8d8eccSSepherosa Ziehau return error; 35206c8d8eccSSepherosa Ziehau } 35216c8d8eccSSepherosa Ziehau } 35226c8d8eccSSepherosa Ziehau 35236c8d8eccSSepherosa Ziehau /* 35246c8d8eccSSepherosa Ziehau * Create DMA stuffs for RX return ring. 35256c8d8eccSSepherosa Ziehau */ 35266c8d8eccSSepherosa Ziehau error = bnx_dma_block_alloc(sc, 3527e0f74fc8SSepherosa Ziehau BGE_RX_RTN_RING_SZ(BNX_RETURN_RING_CNT), 35286c8d8eccSSepherosa Ziehau &sc->bnx_cdata.bnx_rx_return_ring_tag, 35296c8d8eccSSepherosa Ziehau &sc->bnx_cdata.bnx_rx_return_ring_map, 35306c8d8eccSSepherosa Ziehau (void *)&sc->bnx_ldata.bnx_rx_return_ring, 35316c8d8eccSSepherosa Ziehau &sc->bnx_ldata.bnx_rx_return_ring_paddr); 35326c8d8eccSSepherosa Ziehau if (error) { 35336c8d8eccSSepherosa Ziehau if_printf(ifp, "could not create RX ret ring\n"); 35346c8d8eccSSepherosa Ziehau return error; 35356c8d8eccSSepherosa Ziehau } 35366c8d8eccSSepherosa Ziehau 35376c8d8eccSSepherosa Ziehau /* 35386c8d8eccSSepherosa Ziehau * Create DMA stuffs for status block. 35396c8d8eccSSepherosa Ziehau */ 35406c8d8eccSSepherosa Ziehau error = bnx_dma_block_alloc(sc, BGE_STATUS_BLK_SZ, 35416c8d8eccSSepherosa Ziehau &sc->bnx_cdata.bnx_status_tag, 35426c8d8eccSSepherosa Ziehau &sc->bnx_cdata.bnx_status_map, 35436c8d8eccSSepherosa Ziehau (void *)&sc->bnx_ldata.bnx_status_block, 35446c8d8eccSSepherosa Ziehau &sc->bnx_ldata.bnx_status_block_paddr); 35456c8d8eccSSepherosa Ziehau if (error) { 35466c8d8eccSSepherosa Ziehau if_printf(ifp, "could not create status block\n"); 35476c8d8eccSSepherosa Ziehau return error; 35486c8d8eccSSepherosa Ziehau } 35496c8d8eccSSepherosa Ziehau 355033a04907SSepherosa Ziehau sc->bnx_tx_ring = kmalloc_cachealign( 355133a04907SSepherosa Ziehau sizeof(struct bnx_tx_ring) * sc->bnx_tx_ringcnt, M_DEVBUF, 355233a04907SSepherosa Ziehau M_WAITOK | M_ZERO); 355333a04907SSepherosa Ziehau for (i = 0; i < sc->bnx_tx_ringcnt; ++i) { 355433a04907SSepherosa Ziehau struct bnx_tx_ring *txr = &sc->bnx_tx_ring[i]; 355533a04907SSepherosa Ziehau 355633a04907SSepherosa Ziehau txr->bnx_sc = sc; 355733a04907SSepherosa Ziehau error = bnx_create_tx_ring(txr); 355833a04907SSepherosa Ziehau if (error) { 355933a04907SSepherosa Ziehau device_printf(sc->bnx_dev, 356033a04907SSepherosa Ziehau "can't create %dth tx ring\n", i); 356133a04907SSepherosa Ziehau return error; 356233a04907SSepherosa Ziehau } 356333a04907SSepherosa Ziehau } 356433a04907SSepherosa Ziehau 35656c8d8eccSSepherosa Ziehau return 0; 35666c8d8eccSSepherosa Ziehau } 35676c8d8eccSSepherosa Ziehau 35686c8d8eccSSepherosa Ziehau static int 35696c8d8eccSSepherosa Ziehau bnx_dma_block_alloc(struct bnx_softc *sc, bus_size_t size, bus_dma_tag_t *tag, 35706c8d8eccSSepherosa Ziehau bus_dmamap_t *map, void **addr, bus_addr_t *paddr) 35716c8d8eccSSepherosa Ziehau { 35726c8d8eccSSepherosa Ziehau bus_dmamem_t dmem; 35736c8d8eccSSepherosa Ziehau int error; 35746c8d8eccSSepherosa Ziehau 35756c8d8eccSSepherosa Ziehau error = bus_dmamem_coherent(sc->bnx_cdata.bnx_parent_tag, PAGE_SIZE, 0, 35766c8d8eccSSepherosa Ziehau BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, 35776c8d8eccSSepherosa Ziehau size, BUS_DMA_WAITOK | BUS_DMA_ZERO, &dmem); 35786c8d8eccSSepherosa Ziehau if (error) 35796c8d8eccSSepherosa Ziehau return error; 35806c8d8eccSSepherosa Ziehau 35816c8d8eccSSepherosa Ziehau *tag = dmem.dmem_tag; 35826c8d8eccSSepherosa Ziehau *map = dmem.dmem_map; 35836c8d8eccSSepherosa Ziehau *addr = dmem.dmem_addr; 35846c8d8eccSSepherosa Ziehau *paddr = dmem.dmem_busaddr; 35856c8d8eccSSepherosa Ziehau 35866c8d8eccSSepherosa Ziehau return 0; 35876c8d8eccSSepherosa Ziehau } 35886c8d8eccSSepherosa Ziehau 35896c8d8eccSSepherosa Ziehau static void 35906c8d8eccSSepherosa Ziehau bnx_dma_block_free(bus_dma_tag_t tag, bus_dmamap_t map, void *addr) 35916c8d8eccSSepherosa Ziehau { 35926c8d8eccSSepherosa Ziehau if (tag != NULL) { 35936c8d8eccSSepherosa Ziehau bus_dmamap_unload(tag, map); 35946c8d8eccSSepherosa Ziehau bus_dmamem_free(tag, addr, map); 35956c8d8eccSSepherosa Ziehau bus_dma_tag_destroy(tag); 35966c8d8eccSSepherosa Ziehau } 35976c8d8eccSSepherosa Ziehau } 35986c8d8eccSSepherosa Ziehau 35996c8d8eccSSepherosa Ziehau static void 36006c8d8eccSSepherosa Ziehau bnx_tbi_link_upd(struct bnx_softc *sc, uint32_t status) 36016c8d8eccSSepherosa Ziehau { 36026c8d8eccSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 36036c8d8eccSSepherosa Ziehau 36046c8d8eccSSepherosa Ziehau #define PCS_ENCODE_ERR (BGE_MACSTAT_PORT_DECODE_ERROR|BGE_MACSTAT_MI_COMPLETE) 36056c8d8eccSSepherosa Ziehau 36066c8d8eccSSepherosa Ziehau /* 36076c8d8eccSSepherosa Ziehau * Sometimes PCS encoding errors are detected in 36086c8d8eccSSepherosa Ziehau * TBI mode (on fiber NICs), and for some reason 36096c8d8eccSSepherosa Ziehau * the chip will signal them as link changes. 36106c8d8eccSSepherosa Ziehau * If we get a link change event, but the 'PCS 36116c8d8eccSSepherosa Ziehau * encoding error' bit in the MAC status register 36126c8d8eccSSepherosa Ziehau * is set, don't bother doing a link check. 36136c8d8eccSSepherosa Ziehau * This avoids spurious "gigabit link up" messages 36146c8d8eccSSepherosa Ziehau * that sometimes appear on fiber NICs during 36156c8d8eccSSepherosa Ziehau * periods of heavy traffic. 36166c8d8eccSSepherosa Ziehau */ 36176c8d8eccSSepherosa Ziehau if (status & BGE_MACSTAT_TBI_PCS_SYNCHED) { 36186c8d8eccSSepherosa Ziehau if (!sc->bnx_link) { 36196c8d8eccSSepherosa Ziehau sc->bnx_link++; 36206c8d8eccSSepherosa Ziehau if (sc->bnx_asicrev == BGE_ASICREV_BCM5704) { 36216c8d8eccSSepherosa Ziehau BNX_CLRBIT(sc, BGE_MAC_MODE, 36226c8d8eccSSepherosa Ziehau BGE_MACMODE_TBI_SEND_CFGS); 36236c8d8eccSSepherosa Ziehau } 36246c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_MAC_STS, 0xFFFFFFFF); 36256c8d8eccSSepherosa Ziehau 36266c8d8eccSSepherosa Ziehau if (bootverbose) 36276c8d8eccSSepherosa Ziehau if_printf(ifp, "link UP\n"); 36286c8d8eccSSepherosa Ziehau 36296c8d8eccSSepherosa Ziehau ifp->if_link_state = LINK_STATE_UP; 36306c8d8eccSSepherosa Ziehau if_link_state_change(ifp); 36316c8d8eccSSepherosa Ziehau } 36326c8d8eccSSepherosa Ziehau } else if ((status & PCS_ENCODE_ERR) != PCS_ENCODE_ERR) { 36336c8d8eccSSepherosa Ziehau if (sc->bnx_link) { 36346c8d8eccSSepherosa Ziehau sc->bnx_link = 0; 36356c8d8eccSSepherosa Ziehau 36366c8d8eccSSepherosa Ziehau if (bootverbose) 36376c8d8eccSSepherosa Ziehau if_printf(ifp, "link DOWN\n"); 36386c8d8eccSSepherosa Ziehau 36396c8d8eccSSepherosa Ziehau ifp->if_link_state = LINK_STATE_DOWN; 36406c8d8eccSSepherosa Ziehau if_link_state_change(ifp); 36416c8d8eccSSepherosa Ziehau } 36426c8d8eccSSepherosa Ziehau } 36436c8d8eccSSepherosa Ziehau 36446c8d8eccSSepherosa Ziehau #undef PCS_ENCODE_ERR 36456c8d8eccSSepherosa Ziehau 36466c8d8eccSSepherosa Ziehau /* Clear the attention. */ 36476c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED | 36486c8d8eccSSepherosa Ziehau BGE_MACSTAT_CFG_CHANGED | BGE_MACSTAT_MI_COMPLETE | 36496c8d8eccSSepherosa Ziehau BGE_MACSTAT_LINK_CHANGED); 36506c8d8eccSSepherosa Ziehau } 36516c8d8eccSSepherosa Ziehau 36526c8d8eccSSepherosa Ziehau static void 36536c8d8eccSSepherosa Ziehau bnx_copper_link_upd(struct bnx_softc *sc, uint32_t status __unused) 36546c8d8eccSSepherosa Ziehau { 36556c8d8eccSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 36566c8d8eccSSepherosa Ziehau struct mii_data *mii = device_get_softc(sc->bnx_miibus); 36576c8d8eccSSepherosa Ziehau 36586c8d8eccSSepherosa Ziehau mii_pollstat(mii); 36596c8d8eccSSepherosa Ziehau bnx_miibus_statchg(sc->bnx_dev); 36606c8d8eccSSepherosa Ziehau 36616c8d8eccSSepherosa Ziehau if (bootverbose) { 36626c8d8eccSSepherosa Ziehau if (sc->bnx_link) 36636c8d8eccSSepherosa Ziehau if_printf(ifp, "link UP\n"); 36646c8d8eccSSepherosa Ziehau else 36656c8d8eccSSepherosa Ziehau if_printf(ifp, "link DOWN\n"); 36666c8d8eccSSepherosa Ziehau } 36676c8d8eccSSepherosa Ziehau 36686c8d8eccSSepherosa Ziehau /* Clear the attention. */ 36696c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED | 36706c8d8eccSSepherosa Ziehau BGE_MACSTAT_CFG_CHANGED | BGE_MACSTAT_MI_COMPLETE | 36716c8d8eccSSepherosa Ziehau BGE_MACSTAT_LINK_CHANGED); 36726c8d8eccSSepherosa Ziehau } 36736c8d8eccSSepherosa Ziehau 36746c8d8eccSSepherosa Ziehau static void 36756c8d8eccSSepherosa Ziehau bnx_autopoll_link_upd(struct bnx_softc *sc, uint32_t status __unused) 36766c8d8eccSSepherosa Ziehau { 36776c8d8eccSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 36786c8d8eccSSepherosa Ziehau struct mii_data *mii = device_get_softc(sc->bnx_miibus); 36796c8d8eccSSepherosa Ziehau 36806c8d8eccSSepherosa Ziehau mii_pollstat(mii); 36816c8d8eccSSepherosa Ziehau 36826c8d8eccSSepherosa Ziehau if (!sc->bnx_link && 36836c8d8eccSSepherosa Ziehau (mii->mii_media_status & IFM_ACTIVE) && 36846c8d8eccSSepherosa Ziehau IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) { 36856c8d8eccSSepherosa Ziehau sc->bnx_link++; 36866c8d8eccSSepherosa Ziehau if (bootverbose) 36876c8d8eccSSepherosa Ziehau if_printf(ifp, "link UP\n"); 36886c8d8eccSSepherosa Ziehau } else if (sc->bnx_link && 36896c8d8eccSSepherosa Ziehau (!(mii->mii_media_status & IFM_ACTIVE) || 36906c8d8eccSSepherosa Ziehau IFM_SUBTYPE(mii->mii_media_active) == IFM_NONE)) { 36916c8d8eccSSepherosa Ziehau sc->bnx_link = 0; 36926c8d8eccSSepherosa Ziehau if (bootverbose) 36936c8d8eccSSepherosa Ziehau if_printf(ifp, "link DOWN\n"); 36946c8d8eccSSepherosa Ziehau } 36956c8d8eccSSepherosa Ziehau 36966c8d8eccSSepherosa Ziehau /* Clear the attention. */ 36976c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED | 36986c8d8eccSSepherosa Ziehau BGE_MACSTAT_CFG_CHANGED | BGE_MACSTAT_MI_COMPLETE | 36996c8d8eccSSepherosa Ziehau BGE_MACSTAT_LINK_CHANGED); 37006c8d8eccSSepherosa Ziehau } 37016c8d8eccSSepherosa Ziehau 37026c8d8eccSSepherosa Ziehau static int 37036c8d8eccSSepherosa Ziehau bnx_sysctl_rx_coal_ticks(SYSCTL_HANDLER_ARGS) 37046c8d8eccSSepherosa Ziehau { 37056c8d8eccSSepherosa Ziehau struct bnx_softc *sc = arg1; 37066c8d8eccSSepherosa Ziehau 37076c8d8eccSSepherosa Ziehau return bnx_sysctl_coal_chg(oidp, arg1, arg2, req, 37086c8d8eccSSepherosa Ziehau &sc->bnx_rx_coal_ticks, 37096c8d8eccSSepherosa Ziehau BNX_RX_COAL_TICKS_MIN, BNX_RX_COAL_TICKS_MAX, 37106c8d8eccSSepherosa Ziehau BNX_RX_COAL_TICKS_CHG); 37116c8d8eccSSepherosa Ziehau } 37126c8d8eccSSepherosa Ziehau 37136c8d8eccSSepherosa Ziehau static int 37146c8d8eccSSepherosa Ziehau bnx_sysctl_tx_coal_ticks(SYSCTL_HANDLER_ARGS) 37156c8d8eccSSepherosa Ziehau { 37166c8d8eccSSepherosa Ziehau struct bnx_softc *sc = arg1; 37176c8d8eccSSepherosa Ziehau 37186c8d8eccSSepherosa Ziehau return bnx_sysctl_coal_chg(oidp, arg1, arg2, req, 37196c8d8eccSSepherosa Ziehau &sc->bnx_tx_coal_ticks, 37206c8d8eccSSepherosa Ziehau BNX_TX_COAL_TICKS_MIN, BNX_TX_COAL_TICKS_MAX, 37216c8d8eccSSepherosa Ziehau BNX_TX_COAL_TICKS_CHG); 37226c8d8eccSSepherosa Ziehau } 37236c8d8eccSSepherosa Ziehau 37246c8d8eccSSepherosa Ziehau static int 37256c8d8eccSSepherosa Ziehau bnx_sysctl_rx_coal_bds(SYSCTL_HANDLER_ARGS) 37266c8d8eccSSepherosa Ziehau { 37276c8d8eccSSepherosa Ziehau struct bnx_softc *sc = arg1; 37286c8d8eccSSepherosa Ziehau 37296c8d8eccSSepherosa Ziehau return bnx_sysctl_coal_chg(oidp, arg1, arg2, req, 37306c8d8eccSSepherosa Ziehau &sc->bnx_rx_coal_bds, 37316c8d8eccSSepherosa Ziehau BNX_RX_COAL_BDS_MIN, BNX_RX_COAL_BDS_MAX, 37326c8d8eccSSepherosa Ziehau BNX_RX_COAL_BDS_CHG); 37336c8d8eccSSepherosa Ziehau } 37346c8d8eccSSepherosa Ziehau 37356c8d8eccSSepherosa Ziehau static int 37366c8d8eccSSepherosa Ziehau bnx_sysctl_tx_coal_bds(SYSCTL_HANDLER_ARGS) 37376c8d8eccSSepherosa Ziehau { 37386c8d8eccSSepherosa Ziehau struct bnx_softc *sc = arg1; 37396c8d8eccSSepherosa Ziehau 37406c8d8eccSSepherosa Ziehau return bnx_sysctl_coal_chg(oidp, arg1, arg2, req, 37416c8d8eccSSepherosa Ziehau &sc->bnx_tx_coal_bds, 37426c8d8eccSSepherosa Ziehau BNX_TX_COAL_BDS_MIN, BNX_TX_COAL_BDS_MAX, 37436c8d8eccSSepherosa Ziehau BNX_TX_COAL_BDS_CHG); 37446c8d8eccSSepherosa Ziehau } 37456c8d8eccSSepherosa Ziehau 37466c8d8eccSSepherosa Ziehau static int 37476c8d8eccSSepherosa Ziehau bnx_sysctl_rx_coal_bds_int(SYSCTL_HANDLER_ARGS) 37486c8d8eccSSepherosa Ziehau { 37496c8d8eccSSepherosa Ziehau struct bnx_softc *sc = arg1; 37506c8d8eccSSepherosa Ziehau 37516c8d8eccSSepherosa Ziehau return bnx_sysctl_coal_chg(oidp, arg1, arg2, req, 37526c8d8eccSSepherosa Ziehau &sc->bnx_rx_coal_bds_int, 37536c8d8eccSSepherosa Ziehau BNX_RX_COAL_BDS_MIN, BNX_RX_COAL_BDS_MAX, 37546c8d8eccSSepherosa Ziehau BNX_RX_COAL_BDS_INT_CHG); 37556c8d8eccSSepherosa Ziehau } 37566c8d8eccSSepherosa Ziehau 37576c8d8eccSSepherosa Ziehau static int 37586c8d8eccSSepherosa Ziehau bnx_sysctl_tx_coal_bds_int(SYSCTL_HANDLER_ARGS) 37596c8d8eccSSepherosa Ziehau { 37606c8d8eccSSepherosa Ziehau struct bnx_softc *sc = arg1; 37616c8d8eccSSepherosa Ziehau 37626c8d8eccSSepherosa Ziehau return bnx_sysctl_coal_chg(oidp, arg1, arg2, req, 37636c8d8eccSSepherosa Ziehau &sc->bnx_tx_coal_bds_int, 37646c8d8eccSSepherosa Ziehau BNX_TX_COAL_BDS_MIN, BNX_TX_COAL_BDS_MAX, 37656c8d8eccSSepherosa Ziehau BNX_TX_COAL_BDS_INT_CHG); 37666c8d8eccSSepherosa Ziehau } 37676c8d8eccSSepherosa Ziehau 37686c8d8eccSSepherosa Ziehau static int 37696c8d8eccSSepherosa Ziehau bnx_sysctl_coal_chg(SYSCTL_HANDLER_ARGS, uint32_t *coal, 37706c8d8eccSSepherosa Ziehau int coal_min, int coal_max, uint32_t coal_chg_mask) 37716c8d8eccSSepherosa Ziehau { 37726c8d8eccSSepherosa Ziehau struct bnx_softc *sc = arg1; 37736c8d8eccSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 37746c8d8eccSSepherosa Ziehau int error = 0, v; 37756c8d8eccSSepherosa Ziehau 37766c8d8eccSSepherosa Ziehau lwkt_serialize_enter(ifp->if_serializer); 37776c8d8eccSSepherosa Ziehau 37786c8d8eccSSepherosa Ziehau v = *coal; 37796c8d8eccSSepherosa Ziehau error = sysctl_handle_int(oidp, &v, 0, req); 37806c8d8eccSSepherosa Ziehau if (!error && req->newptr != NULL) { 37816c8d8eccSSepherosa Ziehau if (v < coal_min || v > coal_max) { 37826c8d8eccSSepherosa Ziehau error = EINVAL; 37836c8d8eccSSepherosa Ziehau } else { 37846c8d8eccSSepherosa Ziehau *coal = v; 37856c8d8eccSSepherosa Ziehau sc->bnx_coal_chg |= coal_chg_mask; 37866c8d8eccSSepherosa Ziehau } 37876c8d8eccSSepherosa Ziehau } 37886c8d8eccSSepherosa Ziehau 37896c8d8eccSSepherosa Ziehau lwkt_serialize_exit(ifp->if_serializer); 37906c8d8eccSSepherosa Ziehau return error; 37916c8d8eccSSepherosa Ziehau } 37926c8d8eccSSepherosa Ziehau 37936c8d8eccSSepherosa Ziehau static void 37946c8d8eccSSepherosa Ziehau bnx_coal_change(struct bnx_softc *sc) 37956c8d8eccSSepherosa Ziehau { 37966c8d8eccSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 37976c8d8eccSSepherosa Ziehau 37986c8d8eccSSepherosa Ziehau ASSERT_SERIALIZED(ifp->if_serializer); 37996c8d8eccSSepherosa Ziehau 38006c8d8eccSSepherosa Ziehau if (sc->bnx_coal_chg & BNX_RX_COAL_TICKS_CHG) { 38016c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS, 38026c8d8eccSSepherosa Ziehau sc->bnx_rx_coal_ticks); 38036c8d8eccSSepherosa Ziehau DELAY(10); 3804e594b5c4SSepherosa Ziehau CSR_READ_4(sc, BGE_HCC_RX_COAL_TICKS); 38056c8d8eccSSepherosa Ziehau 38066c8d8eccSSepherosa Ziehau if (bootverbose) { 38076c8d8eccSSepherosa Ziehau if_printf(ifp, "rx_coal_ticks -> %u\n", 38086c8d8eccSSepherosa Ziehau sc->bnx_rx_coal_ticks); 38096c8d8eccSSepherosa Ziehau } 38106c8d8eccSSepherosa Ziehau } 38116c8d8eccSSepherosa Ziehau 38126c8d8eccSSepherosa Ziehau if (sc->bnx_coal_chg & BNX_TX_COAL_TICKS_CHG) { 38136c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_HCC_TX_COAL_TICKS, 38146c8d8eccSSepherosa Ziehau sc->bnx_tx_coal_ticks); 38156c8d8eccSSepherosa Ziehau DELAY(10); 3816e594b5c4SSepherosa Ziehau CSR_READ_4(sc, BGE_HCC_TX_COAL_TICKS); 38176c8d8eccSSepherosa Ziehau 38186c8d8eccSSepherosa Ziehau if (bootverbose) { 38196c8d8eccSSepherosa Ziehau if_printf(ifp, "tx_coal_ticks -> %u\n", 38206c8d8eccSSepherosa Ziehau sc->bnx_tx_coal_ticks); 38216c8d8eccSSepherosa Ziehau } 38226c8d8eccSSepherosa Ziehau } 38236c8d8eccSSepherosa Ziehau 38246c8d8eccSSepherosa Ziehau if (sc->bnx_coal_chg & BNX_RX_COAL_BDS_CHG) { 38256c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS, 38266c8d8eccSSepherosa Ziehau sc->bnx_rx_coal_bds); 38276c8d8eccSSepherosa Ziehau DELAY(10); 3828e594b5c4SSepherosa Ziehau CSR_READ_4(sc, BGE_HCC_RX_MAX_COAL_BDS); 38296c8d8eccSSepherosa Ziehau 38306c8d8eccSSepherosa Ziehau if (bootverbose) { 38316c8d8eccSSepherosa Ziehau if_printf(ifp, "rx_coal_bds -> %u\n", 38326c8d8eccSSepherosa Ziehau sc->bnx_rx_coal_bds); 38336c8d8eccSSepherosa Ziehau } 38346c8d8eccSSepherosa Ziehau } 38356c8d8eccSSepherosa Ziehau 38366c8d8eccSSepherosa Ziehau if (sc->bnx_coal_chg & BNX_TX_COAL_BDS_CHG) { 38376c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS, 38386c8d8eccSSepherosa Ziehau sc->bnx_tx_coal_bds); 38396c8d8eccSSepherosa Ziehau DELAY(10); 3840e594b5c4SSepherosa Ziehau CSR_READ_4(sc, BGE_HCC_TX_MAX_COAL_BDS); 38416c8d8eccSSepherosa Ziehau 38426c8d8eccSSepherosa Ziehau if (bootverbose) { 3843cc98a7c2SSepherosa Ziehau if_printf(ifp, "tx_coal_bds -> %u\n", 38446c8d8eccSSepherosa Ziehau sc->bnx_tx_coal_bds); 38456c8d8eccSSepherosa Ziehau } 38466c8d8eccSSepherosa Ziehau } 38476c8d8eccSSepherosa Ziehau 38486c8d8eccSSepherosa Ziehau if (sc->bnx_coal_chg & BNX_RX_COAL_BDS_INT_CHG) { 38496c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS_INT, 38506c8d8eccSSepherosa Ziehau sc->bnx_rx_coal_bds_int); 38516c8d8eccSSepherosa Ziehau DELAY(10); 3852e594b5c4SSepherosa Ziehau CSR_READ_4(sc, BGE_HCC_RX_MAX_COAL_BDS_INT); 38536c8d8eccSSepherosa Ziehau 38546c8d8eccSSepherosa Ziehau if (bootverbose) { 38556c8d8eccSSepherosa Ziehau if_printf(ifp, "rx_coal_bds_int -> %u\n", 38566c8d8eccSSepherosa Ziehau sc->bnx_rx_coal_bds_int); 38576c8d8eccSSepherosa Ziehau } 38586c8d8eccSSepherosa Ziehau } 38596c8d8eccSSepherosa Ziehau 38606c8d8eccSSepherosa Ziehau if (sc->bnx_coal_chg & BNX_TX_COAL_BDS_INT_CHG) { 38616c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS_INT, 38626c8d8eccSSepherosa Ziehau sc->bnx_tx_coal_bds_int); 38636c8d8eccSSepherosa Ziehau DELAY(10); 3864e594b5c4SSepherosa Ziehau CSR_READ_4(sc, BGE_HCC_TX_MAX_COAL_BDS_INT); 38656c8d8eccSSepherosa Ziehau 38666c8d8eccSSepherosa Ziehau if (bootverbose) { 38676c8d8eccSSepherosa Ziehau if_printf(ifp, "tx_coal_bds_int -> %u\n", 38686c8d8eccSSepherosa Ziehau sc->bnx_tx_coal_bds_int); 38696c8d8eccSSepherosa Ziehau } 38706c8d8eccSSepherosa Ziehau } 38716c8d8eccSSepherosa Ziehau 38726c8d8eccSSepherosa Ziehau sc->bnx_coal_chg = 0; 38736c8d8eccSSepherosa Ziehau } 38746c8d8eccSSepherosa Ziehau 38756c8d8eccSSepherosa Ziehau static void 3876df9ccc98SSepherosa Ziehau bnx_intr_check(void *xsc) 3877df9ccc98SSepherosa Ziehau { 3878df9ccc98SSepherosa Ziehau struct bnx_softc *sc = xsc; 387933a04907SSepherosa Ziehau struct bnx_tx_ring *txr = &sc->bnx_tx_ring[0]; /* XXX */ 3880df9ccc98SSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 3881df9ccc98SSepherosa Ziehau struct bge_status_block *sblk = sc->bnx_ldata.bnx_status_block; 3882df9ccc98SSepherosa Ziehau 3883df9ccc98SSepherosa Ziehau lwkt_serialize_enter(ifp->if_serializer); 3884df9ccc98SSepherosa Ziehau 3885df9ccc98SSepherosa Ziehau KKASSERT(mycpuid == sc->bnx_intr_cpuid); 3886df9ccc98SSepherosa Ziehau 388739a8d43aSSepherosa Ziehau if ((ifp->if_flags & (IFF_RUNNING | IFF_NPOLLING)) != IFF_RUNNING) { 3888df9ccc98SSepherosa Ziehau lwkt_serialize_exit(ifp->if_serializer); 3889df9ccc98SSepherosa Ziehau return; 3890df9ccc98SSepherosa Ziehau } 3891df9ccc98SSepherosa Ziehau 3892df9ccc98SSepherosa Ziehau if (sblk->bge_idx[0].bge_rx_prod_idx != sc->bnx_rx_saved_considx || 389333a04907SSepherosa Ziehau sblk->bge_idx[0].bge_tx_cons_idx != txr->bnx_tx_saved_considx) { 3894df9ccc98SSepherosa Ziehau if (sc->bnx_rx_check_considx == sc->bnx_rx_saved_considx && 389533a04907SSepherosa Ziehau sc->bnx_tx_check_considx == txr->bnx_tx_saved_considx) { 3896df9ccc98SSepherosa Ziehau if (!sc->bnx_intr_maylose) { 3897df9ccc98SSepherosa Ziehau sc->bnx_intr_maylose = TRUE; 3898df9ccc98SSepherosa Ziehau goto done; 3899df9ccc98SSepherosa Ziehau } 3900df9ccc98SSepherosa Ziehau if (bootverbose) 3901df9ccc98SSepherosa Ziehau if_printf(ifp, "lost interrupt\n"); 3902df9ccc98SSepherosa Ziehau bnx_msi(sc); 3903df9ccc98SSepherosa Ziehau } 3904df9ccc98SSepherosa Ziehau } 3905df9ccc98SSepherosa Ziehau sc->bnx_intr_maylose = FALSE; 3906df9ccc98SSepherosa Ziehau sc->bnx_rx_check_considx = sc->bnx_rx_saved_considx; 390733a04907SSepherosa Ziehau sc->bnx_tx_check_considx = txr->bnx_tx_saved_considx; 3908df9ccc98SSepherosa Ziehau 3909df9ccc98SSepherosa Ziehau done: 3910df9ccc98SSepherosa Ziehau callout_reset(&sc->bnx_intr_timer, BNX_INTR_CKINTVL, 3911df9ccc98SSepherosa Ziehau bnx_intr_check, sc); 3912df9ccc98SSepherosa Ziehau lwkt_serialize_exit(ifp->if_serializer); 3913df9ccc98SSepherosa Ziehau } 3914df9ccc98SSepherosa Ziehau 3915df9ccc98SSepherosa Ziehau static void 39166c8d8eccSSepherosa Ziehau bnx_enable_intr(struct bnx_softc *sc) 39176c8d8eccSSepherosa Ziehau { 39186c8d8eccSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 39196c8d8eccSSepherosa Ziehau 39206c8d8eccSSepherosa Ziehau lwkt_serialize_handler_enable(ifp->if_serializer); 39216c8d8eccSSepherosa Ziehau 39226c8d8eccSSepherosa Ziehau /* 39236c8d8eccSSepherosa Ziehau * Enable interrupt. 39246c8d8eccSSepherosa Ziehau */ 39256c8d8eccSSepherosa Ziehau bnx_writembx(sc, BGE_MBX_IRQ0_LO, sc->bnx_status_tag << 24); 39266c8d8eccSSepherosa Ziehau if (sc->bnx_flags & BNX_FLAG_ONESHOT_MSI) { 39276c8d8eccSSepherosa Ziehau /* XXX Linux driver */ 39286c8d8eccSSepherosa Ziehau bnx_writembx(sc, BGE_MBX_IRQ0_LO, sc->bnx_status_tag << 24); 39296c8d8eccSSepherosa Ziehau } 39306c8d8eccSSepherosa Ziehau 39316c8d8eccSSepherosa Ziehau /* 39326c8d8eccSSepherosa Ziehau * Unmask the interrupt when we stop polling. 39336c8d8eccSSepherosa Ziehau */ 39346c8d8eccSSepherosa Ziehau PCI_CLRBIT(sc->bnx_dev, BGE_PCI_MISC_CTL, 39356c8d8eccSSepherosa Ziehau BGE_PCIMISCCTL_MASK_PCI_INTR, 4); 39366c8d8eccSSepherosa Ziehau 39376c8d8eccSSepherosa Ziehau /* 39386c8d8eccSSepherosa Ziehau * Trigger another interrupt, since above writing 39396c8d8eccSSepherosa Ziehau * to interrupt mailbox0 may acknowledge pending 39406c8d8eccSSepherosa Ziehau * interrupt. 39416c8d8eccSSepherosa Ziehau */ 39426c8d8eccSSepherosa Ziehau BNX_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_SET); 3943df9ccc98SSepherosa Ziehau 3944df9ccc98SSepherosa Ziehau if (sc->bnx_flags & BNX_FLAG_STATUSTAG_BUG) { 3945df9ccc98SSepherosa Ziehau sc->bnx_intr_maylose = FALSE; 3946df9ccc98SSepherosa Ziehau sc->bnx_rx_check_considx = 0; 3947df9ccc98SSepherosa Ziehau sc->bnx_tx_check_considx = 0; 3948df9ccc98SSepherosa Ziehau 3949df9ccc98SSepherosa Ziehau if (bootverbose) 3950df9ccc98SSepherosa Ziehau if_printf(ifp, "status tag bug workaround\n"); 3951df9ccc98SSepherosa Ziehau 3952df9ccc98SSepherosa Ziehau /* 10ms check interval */ 3953df9ccc98SSepherosa Ziehau callout_reset_bycpu(&sc->bnx_intr_timer, BNX_INTR_CKINTVL, 3954df9ccc98SSepherosa Ziehau bnx_intr_check, sc, sc->bnx_intr_cpuid); 3955df9ccc98SSepherosa Ziehau } 39566c8d8eccSSepherosa Ziehau } 39576c8d8eccSSepherosa Ziehau 39586c8d8eccSSepherosa Ziehau static void 39596c8d8eccSSepherosa Ziehau bnx_disable_intr(struct bnx_softc *sc) 39606c8d8eccSSepherosa Ziehau { 39616c8d8eccSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 39626c8d8eccSSepherosa Ziehau 39636c8d8eccSSepherosa Ziehau /* 39646c8d8eccSSepherosa Ziehau * Mask the interrupt when we start polling. 39656c8d8eccSSepherosa Ziehau */ 39666c8d8eccSSepherosa Ziehau PCI_SETBIT(sc->bnx_dev, BGE_PCI_MISC_CTL, 39676c8d8eccSSepherosa Ziehau BGE_PCIMISCCTL_MASK_PCI_INTR, 4); 39686c8d8eccSSepherosa Ziehau 39696c8d8eccSSepherosa Ziehau /* 39706c8d8eccSSepherosa Ziehau * Acknowledge possible asserted interrupt. 39716c8d8eccSSepherosa Ziehau */ 39726c8d8eccSSepherosa Ziehau bnx_writembx(sc, BGE_MBX_IRQ0_LO, 1); 39736c8d8eccSSepherosa Ziehau 3974df9ccc98SSepherosa Ziehau callout_stop(&sc->bnx_intr_timer); 3975df9ccc98SSepherosa Ziehau sc->bnx_intr_maylose = FALSE; 3976df9ccc98SSepherosa Ziehau sc->bnx_rx_check_considx = 0; 3977df9ccc98SSepherosa Ziehau sc->bnx_tx_check_considx = 0; 3978df9ccc98SSepherosa Ziehau 3979b5de76b1SSepherosa Ziehau sc->bnx_npoll.ifpc_stcount = 0; 398039a8d43aSSepherosa Ziehau 39816c8d8eccSSepherosa Ziehau lwkt_serialize_handler_disable(ifp->if_serializer); 39826c8d8eccSSepherosa Ziehau } 39836c8d8eccSSepherosa Ziehau 39846c8d8eccSSepherosa Ziehau static int 39856c8d8eccSSepherosa Ziehau bnx_get_eaddr_mem(struct bnx_softc *sc, uint8_t ether_addr[]) 39866c8d8eccSSepherosa Ziehau { 39876c8d8eccSSepherosa Ziehau uint32_t mac_addr; 39886c8d8eccSSepherosa Ziehau int ret = 1; 39896c8d8eccSSepherosa Ziehau 39906c8d8eccSSepherosa Ziehau mac_addr = bnx_readmem_ind(sc, 0x0c14); 39916c8d8eccSSepherosa Ziehau if ((mac_addr >> 16) == 0x484b) { 39926c8d8eccSSepherosa Ziehau ether_addr[0] = (uint8_t)(mac_addr >> 8); 39936c8d8eccSSepherosa Ziehau ether_addr[1] = (uint8_t)mac_addr; 39946c8d8eccSSepherosa Ziehau mac_addr = bnx_readmem_ind(sc, 0x0c18); 39956c8d8eccSSepherosa Ziehau ether_addr[2] = (uint8_t)(mac_addr >> 24); 39966c8d8eccSSepherosa Ziehau ether_addr[3] = (uint8_t)(mac_addr >> 16); 39976c8d8eccSSepherosa Ziehau ether_addr[4] = (uint8_t)(mac_addr >> 8); 39986c8d8eccSSepherosa Ziehau ether_addr[5] = (uint8_t)mac_addr; 39996c8d8eccSSepherosa Ziehau ret = 0; 40006c8d8eccSSepherosa Ziehau } 40016c8d8eccSSepherosa Ziehau return ret; 40026c8d8eccSSepherosa Ziehau } 40036c8d8eccSSepherosa Ziehau 40046c8d8eccSSepherosa Ziehau static int 40056c8d8eccSSepherosa Ziehau bnx_get_eaddr_nvram(struct bnx_softc *sc, uint8_t ether_addr[]) 40066c8d8eccSSepherosa Ziehau { 40076c8d8eccSSepherosa Ziehau int mac_offset = BGE_EE_MAC_OFFSET; 40086c8d8eccSSepherosa Ziehau 400980969639SSepherosa Ziehau if (BNX_IS_5717_PLUS(sc)) { 401080969639SSepherosa Ziehau int f; 401180969639SSepherosa Ziehau 401280969639SSepherosa Ziehau f = pci_get_function(sc->bnx_dev); 401380969639SSepherosa Ziehau if (f & 1) 401480969639SSepherosa Ziehau mac_offset = BGE_EE_MAC_OFFSET_5717; 401580969639SSepherosa Ziehau if (f > 1) 401680969639SSepherosa Ziehau mac_offset += BGE_EE_MAC_OFFSET_5717_OFF; 401780969639SSepherosa Ziehau } 40186c8d8eccSSepherosa Ziehau 40196c8d8eccSSepherosa Ziehau return bnx_read_nvram(sc, ether_addr, mac_offset + 2, ETHER_ADDR_LEN); 40206c8d8eccSSepherosa Ziehau } 40216c8d8eccSSepherosa Ziehau 40226c8d8eccSSepherosa Ziehau static int 40236c8d8eccSSepherosa Ziehau bnx_get_eaddr_eeprom(struct bnx_softc *sc, uint8_t ether_addr[]) 40246c8d8eccSSepherosa Ziehau { 40256c8d8eccSSepherosa Ziehau if (sc->bnx_flags & BNX_FLAG_NO_EEPROM) 40266c8d8eccSSepherosa Ziehau return 1; 40276c8d8eccSSepherosa Ziehau 40286c8d8eccSSepherosa Ziehau return bnx_read_eeprom(sc, ether_addr, BGE_EE_MAC_OFFSET + 2, 40296c8d8eccSSepherosa Ziehau ETHER_ADDR_LEN); 40306c8d8eccSSepherosa Ziehau } 40316c8d8eccSSepherosa Ziehau 40326c8d8eccSSepherosa Ziehau static int 40336c8d8eccSSepherosa Ziehau bnx_get_eaddr(struct bnx_softc *sc, uint8_t eaddr[]) 40346c8d8eccSSepherosa Ziehau { 40356c8d8eccSSepherosa Ziehau static const bnx_eaddr_fcn_t bnx_eaddr_funcs[] = { 40366c8d8eccSSepherosa Ziehau /* NOTE: Order is critical */ 40376c8d8eccSSepherosa Ziehau bnx_get_eaddr_mem, 40386c8d8eccSSepherosa Ziehau bnx_get_eaddr_nvram, 40396c8d8eccSSepherosa Ziehau bnx_get_eaddr_eeprom, 40406c8d8eccSSepherosa Ziehau NULL 40416c8d8eccSSepherosa Ziehau }; 40426c8d8eccSSepherosa Ziehau const bnx_eaddr_fcn_t *func; 40436c8d8eccSSepherosa Ziehau 40446c8d8eccSSepherosa Ziehau for (func = bnx_eaddr_funcs; *func != NULL; ++func) { 40456c8d8eccSSepherosa Ziehau if ((*func)(sc, eaddr) == 0) 40466c8d8eccSSepherosa Ziehau break; 40476c8d8eccSSepherosa Ziehau } 40486c8d8eccSSepherosa Ziehau return (*func == NULL ? ENXIO : 0); 40496c8d8eccSSepherosa Ziehau } 40506c8d8eccSSepherosa Ziehau 40516c8d8eccSSepherosa Ziehau /* 40526c8d8eccSSepherosa Ziehau * NOTE: 'm' is not freed upon failure 40536c8d8eccSSepherosa Ziehau */ 40546c8d8eccSSepherosa Ziehau struct mbuf * 40556c8d8eccSSepherosa Ziehau bnx_defrag_shortdma(struct mbuf *m) 40566c8d8eccSSepherosa Ziehau { 40576c8d8eccSSepherosa Ziehau struct mbuf *n; 40586c8d8eccSSepherosa Ziehau int found; 40596c8d8eccSSepherosa Ziehau 40606c8d8eccSSepherosa Ziehau /* 40616c8d8eccSSepherosa Ziehau * If device receive two back-to-back send BDs with less than 40626c8d8eccSSepherosa Ziehau * or equal to 8 total bytes then the device may hang. The two 40636c8d8eccSSepherosa Ziehau * back-to-back send BDs must in the same frame for this failure 40646c8d8eccSSepherosa Ziehau * to occur. Scan mbuf chains and see whether two back-to-back 40656c8d8eccSSepherosa Ziehau * send BDs are there. If this is the case, allocate new mbuf 40666c8d8eccSSepherosa Ziehau * and copy the frame to workaround the silicon bug. 40676c8d8eccSSepherosa Ziehau */ 40686c8d8eccSSepherosa Ziehau for (n = m, found = 0; n != NULL; n = n->m_next) { 40696c8d8eccSSepherosa Ziehau if (n->m_len < 8) { 40706c8d8eccSSepherosa Ziehau found++; 40716c8d8eccSSepherosa Ziehau if (found > 1) 40726c8d8eccSSepherosa Ziehau break; 40736c8d8eccSSepherosa Ziehau continue; 40746c8d8eccSSepherosa Ziehau } 40756c8d8eccSSepherosa Ziehau found = 0; 40766c8d8eccSSepherosa Ziehau } 40776c8d8eccSSepherosa Ziehau 40786c8d8eccSSepherosa Ziehau if (found > 1) 40796c8d8eccSSepherosa Ziehau n = m_defrag(m, MB_DONTWAIT); 40806c8d8eccSSepherosa Ziehau else 40816c8d8eccSSepherosa Ziehau n = m; 40826c8d8eccSSepherosa Ziehau return n; 40836c8d8eccSSepherosa Ziehau } 40846c8d8eccSSepherosa Ziehau 40856c8d8eccSSepherosa Ziehau static void 40866c8d8eccSSepherosa Ziehau bnx_stop_block(struct bnx_softc *sc, bus_size_t reg, uint32_t bit) 40876c8d8eccSSepherosa Ziehau { 40886c8d8eccSSepherosa Ziehau int i; 40896c8d8eccSSepherosa Ziehau 40906c8d8eccSSepherosa Ziehau BNX_CLRBIT(sc, reg, bit); 40916c8d8eccSSepherosa Ziehau for (i = 0; i < BNX_TIMEOUT; i++) { 40926c8d8eccSSepherosa Ziehau if ((CSR_READ_4(sc, reg) & bit) == 0) 40936c8d8eccSSepherosa Ziehau return; 40946c8d8eccSSepherosa Ziehau DELAY(100); 40956c8d8eccSSepherosa Ziehau } 40966c8d8eccSSepherosa Ziehau } 40976c8d8eccSSepherosa Ziehau 40986c8d8eccSSepherosa Ziehau static void 40996c8d8eccSSepherosa Ziehau bnx_link_poll(struct bnx_softc *sc) 41006c8d8eccSSepherosa Ziehau { 41016c8d8eccSSepherosa Ziehau uint32_t status; 41026c8d8eccSSepherosa Ziehau 41036c8d8eccSSepherosa Ziehau status = CSR_READ_4(sc, BGE_MAC_STS); 41046c8d8eccSSepherosa Ziehau if ((status & sc->bnx_link_chg) || sc->bnx_link_evt) { 41056c8d8eccSSepherosa Ziehau sc->bnx_link_evt = 0; 41066c8d8eccSSepherosa Ziehau sc->bnx_link_upd(sc, status); 41076c8d8eccSSepherosa Ziehau } 41086c8d8eccSSepherosa Ziehau } 41096c8d8eccSSepherosa Ziehau 41106c8d8eccSSepherosa Ziehau static void 41116c8d8eccSSepherosa Ziehau bnx_enable_msi(struct bnx_softc *sc) 41126c8d8eccSSepherosa Ziehau { 41136c8d8eccSSepherosa Ziehau uint32_t msi_mode; 41146c8d8eccSSepherosa Ziehau 41156c8d8eccSSepherosa Ziehau msi_mode = CSR_READ_4(sc, BGE_MSI_MODE); 41166c8d8eccSSepherosa Ziehau msi_mode |= BGE_MSIMODE_ENABLE; 41176c8d8eccSSepherosa Ziehau if (sc->bnx_flags & BNX_FLAG_ONESHOT_MSI) { 41186c8d8eccSSepherosa Ziehau /* 41196c8d8eccSSepherosa Ziehau * NOTE: 41206c8d8eccSSepherosa Ziehau * 5718-PG105-R says that "one shot" mode 41216c8d8eccSSepherosa Ziehau * does not work if MSI is used, however, 41226c8d8eccSSepherosa Ziehau * it obviously works. 41236c8d8eccSSepherosa Ziehau */ 41246c8d8eccSSepherosa Ziehau msi_mode &= ~BGE_MSIMODE_ONESHOT_DISABLE; 41256c8d8eccSSepherosa Ziehau } 41266c8d8eccSSepherosa Ziehau CSR_WRITE_4(sc, BGE_MSI_MODE, msi_mode); 41276c8d8eccSSepherosa Ziehau } 41286c8d8eccSSepherosa Ziehau 41296c8d8eccSSepherosa Ziehau static uint32_t 41306c8d8eccSSepherosa Ziehau bnx_dma_swap_options(struct bnx_softc *sc) 41316c8d8eccSSepherosa Ziehau { 41326c8d8eccSSepherosa Ziehau uint32_t dma_options; 41336c8d8eccSSepherosa Ziehau 41346c8d8eccSSepherosa Ziehau dma_options = BGE_MODECTL_WORDSWAP_NONFRAME | 41356c8d8eccSSepherosa Ziehau BGE_MODECTL_BYTESWAP_DATA | BGE_MODECTL_WORDSWAP_DATA; 41366c8d8eccSSepherosa Ziehau #if BYTE_ORDER == BIG_ENDIAN 41376c8d8eccSSepherosa Ziehau dma_options |= BGE_MODECTL_BYTESWAP_NONFRAME; 41386c8d8eccSSepherosa Ziehau #endif 4139b96cbbb6SSepherosa Ziehau if (sc->bnx_asicrev == BGE_ASICREV_BCM5720 || 4140b96cbbb6SSepherosa Ziehau sc->bnx_asicrev == BGE_ASICREV_BCM5762) { 41416c8d8eccSSepherosa Ziehau dma_options |= BGE_MODECTL_BYTESWAP_B2HRX_DATA | 41426c8d8eccSSepherosa Ziehau BGE_MODECTL_WORDSWAP_B2HRX_DATA | BGE_MODECTL_B2HRX_ENABLE | 41436c8d8eccSSepherosa Ziehau BGE_MODECTL_HTX2B_ENABLE; 41446c8d8eccSSepherosa Ziehau } 41456c8d8eccSSepherosa Ziehau return dma_options; 41466c8d8eccSSepherosa Ziehau } 414766deb1c1SSepherosa Ziehau 414866deb1c1SSepherosa Ziehau static int 414933a04907SSepherosa Ziehau bnx_setup_tso(struct bnx_tx_ring *txr, struct mbuf **mp, 415066deb1c1SSepherosa Ziehau uint16_t *mss0, uint16_t *flags0) 415166deb1c1SSepherosa Ziehau { 415266deb1c1SSepherosa Ziehau struct mbuf *m; 415366deb1c1SSepherosa Ziehau struct ip *ip; 415466deb1c1SSepherosa Ziehau struct tcphdr *th; 415566deb1c1SSepherosa Ziehau int thoff, iphlen, hoff, hlen; 415666deb1c1SSepherosa Ziehau uint16_t flags, mss; 415766deb1c1SSepherosa Ziehau 4158f7a2269aSSepherosa Ziehau m = *mp; 4159f7a2269aSSepherosa Ziehau KASSERT(M_WRITABLE(m), ("TSO mbuf not writable")); 4160f7a2269aSSepherosa Ziehau 4161f7a2269aSSepherosa Ziehau hoff = m->m_pkthdr.csum_lhlen; 4162f7a2269aSSepherosa Ziehau iphlen = m->m_pkthdr.csum_iphlen; 4163f7a2269aSSepherosa Ziehau thoff = m->m_pkthdr.csum_thlen; 4164f7a2269aSSepherosa Ziehau 4165f7a2269aSSepherosa Ziehau KASSERT(hoff > 0, ("invalid ether header len")); 4166f7a2269aSSepherosa Ziehau KASSERT(iphlen > 0, ("invalid ip header len")); 4167f7a2269aSSepherosa Ziehau KASSERT(thoff > 0, ("invalid tcp header len")); 4168f7a2269aSSepherosa Ziehau 4169f7a2269aSSepherosa Ziehau if (__predict_false(m->m_len < hoff + iphlen + thoff)) { 4170f7a2269aSSepherosa Ziehau m = m_pullup(m, hoff + iphlen + thoff); 4171f7a2269aSSepherosa Ziehau if (m == NULL) { 4172f7a2269aSSepherosa Ziehau *mp = NULL; 4173f7a2269aSSepherosa Ziehau return ENOBUFS; 4174f7a2269aSSepherosa Ziehau } 4175f7a2269aSSepherosa Ziehau *mp = m; 4176f7a2269aSSepherosa Ziehau } 4177f7a2269aSSepherosa Ziehau ip = mtodoff(m, struct ip *, hoff); 4178f7a2269aSSepherosa Ziehau th = mtodoff(m, struct tcphdr *, hoff + iphlen); 4179f7a2269aSSepherosa Ziehau 4180f0336d39SSepherosa Ziehau mss = m->m_pkthdr.tso_segsz; 418166deb1c1SSepherosa Ziehau flags = BGE_TXBDFLAG_CPU_PRE_DMA | BGE_TXBDFLAG_CPU_POST_DMA; 418266deb1c1SSepherosa Ziehau 418366deb1c1SSepherosa Ziehau ip->ip_len = htons(mss + iphlen + thoff); 418466deb1c1SSepherosa Ziehau th->th_sum = 0; 418566deb1c1SSepherosa Ziehau 418666deb1c1SSepherosa Ziehau hlen = (iphlen + thoff) >> 2; 418766deb1c1SSepherosa Ziehau mss |= ((hlen & 0x3) << 14); 418866deb1c1SSepherosa Ziehau flags |= ((hlen & 0xf8) << 7) | ((hlen & 0x4) << 2); 418966deb1c1SSepherosa Ziehau 419066deb1c1SSepherosa Ziehau *mss0 = mss; 419166deb1c1SSepherosa Ziehau *flags0 = flags; 419266deb1c1SSepherosa Ziehau 419366deb1c1SSepherosa Ziehau return 0; 419466deb1c1SSepherosa Ziehau } 419533a04907SSepherosa Ziehau 419633a04907SSepherosa Ziehau static int 419733a04907SSepherosa Ziehau bnx_create_tx_ring(struct bnx_tx_ring *txr) 419833a04907SSepherosa Ziehau { 419933a04907SSepherosa Ziehau bus_size_t txmaxsz, txmaxsegsz; 420033a04907SSepherosa Ziehau int i, error; 420133a04907SSepherosa Ziehau 420233a04907SSepherosa Ziehau /* 420333a04907SSepherosa Ziehau * Create DMA tag and maps for TX mbufs. 420433a04907SSepherosa Ziehau */ 420533a04907SSepherosa Ziehau if (txr->bnx_sc->bnx_flags & BNX_FLAG_TSO) 420633a04907SSepherosa Ziehau txmaxsz = IP_MAXPACKET + sizeof(struct ether_vlan_header); 420733a04907SSepherosa Ziehau else 420833a04907SSepherosa Ziehau txmaxsz = BNX_JUMBO_FRAMELEN; 420933a04907SSepherosa Ziehau if (txr->bnx_sc->bnx_asicrev == BGE_ASICREV_BCM57766) 421033a04907SSepherosa Ziehau txmaxsegsz = MCLBYTES; 421133a04907SSepherosa Ziehau else 421233a04907SSepherosa Ziehau txmaxsegsz = PAGE_SIZE; 421333a04907SSepherosa Ziehau error = bus_dma_tag_create(txr->bnx_sc->bnx_cdata.bnx_parent_tag, 421433a04907SSepherosa Ziehau 1, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, 421533a04907SSepherosa Ziehau txmaxsz, BNX_NSEG_NEW, txmaxsegsz, 421633a04907SSepherosa Ziehau BUS_DMA_ALLOCNOW | BUS_DMA_WAITOK | BUS_DMA_ONEBPAGE, 421733a04907SSepherosa Ziehau &txr->bnx_tx_mtag); 421833a04907SSepherosa Ziehau if (error) { 421933a04907SSepherosa Ziehau device_printf(txr->bnx_sc->bnx_dev, 422033a04907SSepherosa Ziehau "could not allocate TX mbuf dma tag\n"); 422133a04907SSepherosa Ziehau return error; 422233a04907SSepherosa Ziehau } 422333a04907SSepherosa Ziehau 422433a04907SSepherosa Ziehau for (i = 0; i < BGE_TX_RING_CNT; i++) { 422533a04907SSepherosa Ziehau error = bus_dmamap_create(txr->bnx_tx_mtag, 422633a04907SSepherosa Ziehau BUS_DMA_WAITOK | BUS_DMA_ONEBPAGE, 422733a04907SSepherosa Ziehau &txr->bnx_tx_dmamap[i]); 422833a04907SSepherosa Ziehau if (error) { 422933a04907SSepherosa Ziehau int j; 423033a04907SSepherosa Ziehau 423133a04907SSepherosa Ziehau for (j = 0; j < i; ++j) { 423233a04907SSepherosa Ziehau bus_dmamap_destroy(txr->bnx_tx_mtag, 423333a04907SSepherosa Ziehau txr->bnx_tx_dmamap[j]); 423433a04907SSepherosa Ziehau } 423533a04907SSepherosa Ziehau bus_dma_tag_destroy(txr->bnx_tx_mtag); 423633a04907SSepherosa Ziehau txr->bnx_tx_mtag = NULL; 423733a04907SSepherosa Ziehau 423833a04907SSepherosa Ziehau device_printf(txr->bnx_sc->bnx_dev, 423933a04907SSepherosa Ziehau "could not create DMA map for TX\n"); 424033a04907SSepherosa Ziehau return error; 424133a04907SSepherosa Ziehau } 424233a04907SSepherosa Ziehau } 424333a04907SSepherosa Ziehau 424433a04907SSepherosa Ziehau /* 424533a04907SSepherosa Ziehau * Create DMA stuffs for TX ring. 424633a04907SSepherosa Ziehau */ 424733a04907SSepherosa Ziehau error = bnx_dma_block_alloc(txr->bnx_sc, BGE_TX_RING_SZ, 424833a04907SSepherosa Ziehau &txr->bnx_tx_ring_tag, &txr->bnx_tx_ring_map, 424933a04907SSepherosa Ziehau (void *)&txr->bnx_tx_ring, &txr->bnx_tx_ring_paddr); 425033a04907SSepherosa Ziehau if (error) { 425133a04907SSepherosa Ziehau device_printf(txr->bnx_sc->bnx_dev, 425233a04907SSepherosa Ziehau "could not create TX ring\n"); 425333a04907SSepherosa Ziehau return error; 425433a04907SSepherosa Ziehau } 425533a04907SSepherosa Ziehau 425679a64343SSepherosa Ziehau txr->bnx_tx_flags |= BNX_TX_FLAG_SHORTDMA; 425733a04907SSepherosa Ziehau txr->bnx_tx_wreg = BNX_TX_WREG_NSEGS; 425833a04907SSepherosa Ziehau 425933a04907SSepherosa Ziehau return 0; 426033a04907SSepherosa Ziehau } 426133a04907SSepherosa Ziehau 426233a04907SSepherosa Ziehau static void 426333a04907SSepherosa Ziehau bnx_destroy_tx_ring(struct bnx_tx_ring *txr) 426433a04907SSepherosa Ziehau { 426533a04907SSepherosa Ziehau /* Destroy TX mbuf DMA stuffs. */ 426633a04907SSepherosa Ziehau if (txr->bnx_tx_mtag != NULL) { 426733a04907SSepherosa Ziehau int i; 426833a04907SSepherosa Ziehau 426933a04907SSepherosa Ziehau for (i = 0; i < BGE_TX_RING_CNT; i++) { 427033a04907SSepherosa Ziehau bus_dmamap_destroy(txr->bnx_tx_mtag, 427133a04907SSepherosa Ziehau txr->bnx_tx_dmamap[i]); 427233a04907SSepherosa Ziehau } 427333a04907SSepherosa Ziehau bus_dma_tag_destroy(txr->bnx_tx_mtag); 427433a04907SSepherosa Ziehau } 427533a04907SSepherosa Ziehau 427633a04907SSepherosa Ziehau /* Destroy TX ring */ 427733a04907SSepherosa Ziehau bnx_dma_block_free(txr->bnx_tx_ring_tag, 427833a04907SSepherosa Ziehau txr->bnx_tx_ring_map, txr->bnx_tx_ring); 427933a04907SSepherosa Ziehau } 4280*aad4de2bSSepherosa Ziehau 4281*aad4de2bSSepherosa Ziehau static int 4282*aad4de2bSSepherosa Ziehau bnx_sysctl_force_defrag(SYSCTL_HANDLER_ARGS) 4283*aad4de2bSSepherosa Ziehau { 4284*aad4de2bSSepherosa Ziehau struct bnx_softc *sc = (void *)arg1; 4285*aad4de2bSSepherosa Ziehau struct ifnet *ifp = &sc->arpcom.ac_if; 4286*aad4de2bSSepherosa Ziehau struct bnx_tx_ring *txr = &sc->bnx_tx_ring[0]; 4287*aad4de2bSSepherosa Ziehau int error, defrag, i; 4288*aad4de2bSSepherosa Ziehau 4289*aad4de2bSSepherosa Ziehau if (txr->bnx_tx_flags & BNX_TX_FLAG_FORCE_DEFRAG) 4290*aad4de2bSSepherosa Ziehau defrag = 1; 4291*aad4de2bSSepherosa Ziehau else 4292*aad4de2bSSepherosa Ziehau defrag = 0; 4293*aad4de2bSSepherosa Ziehau 4294*aad4de2bSSepherosa Ziehau error = sysctl_handle_int(oidp, &defrag, 0, req); 4295*aad4de2bSSepherosa Ziehau if (error || req->newptr == NULL) 4296*aad4de2bSSepherosa Ziehau return error; 4297*aad4de2bSSepherosa Ziehau 4298*aad4de2bSSepherosa Ziehau lwkt_serialize_enter(ifp->if_serializer); 4299*aad4de2bSSepherosa Ziehau for (i = 0; i < sc->bnx_tx_ringcnt; ++i) { 4300*aad4de2bSSepherosa Ziehau txr = &sc->bnx_tx_ring[i]; 4301*aad4de2bSSepherosa Ziehau if (defrag) 4302*aad4de2bSSepherosa Ziehau txr->bnx_tx_flags |= BNX_TX_FLAG_FORCE_DEFRAG; 4303*aad4de2bSSepherosa Ziehau else 4304*aad4de2bSSepherosa Ziehau txr->bnx_tx_flags &= ~BNX_TX_FLAG_FORCE_DEFRAG; 4305*aad4de2bSSepherosa Ziehau } 4306*aad4de2bSSepherosa Ziehau lwkt_serialize_exit(ifp->if_serializer); 4307*aad4de2bSSepherosa Ziehau 4308*aad4de2bSSepherosa Ziehau return 0; 4309*aad4de2bSSepherosa Ziehau } 4310