xref: /dflybsd-src/sys/dev/netif/bnx/if_bnx.c (revision 2890cca37800a380aae883207e63ed162825b38a)
16c8d8eccSSepherosa Ziehau /*
26c8d8eccSSepherosa Ziehau  * Copyright (c) 2001 Wind River Systems
36c8d8eccSSepherosa Ziehau  * Copyright (c) 1997, 1998, 1999, 2001
46c8d8eccSSepherosa Ziehau  *	Bill Paul <wpaul@windriver.com>.  All rights reserved.
56c8d8eccSSepherosa Ziehau  *
66c8d8eccSSepherosa Ziehau  * Redistribution and use in source and binary forms, with or without
76c8d8eccSSepherosa Ziehau  * modification, are permitted provided that the following conditions
86c8d8eccSSepherosa Ziehau  * are met:
96c8d8eccSSepherosa Ziehau  * 1. Redistributions of source code must retain the above copyright
106c8d8eccSSepherosa Ziehau  *    notice, this list of conditions and the following disclaimer.
116c8d8eccSSepherosa Ziehau  * 2. Redistributions in binary form must reproduce the above copyright
126c8d8eccSSepherosa Ziehau  *    notice, this list of conditions and the following disclaimer in the
136c8d8eccSSepherosa Ziehau  *    documentation and/or other materials provided with the distribution.
146c8d8eccSSepherosa Ziehau  * 3. All advertising materials mentioning features or use of this software
156c8d8eccSSepherosa Ziehau  *    must display the following acknowledgement:
166c8d8eccSSepherosa Ziehau  *	This product includes software developed by Bill Paul.
176c8d8eccSSepherosa Ziehau  * 4. Neither the name of the author nor the names of any co-contributors
186c8d8eccSSepherosa Ziehau  *    may be used to endorse or promote products derived from this software
196c8d8eccSSepherosa Ziehau  *    without specific prior written permission.
206c8d8eccSSepherosa Ziehau  *
216c8d8eccSSepherosa Ziehau  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
226c8d8eccSSepherosa Ziehau  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
236c8d8eccSSepherosa Ziehau  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
246c8d8eccSSepherosa Ziehau  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
256c8d8eccSSepherosa Ziehau  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
266c8d8eccSSepherosa Ziehau  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
276c8d8eccSSepherosa Ziehau  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
286c8d8eccSSepherosa Ziehau  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
296c8d8eccSSepherosa Ziehau  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
306c8d8eccSSepherosa Ziehau  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
316c8d8eccSSepherosa Ziehau  * THE POSSIBILITY OF SUCH DAMAGE.
326c8d8eccSSepherosa Ziehau  *
336c8d8eccSSepherosa Ziehau  * $FreeBSD: src/sys/dev/bge/if_bge.c,v 1.3.2.39 2005/07/03 03:41:18 silby Exp $
346c8d8eccSSepherosa Ziehau  */
356c8d8eccSSepherosa Ziehau 
366c8d8eccSSepherosa Ziehau 
376c8d8eccSSepherosa Ziehau #include "opt_polling.h"
386c8d8eccSSepherosa Ziehau 
396c8d8eccSSepherosa Ziehau #include <sys/param.h>
406c8d8eccSSepherosa Ziehau #include <sys/bus.h>
416c8d8eccSSepherosa Ziehau #include <sys/endian.h>
426c8d8eccSSepherosa Ziehau #include <sys/kernel.h>
436c8d8eccSSepherosa Ziehau #include <sys/interrupt.h>
446c8d8eccSSepherosa Ziehau #include <sys/mbuf.h>
456c8d8eccSSepherosa Ziehau #include <sys/malloc.h>
466c8d8eccSSepherosa Ziehau #include <sys/queue.h>
476c8d8eccSSepherosa Ziehau #include <sys/rman.h>
486c8d8eccSSepherosa Ziehau #include <sys/serialize.h>
496c8d8eccSSepherosa Ziehau #include <sys/socket.h>
506c8d8eccSSepherosa Ziehau #include <sys/sockio.h>
516c8d8eccSSepherosa Ziehau #include <sys/sysctl.h>
526c8d8eccSSepherosa Ziehau 
536c8d8eccSSepherosa Ziehau #include <net/bpf.h>
546c8d8eccSSepherosa Ziehau #include <net/ethernet.h>
556c8d8eccSSepherosa Ziehau #include <net/if.h>
566c8d8eccSSepherosa Ziehau #include <net/if_arp.h>
576c8d8eccSSepherosa Ziehau #include <net/if_dl.h>
586c8d8eccSSepherosa Ziehau #include <net/if_media.h>
596c8d8eccSSepherosa Ziehau #include <net/if_types.h>
606c8d8eccSSepherosa Ziehau #include <net/ifq_var.h>
616c8d8eccSSepherosa Ziehau #include <net/vlan/if_vlan_var.h>
626c8d8eccSSepherosa Ziehau #include <net/vlan/if_vlan_ether.h>
636c8d8eccSSepherosa Ziehau 
646c8d8eccSSepherosa Ziehau #include <dev/netif/mii_layer/mii.h>
656c8d8eccSSepherosa Ziehau #include <dev/netif/mii_layer/miivar.h>
666c8d8eccSSepherosa Ziehau #include <dev/netif/mii_layer/brgphyreg.h>
676c8d8eccSSepherosa Ziehau 
686c8d8eccSSepherosa Ziehau #include <bus/pci/pcidevs.h>
696c8d8eccSSepherosa Ziehau #include <bus/pci/pcireg.h>
706c8d8eccSSepherosa Ziehau #include <bus/pci/pcivar.h>
716c8d8eccSSepherosa Ziehau 
726c8d8eccSSepherosa Ziehau #include <dev/netif/bge/if_bgereg.h>
736c8d8eccSSepherosa Ziehau #include <dev/netif/bnx/if_bnxvar.h>
746c8d8eccSSepherosa Ziehau 
756c8d8eccSSepherosa Ziehau /* "device miibus" required.  See GENERIC if you get errors here. */
766c8d8eccSSepherosa Ziehau #include "miibus_if.h"
776c8d8eccSSepherosa Ziehau 
783b18363fSSepherosa Ziehau #define BNX_CSUM_FEATURES	(CSUM_IP | CSUM_TCP | CSUM_UDP)
796c8d8eccSSepherosa Ziehau 
806c8d8eccSSepherosa Ziehau static const struct bnx_type {
816c8d8eccSSepherosa Ziehau 	uint16_t		bnx_vid;
826c8d8eccSSepherosa Ziehau 	uint16_t		bnx_did;
836c8d8eccSSepherosa Ziehau 	char			*bnx_name;
846c8d8eccSSepherosa Ziehau } bnx_devs[] = {
856c8d8eccSSepherosa Ziehau 	{ PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM5717,
866c8d8eccSSepherosa Ziehau 		"Broadcom BCM5717 Gigabit Ethernet" },
876c8d8eccSSepherosa Ziehau 	{ PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM5718,
886c8d8eccSSepherosa Ziehau 		"Broadcom BCM5718 Gigabit Ethernet" },
896c8d8eccSSepherosa Ziehau 	{ PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM5719,
906c8d8eccSSepherosa Ziehau 		"Broadcom BCM5719 Gigabit Ethernet" },
916c8d8eccSSepherosa Ziehau 	{ PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM5720_ALT,
926c8d8eccSSepherosa Ziehau 		"Broadcom BCM5720 Gigabit Ethernet" },
936c8d8eccSSepherosa Ziehau 
946c8d8eccSSepherosa Ziehau 	{ PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM57761,
956c8d8eccSSepherosa Ziehau 		"Broadcom BCM57761 Gigabit Ethernet" },
966c8d8eccSSepherosa Ziehau 	{ PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM57781,
976c8d8eccSSepherosa Ziehau 		"Broadcom BCM57781 Gigabit Ethernet" },
986c8d8eccSSepherosa Ziehau 	{ PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM57791,
996c8d8eccSSepherosa Ziehau 		"Broadcom BCM57791 Fast Ethernet" },
1006c8d8eccSSepherosa Ziehau 	{ PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM57765,
1016c8d8eccSSepherosa Ziehau 		"Broadcom BCM57765 Gigabit Ethernet" },
1026c8d8eccSSepherosa Ziehau 	{ PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM57785,
1036c8d8eccSSepherosa Ziehau 		"Broadcom BCM57785 Gigabit Ethernet" },
1046c8d8eccSSepherosa Ziehau 	{ PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM57795,
1056c8d8eccSSepherosa Ziehau 		"Broadcom BCM57795 Fast Ethernet" },
1066c8d8eccSSepherosa Ziehau 
1076c8d8eccSSepherosa Ziehau 	{ 0, 0, NULL }
1086c8d8eccSSepherosa Ziehau };
1096c8d8eccSSepherosa Ziehau 
1106c8d8eccSSepherosa Ziehau #define BNX_IS_JUMBO_CAPABLE(sc)	((sc)->bnx_flags & BNX_FLAG_JUMBO)
1116c8d8eccSSepherosa Ziehau #define BNX_IS_5717_PLUS(sc)		((sc)->bnx_flags & BNX_FLAG_5717_PLUS)
112f368d0d9SSepherosa Ziehau #define BNX_IS_57765_PLUS(sc)		((sc)->bnx_flags & BNX_FLAG_57765_PLUS)
113f368d0d9SSepherosa Ziehau #define BNX_IS_57765_FAMILY(sc)	 \
114f368d0d9SSepherosa Ziehau 	((sc)->bnx_flags & BNX_FLAG_57765_FAMILY)
1156c8d8eccSSepherosa Ziehau 
1166c8d8eccSSepherosa Ziehau typedef int	(*bnx_eaddr_fcn_t)(struct bnx_softc *, uint8_t[]);
1176c8d8eccSSepherosa Ziehau 
1186c8d8eccSSepherosa Ziehau static int	bnx_probe(device_t);
1196c8d8eccSSepherosa Ziehau static int	bnx_attach(device_t);
1206c8d8eccSSepherosa Ziehau static int	bnx_detach(device_t);
1216c8d8eccSSepherosa Ziehau static void	bnx_shutdown(device_t);
1226c8d8eccSSepherosa Ziehau static int	bnx_suspend(device_t);
1236c8d8eccSSepherosa Ziehau static int	bnx_resume(device_t);
1246c8d8eccSSepherosa Ziehau static int	bnx_miibus_readreg(device_t, int, int);
1256c8d8eccSSepherosa Ziehau static int	bnx_miibus_writereg(device_t, int, int, int);
1266c8d8eccSSepherosa Ziehau static void	bnx_miibus_statchg(device_t);
1276c8d8eccSSepherosa Ziehau 
1286c8d8eccSSepherosa Ziehau #ifdef DEVICE_POLLING
1296c8d8eccSSepherosa Ziehau static void	bnx_poll(struct ifnet *ifp, enum poll_cmd cmd, int count);
1306c8d8eccSSepherosa Ziehau #endif
1316c8d8eccSSepherosa Ziehau static void	bnx_intr_legacy(void *);
1326c8d8eccSSepherosa Ziehau static void	bnx_msi(void *);
1336c8d8eccSSepherosa Ziehau static void	bnx_msi_oneshot(void *);
1346c8d8eccSSepherosa Ziehau static void	bnx_intr(struct bnx_softc *);
1356c8d8eccSSepherosa Ziehau static void	bnx_enable_intr(struct bnx_softc *);
1366c8d8eccSSepherosa Ziehau static void	bnx_disable_intr(struct bnx_softc *);
1376c8d8eccSSepherosa Ziehau static void	bnx_txeof(struct bnx_softc *, uint16_t);
1386c8d8eccSSepherosa Ziehau static void	bnx_rxeof(struct bnx_softc *, uint16_t);
1396c8d8eccSSepherosa Ziehau 
1406c8d8eccSSepherosa Ziehau static void	bnx_start(struct ifnet *);
1416c8d8eccSSepherosa Ziehau static int	bnx_ioctl(struct ifnet *, u_long, caddr_t, struct ucred *);
1426c8d8eccSSepherosa Ziehau static void	bnx_init(void *);
1436c8d8eccSSepherosa Ziehau static void	bnx_stop(struct bnx_softc *);
1446c8d8eccSSepherosa Ziehau static void	bnx_watchdog(struct ifnet *);
1456c8d8eccSSepherosa Ziehau static int	bnx_ifmedia_upd(struct ifnet *);
1466c8d8eccSSepherosa Ziehau static void	bnx_ifmedia_sts(struct ifnet *, struct ifmediareq *);
1476c8d8eccSSepherosa Ziehau static void	bnx_tick(void *);
1486c8d8eccSSepherosa Ziehau 
1496c8d8eccSSepherosa Ziehau static int	bnx_alloc_jumbo_mem(struct bnx_softc *);
1506c8d8eccSSepherosa Ziehau static void	bnx_free_jumbo_mem(struct bnx_softc *);
1516c8d8eccSSepherosa Ziehau static struct bnx_jslot
1526c8d8eccSSepherosa Ziehau 		*bnx_jalloc(struct bnx_softc *);
1536c8d8eccSSepherosa Ziehau static void	bnx_jfree(void *);
1546c8d8eccSSepherosa Ziehau static void	bnx_jref(void *);
1556c8d8eccSSepherosa Ziehau static int	bnx_newbuf_std(struct bnx_softc *, int, int);
1566c8d8eccSSepherosa Ziehau static int	bnx_newbuf_jumbo(struct bnx_softc *, int, int);
1576c8d8eccSSepherosa Ziehau static void	bnx_setup_rxdesc_std(struct bnx_softc *, int);
1586c8d8eccSSepherosa Ziehau static void	bnx_setup_rxdesc_jumbo(struct bnx_softc *, int);
1596c8d8eccSSepherosa Ziehau static int	bnx_init_rx_ring_std(struct bnx_softc *);
1606c8d8eccSSepherosa Ziehau static void	bnx_free_rx_ring_std(struct bnx_softc *);
1616c8d8eccSSepherosa Ziehau static int	bnx_init_rx_ring_jumbo(struct bnx_softc *);
1626c8d8eccSSepherosa Ziehau static void	bnx_free_rx_ring_jumbo(struct bnx_softc *);
1636c8d8eccSSepherosa Ziehau static void	bnx_free_tx_ring(struct bnx_softc *);
1646c8d8eccSSepherosa Ziehau static int	bnx_init_tx_ring(struct bnx_softc *);
1656c8d8eccSSepherosa Ziehau static int	bnx_dma_alloc(struct bnx_softc *);
1666c8d8eccSSepherosa Ziehau static void	bnx_dma_free(struct bnx_softc *);
1676c8d8eccSSepherosa Ziehau static int	bnx_dma_block_alloc(struct bnx_softc *, bus_size_t,
1686c8d8eccSSepherosa Ziehau 		    bus_dma_tag_t *, bus_dmamap_t *, void **, bus_addr_t *);
1696c8d8eccSSepherosa Ziehau static void	bnx_dma_block_free(bus_dma_tag_t, bus_dmamap_t, void *);
1706c8d8eccSSepherosa Ziehau static struct mbuf *
1716c8d8eccSSepherosa Ziehau 		bnx_defrag_shortdma(struct mbuf *);
1726c8d8eccSSepherosa Ziehau static int	bnx_encap(struct bnx_softc *, struct mbuf **, uint32_t *);
1736c8d8eccSSepherosa Ziehau 
1746c8d8eccSSepherosa Ziehau static void	bnx_reset(struct bnx_softc *);
1756c8d8eccSSepherosa Ziehau static int	bnx_chipinit(struct bnx_softc *);
1766c8d8eccSSepherosa Ziehau static int	bnx_blockinit(struct bnx_softc *);
1776c8d8eccSSepherosa Ziehau static void	bnx_stop_block(struct bnx_softc *, bus_size_t, uint32_t);
1786c8d8eccSSepherosa Ziehau static void	bnx_enable_msi(struct bnx_softc *sc);
1796c8d8eccSSepherosa Ziehau static void	bnx_setmulti(struct bnx_softc *);
1806c8d8eccSSepherosa Ziehau static void	bnx_setpromisc(struct bnx_softc *);
1816c8d8eccSSepherosa Ziehau static void	bnx_stats_update_regs(struct bnx_softc *);
1826c8d8eccSSepherosa Ziehau static uint32_t	bnx_dma_swap_options(struct bnx_softc *);
1836c8d8eccSSepherosa Ziehau 
1846c8d8eccSSepherosa Ziehau static uint32_t	bnx_readmem_ind(struct bnx_softc *, uint32_t);
1856c8d8eccSSepherosa Ziehau static void	bnx_writemem_ind(struct bnx_softc *, uint32_t, uint32_t);
1866c8d8eccSSepherosa Ziehau #ifdef notdef
1876c8d8eccSSepherosa Ziehau static uint32_t	bnx_readreg_ind(struct bnx_softc *, uint32_t);
1886c8d8eccSSepherosa Ziehau #endif
1896c8d8eccSSepherosa Ziehau static void	bnx_writereg_ind(struct bnx_softc *, uint32_t, uint32_t);
1906c8d8eccSSepherosa Ziehau static void	bnx_writemem_direct(struct bnx_softc *, uint32_t, uint32_t);
1916c8d8eccSSepherosa Ziehau static void	bnx_writembx(struct bnx_softc *, int, int);
1926c8d8eccSSepherosa Ziehau static uint8_t	bnx_nvram_getbyte(struct bnx_softc *, int, uint8_t *);
1936c8d8eccSSepherosa Ziehau static int	bnx_read_nvram(struct bnx_softc *, caddr_t, int, int);
1946c8d8eccSSepherosa Ziehau static uint8_t	bnx_eeprom_getbyte(struct bnx_softc *, uint32_t, uint8_t *);
1956c8d8eccSSepherosa Ziehau static int	bnx_read_eeprom(struct bnx_softc *, caddr_t, uint32_t, size_t);
1966c8d8eccSSepherosa Ziehau 
1976c8d8eccSSepherosa Ziehau static void	bnx_tbi_link_upd(struct bnx_softc *, uint32_t);
1986c8d8eccSSepherosa Ziehau static void	bnx_copper_link_upd(struct bnx_softc *, uint32_t);
1996c8d8eccSSepherosa Ziehau static void	bnx_autopoll_link_upd(struct bnx_softc *, uint32_t);
2006c8d8eccSSepherosa Ziehau static void	bnx_link_poll(struct bnx_softc *);
2016c8d8eccSSepherosa Ziehau 
2026c8d8eccSSepherosa Ziehau static int	bnx_get_eaddr_mem(struct bnx_softc *, uint8_t[]);
2036c8d8eccSSepherosa Ziehau static int	bnx_get_eaddr_nvram(struct bnx_softc *, uint8_t[]);
2046c8d8eccSSepherosa Ziehau static int	bnx_get_eaddr_eeprom(struct bnx_softc *, uint8_t[]);
2056c8d8eccSSepherosa Ziehau static int	bnx_get_eaddr(struct bnx_softc *, uint8_t[]);
2066c8d8eccSSepherosa Ziehau 
2076c8d8eccSSepherosa Ziehau static void	bnx_coal_change(struct bnx_softc *);
2086c8d8eccSSepherosa Ziehau static int	bnx_sysctl_rx_coal_ticks(SYSCTL_HANDLER_ARGS);
2096c8d8eccSSepherosa Ziehau static int	bnx_sysctl_tx_coal_ticks(SYSCTL_HANDLER_ARGS);
2106c8d8eccSSepherosa Ziehau static int	bnx_sysctl_rx_coal_bds(SYSCTL_HANDLER_ARGS);
2116c8d8eccSSepherosa Ziehau static int	bnx_sysctl_tx_coal_bds(SYSCTL_HANDLER_ARGS);
2126c8d8eccSSepherosa Ziehau static int	bnx_sysctl_rx_coal_bds_int(SYSCTL_HANDLER_ARGS);
2136c8d8eccSSepherosa Ziehau static int	bnx_sysctl_tx_coal_bds_int(SYSCTL_HANDLER_ARGS);
2146c8d8eccSSepherosa Ziehau static int	bnx_sysctl_coal_chg(SYSCTL_HANDLER_ARGS, uint32_t *,
2156c8d8eccSSepherosa Ziehau 		    int, int, uint32_t);
2166c8d8eccSSepherosa Ziehau 
2176c8d8eccSSepherosa Ziehau static int	bnx_msi_enable = 1;
2186c8d8eccSSepherosa Ziehau TUNABLE_INT("hw.bnx.msi.enable", &bnx_msi_enable);
2196c8d8eccSSepherosa Ziehau 
2206c8d8eccSSepherosa Ziehau static device_method_t bnx_methods[] = {
2216c8d8eccSSepherosa Ziehau 	/* Device interface */
2226c8d8eccSSepherosa Ziehau 	DEVMETHOD(device_probe,		bnx_probe),
2236c8d8eccSSepherosa Ziehau 	DEVMETHOD(device_attach,	bnx_attach),
2246c8d8eccSSepherosa Ziehau 	DEVMETHOD(device_detach,	bnx_detach),
2256c8d8eccSSepherosa Ziehau 	DEVMETHOD(device_shutdown,	bnx_shutdown),
2266c8d8eccSSepherosa Ziehau 	DEVMETHOD(device_suspend,	bnx_suspend),
2276c8d8eccSSepherosa Ziehau 	DEVMETHOD(device_resume,	bnx_resume),
2286c8d8eccSSepherosa Ziehau 
2296c8d8eccSSepherosa Ziehau 	/* bus interface */
2306c8d8eccSSepherosa Ziehau 	DEVMETHOD(bus_print_child,	bus_generic_print_child),
2316c8d8eccSSepherosa Ziehau 	DEVMETHOD(bus_driver_added,	bus_generic_driver_added),
2326c8d8eccSSepherosa Ziehau 
2336c8d8eccSSepherosa Ziehau 	/* MII interface */
2346c8d8eccSSepherosa Ziehau 	DEVMETHOD(miibus_readreg,	bnx_miibus_readreg),
2356c8d8eccSSepherosa Ziehau 	DEVMETHOD(miibus_writereg,	bnx_miibus_writereg),
2366c8d8eccSSepherosa Ziehau 	DEVMETHOD(miibus_statchg,	bnx_miibus_statchg),
2376c8d8eccSSepherosa Ziehau 
2386c8d8eccSSepherosa Ziehau 	{ 0, 0 }
2396c8d8eccSSepherosa Ziehau };
2406c8d8eccSSepherosa Ziehau 
2416c8d8eccSSepherosa Ziehau static DEFINE_CLASS_0(bnx, bnx_driver, bnx_methods, sizeof(struct bnx_softc));
2426c8d8eccSSepherosa Ziehau static devclass_t bnx_devclass;
2436c8d8eccSSepherosa Ziehau 
2446c8d8eccSSepherosa Ziehau DECLARE_DUMMY_MODULE(if_bnx);
2456c8d8eccSSepherosa Ziehau DRIVER_MODULE(if_bnx, pci, bnx_driver, bnx_devclass, NULL, NULL);
2466c8d8eccSSepherosa Ziehau DRIVER_MODULE(miibus, bnx, miibus_driver, miibus_devclass, NULL, NULL);
2476c8d8eccSSepherosa Ziehau 
2486c8d8eccSSepherosa Ziehau static uint32_t
2496c8d8eccSSepherosa Ziehau bnx_readmem_ind(struct bnx_softc *sc, uint32_t off)
2506c8d8eccSSepherosa Ziehau {
2516c8d8eccSSepherosa Ziehau 	device_t dev = sc->bnx_dev;
2526c8d8eccSSepherosa Ziehau 	uint32_t val;
2536c8d8eccSSepherosa Ziehau 
2546c8d8eccSSepherosa Ziehau 	if (sc->bnx_asicrev == BGE_ASICREV_BCM5906 &&
2556c8d8eccSSepherosa Ziehau 	    off >= BGE_STATS_BLOCK && off < BGE_SEND_RING_1_TO_4)
2566c8d8eccSSepherosa Ziehau 		return 0;
2576c8d8eccSSepherosa Ziehau 
2586c8d8eccSSepherosa Ziehau 	pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, off, 4);
2596c8d8eccSSepherosa Ziehau 	val = pci_read_config(dev, BGE_PCI_MEMWIN_DATA, 4);
2606c8d8eccSSepherosa Ziehau 	pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, 0, 4);
2616c8d8eccSSepherosa Ziehau 	return (val);
2626c8d8eccSSepherosa Ziehau }
2636c8d8eccSSepherosa Ziehau 
2646c8d8eccSSepherosa Ziehau static void
2656c8d8eccSSepherosa Ziehau bnx_writemem_ind(struct bnx_softc *sc, uint32_t off, uint32_t val)
2666c8d8eccSSepherosa Ziehau {
2676c8d8eccSSepherosa Ziehau 	device_t dev = sc->bnx_dev;
2686c8d8eccSSepherosa Ziehau 
2696c8d8eccSSepherosa Ziehau 	if (sc->bnx_asicrev == BGE_ASICREV_BCM5906 &&
2706c8d8eccSSepherosa Ziehau 	    off >= BGE_STATS_BLOCK && off < BGE_SEND_RING_1_TO_4)
2716c8d8eccSSepherosa Ziehau 		return;
2726c8d8eccSSepherosa Ziehau 
2736c8d8eccSSepherosa Ziehau 	pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, off, 4);
2746c8d8eccSSepherosa Ziehau 	pci_write_config(dev, BGE_PCI_MEMWIN_DATA, val, 4);
2756c8d8eccSSepherosa Ziehau 	pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, 0, 4);
2766c8d8eccSSepherosa Ziehau }
2776c8d8eccSSepherosa Ziehau 
2786c8d8eccSSepherosa Ziehau #ifdef notdef
2796c8d8eccSSepherosa Ziehau static uint32_t
2806c8d8eccSSepherosa Ziehau bnx_readreg_ind(struct bnx_softc *sc, uin32_t off)
2816c8d8eccSSepherosa Ziehau {
2826c8d8eccSSepherosa Ziehau 	device_t dev = sc->bnx_dev;
2836c8d8eccSSepherosa Ziehau 
2846c8d8eccSSepherosa Ziehau 	pci_write_config(dev, BGE_PCI_REG_BASEADDR, off, 4);
2856c8d8eccSSepherosa Ziehau 	return(pci_read_config(dev, BGE_PCI_REG_DATA, 4));
2866c8d8eccSSepherosa Ziehau }
2876c8d8eccSSepherosa Ziehau #endif
2886c8d8eccSSepherosa Ziehau 
2896c8d8eccSSepherosa Ziehau static void
2906c8d8eccSSepherosa Ziehau bnx_writereg_ind(struct bnx_softc *sc, uint32_t off, uint32_t val)
2916c8d8eccSSepherosa Ziehau {
2926c8d8eccSSepherosa Ziehau 	device_t dev = sc->bnx_dev;
2936c8d8eccSSepherosa Ziehau 
2946c8d8eccSSepherosa Ziehau 	pci_write_config(dev, BGE_PCI_REG_BASEADDR, off, 4);
2956c8d8eccSSepherosa Ziehau 	pci_write_config(dev, BGE_PCI_REG_DATA, val, 4);
2966c8d8eccSSepherosa Ziehau }
2976c8d8eccSSepherosa Ziehau 
2986c8d8eccSSepherosa Ziehau static void
2996c8d8eccSSepherosa Ziehau bnx_writemem_direct(struct bnx_softc *sc, uint32_t off, uint32_t val)
3006c8d8eccSSepherosa Ziehau {
3016c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, off, val);
3026c8d8eccSSepherosa Ziehau }
3036c8d8eccSSepherosa Ziehau 
3046c8d8eccSSepherosa Ziehau static void
3056c8d8eccSSepherosa Ziehau bnx_writembx(struct bnx_softc *sc, int off, int val)
3066c8d8eccSSepherosa Ziehau {
3076c8d8eccSSepherosa Ziehau 	if (sc->bnx_asicrev == BGE_ASICREV_BCM5906)
3086c8d8eccSSepherosa Ziehau 		off += BGE_LPMBX_IRQ0_HI - BGE_MBX_IRQ0_HI;
3096c8d8eccSSepherosa Ziehau 
3106c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, off, val);
3116c8d8eccSSepherosa Ziehau }
3126c8d8eccSSepherosa Ziehau 
3136c8d8eccSSepherosa Ziehau static uint8_t
3146c8d8eccSSepherosa Ziehau bnx_nvram_getbyte(struct bnx_softc *sc, int addr, uint8_t *dest)
3156c8d8eccSSepherosa Ziehau {
3166c8d8eccSSepherosa Ziehau 	uint32_t access, byte = 0;
3176c8d8eccSSepherosa Ziehau 	int i;
3186c8d8eccSSepherosa Ziehau 
3196c8d8eccSSepherosa Ziehau 	/* Lock. */
3206c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_NVRAM_SWARB, BGE_NVRAMSWARB_SET1);
3216c8d8eccSSepherosa Ziehau 	for (i = 0; i < 8000; i++) {
3226c8d8eccSSepherosa Ziehau 		if (CSR_READ_4(sc, BGE_NVRAM_SWARB) & BGE_NVRAMSWARB_GNT1)
3236c8d8eccSSepherosa Ziehau 			break;
3246c8d8eccSSepherosa Ziehau 		DELAY(20);
3256c8d8eccSSepherosa Ziehau 	}
3266c8d8eccSSepherosa Ziehau 	if (i == 8000)
3276c8d8eccSSepherosa Ziehau 		return (1);
3286c8d8eccSSepherosa Ziehau 
3296c8d8eccSSepherosa Ziehau 	/* Enable access. */
3306c8d8eccSSepherosa Ziehau 	access = CSR_READ_4(sc, BGE_NVRAM_ACCESS);
3316c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_NVRAM_ACCESS, access | BGE_NVRAMACC_ENABLE);
3326c8d8eccSSepherosa Ziehau 
3336c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_NVRAM_ADDR, addr & 0xfffffffc);
3346c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_NVRAM_CMD, BGE_NVRAM_READCMD);
3356c8d8eccSSepherosa Ziehau 	for (i = 0; i < BNX_TIMEOUT * 10; i++) {
3366c8d8eccSSepherosa Ziehau 		DELAY(10);
3376c8d8eccSSepherosa Ziehau 		if (CSR_READ_4(sc, BGE_NVRAM_CMD) & BGE_NVRAMCMD_DONE) {
3386c8d8eccSSepherosa Ziehau 			DELAY(10);
3396c8d8eccSSepherosa Ziehau 			break;
3406c8d8eccSSepherosa Ziehau 		}
3416c8d8eccSSepherosa Ziehau 	}
3426c8d8eccSSepherosa Ziehau 
3436c8d8eccSSepherosa Ziehau 	if (i == BNX_TIMEOUT * 10) {
3446c8d8eccSSepherosa Ziehau 		if_printf(&sc->arpcom.ac_if, "nvram read timed out\n");
3456c8d8eccSSepherosa Ziehau 		return (1);
3466c8d8eccSSepherosa Ziehau 	}
3476c8d8eccSSepherosa Ziehau 
3486c8d8eccSSepherosa Ziehau 	/* Get result. */
3496c8d8eccSSepherosa Ziehau 	byte = CSR_READ_4(sc, BGE_NVRAM_RDDATA);
3506c8d8eccSSepherosa Ziehau 
3516c8d8eccSSepherosa Ziehau 	*dest = (bswap32(byte) >> ((addr % 4) * 8)) & 0xFF;
3526c8d8eccSSepherosa Ziehau 
3536c8d8eccSSepherosa Ziehau 	/* Disable access. */
3546c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_NVRAM_ACCESS, access);
3556c8d8eccSSepherosa Ziehau 
3566c8d8eccSSepherosa Ziehau 	/* Unlock. */
3576c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_NVRAM_SWARB, BGE_NVRAMSWARB_CLR1);
3586c8d8eccSSepherosa Ziehau 	CSR_READ_4(sc, BGE_NVRAM_SWARB);
3596c8d8eccSSepherosa Ziehau 
3606c8d8eccSSepherosa Ziehau 	return (0);
3616c8d8eccSSepherosa Ziehau }
3626c8d8eccSSepherosa Ziehau 
3636c8d8eccSSepherosa Ziehau /*
3646c8d8eccSSepherosa Ziehau  * Read a sequence of bytes from NVRAM.
3656c8d8eccSSepherosa Ziehau  */
3666c8d8eccSSepherosa Ziehau static int
3676c8d8eccSSepherosa Ziehau bnx_read_nvram(struct bnx_softc *sc, caddr_t dest, int off, int cnt)
3686c8d8eccSSepherosa Ziehau {
3696c8d8eccSSepherosa Ziehau 	int err = 0, i;
3706c8d8eccSSepherosa Ziehau 	uint8_t byte = 0;
3716c8d8eccSSepherosa Ziehau 
3726c8d8eccSSepherosa Ziehau 	if (sc->bnx_asicrev != BGE_ASICREV_BCM5906)
3736c8d8eccSSepherosa Ziehau 		return (1);
3746c8d8eccSSepherosa Ziehau 
3756c8d8eccSSepherosa Ziehau 	for (i = 0; i < cnt; i++) {
3766c8d8eccSSepherosa Ziehau 		err = bnx_nvram_getbyte(sc, off + i, &byte);
3776c8d8eccSSepherosa Ziehau 		if (err)
3786c8d8eccSSepherosa Ziehau 			break;
3796c8d8eccSSepherosa Ziehau 		*(dest + i) = byte;
3806c8d8eccSSepherosa Ziehau 	}
3816c8d8eccSSepherosa Ziehau 
3826c8d8eccSSepherosa Ziehau 	return (err ? 1 : 0);
3836c8d8eccSSepherosa Ziehau }
3846c8d8eccSSepherosa Ziehau 
3856c8d8eccSSepherosa Ziehau /*
3866c8d8eccSSepherosa Ziehau  * Read a byte of data stored in the EEPROM at address 'addr.' The
3876c8d8eccSSepherosa Ziehau  * BCM570x supports both the traditional bitbang interface and an
3886c8d8eccSSepherosa Ziehau  * auto access interface for reading the EEPROM. We use the auto
3896c8d8eccSSepherosa Ziehau  * access method.
3906c8d8eccSSepherosa Ziehau  */
3916c8d8eccSSepherosa Ziehau static uint8_t
3926c8d8eccSSepherosa Ziehau bnx_eeprom_getbyte(struct bnx_softc *sc, uint32_t addr, uint8_t *dest)
3936c8d8eccSSepherosa Ziehau {
3946c8d8eccSSepherosa Ziehau 	int i;
3956c8d8eccSSepherosa Ziehau 	uint32_t byte = 0;
3966c8d8eccSSepherosa Ziehau 
3976c8d8eccSSepherosa Ziehau 	/*
3986c8d8eccSSepherosa Ziehau 	 * Enable use of auto EEPROM access so we can avoid
3996c8d8eccSSepherosa Ziehau 	 * having to use the bitbang method.
4006c8d8eccSSepherosa Ziehau 	 */
4016c8d8eccSSepherosa Ziehau 	BNX_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_AUTO_EEPROM);
4026c8d8eccSSepherosa Ziehau 
4036c8d8eccSSepherosa Ziehau 	/* Reset the EEPROM, load the clock period. */
4046c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_EE_ADDR,
4056c8d8eccSSepherosa Ziehau 	    BGE_EEADDR_RESET|BGE_EEHALFCLK(BGE_HALFCLK_384SCL));
4066c8d8eccSSepherosa Ziehau 	DELAY(20);
4076c8d8eccSSepherosa Ziehau 
4086c8d8eccSSepherosa Ziehau 	/* Issue the read EEPROM command. */
4096c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_EE_ADDR, BGE_EE_READCMD | addr);
4106c8d8eccSSepherosa Ziehau 
4116c8d8eccSSepherosa Ziehau 	/* Wait for completion */
4126c8d8eccSSepherosa Ziehau 	for(i = 0; i < BNX_TIMEOUT * 10; i++) {
4136c8d8eccSSepherosa Ziehau 		DELAY(10);
4146c8d8eccSSepherosa Ziehau 		if (CSR_READ_4(sc, BGE_EE_ADDR) & BGE_EEADDR_DONE)
4156c8d8eccSSepherosa Ziehau 			break;
4166c8d8eccSSepherosa Ziehau 	}
4176c8d8eccSSepherosa Ziehau 
4186c8d8eccSSepherosa Ziehau 	if (i == BNX_TIMEOUT) {
4196c8d8eccSSepherosa Ziehau 		if_printf(&sc->arpcom.ac_if, "eeprom read timed out\n");
4206c8d8eccSSepherosa Ziehau 		return(1);
4216c8d8eccSSepherosa Ziehau 	}
4226c8d8eccSSepherosa Ziehau 
4236c8d8eccSSepherosa Ziehau 	/* Get result. */
4246c8d8eccSSepherosa Ziehau 	byte = CSR_READ_4(sc, BGE_EE_DATA);
4256c8d8eccSSepherosa Ziehau 
4266c8d8eccSSepherosa Ziehau         *dest = (byte >> ((addr % 4) * 8)) & 0xFF;
4276c8d8eccSSepherosa Ziehau 
4286c8d8eccSSepherosa Ziehau 	return(0);
4296c8d8eccSSepherosa Ziehau }
4306c8d8eccSSepherosa Ziehau 
4316c8d8eccSSepherosa Ziehau /*
4326c8d8eccSSepherosa Ziehau  * Read a sequence of bytes from the EEPROM.
4336c8d8eccSSepherosa Ziehau  */
4346c8d8eccSSepherosa Ziehau static int
4356c8d8eccSSepherosa Ziehau bnx_read_eeprom(struct bnx_softc *sc, caddr_t dest, uint32_t off, size_t len)
4366c8d8eccSSepherosa Ziehau {
4376c8d8eccSSepherosa Ziehau 	size_t i;
4386c8d8eccSSepherosa Ziehau 	int err;
4396c8d8eccSSepherosa Ziehau 	uint8_t byte;
4406c8d8eccSSepherosa Ziehau 
4416c8d8eccSSepherosa Ziehau 	for (byte = 0, err = 0, i = 0; i < len; i++) {
4426c8d8eccSSepherosa Ziehau 		err = bnx_eeprom_getbyte(sc, off + i, &byte);
4436c8d8eccSSepherosa Ziehau 		if (err)
4446c8d8eccSSepherosa Ziehau 			break;
4456c8d8eccSSepherosa Ziehau 		*(dest + i) = byte;
4466c8d8eccSSepherosa Ziehau 	}
4476c8d8eccSSepherosa Ziehau 
4486c8d8eccSSepherosa Ziehau 	return(err ? 1 : 0);
4496c8d8eccSSepherosa Ziehau }
4506c8d8eccSSepherosa Ziehau 
4516c8d8eccSSepherosa Ziehau static int
4526c8d8eccSSepherosa Ziehau bnx_miibus_readreg(device_t dev, int phy, int reg)
4536c8d8eccSSepherosa Ziehau {
4546c8d8eccSSepherosa Ziehau 	struct bnx_softc *sc = device_get_softc(dev);
4556c8d8eccSSepherosa Ziehau 	uint32_t val;
4566c8d8eccSSepherosa Ziehau 	int i;
4576c8d8eccSSepherosa Ziehau 
4586c8d8eccSSepherosa Ziehau 	KASSERT(phy == sc->bnx_phyno,
4596c8d8eccSSepherosa Ziehau 	    ("invalid phyno %d, should be %d", phy, sc->bnx_phyno));
4606c8d8eccSSepherosa Ziehau 
4616c8d8eccSSepherosa Ziehau 	/* Clear the autopoll bit if set, otherwise may trigger PCI errors. */
4626c8d8eccSSepherosa Ziehau 	if (sc->bnx_mi_mode & BGE_MIMODE_AUTOPOLL) {
4636c8d8eccSSepherosa Ziehau 		CSR_WRITE_4(sc, BGE_MI_MODE,
4646c8d8eccSSepherosa Ziehau 		    sc->bnx_mi_mode & ~BGE_MIMODE_AUTOPOLL);
4656c8d8eccSSepherosa Ziehau 		DELAY(80);
4666c8d8eccSSepherosa Ziehau 	}
4676c8d8eccSSepherosa Ziehau 
4686c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_MI_COMM, BGE_MICMD_READ | BGE_MICOMM_BUSY |
4696c8d8eccSSepherosa Ziehau 	    BGE_MIPHY(phy) | BGE_MIREG(reg));
4706c8d8eccSSepherosa Ziehau 
4716c8d8eccSSepherosa Ziehau 	/* Poll for the PHY register access to complete. */
4726c8d8eccSSepherosa Ziehau 	for (i = 0; i < BNX_TIMEOUT; i++) {
4736c8d8eccSSepherosa Ziehau 		DELAY(10);
4746c8d8eccSSepherosa Ziehau 		val = CSR_READ_4(sc, BGE_MI_COMM);
4756c8d8eccSSepherosa Ziehau 		if ((val & BGE_MICOMM_BUSY) == 0) {
4766c8d8eccSSepherosa Ziehau 			DELAY(5);
4776c8d8eccSSepherosa Ziehau 			val = CSR_READ_4(sc, BGE_MI_COMM);
4786c8d8eccSSepherosa Ziehau 			break;
4796c8d8eccSSepherosa Ziehau 		}
4806c8d8eccSSepherosa Ziehau 	}
4816c8d8eccSSepherosa Ziehau 	if (i == BNX_TIMEOUT) {
4826c8d8eccSSepherosa Ziehau 		if_printf(&sc->arpcom.ac_if, "PHY read timed out "
4836c8d8eccSSepherosa Ziehau 		    "(phy %d, reg %d, val 0x%08x)\n", phy, reg, val);
4846c8d8eccSSepherosa Ziehau 		val = 0;
4856c8d8eccSSepherosa Ziehau 	}
4866c8d8eccSSepherosa Ziehau 
4876c8d8eccSSepherosa Ziehau 	/* Restore the autopoll bit if necessary. */
4886c8d8eccSSepherosa Ziehau 	if (sc->bnx_mi_mode & BGE_MIMODE_AUTOPOLL) {
4896c8d8eccSSepherosa Ziehau 		CSR_WRITE_4(sc, BGE_MI_MODE, sc->bnx_mi_mode);
4906c8d8eccSSepherosa Ziehau 		DELAY(80);
4916c8d8eccSSepherosa Ziehau 	}
4926c8d8eccSSepherosa Ziehau 
4936c8d8eccSSepherosa Ziehau 	if (val & BGE_MICOMM_READFAIL)
4946c8d8eccSSepherosa Ziehau 		return 0;
4956c8d8eccSSepherosa Ziehau 
4966c8d8eccSSepherosa Ziehau 	return (val & 0xFFFF);
4976c8d8eccSSepherosa Ziehau }
4986c8d8eccSSepherosa Ziehau 
4996c8d8eccSSepherosa Ziehau static int
5006c8d8eccSSepherosa Ziehau bnx_miibus_writereg(device_t dev, int phy, int reg, int val)
5016c8d8eccSSepherosa Ziehau {
5026c8d8eccSSepherosa Ziehau 	struct bnx_softc *sc = device_get_softc(dev);
5036c8d8eccSSepherosa Ziehau 	int i;
5046c8d8eccSSepherosa Ziehau 
5056c8d8eccSSepherosa Ziehau 	KASSERT(phy == sc->bnx_phyno,
5066c8d8eccSSepherosa Ziehau 	    ("invalid phyno %d, should be %d", phy, sc->bnx_phyno));
5076c8d8eccSSepherosa Ziehau 
5086c8d8eccSSepherosa Ziehau 	if (sc->bnx_asicrev == BGE_ASICREV_BCM5906 &&
5096c8d8eccSSepherosa Ziehau 	    (reg == BRGPHY_MII_1000CTL || reg == BRGPHY_MII_AUXCTL))
5106c8d8eccSSepherosa Ziehau 	       return 0;
5116c8d8eccSSepherosa Ziehau 
5126c8d8eccSSepherosa Ziehau 	/* Clear the autopoll bit if set, otherwise may trigger PCI errors. */
5136c8d8eccSSepherosa Ziehau 	if (sc->bnx_mi_mode & BGE_MIMODE_AUTOPOLL) {
5146c8d8eccSSepherosa Ziehau 		CSR_WRITE_4(sc, BGE_MI_MODE,
5156c8d8eccSSepherosa Ziehau 		    sc->bnx_mi_mode & ~BGE_MIMODE_AUTOPOLL);
5166c8d8eccSSepherosa Ziehau 		DELAY(80);
5176c8d8eccSSepherosa Ziehau 	}
5186c8d8eccSSepherosa Ziehau 
5196c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_MI_COMM, BGE_MICMD_WRITE | BGE_MICOMM_BUSY |
5206c8d8eccSSepherosa Ziehau 	    BGE_MIPHY(phy) | BGE_MIREG(reg) | val);
5216c8d8eccSSepherosa Ziehau 
5226c8d8eccSSepherosa Ziehau 	for (i = 0; i < BNX_TIMEOUT; i++) {
5236c8d8eccSSepherosa Ziehau 		DELAY(10);
5246c8d8eccSSepherosa Ziehau 		if (!(CSR_READ_4(sc, BGE_MI_COMM) & BGE_MICOMM_BUSY)) {
5256c8d8eccSSepherosa Ziehau 			DELAY(5);
5266c8d8eccSSepherosa Ziehau 			CSR_READ_4(sc, BGE_MI_COMM); /* dummy read */
5276c8d8eccSSepherosa Ziehau 			break;
5286c8d8eccSSepherosa Ziehau 		}
5296c8d8eccSSepherosa Ziehau 	}
5306c8d8eccSSepherosa Ziehau 	if (i == BNX_TIMEOUT) {
5316c8d8eccSSepherosa Ziehau 		if_printf(&sc->arpcom.ac_if, "PHY write timed out "
5326c8d8eccSSepherosa Ziehau 		    "(phy %d, reg %d, val %d)\n", phy, reg, val);
5336c8d8eccSSepherosa Ziehau 	}
5346c8d8eccSSepherosa Ziehau 
5356c8d8eccSSepherosa Ziehau 	/* Restore the autopoll bit if necessary. */
5366c8d8eccSSepherosa Ziehau 	if (sc->bnx_mi_mode & BGE_MIMODE_AUTOPOLL) {
5376c8d8eccSSepherosa Ziehau 		CSR_WRITE_4(sc, BGE_MI_MODE, sc->bnx_mi_mode);
5386c8d8eccSSepherosa Ziehau 		DELAY(80);
5396c8d8eccSSepherosa Ziehau 	}
5406c8d8eccSSepherosa Ziehau 
5416c8d8eccSSepherosa Ziehau 	return 0;
5426c8d8eccSSepherosa Ziehau }
5436c8d8eccSSepherosa Ziehau 
5446c8d8eccSSepherosa Ziehau static void
5456c8d8eccSSepherosa Ziehau bnx_miibus_statchg(device_t dev)
5466c8d8eccSSepherosa Ziehau {
5476c8d8eccSSepherosa Ziehau 	struct bnx_softc *sc;
5486c8d8eccSSepherosa Ziehau 	struct mii_data *mii;
5496c8d8eccSSepherosa Ziehau 
5506c8d8eccSSepherosa Ziehau 	sc = device_get_softc(dev);
5516c8d8eccSSepherosa Ziehau 	mii = device_get_softc(sc->bnx_miibus);
5526c8d8eccSSepherosa Ziehau 
5536c8d8eccSSepherosa Ziehau 	if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
5546c8d8eccSSepherosa Ziehau 	    (IFM_ACTIVE | IFM_AVALID)) {
5556c8d8eccSSepherosa Ziehau 		switch (IFM_SUBTYPE(mii->mii_media_active)) {
5566c8d8eccSSepherosa Ziehau 		case IFM_10_T:
5576c8d8eccSSepherosa Ziehau 		case IFM_100_TX:
5586c8d8eccSSepherosa Ziehau 			sc->bnx_link = 1;
5596c8d8eccSSepherosa Ziehau 			break;
5606c8d8eccSSepherosa Ziehau 		case IFM_1000_T:
5616c8d8eccSSepherosa Ziehau 		case IFM_1000_SX:
5626c8d8eccSSepherosa Ziehau 		case IFM_2500_SX:
5636c8d8eccSSepherosa Ziehau 			if (sc->bnx_asicrev != BGE_ASICREV_BCM5906)
5646c8d8eccSSepherosa Ziehau 				sc->bnx_link = 1;
5656c8d8eccSSepherosa Ziehau 			else
5666c8d8eccSSepherosa Ziehau 				sc->bnx_link = 0;
5676c8d8eccSSepherosa Ziehau 			break;
5686c8d8eccSSepherosa Ziehau 		default:
5696c8d8eccSSepherosa Ziehau 			sc->bnx_link = 0;
5706c8d8eccSSepherosa Ziehau 			break;
5716c8d8eccSSepherosa Ziehau 		}
5726c8d8eccSSepherosa Ziehau 	} else {
5736c8d8eccSSepherosa Ziehau 		sc->bnx_link = 0;
5746c8d8eccSSepherosa Ziehau 	}
5756c8d8eccSSepherosa Ziehau 	if (sc->bnx_link == 0)
5766c8d8eccSSepherosa Ziehau 		return;
5776c8d8eccSSepherosa Ziehau 
5786c8d8eccSSepherosa Ziehau 	BNX_CLRBIT(sc, BGE_MAC_MODE, BGE_MACMODE_PORTMODE);
5796c8d8eccSSepherosa Ziehau 	if (IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T ||
5806c8d8eccSSepherosa Ziehau 	    IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_SX) {
5816c8d8eccSSepherosa Ziehau 		BNX_SETBIT(sc, BGE_MAC_MODE, BGE_PORTMODE_GMII);
5826c8d8eccSSepherosa Ziehau 	} else {
5836c8d8eccSSepherosa Ziehau 		BNX_SETBIT(sc, BGE_MAC_MODE, BGE_PORTMODE_MII);
5846c8d8eccSSepherosa Ziehau 	}
5856c8d8eccSSepherosa Ziehau 
5866c8d8eccSSepherosa Ziehau 	if ((mii->mii_media_active & IFM_GMASK) == IFM_FDX) {
5876c8d8eccSSepherosa Ziehau 		BNX_CLRBIT(sc, BGE_MAC_MODE, BGE_MACMODE_HALF_DUPLEX);
5886c8d8eccSSepherosa Ziehau 	} else {
5896c8d8eccSSepherosa Ziehau 		BNX_SETBIT(sc, BGE_MAC_MODE, BGE_MACMODE_HALF_DUPLEX);
5906c8d8eccSSepherosa Ziehau 	}
5916c8d8eccSSepherosa Ziehau }
5926c8d8eccSSepherosa Ziehau 
5936c8d8eccSSepherosa Ziehau /*
5946c8d8eccSSepherosa Ziehau  * Memory management for jumbo frames.
5956c8d8eccSSepherosa Ziehau  */
5966c8d8eccSSepherosa Ziehau static int
5976c8d8eccSSepherosa Ziehau bnx_alloc_jumbo_mem(struct bnx_softc *sc)
5986c8d8eccSSepherosa Ziehau {
5996c8d8eccSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
6006c8d8eccSSepherosa Ziehau 	struct bnx_jslot *entry;
6016c8d8eccSSepherosa Ziehau 	uint8_t *ptr;
6026c8d8eccSSepherosa Ziehau 	bus_addr_t paddr;
6036c8d8eccSSepherosa Ziehau 	int i, error;
6046c8d8eccSSepherosa Ziehau 
6056c8d8eccSSepherosa Ziehau 	/*
6066c8d8eccSSepherosa Ziehau 	 * Create tag for jumbo mbufs.
6076c8d8eccSSepherosa Ziehau 	 * This is really a bit of a kludge. We allocate a special
6086c8d8eccSSepherosa Ziehau 	 * jumbo buffer pool which (thanks to the way our DMA
6096c8d8eccSSepherosa Ziehau 	 * memory allocation works) will consist of contiguous
6106c8d8eccSSepherosa Ziehau 	 * pages. This means that even though a jumbo buffer might
6116c8d8eccSSepherosa Ziehau 	 * be larger than a page size, we don't really need to
6126c8d8eccSSepherosa Ziehau 	 * map it into more than one DMA segment. However, the
6136c8d8eccSSepherosa Ziehau 	 * default mbuf tag will result in multi-segment mappings,
6146c8d8eccSSepherosa Ziehau 	 * so we have to create a special jumbo mbuf tag that
6156c8d8eccSSepherosa Ziehau 	 * lets us get away with mapping the jumbo buffers as
6166c8d8eccSSepherosa Ziehau 	 * a single segment. I think eventually the driver should
6176c8d8eccSSepherosa Ziehau 	 * be changed so that it uses ordinary mbufs and cluster
6186c8d8eccSSepherosa Ziehau 	 * buffers, i.e. jumbo frames can span multiple DMA
6196c8d8eccSSepherosa Ziehau 	 * descriptors. But that's a project for another day.
6206c8d8eccSSepherosa Ziehau 	 */
6216c8d8eccSSepherosa Ziehau 
6226c8d8eccSSepherosa Ziehau 	/*
6236c8d8eccSSepherosa Ziehau 	 * Create DMA stuffs for jumbo RX ring.
6246c8d8eccSSepherosa Ziehau 	 */
6256c8d8eccSSepherosa Ziehau 	error = bnx_dma_block_alloc(sc, BGE_JUMBO_RX_RING_SZ,
6266c8d8eccSSepherosa Ziehau 				    &sc->bnx_cdata.bnx_rx_jumbo_ring_tag,
6276c8d8eccSSepherosa Ziehau 				    &sc->bnx_cdata.bnx_rx_jumbo_ring_map,
6286c8d8eccSSepherosa Ziehau 				    (void *)&sc->bnx_ldata.bnx_rx_jumbo_ring,
6296c8d8eccSSepherosa Ziehau 				    &sc->bnx_ldata.bnx_rx_jumbo_ring_paddr);
6306c8d8eccSSepherosa Ziehau 	if (error) {
6316c8d8eccSSepherosa Ziehau 		if_printf(ifp, "could not create jumbo RX ring\n");
6326c8d8eccSSepherosa Ziehau 		return error;
6336c8d8eccSSepherosa Ziehau 	}
6346c8d8eccSSepherosa Ziehau 
6356c8d8eccSSepherosa Ziehau 	/*
6366c8d8eccSSepherosa Ziehau 	 * Create DMA stuffs for jumbo buffer block.
6376c8d8eccSSepherosa Ziehau 	 */
6386c8d8eccSSepherosa Ziehau 	error = bnx_dma_block_alloc(sc, BNX_JMEM,
6396c8d8eccSSepherosa Ziehau 				    &sc->bnx_cdata.bnx_jumbo_tag,
6406c8d8eccSSepherosa Ziehau 				    &sc->bnx_cdata.bnx_jumbo_map,
6416c8d8eccSSepherosa Ziehau 				    (void **)&sc->bnx_ldata.bnx_jumbo_buf,
6426c8d8eccSSepherosa Ziehau 				    &paddr);
6436c8d8eccSSepherosa Ziehau 	if (error) {
6446c8d8eccSSepherosa Ziehau 		if_printf(ifp, "could not create jumbo buffer\n");
6456c8d8eccSSepherosa Ziehau 		return error;
6466c8d8eccSSepherosa Ziehau 	}
6476c8d8eccSSepherosa Ziehau 
6486c8d8eccSSepherosa Ziehau 	SLIST_INIT(&sc->bnx_jfree_listhead);
6496c8d8eccSSepherosa Ziehau 
6506c8d8eccSSepherosa Ziehau 	/*
6516c8d8eccSSepherosa Ziehau 	 * Now divide it up into 9K pieces and save the addresses
6526c8d8eccSSepherosa Ziehau 	 * in an array. Note that we play an evil trick here by using
6536c8d8eccSSepherosa Ziehau 	 * the first few bytes in the buffer to hold the the address
6546c8d8eccSSepherosa Ziehau 	 * of the softc structure for this interface. This is because
6556c8d8eccSSepherosa Ziehau 	 * bnx_jfree() needs it, but it is called by the mbuf management
6566c8d8eccSSepherosa Ziehau 	 * code which will not pass it to us explicitly.
6576c8d8eccSSepherosa Ziehau 	 */
6586c8d8eccSSepherosa Ziehau 	for (i = 0, ptr = sc->bnx_ldata.bnx_jumbo_buf; i < BNX_JSLOTS; i++) {
6596c8d8eccSSepherosa Ziehau 		entry = &sc->bnx_cdata.bnx_jslots[i];
6606c8d8eccSSepherosa Ziehau 		entry->bnx_sc = sc;
6616c8d8eccSSepherosa Ziehau 		entry->bnx_buf = ptr;
6626c8d8eccSSepherosa Ziehau 		entry->bnx_paddr = paddr;
6636c8d8eccSSepherosa Ziehau 		entry->bnx_inuse = 0;
6646c8d8eccSSepherosa Ziehau 		entry->bnx_slot = i;
6656c8d8eccSSepherosa Ziehau 		SLIST_INSERT_HEAD(&sc->bnx_jfree_listhead, entry, jslot_link);
6666c8d8eccSSepherosa Ziehau 
6676c8d8eccSSepherosa Ziehau 		ptr += BNX_JLEN;
6686c8d8eccSSepherosa Ziehau 		paddr += BNX_JLEN;
6696c8d8eccSSepherosa Ziehau 	}
6706c8d8eccSSepherosa Ziehau 	return 0;
6716c8d8eccSSepherosa Ziehau }
6726c8d8eccSSepherosa Ziehau 
6736c8d8eccSSepherosa Ziehau static void
6746c8d8eccSSepherosa Ziehau bnx_free_jumbo_mem(struct bnx_softc *sc)
6756c8d8eccSSepherosa Ziehau {
6766c8d8eccSSepherosa Ziehau 	/* Destroy jumbo RX ring. */
6776c8d8eccSSepherosa Ziehau 	bnx_dma_block_free(sc->bnx_cdata.bnx_rx_jumbo_ring_tag,
6786c8d8eccSSepherosa Ziehau 			   sc->bnx_cdata.bnx_rx_jumbo_ring_map,
6796c8d8eccSSepherosa Ziehau 			   sc->bnx_ldata.bnx_rx_jumbo_ring);
6806c8d8eccSSepherosa Ziehau 
6816c8d8eccSSepherosa Ziehau 	/* Destroy jumbo buffer block. */
6826c8d8eccSSepherosa Ziehau 	bnx_dma_block_free(sc->bnx_cdata.bnx_jumbo_tag,
6836c8d8eccSSepherosa Ziehau 			   sc->bnx_cdata.bnx_jumbo_map,
6846c8d8eccSSepherosa Ziehau 			   sc->bnx_ldata.bnx_jumbo_buf);
6856c8d8eccSSepherosa Ziehau }
6866c8d8eccSSepherosa Ziehau 
6876c8d8eccSSepherosa Ziehau /*
6886c8d8eccSSepherosa Ziehau  * Allocate a jumbo buffer.
6896c8d8eccSSepherosa Ziehau  */
6906c8d8eccSSepherosa Ziehau static struct bnx_jslot *
6916c8d8eccSSepherosa Ziehau bnx_jalloc(struct bnx_softc *sc)
6926c8d8eccSSepherosa Ziehau {
6936c8d8eccSSepherosa Ziehau 	struct bnx_jslot *entry;
6946c8d8eccSSepherosa Ziehau 
6956c8d8eccSSepherosa Ziehau 	lwkt_serialize_enter(&sc->bnx_jslot_serializer);
6966c8d8eccSSepherosa Ziehau 	entry = SLIST_FIRST(&sc->bnx_jfree_listhead);
6976c8d8eccSSepherosa Ziehau 	if (entry) {
6986c8d8eccSSepherosa Ziehau 		SLIST_REMOVE_HEAD(&sc->bnx_jfree_listhead, jslot_link);
6996c8d8eccSSepherosa Ziehau 		entry->bnx_inuse = 1;
7006c8d8eccSSepherosa Ziehau 	} else {
7016c8d8eccSSepherosa Ziehau 		if_printf(&sc->arpcom.ac_if, "no free jumbo buffers\n");
7026c8d8eccSSepherosa Ziehau 	}
7036c8d8eccSSepherosa Ziehau 	lwkt_serialize_exit(&sc->bnx_jslot_serializer);
7046c8d8eccSSepherosa Ziehau 	return(entry);
7056c8d8eccSSepherosa Ziehau }
7066c8d8eccSSepherosa Ziehau 
7076c8d8eccSSepherosa Ziehau /*
7086c8d8eccSSepherosa Ziehau  * Adjust usage count on a jumbo buffer.
7096c8d8eccSSepherosa Ziehau  */
7106c8d8eccSSepherosa Ziehau static void
7116c8d8eccSSepherosa Ziehau bnx_jref(void *arg)
7126c8d8eccSSepherosa Ziehau {
7136c8d8eccSSepherosa Ziehau 	struct bnx_jslot *entry = (struct bnx_jslot *)arg;
7146c8d8eccSSepherosa Ziehau 	struct bnx_softc *sc = entry->bnx_sc;
7156c8d8eccSSepherosa Ziehau 
7166c8d8eccSSepherosa Ziehau 	if (sc == NULL)
7176c8d8eccSSepherosa Ziehau 		panic("bnx_jref: can't find softc pointer!");
7186c8d8eccSSepherosa Ziehau 
7196c8d8eccSSepherosa Ziehau 	if (&sc->bnx_cdata.bnx_jslots[entry->bnx_slot] != entry) {
7206c8d8eccSSepherosa Ziehau 		panic("bnx_jref: asked to reference buffer "
7216c8d8eccSSepherosa Ziehau 		    "that we don't manage!");
7226c8d8eccSSepherosa Ziehau 	} else if (entry->bnx_inuse == 0) {
7236c8d8eccSSepherosa Ziehau 		panic("bnx_jref: buffer already free!");
7246c8d8eccSSepherosa Ziehau 	} else {
7256c8d8eccSSepherosa Ziehau 		atomic_add_int(&entry->bnx_inuse, 1);
7266c8d8eccSSepherosa Ziehau 	}
7276c8d8eccSSepherosa Ziehau }
7286c8d8eccSSepherosa Ziehau 
7296c8d8eccSSepherosa Ziehau /*
7306c8d8eccSSepherosa Ziehau  * Release a jumbo buffer.
7316c8d8eccSSepherosa Ziehau  */
7326c8d8eccSSepherosa Ziehau static void
7336c8d8eccSSepherosa Ziehau bnx_jfree(void *arg)
7346c8d8eccSSepherosa Ziehau {
7356c8d8eccSSepherosa Ziehau 	struct bnx_jslot *entry = (struct bnx_jslot *)arg;
7366c8d8eccSSepherosa Ziehau 	struct bnx_softc *sc = entry->bnx_sc;
7376c8d8eccSSepherosa Ziehau 
7386c8d8eccSSepherosa Ziehau 	if (sc == NULL)
7396c8d8eccSSepherosa Ziehau 		panic("bnx_jfree: can't find softc pointer!");
7406c8d8eccSSepherosa Ziehau 
7416c8d8eccSSepherosa Ziehau 	if (&sc->bnx_cdata.bnx_jslots[entry->bnx_slot] != entry) {
7426c8d8eccSSepherosa Ziehau 		panic("bnx_jfree: asked to free buffer that we don't manage!");
7436c8d8eccSSepherosa Ziehau 	} else if (entry->bnx_inuse == 0) {
7446c8d8eccSSepherosa Ziehau 		panic("bnx_jfree: buffer already free!");
7456c8d8eccSSepherosa Ziehau 	} else {
7466c8d8eccSSepherosa Ziehau 		/*
7476c8d8eccSSepherosa Ziehau 		 * Possible MP race to 0, use the serializer.  The atomic insn
7486c8d8eccSSepherosa Ziehau 		 * is still needed for races against bnx_jref().
7496c8d8eccSSepherosa Ziehau 		 */
7506c8d8eccSSepherosa Ziehau 		lwkt_serialize_enter(&sc->bnx_jslot_serializer);
7516c8d8eccSSepherosa Ziehau 		atomic_subtract_int(&entry->bnx_inuse, 1);
7526c8d8eccSSepherosa Ziehau 		if (entry->bnx_inuse == 0) {
7536c8d8eccSSepherosa Ziehau 			SLIST_INSERT_HEAD(&sc->bnx_jfree_listhead,
7546c8d8eccSSepherosa Ziehau 					  entry, jslot_link);
7556c8d8eccSSepherosa Ziehau 		}
7566c8d8eccSSepherosa Ziehau 		lwkt_serialize_exit(&sc->bnx_jslot_serializer);
7576c8d8eccSSepherosa Ziehau 	}
7586c8d8eccSSepherosa Ziehau }
7596c8d8eccSSepherosa Ziehau 
7606c8d8eccSSepherosa Ziehau 
7616c8d8eccSSepherosa Ziehau /*
7626c8d8eccSSepherosa Ziehau  * Intialize a standard receive ring descriptor.
7636c8d8eccSSepherosa Ziehau  */
7646c8d8eccSSepherosa Ziehau static int
7656c8d8eccSSepherosa Ziehau bnx_newbuf_std(struct bnx_softc *sc, int i, int init)
7666c8d8eccSSepherosa Ziehau {
7676c8d8eccSSepherosa Ziehau 	struct mbuf *m_new = NULL;
7686c8d8eccSSepherosa Ziehau 	bus_dma_segment_t seg;
7696c8d8eccSSepherosa Ziehau 	bus_dmamap_t map;
7706c8d8eccSSepherosa Ziehau 	int error, nsegs;
7716c8d8eccSSepherosa Ziehau 
7726c8d8eccSSepherosa Ziehau 	m_new = m_getcl(init ? MB_WAIT : MB_DONTWAIT, MT_DATA, M_PKTHDR);
7736c8d8eccSSepherosa Ziehau 	if (m_new == NULL)
7746c8d8eccSSepherosa Ziehau 		return ENOBUFS;
7756c8d8eccSSepherosa Ziehau 	m_new->m_len = m_new->m_pkthdr.len = MCLBYTES;
7766c8d8eccSSepherosa Ziehau 	m_adj(m_new, ETHER_ALIGN);
7776c8d8eccSSepherosa Ziehau 
7786c8d8eccSSepherosa Ziehau 	error = bus_dmamap_load_mbuf_segment(sc->bnx_cdata.bnx_rx_mtag,
7796c8d8eccSSepherosa Ziehau 			sc->bnx_cdata.bnx_rx_tmpmap, m_new,
7806c8d8eccSSepherosa Ziehau 			&seg, 1, &nsegs, BUS_DMA_NOWAIT);
7816c8d8eccSSepherosa Ziehau 	if (error) {
7826c8d8eccSSepherosa Ziehau 		m_freem(m_new);
7836c8d8eccSSepherosa Ziehau 		return error;
7846c8d8eccSSepherosa Ziehau 	}
7856c8d8eccSSepherosa Ziehau 
7866c8d8eccSSepherosa Ziehau 	if (!init) {
7876c8d8eccSSepherosa Ziehau 		bus_dmamap_sync(sc->bnx_cdata.bnx_rx_mtag,
7886c8d8eccSSepherosa Ziehau 				sc->bnx_cdata.bnx_rx_std_dmamap[i],
7896c8d8eccSSepherosa Ziehau 				BUS_DMASYNC_POSTREAD);
7906c8d8eccSSepherosa Ziehau 		bus_dmamap_unload(sc->bnx_cdata.bnx_rx_mtag,
7916c8d8eccSSepherosa Ziehau 			sc->bnx_cdata.bnx_rx_std_dmamap[i]);
7926c8d8eccSSepherosa Ziehau 	}
7936c8d8eccSSepherosa Ziehau 
7946c8d8eccSSepherosa Ziehau 	map = sc->bnx_cdata.bnx_rx_tmpmap;
7956c8d8eccSSepherosa Ziehau 	sc->bnx_cdata.bnx_rx_tmpmap = sc->bnx_cdata.bnx_rx_std_dmamap[i];
7966c8d8eccSSepherosa Ziehau 	sc->bnx_cdata.bnx_rx_std_dmamap[i] = map;
7976c8d8eccSSepherosa Ziehau 
7986c8d8eccSSepherosa Ziehau 	sc->bnx_cdata.bnx_rx_std_chain[i].bnx_mbuf = m_new;
7996c8d8eccSSepherosa Ziehau 	sc->bnx_cdata.bnx_rx_std_chain[i].bnx_paddr = seg.ds_addr;
8006c8d8eccSSepherosa Ziehau 
8016c8d8eccSSepherosa Ziehau 	bnx_setup_rxdesc_std(sc, i);
8026c8d8eccSSepherosa Ziehau 	return 0;
8036c8d8eccSSepherosa Ziehau }
8046c8d8eccSSepherosa Ziehau 
8056c8d8eccSSepherosa Ziehau static void
8066c8d8eccSSepherosa Ziehau bnx_setup_rxdesc_std(struct bnx_softc *sc, int i)
8076c8d8eccSSepherosa Ziehau {
8086c8d8eccSSepherosa Ziehau 	struct bnx_rxchain *rc;
8096c8d8eccSSepherosa Ziehau 	struct bge_rx_bd *r;
8106c8d8eccSSepherosa Ziehau 
8116c8d8eccSSepherosa Ziehau 	rc = &sc->bnx_cdata.bnx_rx_std_chain[i];
8126c8d8eccSSepherosa Ziehau 	r = &sc->bnx_ldata.bnx_rx_std_ring[i];
8136c8d8eccSSepherosa Ziehau 
8146c8d8eccSSepherosa Ziehau 	r->bge_addr.bge_addr_lo = BGE_ADDR_LO(rc->bnx_paddr);
8156c8d8eccSSepherosa Ziehau 	r->bge_addr.bge_addr_hi = BGE_ADDR_HI(rc->bnx_paddr);
8166c8d8eccSSepherosa Ziehau 	r->bge_len = rc->bnx_mbuf->m_len;
8176c8d8eccSSepherosa Ziehau 	r->bge_idx = i;
8186c8d8eccSSepherosa Ziehau 	r->bge_flags = BGE_RXBDFLAG_END;
8196c8d8eccSSepherosa Ziehau }
8206c8d8eccSSepherosa Ziehau 
8216c8d8eccSSepherosa Ziehau /*
8226c8d8eccSSepherosa Ziehau  * Initialize a jumbo receive ring descriptor. This allocates
8236c8d8eccSSepherosa Ziehau  * a jumbo buffer from the pool managed internally by the driver.
8246c8d8eccSSepherosa Ziehau  */
8256c8d8eccSSepherosa Ziehau static int
8266c8d8eccSSepherosa Ziehau bnx_newbuf_jumbo(struct bnx_softc *sc, int i, int init)
8276c8d8eccSSepherosa Ziehau {
8286c8d8eccSSepherosa Ziehau 	struct mbuf *m_new = NULL;
8296c8d8eccSSepherosa Ziehau 	struct bnx_jslot *buf;
8306c8d8eccSSepherosa Ziehau 	bus_addr_t paddr;
8316c8d8eccSSepherosa Ziehau 
8326c8d8eccSSepherosa Ziehau 	/* Allocate the mbuf. */
8336c8d8eccSSepherosa Ziehau 	MGETHDR(m_new, init ? MB_WAIT : MB_DONTWAIT, MT_DATA);
8346c8d8eccSSepherosa Ziehau 	if (m_new == NULL)
8356c8d8eccSSepherosa Ziehau 		return ENOBUFS;
8366c8d8eccSSepherosa Ziehau 
8376c8d8eccSSepherosa Ziehau 	/* Allocate the jumbo buffer */
8386c8d8eccSSepherosa Ziehau 	buf = bnx_jalloc(sc);
8396c8d8eccSSepherosa Ziehau 	if (buf == NULL) {
8406c8d8eccSSepherosa Ziehau 		m_freem(m_new);
8416c8d8eccSSepherosa Ziehau 		return ENOBUFS;
8426c8d8eccSSepherosa Ziehau 	}
8436c8d8eccSSepherosa Ziehau 
8446c8d8eccSSepherosa Ziehau 	/* Attach the buffer to the mbuf. */
8456c8d8eccSSepherosa Ziehau 	m_new->m_ext.ext_arg = buf;
8466c8d8eccSSepherosa Ziehau 	m_new->m_ext.ext_buf = buf->bnx_buf;
8476c8d8eccSSepherosa Ziehau 	m_new->m_ext.ext_free = bnx_jfree;
8486c8d8eccSSepherosa Ziehau 	m_new->m_ext.ext_ref = bnx_jref;
8496c8d8eccSSepherosa Ziehau 	m_new->m_ext.ext_size = BNX_JUMBO_FRAMELEN;
8506c8d8eccSSepherosa Ziehau 
8516c8d8eccSSepherosa Ziehau 	m_new->m_flags |= M_EXT;
8526c8d8eccSSepherosa Ziehau 
8536c8d8eccSSepherosa Ziehau 	m_new->m_data = m_new->m_ext.ext_buf;
8546c8d8eccSSepherosa Ziehau 	m_new->m_len = m_new->m_pkthdr.len = m_new->m_ext.ext_size;
8556c8d8eccSSepherosa Ziehau 
8566c8d8eccSSepherosa Ziehau 	paddr = buf->bnx_paddr;
8576c8d8eccSSepherosa Ziehau 	m_adj(m_new, ETHER_ALIGN);
8586c8d8eccSSepherosa Ziehau 	paddr += ETHER_ALIGN;
8596c8d8eccSSepherosa Ziehau 
8606c8d8eccSSepherosa Ziehau 	/* Save necessary information */
8616c8d8eccSSepherosa Ziehau 	sc->bnx_cdata.bnx_rx_jumbo_chain[i].bnx_mbuf = m_new;
8626c8d8eccSSepherosa Ziehau 	sc->bnx_cdata.bnx_rx_jumbo_chain[i].bnx_paddr = paddr;
8636c8d8eccSSepherosa Ziehau 
8646c8d8eccSSepherosa Ziehau 	/* Set up the descriptor. */
8656c8d8eccSSepherosa Ziehau 	bnx_setup_rxdesc_jumbo(sc, i);
8666c8d8eccSSepherosa Ziehau 	return 0;
8676c8d8eccSSepherosa Ziehau }
8686c8d8eccSSepherosa Ziehau 
8696c8d8eccSSepherosa Ziehau static void
8706c8d8eccSSepherosa Ziehau bnx_setup_rxdesc_jumbo(struct bnx_softc *sc, int i)
8716c8d8eccSSepherosa Ziehau {
8726c8d8eccSSepherosa Ziehau 	struct bge_rx_bd *r;
8736c8d8eccSSepherosa Ziehau 	struct bnx_rxchain *rc;
8746c8d8eccSSepherosa Ziehau 
8756c8d8eccSSepherosa Ziehau 	r = &sc->bnx_ldata.bnx_rx_jumbo_ring[i];
8766c8d8eccSSepherosa Ziehau 	rc = &sc->bnx_cdata.bnx_rx_jumbo_chain[i];
8776c8d8eccSSepherosa Ziehau 
8786c8d8eccSSepherosa Ziehau 	r->bge_addr.bge_addr_lo = BGE_ADDR_LO(rc->bnx_paddr);
8796c8d8eccSSepherosa Ziehau 	r->bge_addr.bge_addr_hi = BGE_ADDR_HI(rc->bnx_paddr);
8806c8d8eccSSepherosa Ziehau 	r->bge_len = rc->bnx_mbuf->m_len;
8816c8d8eccSSepherosa Ziehau 	r->bge_idx = i;
8826c8d8eccSSepherosa Ziehau 	r->bge_flags = BGE_RXBDFLAG_END|BGE_RXBDFLAG_JUMBO_RING;
8836c8d8eccSSepherosa Ziehau }
8846c8d8eccSSepherosa Ziehau 
8856c8d8eccSSepherosa Ziehau static int
8866c8d8eccSSepherosa Ziehau bnx_init_rx_ring_std(struct bnx_softc *sc)
8876c8d8eccSSepherosa Ziehau {
8886c8d8eccSSepherosa Ziehau 	int i, error;
8896c8d8eccSSepherosa Ziehau 
8906c8d8eccSSepherosa Ziehau 	for (i = 0; i < BGE_STD_RX_RING_CNT; i++) {
8916c8d8eccSSepherosa Ziehau 		error = bnx_newbuf_std(sc, i, 1);
8926c8d8eccSSepherosa Ziehau 		if (error)
8936c8d8eccSSepherosa Ziehau 			return error;
8946c8d8eccSSepherosa Ziehau 	};
8956c8d8eccSSepherosa Ziehau 
8966c8d8eccSSepherosa Ziehau 	sc->bnx_std = BGE_STD_RX_RING_CNT - 1;
8976c8d8eccSSepherosa Ziehau 	bnx_writembx(sc, BGE_MBX_RX_STD_PROD_LO, sc->bnx_std);
8986c8d8eccSSepherosa Ziehau 
8996c8d8eccSSepherosa Ziehau 	return(0);
9006c8d8eccSSepherosa Ziehau }
9016c8d8eccSSepherosa Ziehau 
9026c8d8eccSSepherosa Ziehau static void
9036c8d8eccSSepherosa Ziehau bnx_free_rx_ring_std(struct bnx_softc *sc)
9046c8d8eccSSepherosa Ziehau {
9056c8d8eccSSepherosa Ziehau 	int i;
9066c8d8eccSSepherosa Ziehau 
9076c8d8eccSSepherosa Ziehau 	for (i = 0; i < BGE_STD_RX_RING_CNT; i++) {
9086c8d8eccSSepherosa Ziehau 		struct bnx_rxchain *rc = &sc->bnx_cdata.bnx_rx_std_chain[i];
9096c8d8eccSSepherosa Ziehau 
9106c8d8eccSSepherosa Ziehau 		if (rc->bnx_mbuf != NULL) {
9116c8d8eccSSepherosa Ziehau 			bus_dmamap_unload(sc->bnx_cdata.bnx_rx_mtag,
9126c8d8eccSSepherosa Ziehau 					  sc->bnx_cdata.bnx_rx_std_dmamap[i]);
9136c8d8eccSSepherosa Ziehau 			m_freem(rc->bnx_mbuf);
9146c8d8eccSSepherosa Ziehau 			rc->bnx_mbuf = NULL;
9156c8d8eccSSepherosa Ziehau 		}
9166c8d8eccSSepherosa Ziehau 		bzero(&sc->bnx_ldata.bnx_rx_std_ring[i],
9176c8d8eccSSepherosa Ziehau 		    sizeof(struct bge_rx_bd));
9186c8d8eccSSepherosa Ziehau 	}
9196c8d8eccSSepherosa Ziehau }
9206c8d8eccSSepherosa Ziehau 
9216c8d8eccSSepherosa Ziehau static int
9226c8d8eccSSepherosa Ziehau bnx_init_rx_ring_jumbo(struct bnx_softc *sc)
9236c8d8eccSSepherosa Ziehau {
9246c8d8eccSSepherosa Ziehau 	struct bge_rcb *rcb;
9256c8d8eccSSepherosa Ziehau 	int i, error;
9266c8d8eccSSepherosa Ziehau 
9276c8d8eccSSepherosa Ziehau 	for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) {
9286c8d8eccSSepherosa Ziehau 		error = bnx_newbuf_jumbo(sc, i, 1);
9296c8d8eccSSepherosa Ziehau 		if (error)
9306c8d8eccSSepherosa Ziehau 			return error;
9316c8d8eccSSepherosa Ziehau 	};
9326c8d8eccSSepherosa Ziehau 
9336c8d8eccSSepherosa Ziehau 	sc->bnx_jumbo = BGE_JUMBO_RX_RING_CNT - 1;
9346c8d8eccSSepherosa Ziehau 
9356c8d8eccSSepherosa Ziehau 	rcb = &sc->bnx_ldata.bnx_info.bnx_jumbo_rx_rcb;
9366c8d8eccSSepherosa Ziehau 	rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(0, 0);
9376c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags);
9386c8d8eccSSepherosa Ziehau 
9396c8d8eccSSepherosa Ziehau 	bnx_writembx(sc, BGE_MBX_RX_JUMBO_PROD_LO, sc->bnx_jumbo);
9406c8d8eccSSepherosa Ziehau 
9416c8d8eccSSepherosa Ziehau 	return(0);
9426c8d8eccSSepherosa Ziehau }
9436c8d8eccSSepherosa Ziehau 
9446c8d8eccSSepherosa Ziehau static void
9456c8d8eccSSepherosa Ziehau bnx_free_rx_ring_jumbo(struct bnx_softc *sc)
9466c8d8eccSSepherosa Ziehau {
9476c8d8eccSSepherosa Ziehau 	int i;
9486c8d8eccSSepherosa Ziehau 
9496c8d8eccSSepherosa Ziehau 	for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) {
9506c8d8eccSSepherosa Ziehau 		struct bnx_rxchain *rc = &sc->bnx_cdata.bnx_rx_jumbo_chain[i];
9516c8d8eccSSepherosa Ziehau 
9526c8d8eccSSepherosa Ziehau 		if (rc->bnx_mbuf != NULL) {
9536c8d8eccSSepherosa Ziehau 			m_freem(rc->bnx_mbuf);
9546c8d8eccSSepherosa Ziehau 			rc->bnx_mbuf = NULL;
9556c8d8eccSSepherosa Ziehau 		}
9566c8d8eccSSepherosa Ziehau 		bzero(&sc->bnx_ldata.bnx_rx_jumbo_ring[i],
9576c8d8eccSSepherosa Ziehau 		    sizeof(struct bge_rx_bd));
9586c8d8eccSSepherosa Ziehau 	}
9596c8d8eccSSepherosa Ziehau }
9606c8d8eccSSepherosa Ziehau 
9616c8d8eccSSepherosa Ziehau static void
9626c8d8eccSSepherosa Ziehau bnx_free_tx_ring(struct bnx_softc *sc)
9636c8d8eccSSepherosa Ziehau {
9646c8d8eccSSepherosa Ziehau 	int i;
9656c8d8eccSSepherosa Ziehau 
9666c8d8eccSSepherosa Ziehau 	for (i = 0; i < BGE_TX_RING_CNT; i++) {
9676c8d8eccSSepherosa Ziehau 		if (sc->bnx_cdata.bnx_tx_chain[i] != NULL) {
9686c8d8eccSSepherosa Ziehau 			bus_dmamap_unload(sc->bnx_cdata.bnx_tx_mtag,
9696c8d8eccSSepherosa Ziehau 					  sc->bnx_cdata.bnx_tx_dmamap[i]);
9706c8d8eccSSepherosa Ziehau 			m_freem(sc->bnx_cdata.bnx_tx_chain[i]);
9716c8d8eccSSepherosa Ziehau 			sc->bnx_cdata.bnx_tx_chain[i] = NULL;
9726c8d8eccSSepherosa Ziehau 		}
9736c8d8eccSSepherosa Ziehau 		bzero(&sc->bnx_ldata.bnx_tx_ring[i],
9746c8d8eccSSepherosa Ziehau 		    sizeof(struct bge_tx_bd));
9756c8d8eccSSepherosa Ziehau 	}
9766c8d8eccSSepherosa Ziehau }
9776c8d8eccSSepherosa Ziehau 
9786c8d8eccSSepherosa Ziehau static int
9796c8d8eccSSepherosa Ziehau bnx_init_tx_ring(struct bnx_softc *sc)
9806c8d8eccSSepherosa Ziehau {
9816c8d8eccSSepherosa Ziehau 	sc->bnx_txcnt = 0;
9826c8d8eccSSepherosa Ziehau 	sc->bnx_tx_saved_considx = 0;
9836c8d8eccSSepherosa Ziehau 	sc->bnx_tx_prodidx = 0;
9846c8d8eccSSepherosa Ziehau 
9856c8d8eccSSepherosa Ziehau 	/* Initialize transmit producer index for host-memory send ring. */
9866c8d8eccSSepherosa Ziehau 	bnx_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, sc->bnx_tx_prodidx);
9876c8d8eccSSepherosa Ziehau 	bnx_writembx(sc, BGE_MBX_TX_NIC_PROD0_LO, 0);
9886c8d8eccSSepherosa Ziehau 
9896c8d8eccSSepherosa Ziehau 	return(0);
9906c8d8eccSSepherosa Ziehau }
9916c8d8eccSSepherosa Ziehau 
9926c8d8eccSSepherosa Ziehau static void
9936c8d8eccSSepherosa Ziehau bnx_setmulti(struct bnx_softc *sc)
9946c8d8eccSSepherosa Ziehau {
9956c8d8eccSSepherosa Ziehau 	struct ifnet *ifp;
9966c8d8eccSSepherosa Ziehau 	struct ifmultiaddr *ifma;
9976c8d8eccSSepherosa Ziehau 	uint32_t hashes[4] = { 0, 0, 0, 0 };
9986c8d8eccSSepherosa Ziehau 	int h, i;
9996c8d8eccSSepherosa Ziehau 
10006c8d8eccSSepherosa Ziehau 	ifp = &sc->arpcom.ac_if;
10016c8d8eccSSepherosa Ziehau 
10026c8d8eccSSepherosa Ziehau 	if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) {
10036c8d8eccSSepherosa Ziehau 		for (i = 0; i < 4; i++)
10046c8d8eccSSepherosa Ziehau 			CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), 0xFFFFFFFF);
10056c8d8eccSSepherosa Ziehau 		return;
10066c8d8eccSSepherosa Ziehau 	}
10076c8d8eccSSepherosa Ziehau 
10086c8d8eccSSepherosa Ziehau 	/* First, zot all the existing filters. */
10096c8d8eccSSepherosa Ziehau 	for (i = 0; i < 4; i++)
10106c8d8eccSSepherosa Ziehau 		CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), 0);
10116c8d8eccSSepherosa Ziehau 
10126c8d8eccSSepherosa Ziehau 	/* Now program new ones. */
10136c8d8eccSSepherosa Ziehau 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
10146c8d8eccSSepherosa Ziehau 		if (ifma->ifma_addr->sa_family != AF_LINK)
10156c8d8eccSSepherosa Ziehau 			continue;
10166c8d8eccSSepherosa Ziehau 		h = ether_crc32_le(
10176c8d8eccSSepherosa Ziehau 		    LLADDR((struct sockaddr_dl *)ifma->ifma_addr),
10186c8d8eccSSepherosa Ziehau 		    ETHER_ADDR_LEN) & 0x7f;
10196c8d8eccSSepherosa Ziehau 		hashes[(h & 0x60) >> 5] |= 1 << (h & 0x1F);
10206c8d8eccSSepherosa Ziehau 	}
10216c8d8eccSSepherosa Ziehau 
10226c8d8eccSSepherosa Ziehau 	for (i = 0; i < 4; i++)
10236c8d8eccSSepherosa Ziehau 		CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), hashes[i]);
10246c8d8eccSSepherosa Ziehau }
10256c8d8eccSSepherosa Ziehau 
10266c8d8eccSSepherosa Ziehau /*
10276c8d8eccSSepherosa Ziehau  * Do endian, PCI and DMA initialization. Also check the on-board ROM
10286c8d8eccSSepherosa Ziehau  * self-test results.
10296c8d8eccSSepherosa Ziehau  */
10306c8d8eccSSepherosa Ziehau static int
10316c8d8eccSSepherosa Ziehau bnx_chipinit(struct bnx_softc *sc)
10326c8d8eccSSepherosa Ziehau {
10336c8d8eccSSepherosa Ziehau 	uint32_t dma_rw_ctl, mode_ctl;
10346c8d8eccSSepherosa Ziehau 	int i;
10356c8d8eccSSepherosa Ziehau 
10366c8d8eccSSepherosa Ziehau 	/* Set endian type before we access any non-PCI registers. */
10376c8d8eccSSepherosa Ziehau 	pci_write_config(sc->bnx_dev, BGE_PCI_MISC_CTL,
10386c8d8eccSSepherosa Ziehau 	    BGE_INIT | BGE_PCIMISCCTL_TAGGED_STATUS, 4);
10396c8d8eccSSepherosa Ziehau 
10406c8d8eccSSepherosa Ziehau 	/* Clear the MAC control register */
10416c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_MAC_MODE, 0);
10426c8d8eccSSepherosa Ziehau 
10436c8d8eccSSepherosa Ziehau 	/*
10446c8d8eccSSepherosa Ziehau 	 * Clear the MAC statistics block in the NIC's
10456c8d8eccSSepherosa Ziehau 	 * internal memory.
10466c8d8eccSSepherosa Ziehau 	 */
10476c8d8eccSSepherosa Ziehau 	for (i = BGE_STATS_BLOCK;
10486c8d8eccSSepherosa Ziehau 	    i < BGE_STATS_BLOCK_END + 1; i += sizeof(uint32_t))
10496c8d8eccSSepherosa Ziehau 		BNX_MEMWIN_WRITE(sc, i, 0);
10506c8d8eccSSepherosa Ziehau 
10516c8d8eccSSepherosa Ziehau 	for (i = BGE_STATUS_BLOCK;
10526c8d8eccSSepherosa Ziehau 	    i < BGE_STATUS_BLOCK_END + 1; i += sizeof(uint32_t))
10536c8d8eccSSepherosa Ziehau 		BNX_MEMWIN_WRITE(sc, i, 0);
10546c8d8eccSSepherosa Ziehau 
1055d7872545SSepherosa Ziehau 	if (BNX_IS_57765_FAMILY(sc)) {
1056d7872545SSepherosa Ziehau 		uint32_t val;
1057d7872545SSepherosa Ziehau 
1058d7872545SSepherosa Ziehau 		if (sc->bnx_chipid == BGE_CHIPID_BCM57765_A0) {
1059d7872545SSepherosa Ziehau 			mode_ctl = CSR_READ_4(sc, BGE_MODE_CTL);
1060d7872545SSepherosa Ziehau 			val = mode_ctl & ~BGE_MODECTL_PCIE_PORTS;
1061d7872545SSepherosa Ziehau 
1062d7872545SSepherosa Ziehau 			/* Access the lower 1K of PL PCI-E block registers. */
1063d7872545SSepherosa Ziehau 			CSR_WRITE_4(sc, BGE_MODE_CTL,
1064d7872545SSepherosa Ziehau 			    val | BGE_MODECTL_PCIE_PL_SEL);
1065d7872545SSepherosa Ziehau 
1066d7872545SSepherosa Ziehau 			val = CSR_READ_4(sc, BGE_PCIE_PL_LO_PHYCTL5);
1067d7872545SSepherosa Ziehau 			val |= BGE_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ;
1068d7872545SSepherosa Ziehau 			CSR_WRITE_4(sc, BGE_PCIE_PL_LO_PHYCTL5, val);
1069d7872545SSepherosa Ziehau 
1070d7872545SSepherosa Ziehau 			CSR_WRITE_4(sc, BGE_MODE_CTL, mode_ctl);
1071d7872545SSepherosa Ziehau 		}
1072d7872545SSepherosa Ziehau 		if (sc->bnx_chiprev != BGE_CHIPREV_57765_AX) {
1073d7872545SSepherosa Ziehau 			mode_ctl = CSR_READ_4(sc, BGE_MODE_CTL);
1074d7872545SSepherosa Ziehau 			val = mode_ctl & ~BGE_MODECTL_PCIE_PORTS;
1075d7872545SSepherosa Ziehau 
1076d7872545SSepherosa Ziehau 			/* Access the lower 1K of DL PCI-E block registers. */
1077d7872545SSepherosa Ziehau 			CSR_WRITE_4(sc, BGE_MODE_CTL,
1078d7872545SSepherosa Ziehau 			    val | BGE_MODECTL_PCIE_DL_SEL);
1079d7872545SSepherosa Ziehau 
1080d7872545SSepherosa Ziehau 			val = CSR_READ_4(sc, BGE_PCIE_DL_LO_FTSMAX);
1081d7872545SSepherosa Ziehau 			val &= ~BGE_PCIE_DL_LO_FTSMAX_MASK;
1082d7872545SSepherosa Ziehau 			val |= BGE_PCIE_DL_LO_FTSMAX_VAL;
1083d7872545SSepherosa Ziehau 			CSR_WRITE_4(sc, BGE_PCIE_DL_LO_FTSMAX, val);
1084d7872545SSepherosa Ziehau 
1085d7872545SSepherosa Ziehau 			CSR_WRITE_4(sc, BGE_MODE_CTL, mode_ctl);
1086d7872545SSepherosa Ziehau 		}
1087d7872545SSepherosa Ziehau 
1088d7872545SSepherosa Ziehau 		val = CSR_READ_4(sc, BGE_CPMU_LSPD_10MB_CLK);
1089d7872545SSepherosa Ziehau 		val &= ~BGE_CPMU_LSPD_10MB_MACCLK_MASK;
1090d7872545SSepherosa Ziehau 		val |= BGE_CPMU_LSPD_10MB_MACCLK_6_25;
1091d7872545SSepherosa Ziehau 		CSR_WRITE_4(sc, BGE_CPMU_LSPD_10MB_CLK, val);
1092d7872545SSepherosa Ziehau 	}
1093d7872545SSepherosa Ziehau 
1094*2890cca3SSepherosa Ziehau 	/*
1095*2890cca3SSepherosa Ziehau 	 * Set up the PCI DMA control register.
1096*2890cca3SSepherosa Ziehau 	 */
1097*2890cca3SSepherosa Ziehau 	dma_rw_ctl = pci_read_config(sc->bnx_dev, BGE_PCI_DMA_RW_CTL, 4);
1098*2890cca3SSepherosa Ziehau 	/*
1099*2890cca3SSepherosa Ziehau 	 * Disable 32bytes cache alignment for DMA write to host memory
1100*2890cca3SSepherosa Ziehau 	 *
1101*2890cca3SSepherosa Ziehau 	 * NOTE:
1102*2890cca3SSepherosa Ziehau 	 * 64bytes cache alignment for DMA write to host memory is still
1103*2890cca3SSepherosa Ziehau 	 * enabled.
1104*2890cca3SSepherosa Ziehau 	 */
1105*2890cca3SSepherosa Ziehau 	dma_rw_ctl |= BGE_PCIDMARWCTL_DIS_CACHE_ALIGNMENT;
11066c8d8eccSSepherosa Ziehau 	if (sc->bnx_chipid == BGE_CHIPID_BCM57765_A0)
11076c8d8eccSSepherosa Ziehau 		dma_rw_ctl &= ~BGE_PCIDMARWCTL_CRDRDR_RDMA_MRRS_MSK;
11086c8d8eccSSepherosa Ziehau 	/*
11096c8d8eccSSepherosa Ziehau 	 * Enable HW workaround for controllers that misinterpret
11106c8d8eccSSepherosa Ziehau 	 * a status tag update and leave interrupts permanently
11116c8d8eccSSepherosa Ziehau 	 * disabled.
11126c8d8eccSSepherosa Ziehau 	 */
11136c8d8eccSSepherosa Ziehau 	if (sc->bnx_asicrev != BGE_ASICREV_BCM5717 &&
1114*2890cca3SSepherosa Ziehau 	    !BNX_IS_57765_FAMILY(sc))
11156c8d8eccSSepherosa Ziehau 		dma_rw_ctl |= BGE_PCIDMARWCTL_TAGGED_STATUS_WA;
1116*2890cca3SSepherosa Ziehau 	if (bootverbose) {
1117*2890cca3SSepherosa Ziehau 		if_printf(&sc->arpcom.ac_if, "DMA read/write %#x\n",
1118*2890cca3SSepherosa Ziehau 		    dma_rw_ctl);
11196c8d8eccSSepherosa Ziehau 	}
11206c8d8eccSSepherosa Ziehau 	pci_write_config(sc->bnx_dev, BGE_PCI_DMA_RW_CTL, dma_rw_ctl, 4);
11216c8d8eccSSepherosa Ziehau 
11226c8d8eccSSepherosa Ziehau 	/*
11236c8d8eccSSepherosa Ziehau 	 * Set up general mode register.
11246c8d8eccSSepherosa Ziehau 	 */
11256c8d8eccSSepherosa Ziehau 	mode_ctl = bnx_dma_swap_options(sc) | BGE_MODECTL_MAC_ATTN_INTR |
11266c8d8eccSSepherosa Ziehau 	    BGE_MODECTL_HOST_SEND_BDS | BGE_MODECTL_TX_NO_PHDR_CSUM;
11276c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_MODE_CTL, mode_ctl);
11286c8d8eccSSepherosa Ziehau 
11296c8d8eccSSepherosa Ziehau 	/*
11306c8d8eccSSepherosa Ziehau 	 * Disable memory write invalidate.  Apparently it is not supported
11316c8d8eccSSepherosa Ziehau 	 * properly by these devices.  Also ensure that INTx isn't disabled,
11326c8d8eccSSepherosa Ziehau 	 * as these chips need it even when using MSI.
11336c8d8eccSSepherosa Ziehau 	 */
11346c8d8eccSSepherosa Ziehau 	PCI_CLRBIT(sc->bnx_dev, BGE_PCI_CMD,
11356c8d8eccSSepherosa Ziehau 	    (PCIM_CMD_MWRICEN | PCIM_CMD_INTxDIS), 4);
11366c8d8eccSSepherosa Ziehau 
11376c8d8eccSSepherosa Ziehau 	/* Set the timer prescaler (always 66Mhz) */
11386c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_MISC_CFG, 65 << 1/*BGE_32BITTIME_66MHZ*/);
11396c8d8eccSSepherosa Ziehau 
11406c8d8eccSSepherosa Ziehau 	if (sc->bnx_asicrev == BGE_ASICREV_BCM5906) {
11416c8d8eccSSepherosa Ziehau 		DELAY(40);	/* XXX */
11426c8d8eccSSepherosa Ziehau 
11436c8d8eccSSepherosa Ziehau 		/* Put PHY into ready state */
11446c8d8eccSSepherosa Ziehau 		BNX_CLRBIT(sc, BGE_MISC_CFG, BGE_MISCCFG_EPHY_IDDQ);
11456c8d8eccSSepherosa Ziehau 		CSR_READ_4(sc, BGE_MISC_CFG); /* Flush */
11466c8d8eccSSepherosa Ziehau 		DELAY(40);
11476c8d8eccSSepherosa Ziehau 	}
11486c8d8eccSSepherosa Ziehau 
11496c8d8eccSSepherosa Ziehau 	return(0);
11506c8d8eccSSepherosa Ziehau }
11516c8d8eccSSepherosa Ziehau 
11526c8d8eccSSepherosa Ziehau static int
11536c8d8eccSSepherosa Ziehau bnx_blockinit(struct bnx_softc *sc)
11546c8d8eccSSepherosa Ziehau {
11556c8d8eccSSepherosa Ziehau 	struct bge_rcb *rcb;
11566c8d8eccSSepherosa Ziehau 	bus_size_t vrcb;
11576c8d8eccSSepherosa Ziehau 	bge_hostaddr taddr;
11586c8d8eccSSepherosa Ziehau 	uint32_t val;
11596c8d8eccSSepherosa Ziehau 	int i, limit;
11606c8d8eccSSepherosa Ziehau 
11616c8d8eccSSepherosa Ziehau 	/*
11626c8d8eccSSepherosa Ziehau 	 * Initialize the memory window pointer register so that
11636c8d8eccSSepherosa Ziehau 	 * we can access the first 32K of internal NIC RAM. This will
11646c8d8eccSSepherosa Ziehau 	 * allow us to set up the TX send ring RCBs and the RX return
11656c8d8eccSSepherosa Ziehau 	 * ring RCBs, plus other things which live in NIC memory.
11666c8d8eccSSepherosa Ziehau 	 */
11676c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_PCI_MEMWIN_BASEADDR, 0);
11686c8d8eccSSepherosa Ziehau 
11696c8d8eccSSepherosa Ziehau 	/* Configure mbuf pool watermarks */
1170f368d0d9SSepherosa Ziehau 	if (BNX_IS_57765_PLUS(sc)) {
11716c8d8eccSSepherosa Ziehau 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x0);
11726c8d8eccSSepherosa Ziehau 		if (sc->arpcom.ac_if.if_mtu > ETHERMTU) {
11736c8d8eccSSepherosa Ziehau 			CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x7e);
11746c8d8eccSSepherosa Ziehau 			CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0xea);
11756c8d8eccSSepherosa Ziehau 		} else {
11766c8d8eccSSepherosa Ziehau 			CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x2a);
11776c8d8eccSSepherosa Ziehau 			CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0xa0);
11786c8d8eccSSepherosa Ziehau 		}
11796c8d8eccSSepherosa Ziehau 	} else if (sc->bnx_asicrev == BGE_ASICREV_BCM5906) {
11806c8d8eccSSepherosa Ziehau 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x0);
11816c8d8eccSSepherosa Ziehau 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x04);
11826c8d8eccSSepherosa Ziehau 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x10);
11836c8d8eccSSepherosa Ziehau 	} else {
11846c8d8eccSSepherosa Ziehau 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x0);
11856c8d8eccSSepherosa Ziehau 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x10);
11866c8d8eccSSepherosa Ziehau 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x60);
11876c8d8eccSSepherosa Ziehau 	}
11886c8d8eccSSepherosa Ziehau 
11896c8d8eccSSepherosa Ziehau 	/* Configure DMA resource watermarks */
11906c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_LOWAT, 5);
11916c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_HIWAT, 10);
11926c8d8eccSSepherosa Ziehau 
11936c8d8eccSSepherosa Ziehau 	/* Enable buffer manager */
11946c8d8eccSSepherosa Ziehau 	val = BGE_BMANMODE_ENABLE | BGE_BMANMODE_LOMBUF_ATTN;
11956c8d8eccSSepherosa Ziehau 	/*
11966c8d8eccSSepherosa Ziehau 	 * Change the arbitration algorithm of TXMBUF read request to
11976c8d8eccSSepherosa Ziehau 	 * round-robin instead of priority based for BCM5719.  When
11986c8d8eccSSepherosa Ziehau 	 * TXFIFO is almost empty, RDMA will hold its request until
11996c8d8eccSSepherosa Ziehau 	 * TXFIFO is not almost empty.
12006c8d8eccSSepherosa Ziehau 	 */
12016c8d8eccSSepherosa Ziehau 	if (sc->bnx_asicrev == BGE_ASICREV_BCM5719)
12026c8d8eccSSepherosa Ziehau 		val |= BGE_BMANMODE_NO_TX_UNDERRUN;
1203e5eebe34SSepherosa Ziehau 	if (sc->bnx_asicrev == BGE_ASICREV_BCM5717 ||
1204e5eebe34SSepherosa Ziehau 	    sc->bnx_chipid == BGE_CHIPID_BCM5719_A0 ||
1205e5eebe34SSepherosa Ziehau 	    sc->bnx_chipid == BGE_CHIPID_BCM5720_A0)
1206e5eebe34SSepherosa Ziehau 		val |= BGE_BMANMODE_LOMBUF_ATTN;
12076c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_BMAN_MODE, val);
12086c8d8eccSSepherosa Ziehau 
12096c8d8eccSSepherosa Ziehau 	/* Poll for buffer manager start indication */
12106c8d8eccSSepherosa Ziehau 	for (i = 0; i < BNX_TIMEOUT; i++) {
12116c8d8eccSSepherosa Ziehau 		if (CSR_READ_4(sc, BGE_BMAN_MODE) & BGE_BMANMODE_ENABLE)
12126c8d8eccSSepherosa Ziehau 			break;
12136c8d8eccSSepherosa Ziehau 		DELAY(10);
12146c8d8eccSSepherosa Ziehau 	}
12156c8d8eccSSepherosa Ziehau 
12166c8d8eccSSepherosa Ziehau 	if (i == BNX_TIMEOUT) {
12176c8d8eccSSepherosa Ziehau 		if_printf(&sc->arpcom.ac_if,
12186c8d8eccSSepherosa Ziehau 			  "buffer manager failed to start\n");
12196c8d8eccSSepherosa Ziehau 		return(ENXIO);
12206c8d8eccSSepherosa Ziehau 	}
12216c8d8eccSSepherosa Ziehau 
12226c8d8eccSSepherosa Ziehau 	/* Enable flow-through queues */
12236c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_FTQ_RESET, 0xFFFFFFFF);
12246c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_FTQ_RESET, 0);
12256c8d8eccSSepherosa Ziehau 
12266c8d8eccSSepherosa Ziehau 	/* Wait until queue initialization is complete */
12276c8d8eccSSepherosa Ziehau 	for (i = 0; i < BNX_TIMEOUT; i++) {
12286c8d8eccSSepherosa Ziehau 		if (CSR_READ_4(sc, BGE_FTQ_RESET) == 0)
12296c8d8eccSSepherosa Ziehau 			break;
12306c8d8eccSSepherosa Ziehau 		DELAY(10);
12316c8d8eccSSepherosa Ziehau 	}
12326c8d8eccSSepherosa Ziehau 
12336c8d8eccSSepherosa Ziehau 	if (i == BNX_TIMEOUT) {
12346c8d8eccSSepherosa Ziehau 		if_printf(&sc->arpcom.ac_if,
12356c8d8eccSSepherosa Ziehau 			  "flow-through queue init failed\n");
12366c8d8eccSSepherosa Ziehau 		return(ENXIO);
12376c8d8eccSSepherosa Ziehau 	}
12386c8d8eccSSepherosa Ziehau 
12396c8d8eccSSepherosa Ziehau 	/*
12406c8d8eccSSepherosa Ziehau 	 * Summary of rings supported by the controller:
12416c8d8eccSSepherosa Ziehau 	 *
12426c8d8eccSSepherosa Ziehau 	 * Standard Receive Producer Ring
12436c8d8eccSSepherosa Ziehau 	 * - This ring is used to feed receive buffers for "standard"
12446c8d8eccSSepherosa Ziehau 	 *   sized frames (typically 1536 bytes) to the controller.
12456c8d8eccSSepherosa Ziehau 	 *
12466c8d8eccSSepherosa Ziehau 	 * Jumbo Receive Producer Ring
12476c8d8eccSSepherosa Ziehau 	 * - This ring is used to feed receive buffers for jumbo sized
12486c8d8eccSSepherosa Ziehau 	 *   frames (i.e. anything bigger than the "standard" frames)
12496c8d8eccSSepherosa Ziehau 	 *   to the controller.
12506c8d8eccSSepherosa Ziehau 	 *
12516c8d8eccSSepherosa Ziehau 	 * Mini Receive Producer Ring
12526c8d8eccSSepherosa Ziehau 	 * - This ring is used to feed receive buffers for "mini"
12536c8d8eccSSepherosa Ziehau 	 *   sized frames to the controller.
12546c8d8eccSSepherosa Ziehau 	 * - This feature required external memory for the controller
12556c8d8eccSSepherosa Ziehau 	 *   but was never used in a production system.  Should always
12566c8d8eccSSepherosa Ziehau 	 *   be disabled.
12576c8d8eccSSepherosa Ziehau 	 *
12586c8d8eccSSepherosa Ziehau 	 * Receive Return Ring
12596c8d8eccSSepherosa Ziehau 	 * - After the controller has placed an incoming frame into a
12606c8d8eccSSepherosa Ziehau 	 *   receive buffer that buffer is moved into a receive return
12616c8d8eccSSepherosa Ziehau 	 *   ring.  The driver is then responsible to passing the
12626c8d8eccSSepherosa Ziehau 	 *   buffer up to the stack.  Many versions of the controller
12636c8d8eccSSepherosa Ziehau 	 *   support multiple RR rings.
12646c8d8eccSSepherosa Ziehau 	 *
12656c8d8eccSSepherosa Ziehau 	 * Send Ring
12666c8d8eccSSepherosa Ziehau 	 * - This ring is used for outgoing frames.  Many versions of
12676c8d8eccSSepherosa Ziehau 	 *   the controller support multiple send rings.
12686c8d8eccSSepherosa Ziehau 	 */
12696c8d8eccSSepherosa Ziehau 
12706c8d8eccSSepherosa Ziehau 	/* Initialize the standard receive producer ring control block. */
12716c8d8eccSSepherosa Ziehau 	rcb = &sc->bnx_ldata.bnx_info.bnx_std_rx_rcb;
12726c8d8eccSSepherosa Ziehau 	rcb->bge_hostaddr.bge_addr_lo =
12736c8d8eccSSepherosa Ziehau 	    BGE_ADDR_LO(sc->bnx_ldata.bnx_rx_std_ring_paddr);
12746c8d8eccSSepherosa Ziehau 	rcb->bge_hostaddr.bge_addr_hi =
12756c8d8eccSSepherosa Ziehau 	    BGE_ADDR_HI(sc->bnx_ldata.bnx_rx_std_ring_paddr);
1276f368d0d9SSepherosa Ziehau 	if (BNX_IS_57765_PLUS(sc)) {
12776c8d8eccSSepherosa Ziehau 		/*
12786c8d8eccSSepherosa Ziehau 		 * Bits 31-16: Programmable ring size (2048, 1024, 512, .., 32)
12796c8d8eccSSepherosa Ziehau 		 * Bits 15-2 : Maximum RX frame size
12806c8d8eccSSepherosa Ziehau 		 * Bit 1     : 1 = Ring Disabled, 0 = Ring ENabled
12816c8d8eccSSepherosa Ziehau 		 * Bit 0     : Reserved
12826c8d8eccSSepherosa Ziehau 		 */
12836c8d8eccSSepherosa Ziehau 		rcb->bge_maxlen_flags =
12846c8d8eccSSepherosa Ziehau 		    BGE_RCB_MAXLEN_FLAGS(512, BNX_MAX_FRAMELEN << 2);
12856c8d8eccSSepherosa Ziehau 	} else {
12866c8d8eccSSepherosa Ziehau 		/*
12876c8d8eccSSepherosa Ziehau 		 * Bits 31-16: Programmable ring size (512, 256, 128, 64, 32)
12886c8d8eccSSepherosa Ziehau 		 * Bits 15-2 : Reserved (should be 0)
12896c8d8eccSSepherosa Ziehau 		 * Bit 1     : 1 = Ring Disabled, 0 = Ring Enabled
12906c8d8eccSSepherosa Ziehau 		 * Bit 0     : Reserved
12916c8d8eccSSepherosa Ziehau 		 */
12926c8d8eccSSepherosa Ziehau 		rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(512, 0);
12936c8d8eccSSepherosa Ziehau 	}
12946c8d8eccSSepherosa Ziehau 	if (sc->bnx_asicrev == BGE_ASICREV_BCM5717 ||
12956c8d8eccSSepherosa Ziehau 	    sc->bnx_asicrev == BGE_ASICREV_BCM5719 ||
12966c8d8eccSSepherosa Ziehau 	    sc->bnx_asicrev == BGE_ASICREV_BCM5720)
12976c8d8eccSSepherosa Ziehau 		rcb->bge_nicaddr = BGE_STD_RX_RINGS_5717;
12986c8d8eccSSepherosa Ziehau 	else
12996c8d8eccSSepherosa Ziehau 		rcb->bge_nicaddr = BGE_STD_RX_RINGS;
13006c8d8eccSSepherosa Ziehau 	/* Write the standard receive producer ring control block. */
13016c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_RX_STD_RCB_HADDR_HI, rcb->bge_hostaddr.bge_addr_hi);
13026c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_RX_STD_RCB_HADDR_LO, rcb->bge_hostaddr.bge_addr_lo);
13036c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_RX_STD_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags);
13046c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_RX_STD_RCB_NICADDR, rcb->bge_nicaddr);
13056c8d8eccSSepherosa Ziehau 	/* Reset the standard receive producer ring producer index. */
13066c8d8eccSSepherosa Ziehau 	bnx_writembx(sc, BGE_MBX_RX_STD_PROD_LO, 0);
13076c8d8eccSSepherosa Ziehau 
13086c8d8eccSSepherosa Ziehau 	/*
13096c8d8eccSSepherosa Ziehau 	 * Initialize the jumbo RX producer ring control
13106c8d8eccSSepherosa Ziehau 	 * block.  We set the 'ring disabled' bit in the
13116c8d8eccSSepherosa Ziehau 	 * flags field until we're actually ready to start
13126c8d8eccSSepherosa Ziehau 	 * using this ring (i.e. once we set the MTU
13136c8d8eccSSepherosa Ziehau 	 * high enough to require it).
13146c8d8eccSSepherosa Ziehau 	 */
13156c8d8eccSSepherosa Ziehau 	if (BNX_IS_JUMBO_CAPABLE(sc)) {
13166c8d8eccSSepherosa Ziehau 		rcb = &sc->bnx_ldata.bnx_info.bnx_jumbo_rx_rcb;
13176c8d8eccSSepherosa Ziehau 		/* Get the jumbo receive producer ring RCB parameters. */
13186c8d8eccSSepherosa Ziehau 		rcb->bge_hostaddr.bge_addr_lo =
13196c8d8eccSSepherosa Ziehau 		    BGE_ADDR_LO(sc->bnx_ldata.bnx_rx_jumbo_ring_paddr);
13206c8d8eccSSepherosa Ziehau 		rcb->bge_hostaddr.bge_addr_hi =
13216c8d8eccSSepherosa Ziehau 		    BGE_ADDR_HI(sc->bnx_ldata.bnx_rx_jumbo_ring_paddr);
13226c8d8eccSSepherosa Ziehau 		rcb->bge_maxlen_flags =
13236c8d8eccSSepherosa Ziehau 		    BGE_RCB_MAXLEN_FLAGS(BNX_MAX_FRAMELEN,
13246c8d8eccSSepherosa Ziehau 		    BGE_RCB_FLAG_RING_DISABLED);
13256c8d8eccSSepherosa Ziehau 		if (sc->bnx_asicrev == BGE_ASICREV_BCM5717 ||
13266c8d8eccSSepherosa Ziehau 		    sc->bnx_asicrev == BGE_ASICREV_BCM5719 ||
13276c8d8eccSSepherosa Ziehau 		    sc->bnx_asicrev == BGE_ASICREV_BCM5720)
13286c8d8eccSSepherosa Ziehau 			rcb->bge_nicaddr = BGE_JUMBO_RX_RINGS_5717;
13296c8d8eccSSepherosa Ziehau 		else
13306c8d8eccSSepherosa Ziehau 			rcb->bge_nicaddr = BGE_JUMBO_RX_RINGS;
13316c8d8eccSSepherosa Ziehau 		CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_HADDR_HI,
13326c8d8eccSSepherosa Ziehau 		    rcb->bge_hostaddr.bge_addr_hi);
13336c8d8eccSSepherosa Ziehau 		CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_HADDR_LO,
13346c8d8eccSSepherosa Ziehau 		    rcb->bge_hostaddr.bge_addr_lo);
13356c8d8eccSSepherosa Ziehau 		/* Program the jumbo receive producer ring RCB parameters. */
13366c8d8eccSSepherosa Ziehau 		CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_MAXLEN_FLAGS,
13376c8d8eccSSepherosa Ziehau 		    rcb->bge_maxlen_flags);
13386c8d8eccSSepherosa Ziehau 		CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_NICADDR, rcb->bge_nicaddr);
13396c8d8eccSSepherosa Ziehau 		/* Reset the jumbo receive producer ring producer index. */
13406c8d8eccSSepherosa Ziehau 		bnx_writembx(sc, BGE_MBX_RX_JUMBO_PROD_LO, 0);
13416c8d8eccSSepherosa Ziehau 	}
13426c8d8eccSSepherosa Ziehau 
13436c8d8eccSSepherosa Ziehau 	/* Choose de-pipeline mode for BCM5906 A0, A1 and A2. */
13446c8d8eccSSepherosa Ziehau 	if (sc->bnx_asicrev == BGE_ASICREV_BCM5906 &&
13456c8d8eccSSepherosa Ziehau 	    (sc->bnx_chipid == BGE_CHIPID_BCM5906_A0 ||
13466c8d8eccSSepherosa Ziehau 	     sc->bnx_chipid == BGE_CHIPID_BCM5906_A1 ||
13476c8d8eccSSepherosa Ziehau 	     sc->bnx_chipid == BGE_CHIPID_BCM5906_A2)) {
13486c8d8eccSSepherosa Ziehau 		CSR_WRITE_4(sc, BGE_ISO_PKT_TX,
13496c8d8eccSSepherosa Ziehau 		    (CSR_READ_4(sc, BGE_ISO_PKT_TX) & ~3) | 2);
13506c8d8eccSSepherosa Ziehau 	}
13516c8d8eccSSepherosa Ziehau 
13526c8d8eccSSepherosa Ziehau 	/*
13536c8d8eccSSepherosa Ziehau 	 * The BD ring replenish thresholds control how often the
13546c8d8eccSSepherosa Ziehau 	 * hardware fetches new BD's from the producer rings in host
13556c8d8eccSSepherosa Ziehau 	 * memory.  Setting the value too low on a busy system can
13566c8d8eccSSepherosa Ziehau 	 * starve the hardware and recue the throughpout.
13576c8d8eccSSepherosa Ziehau 	 *
13586c8d8eccSSepherosa Ziehau 	 * Set the BD ring replentish thresholds. The recommended
13596c8d8eccSSepherosa Ziehau 	 * values are 1/8th the number of descriptors allocated to
13606c8d8eccSSepherosa Ziehau 	 * each ring.
13616c8d8eccSSepherosa Ziehau 	 */
13626c8d8eccSSepherosa Ziehau 	val = 8;
13636c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_RBDI_STD_REPL_THRESH, val);
13646c8d8eccSSepherosa Ziehau 	if (BNX_IS_JUMBO_CAPABLE(sc)) {
13656c8d8eccSSepherosa Ziehau 		CSR_WRITE_4(sc, BGE_RBDI_JUMBO_REPL_THRESH,
13666c8d8eccSSepherosa Ziehau 		    BGE_JUMBO_RX_RING_CNT/8);
13676c8d8eccSSepherosa Ziehau 	}
1368f368d0d9SSepherosa Ziehau 	if (BNX_IS_57765_PLUS(sc)) {
13696c8d8eccSSepherosa Ziehau 		CSR_WRITE_4(sc, BGE_STD_REPLENISH_LWM, 32);
13706c8d8eccSSepherosa Ziehau 		CSR_WRITE_4(sc, BGE_JMB_REPLENISH_LWM, 16);
13716c8d8eccSSepherosa Ziehau 	}
13726c8d8eccSSepherosa Ziehau 
13736c8d8eccSSepherosa Ziehau 	/*
13746c8d8eccSSepherosa Ziehau 	 * Disable all send rings by setting the 'ring disabled' bit
13756c8d8eccSSepherosa Ziehau 	 * in the flags field of all the TX send ring control blocks,
13766c8d8eccSSepherosa Ziehau 	 * located in NIC memory.
13776c8d8eccSSepherosa Ziehau 	 */
137880969639SSepherosa Ziehau 	if (BNX_IS_5717_PLUS(sc))
137980969639SSepherosa Ziehau 		limit = 4;
13804f23029eSSepherosa Ziehau 	else if (BNX_IS_57765_FAMILY(sc))
13814f23029eSSepherosa Ziehau 		limit = 2;
138280969639SSepherosa Ziehau 	else
13836c8d8eccSSepherosa Ziehau 		limit = 1;
13846c8d8eccSSepherosa Ziehau 	vrcb = BGE_MEMWIN_START + BGE_SEND_RING_RCB;
13856c8d8eccSSepherosa Ziehau 	for (i = 0; i < limit; i++) {
13866c8d8eccSSepherosa Ziehau 		RCB_WRITE_4(sc, vrcb, bge_maxlen_flags,
13876c8d8eccSSepherosa Ziehau 		    BGE_RCB_MAXLEN_FLAGS(0, BGE_RCB_FLAG_RING_DISABLED));
13886c8d8eccSSepherosa Ziehau 		RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0);
13896c8d8eccSSepherosa Ziehau 		vrcb += sizeof(struct bge_rcb);
13906c8d8eccSSepherosa Ziehau 	}
13916c8d8eccSSepherosa Ziehau 
13926c8d8eccSSepherosa Ziehau 	/* Configure send ring RCB 0 (we use only the first ring) */
13936c8d8eccSSepherosa Ziehau 	vrcb = BGE_MEMWIN_START + BGE_SEND_RING_RCB;
13946c8d8eccSSepherosa Ziehau 	BGE_HOSTADDR(taddr, sc->bnx_ldata.bnx_tx_ring_paddr);
13956c8d8eccSSepherosa Ziehau 	RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, taddr.bge_addr_hi);
13966c8d8eccSSepherosa Ziehau 	RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, taddr.bge_addr_lo);
13976c8d8eccSSepherosa Ziehau 	if (sc->bnx_asicrev == BGE_ASICREV_BCM5717 ||
13986c8d8eccSSepherosa Ziehau 	    sc->bnx_asicrev == BGE_ASICREV_BCM5719 ||
13996c8d8eccSSepherosa Ziehau 	    sc->bnx_asicrev == BGE_ASICREV_BCM5720) {
14006c8d8eccSSepherosa Ziehau 		RCB_WRITE_4(sc, vrcb, bge_nicaddr, BGE_SEND_RING_5717);
14016c8d8eccSSepherosa Ziehau 	} else {
14026c8d8eccSSepherosa Ziehau 		RCB_WRITE_4(sc, vrcb, bge_nicaddr,
14036c8d8eccSSepherosa Ziehau 		    BGE_NIC_TXRING_ADDR(0, BGE_TX_RING_CNT));
14046c8d8eccSSepherosa Ziehau 	}
14056c8d8eccSSepherosa Ziehau 	RCB_WRITE_4(sc, vrcb, bge_maxlen_flags,
14066c8d8eccSSepherosa Ziehau 	    BGE_RCB_MAXLEN_FLAGS(BGE_TX_RING_CNT, 0));
14076c8d8eccSSepherosa Ziehau 
14086c8d8eccSSepherosa Ziehau 	/*
14096c8d8eccSSepherosa Ziehau 	 * Disable all receive return rings by setting the
14106c8d8eccSSepherosa Ziehau 	 * 'ring disabled' bit in the flags field of all the receive
14116c8d8eccSSepherosa Ziehau 	 * return ring control blocks, located in NIC memory.
14126c8d8eccSSepherosa Ziehau 	 */
141380969639SSepherosa Ziehau 	if (BNX_IS_5717_PLUS(sc)) {
14146c8d8eccSSepherosa Ziehau 		/* Should be 17, use 16 until we get an SRAM map. */
14156c8d8eccSSepherosa Ziehau 		limit = 16;
14164f23029eSSepherosa Ziehau 	} else if (BNX_IS_57765_FAMILY(sc)) {
14176c8d8eccSSepherosa Ziehau 		limit = 4;
14186c8d8eccSSepherosa Ziehau 	} else {
14196c8d8eccSSepherosa Ziehau 		limit = 1;
14206c8d8eccSSepherosa Ziehau 	}
14216c8d8eccSSepherosa Ziehau 	/* Disable all receive return rings. */
14226c8d8eccSSepherosa Ziehau 	vrcb = BGE_MEMWIN_START + BGE_RX_RETURN_RING_RCB;
14236c8d8eccSSepherosa Ziehau 	for (i = 0; i < limit; i++) {
14246c8d8eccSSepherosa Ziehau 		RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, 0);
14256c8d8eccSSepherosa Ziehau 		RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, 0);
14266c8d8eccSSepherosa Ziehau 		RCB_WRITE_4(sc, vrcb, bge_maxlen_flags,
14276c8d8eccSSepherosa Ziehau 		    BGE_RCB_FLAG_RING_DISABLED);
14286c8d8eccSSepherosa Ziehau 		RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0);
14296c8d8eccSSepherosa Ziehau 		bnx_writembx(sc, BGE_MBX_RX_CONS0_LO +
14306c8d8eccSSepherosa Ziehau 		    (i * (sizeof(uint64_t))), 0);
14316c8d8eccSSepherosa Ziehau 		vrcb += sizeof(struct bge_rcb);
14326c8d8eccSSepherosa Ziehau 	}
14336c8d8eccSSepherosa Ziehau 
14346c8d8eccSSepherosa Ziehau 	/*
14356c8d8eccSSepherosa Ziehau 	 * Set up receive return ring 0.  Note that the NIC address
14366c8d8eccSSepherosa Ziehau 	 * for RX return rings is 0x0.  The return rings live entirely
14376c8d8eccSSepherosa Ziehau 	 * within the host, so the nicaddr field in the RCB isn't used.
14386c8d8eccSSepherosa Ziehau 	 */
14396c8d8eccSSepherosa Ziehau 	vrcb = BGE_MEMWIN_START + BGE_RX_RETURN_RING_RCB;
14406c8d8eccSSepherosa Ziehau 	BGE_HOSTADDR(taddr, sc->bnx_ldata.bnx_rx_return_ring_paddr);
14416c8d8eccSSepherosa Ziehau 	RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, taddr.bge_addr_hi);
14426c8d8eccSSepherosa Ziehau 	RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, taddr.bge_addr_lo);
14436c8d8eccSSepherosa Ziehau 	RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0);
14446c8d8eccSSepherosa Ziehau 	RCB_WRITE_4(sc, vrcb, bge_maxlen_flags,
14456c8d8eccSSepherosa Ziehau 	    BGE_RCB_MAXLEN_FLAGS(sc->bnx_return_ring_cnt, 0));
14466c8d8eccSSepherosa Ziehau 
14476c8d8eccSSepherosa Ziehau 	/* Set random backoff seed for TX */
14486c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_TX_RANDOM_BACKOFF,
14496c8d8eccSSepherosa Ziehau 	    sc->arpcom.ac_enaddr[0] + sc->arpcom.ac_enaddr[1] +
14506c8d8eccSSepherosa Ziehau 	    sc->arpcom.ac_enaddr[2] + sc->arpcom.ac_enaddr[3] +
14516c8d8eccSSepherosa Ziehau 	    sc->arpcom.ac_enaddr[4] + sc->arpcom.ac_enaddr[5] +
14526c8d8eccSSepherosa Ziehau 	    BGE_TX_BACKOFF_SEED_MASK);
14536c8d8eccSSepherosa Ziehau 
14546c8d8eccSSepherosa Ziehau 	/* Set inter-packet gap */
14556c8d8eccSSepherosa Ziehau 	val = 0x2620;
14566c8d8eccSSepherosa Ziehau 	if (sc->bnx_asicrev == BGE_ASICREV_BCM5720) {
14576c8d8eccSSepherosa Ziehau 		val |= CSR_READ_4(sc, BGE_TX_LENGTHS) &
14586c8d8eccSSepherosa Ziehau 		    (BGE_TXLEN_JMB_FRM_LEN_MSK | BGE_TXLEN_CNT_DN_VAL_MSK);
14596c8d8eccSSepherosa Ziehau 	}
14606c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_TX_LENGTHS, val);
14616c8d8eccSSepherosa Ziehau 
14626c8d8eccSSepherosa Ziehau 	/*
14636c8d8eccSSepherosa Ziehau 	 * Specify which ring to use for packets that don't match
14646c8d8eccSSepherosa Ziehau 	 * any RX rules.
14656c8d8eccSSepherosa Ziehau 	 */
14666c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_RX_RULES_CFG, 0x08);
14676c8d8eccSSepherosa Ziehau 
14686c8d8eccSSepherosa Ziehau 	/*
14696c8d8eccSSepherosa Ziehau 	 * Configure number of RX lists. One interrupt distribution
14706c8d8eccSSepherosa Ziehau 	 * list, sixteen active lists, one bad frames class.
14716c8d8eccSSepherosa Ziehau 	 */
14726c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_RXLP_CFG, 0x181);
14736c8d8eccSSepherosa Ziehau 
14746c8d8eccSSepherosa Ziehau 	/* Inialize RX list placement stats mask. */
14756c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_RXLP_STATS_ENABLE_MASK, 0x007FFFFF);
14766c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_RXLP_STATS_CTL, 0x1);
14776c8d8eccSSepherosa Ziehau 
14786c8d8eccSSepherosa Ziehau 	/* Disable host coalescing until we get it set up */
14796c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_HCC_MODE, 0x00000000);
14806c8d8eccSSepherosa Ziehau 
14816c8d8eccSSepherosa Ziehau 	/* Poll to make sure it's shut down. */
14826c8d8eccSSepherosa Ziehau 	for (i = 0; i < BNX_TIMEOUT; i++) {
14836c8d8eccSSepherosa Ziehau 		if (!(CSR_READ_4(sc, BGE_HCC_MODE) & BGE_HCCMODE_ENABLE))
14846c8d8eccSSepherosa Ziehau 			break;
14856c8d8eccSSepherosa Ziehau 		DELAY(10);
14866c8d8eccSSepherosa Ziehau 	}
14876c8d8eccSSepherosa Ziehau 
14886c8d8eccSSepherosa Ziehau 	if (i == BNX_TIMEOUT) {
14896c8d8eccSSepherosa Ziehau 		if_printf(&sc->arpcom.ac_if,
14906c8d8eccSSepherosa Ziehau 			  "host coalescing engine failed to idle\n");
14916c8d8eccSSepherosa Ziehau 		return(ENXIO);
14926c8d8eccSSepherosa Ziehau 	}
14936c8d8eccSSepherosa Ziehau 
14946c8d8eccSSepherosa Ziehau 	/* Set up host coalescing defaults */
14956c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS, sc->bnx_rx_coal_ticks);
14966c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_HCC_TX_COAL_TICKS, sc->bnx_tx_coal_ticks);
14976c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS, sc->bnx_rx_coal_bds);
14986c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS, sc->bnx_tx_coal_bds);
14996c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS_INT, sc->bnx_rx_coal_bds_int);
15006c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS_INT, sc->bnx_tx_coal_bds_int);
15016c8d8eccSSepherosa Ziehau 
15026c8d8eccSSepherosa Ziehau 	/* Set up address of status block */
15036c8d8eccSSepherosa Ziehau 	bzero(sc->bnx_ldata.bnx_status_block, BGE_STATUS_BLK_SZ);
15046c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_ADDR_HI,
15056c8d8eccSSepherosa Ziehau 	    BGE_ADDR_HI(sc->bnx_ldata.bnx_status_block_paddr));
15066c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_ADDR_LO,
15076c8d8eccSSepherosa Ziehau 	    BGE_ADDR_LO(sc->bnx_ldata.bnx_status_block_paddr));
15086c8d8eccSSepherosa Ziehau 
15096c8d8eccSSepherosa Ziehau 	/* Set up status block partail update size. */
15106c8d8eccSSepherosa Ziehau 	val = BGE_STATBLKSZ_32BYTE;
15116c8d8eccSSepherosa Ziehau #if 0
15126c8d8eccSSepherosa Ziehau 	/*
15136c8d8eccSSepherosa Ziehau 	 * Does not seem to have visible effect in both
15146c8d8eccSSepherosa Ziehau 	 * bulk data (1472B UDP datagram) and tiny data
15156c8d8eccSSepherosa Ziehau 	 * (18B UDP datagram) TX tests.
15166c8d8eccSSepherosa Ziehau 	 */
15176c8d8eccSSepherosa Ziehau 	val |= BGE_HCCMODE_CLRTICK_TX;
15186c8d8eccSSepherosa Ziehau #endif
15196c8d8eccSSepherosa Ziehau 	/* Turn on host coalescing state machine */
15206c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_HCC_MODE, val | BGE_HCCMODE_ENABLE);
15216c8d8eccSSepherosa Ziehau 
15226c8d8eccSSepherosa Ziehau 	/* Turn on RX BD completion state machine and enable attentions */
15236c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_RBDC_MODE,
15246c8d8eccSSepherosa Ziehau 	    BGE_RBDCMODE_ENABLE|BGE_RBDCMODE_ATTN);
15256c8d8eccSSepherosa Ziehau 
15266c8d8eccSSepherosa Ziehau 	/* Turn on RX list placement state machine */
15276c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_RXLP_MODE, BGE_RXLPMODE_ENABLE);
15286c8d8eccSSepherosa Ziehau 
15296c8d8eccSSepherosa Ziehau 	val = BGE_MACMODE_TXDMA_ENB | BGE_MACMODE_RXDMA_ENB |
15306c8d8eccSSepherosa Ziehau 	    BGE_MACMODE_RX_STATS_CLEAR | BGE_MACMODE_TX_STATS_CLEAR |
15316c8d8eccSSepherosa Ziehau 	    BGE_MACMODE_RX_STATS_ENB | BGE_MACMODE_TX_STATS_ENB |
15326c8d8eccSSepherosa Ziehau 	    BGE_MACMODE_FRMHDR_DMA_ENB;
15336c8d8eccSSepherosa Ziehau 
15346c8d8eccSSepherosa Ziehau 	if (sc->bnx_flags & BNX_FLAG_TBI)
15356c8d8eccSSepherosa Ziehau 		val |= BGE_PORTMODE_TBI;
15366c8d8eccSSepherosa Ziehau 	else if (sc->bnx_flags & BNX_FLAG_MII_SERDES)
15376c8d8eccSSepherosa Ziehau 		val |= BGE_PORTMODE_GMII;
15386c8d8eccSSepherosa Ziehau 	else
15396c8d8eccSSepherosa Ziehau 		val |= BGE_PORTMODE_MII;
15406c8d8eccSSepherosa Ziehau 
15416c8d8eccSSepherosa Ziehau 	/* Turn on DMA, clear stats */
15426c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_MAC_MODE, val);
15436c8d8eccSSepherosa Ziehau 
15446c8d8eccSSepherosa Ziehau 	/* Set misc. local control, enable interrupts on attentions */
15456c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_ONATTN);
15466c8d8eccSSepherosa Ziehau 
15476c8d8eccSSepherosa Ziehau #ifdef notdef
15486c8d8eccSSepherosa Ziehau 	/* Assert GPIO pins for PHY reset */
15496c8d8eccSSepherosa Ziehau 	BNX_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_MISCIO_OUT0|
15506c8d8eccSSepherosa Ziehau 	    BGE_MLC_MISCIO_OUT1|BGE_MLC_MISCIO_OUT2);
15516c8d8eccSSepherosa Ziehau 	BNX_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_MISCIO_OUTEN0|
15526c8d8eccSSepherosa Ziehau 	    BGE_MLC_MISCIO_OUTEN1|BGE_MLC_MISCIO_OUTEN2);
15536c8d8eccSSepherosa Ziehau #endif
15546c8d8eccSSepherosa Ziehau 
15556c8d8eccSSepherosa Ziehau 	/* Turn on write DMA state machine */
15566c8d8eccSSepherosa Ziehau 	val = BGE_WDMAMODE_ENABLE|BGE_WDMAMODE_ALL_ATTNS;
15576c8d8eccSSepherosa Ziehau 	/* Enable host coalescing bug fix. */
15586c8d8eccSSepherosa Ziehau 	val |= BGE_WDMAMODE_STATUS_TAG_FIX;
15596c8d8eccSSepherosa Ziehau 	if (sc->bnx_asicrev == BGE_ASICREV_BCM5785) {
15606c8d8eccSSepherosa Ziehau 		/* Request larger DMA burst size to get better performance. */
15616c8d8eccSSepherosa Ziehau 		val |= BGE_WDMAMODE_BURST_ALL_DATA;
15626c8d8eccSSepherosa Ziehau 	}
15636c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_WDMA_MODE, val);
15646c8d8eccSSepherosa Ziehau 	DELAY(40);
15656c8d8eccSSepherosa Ziehau 
15663730a14dSSepherosa Ziehau 	if (BNX_IS_57765_PLUS(sc)) {
15676c8d8eccSSepherosa Ziehau 		uint32_t dmactl;
15686c8d8eccSSepherosa Ziehau 
15696c8d8eccSSepherosa Ziehau 		dmactl = CSR_READ_4(sc, BGE_RDMA_RSRVCTRL);
15706c8d8eccSSepherosa Ziehau 		/*
15716c8d8eccSSepherosa Ziehau 		 * Adjust tx margin to prevent TX data corruption and
15726c8d8eccSSepherosa Ziehau 		 * fix internal FIFO overflow.
15736c8d8eccSSepherosa Ziehau 		 */
15746c8d8eccSSepherosa Ziehau 		if (sc->bnx_asicrev == BGE_ASICREV_BCM5719 ||
15756c8d8eccSSepherosa Ziehau 		    sc->bnx_asicrev == BGE_ASICREV_BCM5720) {
15766c8d8eccSSepherosa Ziehau 			dmactl &= ~(BGE_RDMA_RSRVCTRL_FIFO_LWM_MASK |
15776c8d8eccSSepherosa Ziehau 			    BGE_RDMA_RSRVCTRL_FIFO_HWM_MASK |
15786c8d8eccSSepherosa Ziehau 			    BGE_RDMA_RSRVCTRL_TXMRGN_MASK);
15796c8d8eccSSepherosa Ziehau 			dmactl |= BGE_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
15806c8d8eccSSepherosa Ziehau 			    BGE_RDMA_RSRVCTRL_FIFO_HWM_1_5K |
15816c8d8eccSSepherosa Ziehau 			    BGE_RDMA_RSRVCTRL_TXMRGN_320B;
15826c8d8eccSSepherosa Ziehau 		}
15836c8d8eccSSepherosa Ziehau 		/*
15846c8d8eccSSepherosa Ziehau 		 * Enable fix for read DMA FIFO overruns.
15856c8d8eccSSepherosa Ziehau 		 * The fix is to limit the number of RX BDs
15866c8d8eccSSepherosa Ziehau 		 * the hardware would fetch at a fime.
15876c8d8eccSSepherosa Ziehau 		 */
15886c8d8eccSSepherosa Ziehau 		CSR_WRITE_4(sc, BGE_RDMA_RSRVCTRL,
15896c8d8eccSSepherosa Ziehau 		    dmactl | BGE_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
15906c8d8eccSSepherosa Ziehau 	}
15916c8d8eccSSepherosa Ziehau 
15926c8d8eccSSepherosa Ziehau 	if (sc->bnx_asicrev == BGE_ASICREV_BCM5719) {
15936c8d8eccSSepherosa Ziehau 		CSR_WRITE_4(sc, BGE_RDMA_LSO_CRPTEN_CTRL,
15946c8d8eccSSepherosa Ziehau 		    CSR_READ_4(sc, BGE_RDMA_LSO_CRPTEN_CTRL) |
15956c8d8eccSSepherosa Ziehau 		    BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_BD_4K |
15966c8d8eccSSepherosa Ziehau 		    BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_LSO_4K);
15976c8d8eccSSepherosa Ziehau 	} else if (sc->bnx_asicrev == BGE_ASICREV_BCM5720) {
15986c8d8eccSSepherosa Ziehau 		/*
15996c8d8eccSSepherosa Ziehau 		 * Allow 4KB burst length reads for non-LSO frames.
16006c8d8eccSSepherosa Ziehau 		 * Enable 512B burst length reads for buffer descriptors.
16016c8d8eccSSepherosa Ziehau 		 */
16026c8d8eccSSepherosa Ziehau 		CSR_WRITE_4(sc, BGE_RDMA_LSO_CRPTEN_CTRL,
16036c8d8eccSSepherosa Ziehau 		    CSR_READ_4(sc, BGE_RDMA_LSO_CRPTEN_CTRL) |
16046c8d8eccSSepherosa Ziehau 		    BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_BD_512 |
16056c8d8eccSSepherosa Ziehau 		    BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_LSO_4K);
16066c8d8eccSSepherosa Ziehau 	}
16076c8d8eccSSepherosa Ziehau 
16086c8d8eccSSepherosa Ziehau 	/* Turn on read DMA state machine */
16096c8d8eccSSepherosa Ziehau 	val = BGE_RDMAMODE_ENABLE | BGE_RDMAMODE_ALL_ATTNS;
16106c8d8eccSSepherosa Ziehau 	if (sc->bnx_asicrev == BGE_ASICREV_BCM5717)
16116c8d8eccSSepherosa Ziehau 		val |= BGE_RDMAMODE_MULT_DMA_RD_DIS;
16126c8d8eccSSepherosa Ziehau         if (sc->bnx_asicrev == BGE_ASICREV_BCM5784 ||
16136c8d8eccSSepherosa Ziehau             sc->bnx_asicrev == BGE_ASICREV_BCM5785 ||
16146c8d8eccSSepherosa Ziehau             sc->bnx_asicrev == BGE_ASICREV_BCM57780) {
16156c8d8eccSSepherosa Ziehau 		val |= BGE_RDMAMODE_BD_SBD_CRPT_ATTN |
16166c8d8eccSSepherosa Ziehau 		    BGE_RDMAMODE_MBUF_RBD_CRPT_ATTN |
16176c8d8eccSSepherosa Ziehau 		    BGE_RDMAMODE_MBUF_SBD_CRPT_ATTN;
16186c8d8eccSSepherosa Ziehau 	}
16196c8d8eccSSepherosa Ziehau 	if (sc->bnx_asicrev == BGE_ASICREV_BCM5720) {
16206c8d8eccSSepherosa Ziehau 		val |= CSR_READ_4(sc, BGE_RDMA_MODE) &
16216c8d8eccSSepherosa Ziehau 		    BGE_RDMAMODE_H2BNC_VLAN_DET;
16226c8d8eccSSepherosa Ziehau 		/*
16236c8d8eccSSepherosa Ziehau 		 * Allow multiple outstanding read requests from
16246c8d8eccSSepherosa Ziehau 		 * non-LSO read DMA engine.
16256c8d8eccSSepherosa Ziehau 		 */
16266c8d8eccSSepherosa Ziehau 		val &= ~BGE_RDMAMODE_MULT_DMA_RD_DIS;
16276c8d8eccSSepherosa Ziehau 	}
16286c8d8eccSSepherosa Ziehau 	val |= BGE_RDMAMODE_FIFO_LONG_BURST;
16296c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_RDMA_MODE, val);
16306c8d8eccSSepherosa Ziehau 	DELAY(40);
16316c8d8eccSSepherosa Ziehau 
16326c8d8eccSSepherosa Ziehau 	/* Turn on RX data completion state machine */
16336c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_RDC_MODE, BGE_RDCMODE_ENABLE);
16346c8d8eccSSepherosa Ziehau 
16356c8d8eccSSepherosa Ziehau 	/* Turn on RX BD initiator state machine */
16366c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_RBDI_MODE, BGE_RBDIMODE_ENABLE);
16376c8d8eccSSepherosa Ziehau 
16386c8d8eccSSepherosa Ziehau 	/* Turn on RX data and RX BD initiator state machine */
16396c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_RDBDI_MODE, BGE_RDBDIMODE_ENABLE);
16406c8d8eccSSepherosa Ziehau 
16416c8d8eccSSepherosa Ziehau 	/* Turn on send BD completion state machine */
16426c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_SBDC_MODE, BGE_SBDCMODE_ENABLE);
16436c8d8eccSSepherosa Ziehau 
16446c8d8eccSSepherosa Ziehau 	/* Turn on send data completion state machine */
16456c8d8eccSSepherosa Ziehau 	val = BGE_SDCMODE_ENABLE;
16466c8d8eccSSepherosa Ziehau 	if (sc->bnx_asicrev == BGE_ASICREV_BCM5761)
16476c8d8eccSSepherosa Ziehau 		val |= BGE_SDCMODE_CDELAY;
16486c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_SDC_MODE, val);
16496c8d8eccSSepherosa Ziehau 
16506c8d8eccSSepherosa Ziehau 	/* Turn on send data initiator state machine */
16516c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE);
16526c8d8eccSSepherosa Ziehau 
16536c8d8eccSSepherosa Ziehau 	/* Turn on send BD initiator state machine */
16546c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_SBDI_MODE, BGE_SBDIMODE_ENABLE);
16556c8d8eccSSepherosa Ziehau 
16566c8d8eccSSepherosa Ziehau 	/* Turn on send BD selector state machine */
16576c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_SRS_MODE, BGE_SRSMODE_ENABLE);
16586c8d8eccSSepherosa Ziehau 
16596c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_SDI_STATS_ENABLE_MASK, 0x007FFFFF);
16606c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_SDI_STATS_CTL,
16616c8d8eccSSepherosa Ziehau 	    BGE_SDISTATSCTL_ENABLE|BGE_SDISTATSCTL_FASTER);
16626c8d8eccSSepherosa Ziehau 
16636c8d8eccSSepherosa Ziehau 	/* ack/clear link change events */
16646c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED|
16656c8d8eccSSepherosa Ziehau 	    BGE_MACSTAT_CFG_CHANGED|BGE_MACSTAT_MI_COMPLETE|
16666c8d8eccSSepherosa Ziehau 	    BGE_MACSTAT_LINK_CHANGED);
16676c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_MI_STS, 0);
16686c8d8eccSSepherosa Ziehau 
16696c8d8eccSSepherosa Ziehau 	/*
16706c8d8eccSSepherosa Ziehau 	 * Enable attention when the link has changed state for
16716c8d8eccSSepherosa Ziehau 	 * devices that use auto polling.
16726c8d8eccSSepherosa Ziehau 	 */
16736c8d8eccSSepherosa Ziehau 	if (sc->bnx_flags & BNX_FLAG_TBI) {
16746c8d8eccSSepherosa Ziehau 		CSR_WRITE_4(sc, BGE_MI_STS, BGE_MISTS_LINK);
16756c8d8eccSSepherosa Ziehau  	} else {
16766c8d8eccSSepherosa Ziehau 		if (sc->bnx_mi_mode & BGE_MIMODE_AUTOPOLL) {
16776c8d8eccSSepherosa Ziehau 			CSR_WRITE_4(sc, BGE_MI_MODE, sc->bnx_mi_mode);
16786c8d8eccSSepherosa Ziehau 			DELAY(80);
16796c8d8eccSSepherosa Ziehau 		}
16806c8d8eccSSepherosa Ziehau 	}
16816c8d8eccSSepherosa Ziehau 
16826c8d8eccSSepherosa Ziehau 	/*
16836c8d8eccSSepherosa Ziehau 	 * Clear any pending link state attention.
16846c8d8eccSSepherosa Ziehau 	 * Otherwise some link state change events may be lost until attention
16856c8d8eccSSepherosa Ziehau 	 * is cleared by bnx_intr() -> bnx_softc.bnx_link_upd() sequence.
16866c8d8eccSSepherosa Ziehau 	 * It's not necessary on newer BCM chips - perhaps enabling link
16876c8d8eccSSepherosa Ziehau 	 * state change attentions implies clearing pending attention.
16886c8d8eccSSepherosa Ziehau 	 */
16896c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED|
16906c8d8eccSSepherosa Ziehau 	    BGE_MACSTAT_CFG_CHANGED|BGE_MACSTAT_MI_COMPLETE|
16916c8d8eccSSepherosa Ziehau 	    BGE_MACSTAT_LINK_CHANGED);
16926c8d8eccSSepherosa Ziehau 
16936c8d8eccSSepherosa Ziehau 	/* Enable link state change attentions. */
16946c8d8eccSSepherosa Ziehau 	BNX_SETBIT(sc, BGE_MAC_EVT_ENB, BGE_EVTENB_LINK_CHANGED);
16956c8d8eccSSepherosa Ziehau 
16966c8d8eccSSepherosa Ziehau 	return(0);
16976c8d8eccSSepherosa Ziehau }
16986c8d8eccSSepherosa Ziehau 
16996c8d8eccSSepherosa Ziehau /*
17006c8d8eccSSepherosa Ziehau  * Probe for a Broadcom chip. Check the PCI vendor and device IDs
17016c8d8eccSSepherosa Ziehau  * against our list and return its name if we find a match. Note
17026c8d8eccSSepherosa Ziehau  * that since the Broadcom controller contains VPD support, we
17036c8d8eccSSepherosa Ziehau  * can get the device name string from the controller itself instead
17046c8d8eccSSepherosa Ziehau  * of the compiled-in string. This is a little slow, but it guarantees
17056c8d8eccSSepherosa Ziehau  * we'll always announce the right product name.
17066c8d8eccSSepherosa Ziehau  */
17076c8d8eccSSepherosa Ziehau static int
17086c8d8eccSSepherosa Ziehau bnx_probe(device_t dev)
17096c8d8eccSSepherosa Ziehau {
17106c8d8eccSSepherosa Ziehau 	const struct bnx_type *t;
17116c8d8eccSSepherosa Ziehau 	uint16_t product, vendor;
17126c8d8eccSSepherosa Ziehau 
17136c8d8eccSSepherosa Ziehau 	if (!pci_is_pcie(dev))
17146c8d8eccSSepherosa Ziehau 		return ENXIO;
17156c8d8eccSSepherosa Ziehau 
17166c8d8eccSSepherosa Ziehau 	product = pci_get_device(dev);
17176c8d8eccSSepherosa Ziehau 	vendor = pci_get_vendor(dev);
17186c8d8eccSSepherosa Ziehau 
17196c8d8eccSSepherosa Ziehau 	for (t = bnx_devs; t->bnx_name != NULL; t++) {
17206c8d8eccSSepherosa Ziehau 		if (vendor == t->bnx_vid && product == t->bnx_did)
17216c8d8eccSSepherosa Ziehau 			break;
17226c8d8eccSSepherosa Ziehau 	}
17236c8d8eccSSepherosa Ziehau 	if (t->bnx_name == NULL)
17246c8d8eccSSepherosa Ziehau 		return ENXIO;
17256c8d8eccSSepherosa Ziehau 
17266c8d8eccSSepherosa Ziehau 	device_set_desc(dev, t->bnx_name);
17276c8d8eccSSepherosa Ziehau 	return 0;
17286c8d8eccSSepherosa Ziehau }
17296c8d8eccSSepherosa Ziehau 
17306c8d8eccSSepherosa Ziehau static int
17316c8d8eccSSepherosa Ziehau bnx_attach(device_t dev)
17326c8d8eccSSepherosa Ziehau {
17336c8d8eccSSepherosa Ziehau 	struct ifnet *ifp;
17346c8d8eccSSepherosa Ziehau 	struct bnx_softc *sc;
17356c8d8eccSSepherosa Ziehau 	uint32_t hwcfg = 0, misccfg;
17366c8d8eccSSepherosa Ziehau 	int error = 0, rid, capmask;
17376c8d8eccSSepherosa Ziehau 	uint8_t ether_addr[ETHER_ADDR_LEN];
17386c8d8eccSSepherosa Ziehau 	uint16_t product, vendor;
17396c8d8eccSSepherosa Ziehau 	driver_intr_t *intr_func;
17406c8d8eccSSepherosa Ziehau 	uintptr_t mii_priv = 0;
17416c8d8eccSSepherosa Ziehau 	u_int intr_flags;
17426c8d8eccSSepherosa Ziehau 
17436c8d8eccSSepherosa Ziehau 	sc = device_get_softc(dev);
17446c8d8eccSSepherosa Ziehau 	sc->bnx_dev = dev;
17456c8d8eccSSepherosa Ziehau 	callout_init(&sc->bnx_stat_timer);
17466c8d8eccSSepherosa Ziehau 	lwkt_serialize_init(&sc->bnx_jslot_serializer);
17476c8d8eccSSepherosa Ziehau 
17486c8d8eccSSepherosa Ziehau 	product = pci_get_device(dev);
17496c8d8eccSSepherosa Ziehau 	vendor = pci_get_vendor(dev);
17506c8d8eccSSepherosa Ziehau 
17516c8d8eccSSepherosa Ziehau #ifndef BURN_BRIDGES
17526c8d8eccSSepherosa Ziehau 	if (pci_get_powerstate(dev) != PCI_POWERSTATE_D0) {
17536c8d8eccSSepherosa Ziehau 		uint32_t irq, mem;
17546c8d8eccSSepherosa Ziehau 
17556c8d8eccSSepherosa Ziehau 		irq = pci_read_config(dev, PCIR_INTLINE, 4);
17566c8d8eccSSepherosa Ziehau 		mem = pci_read_config(dev, BGE_PCI_BAR0, 4);
17576c8d8eccSSepherosa Ziehau 
17586c8d8eccSSepherosa Ziehau 		device_printf(dev, "chip is in D%d power mode "
17596c8d8eccSSepherosa Ziehau 		    "-- setting to D0\n", pci_get_powerstate(dev));
17606c8d8eccSSepherosa Ziehau 
17616c8d8eccSSepherosa Ziehau 		pci_set_powerstate(dev, PCI_POWERSTATE_D0);
17626c8d8eccSSepherosa Ziehau 
17636c8d8eccSSepherosa Ziehau 		pci_write_config(dev, PCIR_INTLINE, irq, 4);
17646c8d8eccSSepherosa Ziehau 		pci_write_config(dev, BGE_PCI_BAR0, mem, 4);
17656c8d8eccSSepherosa Ziehau 	}
17666c8d8eccSSepherosa Ziehau #endif	/* !BURN_BRIDGE */
17676c8d8eccSSepherosa Ziehau 
17686c8d8eccSSepherosa Ziehau 	/*
17696c8d8eccSSepherosa Ziehau 	 * Map control/status registers.
17706c8d8eccSSepherosa Ziehau 	 */
17716c8d8eccSSepherosa Ziehau 	pci_enable_busmaster(dev);
17726c8d8eccSSepherosa Ziehau 
17736c8d8eccSSepherosa Ziehau 	rid = BGE_PCI_BAR0;
17746c8d8eccSSepherosa Ziehau 	sc->bnx_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid,
17756c8d8eccSSepherosa Ziehau 	    RF_ACTIVE);
17766c8d8eccSSepherosa Ziehau 
17776c8d8eccSSepherosa Ziehau 	if (sc->bnx_res == NULL) {
17786c8d8eccSSepherosa Ziehau 		device_printf(dev, "couldn't map memory\n");
17796c8d8eccSSepherosa Ziehau 		return ENXIO;
17806c8d8eccSSepherosa Ziehau 	}
17816c8d8eccSSepherosa Ziehau 
17826c8d8eccSSepherosa Ziehau 	sc->bnx_btag = rman_get_bustag(sc->bnx_res);
17836c8d8eccSSepherosa Ziehau 	sc->bnx_bhandle = rman_get_bushandle(sc->bnx_res);
17846c8d8eccSSepherosa Ziehau 
17856c8d8eccSSepherosa Ziehau 	/* Save various chip information */
17866c8d8eccSSepherosa Ziehau 	sc->bnx_chipid =
17876c8d8eccSSepherosa Ziehau 	    pci_read_config(dev, BGE_PCI_MISC_CTL, 4) >>
17886c8d8eccSSepherosa Ziehau 	    BGE_PCIMISCCTL_ASICREV_SHIFT;
17896c8d8eccSSepherosa Ziehau 	if (BGE_ASICREV(sc->bnx_chipid) == BGE_ASICREV_USE_PRODID_REG) {
17906c8d8eccSSepherosa Ziehau 		/* All chips having dedicated ASICREV register have CPMU */
17916c8d8eccSSepherosa Ziehau 		sc->bnx_flags |= BNX_FLAG_CPMU;
17926c8d8eccSSepherosa Ziehau 
17936c8d8eccSSepherosa Ziehau 		switch (product) {
17946c8d8eccSSepherosa Ziehau 		case PCI_PRODUCT_BROADCOM_BCM5717:
17956c8d8eccSSepherosa Ziehau 		case PCI_PRODUCT_BROADCOM_BCM5718:
17966c8d8eccSSepherosa Ziehau 		case PCI_PRODUCT_BROADCOM_BCM5719:
17976c8d8eccSSepherosa Ziehau 		case PCI_PRODUCT_BROADCOM_BCM5720_ALT:
17986c8d8eccSSepherosa Ziehau 			sc->bnx_chipid = pci_read_config(dev,
17996c8d8eccSSepherosa Ziehau 			    BGE_PCI_GEN2_PRODID_ASICREV, 4);
18006c8d8eccSSepherosa Ziehau 			break;
18016c8d8eccSSepherosa Ziehau 
18026c8d8eccSSepherosa Ziehau 		case PCI_PRODUCT_BROADCOM_BCM57761:
18036c8d8eccSSepherosa Ziehau 		case PCI_PRODUCT_BROADCOM_BCM57765:
18046c8d8eccSSepherosa Ziehau 		case PCI_PRODUCT_BROADCOM_BCM57781:
18056c8d8eccSSepherosa Ziehau 		case PCI_PRODUCT_BROADCOM_BCM57785:
18066c8d8eccSSepherosa Ziehau 		case PCI_PRODUCT_BROADCOM_BCM57791:
18076c8d8eccSSepherosa Ziehau 		case PCI_PRODUCT_BROADCOM_BCM57795:
18086c8d8eccSSepherosa Ziehau 			sc->bnx_chipid = pci_read_config(dev,
18096c8d8eccSSepherosa Ziehau 			    BGE_PCI_GEN15_PRODID_ASICREV, 4);
18106c8d8eccSSepherosa Ziehau 			break;
18116c8d8eccSSepherosa Ziehau 
18126c8d8eccSSepherosa Ziehau 		default:
18136c8d8eccSSepherosa Ziehau 			sc->bnx_chipid = pci_read_config(dev,
18146c8d8eccSSepherosa Ziehau 			    BGE_PCI_PRODID_ASICREV, 4);
18156c8d8eccSSepherosa Ziehau 			break;
18166c8d8eccSSepherosa Ziehau 		}
18176c8d8eccSSepherosa Ziehau 	}
18186c8d8eccSSepherosa Ziehau 	sc->bnx_asicrev = BGE_ASICREV(sc->bnx_chipid);
18196c8d8eccSSepherosa Ziehau 	sc->bnx_chiprev = BGE_CHIPREV(sc->bnx_chipid);
18206c8d8eccSSepherosa Ziehau 
18216c8d8eccSSepherosa Ziehau 	switch (sc->bnx_asicrev) {
18226c8d8eccSSepherosa Ziehau 	case BGE_ASICREV_BCM5717:
18236c8d8eccSSepherosa Ziehau 	case BGE_ASICREV_BCM5719:
18246c8d8eccSSepherosa Ziehau 	case BGE_ASICREV_BCM5720:
1825f368d0d9SSepherosa Ziehau 		sc->bnx_flags |= BNX_FLAG_5717_PLUS | BNX_FLAG_57765_PLUS;
1826f368d0d9SSepherosa Ziehau 		break;
1827f368d0d9SSepherosa Ziehau 
18286c8d8eccSSepherosa Ziehau 	case BGE_ASICREV_BCM57765:
1829f368d0d9SSepherosa Ziehau 		sc->bnx_flags |= BNX_FLAG_57765_FAMILY | BNX_FLAG_57765_PLUS;
18306c8d8eccSSepherosa Ziehau 		break;
18316c8d8eccSSepherosa Ziehau 	}
18326c8d8eccSSepherosa Ziehau 	sc->bnx_flags |= BNX_FLAG_SHORTDMA;
18336c8d8eccSSepherosa Ziehau 
18346c8d8eccSSepherosa Ziehau 	if (sc->bnx_asicrev == BGE_ASICREV_BCM5906)
18356c8d8eccSSepherosa Ziehau 		sc->bnx_flags |= BNX_FLAG_NO_EEPROM;
18366c8d8eccSSepherosa Ziehau 
18376c8d8eccSSepherosa Ziehau 	misccfg = CSR_READ_4(sc, BGE_MISC_CFG) & BGE_MISCCFG_BOARD_ID_MASK;
18386c8d8eccSSepherosa Ziehau 
18396c8d8eccSSepherosa Ziehau 	sc->bnx_pciecap = pci_get_pciecap_ptr(sc->bnx_dev);
18406c8d8eccSSepherosa Ziehau 	if (sc->bnx_asicrev == BGE_ASICREV_BCM5719 ||
18416c8d8eccSSepherosa Ziehau 	    sc->bnx_asicrev == BGE_ASICREV_BCM5720)
18426c8d8eccSSepherosa Ziehau 		pcie_set_max_readrq(dev, PCIEM_DEVCTL_MAX_READRQ_2048);
18436c8d8eccSSepherosa Ziehau 	else
18446c8d8eccSSepherosa Ziehau 		pcie_set_max_readrq(dev, PCIEM_DEVCTL_MAX_READRQ_4096);
18456c8d8eccSSepherosa Ziehau 	device_printf(dev, "CHIP ID 0x%08x; "
18466c8d8eccSSepherosa Ziehau 		      "ASIC REV 0x%02x; CHIP REV 0x%02x\n",
18476c8d8eccSSepherosa Ziehau 		      sc->bnx_chipid, sc->bnx_asicrev, sc->bnx_chiprev);
18486c8d8eccSSepherosa Ziehau 
18496c8d8eccSSepherosa Ziehau 	/*
18506c8d8eccSSepherosa Ziehau 	 * Set various PHY quirk flags.
18516c8d8eccSSepherosa Ziehau 	 */
18526c8d8eccSSepherosa Ziehau 
18536c8d8eccSSepherosa Ziehau 	capmask = MII_CAPMASK_DEFAULT;
18546c8d8eccSSepherosa Ziehau 	if ((sc->bnx_asicrev == BGE_ASICREV_BCM5703 &&
18556c8d8eccSSepherosa Ziehau 	     (misccfg == 0x4000 || misccfg == 0x8000)) ||
18566c8d8eccSSepherosa Ziehau 	    (sc->bnx_asicrev == BGE_ASICREV_BCM5705 &&
18576c8d8eccSSepherosa Ziehau 	     vendor == PCI_VENDOR_BROADCOM &&
18586c8d8eccSSepherosa Ziehau 	     (product == PCI_PRODUCT_BROADCOM_BCM5901 ||
18596c8d8eccSSepherosa Ziehau 	      product == PCI_PRODUCT_BROADCOM_BCM5901A2 ||
18606c8d8eccSSepherosa Ziehau 	      product == PCI_PRODUCT_BROADCOM_BCM5705F)) ||
18616c8d8eccSSepherosa Ziehau 	    (vendor == PCI_VENDOR_BROADCOM &&
18626c8d8eccSSepherosa Ziehau 	     (product == PCI_PRODUCT_BROADCOM_BCM5751F ||
18636c8d8eccSSepherosa Ziehau 	      product == PCI_PRODUCT_BROADCOM_BCM5753F ||
18646c8d8eccSSepherosa Ziehau 	      product == PCI_PRODUCT_BROADCOM_BCM5787F)) ||
18656c8d8eccSSepherosa Ziehau 	    product == PCI_PRODUCT_BROADCOM_BCM57790 ||
18666c8d8eccSSepherosa Ziehau 	    sc->bnx_asicrev == BGE_ASICREV_BCM5906) {
18676c8d8eccSSepherosa Ziehau 		/* 10/100 only */
18686c8d8eccSSepherosa Ziehau 		capmask &= ~BMSR_EXTSTAT;
18696c8d8eccSSepherosa Ziehau 	}
18706c8d8eccSSepherosa Ziehau 
18716c8d8eccSSepherosa Ziehau 	mii_priv |= BRGPHY_FLAG_WIRESPEED;
18726c8d8eccSSepherosa Ziehau 
18736c8d8eccSSepherosa Ziehau 	/*
18746c8d8eccSSepherosa Ziehau 	 * Allocate interrupt
18756c8d8eccSSepherosa Ziehau 	 */
18766c8d8eccSSepherosa Ziehau 	sc->bnx_irq_type = pci_alloc_1intr(dev, bnx_msi_enable, &sc->bnx_irq_rid,
18776c8d8eccSSepherosa Ziehau 	    &intr_flags);
18786c8d8eccSSepherosa Ziehau 
18796c8d8eccSSepherosa Ziehau 	sc->bnx_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &sc->bnx_irq_rid,
18806c8d8eccSSepherosa Ziehau 	    intr_flags);
18816c8d8eccSSepherosa Ziehau 	if (sc->bnx_irq == NULL) {
18826c8d8eccSSepherosa Ziehau 		device_printf(dev, "couldn't map interrupt\n");
18836c8d8eccSSepherosa Ziehau 		error = ENXIO;
18846c8d8eccSSepherosa Ziehau 		goto fail;
18856c8d8eccSSepherosa Ziehau 	}
18866c8d8eccSSepherosa Ziehau 
18876c8d8eccSSepherosa Ziehau 	if (sc->bnx_irq_type == PCI_INTR_TYPE_MSI) {
18886c8d8eccSSepherosa Ziehau 		sc->bnx_flags |= BNX_FLAG_ONESHOT_MSI;
18896c8d8eccSSepherosa Ziehau 		bnx_enable_msi(sc);
18906c8d8eccSSepherosa Ziehau 	}
18916c8d8eccSSepherosa Ziehau 
18926c8d8eccSSepherosa Ziehau 	/* Initialize if_name earlier, so if_printf could be used */
18936c8d8eccSSepherosa Ziehau 	ifp = &sc->arpcom.ac_if;
18946c8d8eccSSepherosa Ziehau 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
18956c8d8eccSSepherosa Ziehau 
18966c8d8eccSSepherosa Ziehau 	/* Try to reset the chip. */
18976c8d8eccSSepherosa Ziehau 	bnx_reset(sc);
18986c8d8eccSSepherosa Ziehau 
18996c8d8eccSSepherosa Ziehau 	if (bnx_chipinit(sc)) {
19006c8d8eccSSepherosa Ziehau 		device_printf(dev, "chip initialization failed\n");
19016c8d8eccSSepherosa Ziehau 		error = ENXIO;
19026c8d8eccSSepherosa Ziehau 		goto fail;
19036c8d8eccSSepherosa Ziehau 	}
19046c8d8eccSSepherosa Ziehau 
19056c8d8eccSSepherosa Ziehau 	/*
19066c8d8eccSSepherosa Ziehau 	 * Get station address
19076c8d8eccSSepherosa Ziehau 	 */
19086c8d8eccSSepherosa Ziehau 	error = bnx_get_eaddr(sc, ether_addr);
19096c8d8eccSSepherosa Ziehau 	if (error) {
19106c8d8eccSSepherosa Ziehau 		device_printf(dev, "failed to read station address\n");
19116c8d8eccSSepherosa Ziehau 		goto fail;
19126c8d8eccSSepherosa Ziehau 	}
19136c8d8eccSSepherosa Ziehau 
1914f368d0d9SSepherosa Ziehau 	if (BNX_IS_57765_PLUS(sc)) {
19156c8d8eccSSepherosa Ziehau 		sc->bnx_return_ring_cnt = BGE_RETURN_RING_CNT;
19166c8d8eccSSepherosa Ziehau 	} else {
19176c8d8eccSSepherosa Ziehau 		/* 5705/5750 limits RX return ring to 512 entries. */
19186c8d8eccSSepherosa Ziehau 		sc->bnx_return_ring_cnt = BGE_RETURN_RING_CNT_5705;
19196c8d8eccSSepherosa Ziehau 	}
19206c8d8eccSSepherosa Ziehau 
19216c8d8eccSSepherosa Ziehau 	error = bnx_dma_alloc(sc);
19226c8d8eccSSepherosa Ziehau 	if (error)
19236c8d8eccSSepherosa Ziehau 		goto fail;
19246c8d8eccSSepherosa Ziehau 
19256c8d8eccSSepherosa Ziehau 	/* Set default tuneable values. */
19266c8d8eccSSepherosa Ziehau 	sc->bnx_rx_coal_ticks = BNX_RX_COAL_TICKS_DEF;
19276c8d8eccSSepherosa Ziehau 	sc->bnx_tx_coal_ticks = BNX_TX_COAL_TICKS_DEF;
19286c8d8eccSSepherosa Ziehau 	sc->bnx_rx_coal_bds = BNX_RX_COAL_BDS_DEF;
19296c8d8eccSSepherosa Ziehau 	sc->bnx_tx_coal_bds = BNX_TX_COAL_BDS_DEF;
19306c8d8eccSSepherosa Ziehau 	sc->bnx_rx_coal_bds_int = BNX_RX_COAL_BDS_DEF;
19316c8d8eccSSepherosa Ziehau 	sc->bnx_tx_coal_bds_int = BNX_TX_COAL_BDS_DEF;
19326c8d8eccSSepherosa Ziehau 
19336c8d8eccSSepherosa Ziehau 	/* Set up ifnet structure */
19346c8d8eccSSepherosa Ziehau 	ifp->if_softc = sc;
19356c8d8eccSSepherosa Ziehau 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
19366c8d8eccSSepherosa Ziehau 	ifp->if_ioctl = bnx_ioctl;
19376c8d8eccSSepherosa Ziehau 	ifp->if_start = bnx_start;
19386c8d8eccSSepherosa Ziehau #ifdef DEVICE_POLLING
19396c8d8eccSSepherosa Ziehau 	ifp->if_poll = bnx_poll;
19406c8d8eccSSepherosa Ziehau #endif
19416c8d8eccSSepherosa Ziehau 	ifp->if_watchdog = bnx_watchdog;
19426c8d8eccSSepherosa Ziehau 	ifp->if_init = bnx_init;
19436c8d8eccSSepherosa Ziehau 	ifp->if_mtu = ETHERMTU;
19446c8d8eccSSepherosa Ziehau 	ifp->if_capabilities = IFCAP_VLAN_HWTAGGING | IFCAP_VLAN_MTU;
19456c8d8eccSSepherosa Ziehau 	ifq_set_maxlen(&ifp->if_snd, BGE_TX_RING_CNT - 1);
19466c8d8eccSSepherosa Ziehau 	ifq_set_ready(&ifp->if_snd);
19476c8d8eccSSepherosa Ziehau 
19486c8d8eccSSepherosa Ziehau 	ifp->if_capabilities |= IFCAP_HWCSUM;
19496c8d8eccSSepherosa Ziehau 	ifp->if_hwassist = BNX_CSUM_FEATURES;
19506c8d8eccSSepherosa Ziehau 	ifp->if_capenable = ifp->if_capabilities;
19516c8d8eccSSepherosa Ziehau 
19526c8d8eccSSepherosa Ziehau 	/*
19536c8d8eccSSepherosa Ziehau 	 * Figure out what sort of media we have by checking the
19546c8d8eccSSepherosa Ziehau 	 * hardware config word in the first 32k of NIC internal memory,
19556c8d8eccSSepherosa Ziehau 	 * or fall back to examining the EEPROM if necessary.
19566c8d8eccSSepherosa Ziehau 	 * Note: on some BCM5700 cards, this value appears to be unset.
19576c8d8eccSSepherosa Ziehau 	 * If that's the case, we have to rely on identifying the NIC
19586c8d8eccSSepherosa Ziehau 	 * by its PCI subsystem ID, as we do below for the SysKonnect
19596c8d8eccSSepherosa Ziehau 	 * SK-9D41.
19606c8d8eccSSepherosa Ziehau 	 */
19616c8d8eccSSepherosa Ziehau 	if (bnx_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_SIG) == BGE_MAGIC_NUMBER) {
19626c8d8eccSSepherosa Ziehau 		hwcfg = bnx_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_NICCFG);
19636c8d8eccSSepherosa Ziehau 	} else {
19646c8d8eccSSepherosa Ziehau 		if (bnx_read_eeprom(sc, (caddr_t)&hwcfg, BGE_EE_HWCFG_OFFSET,
19656c8d8eccSSepherosa Ziehau 				    sizeof(hwcfg))) {
19666c8d8eccSSepherosa Ziehau 			device_printf(dev, "failed to read EEPROM\n");
19676c8d8eccSSepherosa Ziehau 			error = ENXIO;
19686c8d8eccSSepherosa Ziehau 			goto fail;
19696c8d8eccSSepherosa Ziehau 		}
19706c8d8eccSSepherosa Ziehau 		hwcfg = ntohl(hwcfg);
19716c8d8eccSSepherosa Ziehau 	}
19726c8d8eccSSepherosa Ziehau 
19736c8d8eccSSepherosa Ziehau 	/* The SysKonnect SK-9D41 is a 1000baseSX card. */
19746c8d8eccSSepherosa Ziehau 	if (pci_get_subvendor(dev) == PCI_PRODUCT_SCHNEIDERKOCH_SK_9D41 ||
19756c8d8eccSSepherosa Ziehau 	    (hwcfg & BGE_HWCFG_MEDIA) == BGE_MEDIA_FIBER)
19766c8d8eccSSepherosa Ziehau 		sc->bnx_flags |= BNX_FLAG_TBI;
19776c8d8eccSSepherosa Ziehau 
19786c8d8eccSSepherosa Ziehau 	/* Setup MI MODE */
19796c8d8eccSSepherosa Ziehau 	if (sc->bnx_flags & BNX_FLAG_CPMU)
19806c8d8eccSSepherosa Ziehau 		sc->bnx_mi_mode = BGE_MIMODE_500KHZ_CONST;
19816c8d8eccSSepherosa Ziehau 	else
19826c8d8eccSSepherosa Ziehau 		sc->bnx_mi_mode = BGE_MIMODE_BASE;
19836c8d8eccSSepherosa Ziehau 
19846c8d8eccSSepherosa Ziehau 	/* Setup link status update stuffs */
19856c8d8eccSSepherosa Ziehau 	if (sc->bnx_flags & BNX_FLAG_TBI) {
19866c8d8eccSSepherosa Ziehau 		sc->bnx_link_upd = bnx_tbi_link_upd;
19876c8d8eccSSepherosa Ziehau 		sc->bnx_link_chg = BGE_MACSTAT_LINK_CHANGED;
19886c8d8eccSSepherosa Ziehau 	} else if (sc->bnx_mi_mode & BGE_MIMODE_AUTOPOLL) {
19896c8d8eccSSepherosa Ziehau 		sc->bnx_link_upd = bnx_autopoll_link_upd;
19906c8d8eccSSepherosa Ziehau 		sc->bnx_link_chg = BGE_MACSTAT_LINK_CHANGED;
19916c8d8eccSSepherosa Ziehau 	} else {
19926c8d8eccSSepherosa Ziehau 		sc->bnx_link_upd = bnx_copper_link_upd;
19936c8d8eccSSepherosa Ziehau 		sc->bnx_link_chg = BGE_MACSTAT_LINK_CHANGED;
19946c8d8eccSSepherosa Ziehau 	}
19956c8d8eccSSepherosa Ziehau 
19966c8d8eccSSepherosa Ziehau 	/* Set default PHY address */
19976c8d8eccSSepherosa Ziehau 	sc->bnx_phyno = 1;
19986c8d8eccSSepherosa Ziehau 
19996c8d8eccSSepherosa Ziehau 	/*
20006c8d8eccSSepherosa Ziehau 	 * PHY address mapping for various devices.
20016c8d8eccSSepherosa Ziehau 	 *
20026c8d8eccSSepherosa Ziehau 	 *          | F0 Cu | F0 Sr | F1 Cu | F1 Sr |
20036c8d8eccSSepherosa Ziehau 	 * ---------+-------+-------+-------+-------+
20046c8d8eccSSepherosa Ziehau 	 * BCM57XX  |   1   |   X   |   X   |   X   |
20056c8d8eccSSepherosa Ziehau 	 * BCM5704  |   1   |   X   |   1   |   X   |
20066c8d8eccSSepherosa Ziehau 	 * BCM5717  |   1   |   8   |   2   |   9   |
20076c8d8eccSSepherosa Ziehau 	 * BCM5719  |   1   |   8   |   2   |   9   |
20086c8d8eccSSepherosa Ziehau 	 * BCM5720  |   1   |   8   |   2   |   9   |
20096c8d8eccSSepherosa Ziehau 	 *
20106c8d8eccSSepherosa Ziehau 	 * Other addresses may respond but they are not
20116c8d8eccSSepherosa Ziehau 	 * IEEE compliant PHYs and should be ignored.
20126c8d8eccSSepherosa Ziehau 	 */
201380969639SSepherosa Ziehau 	if (BNX_IS_5717_PLUS(sc)) {
20146c8d8eccSSepherosa Ziehau 		int f;
20156c8d8eccSSepherosa Ziehau 
20166c8d8eccSSepherosa Ziehau 		f = pci_get_function(dev);
20176c8d8eccSSepherosa Ziehau 		if (sc->bnx_chipid == BGE_CHIPID_BCM5717_A0) {
20186c8d8eccSSepherosa Ziehau 			if (CSR_READ_4(sc, BGE_SGDIG_STS) &
20196c8d8eccSSepherosa Ziehau 			    BGE_SGDIGSTS_IS_SERDES)
20206c8d8eccSSepherosa Ziehau 				sc->bnx_phyno = f + 8;
20216c8d8eccSSepherosa Ziehau 			else
20226c8d8eccSSepherosa Ziehau 				sc->bnx_phyno = f + 1;
20236c8d8eccSSepherosa Ziehau 		} else {
20246c8d8eccSSepherosa Ziehau 			if (CSR_READ_4(sc, BGE_CPMU_PHY_STRAP) &
20256c8d8eccSSepherosa Ziehau 			    BGE_CPMU_PHY_STRAP_IS_SERDES)
20266c8d8eccSSepherosa Ziehau 				sc->bnx_phyno = f + 8;
20276c8d8eccSSepherosa Ziehau 			else
20286c8d8eccSSepherosa Ziehau 				sc->bnx_phyno = f + 1;
20296c8d8eccSSepherosa Ziehau 		}
20306c8d8eccSSepherosa Ziehau 	}
20316c8d8eccSSepherosa Ziehau 
20326c8d8eccSSepherosa Ziehau 	if (sc->bnx_flags & BNX_FLAG_TBI) {
20336c8d8eccSSepherosa Ziehau 		ifmedia_init(&sc->bnx_ifmedia, IFM_IMASK,
20346c8d8eccSSepherosa Ziehau 		    bnx_ifmedia_upd, bnx_ifmedia_sts);
20356c8d8eccSSepherosa Ziehau 		ifmedia_add(&sc->bnx_ifmedia, IFM_ETHER|IFM_1000_SX, 0, NULL);
20366c8d8eccSSepherosa Ziehau 		ifmedia_add(&sc->bnx_ifmedia,
20376c8d8eccSSepherosa Ziehau 		    IFM_ETHER|IFM_1000_SX|IFM_FDX, 0, NULL);
20386c8d8eccSSepherosa Ziehau 		ifmedia_add(&sc->bnx_ifmedia, IFM_ETHER|IFM_AUTO, 0, NULL);
20396c8d8eccSSepherosa Ziehau 		ifmedia_set(&sc->bnx_ifmedia, IFM_ETHER|IFM_AUTO);
20406c8d8eccSSepherosa Ziehau 		sc->bnx_ifmedia.ifm_media = sc->bnx_ifmedia.ifm_cur->ifm_media;
20416c8d8eccSSepherosa Ziehau 	} else {
20426c8d8eccSSepherosa Ziehau 		struct mii_probe_args mii_args;
20436c8d8eccSSepherosa Ziehau 
20446c8d8eccSSepherosa Ziehau 		mii_probe_args_init(&mii_args, bnx_ifmedia_upd, bnx_ifmedia_sts);
20456c8d8eccSSepherosa Ziehau 		mii_args.mii_probemask = 1 << sc->bnx_phyno;
20466c8d8eccSSepherosa Ziehau 		mii_args.mii_capmask = capmask;
20476c8d8eccSSepherosa Ziehau 		mii_args.mii_privtag = MII_PRIVTAG_BRGPHY;
20486c8d8eccSSepherosa Ziehau 		mii_args.mii_priv = mii_priv;
20496c8d8eccSSepherosa Ziehau 
20506c8d8eccSSepherosa Ziehau 		error = mii_probe(dev, &sc->bnx_miibus, &mii_args);
20516c8d8eccSSepherosa Ziehau 		if (error) {
20526c8d8eccSSepherosa Ziehau 			device_printf(dev, "MII without any PHY!\n");
20536c8d8eccSSepherosa Ziehau 			goto fail;
20546c8d8eccSSepherosa Ziehau 		}
20556c8d8eccSSepherosa Ziehau 	}
20566c8d8eccSSepherosa Ziehau 
20576c8d8eccSSepherosa Ziehau 	/*
20586c8d8eccSSepherosa Ziehau 	 * Create sysctl nodes.
20596c8d8eccSSepherosa Ziehau 	 */
20606c8d8eccSSepherosa Ziehau 	sysctl_ctx_init(&sc->bnx_sysctl_ctx);
20616c8d8eccSSepherosa Ziehau 	sc->bnx_sysctl_tree = SYSCTL_ADD_NODE(&sc->bnx_sysctl_ctx,
20626c8d8eccSSepherosa Ziehau 					      SYSCTL_STATIC_CHILDREN(_hw),
20636c8d8eccSSepherosa Ziehau 					      OID_AUTO,
20646c8d8eccSSepherosa Ziehau 					      device_get_nameunit(dev),
20656c8d8eccSSepherosa Ziehau 					      CTLFLAG_RD, 0, "");
20666c8d8eccSSepherosa Ziehau 	if (sc->bnx_sysctl_tree == NULL) {
20676c8d8eccSSepherosa Ziehau 		device_printf(dev, "can't add sysctl node\n");
20686c8d8eccSSepherosa Ziehau 		error = ENXIO;
20696c8d8eccSSepherosa Ziehau 		goto fail;
20706c8d8eccSSepherosa Ziehau 	}
20716c8d8eccSSepherosa Ziehau 
20726c8d8eccSSepherosa Ziehau 	SYSCTL_ADD_PROC(&sc->bnx_sysctl_ctx,
20736c8d8eccSSepherosa Ziehau 			SYSCTL_CHILDREN(sc->bnx_sysctl_tree),
20746c8d8eccSSepherosa Ziehau 			OID_AUTO, "rx_coal_ticks",
20756c8d8eccSSepherosa Ziehau 			CTLTYPE_INT | CTLFLAG_RW,
20766c8d8eccSSepherosa Ziehau 			sc, 0, bnx_sysctl_rx_coal_ticks, "I",
20776c8d8eccSSepherosa Ziehau 			"Receive coalescing ticks (usec).");
20786c8d8eccSSepherosa Ziehau 	SYSCTL_ADD_PROC(&sc->bnx_sysctl_ctx,
20796c8d8eccSSepherosa Ziehau 			SYSCTL_CHILDREN(sc->bnx_sysctl_tree),
20806c8d8eccSSepherosa Ziehau 			OID_AUTO, "tx_coal_ticks",
20816c8d8eccSSepherosa Ziehau 			CTLTYPE_INT | CTLFLAG_RW,
20826c8d8eccSSepherosa Ziehau 			sc, 0, bnx_sysctl_tx_coal_ticks, "I",
20836c8d8eccSSepherosa Ziehau 			"Transmit coalescing ticks (usec).");
20846c8d8eccSSepherosa Ziehau 	SYSCTL_ADD_PROC(&sc->bnx_sysctl_ctx,
20856c8d8eccSSepherosa Ziehau 			SYSCTL_CHILDREN(sc->bnx_sysctl_tree),
20866c8d8eccSSepherosa Ziehau 			OID_AUTO, "rx_coal_bds",
20876c8d8eccSSepherosa Ziehau 			CTLTYPE_INT | CTLFLAG_RW,
20886c8d8eccSSepherosa Ziehau 			sc, 0, bnx_sysctl_rx_coal_bds, "I",
20896c8d8eccSSepherosa Ziehau 			"Receive max coalesced BD count.");
20906c8d8eccSSepherosa Ziehau 	SYSCTL_ADD_PROC(&sc->bnx_sysctl_ctx,
20916c8d8eccSSepherosa Ziehau 			SYSCTL_CHILDREN(sc->bnx_sysctl_tree),
20926c8d8eccSSepherosa Ziehau 			OID_AUTO, "tx_coal_bds",
20936c8d8eccSSepherosa Ziehau 			CTLTYPE_INT | CTLFLAG_RW,
20946c8d8eccSSepherosa Ziehau 			sc, 0, bnx_sysctl_tx_coal_bds, "I",
20956c8d8eccSSepherosa Ziehau 			"Transmit max coalesced BD count.");
20966c8d8eccSSepherosa Ziehau 	/*
20976c8d8eccSSepherosa Ziehau 	 * A common design characteristic for many Broadcom
20986c8d8eccSSepherosa Ziehau 	 * client controllers is that they only support a
20996c8d8eccSSepherosa Ziehau 	 * single outstanding DMA read operation on the PCIe
21006c8d8eccSSepherosa Ziehau 	 * bus. This means that it will take twice as long to
21016c8d8eccSSepherosa Ziehau 	 * fetch a TX frame that is split into header and
21026c8d8eccSSepherosa Ziehau 	 * payload buffers as it does to fetch a single,
21036c8d8eccSSepherosa Ziehau 	 * contiguous TX frame (2 reads vs. 1 read). For these
21046c8d8eccSSepherosa Ziehau 	 * controllers, coalescing buffers to reduce the number
21056c8d8eccSSepherosa Ziehau 	 * of memory reads is effective way to get maximum
21066c8d8eccSSepherosa Ziehau 	 * performance(about 940Mbps).  Without collapsing TX
21076c8d8eccSSepherosa Ziehau 	 * buffers the maximum TCP bulk transfer performance
21086c8d8eccSSepherosa Ziehau 	 * is about 850Mbps. However forcing coalescing mbufs
21096c8d8eccSSepherosa Ziehau 	 * consumes a lot of CPU cycles, so leave it off by
21106c8d8eccSSepherosa Ziehau 	 * default.
21116c8d8eccSSepherosa Ziehau 	 */
21126c8d8eccSSepherosa Ziehau 	SYSCTL_ADD_INT(&sc->bnx_sysctl_ctx,
21136c8d8eccSSepherosa Ziehau 	    SYSCTL_CHILDREN(sc->bnx_sysctl_tree), OID_AUTO,
21146c8d8eccSSepherosa Ziehau 	    "force_defrag", CTLFLAG_RW, &sc->bnx_force_defrag, 0,
21156c8d8eccSSepherosa Ziehau 	    "Force defragment on TX path");
21166c8d8eccSSepherosa Ziehau 
21176c8d8eccSSepherosa Ziehau 	SYSCTL_ADD_PROC(&sc->bnx_sysctl_ctx,
21186c8d8eccSSepherosa Ziehau 	    SYSCTL_CHILDREN(sc->bnx_sysctl_tree), OID_AUTO,
21196c8d8eccSSepherosa Ziehau 	    "rx_coal_bds_int", CTLTYPE_INT | CTLFLAG_RW,
21206c8d8eccSSepherosa Ziehau 	    sc, 0, bnx_sysctl_rx_coal_bds_int, "I",
21216c8d8eccSSepherosa Ziehau 	    "Receive max coalesced BD count during interrupt.");
21226c8d8eccSSepherosa Ziehau 	SYSCTL_ADD_PROC(&sc->bnx_sysctl_ctx,
21236c8d8eccSSepherosa Ziehau 	    SYSCTL_CHILDREN(sc->bnx_sysctl_tree), OID_AUTO,
21246c8d8eccSSepherosa Ziehau 	    "tx_coal_bds_int", CTLTYPE_INT | CTLFLAG_RW,
21256c8d8eccSSepherosa Ziehau 	    sc, 0, bnx_sysctl_tx_coal_bds_int, "I",
21266c8d8eccSSepherosa Ziehau 	    "Transmit max coalesced BD count during interrupt.");
21276c8d8eccSSepherosa Ziehau 
21286c8d8eccSSepherosa Ziehau 	/*
21296c8d8eccSSepherosa Ziehau 	 * Call MI attach routine.
21306c8d8eccSSepherosa Ziehau 	 */
21316c8d8eccSSepherosa Ziehau 	ether_ifattach(ifp, ether_addr, NULL);
21326c8d8eccSSepherosa Ziehau 
21336c8d8eccSSepherosa Ziehau 	if (sc->bnx_irq_type == PCI_INTR_TYPE_MSI) {
21346c8d8eccSSepherosa Ziehau 		if (sc->bnx_flags & BNX_FLAG_ONESHOT_MSI) {
21356c8d8eccSSepherosa Ziehau 			intr_func = bnx_msi_oneshot;
21366c8d8eccSSepherosa Ziehau 			if (bootverbose)
21376c8d8eccSSepherosa Ziehau 				device_printf(dev, "oneshot MSI\n");
21386c8d8eccSSepherosa Ziehau 		} else {
21396c8d8eccSSepherosa Ziehau 			intr_func = bnx_msi;
21406c8d8eccSSepherosa Ziehau 		}
21416c8d8eccSSepherosa Ziehau 	} else {
21426c8d8eccSSepherosa Ziehau 		intr_func = bnx_intr_legacy;
21436c8d8eccSSepherosa Ziehau 	}
21446c8d8eccSSepherosa Ziehau 	error = bus_setup_intr(dev, sc->bnx_irq, INTR_MPSAFE, intr_func, sc,
21456c8d8eccSSepherosa Ziehau 	    &sc->bnx_intrhand, ifp->if_serializer);
21466c8d8eccSSepherosa Ziehau 	if (error) {
21476c8d8eccSSepherosa Ziehau 		ether_ifdetach(ifp);
21486c8d8eccSSepherosa Ziehau 		device_printf(dev, "couldn't set up irq\n");
21496c8d8eccSSepherosa Ziehau 		goto fail;
21506c8d8eccSSepherosa Ziehau 	}
21516c8d8eccSSepherosa Ziehau 
21526c8d8eccSSepherosa Ziehau 	ifp->if_cpuid = rman_get_cpuid(sc->bnx_irq);
21536c8d8eccSSepherosa Ziehau 	KKASSERT(ifp->if_cpuid >= 0 && ifp->if_cpuid < ncpus);
21546c8d8eccSSepherosa Ziehau 
21556c8d8eccSSepherosa Ziehau 	return(0);
21566c8d8eccSSepherosa Ziehau fail:
21576c8d8eccSSepherosa Ziehau 	bnx_detach(dev);
21586c8d8eccSSepherosa Ziehau 	return(error);
21596c8d8eccSSepherosa Ziehau }
21606c8d8eccSSepherosa Ziehau 
21616c8d8eccSSepherosa Ziehau static int
21626c8d8eccSSepherosa Ziehau bnx_detach(device_t dev)
21636c8d8eccSSepherosa Ziehau {
21646c8d8eccSSepherosa Ziehau 	struct bnx_softc *sc = device_get_softc(dev);
21656c8d8eccSSepherosa Ziehau 
21666c8d8eccSSepherosa Ziehau 	if (device_is_attached(dev)) {
21676c8d8eccSSepherosa Ziehau 		struct ifnet *ifp = &sc->arpcom.ac_if;
21686c8d8eccSSepherosa Ziehau 
21696c8d8eccSSepherosa Ziehau 		lwkt_serialize_enter(ifp->if_serializer);
21706c8d8eccSSepherosa Ziehau 		bnx_stop(sc);
21716c8d8eccSSepherosa Ziehau 		bnx_reset(sc);
21726c8d8eccSSepherosa Ziehau 		bus_teardown_intr(dev, sc->bnx_irq, sc->bnx_intrhand);
21736c8d8eccSSepherosa Ziehau 		lwkt_serialize_exit(ifp->if_serializer);
21746c8d8eccSSepherosa Ziehau 
21756c8d8eccSSepherosa Ziehau 		ether_ifdetach(ifp);
21766c8d8eccSSepherosa Ziehau 	}
21776c8d8eccSSepherosa Ziehau 
21786c8d8eccSSepherosa Ziehau 	if (sc->bnx_flags & BNX_FLAG_TBI)
21796c8d8eccSSepherosa Ziehau 		ifmedia_removeall(&sc->bnx_ifmedia);
21806c8d8eccSSepherosa Ziehau 	if (sc->bnx_miibus)
21816c8d8eccSSepherosa Ziehau 		device_delete_child(dev, sc->bnx_miibus);
21826c8d8eccSSepherosa Ziehau 	bus_generic_detach(dev);
21836c8d8eccSSepherosa Ziehau 
21846c8d8eccSSepherosa Ziehau 	if (sc->bnx_irq != NULL) {
21856c8d8eccSSepherosa Ziehau 		bus_release_resource(dev, SYS_RES_IRQ, sc->bnx_irq_rid,
21866c8d8eccSSepherosa Ziehau 		    sc->bnx_irq);
21876c8d8eccSSepherosa Ziehau 	}
21886c8d8eccSSepherosa Ziehau 	if (sc->bnx_irq_type == PCI_INTR_TYPE_MSI)
21896c8d8eccSSepherosa Ziehau 		pci_release_msi(dev);
21906c8d8eccSSepherosa Ziehau 
21916c8d8eccSSepherosa Ziehau 	if (sc->bnx_res != NULL) {
21926c8d8eccSSepherosa Ziehau 		bus_release_resource(dev, SYS_RES_MEMORY,
21936c8d8eccSSepherosa Ziehau 		    BGE_PCI_BAR0, sc->bnx_res);
21946c8d8eccSSepherosa Ziehau 	}
21956c8d8eccSSepherosa Ziehau 
21966c8d8eccSSepherosa Ziehau 	if (sc->bnx_sysctl_tree != NULL)
21976c8d8eccSSepherosa Ziehau 		sysctl_ctx_free(&sc->bnx_sysctl_ctx);
21986c8d8eccSSepherosa Ziehau 
21996c8d8eccSSepherosa Ziehau 	bnx_dma_free(sc);
22006c8d8eccSSepherosa Ziehau 
22016c8d8eccSSepherosa Ziehau 	return 0;
22026c8d8eccSSepherosa Ziehau }
22036c8d8eccSSepherosa Ziehau 
22046c8d8eccSSepherosa Ziehau static void
22056c8d8eccSSepherosa Ziehau bnx_reset(struct bnx_softc *sc)
22066c8d8eccSSepherosa Ziehau {
22076c8d8eccSSepherosa Ziehau 	device_t dev;
22086c8d8eccSSepherosa Ziehau 	uint32_t cachesize, command, pcistate, reset;
22096c8d8eccSSepherosa Ziehau 	void (*write_op)(struct bnx_softc *, uint32_t, uint32_t);
22106c8d8eccSSepherosa Ziehau 	int i, val = 0;
22116c8d8eccSSepherosa Ziehau 	uint16_t devctl;
22126c8d8eccSSepherosa Ziehau 
22136c8d8eccSSepherosa Ziehau 	dev = sc->bnx_dev;
22146c8d8eccSSepherosa Ziehau 
22156c8d8eccSSepherosa Ziehau 	if (sc->bnx_asicrev != BGE_ASICREV_BCM5906)
22166c8d8eccSSepherosa Ziehau 		write_op = bnx_writemem_direct;
22176c8d8eccSSepherosa Ziehau 	else
22186c8d8eccSSepherosa Ziehau 		write_op = bnx_writereg_ind;
22196c8d8eccSSepherosa Ziehau 
22206c8d8eccSSepherosa Ziehau 	/* Save some important PCI state. */
22216c8d8eccSSepherosa Ziehau 	cachesize = pci_read_config(dev, BGE_PCI_CACHESZ, 4);
22226c8d8eccSSepherosa Ziehau 	command = pci_read_config(dev, BGE_PCI_CMD, 4);
22236c8d8eccSSepherosa Ziehau 	pcistate = pci_read_config(dev, BGE_PCI_PCISTATE, 4);
22246c8d8eccSSepherosa Ziehau 
22256c8d8eccSSepherosa Ziehau 	pci_write_config(dev, BGE_PCI_MISC_CTL,
22266c8d8eccSSepherosa Ziehau 	    BGE_PCIMISCCTL_INDIRECT_ACCESS|BGE_PCIMISCCTL_MASK_PCI_INTR|
22276c8d8eccSSepherosa Ziehau 	    BGE_HIF_SWAP_OPTIONS|BGE_PCIMISCCTL_PCISTATE_RW|
22286c8d8eccSSepherosa Ziehau 	    BGE_PCIMISCCTL_TAGGED_STATUS, 4);
22296c8d8eccSSepherosa Ziehau 
22306c8d8eccSSepherosa Ziehau 	/* Disable fastboot on controllers that support it. */
22316c8d8eccSSepherosa Ziehau 	if (bootverbose)
22326c8d8eccSSepherosa Ziehau 		if_printf(&sc->arpcom.ac_if, "Disabling fastboot\n");
22336c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_FASTBOOT_PC, 0x0);
22346c8d8eccSSepherosa Ziehau 
22356c8d8eccSSepherosa Ziehau 	/*
22366c8d8eccSSepherosa Ziehau 	 * Write the magic number to SRAM at offset 0xB50.
22376c8d8eccSSepherosa Ziehau 	 * When firmware finishes its initialization it will
22386c8d8eccSSepherosa Ziehau 	 * write ~BGE_MAGIC_NUMBER to the same location.
22396c8d8eccSSepherosa Ziehau 	 */
22406c8d8eccSSepherosa Ziehau 	bnx_writemem_ind(sc, BGE_SOFTWARE_GENCOMM, BGE_MAGIC_NUMBER);
22416c8d8eccSSepherosa Ziehau 
22426c8d8eccSSepherosa Ziehau 	reset = BGE_MISCCFG_RESET_CORE_CLOCKS|(65<<1);
22436c8d8eccSSepherosa Ziehau 
22446c8d8eccSSepherosa Ziehau 	/* XXX: Broadcom Linux driver. */
22456c8d8eccSSepherosa Ziehau 	/* Force PCI-E 1.0a mode */
22463730a14dSSepherosa Ziehau 	if (!BNX_IS_57765_PLUS(sc) &&
22476c8d8eccSSepherosa Ziehau 	    CSR_READ_4(sc, BGE_PCIE_PHY_TSTCTL) ==
22486c8d8eccSSepherosa Ziehau 	    (BGE_PCIE_PHY_TSTCTL_PSCRAM |
22496c8d8eccSSepherosa Ziehau 	     BGE_PCIE_PHY_TSTCTL_PCIE10)) {
22506c8d8eccSSepherosa Ziehau 		CSR_WRITE_4(sc, BGE_PCIE_PHY_TSTCTL,
22516c8d8eccSSepherosa Ziehau 		    BGE_PCIE_PHY_TSTCTL_PSCRAM);
22526c8d8eccSSepherosa Ziehau 	}
22536c8d8eccSSepherosa Ziehau 	if (sc->bnx_chipid != BGE_CHIPID_BCM5750_A0) {
22546c8d8eccSSepherosa Ziehau 		/* Prevent PCIE link training during global reset */
22556c8d8eccSSepherosa Ziehau 		CSR_WRITE_4(sc, BGE_MISC_CFG, (1<<29));
22566c8d8eccSSepherosa Ziehau 		reset |= (1<<29);
22576c8d8eccSSepherosa Ziehau 	}
22586c8d8eccSSepherosa Ziehau 
22596c8d8eccSSepherosa Ziehau 	/*
22606c8d8eccSSepherosa Ziehau 	 * Set GPHY Power Down Override to leave GPHY
22616c8d8eccSSepherosa Ziehau 	 * powered up in D0 uninitialized.
22626c8d8eccSSepherosa Ziehau 	 */
22636c8d8eccSSepherosa Ziehau 	if ((sc->bnx_flags & BNX_FLAG_CPMU) == 0)
22646c8d8eccSSepherosa Ziehau 		reset |= BGE_MISCCFG_GPHY_PD_OVERRIDE;
22656c8d8eccSSepherosa Ziehau 
22666c8d8eccSSepherosa Ziehau 	/* Issue global reset */
22676c8d8eccSSepherosa Ziehau 	write_op(sc, BGE_MISC_CFG, reset);
22686c8d8eccSSepherosa Ziehau 
22696c8d8eccSSepherosa Ziehau 	if (sc->bnx_asicrev == BGE_ASICREV_BCM5906) {
22706c8d8eccSSepherosa Ziehau 		uint32_t status, ctrl;
22716c8d8eccSSepherosa Ziehau 
22726c8d8eccSSepherosa Ziehau 		status = CSR_READ_4(sc, BGE_VCPU_STATUS);
22736c8d8eccSSepherosa Ziehau 		CSR_WRITE_4(sc, BGE_VCPU_STATUS,
22746c8d8eccSSepherosa Ziehau 		    status | BGE_VCPU_STATUS_DRV_RESET);
22756c8d8eccSSepherosa Ziehau 		ctrl = CSR_READ_4(sc, BGE_VCPU_EXT_CTRL);
22766c8d8eccSSepherosa Ziehau 		CSR_WRITE_4(sc, BGE_VCPU_EXT_CTRL,
22776c8d8eccSSepherosa Ziehau 		    ctrl & ~BGE_VCPU_EXT_CTRL_HALT_CPU);
22786c8d8eccSSepherosa Ziehau 	}
22796c8d8eccSSepherosa Ziehau 
22806c8d8eccSSepherosa Ziehau 	DELAY(1000);
22816c8d8eccSSepherosa Ziehau 
22826c8d8eccSSepherosa Ziehau 	/* XXX: Broadcom Linux driver. */
22836c8d8eccSSepherosa Ziehau 	if (sc->bnx_chipid == BGE_CHIPID_BCM5750_A0) {
22846c8d8eccSSepherosa Ziehau 		uint32_t v;
22856c8d8eccSSepherosa Ziehau 
22866c8d8eccSSepherosa Ziehau 		DELAY(500000); /* wait for link training to complete */
22876c8d8eccSSepherosa Ziehau 		v = pci_read_config(dev, 0xc4, 4);
22886c8d8eccSSepherosa Ziehau 		pci_write_config(dev, 0xc4, v | (1<<15), 4);
22896c8d8eccSSepherosa Ziehau 	}
22906c8d8eccSSepherosa Ziehau 
22916c8d8eccSSepherosa Ziehau 	devctl = pci_read_config(dev, sc->bnx_pciecap + PCIER_DEVCTRL, 2);
22926c8d8eccSSepherosa Ziehau 
22936c8d8eccSSepherosa Ziehau 	/* Disable no snoop and disable relaxed ordering. */
22946c8d8eccSSepherosa Ziehau 	devctl &= ~(PCIEM_DEVCTL_RELAX_ORDER | PCIEM_DEVCTL_NOSNOOP);
22956c8d8eccSSepherosa Ziehau 
22966c8d8eccSSepherosa Ziehau 	/* Old PCI-E chips only support 128 bytes Max PayLoad Size. */
22976c8d8eccSSepherosa Ziehau 	if ((sc->bnx_flags & BNX_FLAG_CPMU) == 0) {
22986c8d8eccSSepherosa Ziehau 		devctl &= ~PCIEM_DEVCTL_MAX_PAYLOAD_MASK;
22996c8d8eccSSepherosa Ziehau 		devctl |= PCIEM_DEVCTL_MAX_PAYLOAD_128;
23006c8d8eccSSepherosa Ziehau 	}
23016c8d8eccSSepherosa Ziehau 
23026c8d8eccSSepherosa Ziehau 	pci_write_config(dev, sc->bnx_pciecap + PCIER_DEVCTRL,
23036c8d8eccSSepherosa Ziehau 	    devctl, 2);
23046c8d8eccSSepherosa Ziehau 
23056c8d8eccSSepherosa Ziehau 	/* Clear error status. */
23066c8d8eccSSepherosa Ziehau 	pci_write_config(dev, sc->bnx_pciecap + PCIER_DEVSTS,
23076c8d8eccSSepherosa Ziehau 	    PCIEM_DEVSTS_CORR_ERR |
23086c8d8eccSSepherosa Ziehau 	    PCIEM_DEVSTS_NFATAL_ERR |
23096c8d8eccSSepherosa Ziehau 	    PCIEM_DEVSTS_FATAL_ERR |
23106c8d8eccSSepherosa Ziehau 	    PCIEM_DEVSTS_UNSUPP_REQ, 2);
23116c8d8eccSSepherosa Ziehau 
23126c8d8eccSSepherosa Ziehau 	/* Reset some of the PCI state that got zapped by reset */
23136c8d8eccSSepherosa Ziehau 	pci_write_config(dev, BGE_PCI_MISC_CTL,
23146c8d8eccSSepherosa Ziehau 	    BGE_PCIMISCCTL_INDIRECT_ACCESS|BGE_PCIMISCCTL_MASK_PCI_INTR|
23156c8d8eccSSepherosa Ziehau 	    BGE_HIF_SWAP_OPTIONS|BGE_PCIMISCCTL_PCISTATE_RW|
23166c8d8eccSSepherosa Ziehau 	    BGE_PCIMISCCTL_TAGGED_STATUS, 4);
23176c8d8eccSSepherosa Ziehau 	pci_write_config(dev, BGE_PCI_CACHESZ, cachesize, 4);
23186c8d8eccSSepherosa Ziehau 	pci_write_config(dev, BGE_PCI_CMD, command, 4);
23196c8d8eccSSepherosa Ziehau 	write_op(sc, BGE_MISC_CFG, (65 << 1));
23206c8d8eccSSepherosa Ziehau 
23216c8d8eccSSepherosa Ziehau 	/* Enable memory arbiter */
23226c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE);
23236c8d8eccSSepherosa Ziehau 
23246c8d8eccSSepherosa Ziehau 	if (sc->bnx_asicrev == BGE_ASICREV_BCM5906) {
23256c8d8eccSSepherosa Ziehau 		for (i = 0; i < BNX_TIMEOUT; i++) {
23266c8d8eccSSepherosa Ziehau 			val = CSR_READ_4(sc, BGE_VCPU_STATUS);
23276c8d8eccSSepherosa Ziehau 			if (val & BGE_VCPU_STATUS_INIT_DONE)
23286c8d8eccSSepherosa Ziehau 				break;
23296c8d8eccSSepherosa Ziehau 			DELAY(100);
23306c8d8eccSSepherosa Ziehau 		}
23316c8d8eccSSepherosa Ziehau 		if (i == BNX_TIMEOUT) {
23326c8d8eccSSepherosa Ziehau 			if_printf(&sc->arpcom.ac_if, "reset timed out\n");
23336c8d8eccSSepherosa Ziehau 			return;
23346c8d8eccSSepherosa Ziehau 		}
23356c8d8eccSSepherosa Ziehau 	} else {
23366c8d8eccSSepherosa Ziehau 		/*
23376c8d8eccSSepherosa Ziehau 		 * Poll until we see the 1's complement of the magic number.
23386c8d8eccSSepherosa Ziehau 		 * This indicates that the firmware initialization
23396c8d8eccSSepherosa Ziehau 		 * is complete.
23406c8d8eccSSepherosa Ziehau 		 */
23416c8d8eccSSepherosa Ziehau 		for (i = 0; i < BNX_FIRMWARE_TIMEOUT; i++) {
23426c8d8eccSSepherosa Ziehau 			val = bnx_readmem_ind(sc, BGE_SOFTWARE_GENCOMM);
23436c8d8eccSSepherosa Ziehau 			if (val == ~BGE_MAGIC_NUMBER)
23446c8d8eccSSepherosa Ziehau 				break;
23456c8d8eccSSepherosa Ziehau 			DELAY(10);
23466c8d8eccSSepherosa Ziehau 		}
23476c8d8eccSSepherosa Ziehau 		if (i == BNX_FIRMWARE_TIMEOUT) {
23486c8d8eccSSepherosa Ziehau 			if_printf(&sc->arpcom.ac_if, "firmware handshake "
23496c8d8eccSSepherosa Ziehau 				  "timed out, found 0x%08x\n", val);
23506c8d8eccSSepherosa Ziehau 		}
23516c8d8eccSSepherosa Ziehau 
23526c8d8eccSSepherosa Ziehau 		/* BCM57765 A0 needs additional time before accessing. */
23536c8d8eccSSepherosa Ziehau 		if (sc->bnx_chipid == BGE_CHIPID_BCM57765_A0)
23546c8d8eccSSepherosa Ziehau 			DELAY(10 * 1000);
23556c8d8eccSSepherosa Ziehau 	}
23566c8d8eccSSepherosa Ziehau 
23576c8d8eccSSepherosa Ziehau 	/*
23586c8d8eccSSepherosa Ziehau 	 * XXX Wait for the value of the PCISTATE register to
23596c8d8eccSSepherosa Ziehau 	 * return to its original pre-reset state. This is a
23606c8d8eccSSepherosa Ziehau 	 * fairly good indicator of reset completion. If we don't
23616c8d8eccSSepherosa Ziehau 	 * wait for the reset to fully complete, trying to read
23626c8d8eccSSepherosa Ziehau 	 * from the device's non-PCI registers may yield garbage
23636c8d8eccSSepherosa Ziehau 	 * results.
23646c8d8eccSSepherosa Ziehau 	 */
23656c8d8eccSSepherosa Ziehau 	for (i = 0; i < BNX_TIMEOUT; i++) {
23666c8d8eccSSepherosa Ziehau 		if (pci_read_config(dev, BGE_PCI_PCISTATE, 4) == pcistate)
23676c8d8eccSSepherosa Ziehau 			break;
23686c8d8eccSSepherosa Ziehau 		DELAY(10);
23696c8d8eccSSepherosa Ziehau 	}
23706c8d8eccSSepherosa Ziehau 
23716c8d8eccSSepherosa Ziehau 	/* Fix up byte swapping */
23726c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_MODE_CTL, bnx_dma_swap_options(sc));
23736c8d8eccSSepherosa Ziehau 
23746c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_MAC_MODE, 0);
23756c8d8eccSSepherosa Ziehau 
23766c8d8eccSSepherosa Ziehau 	/*
23776c8d8eccSSepherosa Ziehau 	 * The 5704 in TBI mode apparently needs some special
23786c8d8eccSSepherosa Ziehau 	 * adjustment to insure the SERDES drive level is set
23796c8d8eccSSepherosa Ziehau 	 * to 1.2V.
23806c8d8eccSSepherosa Ziehau 	 */
23816c8d8eccSSepherosa Ziehau 	if (sc->bnx_asicrev == BGE_ASICREV_BCM5704 &&
23826c8d8eccSSepherosa Ziehau 	    (sc->bnx_flags & BNX_FLAG_TBI)) {
23836c8d8eccSSepherosa Ziehau 		uint32_t serdescfg;
23846c8d8eccSSepherosa Ziehau 
23856c8d8eccSSepherosa Ziehau 		serdescfg = CSR_READ_4(sc, BGE_SERDES_CFG);
23866c8d8eccSSepherosa Ziehau 		serdescfg = (serdescfg & ~0xFFF) | 0x880;
23876c8d8eccSSepherosa Ziehau 		CSR_WRITE_4(sc, BGE_SERDES_CFG, serdescfg);
23886c8d8eccSSepherosa Ziehau 	}
23896c8d8eccSSepherosa Ziehau 
23906c8d8eccSSepherosa Ziehau 	/* XXX: Broadcom Linux driver. */
23913730a14dSSepherosa Ziehau 	if (!BNX_IS_57765_PLUS(sc)) {
23926c8d8eccSSepherosa Ziehau 		uint32_t v;
23936c8d8eccSSepherosa Ziehau 
23946c8d8eccSSepherosa Ziehau 		/* Enable Data FIFO protection. */
2395f1f34fc4SSepherosa Ziehau 		v = CSR_READ_4(sc, BGE_PCIE_TLDLPL_PORT);
2396f1f34fc4SSepherosa Ziehau 		CSR_WRITE_4(sc, BGE_PCIE_TLDLPL_PORT, v | (1 << 25));
23976c8d8eccSSepherosa Ziehau 	}
23986c8d8eccSSepherosa Ziehau 
23996c8d8eccSSepherosa Ziehau 	DELAY(10000);
24006c8d8eccSSepherosa Ziehau 
24016c8d8eccSSepherosa Ziehau 	if (sc->bnx_asicrev == BGE_ASICREV_BCM5720) {
24026c8d8eccSSepherosa Ziehau 		BNX_CLRBIT(sc, BGE_CPMU_CLCK_ORIDE,
24036c8d8eccSSepherosa Ziehau 		    CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
24046c8d8eccSSepherosa Ziehau 	}
24056c8d8eccSSepherosa Ziehau }
24066c8d8eccSSepherosa Ziehau 
24076c8d8eccSSepherosa Ziehau /*
24086c8d8eccSSepherosa Ziehau  * Frame reception handling. This is called if there's a frame
24096c8d8eccSSepherosa Ziehau  * on the receive return list.
24106c8d8eccSSepherosa Ziehau  *
24116c8d8eccSSepherosa Ziehau  * Note: we have to be able to handle two possibilities here:
24126c8d8eccSSepherosa Ziehau  * 1) the frame is from the jumbo recieve ring
24136c8d8eccSSepherosa Ziehau  * 2) the frame is from the standard receive ring
24146c8d8eccSSepherosa Ziehau  */
24156c8d8eccSSepherosa Ziehau 
24166c8d8eccSSepherosa Ziehau static void
24176c8d8eccSSepherosa Ziehau bnx_rxeof(struct bnx_softc *sc, uint16_t rx_prod)
24186c8d8eccSSepherosa Ziehau {
24196c8d8eccSSepherosa Ziehau 	struct ifnet *ifp;
24206c8d8eccSSepherosa Ziehau 	int stdcnt = 0, jumbocnt = 0;
24216c8d8eccSSepherosa Ziehau 
24226c8d8eccSSepherosa Ziehau 	ifp = &sc->arpcom.ac_if;
24236c8d8eccSSepherosa Ziehau 
24246c8d8eccSSepherosa Ziehau 	while (sc->bnx_rx_saved_considx != rx_prod) {
24256c8d8eccSSepherosa Ziehau 		struct bge_rx_bd	*cur_rx;
24266c8d8eccSSepherosa Ziehau 		uint32_t		rxidx;
24276c8d8eccSSepherosa Ziehau 		struct mbuf		*m = NULL;
24286c8d8eccSSepherosa Ziehau 		uint16_t		vlan_tag = 0;
24296c8d8eccSSepherosa Ziehau 		int			have_tag = 0;
24306c8d8eccSSepherosa Ziehau 
24316c8d8eccSSepherosa Ziehau 		cur_rx =
24326c8d8eccSSepherosa Ziehau 	    &sc->bnx_ldata.bnx_rx_return_ring[sc->bnx_rx_saved_considx];
24336c8d8eccSSepherosa Ziehau 
24346c8d8eccSSepherosa Ziehau 		rxidx = cur_rx->bge_idx;
24356c8d8eccSSepherosa Ziehau 		BNX_INC(sc->bnx_rx_saved_considx, sc->bnx_return_ring_cnt);
24366c8d8eccSSepherosa Ziehau 
24376c8d8eccSSepherosa Ziehau 		if (cur_rx->bge_flags & BGE_RXBDFLAG_VLAN_TAG) {
24386c8d8eccSSepherosa Ziehau 			have_tag = 1;
24396c8d8eccSSepherosa Ziehau 			vlan_tag = cur_rx->bge_vlan_tag;
24406c8d8eccSSepherosa Ziehau 		}
24416c8d8eccSSepherosa Ziehau 
24426c8d8eccSSepherosa Ziehau 		if (cur_rx->bge_flags & BGE_RXBDFLAG_JUMBO_RING) {
24436c8d8eccSSepherosa Ziehau 			BNX_INC(sc->bnx_jumbo, BGE_JUMBO_RX_RING_CNT);
24446c8d8eccSSepherosa Ziehau 			jumbocnt++;
24456c8d8eccSSepherosa Ziehau 
24466c8d8eccSSepherosa Ziehau 			if (rxidx != sc->bnx_jumbo) {
24476c8d8eccSSepherosa Ziehau 				ifp->if_ierrors++;
24486c8d8eccSSepherosa Ziehau 				if_printf(ifp, "sw jumbo index(%d) "
24496c8d8eccSSepherosa Ziehau 				    "and hw jumbo index(%d) mismatch, drop!\n",
24506c8d8eccSSepherosa Ziehau 				    sc->bnx_jumbo, rxidx);
24516c8d8eccSSepherosa Ziehau 				bnx_setup_rxdesc_jumbo(sc, rxidx);
24526c8d8eccSSepherosa Ziehau 				continue;
24536c8d8eccSSepherosa Ziehau 			}
24546c8d8eccSSepherosa Ziehau 
24556c8d8eccSSepherosa Ziehau 			m = sc->bnx_cdata.bnx_rx_jumbo_chain[rxidx].bnx_mbuf;
24566c8d8eccSSepherosa Ziehau 			if (cur_rx->bge_flags & BGE_RXBDFLAG_ERROR) {
24576c8d8eccSSepherosa Ziehau 				ifp->if_ierrors++;
24586c8d8eccSSepherosa Ziehau 				bnx_setup_rxdesc_jumbo(sc, sc->bnx_jumbo);
24596c8d8eccSSepherosa Ziehau 				continue;
24606c8d8eccSSepherosa Ziehau 			}
24616c8d8eccSSepherosa Ziehau 			if (bnx_newbuf_jumbo(sc, sc->bnx_jumbo, 0)) {
24626c8d8eccSSepherosa Ziehau 				ifp->if_ierrors++;
24636c8d8eccSSepherosa Ziehau 				bnx_setup_rxdesc_jumbo(sc, sc->bnx_jumbo);
24646c8d8eccSSepherosa Ziehau 				continue;
24656c8d8eccSSepherosa Ziehau 			}
24666c8d8eccSSepherosa Ziehau 		} else {
24676c8d8eccSSepherosa Ziehau 			BNX_INC(sc->bnx_std, BGE_STD_RX_RING_CNT);
24686c8d8eccSSepherosa Ziehau 			stdcnt++;
24696c8d8eccSSepherosa Ziehau 
24706c8d8eccSSepherosa Ziehau 			if (rxidx != sc->bnx_std) {
24716c8d8eccSSepherosa Ziehau 				ifp->if_ierrors++;
24726c8d8eccSSepherosa Ziehau 				if_printf(ifp, "sw std index(%d) "
24736c8d8eccSSepherosa Ziehau 				    "and hw std index(%d) mismatch, drop!\n",
24746c8d8eccSSepherosa Ziehau 				    sc->bnx_std, rxidx);
24756c8d8eccSSepherosa Ziehau 				bnx_setup_rxdesc_std(sc, rxidx);
24766c8d8eccSSepherosa Ziehau 				continue;
24776c8d8eccSSepherosa Ziehau 			}
24786c8d8eccSSepherosa Ziehau 
24796c8d8eccSSepherosa Ziehau 			m = sc->bnx_cdata.bnx_rx_std_chain[rxidx].bnx_mbuf;
24806c8d8eccSSepherosa Ziehau 			if (cur_rx->bge_flags & BGE_RXBDFLAG_ERROR) {
24816c8d8eccSSepherosa Ziehau 				ifp->if_ierrors++;
24826c8d8eccSSepherosa Ziehau 				bnx_setup_rxdesc_std(sc, sc->bnx_std);
24836c8d8eccSSepherosa Ziehau 				continue;
24846c8d8eccSSepherosa Ziehau 			}
24856c8d8eccSSepherosa Ziehau 			if (bnx_newbuf_std(sc, sc->bnx_std, 0)) {
24866c8d8eccSSepherosa Ziehau 				ifp->if_ierrors++;
24876c8d8eccSSepherosa Ziehau 				bnx_setup_rxdesc_std(sc, sc->bnx_std);
24886c8d8eccSSepherosa Ziehau 				continue;
24896c8d8eccSSepherosa Ziehau 			}
24906c8d8eccSSepherosa Ziehau 		}
24916c8d8eccSSepherosa Ziehau 
24926c8d8eccSSepherosa Ziehau 		ifp->if_ipackets++;
24936c8d8eccSSepherosa Ziehau 		m->m_pkthdr.len = m->m_len = cur_rx->bge_len - ETHER_CRC_LEN;
24946c8d8eccSSepherosa Ziehau 		m->m_pkthdr.rcvif = ifp;
24956c8d8eccSSepherosa Ziehau 
24966c8d8eccSSepherosa Ziehau 		if ((ifp->if_capenable & IFCAP_RXCSUM) &&
24976c8d8eccSSepherosa Ziehau 		    (cur_rx->bge_flags & BGE_RXBDFLAG_IPV6) == 0) {
24986c8d8eccSSepherosa Ziehau 			if (cur_rx->bge_flags & BGE_RXBDFLAG_IP_CSUM) {
24996c8d8eccSSepherosa Ziehau 				m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED;
25006c8d8eccSSepherosa Ziehau 				if ((cur_rx->bge_error_flag &
25016c8d8eccSSepherosa Ziehau 				    BGE_RXERRFLAG_IP_CSUM_NOK) == 0)
25026c8d8eccSSepherosa Ziehau 					m->m_pkthdr.csum_flags |= CSUM_IP_VALID;
25036c8d8eccSSepherosa Ziehau 			}
25046c8d8eccSSepherosa Ziehau 			if (cur_rx->bge_flags & BGE_RXBDFLAG_TCP_UDP_CSUM) {
25056c8d8eccSSepherosa Ziehau 				m->m_pkthdr.csum_data =
25066c8d8eccSSepherosa Ziehau 				    cur_rx->bge_tcp_udp_csum;
25076c8d8eccSSepherosa Ziehau 				m->m_pkthdr.csum_flags |= CSUM_DATA_VALID |
25086c8d8eccSSepherosa Ziehau 				    CSUM_PSEUDO_HDR;
25096c8d8eccSSepherosa Ziehau 			}
25106c8d8eccSSepherosa Ziehau 		}
25116c8d8eccSSepherosa Ziehau 
25126c8d8eccSSepherosa Ziehau 		/*
25136c8d8eccSSepherosa Ziehau 		 * If we received a packet with a vlan tag, pass it
25146c8d8eccSSepherosa Ziehau 		 * to vlan_input() instead of ether_input().
25156c8d8eccSSepherosa Ziehau 		 */
25166c8d8eccSSepherosa Ziehau 		if (have_tag) {
25176c8d8eccSSepherosa Ziehau 			m->m_flags |= M_VLANTAG;
25186c8d8eccSSepherosa Ziehau 			m->m_pkthdr.ether_vlantag = vlan_tag;
25196c8d8eccSSepherosa Ziehau 			have_tag = vlan_tag = 0;
25206c8d8eccSSepherosa Ziehau 		}
25216c8d8eccSSepherosa Ziehau 		ifp->if_input(ifp, m);
25226c8d8eccSSepherosa Ziehau 	}
25236c8d8eccSSepherosa Ziehau 
25246c8d8eccSSepherosa Ziehau 	bnx_writembx(sc, BGE_MBX_RX_CONS0_LO, sc->bnx_rx_saved_considx);
25256c8d8eccSSepherosa Ziehau 	if (stdcnt)
25266c8d8eccSSepherosa Ziehau 		bnx_writembx(sc, BGE_MBX_RX_STD_PROD_LO, sc->bnx_std);
25276c8d8eccSSepherosa Ziehau 	if (jumbocnt)
25286c8d8eccSSepherosa Ziehau 		bnx_writembx(sc, BGE_MBX_RX_JUMBO_PROD_LO, sc->bnx_jumbo);
25296c8d8eccSSepherosa Ziehau }
25306c8d8eccSSepherosa Ziehau 
25316c8d8eccSSepherosa Ziehau static void
25326c8d8eccSSepherosa Ziehau bnx_txeof(struct bnx_softc *sc, uint16_t tx_cons)
25336c8d8eccSSepherosa Ziehau {
25346c8d8eccSSepherosa Ziehau 	struct bge_tx_bd *cur_tx = NULL;
25356c8d8eccSSepherosa Ziehau 	struct ifnet *ifp;
25366c8d8eccSSepherosa Ziehau 
25376c8d8eccSSepherosa Ziehau 	ifp = &sc->arpcom.ac_if;
25386c8d8eccSSepherosa Ziehau 
25396c8d8eccSSepherosa Ziehau 	/*
25406c8d8eccSSepherosa Ziehau 	 * Go through our tx ring and free mbufs for those
25416c8d8eccSSepherosa Ziehau 	 * frames that have been sent.
25426c8d8eccSSepherosa Ziehau 	 */
25436c8d8eccSSepherosa Ziehau 	while (sc->bnx_tx_saved_considx != tx_cons) {
25446c8d8eccSSepherosa Ziehau 		uint32_t idx = 0;
25456c8d8eccSSepherosa Ziehau 
25466c8d8eccSSepherosa Ziehau 		idx = sc->bnx_tx_saved_considx;
25476c8d8eccSSepherosa Ziehau 		cur_tx = &sc->bnx_ldata.bnx_tx_ring[idx];
25486c8d8eccSSepherosa Ziehau 		if (cur_tx->bge_flags & BGE_TXBDFLAG_END)
25496c8d8eccSSepherosa Ziehau 			ifp->if_opackets++;
25506c8d8eccSSepherosa Ziehau 		if (sc->bnx_cdata.bnx_tx_chain[idx] != NULL) {
25516c8d8eccSSepherosa Ziehau 			bus_dmamap_unload(sc->bnx_cdata.bnx_tx_mtag,
25526c8d8eccSSepherosa Ziehau 			    sc->bnx_cdata.bnx_tx_dmamap[idx]);
25536c8d8eccSSepherosa Ziehau 			m_freem(sc->bnx_cdata.bnx_tx_chain[idx]);
25546c8d8eccSSepherosa Ziehau 			sc->bnx_cdata.bnx_tx_chain[idx] = NULL;
25556c8d8eccSSepherosa Ziehau 		}
25566c8d8eccSSepherosa Ziehau 		sc->bnx_txcnt--;
25576c8d8eccSSepherosa Ziehau 		BNX_INC(sc->bnx_tx_saved_considx, BGE_TX_RING_CNT);
25586c8d8eccSSepherosa Ziehau 	}
25596c8d8eccSSepherosa Ziehau 
25606c8d8eccSSepherosa Ziehau 	if (cur_tx != NULL &&
25616c8d8eccSSepherosa Ziehau 	    (BGE_TX_RING_CNT - sc->bnx_txcnt) >=
25626c8d8eccSSepherosa Ziehau 	    (BNX_NSEG_RSVD + BNX_NSEG_SPARE))
25636c8d8eccSSepherosa Ziehau 		ifp->if_flags &= ~IFF_OACTIVE;
25646c8d8eccSSepherosa Ziehau 
25656c8d8eccSSepherosa Ziehau 	if (sc->bnx_txcnt == 0)
25666c8d8eccSSepherosa Ziehau 		ifp->if_timer = 0;
25676c8d8eccSSepherosa Ziehau 
25686c8d8eccSSepherosa Ziehau 	if (!ifq_is_empty(&ifp->if_snd))
25696c8d8eccSSepherosa Ziehau 		if_devstart(ifp);
25706c8d8eccSSepherosa Ziehau }
25716c8d8eccSSepherosa Ziehau 
25726c8d8eccSSepherosa Ziehau #ifdef DEVICE_POLLING
25736c8d8eccSSepherosa Ziehau 
25746c8d8eccSSepherosa Ziehau static void
25756c8d8eccSSepherosa Ziehau bnx_poll(struct ifnet *ifp, enum poll_cmd cmd, int count)
25766c8d8eccSSepherosa Ziehau {
25776c8d8eccSSepherosa Ziehau 	struct bnx_softc *sc = ifp->if_softc;
25786c8d8eccSSepherosa Ziehau 	struct bge_status_block *sblk = sc->bnx_ldata.bnx_status_block;
25796c8d8eccSSepherosa Ziehau 	uint16_t rx_prod, tx_cons;
25806c8d8eccSSepherosa Ziehau 
25816c8d8eccSSepherosa Ziehau 	switch(cmd) {
25826c8d8eccSSepherosa Ziehau 	case POLL_REGISTER:
25836c8d8eccSSepherosa Ziehau 		bnx_disable_intr(sc);
25846c8d8eccSSepherosa Ziehau 		break;
25856c8d8eccSSepherosa Ziehau 	case POLL_DEREGISTER:
25866c8d8eccSSepherosa Ziehau 		bnx_enable_intr(sc);
25876c8d8eccSSepherosa Ziehau 		break;
25886c8d8eccSSepherosa Ziehau 	case POLL_AND_CHECK_STATUS:
25896c8d8eccSSepherosa Ziehau 		/*
25906c8d8eccSSepherosa Ziehau 		 * Process link state changes.
25916c8d8eccSSepherosa Ziehau 		 */
25926c8d8eccSSepherosa Ziehau 		bnx_link_poll(sc);
25936c8d8eccSSepherosa Ziehau 		/* Fall through */
25946c8d8eccSSepherosa Ziehau 	case POLL_ONLY:
25956c8d8eccSSepherosa Ziehau 		sc->bnx_status_tag = sblk->bge_status_tag;
25966c8d8eccSSepherosa Ziehau 		/*
25976c8d8eccSSepherosa Ziehau 		 * Use a load fence to ensure that status_tag
25986c8d8eccSSepherosa Ziehau 		 * is saved  before rx_prod and tx_cons.
25996c8d8eccSSepherosa Ziehau 		 */
26006c8d8eccSSepherosa Ziehau 		cpu_lfence();
26016c8d8eccSSepherosa Ziehau 
26026c8d8eccSSepherosa Ziehau 		rx_prod = sblk->bge_idx[0].bge_rx_prod_idx;
26036c8d8eccSSepherosa Ziehau 		tx_cons = sblk->bge_idx[0].bge_tx_cons_idx;
26046c8d8eccSSepherosa Ziehau 		if (ifp->if_flags & IFF_RUNNING) {
26056c8d8eccSSepherosa Ziehau 			rx_prod = sblk->bge_idx[0].bge_rx_prod_idx;
26066c8d8eccSSepherosa Ziehau 			if (sc->bnx_rx_saved_considx != rx_prod)
26076c8d8eccSSepherosa Ziehau 				bnx_rxeof(sc, rx_prod);
26086c8d8eccSSepherosa Ziehau 
26096c8d8eccSSepherosa Ziehau 			tx_cons = sblk->bge_idx[0].bge_tx_cons_idx;
26106c8d8eccSSepherosa Ziehau 			if (sc->bnx_tx_saved_considx != tx_cons)
26116c8d8eccSSepherosa Ziehau 				bnx_txeof(sc, tx_cons);
26126c8d8eccSSepherosa Ziehau 		}
26136c8d8eccSSepherosa Ziehau 		break;
26146c8d8eccSSepherosa Ziehau 	}
26156c8d8eccSSepherosa Ziehau }
26166c8d8eccSSepherosa Ziehau 
26176c8d8eccSSepherosa Ziehau #endif
26186c8d8eccSSepherosa Ziehau 
26196c8d8eccSSepherosa Ziehau static void
26206c8d8eccSSepherosa Ziehau bnx_intr_legacy(void *xsc)
26216c8d8eccSSepherosa Ziehau {
26226c8d8eccSSepherosa Ziehau 	struct bnx_softc *sc = xsc;
26236c8d8eccSSepherosa Ziehau 	struct bge_status_block *sblk = sc->bnx_ldata.bnx_status_block;
26246c8d8eccSSepherosa Ziehau 
26256c8d8eccSSepherosa Ziehau 	if (sc->bnx_status_tag == sblk->bge_status_tag) {
26266c8d8eccSSepherosa Ziehau 		uint32_t val;
26276c8d8eccSSepherosa Ziehau 
26286c8d8eccSSepherosa Ziehau 		val = pci_read_config(sc->bnx_dev, BGE_PCI_PCISTATE, 4);
26296c8d8eccSSepherosa Ziehau 		if (val & BGE_PCISTAT_INTR_NOTACT)
26306c8d8eccSSepherosa Ziehau 			return;
26316c8d8eccSSepherosa Ziehau 	}
26326c8d8eccSSepherosa Ziehau 
26336c8d8eccSSepherosa Ziehau 	/*
26346c8d8eccSSepherosa Ziehau 	 * NOTE:
26356c8d8eccSSepherosa Ziehau 	 * Interrupt will have to be disabled if tagged status
26366c8d8eccSSepherosa Ziehau 	 * is used, else interrupt will always be asserted on
26376c8d8eccSSepherosa Ziehau 	 * certain chips (at least on BCM5750 AX/BX).
26386c8d8eccSSepherosa Ziehau 	 */
26396c8d8eccSSepherosa Ziehau 	bnx_writembx(sc, BGE_MBX_IRQ0_LO, 1);
26406c8d8eccSSepherosa Ziehau 
26416c8d8eccSSepherosa Ziehau 	bnx_intr(sc);
26426c8d8eccSSepherosa Ziehau }
26436c8d8eccSSepherosa Ziehau 
26446c8d8eccSSepherosa Ziehau static void
26456c8d8eccSSepherosa Ziehau bnx_msi(void *xsc)
26466c8d8eccSSepherosa Ziehau {
26476c8d8eccSSepherosa Ziehau 	struct bnx_softc *sc = xsc;
26486c8d8eccSSepherosa Ziehau 
26496c8d8eccSSepherosa Ziehau 	/* Disable interrupt first */
26506c8d8eccSSepherosa Ziehau 	bnx_writembx(sc, BGE_MBX_IRQ0_LO, 1);
26516c8d8eccSSepherosa Ziehau 	bnx_intr(sc);
26526c8d8eccSSepherosa Ziehau }
26536c8d8eccSSepherosa Ziehau 
26546c8d8eccSSepherosa Ziehau static void
26556c8d8eccSSepherosa Ziehau bnx_msi_oneshot(void *xsc)
26566c8d8eccSSepherosa Ziehau {
26576c8d8eccSSepherosa Ziehau 	bnx_intr(xsc);
26586c8d8eccSSepherosa Ziehau }
26596c8d8eccSSepherosa Ziehau 
26606c8d8eccSSepherosa Ziehau static void
26616c8d8eccSSepherosa Ziehau bnx_intr(struct bnx_softc *sc)
26626c8d8eccSSepherosa Ziehau {
26636c8d8eccSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
26646c8d8eccSSepherosa Ziehau 	struct bge_status_block *sblk = sc->bnx_ldata.bnx_status_block;
26656c8d8eccSSepherosa Ziehau 	uint16_t rx_prod, tx_cons;
26666c8d8eccSSepherosa Ziehau 	uint32_t status;
26676c8d8eccSSepherosa Ziehau 
26686c8d8eccSSepherosa Ziehau 	sc->bnx_status_tag = sblk->bge_status_tag;
26696c8d8eccSSepherosa Ziehau 	/*
26706c8d8eccSSepherosa Ziehau 	 * Use a load fence to ensure that status_tag is saved
26716c8d8eccSSepherosa Ziehau 	 * before rx_prod, tx_cons and status.
26726c8d8eccSSepherosa Ziehau 	 */
26736c8d8eccSSepherosa Ziehau 	cpu_lfence();
26746c8d8eccSSepherosa Ziehau 
26756c8d8eccSSepherosa Ziehau 	rx_prod = sblk->bge_idx[0].bge_rx_prod_idx;
26766c8d8eccSSepherosa Ziehau 	tx_cons = sblk->bge_idx[0].bge_tx_cons_idx;
26776c8d8eccSSepherosa Ziehau 	status = sblk->bge_status;
26786c8d8eccSSepherosa Ziehau 
26796c8d8eccSSepherosa Ziehau 	if ((status & BGE_STATFLAG_LINKSTATE_CHANGED) || sc->bnx_link_evt)
26806c8d8eccSSepherosa Ziehau 		bnx_link_poll(sc);
26816c8d8eccSSepherosa Ziehau 
26826c8d8eccSSepherosa Ziehau 	if (ifp->if_flags & IFF_RUNNING) {
26836c8d8eccSSepherosa Ziehau 		if (sc->bnx_rx_saved_considx != rx_prod)
26846c8d8eccSSepherosa Ziehau 			bnx_rxeof(sc, rx_prod);
26856c8d8eccSSepherosa Ziehau 
26866c8d8eccSSepherosa Ziehau 		if (sc->bnx_tx_saved_considx != tx_cons)
26876c8d8eccSSepherosa Ziehau 			bnx_txeof(sc, tx_cons);
26886c8d8eccSSepherosa Ziehau 	}
26896c8d8eccSSepherosa Ziehau 
26906c8d8eccSSepherosa Ziehau 	bnx_writembx(sc, BGE_MBX_IRQ0_LO, sc->bnx_status_tag << 24);
26916c8d8eccSSepherosa Ziehau 
26926c8d8eccSSepherosa Ziehau 	if (sc->bnx_coal_chg)
26936c8d8eccSSepherosa Ziehau 		bnx_coal_change(sc);
26946c8d8eccSSepherosa Ziehau }
26956c8d8eccSSepherosa Ziehau 
26966c8d8eccSSepherosa Ziehau static void
26976c8d8eccSSepherosa Ziehau bnx_tick(void *xsc)
26986c8d8eccSSepherosa Ziehau {
26996c8d8eccSSepherosa Ziehau 	struct bnx_softc *sc = xsc;
27006c8d8eccSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
27016c8d8eccSSepherosa Ziehau 
27026c8d8eccSSepherosa Ziehau 	lwkt_serialize_enter(ifp->if_serializer);
27036c8d8eccSSepherosa Ziehau 
27046c8d8eccSSepherosa Ziehau 	bnx_stats_update_regs(sc);
27056c8d8eccSSepherosa Ziehau 
27066c8d8eccSSepherosa Ziehau 	if (sc->bnx_flags & BNX_FLAG_TBI) {
27076c8d8eccSSepherosa Ziehau 		/*
27086c8d8eccSSepherosa Ziehau 		 * Since in TBI mode auto-polling can't be used we should poll
27096c8d8eccSSepherosa Ziehau 		 * link status manually. Here we register pending link event
27106c8d8eccSSepherosa Ziehau 		 * and trigger interrupt.
27116c8d8eccSSepherosa Ziehau 		 */
27126c8d8eccSSepherosa Ziehau 		sc->bnx_link_evt++;
27136c8d8eccSSepherosa Ziehau 		BNX_SETBIT(sc, BGE_HCC_MODE, BGE_HCCMODE_COAL_NOW);
27146c8d8eccSSepherosa Ziehau 	} else if (!sc->bnx_link) {
27156c8d8eccSSepherosa Ziehau 		mii_tick(device_get_softc(sc->bnx_miibus));
27166c8d8eccSSepherosa Ziehau 	}
27176c8d8eccSSepherosa Ziehau 
27186c8d8eccSSepherosa Ziehau 	callout_reset(&sc->bnx_stat_timer, hz, bnx_tick, sc);
27196c8d8eccSSepherosa Ziehau 
27206c8d8eccSSepherosa Ziehau 	lwkt_serialize_exit(ifp->if_serializer);
27216c8d8eccSSepherosa Ziehau }
27226c8d8eccSSepherosa Ziehau 
27236c8d8eccSSepherosa Ziehau static void
27246c8d8eccSSepherosa Ziehau bnx_stats_update_regs(struct bnx_softc *sc)
27256c8d8eccSSepherosa Ziehau {
27266c8d8eccSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
27276c8d8eccSSepherosa Ziehau 	struct bge_mac_stats_regs stats;
27286c8d8eccSSepherosa Ziehau 	uint32_t *s;
27296c8d8eccSSepherosa Ziehau 	int i;
27306c8d8eccSSepherosa Ziehau 
27316c8d8eccSSepherosa Ziehau 	s = (uint32_t *)&stats;
27326c8d8eccSSepherosa Ziehau 	for (i = 0; i < sizeof(struct bge_mac_stats_regs); i += 4) {
27336c8d8eccSSepherosa Ziehau 		*s = CSR_READ_4(sc, BGE_RX_STATS + i);
27346c8d8eccSSepherosa Ziehau 		s++;
27356c8d8eccSSepherosa Ziehau 	}
27366c8d8eccSSepherosa Ziehau 
27376c8d8eccSSepherosa Ziehau 	ifp->if_collisions +=
27386c8d8eccSSepherosa Ziehau 	   (stats.dot3StatsSingleCollisionFrames +
27396c8d8eccSSepherosa Ziehau 	   stats.dot3StatsMultipleCollisionFrames +
27406c8d8eccSSepherosa Ziehau 	   stats.dot3StatsExcessiveCollisions +
27416c8d8eccSSepherosa Ziehau 	   stats.dot3StatsLateCollisions) -
27426c8d8eccSSepherosa Ziehau 	   ifp->if_collisions;
27436c8d8eccSSepherosa Ziehau }
27446c8d8eccSSepherosa Ziehau 
27456c8d8eccSSepherosa Ziehau /*
27466c8d8eccSSepherosa Ziehau  * Encapsulate an mbuf chain in the tx ring  by coupling the mbuf data
27476c8d8eccSSepherosa Ziehau  * pointers to descriptors.
27486c8d8eccSSepherosa Ziehau  */
27496c8d8eccSSepherosa Ziehau static int
27506c8d8eccSSepherosa Ziehau bnx_encap(struct bnx_softc *sc, struct mbuf **m_head0, uint32_t *txidx)
27516c8d8eccSSepherosa Ziehau {
27526c8d8eccSSepherosa Ziehau 	struct bge_tx_bd *d = NULL;
27536c8d8eccSSepherosa Ziehau 	uint16_t csum_flags = 0;
27546c8d8eccSSepherosa Ziehau 	bus_dma_segment_t segs[BNX_NSEG_NEW];
27556c8d8eccSSepherosa Ziehau 	bus_dmamap_t map;
27566c8d8eccSSepherosa Ziehau 	int error, maxsegs, nsegs, idx, i;
27576c8d8eccSSepherosa Ziehau 	struct mbuf *m_head = *m_head0, *m_new;
27586c8d8eccSSepherosa Ziehau 
27596c8d8eccSSepherosa Ziehau 	if (m_head->m_pkthdr.csum_flags) {
27606c8d8eccSSepherosa Ziehau 		if (m_head->m_pkthdr.csum_flags & CSUM_IP)
27616c8d8eccSSepherosa Ziehau 			csum_flags |= BGE_TXBDFLAG_IP_CSUM;
27626c8d8eccSSepherosa Ziehau 		if (m_head->m_pkthdr.csum_flags & (CSUM_TCP | CSUM_UDP))
27636c8d8eccSSepherosa Ziehau 			csum_flags |= BGE_TXBDFLAG_TCP_UDP_CSUM;
27646c8d8eccSSepherosa Ziehau 		if (m_head->m_flags & M_LASTFRAG)
27656c8d8eccSSepherosa Ziehau 			csum_flags |= BGE_TXBDFLAG_IP_FRAG_END;
27666c8d8eccSSepherosa Ziehau 		else if (m_head->m_flags & M_FRAG)
27676c8d8eccSSepherosa Ziehau 			csum_flags |= BGE_TXBDFLAG_IP_FRAG;
27686c8d8eccSSepherosa Ziehau 	}
27696c8d8eccSSepherosa Ziehau 
27706c8d8eccSSepherosa Ziehau 	idx = *txidx;
27716c8d8eccSSepherosa Ziehau 	map = sc->bnx_cdata.bnx_tx_dmamap[idx];
27726c8d8eccSSepherosa Ziehau 
27736c8d8eccSSepherosa Ziehau 	maxsegs = (BGE_TX_RING_CNT - sc->bnx_txcnt) - BNX_NSEG_RSVD;
27746c8d8eccSSepherosa Ziehau 	KASSERT(maxsegs >= BNX_NSEG_SPARE,
27756c8d8eccSSepherosa Ziehau 		("not enough segments %d", maxsegs));
27766c8d8eccSSepherosa Ziehau 
27776c8d8eccSSepherosa Ziehau 	if (maxsegs > BNX_NSEG_NEW)
27786c8d8eccSSepherosa Ziehau 		maxsegs = BNX_NSEG_NEW;
27796c8d8eccSSepherosa Ziehau 
27806c8d8eccSSepherosa Ziehau 	/*
27816c8d8eccSSepherosa Ziehau 	 * Pad outbound frame to BGE_MIN_FRAMELEN for an unusual reason.
27826c8d8eccSSepherosa Ziehau 	 * The bge hardware will pad out Tx runts to BGE_MIN_FRAMELEN,
27836c8d8eccSSepherosa Ziehau 	 * but when such padded frames employ the bge IP/TCP checksum
27846c8d8eccSSepherosa Ziehau 	 * offload, the hardware checksum assist gives incorrect results
27856c8d8eccSSepherosa Ziehau 	 * (possibly from incorporating its own padding into the UDP/TCP
27866c8d8eccSSepherosa Ziehau 	 * checksum; who knows).  If we pad such runts with zeros, the
27876c8d8eccSSepherosa Ziehau 	 * onboard checksum comes out correct.
27886c8d8eccSSepherosa Ziehau 	 */
27896c8d8eccSSepherosa Ziehau 	if ((csum_flags & BGE_TXBDFLAG_TCP_UDP_CSUM) &&
27906c8d8eccSSepherosa Ziehau 	    m_head->m_pkthdr.len < BNX_MIN_FRAMELEN) {
27916c8d8eccSSepherosa Ziehau 		error = m_devpad(m_head, BNX_MIN_FRAMELEN);
27926c8d8eccSSepherosa Ziehau 		if (error)
27936c8d8eccSSepherosa Ziehau 			goto back;
27946c8d8eccSSepherosa Ziehau 	}
27956c8d8eccSSepherosa Ziehau 
27966c8d8eccSSepherosa Ziehau 	if ((sc->bnx_flags & BNX_FLAG_SHORTDMA) && m_head->m_next != NULL) {
27976c8d8eccSSepherosa Ziehau 		m_new = bnx_defrag_shortdma(m_head);
27986c8d8eccSSepherosa Ziehau 		if (m_new == NULL) {
27996c8d8eccSSepherosa Ziehau 			error = ENOBUFS;
28006c8d8eccSSepherosa Ziehau 			goto back;
28016c8d8eccSSepherosa Ziehau 		}
28026c8d8eccSSepherosa Ziehau 		*m_head0 = m_head = m_new;
28036c8d8eccSSepherosa Ziehau 	}
28046c8d8eccSSepherosa Ziehau 	if (sc->bnx_force_defrag && m_head->m_next != NULL) {
28056c8d8eccSSepherosa Ziehau 		/*
28066c8d8eccSSepherosa Ziehau 		 * Forcefully defragment mbuf chain to overcome hardware
28076c8d8eccSSepherosa Ziehau 		 * limitation which only support a single outstanding
28086c8d8eccSSepherosa Ziehau 		 * DMA read operation.  If it fails, keep moving on using
28096c8d8eccSSepherosa Ziehau 		 * the original mbuf chain.
28106c8d8eccSSepherosa Ziehau 		 */
28116c8d8eccSSepherosa Ziehau 		m_new = m_defrag(m_head, MB_DONTWAIT);
28126c8d8eccSSepherosa Ziehau 		if (m_new != NULL)
28136c8d8eccSSepherosa Ziehau 			*m_head0 = m_head = m_new;
28146c8d8eccSSepherosa Ziehau 	}
28156c8d8eccSSepherosa Ziehau 
28166c8d8eccSSepherosa Ziehau 	error = bus_dmamap_load_mbuf_defrag(sc->bnx_cdata.bnx_tx_mtag, map,
28176c8d8eccSSepherosa Ziehau 			m_head0, segs, maxsegs, &nsegs, BUS_DMA_NOWAIT);
28186c8d8eccSSepherosa Ziehau 	if (error)
28196c8d8eccSSepherosa Ziehau 		goto back;
28206c8d8eccSSepherosa Ziehau 
28216c8d8eccSSepherosa Ziehau 	m_head = *m_head0;
28226c8d8eccSSepherosa Ziehau 	bus_dmamap_sync(sc->bnx_cdata.bnx_tx_mtag, map, BUS_DMASYNC_PREWRITE);
28236c8d8eccSSepherosa Ziehau 
28246c8d8eccSSepherosa Ziehau 	for (i = 0; ; i++) {
28256c8d8eccSSepherosa Ziehau 		d = &sc->bnx_ldata.bnx_tx_ring[idx];
28266c8d8eccSSepherosa Ziehau 
28276c8d8eccSSepherosa Ziehau 		d->bge_addr.bge_addr_lo = BGE_ADDR_LO(segs[i].ds_addr);
28286c8d8eccSSepherosa Ziehau 		d->bge_addr.bge_addr_hi = BGE_ADDR_HI(segs[i].ds_addr);
28296c8d8eccSSepherosa Ziehau 		d->bge_len = segs[i].ds_len;
28306c8d8eccSSepherosa Ziehau 		d->bge_flags = csum_flags;
28316c8d8eccSSepherosa Ziehau 
28326c8d8eccSSepherosa Ziehau 		if (i == nsegs - 1)
28336c8d8eccSSepherosa Ziehau 			break;
28346c8d8eccSSepherosa Ziehau 		BNX_INC(idx, BGE_TX_RING_CNT);
28356c8d8eccSSepherosa Ziehau 	}
28366c8d8eccSSepherosa Ziehau 	/* Mark the last segment as end of packet... */
28376c8d8eccSSepherosa Ziehau 	d->bge_flags |= BGE_TXBDFLAG_END;
28386c8d8eccSSepherosa Ziehau 
28396c8d8eccSSepherosa Ziehau 	/* Set vlan tag to the first segment of the packet. */
28406c8d8eccSSepherosa Ziehau 	d = &sc->bnx_ldata.bnx_tx_ring[*txidx];
28416c8d8eccSSepherosa Ziehau 	if (m_head->m_flags & M_VLANTAG) {
28426c8d8eccSSepherosa Ziehau 		d->bge_flags |= BGE_TXBDFLAG_VLAN_TAG;
28436c8d8eccSSepherosa Ziehau 		d->bge_vlan_tag = m_head->m_pkthdr.ether_vlantag;
28446c8d8eccSSepherosa Ziehau 	} else {
28456c8d8eccSSepherosa Ziehau 		d->bge_vlan_tag = 0;
28466c8d8eccSSepherosa Ziehau 	}
28476c8d8eccSSepherosa Ziehau 
28486c8d8eccSSepherosa Ziehau 	/*
28496c8d8eccSSepherosa Ziehau 	 * Insure that the map for this transmission is placed at
28506c8d8eccSSepherosa Ziehau 	 * the array index of the last descriptor in this chain.
28516c8d8eccSSepherosa Ziehau 	 */
28526c8d8eccSSepherosa Ziehau 	sc->bnx_cdata.bnx_tx_dmamap[*txidx] = sc->bnx_cdata.bnx_tx_dmamap[idx];
28536c8d8eccSSepherosa Ziehau 	sc->bnx_cdata.bnx_tx_dmamap[idx] = map;
28546c8d8eccSSepherosa Ziehau 	sc->bnx_cdata.bnx_tx_chain[idx] = m_head;
28556c8d8eccSSepherosa Ziehau 	sc->bnx_txcnt += nsegs;
28566c8d8eccSSepherosa Ziehau 
28576c8d8eccSSepherosa Ziehau 	BNX_INC(idx, BGE_TX_RING_CNT);
28586c8d8eccSSepherosa Ziehau 	*txidx = idx;
28596c8d8eccSSepherosa Ziehau back:
28606c8d8eccSSepherosa Ziehau 	if (error) {
28616c8d8eccSSepherosa Ziehau 		m_freem(*m_head0);
28626c8d8eccSSepherosa Ziehau 		*m_head0 = NULL;
28636c8d8eccSSepherosa Ziehau 	}
28646c8d8eccSSepherosa Ziehau 	return error;
28656c8d8eccSSepherosa Ziehau }
28666c8d8eccSSepherosa Ziehau 
28676c8d8eccSSepherosa Ziehau /*
28686c8d8eccSSepherosa Ziehau  * Main transmit routine. To avoid having to do mbuf copies, we put pointers
28696c8d8eccSSepherosa Ziehau  * to the mbuf data regions directly in the transmit descriptors.
28706c8d8eccSSepherosa Ziehau  */
28716c8d8eccSSepherosa Ziehau static void
28726c8d8eccSSepherosa Ziehau bnx_start(struct ifnet *ifp)
28736c8d8eccSSepherosa Ziehau {
28746c8d8eccSSepherosa Ziehau 	struct bnx_softc *sc = ifp->if_softc;
28756c8d8eccSSepherosa Ziehau 	struct mbuf *m_head = NULL;
28766c8d8eccSSepherosa Ziehau 	uint32_t prodidx;
28776c8d8eccSSepherosa Ziehau 	int need_trans;
28786c8d8eccSSepherosa Ziehau 
28796c8d8eccSSepherosa Ziehau 	if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
28806c8d8eccSSepherosa Ziehau 		return;
28816c8d8eccSSepherosa Ziehau 
28826c8d8eccSSepherosa Ziehau 	prodidx = sc->bnx_tx_prodidx;
28836c8d8eccSSepherosa Ziehau 
28846c8d8eccSSepherosa Ziehau 	need_trans = 0;
28856c8d8eccSSepherosa Ziehau 	while (sc->bnx_cdata.bnx_tx_chain[prodidx] == NULL) {
28866c8d8eccSSepherosa Ziehau 		m_head = ifq_dequeue(&ifp->if_snd, NULL);
28876c8d8eccSSepherosa Ziehau 		if (m_head == NULL)
28886c8d8eccSSepherosa Ziehau 			break;
28896c8d8eccSSepherosa Ziehau 
28906c8d8eccSSepherosa Ziehau 		/*
28916c8d8eccSSepherosa Ziehau 		 * XXX
28926c8d8eccSSepherosa Ziehau 		 * The code inside the if() block is never reached since we
28936c8d8eccSSepherosa Ziehau 		 * must mark CSUM_IP_FRAGS in our if_hwassist to start getting
28946c8d8eccSSepherosa Ziehau 		 * requests to checksum TCP/UDP in a fragmented packet.
28956c8d8eccSSepherosa Ziehau 		 *
28966c8d8eccSSepherosa Ziehau 		 * XXX
28976c8d8eccSSepherosa Ziehau 		 * safety overkill.  If this is a fragmented packet chain
28986c8d8eccSSepherosa Ziehau 		 * with delayed TCP/UDP checksums, then only encapsulate
28996c8d8eccSSepherosa Ziehau 		 * it if we have enough descriptors to handle the entire
29006c8d8eccSSepherosa Ziehau 		 * chain at once.
29016c8d8eccSSepherosa Ziehau 		 * (paranoia -- may not actually be needed)
29026c8d8eccSSepherosa Ziehau 		 */
29036c8d8eccSSepherosa Ziehau 		if ((m_head->m_flags & M_FIRSTFRAG) &&
29046c8d8eccSSepherosa Ziehau 		    (m_head->m_pkthdr.csum_flags & CSUM_DELAY_DATA)) {
29056c8d8eccSSepherosa Ziehau 			if ((BGE_TX_RING_CNT - sc->bnx_txcnt) <
29066c8d8eccSSepherosa Ziehau 			    m_head->m_pkthdr.csum_data + BNX_NSEG_RSVD) {
29076c8d8eccSSepherosa Ziehau 				ifp->if_flags |= IFF_OACTIVE;
29086c8d8eccSSepherosa Ziehau 				ifq_prepend(&ifp->if_snd, m_head);
29096c8d8eccSSepherosa Ziehau 				break;
29106c8d8eccSSepherosa Ziehau 			}
29116c8d8eccSSepherosa Ziehau 		}
29126c8d8eccSSepherosa Ziehau 
29136c8d8eccSSepherosa Ziehau 		/*
29146c8d8eccSSepherosa Ziehau 		 * Sanity check: avoid coming within BGE_NSEG_RSVD
29156c8d8eccSSepherosa Ziehau 		 * descriptors of the end of the ring.  Also make
29166c8d8eccSSepherosa Ziehau 		 * sure there are BGE_NSEG_SPARE descriptors for
29176c8d8eccSSepherosa Ziehau 		 * jumbo buffers' defragmentation.
29186c8d8eccSSepherosa Ziehau 		 */
29196c8d8eccSSepherosa Ziehau 		if ((BGE_TX_RING_CNT - sc->bnx_txcnt) <
29206c8d8eccSSepherosa Ziehau 		    (BNX_NSEG_RSVD + BNX_NSEG_SPARE)) {
29216c8d8eccSSepherosa Ziehau 			ifp->if_flags |= IFF_OACTIVE;
29226c8d8eccSSepherosa Ziehau 			ifq_prepend(&ifp->if_snd, m_head);
29236c8d8eccSSepherosa Ziehau 			break;
29246c8d8eccSSepherosa Ziehau 		}
29256c8d8eccSSepherosa Ziehau 
29266c8d8eccSSepherosa Ziehau 		/*
29276c8d8eccSSepherosa Ziehau 		 * Pack the data into the transmit ring. If we
29286c8d8eccSSepherosa Ziehau 		 * don't have room, set the OACTIVE flag and wait
29296c8d8eccSSepherosa Ziehau 		 * for the NIC to drain the ring.
29306c8d8eccSSepherosa Ziehau 		 */
29316c8d8eccSSepherosa Ziehau 		if (bnx_encap(sc, &m_head, &prodidx)) {
29326c8d8eccSSepherosa Ziehau 			ifp->if_flags |= IFF_OACTIVE;
29336c8d8eccSSepherosa Ziehau 			ifp->if_oerrors++;
29346c8d8eccSSepherosa Ziehau 			break;
29356c8d8eccSSepherosa Ziehau 		}
29366c8d8eccSSepherosa Ziehau 		need_trans = 1;
29376c8d8eccSSepherosa Ziehau 
29386c8d8eccSSepherosa Ziehau 		ETHER_BPF_MTAP(ifp, m_head);
29396c8d8eccSSepherosa Ziehau 	}
29406c8d8eccSSepherosa Ziehau 
29416c8d8eccSSepherosa Ziehau 	if (!need_trans)
29426c8d8eccSSepherosa Ziehau 		return;
29436c8d8eccSSepherosa Ziehau 
29446c8d8eccSSepherosa Ziehau 	/* Transmit */
29456c8d8eccSSepherosa Ziehau 	bnx_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, prodidx);
29466c8d8eccSSepherosa Ziehau 
29476c8d8eccSSepherosa Ziehau 	sc->bnx_tx_prodidx = prodidx;
29486c8d8eccSSepherosa Ziehau 
29496c8d8eccSSepherosa Ziehau 	/*
29506c8d8eccSSepherosa Ziehau 	 * Set a timeout in case the chip goes out to lunch.
29516c8d8eccSSepherosa Ziehau 	 */
29526c8d8eccSSepherosa Ziehau 	ifp->if_timer = 5;
29536c8d8eccSSepherosa Ziehau }
29546c8d8eccSSepherosa Ziehau 
29556c8d8eccSSepherosa Ziehau static void
29566c8d8eccSSepherosa Ziehau bnx_init(void *xsc)
29576c8d8eccSSepherosa Ziehau {
29586c8d8eccSSepherosa Ziehau 	struct bnx_softc *sc = xsc;
29596c8d8eccSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
29606c8d8eccSSepherosa Ziehau 	uint16_t *m;
29616c8d8eccSSepherosa Ziehau 	uint32_t mode;
29626c8d8eccSSepherosa Ziehau 
29636c8d8eccSSepherosa Ziehau 	ASSERT_SERIALIZED(ifp->if_serializer);
29646c8d8eccSSepherosa Ziehau 
29656c8d8eccSSepherosa Ziehau 	/* Cancel pending I/O and flush buffers. */
29666c8d8eccSSepherosa Ziehau 	bnx_stop(sc);
29676c8d8eccSSepherosa Ziehau 	bnx_reset(sc);
29686c8d8eccSSepherosa Ziehau 	bnx_chipinit(sc);
29696c8d8eccSSepherosa Ziehau 
29706c8d8eccSSepherosa Ziehau 	/*
29716c8d8eccSSepherosa Ziehau 	 * Init the various state machines, ring
29726c8d8eccSSepherosa Ziehau 	 * control blocks and firmware.
29736c8d8eccSSepherosa Ziehau 	 */
29746c8d8eccSSepherosa Ziehau 	if (bnx_blockinit(sc)) {
29756c8d8eccSSepherosa Ziehau 		if_printf(ifp, "initialization failure\n");
29766c8d8eccSSepherosa Ziehau 		bnx_stop(sc);
29776c8d8eccSSepherosa Ziehau 		return;
29786c8d8eccSSepherosa Ziehau 	}
29796c8d8eccSSepherosa Ziehau 
29806c8d8eccSSepherosa Ziehau 	/* Specify MTU. */
29816c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_RX_MTU, ifp->if_mtu +
29826c8d8eccSSepherosa Ziehau 	    ETHER_HDR_LEN + ETHER_CRC_LEN + EVL_ENCAPLEN);
29836c8d8eccSSepherosa Ziehau 
29846c8d8eccSSepherosa Ziehau 	/* Load our MAC address. */
29856c8d8eccSSepherosa Ziehau 	m = (uint16_t *)&sc->arpcom.ac_enaddr[0];
29866c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_MAC_ADDR1_LO, htons(m[0]));
29876c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_MAC_ADDR1_HI, (htons(m[1]) << 16) | htons(m[2]));
29886c8d8eccSSepherosa Ziehau 
29896c8d8eccSSepherosa Ziehau 	/* Enable or disable promiscuous mode as needed. */
29906c8d8eccSSepherosa Ziehau 	bnx_setpromisc(sc);
29916c8d8eccSSepherosa Ziehau 
29926c8d8eccSSepherosa Ziehau 	/* Program multicast filter. */
29936c8d8eccSSepherosa Ziehau 	bnx_setmulti(sc);
29946c8d8eccSSepherosa Ziehau 
29956c8d8eccSSepherosa Ziehau 	/* Init RX ring. */
29966c8d8eccSSepherosa Ziehau 	if (bnx_init_rx_ring_std(sc)) {
29976c8d8eccSSepherosa Ziehau 		if_printf(ifp, "RX ring initialization failed\n");
29986c8d8eccSSepherosa Ziehau 		bnx_stop(sc);
29996c8d8eccSSepherosa Ziehau 		return;
30006c8d8eccSSepherosa Ziehau 	}
30016c8d8eccSSepherosa Ziehau 
30026c8d8eccSSepherosa Ziehau 	/* Init jumbo RX ring. */
30036c8d8eccSSepherosa Ziehau 	if (ifp->if_mtu > (ETHERMTU + ETHER_HDR_LEN + ETHER_CRC_LEN)) {
30046c8d8eccSSepherosa Ziehau 		if (bnx_init_rx_ring_jumbo(sc)) {
30056c8d8eccSSepherosa Ziehau 			if_printf(ifp, "Jumbo RX ring initialization failed\n");
30066c8d8eccSSepherosa Ziehau 			bnx_stop(sc);
30076c8d8eccSSepherosa Ziehau 			return;
30086c8d8eccSSepherosa Ziehau 		}
30096c8d8eccSSepherosa Ziehau 	}
30106c8d8eccSSepherosa Ziehau 
30116c8d8eccSSepherosa Ziehau 	/* Init our RX return ring index */
30126c8d8eccSSepherosa Ziehau 	sc->bnx_rx_saved_considx = 0;
30136c8d8eccSSepherosa Ziehau 
30146c8d8eccSSepherosa Ziehau 	/* Init TX ring. */
30156c8d8eccSSepherosa Ziehau 	bnx_init_tx_ring(sc);
30166c8d8eccSSepherosa Ziehau 
30176c8d8eccSSepherosa Ziehau 	/* Enable TX MAC state machine lockup fix. */
30186c8d8eccSSepherosa Ziehau 	mode = CSR_READ_4(sc, BGE_TX_MODE);
30196c8d8eccSSepherosa Ziehau 	mode |= BGE_TXMODE_MBUF_LOCKUP_FIX;
30206c8d8eccSSepherosa Ziehau 	if (sc->bnx_asicrev == BGE_ASICREV_BCM5720) {
30216c8d8eccSSepherosa Ziehau 		mode &= ~(BGE_TXMODE_JMB_FRM_LEN | BGE_TXMODE_CNT_DN_MODE);
30226c8d8eccSSepherosa Ziehau 		mode |= CSR_READ_4(sc, BGE_TX_MODE) &
30236c8d8eccSSepherosa Ziehau 		    (BGE_TXMODE_JMB_FRM_LEN | BGE_TXMODE_CNT_DN_MODE);
30246c8d8eccSSepherosa Ziehau 	}
30256c8d8eccSSepherosa Ziehau 	/* Turn on transmitter */
30266c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_TX_MODE, mode | BGE_TXMODE_ENABLE);
30276c8d8eccSSepherosa Ziehau 
30286c8d8eccSSepherosa Ziehau 	/* Turn on receiver */
30296c8d8eccSSepherosa Ziehau 	BNX_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_ENABLE);
30306c8d8eccSSepherosa Ziehau 
30316c8d8eccSSepherosa Ziehau 	/*
30326c8d8eccSSepherosa Ziehau 	 * Set the number of good frames to receive after RX MBUF
30336c8d8eccSSepherosa Ziehau 	 * Low Watermark has been reached.  After the RX MAC receives
30346c8d8eccSSepherosa Ziehau 	 * this number of frames, it will drop subsequent incoming
30356c8d8eccSSepherosa Ziehau 	 * frames until the MBUF High Watermark is reached.
30366c8d8eccSSepherosa Ziehau 	 */
3037bcb29629SSepherosa Ziehau 	if (BNX_IS_57765_FAMILY(sc))
30386c8d8eccSSepherosa Ziehau 		CSR_WRITE_4(sc, BGE_MAX_RX_FRAME_LOWAT, 1);
30396c8d8eccSSepherosa Ziehau 	else
30406c8d8eccSSepherosa Ziehau 		CSR_WRITE_4(sc, BGE_MAX_RX_FRAME_LOWAT, 2);
30416c8d8eccSSepherosa Ziehau 
30426c8d8eccSSepherosa Ziehau 	if (sc->bnx_irq_type == PCI_INTR_TYPE_MSI) {
30436c8d8eccSSepherosa Ziehau 		if (bootverbose) {
30446c8d8eccSSepherosa Ziehau 			if_printf(ifp, "MSI_MODE: %#x\n",
30456c8d8eccSSepherosa Ziehau 			    CSR_READ_4(sc, BGE_MSI_MODE));
30466c8d8eccSSepherosa Ziehau 		}
30476c8d8eccSSepherosa Ziehau 	}
30486c8d8eccSSepherosa Ziehau 
30496c8d8eccSSepherosa Ziehau 	/* Tell firmware we're alive. */
30506c8d8eccSSepherosa Ziehau 	BNX_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
30516c8d8eccSSepherosa Ziehau 
30526c8d8eccSSepherosa Ziehau 	/* Enable host interrupts if polling(4) is not enabled. */
30536c8d8eccSSepherosa Ziehau 	PCI_SETBIT(sc->bnx_dev, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_CLEAR_INTA, 4);
30546c8d8eccSSepherosa Ziehau #ifdef DEVICE_POLLING
30556c8d8eccSSepherosa Ziehau 	if (ifp->if_flags & IFF_POLLING)
30566c8d8eccSSepherosa Ziehau 		bnx_disable_intr(sc);
30576c8d8eccSSepherosa Ziehau 	else
30586c8d8eccSSepherosa Ziehau #endif
30596c8d8eccSSepherosa Ziehau 	bnx_enable_intr(sc);
30606c8d8eccSSepherosa Ziehau 
30616c8d8eccSSepherosa Ziehau 	bnx_ifmedia_upd(ifp);
30626c8d8eccSSepherosa Ziehau 
30636c8d8eccSSepherosa Ziehau 	ifp->if_flags |= IFF_RUNNING;
30646c8d8eccSSepherosa Ziehau 	ifp->if_flags &= ~IFF_OACTIVE;
30656c8d8eccSSepherosa Ziehau 
30666c8d8eccSSepherosa Ziehau 	callout_reset(&sc->bnx_stat_timer, hz, bnx_tick, sc);
30676c8d8eccSSepherosa Ziehau }
30686c8d8eccSSepherosa Ziehau 
30696c8d8eccSSepherosa Ziehau /*
30706c8d8eccSSepherosa Ziehau  * Set media options.
30716c8d8eccSSepherosa Ziehau  */
30726c8d8eccSSepherosa Ziehau static int
30736c8d8eccSSepherosa Ziehau bnx_ifmedia_upd(struct ifnet *ifp)
30746c8d8eccSSepherosa Ziehau {
30756c8d8eccSSepherosa Ziehau 	struct bnx_softc *sc = ifp->if_softc;
30766c8d8eccSSepherosa Ziehau 
30776c8d8eccSSepherosa Ziehau 	/* If this is a 1000baseX NIC, enable the TBI port. */
30786c8d8eccSSepherosa Ziehau 	if (sc->bnx_flags & BNX_FLAG_TBI) {
30796c8d8eccSSepherosa Ziehau 		struct ifmedia *ifm = &sc->bnx_ifmedia;
30806c8d8eccSSepherosa Ziehau 
30816c8d8eccSSepherosa Ziehau 		if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER)
30826c8d8eccSSepherosa Ziehau 			return(EINVAL);
30836c8d8eccSSepherosa Ziehau 
30846c8d8eccSSepherosa Ziehau 		switch(IFM_SUBTYPE(ifm->ifm_media)) {
30856c8d8eccSSepherosa Ziehau 		case IFM_AUTO:
30866c8d8eccSSepherosa Ziehau 			break;
30876c8d8eccSSepherosa Ziehau 
30886c8d8eccSSepherosa Ziehau 		case IFM_1000_SX:
30896c8d8eccSSepherosa Ziehau 			if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) {
30906c8d8eccSSepherosa Ziehau 				BNX_CLRBIT(sc, BGE_MAC_MODE,
30916c8d8eccSSepherosa Ziehau 				    BGE_MACMODE_HALF_DUPLEX);
30926c8d8eccSSepherosa Ziehau 			} else {
30936c8d8eccSSepherosa Ziehau 				BNX_SETBIT(sc, BGE_MAC_MODE,
30946c8d8eccSSepherosa Ziehau 				    BGE_MACMODE_HALF_DUPLEX);
30956c8d8eccSSepherosa Ziehau 			}
30966c8d8eccSSepherosa Ziehau 			break;
30976c8d8eccSSepherosa Ziehau 		default:
30986c8d8eccSSepherosa Ziehau 			return(EINVAL);
30996c8d8eccSSepherosa Ziehau 		}
31006c8d8eccSSepherosa Ziehau 	} else {
31016c8d8eccSSepherosa Ziehau 		struct mii_data *mii = device_get_softc(sc->bnx_miibus);
31026c8d8eccSSepherosa Ziehau 
31036c8d8eccSSepherosa Ziehau 		sc->bnx_link_evt++;
31046c8d8eccSSepherosa Ziehau 		sc->bnx_link = 0;
31056c8d8eccSSepherosa Ziehau 		if (mii->mii_instance) {
31066c8d8eccSSepherosa Ziehau 			struct mii_softc *miisc;
31076c8d8eccSSepherosa Ziehau 
31086c8d8eccSSepherosa Ziehau 			LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
31096c8d8eccSSepherosa Ziehau 				mii_phy_reset(miisc);
31106c8d8eccSSepherosa Ziehau 		}
31116c8d8eccSSepherosa Ziehau 		mii_mediachg(mii);
31126c8d8eccSSepherosa Ziehau 
31136c8d8eccSSepherosa Ziehau 		/*
31146c8d8eccSSepherosa Ziehau 		 * Force an interrupt so that we will call bnx_link_upd
31156c8d8eccSSepherosa Ziehau 		 * if needed and clear any pending link state attention.
31166c8d8eccSSepherosa Ziehau 		 * Without this we are not getting any further interrupts
31176c8d8eccSSepherosa Ziehau 		 * for link state changes and thus will not UP the link and
31186c8d8eccSSepherosa Ziehau 		 * not be able to send in bnx_start.  The only way to get
31196c8d8eccSSepherosa Ziehau 		 * things working was to receive a packet and get an RX
31206c8d8eccSSepherosa Ziehau 		 * intr.
31216c8d8eccSSepherosa Ziehau 		 *
31226c8d8eccSSepherosa Ziehau 		 * bnx_tick should help for fiber cards and we might not
31236c8d8eccSSepherosa Ziehau 		 * need to do this here if BNX_FLAG_TBI is set but as
31246c8d8eccSSepherosa Ziehau 		 * we poll for fiber anyway it should not harm.
31256c8d8eccSSepherosa Ziehau 		 */
31266c8d8eccSSepherosa Ziehau 		BNX_SETBIT(sc, BGE_HCC_MODE, BGE_HCCMODE_COAL_NOW);
31276c8d8eccSSepherosa Ziehau 	}
31286c8d8eccSSepherosa Ziehau 	return(0);
31296c8d8eccSSepherosa Ziehau }
31306c8d8eccSSepherosa Ziehau 
31316c8d8eccSSepherosa Ziehau /*
31326c8d8eccSSepherosa Ziehau  * Report current media status.
31336c8d8eccSSepherosa Ziehau  */
31346c8d8eccSSepherosa Ziehau static void
31356c8d8eccSSepherosa Ziehau bnx_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
31366c8d8eccSSepherosa Ziehau {
31376c8d8eccSSepherosa Ziehau 	struct bnx_softc *sc = ifp->if_softc;
31386c8d8eccSSepherosa Ziehau 
31396c8d8eccSSepherosa Ziehau 	if (sc->bnx_flags & BNX_FLAG_TBI) {
31406c8d8eccSSepherosa Ziehau 		ifmr->ifm_status = IFM_AVALID;
31416c8d8eccSSepherosa Ziehau 		ifmr->ifm_active = IFM_ETHER;
31426c8d8eccSSepherosa Ziehau 		if (CSR_READ_4(sc, BGE_MAC_STS) &
31436c8d8eccSSepherosa Ziehau 		    BGE_MACSTAT_TBI_PCS_SYNCHED) {
31446c8d8eccSSepherosa Ziehau 			ifmr->ifm_status |= IFM_ACTIVE;
31456c8d8eccSSepherosa Ziehau 		} else {
31466c8d8eccSSepherosa Ziehau 			ifmr->ifm_active |= IFM_NONE;
31476c8d8eccSSepherosa Ziehau 			return;
31486c8d8eccSSepherosa Ziehau 		}
31496c8d8eccSSepherosa Ziehau 
31506c8d8eccSSepherosa Ziehau 		ifmr->ifm_active |= IFM_1000_SX;
31516c8d8eccSSepherosa Ziehau 		if (CSR_READ_4(sc, BGE_MAC_MODE) & BGE_MACMODE_HALF_DUPLEX)
31526c8d8eccSSepherosa Ziehau 			ifmr->ifm_active |= IFM_HDX;
31536c8d8eccSSepherosa Ziehau 		else
31546c8d8eccSSepherosa Ziehau 			ifmr->ifm_active |= IFM_FDX;
31556c8d8eccSSepherosa Ziehau 	} else {
31566c8d8eccSSepherosa Ziehau 		struct mii_data *mii = device_get_softc(sc->bnx_miibus);
31576c8d8eccSSepherosa Ziehau 
31586c8d8eccSSepherosa Ziehau 		mii_pollstat(mii);
31596c8d8eccSSepherosa Ziehau 		ifmr->ifm_active = mii->mii_media_active;
31606c8d8eccSSepherosa Ziehau 		ifmr->ifm_status = mii->mii_media_status;
31616c8d8eccSSepherosa Ziehau 	}
31626c8d8eccSSepherosa Ziehau }
31636c8d8eccSSepherosa Ziehau 
31646c8d8eccSSepherosa Ziehau static int
31656c8d8eccSSepherosa Ziehau bnx_ioctl(struct ifnet *ifp, u_long command, caddr_t data, struct ucred *cr)
31666c8d8eccSSepherosa Ziehau {
31676c8d8eccSSepherosa Ziehau 	struct bnx_softc *sc = ifp->if_softc;
31686c8d8eccSSepherosa Ziehau 	struct ifreq *ifr = (struct ifreq *)data;
31696c8d8eccSSepherosa Ziehau 	int mask, error = 0;
31706c8d8eccSSepherosa Ziehau 
31716c8d8eccSSepherosa Ziehau 	ASSERT_SERIALIZED(ifp->if_serializer);
31726c8d8eccSSepherosa Ziehau 
31736c8d8eccSSepherosa Ziehau 	switch (command) {
31746c8d8eccSSepherosa Ziehau 	case SIOCSIFMTU:
31756c8d8eccSSepherosa Ziehau 		if ((!BNX_IS_JUMBO_CAPABLE(sc) && ifr->ifr_mtu > ETHERMTU) ||
31766c8d8eccSSepherosa Ziehau 		    (BNX_IS_JUMBO_CAPABLE(sc) &&
31776c8d8eccSSepherosa Ziehau 		     ifr->ifr_mtu > BNX_JUMBO_MTU)) {
31786c8d8eccSSepherosa Ziehau 			error = EINVAL;
31796c8d8eccSSepherosa Ziehau 		} else if (ifp->if_mtu != ifr->ifr_mtu) {
31806c8d8eccSSepherosa Ziehau 			ifp->if_mtu = ifr->ifr_mtu;
31816c8d8eccSSepherosa Ziehau 			if (ifp->if_flags & IFF_RUNNING)
31826c8d8eccSSepherosa Ziehau 				bnx_init(sc);
31836c8d8eccSSepherosa Ziehau 		}
31846c8d8eccSSepherosa Ziehau 		break;
31856c8d8eccSSepherosa Ziehau 	case SIOCSIFFLAGS:
31866c8d8eccSSepherosa Ziehau 		if (ifp->if_flags & IFF_UP) {
31876c8d8eccSSepherosa Ziehau 			if (ifp->if_flags & IFF_RUNNING) {
31886c8d8eccSSepherosa Ziehau 				mask = ifp->if_flags ^ sc->bnx_if_flags;
31896c8d8eccSSepherosa Ziehau 
31906c8d8eccSSepherosa Ziehau 				/*
31916c8d8eccSSepherosa Ziehau 				 * If only the state of the PROMISC flag
31926c8d8eccSSepherosa Ziehau 				 * changed, then just use the 'set promisc
31936c8d8eccSSepherosa Ziehau 				 * mode' command instead of reinitializing
31946c8d8eccSSepherosa Ziehau 				 * the entire NIC. Doing a full re-init
31956c8d8eccSSepherosa Ziehau 				 * means reloading the firmware and waiting
31966c8d8eccSSepherosa Ziehau 				 * for it to start up, which may take a
31976c8d8eccSSepherosa Ziehau 				 * second or two.  Similarly for ALLMULTI.
31986c8d8eccSSepherosa Ziehau 				 */
31996c8d8eccSSepherosa Ziehau 				if (mask & IFF_PROMISC)
32006c8d8eccSSepherosa Ziehau 					bnx_setpromisc(sc);
32016c8d8eccSSepherosa Ziehau 				if (mask & IFF_ALLMULTI)
32026c8d8eccSSepherosa Ziehau 					bnx_setmulti(sc);
32036c8d8eccSSepherosa Ziehau 			} else {
32046c8d8eccSSepherosa Ziehau 				bnx_init(sc);
32056c8d8eccSSepherosa Ziehau 			}
32066c8d8eccSSepherosa Ziehau 		} else if (ifp->if_flags & IFF_RUNNING) {
32076c8d8eccSSepherosa Ziehau 			bnx_stop(sc);
32086c8d8eccSSepherosa Ziehau 		}
32096c8d8eccSSepherosa Ziehau 		sc->bnx_if_flags = ifp->if_flags;
32106c8d8eccSSepherosa Ziehau 		break;
32116c8d8eccSSepherosa Ziehau 	case SIOCADDMULTI:
32126c8d8eccSSepherosa Ziehau 	case SIOCDELMULTI:
32136c8d8eccSSepherosa Ziehau 		if (ifp->if_flags & IFF_RUNNING)
32146c8d8eccSSepherosa Ziehau 			bnx_setmulti(sc);
32156c8d8eccSSepherosa Ziehau 		break;
32166c8d8eccSSepherosa Ziehau 	case SIOCSIFMEDIA:
32176c8d8eccSSepherosa Ziehau 	case SIOCGIFMEDIA:
32186c8d8eccSSepherosa Ziehau 		if (sc->bnx_flags & BNX_FLAG_TBI) {
32196c8d8eccSSepherosa Ziehau 			error = ifmedia_ioctl(ifp, ifr,
32206c8d8eccSSepherosa Ziehau 			    &sc->bnx_ifmedia, command);
32216c8d8eccSSepherosa Ziehau 		} else {
32226c8d8eccSSepherosa Ziehau 			struct mii_data *mii;
32236c8d8eccSSepherosa Ziehau 
32246c8d8eccSSepherosa Ziehau 			mii = device_get_softc(sc->bnx_miibus);
32256c8d8eccSSepherosa Ziehau 			error = ifmedia_ioctl(ifp, ifr,
32266c8d8eccSSepherosa Ziehau 					      &mii->mii_media, command);
32276c8d8eccSSepherosa Ziehau 		}
32286c8d8eccSSepherosa Ziehau 		break;
32296c8d8eccSSepherosa Ziehau         case SIOCSIFCAP:
32306c8d8eccSSepherosa Ziehau 		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
32316c8d8eccSSepherosa Ziehau 		if (mask & IFCAP_HWCSUM) {
32326c8d8eccSSepherosa Ziehau 			ifp->if_capenable ^= (mask & IFCAP_HWCSUM);
32336c8d8eccSSepherosa Ziehau 			if (IFCAP_HWCSUM & ifp->if_capenable)
32346c8d8eccSSepherosa Ziehau 				ifp->if_hwassist = BNX_CSUM_FEATURES;
32356c8d8eccSSepherosa Ziehau 			else
32366c8d8eccSSepherosa Ziehau 				ifp->if_hwassist = 0;
32376c8d8eccSSepherosa Ziehau 		}
32386c8d8eccSSepherosa Ziehau 		break;
32396c8d8eccSSepherosa Ziehau 	default:
32406c8d8eccSSepherosa Ziehau 		error = ether_ioctl(ifp, command, data);
32416c8d8eccSSepherosa Ziehau 		break;
32426c8d8eccSSepherosa Ziehau 	}
32436c8d8eccSSepherosa Ziehau 	return error;
32446c8d8eccSSepherosa Ziehau }
32456c8d8eccSSepherosa Ziehau 
32466c8d8eccSSepherosa Ziehau static void
32476c8d8eccSSepherosa Ziehau bnx_watchdog(struct ifnet *ifp)
32486c8d8eccSSepherosa Ziehau {
32496c8d8eccSSepherosa Ziehau 	struct bnx_softc *sc = ifp->if_softc;
32506c8d8eccSSepherosa Ziehau 
32516c8d8eccSSepherosa Ziehau 	if_printf(ifp, "watchdog timeout -- resetting\n");
32526c8d8eccSSepherosa Ziehau 
32536c8d8eccSSepherosa Ziehau 	bnx_init(sc);
32546c8d8eccSSepherosa Ziehau 
32556c8d8eccSSepherosa Ziehau 	ifp->if_oerrors++;
32566c8d8eccSSepherosa Ziehau 
32576c8d8eccSSepherosa Ziehau 	if (!ifq_is_empty(&ifp->if_snd))
32586c8d8eccSSepherosa Ziehau 		if_devstart(ifp);
32596c8d8eccSSepherosa Ziehau }
32606c8d8eccSSepherosa Ziehau 
32616c8d8eccSSepherosa Ziehau /*
32626c8d8eccSSepherosa Ziehau  * Stop the adapter and free any mbufs allocated to the
32636c8d8eccSSepherosa Ziehau  * RX and TX lists.
32646c8d8eccSSepherosa Ziehau  */
32656c8d8eccSSepherosa Ziehau static void
32666c8d8eccSSepherosa Ziehau bnx_stop(struct bnx_softc *sc)
32676c8d8eccSSepherosa Ziehau {
32686c8d8eccSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
32696c8d8eccSSepherosa Ziehau 
32706c8d8eccSSepherosa Ziehau 	ASSERT_SERIALIZED(ifp->if_serializer);
32716c8d8eccSSepherosa Ziehau 
32726c8d8eccSSepherosa Ziehau 	callout_stop(&sc->bnx_stat_timer);
32736c8d8eccSSepherosa Ziehau 
32746c8d8eccSSepherosa Ziehau 	/*
32756c8d8eccSSepherosa Ziehau 	 * Disable all of the receiver blocks
32766c8d8eccSSepherosa Ziehau 	 */
32776c8d8eccSSepherosa Ziehau 	bnx_stop_block(sc, BGE_RX_MODE, BGE_RXMODE_ENABLE);
32786c8d8eccSSepherosa Ziehau 	bnx_stop_block(sc, BGE_RBDI_MODE, BGE_RBDIMODE_ENABLE);
32796c8d8eccSSepherosa Ziehau 	bnx_stop_block(sc, BGE_RXLP_MODE, BGE_RXLPMODE_ENABLE);
32806c8d8eccSSepherosa Ziehau 	bnx_stop_block(sc, BGE_RDBDI_MODE, BGE_RBDIMODE_ENABLE);
32816c8d8eccSSepherosa Ziehau 	bnx_stop_block(sc, BGE_RDC_MODE, BGE_RDCMODE_ENABLE);
32826c8d8eccSSepherosa Ziehau 	bnx_stop_block(sc, BGE_RBDC_MODE, BGE_RBDCMODE_ENABLE);
32836c8d8eccSSepherosa Ziehau 
32846c8d8eccSSepherosa Ziehau 	/*
32856c8d8eccSSepherosa Ziehau 	 * Disable all of the transmit blocks
32866c8d8eccSSepherosa Ziehau 	 */
32876c8d8eccSSepherosa Ziehau 	bnx_stop_block(sc, BGE_SRS_MODE, BGE_SRSMODE_ENABLE);
32886c8d8eccSSepherosa Ziehau 	bnx_stop_block(sc, BGE_SBDI_MODE, BGE_SBDIMODE_ENABLE);
32896c8d8eccSSepherosa Ziehau 	bnx_stop_block(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE);
32906c8d8eccSSepherosa Ziehau 	bnx_stop_block(sc, BGE_RDMA_MODE, BGE_RDMAMODE_ENABLE);
32916c8d8eccSSepherosa Ziehau 	bnx_stop_block(sc, BGE_SDC_MODE, BGE_SDCMODE_ENABLE);
32926c8d8eccSSepherosa Ziehau 	bnx_stop_block(sc, BGE_SBDC_MODE, BGE_SBDCMODE_ENABLE);
32936c8d8eccSSepherosa Ziehau 
32946c8d8eccSSepherosa Ziehau 	/*
32956c8d8eccSSepherosa Ziehau 	 * Shut down all of the memory managers and related
32966c8d8eccSSepherosa Ziehau 	 * state machines.
32976c8d8eccSSepherosa Ziehau 	 */
32986c8d8eccSSepherosa Ziehau 	bnx_stop_block(sc, BGE_HCC_MODE, BGE_HCCMODE_ENABLE);
32996c8d8eccSSepherosa Ziehau 	bnx_stop_block(sc, BGE_WDMA_MODE, BGE_WDMAMODE_ENABLE);
33006c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_FTQ_RESET, 0xFFFFFFFF);
33016c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_FTQ_RESET, 0);
33026c8d8eccSSepherosa Ziehau 
33036c8d8eccSSepherosa Ziehau 	/* Disable host interrupts. */
33046c8d8eccSSepherosa Ziehau 	bnx_disable_intr(sc);
33056c8d8eccSSepherosa Ziehau 
33066c8d8eccSSepherosa Ziehau 	/*
33076c8d8eccSSepherosa Ziehau 	 * Tell firmware we're shutting down.
33086c8d8eccSSepherosa Ziehau 	 */
33096c8d8eccSSepherosa Ziehau 	BNX_CLRBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
33106c8d8eccSSepherosa Ziehau 
33116c8d8eccSSepherosa Ziehau 	/* Free the RX lists. */
33126c8d8eccSSepherosa Ziehau 	bnx_free_rx_ring_std(sc);
33136c8d8eccSSepherosa Ziehau 
33146c8d8eccSSepherosa Ziehau 	/* Free jumbo RX list. */
33156c8d8eccSSepherosa Ziehau 	if (BNX_IS_JUMBO_CAPABLE(sc))
33166c8d8eccSSepherosa Ziehau 		bnx_free_rx_ring_jumbo(sc);
33176c8d8eccSSepherosa Ziehau 
33186c8d8eccSSepherosa Ziehau 	/* Free TX buffers. */
33196c8d8eccSSepherosa Ziehau 	bnx_free_tx_ring(sc);
33206c8d8eccSSepherosa Ziehau 
33216c8d8eccSSepherosa Ziehau 	sc->bnx_status_tag = 0;
33226c8d8eccSSepherosa Ziehau 	sc->bnx_link = 0;
33236c8d8eccSSepherosa Ziehau 	sc->bnx_coal_chg = 0;
33246c8d8eccSSepherosa Ziehau 
33256c8d8eccSSepherosa Ziehau 	sc->bnx_tx_saved_considx = BNX_TXCONS_UNSET;
33266c8d8eccSSepherosa Ziehau 
33276c8d8eccSSepherosa Ziehau 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
33286c8d8eccSSepherosa Ziehau 	ifp->if_timer = 0;
33296c8d8eccSSepherosa Ziehau }
33306c8d8eccSSepherosa Ziehau 
33316c8d8eccSSepherosa Ziehau /*
33326c8d8eccSSepherosa Ziehau  * Stop all chip I/O so that the kernel's probe routines don't
33336c8d8eccSSepherosa Ziehau  * get confused by errant DMAs when rebooting.
33346c8d8eccSSepherosa Ziehau  */
33356c8d8eccSSepherosa Ziehau static void
33366c8d8eccSSepherosa Ziehau bnx_shutdown(device_t dev)
33376c8d8eccSSepherosa Ziehau {
33386c8d8eccSSepherosa Ziehau 	struct bnx_softc *sc = device_get_softc(dev);
33396c8d8eccSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
33406c8d8eccSSepherosa Ziehau 
33416c8d8eccSSepherosa Ziehau 	lwkt_serialize_enter(ifp->if_serializer);
33426c8d8eccSSepherosa Ziehau 	bnx_stop(sc);
33436c8d8eccSSepherosa Ziehau 	bnx_reset(sc);
33446c8d8eccSSepherosa Ziehau 	lwkt_serialize_exit(ifp->if_serializer);
33456c8d8eccSSepherosa Ziehau }
33466c8d8eccSSepherosa Ziehau 
33476c8d8eccSSepherosa Ziehau static int
33486c8d8eccSSepherosa Ziehau bnx_suspend(device_t dev)
33496c8d8eccSSepherosa Ziehau {
33506c8d8eccSSepherosa Ziehau 	struct bnx_softc *sc = device_get_softc(dev);
33516c8d8eccSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
33526c8d8eccSSepherosa Ziehau 
33536c8d8eccSSepherosa Ziehau 	lwkt_serialize_enter(ifp->if_serializer);
33546c8d8eccSSepherosa Ziehau 	bnx_stop(sc);
33556c8d8eccSSepherosa Ziehau 	lwkt_serialize_exit(ifp->if_serializer);
33566c8d8eccSSepherosa Ziehau 
33576c8d8eccSSepherosa Ziehau 	return 0;
33586c8d8eccSSepherosa Ziehau }
33596c8d8eccSSepherosa Ziehau 
33606c8d8eccSSepherosa Ziehau static int
33616c8d8eccSSepherosa Ziehau bnx_resume(device_t dev)
33626c8d8eccSSepherosa Ziehau {
33636c8d8eccSSepherosa Ziehau 	struct bnx_softc *sc = device_get_softc(dev);
33646c8d8eccSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
33656c8d8eccSSepherosa Ziehau 
33666c8d8eccSSepherosa Ziehau 	lwkt_serialize_enter(ifp->if_serializer);
33676c8d8eccSSepherosa Ziehau 
33686c8d8eccSSepherosa Ziehau 	if (ifp->if_flags & IFF_UP) {
33696c8d8eccSSepherosa Ziehau 		bnx_init(sc);
33706c8d8eccSSepherosa Ziehau 
33716c8d8eccSSepherosa Ziehau 		if (!ifq_is_empty(&ifp->if_snd))
33726c8d8eccSSepherosa Ziehau 			if_devstart(ifp);
33736c8d8eccSSepherosa Ziehau 	}
33746c8d8eccSSepherosa Ziehau 
33756c8d8eccSSepherosa Ziehau 	lwkt_serialize_exit(ifp->if_serializer);
33766c8d8eccSSepherosa Ziehau 
33776c8d8eccSSepherosa Ziehau 	return 0;
33786c8d8eccSSepherosa Ziehau }
33796c8d8eccSSepherosa Ziehau 
33806c8d8eccSSepherosa Ziehau static void
33816c8d8eccSSepherosa Ziehau bnx_setpromisc(struct bnx_softc *sc)
33826c8d8eccSSepherosa Ziehau {
33836c8d8eccSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
33846c8d8eccSSepherosa Ziehau 
33856c8d8eccSSepherosa Ziehau 	if (ifp->if_flags & IFF_PROMISC)
33866c8d8eccSSepherosa Ziehau 		BNX_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC);
33876c8d8eccSSepherosa Ziehau 	else
33886c8d8eccSSepherosa Ziehau 		BNX_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC);
33896c8d8eccSSepherosa Ziehau }
33906c8d8eccSSepherosa Ziehau 
33916c8d8eccSSepherosa Ziehau static void
33926c8d8eccSSepherosa Ziehau bnx_dma_free(struct bnx_softc *sc)
33936c8d8eccSSepherosa Ziehau {
33946c8d8eccSSepherosa Ziehau 	int i;
33956c8d8eccSSepherosa Ziehau 
33966c8d8eccSSepherosa Ziehau 	/* Destroy RX mbuf DMA stuffs. */
33976c8d8eccSSepherosa Ziehau 	if (sc->bnx_cdata.bnx_rx_mtag != NULL) {
33986c8d8eccSSepherosa Ziehau 		for (i = 0; i < BGE_STD_RX_RING_CNT; i++) {
33996c8d8eccSSepherosa Ziehau 			bus_dmamap_destroy(sc->bnx_cdata.bnx_rx_mtag,
34006c8d8eccSSepherosa Ziehau 			    sc->bnx_cdata.bnx_rx_std_dmamap[i]);
34016c8d8eccSSepherosa Ziehau 		}
34026c8d8eccSSepherosa Ziehau 		bus_dmamap_destroy(sc->bnx_cdata.bnx_rx_mtag,
34036c8d8eccSSepherosa Ziehau 				   sc->bnx_cdata.bnx_rx_tmpmap);
34046c8d8eccSSepherosa Ziehau 		bus_dma_tag_destroy(sc->bnx_cdata.bnx_rx_mtag);
34056c8d8eccSSepherosa Ziehau 	}
34066c8d8eccSSepherosa Ziehau 
34076c8d8eccSSepherosa Ziehau 	/* Destroy TX mbuf DMA stuffs. */
34086c8d8eccSSepherosa Ziehau 	if (sc->bnx_cdata.bnx_tx_mtag != NULL) {
34096c8d8eccSSepherosa Ziehau 		for (i = 0; i < BGE_TX_RING_CNT; i++) {
34106c8d8eccSSepherosa Ziehau 			bus_dmamap_destroy(sc->bnx_cdata.bnx_tx_mtag,
34116c8d8eccSSepherosa Ziehau 			    sc->bnx_cdata.bnx_tx_dmamap[i]);
34126c8d8eccSSepherosa Ziehau 		}
34136c8d8eccSSepherosa Ziehau 		bus_dma_tag_destroy(sc->bnx_cdata.bnx_tx_mtag);
34146c8d8eccSSepherosa Ziehau 	}
34156c8d8eccSSepherosa Ziehau 
34166c8d8eccSSepherosa Ziehau 	/* Destroy standard RX ring */
34176c8d8eccSSepherosa Ziehau 	bnx_dma_block_free(sc->bnx_cdata.bnx_rx_std_ring_tag,
34186c8d8eccSSepherosa Ziehau 			   sc->bnx_cdata.bnx_rx_std_ring_map,
34196c8d8eccSSepherosa Ziehau 			   sc->bnx_ldata.bnx_rx_std_ring);
34206c8d8eccSSepherosa Ziehau 
34216c8d8eccSSepherosa Ziehau 	if (BNX_IS_JUMBO_CAPABLE(sc))
34226c8d8eccSSepherosa Ziehau 		bnx_free_jumbo_mem(sc);
34236c8d8eccSSepherosa Ziehau 
34246c8d8eccSSepherosa Ziehau 	/* Destroy RX return ring */
34256c8d8eccSSepherosa Ziehau 	bnx_dma_block_free(sc->bnx_cdata.bnx_rx_return_ring_tag,
34266c8d8eccSSepherosa Ziehau 			   sc->bnx_cdata.bnx_rx_return_ring_map,
34276c8d8eccSSepherosa Ziehau 			   sc->bnx_ldata.bnx_rx_return_ring);
34286c8d8eccSSepherosa Ziehau 
34296c8d8eccSSepherosa Ziehau 	/* Destroy TX ring */
34306c8d8eccSSepherosa Ziehau 	bnx_dma_block_free(sc->bnx_cdata.bnx_tx_ring_tag,
34316c8d8eccSSepherosa Ziehau 			   sc->bnx_cdata.bnx_tx_ring_map,
34326c8d8eccSSepherosa Ziehau 			   sc->bnx_ldata.bnx_tx_ring);
34336c8d8eccSSepherosa Ziehau 
34346c8d8eccSSepherosa Ziehau 	/* Destroy status block */
34356c8d8eccSSepherosa Ziehau 	bnx_dma_block_free(sc->bnx_cdata.bnx_status_tag,
34366c8d8eccSSepherosa Ziehau 			   sc->bnx_cdata.bnx_status_map,
34376c8d8eccSSepherosa Ziehau 			   sc->bnx_ldata.bnx_status_block);
34386c8d8eccSSepherosa Ziehau 
34396c8d8eccSSepherosa Ziehau 	/* Destroy the parent tag */
34406c8d8eccSSepherosa Ziehau 	if (sc->bnx_cdata.bnx_parent_tag != NULL)
34416c8d8eccSSepherosa Ziehau 		bus_dma_tag_destroy(sc->bnx_cdata.bnx_parent_tag);
34426c8d8eccSSepherosa Ziehau }
34436c8d8eccSSepherosa Ziehau 
34446c8d8eccSSepherosa Ziehau static int
34456c8d8eccSSepherosa Ziehau bnx_dma_alloc(struct bnx_softc *sc)
34466c8d8eccSSepherosa Ziehau {
34476c8d8eccSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
34486c8d8eccSSepherosa Ziehau 	int i, error;
34496c8d8eccSSepherosa Ziehau 
34506c8d8eccSSepherosa Ziehau 	/*
34516c8d8eccSSepherosa Ziehau 	 * Allocate the parent bus DMA tag appropriate for PCI.
34526c8d8eccSSepherosa Ziehau 	 *
34536c8d8eccSSepherosa Ziehau 	 * All of the NetExtreme/NetLink controllers have 4GB boundary
34546c8d8eccSSepherosa Ziehau 	 * DMA bug.
34556c8d8eccSSepherosa Ziehau 	 * Whenever an address crosses a multiple of the 4GB boundary
34566c8d8eccSSepherosa Ziehau 	 * (including 4GB, 8Gb, 12Gb, etc.) and makes the transition
34576c8d8eccSSepherosa Ziehau 	 * from 0xX_FFFF_FFFF to 0x(X+1)_0000_0000 an internal DMA
34586c8d8eccSSepherosa Ziehau 	 * state machine will lockup and cause the device to hang.
34596c8d8eccSSepherosa Ziehau 	 */
34606c8d8eccSSepherosa Ziehau 	error = bus_dma_tag_create(NULL, 1, BGE_DMA_BOUNDARY_4G,
34616c8d8eccSSepherosa Ziehau 				   BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR,
34626c8d8eccSSepherosa Ziehau 				   NULL, NULL,
34636c8d8eccSSepherosa Ziehau 				   BUS_SPACE_MAXSIZE_32BIT, 0,
34646c8d8eccSSepherosa Ziehau 				   BUS_SPACE_MAXSIZE_32BIT,
34656c8d8eccSSepherosa Ziehau 				   0, &sc->bnx_cdata.bnx_parent_tag);
34666c8d8eccSSepherosa Ziehau 	if (error) {
34676c8d8eccSSepherosa Ziehau 		if_printf(ifp, "could not allocate parent dma tag\n");
34686c8d8eccSSepherosa Ziehau 		return error;
34696c8d8eccSSepherosa Ziehau 	}
34706c8d8eccSSepherosa Ziehau 
34716c8d8eccSSepherosa Ziehau 	/*
34726c8d8eccSSepherosa Ziehau 	 * Create DMA tag and maps for RX mbufs.
34736c8d8eccSSepherosa Ziehau 	 */
34746c8d8eccSSepherosa Ziehau 	error = bus_dma_tag_create(sc->bnx_cdata.bnx_parent_tag, 1, 0,
34756c8d8eccSSepherosa Ziehau 				   BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR,
34766c8d8eccSSepherosa Ziehau 				   NULL, NULL, MCLBYTES, 1, MCLBYTES,
34776c8d8eccSSepherosa Ziehau 				   BUS_DMA_ALLOCNOW | BUS_DMA_WAITOK,
34786c8d8eccSSepherosa Ziehau 				   &sc->bnx_cdata.bnx_rx_mtag);
34796c8d8eccSSepherosa Ziehau 	if (error) {
34806c8d8eccSSepherosa Ziehau 		if_printf(ifp, "could not allocate RX mbuf dma tag\n");
34816c8d8eccSSepherosa Ziehau 		return error;
34826c8d8eccSSepherosa Ziehau 	}
34836c8d8eccSSepherosa Ziehau 
34846c8d8eccSSepherosa Ziehau 	error = bus_dmamap_create(sc->bnx_cdata.bnx_rx_mtag,
34856c8d8eccSSepherosa Ziehau 				  BUS_DMA_WAITOK, &sc->bnx_cdata.bnx_rx_tmpmap);
34866c8d8eccSSepherosa Ziehau 	if (error) {
34876c8d8eccSSepherosa Ziehau 		bus_dma_tag_destroy(sc->bnx_cdata.bnx_rx_mtag);
34886c8d8eccSSepherosa Ziehau 		sc->bnx_cdata.bnx_rx_mtag = NULL;
34896c8d8eccSSepherosa Ziehau 		return error;
34906c8d8eccSSepherosa Ziehau 	}
34916c8d8eccSSepherosa Ziehau 
34926c8d8eccSSepherosa Ziehau 	for (i = 0; i < BGE_STD_RX_RING_CNT; i++) {
34936c8d8eccSSepherosa Ziehau 		error = bus_dmamap_create(sc->bnx_cdata.bnx_rx_mtag,
34946c8d8eccSSepherosa Ziehau 					  BUS_DMA_WAITOK,
34956c8d8eccSSepherosa Ziehau 					  &sc->bnx_cdata.bnx_rx_std_dmamap[i]);
34966c8d8eccSSepherosa Ziehau 		if (error) {
34976c8d8eccSSepherosa Ziehau 			int j;
34986c8d8eccSSepherosa Ziehau 
34996c8d8eccSSepherosa Ziehau 			for (j = 0; j < i; ++j) {
35006c8d8eccSSepherosa Ziehau 				bus_dmamap_destroy(sc->bnx_cdata.bnx_rx_mtag,
35016c8d8eccSSepherosa Ziehau 					sc->bnx_cdata.bnx_rx_std_dmamap[j]);
35026c8d8eccSSepherosa Ziehau 			}
35036c8d8eccSSepherosa Ziehau 			bus_dma_tag_destroy(sc->bnx_cdata.bnx_rx_mtag);
35046c8d8eccSSepherosa Ziehau 			sc->bnx_cdata.bnx_rx_mtag = NULL;
35056c8d8eccSSepherosa Ziehau 
35066c8d8eccSSepherosa Ziehau 			if_printf(ifp, "could not create DMA map for RX\n");
35076c8d8eccSSepherosa Ziehau 			return error;
35086c8d8eccSSepherosa Ziehau 		}
35096c8d8eccSSepherosa Ziehau 	}
35106c8d8eccSSepherosa Ziehau 
35116c8d8eccSSepherosa Ziehau 	/*
35126c8d8eccSSepherosa Ziehau 	 * Create DMA tag and maps for TX mbufs.
35136c8d8eccSSepherosa Ziehau 	 */
35146c8d8eccSSepherosa Ziehau 	error = bus_dma_tag_create(sc->bnx_cdata.bnx_parent_tag, 1, 0,
35156c8d8eccSSepherosa Ziehau 				   BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR,
35166c8d8eccSSepherosa Ziehau 				   NULL, NULL,
35176c8d8eccSSepherosa Ziehau 				   BNX_JUMBO_FRAMELEN, BNX_NSEG_NEW, MCLBYTES,
35186c8d8eccSSepherosa Ziehau 				   BUS_DMA_ALLOCNOW | BUS_DMA_WAITOK |
35196c8d8eccSSepherosa Ziehau 				   BUS_DMA_ONEBPAGE,
35206c8d8eccSSepherosa Ziehau 				   &sc->bnx_cdata.bnx_tx_mtag);
35216c8d8eccSSepherosa Ziehau 	if (error) {
35226c8d8eccSSepherosa Ziehau 		if_printf(ifp, "could not allocate TX mbuf dma tag\n");
35236c8d8eccSSepherosa Ziehau 		return error;
35246c8d8eccSSepherosa Ziehau 	}
35256c8d8eccSSepherosa Ziehau 
35266c8d8eccSSepherosa Ziehau 	for (i = 0; i < BGE_TX_RING_CNT; i++) {
35276c8d8eccSSepherosa Ziehau 		error = bus_dmamap_create(sc->bnx_cdata.bnx_tx_mtag,
35286c8d8eccSSepherosa Ziehau 					  BUS_DMA_WAITOK | BUS_DMA_ONEBPAGE,
35296c8d8eccSSepherosa Ziehau 					  &sc->bnx_cdata.bnx_tx_dmamap[i]);
35306c8d8eccSSepherosa Ziehau 		if (error) {
35316c8d8eccSSepherosa Ziehau 			int j;
35326c8d8eccSSepherosa Ziehau 
35336c8d8eccSSepherosa Ziehau 			for (j = 0; j < i; ++j) {
35346c8d8eccSSepherosa Ziehau 				bus_dmamap_destroy(sc->bnx_cdata.bnx_tx_mtag,
35356c8d8eccSSepherosa Ziehau 					sc->bnx_cdata.bnx_tx_dmamap[j]);
35366c8d8eccSSepherosa Ziehau 			}
35376c8d8eccSSepherosa Ziehau 			bus_dma_tag_destroy(sc->bnx_cdata.bnx_tx_mtag);
35386c8d8eccSSepherosa Ziehau 			sc->bnx_cdata.bnx_tx_mtag = NULL;
35396c8d8eccSSepherosa Ziehau 
35406c8d8eccSSepherosa Ziehau 			if_printf(ifp, "could not create DMA map for TX\n");
35416c8d8eccSSepherosa Ziehau 			return error;
35426c8d8eccSSepherosa Ziehau 		}
35436c8d8eccSSepherosa Ziehau 	}
35446c8d8eccSSepherosa Ziehau 
35456c8d8eccSSepherosa Ziehau 	/*
35466c8d8eccSSepherosa Ziehau 	 * Create DMA stuffs for standard RX ring.
35476c8d8eccSSepherosa Ziehau 	 */
35486c8d8eccSSepherosa Ziehau 	error = bnx_dma_block_alloc(sc, BGE_STD_RX_RING_SZ,
35496c8d8eccSSepherosa Ziehau 				    &sc->bnx_cdata.bnx_rx_std_ring_tag,
35506c8d8eccSSepherosa Ziehau 				    &sc->bnx_cdata.bnx_rx_std_ring_map,
35516c8d8eccSSepherosa Ziehau 				    (void *)&sc->bnx_ldata.bnx_rx_std_ring,
35526c8d8eccSSepherosa Ziehau 				    &sc->bnx_ldata.bnx_rx_std_ring_paddr);
35536c8d8eccSSepherosa Ziehau 	if (error) {
35546c8d8eccSSepherosa Ziehau 		if_printf(ifp, "could not create std RX ring\n");
35556c8d8eccSSepherosa Ziehau 		return error;
35566c8d8eccSSepherosa Ziehau 	}
35576c8d8eccSSepherosa Ziehau 
35586c8d8eccSSepherosa Ziehau 	/*
35596c8d8eccSSepherosa Ziehau 	 * Create jumbo buffer pool.
35606c8d8eccSSepherosa Ziehau 	 */
35616c8d8eccSSepherosa Ziehau 	if (BNX_IS_JUMBO_CAPABLE(sc)) {
35626c8d8eccSSepherosa Ziehau 		error = bnx_alloc_jumbo_mem(sc);
35636c8d8eccSSepherosa Ziehau 		if (error) {
35646c8d8eccSSepherosa Ziehau 			if_printf(ifp, "could not create jumbo buffer pool\n");
35656c8d8eccSSepherosa Ziehau 			return error;
35666c8d8eccSSepherosa Ziehau 		}
35676c8d8eccSSepherosa Ziehau 	}
35686c8d8eccSSepherosa Ziehau 
35696c8d8eccSSepherosa Ziehau 	/*
35706c8d8eccSSepherosa Ziehau 	 * Create DMA stuffs for RX return ring.
35716c8d8eccSSepherosa Ziehau 	 */
35726c8d8eccSSepherosa Ziehau 	error = bnx_dma_block_alloc(sc,
35736c8d8eccSSepherosa Ziehau 	    BGE_RX_RTN_RING_SZ(sc->bnx_return_ring_cnt),
35746c8d8eccSSepherosa Ziehau 	    &sc->bnx_cdata.bnx_rx_return_ring_tag,
35756c8d8eccSSepherosa Ziehau 	    &sc->bnx_cdata.bnx_rx_return_ring_map,
35766c8d8eccSSepherosa Ziehau 	    (void *)&sc->bnx_ldata.bnx_rx_return_ring,
35776c8d8eccSSepherosa Ziehau 	    &sc->bnx_ldata.bnx_rx_return_ring_paddr);
35786c8d8eccSSepherosa Ziehau 	if (error) {
35796c8d8eccSSepherosa Ziehau 		if_printf(ifp, "could not create RX ret ring\n");
35806c8d8eccSSepherosa Ziehau 		return error;
35816c8d8eccSSepherosa Ziehau 	}
35826c8d8eccSSepherosa Ziehau 
35836c8d8eccSSepherosa Ziehau 	/*
35846c8d8eccSSepherosa Ziehau 	 * Create DMA stuffs for TX ring.
35856c8d8eccSSepherosa Ziehau 	 */
35866c8d8eccSSepherosa Ziehau 	error = bnx_dma_block_alloc(sc, BGE_TX_RING_SZ,
35876c8d8eccSSepherosa Ziehau 				    &sc->bnx_cdata.bnx_tx_ring_tag,
35886c8d8eccSSepherosa Ziehau 				    &sc->bnx_cdata.bnx_tx_ring_map,
35896c8d8eccSSepherosa Ziehau 				    (void *)&sc->bnx_ldata.bnx_tx_ring,
35906c8d8eccSSepherosa Ziehau 				    &sc->bnx_ldata.bnx_tx_ring_paddr);
35916c8d8eccSSepherosa Ziehau 	if (error) {
35926c8d8eccSSepherosa Ziehau 		if_printf(ifp, "could not create TX ring\n");
35936c8d8eccSSepherosa Ziehau 		return error;
35946c8d8eccSSepherosa Ziehau 	}
35956c8d8eccSSepherosa Ziehau 
35966c8d8eccSSepherosa Ziehau 	/*
35976c8d8eccSSepherosa Ziehau 	 * Create DMA stuffs for status block.
35986c8d8eccSSepherosa Ziehau 	 */
35996c8d8eccSSepherosa Ziehau 	error = bnx_dma_block_alloc(sc, BGE_STATUS_BLK_SZ,
36006c8d8eccSSepherosa Ziehau 				    &sc->bnx_cdata.bnx_status_tag,
36016c8d8eccSSepherosa Ziehau 				    &sc->bnx_cdata.bnx_status_map,
36026c8d8eccSSepherosa Ziehau 				    (void *)&sc->bnx_ldata.bnx_status_block,
36036c8d8eccSSepherosa Ziehau 				    &sc->bnx_ldata.bnx_status_block_paddr);
36046c8d8eccSSepherosa Ziehau 	if (error) {
36056c8d8eccSSepherosa Ziehau 		if_printf(ifp, "could not create status block\n");
36066c8d8eccSSepherosa Ziehau 		return error;
36076c8d8eccSSepherosa Ziehau 	}
36086c8d8eccSSepherosa Ziehau 
36096c8d8eccSSepherosa Ziehau 	return 0;
36106c8d8eccSSepherosa Ziehau }
36116c8d8eccSSepherosa Ziehau 
36126c8d8eccSSepherosa Ziehau static int
36136c8d8eccSSepherosa Ziehau bnx_dma_block_alloc(struct bnx_softc *sc, bus_size_t size, bus_dma_tag_t *tag,
36146c8d8eccSSepherosa Ziehau 		    bus_dmamap_t *map, void **addr, bus_addr_t *paddr)
36156c8d8eccSSepherosa Ziehau {
36166c8d8eccSSepherosa Ziehau 	bus_dmamem_t dmem;
36176c8d8eccSSepherosa Ziehau 	int error;
36186c8d8eccSSepherosa Ziehau 
36196c8d8eccSSepherosa Ziehau 	error = bus_dmamem_coherent(sc->bnx_cdata.bnx_parent_tag, PAGE_SIZE, 0,
36206c8d8eccSSepherosa Ziehau 				    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR,
36216c8d8eccSSepherosa Ziehau 				    size, BUS_DMA_WAITOK | BUS_DMA_ZERO, &dmem);
36226c8d8eccSSepherosa Ziehau 	if (error)
36236c8d8eccSSepherosa Ziehau 		return error;
36246c8d8eccSSepherosa Ziehau 
36256c8d8eccSSepherosa Ziehau 	*tag = dmem.dmem_tag;
36266c8d8eccSSepherosa Ziehau 	*map = dmem.dmem_map;
36276c8d8eccSSepherosa Ziehau 	*addr = dmem.dmem_addr;
36286c8d8eccSSepherosa Ziehau 	*paddr = dmem.dmem_busaddr;
36296c8d8eccSSepherosa Ziehau 
36306c8d8eccSSepherosa Ziehau 	return 0;
36316c8d8eccSSepherosa Ziehau }
36326c8d8eccSSepherosa Ziehau 
36336c8d8eccSSepherosa Ziehau static void
36346c8d8eccSSepherosa Ziehau bnx_dma_block_free(bus_dma_tag_t tag, bus_dmamap_t map, void *addr)
36356c8d8eccSSepherosa Ziehau {
36366c8d8eccSSepherosa Ziehau 	if (tag != NULL) {
36376c8d8eccSSepherosa Ziehau 		bus_dmamap_unload(tag, map);
36386c8d8eccSSepherosa Ziehau 		bus_dmamem_free(tag, addr, map);
36396c8d8eccSSepherosa Ziehau 		bus_dma_tag_destroy(tag);
36406c8d8eccSSepherosa Ziehau 	}
36416c8d8eccSSepherosa Ziehau }
36426c8d8eccSSepherosa Ziehau 
36436c8d8eccSSepherosa Ziehau static void
36446c8d8eccSSepherosa Ziehau bnx_tbi_link_upd(struct bnx_softc *sc, uint32_t status)
36456c8d8eccSSepherosa Ziehau {
36466c8d8eccSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
36476c8d8eccSSepherosa Ziehau 
36486c8d8eccSSepherosa Ziehau #define PCS_ENCODE_ERR	(BGE_MACSTAT_PORT_DECODE_ERROR|BGE_MACSTAT_MI_COMPLETE)
36496c8d8eccSSepherosa Ziehau 
36506c8d8eccSSepherosa Ziehau 	/*
36516c8d8eccSSepherosa Ziehau 	 * Sometimes PCS encoding errors are detected in
36526c8d8eccSSepherosa Ziehau 	 * TBI mode (on fiber NICs), and for some reason
36536c8d8eccSSepherosa Ziehau 	 * the chip will signal them as link changes.
36546c8d8eccSSepherosa Ziehau 	 * If we get a link change event, but the 'PCS
36556c8d8eccSSepherosa Ziehau 	 * encoding error' bit in the MAC status register
36566c8d8eccSSepherosa Ziehau 	 * is set, don't bother doing a link check.
36576c8d8eccSSepherosa Ziehau 	 * This avoids spurious "gigabit link up" messages
36586c8d8eccSSepherosa Ziehau 	 * that sometimes appear on fiber NICs during
36596c8d8eccSSepherosa Ziehau 	 * periods of heavy traffic.
36606c8d8eccSSepherosa Ziehau 	 */
36616c8d8eccSSepherosa Ziehau 	if (status & BGE_MACSTAT_TBI_PCS_SYNCHED) {
36626c8d8eccSSepherosa Ziehau 		if (!sc->bnx_link) {
36636c8d8eccSSepherosa Ziehau 			sc->bnx_link++;
36646c8d8eccSSepherosa Ziehau 			if (sc->bnx_asicrev == BGE_ASICREV_BCM5704) {
36656c8d8eccSSepherosa Ziehau 				BNX_CLRBIT(sc, BGE_MAC_MODE,
36666c8d8eccSSepherosa Ziehau 				    BGE_MACMODE_TBI_SEND_CFGS);
36676c8d8eccSSepherosa Ziehau 			}
36686c8d8eccSSepherosa Ziehau 			CSR_WRITE_4(sc, BGE_MAC_STS, 0xFFFFFFFF);
36696c8d8eccSSepherosa Ziehau 
36706c8d8eccSSepherosa Ziehau 			if (bootverbose)
36716c8d8eccSSepherosa Ziehau 				if_printf(ifp, "link UP\n");
36726c8d8eccSSepherosa Ziehau 
36736c8d8eccSSepherosa Ziehau 			ifp->if_link_state = LINK_STATE_UP;
36746c8d8eccSSepherosa Ziehau 			if_link_state_change(ifp);
36756c8d8eccSSepherosa Ziehau 		}
36766c8d8eccSSepherosa Ziehau 	} else if ((status & PCS_ENCODE_ERR) != PCS_ENCODE_ERR) {
36776c8d8eccSSepherosa Ziehau 		if (sc->bnx_link) {
36786c8d8eccSSepherosa Ziehau 			sc->bnx_link = 0;
36796c8d8eccSSepherosa Ziehau 
36806c8d8eccSSepherosa Ziehau 			if (bootverbose)
36816c8d8eccSSepherosa Ziehau 				if_printf(ifp, "link DOWN\n");
36826c8d8eccSSepherosa Ziehau 
36836c8d8eccSSepherosa Ziehau 			ifp->if_link_state = LINK_STATE_DOWN;
36846c8d8eccSSepherosa Ziehau 			if_link_state_change(ifp);
36856c8d8eccSSepherosa Ziehau 		}
36866c8d8eccSSepherosa Ziehau 	}
36876c8d8eccSSepherosa Ziehau 
36886c8d8eccSSepherosa Ziehau #undef PCS_ENCODE_ERR
36896c8d8eccSSepherosa Ziehau 
36906c8d8eccSSepherosa Ziehau 	/* Clear the attention. */
36916c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED |
36926c8d8eccSSepherosa Ziehau 	    BGE_MACSTAT_CFG_CHANGED | BGE_MACSTAT_MI_COMPLETE |
36936c8d8eccSSepherosa Ziehau 	    BGE_MACSTAT_LINK_CHANGED);
36946c8d8eccSSepherosa Ziehau }
36956c8d8eccSSepherosa Ziehau 
36966c8d8eccSSepherosa Ziehau static void
36976c8d8eccSSepherosa Ziehau bnx_copper_link_upd(struct bnx_softc *sc, uint32_t status __unused)
36986c8d8eccSSepherosa Ziehau {
36996c8d8eccSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
37006c8d8eccSSepherosa Ziehau 	struct mii_data *mii = device_get_softc(sc->bnx_miibus);
37016c8d8eccSSepherosa Ziehau 
37026c8d8eccSSepherosa Ziehau 	mii_pollstat(mii);
37036c8d8eccSSepherosa Ziehau 	bnx_miibus_statchg(sc->bnx_dev);
37046c8d8eccSSepherosa Ziehau 
37056c8d8eccSSepherosa Ziehau 	if (bootverbose) {
37066c8d8eccSSepherosa Ziehau 		if (sc->bnx_link)
37076c8d8eccSSepherosa Ziehau 			if_printf(ifp, "link UP\n");
37086c8d8eccSSepherosa Ziehau 		else
37096c8d8eccSSepherosa Ziehau 			if_printf(ifp, "link DOWN\n");
37106c8d8eccSSepherosa Ziehau 	}
37116c8d8eccSSepherosa Ziehau 
37126c8d8eccSSepherosa Ziehau 	/* Clear the attention. */
37136c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED |
37146c8d8eccSSepherosa Ziehau 	    BGE_MACSTAT_CFG_CHANGED | BGE_MACSTAT_MI_COMPLETE |
37156c8d8eccSSepherosa Ziehau 	    BGE_MACSTAT_LINK_CHANGED);
37166c8d8eccSSepherosa Ziehau }
37176c8d8eccSSepherosa Ziehau 
37186c8d8eccSSepherosa Ziehau static void
37196c8d8eccSSepherosa Ziehau bnx_autopoll_link_upd(struct bnx_softc *sc, uint32_t status __unused)
37206c8d8eccSSepherosa Ziehau {
37216c8d8eccSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
37226c8d8eccSSepherosa Ziehau 	struct mii_data *mii = device_get_softc(sc->bnx_miibus);
37236c8d8eccSSepherosa Ziehau 
37246c8d8eccSSepherosa Ziehau 	mii_pollstat(mii);
37256c8d8eccSSepherosa Ziehau 
37266c8d8eccSSepherosa Ziehau 	if (!sc->bnx_link &&
37276c8d8eccSSepherosa Ziehau 	    (mii->mii_media_status & IFM_ACTIVE) &&
37286c8d8eccSSepherosa Ziehau 	    IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) {
37296c8d8eccSSepherosa Ziehau 		sc->bnx_link++;
37306c8d8eccSSepherosa Ziehau 		if (bootverbose)
37316c8d8eccSSepherosa Ziehau 			if_printf(ifp, "link UP\n");
37326c8d8eccSSepherosa Ziehau 	} else if (sc->bnx_link &&
37336c8d8eccSSepherosa Ziehau 	    (!(mii->mii_media_status & IFM_ACTIVE) ||
37346c8d8eccSSepherosa Ziehau 	    IFM_SUBTYPE(mii->mii_media_active) == IFM_NONE)) {
37356c8d8eccSSepherosa Ziehau 		sc->bnx_link = 0;
37366c8d8eccSSepherosa Ziehau 		if (bootverbose)
37376c8d8eccSSepherosa Ziehau 			if_printf(ifp, "link DOWN\n");
37386c8d8eccSSepherosa Ziehau 	}
37396c8d8eccSSepherosa Ziehau 
37406c8d8eccSSepherosa Ziehau 	/* Clear the attention. */
37416c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED |
37426c8d8eccSSepherosa Ziehau 	    BGE_MACSTAT_CFG_CHANGED | BGE_MACSTAT_MI_COMPLETE |
37436c8d8eccSSepherosa Ziehau 	    BGE_MACSTAT_LINK_CHANGED);
37446c8d8eccSSepherosa Ziehau }
37456c8d8eccSSepherosa Ziehau 
37466c8d8eccSSepherosa Ziehau static int
37476c8d8eccSSepherosa Ziehau bnx_sysctl_rx_coal_ticks(SYSCTL_HANDLER_ARGS)
37486c8d8eccSSepherosa Ziehau {
37496c8d8eccSSepherosa Ziehau 	struct bnx_softc *sc = arg1;
37506c8d8eccSSepherosa Ziehau 
37516c8d8eccSSepherosa Ziehau 	return bnx_sysctl_coal_chg(oidp, arg1, arg2, req,
37526c8d8eccSSepherosa Ziehau 	    &sc->bnx_rx_coal_ticks,
37536c8d8eccSSepherosa Ziehau 	    BNX_RX_COAL_TICKS_MIN, BNX_RX_COAL_TICKS_MAX,
37546c8d8eccSSepherosa Ziehau 	    BNX_RX_COAL_TICKS_CHG);
37556c8d8eccSSepherosa Ziehau }
37566c8d8eccSSepherosa Ziehau 
37576c8d8eccSSepherosa Ziehau static int
37586c8d8eccSSepherosa Ziehau bnx_sysctl_tx_coal_ticks(SYSCTL_HANDLER_ARGS)
37596c8d8eccSSepherosa Ziehau {
37606c8d8eccSSepherosa Ziehau 	struct bnx_softc *sc = arg1;
37616c8d8eccSSepherosa Ziehau 
37626c8d8eccSSepherosa Ziehau 	return bnx_sysctl_coal_chg(oidp, arg1, arg2, req,
37636c8d8eccSSepherosa Ziehau 	    &sc->bnx_tx_coal_ticks,
37646c8d8eccSSepherosa Ziehau 	    BNX_TX_COAL_TICKS_MIN, BNX_TX_COAL_TICKS_MAX,
37656c8d8eccSSepherosa Ziehau 	    BNX_TX_COAL_TICKS_CHG);
37666c8d8eccSSepherosa Ziehau }
37676c8d8eccSSepherosa Ziehau 
37686c8d8eccSSepherosa Ziehau static int
37696c8d8eccSSepherosa Ziehau bnx_sysctl_rx_coal_bds(SYSCTL_HANDLER_ARGS)
37706c8d8eccSSepherosa Ziehau {
37716c8d8eccSSepherosa Ziehau 	struct bnx_softc *sc = arg1;
37726c8d8eccSSepherosa Ziehau 
37736c8d8eccSSepherosa Ziehau 	return bnx_sysctl_coal_chg(oidp, arg1, arg2, req,
37746c8d8eccSSepherosa Ziehau 	    &sc->bnx_rx_coal_bds,
37756c8d8eccSSepherosa Ziehau 	    BNX_RX_COAL_BDS_MIN, BNX_RX_COAL_BDS_MAX,
37766c8d8eccSSepherosa Ziehau 	    BNX_RX_COAL_BDS_CHG);
37776c8d8eccSSepherosa Ziehau }
37786c8d8eccSSepherosa Ziehau 
37796c8d8eccSSepherosa Ziehau static int
37806c8d8eccSSepherosa Ziehau bnx_sysctl_tx_coal_bds(SYSCTL_HANDLER_ARGS)
37816c8d8eccSSepherosa Ziehau {
37826c8d8eccSSepherosa Ziehau 	struct bnx_softc *sc = arg1;
37836c8d8eccSSepherosa Ziehau 
37846c8d8eccSSepherosa Ziehau 	return bnx_sysctl_coal_chg(oidp, arg1, arg2, req,
37856c8d8eccSSepherosa Ziehau 	    &sc->bnx_tx_coal_bds,
37866c8d8eccSSepherosa Ziehau 	    BNX_TX_COAL_BDS_MIN, BNX_TX_COAL_BDS_MAX,
37876c8d8eccSSepherosa Ziehau 	    BNX_TX_COAL_BDS_CHG);
37886c8d8eccSSepherosa Ziehau }
37896c8d8eccSSepherosa Ziehau 
37906c8d8eccSSepherosa Ziehau static int
37916c8d8eccSSepherosa Ziehau bnx_sysctl_rx_coal_bds_int(SYSCTL_HANDLER_ARGS)
37926c8d8eccSSepherosa Ziehau {
37936c8d8eccSSepherosa Ziehau 	struct bnx_softc *sc = arg1;
37946c8d8eccSSepherosa Ziehau 
37956c8d8eccSSepherosa Ziehau 	return bnx_sysctl_coal_chg(oidp, arg1, arg2, req,
37966c8d8eccSSepherosa Ziehau 	    &sc->bnx_rx_coal_bds_int,
37976c8d8eccSSepherosa Ziehau 	    BNX_RX_COAL_BDS_MIN, BNX_RX_COAL_BDS_MAX,
37986c8d8eccSSepherosa Ziehau 	    BNX_RX_COAL_BDS_INT_CHG);
37996c8d8eccSSepherosa Ziehau }
38006c8d8eccSSepherosa Ziehau 
38016c8d8eccSSepherosa Ziehau static int
38026c8d8eccSSepherosa Ziehau bnx_sysctl_tx_coal_bds_int(SYSCTL_HANDLER_ARGS)
38036c8d8eccSSepherosa Ziehau {
38046c8d8eccSSepherosa Ziehau 	struct bnx_softc *sc = arg1;
38056c8d8eccSSepherosa Ziehau 
38066c8d8eccSSepherosa Ziehau 	return bnx_sysctl_coal_chg(oidp, arg1, arg2, req,
38076c8d8eccSSepherosa Ziehau 	    &sc->bnx_tx_coal_bds_int,
38086c8d8eccSSepherosa Ziehau 	    BNX_TX_COAL_BDS_MIN, BNX_TX_COAL_BDS_MAX,
38096c8d8eccSSepherosa Ziehau 	    BNX_TX_COAL_BDS_INT_CHG);
38106c8d8eccSSepherosa Ziehau }
38116c8d8eccSSepherosa Ziehau 
38126c8d8eccSSepherosa Ziehau static int
38136c8d8eccSSepherosa Ziehau bnx_sysctl_coal_chg(SYSCTL_HANDLER_ARGS, uint32_t *coal,
38146c8d8eccSSepherosa Ziehau     int coal_min, int coal_max, uint32_t coal_chg_mask)
38156c8d8eccSSepherosa Ziehau {
38166c8d8eccSSepherosa Ziehau 	struct bnx_softc *sc = arg1;
38176c8d8eccSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
38186c8d8eccSSepherosa Ziehau 	int error = 0, v;
38196c8d8eccSSepherosa Ziehau 
38206c8d8eccSSepherosa Ziehau 	lwkt_serialize_enter(ifp->if_serializer);
38216c8d8eccSSepherosa Ziehau 
38226c8d8eccSSepherosa Ziehau 	v = *coal;
38236c8d8eccSSepherosa Ziehau 	error = sysctl_handle_int(oidp, &v, 0, req);
38246c8d8eccSSepherosa Ziehau 	if (!error && req->newptr != NULL) {
38256c8d8eccSSepherosa Ziehau 		if (v < coal_min || v > coal_max) {
38266c8d8eccSSepherosa Ziehau 			error = EINVAL;
38276c8d8eccSSepherosa Ziehau 		} else {
38286c8d8eccSSepherosa Ziehau 			*coal = v;
38296c8d8eccSSepherosa Ziehau 			sc->bnx_coal_chg |= coal_chg_mask;
38306c8d8eccSSepherosa Ziehau 		}
38316c8d8eccSSepherosa Ziehau 	}
38326c8d8eccSSepherosa Ziehau 
38336c8d8eccSSepherosa Ziehau 	lwkt_serialize_exit(ifp->if_serializer);
38346c8d8eccSSepherosa Ziehau 	return error;
38356c8d8eccSSepherosa Ziehau }
38366c8d8eccSSepherosa Ziehau 
38376c8d8eccSSepherosa Ziehau static void
38386c8d8eccSSepherosa Ziehau bnx_coal_change(struct bnx_softc *sc)
38396c8d8eccSSepherosa Ziehau {
38406c8d8eccSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
38416c8d8eccSSepherosa Ziehau 	uint32_t val;
38426c8d8eccSSepherosa Ziehau 
38436c8d8eccSSepherosa Ziehau 	ASSERT_SERIALIZED(ifp->if_serializer);
38446c8d8eccSSepherosa Ziehau 
38456c8d8eccSSepherosa Ziehau 	if (sc->bnx_coal_chg & BNX_RX_COAL_TICKS_CHG) {
38466c8d8eccSSepherosa Ziehau 		CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS,
38476c8d8eccSSepherosa Ziehau 			    sc->bnx_rx_coal_ticks);
38486c8d8eccSSepherosa Ziehau 		DELAY(10);
38496c8d8eccSSepherosa Ziehau 		val = CSR_READ_4(sc, BGE_HCC_RX_COAL_TICKS);
38506c8d8eccSSepherosa Ziehau 
38516c8d8eccSSepherosa Ziehau 		if (bootverbose) {
38526c8d8eccSSepherosa Ziehau 			if_printf(ifp, "rx_coal_ticks -> %u\n",
38536c8d8eccSSepherosa Ziehau 				  sc->bnx_rx_coal_ticks);
38546c8d8eccSSepherosa Ziehau 		}
38556c8d8eccSSepherosa Ziehau 	}
38566c8d8eccSSepherosa Ziehau 
38576c8d8eccSSepherosa Ziehau 	if (sc->bnx_coal_chg & BNX_TX_COAL_TICKS_CHG) {
38586c8d8eccSSepherosa Ziehau 		CSR_WRITE_4(sc, BGE_HCC_TX_COAL_TICKS,
38596c8d8eccSSepherosa Ziehau 			    sc->bnx_tx_coal_ticks);
38606c8d8eccSSepherosa Ziehau 		DELAY(10);
38616c8d8eccSSepherosa Ziehau 		val = CSR_READ_4(sc, BGE_HCC_TX_COAL_TICKS);
38626c8d8eccSSepherosa Ziehau 
38636c8d8eccSSepherosa Ziehau 		if (bootverbose) {
38646c8d8eccSSepherosa Ziehau 			if_printf(ifp, "tx_coal_ticks -> %u\n",
38656c8d8eccSSepherosa Ziehau 				  sc->bnx_tx_coal_ticks);
38666c8d8eccSSepherosa Ziehau 		}
38676c8d8eccSSepherosa Ziehau 	}
38686c8d8eccSSepherosa Ziehau 
38696c8d8eccSSepherosa Ziehau 	if (sc->bnx_coal_chg & BNX_RX_COAL_BDS_CHG) {
38706c8d8eccSSepherosa Ziehau 		CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS,
38716c8d8eccSSepherosa Ziehau 			    sc->bnx_rx_coal_bds);
38726c8d8eccSSepherosa Ziehau 		DELAY(10);
38736c8d8eccSSepherosa Ziehau 		val = CSR_READ_4(sc, BGE_HCC_RX_MAX_COAL_BDS);
38746c8d8eccSSepherosa Ziehau 
38756c8d8eccSSepherosa Ziehau 		if (bootverbose) {
38766c8d8eccSSepherosa Ziehau 			if_printf(ifp, "rx_coal_bds -> %u\n",
38776c8d8eccSSepherosa Ziehau 				  sc->bnx_rx_coal_bds);
38786c8d8eccSSepherosa Ziehau 		}
38796c8d8eccSSepherosa Ziehau 	}
38806c8d8eccSSepherosa Ziehau 
38816c8d8eccSSepherosa Ziehau 	if (sc->bnx_coal_chg & BNX_TX_COAL_BDS_CHG) {
38826c8d8eccSSepherosa Ziehau 		CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS,
38836c8d8eccSSepherosa Ziehau 			    sc->bnx_tx_coal_bds);
38846c8d8eccSSepherosa Ziehau 		DELAY(10);
38856c8d8eccSSepherosa Ziehau 		val = CSR_READ_4(sc, BGE_HCC_TX_MAX_COAL_BDS);
38866c8d8eccSSepherosa Ziehau 
38876c8d8eccSSepherosa Ziehau 		if (bootverbose) {
38886c8d8eccSSepherosa Ziehau 			if_printf(ifp, "tx_max_coal_bds -> %u\n",
38896c8d8eccSSepherosa Ziehau 				  sc->bnx_tx_coal_bds);
38906c8d8eccSSepherosa Ziehau 		}
38916c8d8eccSSepherosa Ziehau 	}
38926c8d8eccSSepherosa Ziehau 
38936c8d8eccSSepherosa Ziehau 	if (sc->bnx_coal_chg & BNX_RX_COAL_BDS_INT_CHG) {
38946c8d8eccSSepherosa Ziehau 		CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS_INT,
38956c8d8eccSSepherosa Ziehau 		    sc->bnx_rx_coal_bds_int);
38966c8d8eccSSepherosa Ziehau 		DELAY(10);
38976c8d8eccSSepherosa Ziehau 		val = CSR_READ_4(sc, BGE_HCC_RX_MAX_COAL_BDS_INT);
38986c8d8eccSSepherosa Ziehau 
38996c8d8eccSSepherosa Ziehau 		if (bootverbose) {
39006c8d8eccSSepherosa Ziehau 			if_printf(ifp, "rx_coal_bds_int -> %u\n",
39016c8d8eccSSepherosa Ziehau 			    sc->bnx_rx_coal_bds_int);
39026c8d8eccSSepherosa Ziehau 		}
39036c8d8eccSSepherosa Ziehau 	}
39046c8d8eccSSepherosa Ziehau 
39056c8d8eccSSepherosa Ziehau 	if (sc->bnx_coal_chg & BNX_TX_COAL_BDS_INT_CHG) {
39066c8d8eccSSepherosa Ziehau 		CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS_INT,
39076c8d8eccSSepherosa Ziehau 		    sc->bnx_tx_coal_bds_int);
39086c8d8eccSSepherosa Ziehau 		DELAY(10);
39096c8d8eccSSepherosa Ziehau 		val = CSR_READ_4(sc, BGE_HCC_TX_MAX_COAL_BDS_INT);
39106c8d8eccSSepherosa Ziehau 
39116c8d8eccSSepherosa Ziehau 		if (bootverbose) {
39126c8d8eccSSepherosa Ziehau 			if_printf(ifp, "tx_coal_bds_int -> %u\n",
39136c8d8eccSSepherosa Ziehau 			    sc->bnx_tx_coal_bds_int);
39146c8d8eccSSepherosa Ziehau 		}
39156c8d8eccSSepherosa Ziehau 	}
39166c8d8eccSSepherosa Ziehau 
39176c8d8eccSSepherosa Ziehau 	sc->bnx_coal_chg = 0;
39186c8d8eccSSepherosa Ziehau }
39196c8d8eccSSepherosa Ziehau 
39206c8d8eccSSepherosa Ziehau static void
39216c8d8eccSSepherosa Ziehau bnx_enable_intr(struct bnx_softc *sc)
39226c8d8eccSSepherosa Ziehau {
39236c8d8eccSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
39246c8d8eccSSepherosa Ziehau 
39256c8d8eccSSepherosa Ziehau 	lwkt_serialize_handler_enable(ifp->if_serializer);
39266c8d8eccSSepherosa Ziehau 
39276c8d8eccSSepherosa Ziehau 	/*
39286c8d8eccSSepherosa Ziehau 	 * Enable interrupt.
39296c8d8eccSSepherosa Ziehau 	 */
39306c8d8eccSSepherosa Ziehau 	bnx_writembx(sc, BGE_MBX_IRQ0_LO, sc->bnx_status_tag << 24);
39316c8d8eccSSepherosa Ziehau 	if (sc->bnx_flags & BNX_FLAG_ONESHOT_MSI) {
39326c8d8eccSSepherosa Ziehau 		/* XXX Linux driver */
39336c8d8eccSSepherosa Ziehau 		bnx_writembx(sc, BGE_MBX_IRQ0_LO, sc->bnx_status_tag << 24);
39346c8d8eccSSepherosa Ziehau 	}
39356c8d8eccSSepherosa Ziehau 
39366c8d8eccSSepherosa Ziehau 	/*
39376c8d8eccSSepherosa Ziehau 	 * Unmask the interrupt when we stop polling.
39386c8d8eccSSepherosa Ziehau 	 */
39396c8d8eccSSepherosa Ziehau 	PCI_CLRBIT(sc->bnx_dev, BGE_PCI_MISC_CTL,
39406c8d8eccSSepherosa Ziehau 	    BGE_PCIMISCCTL_MASK_PCI_INTR, 4);
39416c8d8eccSSepherosa Ziehau 
39426c8d8eccSSepherosa Ziehau 	/*
39436c8d8eccSSepherosa Ziehau 	 * Trigger another interrupt, since above writing
39446c8d8eccSSepherosa Ziehau 	 * to interrupt mailbox0 may acknowledge pending
39456c8d8eccSSepherosa Ziehau 	 * interrupt.
39466c8d8eccSSepherosa Ziehau 	 */
39476c8d8eccSSepherosa Ziehau 	BNX_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_SET);
39486c8d8eccSSepherosa Ziehau }
39496c8d8eccSSepherosa Ziehau 
39506c8d8eccSSepherosa Ziehau static void
39516c8d8eccSSepherosa Ziehau bnx_disable_intr(struct bnx_softc *sc)
39526c8d8eccSSepherosa Ziehau {
39536c8d8eccSSepherosa Ziehau 	struct ifnet *ifp = &sc->arpcom.ac_if;
39546c8d8eccSSepherosa Ziehau 
39556c8d8eccSSepherosa Ziehau 	/*
39566c8d8eccSSepherosa Ziehau 	 * Mask the interrupt when we start polling.
39576c8d8eccSSepherosa Ziehau 	 */
39586c8d8eccSSepherosa Ziehau 	PCI_SETBIT(sc->bnx_dev, BGE_PCI_MISC_CTL,
39596c8d8eccSSepherosa Ziehau 	    BGE_PCIMISCCTL_MASK_PCI_INTR, 4);
39606c8d8eccSSepherosa Ziehau 
39616c8d8eccSSepherosa Ziehau 	/*
39626c8d8eccSSepherosa Ziehau 	 * Acknowledge possible asserted interrupt.
39636c8d8eccSSepherosa Ziehau 	 */
39646c8d8eccSSepherosa Ziehau 	bnx_writembx(sc, BGE_MBX_IRQ0_LO, 1);
39656c8d8eccSSepherosa Ziehau 
39666c8d8eccSSepherosa Ziehau 	lwkt_serialize_handler_disable(ifp->if_serializer);
39676c8d8eccSSepherosa Ziehau }
39686c8d8eccSSepherosa Ziehau 
39696c8d8eccSSepherosa Ziehau static int
39706c8d8eccSSepherosa Ziehau bnx_get_eaddr_mem(struct bnx_softc *sc, uint8_t ether_addr[])
39716c8d8eccSSepherosa Ziehau {
39726c8d8eccSSepherosa Ziehau 	uint32_t mac_addr;
39736c8d8eccSSepherosa Ziehau 	int ret = 1;
39746c8d8eccSSepherosa Ziehau 
39756c8d8eccSSepherosa Ziehau 	mac_addr = bnx_readmem_ind(sc, 0x0c14);
39766c8d8eccSSepherosa Ziehau 	if ((mac_addr >> 16) == 0x484b) {
39776c8d8eccSSepherosa Ziehau 		ether_addr[0] = (uint8_t)(mac_addr >> 8);
39786c8d8eccSSepherosa Ziehau 		ether_addr[1] = (uint8_t)mac_addr;
39796c8d8eccSSepherosa Ziehau 		mac_addr = bnx_readmem_ind(sc, 0x0c18);
39806c8d8eccSSepherosa Ziehau 		ether_addr[2] = (uint8_t)(mac_addr >> 24);
39816c8d8eccSSepherosa Ziehau 		ether_addr[3] = (uint8_t)(mac_addr >> 16);
39826c8d8eccSSepherosa Ziehau 		ether_addr[4] = (uint8_t)(mac_addr >> 8);
39836c8d8eccSSepherosa Ziehau 		ether_addr[5] = (uint8_t)mac_addr;
39846c8d8eccSSepherosa Ziehau 		ret = 0;
39856c8d8eccSSepherosa Ziehau 	}
39866c8d8eccSSepherosa Ziehau 	return ret;
39876c8d8eccSSepherosa Ziehau }
39886c8d8eccSSepherosa Ziehau 
39896c8d8eccSSepherosa Ziehau static int
39906c8d8eccSSepherosa Ziehau bnx_get_eaddr_nvram(struct bnx_softc *sc, uint8_t ether_addr[])
39916c8d8eccSSepherosa Ziehau {
39926c8d8eccSSepherosa Ziehau 	int mac_offset = BGE_EE_MAC_OFFSET;
39936c8d8eccSSepherosa Ziehau 
399480969639SSepherosa Ziehau 	if (BNX_IS_5717_PLUS(sc)) {
399580969639SSepherosa Ziehau 		int f;
399680969639SSepherosa Ziehau 
399780969639SSepherosa Ziehau 		f = pci_get_function(sc->bnx_dev);
399880969639SSepherosa Ziehau 		if (f & 1)
399980969639SSepherosa Ziehau 			mac_offset = BGE_EE_MAC_OFFSET_5717;
400080969639SSepherosa Ziehau 		if (f > 1)
400180969639SSepherosa Ziehau 			mac_offset += BGE_EE_MAC_OFFSET_5717_OFF;
400280969639SSepherosa Ziehau 	} else if (sc->bnx_asicrev == BGE_ASICREV_BCM5906) {
40036c8d8eccSSepherosa Ziehau 		mac_offset = BGE_EE_MAC_OFFSET_5906;
400480969639SSepherosa Ziehau 	}
40056c8d8eccSSepherosa Ziehau 
40066c8d8eccSSepherosa Ziehau 	return bnx_read_nvram(sc, ether_addr, mac_offset + 2, ETHER_ADDR_LEN);
40076c8d8eccSSepherosa Ziehau }
40086c8d8eccSSepherosa Ziehau 
40096c8d8eccSSepherosa Ziehau static int
40106c8d8eccSSepherosa Ziehau bnx_get_eaddr_eeprom(struct bnx_softc *sc, uint8_t ether_addr[])
40116c8d8eccSSepherosa Ziehau {
40126c8d8eccSSepherosa Ziehau 	if (sc->bnx_flags & BNX_FLAG_NO_EEPROM)
40136c8d8eccSSepherosa Ziehau 		return 1;
40146c8d8eccSSepherosa Ziehau 
40156c8d8eccSSepherosa Ziehau 	return bnx_read_eeprom(sc, ether_addr, BGE_EE_MAC_OFFSET + 2,
40166c8d8eccSSepherosa Ziehau 			       ETHER_ADDR_LEN);
40176c8d8eccSSepherosa Ziehau }
40186c8d8eccSSepherosa Ziehau 
40196c8d8eccSSepherosa Ziehau static int
40206c8d8eccSSepherosa Ziehau bnx_get_eaddr(struct bnx_softc *sc, uint8_t eaddr[])
40216c8d8eccSSepherosa Ziehau {
40226c8d8eccSSepherosa Ziehau 	static const bnx_eaddr_fcn_t bnx_eaddr_funcs[] = {
40236c8d8eccSSepherosa Ziehau 		/* NOTE: Order is critical */
40246c8d8eccSSepherosa Ziehau 		bnx_get_eaddr_mem,
40256c8d8eccSSepherosa Ziehau 		bnx_get_eaddr_nvram,
40266c8d8eccSSepherosa Ziehau 		bnx_get_eaddr_eeprom,
40276c8d8eccSSepherosa Ziehau 		NULL
40286c8d8eccSSepherosa Ziehau 	};
40296c8d8eccSSepherosa Ziehau 	const bnx_eaddr_fcn_t *func;
40306c8d8eccSSepherosa Ziehau 
40316c8d8eccSSepherosa Ziehau 	for (func = bnx_eaddr_funcs; *func != NULL; ++func) {
40326c8d8eccSSepherosa Ziehau 		if ((*func)(sc, eaddr) == 0)
40336c8d8eccSSepherosa Ziehau 			break;
40346c8d8eccSSepherosa Ziehau 	}
40356c8d8eccSSepherosa Ziehau 	return (*func == NULL ? ENXIO : 0);
40366c8d8eccSSepherosa Ziehau }
40376c8d8eccSSepherosa Ziehau 
40386c8d8eccSSepherosa Ziehau /*
40396c8d8eccSSepherosa Ziehau  * NOTE: 'm' is not freed upon failure
40406c8d8eccSSepherosa Ziehau  */
40416c8d8eccSSepherosa Ziehau struct mbuf *
40426c8d8eccSSepherosa Ziehau bnx_defrag_shortdma(struct mbuf *m)
40436c8d8eccSSepherosa Ziehau {
40446c8d8eccSSepherosa Ziehau 	struct mbuf *n;
40456c8d8eccSSepherosa Ziehau 	int found;
40466c8d8eccSSepherosa Ziehau 
40476c8d8eccSSepherosa Ziehau 	/*
40486c8d8eccSSepherosa Ziehau 	 * If device receive two back-to-back send BDs with less than
40496c8d8eccSSepherosa Ziehau 	 * or equal to 8 total bytes then the device may hang.  The two
40506c8d8eccSSepherosa Ziehau 	 * back-to-back send BDs must in the same frame for this failure
40516c8d8eccSSepherosa Ziehau 	 * to occur.  Scan mbuf chains and see whether two back-to-back
40526c8d8eccSSepherosa Ziehau 	 * send BDs are there.  If this is the case, allocate new mbuf
40536c8d8eccSSepherosa Ziehau 	 * and copy the frame to workaround the silicon bug.
40546c8d8eccSSepherosa Ziehau 	 */
40556c8d8eccSSepherosa Ziehau 	for (n = m, found = 0; n != NULL; n = n->m_next) {
40566c8d8eccSSepherosa Ziehau 		if (n->m_len < 8) {
40576c8d8eccSSepherosa Ziehau 			found++;
40586c8d8eccSSepherosa Ziehau 			if (found > 1)
40596c8d8eccSSepherosa Ziehau 				break;
40606c8d8eccSSepherosa Ziehau 			continue;
40616c8d8eccSSepherosa Ziehau 		}
40626c8d8eccSSepherosa Ziehau 		found = 0;
40636c8d8eccSSepherosa Ziehau 	}
40646c8d8eccSSepherosa Ziehau 
40656c8d8eccSSepherosa Ziehau 	if (found > 1)
40666c8d8eccSSepherosa Ziehau 		n = m_defrag(m, MB_DONTWAIT);
40676c8d8eccSSepherosa Ziehau 	else
40686c8d8eccSSepherosa Ziehau 		n = m;
40696c8d8eccSSepherosa Ziehau 	return n;
40706c8d8eccSSepherosa Ziehau }
40716c8d8eccSSepherosa Ziehau 
40726c8d8eccSSepherosa Ziehau static void
40736c8d8eccSSepherosa Ziehau bnx_stop_block(struct bnx_softc *sc, bus_size_t reg, uint32_t bit)
40746c8d8eccSSepherosa Ziehau {
40756c8d8eccSSepherosa Ziehau 	int i;
40766c8d8eccSSepherosa Ziehau 
40776c8d8eccSSepherosa Ziehau 	BNX_CLRBIT(sc, reg, bit);
40786c8d8eccSSepherosa Ziehau 	for (i = 0; i < BNX_TIMEOUT; i++) {
40796c8d8eccSSepherosa Ziehau 		if ((CSR_READ_4(sc, reg) & bit) == 0)
40806c8d8eccSSepherosa Ziehau 			return;
40816c8d8eccSSepherosa Ziehau 		DELAY(100);
40826c8d8eccSSepherosa Ziehau 	}
40836c8d8eccSSepherosa Ziehau }
40846c8d8eccSSepherosa Ziehau 
40856c8d8eccSSepherosa Ziehau static void
40866c8d8eccSSepherosa Ziehau bnx_link_poll(struct bnx_softc *sc)
40876c8d8eccSSepherosa Ziehau {
40886c8d8eccSSepherosa Ziehau 	uint32_t status;
40896c8d8eccSSepherosa Ziehau 
40906c8d8eccSSepherosa Ziehau 	status = CSR_READ_4(sc, BGE_MAC_STS);
40916c8d8eccSSepherosa Ziehau 	if ((status & sc->bnx_link_chg) || sc->bnx_link_evt) {
40926c8d8eccSSepherosa Ziehau 		sc->bnx_link_evt = 0;
40936c8d8eccSSepherosa Ziehau 		sc->bnx_link_upd(sc, status);
40946c8d8eccSSepherosa Ziehau 	}
40956c8d8eccSSepherosa Ziehau }
40966c8d8eccSSepherosa Ziehau 
40976c8d8eccSSepherosa Ziehau static void
40986c8d8eccSSepherosa Ziehau bnx_enable_msi(struct bnx_softc *sc)
40996c8d8eccSSepherosa Ziehau {
41006c8d8eccSSepherosa Ziehau 	uint32_t msi_mode;
41016c8d8eccSSepherosa Ziehau 
41026c8d8eccSSepherosa Ziehau 	msi_mode = CSR_READ_4(sc, BGE_MSI_MODE);
41036c8d8eccSSepherosa Ziehau 	msi_mode |= BGE_MSIMODE_ENABLE;
41046c8d8eccSSepherosa Ziehau 	if (sc->bnx_flags & BNX_FLAG_ONESHOT_MSI) {
41056c8d8eccSSepherosa Ziehau 		/*
41066c8d8eccSSepherosa Ziehau 		 * NOTE:
41076c8d8eccSSepherosa Ziehau 		 * 5718-PG105-R says that "one shot" mode
41086c8d8eccSSepherosa Ziehau 		 * does not work if MSI is used, however,
41096c8d8eccSSepherosa Ziehau 		 * it obviously works.
41106c8d8eccSSepherosa Ziehau 		 */
41116c8d8eccSSepherosa Ziehau 		msi_mode &= ~BGE_MSIMODE_ONESHOT_DISABLE;
41126c8d8eccSSepherosa Ziehau 	}
41136c8d8eccSSepherosa Ziehau 	CSR_WRITE_4(sc, BGE_MSI_MODE, msi_mode);
41146c8d8eccSSepherosa Ziehau }
41156c8d8eccSSepherosa Ziehau 
41166c8d8eccSSepherosa Ziehau static uint32_t
41176c8d8eccSSepherosa Ziehau bnx_dma_swap_options(struct bnx_softc *sc)
41186c8d8eccSSepherosa Ziehau {
41196c8d8eccSSepherosa Ziehau 	uint32_t dma_options;
41206c8d8eccSSepherosa Ziehau 
41216c8d8eccSSepherosa Ziehau 	dma_options = BGE_MODECTL_WORDSWAP_NONFRAME |
41226c8d8eccSSepherosa Ziehau 	    BGE_MODECTL_BYTESWAP_DATA | BGE_MODECTL_WORDSWAP_DATA;
41236c8d8eccSSepherosa Ziehau #if BYTE_ORDER == BIG_ENDIAN
41246c8d8eccSSepherosa Ziehau 	dma_options |= BGE_MODECTL_BYTESWAP_NONFRAME;
41256c8d8eccSSepherosa Ziehau #endif
41266c8d8eccSSepherosa Ziehau 	if (sc->bnx_asicrev == BGE_ASICREV_BCM5720) {
41276c8d8eccSSepherosa Ziehau 		dma_options |= BGE_MODECTL_BYTESWAP_B2HRX_DATA |
41286c8d8eccSSepherosa Ziehau 		    BGE_MODECTL_WORDSWAP_B2HRX_DATA | BGE_MODECTL_B2HRX_ENABLE |
41296c8d8eccSSepherosa Ziehau 		    BGE_MODECTL_HTX2B_ENABLE;
41306c8d8eccSSepherosa Ziehau 	}
41316c8d8eccSSepherosa Ziehau 	return dma_options;
41326c8d8eccSSepherosa Ziehau }
4133