xref: /dflybsd-src/sys/dev/netif/ale/if_alereg.h (revision 86d7f5d305c6adaa56ff4582ece9859d73106103)
1*86d7f5d3SJohn Marino /*-
2*86d7f5d3SJohn Marino  * Copyright (c) 2008, Pyun YongHyeon <yongari@FreeBSD.org>
3*86d7f5d3SJohn Marino  * All rights reserved.
4*86d7f5d3SJohn Marino  *
5*86d7f5d3SJohn Marino  * Redistribution and use in source and binary forms, with or without
6*86d7f5d3SJohn Marino  * modification, are permitted provided that the following conditions
7*86d7f5d3SJohn Marino  * are met:
8*86d7f5d3SJohn Marino  * 1. Redistributions of source code must retain the above copyright
9*86d7f5d3SJohn Marino  *    notice unmodified, this list of conditions, and the following
10*86d7f5d3SJohn Marino  *    disclaimer.
11*86d7f5d3SJohn Marino  * 2. Redistributions in binary form must reproduce the above copyright
12*86d7f5d3SJohn Marino  *    notice, this list of conditions and the following disclaimer in the
13*86d7f5d3SJohn Marino  *    documentation and/or other materials provided with the distribution.
14*86d7f5d3SJohn Marino  *
15*86d7f5d3SJohn Marino  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
16*86d7f5d3SJohn Marino  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17*86d7f5d3SJohn Marino  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18*86d7f5d3SJohn Marino  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
19*86d7f5d3SJohn Marino  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20*86d7f5d3SJohn Marino  * DAMATES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21*86d7f5d3SJohn Marino  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22*86d7f5d3SJohn Marino  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23*86d7f5d3SJohn Marino  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24*86d7f5d3SJohn Marino  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25*86d7f5d3SJohn Marino  * SUCH DAMATE.
26*86d7f5d3SJohn Marino  *
27*86d7f5d3SJohn Marino  * $FreeBSD: src/sys/dev/ale/if_alereg.h,v 1.1 2008/11/12 09:52:06 yongari Exp $
28*86d7f5d3SJohn Marino  */
29*86d7f5d3SJohn Marino 
30*86d7f5d3SJohn Marino #ifndef	_IF_ALEREG_H
31*86d7f5d3SJohn Marino #define	_IF_ALEREG_H
32*86d7f5d3SJohn Marino 
33*86d7f5d3SJohn Marino #define ALE_PCIR_BAR			PCIR_BAR(0)
34*86d7f5d3SJohn Marino 
35*86d7f5d3SJohn Marino /*
36*86d7f5d3SJohn Marino  * Atheros Communucations, Inc. PCI vendor ID
37*86d7f5d3SJohn Marino  */
38*86d7f5d3SJohn Marino #define	VENDORID_ATHEROS		0x1969
39*86d7f5d3SJohn Marino 
40*86d7f5d3SJohn Marino /*
41*86d7f5d3SJohn Marino  * Atheros AR8121/AR8113/AR8114 device ID
42*86d7f5d3SJohn Marino  */
43*86d7f5d3SJohn Marino #define	DEVICEID_ATHEROS_AR81XX		0x1026
44*86d7f5d3SJohn Marino 
45*86d7f5d3SJohn Marino #define	ALE_SPI_CTRL			0x200
46*86d7f5d3SJohn Marino #define	SPI_VPD_ENB			0x00002000
47*86d7f5d3SJohn Marino 
48*86d7f5d3SJohn Marino #define	ALE_SPI_ADDR			0x204	/* 16bits */
49*86d7f5d3SJohn Marino 
50*86d7f5d3SJohn Marino #define	ALE_SPI_DATA			0x208
51*86d7f5d3SJohn Marino 
52*86d7f5d3SJohn Marino #define	ALE_SPI_CONFIG			0x20C
53*86d7f5d3SJohn Marino 
54*86d7f5d3SJohn Marino #define	ALE_SPI_OP_PROGRAM		0x210	/* 8bits */
55*86d7f5d3SJohn Marino 
56*86d7f5d3SJohn Marino #define	ALE_SPI_OP_SC_ERASE		0x211	/* 8bits */
57*86d7f5d3SJohn Marino 
58*86d7f5d3SJohn Marino #define	ALE_SPI_OP_CHIP_ERASE		0x212	/* 8bits */
59*86d7f5d3SJohn Marino 
60*86d7f5d3SJohn Marino #define	ALE_SPI_OP_RDID			0x213	/* 8bits */
61*86d7f5d3SJohn Marino 
62*86d7f5d3SJohn Marino #define	ALE_SPI_OP_WREN			0x214	/* 8bits */
63*86d7f5d3SJohn Marino 
64*86d7f5d3SJohn Marino #define	ALE_SPI_OP_RDSR			0x215	/* 8bits */
65*86d7f5d3SJohn Marino 
66*86d7f5d3SJohn Marino #define	ALE_SPI_OP_WRSR			0x216	/* 8bits */
67*86d7f5d3SJohn Marino 
68*86d7f5d3SJohn Marino #define	ALE_SPI_OP_READ			0x217	/* 8bits */
69*86d7f5d3SJohn Marino 
70*86d7f5d3SJohn Marino #define	ALE_TWSI_CTRL			0x218
71*86d7f5d3SJohn Marino #define	TWSI_CTRL_SW_LD_START		0x00000800
72*86d7f5d3SJohn Marino #define	TWSI_CTRL_HW_LD_START		0x00001000
73*86d7f5d3SJohn Marino #define	TWSI_CTRL_LD_EXIST		0x00400000
74*86d7f5d3SJohn Marino 
75*86d7f5d3SJohn Marino #define ALE_DEV_MISC_CTRL		0x21C
76*86d7f5d3SJohn Marino 
77*86d7f5d3SJohn Marino #define	ALE_PCIE_PHYMISC		0x1000
78*86d7f5d3SJohn Marino #define	PCIE_PHYMISC_FORCE_RCV_DET	0x00000004
79*86d7f5d3SJohn Marino 
80*86d7f5d3SJohn Marino #define	ALE_MASTER_CFG			0x1400
81*86d7f5d3SJohn Marino #define	MASTER_RESET			0x00000001
82*86d7f5d3SJohn Marino #define	MASTER_MTIMER_ENB		0x00000002
83*86d7f5d3SJohn Marino #define	MASTER_IM_TX_TIMER_ENB		0x00000004
84*86d7f5d3SJohn Marino #define	MASTER_MANUAL_INT_ENB		0x00000008
85*86d7f5d3SJohn Marino #define	MASTER_IM_RX_TIMER_ENB		0x00000020
86*86d7f5d3SJohn Marino #define	MASTER_INT_RDCLR		0x00000040
87*86d7f5d3SJohn Marino #define	MASTER_LED_MODE			0x00000200
88*86d7f5d3SJohn Marino #define	MASTER_CHIP_REV_MASK		0x00FF0000
89*86d7f5d3SJohn Marino #define	MASTER_CHIP_ID_MASK		0xFF000000
90*86d7f5d3SJohn Marino #define	MASTER_CHIP_REV_SHIFT		16
91*86d7f5d3SJohn Marino #define	MASTER_CHIP_ID_SHIFT		24
92*86d7f5d3SJohn Marino 
93*86d7f5d3SJohn Marino /* Number of ticks per usec for AR81xx. */
94*86d7f5d3SJohn Marino #define	ALE_TICK_USECS			2
95*86d7f5d3SJohn Marino #define	ALE_USECS(x)			((x) / ALE_TICK_USECS)
96*86d7f5d3SJohn Marino 
97*86d7f5d3SJohn Marino #define	ALE_MANUAL_TIMER		0x1404
98*86d7f5d3SJohn Marino 
99*86d7f5d3SJohn Marino #define	ALE_IM_TIMER			0x1408
100*86d7f5d3SJohn Marino #define	IM_TIMER_TX_MASK		0x0000FFFF
101*86d7f5d3SJohn Marino #define	IM_TIMER_RX_MASK		0xFFFF0000
102*86d7f5d3SJohn Marino #define	IM_TIMER_TX_SHIFT		0
103*86d7f5d3SJohn Marino #define	IM_TIMER_RX_SHIFT		16
104*86d7f5d3SJohn Marino #define	ALE_IM_TIMER_MIN		0
105*86d7f5d3SJohn Marino #define	ALE_IM_TIMER_MAX		130000	/* 130ms */
106*86d7f5d3SJohn Marino #define	ALE_IM_RX_TIMER_DEFAULT		30
107*86d7f5d3SJohn Marino #define	ALE_IM_TX_TIMER_DEFAULT		1000
108*86d7f5d3SJohn Marino 
109*86d7f5d3SJohn Marino #define	ALE_GPHY_CTRL			0x140C	/* 16bits */
110*86d7f5d3SJohn Marino #define	GPHY_CTRL_EXT_RESET		0x0001
111*86d7f5d3SJohn Marino #define	GPHY_CTRL_PIPE_MOD		0x0002
112*86d7f5d3SJohn Marino #define	GPHY_CTRL_BERT_START		0x0010
113*86d7f5d3SJohn Marino #define	GPHY_CTRL_GALE_25M_ENB		0x0020
114*86d7f5d3SJohn Marino #define	GPHY_CTRL_LPW_EXIT		0x0040
115*86d7f5d3SJohn Marino #define	GPHY_CTRL_PHY_IDDQ		0x0080
116*86d7f5d3SJohn Marino #define	GPHY_CTRL_PHY_IDDQ_DIS		0x0100
117*86d7f5d3SJohn Marino #define	GPHY_CTRL_PCLK_SEL_DIS		0x0200
118*86d7f5d3SJohn Marino #define	GPHY_CTRL_HIB_EN		0x0400
119*86d7f5d3SJohn Marino #define	GPHY_CTRL_HIB_PULSE		0x0800
120*86d7f5d3SJohn Marino #define	GPHY_CTRL_SEL_ANA_RESET		0x1000
121*86d7f5d3SJohn Marino #define	GPHY_CTRL_PHY_PLL_ON		0x2000
122*86d7f5d3SJohn Marino #define	GPHY_CTRL_PWDOWN_HW		0x4000
123*86d7f5d3SJohn Marino 
124*86d7f5d3SJohn Marino #define	ALE_INTR_CLR_TIMER		0x140E	/* 16bits */
125*86d7f5d3SJohn Marino 
126*86d7f5d3SJohn Marino #define	ALE_IDLE_STATUS			0x1410
127*86d7f5d3SJohn Marino #define	IDLE_STATUS_RXMAC		0x00000001
128*86d7f5d3SJohn Marino #define	IDLE_STATUS_TXMAC		0x00000002
129*86d7f5d3SJohn Marino #define	IDLE_STATUS_RXQ			0x00000004
130*86d7f5d3SJohn Marino #define	IDLE_STATUS_TXQ			0x00000008
131*86d7f5d3SJohn Marino #define	IDLE_STATUS_DMARD		0x00000010
132*86d7f5d3SJohn Marino #define	IDLE_STATUS_DMAWR		0x00000020
133*86d7f5d3SJohn Marino #define	IDLE_STATUS_SMB			0x00000040
134*86d7f5d3SJohn Marino #define	IDLE_STATUS_CMB			0x00000080
135*86d7f5d3SJohn Marino 
136*86d7f5d3SJohn Marino #define	ALE_MDIO			0x1414
137*86d7f5d3SJohn Marino #define	MDIO_DATA_MASK			0x0000FFFF
138*86d7f5d3SJohn Marino #define	MDIO_REG_ADDR_MASK		0x001F0000
139*86d7f5d3SJohn Marino #define	MDIO_OP_READ			0x00200000
140*86d7f5d3SJohn Marino #define	MDIO_OP_WRITE			0x00000000
141*86d7f5d3SJohn Marino #define	MDIO_SUP_PREAMBLE		0x00400000
142*86d7f5d3SJohn Marino #define	MDIO_OP_EXECUTE			0x00800000
143*86d7f5d3SJohn Marino #define	MDIO_CLK_25_4			0x00000000
144*86d7f5d3SJohn Marino #define	MDIO_CLK_25_6			0x02000000
145*86d7f5d3SJohn Marino #define	MDIO_CLK_25_8			0x03000000
146*86d7f5d3SJohn Marino #define	MDIO_CLK_25_10			0x04000000
147*86d7f5d3SJohn Marino #define	MDIO_CLK_25_14			0x05000000
148*86d7f5d3SJohn Marino #define	MDIO_CLK_25_20			0x06000000
149*86d7f5d3SJohn Marino #define	MDIO_CLK_25_28			0x07000000
150*86d7f5d3SJohn Marino #define	MDIO_OP_BUSY			0x08000000
151*86d7f5d3SJohn Marino #define	MDIO_DATA_SHIFT			0
152*86d7f5d3SJohn Marino #define	MDIO_REG_ADDR_SHIFT		16
153*86d7f5d3SJohn Marino 
154*86d7f5d3SJohn Marino #define	MDIO_REG_ADDR(x)	\
155*86d7f5d3SJohn Marino 	(((x) << MDIO_REG_ADDR_SHIFT) & MDIO_REG_ADDR_MASK)
156*86d7f5d3SJohn Marino /* Default PHY address. */
157*86d7f5d3SJohn Marino #define	ALE_PHY_ADDR			0
158*86d7f5d3SJohn Marino 
159*86d7f5d3SJohn Marino #define	ALE_PHY_STATUS			0x1418
160*86d7f5d3SJohn Marino #define	PHY_STATUS_100M			0x00020000
161*86d7f5d3SJohn Marino 
162*86d7f5d3SJohn Marino /* Packet memory BIST. */
163*86d7f5d3SJohn Marino #define	ALE_BIST0			0x141C
164*86d7f5d3SJohn Marino #define	BIST0_ENB			0x00000001
165*86d7f5d3SJohn Marino #define	BIST0_SRAM_FAIL			0x00000002
166*86d7f5d3SJohn Marino #define	BIST0_FUSE_FLAG			0x00000004
167*86d7f5d3SJohn Marino 
168*86d7f5d3SJohn Marino /* PCIe retry buffer BIST. */
169*86d7f5d3SJohn Marino #define	ALE_BIST1			0x1420
170*86d7f5d3SJohn Marino #define	BIST1_ENB			0x00000001
171*86d7f5d3SJohn Marino #define	BIST1_SRAM_FAIL			0x00000002
172*86d7f5d3SJohn Marino #define	BIST1_FUSE_FLAG			0x00000004
173*86d7f5d3SJohn Marino 
174*86d7f5d3SJohn Marino #define	ALE_SERDES_LOCK			0x1424
175*86d7f5d3SJohn Marino #define	SERDES_LOCK_DET			0x00000001
176*86d7f5d3SJohn Marino #define	SERDES_LOCK_DET_ENB		0x00000002
177*86d7f5d3SJohn Marino 
178*86d7f5d3SJohn Marino #define	ALE_MAC_CFG			0x1480
179*86d7f5d3SJohn Marino #define	MAC_CFG_TX_ENB			0x00000001
180*86d7f5d3SJohn Marino #define	MAC_CFG_RX_ENB			0x00000002
181*86d7f5d3SJohn Marino #define	MAC_CFG_TX_FC			0x00000004
182*86d7f5d3SJohn Marino #define	MAC_CFG_RX_FC			0x00000008
183*86d7f5d3SJohn Marino #define	MAC_CFG_LOOP			0x00000010
184*86d7f5d3SJohn Marino #define	MAC_CFG_FULL_DUPLEX		0x00000020
185*86d7f5d3SJohn Marino #define	MAC_CFG_TX_CRC_ENB		0x00000040
186*86d7f5d3SJohn Marino #define	MAC_CFG_TX_AUTO_PAD		0x00000080
187*86d7f5d3SJohn Marino #define	MAC_CFG_TX_LENCHK		0x00000100
188*86d7f5d3SJohn Marino #define	MAC_CFG_RX_JUMBO_ENB		0x00000200
189*86d7f5d3SJohn Marino #define	MAC_CFG_PREAMBLE_MASK		0x00003C00
190*86d7f5d3SJohn Marino #define	MAC_CFG_VLAN_TAG_STRIP		0x00004000
191*86d7f5d3SJohn Marino #define	MAC_CFG_PROMISC			0x00008000
192*86d7f5d3SJohn Marino #define	MAC_CFG_TX_PAUSE		0x00010000
193*86d7f5d3SJohn Marino #define	MAC_CFG_SCNT			0x00020000
194*86d7f5d3SJohn Marino #define	MAC_CFG_SYNC_RST_TX		0x00040000
195*86d7f5d3SJohn Marino #define	MAC_CFG_SPEED_MASK		0x00300000
196*86d7f5d3SJohn Marino #define	MAC_CFG_SPEED_10_100		0x00100000
197*86d7f5d3SJohn Marino #define	MAC_CFG_SPEED_1000		0x00200000
198*86d7f5d3SJohn Marino #define	MAC_CFG_DBG_TX_BACKOFF		0x00400000
199*86d7f5d3SJohn Marino #define	MAC_CFG_TX_JUMBO_ENB		0x00800000
200*86d7f5d3SJohn Marino #define	MAC_CFG_RXCSUM_ENB		0x01000000
201*86d7f5d3SJohn Marino #define	MAC_CFG_ALLMULTI		0x02000000
202*86d7f5d3SJohn Marino #define	MAC_CFG_BCAST			0x04000000
203*86d7f5d3SJohn Marino #define	MAC_CFG_DBG			0x08000000
204*86d7f5d3SJohn Marino #define	MAC_CFG_PREAMBLE_SHIFT		10
205*86d7f5d3SJohn Marino #define	MAC_CFG_PREAMBLE_DEFAULT	7
206*86d7f5d3SJohn Marino 
207*86d7f5d3SJohn Marino #define	ALE_IPG_IFG_CFG			0x1484
208*86d7f5d3SJohn Marino #define	IPG_IFG_IPGT_MASK		0x0000007F
209*86d7f5d3SJohn Marino #define	IPG_IFG_MIFG_MASK		0x0000FF00
210*86d7f5d3SJohn Marino #define	IPG_IFG_IPG1_MASK		0x007F0000
211*86d7f5d3SJohn Marino #define	IPG_IFG_IPG2_MASK		0x7F000000
212*86d7f5d3SJohn Marino #define	IPG_IFG_IPGT_SHIFT		0
213*86d7f5d3SJohn Marino #define	IPG_IFG_IPGT_DEFAULT		0x60
214*86d7f5d3SJohn Marino #define	IPG_IFG_MIFG_SHIFT		8
215*86d7f5d3SJohn Marino #define	IPG_IFG_MIFG_DEFAULT		0x50
216*86d7f5d3SJohn Marino #define	IPG_IFG_IPG1_SHIFT		16
217*86d7f5d3SJohn Marino #define	IPG_IFG_IPG1_DEFAULT		0x40
218*86d7f5d3SJohn Marino #define	IPG_IFG_IPG2_SHIFT		24
219*86d7f5d3SJohn Marino #define	IPG_IFG_IPG2_DEFAULT		0x60
220*86d7f5d3SJohn Marino 
221*86d7f5d3SJohn Marino /* Station address. */
222*86d7f5d3SJohn Marino #define	ALE_PAR0			0x1488
223*86d7f5d3SJohn Marino #define	ALE_PAR1			0x148C
224*86d7f5d3SJohn Marino 
225*86d7f5d3SJohn Marino /* 64bit multicast hash register. */
226*86d7f5d3SJohn Marino #define	ALE_MAR0			0x1490
227*86d7f5d3SJohn Marino #define	ALE_MAR1			0x1494
228*86d7f5d3SJohn Marino 
229*86d7f5d3SJohn Marino /* half-duplex parameter configuration. */
230*86d7f5d3SJohn Marino #define	ALE_HDPX_CFG			0x1498
231*86d7f5d3SJohn Marino #define	HDPX_CFG_LCOL_MASK		0x000003FF
232*86d7f5d3SJohn Marino #define	HDPX_CFG_RETRY_MASK		0x0000F000
233*86d7f5d3SJohn Marino #define	HDPX_CFG_EXC_DEF_EN		0x00010000
234*86d7f5d3SJohn Marino #define	HDPX_CFG_NO_BACK_C		0x00020000
235*86d7f5d3SJohn Marino #define	HDPX_CFG_NO_BACK_P		0x00040000
236*86d7f5d3SJohn Marino #define	HDPX_CFG_ABEBE			0x00080000
237*86d7f5d3SJohn Marino #define	HDPX_CFG_ABEBT_MASK		0x00F00000
238*86d7f5d3SJohn Marino #define	HDPX_CFG_JAMIPG_MASK		0x0F000000
239*86d7f5d3SJohn Marino #define	HDPX_CFG_LCOL_SHIFT		0
240*86d7f5d3SJohn Marino #define	HDPX_CFG_LCOL_DEFAULT		0x37
241*86d7f5d3SJohn Marino #define	HDPX_CFG_RETRY_SHIFT		12
242*86d7f5d3SJohn Marino #define	HDPX_CFG_RETRY_DEFAULT		0x0F
243*86d7f5d3SJohn Marino #define	HDPX_CFG_ABEBT_SHIFT		20
244*86d7f5d3SJohn Marino #define	HDPX_CFG_ABEBT_DEFAULT		0x0A
245*86d7f5d3SJohn Marino #define	HDPX_CFG_JAMIPG_SHIFT		24
246*86d7f5d3SJohn Marino #define	HDPX_CFG_JAMIPG_DEFAULT		0x07
247*86d7f5d3SJohn Marino 
248*86d7f5d3SJohn Marino #define	ALE_FRAME_SIZE			0x149C
249*86d7f5d3SJohn Marino 
250*86d7f5d3SJohn Marino #define	ALE_WOL_CFG			0x14A0
251*86d7f5d3SJohn Marino #define	WOL_CFG_PATTERN			0x00000001
252*86d7f5d3SJohn Marino #define	WOL_CFG_PATTERN_ENB		0x00000002
253*86d7f5d3SJohn Marino #define	WOL_CFG_MAGIC			0x00000004
254*86d7f5d3SJohn Marino #define	WOL_CFG_MAGIC_ENB		0x00000008
255*86d7f5d3SJohn Marino #define	WOL_CFG_LINK_CHG		0x00000010
256*86d7f5d3SJohn Marino #define	WOL_CFG_LINK_CHG_ENB		0x00000020
257*86d7f5d3SJohn Marino #define	WOL_CFG_PATTERN_DET		0x00000100
258*86d7f5d3SJohn Marino #define	WOL_CFG_MAGIC_DET		0x00000200
259*86d7f5d3SJohn Marino #define	WOL_CFG_LINK_CHG_DET		0x00000400
260*86d7f5d3SJohn Marino #define	WOL_CFG_CLK_SWITCH_ENB		0x00008000
261*86d7f5d3SJohn Marino #define	WOL_CFG_PATTERN0		0x00010000
262*86d7f5d3SJohn Marino #define	WOL_CFG_PATTERN1		0x00020000
263*86d7f5d3SJohn Marino #define	WOL_CFG_PATTERN2		0x00040000
264*86d7f5d3SJohn Marino #define	WOL_CFG_PATTERN3		0x00080000
265*86d7f5d3SJohn Marino #define	WOL_CFG_PATTERN4		0x00100000
266*86d7f5d3SJohn Marino #define	WOL_CFG_PATTERN5		0x00200000
267*86d7f5d3SJohn Marino #define	WOL_CFG_PATTERN6		0x00400000
268*86d7f5d3SJohn Marino 
269*86d7f5d3SJohn Marino /* WOL pattern length. */
270*86d7f5d3SJohn Marino #define	ALE_PATTERN_CFG0		0x14A4
271*86d7f5d3SJohn Marino #define	PATTERN_CFG_0_LEN_MASK		0x0000007F
272*86d7f5d3SJohn Marino #define	PATTERN_CFG_1_LEN_MASK		0x00007F00
273*86d7f5d3SJohn Marino #define	PATTERN_CFG_2_LEN_MASK		0x007F0000
274*86d7f5d3SJohn Marino #define	PATTERN_CFG_3_LEN_MASK		0x7F000000
275*86d7f5d3SJohn Marino 
276*86d7f5d3SJohn Marino #define	ALE_PATTERN_CFG1		0x14A8
277*86d7f5d3SJohn Marino #define	PATTERN_CFG_4_LEN_MASK		0x0000007F
278*86d7f5d3SJohn Marino #define	PATTERN_CFG_5_LEN_MASK		0x00007F00
279*86d7f5d3SJohn Marino #define	PATTERN_CFG_6_LEN_MASK		0x007F0000
280*86d7f5d3SJohn Marino 
281*86d7f5d3SJohn Marino /* RSS */
282*86d7f5d3SJohn Marino #define	ALE_RSS_KEY0			0x14B0
283*86d7f5d3SJohn Marino 
284*86d7f5d3SJohn Marino #define	ALE_RSS_KEY1			0x14B4
285*86d7f5d3SJohn Marino 
286*86d7f5d3SJohn Marino #define	ALE_RSS_KEY2			0x14B8
287*86d7f5d3SJohn Marino 
288*86d7f5d3SJohn Marino #define	ALE_RSS_KEY3			0x14BC
289*86d7f5d3SJohn Marino 
290*86d7f5d3SJohn Marino #define	ALE_RSS_KEY4			0x14C0
291*86d7f5d3SJohn Marino 
292*86d7f5d3SJohn Marino #define	ALE_RSS_KEY5			0x14C4
293*86d7f5d3SJohn Marino 
294*86d7f5d3SJohn Marino #define	ALE_RSS_KEY6			0x14C8
295*86d7f5d3SJohn Marino 
296*86d7f5d3SJohn Marino #define	ALE_RSS_KEY7			0x14CC
297*86d7f5d3SJohn Marino 
298*86d7f5d3SJohn Marino #define	ALE_RSS_KEY8			0x14D0
299*86d7f5d3SJohn Marino 
300*86d7f5d3SJohn Marino #define	ALE_RSS_KEY9			0x14D4
301*86d7f5d3SJohn Marino 
302*86d7f5d3SJohn Marino #define	ALE_RSS_IDT_TABLE4		0x14E0
303*86d7f5d3SJohn Marino 
304*86d7f5d3SJohn Marino #define	ALE_RSS_IDT_TABLE5		0x14E4
305*86d7f5d3SJohn Marino 
306*86d7f5d3SJohn Marino #define	ALE_RSS_IDT_TABLE6		0x14E8
307*86d7f5d3SJohn Marino 
308*86d7f5d3SJohn Marino #define	ALE_RSS_IDT_TABLE7		0x14EC
309*86d7f5d3SJohn Marino 
310*86d7f5d3SJohn Marino #define	ALE_SRAM_RD_ADDR		0x1500
311*86d7f5d3SJohn Marino 
312*86d7f5d3SJohn Marino #define	ALE_SRAM_RD_LEN			0x1504
313*86d7f5d3SJohn Marino 
314*86d7f5d3SJohn Marino #define	ALE_SRAM_RRD_ADDR		0x1508
315*86d7f5d3SJohn Marino 
316*86d7f5d3SJohn Marino #define	ALE_SRAM_RRD_LEN		0x150C
317*86d7f5d3SJohn Marino 
318*86d7f5d3SJohn Marino #define	ALE_SRAM_TPD_ADDR		0x1510
319*86d7f5d3SJohn Marino 
320*86d7f5d3SJohn Marino #define	ALE_SRAM_TPD_LEN		0x1514
321*86d7f5d3SJohn Marino 
322*86d7f5d3SJohn Marino #define	ALE_SRAM_TRD_ADDR		0x1518
323*86d7f5d3SJohn Marino 
324*86d7f5d3SJohn Marino #define	ALE_SRAM_TRD_LEN		0x151C
325*86d7f5d3SJohn Marino 
326*86d7f5d3SJohn Marino #define	ALE_SRAM_RX_FIFO_ADDR		0x1520
327*86d7f5d3SJohn Marino 
328*86d7f5d3SJohn Marino #define	ALE_SRAM_RX_FIFO_LEN		0x1524
329*86d7f5d3SJohn Marino 
330*86d7f5d3SJohn Marino #define	ALE_SRAM_TX_FIFO_ADDR		0x1528
331*86d7f5d3SJohn Marino 
332*86d7f5d3SJohn Marino #define	ALE_SRAM_TX_FIFO_LEN		0x152C
333*86d7f5d3SJohn Marino 
334*86d7f5d3SJohn Marino #define	ALE_SRAM_TCPH_ADDR		0x1530
335*86d7f5d3SJohn Marino #define	SRAM_TCPH_ADDR_MASK		0x00000FFF
336*86d7f5d3SJohn Marino #define	SRAM_PATH_ADDR_MASK		0x0FFF0000
337*86d7f5d3SJohn Marino #define	SRAM_TCPH_ADDR_SHIFT		0
338*86d7f5d3SJohn Marino #define	SRAM_PATH_ADDR_SHIFT		16
339*86d7f5d3SJohn Marino 
340*86d7f5d3SJohn Marino #define	ALE_DMA_BLOCK			0x1534
341*86d7f5d3SJohn Marino #define	DMA_BLOCK_LOAD			0x00000001
342*86d7f5d3SJohn Marino 
343*86d7f5d3SJohn Marino #define	ALE_RXF3_ADDR_HI		0x153C
344*86d7f5d3SJohn Marino 
345*86d7f5d3SJohn Marino #define	ALE_TPD_ADDR_HI			0x1540
346*86d7f5d3SJohn Marino 
347*86d7f5d3SJohn Marino #define	ALE_RXF0_PAGE0_ADDR_LO		0x1544
348*86d7f5d3SJohn Marino 
349*86d7f5d3SJohn Marino #define	ALE_RXF0_PAGE1_ADDR_LO		0x1548
350*86d7f5d3SJohn Marino 
351*86d7f5d3SJohn Marino #define	ALE_TPD_ADDR_LO			0x154C
352*86d7f5d3SJohn Marino 
353*86d7f5d3SJohn Marino #define	ALE_RXF1_ADDR_HI		0x1550
354*86d7f5d3SJohn Marino 
355*86d7f5d3SJohn Marino #define	ALE_RXF2_ADDR_HI		0x1554
356*86d7f5d3SJohn Marino 
357*86d7f5d3SJohn Marino #define	ALE_RXF_PAGE_SIZE		0x1558
358*86d7f5d3SJohn Marino 
359*86d7f5d3SJohn Marino #define	ALE_TPD_CNT			0x155C
360*86d7f5d3SJohn Marino #define	TPD_CNT_MASK			0x00003FF
361*86d7f5d3SJohn Marino #define	TPD_CNT_SHIFT			0
362*86d7f5d3SJohn Marino 
363*86d7f5d3SJohn Marino #define	ALE_RSS_IDT_TABLE0		0x1560
364*86d7f5d3SJohn Marino 
365*86d7f5d3SJohn Marino #define	ALE_RSS_IDT_TABLE1		0x1564
366*86d7f5d3SJohn Marino 
367*86d7f5d3SJohn Marino #define	ALE_RSS_IDT_TABLE2		0x1568
368*86d7f5d3SJohn Marino 
369*86d7f5d3SJohn Marino #define	ALE_RSS_IDT_TABLE3		0x156C
370*86d7f5d3SJohn Marino 
371*86d7f5d3SJohn Marino #define	ALE_RSS_HASH_VALUE		0x1570
372*86d7f5d3SJohn Marino 
373*86d7f5d3SJohn Marino #define	ALE_RSS_HASH_FLAG		0x1574
374*86d7f5d3SJohn Marino 
375*86d7f5d3SJohn Marino #define	ALE_RSS_CPU			0x157C
376*86d7f5d3SJohn Marino 
377*86d7f5d3SJohn Marino #define	ALE_TXQ_CFG			0x1580
378*86d7f5d3SJohn Marino #define	TXQ_CFG_TPD_BURST_MASK		0x0000000F
379*86d7f5d3SJohn Marino #define	TXQ_CFG_ENB			0x00000020
380*86d7f5d3SJohn Marino #define	TXQ_CFG_ENHANCED_MODE		0x00000040
381*86d7f5d3SJohn Marino #define	TXQ_CFG_TX_FIFO_BURST_MASK	0xFFFF0000
382*86d7f5d3SJohn Marino #define	TXQ_CFG_TPD_BURST_SHIFT		0
383*86d7f5d3SJohn Marino #define	TXQ_CFG_TPD_BURST_DEFAULT	4
384*86d7f5d3SJohn Marino #define	TXQ_CFG_TX_FIFO_BURST_SHIFT	16
385*86d7f5d3SJohn Marino #define	TXQ_CFG_TX_FIFO_BURST_DEFAULT	256
386*86d7f5d3SJohn Marino 
387*86d7f5d3SJohn Marino #define	ALE_TX_JUMBO_THRESH		0x1584
388*86d7f5d3SJohn Marino #define	TX_JUMBO_THRESH_MASK		0x000007FF
389*86d7f5d3SJohn Marino #define	TX_JUMBO_THRESH_SHIFT		0
390*86d7f5d3SJohn Marino #define	TX_JUMBO_THRESH_UNIT		8
391*86d7f5d3SJohn Marino #define	TX_JUMBO_THRESH_UNIT_SHIFT	3
392*86d7f5d3SJohn Marino 
393*86d7f5d3SJohn Marino #define	ALE_RXQ_CFG			0x15A0
394*86d7f5d3SJohn Marino #define	RXQ_CFG_ALIGN_32		0x00000000
395*86d7f5d3SJohn Marino #define	RXQ_CFG_ALIGN_64		0x00000001
396*86d7f5d3SJohn Marino #define	RXQ_CFG_ALIGN_128		0x00000002
397*86d7f5d3SJohn Marino #define	RXQ_CFG_ALIGN_256		0x00000003
398*86d7f5d3SJohn Marino #define	RXQ_CFG_QUEUE1_ENB		0x00000010
399*86d7f5d3SJohn Marino #define	RXQ_CFG_QUEUE2_ENB		0x00000020
400*86d7f5d3SJohn Marino #define	RXQ_CFG_QUEUE3_ENB		0x00000040
401*86d7f5d3SJohn Marino #define	RXQ_CFG_IPV6_CSUM_VERIFY	0x00000080
402*86d7f5d3SJohn Marino #define	RXQ_CFG_RSS_HASH_TBL_LEN_MASK	0x0000FF00
403*86d7f5d3SJohn Marino #define	RXQ_CFG_RSS_HASH_IPV4		0x00010000
404*86d7f5d3SJohn Marino #define	RXQ_CFG_RSS_HASH_IPV4_TCP	0x00020000
405*86d7f5d3SJohn Marino #define	RXQ_CFG_RSS_HASH_IPV6		0x00040000
406*86d7f5d3SJohn Marino #define	RXQ_CFG_RSS_HASH_IPV6_TCP	0x00080000
407*86d7f5d3SJohn Marino #define	RXQ_CFG_RSS_MODE_DIS		0x00000000
408*86d7f5d3SJohn Marino #define	RXQ_CFG_RSS_MODE_SQSINT		0x04000000
409*86d7f5d3SJohn Marino #define	RXQ_CFG_RSS_MODE_MQUESINT	0x08000000
410*86d7f5d3SJohn Marino #define	RXQ_CFG_RSS_MODE_MQUEMINT	0x0C000000
411*86d7f5d3SJohn Marino #define	RXQ_CFG_NIP_QUEUE_SEL_TBL	0x10000000
412*86d7f5d3SJohn Marino #define	RXQ_CFG_RSS_HASH_ENB		0x20000000
413*86d7f5d3SJohn Marino #define	RXQ_CFG_CUT_THROUGH_ENB		0x40000000
414*86d7f5d3SJohn Marino #define	RXQ_CFG_ENB			0x80000000
415*86d7f5d3SJohn Marino #define	RXQ_CFG_RSS_HASH_TBL_LEN_SHIFT	8
416*86d7f5d3SJohn Marino 
417*86d7f5d3SJohn Marino #define	ALE_RX_JUMBO_THRESH		0x15A4	/* 16bits */
418*86d7f5d3SJohn Marino #define	RX_JUMBO_THRESH_MASK		0x07FF
419*86d7f5d3SJohn Marino #define	RX_JUMBO_LKAH_MASK		0x7800
420*86d7f5d3SJohn Marino #define	RX_JUMBO_THRESH_MASK_SHIFT	0
421*86d7f5d3SJohn Marino #define	RX_JUMBO_THRESH_UNIT		8
422*86d7f5d3SJohn Marino #define	RX_JUMBO_THRESH_UNIT_SHIFT	3
423*86d7f5d3SJohn Marino #define	RX_JUMBO_LKAH_SHIFT		11
424*86d7f5d3SJohn Marino #define	RX_JUMBO_LKAH_DEFAULT		1
425*86d7f5d3SJohn Marino 
426*86d7f5d3SJohn Marino #define	ALE_RX_FIFO_PAUSE_THRESH	0x15A8
427*86d7f5d3SJohn Marino #define	RX_FIFO_PAUSE_THRESH_LO_MASK	0x00000FFF
428*86d7f5d3SJohn Marino #define	RX_FIFO_PAUSE_THRESH_HI_MASK	0x0FFF0000
429*86d7f5d3SJohn Marino #define	RX_FIFO_PAUSE_THRESH_LO_SHIFT	0
430*86d7f5d3SJohn Marino #define	RX_FIFO_PAUSE_THRESH_HI_SHIFT	16
431*86d7f5d3SJohn Marino 
432*86d7f5d3SJohn Marino #define	ALE_CMB_RXF1			0x15B4
433*86d7f5d3SJohn Marino 
434*86d7f5d3SJohn Marino #define	ALE_CMB_RXF2			0x15B8
435*86d7f5d3SJohn Marino 
436*86d7f5d3SJohn Marino #define	ALE_CMB_RXF3			0x15BC
437*86d7f5d3SJohn Marino 
438*86d7f5d3SJohn Marino #define	ALE_DMA_CFG			0x15C0
439*86d7f5d3SJohn Marino #define	DMA_CFG_IN_ORDER		0x00000001
440*86d7f5d3SJohn Marino #define	DMA_CFG_ENH_ORDER		0x00000002
441*86d7f5d3SJohn Marino #define	DMA_CFG_OUT_ORDER		0x00000004
442*86d7f5d3SJohn Marino #define	DMA_CFG_RCB_64			0x00000000
443*86d7f5d3SJohn Marino #define	DMA_CFG_RCB_128			0x00000008
444*86d7f5d3SJohn Marino #define	DMA_CFG_RD_BURST_128		0x00000000
445*86d7f5d3SJohn Marino #define	DMA_CFG_RD_BURST_256		0x00000010
446*86d7f5d3SJohn Marino #define	DMA_CFG_RD_BURST_512		0x00000020
447*86d7f5d3SJohn Marino #define	DMA_CFG_RD_BURST_1024		0x00000030
448*86d7f5d3SJohn Marino #define	DMA_CFG_RD_BURST_2048		0x00000040
449*86d7f5d3SJohn Marino #define	DMA_CFG_RD_BURST_4096		0x00000050
450*86d7f5d3SJohn Marino #define	DMA_CFG_WR_BURST_128		0x00000000
451*86d7f5d3SJohn Marino #define	DMA_CFG_WR_BURST_256		0x00000080
452*86d7f5d3SJohn Marino #define	DMA_CFG_WR_BURST_512		0x00000100
453*86d7f5d3SJohn Marino #define	DMA_CFG_WR_BURST_1024		0x00000180
454*86d7f5d3SJohn Marino #define	DMA_CFG_WR_BURST_2048		0x00000200
455*86d7f5d3SJohn Marino #define	DMA_CFG_WR_BURST_4096		0x00000280
456*86d7f5d3SJohn Marino #define	DMA_CFG_RD_REQ_PRI		0x00000400
457*86d7f5d3SJohn Marino #define	DMA_CFG_RD_DELAY_CNT_MASK	0x0000F800
458*86d7f5d3SJohn Marino #define	DMA_CFG_WR_DELAY_CNT_MASK	0x000F0000
459*86d7f5d3SJohn Marino #define	DMA_CFG_TXCMB_ENB		0x00100000
460*86d7f5d3SJohn Marino #define	DMA_CFG_RXCMB_ENB		0x00200000
461*86d7f5d3SJohn Marino #define	DMA_CFG_RD_BURST_MASK		0x07
462*86d7f5d3SJohn Marino #define	DMA_CFG_RD_BURST_SHIFT		4
463*86d7f5d3SJohn Marino #define	DMA_CFG_WR_BURST_MASK		0x07
464*86d7f5d3SJohn Marino #define	DMA_CFG_WR_BURST_SHIFT		7
465*86d7f5d3SJohn Marino #define	DMA_CFG_RD_DELAY_CNT_SHIFT	11
466*86d7f5d3SJohn Marino #define	DMA_CFG_WR_DELAY_CNT_SHIFT	16
467*86d7f5d3SJohn Marino #define	DMA_CFG_RD_DELAY_CNT_DEFAULT	15
468*86d7f5d3SJohn Marino #define	DMA_CFG_WR_DELAY_CNT_DEFAULT	4
469*86d7f5d3SJohn Marino 
470*86d7f5d3SJohn Marino #define	ALE_SMB_STAT_TIMER		0x15C4
471*86d7f5d3SJohn Marino 
472*86d7f5d3SJohn Marino #define	ALE_INT_TRIG_THRESH		0x15C8
473*86d7f5d3SJohn Marino #define	INT_TRIG_TX_THRESH_MASK		0x0000FFFF
474*86d7f5d3SJohn Marino #define	INT_TRIG_RX_THRESH_MASK		0xFFFF0000
475*86d7f5d3SJohn Marino #define	INT_TRIG_TX_THRESH_SHIFT	0
476*86d7f5d3SJohn Marino #define	INT_TRIG_RX_THRESH_SHIFT	16
477*86d7f5d3SJohn Marino 
478*86d7f5d3SJohn Marino #define	ALE_INT_TRIG_TIMER		0x15CC
479*86d7f5d3SJohn Marino #define	INT_TRIG_TX_TIMER_MASK		0x0000FFFF
480*86d7f5d3SJohn Marino #define	INT_TRIG_RX_TIMER_MASK		0x0000FFFF
481*86d7f5d3SJohn Marino #define	INT_TRIG_TX_TIMER_SHIFT		0
482*86d7f5d3SJohn Marino #define	INT_TRIG_RX_TIMER_SHIFT		16
483*86d7f5d3SJohn Marino 
484*86d7f5d3SJohn Marino #define	ALE_RXF1_PAGE0_ADDR_LO		0x15D0
485*86d7f5d3SJohn Marino 
486*86d7f5d3SJohn Marino #define	ALE_RXF1_PAGE1_ADDR_LO		0x15D4
487*86d7f5d3SJohn Marino 
488*86d7f5d3SJohn Marino #define	ALE_RXF2_PAGE0_ADDR_LO		0x15D8
489*86d7f5d3SJohn Marino 
490*86d7f5d3SJohn Marino #define	ALE_RXF2_PAGE1_ADDR_LO		0x15DC
491*86d7f5d3SJohn Marino 
492*86d7f5d3SJohn Marino #define	ALE_RXF3_PAGE0_ADDR_LO		0x15E0
493*86d7f5d3SJohn Marino 
494*86d7f5d3SJohn Marino #define	ALE_RXF3_PAGE1_ADDR_LO		0x15E4
495*86d7f5d3SJohn Marino 
496*86d7f5d3SJohn Marino #define	ALE_MBOX_TPD_PROD_IDX		0x15F0
497*86d7f5d3SJohn Marino 
498*86d7f5d3SJohn Marino #define	ALE_RXF0_PAGE0			0x15F4
499*86d7f5d3SJohn Marino 
500*86d7f5d3SJohn Marino #define	ALE_RXF0_PAGE1			0x15F5
501*86d7f5d3SJohn Marino 
502*86d7f5d3SJohn Marino #define	ALE_RXF1_PAGE0			0x15F6
503*86d7f5d3SJohn Marino 
504*86d7f5d3SJohn Marino #define	ALE_RXF1_PAGE1			0x15F7
505*86d7f5d3SJohn Marino 
506*86d7f5d3SJohn Marino #define	ALE_RXF2_PAGE0			0x15F8
507*86d7f5d3SJohn Marino 
508*86d7f5d3SJohn Marino #define	ALE_RXF2_PAGE1			0x15F9
509*86d7f5d3SJohn Marino 
510*86d7f5d3SJohn Marino #define	ALE_RXF3_PAGE0			0x15FA
511*86d7f5d3SJohn Marino 
512*86d7f5d3SJohn Marino #define	ALE_RXF3_PAGE1			0x15FB
513*86d7f5d3SJohn Marino 
514*86d7f5d3SJohn Marino #define	RXF_VALID			0x01
515*86d7f5d3SJohn Marino 
516*86d7f5d3SJohn Marino #define	ALE_INTR_STATUS			0x1600
517*86d7f5d3SJohn Marino #define	INTR_SMB			0x00000001
518*86d7f5d3SJohn Marino #define	INTR_TIMER			0x00000002
519*86d7f5d3SJohn Marino #define	INTR_MANUAL_TIMER		0x00000004
520*86d7f5d3SJohn Marino #define	INTR_RX_FIFO_OFLOW		0x00000008
521*86d7f5d3SJohn Marino #define	INTR_RXF0_OFLOW			0x00000010
522*86d7f5d3SJohn Marino #define	INTR_RXF1_OFLOW			0x00000020
523*86d7f5d3SJohn Marino #define	INTR_RXF2_OFLOW			0x00000040
524*86d7f5d3SJohn Marino #define	INTR_RXF3_OFLOW			0x00000080
525*86d7f5d3SJohn Marino #define	INTR_TX_FIFO_UNDERRUN		0x00000100
526*86d7f5d3SJohn Marino #define	INTR_RX0_PAGE_FULL		0x00000200
527*86d7f5d3SJohn Marino #define	INTR_DMA_RD_TO_RST		0x00000400
528*86d7f5d3SJohn Marino #define	INTR_DMA_WR_TO_RST		0x00000800
529*86d7f5d3SJohn Marino #define	INTR_GPHY			0x00001000
530*86d7f5d3SJohn Marino #define	INTR_TX_CREDIT			0x00002000
531*86d7f5d3SJohn Marino #define	INTR_GPHY_LOW_PW		0x00004000
532*86d7f5d3SJohn Marino #define	INTR_RX_PKT			0x00010000
533*86d7f5d3SJohn Marino #define	INTR_TX_PKT			0x00020000
534*86d7f5d3SJohn Marino #define	INTR_TX_DMA			0x00040000
535*86d7f5d3SJohn Marino #define	INTR_RX_PKT1			0x00080000
536*86d7f5d3SJohn Marino #define	INTR_RX_PKT2			0x00100000
537*86d7f5d3SJohn Marino #define	INTR_RX_PKT3			0x00200000
538*86d7f5d3SJohn Marino #define	INTR_MAC_RX			0x00400000
539*86d7f5d3SJohn Marino #define	INTR_MAC_TX			0x00800000
540*86d7f5d3SJohn Marino #define	INTR_UNDERRUN			0x01000000
541*86d7f5d3SJohn Marino #define	INTR_FRAME_ERROR		0x02000000
542*86d7f5d3SJohn Marino #define	INTR_FRAME_OK			0x04000000
543*86d7f5d3SJohn Marino #define	INTR_CSUM_ERROR			0x08000000
544*86d7f5d3SJohn Marino #define	INTR_PHY_LINK_DOWN		0x10000000
545*86d7f5d3SJohn Marino #define	INTR_DIS_INT			0x80000000
546*86d7f5d3SJohn Marino 
547*86d7f5d3SJohn Marino /* Interrupt Mask Register */
548*86d7f5d3SJohn Marino #define	ALE_INTR_MASK			0x1604
549*86d7f5d3SJohn Marino 
550*86d7f5d3SJohn Marino #define	ALE_INTRS						\
551*86d7f5d3SJohn Marino 	(INTR_DMA_RD_TO_RST | INTR_DMA_WR_TO_RST |		\
552*86d7f5d3SJohn Marino 	INTR_RX_PKT | INTR_TX_PKT | INTR_RX_FIFO_OFLOW |	\
553*86d7f5d3SJohn Marino 	INTR_TX_FIFO_UNDERRUN)
554*86d7f5d3SJohn Marino 
555*86d7f5d3SJohn Marino /*
556*86d7f5d3SJohn Marino  * AR81xx requires register access to get MAC statistics
557*86d7f5d3SJohn Marino  * and the format of statistics seems to be the same of L1 .
558*86d7f5d3SJohn Marino  */
559*86d7f5d3SJohn Marino #define	ALE_RX_MIB_BASE			0x1700
560*86d7f5d3SJohn Marino 
561*86d7f5d3SJohn Marino #define	ALE_TX_MIB_BASE			0x1760
562*86d7f5d3SJohn Marino 
563*86d7f5d3SJohn Marino /* Statistics counters collected by the MAC. */
564*86d7f5d3SJohn Marino struct smb {
565*86d7f5d3SJohn Marino 	/* Rx stats. */
566*86d7f5d3SJohn Marino 	uint32_t rx_frames;
567*86d7f5d3SJohn Marino 	uint32_t rx_bcast_frames;
568*86d7f5d3SJohn Marino 	uint32_t rx_mcast_frames;
569*86d7f5d3SJohn Marino 	uint32_t rx_pause_frames;
570*86d7f5d3SJohn Marino 	uint32_t rx_control_frames;
571*86d7f5d3SJohn Marino 	uint32_t rx_crcerrs;
572*86d7f5d3SJohn Marino 	uint32_t rx_lenerrs;
573*86d7f5d3SJohn Marino 	uint32_t rx_bytes;
574*86d7f5d3SJohn Marino 	uint32_t rx_runts;
575*86d7f5d3SJohn Marino 	uint32_t rx_fragments;
576*86d7f5d3SJohn Marino 	uint32_t rx_pkts_64;
577*86d7f5d3SJohn Marino 	uint32_t rx_pkts_65_127;
578*86d7f5d3SJohn Marino 	uint32_t rx_pkts_128_255;
579*86d7f5d3SJohn Marino 	uint32_t rx_pkts_256_511;
580*86d7f5d3SJohn Marino 	uint32_t rx_pkts_512_1023;
581*86d7f5d3SJohn Marino 	uint32_t rx_pkts_1024_1518;
582*86d7f5d3SJohn Marino 	uint32_t rx_pkts_1519_max;
583*86d7f5d3SJohn Marino 	uint32_t rx_pkts_truncated;
584*86d7f5d3SJohn Marino 	uint32_t rx_fifo_oflows;
585*86d7f5d3SJohn Marino 	uint32_t rx_rrs_errs;
586*86d7f5d3SJohn Marino 	uint32_t rx_alignerrs;
587*86d7f5d3SJohn Marino 	uint32_t rx_bcast_bytes;
588*86d7f5d3SJohn Marino 	uint32_t rx_mcast_bytes;
589*86d7f5d3SJohn Marino 	uint32_t rx_pkts_filtered;
590*86d7f5d3SJohn Marino 	/* Tx stats. */
591*86d7f5d3SJohn Marino 	uint32_t tx_frames;
592*86d7f5d3SJohn Marino 	uint32_t tx_bcast_frames;
593*86d7f5d3SJohn Marino 	uint32_t tx_mcast_frames;
594*86d7f5d3SJohn Marino 	uint32_t tx_pause_frames;
595*86d7f5d3SJohn Marino 	uint32_t tx_excess_defer;
596*86d7f5d3SJohn Marino 	uint32_t tx_control_frames;
597*86d7f5d3SJohn Marino 	uint32_t tx_deferred;
598*86d7f5d3SJohn Marino 	uint32_t tx_bytes;
599*86d7f5d3SJohn Marino 	uint32_t tx_pkts_64;
600*86d7f5d3SJohn Marino 	uint32_t tx_pkts_65_127;
601*86d7f5d3SJohn Marino 	uint32_t tx_pkts_128_255;
602*86d7f5d3SJohn Marino 	uint32_t tx_pkts_256_511;
603*86d7f5d3SJohn Marino 	uint32_t tx_pkts_512_1023;
604*86d7f5d3SJohn Marino 	uint32_t tx_pkts_1024_1518;
605*86d7f5d3SJohn Marino 	uint32_t tx_pkts_1519_max;
606*86d7f5d3SJohn Marino 	uint32_t tx_single_colls;
607*86d7f5d3SJohn Marino 	uint32_t tx_multi_colls;
608*86d7f5d3SJohn Marino 	uint32_t tx_late_colls;
609*86d7f5d3SJohn Marino 	uint32_t tx_excess_colls;
610*86d7f5d3SJohn Marino 	uint32_t tx_abort;
611*86d7f5d3SJohn Marino 	uint32_t tx_underrun;
612*86d7f5d3SJohn Marino 	uint32_t tx_desc_underrun;
613*86d7f5d3SJohn Marino 	uint32_t tx_lenerrs;
614*86d7f5d3SJohn Marino 	uint32_t tx_pkts_truncated;
615*86d7f5d3SJohn Marino 	uint32_t tx_bcast_bytes;
616*86d7f5d3SJohn Marino 	uint32_t tx_mcast_bytes;
617*86d7f5d3SJohn Marino } __packed;
618*86d7f5d3SJohn Marino 
619*86d7f5d3SJohn Marino #define	ALE_HOST_RXF0_PAGEOFF		0x1800
620*86d7f5d3SJohn Marino 
621*86d7f5d3SJohn Marino #define	ALE_TPD_CONS_IDX		0x1804
622*86d7f5d3SJohn Marino 
623*86d7f5d3SJohn Marino #define	ALE_HOST_RXF1_PAGEOFF		0x1808
624*86d7f5d3SJohn Marino 
625*86d7f5d3SJohn Marino #define	ALE_HOST_RXF2_PAGEOFF		0x180C
626*86d7f5d3SJohn Marino 
627*86d7f5d3SJohn Marino #define	ALE_HOST_RXF3_PAGEOFF		0x1810
628*86d7f5d3SJohn Marino 
629*86d7f5d3SJohn Marino #define	ALE_RXF0_CMB0_ADDR_LO		0x1820
630*86d7f5d3SJohn Marino 
631*86d7f5d3SJohn Marino #define	ALE_RXF0_CMB1_ADDR_LO		0x1824
632*86d7f5d3SJohn Marino 
633*86d7f5d3SJohn Marino #define	ALE_RXF1_CMB0_ADDR_LO		0x1828
634*86d7f5d3SJohn Marino 
635*86d7f5d3SJohn Marino #define	ALE_RXF1_CMB1_ADDR_LO		0x182C
636*86d7f5d3SJohn Marino 
637*86d7f5d3SJohn Marino #define	ALE_RXF2_CMB0_ADDR_LO		0x1830
638*86d7f5d3SJohn Marino 
639*86d7f5d3SJohn Marino #define	ALE_RXF2_CMB1_ADDR_LO		0x1834
640*86d7f5d3SJohn Marino 
641*86d7f5d3SJohn Marino #define	ALE_RXF3_CMB0_ADDR_LO		0x1838
642*86d7f5d3SJohn Marino 
643*86d7f5d3SJohn Marino #define	ALE_RXF3_CMB1_ADDR_LO		0x183C
644*86d7f5d3SJohn Marino 
645*86d7f5d3SJohn Marino #define	ALE_TX_CMB_ADDR_LO		0x1840
646*86d7f5d3SJohn Marino 
647*86d7f5d3SJohn Marino #define	ALE_SMB_ADDR_LO			0x1844
648*86d7f5d3SJohn Marino 
649*86d7f5d3SJohn Marino /*
650*86d7f5d3SJohn Marino  * RRS(receive return status) structure.
651*86d7f5d3SJohn Marino  *
652*86d7f5d3SJohn Marino  * Note:
653*86d7f5d3SJohn Marino  * Atheros AR81xx does not support descriptor based DMA on Rx
654*86d7f5d3SJohn Marino  * instead it just prepends a Rx status structure prior to a
655*86d7f5d3SJohn Marino  * received frame which also resides on the same Rx buffer.
656*86d7f5d3SJohn Marino  * This means driver should copy an entire frame from the
657*86d7f5d3SJohn Marino  * buffer to new mbuf chain which in turn greatly increases CPU
658*86d7f5d3SJohn Marino  * cycles and effectively nullify the advantage of DMA
659*86d7f5d3SJohn Marino  * operation of controller. So you should have fast CPU to cope
660*86d7f5d3SJohn Marino  * with the copy operation. Implementing flow-controls may help
661*86d7f5d3SJohn Marino  * a lot to minimize Rx FIFO overflows but it's not available
662*86d7f5d3SJohn Marino  * yet on FreeBSD and hardware doesn't seem to support
663*86d7f5d3SJohn Marino  * fine-grained Tx/Rx flow controls.
664*86d7f5d3SJohn Marino  */
665*86d7f5d3SJohn Marino struct rx_rs {
666*86d7f5d3SJohn Marino 	uint32_t	seqno;
667*86d7f5d3SJohn Marino #define	ALE_RD_SEQNO_MASK		0x0000FFFF
668*86d7f5d3SJohn Marino #define	ALE_RD_HASH_MASK		0xFFFF0000
669*86d7f5d3SJohn Marino #define	ALE_RD_SEQNO_SHIFT		0
670*86d7f5d3SJohn Marino #define	ALE_RD_HASH_SHIFT		16
671*86d7f5d3SJohn Marino #define	ALE_RX_SEQNO(x)		\
672*86d7f5d3SJohn Marino 	(((x) & ALE_RD_SEQNO_MASK) >> ALE_RD_SEQNO_SHIFT)
673*86d7f5d3SJohn Marino 	uint32_t	length;
674*86d7f5d3SJohn Marino #define	ALE_RD_CSUM_MASK		0x0000FFFF
675*86d7f5d3SJohn Marino #define	ALE_RD_LEN_MASK			0x3FFF0000
676*86d7f5d3SJohn Marino #define	ALE_RD_CPU_MASK			0xC0000000
677*86d7f5d3SJohn Marino #define	ALE_RD_CSUM_SHIFT		0
678*86d7f5d3SJohn Marino #define	ALE_RD_LEN_SHIFT		16
679*86d7f5d3SJohn Marino #define	ALE_RD_CPU_SHIFT		30
680*86d7f5d3SJohn Marino #define	ALE_RX_CSUM(x)		\
681*86d7f5d3SJohn Marino 	(((x) & ALE_RD_CSUM_MASK) >> ALE_RD_CSUM_SHIFT)
682*86d7f5d3SJohn Marino #define	ALE_RX_BYTES(x)		\
683*86d7f5d3SJohn Marino 	(((x) & ALE_RD_LEN_MASK) >> ALE_RD_LEN_SHIFT)
684*86d7f5d3SJohn Marino #define	ALE_RX_CPU(x)		\
685*86d7f5d3SJohn Marino 	(((x) & ALE_RD_CPU_MASK) >> ALE_RD_CPU_SHIFT)
686*86d7f5d3SJohn Marino 	uint32_t	flags;
687*86d7f5d3SJohn Marino #define	ALE_RD_RSS_IPV4			0x00000001
688*86d7f5d3SJohn Marino #define	ALE_RD_RSS_IPV4_TCP		0x00000002
689*86d7f5d3SJohn Marino #define	ALE_RD_RSS_IPV6			0x00000004
690*86d7f5d3SJohn Marino #define	ALE_RD_RSS_IPV6_TCP		0x00000008
691*86d7f5d3SJohn Marino #define	ALE_RD_IPV6			0x00000010
692*86d7f5d3SJohn Marino #define	ALE_RD_IPV4_FRAG		0x00000020
693*86d7f5d3SJohn Marino #define	ALE_RD_IPV4_DF			0x00000040
694*86d7f5d3SJohn Marino #define	ALE_RD_802_3			0x00000080
695*86d7f5d3SJohn Marino #define	ALE_RD_VLAN			0x00000100
696*86d7f5d3SJohn Marino #define	ALE_RD_ERROR			0x00000200
697*86d7f5d3SJohn Marino #define	ALE_RD_IPV4			0x00000400
698*86d7f5d3SJohn Marino #define	ALE_RD_UDP			0x00000800
699*86d7f5d3SJohn Marino #define	ALE_RD_TCP			0x00001000
700*86d7f5d3SJohn Marino #define	ALE_RD_BCAST			0x00002000
701*86d7f5d3SJohn Marino #define	ALE_RD_MCAST			0x00004000
702*86d7f5d3SJohn Marino #define	ALE_RD_PAUSE			0x00008000
703*86d7f5d3SJohn Marino #define	ALE_RD_CRC			0x00010000
704*86d7f5d3SJohn Marino #define	ALE_RD_CODE			0x00020000
705*86d7f5d3SJohn Marino #define	ALE_RD_DRIBBLE			0x00040000
706*86d7f5d3SJohn Marino #define	ALE_RD_RUNT			0x00080000
707*86d7f5d3SJohn Marino #define	ALE_RD_OFLOW			0x00100000
708*86d7f5d3SJohn Marino #define	ALE_RD_TRUNC			0x00200000
709*86d7f5d3SJohn Marino #define	ALE_RD_IPCSUM_NOK		0x00400000
710*86d7f5d3SJohn Marino #define	ALE_RD_TCP_UDPCSUM_NOK		0x00800000
711*86d7f5d3SJohn Marino #define	ALE_RD_LENGTH_NOK		0x01000000
712*86d7f5d3SJohn Marino #define	ALE_RD_DES_ADDR_FILTERED	0x02000000
713*86d7f5d3SJohn Marino 	uint32_t vtags;
714*86d7f5d3SJohn Marino #define	ALE_RD_HASH_HI_MASK		0x0000FFFF
715*86d7f5d3SJohn Marino #define	ALE_RD_HASH_HI_SHIFT		0
716*86d7f5d3SJohn Marino #define	ALE_RD_VLAN_MASK		0xFFFF0000
717*86d7f5d3SJohn Marino #define	ALE_RD_VLAN_SHIFT		16
718*86d7f5d3SJohn Marino #define	ALE_RX_VLAN(x)		\
719*86d7f5d3SJohn Marino 	(((x) & ALE_RD_VLAN_MASK) >> ALE_RD_VLAN_SHIFT)
720*86d7f5d3SJohn Marino #define	ALE_RX_VLAN_TAG(x)	\
721*86d7f5d3SJohn Marino 	(((x) >> 4) | (((x) & 7) << 13) | (((x) & 8) << 9))
722*86d7f5d3SJohn Marino } __packed;
723*86d7f5d3SJohn Marino 
724*86d7f5d3SJohn Marino /* Tx descriptor. */
725*86d7f5d3SJohn Marino struct tx_desc {
726*86d7f5d3SJohn Marino 	uint64_t addr;
727*86d7f5d3SJohn Marino 	uint32_t len;
728*86d7f5d3SJohn Marino #define	ALE_TD_VLAN_MASK		0xFFFF0000
729*86d7f5d3SJohn Marino #define	ALE_TD_PKT_INT			0x00008000
730*86d7f5d3SJohn Marino #define	ALE_TD_DMA_INT			0x00004000
731*86d7f5d3SJohn Marino #define	ALE_TD_BUFLEN_MASK		0x00003FFF
732*86d7f5d3SJohn Marino #define	ALE_TD_VLAN_SHIFT		16
733*86d7f5d3SJohn Marino #define	ALE_TX_VLAN_TAG(x)	\
734*86d7f5d3SJohn Marino 	(((x) << 4) | ((x) >> 13) | (((x) >> 9) & 8))
735*86d7f5d3SJohn Marino #define	ALE_TD_BUFLEN_SHIFT		0
736*86d7f5d3SJohn Marino #define	ALE_TX_BYTES(x)		\
737*86d7f5d3SJohn Marino 	(((x) << ALE_TD_BUFLEN_SHIFT) & ALE_TD_BUFLEN_MASK)
738*86d7f5d3SJohn Marino 	uint32_t flags;
739*86d7f5d3SJohn Marino #define	ALE_TD_MSS			0xFFF80000
740*86d7f5d3SJohn Marino #define	ALE_TD_TSO_HDR			0x00040000
741*86d7f5d3SJohn Marino #define	ALE_TD_TCPHDR_LEN		0x0003C000
742*86d7f5d3SJohn Marino #define	ALE_TD_IPHDR_LEN		0x00003C00
743*86d7f5d3SJohn Marino #define	ALE_TD_IPV6HDR_LEN2		0x00003C00
744*86d7f5d3SJohn Marino #define	ALE_TD_LLC_SNAP			0x00000200
745*86d7f5d3SJohn Marino #define	ALE_TD_VLAN_TAGGED		0x00000100
746*86d7f5d3SJohn Marino #define	ALE_TD_UDPCSUM			0x00000080
747*86d7f5d3SJohn Marino #define	ALE_TD_TCPCSUM			0x00000040
748*86d7f5d3SJohn Marino #define	ALE_TD_IPCSUM			0x00000020
749*86d7f5d3SJohn Marino #define	ALE_TD_IPV6HDR_LEN1		0x000000E0
750*86d7f5d3SJohn Marino #define	ALE_TD_TSO			0x00000010
751*86d7f5d3SJohn Marino #define	ALE_TD_CXSUM			0x00000008
752*86d7f5d3SJohn Marino #define	ALE_TD_INSERT_VLAN_TAG		0x00000004
753*86d7f5d3SJohn Marino #define	ALE_TD_IPV6			0x00000002
754*86d7f5d3SJohn Marino #define	ALE_TD_EOP			0x00000001
755*86d7f5d3SJohn Marino 
756*86d7f5d3SJohn Marino #define	ALE_TD_CSUM_PLOADOFFSET		0x00FF0000
757*86d7f5d3SJohn Marino #define	ALE_TD_CSUM_XSUMOFFSET		0xFF000000
758*86d7f5d3SJohn Marino #define	ALE_TD_CSUM_XSUMOFFSET_SHIFT	24
759*86d7f5d3SJohn Marino #define	ALE_TD_CSUM_PLOADOFFSET_SHIFT	16
760*86d7f5d3SJohn Marino #define	ALE_TD_MSS_SHIFT		19
761*86d7f5d3SJohn Marino #define	ALE_TD_TCPHDR_LEN_SHIFT		14
762*86d7f5d3SJohn Marino #define	ALE_TD_IPHDR_LEN_SHIFT		10
763*86d7f5d3SJohn Marino } __packed;
764*86d7f5d3SJohn Marino 
765*86d7f5d3SJohn Marino #endif	/* _IF_ALEREG_H */
766