xref: /dflybsd-src/sys/dev/drm/radeon/sumo_dpm.h (revision c59a5c484fdf34b9afa6e283014e4fff693253cc)
1*57e252bfSMichael Neumann /*
2*57e252bfSMichael Neumann  * Copyright 2012 Advanced Micro Devices, Inc.
3*57e252bfSMichael Neumann  *
4*57e252bfSMichael Neumann  * Permission is hereby granted, free of charge, to any person obtaining a
5*57e252bfSMichael Neumann  * copy of this software and associated documentation files (the "Software"),
6*57e252bfSMichael Neumann  * to deal in the Software without restriction, including without limitation
7*57e252bfSMichael Neumann  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*57e252bfSMichael Neumann  * and/or sell copies of the Software, and to permit persons to whom the
9*57e252bfSMichael Neumann  * Software is furnished to do so, subject to the following conditions:
10*57e252bfSMichael Neumann  *
11*57e252bfSMichael Neumann  * The above copyright notice and this permission notice shall be included in
12*57e252bfSMichael Neumann  * all copies or substantial portions of the Software.
13*57e252bfSMichael Neumann  *
14*57e252bfSMichael Neumann  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*57e252bfSMichael Neumann  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*57e252bfSMichael Neumann  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17*57e252bfSMichael Neumann  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*57e252bfSMichael Neumann  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*57e252bfSMichael Neumann  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*57e252bfSMichael Neumann  * OTHER DEALINGS IN THE SOFTWARE.
21*57e252bfSMichael Neumann  *
22*57e252bfSMichael Neumann  */
23*57e252bfSMichael Neumann #ifndef __SUMO_DPM_H__
24*57e252bfSMichael Neumann #define __SUMO_DPM_H__
25*57e252bfSMichael Neumann 
26*57e252bfSMichael Neumann #include "atom.h"
27*57e252bfSMichael Neumann 
28*57e252bfSMichael Neumann #define SUMO_MAX_HARDWARE_POWERLEVELS 5
29*57e252bfSMichael Neumann #define SUMO_PM_NUMBER_OF_TC 15
30*57e252bfSMichael Neumann 
31*57e252bfSMichael Neumann struct sumo_pl {
32*57e252bfSMichael Neumann 	u32 sclk;
33*57e252bfSMichael Neumann 	u32 vddc_index;
34*57e252bfSMichael Neumann 	u32 ds_divider_index;
35*57e252bfSMichael Neumann 	u32 ss_divider_index;
36*57e252bfSMichael Neumann 	u32 allow_gnb_slow;
37*57e252bfSMichael Neumann 	u32 sclk_dpm_tdp_limit;
38*57e252bfSMichael Neumann };
39*57e252bfSMichael Neumann 
40*57e252bfSMichael Neumann /* used for the flags field */
41*57e252bfSMichael Neumann #define SUMO_POWERSTATE_FLAGS_FORCE_NBPS1_STATE (1 << 0)
42*57e252bfSMichael Neumann #define SUMO_POWERSTATE_FLAGS_BOOST_STATE       (1 << 1)
43*57e252bfSMichael Neumann 
44*57e252bfSMichael Neumann struct sumo_ps {
45*57e252bfSMichael Neumann 	struct sumo_pl levels[SUMO_MAX_HARDWARE_POWERLEVELS];
46*57e252bfSMichael Neumann 	u32 num_levels;
47*57e252bfSMichael Neumann 	/* flags */
48*57e252bfSMichael Neumann 	u32 flags;
49*57e252bfSMichael Neumann };
50*57e252bfSMichael Neumann 
51*57e252bfSMichael Neumann #define NUMBER_OF_M3ARB_PARAM_SETS 10
52*57e252bfSMichael Neumann #define SUMO_MAX_NUMBER_VOLTAGES    4
53*57e252bfSMichael Neumann 
54*57e252bfSMichael Neumann struct sumo_disp_clock_voltage_mapping_table {
55*57e252bfSMichael Neumann 	u32 num_max_voltage_levels;
56*57e252bfSMichael Neumann 	u32 display_clock_frequency[SUMO_MAX_NUMBER_VOLTAGES];
57*57e252bfSMichael Neumann };
58*57e252bfSMichael Neumann 
59*57e252bfSMichael Neumann struct sumo_vid_mapping_entry {
60*57e252bfSMichael Neumann 	u16 vid_2bit;
61*57e252bfSMichael Neumann 	u16 vid_7bit;
62*57e252bfSMichael Neumann };
63*57e252bfSMichael Neumann 
64*57e252bfSMichael Neumann struct sumo_vid_mapping_table {
65*57e252bfSMichael Neumann 	u32 num_entries;
66*57e252bfSMichael Neumann 	struct sumo_vid_mapping_entry entries[SUMO_MAX_NUMBER_VOLTAGES];
67*57e252bfSMichael Neumann };
68*57e252bfSMichael Neumann 
69*57e252bfSMichael Neumann struct sumo_sclk_voltage_mapping_entry {
70*57e252bfSMichael Neumann 	u32 sclk_frequency;
71*57e252bfSMichael Neumann 	u16 vid_2bit;
72*57e252bfSMichael Neumann 	u16 rsv;
73*57e252bfSMichael Neumann };
74*57e252bfSMichael Neumann 
75*57e252bfSMichael Neumann struct sumo_sclk_voltage_mapping_table {
76*57e252bfSMichael Neumann 	u32 num_max_dpm_entries;
77*57e252bfSMichael Neumann 	struct sumo_sclk_voltage_mapping_entry entries[SUMO_MAX_HARDWARE_POWERLEVELS];
78*57e252bfSMichael Neumann };
79*57e252bfSMichael Neumann 
80*57e252bfSMichael Neumann struct sumo_sys_info {
81*57e252bfSMichael Neumann 	u32 bootup_sclk;
82*57e252bfSMichael Neumann 	u32 min_sclk;
83*57e252bfSMichael Neumann 	u32 bootup_uma_clk;
84*57e252bfSMichael Neumann 	u16 bootup_nb_voltage_index;
85*57e252bfSMichael Neumann 	u8 htc_tmp_lmt;
86*57e252bfSMichael Neumann 	u8 htc_hyst_lmt;
87*57e252bfSMichael Neumann 	struct sumo_sclk_voltage_mapping_table sclk_voltage_mapping_table;
88*57e252bfSMichael Neumann 	struct sumo_disp_clock_voltage_mapping_table disp_clk_voltage_mapping_table;
89*57e252bfSMichael Neumann 	struct sumo_vid_mapping_table vid_mapping_table;
90*57e252bfSMichael Neumann 	u32 csr_m3_arb_cntl_default[NUMBER_OF_M3ARB_PARAM_SETS];
91*57e252bfSMichael Neumann 	u32 csr_m3_arb_cntl_uvd[NUMBER_OF_M3ARB_PARAM_SETS];
92*57e252bfSMichael Neumann 	u32 csr_m3_arb_cntl_fs3d[NUMBER_OF_M3ARB_PARAM_SETS];
93*57e252bfSMichael Neumann 	u32 sclk_dpm_boost_margin;
94*57e252bfSMichael Neumann 	u32 sclk_dpm_throttle_margin;
95*57e252bfSMichael Neumann 	u32 sclk_dpm_tdp_limit_pg;
96*57e252bfSMichael Neumann 	u32 gnb_tdp_limit;
97*57e252bfSMichael Neumann 	u32 sclk_dpm_tdp_limit_boost;
98*57e252bfSMichael Neumann 	u32 boost_sclk;
99*57e252bfSMichael Neumann 	u32 boost_vid_2bit;
100*57e252bfSMichael Neumann 	bool enable_boost;
101*57e252bfSMichael Neumann };
102*57e252bfSMichael Neumann 
103*57e252bfSMichael Neumann struct sumo_power_info {
104*57e252bfSMichael Neumann 	u32 asi;
105*57e252bfSMichael Neumann 	u32 pasi;
106*57e252bfSMichael Neumann 	u32 bsp;
107*57e252bfSMichael Neumann 	u32 bsu;
108*57e252bfSMichael Neumann 	u32 pbsp;
109*57e252bfSMichael Neumann 	u32 pbsu;
110*57e252bfSMichael Neumann 	u32 dsp;
111*57e252bfSMichael Neumann 	u32 psp;
112*57e252bfSMichael Neumann 	u32 thermal_auto_throttling;
113*57e252bfSMichael Neumann 	u32 uvd_m3_arbiter;
114*57e252bfSMichael Neumann 	u32 fw_version;
115*57e252bfSMichael Neumann 	struct sumo_sys_info sys_info;
116*57e252bfSMichael Neumann 	struct sumo_pl acpi_pl;
117*57e252bfSMichael Neumann 	struct sumo_pl boot_pl;
118*57e252bfSMichael Neumann 	struct sumo_pl boost_pl;
119*57e252bfSMichael Neumann 	bool disable_gfx_power_gating_in_uvd;
120*57e252bfSMichael Neumann 	bool driver_nbps_policy_disable;
121*57e252bfSMichael Neumann 	bool enable_alt_vddnb;
122*57e252bfSMichael Neumann 	bool enable_dynamic_m3_arbiter;
123*57e252bfSMichael Neumann 	bool enable_gfx_clock_gating;
124*57e252bfSMichael Neumann 	bool enable_gfx_power_gating;
125*57e252bfSMichael Neumann 	bool enable_mg_clock_gating;
126*57e252bfSMichael Neumann 	bool enable_sclk_ds;
127*57e252bfSMichael Neumann 	bool enable_auto_thermal_throttling;
128*57e252bfSMichael Neumann 	bool enable_dynamic_patch_ps;
129*57e252bfSMichael Neumann 	bool enable_dpm;
130*57e252bfSMichael Neumann 	bool enable_boost;
131*57e252bfSMichael Neumann 	struct radeon_ps current_rps;
132*57e252bfSMichael Neumann 	struct sumo_ps current_ps;
133*57e252bfSMichael Neumann 	struct radeon_ps requested_rps;
134*57e252bfSMichael Neumann 	struct sumo_ps requested_ps;
135*57e252bfSMichael Neumann };
136*57e252bfSMichael Neumann 
137*57e252bfSMichael Neumann #define SUMO_UTC_DFLT_00                     0x48
138*57e252bfSMichael Neumann #define SUMO_UTC_DFLT_01                     0x44
139*57e252bfSMichael Neumann #define SUMO_UTC_DFLT_02                     0x44
140*57e252bfSMichael Neumann #define SUMO_UTC_DFLT_03                     0x44
141*57e252bfSMichael Neumann #define SUMO_UTC_DFLT_04                     0x44
142*57e252bfSMichael Neumann #define SUMO_UTC_DFLT_05                     0x44
143*57e252bfSMichael Neumann #define SUMO_UTC_DFLT_06                     0x44
144*57e252bfSMichael Neumann #define SUMO_UTC_DFLT_07                     0x44
145*57e252bfSMichael Neumann #define SUMO_UTC_DFLT_08                     0x44
146*57e252bfSMichael Neumann #define SUMO_UTC_DFLT_09                     0x44
147*57e252bfSMichael Neumann #define SUMO_UTC_DFLT_10                     0x44
148*57e252bfSMichael Neumann #define SUMO_UTC_DFLT_11                     0x44
149*57e252bfSMichael Neumann #define SUMO_UTC_DFLT_12                     0x44
150*57e252bfSMichael Neumann #define SUMO_UTC_DFLT_13                     0x44
151*57e252bfSMichael Neumann #define SUMO_UTC_DFLT_14                     0x44
152*57e252bfSMichael Neumann 
153*57e252bfSMichael Neumann #define SUMO_DTC_DFLT_00                     0x48
154*57e252bfSMichael Neumann #define SUMO_DTC_DFLT_01                     0x44
155*57e252bfSMichael Neumann #define SUMO_DTC_DFLT_02                     0x44
156*57e252bfSMichael Neumann #define SUMO_DTC_DFLT_03                     0x44
157*57e252bfSMichael Neumann #define SUMO_DTC_DFLT_04                     0x44
158*57e252bfSMichael Neumann #define SUMO_DTC_DFLT_05                     0x44
159*57e252bfSMichael Neumann #define SUMO_DTC_DFLT_06                     0x44
160*57e252bfSMichael Neumann #define SUMO_DTC_DFLT_07                     0x44
161*57e252bfSMichael Neumann #define SUMO_DTC_DFLT_08                     0x44
162*57e252bfSMichael Neumann #define SUMO_DTC_DFLT_09                     0x44
163*57e252bfSMichael Neumann #define SUMO_DTC_DFLT_10                     0x44
164*57e252bfSMichael Neumann #define SUMO_DTC_DFLT_11                     0x44
165*57e252bfSMichael Neumann #define SUMO_DTC_DFLT_12                     0x44
166*57e252bfSMichael Neumann #define SUMO_DTC_DFLT_13                     0x44
167*57e252bfSMichael Neumann #define SUMO_DTC_DFLT_14                     0x44
168*57e252bfSMichael Neumann 
169*57e252bfSMichael Neumann #define SUMO_AH_DFLT               5
170*57e252bfSMichael Neumann 
171*57e252bfSMichael Neumann #define SUMO_R_DFLT0               70
172*57e252bfSMichael Neumann #define SUMO_R_DFLT1               70
173*57e252bfSMichael Neumann #define SUMO_R_DFLT2               70
174*57e252bfSMichael Neumann #define SUMO_R_DFLT3               70
175*57e252bfSMichael Neumann #define SUMO_R_DFLT4               100
176*57e252bfSMichael Neumann 
177*57e252bfSMichael Neumann #define SUMO_L_DFLT0               0
178*57e252bfSMichael Neumann #define SUMO_L_DFLT1               20
179*57e252bfSMichael Neumann #define SUMO_L_DFLT2               20
180*57e252bfSMichael Neumann #define SUMO_L_DFLT3               20
181*57e252bfSMichael Neumann #define SUMO_L_DFLT4               20
182*57e252bfSMichael Neumann #define SUMO_VRC_DFLT              0x30033
183*57e252bfSMichael Neumann #define SUMO_MGCGTTLOCAL0_DFLT     0
184*57e252bfSMichael Neumann #define SUMO_MGCGTTLOCAL1_DFLT     0
185*57e252bfSMichael Neumann #define SUMO_GICST_DFLT            19
186*57e252bfSMichael Neumann #define SUMO_SST_DFLT              8
187*57e252bfSMichael Neumann #define SUMO_VOLTAGEDROPT_DFLT     1
188*57e252bfSMichael Neumann #define SUMO_GFXPOWERGATINGT_DFLT  100
189*57e252bfSMichael Neumann 
190*57e252bfSMichael Neumann /* sumo_dpm.c */
191*57e252bfSMichael Neumann void sumo_gfx_clockgating_initialize(struct radeon_device *rdev);
192*57e252bfSMichael Neumann void sumo_program_vc(struct radeon_device *rdev, u32 vrc);
193*57e252bfSMichael Neumann void sumo_clear_vc(struct radeon_device *rdev);
194*57e252bfSMichael Neumann void sumo_program_sstp(struct radeon_device *rdev);
195*57e252bfSMichael Neumann void sumo_take_smu_control(struct radeon_device *rdev, bool enable);
196*57e252bfSMichael Neumann void sumo_construct_sclk_voltage_mapping_table(struct radeon_device *rdev,
197*57e252bfSMichael Neumann 					       struct sumo_sclk_voltage_mapping_table *sclk_voltage_mapping_table,
198*57e252bfSMichael Neumann 					       ATOM_AVAILABLE_SCLK_LIST *table);
199*57e252bfSMichael Neumann void sumo_construct_vid_mapping_table(struct radeon_device *rdev,
200*57e252bfSMichael Neumann 				      struct sumo_vid_mapping_table *vid_mapping_table,
201*57e252bfSMichael Neumann 				      ATOM_AVAILABLE_SCLK_LIST *table);
202*57e252bfSMichael Neumann u32 sumo_convert_vid2_to_vid7(struct radeon_device *rdev,
203*57e252bfSMichael Neumann 			      struct sumo_vid_mapping_table *vid_mapping_table,
204*57e252bfSMichael Neumann 			      u32 vid_2bit);
205*57e252bfSMichael Neumann u32 sumo_get_sleep_divider_from_id(u32 id);
206*57e252bfSMichael Neumann u32 sumo_get_sleep_divider_id_from_clock(struct radeon_device *rdev,
207*57e252bfSMichael Neumann 					 u32 sclk,
208*57e252bfSMichael Neumann 					 u32 min_sclk_in_sr);
209*57e252bfSMichael Neumann 
210*57e252bfSMichael Neumann /* sumo_smc.c */
211*57e252bfSMichael Neumann void sumo_initialize_m3_arb(struct radeon_device *rdev);
212*57e252bfSMichael Neumann void sumo_smu_pg_init(struct radeon_device *rdev);
213*57e252bfSMichael Neumann void sumo_set_tdp_limit(struct radeon_device *rdev, u32 index, u32 tdp_limit);
214*57e252bfSMichael Neumann void sumo_smu_notify_alt_vddnb_change(struct radeon_device *rdev,
215*57e252bfSMichael Neumann 				      bool powersaving, bool force_nbps1);
216*57e252bfSMichael Neumann void sumo_boost_state_enable(struct radeon_device *rdev, bool enable);
217*57e252bfSMichael Neumann void sumo_enable_boost_timer(struct radeon_device *rdev);
218*57e252bfSMichael Neumann u32 sumo_get_running_fw_version(struct radeon_device *rdev);
219*57e252bfSMichael Neumann 
220*57e252bfSMichael Neumann #endif
221