1*57e252bfSMichael Neumann /* 2*57e252bfSMichael Neumann * Copyright 2011 Advanced Micro Devices, Inc. 3*57e252bfSMichael Neumann * 4*57e252bfSMichael Neumann * Permission is hereby granted, free of charge, to any person obtaining a 5*57e252bfSMichael Neumann * copy of this software and associated documentation files (the "Software"), 6*57e252bfSMichael Neumann * to deal in the Software without restriction, including without limitation 7*57e252bfSMichael Neumann * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8*57e252bfSMichael Neumann * and/or sell copies of the Software, and to permit persons to whom the 9*57e252bfSMichael Neumann * Software is furnished to do so, subject to the following conditions: 10*57e252bfSMichael Neumann * 11*57e252bfSMichael Neumann * The above copyright notice and this permission notice shall be included in 12*57e252bfSMichael Neumann * all copies or substantial portions of the Software. 13*57e252bfSMichael Neumann * 14*57e252bfSMichael Neumann * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15*57e252bfSMichael Neumann * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16*57e252bfSMichael Neumann * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17*57e252bfSMichael Neumann * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18*57e252bfSMichael Neumann * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19*57e252bfSMichael Neumann * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20*57e252bfSMichael Neumann * OTHER DEALINGS IN THE SOFTWARE. 21*57e252bfSMichael Neumann * 22*57e252bfSMichael Neumann */ 23*57e252bfSMichael Neumann #ifndef RV730_H 24*57e252bfSMichael Neumann #define RV730_H 25*57e252bfSMichael Neumann 26*57e252bfSMichael Neumann #define CG_SPLL_FUNC_CNTL 0x600 27*57e252bfSMichael Neumann #define SPLL_RESET (1 << 0) 28*57e252bfSMichael Neumann #define SPLL_SLEEP (1 << 1) 29*57e252bfSMichael Neumann #define SPLL_DIVEN (1 << 2) 30*57e252bfSMichael Neumann #define SPLL_BYPASS_EN (1 << 3) 31*57e252bfSMichael Neumann #define SPLL_REF_DIV(x) ((x) << 4) 32*57e252bfSMichael Neumann #define SPLL_REF_DIV_MASK (0x3f << 4) 33*57e252bfSMichael Neumann #define SPLL_HILEN(x) ((x) << 12) 34*57e252bfSMichael Neumann #define SPLL_HILEN_MASK (0xf << 12) 35*57e252bfSMichael Neumann #define SPLL_LOLEN(x) ((x) << 16) 36*57e252bfSMichael Neumann #define SPLL_LOLEN_MASK (0xf << 16) 37*57e252bfSMichael Neumann #define CG_SPLL_FUNC_CNTL_2 0x604 38*57e252bfSMichael Neumann #define SCLK_MUX_SEL(x) ((x) << 0) 39*57e252bfSMichael Neumann #define SCLK_MUX_SEL_MASK (0x1ff << 0) 40*57e252bfSMichael Neumann #define CG_SPLL_FUNC_CNTL_3 0x608 41*57e252bfSMichael Neumann #define SPLL_FB_DIV(x) ((x) << 0) 42*57e252bfSMichael Neumann #define SPLL_FB_DIV_MASK (0x3ffffff << 0) 43*57e252bfSMichael Neumann #define SPLL_DITHEN (1 << 28) 44*57e252bfSMichael Neumann 45*57e252bfSMichael Neumann #define CG_MPLL_FUNC_CNTL 0x624 46*57e252bfSMichael Neumann #define MPLL_RESET (1 << 0) 47*57e252bfSMichael Neumann #define MPLL_SLEEP (1 << 1) 48*57e252bfSMichael Neumann #define MPLL_DIVEN (1 << 2) 49*57e252bfSMichael Neumann #define MPLL_BYPASS_EN (1 << 3) 50*57e252bfSMichael Neumann #define MPLL_REF_DIV(x) ((x) << 4) 51*57e252bfSMichael Neumann #define MPLL_REF_DIV_MASK (0x3f << 4) 52*57e252bfSMichael Neumann #define MPLL_HILEN(x) ((x) << 12) 53*57e252bfSMichael Neumann #define MPLL_HILEN_MASK (0xf << 12) 54*57e252bfSMichael Neumann #define MPLL_LOLEN(x) ((x) << 16) 55*57e252bfSMichael Neumann #define MPLL_LOLEN_MASK (0xf << 16) 56*57e252bfSMichael Neumann #define CG_MPLL_FUNC_CNTL_2 0x628 57*57e252bfSMichael Neumann #define MCLK_MUX_SEL(x) ((x) << 0) 58*57e252bfSMichael Neumann #define MCLK_MUX_SEL_MASK (0x1ff << 0) 59*57e252bfSMichael Neumann #define CG_MPLL_FUNC_CNTL_3 0x62c 60*57e252bfSMichael Neumann #define MPLL_FB_DIV(x) ((x) << 0) 61*57e252bfSMichael Neumann #define MPLL_FB_DIV_MASK (0x3ffffff << 0) 62*57e252bfSMichael Neumann #define MPLL_DITHEN (1 << 28) 63*57e252bfSMichael Neumann 64*57e252bfSMichael Neumann #define CG_TCI_MPLL_SPREAD_SPECTRUM 0x634 65*57e252bfSMichael Neumann #define CG_TCI_MPLL_SPREAD_SPECTRUM_2 0x638 66*57e252bfSMichael Neumann #define GENERAL_PWRMGT 0x63c 67*57e252bfSMichael Neumann # define GLOBAL_PWRMGT_EN (1 << 0) 68*57e252bfSMichael Neumann # define STATIC_PM_EN (1 << 1) 69*57e252bfSMichael Neumann # define THERMAL_PROTECTION_DIS (1 << 2) 70*57e252bfSMichael Neumann # define THERMAL_PROTECTION_TYPE (1 << 3) 71*57e252bfSMichael Neumann # define ENABLE_GEN2PCIE (1 << 4) 72*57e252bfSMichael Neumann # define ENABLE_GEN2XSP (1 << 5) 73*57e252bfSMichael Neumann # define SW_SMIO_INDEX(x) ((x) << 6) 74*57e252bfSMichael Neumann # define SW_SMIO_INDEX_MASK (3 << 6) 75*57e252bfSMichael Neumann # define LOW_VOLT_D2_ACPI (1 << 8) 76*57e252bfSMichael Neumann # define LOW_VOLT_D3_ACPI (1 << 9) 77*57e252bfSMichael Neumann # define VOLT_PWRMGT_EN (1 << 10) 78*57e252bfSMichael Neumann # define BACKBIAS_PAD_EN (1 << 18) 79*57e252bfSMichael Neumann # define BACKBIAS_VALUE (1 << 19) 80*57e252bfSMichael Neumann # define DYN_SPREAD_SPECTRUM_EN (1 << 23) 81*57e252bfSMichael Neumann # define AC_DC_SW (1 << 24) 82*57e252bfSMichael Neumann 83*57e252bfSMichael Neumann #define SCLK_PWRMGT_CNTL 0x644 84*57e252bfSMichael Neumann # define SCLK_PWRMGT_OFF (1 << 0) 85*57e252bfSMichael Neumann # define SCLK_LOW_D1 (1 << 1) 86*57e252bfSMichael Neumann # define FIR_RESET (1 << 4) 87*57e252bfSMichael Neumann # define FIR_FORCE_TREND_SEL (1 << 5) 88*57e252bfSMichael Neumann # define FIR_TREND_MODE (1 << 6) 89*57e252bfSMichael Neumann # define DYN_GFX_CLK_OFF_EN (1 << 7) 90*57e252bfSMichael Neumann # define GFX_CLK_FORCE_ON (1 << 8) 91*57e252bfSMichael Neumann # define GFX_CLK_REQUEST_OFF (1 << 9) 92*57e252bfSMichael Neumann # define GFX_CLK_FORCE_OFF (1 << 10) 93*57e252bfSMichael Neumann # define GFX_CLK_OFF_ACPI_D1 (1 << 11) 94*57e252bfSMichael Neumann # define GFX_CLK_OFF_ACPI_D2 (1 << 12) 95*57e252bfSMichael Neumann # define GFX_CLK_OFF_ACPI_D3 (1 << 13) 96*57e252bfSMichael Neumann 97*57e252bfSMichael Neumann #define TCI_MCLK_PWRMGT_CNTL 0x648 98*57e252bfSMichael Neumann # define MPLL_PWRMGT_OFF (1 << 5) 99*57e252bfSMichael Neumann # define DLL_READY (1 << 6) 100*57e252bfSMichael Neumann # define MC_INT_CNTL (1 << 7) 101*57e252bfSMichael Neumann # define MRDCKA_SLEEP (1 << 8) 102*57e252bfSMichael Neumann # define MRDCKB_SLEEP (1 << 9) 103*57e252bfSMichael Neumann # define MRDCKC_SLEEP (1 << 10) 104*57e252bfSMichael Neumann # define MRDCKD_SLEEP (1 << 11) 105*57e252bfSMichael Neumann # define MRDCKE_SLEEP (1 << 12) 106*57e252bfSMichael Neumann # define MRDCKF_SLEEP (1 << 13) 107*57e252bfSMichael Neumann # define MRDCKG_SLEEP (1 << 14) 108*57e252bfSMichael Neumann # define MRDCKH_SLEEP (1 << 15) 109*57e252bfSMichael Neumann # define MRDCKA_RESET (1 << 16) 110*57e252bfSMichael Neumann # define MRDCKB_RESET (1 << 17) 111*57e252bfSMichael Neumann # define MRDCKC_RESET (1 << 18) 112*57e252bfSMichael Neumann # define MRDCKD_RESET (1 << 19) 113*57e252bfSMichael Neumann # define MRDCKE_RESET (1 << 20) 114*57e252bfSMichael Neumann # define MRDCKF_RESET (1 << 21) 115*57e252bfSMichael Neumann # define MRDCKG_RESET (1 << 22) 116*57e252bfSMichael Neumann # define MRDCKH_RESET (1 << 23) 117*57e252bfSMichael Neumann # define DLL_READY_READ (1 << 24) 118*57e252bfSMichael Neumann # define USE_DISPLAY_GAP (1 << 25) 119*57e252bfSMichael Neumann # define USE_DISPLAY_URGENT_NORMAL (1 << 26) 120*57e252bfSMichael Neumann # define MPLL_TURNOFF_D2 (1 << 28) 121*57e252bfSMichael Neumann #define TCI_DLL_CNTL 0x64c 122*57e252bfSMichael Neumann 123*57e252bfSMichael Neumann #define CG_PG_CNTL 0x858 124*57e252bfSMichael Neumann # define PWRGATE_ENABLE (1 << 0) 125*57e252bfSMichael Neumann 126*57e252bfSMichael Neumann #define CG_AT 0x6d4 127*57e252bfSMichael Neumann #define CG_R(x) ((x) << 0) 128*57e252bfSMichael Neumann #define CG_R_MASK (0xffff << 0) 129*57e252bfSMichael Neumann #define CG_L(x) ((x) << 16) 130*57e252bfSMichael Neumann #define CG_L_MASK (0xffff << 16) 131*57e252bfSMichael Neumann 132*57e252bfSMichael Neumann #define CG_SPLL_SPREAD_SPECTRUM 0x790 133*57e252bfSMichael Neumann #define SSEN (1 << 0) 134*57e252bfSMichael Neumann #define CLK_S(x) ((x) << 4) 135*57e252bfSMichael Neumann #define CLK_S_MASK (0xfff << 4) 136*57e252bfSMichael Neumann #define CG_SPLL_SPREAD_SPECTRUM_2 0x794 137*57e252bfSMichael Neumann #define CLK_V(x) ((x) << 0) 138*57e252bfSMichael Neumann #define CLK_V_MASK (0x3ffffff << 0) 139*57e252bfSMichael Neumann 140*57e252bfSMichael Neumann #define MC_ARB_DRAM_TIMING 0x2774 141*57e252bfSMichael Neumann #define MC_ARB_DRAM_TIMING2 0x2778 142*57e252bfSMichael Neumann 143*57e252bfSMichael Neumann #define MC_ARB_RFSH_RATE 0x27b0 144*57e252bfSMichael Neumann #define POWERMODE0(x) ((x) << 0) 145*57e252bfSMichael Neumann #define POWERMODE0_MASK (0xff << 0) 146*57e252bfSMichael Neumann #define POWERMODE1(x) ((x) << 8) 147*57e252bfSMichael Neumann #define POWERMODE1_MASK (0xff << 8) 148*57e252bfSMichael Neumann #define POWERMODE2(x) ((x) << 16) 149*57e252bfSMichael Neumann #define POWERMODE2_MASK (0xff << 16) 150*57e252bfSMichael Neumann #define POWERMODE3(x) ((x) << 24) 151*57e252bfSMichael Neumann #define POWERMODE3_MASK (0xff << 24) 152*57e252bfSMichael Neumann 153*57e252bfSMichael Neumann #define MC_ARB_DRAM_TIMING_1 0x27f0 154*57e252bfSMichael Neumann #define MC_ARB_DRAM_TIMING_2 0x27f4 155*57e252bfSMichael Neumann #define MC_ARB_DRAM_TIMING_3 0x27f8 156*57e252bfSMichael Neumann #define MC_ARB_DRAM_TIMING2_1 0x27fc 157*57e252bfSMichael Neumann #define MC_ARB_DRAM_TIMING2_2 0x2800 158*57e252bfSMichael Neumann #define MC_ARB_DRAM_TIMING2_3 0x2804 159*57e252bfSMichael Neumann 160*57e252bfSMichael Neumann #define MC4_IO_DQ_PAD_CNTL_D0_I0 0x2978 161*57e252bfSMichael Neumann #define MC4_IO_DQ_PAD_CNTL_D0_I1 0x297c 162*57e252bfSMichael Neumann #define MC4_IO_QS_PAD_CNTL_D0_I0 0x2980 163*57e252bfSMichael Neumann #define MC4_IO_QS_PAD_CNTL_D0_I1 0x2984 164*57e252bfSMichael Neumann 165*57e252bfSMichael Neumann #endif 166