xref: /dflybsd-src/sys/dev/drm/radeon/radeon_vm.c (revision c59a5c484fdf34b9afa6e283014e4fff693253cc)
1c6f73aabSFrançois Tigeot /*
2c6f73aabSFrançois Tigeot  * Copyright 2008 Advanced Micro Devices, Inc.
3c6f73aabSFrançois Tigeot  * Copyright 2008 Red Hat Inc.
4c6f73aabSFrançois Tigeot  * Copyright 2009 Jerome Glisse.
5c6f73aabSFrançois Tigeot  *
6c6f73aabSFrançois Tigeot  * Permission is hereby granted, free of charge, to any person obtaining a
7c6f73aabSFrançois Tigeot  * copy of this software and associated documentation files (the "Software"),
8c6f73aabSFrançois Tigeot  * to deal in the Software without restriction, including without limitation
9c6f73aabSFrançois Tigeot  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10c6f73aabSFrançois Tigeot  * and/or sell copies of the Software, and to permit persons to whom the
11c6f73aabSFrançois Tigeot  * Software is furnished to do so, subject to the following conditions:
12c6f73aabSFrançois Tigeot  *
13c6f73aabSFrançois Tigeot  * The above copyright notice and this permission notice shall be included in
14c6f73aabSFrançois Tigeot  * all copies or substantial portions of the Software.
15c6f73aabSFrançois Tigeot  *
16c6f73aabSFrançois Tigeot  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17c6f73aabSFrançois Tigeot  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18c6f73aabSFrançois Tigeot  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19c6f73aabSFrançois Tigeot  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20c6f73aabSFrançois Tigeot  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21c6f73aabSFrançois Tigeot  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22c6f73aabSFrançois Tigeot  * OTHER DEALINGS IN THE SOFTWARE.
23c6f73aabSFrançois Tigeot  *
24c6f73aabSFrançois Tigeot  * Authors: Dave Airlie
25c6f73aabSFrançois Tigeot  *          Alex Deucher
26c6f73aabSFrançois Tigeot  *          Jerome Glisse
27c6f73aabSFrançois Tigeot  */
28c6f73aabSFrançois Tigeot #include <drm/drmP.h>
2983b4b9b9SFrançois Tigeot #include <drm/radeon_drm.h>
30c6f73aabSFrançois Tigeot #include "radeon.h"
31c6f73aabSFrançois Tigeot #include "radeon_trace.h"
32c6f73aabSFrançois Tigeot 
33c6f73aabSFrançois Tigeot /*
34c6f73aabSFrançois Tigeot  * GPUVM
35c6f73aabSFrançois Tigeot  * GPUVM is similar to the legacy gart on older asics, however
36c6f73aabSFrançois Tigeot  * rather than there being a single global gart table
37c6f73aabSFrançois Tigeot  * for the entire GPU, there are multiple VM page tables active
38c6f73aabSFrançois Tigeot  * at any given time.  The VM page tables can contain a mix
39c6f73aabSFrançois Tigeot  * vram pages and system memory pages and system memory pages
40c6f73aabSFrançois Tigeot  * can be mapped as snooped (cached system pages) or unsnooped
41c6f73aabSFrançois Tigeot  * (uncached system pages).
42c6f73aabSFrançois Tigeot  * Each VM has an ID associated with it and there is a page table
43c6f73aabSFrançois Tigeot  * associated with each VMID.  When execting a command buffer,
44c6f73aabSFrançois Tigeot  * the kernel tells the the ring what VMID to use for that command
45c6f73aabSFrançois Tigeot  * buffer.  VMIDs are allocated dynamically as commands are submitted.
46c6f73aabSFrançois Tigeot  * The userspace drivers maintain their own address space and the kernel
47c6f73aabSFrançois Tigeot  * sets up their pages tables accordingly when they submit their
48c6f73aabSFrançois Tigeot  * command buffers and a VMID is assigned.
49c6f73aabSFrançois Tigeot  * Cayman/Trinity support up to 8 active VMs at any given time;
50c6f73aabSFrançois Tigeot  * SI supports 16.
51c6f73aabSFrançois Tigeot  */
52c6f73aabSFrançois Tigeot 
53c6f73aabSFrançois Tigeot /**
54c6f73aabSFrançois Tigeot  * radeon_vm_num_pde - return the number of page directory entries
55c6f73aabSFrançois Tigeot  *
56c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
57c6f73aabSFrançois Tigeot  *
58c6f73aabSFrançois Tigeot  * Calculate the number of page directory entries (cayman+).
59c6f73aabSFrançois Tigeot  */
60c6f73aabSFrançois Tigeot static unsigned radeon_vm_num_pdes(struct radeon_device *rdev)
61c6f73aabSFrançois Tigeot {
62c6f73aabSFrançois Tigeot 	return rdev->vm_manager.max_pfn >> radeon_vm_block_size;
63c6f73aabSFrançois Tigeot }
64c6f73aabSFrançois Tigeot 
65c6f73aabSFrançois Tigeot /**
66c6f73aabSFrançois Tigeot  * radeon_vm_directory_size - returns the size of the page directory in bytes
67c6f73aabSFrançois Tigeot  *
68c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
69c6f73aabSFrançois Tigeot  *
70c6f73aabSFrançois Tigeot  * Calculate the size of the page directory in bytes (cayman+).
71c6f73aabSFrançois Tigeot  */
72c6f73aabSFrançois Tigeot static unsigned radeon_vm_directory_size(struct radeon_device *rdev)
73c6f73aabSFrançois Tigeot {
74c6f73aabSFrançois Tigeot 	return RADEON_GPU_PAGE_ALIGN(radeon_vm_num_pdes(rdev) * 8);
75c6f73aabSFrançois Tigeot }
76c6f73aabSFrançois Tigeot 
77c6f73aabSFrançois Tigeot /**
78c6f73aabSFrançois Tigeot  * radeon_vm_manager_init - init the vm manager
79c6f73aabSFrançois Tigeot  *
80c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
81c6f73aabSFrançois Tigeot  *
82c6f73aabSFrançois Tigeot  * Init the vm manager (cayman+).
83c6f73aabSFrançois Tigeot  * Returns 0 for success, error for failure.
84c6f73aabSFrançois Tigeot  */
85c6f73aabSFrançois Tigeot int radeon_vm_manager_init(struct radeon_device *rdev)
86c6f73aabSFrançois Tigeot {
87c6f73aabSFrançois Tigeot 	int r;
88c6f73aabSFrançois Tigeot 
89c6f73aabSFrançois Tigeot 	if (!rdev->vm_manager.enabled) {
90c6f73aabSFrançois Tigeot 		r = radeon_asic_vm_init(rdev);
91c6f73aabSFrançois Tigeot 		if (r)
92c6f73aabSFrançois Tigeot 			return r;
93c6f73aabSFrançois Tigeot 
94c6f73aabSFrançois Tigeot 		rdev->vm_manager.enabled = true;
95c6f73aabSFrançois Tigeot 	}
96c6f73aabSFrançois Tigeot 	return 0;
97c6f73aabSFrançois Tigeot }
98c6f73aabSFrançois Tigeot 
99c6f73aabSFrançois Tigeot /**
100c6f73aabSFrançois Tigeot  * radeon_vm_manager_fini - tear down the vm manager
101c6f73aabSFrançois Tigeot  *
102c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
103c6f73aabSFrançois Tigeot  *
104c6f73aabSFrançois Tigeot  * Tear down the VM manager (cayman+).
105c6f73aabSFrançois Tigeot  */
106c6f73aabSFrançois Tigeot void radeon_vm_manager_fini(struct radeon_device *rdev)
107c6f73aabSFrançois Tigeot {
108c6f73aabSFrançois Tigeot 	int i;
109c6f73aabSFrançois Tigeot 
110c6f73aabSFrançois Tigeot 	if (!rdev->vm_manager.enabled)
111c6f73aabSFrançois Tigeot 		return;
112c6f73aabSFrançois Tigeot 
113c6f73aabSFrançois Tigeot 	for (i = 0; i < RADEON_NUM_VM; ++i)
114c6f73aabSFrançois Tigeot 		radeon_fence_unref(&rdev->vm_manager.active[i]);
115c6f73aabSFrançois Tigeot 	radeon_asic_vm_fini(rdev);
116c6f73aabSFrançois Tigeot 	rdev->vm_manager.enabled = false;
117c6f73aabSFrançois Tigeot }
118c6f73aabSFrançois Tigeot 
119c6f73aabSFrançois Tigeot /**
120c6f73aabSFrançois Tigeot  * radeon_vm_get_bos - add the vm BOs to a validation list
121c6f73aabSFrançois Tigeot  *
122c6f73aabSFrançois Tigeot  * @vm: vm providing the BOs
123c6f73aabSFrançois Tigeot  * @head: head of validation list
124c6f73aabSFrançois Tigeot  *
125c6f73aabSFrançois Tigeot  * Add the page directory to the list of BOs to
126c6f73aabSFrançois Tigeot  * validate for command submission (cayman+).
127c6f73aabSFrançois Tigeot  */
1287dcf36dcSFrançois Tigeot struct radeon_bo_list *radeon_vm_get_bos(struct radeon_device *rdev,
129c6f73aabSFrançois Tigeot 					  struct radeon_vm *vm,
130c6f73aabSFrançois Tigeot 					  struct list_head *head)
131c6f73aabSFrançois Tigeot {
1327dcf36dcSFrançois Tigeot 	struct radeon_bo_list *list;
133c6f73aabSFrançois Tigeot 	unsigned i, idx;
134c6f73aabSFrançois Tigeot 
135591d5043SFrançois Tigeot 	list = drm_malloc_ab(vm->max_pde_used + 2,
1367dcf36dcSFrançois Tigeot 			     sizeof(struct radeon_bo_list));
137c6f73aabSFrançois Tigeot 	if (!list)
138c6f73aabSFrançois Tigeot 		return NULL;
139c6f73aabSFrançois Tigeot 
140c6f73aabSFrançois Tigeot 	/* add the vm page table to the list */
141c6f73aabSFrançois Tigeot 	list[0].robj = vm->page_directory;
142c6f73aabSFrançois Tigeot 	list[0].prefered_domains = RADEON_GEM_DOMAIN_VRAM;
143c6f73aabSFrançois Tigeot 	list[0].allowed_domains = RADEON_GEM_DOMAIN_VRAM;
144c6f73aabSFrançois Tigeot 	list[0].tv.bo = &vm->page_directory->tbo;
1457dcf36dcSFrançois Tigeot 	list[0].tv.shared = true;
146c6f73aabSFrançois Tigeot 	list[0].tiling_flags = 0;
147c6f73aabSFrançois Tigeot 	list_add(&list[0].tv.head, head);
148c6f73aabSFrançois Tigeot 
149c6f73aabSFrançois Tigeot 	for (i = 0, idx = 1; i <= vm->max_pde_used; i++) {
150c6f73aabSFrançois Tigeot 		if (!vm->page_tables[i].bo)
151c6f73aabSFrançois Tigeot 			continue;
152c6f73aabSFrançois Tigeot 
153c6f73aabSFrançois Tigeot 		list[idx].robj = vm->page_tables[i].bo;
154c6f73aabSFrançois Tigeot 		list[idx].prefered_domains = RADEON_GEM_DOMAIN_VRAM;
155c6f73aabSFrançois Tigeot 		list[idx].allowed_domains = RADEON_GEM_DOMAIN_VRAM;
156c6f73aabSFrançois Tigeot 		list[idx].tv.bo = &list[idx].robj->tbo;
1577dcf36dcSFrançois Tigeot 		list[idx].tv.shared = true;
158c6f73aabSFrançois Tigeot 		list[idx].tiling_flags = 0;
159c6f73aabSFrançois Tigeot 		list_add(&list[idx++].tv.head, head);
160c6f73aabSFrançois Tigeot 	}
161c6f73aabSFrançois Tigeot 
162c6f73aabSFrançois Tigeot 	return list;
163c6f73aabSFrançois Tigeot }
164c6f73aabSFrançois Tigeot 
165c6f73aabSFrançois Tigeot /**
166c6f73aabSFrançois Tigeot  * radeon_vm_grab_id - allocate the next free VMID
167c6f73aabSFrançois Tigeot  *
168c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
169c6f73aabSFrançois Tigeot  * @vm: vm to allocate id for
170c6f73aabSFrançois Tigeot  * @ring: ring we want to submit job to
171c6f73aabSFrançois Tigeot  *
172c6f73aabSFrançois Tigeot  * Allocate an id for the vm (cayman+).
173c6f73aabSFrançois Tigeot  * Returns the fence we need to sync to (if any).
174c6f73aabSFrançois Tigeot  *
175c6f73aabSFrançois Tigeot  * Global and local mutex must be locked!
176c6f73aabSFrançois Tigeot  */
177c6f73aabSFrançois Tigeot struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
178c6f73aabSFrançois Tigeot 				       struct radeon_vm *vm, int ring)
179c6f73aabSFrançois Tigeot {
180c6f73aabSFrançois Tigeot 	struct radeon_fence *best[RADEON_NUM_RINGS] = {};
1817dcf36dcSFrançois Tigeot 	struct radeon_vm_id *vm_id = &vm->ids[ring];
1827dcf36dcSFrançois Tigeot 
183c6f73aabSFrançois Tigeot 	unsigned choices[2] = {};
184c6f73aabSFrançois Tigeot 	unsigned i;
185c6f73aabSFrançois Tigeot 
186c6f73aabSFrançois Tigeot 	/* check if the id is still valid */
1877dcf36dcSFrançois Tigeot 	if (vm_id->id && vm_id->last_id_use &&
1887dcf36dcSFrançois Tigeot 	    vm_id->last_id_use == rdev->vm_manager.active[vm_id->id])
189c6f73aabSFrançois Tigeot 		return NULL;
190c6f73aabSFrançois Tigeot 
191c6f73aabSFrançois Tigeot 	/* we definately need to flush */
1927dcf36dcSFrançois Tigeot 	vm_id->pd_gpu_addr = ~0ll;
193c6f73aabSFrançois Tigeot 
194c6f73aabSFrançois Tigeot 	/* skip over VMID 0, since it is the system VM */
195c6f73aabSFrançois Tigeot 	for (i = 1; i < rdev->vm_manager.nvm; ++i) {
196c6f73aabSFrançois Tigeot 		struct radeon_fence *fence = rdev->vm_manager.active[i];
197c6f73aabSFrançois Tigeot 
198c6f73aabSFrançois Tigeot 		if (fence == NULL) {
199c6f73aabSFrançois Tigeot 			/* found a free one */
2007dcf36dcSFrançois Tigeot 			vm_id->id = i;
2017dcf36dcSFrançois Tigeot 			trace_radeon_vm_grab_id(i, ring);
202c6f73aabSFrançois Tigeot 			return NULL;
203c6f73aabSFrançois Tigeot 		}
204c6f73aabSFrançois Tigeot 
205c6f73aabSFrançois Tigeot 		if (radeon_fence_is_earlier(fence, best[fence->ring])) {
206c6f73aabSFrançois Tigeot 			best[fence->ring] = fence;
207c6f73aabSFrançois Tigeot 			choices[fence->ring == ring ? 0 : 1] = i;
208c6f73aabSFrançois Tigeot 		}
209c6f73aabSFrançois Tigeot 	}
210c6f73aabSFrançois Tigeot 
211c6f73aabSFrançois Tigeot 	for (i = 0; i < 2; ++i) {
212c6f73aabSFrançois Tigeot 		if (choices[i]) {
2137dcf36dcSFrançois Tigeot 			vm_id->id = choices[i];
2147dcf36dcSFrançois Tigeot 			trace_radeon_vm_grab_id(choices[i], ring);
215c6f73aabSFrançois Tigeot 			return rdev->vm_manager.active[choices[i]];
216c6f73aabSFrançois Tigeot 		}
217c6f73aabSFrançois Tigeot 	}
218c6f73aabSFrançois Tigeot 
219c6f73aabSFrançois Tigeot 	/* should never happen */
220c6f73aabSFrançois Tigeot 	BUG();
221c6f73aabSFrançois Tigeot 	return NULL;
222c6f73aabSFrançois Tigeot }
223c6f73aabSFrançois Tigeot 
224c6f73aabSFrançois Tigeot /**
225c6f73aabSFrançois Tigeot  * radeon_vm_flush - hardware flush the vm
226c6f73aabSFrançois Tigeot  *
227c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
228c6f73aabSFrançois Tigeot  * @vm: vm we want to flush
229c6f73aabSFrançois Tigeot  * @ring: ring to use for flush
2307dcf36dcSFrançois Tigeot  * @updates: last vm update that is waited for
231c6f73aabSFrançois Tigeot  *
232c6f73aabSFrançois Tigeot  * Flush the vm (cayman+).
233c6f73aabSFrançois Tigeot  *
234c6f73aabSFrançois Tigeot  * Global and local mutex must be locked!
235c6f73aabSFrançois Tigeot  */
236c6f73aabSFrançois Tigeot void radeon_vm_flush(struct radeon_device *rdev,
237c6f73aabSFrançois Tigeot 		     struct radeon_vm *vm,
2387dcf36dcSFrançois Tigeot 		     int ring, struct radeon_fence *updates)
239c6f73aabSFrançois Tigeot {
240c6f73aabSFrançois Tigeot 	uint64_t pd_addr = radeon_bo_gpu_offset(vm->page_directory);
2417dcf36dcSFrançois Tigeot 	struct radeon_vm_id *vm_id = &vm->ids[ring];
242c6f73aabSFrançois Tigeot 
2437dcf36dcSFrançois Tigeot 	if (pd_addr != vm_id->pd_gpu_addr || !vm_id->flushed_updates ||
2447dcf36dcSFrançois Tigeot 	    radeon_fence_is_earlier(vm_id->flushed_updates, updates)) {
2457dcf36dcSFrançois Tigeot 
2467dcf36dcSFrançois Tigeot 		trace_radeon_vm_flush(pd_addr, ring, vm->ids[ring].id);
2477dcf36dcSFrançois Tigeot 		radeon_fence_unref(&vm_id->flushed_updates);
2487dcf36dcSFrançois Tigeot 		vm_id->flushed_updates = radeon_fence_ref(updates);
2497dcf36dcSFrançois Tigeot 		vm_id->pd_gpu_addr = pd_addr;
2507dcf36dcSFrançois Tigeot 		radeon_ring_vm_flush(rdev, &rdev->ring[ring],
2517dcf36dcSFrançois Tigeot 				     vm_id->id, vm_id->pd_gpu_addr);
2527dcf36dcSFrançois Tigeot 
253c6f73aabSFrançois Tigeot 	}
254c6f73aabSFrançois Tigeot }
255c6f73aabSFrançois Tigeot 
256c6f73aabSFrançois Tigeot /**
257c6f73aabSFrançois Tigeot  * radeon_vm_fence - remember fence for vm
258c6f73aabSFrançois Tigeot  *
259c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
260c6f73aabSFrançois Tigeot  * @vm: vm we want to fence
261c6f73aabSFrançois Tigeot  * @fence: fence to remember
262c6f73aabSFrançois Tigeot  *
263c6f73aabSFrançois Tigeot  * Fence the vm (cayman+).
264c6f73aabSFrançois Tigeot  * Set the fence used to protect page table and id.
265c6f73aabSFrançois Tigeot  *
266c6f73aabSFrançois Tigeot  * Global and local mutex must be locked!
267c6f73aabSFrançois Tigeot  */
268c6f73aabSFrançois Tigeot void radeon_vm_fence(struct radeon_device *rdev,
269c6f73aabSFrançois Tigeot 		     struct radeon_vm *vm,
270c6f73aabSFrançois Tigeot 		     struct radeon_fence *fence)
271c6f73aabSFrançois Tigeot {
2727dcf36dcSFrançois Tigeot 	unsigned vm_id = vm->ids[fence->ring].id;
273c6f73aabSFrançois Tigeot 
2747dcf36dcSFrançois Tigeot 	radeon_fence_unref(&rdev->vm_manager.active[vm_id]);
2757dcf36dcSFrançois Tigeot 	rdev->vm_manager.active[vm_id] = radeon_fence_ref(fence);
276c6f73aabSFrançois Tigeot 
2777dcf36dcSFrançois Tigeot 	radeon_fence_unref(&vm->ids[fence->ring].last_id_use);
2787dcf36dcSFrançois Tigeot 	vm->ids[fence->ring].last_id_use = radeon_fence_ref(fence);
279c6f73aabSFrançois Tigeot }
280c6f73aabSFrançois Tigeot 
281c6f73aabSFrançois Tigeot /**
282c6f73aabSFrançois Tigeot  * radeon_vm_bo_find - find the bo_va for a specific vm & bo
283c6f73aabSFrançois Tigeot  *
284c6f73aabSFrançois Tigeot  * @vm: requested vm
285c6f73aabSFrançois Tigeot  * @bo: requested buffer object
286c6f73aabSFrançois Tigeot  *
287c6f73aabSFrançois Tigeot  * Find @bo inside the requested vm (cayman+).
288c6f73aabSFrançois Tigeot  * Search inside the @bos vm list for the requested vm
289c6f73aabSFrançois Tigeot  * Returns the found bo_va or NULL if none is found
290c6f73aabSFrançois Tigeot  *
291c6f73aabSFrançois Tigeot  * Object has to be reserved!
292c6f73aabSFrançois Tigeot  */
293c6f73aabSFrançois Tigeot struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
294c6f73aabSFrançois Tigeot 				       struct radeon_bo *bo)
295c6f73aabSFrançois Tigeot {
296c6f73aabSFrançois Tigeot 	struct radeon_bo_va *bo_va;
297c6f73aabSFrançois Tigeot 
298c6f73aabSFrançois Tigeot 	list_for_each_entry(bo_va, &bo->va, bo_list) {
299c6f73aabSFrançois Tigeot 		if (bo_va->vm == vm) {
300c6f73aabSFrançois Tigeot 			return bo_va;
301c6f73aabSFrançois Tigeot 		}
302c6f73aabSFrançois Tigeot 	}
303c6f73aabSFrançois Tigeot 	return NULL;
304c6f73aabSFrançois Tigeot }
305c6f73aabSFrançois Tigeot 
306c6f73aabSFrançois Tigeot /**
307c6f73aabSFrançois Tigeot  * radeon_vm_bo_add - add a bo to a specific vm
308c6f73aabSFrançois Tigeot  *
309c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
310c6f73aabSFrançois Tigeot  * @vm: requested vm
311c6f73aabSFrançois Tigeot  * @bo: radeon buffer object
312c6f73aabSFrançois Tigeot  *
313c6f73aabSFrançois Tigeot  * Add @bo into the requested vm (cayman+).
314c6f73aabSFrançois Tigeot  * Add @bo to the list of bos associated with the vm
315c6f73aabSFrançois Tigeot  * Returns newly added bo_va or NULL for failure
316c6f73aabSFrançois Tigeot  *
317c6f73aabSFrançois Tigeot  * Object has to be reserved!
318c6f73aabSFrançois Tigeot  */
319c6f73aabSFrançois Tigeot struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
320c6f73aabSFrançois Tigeot 				      struct radeon_vm *vm,
321c6f73aabSFrançois Tigeot 				      struct radeon_bo *bo)
322c6f73aabSFrançois Tigeot {
323c6f73aabSFrançois Tigeot 	struct radeon_bo_va *bo_va;
324c6f73aabSFrançois Tigeot 
325c6f73aabSFrançois Tigeot 	bo_va = kzalloc(sizeof(struct radeon_bo_va), GFP_KERNEL);
326c6f73aabSFrançois Tigeot 	if (bo_va == NULL) {
327c6f73aabSFrançois Tigeot 		return NULL;
328c6f73aabSFrançois Tigeot 	}
329c6f73aabSFrançois Tigeot 	bo_va->vm = vm;
330c6f73aabSFrançois Tigeot 	bo_va->bo = bo;
3311cfef1a5SFrançois Tigeot 	bo_va->it.start = 0;
3321cfef1a5SFrançois Tigeot 	bo_va->it.last = 0;
333c6f73aabSFrançois Tigeot 	bo_va->flags = 0;
334c6f73aabSFrançois Tigeot 	bo_va->ref_count = 1;
335c6f73aabSFrançois Tigeot 	INIT_LIST_HEAD(&bo_va->bo_list);
336c6f73aabSFrançois Tigeot 	INIT_LIST_HEAD(&bo_va->vm_status);
337c6f73aabSFrançois Tigeot 
3387dcf36dcSFrançois Tigeot 	mutex_lock(&vm->mutex);
339c6f73aabSFrançois Tigeot 	list_add_tail(&bo_va->bo_list, &bo->va);
3407dcf36dcSFrançois Tigeot 	mutex_unlock(&vm->mutex);
341c6f73aabSFrançois Tigeot 
342c6f73aabSFrançois Tigeot 	return bo_va;
343c6f73aabSFrançois Tigeot }
344c6f73aabSFrançois Tigeot 
345c6f73aabSFrançois Tigeot /**
346c6f73aabSFrançois Tigeot  * radeon_vm_set_pages - helper to call the right asic function
347c6f73aabSFrançois Tigeot  *
348c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
349c6f73aabSFrançois Tigeot  * @ib: indirect buffer to fill with commands
350c6f73aabSFrançois Tigeot  * @pe: addr of the page entry
351c6f73aabSFrançois Tigeot  * @addr: dst addr to write into pe
352c6f73aabSFrançois Tigeot  * @count: number of page entries to update
353c6f73aabSFrançois Tigeot  * @incr: increase next addr by incr bytes
354c6f73aabSFrançois Tigeot  * @flags: hw access flags
355c6f73aabSFrançois Tigeot  *
356c6f73aabSFrançois Tigeot  * Traces the parameters and calls the right asic functions
357c6f73aabSFrançois Tigeot  * to setup the page table using the DMA.
358c6f73aabSFrançois Tigeot  */
359c6f73aabSFrançois Tigeot static void radeon_vm_set_pages(struct radeon_device *rdev,
360c6f73aabSFrançois Tigeot 				struct radeon_ib *ib,
361c6f73aabSFrançois Tigeot 				uint64_t pe,
362c6f73aabSFrançois Tigeot 				uint64_t addr, unsigned count,
363c6f73aabSFrançois Tigeot 				uint32_t incr, uint32_t flags)
364c6f73aabSFrançois Tigeot {
365c6f73aabSFrançois Tigeot 	trace_radeon_vm_set_page(pe, addr, count, incr, flags);
366c6f73aabSFrançois Tigeot 
367c6f73aabSFrançois Tigeot 	if ((flags & R600_PTE_GART_MASK) == R600_PTE_GART_MASK) {
368c6f73aabSFrançois Tigeot 		uint64_t src = rdev->gart.table_addr + (addr >> 12) * 8;
369c6f73aabSFrançois Tigeot 		radeon_asic_vm_copy_pages(rdev, ib, pe, src, count);
370c6f73aabSFrançois Tigeot 
371c6f73aabSFrançois Tigeot 	} else if ((flags & R600_PTE_SYSTEM) || (count < 3)) {
372c6f73aabSFrançois Tigeot 		radeon_asic_vm_write_pages(rdev, ib, pe, addr,
373c6f73aabSFrançois Tigeot 					   count, incr, flags);
374c6f73aabSFrançois Tigeot 
375c6f73aabSFrançois Tigeot 	} else {
376c6f73aabSFrançois Tigeot 		radeon_asic_vm_set_pages(rdev, ib, pe, addr,
377c6f73aabSFrançois Tigeot 					 count, incr, flags);
378c6f73aabSFrançois Tigeot 	}
379c6f73aabSFrançois Tigeot }
380c6f73aabSFrançois Tigeot 
381c6f73aabSFrançois Tigeot /**
382c6f73aabSFrançois Tigeot  * radeon_vm_clear_bo - initially clear the page dir/table
383c6f73aabSFrançois Tigeot  *
384c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
385c6f73aabSFrançois Tigeot  * @bo: bo to clear
386c6f73aabSFrançois Tigeot  */
387c6f73aabSFrançois Tigeot static int radeon_vm_clear_bo(struct radeon_device *rdev,
388c6f73aabSFrançois Tigeot 			      struct radeon_bo *bo)
389c6f73aabSFrançois Tigeot {
390c6f73aabSFrançois Tigeot 	struct radeon_ib ib;
391c6f73aabSFrançois Tigeot 	unsigned entries;
392c6f73aabSFrançois Tigeot 	uint64_t addr;
393c6f73aabSFrançois Tigeot 	int r;
394c6f73aabSFrançois Tigeot 
3957dcf36dcSFrançois Tigeot 	r = radeon_bo_reserve(bo, false);
396c6f73aabSFrançois Tigeot 	if (r)
397c6f73aabSFrançois Tigeot 		return r;
398c6f73aabSFrançois Tigeot 
399c6f73aabSFrançois Tigeot 	r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
400c6f73aabSFrançois Tigeot 	if (r)
4017dcf36dcSFrançois Tigeot 		goto error_unreserve;
402c6f73aabSFrançois Tigeot 
403c6f73aabSFrançois Tigeot 	addr = radeon_bo_gpu_offset(bo);
404c6f73aabSFrançois Tigeot 	entries = radeon_bo_size(bo) / 8;
405c6f73aabSFrançois Tigeot 
406c6f73aabSFrançois Tigeot 	r = radeon_ib_get(rdev, R600_RING_TYPE_DMA_INDEX, &ib, NULL, 256);
407c6f73aabSFrançois Tigeot 	if (r)
4087dcf36dcSFrançois Tigeot 		goto error_unreserve;
409c6f73aabSFrançois Tigeot 
410c6f73aabSFrançois Tigeot 	ib.length_dw = 0;
411c6f73aabSFrançois Tigeot 
412c6f73aabSFrançois Tigeot 	radeon_vm_set_pages(rdev, &ib, addr, 0, entries, 0, 0);
413c6f73aabSFrançois Tigeot 	radeon_asic_vm_pad_ib(rdev, &ib);
414c6f73aabSFrançois Tigeot 	WARN_ON(ib.length_dw > 64);
415c6f73aabSFrançois Tigeot 
416c6f73aabSFrançois Tigeot 	r = radeon_ib_schedule(rdev, &ib, NULL, false);
417c6f73aabSFrançois Tigeot 	if (r)
4187dcf36dcSFrançois Tigeot 		goto error_free;
419c6f73aabSFrançois Tigeot 
4207dcf36dcSFrançois Tigeot 	ib.fence->is_vm_update = true;
4217dcf36dcSFrançois Tigeot 	radeon_bo_fence(bo, ib.fence, false);
4227dcf36dcSFrançois Tigeot 
4237dcf36dcSFrançois Tigeot error_free:
424c6f73aabSFrançois Tigeot 	radeon_ib_free(rdev, &ib);
425c6f73aabSFrançois Tigeot 
4267dcf36dcSFrançois Tigeot error_unreserve:
4277dcf36dcSFrançois Tigeot 	radeon_bo_unreserve(bo);
428c6f73aabSFrançois Tigeot 	return r;
429c6f73aabSFrançois Tigeot }
430c6f73aabSFrançois Tigeot 
431c6f73aabSFrançois Tigeot /**
432c6f73aabSFrançois Tigeot  * radeon_vm_bo_set_addr - set bos virtual address inside a vm
433c6f73aabSFrançois Tigeot  *
434c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
435c6f73aabSFrançois Tigeot  * @bo_va: bo_va to store the address
436c6f73aabSFrançois Tigeot  * @soffset: requested offset of the buffer in the VM address space
437c6f73aabSFrançois Tigeot  * @flags: attributes of pages (read/write/valid/etc.)
438c6f73aabSFrançois Tigeot  *
439c6f73aabSFrançois Tigeot  * Set offset of @bo_va (cayman+).
440c6f73aabSFrançois Tigeot  * Validate and set the offset requested within the vm address space.
441c6f73aabSFrançois Tigeot  * Returns 0 for success, error for failure.
442c6f73aabSFrançois Tigeot  *
4437dcf36dcSFrançois Tigeot  * Object has to be reserved and gets unreserved by this function!
444c6f73aabSFrançois Tigeot  */
445c6f73aabSFrançois Tigeot int radeon_vm_bo_set_addr(struct radeon_device *rdev,
446c6f73aabSFrançois Tigeot 			  struct radeon_bo_va *bo_va,
447c6f73aabSFrançois Tigeot 			  uint64_t soffset,
448c6f73aabSFrançois Tigeot 			  uint32_t flags)
449c6f73aabSFrançois Tigeot {
450c6f73aabSFrançois Tigeot 	uint64_t size = radeon_bo_size(bo_va->bo);
451c6f73aabSFrançois Tigeot 	struct radeon_vm *vm = bo_va->vm;
452c6f73aabSFrançois Tigeot 	unsigned last_pfn, pt_idx;
4531cfef1a5SFrançois Tigeot 	uint64_t eoffset;
454c6f73aabSFrançois Tigeot 	int r;
455c6f73aabSFrançois Tigeot 
456c6f73aabSFrançois Tigeot 	if (soffset) {
457c6f73aabSFrançois Tigeot 		/* make sure object fit at this offset */
458*c59a5c48SFrançois Tigeot 		eoffset = soffset + size - 1;
459c6f73aabSFrançois Tigeot 		if (soffset >= eoffset) {
460*c59a5c48SFrançois Tigeot 			r = -EINVAL;
461*c59a5c48SFrançois Tigeot 			goto error_unreserve;
462c6f73aabSFrançois Tigeot 		}
463c6f73aabSFrançois Tigeot 
464c6f73aabSFrançois Tigeot 		last_pfn = eoffset / RADEON_GPU_PAGE_SIZE;
465*c59a5c48SFrançois Tigeot 		if (last_pfn >= rdev->vm_manager.max_pfn) {
466*c59a5c48SFrançois Tigeot 			dev_err(rdev->dev, "va above limit (0x%08X >= 0x%08X)\n",
467c6f73aabSFrançois Tigeot 				last_pfn, rdev->vm_manager.max_pfn);
468*c59a5c48SFrançois Tigeot 			r = -EINVAL;
469*c59a5c48SFrançois Tigeot 			goto error_unreserve;
470c6f73aabSFrançois Tigeot 		}
471c6f73aabSFrançois Tigeot 
472c6f73aabSFrançois Tigeot 	} else {
473c6f73aabSFrançois Tigeot 		eoffset = last_pfn = 0;
474c6f73aabSFrançois Tigeot 	}
475c6f73aabSFrançois Tigeot 
4761cfef1a5SFrançois Tigeot 	mutex_lock(&vm->mutex);
4771cfef1a5SFrançois Tigeot 	soffset /= RADEON_GPU_PAGE_SIZE;
4781cfef1a5SFrançois Tigeot 	eoffset /= RADEON_GPU_PAGE_SIZE;
4791cfef1a5SFrançois Tigeot 	if (soffset || eoffset) {
4801cfef1a5SFrançois Tigeot 		struct interval_tree_node *it;
481*c59a5c48SFrançois Tigeot 		it = interval_tree_iter_first(&vm->va, soffset, eoffset);
482*c59a5c48SFrançois Tigeot 		if (it && it != &bo_va->it) {
4831cfef1a5SFrançois Tigeot 			struct radeon_bo_va *tmp;
4841cfef1a5SFrançois Tigeot 			tmp = container_of(it, struct radeon_bo_va, it);
4851cfef1a5SFrançois Tigeot 			/* bo and tmp overlap, invalid offset */
4861cfef1a5SFrançois Tigeot 			dev_err(rdev->dev, "bo %p va 0x%010lx conflict with "
4871cfef1a5SFrançois Tigeot 				"(bo %p 0x%010lx 0x%010lx)\n", bo_va->bo,
4881cfef1a5SFrançois Tigeot 				soffset, tmp->bo, tmp->it.start, tmp->it.last);
4891cfef1a5SFrançois Tigeot 			mutex_unlock(&vm->mutex);
490*c59a5c48SFrançois Tigeot 			r = -EINVAL;
491*c59a5c48SFrançois Tigeot 			goto error_unreserve;
4921cfef1a5SFrançois Tigeot 		}
493*c59a5c48SFrançois Tigeot 	}
494*c59a5c48SFrançois Tigeot 
495*c59a5c48SFrançois Tigeot 	if (bo_va->it.start || bo_va->it.last) {
496*c59a5c48SFrançois Tigeot 		/* add a clone of the bo_va to clear the old address */
497*c59a5c48SFrançois Tigeot 		struct radeon_bo_va *tmp;
498*c59a5c48SFrançois Tigeot 		tmp = kzalloc(sizeof(struct radeon_bo_va), GFP_KERNEL);
499*c59a5c48SFrançois Tigeot 		if (!tmp) {
500*c59a5c48SFrançois Tigeot 			mutex_unlock(&vm->mutex);
501*c59a5c48SFrançois Tigeot 			r = -ENOMEM;
502*c59a5c48SFrançois Tigeot 			goto error_unreserve;
503*c59a5c48SFrançois Tigeot 		}
504*c59a5c48SFrançois Tigeot 		tmp->it.start = bo_va->it.start;
505*c59a5c48SFrançois Tigeot 		tmp->it.last = bo_va->it.last;
506*c59a5c48SFrançois Tigeot 		tmp->vm = vm;
507*c59a5c48SFrançois Tigeot 		tmp->bo = radeon_bo_ref(bo_va->bo);
508*c59a5c48SFrançois Tigeot 
509*c59a5c48SFrançois Tigeot 		interval_tree_remove(&bo_va->it, &vm->va);
510*c59a5c48SFrançois Tigeot 		spin_lock(&vm->status_lock);
511*c59a5c48SFrançois Tigeot 		bo_va->it.start = 0;
512*c59a5c48SFrançois Tigeot 		bo_va->it.last = 0;
513*c59a5c48SFrançois Tigeot 		list_del_init(&bo_va->vm_status);
514*c59a5c48SFrançois Tigeot 		list_add(&tmp->vm_status, &vm->freed);
515*c59a5c48SFrançois Tigeot 		spin_unlock(&vm->status_lock);
516*c59a5c48SFrançois Tigeot 	}
517*c59a5c48SFrançois Tigeot 
518*c59a5c48SFrançois Tigeot 	if (soffset || eoffset) {
519*c59a5c48SFrançois Tigeot 		spin_lock(&vm->status_lock);
5201cfef1a5SFrançois Tigeot 		bo_va->it.start = soffset;
521*c59a5c48SFrançois Tigeot 		bo_va->it.last = eoffset;
522*c59a5c48SFrançois Tigeot 		list_add(&bo_va->vm_status, &vm->cleared);
523*c59a5c48SFrançois Tigeot 		spin_unlock(&vm->status_lock);
5241cfef1a5SFrançois Tigeot 		interval_tree_insert(&bo_va->it, &vm->va);
5251cfef1a5SFrançois Tigeot 	}
5261cfef1a5SFrançois Tigeot 
527c6f73aabSFrançois Tigeot 	bo_va->flags = flags;
528c6f73aabSFrançois Tigeot 
5291cfef1a5SFrançois Tigeot 	soffset >>= radeon_vm_block_size;
5301cfef1a5SFrançois Tigeot 	eoffset >>= radeon_vm_block_size;
531c6f73aabSFrançois Tigeot 
532c6f73aabSFrançois Tigeot 	BUG_ON(eoffset >= radeon_vm_num_pdes(rdev));
533c6f73aabSFrançois Tigeot 
534c6f73aabSFrançois Tigeot 	if (eoffset > vm->max_pde_used)
535c6f73aabSFrançois Tigeot 		vm->max_pde_used = eoffset;
536c6f73aabSFrançois Tigeot 
537c6f73aabSFrançois Tigeot 	radeon_bo_unreserve(bo_va->bo);
538c6f73aabSFrançois Tigeot 
539c6f73aabSFrançois Tigeot 	/* walk over the address space and allocate the page tables */
540c6f73aabSFrançois Tigeot 	for (pt_idx = soffset; pt_idx <= eoffset; ++pt_idx) {
541c6f73aabSFrançois Tigeot 		struct radeon_bo *pt;
542c6f73aabSFrançois Tigeot 
543c6f73aabSFrançois Tigeot 		if (vm->page_tables[pt_idx].bo)
544c6f73aabSFrançois Tigeot 			continue;
545c6f73aabSFrançois Tigeot 
546c6f73aabSFrançois Tigeot 		/* drop mutex to allocate and clear page table */
5471cfef1a5SFrançois Tigeot 		mutex_unlock(&vm->mutex);
548c6f73aabSFrançois Tigeot 
549c6f73aabSFrançois Tigeot 		r = radeon_bo_create(rdev, RADEON_VM_PTE_COUNT * 8,
550c6f73aabSFrançois Tigeot 				     RADEON_GPU_PAGE_SIZE, true,
5517dcf36dcSFrançois Tigeot 				     RADEON_GEM_DOMAIN_VRAM, 0,
5527dcf36dcSFrançois Tigeot 				     NULL, NULL, &pt);
553c6f73aabSFrançois Tigeot 		if (r)
554c6f73aabSFrançois Tigeot 			return r;
555c6f73aabSFrançois Tigeot 
556c6f73aabSFrançois Tigeot 		r = radeon_vm_clear_bo(rdev, pt);
557c6f73aabSFrançois Tigeot 		if (r) {
558c6f73aabSFrançois Tigeot 			radeon_bo_unref(&pt);
559c6f73aabSFrançois Tigeot 			return r;
560c6f73aabSFrançois Tigeot 		}
561c6f73aabSFrançois Tigeot 
562c6f73aabSFrançois Tigeot 		/* aquire mutex again */
5631cfef1a5SFrançois Tigeot 		mutex_lock(&vm->mutex);
564c6f73aabSFrançois Tigeot 		if (vm->page_tables[pt_idx].bo) {
565c6f73aabSFrançois Tigeot 			/* someone else allocated the pt in the meantime */
5661cfef1a5SFrançois Tigeot 			mutex_unlock(&vm->mutex);
567c6f73aabSFrançois Tigeot 			radeon_bo_unref(&pt);
5681cfef1a5SFrançois Tigeot 			mutex_lock(&vm->mutex);
569c6f73aabSFrançois Tigeot 			continue;
570c6f73aabSFrançois Tigeot 		}
571c6f73aabSFrançois Tigeot 
572c6f73aabSFrançois Tigeot 		vm->page_tables[pt_idx].addr = 0;
573c6f73aabSFrançois Tigeot 		vm->page_tables[pt_idx].bo = pt;
574c6f73aabSFrançois Tigeot 	}
575c6f73aabSFrançois Tigeot 
5761cfef1a5SFrançois Tigeot 	mutex_unlock(&vm->mutex);
5777dcf36dcSFrançois Tigeot 	return 0;
578*c59a5c48SFrançois Tigeot 
579*c59a5c48SFrançois Tigeot error_unreserve:
580*c59a5c48SFrançois Tigeot 	radeon_bo_unreserve(bo_va->bo);
581*c59a5c48SFrançois Tigeot 	return r;
582c6f73aabSFrançois Tigeot }
583c6f73aabSFrançois Tigeot 
584c6f73aabSFrançois Tigeot /**
585c6f73aabSFrançois Tigeot  * radeon_vm_map_gart - get the physical address of a gart page
586c6f73aabSFrançois Tigeot  *
587c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
588c6f73aabSFrançois Tigeot  * @addr: the unmapped addr
589c6f73aabSFrançois Tigeot  *
590c6f73aabSFrançois Tigeot  * Look up the physical address of the page that the pte resolves
591c6f73aabSFrançois Tigeot  * to (cayman+).
592c6f73aabSFrançois Tigeot  * Returns the physical address of the page.
593c6f73aabSFrançois Tigeot  */
594c6f73aabSFrançois Tigeot uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr)
595c6f73aabSFrançois Tigeot {
596c6f73aabSFrançois Tigeot 	uint64_t result;
597c6f73aabSFrançois Tigeot 
598c6f73aabSFrançois Tigeot 	/* page table offset */
5997dcf36dcSFrançois Tigeot 	result = rdev->gart.pages_entry[addr >> RADEON_GPU_PAGE_SHIFT];
6007dcf36dcSFrançois Tigeot 	result &= ~RADEON_GPU_PAGE_MASK;
601c6f73aabSFrançois Tigeot 
602c6f73aabSFrançois Tigeot 	return result;
603c6f73aabSFrançois Tigeot }
604c6f73aabSFrançois Tigeot 
605c6f73aabSFrançois Tigeot /**
606c6f73aabSFrançois Tigeot  * radeon_vm_page_flags - translate page flags to what the hw uses
607c6f73aabSFrançois Tigeot  *
608c6f73aabSFrançois Tigeot  * @flags: flags comming from userspace
609c6f73aabSFrançois Tigeot  *
610c6f73aabSFrançois Tigeot  * Translate the flags the userspace ABI uses to hw flags.
611c6f73aabSFrançois Tigeot  */
612c6f73aabSFrançois Tigeot static uint32_t radeon_vm_page_flags(uint32_t flags)
613c6f73aabSFrançois Tigeot {
614c6f73aabSFrançois Tigeot         uint32_t hw_flags = 0;
615c6f73aabSFrançois Tigeot         hw_flags |= (flags & RADEON_VM_PAGE_VALID) ? R600_PTE_VALID : 0;
616c6f73aabSFrançois Tigeot         hw_flags |= (flags & RADEON_VM_PAGE_READABLE) ? R600_PTE_READABLE : 0;
617c6f73aabSFrançois Tigeot         hw_flags |= (flags & RADEON_VM_PAGE_WRITEABLE) ? R600_PTE_WRITEABLE : 0;
618c6f73aabSFrançois Tigeot         if (flags & RADEON_VM_PAGE_SYSTEM) {
619c6f73aabSFrançois Tigeot                 hw_flags |= R600_PTE_SYSTEM;
620c6f73aabSFrançois Tigeot                 hw_flags |= (flags & RADEON_VM_PAGE_SNOOPED) ? R600_PTE_SNOOPED : 0;
621c6f73aabSFrançois Tigeot         }
622c6f73aabSFrançois Tigeot         return hw_flags;
623c6f73aabSFrançois Tigeot }
624c6f73aabSFrançois Tigeot 
625c6f73aabSFrançois Tigeot /**
626c6f73aabSFrançois Tigeot  * radeon_vm_update_pdes - make sure that page directory is valid
627c6f73aabSFrançois Tigeot  *
628c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
629c6f73aabSFrançois Tigeot  * @vm: requested vm
630c6f73aabSFrançois Tigeot  * @start: start of GPU address range
631c6f73aabSFrançois Tigeot  * @end: end of GPU address range
632c6f73aabSFrançois Tigeot  *
633c6f73aabSFrançois Tigeot  * Allocates new page tables if necessary
634c6f73aabSFrançois Tigeot  * and updates the page directory (cayman+).
635c6f73aabSFrançois Tigeot  * Returns 0 for success, error for failure.
636c6f73aabSFrançois Tigeot  *
637c6f73aabSFrançois Tigeot  * Global and local mutex must be locked!
638c6f73aabSFrançois Tigeot  */
639c6f73aabSFrançois Tigeot int radeon_vm_update_page_directory(struct radeon_device *rdev,
640c6f73aabSFrançois Tigeot 				    struct radeon_vm *vm)
641c6f73aabSFrançois Tigeot {
642c6f73aabSFrançois Tigeot 	struct radeon_bo *pd = vm->page_directory;
643c6f73aabSFrançois Tigeot 	uint64_t pd_addr = radeon_bo_gpu_offset(pd);
644c6f73aabSFrançois Tigeot 	uint32_t incr = RADEON_VM_PTE_COUNT * 8;
645c6f73aabSFrançois Tigeot 	uint64_t last_pde = ~0, last_pt = ~0;
646c6f73aabSFrançois Tigeot 	unsigned count = 0, pt_idx, ndw;
647c6f73aabSFrançois Tigeot 	struct radeon_ib ib;
648c6f73aabSFrançois Tigeot 	int r;
649c6f73aabSFrançois Tigeot 
650c6f73aabSFrançois Tigeot 	/* padding, etc. */
651c6f73aabSFrançois Tigeot 	ndw = 64;
652c6f73aabSFrançois Tigeot 
653c6f73aabSFrançois Tigeot 	/* assume the worst case */
654c6f73aabSFrançois Tigeot 	ndw += vm->max_pde_used * 6;
655c6f73aabSFrançois Tigeot 
656c6f73aabSFrançois Tigeot 	/* update too big for an IB */
657c6f73aabSFrançois Tigeot 	if (ndw > 0xfffff)
658c6f73aabSFrançois Tigeot 		return -ENOMEM;
659c6f73aabSFrançois Tigeot 
660c6f73aabSFrançois Tigeot 	r = radeon_ib_get(rdev, R600_RING_TYPE_DMA_INDEX, &ib, NULL, ndw * 4);
661c6f73aabSFrançois Tigeot 	if (r)
662c6f73aabSFrançois Tigeot 		return r;
663c6f73aabSFrançois Tigeot 	ib.length_dw = 0;
664c6f73aabSFrançois Tigeot 
665c6f73aabSFrançois Tigeot 	/* walk over the address space and update the page directory */
666c6f73aabSFrançois Tigeot 	for (pt_idx = 0; pt_idx <= vm->max_pde_used; ++pt_idx) {
667c6f73aabSFrançois Tigeot 		struct radeon_bo *bo = vm->page_tables[pt_idx].bo;
668c6f73aabSFrançois Tigeot 		uint64_t pde, pt;
669c6f73aabSFrançois Tigeot 
670c6f73aabSFrançois Tigeot 		if (bo == NULL)
671c6f73aabSFrançois Tigeot 			continue;
672c6f73aabSFrançois Tigeot 
673c6f73aabSFrançois Tigeot 		pt = radeon_bo_gpu_offset(bo);
674c6f73aabSFrançois Tigeot 		if (vm->page_tables[pt_idx].addr == pt)
675c6f73aabSFrançois Tigeot 			continue;
676c6f73aabSFrançois Tigeot 		vm->page_tables[pt_idx].addr = pt;
677c6f73aabSFrançois Tigeot 
678c6f73aabSFrançois Tigeot 		pde = pd_addr + pt_idx * 8;
679c6f73aabSFrançois Tigeot 		if (((last_pde + 8 * count) != pde) ||
680c6f73aabSFrançois Tigeot 		    ((last_pt + incr * count) != pt)) {
681c6f73aabSFrançois Tigeot 
682c6f73aabSFrançois Tigeot 			if (count) {
683c6f73aabSFrançois Tigeot 				radeon_vm_set_pages(rdev, &ib, last_pde,
684c6f73aabSFrançois Tigeot 						    last_pt, count, incr,
685c6f73aabSFrançois Tigeot 						    R600_PTE_VALID);
686c6f73aabSFrançois Tigeot 			}
687c6f73aabSFrançois Tigeot 
688c6f73aabSFrançois Tigeot 			count = 1;
689c6f73aabSFrançois Tigeot 			last_pde = pde;
690c6f73aabSFrançois Tigeot 			last_pt = pt;
691c6f73aabSFrançois Tigeot 		} else {
692c6f73aabSFrançois Tigeot 			++count;
693c6f73aabSFrançois Tigeot 		}
694c6f73aabSFrançois Tigeot 	}
695c6f73aabSFrançois Tigeot 
696c6f73aabSFrançois Tigeot 	if (count)
697c6f73aabSFrançois Tigeot 		radeon_vm_set_pages(rdev, &ib, last_pde, last_pt, count,
698c6f73aabSFrançois Tigeot 				    incr, R600_PTE_VALID);
699c6f73aabSFrançois Tigeot 
700c6f73aabSFrançois Tigeot 	if (ib.length_dw != 0) {
701c6f73aabSFrançois Tigeot 		radeon_asic_vm_pad_ib(rdev, &ib);
7021cfef1a5SFrançois Tigeot 
7037dcf36dcSFrançois Tigeot 		radeon_sync_resv(rdev, &ib.sync, pd->tbo.resv, true);
704c6f73aabSFrançois Tigeot 		WARN_ON(ib.length_dw > ndw);
705c6f73aabSFrançois Tigeot 		r = radeon_ib_schedule(rdev, &ib, NULL, false);
706c6f73aabSFrançois Tigeot 		if (r) {
707c6f73aabSFrançois Tigeot 			radeon_ib_free(rdev, &ib);
708c6f73aabSFrançois Tigeot 			return r;
709c6f73aabSFrançois Tigeot 		}
7107dcf36dcSFrançois Tigeot 		ib.fence->is_vm_update = true;
7117dcf36dcSFrançois Tigeot 		radeon_bo_fence(pd, ib.fence, false);
712c6f73aabSFrançois Tigeot 	}
713c6f73aabSFrançois Tigeot 	radeon_ib_free(rdev, &ib);
714c6f73aabSFrançois Tigeot 
715c6f73aabSFrançois Tigeot 	return 0;
716c6f73aabSFrançois Tigeot }
717c6f73aabSFrançois Tigeot 
718c6f73aabSFrançois Tigeot /**
719c6f73aabSFrançois Tigeot  * radeon_vm_frag_ptes - add fragment information to PTEs
720c6f73aabSFrançois Tigeot  *
721c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
722c6f73aabSFrançois Tigeot  * @ib: IB for the update
723c6f73aabSFrançois Tigeot  * @pe_start: first PTE to handle
724c6f73aabSFrançois Tigeot  * @pe_end: last PTE to handle
725c6f73aabSFrançois Tigeot  * @addr: addr those PTEs should point to
726c6f73aabSFrançois Tigeot  * @flags: hw mapping flags
727c6f73aabSFrançois Tigeot  *
728c6f73aabSFrançois Tigeot  * Global and local mutex must be locked!
729c6f73aabSFrançois Tigeot  */
730c6f73aabSFrançois Tigeot static void radeon_vm_frag_ptes(struct radeon_device *rdev,
731c6f73aabSFrançois Tigeot 				struct radeon_ib *ib,
732c6f73aabSFrançois Tigeot 				uint64_t pe_start, uint64_t pe_end,
733c6f73aabSFrançois Tigeot 				uint64_t addr, uint32_t flags)
734c6f73aabSFrançois Tigeot {
735c6f73aabSFrançois Tigeot 	/**
736c6f73aabSFrançois Tigeot 	 * The MC L1 TLB supports variable sized pages, based on a fragment
737c6f73aabSFrançois Tigeot 	 * field in the PTE. When this field is set to a non-zero value, page
738c6f73aabSFrançois Tigeot 	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
739c6f73aabSFrançois Tigeot 	 * flags are considered valid for all PTEs within the fragment range
740c6f73aabSFrançois Tigeot 	 * and corresponding mappings are assumed to be physically contiguous.
741c6f73aabSFrançois Tigeot 	 *
742c6f73aabSFrançois Tigeot 	 * The L1 TLB can store a single PTE for the whole fragment,
743c6f73aabSFrançois Tigeot 	 * significantly increasing the space available for translation
744c6f73aabSFrançois Tigeot 	 * caching. This leads to large improvements in throughput when the
745c6f73aabSFrançois Tigeot 	 * TLB is under pressure.
746c6f73aabSFrançois Tigeot 	 *
747c6f73aabSFrançois Tigeot 	 * The L2 TLB distributes small and large fragments into two
748c6f73aabSFrançois Tigeot 	 * asymmetric partitions. The large fragment cache is significantly
749c6f73aabSFrançois Tigeot 	 * larger. Thus, we try to use large fragments wherever possible.
750c6f73aabSFrançois Tigeot 	 * Userspace can support this by aligning virtual base address and
751c6f73aabSFrançois Tigeot 	 * allocation size to the fragment size.
752c6f73aabSFrançois Tigeot 	 */
753c6f73aabSFrançois Tigeot 
754c6f73aabSFrançois Tigeot 	/* NI is optimized for 256KB fragments, SI and newer for 64KB */
7557dcf36dcSFrançois Tigeot 	uint64_t frag_flags = ((rdev->family == CHIP_CAYMAN) ||
7567dcf36dcSFrançois Tigeot 			       (rdev->family == CHIP_ARUBA)) ?
757c6f73aabSFrançois Tigeot 			R600_PTE_FRAG_256KB : R600_PTE_FRAG_64KB;
7587dcf36dcSFrançois Tigeot 	uint64_t frag_align = ((rdev->family == CHIP_CAYMAN) ||
7597dcf36dcSFrançois Tigeot 			       (rdev->family == CHIP_ARUBA)) ? 0x200 : 0x80;
760c6f73aabSFrançois Tigeot 
761c6f73aabSFrançois Tigeot 	uint64_t frag_start = ALIGN(pe_start, frag_align);
762c6f73aabSFrançois Tigeot 	uint64_t frag_end = pe_end & ~(frag_align - 1);
763c6f73aabSFrançois Tigeot 
764c6f73aabSFrançois Tigeot 	unsigned count;
765c6f73aabSFrançois Tigeot 
766c6f73aabSFrançois Tigeot 	/* system pages are non continuously */
767c6f73aabSFrançois Tigeot 	if ((flags & R600_PTE_SYSTEM) || !(flags & R600_PTE_VALID) ||
768c6f73aabSFrançois Tigeot 	    (frag_start >= frag_end)) {
769c6f73aabSFrançois Tigeot 
770c6f73aabSFrançois Tigeot 		count = (pe_end - pe_start) / 8;
771c6f73aabSFrançois Tigeot 		radeon_vm_set_pages(rdev, ib, pe_start, addr, count,
772c6f73aabSFrançois Tigeot 				    RADEON_GPU_PAGE_SIZE, flags);
773c6f73aabSFrançois Tigeot 		return;
774c6f73aabSFrançois Tigeot 	}
775c6f73aabSFrançois Tigeot 
776c6f73aabSFrançois Tigeot 	/* handle the 4K area at the beginning */
777c6f73aabSFrançois Tigeot 	if (pe_start != frag_start) {
778c6f73aabSFrançois Tigeot 		count = (frag_start - pe_start) / 8;
779c6f73aabSFrançois Tigeot 		radeon_vm_set_pages(rdev, ib, pe_start, addr, count,
780c6f73aabSFrançois Tigeot 				    RADEON_GPU_PAGE_SIZE, flags);
781c6f73aabSFrançois Tigeot 		addr += RADEON_GPU_PAGE_SIZE * count;
782c6f73aabSFrançois Tigeot 	}
783c6f73aabSFrançois Tigeot 
784c6f73aabSFrançois Tigeot 	/* handle the area in the middle */
785c6f73aabSFrançois Tigeot 	count = (frag_end - frag_start) / 8;
786c6f73aabSFrançois Tigeot 	radeon_vm_set_pages(rdev, ib, frag_start, addr, count,
787c6f73aabSFrançois Tigeot 			    RADEON_GPU_PAGE_SIZE, flags | frag_flags);
788c6f73aabSFrançois Tigeot 
789c6f73aabSFrançois Tigeot 	/* handle the 4K area at the end */
790c6f73aabSFrançois Tigeot 	if (frag_end != pe_end) {
791c6f73aabSFrançois Tigeot 		addr += RADEON_GPU_PAGE_SIZE * count;
792c6f73aabSFrançois Tigeot 		count = (pe_end - frag_end) / 8;
793c6f73aabSFrançois Tigeot 		radeon_vm_set_pages(rdev, ib, frag_end, addr, count,
794c6f73aabSFrançois Tigeot 				    RADEON_GPU_PAGE_SIZE, flags);
795c6f73aabSFrançois Tigeot 	}
796c6f73aabSFrançois Tigeot }
797c6f73aabSFrançois Tigeot 
798c6f73aabSFrançois Tigeot /**
799c6f73aabSFrançois Tigeot  * radeon_vm_update_ptes - make sure that page tables are valid
800c6f73aabSFrançois Tigeot  *
801c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
802c6f73aabSFrançois Tigeot  * @vm: requested vm
803c6f73aabSFrançois Tigeot  * @start: start of GPU address range
804c6f73aabSFrançois Tigeot  * @end: end of GPU address range
805c6f73aabSFrançois Tigeot  * @dst: destination address to map to
806c6f73aabSFrançois Tigeot  * @flags: mapping flags
807c6f73aabSFrançois Tigeot  *
808c6f73aabSFrançois Tigeot  * Update the page tables in the range @start - @end (cayman+).
809c6f73aabSFrançois Tigeot  *
810c6f73aabSFrançois Tigeot  * Global and local mutex must be locked!
811c6f73aabSFrançois Tigeot  */
8127dcf36dcSFrançois Tigeot static int radeon_vm_update_ptes(struct radeon_device *rdev,
813c6f73aabSFrançois Tigeot 				 struct radeon_vm *vm,
814c6f73aabSFrançois Tigeot 				 struct radeon_ib *ib,
815c6f73aabSFrançois Tigeot 				 uint64_t start, uint64_t end,
816c6f73aabSFrançois Tigeot 				 uint64_t dst, uint32_t flags)
817c6f73aabSFrançois Tigeot {
818c6f73aabSFrançois Tigeot 	uint64_t mask = RADEON_VM_PTE_COUNT - 1;
819c6f73aabSFrançois Tigeot 	uint64_t last_pte = ~0, last_dst = ~0;
820c6f73aabSFrançois Tigeot 	unsigned count = 0;
821c6f73aabSFrançois Tigeot 	uint64_t addr;
822c6f73aabSFrançois Tigeot 
823c6f73aabSFrançois Tigeot 	/* walk over the address space and update the page tables */
824c6f73aabSFrançois Tigeot 	for (addr = start; addr < end; ) {
825c6f73aabSFrançois Tigeot 		uint64_t pt_idx = addr >> radeon_vm_block_size;
826c6f73aabSFrançois Tigeot 		struct radeon_bo *pt = vm->page_tables[pt_idx].bo;
827c6f73aabSFrançois Tigeot 		unsigned nptes;
828c6f73aabSFrançois Tigeot 		uint64_t pte;
8297dcf36dcSFrançois Tigeot 		int r;
830c6f73aabSFrançois Tigeot 
8317dcf36dcSFrançois Tigeot 		radeon_sync_resv(rdev, &ib->sync, pt->tbo.resv, true);
8327dcf36dcSFrançois Tigeot 		r = reservation_object_reserve_shared(pt->tbo.resv);
8337dcf36dcSFrançois Tigeot 		if (r)
8347dcf36dcSFrançois Tigeot 			return r;
835c6f73aabSFrançois Tigeot 
836c6f73aabSFrançois Tigeot 		if ((addr & ~mask) == (end & ~mask))
837c6f73aabSFrançois Tigeot 			nptes = end - addr;
838c6f73aabSFrançois Tigeot 		else
839c6f73aabSFrançois Tigeot 			nptes = RADEON_VM_PTE_COUNT - (addr & mask);
840c6f73aabSFrançois Tigeot 
841c6f73aabSFrançois Tigeot 		pte = radeon_bo_gpu_offset(pt);
842c6f73aabSFrançois Tigeot 		pte += (addr & mask) * 8;
843c6f73aabSFrançois Tigeot 
844c6f73aabSFrançois Tigeot 		if ((last_pte + 8 * count) != pte) {
845c6f73aabSFrançois Tigeot 
846c6f73aabSFrançois Tigeot 			if (count) {
847c6f73aabSFrançois Tigeot 				radeon_vm_frag_ptes(rdev, ib, last_pte,
848c6f73aabSFrançois Tigeot 						    last_pte + 8 * count,
849c6f73aabSFrançois Tigeot 						    last_dst, flags);
850c6f73aabSFrançois Tigeot 			}
851c6f73aabSFrançois Tigeot 
852c6f73aabSFrançois Tigeot 			count = nptes;
853c6f73aabSFrançois Tigeot 			last_pte = pte;
854c6f73aabSFrançois Tigeot 			last_dst = dst;
855c6f73aabSFrançois Tigeot 		} else {
856c6f73aabSFrançois Tigeot 			count += nptes;
857c6f73aabSFrançois Tigeot 		}
858c6f73aabSFrançois Tigeot 
859c6f73aabSFrançois Tigeot 		addr += nptes;
860c6f73aabSFrançois Tigeot 		dst += nptes * RADEON_GPU_PAGE_SIZE;
861c6f73aabSFrançois Tigeot 	}
862c6f73aabSFrançois Tigeot 
863c6f73aabSFrançois Tigeot 	if (count) {
864c6f73aabSFrançois Tigeot 		radeon_vm_frag_ptes(rdev, ib, last_pte,
865c6f73aabSFrançois Tigeot 				    last_pte + 8 * count,
866c6f73aabSFrançois Tigeot 				    last_dst, flags);
867c6f73aabSFrançois Tigeot 	}
8687dcf36dcSFrançois Tigeot 
8697dcf36dcSFrançois Tigeot 	return 0;
8707dcf36dcSFrançois Tigeot }
8717dcf36dcSFrançois Tigeot 
8727dcf36dcSFrançois Tigeot /**
8737dcf36dcSFrançois Tigeot  * radeon_vm_fence_pts - fence page tables after an update
8747dcf36dcSFrançois Tigeot  *
8757dcf36dcSFrançois Tigeot  * @vm: requested vm
8767dcf36dcSFrançois Tigeot  * @start: start of GPU address range
8777dcf36dcSFrançois Tigeot  * @end: end of GPU address range
8787dcf36dcSFrançois Tigeot  * @fence: fence to use
8797dcf36dcSFrançois Tigeot  *
8807dcf36dcSFrançois Tigeot  * Fence the page tables in the range @start - @end (cayman+).
8817dcf36dcSFrançois Tigeot  *
8827dcf36dcSFrançois Tigeot  * Global and local mutex must be locked!
8837dcf36dcSFrançois Tigeot  */
8847dcf36dcSFrançois Tigeot static void radeon_vm_fence_pts(struct radeon_vm *vm,
8857dcf36dcSFrançois Tigeot 				uint64_t start, uint64_t end,
8867dcf36dcSFrançois Tigeot 				struct radeon_fence *fence)
8877dcf36dcSFrançois Tigeot {
8887dcf36dcSFrançois Tigeot 	unsigned i;
8897dcf36dcSFrançois Tigeot 
8907dcf36dcSFrançois Tigeot 	start >>= radeon_vm_block_size;
891*c59a5c48SFrançois Tigeot 	end = (end - 1) >> radeon_vm_block_size;
8927dcf36dcSFrançois Tigeot 
8937dcf36dcSFrançois Tigeot 	for (i = start; i <= end; ++i)
8947dcf36dcSFrançois Tigeot 		radeon_bo_fence(vm->page_tables[i].bo, fence, true);
895c6f73aabSFrançois Tigeot }
896c6f73aabSFrançois Tigeot 
897c6f73aabSFrançois Tigeot /**
898c6f73aabSFrançois Tigeot  * radeon_vm_bo_update - map a bo into the vm page table
899c6f73aabSFrançois Tigeot  *
900c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
901c6f73aabSFrançois Tigeot  * @vm: requested vm
902c6f73aabSFrançois Tigeot  * @bo: radeon buffer object
903c6f73aabSFrançois Tigeot  * @mem: ttm mem
904c6f73aabSFrançois Tigeot  *
905c6f73aabSFrançois Tigeot  * Fill in the page table entries for @bo (cayman+).
906c6f73aabSFrançois Tigeot  * Returns 0 for success, -EINVAL for failure.
907c6f73aabSFrançois Tigeot  *
908c6f73aabSFrançois Tigeot  * Object have to be reserved and mutex must be locked!
909c6f73aabSFrançois Tigeot  */
910c6f73aabSFrançois Tigeot int radeon_vm_bo_update(struct radeon_device *rdev,
911c6f73aabSFrançois Tigeot 			struct radeon_bo_va *bo_va,
912c6f73aabSFrançois Tigeot 			struct ttm_mem_reg *mem)
913c6f73aabSFrançois Tigeot {
914c6f73aabSFrançois Tigeot 	struct radeon_vm *vm = bo_va->vm;
915c6f73aabSFrançois Tigeot 	struct radeon_ib ib;
9167dcf36dcSFrançois Tigeot 	unsigned nptes, ncmds, ndw;
917c6f73aabSFrançois Tigeot 	uint64_t addr;
9187dcf36dcSFrançois Tigeot 	uint32_t flags;
919c6f73aabSFrançois Tigeot 	int r;
920c6f73aabSFrançois Tigeot 
9211cfef1a5SFrançois Tigeot 	if (!bo_va->it.start) {
922c6f73aabSFrançois Tigeot 		dev_err(rdev->dev, "bo %p don't has a mapping in vm %p\n",
923c6f73aabSFrançois Tigeot 			bo_va->bo, vm);
924c6f73aabSFrançois Tigeot 		return -EINVAL;
925c6f73aabSFrançois Tigeot 	}
926c6f73aabSFrançois Tigeot 
9277dcf36dcSFrançois Tigeot 	spin_lock(&vm->status_lock);
928*c59a5c48SFrançois Tigeot 	if (mem) {
929*c59a5c48SFrançois Tigeot 		if (list_empty(&bo_va->vm_status)) {
930*c59a5c48SFrançois Tigeot 			spin_unlock(&vm->status_lock);
931*c59a5c48SFrançois Tigeot 			return 0;
932*c59a5c48SFrançois Tigeot 		}
933c6f73aabSFrançois Tigeot 		list_del_init(&bo_va->vm_status);
934*c59a5c48SFrançois Tigeot 	} else {
935*c59a5c48SFrançois Tigeot 		list_del(&bo_va->vm_status);
936*c59a5c48SFrançois Tigeot 		list_add(&bo_va->vm_status, &vm->cleared);
937*c59a5c48SFrançois Tigeot 	}
9387dcf36dcSFrançois Tigeot 	spin_unlock(&vm->status_lock);
939c6f73aabSFrançois Tigeot 
940c6f73aabSFrançois Tigeot 	bo_va->flags &= ~RADEON_VM_PAGE_VALID;
941c6f73aabSFrançois Tigeot 	bo_va->flags &= ~RADEON_VM_PAGE_SYSTEM;
942c6f73aabSFrançois Tigeot 	bo_va->flags &= ~RADEON_VM_PAGE_SNOOPED;
9437dcf36dcSFrançois Tigeot 	if (bo_va->bo && radeon_ttm_tt_is_readonly(bo_va->bo->tbo.ttm))
9447dcf36dcSFrançois Tigeot 		bo_va->flags &= ~RADEON_VM_PAGE_WRITEABLE;
9457dcf36dcSFrançois Tigeot 
946c6f73aabSFrançois Tigeot 	if (mem) {
947c6f73aabSFrançois Tigeot 		addr = mem->start << PAGE_SHIFT;
948c6f73aabSFrançois Tigeot 		if (mem->mem_type != TTM_PL_SYSTEM) {
949c6f73aabSFrançois Tigeot 			bo_va->flags |= RADEON_VM_PAGE_VALID;
950c6f73aabSFrançois Tigeot 		}
951c6f73aabSFrançois Tigeot 		if (mem->mem_type == TTM_PL_TT) {
952c6f73aabSFrançois Tigeot 			bo_va->flags |= RADEON_VM_PAGE_SYSTEM;
953c6f73aabSFrançois Tigeot 			if (!(bo_va->bo->flags & (RADEON_GEM_GTT_WC | RADEON_GEM_GTT_UC)))
954c6f73aabSFrançois Tigeot 				bo_va->flags |= RADEON_VM_PAGE_SNOOPED;
955c6f73aabSFrançois Tigeot 
956c6f73aabSFrançois Tigeot 		} else {
957c6f73aabSFrançois Tigeot 			addr += rdev->vm_manager.vram_base_offset;
958c6f73aabSFrançois Tigeot 		}
959c6f73aabSFrançois Tigeot 	} else {
960c6f73aabSFrançois Tigeot 		addr = 0;
961c6f73aabSFrançois Tigeot 	}
962c6f73aabSFrançois Tigeot 
963c6f73aabSFrançois Tigeot 	trace_radeon_vm_bo_update(bo_va);
964c6f73aabSFrançois Tigeot 
9651cfef1a5SFrançois Tigeot 	nptes = bo_va->it.last - bo_va->it.start + 1;
966c6f73aabSFrançois Tigeot 
9677dcf36dcSFrançois Tigeot 	/* reserve space for one command every (1 << BLOCK_SIZE) entries
9687dcf36dcSFrançois Tigeot 	   or 2k dwords (whatever is smaller) */
9697dcf36dcSFrançois Tigeot 	ncmds = (nptes >> min(radeon_vm_block_size, 11)) + 1;
9707dcf36dcSFrançois Tigeot 
971c6f73aabSFrançois Tigeot 	/* padding, etc. */
972c6f73aabSFrançois Tigeot 	ndw = 64;
973c6f73aabSFrançois Tigeot 
9747dcf36dcSFrançois Tigeot 	flags = radeon_vm_page_flags(bo_va->flags);
9757dcf36dcSFrançois Tigeot 	if ((flags & R600_PTE_GART_MASK) == R600_PTE_GART_MASK) {
9767dcf36dcSFrançois Tigeot 		/* only copy commands needed */
9777dcf36dcSFrançois Tigeot 		ndw += ncmds * 7;
978c6f73aabSFrançois Tigeot 
9797dcf36dcSFrançois Tigeot 	} else if (flags & R600_PTE_SYSTEM) {
9807dcf36dcSFrançois Tigeot 		/* header for write data commands */
9817dcf36dcSFrançois Tigeot 		ndw += ncmds * 4;
9827dcf36dcSFrançois Tigeot 
9837dcf36dcSFrançois Tigeot 		/* body of write data command */
984c6f73aabSFrançois Tigeot 		ndw += nptes * 2;
985c6f73aabSFrançois Tigeot 
9867dcf36dcSFrançois Tigeot 	} else {
9877dcf36dcSFrançois Tigeot 		/* set page commands needed */
9887dcf36dcSFrançois Tigeot 		ndw += ncmds * 10;
9897dcf36dcSFrançois Tigeot 
9907dcf36dcSFrançois Tigeot 		/* two extra commands for begin/end of fragment */
9917dcf36dcSFrançois Tigeot 		ndw += 2 * 10;
9927dcf36dcSFrançois Tigeot 	}
9937dcf36dcSFrançois Tigeot 
994c6f73aabSFrançois Tigeot 	/* update too big for an IB */
995c6f73aabSFrançois Tigeot 	if (ndw > 0xfffff)
996c6f73aabSFrançois Tigeot 		return -ENOMEM;
997c6f73aabSFrançois Tigeot 
998c6f73aabSFrançois Tigeot 	r = radeon_ib_get(rdev, R600_RING_TYPE_DMA_INDEX, &ib, NULL, ndw * 4);
999c6f73aabSFrançois Tigeot 	if (r)
1000c6f73aabSFrançois Tigeot 		return r;
1001c6f73aabSFrançois Tigeot 	ib.length_dw = 0;
1002c6f73aabSFrançois Tigeot 
10037dcf36dcSFrançois Tigeot 	if (!(bo_va->flags & RADEON_VM_PAGE_VALID)) {
10047dcf36dcSFrançois Tigeot 		unsigned i;
10057dcf36dcSFrançois Tigeot 
10067dcf36dcSFrançois Tigeot 		for (i = 0; i < RADEON_NUM_RINGS; ++i)
10077dcf36dcSFrançois Tigeot 			radeon_sync_fence(&ib.sync, vm->ids[i].last_id_use);
10087dcf36dcSFrançois Tigeot 	}
10097dcf36dcSFrançois Tigeot 
10107dcf36dcSFrançois Tigeot 	r = radeon_vm_update_ptes(rdev, vm, &ib, bo_va->it.start,
10111cfef1a5SFrançois Tigeot 				  bo_va->it.last + 1, addr,
10121cfef1a5SFrançois Tigeot 				  radeon_vm_page_flags(bo_va->flags));
10137dcf36dcSFrançois Tigeot 	if (r) {
10147dcf36dcSFrançois Tigeot 		radeon_ib_free(rdev, &ib);
10157dcf36dcSFrançois Tigeot 		return r;
10167dcf36dcSFrançois Tigeot 	}
1017c6f73aabSFrançois Tigeot 
10187dcf36dcSFrançois Tigeot 	radeon_asic_vm_pad_ib(rdev, &ib);
10197dcf36dcSFrançois Tigeot 	WARN_ON(ib.length_dw > ndw);
10207dcf36dcSFrançois Tigeot 
1021c6f73aabSFrançois Tigeot 	r = radeon_ib_schedule(rdev, &ib, NULL, false);
1022c6f73aabSFrançois Tigeot 	if (r) {
1023c6f73aabSFrançois Tigeot 		radeon_ib_free(rdev, &ib);
1024c6f73aabSFrançois Tigeot 		return r;
1025c6f73aabSFrançois Tigeot 	}
10267dcf36dcSFrançois Tigeot 	ib.fence->is_vm_update = true;
10277dcf36dcSFrançois Tigeot 	radeon_vm_fence_pts(vm, bo_va->it.start, bo_va->it.last + 1, ib.fence);
10287dcf36dcSFrançois Tigeot 	radeon_fence_unref(&bo_va->last_pt_update);
10297dcf36dcSFrançois Tigeot 	bo_va->last_pt_update = radeon_fence_ref(ib.fence);
1030c6f73aabSFrançois Tigeot 	radeon_ib_free(rdev, &ib);
1031c6f73aabSFrançois Tigeot 
1032c6f73aabSFrançois Tigeot 	return 0;
1033c6f73aabSFrançois Tigeot }
1034c6f73aabSFrançois Tigeot 
1035c6f73aabSFrançois Tigeot /**
1036c6f73aabSFrançois Tigeot  * radeon_vm_clear_freed - clear freed BOs in the PT
1037c6f73aabSFrançois Tigeot  *
1038c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
1039c6f73aabSFrançois Tigeot  * @vm: requested vm
1040c6f73aabSFrançois Tigeot  *
1041c6f73aabSFrançois Tigeot  * Make sure all freed BOs are cleared in the PT.
1042c6f73aabSFrançois Tigeot  * Returns 0 for success.
1043c6f73aabSFrançois Tigeot  *
1044c6f73aabSFrançois Tigeot  * PTs have to be reserved and mutex must be locked!
1045c6f73aabSFrançois Tigeot  */
1046c6f73aabSFrançois Tigeot int radeon_vm_clear_freed(struct radeon_device *rdev,
1047c6f73aabSFrançois Tigeot 			  struct radeon_vm *vm)
1048c6f73aabSFrançois Tigeot {
10497dcf36dcSFrançois Tigeot 	struct radeon_bo_va *bo_va;
1050*c59a5c48SFrançois Tigeot 	int r = 0;
1051c6f73aabSFrançois Tigeot 
10527dcf36dcSFrançois Tigeot 	spin_lock(&vm->status_lock);
10537dcf36dcSFrançois Tigeot 	while (!list_empty(&vm->freed)) {
10547dcf36dcSFrançois Tigeot 		bo_va = list_first_entry(&vm->freed,
10557dcf36dcSFrançois Tigeot 			struct radeon_bo_va, vm_status);
10567dcf36dcSFrançois Tigeot 		spin_unlock(&vm->status_lock);
10577dcf36dcSFrançois Tigeot 
1058c6f73aabSFrançois Tigeot 		r = radeon_vm_bo_update(rdev, bo_va, NULL);
10597dcf36dcSFrançois Tigeot 		radeon_bo_unref(&bo_va->bo);
10607dcf36dcSFrançois Tigeot 		radeon_fence_unref(&bo_va->last_pt_update);
1061*c59a5c48SFrançois Tigeot 		spin_lock(&vm->status_lock);
1062*c59a5c48SFrançois Tigeot 		list_del(&bo_va->vm_status);
1063c6f73aabSFrançois Tigeot 		kfree(bo_va);
1064c6f73aabSFrançois Tigeot 		if (r)
1065*c59a5c48SFrançois Tigeot 			break;
10667dcf36dcSFrançois Tigeot 
1067c6f73aabSFrançois Tigeot 	}
10687dcf36dcSFrançois Tigeot 	spin_unlock(&vm->status_lock);
1069*c59a5c48SFrançois Tigeot 	return r;
1070c6f73aabSFrançois Tigeot 
1071c6f73aabSFrançois Tigeot }
1072c6f73aabSFrançois Tigeot 
1073c6f73aabSFrançois Tigeot /**
1074c6f73aabSFrançois Tigeot  * radeon_vm_clear_invalids - clear invalidated BOs in the PT
1075c6f73aabSFrançois Tigeot  *
1076c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
1077c6f73aabSFrançois Tigeot  * @vm: requested vm
1078c6f73aabSFrançois Tigeot  *
1079c6f73aabSFrançois Tigeot  * Make sure all invalidated BOs are cleared in the PT.
1080c6f73aabSFrançois Tigeot  * Returns 0 for success.
1081c6f73aabSFrançois Tigeot  *
1082c6f73aabSFrançois Tigeot  * PTs have to be reserved and mutex must be locked!
1083c6f73aabSFrançois Tigeot  */
1084c6f73aabSFrançois Tigeot int radeon_vm_clear_invalids(struct radeon_device *rdev,
1085c6f73aabSFrançois Tigeot 			     struct radeon_vm *vm)
1086c6f73aabSFrançois Tigeot {
10877dcf36dcSFrançois Tigeot 	struct radeon_bo_va *bo_va;
1088c6f73aabSFrançois Tigeot 	int r;
1089c6f73aabSFrançois Tigeot 
10907dcf36dcSFrançois Tigeot 	spin_lock(&vm->status_lock);
10917dcf36dcSFrançois Tigeot 	while (!list_empty(&vm->invalidated)) {
10927dcf36dcSFrançois Tigeot 		bo_va = list_first_entry(&vm->invalidated,
10937dcf36dcSFrançois Tigeot 			struct radeon_bo_va, vm_status);
10947dcf36dcSFrançois Tigeot 		spin_unlock(&vm->status_lock);
10957dcf36dcSFrançois Tigeot 
1096c6f73aabSFrançois Tigeot 		r = radeon_vm_bo_update(rdev, bo_va, NULL);
1097c6f73aabSFrançois Tigeot 		if (r)
1098c6f73aabSFrançois Tigeot 			return r;
10997dcf36dcSFrançois Tigeot 
11007dcf36dcSFrançois Tigeot 		spin_lock(&vm->status_lock);
1101c6f73aabSFrançois Tigeot 	}
11027dcf36dcSFrançois Tigeot 	spin_unlock(&vm->status_lock);
11037dcf36dcSFrançois Tigeot 
1104c6f73aabSFrançois Tigeot 	return 0;
1105c6f73aabSFrançois Tigeot }
1106c6f73aabSFrançois Tigeot 
1107c6f73aabSFrançois Tigeot /**
1108c6f73aabSFrançois Tigeot  * radeon_vm_bo_rmv - remove a bo to a specific vm
1109c6f73aabSFrançois Tigeot  *
1110c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
1111c6f73aabSFrançois Tigeot  * @bo_va: requested bo_va
1112c6f73aabSFrançois Tigeot  *
1113c6f73aabSFrançois Tigeot  * Remove @bo_va->bo from the requested vm (cayman+).
1114c6f73aabSFrançois Tigeot  *
1115c6f73aabSFrançois Tigeot  * Object have to be reserved!
1116c6f73aabSFrançois Tigeot  */
1117c6f73aabSFrançois Tigeot void radeon_vm_bo_rmv(struct radeon_device *rdev,
1118c6f73aabSFrançois Tigeot 		      struct radeon_bo_va *bo_va)
1119c6f73aabSFrançois Tigeot {
1120c6f73aabSFrançois Tigeot 	struct radeon_vm *vm = bo_va->vm;
1121c6f73aabSFrançois Tigeot 
1122c6f73aabSFrançois Tigeot 	list_del(&bo_va->bo_list);
1123c6f73aabSFrançois Tigeot 
11241cfef1a5SFrançois Tigeot 	mutex_lock(&vm->mutex);
112580670160SMatthew Dillon 	if (bo_va->it.start || bo_va->it.last)
11261cfef1a5SFrançois Tigeot 		interval_tree_remove(&bo_va->it, &vm->va);
11277dcf36dcSFrançois Tigeot 
1128*c59a5c48SFrançois Tigeot 	spin_lock(&vm->status_lock);
11297dcf36dcSFrançois Tigeot 	list_del(&bo_va->vm_status);
1130*c59a5c48SFrançois Tigeot 	if (bo_va->it.start || bo_va->it.last) {
1131*c59a5c48SFrançois Tigeot 		bo_va->bo = radeon_bo_ref(bo_va->bo);
1132c6f73aabSFrançois Tigeot 		list_add(&bo_va->vm_status, &vm->freed);
1133c6f73aabSFrançois Tigeot 	} else {
11347dcf36dcSFrançois Tigeot 		radeon_fence_unref(&bo_va->last_pt_update);
1135c6f73aabSFrançois Tigeot 		kfree(bo_va);
1136c6f73aabSFrançois Tigeot 	}
11377dcf36dcSFrançois Tigeot 	spin_unlock(&vm->status_lock);
1138c6f73aabSFrançois Tigeot 
11391cfef1a5SFrançois Tigeot 	mutex_unlock(&vm->mutex);
1140c6f73aabSFrançois Tigeot }
1141c6f73aabSFrançois Tigeot 
1142c6f73aabSFrançois Tigeot /**
1143c6f73aabSFrançois Tigeot  * radeon_vm_bo_invalidate - mark the bo as invalid
1144c6f73aabSFrançois Tigeot  *
1145c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
1146c6f73aabSFrançois Tigeot  * @vm: requested vm
1147c6f73aabSFrançois Tigeot  * @bo: radeon buffer object
1148c6f73aabSFrançois Tigeot  *
1149c6f73aabSFrançois Tigeot  * Mark @bo as invalid (cayman+).
1150c6f73aabSFrançois Tigeot  */
1151c6f73aabSFrançois Tigeot void radeon_vm_bo_invalidate(struct radeon_device *rdev,
1152c6f73aabSFrançois Tigeot 			     struct radeon_bo *bo)
1153c6f73aabSFrançois Tigeot {
1154c6f73aabSFrançois Tigeot 	struct radeon_bo_va *bo_va;
1155c6f73aabSFrançois Tigeot 
1156c6f73aabSFrançois Tigeot 	list_for_each_entry(bo_va, &bo->va, bo_list) {
11577dcf36dcSFrançois Tigeot 		spin_lock(&bo_va->vm->status_lock);
1158*c59a5c48SFrançois Tigeot 		if (list_empty(&bo_va->vm_status) &&
1159*c59a5c48SFrançois Tigeot 		    (bo_va->it.start || bo_va->it.last))
1160c6f73aabSFrançois Tigeot 			list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
11617dcf36dcSFrançois Tigeot 		spin_unlock(&bo_va->vm->status_lock);
1162c6f73aabSFrançois Tigeot 	}
1163c6f73aabSFrançois Tigeot }
1164c6f73aabSFrançois Tigeot 
1165c6f73aabSFrançois Tigeot /**
1166c6f73aabSFrançois Tigeot  * radeon_vm_init - initialize a vm instance
1167c6f73aabSFrançois Tigeot  *
1168c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
1169c6f73aabSFrançois Tigeot  * @vm: requested vm
1170c6f73aabSFrançois Tigeot  *
1171c6f73aabSFrançois Tigeot  * Init @vm fields (cayman+).
1172c6f73aabSFrançois Tigeot  */
1173c6f73aabSFrançois Tigeot int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm)
1174c6f73aabSFrançois Tigeot {
1175c6f73aabSFrançois Tigeot 	const unsigned align = min(RADEON_VM_PTB_ALIGN_SIZE,
1176c6f73aabSFrançois Tigeot 		RADEON_VM_PTE_COUNT * 8);
1177c6f73aabSFrançois Tigeot 	unsigned pd_size, pd_entries, pts_size;
11787dcf36dcSFrançois Tigeot 	int i, r;
1179c6f73aabSFrançois Tigeot 
1180c6f73aabSFrançois Tigeot 	vm->ib_bo_va = NULL;
11817dcf36dcSFrançois Tigeot 	for (i = 0; i < RADEON_NUM_RINGS; ++i) {
11827dcf36dcSFrançois Tigeot 		vm->ids[i].id = 0;
11837dcf36dcSFrançois Tigeot 		vm->ids[i].flushed_updates = NULL;
11847dcf36dcSFrançois Tigeot 		vm->ids[i].last_id_use = NULL;
11857dcf36dcSFrançois Tigeot 	}
1186c6f73aabSFrançois Tigeot 	lockinit(&vm->mutex, "rvmmtx", 0, LK_CANRECURSE);
11871cfef1a5SFrançois Tigeot 	vm->va = LINUX_RB_ROOT;
1188*c59a5c48SFrançois Tigeot 	spin_init(&vm->status_lock, "rvsl");
1189c6f73aabSFrançois Tigeot 	INIT_LIST_HEAD(&vm->invalidated);
1190c6f73aabSFrançois Tigeot 	INIT_LIST_HEAD(&vm->freed);
1191*c59a5c48SFrançois Tigeot 	INIT_LIST_HEAD(&vm->cleared);
1192c6f73aabSFrançois Tigeot 
1193c6f73aabSFrançois Tigeot 	pd_size = radeon_vm_directory_size(rdev);
1194c6f73aabSFrançois Tigeot 	pd_entries = radeon_vm_num_pdes(rdev);
1195c6f73aabSFrançois Tigeot 
1196c6f73aabSFrançois Tigeot 	/* allocate page table array */
1197c6f73aabSFrançois Tigeot 	pts_size = pd_entries * sizeof(struct radeon_vm_pt);
1198c6f73aabSFrançois Tigeot 	vm->page_tables = kzalloc(pts_size, GFP_KERNEL);
1199c6f73aabSFrançois Tigeot 	if (vm->page_tables == NULL) {
1200c6f73aabSFrançois Tigeot 		DRM_ERROR("Cannot allocate memory for page table array\n");
1201c6f73aabSFrançois Tigeot 		return -ENOMEM;
1202c6f73aabSFrançois Tigeot 	}
1203c6f73aabSFrançois Tigeot 
1204c6f73aabSFrançois Tigeot 	r = radeon_bo_create(rdev, pd_size, align, true,
1205c6f73aabSFrançois Tigeot 			     RADEON_GEM_DOMAIN_VRAM, 0, NULL,
12067dcf36dcSFrançois Tigeot 			     NULL, &vm->page_directory);
1207c6f73aabSFrançois Tigeot 	if (r)
1208c6f73aabSFrançois Tigeot 		return r;
1209c6f73aabSFrançois Tigeot 
1210c6f73aabSFrançois Tigeot 	r = radeon_vm_clear_bo(rdev, vm->page_directory);
1211c6f73aabSFrançois Tigeot 	if (r) {
1212c6f73aabSFrançois Tigeot 		radeon_bo_unref(&vm->page_directory);
1213c6f73aabSFrançois Tigeot 		vm->page_directory = NULL;
1214c6f73aabSFrançois Tigeot 		return r;
1215c6f73aabSFrançois Tigeot 	}
1216c6f73aabSFrançois Tigeot 
1217c6f73aabSFrançois Tigeot 	return 0;
1218c6f73aabSFrançois Tigeot }
1219c6f73aabSFrançois Tigeot 
1220c6f73aabSFrançois Tigeot /**
1221c6f73aabSFrançois Tigeot  * radeon_vm_fini - tear down a vm instance
1222c6f73aabSFrançois Tigeot  *
1223c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
1224c6f73aabSFrançois Tigeot  * @vm: requested vm
1225c6f73aabSFrançois Tigeot  *
1226c6f73aabSFrançois Tigeot  * Tear down @vm (cayman+).
1227c6f73aabSFrançois Tigeot  * Unbind the VM and remove all bos from the vm bo list
1228c6f73aabSFrançois Tigeot  */
1229c6f73aabSFrançois Tigeot void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm)
1230c6f73aabSFrançois Tigeot {
1231c6f73aabSFrançois Tigeot 	struct radeon_bo_va *bo_va, *tmp;
1232c6f73aabSFrançois Tigeot 	int i, r;
1233c6f73aabSFrançois Tigeot 
12341cfef1a5SFrançois Tigeot 	if (!RB_EMPTY_ROOT(&vm->va)) {
1235c6f73aabSFrançois Tigeot 		dev_err(rdev->dev, "still active bo inside vm\n");
1236c6f73aabSFrançois Tigeot 	}
12371cfef1a5SFrançois Tigeot #ifndef __DragonFly__
12381cfef1a5SFrançois Tigeot 	rbtree_postorder_for_each_entry_safe(bo_va, tmp, &vm->va, it.rb) {
12391cfef1a5SFrançois Tigeot #else
12401cfef1a5SFrançois Tigeot 	/*
12411cfef1a5SFrançois Tigeot 	 * DFly interval tree mock-up does not use RB trees, the RB iterator
12421cfef1a5SFrançois Tigeot 	 * may not be used.
12431cfef1a5SFrançois Tigeot 	 *
12441cfef1a5SFrançois Tigeot 	 * rbtree_postorder_for_each_entry_safe(bo_va, tmp, &vm->va, it.rb)
12451cfef1a5SFrançois Tigeot 	 *
12461cfef1a5SFrançois Tigeot 	 * This code is removing all entries so it is fairly easy to replace.
12471cfef1a5SFrançois Tigeot 	 */
12481cfef1a5SFrançois Tigeot 	while (vm->va.rb_node) {
12491cfef1a5SFrançois Tigeot 		bo_va = container_of((void *)vm->va.rb_node, struct radeon_bo_va, it);
12501cfef1a5SFrançois Tigeot #endif
1251c6f73aabSFrançois Tigeot 		r = radeon_bo_reserve(bo_va->bo, false);
1252c6f73aabSFrançois Tigeot 		if (!r) {
125380670160SMatthew Dillon 			interval_tree_remove(&bo_va->it, &vm->va);
1254c6f73aabSFrançois Tigeot 			list_del_init(&bo_va->bo_list);
1255c6f73aabSFrançois Tigeot 			radeon_bo_unreserve(bo_va->bo);
12567dcf36dcSFrançois Tigeot 			radeon_fence_unref(&bo_va->last_pt_update);
1257c6f73aabSFrançois Tigeot 			kfree(bo_va);
1258c6f73aabSFrançois Tigeot 		}
1259c6f73aabSFrançois Tigeot 	}
12607dcf36dcSFrançois Tigeot 	list_for_each_entry_safe(bo_va, tmp, &vm->freed, vm_status) {
12617dcf36dcSFrançois Tigeot 		radeon_bo_unref(&bo_va->bo);
12627dcf36dcSFrançois Tigeot 		radeon_fence_unref(&bo_va->last_pt_update);
1263c6f73aabSFrançois Tigeot 		kfree(bo_va);
12647dcf36dcSFrançois Tigeot 	}
1265c6f73aabSFrançois Tigeot 
1266c6f73aabSFrançois Tigeot 	for (i = 0; i < radeon_vm_num_pdes(rdev); i++)
1267c6f73aabSFrançois Tigeot 		radeon_bo_unref(&vm->page_tables[i].bo);
1268c6f73aabSFrançois Tigeot 	kfree(vm->page_tables);
1269c6f73aabSFrançois Tigeot 
1270c6f73aabSFrançois Tigeot 	radeon_bo_unref(&vm->page_directory);
1271c6f73aabSFrançois Tigeot 
12727dcf36dcSFrançois Tigeot 	for (i = 0; i < RADEON_NUM_RINGS; ++i) {
12737dcf36dcSFrançois Tigeot 		radeon_fence_unref(&vm->ids[i].flushed_updates);
12747dcf36dcSFrançois Tigeot 		radeon_fence_unref(&vm->ids[i].last_id_use);
12757dcf36dcSFrançois Tigeot 	}
1276c6f73aabSFrançois Tigeot 
12777dcf36dcSFrançois Tigeot 	mutex_destroy(&vm->mutex);
1278c6f73aabSFrançois Tigeot }
1279