1c59a5c48SFrançois Tigeot 2c59a5c48SFrançois Tigeot #include <drm/drmP.h> 3c59a5c48SFrançois Tigeot #include <drm/drm_dp_mst_helper.h> 4c59a5c48SFrançois Tigeot #include <drm/drm_fb_helper.h> 5c59a5c48SFrançois Tigeot 6c59a5c48SFrançois Tigeot #include "radeon.h" 7c59a5c48SFrançois Tigeot #include "atom.h" 8c59a5c48SFrançois Tigeot #include "ni_reg.h" 9c59a5c48SFrançois Tigeot 10c59a5c48SFrançois Tigeot static struct radeon_encoder *radeon_dp_create_fake_mst_encoder(struct radeon_connector *connector); 11c59a5c48SFrançois Tigeot 12c59a5c48SFrançois Tigeot static int radeon_atom_set_enc_offset(int id) 13c59a5c48SFrançois Tigeot { 14c59a5c48SFrançois Tigeot static const int offsets[] = { EVERGREEN_CRTC0_REGISTER_OFFSET, 15c59a5c48SFrançois Tigeot EVERGREEN_CRTC1_REGISTER_OFFSET, 16c59a5c48SFrançois Tigeot EVERGREEN_CRTC2_REGISTER_OFFSET, 17c59a5c48SFrançois Tigeot EVERGREEN_CRTC3_REGISTER_OFFSET, 18c59a5c48SFrançois Tigeot EVERGREEN_CRTC4_REGISTER_OFFSET, 19c59a5c48SFrançois Tigeot EVERGREEN_CRTC5_REGISTER_OFFSET, 20c59a5c48SFrançois Tigeot 0x13830 - 0x7030 }; 21c59a5c48SFrançois Tigeot 22c59a5c48SFrançois Tigeot return offsets[id]; 23c59a5c48SFrançois Tigeot } 24c59a5c48SFrançois Tigeot 25c59a5c48SFrançois Tigeot static int radeon_dp_mst_set_be_cntl(struct radeon_encoder *primary, 26c59a5c48SFrançois Tigeot struct radeon_encoder_mst *mst_enc, 27c59a5c48SFrançois Tigeot enum radeon_hpd_id hpd, bool enable) 28c59a5c48SFrançois Tigeot { 29c59a5c48SFrançois Tigeot struct drm_device *dev = primary->base.dev; 30c59a5c48SFrançois Tigeot struct radeon_device *rdev = dev->dev_private; 31c59a5c48SFrançois Tigeot uint32_t reg; 32c59a5c48SFrançois Tigeot int retries = 0; 33c59a5c48SFrançois Tigeot uint32_t temp; 34c59a5c48SFrançois Tigeot 35c59a5c48SFrançois Tigeot reg = RREG32(NI_DIG_BE_CNTL + primary->offset); 36c59a5c48SFrançois Tigeot 37c59a5c48SFrançois Tigeot /* set MST mode */ 38c59a5c48SFrançois Tigeot reg &= ~NI_DIG_FE_DIG_MODE(7); 39c59a5c48SFrançois Tigeot reg |= NI_DIG_FE_DIG_MODE(NI_DIG_MODE_DP_MST); 40c59a5c48SFrançois Tigeot 41c59a5c48SFrançois Tigeot if (enable) 42c59a5c48SFrançois Tigeot reg |= NI_DIG_FE_SOURCE_SELECT(1 << mst_enc->fe); 43c59a5c48SFrançois Tigeot else 44c59a5c48SFrançois Tigeot reg &= ~NI_DIG_FE_SOURCE_SELECT(1 << mst_enc->fe); 45c59a5c48SFrançois Tigeot 46c59a5c48SFrançois Tigeot reg |= NI_DIG_HPD_SELECT(hpd); 47c59a5c48SFrançois Tigeot DRM_DEBUG_KMS("writing 0x%08x 0x%08x\n", NI_DIG_BE_CNTL + primary->offset, reg); 48c59a5c48SFrançois Tigeot WREG32(NI_DIG_BE_CNTL + primary->offset, reg); 49c59a5c48SFrançois Tigeot 50c59a5c48SFrançois Tigeot if (enable) { 51c59a5c48SFrançois Tigeot uint32_t offset = radeon_atom_set_enc_offset(mst_enc->fe); 52c59a5c48SFrançois Tigeot 53c59a5c48SFrançois Tigeot do { 54c59a5c48SFrançois Tigeot temp = RREG32(NI_DIG_FE_CNTL + offset); 55c59a5c48SFrançois Tigeot } while ((temp & NI_DIG_SYMCLK_FE_ON) && retries++ < 10000); 56c59a5c48SFrançois Tigeot if (retries == 10000) 57c59a5c48SFrançois Tigeot DRM_ERROR("timed out waiting for FE %d %d\n", primary->offset, mst_enc->fe); 58c59a5c48SFrançois Tigeot } 59c59a5c48SFrançois Tigeot return 0; 60c59a5c48SFrançois Tigeot } 61c59a5c48SFrançois Tigeot 62c59a5c48SFrançois Tigeot static int radeon_dp_mst_set_stream_attrib(struct radeon_encoder *primary, 63c59a5c48SFrançois Tigeot int stream_number, 64c59a5c48SFrançois Tigeot int fe, 65c59a5c48SFrançois Tigeot int slots) 66c59a5c48SFrançois Tigeot { 67c59a5c48SFrançois Tigeot struct drm_device *dev = primary->base.dev; 68c59a5c48SFrançois Tigeot struct radeon_device *rdev = dev->dev_private; 69c59a5c48SFrançois Tigeot u32 temp, val; 70c59a5c48SFrançois Tigeot int retries = 0; 71c59a5c48SFrançois Tigeot int satreg, satidx; 72c59a5c48SFrançois Tigeot 73c59a5c48SFrançois Tigeot satreg = stream_number >> 1; 74c59a5c48SFrançois Tigeot satidx = stream_number & 1; 75c59a5c48SFrançois Tigeot 76c59a5c48SFrançois Tigeot temp = RREG32(NI_DP_MSE_SAT0 + satreg + primary->offset); 77c59a5c48SFrançois Tigeot 78c59a5c48SFrançois Tigeot val = NI_DP_MSE_SAT_SLOT_COUNT0(slots) | NI_DP_MSE_SAT_SRC0(fe); 79c59a5c48SFrançois Tigeot 80c59a5c48SFrançois Tigeot val <<= (16 * satidx); 81c59a5c48SFrançois Tigeot 82c59a5c48SFrançois Tigeot temp &= ~(0xffff << (16 * satidx)); 83c59a5c48SFrançois Tigeot 84c59a5c48SFrançois Tigeot temp |= val; 85c59a5c48SFrançois Tigeot 86c59a5c48SFrançois Tigeot DRM_DEBUG_KMS("writing 0x%08x 0x%08x\n", NI_DP_MSE_SAT0 + satreg + primary->offset, temp); 87c59a5c48SFrançois Tigeot WREG32(NI_DP_MSE_SAT0 + satreg + primary->offset, temp); 88c59a5c48SFrançois Tigeot 89c59a5c48SFrançois Tigeot WREG32(NI_DP_MSE_SAT_UPDATE + primary->offset, 1); 90c59a5c48SFrançois Tigeot 91c59a5c48SFrançois Tigeot do { 92*d78d3a22SFrançois Tigeot unsigned value1, value2; 93*d78d3a22SFrançois Tigeot udelay(10); 94c59a5c48SFrançois Tigeot temp = RREG32(NI_DP_MSE_SAT_UPDATE + primary->offset); 95*d78d3a22SFrançois Tigeot 96*d78d3a22SFrançois Tigeot value1 = temp & NI_DP_MSE_SAT_UPDATE_MASK; 97*d78d3a22SFrançois Tigeot value2 = temp & NI_DP_MSE_16_MTP_KEEPOUT; 98*d78d3a22SFrançois Tigeot 99*d78d3a22SFrançois Tigeot if (!value1 && !value2) 100*d78d3a22SFrançois Tigeot break; 101*d78d3a22SFrançois Tigeot } while (retries++ < 50); 102c59a5c48SFrançois Tigeot 103c59a5c48SFrançois Tigeot if (retries == 10000) 104c59a5c48SFrançois Tigeot DRM_ERROR("timed out waitin for SAT update %d\n", primary->offset); 105c59a5c48SFrançois Tigeot 106c59a5c48SFrançois Tigeot /* MTP 16 ? */ 107c59a5c48SFrançois Tigeot return 0; 108c59a5c48SFrançois Tigeot } 109c59a5c48SFrançois Tigeot 110c59a5c48SFrançois Tigeot static int radeon_dp_mst_update_stream_attribs(struct radeon_connector *mst_conn, 111c59a5c48SFrançois Tigeot struct radeon_encoder *primary) 112c59a5c48SFrançois Tigeot { 113c59a5c48SFrançois Tigeot struct drm_device *dev = mst_conn->base.dev; 114c59a5c48SFrançois Tigeot struct stream_attribs new_attribs[6]; 115c59a5c48SFrançois Tigeot int i; 116c59a5c48SFrançois Tigeot int idx = 0; 117c59a5c48SFrançois Tigeot struct radeon_connector *radeon_connector; 118c59a5c48SFrançois Tigeot struct drm_connector *connector; 119c59a5c48SFrançois Tigeot 120c59a5c48SFrançois Tigeot memset(new_attribs, 0, sizeof(new_attribs)); 121c59a5c48SFrançois Tigeot list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 122c59a5c48SFrançois Tigeot struct radeon_encoder *subenc; 123c59a5c48SFrançois Tigeot struct radeon_encoder_mst *mst_enc; 124c59a5c48SFrançois Tigeot 125c59a5c48SFrançois Tigeot radeon_connector = to_radeon_connector(connector); 126c59a5c48SFrançois Tigeot if (!radeon_connector->is_mst_connector) 127c59a5c48SFrançois Tigeot continue; 128c59a5c48SFrançois Tigeot 129c59a5c48SFrançois Tigeot if (radeon_connector->mst_port != mst_conn) 130c59a5c48SFrançois Tigeot continue; 131c59a5c48SFrançois Tigeot 132c59a5c48SFrançois Tigeot subenc = radeon_connector->mst_encoder; 133c59a5c48SFrançois Tigeot mst_enc = subenc->enc_priv; 134c59a5c48SFrançois Tigeot 135c59a5c48SFrançois Tigeot if (!mst_enc->enc_active) 136c59a5c48SFrançois Tigeot continue; 137c59a5c48SFrançois Tigeot 138c59a5c48SFrançois Tigeot new_attribs[idx].fe = mst_enc->fe; 139c59a5c48SFrançois Tigeot new_attribs[idx].slots = drm_dp_mst_get_vcpi_slots(&mst_conn->mst_mgr, mst_enc->port); 140c59a5c48SFrançois Tigeot idx++; 141c59a5c48SFrançois Tigeot } 142c59a5c48SFrançois Tigeot 143c59a5c48SFrançois Tigeot for (i = 0; i < idx; i++) { 144c59a5c48SFrançois Tigeot if (new_attribs[i].fe != mst_conn->cur_stream_attribs[i].fe || 145c59a5c48SFrançois Tigeot new_attribs[i].slots != mst_conn->cur_stream_attribs[i].slots) { 146c59a5c48SFrançois Tigeot radeon_dp_mst_set_stream_attrib(primary, i, new_attribs[i].fe, new_attribs[i].slots); 147c59a5c48SFrançois Tigeot mst_conn->cur_stream_attribs[i].fe = new_attribs[i].fe; 148c59a5c48SFrançois Tigeot mst_conn->cur_stream_attribs[i].slots = new_attribs[i].slots; 149c59a5c48SFrançois Tigeot } 150c59a5c48SFrançois Tigeot } 151c59a5c48SFrançois Tigeot 152c59a5c48SFrançois Tigeot for (i = idx; i < mst_conn->enabled_attribs; i++) { 153c59a5c48SFrançois Tigeot radeon_dp_mst_set_stream_attrib(primary, i, 0, 0); 154c59a5c48SFrançois Tigeot mst_conn->cur_stream_attribs[i].fe = 0; 155c59a5c48SFrançois Tigeot mst_conn->cur_stream_attribs[i].slots = 0; 156c59a5c48SFrançois Tigeot } 157c59a5c48SFrançois Tigeot mst_conn->enabled_attribs = idx; 158c59a5c48SFrançois Tigeot return 0; 159c59a5c48SFrançois Tigeot } 160c59a5c48SFrançois Tigeot 161*d78d3a22SFrançois Tigeot static int radeon_dp_mst_set_vcp_size(struct radeon_encoder *mst, s64 avg_time_slots_per_mtp) 162c59a5c48SFrançois Tigeot { 163c59a5c48SFrançois Tigeot struct drm_device *dev = mst->base.dev; 164c59a5c48SFrançois Tigeot struct radeon_device *rdev = dev->dev_private; 165c59a5c48SFrançois Tigeot struct radeon_encoder_mst *mst_enc = mst->enc_priv; 166c59a5c48SFrançois Tigeot uint32_t val, temp; 167c59a5c48SFrançois Tigeot uint32_t offset = radeon_atom_set_enc_offset(mst_enc->fe); 168c59a5c48SFrançois Tigeot int retries = 0; 169*d78d3a22SFrançois Tigeot uint32_t x = drm_fixp2int(avg_time_slots_per_mtp); 170*d78d3a22SFrançois Tigeot uint32_t y = drm_fixp2int_ceil((avg_time_slots_per_mtp - x) << 26); 171c59a5c48SFrançois Tigeot 172c59a5c48SFrançois Tigeot val = NI_DP_MSE_RATE_X(x) | NI_DP_MSE_RATE_Y(y); 173c59a5c48SFrançois Tigeot 174c59a5c48SFrançois Tigeot WREG32(NI_DP_MSE_RATE_CNTL + offset, val); 175c59a5c48SFrançois Tigeot 176c59a5c48SFrançois Tigeot do { 177c59a5c48SFrançois Tigeot temp = RREG32(NI_DP_MSE_RATE_UPDATE + offset); 178*d78d3a22SFrançois Tigeot udelay(10); 179c59a5c48SFrançois Tigeot } while ((temp & 0x1) && (retries++ < 10000)); 180c59a5c48SFrançois Tigeot 181c59a5c48SFrançois Tigeot if (retries >= 10000) 182c59a5c48SFrançois Tigeot DRM_ERROR("timed out wait for rate cntl %d\n", mst_enc->fe); 183c59a5c48SFrançois Tigeot return 0; 184c59a5c48SFrançois Tigeot } 185c59a5c48SFrançois Tigeot 186c59a5c48SFrançois Tigeot static int radeon_dp_mst_get_ddc_modes(struct drm_connector *connector) 187c59a5c48SFrançois Tigeot { 188c59a5c48SFrançois Tigeot struct radeon_connector *radeon_connector = to_radeon_connector(connector); 189c59a5c48SFrançois Tigeot struct radeon_connector *master = radeon_connector->mst_port; 190c59a5c48SFrançois Tigeot struct edid *edid; 191c59a5c48SFrançois Tigeot int ret = 0; 192c59a5c48SFrançois Tigeot 193c59a5c48SFrançois Tigeot edid = drm_dp_mst_get_edid(connector, &master->mst_mgr, radeon_connector->port); 194c59a5c48SFrançois Tigeot radeon_connector->edid = edid; 195c59a5c48SFrançois Tigeot DRM_DEBUG_KMS("edid retrieved %p\n", edid); 196c59a5c48SFrançois Tigeot if (radeon_connector->edid) { 197c59a5c48SFrançois Tigeot drm_mode_connector_update_edid_property(&radeon_connector->base, radeon_connector->edid); 198c59a5c48SFrançois Tigeot ret = drm_add_edid_modes(&radeon_connector->base, radeon_connector->edid); 199c59a5c48SFrançois Tigeot drm_edid_to_eld(&radeon_connector->base, radeon_connector->edid); 200c59a5c48SFrançois Tigeot return ret; 201c59a5c48SFrançois Tigeot } 202c59a5c48SFrançois Tigeot drm_mode_connector_update_edid_property(&radeon_connector->base, NULL); 203c59a5c48SFrançois Tigeot 204c59a5c48SFrançois Tigeot return ret; 205c59a5c48SFrançois Tigeot } 206c59a5c48SFrançois Tigeot 207c59a5c48SFrançois Tigeot static int radeon_dp_mst_get_modes(struct drm_connector *connector) 208c59a5c48SFrançois Tigeot { 209c59a5c48SFrançois Tigeot return radeon_dp_mst_get_ddc_modes(connector); 210c59a5c48SFrançois Tigeot } 211c59a5c48SFrançois Tigeot 212c59a5c48SFrançois Tigeot static enum drm_mode_status 213c59a5c48SFrançois Tigeot radeon_dp_mst_mode_valid(struct drm_connector *connector, 214c59a5c48SFrançois Tigeot struct drm_display_mode *mode) 215c59a5c48SFrançois Tigeot { 216c59a5c48SFrançois Tigeot /* TODO - validate mode against available PBN for link */ 217c59a5c48SFrançois Tigeot if (mode->clock < 10000) 218c59a5c48SFrançois Tigeot return MODE_CLOCK_LOW; 219c59a5c48SFrançois Tigeot 220c59a5c48SFrançois Tigeot if (mode->flags & DRM_MODE_FLAG_DBLCLK) 221c59a5c48SFrançois Tigeot return MODE_H_ILLEGAL; 222c59a5c48SFrançois Tigeot 223c59a5c48SFrançois Tigeot return MODE_OK; 224c59a5c48SFrançois Tigeot } 225c59a5c48SFrançois Tigeot 226c59a5c48SFrançois Tigeot static struct drm_encoder *radeon_mst_best_encoder(struct drm_connector *connector) 227c59a5c48SFrançois Tigeot { 228c59a5c48SFrançois Tigeot struct radeon_connector *radeon_connector = to_radeon_connector(connector); 229c59a5c48SFrançois Tigeot 230c59a5c48SFrançois Tigeot return &radeon_connector->mst_encoder->base; 231c59a5c48SFrançois Tigeot } 232c59a5c48SFrançois Tigeot 233c59a5c48SFrançois Tigeot static const struct drm_connector_helper_funcs radeon_dp_mst_connector_helper_funcs = { 234c59a5c48SFrançois Tigeot .get_modes = radeon_dp_mst_get_modes, 235c59a5c48SFrançois Tigeot .mode_valid = radeon_dp_mst_mode_valid, 236c59a5c48SFrançois Tigeot .best_encoder = radeon_mst_best_encoder, 237c59a5c48SFrançois Tigeot }; 238c59a5c48SFrançois Tigeot 239c59a5c48SFrançois Tigeot static enum drm_connector_status 240c59a5c48SFrançois Tigeot radeon_dp_mst_detect(struct drm_connector *connector, bool force) 241c59a5c48SFrançois Tigeot { 242c59a5c48SFrançois Tigeot struct radeon_connector *radeon_connector = to_radeon_connector(connector); 243c59a5c48SFrançois Tigeot struct radeon_connector *master = radeon_connector->mst_port; 244c59a5c48SFrançois Tigeot 245c59a5c48SFrançois Tigeot return drm_dp_mst_detect_port(connector, &master->mst_mgr, radeon_connector->port); 246c59a5c48SFrançois Tigeot } 247c59a5c48SFrançois Tigeot 248c59a5c48SFrançois Tigeot static void 249c59a5c48SFrançois Tigeot radeon_dp_mst_connector_destroy(struct drm_connector *connector) 250c59a5c48SFrançois Tigeot { 251c59a5c48SFrançois Tigeot struct radeon_connector *radeon_connector = to_radeon_connector(connector); 252c59a5c48SFrançois Tigeot struct radeon_encoder *radeon_encoder = radeon_connector->mst_encoder; 253c59a5c48SFrançois Tigeot 254c59a5c48SFrançois Tigeot drm_encoder_cleanup(&radeon_encoder->base); 255c59a5c48SFrançois Tigeot kfree(radeon_encoder); 256c59a5c48SFrançois Tigeot drm_connector_cleanup(connector); 257c59a5c48SFrançois Tigeot kfree(radeon_connector); 258c59a5c48SFrançois Tigeot } 259c59a5c48SFrançois Tigeot 260c59a5c48SFrançois Tigeot static const struct drm_connector_funcs radeon_dp_mst_connector_funcs = { 261*d78d3a22SFrançois Tigeot .dpms = drm_helper_connector_dpms, 262c59a5c48SFrançois Tigeot .detect = radeon_dp_mst_detect, 263c59a5c48SFrançois Tigeot .fill_modes = drm_helper_probe_single_connector_modes, 264c59a5c48SFrançois Tigeot .destroy = radeon_dp_mst_connector_destroy, 265c59a5c48SFrançois Tigeot }; 266c59a5c48SFrançois Tigeot 267c59a5c48SFrançois Tigeot static struct drm_connector *radeon_dp_add_mst_connector(struct drm_dp_mst_topology_mgr *mgr, 268c59a5c48SFrançois Tigeot struct drm_dp_mst_port *port, 269c59a5c48SFrançois Tigeot const char *pathprop) 270c59a5c48SFrançois Tigeot { 271c59a5c48SFrançois Tigeot struct radeon_connector *master = container_of(mgr, struct radeon_connector, mst_mgr); 272c59a5c48SFrançois Tigeot struct drm_device *dev = master->base.dev; 273c59a5c48SFrançois Tigeot struct radeon_connector *radeon_connector; 274c59a5c48SFrançois Tigeot struct drm_connector *connector; 275c59a5c48SFrançois Tigeot 276c59a5c48SFrançois Tigeot radeon_connector = kzalloc(sizeof(*radeon_connector), GFP_KERNEL); 277c59a5c48SFrançois Tigeot if (!radeon_connector) 278c59a5c48SFrançois Tigeot return NULL; 279c59a5c48SFrançois Tigeot 280c59a5c48SFrançois Tigeot radeon_connector->is_mst_connector = true; 281c59a5c48SFrançois Tigeot connector = &radeon_connector->base; 282c59a5c48SFrançois Tigeot radeon_connector->port = port; 283c59a5c48SFrançois Tigeot radeon_connector->mst_port = master; 284c59a5c48SFrançois Tigeot DRM_DEBUG_KMS("\n"); 285c59a5c48SFrançois Tigeot 286c59a5c48SFrançois Tigeot drm_connector_init(dev, connector, &radeon_dp_mst_connector_funcs, DRM_MODE_CONNECTOR_DisplayPort); 287c59a5c48SFrançois Tigeot drm_connector_helper_add(connector, &radeon_dp_mst_connector_helper_funcs); 288c59a5c48SFrançois Tigeot radeon_connector->mst_encoder = radeon_dp_create_fake_mst_encoder(master); 289c59a5c48SFrançois Tigeot 290c59a5c48SFrançois Tigeot drm_object_attach_property(&connector->base, dev->mode_config.path_property, 0); 291c59a5c48SFrançois Tigeot drm_object_attach_property(&connector->base, dev->mode_config.tile_property, 0); 292c59a5c48SFrançois Tigeot drm_mode_connector_set_path_property(connector, pathprop); 293c59a5c48SFrançois Tigeot 294c59a5c48SFrançois Tigeot return connector; 295c59a5c48SFrançois Tigeot } 296c59a5c48SFrançois Tigeot 297c59a5c48SFrançois Tigeot static void radeon_dp_register_mst_connector(struct drm_connector *connector) 298c59a5c48SFrançois Tigeot { 299c59a5c48SFrançois Tigeot struct drm_device *dev = connector->dev; 300c59a5c48SFrançois Tigeot struct radeon_device *rdev = dev->dev_private; 301c59a5c48SFrançois Tigeot 302c59a5c48SFrançois Tigeot drm_modeset_lock_all(dev); 303c59a5c48SFrançois Tigeot radeon_fb_add_connector(rdev, connector); 304c59a5c48SFrançois Tigeot drm_modeset_unlock_all(dev); 305c59a5c48SFrançois Tigeot 306c59a5c48SFrançois Tigeot drm_connector_register(connector); 307c59a5c48SFrançois Tigeot } 308c59a5c48SFrançois Tigeot 309c59a5c48SFrançois Tigeot static void radeon_dp_destroy_mst_connector(struct drm_dp_mst_topology_mgr *mgr, 310c59a5c48SFrançois Tigeot struct drm_connector *connector) 311c59a5c48SFrançois Tigeot { 312c59a5c48SFrançois Tigeot struct radeon_connector *master = container_of(mgr, struct radeon_connector, mst_mgr); 313c59a5c48SFrançois Tigeot struct drm_device *dev = master->base.dev; 314c59a5c48SFrançois Tigeot struct radeon_device *rdev = dev->dev_private; 315c59a5c48SFrançois Tigeot 316c59a5c48SFrançois Tigeot drm_connector_unregister(connector); 317c59a5c48SFrançois Tigeot /* need to nuke the connector */ 318c59a5c48SFrançois Tigeot drm_modeset_lock_all(dev); 319c59a5c48SFrançois Tigeot /* dpms off */ 320c59a5c48SFrançois Tigeot radeon_fb_remove_connector(rdev, connector); 321c59a5c48SFrançois Tigeot 322c59a5c48SFrançois Tigeot drm_connector_cleanup(connector); 323c59a5c48SFrançois Tigeot drm_modeset_unlock_all(dev); 324c59a5c48SFrançois Tigeot 325c59a5c48SFrançois Tigeot kfree(connector); 326c59a5c48SFrançois Tigeot DRM_DEBUG_KMS("\n"); 327c59a5c48SFrançois Tigeot } 328c59a5c48SFrançois Tigeot 329c59a5c48SFrançois Tigeot static void radeon_dp_mst_hotplug(struct drm_dp_mst_topology_mgr *mgr) 330c59a5c48SFrançois Tigeot { 331c59a5c48SFrançois Tigeot struct radeon_connector *master = container_of(mgr, struct radeon_connector, mst_mgr); 332c59a5c48SFrançois Tigeot struct drm_device *dev = master->base.dev; 333c59a5c48SFrançois Tigeot 334c59a5c48SFrançois Tigeot drm_kms_helper_hotplug_event(dev); 335c59a5c48SFrançois Tigeot } 336c59a5c48SFrançois Tigeot 337*d78d3a22SFrançois Tigeot const struct drm_dp_mst_topology_cbs mst_cbs = { 338c59a5c48SFrançois Tigeot .add_connector = radeon_dp_add_mst_connector, 339c59a5c48SFrançois Tigeot .register_connector = radeon_dp_register_mst_connector, 340c59a5c48SFrançois Tigeot .destroy_connector = radeon_dp_destroy_mst_connector, 341c59a5c48SFrançois Tigeot .hotplug = radeon_dp_mst_hotplug, 342c59a5c48SFrançois Tigeot }; 343c59a5c48SFrançois Tigeot 344c59a5c48SFrançois Tigeot static struct radeon_connector *radeon_mst_find_connector(struct drm_encoder *encoder) 345c59a5c48SFrançois Tigeot { 346c59a5c48SFrançois Tigeot struct drm_device *dev = encoder->dev; 347c59a5c48SFrançois Tigeot struct drm_connector *connector; 348c59a5c48SFrançois Tigeot 349c59a5c48SFrançois Tigeot list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 350c59a5c48SFrançois Tigeot struct radeon_connector *radeon_connector = to_radeon_connector(connector); 351c59a5c48SFrançois Tigeot if (!connector->encoder) 352c59a5c48SFrançois Tigeot continue; 353c59a5c48SFrançois Tigeot if (!radeon_connector->is_mst_connector) 354c59a5c48SFrançois Tigeot continue; 355c59a5c48SFrançois Tigeot 356c59a5c48SFrançois Tigeot DRM_DEBUG_KMS("checking %p vs %p\n", connector->encoder, encoder); 357c59a5c48SFrançois Tigeot if (connector->encoder == encoder) 358c59a5c48SFrançois Tigeot return radeon_connector; 359c59a5c48SFrançois Tigeot } 360c59a5c48SFrançois Tigeot return NULL; 361c59a5c48SFrançois Tigeot } 362c59a5c48SFrançois Tigeot 363c59a5c48SFrançois Tigeot void radeon_dp_mst_prepare_pll(struct drm_crtc *crtc, struct drm_display_mode *mode) 364c59a5c48SFrançois Tigeot { 365c59a5c48SFrançois Tigeot struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc); 366c59a5c48SFrançois Tigeot struct drm_device *dev = crtc->dev; 367c59a5c48SFrançois Tigeot struct radeon_device *rdev = dev->dev_private; 368c59a5c48SFrançois Tigeot struct radeon_encoder *radeon_encoder = to_radeon_encoder(radeon_crtc->encoder); 369c59a5c48SFrançois Tigeot struct radeon_encoder_mst *mst_enc = radeon_encoder->enc_priv; 370c59a5c48SFrançois Tigeot struct radeon_connector *radeon_connector = radeon_mst_find_connector(&radeon_encoder->base); 371c59a5c48SFrançois Tigeot int dp_clock; 372c59a5c48SFrançois Tigeot struct radeon_connector_atom_dig *dig_connector = mst_enc->connector->con_priv; 373c59a5c48SFrançois Tigeot 374c59a5c48SFrançois Tigeot if (radeon_connector) { 375c59a5c48SFrançois Tigeot radeon_connector->pixelclock_for_modeset = mode->clock; 376c59a5c48SFrançois Tigeot if (radeon_connector->base.display_info.bpc) 377c59a5c48SFrançois Tigeot radeon_crtc->bpc = radeon_connector->base.display_info.bpc; 378c59a5c48SFrançois Tigeot else 379c59a5c48SFrançois Tigeot radeon_crtc->bpc = 8; 380c59a5c48SFrançois Tigeot } 381c59a5c48SFrançois Tigeot 382c59a5c48SFrançois Tigeot DRM_DEBUG_KMS("dp_clock %p %d\n", dig_connector, dig_connector->dp_clock); 383c59a5c48SFrançois Tigeot dp_clock = dig_connector->dp_clock; 384c59a5c48SFrançois Tigeot radeon_crtc->ss_enabled = 385c59a5c48SFrançois Tigeot radeon_atombios_get_asic_ss_info(rdev, &radeon_crtc->ss, 386c59a5c48SFrançois Tigeot ASIC_INTERNAL_SS_ON_DP, 387c59a5c48SFrançois Tigeot dp_clock); 388c59a5c48SFrançois Tigeot } 389c59a5c48SFrançois Tigeot 390c59a5c48SFrançois Tigeot static void 391c59a5c48SFrançois Tigeot radeon_mst_encoder_dpms(struct drm_encoder *encoder, int mode) 392c59a5c48SFrançois Tigeot { 393c59a5c48SFrançois Tigeot struct drm_device *dev = encoder->dev; 394c59a5c48SFrançois Tigeot struct radeon_device *rdev = dev->dev_private; 395c59a5c48SFrançois Tigeot struct radeon_encoder *radeon_encoder, *primary; 396c59a5c48SFrançois Tigeot struct radeon_encoder_mst *mst_enc; 397c59a5c48SFrançois Tigeot struct radeon_encoder_atom_dig *dig_enc; 398c59a5c48SFrançois Tigeot struct radeon_connector *radeon_connector; 399c59a5c48SFrançois Tigeot struct drm_crtc *crtc; 400c59a5c48SFrançois Tigeot struct radeon_crtc *radeon_crtc; 401c59a5c48SFrançois Tigeot int ret, slots; 402*d78d3a22SFrançois Tigeot s64 fixed_pbn, fixed_pbn_per_slot, avg_time_slots_per_mtp; 403c59a5c48SFrançois Tigeot if (!ASIC_IS_DCE5(rdev)) { 404c59a5c48SFrançois Tigeot DRM_ERROR("got mst dpms on non-DCE5\n"); 405c59a5c48SFrançois Tigeot return; 406c59a5c48SFrançois Tigeot } 407c59a5c48SFrançois Tigeot 408c59a5c48SFrançois Tigeot radeon_connector = radeon_mst_find_connector(encoder); 409c59a5c48SFrançois Tigeot if (!radeon_connector) 410c59a5c48SFrançois Tigeot return; 411c59a5c48SFrançois Tigeot 412c59a5c48SFrançois Tigeot radeon_encoder = to_radeon_encoder(encoder); 413c59a5c48SFrançois Tigeot 414c59a5c48SFrançois Tigeot mst_enc = radeon_encoder->enc_priv; 415c59a5c48SFrançois Tigeot 416c59a5c48SFrançois Tigeot primary = mst_enc->primary; 417c59a5c48SFrançois Tigeot 418c59a5c48SFrançois Tigeot dig_enc = primary->enc_priv; 419c59a5c48SFrançois Tigeot 420c59a5c48SFrançois Tigeot crtc = encoder->crtc; 421c59a5c48SFrançois Tigeot DRM_DEBUG_KMS("got connector %d\n", dig_enc->active_mst_links); 422c59a5c48SFrançois Tigeot 423c59a5c48SFrançois Tigeot switch (mode) { 424c59a5c48SFrançois Tigeot case DRM_MODE_DPMS_ON: 425c59a5c48SFrançois Tigeot dig_enc->active_mst_links++; 426c59a5c48SFrançois Tigeot 427c59a5c48SFrançois Tigeot radeon_crtc = to_radeon_crtc(crtc); 428c59a5c48SFrançois Tigeot 429c59a5c48SFrançois Tigeot if (dig_enc->active_mst_links == 1) { 430c59a5c48SFrançois Tigeot mst_enc->fe = dig_enc->dig_encoder; 431c59a5c48SFrançois Tigeot mst_enc->fe_from_be = true; 432c59a5c48SFrançois Tigeot atombios_set_mst_encoder_crtc_source(encoder, mst_enc->fe); 433c59a5c48SFrançois Tigeot 434c59a5c48SFrançois Tigeot atombios_dig_encoder_setup(&primary->base, ATOM_ENCODER_CMD_SETUP, 0); 435c59a5c48SFrançois Tigeot atombios_dig_transmitter_setup2(&primary->base, ATOM_TRANSMITTER_ACTION_ENABLE, 436c59a5c48SFrançois Tigeot 0, 0, dig_enc->dig_encoder); 437c59a5c48SFrançois Tigeot 438c59a5c48SFrançois Tigeot if (radeon_dp_needs_link_train(mst_enc->connector) || 439c59a5c48SFrançois Tigeot dig_enc->active_mst_links == 1) { 440c59a5c48SFrançois Tigeot radeon_dp_link_train(&primary->base, &mst_enc->connector->base); 441c59a5c48SFrançois Tigeot } 442c59a5c48SFrançois Tigeot 443c59a5c48SFrançois Tigeot } else { 444c59a5c48SFrançois Tigeot mst_enc->fe = radeon_atom_pick_dig_encoder(encoder, radeon_crtc->crtc_id); 445c59a5c48SFrançois Tigeot if (mst_enc->fe == -1) 446c59a5c48SFrançois Tigeot DRM_ERROR("failed to get frontend for dig encoder\n"); 447c59a5c48SFrançois Tigeot mst_enc->fe_from_be = false; 448c59a5c48SFrançois Tigeot atombios_set_mst_encoder_crtc_source(encoder, mst_enc->fe); 449c59a5c48SFrançois Tigeot } 450c59a5c48SFrançois Tigeot 451c59a5c48SFrançois Tigeot DRM_DEBUG_KMS("dig encoder is %d %d %d\n", dig_enc->dig_encoder, 452c59a5c48SFrançois Tigeot dig_enc->linkb, radeon_crtc->crtc_id); 453c59a5c48SFrançois Tigeot 454c59a5c48SFrançois Tigeot ret = drm_dp_mst_allocate_vcpi(&radeon_connector->mst_port->mst_mgr, 455c59a5c48SFrançois Tigeot radeon_connector->port, 456c59a5c48SFrançois Tigeot mst_enc->pbn, &slots); 457c59a5c48SFrançois Tigeot ret = drm_dp_update_payload_part1(&radeon_connector->mst_port->mst_mgr); 458c59a5c48SFrançois Tigeot 459c59a5c48SFrançois Tigeot radeon_dp_mst_set_be_cntl(primary, mst_enc, 460c59a5c48SFrançois Tigeot radeon_connector->mst_port->hpd.hpd, true); 461c59a5c48SFrançois Tigeot 462c59a5c48SFrançois Tigeot mst_enc->enc_active = true; 463c59a5c48SFrançois Tigeot radeon_dp_mst_update_stream_attribs(radeon_connector->mst_port, primary); 464*d78d3a22SFrançois Tigeot 465*d78d3a22SFrançois Tigeot fixed_pbn = drm_int2fixp(mst_enc->pbn); 466*d78d3a22SFrançois Tigeot fixed_pbn_per_slot = drm_int2fixp(radeon_connector->mst_port->mst_mgr.pbn_div); 467*d78d3a22SFrançois Tigeot avg_time_slots_per_mtp = drm_fixp_div(fixed_pbn, fixed_pbn_per_slot); 468*d78d3a22SFrançois Tigeot radeon_dp_mst_set_vcp_size(radeon_encoder, avg_time_slots_per_mtp); 469c59a5c48SFrançois Tigeot 470c59a5c48SFrançois Tigeot atombios_dig_encoder_setup2(&primary->base, ATOM_ENCODER_CMD_DP_VIDEO_ON, 0, 471c59a5c48SFrançois Tigeot mst_enc->fe); 472c59a5c48SFrançois Tigeot ret = drm_dp_check_act_status(&radeon_connector->mst_port->mst_mgr); 473c59a5c48SFrançois Tigeot 474c59a5c48SFrançois Tigeot ret = drm_dp_update_payload_part2(&radeon_connector->mst_port->mst_mgr); 475c59a5c48SFrançois Tigeot 476c59a5c48SFrançois Tigeot break; 477c59a5c48SFrançois Tigeot case DRM_MODE_DPMS_STANDBY: 478c59a5c48SFrançois Tigeot case DRM_MODE_DPMS_SUSPEND: 479c59a5c48SFrançois Tigeot case DRM_MODE_DPMS_OFF: 480c59a5c48SFrançois Tigeot DRM_ERROR("DPMS OFF %d\n", dig_enc->active_mst_links); 481c59a5c48SFrançois Tigeot 482c59a5c48SFrançois Tigeot if (!mst_enc->enc_active) 483c59a5c48SFrançois Tigeot return; 484c59a5c48SFrançois Tigeot 485c59a5c48SFrançois Tigeot drm_dp_mst_reset_vcpi_slots(&radeon_connector->mst_port->mst_mgr, mst_enc->port); 486c59a5c48SFrançois Tigeot ret = drm_dp_update_payload_part1(&radeon_connector->mst_port->mst_mgr); 487c59a5c48SFrançois Tigeot 488c59a5c48SFrançois Tigeot drm_dp_check_act_status(&radeon_connector->mst_port->mst_mgr); 489c59a5c48SFrançois Tigeot /* and this can also fail */ 490c59a5c48SFrançois Tigeot drm_dp_update_payload_part2(&radeon_connector->mst_port->mst_mgr); 491c59a5c48SFrançois Tigeot 492c59a5c48SFrançois Tigeot drm_dp_mst_deallocate_vcpi(&radeon_connector->mst_port->mst_mgr, mst_enc->port); 493c59a5c48SFrançois Tigeot 494c59a5c48SFrançois Tigeot mst_enc->enc_active = false; 495c59a5c48SFrançois Tigeot radeon_dp_mst_update_stream_attribs(radeon_connector->mst_port, primary); 496c59a5c48SFrançois Tigeot 497c59a5c48SFrançois Tigeot radeon_dp_mst_set_be_cntl(primary, mst_enc, 498c59a5c48SFrançois Tigeot radeon_connector->mst_port->hpd.hpd, false); 499c59a5c48SFrançois Tigeot atombios_dig_encoder_setup2(&primary->base, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0, 500c59a5c48SFrançois Tigeot mst_enc->fe); 501c59a5c48SFrançois Tigeot 502c59a5c48SFrançois Tigeot if (!mst_enc->fe_from_be) 503c59a5c48SFrançois Tigeot radeon_atom_release_dig_encoder(rdev, mst_enc->fe); 504c59a5c48SFrançois Tigeot 505c59a5c48SFrançois Tigeot mst_enc->fe_from_be = false; 506c59a5c48SFrançois Tigeot dig_enc->active_mst_links--; 507c59a5c48SFrançois Tigeot if (dig_enc->active_mst_links == 0) { 508c59a5c48SFrançois Tigeot /* drop link */ 509c59a5c48SFrançois Tigeot } 510c59a5c48SFrançois Tigeot 511c59a5c48SFrançois Tigeot break; 512c59a5c48SFrançois Tigeot } 513c59a5c48SFrançois Tigeot 514c59a5c48SFrançois Tigeot } 515c59a5c48SFrançois Tigeot 516c59a5c48SFrançois Tigeot static bool radeon_mst_mode_fixup(struct drm_encoder *encoder, 517c59a5c48SFrançois Tigeot const struct drm_display_mode *mode, 518c59a5c48SFrançois Tigeot struct drm_display_mode *adjusted_mode) 519c59a5c48SFrançois Tigeot { 520c59a5c48SFrançois Tigeot struct radeon_encoder_mst *mst_enc; 521c59a5c48SFrançois Tigeot struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 522*d78d3a22SFrançois Tigeot struct radeon_connector_atom_dig *dig_connector; 523c59a5c48SFrançois Tigeot int bpp = 24; 524c59a5c48SFrançois Tigeot 525c59a5c48SFrançois Tigeot mst_enc = radeon_encoder->enc_priv; 526c59a5c48SFrançois Tigeot 527c59a5c48SFrançois Tigeot mst_enc->pbn = drm_dp_calc_pbn_mode(adjusted_mode->clock, bpp); 528c59a5c48SFrançois Tigeot 529c59a5c48SFrançois Tigeot mst_enc->primary->active_device = mst_enc->primary->devices & mst_enc->connector->devices; 530c59a5c48SFrançois Tigeot DRM_DEBUG_KMS("setting active device to %08x from %08x %08x for encoder %d\n", 531c59a5c48SFrançois Tigeot mst_enc->primary->active_device, mst_enc->primary->devices, 532c59a5c48SFrançois Tigeot mst_enc->connector->devices, mst_enc->primary->base.encoder_type); 533c59a5c48SFrançois Tigeot 534c59a5c48SFrançois Tigeot 535c59a5c48SFrançois Tigeot drm_mode_set_crtcinfo(adjusted_mode, 0); 536c59a5c48SFrançois Tigeot dig_connector = mst_enc->connector->con_priv; 537c59a5c48SFrançois Tigeot dig_connector->dp_lane_count = drm_dp_max_lane_count(dig_connector->dpcd); 538c59a5c48SFrançois Tigeot dig_connector->dp_clock = drm_dp_max_link_rate(dig_connector->dpcd); 539c59a5c48SFrançois Tigeot DRM_DEBUG_KMS("dig clock %p %d %d\n", dig_connector, 540c59a5c48SFrançois Tigeot dig_connector->dp_lane_count, dig_connector->dp_clock); 541c59a5c48SFrançois Tigeot return true; 542c59a5c48SFrançois Tigeot } 543c59a5c48SFrançois Tigeot 544c59a5c48SFrançois Tigeot static void radeon_mst_encoder_prepare(struct drm_encoder *encoder) 545c59a5c48SFrançois Tigeot { 546c59a5c48SFrançois Tigeot struct radeon_connector *radeon_connector; 547c59a5c48SFrançois Tigeot struct radeon_encoder *radeon_encoder, *primary; 548c59a5c48SFrançois Tigeot struct radeon_encoder_mst *mst_enc; 549c59a5c48SFrançois Tigeot struct radeon_encoder_atom_dig *dig_enc; 550c59a5c48SFrançois Tigeot 551c59a5c48SFrançois Tigeot radeon_connector = radeon_mst_find_connector(encoder); 552c59a5c48SFrançois Tigeot if (!radeon_connector) { 553c59a5c48SFrançois Tigeot DRM_DEBUG_KMS("failed to find connector %p\n", encoder); 554c59a5c48SFrançois Tigeot return; 555c59a5c48SFrançois Tigeot } 556c59a5c48SFrançois Tigeot radeon_encoder = to_radeon_encoder(encoder); 557c59a5c48SFrançois Tigeot 558c59a5c48SFrançois Tigeot radeon_mst_encoder_dpms(encoder, DRM_MODE_DPMS_OFF); 559c59a5c48SFrançois Tigeot 560c59a5c48SFrançois Tigeot mst_enc = radeon_encoder->enc_priv; 561c59a5c48SFrançois Tigeot 562c59a5c48SFrançois Tigeot primary = mst_enc->primary; 563c59a5c48SFrançois Tigeot 564c59a5c48SFrançois Tigeot dig_enc = primary->enc_priv; 565c59a5c48SFrançois Tigeot 566c59a5c48SFrançois Tigeot mst_enc->port = radeon_connector->port; 567c59a5c48SFrançois Tigeot 568c59a5c48SFrançois Tigeot if (dig_enc->dig_encoder == -1) { 569c59a5c48SFrançois Tigeot dig_enc->dig_encoder = radeon_atom_pick_dig_encoder(&primary->base, -1); 570c59a5c48SFrançois Tigeot primary->offset = radeon_atom_set_enc_offset(dig_enc->dig_encoder); 571c59a5c48SFrançois Tigeot atombios_set_mst_encoder_crtc_source(encoder, dig_enc->dig_encoder); 572c59a5c48SFrançois Tigeot 573c59a5c48SFrançois Tigeot 574c59a5c48SFrançois Tigeot } 575c59a5c48SFrançois Tigeot DRM_DEBUG_KMS("%d %d\n", dig_enc->dig_encoder, primary->offset); 576c59a5c48SFrançois Tigeot } 577c59a5c48SFrançois Tigeot 578c59a5c48SFrançois Tigeot static void 579c59a5c48SFrançois Tigeot radeon_mst_encoder_mode_set(struct drm_encoder *encoder, 580c59a5c48SFrançois Tigeot struct drm_display_mode *mode, 581c59a5c48SFrançois Tigeot struct drm_display_mode *adjusted_mode) 582c59a5c48SFrançois Tigeot { 583c59a5c48SFrançois Tigeot DRM_DEBUG_KMS("\n"); 584c59a5c48SFrançois Tigeot } 585c59a5c48SFrançois Tigeot 586c59a5c48SFrançois Tigeot static void radeon_mst_encoder_commit(struct drm_encoder *encoder) 587c59a5c48SFrançois Tigeot { 588c59a5c48SFrançois Tigeot radeon_mst_encoder_dpms(encoder, DRM_MODE_DPMS_ON); 589c59a5c48SFrançois Tigeot DRM_DEBUG_KMS("\n"); 590c59a5c48SFrançois Tigeot } 591c59a5c48SFrançois Tigeot 592c59a5c48SFrançois Tigeot static const struct drm_encoder_helper_funcs radeon_mst_helper_funcs = { 593c59a5c48SFrançois Tigeot .dpms = radeon_mst_encoder_dpms, 594c59a5c48SFrançois Tigeot .mode_fixup = radeon_mst_mode_fixup, 595c59a5c48SFrançois Tigeot .prepare = radeon_mst_encoder_prepare, 596c59a5c48SFrançois Tigeot .mode_set = radeon_mst_encoder_mode_set, 597c59a5c48SFrançois Tigeot .commit = radeon_mst_encoder_commit, 598c59a5c48SFrançois Tigeot }; 599c59a5c48SFrançois Tigeot 600c59a5c48SFrançois Tigeot static void radeon_dp_mst_encoder_destroy(struct drm_encoder *encoder) 601c59a5c48SFrançois Tigeot { 602c59a5c48SFrançois Tigeot drm_encoder_cleanup(encoder); 603c59a5c48SFrançois Tigeot kfree(encoder); 604c59a5c48SFrançois Tigeot } 605c59a5c48SFrançois Tigeot 606c59a5c48SFrançois Tigeot static const struct drm_encoder_funcs radeon_dp_mst_enc_funcs = { 607c59a5c48SFrançois Tigeot .destroy = radeon_dp_mst_encoder_destroy, 608c59a5c48SFrançois Tigeot }; 609c59a5c48SFrançois Tigeot 610c59a5c48SFrançois Tigeot static struct radeon_encoder * 611c59a5c48SFrançois Tigeot radeon_dp_create_fake_mst_encoder(struct radeon_connector *connector) 612c59a5c48SFrançois Tigeot { 613c59a5c48SFrançois Tigeot struct drm_device *dev = connector->base.dev; 614c59a5c48SFrançois Tigeot struct radeon_device *rdev = dev->dev_private; 615c59a5c48SFrançois Tigeot struct radeon_encoder *radeon_encoder; 616c59a5c48SFrançois Tigeot struct radeon_encoder_mst *mst_enc; 617c59a5c48SFrançois Tigeot struct drm_encoder *encoder; 618c59a5c48SFrançois Tigeot const struct drm_connector_helper_funcs *connector_funcs = connector->base.helper_private; 619c59a5c48SFrançois Tigeot struct drm_encoder *enc_master = connector_funcs->best_encoder(&connector->base); 620c59a5c48SFrançois Tigeot 621c59a5c48SFrançois Tigeot DRM_DEBUG_KMS("enc master is %p\n", enc_master); 622c59a5c48SFrançois Tigeot radeon_encoder = kzalloc(sizeof(*radeon_encoder), GFP_KERNEL); 623c59a5c48SFrançois Tigeot if (!radeon_encoder) 624c59a5c48SFrançois Tigeot return NULL; 625c59a5c48SFrançois Tigeot 626c59a5c48SFrançois Tigeot radeon_encoder->enc_priv = kzalloc(sizeof(*mst_enc), GFP_KERNEL); 627c59a5c48SFrançois Tigeot if (!radeon_encoder->enc_priv) { 628c59a5c48SFrançois Tigeot kfree(radeon_encoder); 629c59a5c48SFrançois Tigeot return NULL; 630c59a5c48SFrançois Tigeot } 631c59a5c48SFrançois Tigeot encoder = &radeon_encoder->base; 632c59a5c48SFrançois Tigeot switch (rdev->num_crtc) { 633c59a5c48SFrançois Tigeot case 1: 634c59a5c48SFrançois Tigeot encoder->possible_crtcs = 0x1; 635c59a5c48SFrançois Tigeot break; 636c59a5c48SFrançois Tigeot case 2: 637c59a5c48SFrançois Tigeot default: 638c59a5c48SFrançois Tigeot encoder->possible_crtcs = 0x3; 639c59a5c48SFrançois Tigeot break; 640c59a5c48SFrançois Tigeot case 4: 641c59a5c48SFrançois Tigeot encoder->possible_crtcs = 0xf; 642c59a5c48SFrançois Tigeot break; 643c59a5c48SFrançois Tigeot case 6: 644c59a5c48SFrançois Tigeot encoder->possible_crtcs = 0x3f; 645c59a5c48SFrançois Tigeot break; 646c59a5c48SFrançois Tigeot } 647c59a5c48SFrançois Tigeot 648c59a5c48SFrançois Tigeot drm_encoder_init(dev, &radeon_encoder->base, &radeon_dp_mst_enc_funcs, 649c59a5c48SFrançois Tigeot DRM_MODE_ENCODER_DPMST, NULL); 650c59a5c48SFrançois Tigeot drm_encoder_helper_add(encoder, &radeon_mst_helper_funcs); 651c59a5c48SFrançois Tigeot 652c59a5c48SFrançois Tigeot mst_enc = radeon_encoder->enc_priv; 653c59a5c48SFrançois Tigeot mst_enc->connector = connector; 654c59a5c48SFrançois Tigeot mst_enc->primary = to_radeon_encoder(enc_master); 655c59a5c48SFrançois Tigeot radeon_encoder->is_mst_encoder = true; 656c59a5c48SFrançois Tigeot return radeon_encoder; 657c59a5c48SFrançois Tigeot } 658c59a5c48SFrançois Tigeot 659c59a5c48SFrançois Tigeot int 660c59a5c48SFrançois Tigeot radeon_dp_mst_init(struct radeon_connector *radeon_connector) 661c59a5c48SFrançois Tigeot { 662c59a5c48SFrançois Tigeot struct drm_device *dev = radeon_connector->base.dev; 663c59a5c48SFrançois Tigeot 664c59a5c48SFrançois Tigeot if (!radeon_connector->ddc_bus->has_aux) 665c59a5c48SFrançois Tigeot return 0; 666c59a5c48SFrançois Tigeot 667c59a5c48SFrançois Tigeot radeon_connector->mst_mgr.cbs = &mst_cbs; 668c59a5c48SFrançois Tigeot return drm_dp_mst_topology_mgr_init(&radeon_connector->mst_mgr, dev->dev, 669c59a5c48SFrançois Tigeot &radeon_connector->ddc_bus->aux, 16, 6, 670c59a5c48SFrançois Tigeot radeon_connector->base.base.id); 671c59a5c48SFrançois Tigeot } 672c59a5c48SFrançois Tigeot 673c59a5c48SFrançois Tigeot int 674c59a5c48SFrançois Tigeot radeon_dp_mst_probe(struct radeon_connector *radeon_connector) 675c59a5c48SFrançois Tigeot { 676c59a5c48SFrançois Tigeot struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv; 677c59a5c48SFrançois Tigeot struct drm_device *dev = radeon_connector->base.dev; 678c59a5c48SFrançois Tigeot struct radeon_device *rdev = dev->dev_private; 679c59a5c48SFrançois Tigeot int ret; 680c59a5c48SFrançois Tigeot u8 msg[1]; 681c59a5c48SFrançois Tigeot 682c59a5c48SFrançois Tigeot if (!radeon_mst) 683c59a5c48SFrançois Tigeot return 0; 684c59a5c48SFrançois Tigeot 685c59a5c48SFrançois Tigeot if (!ASIC_IS_DCE5(rdev)) 686c59a5c48SFrançois Tigeot return 0; 687c59a5c48SFrançois Tigeot 688c59a5c48SFrançois Tigeot if (dig_connector->dpcd[DP_DPCD_REV] < 0x12) 689c59a5c48SFrançois Tigeot return 0; 690c59a5c48SFrançois Tigeot 691c59a5c48SFrançois Tigeot ret = drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, DP_MSTM_CAP, msg, 692c59a5c48SFrançois Tigeot 1); 693c59a5c48SFrançois Tigeot if (ret) { 694c59a5c48SFrançois Tigeot if (msg[0] & DP_MST_CAP) { 695c59a5c48SFrançois Tigeot DRM_DEBUG_KMS("Sink is MST capable\n"); 696c59a5c48SFrançois Tigeot dig_connector->is_mst = true; 697c59a5c48SFrançois Tigeot } else { 698c59a5c48SFrançois Tigeot DRM_DEBUG_KMS("Sink is not MST capable\n"); 699c59a5c48SFrançois Tigeot dig_connector->is_mst = false; 700c59a5c48SFrançois Tigeot } 701c59a5c48SFrançois Tigeot 702c59a5c48SFrançois Tigeot } 703c59a5c48SFrançois Tigeot drm_dp_mst_topology_mgr_set_mst(&radeon_connector->mst_mgr, 704c59a5c48SFrançois Tigeot dig_connector->is_mst); 705c59a5c48SFrançois Tigeot return dig_connector->is_mst; 706c59a5c48SFrançois Tigeot } 707c59a5c48SFrançois Tigeot 708c59a5c48SFrançois Tigeot int 709c59a5c48SFrançois Tigeot radeon_dp_mst_check_status(struct radeon_connector *radeon_connector) 710c59a5c48SFrançois Tigeot { 711c59a5c48SFrançois Tigeot struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv; 712c59a5c48SFrançois Tigeot int retry; 713c59a5c48SFrançois Tigeot 714c59a5c48SFrançois Tigeot if (dig_connector->is_mst) { 715c59a5c48SFrançois Tigeot u8 esi[16] = { 0 }; 716c59a5c48SFrançois Tigeot int dret; 717c59a5c48SFrançois Tigeot int ret = 0; 718c59a5c48SFrançois Tigeot bool handled; 719c59a5c48SFrançois Tigeot 720c59a5c48SFrançois Tigeot dret = drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, 721c59a5c48SFrançois Tigeot DP_SINK_COUNT_ESI, esi, 8); 722c59a5c48SFrançois Tigeot go_again: 723c59a5c48SFrançois Tigeot if (dret == 8) { 724c59a5c48SFrançois Tigeot DRM_DEBUG_KMS("got esi %02x %02x %02x\n", esi[0], esi[1], esi[2]); 725c59a5c48SFrançois Tigeot ret = drm_dp_mst_hpd_irq(&radeon_connector->mst_mgr, esi, &handled); 726c59a5c48SFrançois Tigeot 727c59a5c48SFrançois Tigeot if (handled) { 728c59a5c48SFrançois Tigeot for (retry = 0; retry < 3; retry++) { 729c59a5c48SFrançois Tigeot int wret; 730c59a5c48SFrançois Tigeot wret = drm_dp_dpcd_write(&radeon_connector->ddc_bus->aux, 731c59a5c48SFrançois Tigeot DP_SINK_COUNT_ESI + 1, &esi[1], 3); 732c59a5c48SFrançois Tigeot if (wret == 3) 733c59a5c48SFrançois Tigeot break; 734c59a5c48SFrançois Tigeot } 735c59a5c48SFrançois Tigeot 736c59a5c48SFrançois Tigeot dret = drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, 737c59a5c48SFrançois Tigeot DP_SINK_COUNT_ESI, esi, 8); 738c59a5c48SFrançois Tigeot if (dret == 8) { 739c59a5c48SFrançois Tigeot DRM_DEBUG_KMS("got esi2 %02x %02x %02x\n", esi[0], esi[1], esi[2]); 740c59a5c48SFrançois Tigeot goto go_again; 741c59a5c48SFrançois Tigeot } 742c59a5c48SFrançois Tigeot } else 743c59a5c48SFrançois Tigeot ret = 0; 744c59a5c48SFrançois Tigeot 745c59a5c48SFrançois Tigeot return ret; 746c59a5c48SFrançois Tigeot } else { 747c59a5c48SFrançois Tigeot DRM_DEBUG_KMS("failed to get ESI - device may have failed %d\n", ret); 748c59a5c48SFrançois Tigeot dig_connector->is_mst = false; 749c59a5c48SFrançois Tigeot drm_dp_mst_topology_mgr_set_mst(&radeon_connector->mst_mgr, 750c59a5c48SFrançois Tigeot dig_connector->is_mst); 751c59a5c48SFrançois Tigeot /* send a hotplug event */ 752c59a5c48SFrançois Tigeot } 753c59a5c48SFrançois Tigeot } 754c59a5c48SFrançois Tigeot return -EINVAL; 755c59a5c48SFrançois Tigeot } 756c59a5c48SFrançois Tigeot 757c59a5c48SFrançois Tigeot #if defined(CONFIG_DEBUG_FS) 758c59a5c48SFrançois Tigeot 759c59a5c48SFrançois Tigeot static int radeon_debugfs_mst_info(struct seq_file *m, void *data) 760c59a5c48SFrançois Tigeot { 761c59a5c48SFrançois Tigeot struct drm_info_node *node = (struct drm_info_node *)m->private; 762c59a5c48SFrançois Tigeot struct drm_device *dev = node->minor->dev; 763c59a5c48SFrançois Tigeot struct drm_connector *connector; 764c59a5c48SFrançois Tigeot struct radeon_connector *radeon_connector; 765c59a5c48SFrançois Tigeot struct radeon_connector_atom_dig *dig_connector; 766c59a5c48SFrançois Tigeot int i; 767c59a5c48SFrançois Tigeot 768c59a5c48SFrançois Tigeot drm_modeset_lock_all(dev); 769c59a5c48SFrançois Tigeot list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 770c59a5c48SFrançois Tigeot if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort) 771c59a5c48SFrançois Tigeot continue; 772c59a5c48SFrançois Tigeot 773c59a5c48SFrançois Tigeot radeon_connector = to_radeon_connector(connector); 774c59a5c48SFrançois Tigeot dig_connector = radeon_connector->con_priv; 775c59a5c48SFrançois Tigeot if (radeon_connector->is_mst_connector) 776c59a5c48SFrançois Tigeot continue; 777c59a5c48SFrançois Tigeot if (!dig_connector->is_mst) 778c59a5c48SFrançois Tigeot continue; 779c59a5c48SFrançois Tigeot drm_dp_mst_dump_topology(m, &radeon_connector->mst_mgr); 780c59a5c48SFrançois Tigeot 781c59a5c48SFrançois Tigeot for (i = 0; i < radeon_connector->enabled_attribs; i++) 782c59a5c48SFrançois Tigeot seq_printf(m, "attrib %d: %d %d\n", i, 783c59a5c48SFrançois Tigeot radeon_connector->cur_stream_attribs[i].fe, 784c59a5c48SFrançois Tigeot radeon_connector->cur_stream_attribs[i].slots); 785c59a5c48SFrançois Tigeot } 786c59a5c48SFrançois Tigeot drm_modeset_unlock_all(dev); 787c59a5c48SFrançois Tigeot return 0; 788c59a5c48SFrançois Tigeot } 789c59a5c48SFrançois Tigeot 790c59a5c48SFrançois Tigeot static struct drm_info_list radeon_debugfs_mst_list[] = { 791c59a5c48SFrançois Tigeot {"radeon_mst_info", &radeon_debugfs_mst_info, 0, NULL}, 792c59a5c48SFrançois Tigeot }; 793c59a5c48SFrançois Tigeot #endif 794c59a5c48SFrançois Tigeot 795c59a5c48SFrançois Tigeot int radeon_mst_debugfs_init(struct radeon_device *rdev) 796c59a5c48SFrançois Tigeot { 797c59a5c48SFrançois Tigeot #if defined(CONFIG_DEBUG_FS) 798c59a5c48SFrançois Tigeot return radeon_debugfs_add_files(rdev, radeon_debugfs_mst_list, 1); 799c59a5c48SFrançois Tigeot #endif 800c59a5c48SFrançois Tigeot return 0; 801c59a5c48SFrançois Tigeot } 802