1926deccbSFrançois Tigeot /* 2926deccbSFrançois Tigeot * Copyright 2008 Advanced Micro Devices, Inc. 3926deccbSFrançois Tigeot * Copyright 2008 Red Hat Inc. 4926deccbSFrançois Tigeot * Copyright 2009 Jerome Glisse. 5926deccbSFrançois Tigeot * 6926deccbSFrançois Tigeot * Permission is hereby granted, free of charge, to any person obtaining a 7926deccbSFrançois Tigeot * copy of this software and associated documentation files (the "Software"), 8926deccbSFrançois Tigeot * to deal in the Software without restriction, including without limitation 9926deccbSFrançois Tigeot * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10926deccbSFrançois Tigeot * and/or sell copies of the Software, and to permit persons to whom the 11926deccbSFrançois Tigeot * Software is furnished to do so, subject to the following conditions: 12926deccbSFrançois Tigeot * 13926deccbSFrançois Tigeot * The above copyright notice and this permission notice shall be included in 14926deccbSFrançois Tigeot * all copies or substantial portions of the Software. 15926deccbSFrançois Tigeot * 16926deccbSFrançois Tigeot * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17926deccbSFrançois Tigeot * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18926deccbSFrançois Tigeot * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19926deccbSFrançois Tigeot * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20926deccbSFrançois Tigeot * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21926deccbSFrançois Tigeot * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22926deccbSFrançois Tigeot * OTHER DEALINGS IN THE SOFTWARE. 23926deccbSFrançois Tigeot * 24926deccbSFrançois Tigeot * Authors: Dave Airlie 25926deccbSFrançois Tigeot * Alex Deucher 26926deccbSFrançois Tigeot * Jerome Glisse 27926deccbSFrançois Tigeot */ 28926deccbSFrançois Tigeot #include <drm/drmP.h> 29*83b4b9b9SFrançois Tigeot #include <drm/radeon_drm.h> 30926deccbSFrançois Tigeot #include "radeon_reg.h" 31926deccbSFrançois Tigeot #include "radeon.h" 32926deccbSFrançois Tigeot #include "radeon_asic.h" 33926deccbSFrançois Tigeot 34926deccbSFrançois Tigeot #include "r100d.h" 35926deccbSFrançois Tigeot #include "r200_reg_safe.h" 36926deccbSFrançois Tigeot 37926deccbSFrançois Tigeot #include "r100_track.h" 38926deccbSFrançois Tigeot 39926deccbSFrançois Tigeot static int r200_get_vtx_size_0(uint32_t vtx_fmt_0) 40926deccbSFrançois Tigeot { 41926deccbSFrançois Tigeot int vtx_size, i; 42926deccbSFrançois Tigeot vtx_size = 2; 43926deccbSFrançois Tigeot 44926deccbSFrançois Tigeot if (vtx_fmt_0 & R200_VTX_Z0) 45926deccbSFrançois Tigeot vtx_size++; 46926deccbSFrançois Tigeot if (vtx_fmt_0 & R200_VTX_W0) 47926deccbSFrançois Tigeot vtx_size++; 48926deccbSFrançois Tigeot /* blend weight */ 49926deccbSFrançois Tigeot if (vtx_fmt_0 & (0x7 << R200_VTX_WEIGHT_COUNT_SHIFT)) 50926deccbSFrançois Tigeot vtx_size += (vtx_fmt_0 >> R200_VTX_WEIGHT_COUNT_SHIFT) & 0x7; 51926deccbSFrançois Tigeot if (vtx_fmt_0 & R200_VTX_PV_MATRIX_SEL) 52926deccbSFrançois Tigeot vtx_size++; 53926deccbSFrançois Tigeot if (vtx_fmt_0 & R200_VTX_N0) 54926deccbSFrançois Tigeot vtx_size += 3; 55926deccbSFrançois Tigeot if (vtx_fmt_0 & R200_VTX_POINT_SIZE) 56926deccbSFrançois Tigeot vtx_size++; 57926deccbSFrançois Tigeot if (vtx_fmt_0 & R200_VTX_DISCRETE_FOG) 58926deccbSFrançois Tigeot vtx_size++; 59926deccbSFrançois Tigeot if (vtx_fmt_0 & R200_VTX_SHININESS_0) 60926deccbSFrançois Tigeot vtx_size++; 61926deccbSFrançois Tigeot if (vtx_fmt_0 & R200_VTX_SHININESS_1) 62926deccbSFrançois Tigeot vtx_size++; 63926deccbSFrançois Tigeot for (i = 0; i < 8; i++) { 64926deccbSFrançois Tigeot int color_size = (vtx_fmt_0 >> (11 + 2*i)) & 0x3; 65926deccbSFrançois Tigeot switch (color_size) { 66926deccbSFrançois Tigeot case 0: break; 67926deccbSFrançois Tigeot case 1: vtx_size++; break; 68926deccbSFrançois Tigeot case 2: vtx_size += 3; break; 69926deccbSFrançois Tigeot case 3: vtx_size += 4; break; 70926deccbSFrançois Tigeot } 71926deccbSFrançois Tigeot } 72926deccbSFrançois Tigeot if (vtx_fmt_0 & R200_VTX_XY1) 73926deccbSFrançois Tigeot vtx_size += 2; 74926deccbSFrançois Tigeot if (vtx_fmt_0 & R200_VTX_Z1) 75926deccbSFrançois Tigeot vtx_size++; 76926deccbSFrançois Tigeot if (vtx_fmt_0 & R200_VTX_W1) 77926deccbSFrançois Tigeot vtx_size++; 78926deccbSFrançois Tigeot if (vtx_fmt_0 & R200_VTX_N1) 79926deccbSFrançois Tigeot vtx_size += 3; 80926deccbSFrançois Tigeot return vtx_size; 81926deccbSFrançois Tigeot } 82926deccbSFrançois Tigeot 83926deccbSFrançois Tigeot int r200_copy_dma(struct radeon_device *rdev, 84926deccbSFrançois Tigeot uint64_t src_offset, 85926deccbSFrançois Tigeot uint64_t dst_offset, 86926deccbSFrançois Tigeot unsigned num_gpu_pages, 87926deccbSFrançois Tigeot struct radeon_fence **fence) 88926deccbSFrançois Tigeot { 89926deccbSFrançois Tigeot struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 90926deccbSFrançois Tigeot uint32_t size; 91926deccbSFrançois Tigeot uint32_t cur_size; 92926deccbSFrançois Tigeot int i, num_loops; 93926deccbSFrançois Tigeot int r = 0; 94926deccbSFrançois Tigeot 95926deccbSFrançois Tigeot /* radeon pitch is /64 */ 96926deccbSFrançois Tigeot size = num_gpu_pages << RADEON_GPU_PAGE_SHIFT; 97926deccbSFrançois Tigeot num_loops = DIV_ROUND_UP(size, 0x1FFFFF); 98926deccbSFrançois Tigeot r = radeon_ring_lock(rdev, ring, num_loops * 4 + 64); 99926deccbSFrançois Tigeot if (r) { 100926deccbSFrançois Tigeot DRM_ERROR("radeon: moving bo (%d).\n", r); 101926deccbSFrançois Tigeot return r; 102926deccbSFrançois Tigeot } 103926deccbSFrançois Tigeot /* Must wait for 2D idle & clean before DMA or hangs might happen */ 104926deccbSFrançois Tigeot radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0)); 105926deccbSFrançois Tigeot radeon_ring_write(ring, (1 << 16)); 106926deccbSFrançois Tigeot for (i = 0; i < num_loops; i++) { 107926deccbSFrançois Tigeot cur_size = size; 108926deccbSFrançois Tigeot if (cur_size > 0x1FFFFF) { 109926deccbSFrançois Tigeot cur_size = 0x1FFFFF; 110926deccbSFrançois Tigeot } 111926deccbSFrançois Tigeot size -= cur_size; 112926deccbSFrançois Tigeot radeon_ring_write(ring, PACKET0(0x720, 2)); 113926deccbSFrançois Tigeot radeon_ring_write(ring, src_offset); 114926deccbSFrançois Tigeot radeon_ring_write(ring, dst_offset); 115926deccbSFrançois Tigeot radeon_ring_write(ring, cur_size | (1 << 31) | (1 << 30)); 116926deccbSFrançois Tigeot src_offset += cur_size; 117926deccbSFrançois Tigeot dst_offset += cur_size; 118926deccbSFrançois Tigeot } 119926deccbSFrançois Tigeot radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0)); 120926deccbSFrançois Tigeot radeon_ring_write(ring, RADEON_WAIT_DMA_GUI_IDLE); 121926deccbSFrançois Tigeot if (fence) { 122926deccbSFrançois Tigeot r = radeon_fence_emit(rdev, fence, RADEON_RING_TYPE_GFX_INDEX); 123926deccbSFrançois Tigeot } 124c6f73aabSFrançois Tigeot radeon_ring_unlock_commit(rdev, ring, false); 125926deccbSFrançois Tigeot return r; 126926deccbSFrançois Tigeot } 127926deccbSFrançois Tigeot 128926deccbSFrançois Tigeot 129926deccbSFrançois Tigeot static int r200_get_vtx_size_1(uint32_t vtx_fmt_1) 130926deccbSFrançois Tigeot { 131926deccbSFrançois Tigeot int vtx_size, i, tex_size; 132926deccbSFrançois Tigeot vtx_size = 0; 133926deccbSFrançois Tigeot for (i = 0; i < 6; i++) { 134926deccbSFrançois Tigeot tex_size = (vtx_fmt_1 >> (i * 3)) & 0x7; 135926deccbSFrançois Tigeot if (tex_size > 4) 136926deccbSFrançois Tigeot continue; 137926deccbSFrançois Tigeot vtx_size += tex_size; 138926deccbSFrançois Tigeot } 139926deccbSFrançois Tigeot return vtx_size; 140926deccbSFrançois Tigeot } 141926deccbSFrançois Tigeot 142926deccbSFrançois Tigeot int r200_packet0_check(struct radeon_cs_parser *p, 143926deccbSFrançois Tigeot struct radeon_cs_packet *pkt, 144926deccbSFrançois Tigeot unsigned idx, unsigned reg) 145926deccbSFrançois Tigeot { 146ee479021SImre Vadász struct radeon_cs_reloc *reloc; 147926deccbSFrançois Tigeot struct r100_cs_track *track; 148926deccbSFrançois Tigeot volatile uint32_t *ib; 149926deccbSFrançois Tigeot uint32_t tmp; 150926deccbSFrançois Tigeot int r; 151926deccbSFrançois Tigeot int i; 152926deccbSFrançois Tigeot int face; 153926deccbSFrançois Tigeot u32 tile_flags = 0; 154926deccbSFrançois Tigeot u32 idx_value; 155926deccbSFrançois Tigeot 156926deccbSFrançois Tigeot ib = p->ib.ptr; 157926deccbSFrançois Tigeot track = (struct r100_cs_track *)p->track; 158926deccbSFrançois Tigeot idx_value = radeon_get_ib_value(p, idx); 159926deccbSFrançois Tigeot switch (reg) { 160926deccbSFrançois Tigeot case RADEON_CRTC_GUI_TRIG_VLINE: 161926deccbSFrançois Tigeot r = r100_cs_packet_parse_vline(p); 162926deccbSFrançois Tigeot if (r) { 163926deccbSFrançois Tigeot DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 164926deccbSFrançois Tigeot idx, reg); 165b403bed8SMichael Neumann radeon_cs_dump_packet(p, pkt); 166926deccbSFrançois Tigeot return r; 167926deccbSFrançois Tigeot } 168926deccbSFrançois Tigeot break; 169926deccbSFrançois Tigeot /* FIXME: only allow PACKET3 blit? easier to check for out of 170926deccbSFrançois Tigeot * range access */ 171926deccbSFrançois Tigeot case RADEON_DST_PITCH_OFFSET: 172926deccbSFrançois Tigeot case RADEON_SRC_PITCH_OFFSET: 173926deccbSFrançois Tigeot r = r100_reloc_pitch_offset(p, pkt, idx, reg); 174926deccbSFrançois Tigeot if (r) 175926deccbSFrançois Tigeot return r; 176926deccbSFrançois Tigeot break; 177926deccbSFrançois Tigeot case RADEON_RB3D_DEPTHOFFSET: 178b403bed8SMichael Neumann r = radeon_cs_packet_next_reloc(p, &reloc, 0); 179926deccbSFrançois Tigeot if (r) { 180926deccbSFrançois Tigeot DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 181926deccbSFrançois Tigeot idx, reg); 182b403bed8SMichael Neumann radeon_cs_dump_packet(p, pkt); 183926deccbSFrançois Tigeot return r; 184926deccbSFrançois Tigeot } 185926deccbSFrançois Tigeot track->zb.robj = reloc->robj; 186926deccbSFrançois Tigeot track->zb.offset = idx_value; 187926deccbSFrançois Tigeot track->zb_dirty = true; 188c6f73aabSFrançois Tigeot ib[idx] = idx_value + ((u32)reloc->gpu_offset); 189926deccbSFrançois Tigeot break; 190926deccbSFrançois Tigeot case RADEON_RB3D_COLOROFFSET: 191b403bed8SMichael Neumann r = radeon_cs_packet_next_reloc(p, &reloc, 0); 192926deccbSFrançois Tigeot if (r) { 193926deccbSFrançois Tigeot DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 194926deccbSFrançois Tigeot idx, reg); 195b403bed8SMichael Neumann radeon_cs_dump_packet(p, pkt); 196926deccbSFrançois Tigeot return r; 197926deccbSFrançois Tigeot } 198926deccbSFrançois Tigeot track->cb[0].robj = reloc->robj; 199926deccbSFrançois Tigeot track->cb[0].offset = idx_value; 200926deccbSFrançois Tigeot track->cb_dirty = true; 201c6f73aabSFrançois Tigeot ib[idx] = idx_value + ((u32)reloc->gpu_offset); 202926deccbSFrançois Tigeot break; 203926deccbSFrançois Tigeot case R200_PP_TXOFFSET_0: 204926deccbSFrançois Tigeot case R200_PP_TXOFFSET_1: 205926deccbSFrançois Tigeot case R200_PP_TXOFFSET_2: 206926deccbSFrançois Tigeot case R200_PP_TXOFFSET_3: 207926deccbSFrançois Tigeot case R200_PP_TXOFFSET_4: 208926deccbSFrançois Tigeot case R200_PP_TXOFFSET_5: 209926deccbSFrançois Tigeot i = (reg - R200_PP_TXOFFSET_0) / 24; 210b403bed8SMichael Neumann r = radeon_cs_packet_next_reloc(p, &reloc, 0); 211926deccbSFrançois Tigeot if (r) { 212926deccbSFrançois Tigeot DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 213926deccbSFrançois Tigeot idx, reg); 214b403bed8SMichael Neumann radeon_cs_dump_packet(p, pkt); 215926deccbSFrançois Tigeot return r; 216926deccbSFrançois Tigeot } 217926deccbSFrançois Tigeot if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) { 218c6f73aabSFrançois Tigeot if (reloc->tiling_flags & RADEON_TILING_MACRO) 219926deccbSFrançois Tigeot tile_flags |= R200_TXO_MACRO_TILE; 220c6f73aabSFrançois Tigeot if (reloc->tiling_flags & RADEON_TILING_MICRO) 221926deccbSFrançois Tigeot tile_flags |= R200_TXO_MICRO_TILE; 222926deccbSFrançois Tigeot 223926deccbSFrançois Tigeot tmp = idx_value & ~(0x7 << 2); 224926deccbSFrançois Tigeot tmp |= tile_flags; 225c6f73aabSFrançois Tigeot ib[idx] = tmp + ((u32)reloc->gpu_offset); 226926deccbSFrançois Tigeot } else 227c6f73aabSFrançois Tigeot ib[idx] = idx_value + ((u32)reloc->gpu_offset); 228926deccbSFrançois Tigeot track->textures[i].robj = reloc->robj; 229926deccbSFrançois Tigeot track->tex_dirty = true; 230926deccbSFrançois Tigeot break; 231926deccbSFrançois Tigeot case R200_PP_CUBIC_OFFSET_F1_0: 232926deccbSFrançois Tigeot case R200_PP_CUBIC_OFFSET_F2_0: 233926deccbSFrançois Tigeot case R200_PP_CUBIC_OFFSET_F3_0: 234926deccbSFrançois Tigeot case R200_PP_CUBIC_OFFSET_F4_0: 235926deccbSFrançois Tigeot case R200_PP_CUBIC_OFFSET_F5_0: 236926deccbSFrançois Tigeot case R200_PP_CUBIC_OFFSET_F1_1: 237926deccbSFrançois Tigeot case R200_PP_CUBIC_OFFSET_F2_1: 238926deccbSFrançois Tigeot case R200_PP_CUBIC_OFFSET_F3_1: 239926deccbSFrançois Tigeot case R200_PP_CUBIC_OFFSET_F4_1: 240926deccbSFrançois Tigeot case R200_PP_CUBIC_OFFSET_F5_1: 241926deccbSFrançois Tigeot case R200_PP_CUBIC_OFFSET_F1_2: 242926deccbSFrançois Tigeot case R200_PP_CUBIC_OFFSET_F2_2: 243926deccbSFrançois Tigeot case R200_PP_CUBIC_OFFSET_F3_2: 244926deccbSFrançois Tigeot case R200_PP_CUBIC_OFFSET_F4_2: 245926deccbSFrançois Tigeot case R200_PP_CUBIC_OFFSET_F5_2: 246926deccbSFrançois Tigeot case R200_PP_CUBIC_OFFSET_F1_3: 247926deccbSFrançois Tigeot case R200_PP_CUBIC_OFFSET_F2_3: 248926deccbSFrançois Tigeot case R200_PP_CUBIC_OFFSET_F3_3: 249926deccbSFrançois Tigeot case R200_PP_CUBIC_OFFSET_F4_3: 250926deccbSFrançois Tigeot case R200_PP_CUBIC_OFFSET_F5_3: 251926deccbSFrançois Tigeot case R200_PP_CUBIC_OFFSET_F1_4: 252926deccbSFrançois Tigeot case R200_PP_CUBIC_OFFSET_F2_4: 253926deccbSFrançois Tigeot case R200_PP_CUBIC_OFFSET_F3_4: 254926deccbSFrançois Tigeot case R200_PP_CUBIC_OFFSET_F4_4: 255926deccbSFrançois Tigeot case R200_PP_CUBIC_OFFSET_F5_4: 256926deccbSFrançois Tigeot case R200_PP_CUBIC_OFFSET_F1_5: 257926deccbSFrançois Tigeot case R200_PP_CUBIC_OFFSET_F2_5: 258926deccbSFrançois Tigeot case R200_PP_CUBIC_OFFSET_F3_5: 259926deccbSFrançois Tigeot case R200_PP_CUBIC_OFFSET_F4_5: 260926deccbSFrançois Tigeot case R200_PP_CUBIC_OFFSET_F5_5: 261926deccbSFrançois Tigeot i = (reg - R200_PP_TXOFFSET_0) / 24; 262926deccbSFrançois Tigeot face = (reg - ((i * 24) + R200_PP_TXOFFSET_0)) / 4; 263b403bed8SMichael Neumann r = radeon_cs_packet_next_reloc(p, &reloc, 0); 264926deccbSFrançois Tigeot if (r) { 265926deccbSFrançois Tigeot DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 266926deccbSFrançois Tigeot idx, reg); 267b403bed8SMichael Neumann radeon_cs_dump_packet(p, pkt); 268926deccbSFrançois Tigeot return r; 269926deccbSFrançois Tigeot } 270926deccbSFrançois Tigeot track->textures[i].cube_info[face - 1].offset = idx_value; 271c6f73aabSFrançois Tigeot ib[idx] = idx_value + ((u32)reloc->gpu_offset); 272926deccbSFrançois Tigeot track->textures[i].cube_info[face - 1].robj = reloc->robj; 273926deccbSFrançois Tigeot track->tex_dirty = true; 274926deccbSFrançois Tigeot break; 275926deccbSFrançois Tigeot case RADEON_RE_WIDTH_HEIGHT: 276926deccbSFrançois Tigeot track->maxy = ((idx_value >> 16) & 0x7FF); 277926deccbSFrançois Tigeot track->cb_dirty = true; 278926deccbSFrançois Tigeot track->zb_dirty = true; 279926deccbSFrançois Tigeot break; 280926deccbSFrançois Tigeot case RADEON_RB3D_COLORPITCH: 281b403bed8SMichael Neumann r = radeon_cs_packet_next_reloc(p, &reloc, 0); 282926deccbSFrançois Tigeot if (r) { 283926deccbSFrançois Tigeot DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 284926deccbSFrançois Tigeot idx, reg); 285b403bed8SMichael Neumann radeon_cs_dump_packet(p, pkt); 286926deccbSFrançois Tigeot return r; 287926deccbSFrançois Tigeot } 288926deccbSFrançois Tigeot 289926deccbSFrançois Tigeot if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) { 290c6f73aabSFrançois Tigeot if (reloc->tiling_flags & RADEON_TILING_MACRO) 291926deccbSFrançois Tigeot tile_flags |= RADEON_COLOR_TILE_ENABLE; 292c6f73aabSFrançois Tigeot if (reloc->tiling_flags & RADEON_TILING_MICRO) 293926deccbSFrançois Tigeot tile_flags |= RADEON_COLOR_MICROTILE_ENABLE; 294926deccbSFrançois Tigeot 295926deccbSFrançois Tigeot tmp = idx_value & ~(0x7 << 16); 296926deccbSFrançois Tigeot tmp |= tile_flags; 297926deccbSFrançois Tigeot ib[idx] = tmp; 298926deccbSFrançois Tigeot } else 299926deccbSFrançois Tigeot ib[idx] = idx_value; 300926deccbSFrançois Tigeot 301926deccbSFrançois Tigeot track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK; 302926deccbSFrançois Tigeot track->cb_dirty = true; 303926deccbSFrançois Tigeot break; 304926deccbSFrançois Tigeot case RADEON_RB3D_DEPTHPITCH: 305926deccbSFrançois Tigeot track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK; 306926deccbSFrançois Tigeot track->zb_dirty = true; 307926deccbSFrançois Tigeot break; 308926deccbSFrançois Tigeot case RADEON_RB3D_CNTL: 309926deccbSFrançois Tigeot switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) { 310926deccbSFrançois Tigeot case 7: 311926deccbSFrançois Tigeot case 8: 312926deccbSFrançois Tigeot case 9: 313926deccbSFrançois Tigeot case 11: 314926deccbSFrançois Tigeot case 12: 315926deccbSFrançois Tigeot track->cb[0].cpp = 1; 316926deccbSFrançois Tigeot break; 317926deccbSFrançois Tigeot case 3: 318926deccbSFrançois Tigeot case 4: 319926deccbSFrançois Tigeot case 15: 320926deccbSFrançois Tigeot track->cb[0].cpp = 2; 321926deccbSFrançois Tigeot break; 322926deccbSFrançois Tigeot case 6: 323926deccbSFrançois Tigeot track->cb[0].cpp = 4; 324926deccbSFrançois Tigeot break; 325926deccbSFrançois Tigeot default: 326926deccbSFrançois Tigeot DRM_ERROR("Invalid color buffer format (%d) !\n", 327926deccbSFrançois Tigeot ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f)); 328926deccbSFrançois Tigeot return -EINVAL; 329926deccbSFrançois Tigeot } 330926deccbSFrançois Tigeot if (idx_value & RADEON_DEPTHXY_OFFSET_ENABLE) { 331926deccbSFrançois Tigeot DRM_ERROR("No support for depth xy offset in kms\n"); 332926deccbSFrançois Tigeot return -EINVAL; 333926deccbSFrançois Tigeot } 334926deccbSFrançois Tigeot 335926deccbSFrançois Tigeot track->z_enabled = !!(idx_value & RADEON_Z_ENABLE); 336926deccbSFrançois Tigeot track->cb_dirty = true; 337926deccbSFrançois Tigeot track->zb_dirty = true; 338926deccbSFrançois Tigeot break; 339926deccbSFrançois Tigeot case RADEON_RB3D_ZSTENCILCNTL: 340926deccbSFrançois Tigeot switch (idx_value & 0xf) { 341926deccbSFrançois Tigeot case 0: 342926deccbSFrançois Tigeot track->zb.cpp = 2; 343926deccbSFrançois Tigeot break; 344926deccbSFrançois Tigeot case 2: 345926deccbSFrançois Tigeot case 3: 346926deccbSFrançois Tigeot case 4: 347926deccbSFrançois Tigeot case 5: 348926deccbSFrançois Tigeot case 9: 349926deccbSFrançois Tigeot case 11: 350926deccbSFrançois Tigeot track->zb.cpp = 4; 351926deccbSFrançois Tigeot break; 352926deccbSFrançois Tigeot default: 353926deccbSFrançois Tigeot break; 354926deccbSFrançois Tigeot } 355926deccbSFrançois Tigeot track->zb_dirty = true; 356926deccbSFrançois Tigeot break; 357926deccbSFrançois Tigeot case RADEON_RB3D_ZPASS_ADDR: 358b403bed8SMichael Neumann r = radeon_cs_packet_next_reloc(p, &reloc, 0); 359926deccbSFrançois Tigeot if (r) { 360926deccbSFrançois Tigeot DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 361926deccbSFrançois Tigeot idx, reg); 362b403bed8SMichael Neumann radeon_cs_dump_packet(p, pkt); 363926deccbSFrançois Tigeot return r; 364926deccbSFrançois Tigeot } 365c6f73aabSFrançois Tigeot ib[idx] = idx_value + ((u32)reloc->gpu_offset); 366926deccbSFrançois Tigeot break; 367926deccbSFrançois Tigeot case RADEON_PP_CNTL: 368926deccbSFrançois Tigeot { 369926deccbSFrançois Tigeot uint32_t temp = idx_value >> 4; 370926deccbSFrançois Tigeot for (i = 0; i < track->num_texture; i++) 371926deccbSFrançois Tigeot track->textures[i].enabled = !!(temp & (1 << i)); 372926deccbSFrançois Tigeot track->tex_dirty = true; 373926deccbSFrançois Tigeot } 374926deccbSFrançois Tigeot break; 375926deccbSFrançois Tigeot case RADEON_SE_VF_CNTL: 376926deccbSFrançois Tigeot track->vap_vf_cntl = idx_value; 377926deccbSFrançois Tigeot break; 378926deccbSFrançois Tigeot case 0x210c: 379926deccbSFrançois Tigeot /* VAP_VF_MAX_VTX_INDX */ 380926deccbSFrançois Tigeot track->max_indx = idx_value & 0x00FFFFFFUL; 381926deccbSFrançois Tigeot break; 382926deccbSFrançois Tigeot case R200_SE_VTX_FMT_0: 383926deccbSFrançois Tigeot track->vtx_size = r200_get_vtx_size_0(idx_value); 384926deccbSFrançois Tigeot break; 385926deccbSFrançois Tigeot case R200_SE_VTX_FMT_1: 386926deccbSFrançois Tigeot track->vtx_size += r200_get_vtx_size_1(idx_value); 387926deccbSFrançois Tigeot break; 388926deccbSFrançois Tigeot case R200_PP_TXSIZE_0: 389926deccbSFrançois Tigeot case R200_PP_TXSIZE_1: 390926deccbSFrançois Tigeot case R200_PP_TXSIZE_2: 391926deccbSFrançois Tigeot case R200_PP_TXSIZE_3: 392926deccbSFrançois Tigeot case R200_PP_TXSIZE_4: 393926deccbSFrançois Tigeot case R200_PP_TXSIZE_5: 394926deccbSFrançois Tigeot i = (reg - R200_PP_TXSIZE_0) / 32; 395926deccbSFrançois Tigeot track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1; 396926deccbSFrançois Tigeot track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1; 397926deccbSFrançois Tigeot track->tex_dirty = true; 398926deccbSFrançois Tigeot break; 399926deccbSFrançois Tigeot case R200_PP_TXPITCH_0: 400926deccbSFrançois Tigeot case R200_PP_TXPITCH_1: 401926deccbSFrançois Tigeot case R200_PP_TXPITCH_2: 402926deccbSFrançois Tigeot case R200_PP_TXPITCH_3: 403926deccbSFrançois Tigeot case R200_PP_TXPITCH_4: 404926deccbSFrançois Tigeot case R200_PP_TXPITCH_5: 405926deccbSFrançois Tigeot i = (reg - R200_PP_TXPITCH_0) / 32; 406926deccbSFrançois Tigeot track->textures[i].pitch = idx_value + 32; 407926deccbSFrançois Tigeot track->tex_dirty = true; 408926deccbSFrançois Tigeot break; 409926deccbSFrançois Tigeot case R200_PP_TXFILTER_0: 410926deccbSFrançois Tigeot case R200_PP_TXFILTER_1: 411926deccbSFrançois Tigeot case R200_PP_TXFILTER_2: 412926deccbSFrançois Tigeot case R200_PP_TXFILTER_3: 413926deccbSFrançois Tigeot case R200_PP_TXFILTER_4: 414926deccbSFrançois Tigeot case R200_PP_TXFILTER_5: 415926deccbSFrançois Tigeot i = (reg - R200_PP_TXFILTER_0) / 32; 416926deccbSFrançois Tigeot track->textures[i].num_levels = ((idx_value & R200_MAX_MIP_LEVEL_MASK) 417926deccbSFrançois Tigeot >> R200_MAX_MIP_LEVEL_SHIFT); 418926deccbSFrançois Tigeot tmp = (idx_value >> 23) & 0x7; 419926deccbSFrançois Tigeot if (tmp == 2 || tmp == 6) 420926deccbSFrançois Tigeot track->textures[i].roundup_w = false; 421926deccbSFrançois Tigeot tmp = (idx_value >> 27) & 0x7; 422926deccbSFrançois Tigeot if (tmp == 2 || tmp == 6) 423926deccbSFrançois Tigeot track->textures[i].roundup_h = false; 424926deccbSFrançois Tigeot track->tex_dirty = true; 425926deccbSFrançois Tigeot break; 426926deccbSFrançois Tigeot case R200_PP_TXMULTI_CTL_0: 427926deccbSFrançois Tigeot case R200_PP_TXMULTI_CTL_1: 428926deccbSFrançois Tigeot case R200_PP_TXMULTI_CTL_2: 429926deccbSFrançois Tigeot case R200_PP_TXMULTI_CTL_3: 430926deccbSFrançois Tigeot case R200_PP_TXMULTI_CTL_4: 431926deccbSFrançois Tigeot case R200_PP_TXMULTI_CTL_5: 432926deccbSFrançois Tigeot i = (reg - R200_PP_TXMULTI_CTL_0) / 32; 433926deccbSFrançois Tigeot break; 434926deccbSFrançois Tigeot case R200_PP_TXFORMAT_X_0: 435926deccbSFrançois Tigeot case R200_PP_TXFORMAT_X_1: 436926deccbSFrançois Tigeot case R200_PP_TXFORMAT_X_2: 437926deccbSFrançois Tigeot case R200_PP_TXFORMAT_X_3: 438926deccbSFrançois Tigeot case R200_PP_TXFORMAT_X_4: 439926deccbSFrançois Tigeot case R200_PP_TXFORMAT_X_5: 440926deccbSFrançois Tigeot i = (reg - R200_PP_TXFORMAT_X_0) / 32; 441926deccbSFrançois Tigeot track->textures[i].txdepth = idx_value & 0x7; 442926deccbSFrançois Tigeot tmp = (idx_value >> 16) & 0x3; 443926deccbSFrançois Tigeot /* 2D, 3D, CUBE */ 444926deccbSFrançois Tigeot switch (tmp) { 445926deccbSFrançois Tigeot case 0: 446926deccbSFrançois Tigeot case 3: 447926deccbSFrançois Tigeot case 4: 448926deccbSFrançois Tigeot case 5: 449926deccbSFrançois Tigeot case 6: 450926deccbSFrançois Tigeot case 7: 451926deccbSFrançois Tigeot /* 1D/2D */ 452926deccbSFrançois Tigeot track->textures[i].tex_coord_type = 0; 453926deccbSFrançois Tigeot break; 454926deccbSFrançois Tigeot case 1: 455926deccbSFrançois Tigeot /* CUBE */ 456926deccbSFrançois Tigeot track->textures[i].tex_coord_type = 2; 457926deccbSFrançois Tigeot break; 458926deccbSFrançois Tigeot case 2: 459926deccbSFrançois Tigeot /* 3D */ 460926deccbSFrançois Tigeot track->textures[i].tex_coord_type = 1; 461926deccbSFrançois Tigeot break; 462926deccbSFrançois Tigeot } 463926deccbSFrançois Tigeot track->tex_dirty = true; 464926deccbSFrançois Tigeot break; 465926deccbSFrançois Tigeot case R200_PP_TXFORMAT_0: 466926deccbSFrançois Tigeot case R200_PP_TXFORMAT_1: 467926deccbSFrançois Tigeot case R200_PP_TXFORMAT_2: 468926deccbSFrançois Tigeot case R200_PP_TXFORMAT_3: 469926deccbSFrançois Tigeot case R200_PP_TXFORMAT_4: 470926deccbSFrançois Tigeot case R200_PP_TXFORMAT_5: 471926deccbSFrançois Tigeot i = (reg - R200_PP_TXFORMAT_0) / 32; 472926deccbSFrançois Tigeot if (idx_value & R200_TXFORMAT_NON_POWER2) { 473926deccbSFrançois Tigeot track->textures[i].use_pitch = 1; 474926deccbSFrançois Tigeot } else { 475926deccbSFrançois Tigeot track->textures[i].use_pitch = 0; 476926deccbSFrançois Tigeot track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK); 477926deccbSFrançois Tigeot track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK); 478926deccbSFrançois Tigeot } 479926deccbSFrançois Tigeot if (idx_value & R200_TXFORMAT_LOOKUP_DISABLE) 480926deccbSFrançois Tigeot track->textures[i].lookup_disable = true; 481926deccbSFrançois Tigeot switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) { 482926deccbSFrançois Tigeot case R200_TXFORMAT_I8: 483926deccbSFrançois Tigeot case R200_TXFORMAT_RGB332: 484926deccbSFrançois Tigeot case R200_TXFORMAT_Y8: 485926deccbSFrançois Tigeot track->textures[i].cpp = 1; 486926deccbSFrançois Tigeot track->textures[i].compress_format = R100_TRACK_COMP_NONE; 487926deccbSFrançois Tigeot break; 488926deccbSFrançois Tigeot case R200_TXFORMAT_AI88: 489926deccbSFrançois Tigeot case R200_TXFORMAT_ARGB1555: 490926deccbSFrançois Tigeot case R200_TXFORMAT_RGB565: 491926deccbSFrançois Tigeot case R200_TXFORMAT_ARGB4444: 492926deccbSFrançois Tigeot case R200_TXFORMAT_VYUY422: 493926deccbSFrançois Tigeot case R200_TXFORMAT_YVYU422: 494926deccbSFrançois Tigeot case R200_TXFORMAT_LDVDU655: 495926deccbSFrançois Tigeot case R200_TXFORMAT_DVDU88: 496926deccbSFrançois Tigeot case R200_TXFORMAT_AVYU4444: 497926deccbSFrançois Tigeot track->textures[i].cpp = 2; 498926deccbSFrançois Tigeot track->textures[i].compress_format = R100_TRACK_COMP_NONE; 499926deccbSFrançois Tigeot break; 500926deccbSFrançois Tigeot case R200_TXFORMAT_ARGB8888: 501926deccbSFrançois Tigeot case R200_TXFORMAT_RGBA8888: 502926deccbSFrançois Tigeot case R200_TXFORMAT_ABGR8888: 503926deccbSFrançois Tigeot case R200_TXFORMAT_BGR111110: 504926deccbSFrançois Tigeot case R200_TXFORMAT_LDVDU8888: 505926deccbSFrançois Tigeot track->textures[i].cpp = 4; 506926deccbSFrançois Tigeot track->textures[i].compress_format = R100_TRACK_COMP_NONE; 507926deccbSFrançois Tigeot break; 508926deccbSFrançois Tigeot case R200_TXFORMAT_DXT1: 509926deccbSFrançois Tigeot track->textures[i].cpp = 1; 510926deccbSFrançois Tigeot track->textures[i].compress_format = R100_TRACK_COMP_DXT1; 511926deccbSFrançois Tigeot break; 512926deccbSFrançois Tigeot case R200_TXFORMAT_DXT23: 513926deccbSFrançois Tigeot case R200_TXFORMAT_DXT45: 514926deccbSFrançois Tigeot track->textures[i].cpp = 1; 515926deccbSFrançois Tigeot track->textures[i].compress_format = R100_TRACK_COMP_DXT1; 516926deccbSFrançois Tigeot break; 517926deccbSFrançois Tigeot } 518926deccbSFrançois Tigeot track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf); 519926deccbSFrançois Tigeot track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf); 520926deccbSFrançois Tigeot track->tex_dirty = true; 521926deccbSFrançois Tigeot break; 522926deccbSFrançois Tigeot case R200_PP_CUBIC_FACES_0: 523926deccbSFrançois Tigeot case R200_PP_CUBIC_FACES_1: 524926deccbSFrançois Tigeot case R200_PP_CUBIC_FACES_2: 525926deccbSFrançois Tigeot case R200_PP_CUBIC_FACES_3: 526926deccbSFrançois Tigeot case R200_PP_CUBIC_FACES_4: 527926deccbSFrançois Tigeot case R200_PP_CUBIC_FACES_5: 528926deccbSFrançois Tigeot tmp = idx_value; 529926deccbSFrançois Tigeot i = (reg - R200_PP_CUBIC_FACES_0) / 32; 530926deccbSFrançois Tigeot for (face = 0; face < 4; face++) { 531926deccbSFrançois Tigeot track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf); 532926deccbSFrançois Tigeot track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf); 533926deccbSFrançois Tigeot } 534926deccbSFrançois Tigeot track->tex_dirty = true; 535926deccbSFrançois Tigeot break; 536926deccbSFrançois Tigeot default: 537c4ef309bSzrj printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n", 538926deccbSFrançois Tigeot reg, idx); 539926deccbSFrançois Tigeot return -EINVAL; 540926deccbSFrançois Tigeot } 541926deccbSFrançois Tigeot return 0; 542926deccbSFrançois Tigeot } 543926deccbSFrançois Tigeot 544926deccbSFrançois Tigeot void r200_set_safe_registers(struct radeon_device *rdev) 545926deccbSFrançois Tigeot { 546926deccbSFrançois Tigeot rdev->config.r100.reg_safe_bm = r200_reg_safe_bm; 547c4ef309bSzrj rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r200_reg_safe_bm); 548926deccbSFrançois Tigeot } 549