14cd92098Szrj /*
24cd92098Szrj * Copyright 2013 Advanced Micro Devices, Inc.
34cd92098Szrj *
44cd92098Szrj * Permission is hereby granted, free of charge, to any person obtaining a
54cd92098Szrj * copy of this software and associated documentation files (the "Software"),
64cd92098Szrj * to deal in the Software without restriction, including without limitation
74cd92098Szrj * the rights to use, copy, modify, merge, publish, distribute, sublicense,
84cd92098Szrj * and/or sell copies of the Software, and to permit persons to whom the
94cd92098Szrj * Software is furnished to do so, subject to the following conditions:
104cd92098Szrj *
114cd92098Szrj * The above copyright notice and this permission notice shall be included in
124cd92098Szrj * all copies or substantial portions of the Software.
134cd92098Szrj *
144cd92098Szrj * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
154cd92098Szrj * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
164cd92098Szrj * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
174cd92098Szrj * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
184cd92098Szrj * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
194cd92098Szrj * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
204cd92098Szrj * OTHER DEALINGS IN THE SOFTWARE.
214cd92098Szrj *
224cd92098Szrj * Authors: Alex Deucher
234cd92098Szrj */
244cd92098Szrj
25*3f2dd94aSFrançois Tigeot #include <drm/drmP.h>
264cd92098Szrj #include "radeon.h"
274cd92098Szrj #include "cikd.h"
284cd92098Szrj #include "kv_dpm.h"
294cd92098Szrj
kv_notify_message_to_smu(struct radeon_device * rdev,u32 id)304cd92098Szrj int kv_notify_message_to_smu(struct radeon_device *rdev, u32 id)
314cd92098Szrj {
324cd92098Szrj u32 i;
334cd92098Szrj u32 tmp = 0;
344cd92098Szrj
354cd92098Szrj WREG32(SMC_MESSAGE_0, id & SMC_MSG_MASK);
364cd92098Szrj
374cd92098Szrj for (i = 0; i < rdev->usec_timeout; i++) {
384cd92098Szrj if ((RREG32(SMC_RESP_0) & SMC_RESP_MASK) != 0)
394cd92098Szrj break;
404cd92098Szrj udelay(1);
414cd92098Szrj }
424cd92098Szrj tmp = RREG32(SMC_RESP_0) & SMC_RESP_MASK;
434cd92098Szrj
444cd92098Szrj if (tmp != 1) {
454cd92098Szrj if (tmp == 0xFF)
464cd92098Szrj return -EINVAL;
474cd92098Szrj else if (tmp == 0xFE)
484cd92098Szrj return -EINVAL;
494cd92098Szrj }
504cd92098Szrj
514cd92098Szrj return 0;
524cd92098Szrj }
534cd92098Szrj
kv_dpm_get_enable_mask(struct radeon_device * rdev,u32 * enable_mask)544cd92098Szrj int kv_dpm_get_enable_mask(struct radeon_device *rdev, u32 *enable_mask)
554cd92098Szrj {
564cd92098Szrj int ret;
574cd92098Szrj
584cd92098Szrj ret = kv_notify_message_to_smu(rdev, PPSMC_MSG_SCLKDPM_GetEnabledMask);
594cd92098Szrj
604cd92098Szrj if (ret == 0)
614cd92098Szrj *enable_mask = RREG32_SMC(SMC_SYSCON_MSG_ARG_0);
624cd92098Szrj
634cd92098Szrj return ret;
644cd92098Szrj }
654cd92098Szrj
kv_send_msg_to_smc_with_parameter(struct radeon_device * rdev,PPSMC_Msg msg,u32 parameter)664cd92098Szrj int kv_send_msg_to_smc_with_parameter(struct radeon_device *rdev,
674cd92098Szrj PPSMC_Msg msg, u32 parameter)
684cd92098Szrj {
694cd92098Szrj
704cd92098Szrj WREG32(SMC_MSG_ARG_0, parameter);
714cd92098Szrj
724cd92098Szrj return kv_notify_message_to_smu(rdev, msg);
734cd92098Szrj }
744cd92098Szrj
kv_set_smc_sram_address(struct radeon_device * rdev,u32 smc_address,u32 limit)754cd92098Szrj static int kv_set_smc_sram_address(struct radeon_device *rdev,
764cd92098Szrj u32 smc_address, u32 limit)
774cd92098Szrj {
784cd92098Szrj if (smc_address & 3)
794cd92098Szrj return -EINVAL;
804cd92098Szrj if ((smc_address + 3) > limit)
814cd92098Szrj return -EINVAL;
824cd92098Szrj
834cd92098Szrj WREG32(SMC_IND_INDEX_0, smc_address);
844cd92098Szrj WREG32_P(SMC_IND_ACCESS_CNTL, 0, ~AUTO_INCREMENT_IND_0);
854cd92098Szrj
864cd92098Szrj return 0;
874cd92098Szrj }
884cd92098Szrj
kv_read_smc_sram_dword(struct radeon_device * rdev,u32 smc_address,u32 * value,u32 limit)894cd92098Szrj int kv_read_smc_sram_dword(struct radeon_device *rdev, u32 smc_address,
904cd92098Szrj u32 *value, u32 limit)
914cd92098Szrj {
924cd92098Szrj int ret;
934cd92098Szrj
944cd92098Szrj ret = kv_set_smc_sram_address(rdev, smc_address, limit);
954cd92098Szrj if (ret)
964cd92098Szrj return ret;
974cd92098Szrj
984cd92098Szrj *value = RREG32(SMC_IND_DATA_0);
994cd92098Szrj return 0;
1004cd92098Szrj }
1014cd92098Szrj
kv_smc_dpm_enable(struct radeon_device * rdev,bool enable)1024cd92098Szrj int kv_smc_dpm_enable(struct radeon_device *rdev, bool enable)
1034cd92098Szrj {
1044cd92098Szrj if (enable)
1054cd92098Szrj return kv_notify_message_to_smu(rdev, PPSMC_MSG_DPM_Enable);
1064cd92098Szrj else
1074cd92098Szrj return kv_notify_message_to_smu(rdev, PPSMC_MSG_DPM_Disable);
1084cd92098Szrj }
1094cd92098Szrj
kv_smc_bapm_enable(struct radeon_device * rdev,bool enable)1104cd92098Szrj int kv_smc_bapm_enable(struct radeon_device *rdev, bool enable)
1114cd92098Szrj {
1124cd92098Szrj if (enable)
1134cd92098Szrj return kv_notify_message_to_smu(rdev, PPSMC_MSG_EnableBAPM);
1144cd92098Szrj else
1154cd92098Szrj return kv_notify_message_to_smu(rdev, PPSMC_MSG_DisableBAPM);
1164cd92098Szrj }
1174cd92098Szrj
kv_copy_bytes_to_smc(struct radeon_device * rdev,u32 smc_start_address,const u8 * src,u32 byte_count,u32 limit)1184cd92098Szrj int kv_copy_bytes_to_smc(struct radeon_device *rdev,
1194cd92098Szrj u32 smc_start_address,
1204cd92098Szrj const u8 *src, u32 byte_count, u32 limit)
1214cd92098Szrj {
1224cd92098Szrj int ret;
1234cd92098Szrj u32 data, original_data, addr, extra_shift, t_byte, count, mask;
1244cd92098Szrj
1254cd92098Szrj if ((smc_start_address + byte_count) > limit)
1264cd92098Szrj return -EINVAL;
1274cd92098Szrj
1284cd92098Szrj addr = smc_start_address;
1294cd92098Szrj t_byte = addr & 3;
1304cd92098Szrj
1314cd92098Szrj /* RMW for the initial bytes */
1324cd92098Szrj if (t_byte != 0) {
1334cd92098Szrj addr -= t_byte;
1344cd92098Szrj
1354cd92098Szrj ret = kv_set_smc_sram_address(rdev, addr, limit);
1364cd92098Szrj if (ret)
1374cd92098Szrj return ret;
1384cd92098Szrj
1394cd92098Szrj original_data = RREG32(SMC_IND_DATA_0);
1404cd92098Szrj
1414cd92098Szrj data = 0;
1424cd92098Szrj mask = 0;
1434cd92098Szrj count = 4;
1444cd92098Szrj while (count > 0) {
1454cd92098Szrj if (t_byte > 0) {
1464cd92098Szrj mask = (mask << 8) | 0xff;
1474cd92098Szrj t_byte--;
1484cd92098Szrj } else if (byte_count > 0) {
1494cd92098Szrj data = (data << 8) + *src++;
1504cd92098Szrj byte_count--;
1514cd92098Szrj mask <<= 8;
1524cd92098Szrj } else {
1534cd92098Szrj data <<= 8;
1544cd92098Szrj mask = (mask << 8) | 0xff;
1554cd92098Szrj }
1564cd92098Szrj count--;
1574cd92098Szrj }
1584cd92098Szrj
1594cd92098Szrj data |= original_data & mask;
1604cd92098Szrj
1614cd92098Szrj ret = kv_set_smc_sram_address(rdev, addr, limit);
1624cd92098Szrj if (ret)
1634cd92098Szrj return ret;
1644cd92098Szrj
1654cd92098Szrj WREG32(SMC_IND_DATA_0, data);
1664cd92098Szrj
1674cd92098Szrj addr += 4;
1684cd92098Szrj }
1694cd92098Szrj
1704cd92098Szrj while (byte_count >= 4) {
1714cd92098Szrj /* SMC address space is BE */
1724cd92098Szrj data = (src[0] << 24) + (src[1] << 16) + (src[2] << 8) + src[3];
1734cd92098Szrj
1744cd92098Szrj ret = kv_set_smc_sram_address(rdev, addr, limit);
1754cd92098Szrj if (ret)
1764cd92098Szrj return ret;
1774cd92098Szrj
1784cd92098Szrj WREG32(SMC_IND_DATA_0, data);
1794cd92098Szrj
1804cd92098Szrj src += 4;
1814cd92098Szrj byte_count -= 4;
1824cd92098Szrj addr += 4;
1834cd92098Szrj }
1844cd92098Szrj
1854cd92098Szrj /* RMW for the final bytes */
1864cd92098Szrj if (byte_count > 0) {
1874cd92098Szrj data = 0;
1884cd92098Szrj
1894cd92098Szrj ret = kv_set_smc_sram_address(rdev, addr, limit);
1904cd92098Szrj if (ret)
1914cd92098Szrj return ret;
1924cd92098Szrj
1934cd92098Szrj original_data= RREG32(SMC_IND_DATA_0);
1944cd92098Szrj
1954cd92098Szrj extra_shift = 8 * (4 - byte_count);
1964cd92098Szrj
1974cd92098Szrj while (byte_count > 0) {
1984cd92098Szrj /* SMC address space is BE */
1994cd92098Szrj data = (data << 8) + *src++;
2004cd92098Szrj byte_count--;
2014cd92098Szrj }
2024cd92098Szrj
2034cd92098Szrj data <<= extra_shift;
2044cd92098Szrj
2054cd92098Szrj data |= (original_data & ~((~0UL) << extra_shift));
2064cd92098Szrj
2074cd92098Szrj ret = kv_set_smc_sram_address(rdev, addr, limit);
2084cd92098Szrj if (ret)
2094cd92098Szrj return ret;
2104cd92098Szrj
2114cd92098Szrj WREG32(SMC_IND_DATA_0, data);
2124cd92098Szrj }
2134cd92098Szrj return 0;
2144cd92098Szrj }
2157dcf36dcSFrançois Tigeot
216