157e252bfSMichael Neumann /* 257e252bfSMichael Neumann * Copyright 2010 Advanced Micro Devices, Inc. 357e252bfSMichael Neumann * 457e252bfSMichael Neumann * Permission is hereby granted, free of charge, to any person obtaining a 557e252bfSMichael Neumann * copy of this software and associated documentation files (the "Software"), 657e252bfSMichael Neumann * to deal in the Software without restriction, including without limitation 757e252bfSMichael Neumann * the rights to use, copy, modify, merge, publish, distribute, sublicense, 857e252bfSMichael Neumann * and/or sell copies of the Software, and to permit persons to whom the 957e252bfSMichael Neumann * Software is furnished to do so, subject to the following conditions: 1057e252bfSMichael Neumann * 1157e252bfSMichael Neumann * The above copyright notice and this permission notice shall be included in 1257e252bfSMichael Neumann * all copies or substantial portions of the Software. 1357e252bfSMichael Neumann * 1457e252bfSMichael Neumann * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1557e252bfSMichael Neumann * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1657e252bfSMichael Neumann * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1757e252bfSMichael Neumann * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 1857e252bfSMichael Neumann * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 1957e252bfSMichael Neumann * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 2057e252bfSMichael Neumann * OTHER DEALINGS IN THE SOFTWARE. 2157e252bfSMichael Neumann * 2257e252bfSMichael Neumann * Authors: Alex Deucher 2357e252bfSMichael Neumann */ 2457e252bfSMichael Neumann #ifndef _BTCD_H_ 2557e252bfSMichael Neumann #define _BTCD_H_ 2657e252bfSMichael Neumann 2757e252bfSMichael Neumann /* pm registers */ 2857e252bfSMichael Neumann 2957e252bfSMichael Neumann #define GENERAL_PWRMGT 0x63c 3057e252bfSMichael Neumann # define GLOBAL_PWRMGT_EN (1 << 0) 3157e252bfSMichael Neumann # define STATIC_PM_EN (1 << 1) 3257e252bfSMichael Neumann # define THERMAL_PROTECTION_DIS (1 << 2) 3357e252bfSMichael Neumann # define THERMAL_PROTECTION_TYPE (1 << 3) 3457e252bfSMichael Neumann # define ENABLE_GEN2PCIE (1 << 4) 3557e252bfSMichael Neumann # define ENABLE_GEN2XSP (1 << 5) 3657e252bfSMichael Neumann # define SW_SMIO_INDEX(x) ((x) << 6) 3757e252bfSMichael Neumann # define SW_SMIO_INDEX_MASK (3 << 6) 3857e252bfSMichael Neumann # define SW_SMIO_INDEX_SHIFT 6 3957e252bfSMichael Neumann # define LOW_VOLT_D2_ACPI (1 << 8) 4057e252bfSMichael Neumann # define LOW_VOLT_D3_ACPI (1 << 9) 4157e252bfSMichael Neumann # define VOLT_PWRMGT_EN (1 << 10) 4257e252bfSMichael Neumann # define BACKBIAS_PAD_EN (1 << 18) 4357e252bfSMichael Neumann # define BACKBIAS_VALUE (1 << 19) 4457e252bfSMichael Neumann # define DYN_SPREAD_SPECTRUM_EN (1 << 23) 4557e252bfSMichael Neumann # define AC_DC_SW (1 << 24) 4657e252bfSMichael Neumann 47*c6f73aabSFrançois Tigeot #define TARGET_AND_CURRENT_PROFILE_INDEX 0x66c 48*c6f73aabSFrançois Tigeot # define CURRENT_PROFILE_INDEX_MASK (0xf << 4) 49*c6f73aabSFrançois Tigeot # define CURRENT_PROFILE_INDEX_SHIFT 4 50*c6f73aabSFrançois Tigeot 5157e252bfSMichael Neumann #define CG_BIF_REQ_AND_RSP 0x7f4 5257e252bfSMichael Neumann #define CG_CLIENT_REQ(x) ((x) << 0) 5357e252bfSMichael Neumann #define CG_CLIENT_REQ_MASK (0xff << 0) 5457e252bfSMichael Neumann #define CG_CLIENT_REQ_SHIFT 0 5557e252bfSMichael Neumann #define CG_CLIENT_RESP(x) ((x) << 8) 5657e252bfSMichael Neumann #define CG_CLIENT_RESP_MASK (0xff << 8) 5757e252bfSMichael Neumann #define CG_CLIENT_RESP_SHIFT 8 5857e252bfSMichael Neumann #define CLIENT_CG_REQ(x) ((x) << 16) 5957e252bfSMichael Neumann #define CLIENT_CG_REQ_MASK (0xff << 16) 6057e252bfSMichael Neumann #define CLIENT_CG_REQ_SHIFT 16 6157e252bfSMichael Neumann #define CLIENT_CG_RESP(x) ((x) << 24) 6257e252bfSMichael Neumann #define CLIENT_CG_RESP_MASK (0xff << 24) 6357e252bfSMichael Neumann #define CLIENT_CG_RESP_SHIFT 24 6457e252bfSMichael Neumann 6557e252bfSMichael Neumann #define SCLK_PSKIP_CNTL 0x8c0 6657e252bfSMichael Neumann #define PSKIP_ON_ALLOW_STOP_HI(x) ((x) << 16) 6757e252bfSMichael Neumann #define PSKIP_ON_ALLOW_STOP_HI_MASK (0xff << 16) 6857e252bfSMichael Neumann #define PSKIP_ON_ALLOW_STOP_HI_SHIFT 16 6957e252bfSMichael Neumann 7057e252bfSMichael Neumann #define CG_ULV_CONTROL 0x8c8 7157e252bfSMichael Neumann #define CG_ULV_PARAMETER 0x8cc 7257e252bfSMichael Neumann 7357e252bfSMichael Neumann #define MC_ARB_DRAM_TIMING 0x2774 7457e252bfSMichael Neumann #define MC_ARB_DRAM_TIMING2 0x2778 7557e252bfSMichael Neumann 7657e252bfSMichael Neumann #define MC_ARB_RFSH_RATE 0x27b0 7757e252bfSMichael Neumann #define POWERMODE0(x) ((x) << 0) 7857e252bfSMichael Neumann #define POWERMODE0_MASK (0xff << 0) 7957e252bfSMichael Neumann #define POWERMODE0_SHIFT 0 8057e252bfSMichael Neumann #define POWERMODE1(x) ((x) << 8) 8157e252bfSMichael Neumann #define POWERMODE1_MASK (0xff << 8) 8257e252bfSMichael Neumann #define POWERMODE1_SHIFT 8 8357e252bfSMichael Neumann #define POWERMODE2(x) ((x) << 16) 8457e252bfSMichael Neumann #define POWERMODE2_MASK (0xff << 16) 8557e252bfSMichael Neumann #define POWERMODE2_SHIFT 16 8657e252bfSMichael Neumann #define POWERMODE3(x) ((x) << 24) 8757e252bfSMichael Neumann #define POWERMODE3_MASK (0xff << 24) 8857e252bfSMichael Neumann #define POWERMODE3_SHIFT 24 8957e252bfSMichael Neumann 9057e252bfSMichael Neumann #define MC_ARB_BURST_TIME 0x2808 9157e252bfSMichael Neumann #define STATE0(x) ((x) << 0) 9257e252bfSMichael Neumann #define STATE0_MASK (0x1f << 0) 9357e252bfSMichael Neumann #define STATE0_SHIFT 0 9457e252bfSMichael Neumann #define STATE1(x) ((x) << 5) 9557e252bfSMichael Neumann #define STATE1_MASK (0x1f << 5) 9657e252bfSMichael Neumann #define STATE1_SHIFT 5 9757e252bfSMichael Neumann #define STATE2(x) ((x) << 10) 9857e252bfSMichael Neumann #define STATE2_MASK (0x1f << 10) 9957e252bfSMichael Neumann #define STATE2_SHIFT 10 10057e252bfSMichael Neumann #define STATE3(x) ((x) << 15) 10157e252bfSMichael Neumann #define STATE3_MASK (0x1f << 15) 10257e252bfSMichael Neumann #define STATE3_SHIFT 15 10357e252bfSMichael Neumann 10457e252bfSMichael Neumann #define MC_SEQ_RAS_TIMING 0x28a0 10557e252bfSMichael Neumann #define MC_SEQ_CAS_TIMING 0x28a4 10657e252bfSMichael Neumann #define MC_SEQ_MISC_TIMING 0x28a8 10757e252bfSMichael Neumann #define MC_SEQ_MISC_TIMING2 0x28ac 10857e252bfSMichael Neumann 10957e252bfSMichael Neumann #define MC_SEQ_RD_CTL_D0 0x28b4 11057e252bfSMichael Neumann #define MC_SEQ_RD_CTL_D1 0x28b8 11157e252bfSMichael Neumann #define MC_SEQ_WR_CTL_D0 0x28bc 11257e252bfSMichael Neumann #define MC_SEQ_WR_CTL_D1 0x28c0 11357e252bfSMichael Neumann 11457e252bfSMichael Neumann #define MC_PMG_AUTO_CFG 0x28d4 11557e252bfSMichael Neumann 11657e252bfSMichael Neumann #define MC_SEQ_STATUS_M 0x29f4 11757e252bfSMichael Neumann # define PMG_PWRSTATE (1 << 16) 11857e252bfSMichael Neumann 11957e252bfSMichael Neumann #define MC_SEQ_MISC0 0x2a00 12057e252bfSMichael Neumann #define MC_SEQ_MISC0_GDDR5_SHIFT 28 12157e252bfSMichael Neumann #define MC_SEQ_MISC0_GDDR5_MASK 0xf0000000 12257e252bfSMichael Neumann #define MC_SEQ_MISC0_GDDR5_VALUE 5 12357e252bfSMichael Neumann #define MC_SEQ_MISC1 0x2a04 12457e252bfSMichael Neumann #define MC_SEQ_RESERVE_M 0x2a08 12557e252bfSMichael Neumann #define MC_PMG_CMD_EMRS 0x2a0c 12657e252bfSMichael Neumann 12757e252bfSMichael Neumann #define MC_SEQ_MISC3 0x2a2c 12857e252bfSMichael Neumann 12957e252bfSMichael Neumann #define MC_SEQ_MISC5 0x2a54 13057e252bfSMichael Neumann #define MC_SEQ_MISC6 0x2a58 13157e252bfSMichael Neumann 13257e252bfSMichael Neumann #define MC_SEQ_MISC7 0x2a64 13357e252bfSMichael Neumann 13457e252bfSMichael Neumann #define MC_SEQ_CG 0x2a68 13557e252bfSMichael Neumann #define CG_SEQ_REQ(x) ((x) << 0) 13657e252bfSMichael Neumann #define CG_SEQ_REQ_MASK (0xff << 0) 13757e252bfSMichael Neumann #define CG_SEQ_REQ_SHIFT 0 13857e252bfSMichael Neumann #define CG_SEQ_RESP(x) ((x) << 8) 13957e252bfSMichael Neumann #define CG_SEQ_RESP_MASK (0xff << 8) 14057e252bfSMichael Neumann #define CG_SEQ_RESP_SHIFT 8 14157e252bfSMichael Neumann #define SEQ_CG_REQ(x) ((x) << 16) 14257e252bfSMichael Neumann #define SEQ_CG_REQ_MASK (0xff << 16) 14357e252bfSMichael Neumann #define SEQ_CG_REQ_SHIFT 16 14457e252bfSMichael Neumann #define SEQ_CG_RESP(x) ((x) << 24) 14557e252bfSMichael Neumann #define SEQ_CG_RESP_MASK (0xff << 24) 14657e252bfSMichael Neumann #define SEQ_CG_RESP_SHIFT 24 14757e252bfSMichael Neumann #define MC_SEQ_RAS_TIMING_LP 0x2a6c 14857e252bfSMichael Neumann #define MC_SEQ_CAS_TIMING_LP 0x2a70 14957e252bfSMichael Neumann #define MC_SEQ_MISC_TIMING_LP 0x2a74 15057e252bfSMichael Neumann #define MC_SEQ_MISC_TIMING2_LP 0x2a78 15157e252bfSMichael Neumann #define MC_SEQ_WR_CTL_D0_LP 0x2a7c 15257e252bfSMichael Neumann #define MC_SEQ_WR_CTL_D1_LP 0x2a80 15357e252bfSMichael Neumann #define MC_SEQ_PMG_CMD_EMRS_LP 0x2a84 15457e252bfSMichael Neumann #define MC_SEQ_PMG_CMD_MRS_LP 0x2a88 15557e252bfSMichael Neumann 15657e252bfSMichael Neumann #define MC_PMG_CMD_MRS 0x2aac 15757e252bfSMichael Neumann 15857e252bfSMichael Neumann #define MC_SEQ_RD_CTL_D0_LP 0x2b1c 15957e252bfSMichael Neumann #define MC_SEQ_RD_CTL_D1_LP 0x2b20 16057e252bfSMichael Neumann 16157e252bfSMichael Neumann #define MC_PMG_CMD_MRS1 0x2b44 16257e252bfSMichael Neumann #define MC_SEQ_PMG_CMD_MRS1_LP 0x2b48 16357e252bfSMichael Neumann 16457e252bfSMichael Neumann #define LB_SYNC_RESET_SEL 0x6b28 16557e252bfSMichael Neumann #define LB_SYNC_RESET_SEL_MASK (3 << 0) 16657e252bfSMichael Neumann #define LB_SYNC_RESET_SEL_SHIFT 0 16757e252bfSMichael Neumann 16857e252bfSMichael Neumann /* PCIE link stuff */ 16957e252bfSMichael Neumann #define PCIE_LC_SPEED_CNTL 0xa4 /* PCIE_P */ 17057e252bfSMichael Neumann # define LC_GEN2_EN_STRAP (1 << 0) 17157e252bfSMichael Neumann # define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 1) 17257e252bfSMichael Neumann # define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 5) 17357e252bfSMichael Neumann # define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 6) 17457e252bfSMichael Neumann # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 8) 17557e252bfSMichael Neumann # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 3 17657e252bfSMichael Neumann # define LC_CURRENT_DATA_RATE (1 << 11) 17757e252bfSMichael Neumann # define LC_HW_VOLTAGE_IF_CONTROL(x) ((x) << 12) 17857e252bfSMichael Neumann # define LC_HW_VOLTAGE_IF_CONTROL_MASK (3 << 12) 17957e252bfSMichael Neumann # define LC_HW_VOLTAGE_IF_CONTROL_SHIFT 12 18057e252bfSMichael Neumann # define LC_VOLTAGE_TIMER_SEL_MASK (0xf << 14) 18157e252bfSMichael Neumann # define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 21) 18257e252bfSMichael Neumann # define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 23) 18357e252bfSMichael Neumann # define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 24) 18457e252bfSMichael Neumann 18557e252bfSMichael Neumann #endif 186