xref: /dflybsd-src/sys/dev/drm/i915/intel_lvds.c (revision 0087561d6d4d84b8ac1a312cc720339cbf66781d)
1 /*
2  * Copyright © 2006-2007 Intel Corporation
3  * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
4  *
5  * Permission is hereby granted, free of charge, to any person obtaining a
6  * copy of this software and associated documentation files (the "Software"),
7  * to deal in the Software without restriction, including without limitation
8  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9  * and/or sell copies of the Software, and to permit persons to whom the
10  * Software is furnished to do so, subject to the following conditions:
11  *
12  * The above copyright notice and this permission notice (including the next
13  * paragraph) shall be included in all copies or substantial portions of the
14  * Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22  * DEALINGS IN THE SOFTWARE.
23  *
24  * Authors:
25  *	Eric Anholt <eric@anholt.net>
26  *      Dave Airlie <airlied@linux.ie>
27  *      Jesse Barnes <jesse.barnes@intel.com>
28  */
29 
30 #include <linux/dmi.h>
31 #include <linux/i2c.h>
32 #include <drm/drmP.h>
33 #include <drm/drm_atomic_helper.h>
34 #include <drm/drm_crtc.h>
35 #include <drm/drm_edid.h>
36 #include "intel_drv.h"
37 #include <drm/i915_drm.h>
38 #include "i915_drv.h"
39 
40 /* Private structure for the integrated LVDS support */
41 struct intel_lvds_connector {
42 	struct intel_connector base;
43 
44 	struct notifier_block lid_notifier;
45 };
46 
47 struct intel_lvds_encoder {
48 	struct intel_encoder base;
49 
50 	bool is_dual_link;
51 	i915_reg_t reg;
52 	u32 a3_power;
53 
54 	struct intel_lvds_connector *attached_connector;
55 };
56 
57 static struct intel_lvds_encoder *to_lvds_encoder(struct drm_encoder *encoder)
58 {
59 	return container_of(encoder, struct intel_lvds_encoder, base.base);
60 }
61 
62 static struct intel_lvds_connector *to_lvds_connector(struct drm_connector *connector)
63 {
64 	return container_of(connector, struct intel_lvds_connector, base.base);
65 }
66 
67 static bool intel_lvds_get_hw_state(struct intel_encoder *encoder,
68 				    enum i915_pipe *pipe)
69 {
70 	struct drm_device *dev = encoder->base.dev;
71 	struct drm_i915_private *dev_priv = dev->dev_private;
72 	struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
73 	enum intel_display_power_domain power_domain;
74 	u32 tmp;
75 	bool ret;
76 
77 	power_domain = intel_display_port_power_domain(encoder);
78 	if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
79 		return false;
80 
81 	ret = false;
82 
83 	tmp = I915_READ(lvds_encoder->reg);
84 
85 	if (!(tmp & LVDS_PORT_EN))
86 		goto out;
87 
88 	if (HAS_PCH_CPT(dev))
89 		*pipe = PORT_TO_PIPE_CPT(tmp);
90 	else
91 		*pipe = PORT_TO_PIPE(tmp);
92 
93 	ret = true;
94 
95 out:
96 	intel_display_power_put(dev_priv, power_domain);
97 
98 	return ret;
99 }
100 
101 static void intel_lvds_get_config(struct intel_encoder *encoder,
102 				  struct intel_crtc_state *pipe_config)
103 {
104 	struct drm_device *dev = encoder->base.dev;
105 	struct drm_i915_private *dev_priv = dev->dev_private;
106 	struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
107 	u32 tmp, flags = 0;
108 	int dotclock;
109 
110 	tmp = I915_READ(lvds_encoder->reg);
111 	if (tmp & LVDS_HSYNC_POLARITY)
112 		flags |= DRM_MODE_FLAG_NHSYNC;
113 	else
114 		flags |= DRM_MODE_FLAG_PHSYNC;
115 	if (tmp & LVDS_VSYNC_POLARITY)
116 		flags |= DRM_MODE_FLAG_NVSYNC;
117 	else
118 		flags |= DRM_MODE_FLAG_PVSYNC;
119 
120 	pipe_config->base.adjusted_mode.flags |= flags;
121 
122 	if (INTEL_INFO(dev)->gen < 5)
123 		pipe_config->gmch_pfit.lvds_border_bits =
124 			tmp & LVDS_BORDER_ENABLE;
125 
126 	/* gen2/3 store dither state in pfit control, needs to match */
127 	if (INTEL_INFO(dev)->gen < 4) {
128 		tmp = I915_READ(PFIT_CONTROL);
129 
130 		pipe_config->gmch_pfit.control |= tmp & PANEL_8TO6_DITHER_ENABLE;
131 	}
132 
133 	dotclock = pipe_config->port_clock;
134 
135 	if (HAS_PCH_SPLIT(dev_priv->dev))
136 		ironlake_check_encoder_dotclock(pipe_config, dotclock);
137 
138 	pipe_config->base.adjusted_mode.crtc_clock = dotclock;
139 }
140 
141 static void intel_pre_enable_lvds(struct intel_encoder *encoder)
142 {
143 	struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
144 	struct drm_device *dev = encoder->base.dev;
145 	struct drm_i915_private *dev_priv = dev->dev_private;
146 	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
147 	const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
148 	int pipe = crtc->pipe;
149 	u32 temp;
150 
151 	if (HAS_PCH_SPLIT(dev)) {
152 		assert_fdi_rx_pll_disabled(dev_priv, pipe);
153 		assert_shared_dpll_disabled(dev_priv,
154 					    intel_crtc_to_shared_dpll(crtc));
155 	} else {
156 		assert_pll_disabled(dev_priv, pipe);
157 	}
158 
159 	temp = I915_READ(lvds_encoder->reg);
160 	temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
161 
162 	if (HAS_PCH_CPT(dev)) {
163 		temp &= ~PORT_TRANS_SEL_MASK;
164 		temp |= PORT_TRANS_SEL_CPT(pipe);
165 	} else {
166 		if (pipe == 1) {
167 			temp |= LVDS_PIPEB_SELECT;
168 		} else {
169 			temp &= ~LVDS_PIPEB_SELECT;
170 		}
171 	}
172 
173 	/* set the corresponsding LVDS_BORDER bit */
174 	temp &= ~LVDS_BORDER_ENABLE;
175 	temp |= crtc->config->gmch_pfit.lvds_border_bits;
176 	/* Set the B0-B3 data pairs corresponding to whether we're going to
177 	 * set the DPLLs for dual-channel mode or not.
178 	 */
179 	if (lvds_encoder->is_dual_link)
180 		temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
181 	else
182 		temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
183 
184 	/* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
185 	 * appropriately here, but we need to look more thoroughly into how
186 	 * panels behave in the two modes. For now, let's just maintain the
187 	 * value we got from the BIOS.
188 	 */
189 	 temp &= ~LVDS_A3_POWER_MASK;
190 	 temp |= lvds_encoder->a3_power;
191 
192 	/* Set the dithering flag on LVDS as needed, note that there is no
193 	 * special lvds dither control bit on pch-split platforms, dithering is
194 	 * only controlled through the PIPECONF reg. */
195 	if (INTEL_INFO(dev)->gen == 4) {
196 		/* Bspec wording suggests that LVDS port dithering only exists
197 		 * for 18bpp panels. */
198 		if (crtc->config->dither && crtc->config->pipe_bpp == 18)
199 			temp |= LVDS_ENABLE_DITHER;
200 		else
201 			temp &= ~LVDS_ENABLE_DITHER;
202 	}
203 	temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
204 	if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
205 		temp |= LVDS_HSYNC_POLARITY;
206 	if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
207 		temp |= LVDS_VSYNC_POLARITY;
208 
209 	I915_WRITE(lvds_encoder->reg, temp);
210 }
211 
212 /**
213  * Sets the power state for the panel.
214  */
215 static void intel_enable_lvds(struct intel_encoder *encoder)
216 {
217 	struct drm_device *dev = encoder->base.dev;
218 	struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
219 	struct intel_connector *intel_connector =
220 		&lvds_encoder->attached_connector->base;
221 	struct drm_i915_private *dev_priv = dev->dev_private;
222 	i915_reg_t ctl_reg, stat_reg;
223 
224 	if (HAS_PCH_SPLIT(dev)) {
225 		ctl_reg = PCH_PP_CONTROL;
226 		stat_reg = PCH_PP_STATUS;
227 	} else {
228 		ctl_reg = PP_CONTROL;
229 		stat_reg = PP_STATUS;
230 	}
231 
232 	I915_WRITE(lvds_encoder->reg, I915_READ(lvds_encoder->reg) | LVDS_PORT_EN);
233 
234 	I915_WRITE(ctl_reg, I915_READ(ctl_reg) | POWER_TARGET_ON);
235 	POSTING_READ(lvds_encoder->reg);
236 	if (wait_for((I915_READ(stat_reg) & PP_ON) != 0, 1000))
237 		DRM_ERROR("timed out waiting for panel to power on\n");
238 
239 	intel_panel_enable_backlight(intel_connector);
240 }
241 
242 static void intel_disable_lvds(struct intel_encoder *encoder)
243 {
244 	struct drm_device *dev = encoder->base.dev;
245 	struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
246 	struct drm_i915_private *dev_priv = dev->dev_private;
247 	i915_reg_t ctl_reg, stat_reg;
248 
249 	if (HAS_PCH_SPLIT(dev)) {
250 		ctl_reg = PCH_PP_CONTROL;
251 		stat_reg = PCH_PP_STATUS;
252 	} else {
253 		ctl_reg = PP_CONTROL;
254 		stat_reg = PP_STATUS;
255 	}
256 
257 	I915_WRITE(ctl_reg, I915_READ(ctl_reg) & ~POWER_TARGET_ON);
258 	if (wait_for((I915_READ(stat_reg) & PP_ON) == 0, 1000))
259 		DRM_ERROR("timed out waiting for panel to power off\n");
260 
261 	I915_WRITE(lvds_encoder->reg, I915_READ(lvds_encoder->reg) & ~LVDS_PORT_EN);
262 	POSTING_READ(lvds_encoder->reg);
263 }
264 
265 static void gmch_disable_lvds(struct intel_encoder *encoder)
266 {
267 	struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
268 	struct intel_connector *intel_connector =
269 		&lvds_encoder->attached_connector->base;
270 
271 	intel_panel_disable_backlight(intel_connector);
272 
273 	intel_disable_lvds(encoder);
274 }
275 
276 static void pch_disable_lvds(struct intel_encoder *encoder)
277 {
278 	struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
279 	struct intel_connector *intel_connector =
280 		&lvds_encoder->attached_connector->base;
281 
282 	intel_panel_disable_backlight(intel_connector);
283 }
284 
285 static void pch_post_disable_lvds(struct intel_encoder *encoder)
286 {
287 	intel_disable_lvds(encoder);
288 }
289 
290 static enum drm_mode_status
291 intel_lvds_mode_valid(struct drm_connector *connector,
292 		      struct drm_display_mode *mode)
293 {
294 	struct intel_connector *intel_connector = to_intel_connector(connector);
295 	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
296 	int max_pixclk = to_i915(connector->dev)->max_dotclk_freq;
297 
298 	if (mode->hdisplay > fixed_mode->hdisplay)
299 		return MODE_PANEL;
300 	if (mode->vdisplay > fixed_mode->vdisplay)
301 		return MODE_PANEL;
302 	if (fixed_mode->clock > max_pixclk)
303 		return MODE_CLOCK_HIGH;
304 
305 	return MODE_OK;
306 }
307 
308 static bool intel_lvds_compute_config(struct intel_encoder *intel_encoder,
309 				      struct intel_crtc_state *pipe_config)
310 {
311 	struct drm_device *dev = intel_encoder->base.dev;
312 	struct intel_lvds_encoder *lvds_encoder =
313 		to_lvds_encoder(&intel_encoder->base);
314 	struct intel_connector *intel_connector =
315 		&lvds_encoder->attached_connector->base;
316 	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
317 	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
318 	unsigned int lvds_bpp;
319 
320 	/* Should never happen!! */
321 	if (INTEL_INFO(dev)->gen < 4 && intel_crtc->pipe == 0) {
322 		DRM_ERROR("Can't support LVDS on pipe A\n");
323 		return false;
324 	}
325 
326 	if (lvds_encoder->a3_power == LVDS_A3_POWER_UP)
327 		lvds_bpp = 8*3;
328 	else
329 		lvds_bpp = 6*3;
330 
331 	if (lvds_bpp != pipe_config->pipe_bpp && !pipe_config->bw_constrained) {
332 		DRM_DEBUG_KMS("forcing display bpp (was %d) to LVDS (%d)\n",
333 			      pipe_config->pipe_bpp, lvds_bpp);
334 		pipe_config->pipe_bpp = lvds_bpp;
335 	}
336 
337 	/*
338 	 * We have timings from the BIOS for the panel, put them in
339 	 * to the adjusted mode.  The CRTC will be set up for this mode,
340 	 * with the panel scaling set up to source from the H/VDisplay
341 	 * of the original mode.
342 	 */
343 	intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
344 			       adjusted_mode);
345 
346 	if (HAS_PCH_SPLIT(dev)) {
347 		pipe_config->has_pch_encoder = true;
348 
349 		intel_pch_panel_fitting(intel_crtc, pipe_config,
350 					intel_connector->panel.fitting_mode);
351 	} else {
352 		intel_gmch_panel_fitting(intel_crtc, pipe_config,
353 					 intel_connector->panel.fitting_mode);
354 
355 	}
356 
357 	/*
358 	 * XXX: It would be nice to support lower refresh rates on the
359 	 * panels to reduce power consumption, and perhaps match the
360 	 * user's requested refresh rate.
361 	 */
362 
363 	return true;
364 }
365 
366 /**
367  * Detect the LVDS connection.
368  *
369  * Since LVDS doesn't have hotlug, we use the lid as a proxy.  Open means
370  * connected and closed means disconnected.  We also send hotplug events as
371  * needed, using lid status notification from the input layer.
372  */
373 static enum drm_connector_status
374 intel_lvds_detect(struct drm_connector *connector, bool force)
375 {
376 	struct drm_device *dev = connector->dev;
377 	enum drm_connector_status status;
378 
379 	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
380 		      connector->base.id, connector->name);
381 
382 	status = intel_panel_detect(dev);
383 	if (status != connector_status_unknown)
384 		return status;
385 
386 	return connector_status_connected;
387 }
388 
389 /**
390  * Return the list of DDC modes if available, or the BIOS fixed mode otherwise.
391  */
392 static int intel_lvds_get_modes(struct drm_connector *connector)
393 {
394 	struct intel_lvds_connector *lvds_connector = to_lvds_connector(connector);
395 	struct drm_device *dev = connector->dev;
396 	struct drm_display_mode *mode;
397 
398 	/* use cached edid if we have one */
399 	if (!IS_ERR_OR_NULL(lvds_connector->base.edid))
400 		return drm_add_edid_modes(connector, lvds_connector->base.edid);
401 
402 	mode = drm_mode_duplicate(dev, lvds_connector->base.panel.fixed_mode);
403 	if (mode == NULL)
404 		return 0;
405 
406 	drm_mode_probed_add(connector, mode);
407 	return 1;
408 }
409 
410 static int intel_no_modeset_on_lid_dmi_callback(const struct dmi_system_id *id)
411 {
412 	DRM_INFO("Skipping forced modeset for %s\n", id->ident);
413 	return 1;
414 }
415 
416 /* The GPU hangs up on these systems if modeset is performed on LID open */
417 static const struct dmi_system_id intel_no_modeset_on_lid[] = {
418 	{
419 		.callback = intel_no_modeset_on_lid_dmi_callback,
420 		.ident = "Toshiba Tecra A11",
421 		.matches = {
422 			DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
423 			DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A11"),
424 		},
425 	},
426 
427 	{ }	/* terminating entry */
428 };
429 
430 #if 0
431 /*
432  * Lid events. Note the use of 'modeset':
433  *  - we set it to MODESET_ON_LID_OPEN on lid close,
434  *    and set it to MODESET_DONE on open
435  *  - we use it as a "only once" bit (ie we ignore
436  *    duplicate events where it was already properly set)
437  *  - the suspend/resume paths will set it to
438  *    MODESET_SUSPENDED and ignore the lid open event,
439  *    because they restore the mode ("lid open").
440  */
441 static int intel_lid_notify(struct notifier_block *nb, unsigned long val,
442 			    void *unused)
443 {
444 	struct intel_lvds_connector *lvds_connector =
445 		container_of(nb, struct intel_lvds_connector, lid_notifier);
446 	struct drm_connector *connector = &lvds_connector->base.base;
447 	struct drm_device *dev = connector->dev;
448 	struct drm_i915_private *dev_priv = dev->dev_private;
449 
450 	if (dev->switch_power_state != DRM_SWITCH_POWER_ON)
451 		return NOTIFY_OK;
452 
453 	mutex_lock(&dev_priv->modeset_restore_lock);
454 	if (dev_priv->modeset_restore == MODESET_SUSPENDED)
455 		goto exit;
456 	/*
457 	 * check and update the status of LVDS connector after receiving
458 	 * the LID nofication event.
459 	 */
460 	connector->status = connector->funcs->detect(connector, false);
461 
462 	/* Don't force modeset on machines where it causes a GPU lockup */
463 	if (dmi_check_system(intel_no_modeset_on_lid))
464 		goto exit;
465 	if (!acpi_lid_open()) {
466 		/* do modeset on next lid open event */
467 		dev_priv->modeset_restore = MODESET_ON_LID_OPEN;
468 		goto exit;
469 	}
470 
471 	if (dev_priv->modeset_restore == MODESET_DONE)
472 		goto exit;
473 
474 	/*
475 	 * Some old platform's BIOS love to wreak havoc while the lid is closed.
476 	 * We try to detect this here and undo any damage. The split for PCH
477 	 * platforms is rather conservative and a bit arbitrary expect that on
478 	 * those platforms VGA disabling requires actual legacy VGA I/O access,
479 	 * and as part of the cleanup in the hw state restore we also redisable
480 	 * the vga plane.
481 	 */
482 	if (!HAS_PCH_SPLIT(dev))
483 		intel_display_resume(dev);
484 
485 	dev_priv->modeset_restore = MODESET_DONE;
486 
487 exit:
488 	mutex_unlock(&dev_priv->modeset_restore_lock);
489 	return NOTIFY_OK;
490 }
491 #endif
492 
493 /**
494  * intel_lvds_destroy - unregister and free LVDS structures
495  * @connector: connector to free
496  *
497  * Unregister the DDC bus for this connector then free the driver private
498  * structure.
499  */
500 static void intel_lvds_destroy(struct drm_connector *connector)
501 {
502 	struct intel_lvds_connector *lvds_connector =
503 		to_lvds_connector(connector);
504 
505 #if 0
506 	if (lvds_connector->lid_notifier.notifier_call)
507 		acpi_lid_notifier_unregister(&lvds_connector->lid_notifier);
508 #endif
509 
510 	if (!IS_ERR_OR_NULL(lvds_connector->base.edid))
511 		kfree(lvds_connector->base.edid);
512 
513 	intel_panel_fini(&lvds_connector->base.panel);
514 
515 	drm_connector_cleanup(connector);
516 	kfree(connector);
517 }
518 
519 static int intel_lvds_set_property(struct drm_connector *connector,
520 				   struct drm_property *property,
521 				   uint64_t value)
522 {
523 	struct intel_connector *intel_connector = to_intel_connector(connector);
524 	struct drm_device *dev = connector->dev;
525 
526 	if (property == dev->mode_config.scaling_mode_property) {
527 		struct drm_crtc *crtc;
528 
529 		if (value == DRM_MODE_SCALE_NONE) {
530 			DRM_DEBUG_KMS("no scaling not supported\n");
531 			return -EINVAL;
532 		}
533 
534 		if (intel_connector->panel.fitting_mode == value) {
535 			/* the LVDS scaling property is not changed */
536 			return 0;
537 		}
538 		intel_connector->panel.fitting_mode = value;
539 
540 		crtc = intel_attached_encoder(connector)->base.crtc;
541 		if (crtc && crtc->state->enable) {
542 			/*
543 			 * If the CRTC is enabled, the display will be changed
544 			 * according to the new panel fitting mode.
545 			 */
546 			intel_crtc_restore_mode(crtc);
547 		}
548 	}
549 
550 	return 0;
551 }
552 
553 static const struct drm_connector_helper_funcs intel_lvds_connector_helper_funcs = {
554 	.get_modes = intel_lvds_get_modes,
555 	.mode_valid = intel_lvds_mode_valid,
556 	.best_encoder = intel_best_encoder,
557 };
558 
559 static const struct drm_connector_funcs intel_lvds_connector_funcs = {
560 	.dpms = drm_atomic_helper_connector_dpms,
561 	.detect = intel_lvds_detect,
562 	.fill_modes = drm_helper_probe_single_connector_modes,
563 	.set_property = intel_lvds_set_property,
564 	.atomic_get_property = intel_connector_atomic_get_property,
565 	.destroy = intel_lvds_destroy,
566 	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
567 	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
568 };
569 
570 static const struct drm_encoder_funcs intel_lvds_enc_funcs = {
571 	.destroy = intel_encoder_destroy,
572 };
573 
574 static int intel_no_lvds_dmi_callback(const struct dmi_system_id *id)
575 {
576 	DRM_INFO("Skipping LVDS initialization for %s\n", id->ident);
577 	return 1;
578 }
579 
580 /* These systems claim to have LVDS, but really don't */
581 static const struct dmi_system_id intel_no_lvds[] = {
582 	{
583 		.callback = intel_no_lvds_dmi_callback,
584 		.ident = "Apple Mac Mini (Core series)",
585 		.matches = {
586 			DMI_MATCH(DMI_SYS_VENDOR, "Apple"),
587 			DMI_MATCH(DMI_PRODUCT_NAME, "Macmini1,1"),
588 		},
589 	},
590 	{
591 		.callback = intel_no_lvds_dmi_callback,
592 		.ident = "Apple Mac Mini (Core 2 series)",
593 		.matches = {
594 			DMI_MATCH(DMI_SYS_VENDOR, "Apple"),
595 			DMI_MATCH(DMI_PRODUCT_NAME, "Macmini2,1"),
596 		},
597 	},
598 	{
599 		.callback = intel_no_lvds_dmi_callback,
600 		.ident = "MSI IM-945GSE-A",
601 		.matches = {
602 			DMI_MATCH(DMI_SYS_VENDOR, "MSI"),
603 			DMI_MATCH(DMI_PRODUCT_NAME, "A9830IMS"),
604 		},
605 	},
606 	{
607 		.callback = intel_no_lvds_dmi_callback,
608 		.ident = "Dell Studio Hybrid",
609 		.matches = {
610 			DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
611 			DMI_MATCH(DMI_PRODUCT_NAME, "Studio Hybrid 140g"),
612 		},
613 	},
614 	{
615 		.callback = intel_no_lvds_dmi_callback,
616 		.ident = "Dell OptiPlex FX170",
617 		.matches = {
618 			DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
619 			DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex FX170"),
620 		},
621 	},
622 	{
623 		.callback = intel_no_lvds_dmi_callback,
624 		.ident = "AOpen Mini PC",
625 		.matches = {
626 			DMI_MATCH(DMI_SYS_VENDOR, "AOpen"),
627 			DMI_MATCH(DMI_PRODUCT_NAME, "i965GMx-IF"),
628 		},
629 	},
630 	{
631 		.callback = intel_no_lvds_dmi_callback,
632 		.ident = "AOpen Mini PC MP915",
633 		.matches = {
634 			DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"),
635 			DMI_MATCH(DMI_BOARD_NAME, "i915GMx-F"),
636 		},
637 	},
638 	{
639 		.callback = intel_no_lvds_dmi_callback,
640 		.ident = "AOpen i915GMm-HFS",
641 		.matches = {
642 			DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"),
643 			DMI_MATCH(DMI_BOARD_NAME, "i915GMm-HFS"),
644 		},
645 	},
646 	{
647 		.callback = intel_no_lvds_dmi_callback,
648                 .ident = "AOpen i45GMx-I",
649                 .matches = {
650                         DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"),
651                         DMI_MATCH(DMI_BOARD_NAME, "i45GMx-I"),
652                 },
653         },
654 	{
655 		.callback = intel_no_lvds_dmi_callback,
656 		.ident = "Aopen i945GTt-VFA",
657 		.matches = {
658 			DMI_MATCH(DMI_PRODUCT_VERSION, "AO00001JW"),
659 		},
660 	},
661 	{
662 		.callback = intel_no_lvds_dmi_callback,
663 		.ident = "Clientron U800",
664 		.matches = {
665 			DMI_MATCH(DMI_SYS_VENDOR, "Clientron"),
666 			DMI_MATCH(DMI_PRODUCT_NAME, "U800"),
667 		},
668 	},
669 	{
670                 .callback = intel_no_lvds_dmi_callback,
671                 .ident = "Clientron E830",
672                 .matches = {
673                         DMI_MATCH(DMI_SYS_VENDOR, "Clientron"),
674                         DMI_MATCH(DMI_PRODUCT_NAME, "E830"),
675                 },
676         },
677         {
678 		.callback = intel_no_lvds_dmi_callback,
679 		.ident = "Asus EeeBox PC EB1007",
680 		.matches = {
681 			DMI_MATCH(DMI_SYS_VENDOR, "ASUSTeK Computer INC."),
682 			DMI_MATCH(DMI_PRODUCT_NAME, "EB1007"),
683 		},
684 	},
685 	{
686 		.callback = intel_no_lvds_dmi_callback,
687 		.ident = "Asus AT5NM10T-I",
688 		.matches = {
689 			DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
690 			DMI_MATCH(DMI_BOARD_NAME, "AT5NM10T-I"),
691 		},
692 	},
693 	{
694 		.callback = intel_no_lvds_dmi_callback,
695 		.ident = "Hewlett-Packard HP t5740",
696 		.matches = {
697 			DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"),
698 			DMI_MATCH(DMI_PRODUCT_NAME, " t5740"),
699 		},
700 	},
701 	{
702 		.callback = intel_no_lvds_dmi_callback,
703 		.ident = "Hewlett-Packard t5745",
704 		.matches = {
705 			DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"),
706 			DMI_MATCH(DMI_PRODUCT_NAME, "hp t5745"),
707 		},
708 	},
709 	{
710 		.callback = intel_no_lvds_dmi_callback,
711 		.ident = "Hewlett-Packard st5747",
712 		.matches = {
713 			DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"),
714 			DMI_MATCH(DMI_PRODUCT_NAME, "hp st5747"),
715 		},
716 	},
717 	{
718 		.callback = intel_no_lvds_dmi_callback,
719 		.ident = "MSI Wind Box DC500",
720 		.matches = {
721 			DMI_MATCH(DMI_BOARD_VENDOR, "MICRO-STAR INTERNATIONAL CO., LTD"),
722 			DMI_MATCH(DMI_BOARD_NAME, "MS-7469"),
723 		},
724 	},
725 	{
726 		.callback = intel_no_lvds_dmi_callback,
727 		.ident = "Gigabyte GA-D525TUD",
728 		.matches = {
729 			DMI_MATCH(DMI_BOARD_VENDOR, "Gigabyte Technology Co., Ltd."),
730 			DMI_MATCH(DMI_BOARD_NAME, "D525TUD"),
731 		},
732 	},
733 	{
734 		.callback = intel_no_lvds_dmi_callback,
735 		.ident = "Supermicro X7SPA-H",
736 		.matches = {
737 			DMI_MATCH(DMI_SYS_VENDOR, "Supermicro"),
738 			DMI_MATCH(DMI_PRODUCT_NAME, "X7SPA-H"),
739 		},
740 	},
741 	{
742 		.callback = intel_no_lvds_dmi_callback,
743 		.ident = "Fujitsu Esprimo Q900",
744 		.matches = {
745 			DMI_MATCH(DMI_SYS_VENDOR, "FUJITSU"),
746 			DMI_MATCH(DMI_PRODUCT_NAME, "ESPRIMO Q900"),
747 		},
748 	},
749 	{
750 		.callback = intel_no_lvds_dmi_callback,
751 		.ident = "Intel D410PT",
752 		.matches = {
753 			DMI_MATCH(DMI_BOARD_VENDOR, "Intel"),
754 			DMI_MATCH(DMI_BOARD_NAME, "D410PT"),
755 		},
756 	},
757 	{
758 		.callback = intel_no_lvds_dmi_callback,
759 		.ident = "Intel D425KT",
760 		.matches = {
761 			DMI_MATCH(DMI_BOARD_VENDOR, "Intel"),
762 			DMI_EXACT_MATCH(DMI_BOARD_NAME, "D425KT"),
763 		},
764 	},
765 	{
766 		.callback = intel_no_lvds_dmi_callback,
767 		.ident = "Intel D510MO",
768 		.matches = {
769 			DMI_MATCH(DMI_BOARD_VENDOR, "Intel"),
770 			DMI_EXACT_MATCH(DMI_BOARD_NAME, "D510MO"),
771 		},
772 	},
773 	{
774 		.callback = intel_no_lvds_dmi_callback,
775 		.ident = "Intel D525MW",
776 		.matches = {
777 			DMI_MATCH(DMI_BOARD_VENDOR, "Intel"),
778 			DMI_EXACT_MATCH(DMI_BOARD_NAME, "D525MW"),
779 		},
780 	},
781 
782 	{ }	/* terminating entry */
783 };
784 
785 /*
786  * Enumerate the child dev array parsed from VBT to check whether
787  * the LVDS is present.
788  * If it is present, return 1.
789  * If it is not present, return false.
790  * If no child dev is parsed from VBT, it assumes that the LVDS is present.
791  */
792 static bool lvds_is_present_in_vbt(struct drm_device *dev,
793 				   u8 *i2c_pin)
794 {
795 	struct drm_i915_private *dev_priv = dev->dev_private;
796 	int i;
797 
798 	if (!dev_priv->vbt.child_dev_num)
799 		return true;
800 
801 	for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
802 		union child_device_config *uchild = dev_priv->vbt.child_dev + i;
803 		struct old_child_dev_config *child = &uchild->old;
804 
805 		/* If the device type is not LFP, continue.
806 		 * We have to check both the new identifiers as well as the
807 		 * old for compatibility with some BIOSes.
808 		 */
809 		if (child->device_type != DEVICE_TYPE_INT_LFP &&
810 		    child->device_type != DEVICE_TYPE_LFP)
811 			continue;
812 
813 		if (intel_gmbus_is_valid_pin(dev_priv, child->i2c_pin))
814 			*i2c_pin = child->i2c_pin;
815 
816 		/* However, we cannot trust the BIOS writers to populate
817 		 * the VBT correctly.  Since LVDS requires additional
818 		 * information from AIM blocks, a non-zero addin offset is
819 		 * a good indicator that the LVDS is actually present.
820 		 */
821 		if (child->addin_offset)
822 			return true;
823 
824 		/* But even then some BIOS writers perform some black magic
825 		 * and instantiate the device without reference to any
826 		 * additional data.  Trust that if the VBT was written into
827 		 * the OpRegion then they have validated the LVDS's existence.
828 		 */
829 		if (dev_priv->opregion.vbt)
830 			return true;
831 	}
832 
833 	return false;
834 }
835 
836 static int intel_dual_link_lvds_callback(const struct dmi_system_id *id)
837 {
838 	DRM_INFO("Forcing lvds to dual link mode on %s\n", id->ident);
839 	return 1;
840 }
841 
842 static const struct dmi_system_id intel_dual_link_lvds[] = {
843 	{
844 		.callback = intel_dual_link_lvds_callback,
845 		.ident = "Apple MacBook Pro 15\" (2010)",
846 		.matches = {
847 			DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
848 			DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro6,2"),
849 		},
850 	},
851 	{
852 		.callback = intel_dual_link_lvds_callback,
853 		.ident = "Apple MacBook Pro 15\" (2011)",
854 		.matches = {
855 			DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
856 			DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro8,2"),
857 		},
858 	},
859 	{
860 		.callback = intel_dual_link_lvds_callback,
861 		.ident = "Apple MacBook Pro 15\" (2012)",
862 		.matches = {
863 			DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
864 			DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro9,1"),
865 		},
866 	},
867 	{ }	/* terminating entry */
868 };
869 
870 bool intel_is_dual_link_lvds(struct drm_device *dev)
871 {
872 	struct intel_encoder *encoder;
873 	struct intel_lvds_encoder *lvds_encoder;
874 
875 	for_each_intel_encoder(dev, encoder) {
876 		if (encoder->type == INTEL_OUTPUT_LVDS) {
877 			lvds_encoder = to_lvds_encoder(&encoder->base);
878 
879 			return lvds_encoder->is_dual_link;
880 		}
881 	}
882 
883 	return false;
884 }
885 
886 static bool compute_is_dual_link_lvds(struct intel_lvds_encoder *lvds_encoder)
887 {
888 	struct drm_device *dev = lvds_encoder->base.base.dev;
889 	unsigned int val;
890 	struct drm_i915_private *dev_priv = dev->dev_private;
891 
892 	/* use the module option value if specified */
893 	if (i915.lvds_channel_mode > 0)
894 		return i915.lvds_channel_mode == 2;
895 
896 	/* single channel LVDS is limited to 112 MHz */
897 	if (lvds_encoder->attached_connector->base.panel.fixed_mode->clock
898 	    > 112999)
899 		return true;
900 
901 	if (dmi_check_system(intel_dual_link_lvds))
902 		return true;
903 
904 	/* BIOS should set the proper LVDS register value at boot, but
905 	 * in reality, it doesn't set the value when the lid is closed;
906 	 * we need to check "the value to be set" in VBT when LVDS
907 	 * register is uninitialized.
908 	 */
909 	val = I915_READ(lvds_encoder->reg);
910 	if (!(val & ~(LVDS_PIPE_MASK | LVDS_DETECTED)))
911 		val = dev_priv->vbt.bios_lvds_val;
912 
913 	return (val & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP;
914 }
915 
916 static bool intel_lvds_supported(struct drm_device *dev)
917 {
918 	/* With the introduction of the PCH we gained a dedicated
919 	 * LVDS presence pin, use it. */
920 	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
921 		return true;
922 
923 	/* Otherwise LVDS was only attached to mobile products,
924 	 * except for the inglorious 830gm */
925 	if (INTEL_INFO(dev)->gen <= 4 && IS_MOBILE(dev) && !IS_I830(dev))
926 		return true;
927 
928 	return false;
929 }
930 
931 /**
932  * intel_lvds_init - setup LVDS connectors on this device
933  * @dev: drm device
934  *
935  * Create the connector, register the LVDS DDC bus, and try to figure out what
936  * modes we can display on the LVDS panel (if present).
937  */
938 void intel_lvds_init(struct drm_device *dev)
939 {
940 	struct drm_i915_private *dev_priv = dev->dev_private;
941 	struct intel_lvds_encoder *lvds_encoder;
942 	struct intel_encoder *intel_encoder;
943 	struct intel_lvds_connector *lvds_connector;
944 	struct intel_connector *intel_connector;
945 	struct drm_connector *connector;
946 	struct drm_encoder *encoder;
947 	struct drm_display_mode *scan; /* *modes, *bios_mode; */
948 	struct drm_display_mode *fixed_mode = NULL;
949 	struct drm_display_mode *downclock_mode = NULL;
950 	struct edid *edid;
951 	struct drm_crtc *crtc;
952 	i915_reg_t lvds_reg;
953 	u32 lvds;
954 	int pipe;
955 	u8 pin;
956 
957 	/*
958 	 * Unlock registers and just leave them unlocked. Do this before
959 	 * checking quirk lists to avoid bogus WARNINGs.
960 	 */
961 	if (HAS_PCH_SPLIT(dev)) {
962 		I915_WRITE(PCH_PP_CONTROL,
963 			   I915_READ(PCH_PP_CONTROL) | PANEL_UNLOCK_REGS);
964 	} else if (INTEL_INFO(dev_priv)->gen < 5) {
965 		I915_WRITE(PP_CONTROL,
966 			   I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS);
967 	}
968 	if (!intel_lvds_supported(dev))
969 		return;
970 
971 	/* Skip init on machines we know falsely report LVDS */
972 	if (dmi_check_system(intel_no_lvds))
973 		return;
974 
975 	if (HAS_PCH_SPLIT(dev))
976 		lvds_reg = PCH_LVDS;
977 	else
978 		lvds_reg = LVDS;
979 
980 	lvds = I915_READ(lvds_reg);
981 
982 	if (HAS_PCH_SPLIT(dev)) {
983 		if ((lvds & LVDS_DETECTED) == 0)
984 			return;
985 		if (dev_priv->vbt.edp_support) {
986 			DRM_DEBUG_KMS("disable LVDS for eDP support\n");
987 			return;
988 		}
989 	}
990 
991 	pin = GMBUS_PIN_PANEL;
992 	if (!lvds_is_present_in_vbt(dev, &pin)) {
993 		if ((lvds & LVDS_PORT_EN) == 0) {
994 			DRM_DEBUG_KMS("LVDS is not present in VBT\n");
995 			return;
996 		}
997 		DRM_DEBUG_KMS("LVDS is not present in VBT, but enabled anyway\n");
998 	}
999 
1000 	 /* Set the Panel Power On/Off timings if uninitialized. */
1001 	if (INTEL_INFO(dev_priv)->gen < 5 &&
1002 	    I915_READ(PP_ON_DELAYS) == 0 && I915_READ(PP_OFF_DELAYS) == 0) {
1003 		/* Set T2 to 40ms and T5 to 200ms */
1004 		I915_WRITE(PP_ON_DELAYS, 0x019007d0);
1005 
1006 		/* Set T3 to 35ms and Tx to 200ms */
1007 		I915_WRITE(PP_OFF_DELAYS, 0x015e07d0);
1008 
1009 		DRM_DEBUG_KMS("Panel power timings uninitialized, setting defaults\n");
1010 	}
1011 
1012 	lvds_encoder = kzalloc(sizeof(*lvds_encoder), GFP_KERNEL);
1013 	if (!lvds_encoder)
1014 		return;
1015 
1016 	lvds_connector = kzalloc(sizeof(*lvds_connector), GFP_KERNEL);
1017 	if (!lvds_connector) {
1018 		kfree(lvds_encoder);
1019 		return;
1020 	}
1021 
1022 	if (intel_connector_init(&lvds_connector->base) < 0) {
1023 		kfree(lvds_connector);
1024 		kfree(lvds_encoder);
1025 		return;
1026 	}
1027 
1028 	lvds_encoder->attached_connector = lvds_connector;
1029 
1030 	intel_encoder = &lvds_encoder->base;
1031 	encoder = &intel_encoder->base;
1032 	intel_connector = &lvds_connector->base;
1033 	connector = &intel_connector->base;
1034 	drm_connector_init(dev, &intel_connector->base, &intel_lvds_connector_funcs,
1035 			   DRM_MODE_CONNECTOR_LVDS);
1036 
1037 	drm_encoder_init(dev, &intel_encoder->base, &intel_lvds_enc_funcs,
1038 			 DRM_MODE_ENCODER_LVDS, NULL);
1039 
1040 	intel_encoder->enable = intel_enable_lvds;
1041 	intel_encoder->pre_enable = intel_pre_enable_lvds;
1042 	intel_encoder->compute_config = intel_lvds_compute_config;
1043 	if (HAS_PCH_SPLIT(dev_priv)) {
1044 		intel_encoder->disable = pch_disable_lvds;
1045 		intel_encoder->post_disable = pch_post_disable_lvds;
1046 	} else {
1047 		intel_encoder->disable = gmch_disable_lvds;
1048 	}
1049 	intel_encoder->get_hw_state = intel_lvds_get_hw_state;
1050 	intel_encoder->get_config = intel_lvds_get_config;
1051 	intel_connector->get_hw_state = intel_connector_get_hw_state;
1052 	intel_connector->unregister = intel_connector_unregister;
1053 
1054 	intel_connector_attach_encoder(intel_connector, intel_encoder);
1055 	intel_encoder->type = INTEL_OUTPUT_LVDS;
1056 
1057 	intel_encoder->cloneable = 0;
1058 	if (HAS_PCH_SPLIT(dev))
1059 		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
1060 	else if (IS_GEN4(dev))
1061 		intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
1062 	else
1063 		intel_encoder->crtc_mask = (1 << 1);
1064 
1065 	drm_connector_helper_add(connector, &intel_lvds_connector_helper_funcs);
1066 	connector->display_info.subpixel_order = SubPixelHorizontalRGB;
1067 	connector->interlace_allowed = false;
1068 	connector->doublescan_allowed = false;
1069 
1070 	lvds_encoder->reg = lvds_reg;
1071 
1072 	/* create the scaling mode property */
1073 	drm_mode_create_scaling_mode_property(dev);
1074 	drm_object_attach_property(&connector->base,
1075 				      dev->mode_config.scaling_mode_property,
1076 				      DRM_MODE_SCALE_ASPECT);
1077 	intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
1078 	/*
1079 	 * LVDS discovery:
1080 	 * 1) check for EDID on DDC
1081 	 * 2) check for VBT data
1082 	 * 3) check to see if LVDS is already on
1083 	 *    if none of the above, no panel
1084 	 * 4) make sure lid is open
1085 	 *    if closed, act like it's not there for now
1086 	 */
1087 
1088 	/*
1089 	 * Attempt to get the fixed panel mode from DDC.  Assume that the
1090 	 * preferred mode is the right one.
1091 	 */
1092 	mutex_lock(&dev->mode_config.mutex);
1093 #if 0
1094 	if (vga_switcheroo_handler_flags() & VGA_SWITCHEROO_CAN_SWITCH_DDC)
1095 		edid = drm_get_edid_switcheroo(connector,
1096 				    intel_gmbus_get_adapter(dev_priv, pin));
1097 	else
1098 #endif
1099 		edid = drm_get_edid(connector,
1100 				    intel_gmbus_get_adapter(dev_priv, pin));
1101 	if (edid) {
1102 		if (drm_add_edid_modes(connector, edid)) {
1103 			drm_mode_connector_update_edid_property(connector,
1104 								edid);
1105 		} else {
1106 			kfree(edid);
1107 			edid = ERR_PTR(-EINVAL);
1108 		}
1109 	} else {
1110 		edid = ERR_PTR(-ENOENT);
1111 	}
1112 	lvds_connector->base.edid = edid;
1113 
1114 	if (IS_ERR_OR_NULL(edid)) {
1115 		/* Didn't get an EDID, so
1116 		 * Set wide sync ranges so we get all modes
1117 		 * handed to valid_mode for checking
1118 		 */
1119 		connector->display_info.min_vfreq = 0;
1120 		connector->display_info.max_vfreq = 200;
1121 		connector->display_info.min_hfreq = 0;
1122 		connector->display_info.max_hfreq = 200;
1123 	}
1124 
1125 	list_for_each_entry(scan, &connector->probed_modes, head) {
1126 		if (scan->type & DRM_MODE_TYPE_PREFERRED) {
1127 			DRM_DEBUG_KMS("using preferred mode from EDID: ");
1128 			drm_mode_debug_printmodeline(scan);
1129 
1130 			fixed_mode = drm_mode_duplicate(dev, scan);
1131 			if (fixed_mode)
1132 				goto out;
1133 		}
1134 	}
1135 
1136 	/* Failed to get EDID, what about VBT? */
1137 	if (dev_priv->vbt.lfp_lvds_vbt_mode) {
1138 		DRM_DEBUG_KMS("using mode from VBT: ");
1139 		drm_mode_debug_printmodeline(dev_priv->vbt.lfp_lvds_vbt_mode);
1140 
1141 		fixed_mode = drm_mode_duplicate(dev, dev_priv->vbt.lfp_lvds_vbt_mode);
1142 		if (fixed_mode) {
1143 			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
1144 			goto out;
1145 		}
1146 	}
1147 
1148 	/*
1149 	 * If we didn't get EDID, try checking if the panel is already turned
1150 	 * on.  If so, assume that whatever is currently programmed is the
1151 	 * correct mode.
1152 	 */
1153 
1154 	/* Ironlake: FIXME if still fail, not try pipe mode now */
1155 	if (HAS_PCH_SPLIT(dev))
1156 		goto failed;
1157 
1158 	pipe = (lvds & LVDS_PIPEB_SELECT) ? 1 : 0;
1159 	crtc = intel_get_crtc_for_pipe(dev, pipe);
1160 
1161 	if (crtc && (lvds & LVDS_PORT_EN)) {
1162 		fixed_mode = intel_crtc_mode_get(dev, crtc);
1163 		if (fixed_mode) {
1164 			DRM_DEBUG_KMS("using current (BIOS) mode: ");
1165 			drm_mode_debug_printmodeline(fixed_mode);
1166 			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
1167 			goto out;
1168 		}
1169 	}
1170 
1171 	/* If we still don't have a mode after all that, give up. */
1172 	if (!fixed_mode)
1173 		goto failed;
1174 
1175 out:
1176 	mutex_unlock(&dev->mode_config.mutex);
1177 
1178 	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
1179 
1180 	lvds_encoder->is_dual_link = compute_is_dual_link_lvds(lvds_encoder);
1181 	DRM_DEBUG_KMS("detected %s-link lvds configuration\n",
1182 		      lvds_encoder->is_dual_link ? "dual" : "single");
1183 
1184 	lvds_encoder->a3_power = lvds & LVDS_A3_POWER_MASK;
1185 
1186 #if 0
1187 	lvds_connector->lid_notifier.notifier_call = intel_lid_notify;
1188 	if (acpi_lid_notifier_register(&lvds_connector->lid_notifier)) {
1189 		DRM_DEBUG_KMS("lid notifier registration failed\n");
1190 		lvds_connector->lid_notifier.notifier_call = NULL;
1191 	}
1192 	drm_connector_register(connector);
1193 #endif
1194 
1195 	intel_panel_setup_backlight(connector, INVALID_PIPE);
1196 
1197 	return;
1198 
1199 failed:
1200 	mutex_unlock(&dev->mode_config.mutex);
1201 
1202 	DRM_DEBUG_KMS("No LVDS modes found, disabling.\n");
1203 	drm_connector_cleanup(connector);
1204 	drm_encoder_cleanup(encoder);
1205 	kfree(lvds_encoder);
1206 	kfree(lvds_connector);
1207 	return;
1208 }
1209