xref: /dflybsd-src/sys/dev/drm/i915/gvt/mpt.h (revision 3f2dd94a569761201b5b0a18b2f697f97fe1b9dc)
11487f786SFrançois Tigeot /*
21487f786SFrançois Tigeot  * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
31487f786SFrançois Tigeot  *
41487f786SFrançois Tigeot  * Permission is hereby granted, free of charge, to any person obtaining a
51487f786SFrançois Tigeot  * copy of this software and associated documentation files (the "Software"),
61487f786SFrançois Tigeot  * to deal in the Software without restriction, including without limitation
71487f786SFrançois Tigeot  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
81487f786SFrançois Tigeot  * and/or sell copies of the Software, and to permit persons to whom the
91487f786SFrançois Tigeot  * Software is furnished to do so, subject to the following conditions:
101487f786SFrançois Tigeot  *
111487f786SFrançois Tigeot  * The above copyright notice and this permission notice (including the next
121487f786SFrançois Tigeot  * paragraph) shall be included in all copies or substantial portions of the
131487f786SFrançois Tigeot  * Software.
141487f786SFrançois Tigeot  *
151487f786SFrançois Tigeot  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
161487f786SFrançois Tigeot  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
171487f786SFrançois Tigeot  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
181487f786SFrançois Tigeot  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
191487f786SFrançois Tigeot  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
201487f786SFrançois Tigeot  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
211487f786SFrançois Tigeot  * SOFTWARE.
221e12ee3bSFrançois Tigeot  *
231e12ee3bSFrançois Tigeot  * Authors:
241e12ee3bSFrançois Tigeot  *    Eddie Dong <eddie.dong@intel.com>
251e12ee3bSFrançois Tigeot  *    Dexuan Cui
261e12ee3bSFrançois Tigeot  *    Jike Song <jike.song@intel.com>
271e12ee3bSFrançois Tigeot  *
281e12ee3bSFrançois Tigeot  * Contributors:
291e12ee3bSFrançois Tigeot  *    Zhi Wang <zhi.a.wang@intel.com>
301e12ee3bSFrançois Tigeot  *
311487f786SFrançois Tigeot  */
321487f786SFrançois Tigeot 
331487f786SFrançois Tigeot #ifndef _GVT_MPT_H_
341487f786SFrançois Tigeot #define _GVT_MPT_H_
351487f786SFrançois Tigeot 
361487f786SFrançois Tigeot /**
371487f786SFrançois Tigeot  * DOC: Hypervisor Service APIs for GVT-g Core Logic
381487f786SFrançois Tigeot  *
391487f786SFrançois Tigeot  * This is the glue layer between specific hypervisor MPT modules and GVT-g core
401487f786SFrançois Tigeot  * logic. Each kind of hypervisor MPT module provides a collection of function
411487f786SFrançois Tigeot  * callbacks and will be attached to GVT host when the driver is loading.
421487f786SFrançois Tigeot  * GVT-g core logic will call these APIs to request specific services from
431487f786SFrançois Tigeot  * hypervisor.
441487f786SFrançois Tigeot  */
451487f786SFrançois Tigeot 
461487f786SFrançois Tigeot /**
474be47400SFrançois Tigeot  * intel_gvt_hypervisor_host_init - init GVT-g host side
484be47400SFrançois Tigeot  *
494be47400SFrançois Tigeot  * Returns:
504be47400SFrançois Tigeot  * Zero on success, negative error code if failed
514be47400SFrançois Tigeot  */
intel_gvt_hypervisor_host_init(struct device * dev,void * gvt,const void * ops)524be47400SFrançois Tigeot static inline int intel_gvt_hypervisor_host_init(struct device *dev,
534be47400SFrançois Tigeot 			void *gvt, const void *ops)
544be47400SFrançois Tigeot {
554be47400SFrançois Tigeot 	/* optional to provide */
564be47400SFrançois Tigeot 	if (!intel_gvt_host.mpt->host_init)
574be47400SFrançois Tigeot 		return 0;
584be47400SFrançois Tigeot 
594be47400SFrançois Tigeot 	return intel_gvt_host.mpt->host_init(dev, gvt, ops);
604be47400SFrançois Tigeot }
614be47400SFrançois Tigeot 
624be47400SFrançois Tigeot /**
634be47400SFrançois Tigeot  * intel_gvt_hypervisor_host_exit - exit GVT-g host side
644be47400SFrançois Tigeot  */
intel_gvt_hypervisor_host_exit(struct device * dev,void * gvt)654be47400SFrançois Tigeot static inline void intel_gvt_hypervisor_host_exit(struct device *dev,
664be47400SFrançois Tigeot 			void *gvt)
674be47400SFrançois Tigeot {
684be47400SFrançois Tigeot 	/* optional to provide */
694be47400SFrançois Tigeot 	if (!intel_gvt_host.mpt->host_exit)
704be47400SFrançois Tigeot 		return;
714be47400SFrançois Tigeot 
724be47400SFrançois Tigeot 	intel_gvt_host.mpt->host_exit(dev, gvt);
734be47400SFrançois Tigeot }
744be47400SFrançois Tigeot 
754be47400SFrançois Tigeot /**
761e12ee3bSFrançois Tigeot  * intel_gvt_hypervisor_attach_vgpu - call hypervisor to initialize vGPU
771e12ee3bSFrançois Tigeot  * related stuffs inside hypervisor.
781e12ee3bSFrançois Tigeot  *
791e12ee3bSFrançois Tigeot  * Returns:
801e12ee3bSFrançois Tigeot  * Zero on success, negative error code if failed.
811e12ee3bSFrançois Tigeot  */
intel_gvt_hypervisor_attach_vgpu(struct intel_vgpu * vgpu)821e12ee3bSFrançois Tigeot static inline int intel_gvt_hypervisor_attach_vgpu(struct intel_vgpu *vgpu)
831e12ee3bSFrançois Tigeot {
844be47400SFrançois Tigeot 	/* optional to provide */
854be47400SFrançois Tigeot 	if (!intel_gvt_host.mpt->attach_vgpu)
864be47400SFrançois Tigeot 		return 0;
874be47400SFrançois Tigeot 
881e12ee3bSFrançois Tigeot 	return intel_gvt_host.mpt->attach_vgpu(vgpu, &vgpu->handle);
891e12ee3bSFrançois Tigeot }
901e12ee3bSFrançois Tigeot 
911e12ee3bSFrançois Tigeot /**
921e12ee3bSFrançois Tigeot  * intel_gvt_hypervisor_detach_vgpu - call hypervisor to release vGPU
931e12ee3bSFrançois Tigeot  * related stuffs inside hypervisor.
941e12ee3bSFrançois Tigeot  *
951e12ee3bSFrançois Tigeot  * Returns:
961e12ee3bSFrançois Tigeot  * Zero on success, negative error code if failed.
971e12ee3bSFrançois Tigeot  */
intel_gvt_hypervisor_detach_vgpu(struct intel_vgpu * vgpu)981e12ee3bSFrançois Tigeot static inline void intel_gvt_hypervisor_detach_vgpu(struct intel_vgpu *vgpu)
991e12ee3bSFrançois Tigeot {
1004be47400SFrançois Tigeot 	/* optional to provide */
1014be47400SFrançois Tigeot 	if (!intel_gvt_host.mpt->detach_vgpu)
1024be47400SFrançois Tigeot 		return;
1034be47400SFrançois Tigeot 
1041e12ee3bSFrançois Tigeot 	intel_gvt_host.mpt->detach_vgpu(vgpu->handle);
1051e12ee3bSFrançois Tigeot }
1061e12ee3bSFrançois Tigeot 
1071e12ee3bSFrançois Tigeot #define MSI_CAP_CONTROL(offset) (offset + 2)
1081e12ee3bSFrançois Tigeot #define MSI_CAP_ADDRESS(offset) (offset + 4)
1091e12ee3bSFrançois Tigeot #define MSI_CAP_DATA(offset) (offset + 8)
1101e12ee3bSFrançois Tigeot #define MSI_CAP_EN 0x1
1111e12ee3bSFrançois Tigeot 
1121e12ee3bSFrançois Tigeot /**
1131e12ee3bSFrançois Tigeot  * intel_gvt_hypervisor_inject_msi - inject a MSI interrupt into vGPU
1141e12ee3bSFrançois Tigeot  *
1151e12ee3bSFrançois Tigeot  * Returns:
1161e12ee3bSFrançois Tigeot  * Zero on success, negative error code if failed.
1171e12ee3bSFrançois Tigeot  */
intel_gvt_hypervisor_inject_msi(struct intel_vgpu * vgpu)1181e12ee3bSFrançois Tigeot static inline int intel_gvt_hypervisor_inject_msi(struct intel_vgpu *vgpu)
1191e12ee3bSFrançois Tigeot {
1201e12ee3bSFrançois Tigeot 	unsigned long offset = vgpu->gvt->device_info.msi_cap_offset;
1211e12ee3bSFrançois Tigeot 	u16 control, data;
1221e12ee3bSFrançois Tigeot 	u32 addr;
1231e12ee3bSFrançois Tigeot 	int ret;
1241e12ee3bSFrançois Tigeot 
1251e12ee3bSFrançois Tigeot 	control = *(u16 *)(vgpu_cfg_space(vgpu) + MSI_CAP_CONTROL(offset));
1261e12ee3bSFrançois Tigeot 	addr = *(u32 *)(vgpu_cfg_space(vgpu) + MSI_CAP_ADDRESS(offset));
1271e12ee3bSFrançois Tigeot 	data = *(u16 *)(vgpu_cfg_space(vgpu) + MSI_CAP_DATA(offset));
1281e12ee3bSFrançois Tigeot 
1291e12ee3bSFrançois Tigeot 	/* Do not generate MSI if MSIEN is disable */
1301e12ee3bSFrançois Tigeot 	if (!(control & MSI_CAP_EN))
1311e12ee3bSFrançois Tigeot 		return 0;
1321e12ee3bSFrançois Tigeot 
1331e12ee3bSFrançois Tigeot 	if (WARN(control & GENMASK(15, 1), "only support one MSI format\n"))
1341e12ee3bSFrançois Tigeot 		return -EINVAL;
1351e12ee3bSFrançois Tigeot 
136*3f2dd94aSFrançois Tigeot 	trace_inject_msi(vgpu->id, addr, data);
1371e12ee3bSFrançois Tigeot 
1381e12ee3bSFrançois Tigeot 	ret = intel_gvt_host.mpt->inject_msi(vgpu->handle, addr, data);
1391e12ee3bSFrançois Tigeot 	if (ret)
1401e12ee3bSFrançois Tigeot 		return ret;
1411e12ee3bSFrançois Tigeot 	return 0;
1421e12ee3bSFrançois Tigeot }
1431e12ee3bSFrançois Tigeot 
1441e12ee3bSFrançois Tigeot /**
1451e12ee3bSFrançois Tigeot  * intel_gvt_hypervisor_set_wp_page - translate a host VA into MFN
1461e12ee3bSFrançois Tigeot  * @p: host kernel virtual address
1471e12ee3bSFrançois Tigeot  *
1481e12ee3bSFrançois Tigeot  * Returns:
1491e12ee3bSFrançois Tigeot  * MFN on success, INTEL_GVT_INVALID_ADDR if failed.
1501e12ee3bSFrançois Tigeot  */
intel_gvt_hypervisor_virt_to_mfn(void * p)1511e12ee3bSFrançois Tigeot static inline unsigned long intel_gvt_hypervisor_virt_to_mfn(void *p)
1521e12ee3bSFrançois Tigeot {
1531e12ee3bSFrançois Tigeot 	return intel_gvt_host.mpt->from_virt_to_mfn(p);
1541e12ee3bSFrançois Tigeot }
1551e12ee3bSFrançois Tigeot 
1561e12ee3bSFrançois Tigeot /**
1571e12ee3bSFrançois Tigeot  * intel_gvt_hypervisor_set_wp_page - set a guest page to write-protected
1581e12ee3bSFrançois Tigeot  * @vgpu: a vGPU
1591e12ee3bSFrançois Tigeot  * @p: intel_vgpu_guest_page
1601e12ee3bSFrançois Tigeot  *
1611e12ee3bSFrançois Tigeot  * Returns:
1621e12ee3bSFrançois Tigeot  * Zero on success, negative error code if failed.
1631e12ee3bSFrançois Tigeot  */
intel_gvt_hypervisor_set_wp_page(struct intel_vgpu * vgpu,struct intel_vgpu_guest_page * p)1641e12ee3bSFrançois Tigeot static inline int intel_gvt_hypervisor_set_wp_page(struct intel_vgpu *vgpu,
1651e12ee3bSFrançois Tigeot 		struct intel_vgpu_guest_page *p)
1661e12ee3bSFrançois Tigeot {
1671e12ee3bSFrançois Tigeot 	int ret;
1681e12ee3bSFrançois Tigeot 
1691e12ee3bSFrançois Tigeot 	if (p->writeprotection)
1701e12ee3bSFrançois Tigeot 		return 0;
1711e12ee3bSFrançois Tigeot 
1721e12ee3bSFrançois Tigeot 	ret = intel_gvt_host.mpt->set_wp_page(vgpu->handle, p->gfn);
1731e12ee3bSFrançois Tigeot 	if (ret)
1741e12ee3bSFrançois Tigeot 		return ret;
1751e12ee3bSFrançois Tigeot 	p->writeprotection = true;
1761e12ee3bSFrançois Tigeot 	atomic_inc(&vgpu->gtt.n_write_protected_guest_page);
1771e12ee3bSFrançois Tigeot 	return 0;
1781e12ee3bSFrançois Tigeot }
1791e12ee3bSFrançois Tigeot 
1801e12ee3bSFrançois Tigeot /**
1811e12ee3bSFrançois Tigeot  * intel_gvt_hypervisor_unset_wp_page - remove the write-protection of a
1821e12ee3bSFrançois Tigeot  * guest page
1831e12ee3bSFrançois Tigeot  * @vgpu: a vGPU
1841e12ee3bSFrançois Tigeot  * @p: intel_vgpu_guest_page
1851e12ee3bSFrançois Tigeot  *
1861e12ee3bSFrançois Tigeot  * Returns:
1871e12ee3bSFrançois Tigeot  * Zero on success, negative error code if failed.
1881e12ee3bSFrançois Tigeot  */
intel_gvt_hypervisor_unset_wp_page(struct intel_vgpu * vgpu,struct intel_vgpu_guest_page * p)1891e12ee3bSFrançois Tigeot static inline int intel_gvt_hypervisor_unset_wp_page(struct intel_vgpu *vgpu,
1901e12ee3bSFrançois Tigeot 		struct intel_vgpu_guest_page *p)
1911e12ee3bSFrançois Tigeot {
1921e12ee3bSFrançois Tigeot 	int ret;
1931e12ee3bSFrançois Tigeot 
1941e12ee3bSFrançois Tigeot 	if (!p->writeprotection)
1951e12ee3bSFrançois Tigeot 		return 0;
1961e12ee3bSFrançois Tigeot 
1971e12ee3bSFrançois Tigeot 	ret = intel_gvt_host.mpt->unset_wp_page(vgpu->handle, p->gfn);
1981e12ee3bSFrançois Tigeot 	if (ret)
1991e12ee3bSFrançois Tigeot 		return ret;
2001e12ee3bSFrançois Tigeot 	p->writeprotection = false;
2011e12ee3bSFrançois Tigeot 	atomic_dec(&vgpu->gtt.n_write_protected_guest_page);
2021e12ee3bSFrançois Tigeot 	return 0;
2031e12ee3bSFrançois Tigeot }
2041e12ee3bSFrançois Tigeot 
2051e12ee3bSFrançois Tigeot /**
2061e12ee3bSFrançois Tigeot  * intel_gvt_hypervisor_read_gpa - copy data from GPA to host data buffer
2071e12ee3bSFrançois Tigeot  * @vgpu: a vGPU
2081e12ee3bSFrançois Tigeot  * @gpa: guest physical address
2091e12ee3bSFrançois Tigeot  * @buf: host data buffer
2101e12ee3bSFrançois Tigeot  * @len: data length
2111e12ee3bSFrançois Tigeot  *
2121e12ee3bSFrançois Tigeot  * Returns:
2131e12ee3bSFrançois Tigeot  * Zero on success, negative error code if failed.
2141e12ee3bSFrançois Tigeot  */
intel_gvt_hypervisor_read_gpa(struct intel_vgpu * vgpu,unsigned long gpa,void * buf,unsigned long len)2151e12ee3bSFrançois Tigeot static inline int intel_gvt_hypervisor_read_gpa(struct intel_vgpu *vgpu,
2161e12ee3bSFrançois Tigeot 		unsigned long gpa, void *buf, unsigned long len)
2171e12ee3bSFrançois Tigeot {
2181e12ee3bSFrançois Tigeot 	return intel_gvt_host.mpt->read_gpa(vgpu->handle, gpa, buf, len);
2191e12ee3bSFrançois Tigeot }
2201e12ee3bSFrançois Tigeot 
2211e12ee3bSFrançois Tigeot /**
2221e12ee3bSFrançois Tigeot  * intel_gvt_hypervisor_write_gpa - copy data from host data buffer to GPA
2231e12ee3bSFrançois Tigeot  * @vgpu: a vGPU
2241e12ee3bSFrançois Tigeot  * @gpa: guest physical address
2251e12ee3bSFrançois Tigeot  * @buf: host data buffer
2261e12ee3bSFrançois Tigeot  * @len: data length
2271e12ee3bSFrançois Tigeot  *
2281e12ee3bSFrançois Tigeot  * Returns:
2291e12ee3bSFrançois Tigeot  * Zero on success, negative error code if failed.
2301e12ee3bSFrançois Tigeot  */
intel_gvt_hypervisor_write_gpa(struct intel_vgpu * vgpu,unsigned long gpa,void * buf,unsigned long len)2311e12ee3bSFrançois Tigeot static inline int intel_gvt_hypervisor_write_gpa(struct intel_vgpu *vgpu,
2321e12ee3bSFrançois Tigeot 		unsigned long gpa, void *buf, unsigned long len)
2331e12ee3bSFrançois Tigeot {
2341e12ee3bSFrançois Tigeot 	return intel_gvt_host.mpt->write_gpa(vgpu->handle, gpa, buf, len);
2351e12ee3bSFrançois Tigeot }
2361e12ee3bSFrançois Tigeot 
2371e12ee3bSFrançois Tigeot /**
2381e12ee3bSFrançois Tigeot  * intel_gvt_hypervisor_gfn_to_mfn - translate a GFN to MFN
2391e12ee3bSFrançois Tigeot  * @vgpu: a vGPU
2401e12ee3bSFrançois Tigeot  * @gpfn: guest pfn
2411e12ee3bSFrançois Tigeot  *
2421e12ee3bSFrançois Tigeot  * Returns:
2431e12ee3bSFrançois Tigeot  * MFN on success, INTEL_GVT_INVALID_ADDR if failed.
2441e12ee3bSFrançois Tigeot  */
intel_gvt_hypervisor_gfn_to_mfn(struct intel_vgpu * vgpu,unsigned long gfn)2451e12ee3bSFrançois Tigeot static inline unsigned long intel_gvt_hypervisor_gfn_to_mfn(
2461e12ee3bSFrançois Tigeot 		struct intel_vgpu *vgpu, unsigned long gfn)
2471e12ee3bSFrançois Tigeot {
2481e12ee3bSFrançois Tigeot 	return intel_gvt_host.mpt->gfn_to_mfn(vgpu->handle, gfn);
2491e12ee3bSFrançois Tigeot }
2501e12ee3bSFrançois Tigeot 
2511e12ee3bSFrançois Tigeot /**
2521e12ee3bSFrançois Tigeot  * intel_gvt_hypervisor_map_gfn_to_mfn - map a GFN region to MFN
2531e12ee3bSFrançois Tigeot  * @vgpu: a vGPU
2541e12ee3bSFrançois Tigeot  * @gfn: guest PFN
2551e12ee3bSFrançois Tigeot  * @mfn: host PFN
2561e12ee3bSFrançois Tigeot  * @nr: amount of PFNs
2571e12ee3bSFrançois Tigeot  * @map: map or unmap
2581e12ee3bSFrançois Tigeot  *
2591e12ee3bSFrançois Tigeot  * Returns:
2601e12ee3bSFrançois Tigeot  * Zero on success, negative error code if failed.
2611e12ee3bSFrançois Tigeot  */
intel_gvt_hypervisor_map_gfn_to_mfn(struct intel_vgpu * vgpu,unsigned long gfn,unsigned long mfn,unsigned int nr,bool map)2621e12ee3bSFrançois Tigeot static inline int intel_gvt_hypervisor_map_gfn_to_mfn(
2631e12ee3bSFrançois Tigeot 		struct intel_vgpu *vgpu, unsigned long gfn,
2641e12ee3bSFrançois Tigeot 		unsigned long mfn, unsigned int nr,
2654be47400SFrançois Tigeot 		bool map)
2661e12ee3bSFrançois Tigeot {
2674be47400SFrançois Tigeot 	/* a MPT implementation could have MMIO mapped elsewhere */
2684be47400SFrançois Tigeot 	if (!intel_gvt_host.mpt->map_gfn_to_mfn)
2694be47400SFrançois Tigeot 		return 0;
2704be47400SFrançois Tigeot 
2711e12ee3bSFrançois Tigeot 	return intel_gvt_host.mpt->map_gfn_to_mfn(vgpu->handle, gfn, mfn, nr,
2724be47400SFrançois Tigeot 						  map);
2731e12ee3bSFrançois Tigeot }
2741e12ee3bSFrançois Tigeot 
2751e12ee3bSFrançois Tigeot /**
2761e12ee3bSFrançois Tigeot  * intel_gvt_hypervisor_set_trap_area - Trap a guest PA region
2771e12ee3bSFrançois Tigeot  * @vgpu: a vGPU
2781e12ee3bSFrançois Tigeot  * @start: the beginning of the guest physical address region
2791e12ee3bSFrançois Tigeot  * @end: the end of the guest physical address region
2801e12ee3bSFrançois Tigeot  * @map: map or unmap
2811e12ee3bSFrançois Tigeot  *
2821e12ee3bSFrançois Tigeot  * Returns:
2831e12ee3bSFrançois Tigeot  * Zero on success, negative error code if failed.
2841e12ee3bSFrançois Tigeot  */
intel_gvt_hypervisor_set_trap_area(struct intel_vgpu * vgpu,u64 start,u64 end,bool map)2851e12ee3bSFrançois Tigeot static inline int intel_gvt_hypervisor_set_trap_area(
2861e12ee3bSFrançois Tigeot 		struct intel_vgpu *vgpu, u64 start, u64 end, bool map)
2871e12ee3bSFrançois Tigeot {
2884be47400SFrançois Tigeot 	/* a MPT implementation could have MMIO trapped elsewhere */
2894be47400SFrançois Tigeot 	if (!intel_gvt_host.mpt->set_trap_area)
2904be47400SFrançois Tigeot 		return 0;
2914be47400SFrançois Tigeot 
2921e12ee3bSFrançois Tigeot 	return intel_gvt_host.mpt->set_trap_area(vgpu->handle, start, end, map);
2931e12ee3bSFrançois Tigeot }
2941e12ee3bSFrançois Tigeot 
2951487f786SFrançois Tigeot #endif /* _GVT_MPT_H_ */
296