xref: /dflybsd-src/sys/dev/drm/amd/display/dc/dce/dce_transform.h (revision b843c749addef9340ee7d4e250b09fdd492602a1)
1*b843c749SSergey Zigachev /*
2*b843c749SSergey Zigachev  * Copyright 2012-16 Advanced Micro Devices, Inc.
3*b843c749SSergey Zigachev  *
4*b843c749SSergey Zigachev  * Permission is hereby granted, free of charge, to any person obtaining a
5*b843c749SSergey Zigachev  * copy of this software and associated documentation files (the "Software"),
6*b843c749SSergey Zigachev  * to deal in the Software without restriction, including without limitation
7*b843c749SSergey Zigachev  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*b843c749SSergey Zigachev  * and/or sell copies of the Software, and to permit persons to whom the
9*b843c749SSergey Zigachev  * Software is furnished to do so, subject to the following conditions:
10*b843c749SSergey Zigachev  *
11*b843c749SSergey Zigachev  * The above copyright notice and this permission notice shall be included in
12*b843c749SSergey Zigachev  * all copies or substantial portions of the Software.
13*b843c749SSergey Zigachev  *
14*b843c749SSergey Zigachev  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*b843c749SSergey Zigachev  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*b843c749SSergey Zigachev  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17*b843c749SSergey Zigachev  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*b843c749SSergey Zigachev  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*b843c749SSergey Zigachev  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*b843c749SSergey Zigachev  * OTHER DEALINGS IN THE SOFTWARE.
21*b843c749SSergey Zigachev  *
22*b843c749SSergey Zigachev  * Authors: AMD
23*b843c749SSergey Zigachev  *
24*b843c749SSergey Zigachev  */
25*b843c749SSergey Zigachev 
26*b843c749SSergey Zigachev #ifndef _DCE_DCE_TRANSFORM_H_
27*b843c749SSergey Zigachev #define _DCE_DCE_TRANSFORM_H_
28*b843c749SSergey Zigachev 
29*b843c749SSergey Zigachev 
30*b843c749SSergey Zigachev #include "transform.h"
31*b843c749SSergey Zigachev 
32*b843c749SSergey Zigachev #define TO_DCE_TRANSFORM(transform)\
33*b843c749SSergey Zigachev 	container_of(transform, struct dce_transform, base)
34*b843c749SSergey Zigachev 
35*b843c749SSergey Zigachev #define LB_TOTAL_NUMBER_OF_ENTRIES 1712
36*b843c749SSergey Zigachev #define LB_BITS_PER_ENTRY 144
37*b843c749SSergey Zigachev 
38*b843c749SSergey Zigachev #define XFM_COMMON_REG_LIST_DCE_BASE(id) \
39*b843c749SSergey Zigachev 	SRI(LB_DATA_FORMAT, LB, id), \
40*b843c749SSergey Zigachev 	SRI(GAMUT_REMAP_CONTROL, DCP, id), \
41*b843c749SSergey Zigachev 	SRI(GAMUT_REMAP_C11_C12, DCP, id), \
42*b843c749SSergey Zigachev 	SRI(GAMUT_REMAP_C13_C14, DCP, id), \
43*b843c749SSergey Zigachev 	SRI(GAMUT_REMAP_C21_C22, DCP, id), \
44*b843c749SSergey Zigachev 	SRI(GAMUT_REMAP_C23_C24, DCP, id), \
45*b843c749SSergey Zigachev 	SRI(GAMUT_REMAP_C31_C32, DCP, id), \
46*b843c749SSergey Zigachev 	SRI(GAMUT_REMAP_C33_C34, DCP, id), \
47*b843c749SSergey Zigachev 	SRI(OUTPUT_CSC_C11_C12, DCP, id), \
48*b843c749SSergey Zigachev 	SRI(OUTPUT_CSC_C13_C14, DCP, id), \
49*b843c749SSergey Zigachev 	SRI(OUTPUT_CSC_C21_C22, DCP, id), \
50*b843c749SSergey Zigachev 	SRI(OUTPUT_CSC_C23_C24, DCP, id), \
51*b843c749SSergey Zigachev 	SRI(OUTPUT_CSC_C31_C32, DCP, id), \
52*b843c749SSergey Zigachev 	SRI(OUTPUT_CSC_C33_C34, DCP, id), \
53*b843c749SSergey Zigachev 	SRI(OUTPUT_CSC_CONTROL, DCP, id), \
54*b843c749SSergey Zigachev 	SRI(REGAMMA_CNTLA_START_CNTL, DCP, id), \
55*b843c749SSergey Zigachev 	SRI(REGAMMA_CNTLA_SLOPE_CNTL, DCP, id), \
56*b843c749SSergey Zigachev 	SRI(REGAMMA_CNTLA_END_CNTL1, DCP, id), \
57*b843c749SSergey Zigachev 	SRI(REGAMMA_CNTLA_END_CNTL2, DCP, id), \
58*b843c749SSergey Zigachev 	SRI(REGAMMA_CNTLA_REGION_0_1, DCP, id), \
59*b843c749SSergey Zigachev 	SRI(REGAMMA_CNTLA_REGION_2_3, DCP, id), \
60*b843c749SSergey Zigachev 	SRI(REGAMMA_CNTLA_REGION_4_5, DCP, id), \
61*b843c749SSergey Zigachev 	SRI(REGAMMA_CNTLA_REGION_6_7, DCP, id), \
62*b843c749SSergey Zigachev 	SRI(REGAMMA_CNTLA_REGION_8_9, DCP, id), \
63*b843c749SSergey Zigachev 	SRI(REGAMMA_CNTLA_REGION_10_11, DCP, id), \
64*b843c749SSergey Zigachev 	SRI(REGAMMA_CNTLA_REGION_12_13, DCP, id), \
65*b843c749SSergey Zigachev 	SRI(REGAMMA_CNTLA_REGION_14_15, DCP, id), \
66*b843c749SSergey Zigachev 	SRI(REGAMMA_LUT_WRITE_EN_MASK, DCP, id), \
67*b843c749SSergey Zigachev 	SRI(REGAMMA_LUT_INDEX, DCP, id), \
68*b843c749SSergey Zigachev 	SRI(REGAMMA_LUT_DATA, DCP, id), \
69*b843c749SSergey Zigachev 	SRI(REGAMMA_CONTROL, DCP, id), \
70*b843c749SSergey Zigachev 	SRI(DENORM_CONTROL, DCP, id), \
71*b843c749SSergey Zigachev 	SRI(DCP_SPATIAL_DITHER_CNTL, DCP, id), \
72*b843c749SSergey Zigachev 	SRI(OUT_ROUND_CONTROL, DCP, id), \
73*b843c749SSergey Zigachev 	SRI(OUT_CLAMP_CONTROL_R_CR, DCP, id), \
74*b843c749SSergey Zigachev 	SRI(OUT_CLAMP_CONTROL_G_Y, DCP, id), \
75*b843c749SSergey Zigachev 	SRI(OUT_CLAMP_CONTROL_B_CB, DCP, id), \
76*b843c749SSergey Zigachev 	SRI(SCL_MODE, SCL, id), \
77*b843c749SSergey Zigachev 	SRI(SCL_TAP_CONTROL, SCL, id), \
78*b843c749SSergey Zigachev 	SRI(SCL_CONTROL, SCL, id), \
79*b843c749SSergey Zigachev 	SRI(SCL_BYPASS_CONTROL, SCL, id), \
80*b843c749SSergey Zigachev 	SRI(EXT_OVERSCAN_LEFT_RIGHT, SCL, id), \
81*b843c749SSergey Zigachev 	SRI(EXT_OVERSCAN_TOP_BOTTOM, SCL, id), \
82*b843c749SSergey Zigachev 	SRI(SCL_VERT_FILTER_CONTROL, SCL, id), \
83*b843c749SSergey Zigachev 	SRI(SCL_HORZ_FILTER_CONTROL, SCL, id), \
84*b843c749SSergey Zigachev 	SRI(SCL_COEF_RAM_SELECT, SCL, id), \
85*b843c749SSergey Zigachev 	SRI(SCL_COEF_RAM_TAP_DATA, SCL, id), \
86*b843c749SSergey Zigachev 	SRI(VIEWPORT_START, SCL, id), \
87*b843c749SSergey Zigachev 	SRI(VIEWPORT_SIZE, SCL, id), \
88*b843c749SSergey Zigachev 	SRI(SCL_HORZ_FILTER_SCALE_RATIO, SCL, id), \
89*b843c749SSergey Zigachev 	SRI(SCL_VERT_FILTER_SCALE_RATIO, SCL, id), \
90*b843c749SSergey Zigachev 	SRI(SCL_HORZ_FILTER_INIT, SCL, id), \
91*b843c749SSergey Zigachev 	SRI(SCL_VERT_FILTER_INIT, SCL, id), \
92*b843c749SSergey Zigachev 	SRI(SCL_AUTOMATIC_MODE_CONTROL, SCL, id), \
93*b843c749SSergey Zigachev 	SRI(LB_MEMORY_CTRL, LB, id), \
94*b843c749SSergey Zigachev 	SRI(SCL_UPDATE, SCL, id), \
95*b843c749SSergey Zigachev 	SRI(SCL_F_SHARP_CONTROL, SCL, id)
96*b843c749SSergey Zigachev 
97*b843c749SSergey Zigachev #define XFM_COMMON_REG_LIST_DCE80(id) \
98*b843c749SSergey Zigachev 	XFM_COMMON_REG_LIST_DCE_BASE(id), \
99*b843c749SSergey Zigachev 	SRI(DCFE_MEM_LIGHT_SLEEP_CNTL, CRTC, id)
100*b843c749SSergey Zigachev 
101*b843c749SSergey Zigachev #define XFM_COMMON_REG_LIST_DCE100(id) \
102*b843c749SSergey Zigachev 	XFM_COMMON_REG_LIST_DCE_BASE(id), \
103*b843c749SSergey Zigachev 	SRI(DCFE_MEM_PWR_CTRL, CRTC, id), \
104*b843c749SSergey Zigachev 	SRI(DCFE_MEM_PWR_STATUS, CRTC, id)
105*b843c749SSergey Zigachev 
106*b843c749SSergey Zigachev #define XFM_COMMON_REG_LIST_DCE110(id) \
107*b843c749SSergey Zigachev 	XFM_COMMON_REG_LIST_DCE_BASE(id), \
108*b843c749SSergey Zigachev 	SRI(DCFE_MEM_PWR_CTRL, DCFE, id), \
109*b843c749SSergey Zigachev 	SRI(DCFE_MEM_PWR_STATUS, DCFE, id)
110*b843c749SSergey Zigachev 
111*b843c749SSergey Zigachev #define XFM_SF(reg_name, field_name, post_fix)\
112*b843c749SSergey Zigachev 	.field_name = reg_name ## __ ## field_name ## post_fix
113*b843c749SSergey Zigachev 
114*b843c749SSergey Zigachev #define XFM_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(mask_sh) \
115*b843c749SSergey Zigachev 	XFM_SF(OUT_CLAMP_CONTROL_B_CB, OUT_CLAMP_MIN_B_CB, mask_sh), \
116*b843c749SSergey Zigachev 	XFM_SF(OUT_CLAMP_CONTROL_B_CB, OUT_CLAMP_MAX_B_CB, mask_sh), \
117*b843c749SSergey Zigachev 	XFM_SF(OUT_CLAMP_CONTROL_G_Y, OUT_CLAMP_MIN_G_Y, mask_sh), \
118*b843c749SSergey Zigachev 	XFM_SF(OUT_CLAMP_CONTROL_G_Y, OUT_CLAMP_MAX_G_Y, mask_sh), \
119*b843c749SSergey Zigachev 	XFM_SF(OUT_CLAMP_CONTROL_R_CR, OUT_CLAMP_MIN_R_CR, mask_sh), \
120*b843c749SSergey Zigachev 	XFM_SF(OUT_CLAMP_CONTROL_R_CR, OUT_CLAMP_MAX_R_CR, mask_sh), \
121*b843c749SSergey Zigachev 	XFM_SF(OUT_ROUND_CONTROL, OUT_ROUND_TRUNC_MODE, mask_sh), \
122*b843c749SSergey Zigachev 	XFM_SF(DCP_SPATIAL_DITHER_CNTL, DCP_SPATIAL_DITHER_EN, mask_sh), \
123*b843c749SSergey Zigachev 	XFM_SF(DCP_SPATIAL_DITHER_CNTL, DCP_SPATIAL_DITHER_MODE, mask_sh), \
124*b843c749SSergey Zigachev 	XFM_SF(DCP_SPATIAL_DITHER_CNTL, DCP_SPATIAL_DITHER_DEPTH, mask_sh), \
125*b843c749SSergey Zigachev 	XFM_SF(DCP_SPATIAL_DITHER_CNTL, DCP_FRAME_RANDOM_ENABLE, mask_sh), \
126*b843c749SSergey Zigachev 	XFM_SF(DCP_SPATIAL_DITHER_CNTL, DCP_RGB_RANDOM_ENABLE, mask_sh), \
127*b843c749SSergey Zigachev 	XFM_SF(DCP_SPATIAL_DITHER_CNTL, DCP_HIGHPASS_RANDOM_ENABLE, mask_sh), \
128*b843c749SSergey Zigachev 	XFM_SF(DENORM_CONTROL, DENORM_MODE, mask_sh), \
129*b843c749SSergey Zigachev 	XFM_SF(LB_DATA_FORMAT, PIXEL_DEPTH, mask_sh), \
130*b843c749SSergey Zigachev 	XFM_SF(LB_DATA_FORMAT, PIXEL_EXPAN_MODE, mask_sh), \
131*b843c749SSergey Zigachev 	XFM_SF(GAMUT_REMAP_C11_C12, GAMUT_REMAP_C11, mask_sh), \
132*b843c749SSergey Zigachev 	XFM_SF(GAMUT_REMAP_C11_C12, GAMUT_REMAP_C12, mask_sh), \
133*b843c749SSergey Zigachev 	XFM_SF(GAMUT_REMAP_C13_C14, GAMUT_REMAP_C13, mask_sh), \
134*b843c749SSergey Zigachev 	XFM_SF(GAMUT_REMAP_C13_C14, GAMUT_REMAP_C14, mask_sh), \
135*b843c749SSergey Zigachev 	XFM_SF(GAMUT_REMAP_C21_C22, GAMUT_REMAP_C21, mask_sh), \
136*b843c749SSergey Zigachev 	XFM_SF(GAMUT_REMAP_C21_C22, GAMUT_REMAP_C22, mask_sh), \
137*b843c749SSergey Zigachev 	XFM_SF(GAMUT_REMAP_C23_C24, GAMUT_REMAP_C23, mask_sh), \
138*b843c749SSergey Zigachev 	XFM_SF(GAMUT_REMAP_C23_C24, GAMUT_REMAP_C24, mask_sh), \
139*b843c749SSergey Zigachev 	XFM_SF(GAMUT_REMAP_C31_C32, GAMUT_REMAP_C31, mask_sh), \
140*b843c749SSergey Zigachev 	XFM_SF(GAMUT_REMAP_C31_C32, GAMUT_REMAP_C32, mask_sh), \
141*b843c749SSergey Zigachev 	XFM_SF(GAMUT_REMAP_C33_C34, GAMUT_REMAP_C33, mask_sh), \
142*b843c749SSergey Zigachev 	XFM_SF(GAMUT_REMAP_C33_C34, GAMUT_REMAP_C34, mask_sh), \
143*b843c749SSergey Zigachev 	XFM_SF(GAMUT_REMAP_CONTROL, GRPH_GAMUT_REMAP_MODE, mask_sh), \
144*b843c749SSergey Zigachev 	XFM_SF(OUTPUT_CSC_C11_C12, OUTPUT_CSC_C11, mask_sh),\
145*b843c749SSergey Zigachev 	XFM_SF(OUTPUT_CSC_C11_C12, OUTPUT_CSC_C12, mask_sh),\
146*b843c749SSergey Zigachev 	XFM_SF(OUTPUT_CSC_CONTROL, OUTPUT_CSC_GRPH_MODE, mask_sh),\
147*b843c749SSergey Zigachev 	XFM_SF(REGAMMA_CNTLA_START_CNTL, REGAMMA_CNTLA_EXP_REGION_START, mask_sh),\
148*b843c749SSergey Zigachev 	XFM_SF(REGAMMA_CNTLA_START_CNTL, REGAMMA_CNTLA_EXP_REGION_START_SEGMENT, mask_sh),\
149*b843c749SSergey Zigachev 	XFM_SF(REGAMMA_CNTLA_SLOPE_CNTL, REGAMMA_CNTLA_EXP_REGION_LINEAR_SLOPE, mask_sh),\
150*b843c749SSergey Zigachev 	XFM_SF(REGAMMA_CNTLA_END_CNTL1, REGAMMA_CNTLA_EXP_REGION_END, mask_sh),\
151*b843c749SSergey Zigachev 	XFM_SF(REGAMMA_CNTLA_END_CNTL2, REGAMMA_CNTLA_EXP_REGION_END_BASE, mask_sh),\
152*b843c749SSergey Zigachev 	XFM_SF(REGAMMA_CNTLA_END_CNTL2, REGAMMA_CNTLA_EXP_REGION_END_SLOPE, mask_sh),\
153*b843c749SSergey Zigachev 	XFM_SF(REGAMMA_CNTLA_REGION_0_1, REGAMMA_CNTLA_EXP_REGION0_LUT_OFFSET, mask_sh),\
154*b843c749SSergey Zigachev 	XFM_SF(REGAMMA_CNTLA_REGION_0_1, REGAMMA_CNTLA_EXP_REGION0_NUM_SEGMENTS, mask_sh),\
155*b843c749SSergey Zigachev 	XFM_SF(REGAMMA_CNTLA_REGION_0_1, REGAMMA_CNTLA_EXP_REGION1_LUT_OFFSET, mask_sh),\
156*b843c749SSergey Zigachev 	XFM_SF(REGAMMA_CNTLA_REGION_0_1, REGAMMA_CNTLA_EXP_REGION1_NUM_SEGMENTS, mask_sh),\
157*b843c749SSergey Zigachev 	XFM_SF(REGAMMA_LUT_WRITE_EN_MASK, REGAMMA_LUT_WRITE_EN_MASK, mask_sh),\
158*b843c749SSergey Zigachev 	XFM_SF(REGAMMA_CONTROL, GRPH_REGAMMA_MODE, mask_sh),\
159*b843c749SSergey Zigachev 	XFM_SF(SCL_MODE, SCL_MODE, mask_sh), \
160*b843c749SSergey Zigachev 	XFM_SF(SCL_TAP_CONTROL, SCL_H_NUM_OF_TAPS, mask_sh), \
161*b843c749SSergey Zigachev 	XFM_SF(SCL_TAP_CONTROL, SCL_V_NUM_OF_TAPS, mask_sh), \
162*b843c749SSergey Zigachev 	XFM_SF(SCL_CONTROL, SCL_BOUNDARY_MODE, mask_sh), \
163*b843c749SSergey Zigachev 	XFM_SF(SCL_BYPASS_CONTROL, SCL_BYPASS_MODE, mask_sh), \
164*b843c749SSergey Zigachev 	XFM_SF(EXT_OVERSCAN_LEFT_RIGHT, EXT_OVERSCAN_LEFT, mask_sh), \
165*b843c749SSergey Zigachev 	XFM_SF(EXT_OVERSCAN_LEFT_RIGHT, EXT_OVERSCAN_RIGHT, mask_sh), \
166*b843c749SSergey Zigachev 	XFM_SF(EXT_OVERSCAN_TOP_BOTTOM, EXT_OVERSCAN_TOP, mask_sh), \
167*b843c749SSergey Zigachev 	XFM_SF(EXT_OVERSCAN_TOP_BOTTOM, EXT_OVERSCAN_BOTTOM, mask_sh), \
168*b843c749SSergey Zigachev 	XFM_SF(SCL_COEF_RAM_SELECT, SCL_C_RAM_FILTER_TYPE, mask_sh), \
169*b843c749SSergey Zigachev 	XFM_SF(SCL_COEF_RAM_SELECT, SCL_C_RAM_PHASE, mask_sh), \
170*b843c749SSergey Zigachev 	XFM_SF(SCL_COEF_RAM_SELECT, SCL_C_RAM_TAP_PAIR_IDX, mask_sh), \
171*b843c749SSergey Zigachev 	XFM_SF(SCL_COEF_RAM_TAP_DATA, SCL_C_RAM_EVEN_TAP_COEF_EN, mask_sh), \
172*b843c749SSergey Zigachev 	XFM_SF(SCL_COEF_RAM_TAP_DATA, SCL_C_RAM_EVEN_TAP_COEF, mask_sh), \
173*b843c749SSergey Zigachev 	XFM_SF(SCL_COEF_RAM_TAP_DATA, SCL_C_RAM_ODD_TAP_COEF_EN, mask_sh), \
174*b843c749SSergey Zigachev 	XFM_SF(SCL_COEF_RAM_TAP_DATA, SCL_C_RAM_ODD_TAP_COEF, mask_sh), \
175*b843c749SSergey Zigachev 	XFM_SF(VIEWPORT_START, VIEWPORT_X_START, mask_sh), \
176*b843c749SSergey Zigachev 	XFM_SF(VIEWPORT_START, VIEWPORT_Y_START, mask_sh), \
177*b843c749SSergey Zigachev 	XFM_SF(VIEWPORT_SIZE, VIEWPORT_HEIGHT, mask_sh), \
178*b843c749SSergey Zigachev 	XFM_SF(VIEWPORT_SIZE, VIEWPORT_WIDTH, mask_sh), \
179*b843c749SSergey Zigachev 	XFM_SF(SCL_HORZ_FILTER_SCALE_RATIO, SCL_H_SCALE_RATIO, mask_sh), \
180*b843c749SSergey Zigachev 	XFM_SF(SCL_VERT_FILTER_SCALE_RATIO, SCL_V_SCALE_RATIO, mask_sh), \
181*b843c749SSergey Zigachev 	XFM_SF(SCL_HORZ_FILTER_INIT, SCL_H_INIT_INT, mask_sh), \
182*b843c749SSergey Zigachev 	XFM_SF(SCL_HORZ_FILTER_INIT, SCL_H_INIT_FRAC, mask_sh), \
183*b843c749SSergey Zigachev 	XFM_SF(SCL_VERT_FILTER_INIT, SCL_V_INIT_INT, mask_sh), \
184*b843c749SSergey Zigachev 	XFM_SF(SCL_VERT_FILTER_INIT, SCL_V_INIT_FRAC, mask_sh), \
185*b843c749SSergey Zigachev 	XFM_SF(LB_MEMORY_CTRL, LB_MEMORY_CONFIG, mask_sh), \
186*b843c749SSergey Zigachev 	XFM_SF(LB_MEMORY_CTRL, LB_MEMORY_SIZE, mask_sh), \
187*b843c749SSergey Zigachev 	XFM_SF(SCL_VERT_FILTER_CONTROL, SCL_V_2TAP_HARDCODE_COEF_EN, mask_sh), \
188*b843c749SSergey Zigachev 	XFM_SF(SCL_HORZ_FILTER_CONTROL, SCL_H_2TAP_HARDCODE_COEF_EN, mask_sh), \
189*b843c749SSergey Zigachev 	XFM_SF(SCL_UPDATE, SCL_COEF_UPDATE_COMPLETE, mask_sh), \
190*b843c749SSergey Zigachev 	XFM_SF(LB_DATA_FORMAT, ALPHA_EN, mask_sh)
191*b843c749SSergey Zigachev 
192*b843c749SSergey Zigachev #define XFM_COMMON_MASK_SH_LIST_DCE80(mask_sh) \
193*b843c749SSergey Zigachev 	XFM_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(mask_sh), \
194*b843c749SSergey Zigachev 	OPP_SF(DCFE_MEM_LIGHT_SLEEP_CNTL, REGAMMA_LUT_LIGHT_SLEEP_DIS, mask_sh),\
195*b843c749SSergey Zigachev 	OPP_SF(DCFE_MEM_LIGHT_SLEEP_CNTL, DCP_LUT_LIGHT_SLEEP_DIS, mask_sh),\
196*b843c749SSergey Zigachev 	OPP_SF(DCFE_MEM_LIGHT_SLEEP_CNTL, REGAMMA_LUT_MEM_PWR_STATE, mask_sh)
197*b843c749SSergey Zigachev 
198*b843c749SSergey Zigachev #define XFM_COMMON_MASK_SH_LIST_DCE110(mask_sh) \
199*b843c749SSergey Zigachev 	XFM_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(mask_sh), \
200*b843c749SSergey Zigachev 	XFM_SF(DCFE_MEM_PWR_CTRL, SCL_COEFF_MEM_PWR_DIS, mask_sh), \
201*b843c749SSergey Zigachev 	XFM_SF(DCFE_MEM_PWR_STATUS, SCL_COEFF_MEM_PWR_STATE, mask_sh), \
202*b843c749SSergey Zigachev 	XFM_SF(DCFE_MEM_PWR_CTRL, DCP_REGAMMA_MEM_PWR_DIS, mask_sh),\
203*b843c749SSergey Zigachev 	XFM_SF(DCFE_MEM_PWR_CTRL, DCP_LUT_MEM_PWR_DIS, mask_sh),\
204*b843c749SSergey Zigachev 	XFM_SF(DCFE_MEM_PWR_STATUS, DCP_REGAMMA_MEM_PWR_STATE, mask_sh),\
205*b843c749SSergey Zigachev 	XFM_SF(SCL_MODE, SCL_PSCL_EN, mask_sh)
206*b843c749SSergey Zigachev 
207*b843c749SSergey Zigachev #define XFM_COMMON_MASK_SH_LIST_SOC_BASE(mask_sh) \
208*b843c749SSergey Zigachev 	XFM_SF(DCP0_OUT_CLAMP_CONTROL_B_CB, OUT_CLAMP_MIN_B_CB, mask_sh), \
209*b843c749SSergey Zigachev 	XFM_SF(DCP0_OUT_CLAMP_CONTROL_B_CB, OUT_CLAMP_MAX_B_CB, mask_sh), \
210*b843c749SSergey Zigachev 	XFM_SF(DCP0_OUT_CLAMP_CONTROL_G_Y, OUT_CLAMP_MIN_G_Y, mask_sh), \
211*b843c749SSergey Zigachev 	XFM_SF(DCP0_OUT_CLAMP_CONTROL_G_Y, OUT_CLAMP_MAX_G_Y, mask_sh), \
212*b843c749SSergey Zigachev 	XFM_SF(DCP0_OUT_CLAMP_CONTROL_R_CR, OUT_CLAMP_MIN_R_CR, mask_sh), \
213*b843c749SSergey Zigachev 	XFM_SF(DCP0_OUT_CLAMP_CONTROL_R_CR, OUT_CLAMP_MAX_R_CR, mask_sh), \
214*b843c749SSergey Zigachev 	XFM_SF(DCP0_OUT_ROUND_CONTROL, OUT_ROUND_TRUNC_MODE, mask_sh), \
215*b843c749SSergey Zigachev 	XFM_SF(DCP0_DCP_SPATIAL_DITHER_CNTL, DCP_SPATIAL_DITHER_EN, mask_sh), \
216*b843c749SSergey Zigachev 	XFM_SF(DCP0_DCP_SPATIAL_DITHER_CNTL, DCP_SPATIAL_DITHER_MODE, mask_sh), \
217*b843c749SSergey Zigachev 	XFM_SF(DCP0_DCP_SPATIAL_DITHER_CNTL, DCP_SPATIAL_DITHER_DEPTH, mask_sh), \
218*b843c749SSergey Zigachev 	XFM_SF(DCP0_DCP_SPATIAL_DITHER_CNTL, DCP_FRAME_RANDOM_ENABLE, mask_sh), \
219*b843c749SSergey Zigachev 	XFM_SF(DCP0_DCP_SPATIAL_DITHER_CNTL, DCP_RGB_RANDOM_ENABLE, mask_sh), \
220*b843c749SSergey Zigachev 	XFM_SF(DCP0_DCP_SPATIAL_DITHER_CNTL, DCP_HIGHPASS_RANDOM_ENABLE, mask_sh), \
221*b843c749SSergey Zigachev 	XFM_SF(DCP0_DENORM_CONTROL, DENORM_MODE, mask_sh), \
222*b843c749SSergey Zigachev 	XFM_SF(LB0_LB_DATA_FORMAT, PIXEL_DEPTH, mask_sh), \
223*b843c749SSergey Zigachev 	XFM_SF(LB0_LB_DATA_FORMAT, PIXEL_EXPAN_MODE, mask_sh), \
224*b843c749SSergey Zigachev 	XFM_SF(DCP0_GAMUT_REMAP_C11_C12, GAMUT_REMAP_C11, mask_sh), \
225*b843c749SSergey Zigachev 	XFM_SF(DCP0_GAMUT_REMAP_C11_C12, GAMUT_REMAP_C12, mask_sh), \
226*b843c749SSergey Zigachev 	XFM_SF(DCP0_GAMUT_REMAP_C13_C14, GAMUT_REMAP_C13, mask_sh), \
227*b843c749SSergey Zigachev 	XFM_SF(DCP0_GAMUT_REMAP_C13_C14, GAMUT_REMAP_C14, mask_sh), \
228*b843c749SSergey Zigachev 	XFM_SF(DCP0_GAMUT_REMAP_C21_C22, GAMUT_REMAP_C21, mask_sh), \
229*b843c749SSergey Zigachev 	XFM_SF(DCP0_GAMUT_REMAP_C21_C22, GAMUT_REMAP_C22, mask_sh), \
230*b843c749SSergey Zigachev 	XFM_SF(DCP0_GAMUT_REMAP_C23_C24, GAMUT_REMAP_C23, mask_sh), \
231*b843c749SSergey Zigachev 	XFM_SF(DCP0_GAMUT_REMAP_C23_C24, GAMUT_REMAP_C24, mask_sh), \
232*b843c749SSergey Zigachev 	XFM_SF(DCP0_GAMUT_REMAP_C31_C32, GAMUT_REMAP_C31, mask_sh), \
233*b843c749SSergey Zigachev 	XFM_SF(DCP0_GAMUT_REMAP_C31_C32, GAMUT_REMAP_C32, mask_sh), \
234*b843c749SSergey Zigachev 	XFM_SF(DCP0_GAMUT_REMAP_C33_C34, GAMUT_REMAP_C33, mask_sh), \
235*b843c749SSergey Zigachev 	XFM_SF(DCP0_GAMUT_REMAP_C33_C34, GAMUT_REMAP_C34, mask_sh), \
236*b843c749SSergey Zigachev 	XFM_SF(DCP0_GAMUT_REMAP_CONTROL, GRPH_GAMUT_REMAP_MODE, mask_sh), \
237*b843c749SSergey Zigachev 	XFM_SF(DCP0_OUTPUT_CSC_C11_C12, OUTPUT_CSC_C11, mask_sh),\
238*b843c749SSergey Zigachev 	XFM_SF(DCP0_OUTPUT_CSC_C11_C12, OUTPUT_CSC_C12, mask_sh),\
239*b843c749SSergey Zigachev 	XFM_SF(DCP0_OUTPUT_CSC_CONTROL, OUTPUT_CSC_GRPH_MODE, mask_sh),\
240*b843c749SSergey Zigachev 	XFM_SF(DCP0_REGAMMA_CNTLA_START_CNTL, REGAMMA_CNTLA_EXP_REGION_START, mask_sh),\
241*b843c749SSergey Zigachev 	XFM_SF(DCP0_REGAMMA_CNTLA_START_CNTL, REGAMMA_CNTLA_EXP_REGION_START_SEGMENT, mask_sh),\
242*b843c749SSergey Zigachev 	XFM_SF(DCP0_REGAMMA_CNTLA_SLOPE_CNTL, REGAMMA_CNTLA_EXP_REGION_LINEAR_SLOPE, mask_sh),\
243*b843c749SSergey Zigachev 	XFM_SF(DCP0_REGAMMA_CNTLA_END_CNTL1, REGAMMA_CNTLA_EXP_REGION_END, mask_sh),\
244*b843c749SSergey Zigachev 	XFM_SF(DCP0_REGAMMA_CNTLA_END_CNTL2, REGAMMA_CNTLA_EXP_REGION_END_BASE, mask_sh),\
245*b843c749SSergey Zigachev 	XFM_SF(DCP0_REGAMMA_CNTLA_END_CNTL2, REGAMMA_CNTLA_EXP_REGION_END_SLOPE, mask_sh),\
246*b843c749SSergey Zigachev 	XFM_SF(DCP0_REGAMMA_CNTLA_REGION_0_1, REGAMMA_CNTLA_EXP_REGION0_LUT_OFFSET, mask_sh),\
247*b843c749SSergey Zigachev 	XFM_SF(DCP0_REGAMMA_CNTLA_REGION_0_1, REGAMMA_CNTLA_EXP_REGION0_NUM_SEGMENTS, mask_sh),\
248*b843c749SSergey Zigachev 	XFM_SF(DCP0_REGAMMA_CNTLA_REGION_0_1, REGAMMA_CNTLA_EXP_REGION1_LUT_OFFSET, mask_sh),\
249*b843c749SSergey Zigachev 	XFM_SF(DCP0_REGAMMA_CNTLA_REGION_0_1, REGAMMA_CNTLA_EXP_REGION1_NUM_SEGMENTS, mask_sh),\
250*b843c749SSergey Zigachev 	XFM_SF(DCP0_REGAMMA_CONTROL, GRPH_REGAMMA_MODE, mask_sh),\
251*b843c749SSergey Zigachev 	XFM_SF(DCP0_REGAMMA_LUT_WRITE_EN_MASK, REGAMMA_LUT_WRITE_EN_MASK, mask_sh),\
252*b843c749SSergey Zigachev 	XFM_SF(SCL0_SCL_MODE, SCL_MODE, mask_sh), \
253*b843c749SSergey Zigachev 	XFM_SF(SCL0_SCL_TAP_CONTROL, SCL_H_NUM_OF_TAPS, mask_sh), \
254*b843c749SSergey Zigachev 	XFM_SF(SCL0_SCL_TAP_CONTROL, SCL_V_NUM_OF_TAPS, mask_sh), \
255*b843c749SSergey Zigachev 	XFM_SF(SCL0_SCL_CONTROL, SCL_BOUNDARY_MODE, mask_sh), \
256*b843c749SSergey Zigachev 	XFM_SF(SCL0_SCL_BYPASS_CONTROL, SCL_BYPASS_MODE, mask_sh), \
257*b843c749SSergey Zigachev 	XFM_SF(SCL0_EXT_OVERSCAN_LEFT_RIGHT, EXT_OVERSCAN_LEFT, mask_sh), \
258*b843c749SSergey Zigachev 	XFM_SF(SCL0_EXT_OVERSCAN_LEFT_RIGHT, EXT_OVERSCAN_RIGHT, mask_sh), \
259*b843c749SSergey Zigachev 	XFM_SF(SCL0_EXT_OVERSCAN_TOP_BOTTOM, EXT_OVERSCAN_TOP, mask_sh), \
260*b843c749SSergey Zigachev 	XFM_SF(SCL0_EXT_OVERSCAN_TOP_BOTTOM, EXT_OVERSCAN_BOTTOM, mask_sh), \
261*b843c749SSergey Zigachev 	XFM_SF(SCL0_SCL_COEF_RAM_SELECT, SCL_C_RAM_FILTER_TYPE, mask_sh), \
262*b843c749SSergey Zigachev 	XFM_SF(SCL0_SCL_COEF_RAM_SELECT, SCL_C_RAM_PHASE, mask_sh), \
263*b843c749SSergey Zigachev 	XFM_SF(SCL0_SCL_COEF_RAM_SELECT, SCL_C_RAM_TAP_PAIR_IDX, mask_sh), \
264*b843c749SSergey Zigachev 	XFM_SF(SCL0_SCL_COEF_RAM_TAP_DATA, SCL_C_RAM_EVEN_TAP_COEF_EN, mask_sh), \
265*b843c749SSergey Zigachev 	XFM_SF(SCL0_SCL_COEF_RAM_TAP_DATA, SCL_C_RAM_EVEN_TAP_COEF, mask_sh), \
266*b843c749SSergey Zigachev 	XFM_SF(SCL0_SCL_COEF_RAM_TAP_DATA, SCL_C_RAM_ODD_TAP_COEF_EN, mask_sh), \
267*b843c749SSergey Zigachev 	XFM_SF(SCL0_SCL_COEF_RAM_TAP_DATA, SCL_C_RAM_ODD_TAP_COEF, mask_sh), \
268*b843c749SSergey Zigachev 	XFM_SF(SCL0_VIEWPORT_START, VIEWPORT_X_START, mask_sh), \
269*b843c749SSergey Zigachev 	XFM_SF(SCL0_VIEWPORT_START, VIEWPORT_Y_START, mask_sh), \
270*b843c749SSergey Zigachev 	XFM_SF(SCL0_VIEWPORT_SIZE, VIEWPORT_HEIGHT, mask_sh), \
271*b843c749SSergey Zigachev 	XFM_SF(SCL0_VIEWPORT_SIZE, VIEWPORT_WIDTH, mask_sh), \
272*b843c749SSergey Zigachev 	XFM_SF(SCL0_SCL_HORZ_FILTER_SCALE_RATIO, SCL_H_SCALE_RATIO, mask_sh), \
273*b843c749SSergey Zigachev 	XFM_SF(SCL0_SCL_VERT_FILTER_SCALE_RATIO, SCL_V_SCALE_RATIO, mask_sh), \
274*b843c749SSergey Zigachev 	XFM_SF(SCL0_SCL_HORZ_FILTER_INIT, SCL_H_INIT_INT, mask_sh), \
275*b843c749SSergey Zigachev 	XFM_SF(SCL0_SCL_HORZ_FILTER_INIT, SCL_H_INIT_FRAC, mask_sh), \
276*b843c749SSergey Zigachev 	XFM_SF(SCL0_SCL_VERT_FILTER_INIT, SCL_V_INIT_INT, mask_sh), \
277*b843c749SSergey Zigachev 	XFM_SF(SCL0_SCL_VERT_FILTER_INIT, SCL_V_INIT_FRAC, mask_sh), \
278*b843c749SSergey Zigachev 	XFM_SF(LB0_LB_MEMORY_CTRL, LB_MEMORY_CONFIG, mask_sh), \
279*b843c749SSergey Zigachev 	XFM_SF(LB0_LB_MEMORY_CTRL, LB_MEMORY_SIZE, mask_sh), \
280*b843c749SSergey Zigachev 	XFM_SF(SCL0_SCL_VERT_FILTER_CONTROL, SCL_V_2TAP_HARDCODE_COEF_EN, mask_sh), \
281*b843c749SSergey Zigachev 	XFM_SF(SCL0_SCL_HORZ_FILTER_CONTROL, SCL_H_2TAP_HARDCODE_COEF_EN, mask_sh), \
282*b843c749SSergey Zigachev 	XFM_SF(SCL0_SCL_UPDATE, SCL_COEF_UPDATE_COMPLETE, mask_sh), \
283*b843c749SSergey Zigachev 	XFM_SF(LB0_LB_DATA_FORMAT, ALPHA_EN, mask_sh), \
284*b843c749SSergey Zigachev 	XFM_SF(DCFE0_DCFE_MEM_PWR_CTRL, SCL_COEFF_MEM_PWR_DIS, mask_sh), \
285*b843c749SSergey Zigachev 	XFM_SF(DCFE0_DCFE_MEM_PWR_CTRL, DCP_REGAMMA_MEM_PWR_DIS, mask_sh),\
286*b843c749SSergey Zigachev 	XFM_SF(DCFE0_DCFE_MEM_PWR_CTRL, DCP_LUT_MEM_PWR_DIS, mask_sh),\
287*b843c749SSergey Zigachev 	XFM_SF(DCFE0_DCFE_MEM_PWR_STATUS, SCL_COEFF_MEM_PWR_STATE, mask_sh), \
288*b843c749SSergey Zigachev 	XFM_SF(SCL0_SCL_MODE, SCL_PSCL_EN, mask_sh)
289*b843c749SSergey Zigachev 
290*b843c749SSergey Zigachev #define XFM_REG_FIELD_LIST(type) \
291*b843c749SSergey Zigachev 	type OUT_CLAMP_MIN_B_CB; \
292*b843c749SSergey Zigachev 	type OUT_CLAMP_MAX_B_CB; \
293*b843c749SSergey Zigachev 	type OUT_CLAMP_MIN_G_Y; \
294*b843c749SSergey Zigachev 	type OUT_CLAMP_MAX_G_Y; \
295*b843c749SSergey Zigachev 	type OUT_CLAMP_MIN_R_CR; \
296*b843c749SSergey Zigachev 	type OUT_CLAMP_MAX_R_CR; \
297*b843c749SSergey Zigachev 	type OUT_ROUND_TRUNC_MODE; \
298*b843c749SSergey Zigachev 	type DCP_SPATIAL_DITHER_EN; \
299*b843c749SSergey Zigachev 	type DCP_SPATIAL_DITHER_MODE; \
300*b843c749SSergey Zigachev 	type DCP_SPATIAL_DITHER_DEPTH; \
301*b843c749SSergey Zigachev 	type DCP_FRAME_RANDOM_ENABLE; \
302*b843c749SSergey Zigachev 	type DCP_RGB_RANDOM_ENABLE; \
303*b843c749SSergey Zigachev 	type DCP_HIGHPASS_RANDOM_ENABLE; \
304*b843c749SSergey Zigachev 	type DENORM_MODE; \
305*b843c749SSergey Zigachev 	type PIXEL_DEPTH; \
306*b843c749SSergey Zigachev 	type PIXEL_EXPAN_MODE; \
307*b843c749SSergey Zigachev 	type GAMUT_REMAP_C11; \
308*b843c749SSergey Zigachev 	type GAMUT_REMAP_C12; \
309*b843c749SSergey Zigachev 	type GAMUT_REMAP_C13; \
310*b843c749SSergey Zigachev 	type GAMUT_REMAP_C14; \
311*b843c749SSergey Zigachev 	type GAMUT_REMAP_C21; \
312*b843c749SSergey Zigachev 	type GAMUT_REMAP_C22; \
313*b843c749SSergey Zigachev 	type GAMUT_REMAP_C23; \
314*b843c749SSergey Zigachev 	type GAMUT_REMAP_C24; \
315*b843c749SSergey Zigachev 	type GAMUT_REMAP_C31; \
316*b843c749SSergey Zigachev 	type GAMUT_REMAP_C32; \
317*b843c749SSergey Zigachev 	type GAMUT_REMAP_C33; \
318*b843c749SSergey Zigachev 	type GAMUT_REMAP_C34; \
319*b843c749SSergey Zigachev 	type GRPH_GAMUT_REMAP_MODE; \
320*b843c749SSergey Zigachev 	type OUTPUT_CSC_C11; \
321*b843c749SSergey Zigachev 	type OUTPUT_CSC_C12; \
322*b843c749SSergey Zigachev 	type OUTPUT_CSC_GRPH_MODE; \
323*b843c749SSergey Zigachev 	type DCP_REGAMMA_MEM_PWR_DIS; \
324*b843c749SSergey Zigachev 	type DCP_LUT_MEM_PWR_DIS; \
325*b843c749SSergey Zigachev 	type REGAMMA_LUT_LIGHT_SLEEP_DIS; \
326*b843c749SSergey Zigachev 	type DCP_LUT_LIGHT_SLEEP_DIS; \
327*b843c749SSergey Zigachev 	type REGAMMA_CNTLA_EXP_REGION_START; \
328*b843c749SSergey Zigachev 	type REGAMMA_CNTLA_EXP_REGION_START_SEGMENT; \
329*b843c749SSergey Zigachev 	type REGAMMA_CNTLA_EXP_REGION_LINEAR_SLOPE; \
330*b843c749SSergey Zigachev 	type REGAMMA_CNTLA_EXP_REGION_END; \
331*b843c749SSergey Zigachev 	type REGAMMA_CNTLA_EXP_REGION_END_BASE; \
332*b843c749SSergey Zigachev 	type REGAMMA_CNTLA_EXP_REGION_END_SLOPE; \
333*b843c749SSergey Zigachev 	type REGAMMA_CNTLA_EXP_REGION0_LUT_OFFSET; \
334*b843c749SSergey Zigachev 	type REGAMMA_CNTLA_EXP_REGION0_NUM_SEGMENTS; \
335*b843c749SSergey Zigachev 	type REGAMMA_CNTLA_EXP_REGION1_LUT_OFFSET; \
336*b843c749SSergey Zigachev 	type REGAMMA_CNTLA_EXP_REGION1_NUM_SEGMENTS; \
337*b843c749SSergey Zigachev 	type DCP_REGAMMA_MEM_PWR_STATE; \
338*b843c749SSergey Zigachev 	type REGAMMA_LUT_MEM_PWR_STATE; \
339*b843c749SSergey Zigachev 	type REGAMMA_LUT_WRITE_EN_MASK; \
340*b843c749SSergey Zigachev 	type GRPH_REGAMMA_MODE; \
341*b843c749SSergey Zigachev 	type SCL_MODE; \
342*b843c749SSergey Zigachev 	type SCL_BYPASS_MODE; \
343*b843c749SSergey Zigachev 	type SCL_PSCL_EN; \
344*b843c749SSergey Zigachev 	type SCL_H_NUM_OF_TAPS; \
345*b843c749SSergey Zigachev 	type SCL_V_NUM_OF_TAPS; \
346*b843c749SSergey Zigachev 	type SCL_BOUNDARY_MODE; \
347*b843c749SSergey Zigachev 	type EXT_OVERSCAN_LEFT; \
348*b843c749SSergey Zigachev 	type EXT_OVERSCAN_RIGHT; \
349*b843c749SSergey Zigachev 	type EXT_OVERSCAN_TOP; \
350*b843c749SSergey Zigachev 	type EXT_OVERSCAN_BOTTOM; \
351*b843c749SSergey Zigachev 	type SCL_COEFF_MEM_PWR_DIS; \
352*b843c749SSergey Zigachev 	type SCL_COEFF_MEM_PWR_STATE; \
353*b843c749SSergey Zigachev 	type SCL_C_RAM_FILTER_TYPE; \
354*b843c749SSergey Zigachev 	type SCL_C_RAM_PHASE; \
355*b843c749SSergey Zigachev 	type SCL_C_RAM_TAP_PAIR_IDX; \
356*b843c749SSergey Zigachev 	type SCL_C_RAM_EVEN_TAP_COEF_EN; \
357*b843c749SSergey Zigachev 	type SCL_C_RAM_EVEN_TAP_COEF; \
358*b843c749SSergey Zigachev 	type SCL_C_RAM_ODD_TAP_COEF_EN; \
359*b843c749SSergey Zigachev 	type SCL_C_RAM_ODD_TAP_COEF; \
360*b843c749SSergey Zigachev 	type VIEWPORT_X_START; \
361*b843c749SSergey Zigachev 	type VIEWPORT_Y_START; \
362*b843c749SSergey Zigachev 	type VIEWPORT_HEIGHT; \
363*b843c749SSergey Zigachev 	type VIEWPORT_WIDTH; \
364*b843c749SSergey Zigachev 	type SCL_H_SCALE_RATIO; \
365*b843c749SSergey Zigachev 	type SCL_V_SCALE_RATIO; \
366*b843c749SSergey Zigachev 	type SCL_H_INIT_INT; \
367*b843c749SSergey Zigachev 	type SCL_H_INIT_FRAC; \
368*b843c749SSergey Zigachev 	type SCL_V_INIT_INT; \
369*b843c749SSergey Zigachev 	type SCL_V_INIT_FRAC; \
370*b843c749SSergey Zigachev 	type LB_MEMORY_CONFIG; \
371*b843c749SSergey Zigachev 	type LB_MEMORY_SIZE; \
372*b843c749SSergey Zigachev 	type SCL_V_2TAP_HARDCODE_COEF_EN; \
373*b843c749SSergey Zigachev 	type SCL_H_2TAP_HARDCODE_COEF_EN; \
374*b843c749SSergey Zigachev 	type SCL_COEF_UPDATE_COMPLETE; \
375*b843c749SSergey Zigachev 	type ALPHA_EN
376*b843c749SSergey Zigachev 
377*b843c749SSergey Zigachev struct dce_transform_shift {
378*b843c749SSergey Zigachev 	XFM_REG_FIELD_LIST(uint8_t);
379*b843c749SSergey Zigachev };
380*b843c749SSergey Zigachev 
381*b843c749SSergey Zigachev struct dce_transform_mask {
382*b843c749SSergey Zigachev 	XFM_REG_FIELD_LIST(uint32_t);
383*b843c749SSergey Zigachev };
384*b843c749SSergey Zigachev 
385*b843c749SSergey Zigachev struct dce_transform_registers {
386*b843c749SSergey Zigachev 	uint32_t LB_DATA_FORMAT;
387*b843c749SSergey Zigachev 	uint32_t GAMUT_REMAP_CONTROL;
388*b843c749SSergey Zigachev 	uint32_t GAMUT_REMAP_C11_C12;
389*b843c749SSergey Zigachev 	uint32_t GAMUT_REMAP_C13_C14;
390*b843c749SSergey Zigachev 	uint32_t GAMUT_REMAP_C21_C22;
391*b843c749SSergey Zigachev 	uint32_t GAMUT_REMAP_C23_C24;
392*b843c749SSergey Zigachev 	uint32_t GAMUT_REMAP_C31_C32;
393*b843c749SSergey Zigachev 	uint32_t GAMUT_REMAP_C33_C34;
394*b843c749SSergey Zigachev 	uint32_t OUTPUT_CSC_C11_C12;
395*b843c749SSergey Zigachev 	uint32_t OUTPUT_CSC_C13_C14;
396*b843c749SSergey Zigachev 	uint32_t OUTPUT_CSC_C21_C22;
397*b843c749SSergey Zigachev 	uint32_t OUTPUT_CSC_C23_C24;
398*b843c749SSergey Zigachev 	uint32_t OUTPUT_CSC_C31_C32;
399*b843c749SSergey Zigachev 	uint32_t OUTPUT_CSC_C33_C34;
400*b843c749SSergey Zigachev 	uint32_t OUTPUT_CSC_CONTROL;
401*b843c749SSergey Zigachev 	uint32_t DCFE_MEM_LIGHT_SLEEP_CNTL;
402*b843c749SSergey Zigachev 	uint32_t REGAMMA_CNTLA_START_CNTL;
403*b843c749SSergey Zigachev 	uint32_t REGAMMA_CNTLA_SLOPE_CNTL;
404*b843c749SSergey Zigachev 	uint32_t REGAMMA_CNTLA_END_CNTL1;
405*b843c749SSergey Zigachev 	uint32_t REGAMMA_CNTLA_END_CNTL2;
406*b843c749SSergey Zigachev 	uint32_t REGAMMA_CNTLA_REGION_0_1;
407*b843c749SSergey Zigachev 	uint32_t REGAMMA_CNTLA_REGION_2_3;
408*b843c749SSergey Zigachev 	uint32_t REGAMMA_CNTLA_REGION_4_5;
409*b843c749SSergey Zigachev 	uint32_t REGAMMA_CNTLA_REGION_6_7;
410*b843c749SSergey Zigachev 	uint32_t REGAMMA_CNTLA_REGION_8_9;
411*b843c749SSergey Zigachev 	uint32_t REGAMMA_CNTLA_REGION_10_11;
412*b843c749SSergey Zigachev 	uint32_t REGAMMA_CNTLA_REGION_12_13;
413*b843c749SSergey Zigachev 	uint32_t REGAMMA_CNTLA_REGION_14_15;
414*b843c749SSergey Zigachev 	uint32_t REGAMMA_LUT_WRITE_EN_MASK;
415*b843c749SSergey Zigachev 	uint32_t REGAMMA_LUT_INDEX;
416*b843c749SSergey Zigachev 	uint32_t REGAMMA_LUT_DATA;
417*b843c749SSergey Zigachev 	uint32_t REGAMMA_CONTROL;
418*b843c749SSergey Zigachev 	uint32_t DENORM_CONTROL;
419*b843c749SSergey Zigachev 	uint32_t DCP_SPATIAL_DITHER_CNTL;
420*b843c749SSergey Zigachev 	uint32_t OUT_ROUND_CONTROL;
421*b843c749SSergey Zigachev 	uint32_t OUT_CLAMP_CONTROL_R_CR;
422*b843c749SSergey Zigachev 	uint32_t OUT_CLAMP_CONTROL_G_Y;
423*b843c749SSergey Zigachev 	uint32_t OUT_CLAMP_CONTROL_B_CB;
424*b843c749SSergey Zigachev 	uint32_t SCL_MODE;
425*b843c749SSergey Zigachev 	uint32_t SCL_TAP_CONTROL;
426*b843c749SSergey Zigachev 	uint32_t SCL_CONTROL;
427*b843c749SSergey Zigachev 	uint32_t SCL_BYPASS_CONTROL;
428*b843c749SSergey Zigachev 	uint32_t EXT_OVERSCAN_LEFT_RIGHT;
429*b843c749SSergey Zigachev 	uint32_t EXT_OVERSCAN_TOP_BOTTOM;
430*b843c749SSergey Zigachev 	uint32_t SCL_VERT_FILTER_CONTROL;
431*b843c749SSergey Zigachev 	uint32_t SCL_HORZ_FILTER_CONTROL;
432*b843c749SSergey Zigachev 	uint32_t DCFE_MEM_PWR_CTRL;
433*b843c749SSergey Zigachev 	uint32_t DCFE_MEM_PWR_STATUS;
434*b843c749SSergey Zigachev 	uint32_t SCL_COEF_RAM_SELECT;
435*b843c749SSergey Zigachev 	uint32_t SCL_COEF_RAM_TAP_DATA;
436*b843c749SSergey Zigachev 	uint32_t VIEWPORT_START;
437*b843c749SSergey Zigachev 	uint32_t VIEWPORT_SIZE;
438*b843c749SSergey Zigachev 	uint32_t SCL_HORZ_FILTER_SCALE_RATIO;
439*b843c749SSergey Zigachev 	uint32_t SCL_VERT_FILTER_SCALE_RATIO;
440*b843c749SSergey Zigachev 	uint32_t SCL_HORZ_FILTER_INIT;
441*b843c749SSergey Zigachev 	uint32_t SCL_VERT_FILTER_INIT;
442*b843c749SSergey Zigachev 	uint32_t SCL_AUTOMATIC_MODE_CONTROL;
443*b843c749SSergey Zigachev 	uint32_t LB_MEMORY_CTRL;
444*b843c749SSergey Zigachev 	uint32_t SCL_UPDATE;
445*b843c749SSergey Zigachev 	uint32_t SCL_F_SHARP_CONTROL;
446*b843c749SSergey Zigachev };
447*b843c749SSergey Zigachev 
448*b843c749SSergey Zigachev struct init_int_and_frac {
449*b843c749SSergey Zigachev 	uint32_t integer;
450*b843c749SSergey Zigachev 	uint32_t fraction;
451*b843c749SSergey Zigachev };
452*b843c749SSergey Zigachev 
453*b843c749SSergey Zigachev struct scl_ratios_inits {
454*b843c749SSergey Zigachev 	uint32_t h_int_scale_ratio;
455*b843c749SSergey Zigachev 	uint32_t v_int_scale_ratio;
456*b843c749SSergey Zigachev 	struct init_int_and_frac h_init;
457*b843c749SSergey Zigachev 	struct init_int_and_frac v_init;
458*b843c749SSergey Zigachev };
459*b843c749SSergey Zigachev 
460*b843c749SSergey Zigachev enum ram_filter_type {
461*b843c749SSergey Zigachev 	FILTER_TYPE_RGB_Y_VERTICAL	= 0, /* 0 - RGB/Y Vertical filter */
462*b843c749SSergey Zigachev 	FILTER_TYPE_CBCR_VERTICAL	= 1, /* 1 - CbCr  Vertical filter */
463*b843c749SSergey Zigachev 	FILTER_TYPE_RGB_Y_HORIZONTAL	= 2, /* 1 - RGB/Y Horizontal filter */
464*b843c749SSergey Zigachev 	FILTER_TYPE_CBCR_HORIZONTAL	= 3, /* 3 - CbCr  Horizontal filter */
465*b843c749SSergey Zigachev 	FILTER_TYPE_ALPHA_VERTICAL	= 4, /* 4 - Alpha Vertical filter. */
466*b843c749SSergey Zigachev 	FILTER_TYPE_ALPHA_HORIZONTAL	= 5, /* 5 - Alpha Horizontal filter. */
467*b843c749SSergey Zigachev };
468*b843c749SSergey Zigachev 
469*b843c749SSergey Zigachev struct dce_transform {
470*b843c749SSergey Zigachev 	struct transform base;
471*b843c749SSergey Zigachev 	const struct dce_transform_registers *regs;
472*b843c749SSergey Zigachev 	const struct dce_transform_shift *xfm_shift;
473*b843c749SSergey Zigachev 	const struct dce_transform_mask *xfm_mask;
474*b843c749SSergey Zigachev 
475*b843c749SSergey Zigachev 	const uint16_t *filter_v;
476*b843c749SSergey Zigachev 	const uint16_t *filter_h;
477*b843c749SSergey Zigachev 	const uint16_t *filter_v_c;
478*b843c749SSergey Zigachev 	const uint16_t *filter_h_c;
479*b843c749SSergey Zigachev 	int lb_pixel_depth_supported;
480*b843c749SSergey Zigachev 	int lb_memory_size;
481*b843c749SSergey Zigachev 	int lb_bits_per_entry;
482*b843c749SSergey Zigachev 	bool prescaler_on;
483*b843c749SSergey Zigachev };
484*b843c749SSergey Zigachev 
485*b843c749SSergey Zigachev void dce_transform_construct(struct dce_transform *xfm_dce,
486*b843c749SSergey Zigachev 	struct dc_context *ctx,
487*b843c749SSergey Zigachev 	uint32_t inst,
488*b843c749SSergey Zigachev 	const struct dce_transform_registers *regs,
489*b843c749SSergey Zigachev 	const struct dce_transform_shift *xfm_shift,
490*b843c749SSergey Zigachev 	const struct dce_transform_mask *xfm_mask);
491*b843c749SSergey Zigachev 
492*b843c749SSergey Zigachev bool dce_transform_get_optimal_number_of_taps(
493*b843c749SSergey Zigachev 	struct transform *xfm,
494*b843c749SSergey Zigachev 	struct scaler_data *scl_data,
495*b843c749SSergey Zigachev 	const struct scaling_taps *in_taps);
496*b843c749SSergey Zigachev 
497*b843c749SSergey Zigachev void dce110_opp_set_csc_adjustment(
498*b843c749SSergey Zigachev 	struct transform *xfm,
499*b843c749SSergey Zigachev 	const struct out_csc_color_matrix *tbl_entry);
500*b843c749SSergey Zigachev 
501*b843c749SSergey Zigachev void dce110_opp_set_csc_default(
502*b843c749SSergey Zigachev 	struct transform *xfm,
503*b843c749SSergey Zigachev 	const struct default_adjustment *default_adjust);
504*b843c749SSergey Zigachev 
505*b843c749SSergey Zigachev /* REGAMMA RELATED */
506*b843c749SSergey Zigachev void dce110_opp_power_on_regamma_lut(
507*b843c749SSergey Zigachev 	struct transform *xfm,
508*b843c749SSergey Zigachev 	bool power_on);
509*b843c749SSergey Zigachev 
510*b843c749SSergey Zigachev void dce110_opp_program_regamma_pwl(
511*b843c749SSergey Zigachev 	struct transform *xfm,
512*b843c749SSergey Zigachev 	const struct pwl_params *params);
513*b843c749SSergey Zigachev 
514*b843c749SSergey Zigachev void dce110_opp_set_regamma_mode(struct transform *xfm,
515*b843c749SSergey Zigachev 		enum opp_regamma mode);
516*b843c749SSergey Zigachev 
517*b843c749SSergey Zigachev #endif /* _DCE_DCE_TRANSFORM_H_ */
518