xref: /dflybsd-src/sys/dev/drm/amd/amdgpu/mxgpu_vi.c (revision b843c749addef9340ee7d4e250b09fdd492602a1)
1*b843c749SSergey Zigachev /*
2*b843c749SSergey Zigachev  * Copyright 2017 Advanced Micro Devices, Inc.
3*b843c749SSergey Zigachev  *
4*b843c749SSergey Zigachev  * Permission is hereby granted, free of charge, to any person obtaining a
5*b843c749SSergey Zigachev  * copy of this software and associated documentation files (the "Software"),
6*b843c749SSergey Zigachev  * to deal in the Software without restriction, including without limitation
7*b843c749SSergey Zigachev  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*b843c749SSergey Zigachev  * and/or sell copies of the Software, and to permit persons to whom the
9*b843c749SSergey Zigachev  * Software is furnished to do so, subject to the following conditions:
10*b843c749SSergey Zigachev  *
11*b843c749SSergey Zigachev  * The above copyright notice and this permission notice shall be included in
12*b843c749SSergey Zigachev  * all copies or substantial portions of the Software.
13*b843c749SSergey Zigachev  *
14*b843c749SSergey Zigachev  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*b843c749SSergey Zigachev  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*b843c749SSergey Zigachev  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17*b843c749SSergey Zigachev  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*b843c749SSergey Zigachev  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*b843c749SSergey Zigachev  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*b843c749SSergey Zigachev  * OTHER DEALINGS IN THE SOFTWARE.
21*b843c749SSergey Zigachev  *
22*b843c749SSergey Zigachev  * Authors: Xiangliang.Yu@amd.com
23*b843c749SSergey Zigachev  */
24*b843c749SSergey Zigachev 
25*b843c749SSergey Zigachev #include "amdgpu.h"
26*b843c749SSergey Zigachev #include "vi.h"
27*b843c749SSergey Zigachev #include "bif/bif_5_0_d.h"
28*b843c749SSergey Zigachev #include "bif/bif_5_0_sh_mask.h"
29*b843c749SSergey Zigachev #include "vid.h"
30*b843c749SSergey Zigachev #include "gca/gfx_8_0_d.h"
31*b843c749SSergey Zigachev #include "gca/gfx_8_0_sh_mask.h"
32*b843c749SSergey Zigachev #include "gmc_v8_0.h"
33*b843c749SSergey Zigachev #include "gfx_v8_0.h"
34*b843c749SSergey Zigachev #include "sdma_v3_0.h"
35*b843c749SSergey Zigachev #include "tonga_ih.h"
36*b843c749SSergey Zigachev #include "gmc/gmc_8_2_d.h"
37*b843c749SSergey Zigachev #include "gmc/gmc_8_2_sh_mask.h"
38*b843c749SSergey Zigachev #include "oss/oss_3_0_d.h"
39*b843c749SSergey Zigachev #include "oss/oss_3_0_sh_mask.h"
40*b843c749SSergey Zigachev #include "gca/gfx_8_0_sh_mask.h"
41*b843c749SSergey Zigachev #include "dce/dce_10_0_d.h"
42*b843c749SSergey Zigachev #include "dce/dce_10_0_sh_mask.h"
43*b843c749SSergey Zigachev #include "smu/smu_7_1_3_d.h"
44*b843c749SSergey Zigachev #include "mxgpu_vi.h"
45*b843c749SSergey Zigachev 
46*b843c749SSergey Zigachev /* VI golden setting */
47*b843c749SSergey Zigachev static const u32 xgpu_fiji_mgcg_cgcg_init[] = {
48*b843c749SSergey Zigachev 	mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
49*b843c749SSergey Zigachev 	mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
50*b843c749SSergey Zigachev 	mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
51*b843c749SSergey Zigachev 	mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
52*b843c749SSergey Zigachev 	mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
53*b843c749SSergey Zigachev 	mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
54*b843c749SSergey Zigachev 	mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
55*b843c749SSergey Zigachev 	mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
56*b843c749SSergey Zigachev 	mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
57*b843c749SSergey Zigachev 	mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
58*b843c749SSergey Zigachev 	mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
59*b843c749SSergey Zigachev 	mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
60*b843c749SSergey Zigachev 	mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
61*b843c749SSergey Zigachev 	mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
62*b843c749SSergey Zigachev 	mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
63*b843c749SSergey Zigachev 	mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
64*b843c749SSergey Zigachev 	mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
65*b843c749SSergey Zigachev 	mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
66*b843c749SSergey Zigachev 	mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
67*b843c749SSergey Zigachev 	mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
68*b843c749SSergey Zigachev 	mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
69*b843c749SSergey Zigachev 	mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
70*b843c749SSergey Zigachev 	mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
71*b843c749SSergey Zigachev 	mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
72*b843c749SSergey Zigachev 	mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
73*b843c749SSergey Zigachev 	mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
74*b843c749SSergey Zigachev 	mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
75*b843c749SSergey Zigachev 	mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
76*b843c749SSergey Zigachev 	mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
77*b843c749SSergey Zigachev 	mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
78*b843c749SSergey Zigachev 	mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
79*b843c749SSergey Zigachev 	mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
80*b843c749SSergey Zigachev 	mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
81*b843c749SSergey Zigachev 	mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
82*b843c749SSergey Zigachev 	mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
83*b843c749SSergey Zigachev 	mmPCIE_INDEX, 0xffffffff, 0x0140001c,
84*b843c749SSergey Zigachev 	mmPCIE_DATA, 0x000f0000, 0x00000000,
85*b843c749SSergey Zigachev 	mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
86*b843c749SSergey Zigachev 	mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
87*b843c749SSergey Zigachev 	mmXDMA_CLOCK_GATING_CNTL, 0xffffffff, 0x00000100,
88*b843c749SSergey Zigachev 	mmXDMA_MEM_POWER_CNTL, 0x00000101, 0x00000000,
89*b843c749SSergey Zigachev 	mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104,
90*b843c749SSergey Zigachev 	mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
91*b843c749SSergey Zigachev 	mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
92*b843c749SSergey Zigachev 	mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
93*b843c749SSergey Zigachev 	mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
94*b843c749SSergey Zigachev 	mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100,
95*b843c749SSergey Zigachev };
96*b843c749SSergey Zigachev 
97*b843c749SSergey Zigachev static const u32 xgpu_fiji_golden_settings_a10[] = {
98*b843c749SSergey Zigachev 	mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
99*b843c749SSergey Zigachev 	mmDB_DEBUG2, 0xf00fffff, 0x00000400,
100*b843c749SSergey Zigachev 	mmDCI_CLK_CNTL, 0x00000080, 0x00000000,
101*b843c749SSergey Zigachev 	mmFBC_DEBUG_COMP, 0x000000f0, 0x00000070,
102*b843c749SSergey Zigachev 	mmFBC_MISC, 0x1f311fff, 0x12300000,
103*b843c749SSergey Zigachev 	mmHDMI_CONTROL, 0x31000111, 0x00000011,
104*b843c749SSergey Zigachev 	mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
105*b843c749SSergey Zigachev 	mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
106*b843c749SSergey Zigachev 	mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
107*b843c749SSergey Zigachev 	mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
108*b843c749SSergey Zigachev 	mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
109*b843c749SSergey Zigachev 	mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
110*b843c749SSergey Zigachev 	mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
111*b843c749SSergey Zigachev 	mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
112*b843c749SSergey Zigachev 	mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
113*b843c749SSergey Zigachev 	mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
114*b843c749SSergey Zigachev 	mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
115*b843c749SSergey Zigachev 	mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
116*b843c749SSergey Zigachev 	mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
117*b843c749SSergey Zigachev 	mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
118*b843c749SSergey Zigachev 	mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
119*b843c749SSergey Zigachev 	mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
120*b843c749SSergey Zigachev 	mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
121*b843c749SSergey Zigachev 	mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
122*b843c749SSergey Zigachev 	mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
123*b843c749SSergey Zigachev };
124*b843c749SSergey Zigachev 
125*b843c749SSergey Zigachev static const u32 xgpu_fiji_golden_common_all[] = {
126*b843c749SSergey Zigachev 	mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
127*b843c749SSergey Zigachev 	mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
128*b843c749SSergey Zigachev 	mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
129*b843c749SSergey Zigachev 	mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
130*b843c749SSergey Zigachev 	mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
131*b843c749SSergey Zigachev 	mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
132*b843c749SSergey Zigachev 	mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
133*b843c749SSergey Zigachev 	mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
134*b843c749SSergey Zigachev 	mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
135*b843c749SSergey Zigachev 	mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
136*b843c749SSergey Zigachev };
137*b843c749SSergey Zigachev 
138*b843c749SSergey Zigachev static const u32 xgpu_tonga_mgcg_cgcg_init[] = {
139*b843c749SSergey Zigachev 	mmRLC_CGTT_MGCG_OVERRIDE,   0xffffffff, 0xffffffff,
140*b843c749SSergey Zigachev 	mmGRBM_GFX_INDEX,           0xffffffff, 0xe0000000,
141*b843c749SSergey Zigachev 	mmCB_CGTT_SCLK_CTRL,        0xffffffff, 0x00000100,
142*b843c749SSergey Zigachev 	mmCGTT_BCI_CLK_CTRL,        0xffffffff, 0x00000100,
143*b843c749SSergey Zigachev 	mmCGTT_CP_CLK_CTRL,         0xffffffff, 0x00000100,
144*b843c749SSergey Zigachev 	mmCGTT_CPC_CLK_CTRL,        0xffffffff, 0x00000100,
145*b843c749SSergey Zigachev 	mmCGTT_CPF_CLK_CTRL,        0xffffffff, 0x40000100,
146*b843c749SSergey Zigachev 	mmCGTT_DRM_CLK_CTRL0,       0xffffffff, 0x00600100,
147*b843c749SSergey Zigachev 	mmCGTT_GDS_CLK_CTRL,        0xffffffff, 0x00000100,
148*b843c749SSergey Zigachev 	mmCGTT_IA_CLK_CTRL,         0xffffffff, 0x06000100,
149*b843c749SSergey Zigachev 	mmCGTT_PA_CLK_CTRL,         0xffffffff, 0x00000100,
150*b843c749SSergey Zigachev 	mmCGTT_WD_CLK_CTRL,         0xffffffff, 0x06000100,
151*b843c749SSergey Zigachev 	mmCGTT_PC_CLK_CTRL,         0xffffffff, 0x00000100,
152*b843c749SSergey Zigachev 	mmCGTT_RLC_CLK_CTRL,        0xffffffff, 0x00000100,
153*b843c749SSergey Zigachev 	mmCGTT_SC_CLK_CTRL,         0xffffffff, 0x00000100,
154*b843c749SSergey Zigachev 	mmCGTT_SPI_CLK_CTRL,        0xffffffff, 0x00000100,
155*b843c749SSergey Zigachev 	mmCGTT_SQ_CLK_CTRL,         0xffffffff, 0x00000100,
156*b843c749SSergey Zigachev 	mmCGTT_SQG_CLK_CTRL,        0xffffffff, 0x00000100,
157*b843c749SSergey Zigachev 	mmCGTT_SX_CLK_CTRL0,        0xffffffff, 0x00000100,
158*b843c749SSergey Zigachev 	mmCGTT_SX_CLK_CTRL1,        0xffffffff, 0x00000100,
159*b843c749SSergey Zigachev 	mmCGTT_SX_CLK_CTRL2,        0xffffffff, 0x00000100,
160*b843c749SSergey Zigachev 	mmCGTT_SX_CLK_CTRL3,        0xffffffff, 0x00000100,
161*b843c749SSergey Zigachev 	mmCGTT_SX_CLK_CTRL4,        0xffffffff, 0x00000100,
162*b843c749SSergey Zigachev 	mmCGTT_TCI_CLK_CTRL,        0xffffffff, 0x00000100,
163*b843c749SSergey Zigachev 	mmCGTT_TCP_CLK_CTRL,        0xffffffff, 0x00000100,
164*b843c749SSergey Zigachev 	mmCGTT_VGT_CLK_CTRL,        0xffffffff, 0x06000100,
165*b843c749SSergey Zigachev 	mmDB_CGTT_CLK_CTRL_0,       0xffffffff, 0x00000100,
166*b843c749SSergey Zigachev 	mmTA_CGTT_CTRL,             0xffffffff, 0x00000100,
167*b843c749SSergey Zigachev 	mmTCA_CGTT_SCLK_CTRL,       0xffffffff, 0x00000100,
168*b843c749SSergey Zigachev 	mmTCC_CGTT_SCLK_CTRL,       0xffffffff, 0x00000100,
169*b843c749SSergey Zigachev 	mmTD_CGTT_CTRL,             0xffffffff, 0x00000100,
170*b843c749SSergey Zigachev 	mmGRBM_GFX_INDEX,           0xffffffff, 0xe0000000,
171*b843c749SSergey Zigachev 	mmCGTS_CU0_SP0_CTRL_REG,    0xffffffff, 0x00010000,
172*b843c749SSergey Zigachev 	mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
173*b843c749SSergey Zigachev 	mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
174*b843c749SSergey Zigachev 	mmCGTS_CU0_SP1_CTRL_REG,    0xffffffff, 0x00060005,
175*b843c749SSergey Zigachev 	mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
176*b843c749SSergey Zigachev 	mmCGTS_CU1_SP0_CTRL_REG,    0xffffffff, 0x00010000,
177*b843c749SSergey Zigachev 	mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
178*b843c749SSergey Zigachev 	mmCGTS_CU1_TA_CTRL_REG,     0xffffffff, 0x00040007,
179*b843c749SSergey Zigachev 	mmCGTS_CU1_SP1_CTRL_REG,    0xffffffff, 0x00060005,
180*b843c749SSergey Zigachev 	mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
181*b843c749SSergey Zigachev 	mmCGTS_CU2_SP0_CTRL_REG,    0xffffffff, 0x00010000,
182*b843c749SSergey Zigachev 	mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
183*b843c749SSergey Zigachev 	mmCGTS_CU2_TA_CTRL_REG,     0xffffffff, 0x00040007,
184*b843c749SSergey Zigachev 	mmCGTS_CU2_SP1_CTRL_REG,    0xffffffff, 0x00060005,
185*b843c749SSergey Zigachev 	mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
186*b843c749SSergey Zigachev 	mmCGTS_CU3_SP0_CTRL_REG,    0xffffffff, 0x00010000,
187*b843c749SSergey Zigachev 	mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
188*b843c749SSergey Zigachev 	mmCGTS_CU3_TA_CTRL_REG,     0xffffffff, 0x00040007,
189*b843c749SSergey Zigachev 	mmCGTS_CU3_SP1_CTRL_REG,    0xffffffff, 0x00060005,
190*b843c749SSergey Zigachev 	mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
191*b843c749SSergey Zigachev 	mmCGTS_CU4_SP0_CTRL_REG,    0xffffffff, 0x00010000,
192*b843c749SSergey Zigachev 	mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
193*b843c749SSergey Zigachev 	mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
194*b843c749SSergey Zigachev 	mmCGTS_CU4_SP1_CTRL_REG,    0xffffffff, 0x00060005,
195*b843c749SSergey Zigachev 	mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
196*b843c749SSergey Zigachev 	mmCGTS_CU5_SP0_CTRL_REG,    0xffffffff, 0x00010000,
197*b843c749SSergey Zigachev 	mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
198*b843c749SSergey Zigachev 	mmCGTS_CU5_TA_CTRL_REG,     0xffffffff, 0x00040007,
199*b843c749SSergey Zigachev 	mmCGTS_CU5_SP1_CTRL_REG,    0xffffffff, 0x00060005,
200*b843c749SSergey Zigachev 	mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
201*b843c749SSergey Zigachev 	mmCGTS_CU6_SP0_CTRL_REG,    0xffffffff, 0x00010000,
202*b843c749SSergey Zigachev 	mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
203*b843c749SSergey Zigachev 	mmCGTS_CU6_TA_CTRL_REG,     0xffffffff, 0x00040007,
204*b843c749SSergey Zigachev 	mmCGTS_CU6_SP1_CTRL_REG,    0xffffffff, 0x00060005,
205*b843c749SSergey Zigachev 	mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
206*b843c749SSergey Zigachev 	mmCGTS_CU7_SP0_CTRL_REG,    0xffffffff, 0x00010000,
207*b843c749SSergey Zigachev 	mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
208*b843c749SSergey Zigachev 	mmCGTS_CU7_TA_CTRL_REG,     0xffffffff, 0x00040007,
209*b843c749SSergey Zigachev 	mmCGTS_CU7_SP1_CTRL_REG,    0xffffffff, 0x00060005,
210*b843c749SSergey Zigachev 	mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
211*b843c749SSergey Zigachev 	mmCGTS_SM_CTRL_REG,         0xffffffff, 0x96e00200,
212*b843c749SSergey Zigachev 	mmCP_RB_WPTR_POLL_CNTL,     0xffffffff, 0x00900100,
213*b843c749SSergey Zigachev 	mmRLC_CGCG_CGLS_CTRL,       0xffffffff, 0x0020003c,
214*b843c749SSergey Zigachev 	mmPCIE_INDEX,               0xffffffff, 0x0140001c,
215*b843c749SSergey Zigachev 	mmPCIE_DATA,                0x000f0000, 0x00000000,
216*b843c749SSergey Zigachev 	mmSMC_IND_INDEX_4,          0xffffffff, 0xC060000C,
217*b843c749SSergey Zigachev 	mmSMC_IND_DATA_4,           0xc0000fff, 0x00000100,
218*b843c749SSergey Zigachev 	mmXDMA_CLOCK_GATING_CNTL,   0xffffffff, 0x00000100,
219*b843c749SSergey Zigachev 	mmXDMA_MEM_POWER_CNTL,      0x00000101, 0x00000000,
220*b843c749SSergey Zigachev 	mmMC_MEM_POWER_LS,          0xffffffff, 0x00000104,
221*b843c749SSergey Zigachev 	mmCGTT_DRM_CLK_CTRL0,       0xff000fff, 0x00000100,
222*b843c749SSergey Zigachev 	mmHDP_XDP_CGTT_BLK_CTRL,    0xc0000fff, 0x00000104,
223*b843c749SSergey Zigachev 	mmCP_MEM_SLP_CNTL,          0x00000001, 0x00000001,
224*b843c749SSergey Zigachev 	mmSDMA0_CLK_CTRL,           0xff000ff0, 0x00000100,
225*b843c749SSergey Zigachev 	mmSDMA1_CLK_CTRL,           0xff000ff0, 0x00000100,
226*b843c749SSergey Zigachev };
227*b843c749SSergey Zigachev 
228*b843c749SSergey Zigachev static const u32 xgpu_tonga_golden_settings_a11[] = {
229*b843c749SSergey Zigachev 	mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
230*b843c749SSergey Zigachev 	mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
231*b843c749SSergey Zigachev 	mmDB_DEBUG2, 0xf00fffff, 0x00000400,
232*b843c749SSergey Zigachev 	mmDCI_CLK_CNTL, 0x00000080, 0x00000000,
233*b843c749SSergey Zigachev 	mmFBC_DEBUG_COMP, 0x000000f0, 0x00000070,
234*b843c749SSergey Zigachev 	mmFBC_MISC, 0x1f311fff, 0x12300000,
235*b843c749SSergey Zigachev 	mmGB_GPU_ID, 0x0000000f, 0x00000000,
236*b843c749SSergey Zigachev 	mmHDMI_CONTROL, 0x31000111, 0x00000011,
237*b843c749SSergey Zigachev 	mmMC_ARB_WTM_GRPWT_RD, 0x00000003, 0x00000000,
238*b843c749SSergey Zigachev 	mmMC_HUB_RDREQ_DMIF_LIMIT, 0x0000007f, 0x00000028,
239*b843c749SSergey Zigachev 	mmMC_HUB_WDP_UMC, 0x00007fb6, 0x00000991,
240*b843c749SSergey Zigachev 	mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
241*b843c749SSergey Zigachev 	mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
242*b843c749SSergey Zigachev 	mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
243*b843c749SSergey Zigachev 	mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
244*b843c749SSergey Zigachev 	mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
245*b843c749SSergey Zigachev 	mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
246*b843c749SSergey Zigachev 	mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
247*b843c749SSergey Zigachev 	mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
248*b843c749SSergey Zigachev 	mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
249*b843c749SSergey Zigachev 	mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
250*b843c749SSergey Zigachev 	mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
251*b843c749SSergey Zigachev 	mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
252*b843c749SSergey Zigachev 	mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
253*b843c749SSergey Zigachev 	mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
254*b843c749SSergey Zigachev 	mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
255*b843c749SSergey Zigachev 	mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
256*b843c749SSergey Zigachev 	mmTCC_CTRL, 0x00100000, 0xf31fff7f,
257*b843c749SSergey Zigachev 	mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
258*b843c749SSergey Zigachev 	mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
259*b843c749SSergey Zigachev 	mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
260*b843c749SSergey Zigachev 	mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
261*b843c749SSergey Zigachev 	mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
262*b843c749SSergey Zigachev 	mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
263*b843c749SSergey Zigachev 	mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
264*b843c749SSergey Zigachev 	mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
265*b843c749SSergey Zigachev 	mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
266*b843c749SSergey Zigachev };
267*b843c749SSergey Zigachev 
268*b843c749SSergey Zigachev static const u32 xgpu_tonga_golden_common_all[] = {
269*b843c749SSergey Zigachev 	mmGRBM_GFX_INDEX,               0xffffffff, 0xe0000000,
270*b843c749SSergey Zigachev 	mmPA_SC_RASTER_CONFIG,          0xffffffff, 0x16000012,
271*b843c749SSergey Zigachev 	mmPA_SC_RASTER_CONFIG_1,        0xffffffff, 0x0000002A,
272*b843c749SSergey Zigachev 	mmGB_ADDR_CONFIG,               0xffffffff, 0x22011002,
273*b843c749SSergey Zigachev 	mmSPI_RESOURCE_RESERVE_CU_0,    0xffffffff, 0x00000800,
274*b843c749SSergey Zigachev 	mmSPI_RESOURCE_RESERVE_CU_1,    0xffffffff, 0x00000800,
275*b843c749SSergey Zigachev 	mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
276*b843c749SSergey Zigachev };
277*b843c749SSergey Zigachev 
xgpu_vi_init_golden_registers(struct amdgpu_device * adev)278*b843c749SSergey Zigachev void xgpu_vi_init_golden_registers(struct amdgpu_device *adev)
279*b843c749SSergey Zigachev {
280*b843c749SSergey Zigachev 	switch (adev->asic_type) {
281*b843c749SSergey Zigachev 	case CHIP_FIJI:
282*b843c749SSergey Zigachev 		amdgpu_device_program_register_sequence(adev,
283*b843c749SSergey Zigachev 							xgpu_fiji_mgcg_cgcg_init,
284*b843c749SSergey Zigachev 							ARRAY_SIZE(
285*b843c749SSergey Zigachev 								xgpu_fiji_mgcg_cgcg_init));
286*b843c749SSergey Zigachev 		amdgpu_device_program_register_sequence(adev,
287*b843c749SSergey Zigachev 							xgpu_fiji_golden_settings_a10,
288*b843c749SSergey Zigachev 							ARRAY_SIZE(
289*b843c749SSergey Zigachev 								xgpu_fiji_golden_settings_a10));
290*b843c749SSergey Zigachev 		amdgpu_device_program_register_sequence(adev,
291*b843c749SSergey Zigachev 							xgpu_fiji_golden_common_all,
292*b843c749SSergey Zigachev 							ARRAY_SIZE(
293*b843c749SSergey Zigachev 								xgpu_fiji_golden_common_all));
294*b843c749SSergey Zigachev 		break;
295*b843c749SSergey Zigachev 	case CHIP_TONGA:
296*b843c749SSergey Zigachev 		amdgpu_device_program_register_sequence(adev,
297*b843c749SSergey Zigachev 							xgpu_tonga_mgcg_cgcg_init,
298*b843c749SSergey Zigachev 							ARRAY_SIZE(
299*b843c749SSergey Zigachev 								xgpu_tonga_mgcg_cgcg_init));
300*b843c749SSergey Zigachev 		amdgpu_device_program_register_sequence(adev,
301*b843c749SSergey Zigachev 							xgpu_tonga_golden_settings_a11,
302*b843c749SSergey Zigachev 							ARRAY_SIZE(
303*b843c749SSergey Zigachev 								xgpu_tonga_golden_settings_a11));
304*b843c749SSergey Zigachev 		amdgpu_device_program_register_sequence(adev,
305*b843c749SSergey Zigachev 							xgpu_tonga_golden_common_all,
306*b843c749SSergey Zigachev 							ARRAY_SIZE(
307*b843c749SSergey Zigachev 								xgpu_tonga_golden_common_all));
308*b843c749SSergey Zigachev 		break;
309*b843c749SSergey Zigachev 	default:
310*b843c749SSergey Zigachev 		BUG_ON("Doesn't support chip type.\n");
311*b843c749SSergey Zigachev 		break;
312*b843c749SSergey Zigachev 	}
313*b843c749SSergey Zigachev }
314*b843c749SSergey Zigachev 
315*b843c749SSergey Zigachev /*
316*b843c749SSergey Zigachev  * Mailbox communication between GPU hypervisor and VFs
317*b843c749SSergey Zigachev  */
xgpu_vi_mailbox_send_ack(struct amdgpu_device * adev)318*b843c749SSergey Zigachev static void xgpu_vi_mailbox_send_ack(struct amdgpu_device *adev)
319*b843c749SSergey Zigachev {
320*b843c749SSergey Zigachev 	u32 reg;
321*b843c749SSergey Zigachev 	int timeout = VI_MAILBOX_TIMEDOUT;
322*b843c749SSergey Zigachev 	u32 mask = REG_FIELD_MASK(MAILBOX_CONTROL, RCV_MSG_VALID);
323*b843c749SSergey Zigachev 
324*b843c749SSergey Zigachev 	reg = RREG32_NO_KIQ(mmMAILBOX_CONTROL);
325*b843c749SSergey Zigachev 	reg = REG_SET_FIELD(reg, MAILBOX_CONTROL, RCV_MSG_ACK, 1);
326*b843c749SSergey Zigachev 	WREG32_NO_KIQ(mmMAILBOX_CONTROL, reg);
327*b843c749SSergey Zigachev 
328*b843c749SSergey Zigachev 	/*Wait for RCV_MSG_VALID to be 0*/
329*b843c749SSergey Zigachev 	reg = RREG32_NO_KIQ(mmMAILBOX_CONTROL);
330*b843c749SSergey Zigachev 	while (reg & mask) {
331*b843c749SSergey Zigachev 		if (timeout <= 0) {
332*b843c749SSergey Zigachev 			pr_err("RCV_MSG_VALID is not cleared\n");
333*b843c749SSergey Zigachev 			break;
334*b843c749SSergey Zigachev 		}
335*b843c749SSergey Zigachev 		mdelay(1);
336*b843c749SSergey Zigachev 		timeout -=1;
337*b843c749SSergey Zigachev 
338*b843c749SSergey Zigachev 		reg = RREG32_NO_KIQ(mmMAILBOX_CONTROL);
339*b843c749SSergey Zigachev 	}
340*b843c749SSergey Zigachev }
341*b843c749SSergey Zigachev 
xgpu_vi_mailbox_set_valid(struct amdgpu_device * adev,bool val)342*b843c749SSergey Zigachev static void xgpu_vi_mailbox_set_valid(struct amdgpu_device *adev, bool val)
343*b843c749SSergey Zigachev {
344*b843c749SSergey Zigachev 	u32 reg;
345*b843c749SSergey Zigachev 
346*b843c749SSergey Zigachev 	reg = RREG32_NO_KIQ(mmMAILBOX_CONTROL);
347*b843c749SSergey Zigachev 	reg = REG_SET_FIELD(reg, MAILBOX_CONTROL,
348*b843c749SSergey Zigachev 			    TRN_MSG_VALID, val ? 1 : 0);
349*b843c749SSergey Zigachev 	WREG32_NO_KIQ(mmMAILBOX_CONTROL, reg);
350*b843c749SSergey Zigachev }
351*b843c749SSergey Zigachev 
xgpu_vi_mailbox_trans_msg(struct amdgpu_device * adev,enum idh_request req)352*b843c749SSergey Zigachev static void xgpu_vi_mailbox_trans_msg(struct amdgpu_device *adev,
353*b843c749SSergey Zigachev 				      enum idh_request req)
354*b843c749SSergey Zigachev {
355*b843c749SSergey Zigachev 	u32 reg;
356*b843c749SSergey Zigachev 
357*b843c749SSergey Zigachev 	reg = RREG32_NO_KIQ(mmMAILBOX_MSGBUF_TRN_DW0);
358*b843c749SSergey Zigachev 	reg = REG_SET_FIELD(reg, MAILBOX_MSGBUF_TRN_DW0,
359*b843c749SSergey Zigachev 			    MSGBUF_DATA, req);
360*b843c749SSergey Zigachev 	WREG32_NO_KIQ(mmMAILBOX_MSGBUF_TRN_DW0, reg);
361*b843c749SSergey Zigachev 
362*b843c749SSergey Zigachev 	xgpu_vi_mailbox_set_valid(adev, true);
363*b843c749SSergey Zigachev }
364*b843c749SSergey Zigachev 
xgpu_vi_mailbox_rcv_msg(struct amdgpu_device * adev,enum idh_event event)365*b843c749SSergey Zigachev static int xgpu_vi_mailbox_rcv_msg(struct amdgpu_device *adev,
366*b843c749SSergey Zigachev 				   enum idh_event event)
367*b843c749SSergey Zigachev {
368*b843c749SSergey Zigachev 	u32 reg;
369*b843c749SSergey Zigachev 	u32 mask = REG_FIELD_MASK(MAILBOX_CONTROL, RCV_MSG_VALID);
370*b843c749SSergey Zigachev 
371*b843c749SSergey Zigachev 	/* workaround: host driver doesn't set VALID for CMPL now */
372*b843c749SSergey Zigachev 	if (event != IDH_FLR_NOTIFICATION_CMPL) {
373*b843c749SSergey Zigachev 		reg = RREG32_NO_KIQ(mmMAILBOX_CONTROL);
374*b843c749SSergey Zigachev 		if (!(reg & mask))
375*b843c749SSergey Zigachev 			return -ENOENT;
376*b843c749SSergey Zigachev 	}
377*b843c749SSergey Zigachev 
378*b843c749SSergey Zigachev 	reg = RREG32_NO_KIQ(mmMAILBOX_MSGBUF_RCV_DW0);
379*b843c749SSergey Zigachev 	if (reg != event)
380*b843c749SSergey Zigachev 		return -ENOENT;
381*b843c749SSergey Zigachev 
382*b843c749SSergey Zigachev 	/* send ack to PF */
383*b843c749SSergey Zigachev 	xgpu_vi_mailbox_send_ack(adev);
384*b843c749SSergey Zigachev 
385*b843c749SSergey Zigachev 	return 0;
386*b843c749SSergey Zigachev }
387*b843c749SSergey Zigachev 
xgpu_vi_poll_ack(struct amdgpu_device * adev)388*b843c749SSergey Zigachev static int xgpu_vi_poll_ack(struct amdgpu_device *adev)
389*b843c749SSergey Zigachev {
390*b843c749SSergey Zigachev 	int r = 0, timeout = VI_MAILBOX_TIMEDOUT;
391*b843c749SSergey Zigachev 	u32 mask = REG_FIELD_MASK(MAILBOX_CONTROL, TRN_MSG_ACK);
392*b843c749SSergey Zigachev 	u32 reg;
393*b843c749SSergey Zigachev 
394*b843c749SSergey Zigachev 	reg = RREG32_NO_KIQ(mmMAILBOX_CONTROL);
395*b843c749SSergey Zigachev 	while (!(reg & mask)) {
396*b843c749SSergey Zigachev 		if (timeout <= 0) {
397*b843c749SSergey Zigachev 			pr_err("Doesn't get ack from pf.\n");
398*b843c749SSergey Zigachev 			r = -ETIME;
399*b843c749SSergey Zigachev 			break;
400*b843c749SSergey Zigachev 		}
401*b843c749SSergey Zigachev 		mdelay(5);
402*b843c749SSergey Zigachev 		timeout -= 5;
403*b843c749SSergey Zigachev 
404*b843c749SSergey Zigachev 		reg = RREG32_NO_KIQ(mmMAILBOX_CONTROL);
405*b843c749SSergey Zigachev 	}
406*b843c749SSergey Zigachev 
407*b843c749SSergey Zigachev 	return r;
408*b843c749SSergey Zigachev }
409*b843c749SSergey Zigachev 
xgpu_vi_poll_msg(struct amdgpu_device * adev,enum idh_event event)410*b843c749SSergey Zigachev static int xgpu_vi_poll_msg(struct amdgpu_device *adev, enum idh_event event)
411*b843c749SSergey Zigachev {
412*b843c749SSergey Zigachev 	int r = 0, timeout = VI_MAILBOX_TIMEDOUT;
413*b843c749SSergey Zigachev 
414*b843c749SSergey Zigachev 	r = xgpu_vi_mailbox_rcv_msg(adev, event);
415*b843c749SSergey Zigachev 	while (r) {
416*b843c749SSergey Zigachev 		if (timeout <= 0) {
417*b843c749SSergey Zigachev 			pr_err("Doesn't get ack from pf.\n");
418*b843c749SSergey Zigachev 			r = -ETIME;
419*b843c749SSergey Zigachev 			break;
420*b843c749SSergey Zigachev 		}
421*b843c749SSergey Zigachev 		mdelay(5);
422*b843c749SSergey Zigachev 		timeout -= 5;
423*b843c749SSergey Zigachev 
424*b843c749SSergey Zigachev 		r = xgpu_vi_mailbox_rcv_msg(adev, event);
425*b843c749SSergey Zigachev 	}
426*b843c749SSergey Zigachev 
427*b843c749SSergey Zigachev 	return r;
428*b843c749SSergey Zigachev }
429*b843c749SSergey Zigachev 
xgpu_vi_send_access_requests(struct amdgpu_device * adev,enum idh_request request)430*b843c749SSergey Zigachev static int xgpu_vi_send_access_requests(struct amdgpu_device *adev,
431*b843c749SSergey Zigachev 					enum idh_request request)
432*b843c749SSergey Zigachev {
433*b843c749SSergey Zigachev 	int r;
434*b843c749SSergey Zigachev 
435*b843c749SSergey Zigachev 	xgpu_vi_mailbox_trans_msg(adev, request);
436*b843c749SSergey Zigachev 
437*b843c749SSergey Zigachev 	/* start to poll ack */
438*b843c749SSergey Zigachev 	r = xgpu_vi_poll_ack(adev);
439*b843c749SSergey Zigachev 	if (r)
440*b843c749SSergey Zigachev 		return r;
441*b843c749SSergey Zigachev 
442*b843c749SSergey Zigachev 	xgpu_vi_mailbox_set_valid(adev, false);
443*b843c749SSergey Zigachev 
444*b843c749SSergey Zigachev 	/* start to check msg if request is idh_req_gpu_init_access */
445*b843c749SSergey Zigachev 	if (request == IDH_REQ_GPU_INIT_ACCESS ||
446*b843c749SSergey Zigachev 		request == IDH_REQ_GPU_FINI_ACCESS ||
447*b843c749SSergey Zigachev 		request == IDH_REQ_GPU_RESET_ACCESS) {
448*b843c749SSergey Zigachev 		r = xgpu_vi_poll_msg(adev, IDH_READY_TO_ACCESS_GPU);
449*b843c749SSergey Zigachev 		if (r) {
450*b843c749SSergey Zigachev 			pr_err("Doesn't get ack from pf, give up\n");
451*b843c749SSergey Zigachev 			return r;
452*b843c749SSergey Zigachev 		}
453*b843c749SSergey Zigachev 	}
454*b843c749SSergey Zigachev 
455*b843c749SSergey Zigachev 	return 0;
456*b843c749SSergey Zigachev }
457*b843c749SSergey Zigachev 
xgpu_vi_request_reset(struct amdgpu_device * adev)458*b843c749SSergey Zigachev static int xgpu_vi_request_reset(struct amdgpu_device *adev)
459*b843c749SSergey Zigachev {
460*b843c749SSergey Zigachev 	return xgpu_vi_send_access_requests(adev, IDH_REQ_GPU_RESET_ACCESS);
461*b843c749SSergey Zigachev }
462*b843c749SSergey Zigachev 
xgpu_vi_wait_reset_cmpl(struct amdgpu_device * adev)463*b843c749SSergey Zigachev static int xgpu_vi_wait_reset_cmpl(struct amdgpu_device *adev)
464*b843c749SSergey Zigachev {
465*b843c749SSergey Zigachev 	return xgpu_vi_poll_msg(adev, IDH_FLR_NOTIFICATION_CMPL);
466*b843c749SSergey Zigachev }
467*b843c749SSergey Zigachev 
xgpu_vi_request_full_gpu_access(struct amdgpu_device * adev,bool init)468*b843c749SSergey Zigachev static int xgpu_vi_request_full_gpu_access(struct amdgpu_device *adev,
469*b843c749SSergey Zigachev 					   bool init)
470*b843c749SSergey Zigachev {
471*b843c749SSergey Zigachev 	enum idh_request req;
472*b843c749SSergey Zigachev 
473*b843c749SSergey Zigachev 	req = init ? IDH_REQ_GPU_INIT_ACCESS : IDH_REQ_GPU_FINI_ACCESS;
474*b843c749SSergey Zigachev 	return xgpu_vi_send_access_requests(adev, req);
475*b843c749SSergey Zigachev }
476*b843c749SSergey Zigachev 
xgpu_vi_release_full_gpu_access(struct amdgpu_device * adev,bool init)477*b843c749SSergey Zigachev static int xgpu_vi_release_full_gpu_access(struct amdgpu_device *adev,
478*b843c749SSergey Zigachev 					   bool init)
479*b843c749SSergey Zigachev {
480*b843c749SSergey Zigachev 	enum idh_request req;
481*b843c749SSergey Zigachev 	int r = 0;
482*b843c749SSergey Zigachev 
483*b843c749SSergey Zigachev 	req = init ? IDH_REL_GPU_INIT_ACCESS : IDH_REL_GPU_FINI_ACCESS;
484*b843c749SSergey Zigachev 	r = xgpu_vi_send_access_requests(adev, req);
485*b843c749SSergey Zigachev 
486*b843c749SSergey Zigachev 	return r;
487*b843c749SSergey Zigachev }
488*b843c749SSergey Zigachev 
489*b843c749SSergey Zigachev /* add support mailbox interrupts */
xgpu_vi_mailbox_ack_irq(struct amdgpu_device * adev,struct amdgpu_irq_src * source,struct amdgpu_iv_entry * entry)490*b843c749SSergey Zigachev static int xgpu_vi_mailbox_ack_irq(struct amdgpu_device *adev,
491*b843c749SSergey Zigachev 				   struct amdgpu_irq_src *source,
492*b843c749SSergey Zigachev 				   struct amdgpu_iv_entry *entry)
493*b843c749SSergey Zigachev {
494*b843c749SSergey Zigachev 	DRM_DEBUG("get ack intr and do nothing.\n");
495*b843c749SSergey Zigachev 	return 0;
496*b843c749SSergey Zigachev }
497*b843c749SSergey Zigachev 
xgpu_vi_set_mailbox_ack_irq(struct amdgpu_device * adev,struct amdgpu_irq_src * src,unsigned type,enum amdgpu_interrupt_state state)498*b843c749SSergey Zigachev static int xgpu_vi_set_mailbox_ack_irq(struct amdgpu_device *adev,
499*b843c749SSergey Zigachev 				       struct amdgpu_irq_src *src,
500*b843c749SSergey Zigachev 				       unsigned type,
501*b843c749SSergey Zigachev 				       enum amdgpu_interrupt_state state)
502*b843c749SSergey Zigachev {
503*b843c749SSergey Zigachev 	u32 tmp = RREG32_NO_KIQ(mmMAILBOX_INT_CNTL);
504*b843c749SSergey Zigachev 
505*b843c749SSergey Zigachev 	tmp = REG_SET_FIELD(tmp, MAILBOX_INT_CNTL, ACK_INT_EN,
506*b843c749SSergey Zigachev 			    (state == AMDGPU_IRQ_STATE_ENABLE) ? 1 : 0);
507*b843c749SSergey Zigachev 	WREG32_NO_KIQ(mmMAILBOX_INT_CNTL, tmp);
508*b843c749SSergey Zigachev 
509*b843c749SSergey Zigachev 	return 0;
510*b843c749SSergey Zigachev }
511*b843c749SSergey Zigachev 
xgpu_vi_mailbox_flr_work(struct work_struct * work)512*b843c749SSergey Zigachev static void xgpu_vi_mailbox_flr_work(struct work_struct *work)
513*b843c749SSergey Zigachev {
514*b843c749SSergey Zigachev 	struct amdgpu_virt *virt = container_of(work, struct amdgpu_virt, flr_work);
515*b843c749SSergey Zigachev 	struct amdgpu_device *adev = container_of(virt, struct amdgpu_device, virt);
516*b843c749SSergey Zigachev 
517*b843c749SSergey Zigachev 	/* wait until RCV_MSG become 3 */
518*b843c749SSergey Zigachev 	if (xgpu_vi_poll_msg(adev, IDH_FLR_NOTIFICATION_CMPL)) {
519*b843c749SSergey Zigachev 		pr_err("failed to recieve FLR_CMPL\n");
520*b843c749SSergey Zigachev 		return;
521*b843c749SSergey Zigachev 	}
522*b843c749SSergey Zigachev 
523*b843c749SSergey Zigachev 	/* Trigger recovery due to world switch failure */
524*b843c749SSergey Zigachev 	amdgpu_device_gpu_recover(adev, NULL, false);
525*b843c749SSergey Zigachev }
526*b843c749SSergey Zigachev 
xgpu_vi_set_mailbox_rcv_irq(struct amdgpu_device * adev,struct amdgpu_irq_src * src,unsigned type,enum amdgpu_interrupt_state state)527*b843c749SSergey Zigachev static int xgpu_vi_set_mailbox_rcv_irq(struct amdgpu_device *adev,
528*b843c749SSergey Zigachev 				       struct amdgpu_irq_src *src,
529*b843c749SSergey Zigachev 				       unsigned type,
530*b843c749SSergey Zigachev 				       enum amdgpu_interrupt_state state)
531*b843c749SSergey Zigachev {
532*b843c749SSergey Zigachev 	u32 tmp = RREG32_NO_KIQ(mmMAILBOX_INT_CNTL);
533*b843c749SSergey Zigachev 
534*b843c749SSergey Zigachev 	tmp = REG_SET_FIELD(tmp, MAILBOX_INT_CNTL, VALID_INT_EN,
535*b843c749SSergey Zigachev 			    (state == AMDGPU_IRQ_STATE_ENABLE) ? 1 : 0);
536*b843c749SSergey Zigachev 	WREG32_NO_KIQ(mmMAILBOX_INT_CNTL, tmp);
537*b843c749SSergey Zigachev 
538*b843c749SSergey Zigachev 	return 0;
539*b843c749SSergey Zigachev }
540*b843c749SSergey Zigachev 
xgpu_vi_mailbox_rcv_irq(struct amdgpu_device * adev,struct amdgpu_irq_src * source,struct amdgpu_iv_entry * entry)541*b843c749SSergey Zigachev static int xgpu_vi_mailbox_rcv_irq(struct amdgpu_device *adev,
542*b843c749SSergey Zigachev 				   struct amdgpu_irq_src *source,
543*b843c749SSergey Zigachev 				   struct amdgpu_iv_entry *entry)
544*b843c749SSergey Zigachev {
545*b843c749SSergey Zigachev 	int r;
546*b843c749SSergey Zigachev 
547*b843c749SSergey Zigachev 	/* trigger gpu-reset by hypervisor only if TDR disbaled */
548*b843c749SSergey Zigachev 	if (!amdgpu_gpu_recovery) {
549*b843c749SSergey Zigachev 		/* see what event we get */
550*b843c749SSergey Zigachev 		r = xgpu_vi_mailbox_rcv_msg(adev, IDH_FLR_NOTIFICATION);
551*b843c749SSergey Zigachev 
552*b843c749SSergey Zigachev 		/* only handle FLR_NOTIFY now */
553*b843c749SSergey Zigachev 		if (!r)
554*b843c749SSergey Zigachev 			schedule_work(&adev->virt.flr_work);
555*b843c749SSergey Zigachev 	}
556*b843c749SSergey Zigachev 
557*b843c749SSergey Zigachev 	return 0;
558*b843c749SSergey Zigachev }
559*b843c749SSergey Zigachev 
560*b843c749SSergey Zigachev static const struct amdgpu_irq_src_funcs xgpu_vi_mailbox_ack_irq_funcs = {
561*b843c749SSergey Zigachev 	.set = xgpu_vi_set_mailbox_ack_irq,
562*b843c749SSergey Zigachev 	.process = xgpu_vi_mailbox_ack_irq,
563*b843c749SSergey Zigachev };
564*b843c749SSergey Zigachev 
565*b843c749SSergey Zigachev static const struct amdgpu_irq_src_funcs xgpu_vi_mailbox_rcv_irq_funcs = {
566*b843c749SSergey Zigachev 	.set = xgpu_vi_set_mailbox_rcv_irq,
567*b843c749SSergey Zigachev 	.process = xgpu_vi_mailbox_rcv_irq,
568*b843c749SSergey Zigachev };
569*b843c749SSergey Zigachev 
xgpu_vi_mailbox_set_irq_funcs(struct amdgpu_device * adev)570*b843c749SSergey Zigachev void xgpu_vi_mailbox_set_irq_funcs(struct amdgpu_device *adev)
571*b843c749SSergey Zigachev {
572*b843c749SSergey Zigachev 	adev->virt.ack_irq.num_types = 1;
573*b843c749SSergey Zigachev 	adev->virt.ack_irq.funcs = &xgpu_vi_mailbox_ack_irq_funcs;
574*b843c749SSergey Zigachev 	adev->virt.rcv_irq.num_types = 1;
575*b843c749SSergey Zigachev 	adev->virt.rcv_irq.funcs = &xgpu_vi_mailbox_rcv_irq_funcs;
576*b843c749SSergey Zigachev }
577*b843c749SSergey Zigachev 
xgpu_vi_mailbox_add_irq_id(struct amdgpu_device * adev)578*b843c749SSergey Zigachev int xgpu_vi_mailbox_add_irq_id(struct amdgpu_device *adev)
579*b843c749SSergey Zigachev {
580*b843c749SSergey Zigachev 	int r;
581*b843c749SSergey Zigachev 
582*b843c749SSergey Zigachev 	r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 135, &adev->virt.rcv_irq);
583*b843c749SSergey Zigachev 	if (r)
584*b843c749SSergey Zigachev 		return r;
585*b843c749SSergey Zigachev 
586*b843c749SSergey Zigachev 	r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 138, &adev->virt.ack_irq);
587*b843c749SSergey Zigachev 	if (r) {
588*b843c749SSergey Zigachev 		amdgpu_irq_put(adev, &adev->virt.rcv_irq, 0);
589*b843c749SSergey Zigachev 		return r;
590*b843c749SSergey Zigachev 	}
591*b843c749SSergey Zigachev 
592*b843c749SSergey Zigachev 	return 0;
593*b843c749SSergey Zigachev }
594*b843c749SSergey Zigachev 
xgpu_vi_mailbox_get_irq(struct amdgpu_device * adev)595*b843c749SSergey Zigachev int xgpu_vi_mailbox_get_irq(struct amdgpu_device *adev)
596*b843c749SSergey Zigachev {
597*b843c749SSergey Zigachev 	int r;
598*b843c749SSergey Zigachev 
599*b843c749SSergey Zigachev 	r = amdgpu_irq_get(adev, &adev->virt.rcv_irq, 0);
600*b843c749SSergey Zigachev 	if (r)
601*b843c749SSergey Zigachev 		return r;
602*b843c749SSergey Zigachev 	r = amdgpu_irq_get(adev, &adev->virt.ack_irq, 0);
603*b843c749SSergey Zigachev 	if (r) {
604*b843c749SSergey Zigachev 		amdgpu_irq_put(adev, &adev->virt.rcv_irq, 0);
605*b843c749SSergey Zigachev 		return r;
606*b843c749SSergey Zigachev 	}
607*b843c749SSergey Zigachev 
608*b843c749SSergey Zigachev 	INIT_WORK(&adev->virt.flr_work, xgpu_vi_mailbox_flr_work);
609*b843c749SSergey Zigachev 
610*b843c749SSergey Zigachev 	return 0;
611*b843c749SSergey Zigachev }
612*b843c749SSergey Zigachev 
xgpu_vi_mailbox_put_irq(struct amdgpu_device * adev)613*b843c749SSergey Zigachev void xgpu_vi_mailbox_put_irq(struct amdgpu_device *adev)
614*b843c749SSergey Zigachev {
615*b843c749SSergey Zigachev 	amdgpu_irq_put(adev, &adev->virt.ack_irq, 0);
616*b843c749SSergey Zigachev 	amdgpu_irq_put(adev, &adev->virt.rcv_irq, 0);
617*b843c749SSergey Zigachev }
618*b843c749SSergey Zigachev 
619*b843c749SSergey Zigachev const struct amdgpu_virt_ops xgpu_vi_virt_ops = {
620*b843c749SSergey Zigachev 	.req_full_gpu		= xgpu_vi_request_full_gpu_access,
621*b843c749SSergey Zigachev 	.rel_full_gpu		= xgpu_vi_release_full_gpu_access,
622*b843c749SSergey Zigachev 	.reset_gpu		= xgpu_vi_request_reset,
623*b843c749SSergey Zigachev 	.wait_reset             = xgpu_vi_wait_reset_cmpl,
624*b843c749SSergey Zigachev 	.trans_msg		= NULL, /* Does not need to trans VF errors to host. */
625*b843c749SSergey Zigachev };
626