186d7f5d3SJohn Marino /************************************************************************** 286d7f5d3SJohn Marino ** 386d7f5d3SJohn Marino ** $FreeBSD: src/sys/pci/ncrreg.h,v 1.13 1999/08/28 00:51:03 peter Exp $ 486d7f5d3SJohn Marino ** $DragonFly: src/sys/dev/disk/ncr/ncrreg.h,v 1.2 2003/06/17 04:28:57 dillon Exp $ 586d7f5d3SJohn Marino ** 686d7f5d3SJohn Marino ** Device driver for the NCR 53C810 PCI-SCSI-Controller. 786d7f5d3SJohn Marino ** 886d7f5d3SJohn Marino ** 386bsd / FreeBSD / NetBSD 986d7f5d3SJohn Marino ** 1086d7f5d3SJohn Marino **------------------------------------------------------------------------- 1186d7f5d3SJohn Marino ** 1286d7f5d3SJohn Marino ** Written for 386bsd and FreeBSD by 1386d7f5d3SJohn Marino ** wolf@cologne.de Wolfgang Stanglmeier 1486d7f5d3SJohn Marino ** se@mi.Uni-Koeln.de Stefan Esser 1586d7f5d3SJohn Marino ** 1686d7f5d3SJohn Marino ** Ported to NetBSD by 1786d7f5d3SJohn Marino ** mycroft@gnu.ai.mit.edu 1886d7f5d3SJohn Marino ** 1986d7f5d3SJohn Marino **------------------------------------------------------------------------- 2086d7f5d3SJohn Marino ** 2186d7f5d3SJohn Marino ** Copyright (c) 1994 Wolfgang Stanglmeier. All rights reserved. 2286d7f5d3SJohn Marino ** 2386d7f5d3SJohn Marino ** Redistribution and use in source and binary forms, with or without 2486d7f5d3SJohn Marino ** modification, are permitted provided that the following conditions 2586d7f5d3SJohn Marino ** are met: 2686d7f5d3SJohn Marino ** 1. Redistributions of source code must retain the above copyright 2786d7f5d3SJohn Marino ** notice, this list of conditions and the following disclaimer. 2886d7f5d3SJohn Marino ** 2. Redistributions in binary form must reproduce the above copyright 2986d7f5d3SJohn Marino ** notice, this list of conditions and the following disclaimer in the 3086d7f5d3SJohn Marino ** documentation and/or other materials provided with the distribution. 3186d7f5d3SJohn Marino ** 3. The name of the author may not be used to endorse or promote products 3286d7f5d3SJohn Marino ** derived from this software without specific prior written permission. 3386d7f5d3SJohn Marino ** 3486d7f5d3SJohn Marino ** THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 3586d7f5d3SJohn Marino ** IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 3686d7f5d3SJohn Marino ** OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 3786d7f5d3SJohn Marino ** IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 3886d7f5d3SJohn Marino ** INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 3986d7f5d3SJohn Marino ** NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 4086d7f5d3SJohn Marino ** DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 4186d7f5d3SJohn Marino ** THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 4286d7f5d3SJohn Marino ** (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 4386d7f5d3SJohn Marino ** THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 4486d7f5d3SJohn Marino ** 4586d7f5d3SJohn Marino *************************************************************************** 4686d7f5d3SJohn Marino */ 4786d7f5d3SJohn Marino 4886d7f5d3SJohn Marino #ifndef __NCR_REG_H__ 4986d7f5d3SJohn Marino #define __NCR_REG_H__ 5086d7f5d3SJohn Marino 5186d7f5d3SJohn Marino /*----------------------------------------------------------------- 5286d7f5d3SJohn Marino ** 5386d7f5d3SJohn Marino ** The ncr 53c810 register structure. 5486d7f5d3SJohn Marino ** 5586d7f5d3SJohn Marino **----------------------------------------------------------------- 5686d7f5d3SJohn Marino */ 5786d7f5d3SJohn Marino 5886d7f5d3SJohn Marino struct ncr_reg { 5986d7f5d3SJohn Marino /*00*/ u_char nc_scntl0; /* full arb., ena parity, par->ATN */ 6086d7f5d3SJohn Marino 6186d7f5d3SJohn Marino /*01*/ u_char nc_scntl1; /* no reset */ 6286d7f5d3SJohn Marino #define ISCON 0x10 /* connected to scsi */ 6386d7f5d3SJohn Marino #define CRST 0x08 /* force reset */ 6486d7f5d3SJohn Marino 6586d7f5d3SJohn Marino /*02*/ u_char nc_scntl2; /* no disconnect expected */ 6686d7f5d3SJohn Marino #define SDU 0x80 /* cmd: disconnect will raise error */ 6786d7f5d3SJohn Marino #define CHM 0x40 /* sta: chained mode */ 6886d7f5d3SJohn Marino #define WSS 0x08 /* sta: wide scsi send [W]*/ 6986d7f5d3SJohn Marino #define WSR 0x01 /* sta: wide scsi received [W]*/ 7086d7f5d3SJohn Marino 7186d7f5d3SJohn Marino /*03*/ u_char nc_scntl3; /* cnf system clock dependent */ 7286d7f5d3SJohn Marino #define EWS 0x08 /* cmd: enable wide scsi [W]*/ 7386d7f5d3SJohn Marino 7486d7f5d3SJohn Marino /*04*/ u_char nc_scid; /* cnf host adapter scsi address */ 7586d7f5d3SJohn Marino #define RRE 0x40 /* r/w:e enable response to resel. */ 7686d7f5d3SJohn Marino #define SRE 0x20 /* r/w:e enable response to select */ 7786d7f5d3SJohn Marino 7886d7f5d3SJohn Marino /*05*/ u_char nc_sxfer; /* ### Sync speed and count */ 7986d7f5d3SJohn Marino 8086d7f5d3SJohn Marino /*06*/ u_char nc_sdid; /* ### Destination-ID */ 8186d7f5d3SJohn Marino 8286d7f5d3SJohn Marino /*07*/ u_char nc_gpreg; /* ??? IO-Pins */ 8386d7f5d3SJohn Marino 8486d7f5d3SJohn Marino /*08*/ u_char nc_sfbr; /* ### First byte in phase */ 8586d7f5d3SJohn Marino 8686d7f5d3SJohn Marino /*09*/ u_char nc_socl; 8786d7f5d3SJohn Marino #define CREQ 0x80 /* r/w: SCSI-REQ */ 8886d7f5d3SJohn Marino #define CACK 0x40 /* r/w: SCSI-ACK */ 8986d7f5d3SJohn Marino #define CBSY 0x20 /* r/w: SCSI-BSY */ 9086d7f5d3SJohn Marino #define CSEL 0x10 /* r/w: SCSI-SEL */ 9186d7f5d3SJohn Marino #define CATN 0x08 /* r/w: SCSI-ATN */ 9286d7f5d3SJohn Marino #define CMSG 0x04 /* r/w: SCSI-MSG */ 9386d7f5d3SJohn Marino #define CC_D 0x02 /* r/w: SCSI-C_D */ 9486d7f5d3SJohn Marino #define CI_O 0x01 /* r/w: SCSI-I_O */ 9586d7f5d3SJohn Marino 9686d7f5d3SJohn Marino /*0a*/ u_char nc_ssid; 9786d7f5d3SJohn Marino 9886d7f5d3SJohn Marino /*0b*/ u_char nc_sbcl; 9986d7f5d3SJohn Marino 10086d7f5d3SJohn Marino /*0c*/ u_char nc_dstat; 10186d7f5d3SJohn Marino #define DFE 0x80 /* sta: dma fifo empty */ 10286d7f5d3SJohn Marino #define MDPE 0x40 /* int: master data parity error */ 10386d7f5d3SJohn Marino #define BF 0x20 /* int: script: bus fault */ 10486d7f5d3SJohn Marino #define ABRT 0x10 /* int: script: command aborted */ 10586d7f5d3SJohn Marino #define SSI 0x08 /* int: script: single step */ 10686d7f5d3SJohn Marino #define SIR 0x04 /* int: script: interrupt instruct. */ 10786d7f5d3SJohn Marino #define IID 0x01 /* int: script: illegal instruct. */ 10886d7f5d3SJohn Marino 10986d7f5d3SJohn Marino /*0d*/ u_char nc_sstat0; 11086d7f5d3SJohn Marino #define ILF 0x80 /* sta: data in SIDL register lsb */ 11186d7f5d3SJohn Marino #define ORF 0x40 /* sta: data in SODR register lsb */ 11286d7f5d3SJohn Marino #define OLF 0x20 /* sta: data in SODL register lsb */ 11386d7f5d3SJohn Marino #define AIP 0x10 /* sta: arbitration in progress */ 11486d7f5d3SJohn Marino #define LOA 0x08 /* sta: arbitration lost */ 11586d7f5d3SJohn Marino #define WOA 0x04 /* sta: arbitration won */ 11686d7f5d3SJohn Marino #define IRST 0x02 /* sta: scsi reset signal */ 11786d7f5d3SJohn Marino #define SDP 0x01 /* sta: scsi parity signal */ 11886d7f5d3SJohn Marino 11986d7f5d3SJohn Marino /*0e*/ u_char nc_sstat1; 12086d7f5d3SJohn Marino #define FF3210 0xf0 /* sta: bytes in the scsi fifo */ 12186d7f5d3SJohn Marino 12286d7f5d3SJohn Marino /*0f*/ u_char nc_sstat2; 12386d7f5d3SJohn Marino #define ILF1 0x80 /* sta: data in SIDL register msb[W]*/ 12486d7f5d3SJohn Marino #define ORF1 0x40 /* sta: data in SODR register msb[W]*/ 12586d7f5d3SJohn Marino #define OLF1 0x20 /* sta: data in SODL register msb[W]*/ 12686d7f5d3SJohn Marino #define LDSC 0x02 /* sta: disconnect & reconnect */ 12786d7f5d3SJohn Marino 12886d7f5d3SJohn Marino /*10*/ u_int32_t nc_dsa; /* --> Base page */ 12986d7f5d3SJohn Marino 13086d7f5d3SJohn Marino /*14*/ u_char nc_istat; /* --> Main Command and status */ 13186d7f5d3SJohn Marino #define CABRT 0x80 /* cmd: abort current operation */ 13286d7f5d3SJohn Marino #define SRST 0x40 /* mod: reset chip */ 13386d7f5d3SJohn Marino #define SIGP 0x20 /* r/w: message from host to ncr */ 13486d7f5d3SJohn Marino #define SEM 0x10 /* r/w: message between host + ncr */ 13586d7f5d3SJohn Marino #define CON 0x08 /* sta: connected to scsi */ 13686d7f5d3SJohn Marino #define INTF 0x04 /* sta: int on the fly (reset by wr)*/ 13786d7f5d3SJohn Marino #define SIP 0x02 /* sta: scsi-interrupt */ 13886d7f5d3SJohn Marino #define DIP 0x01 /* sta: host/script interrupt */ 13986d7f5d3SJohn Marino 14086d7f5d3SJohn Marino /*15*/ u_char nc_15_; 14186d7f5d3SJohn Marino /*16*/ u_char nc_16_; 14286d7f5d3SJohn Marino /*17*/ u_char nc_17_; 14386d7f5d3SJohn Marino 14486d7f5d3SJohn Marino /*18*/ u_char nc_ctest0; 14586d7f5d3SJohn Marino /*19*/ u_char nc_ctest1; 14686d7f5d3SJohn Marino 14786d7f5d3SJohn Marino /*1a*/ u_char nc_ctest2; 14886d7f5d3SJohn Marino #define CSIGP 0x40 14986d7f5d3SJohn Marino 15086d7f5d3SJohn Marino /*1b*/ u_char nc_ctest3; 15186d7f5d3SJohn Marino #define FLF 0x08 /* cmd: flush dma fifo */ 15286d7f5d3SJohn Marino #define CLF 0x04 /* cmd: clear dma fifo */ 15386d7f5d3SJohn Marino #define FM 0x02 /* mod: fetch pin mode */ 15486d7f5d3SJohn Marino #define WRIE 0x01 /* mod: write and invalidate enable */ 15586d7f5d3SJohn Marino 15686d7f5d3SJohn Marino /*1c*/ u_int32_t nc_temp; /* ### Temporary stack */ 15786d7f5d3SJohn Marino 15886d7f5d3SJohn Marino /*20*/ u_char nc_dfifo; 15986d7f5d3SJohn Marino /*21*/ u_char nc_ctest4; 16086d7f5d3SJohn Marino #define BDIS 0x80 /* mod: burst disable */ 16186d7f5d3SJohn Marino #define MPEE 0x08 /* mod: master parity error enable */ 16286d7f5d3SJohn Marino 16386d7f5d3SJohn Marino /*22*/ u_char nc_ctest5; 16486d7f5d3SJohn Marino #define DFS 0x20 /* mod: dma fifo size */ 16586d7f5d3SJohn Marino /*23*/ u_char nc_ctest6; 16686d7f5d3SJohn Marino 16786d7f5d3SJohn Marino /*24*/ u_int32_t nc_dbc; /* ### Byte count and command */ 16886d7f5d3SJohn Marino /*28*/ u_int32_t nc_dnad; /* ### Next command register */ 16986d7f5d3SJohn Marino /*2c*/ u_int32_t nc_dsp; /* --> Script Pointer */ 17086d7f5d3SJohn Marino /*30*/ u_int32_t nc_dsps; /* --> Script pointer save/opcode#2 */ 17186d7f5d3SJohn Marino /*34*/ u_int32_t nc_scratcha; /* ??? Temporary register a */ 17286d7f5d3SJohn Marino 17386d7f5d3SJohn Marino /*38*/ u_char nc_dmode; 17486d7f5d3SJohn Marino #define BL_2 0x80 /* mod: burst length shift value +2 */ 17586d7f5d3SJohn Marino #define BL_1 0x40 /* mod: burst length shift value +1 */ 17686d7f5d3SJohn Marino #define ERL 0x08 /* mod: enable read line */ 17786d7f5d3SJohn Marino #define ERMP 0x04 /* mod: enable read multiple */ 17886d7f5d3SJohn Marino #define BOF 0x02 /* mod: burst op code fetch */ 17986d7f5d3SJohn Marino 18086d7f5d3SJohn Marino /*39*/ u_char nc_dien; 18186d7f5d3SJohn Marino /*3a*/ u_char nc_dwt; 18286d7f5d3SJohn Marino 18386d7f5d3SJohn Marino /*3b*/ u_char nc_dcntl; /* --> Script execution control */ 18486d7f5d3SJohn Marino #define CLSE 0x80 /* mod: cache line size enable */ 18586d7f5d3SJohn Marino #define PFF 0x40 /* cmd: pre-fetch flush */ 18686d7f5d3SJohn Marino #define PFEN 0x20 /* mod: pre-fetch enable */ 18786d7f5d3SJohn Marino #define SSM 0x10 /* mod: single step mode */ 18886d7f5d3SJohn Marino #define IRQM 0x08 /* mod: irq mode (1 = totem pole !) */ 18986d7f5d3SJohn Marino #define STD 0x04 /* cmd: start dma mode */ 19086d7f5d3SJohn Marino #define IRQD 0x02 /* mod: irq disable */ 19186d7f5d3SJohn Marino #define NOCOM 0x01 /* cmd: protect sfbr while reselect */ 19286d7f5d3SJohn Marino 19386d7f5d3SJohn Marino /*3c*/ u_int32_t nc_adder; 19486d7f5d3SJohn Marino 19586d7f5d3SJohn Marino /*40*/ u_short nc_sien; /* -->: interrupt enable */ 19686d7f5d3SJohn Marino /*42*/ u_short nc_sist; /* <--: interrupt status */ 19786d7f5d3SJohn Marino #define STO 0x0400/* sta: timeout (select) */ 19886d7f5d3SJohn Marino #define GEN 0x0200/* sta: timeout (general) */ 19986d7f5d3SJohn Marino #define HTH 0x0100/* sta: timeout (handshake) */ 20086d7f5d3SJohn Marino #define MA 0x80 /* sta: phase mismatch */ 20186d7f5d3SJohn Marino #define CMP 0x40 /* sta: arbitration complete */ 20286d7f5d3SJohn Marino #define SEL 0x20 /* sta: selected by another device */ 20386d7f5d3SJohn Marino #define RSL 0x10 /* sta: reselected by another device*/ 20486d7f5d3SJohn Marino #define SGE 0x08 /* sta: gross error (over/underflow)*/ 20586d7f5d3SJohn Marino #define UDC 0x04 /* sta: unexpected disconnect */ 20686d7f5d3SJohn Marino #define RST 0x02 /* sta: scsi bus reset detected */ 20786d7f5d3SJohn Marino #define PAR 0x01 /* sta: scsi parity error */ 20886d7f5d3SJohn Marino 20986d7f5d3SJohn Marino /*44*/ u_char nc_slpar; 21086d7f5d3SJohn Marino /*45*/ u_char nc_swide; 21186d7f5d3SJohn Marino /*46*/ u_char nc_macntl; 21286d7f5d3SJohn Marino /*47*/ u_char nc_gpcntl; 21386d7f5d3SJohn Marino /*48*/ u_char nc_stime0; /* cmd: timeout for select&handshake*/ 21486d7f5d3SJohn Marino /*49*/ u_char nc_stime1; /* cmd: timeout user defined */ 21586d7f5d3SJohn Marino /*4a*/ u_short nc_respid; /* sta: Reselect-IDs */ 21686d7f5d3SJohn Marino 21786d7f5d3SJohn Marino /*4c*/ u_char nc_stest0; 21886d7f5d3SJohn Marino 21986d7f5d3SJohn Marino /*4d*/ u_char nc_stest1; 22086d7f5d3SJohn Marino #define DBLEN 0x08 /* clock doubler running */ 22186d7f5d3SJohn Marino #define DBLSEL 0x04 /* clock doubler selected */ 22286d7f5d3SJohn Marino 22386d7f5d3SJohn Marino /*4e*/ u_char nc_stest2; 22486d7f5d3SJohn Marino #define ROF 0x40 /* reset scsi offset (after gross error!) */ 22586d7f5d3SJohn Marino #define EXT 0x02 /* extended filtering */ 22686d7f5d3SJohn Marino 22786d7f5d3SJohn Marino /*4f*/ u_char nc_stest3; 22886d7f5d3SJohn Marino #define TE 0x80 /* c: tolerAnt enable */ 22986d7f5d3SJohn Marino #define HSC 0x20 /* c: Halt SCSI Clock */ 23086d7f5d3SJohn Marino #define CSF 0x02 /* c: clear scsi fifo */ 23186d7f5d3SJohn Marino 23286d7f5d3SJohn Marino /*50*/ u_short nc_sidl; /* Lowlevel: latched from scsi data */ 23386d7f5d3SJohn Marino /*52*/ u_char nc_stest4; 23486d7f5d3SJohn Marino #define SMODE 0xc0 /* SCSI bus mode (895/6 only) */ 23586d7f5d3SJohn Marino #define SMODE_HVD 0x40 /* High Voltage Differential */ 23686d7f5d3SJohn Marino #define SMODE_SE 0x80 /* Single Ended */ 23786d7f5d3SJohn Marino #define SMODE_LVD 0xc0 /* Low Voltage Differential */ 23886d7f5d3SJohn Marino #define LCKFRQ 0x20 /* Frequency Lock (895/6 only) */ 23986d7f5d3SJohn Marino 24086d7f5d3SJohn Marino /*53*/ u_char nc_53_; 24186d7f5d3SJohn Marino /*54*/ u_short nc_sodl; /* Lowlevel: data out to scsi data */ 24286d7f5d3SJohn Marino /*56*/ u_short nc_56_; 24386d7f5d3SJohn Marino /*58*/ u_short nc_sbdl; /* Lowlevel: data from scsi data */ 24486d7f5d3SJohn Marino /*5a*/ u_short nc_5a_; 24586d7f5d3SJohn Marino /*5c*/ u_char nc_scr0; /* Working register B */ 24686d7f5d3SJohn Marino /*5d*/ u_char nc_scr1; /* */ 24786d7f5d3SJohn Marino /*5e*/ u_char nc_scr2; /* */ 24886d7f5d3SJohn Marino /*5f*/ u_char nc_scr3; /* */ 24986d7f5d3SJohn Marino /*60*/ 25086d7f5d3SJohn Marino }; 25186d7f5d3SJohn Marino 25286d7f5d3SJohn Marino /*----------------------------------------------------------- 25386d7f5d3SJohn Marino ** 25486d7f5d3SJohn Marino ** Utility macros for the script. 25586d7f5d3SJohn Marino ** 25686d7f5d3SJohn Marino **----------------------------------------------------------- 25786d7f5d3SJohn Marino */ 25886d7f5d3SJohn Marino 25986d7f5d3SJohn Marino #define REGJ(p,r) (offsetof(struct ncr_reg, p ## r)) 26086d7f5d3SJohn Marino #define REG(r) REGJ (nc_, r) 26186d7f5d3SJohn Marino 26286d7f5d3SJohn Marino #ifndef TARGET_MODE 26386d7f5d3SJohn Marino #define TARGET_MODE 0 26486d7f5d3SJohn Marino #endif 26586d7f5d3SJohn Marino 26686d7f5d3SJohn Marino typedef u_int32_t ncrcmd; 26786d7f5d3SJohn Marino 26886d7f5d3SJohn Marino /*----------------------------------------------------------- 26986d7f5d3SJohn Marino ** 27086d7f5d3SJohn Marino ** SCSI phases 27186d7f5d3SJohn Marino ** 27286d7f5d3SJohn Marino **----------------------------------------------------------- 27386d7f5d3SJohn Marino */ 27486d7f5d3SJohn Marino 27586d7f5d3SJohn Marino #define SCR_DATA_OUT 0x00000000 27686d7f5d3SJohn Marino #define SCR_DATA_IN 0x01000000 27786d7f5d3SJohn Marino #define SCR_COMMAND 0x02000000 27886d7f5d3SJohn Marino #define SCR_STATUS 0x03000000 27986d7f5d3SJohn Marino #define SCR_ILG_OUT 0x04000000 28086d7f5d3SJohn Marino #define SCR_ILG_IN 0x05000000 28186d7f5d3SJohn Marino #define SCR_MSG_OUT 0x06000000 28286d7f5d3SJohn Marino #define SCR_MSG_IN 0x07000000 28386d7f5d3SJohn Marino 28486d7f5d3SJohn Marino /*----------------------------------------------------------- 28586d7f5d3SJohn Marino ** 28686d7f5d3SJohn Marino ** Data transfer via SCSI. 28786d7f5d3SJohn Marino ** 28886d7f5d3SJohn Marino **----------------------------------------------------------- 28986d7f5d3SJohn Marino ** 29086d7f5d3SJohn Marino ** MOVE_ABS (LEN) 29186d7f5d3SJohn Marino ** <<start address>> 29286d7f5d3SJohn Marino ** 29386d7f5d3SJohn Marino ** MOVE_IND (LEN) 29486d7f5d3SJohn Marino ** <<dnad_offset>> 29586d7f5d3SJohn Marino ** 29686d7f5d3SJohn Marino ** MOVE_TBL 29786d7f5d3SJohn Marino ** <<dnad_offset>> 29886d7f5d3SJohn Marino ** 29986d7f5d3SJohn Marino **----------------------------------------------------------- 30086d7f5d3SJohn Marino */ 30186d7f5d3SJohn Marino 30286d7f5d3SJohn Marino #define SCR_MOVE_ABS(l) ((0x08000000 ^ (TARGET_MODE << 1ul)) | (l)) 30386d7f5d3SJohn Marino #define SCR_MOVE_IND(l) ((0x28000000 ^ (TARGET_MODE << 1ul)) | (l)) 30486d7f5d3SJohn Marino #define SCR_MOVE_TBL (0x18000000 ^ (TARGET_MODE << 1ul)) 30586d7f5d3SJohn Marino 30686d7f5d3SJohn Marino struct scr_tblmove { 30786d7f5d3SJohn Marino u_int32_t size; 30886d7f5d3SJohn Marino u_int32_t addr; 30986d7f5d3SJohn Marino }; 31086d7f5d3SJohn Marino 31186d7f5d3SJohn Marino /*----------------------------------------------------------- 31286d7f5d3SJohn Marino ** 31386d7f5d3SJohn Marino ** Selection 31486d7f5d3SJohn Marino ** 31586d7f5d3SJohn Marino **----------------------------------------------------------- 31686d7f5d3SJohn Marino ** 31786d7f5d3SJohn Marino ** SEL_ABS | SCR_ID (0..7) [ | REL_JMP] 31886d7f5d3SJohn Marino ** <<alternate_address>> 31986d7f5d3SJohn Marino ** 32086d7f5d3SJohn Marino ** SEL_TBL | << dnad_offset>> [ | REL_JMP] 32186d7f5d3SJohn Marino ** <<alternate_address>> 32286d7f5d3SJohn Marino ** 32386d7f5d3SJohn Marino **----------------------------------------------------------- 32486d7f5d3SJohn Marino */ 32586d7f5d3SJohn Marino 32686d7f5d3SJohn Marino #define SCR_SEL_ABS 0x40000000 32786d7f5d3SJohn Marino #define SCR_SEL_ABS_ATN 0x41000000 32886d7f5d3SJohn Marino #define SCR_SEL_TBL 0x42000000 32986d7f5d3SJohn Marino #define SCR_SEL_TBL_ATN 0x43000000 33086d7f5d3SJohn Marino 33186d7f5d3SJohn Marino struct scr_tblsel { 33286d7f5d3SJohn Marino u_char sel_0; 33386d7f5d3SJohn Marino u_char sel_sxfer; 33486d7f5d3SJohn Marino u_char sel_id; 33586d7f5d3SJohn Marino u_char sel_scntl3; 33686d7f5d3SJohn Marino }; 33786d7f5d3SJohn Marino 33886d7f5d3SJohn Marino #define SCR_JMP_REL 0x04000000 33986d7f5d3SJohn Marino #define SCR_ID(id) (((u_int32_t)(id)) << 16) 34086d7f5d3SJohn Marino 34186d7f5d3SJohn Marino /*----------------------------------------------------------- 34286d7f5d3SJohn Marino ** 34386d7f5d3SJohn Marino ** Waiting for Disconnect or Reselect 34486d7f5d3SJohn Marino ** 34586d7f5d3SJohn Marino **----------------------------------------------------------- 34686d7f5d3SJohn Marino ** 34786d7f5d3SJohn Marino ** WAIT_DISC 34886d7f5d3SJohn Marino ** dummy: <<alternate_address>> 34986d7f5d3SJohn Marino ** 35086d7f5d3SJohn Marino ** WAIT_RESEL 35186d7f5d3SJohn Marino ** <<alternate_address>> 35286d7f5d3SJohn Marino ** 35386d7f5d3SJohn Marino **----------------------------------------------------------- 35486d7f5d3SJohn Marino */ 35586d7f5d3SJohn Marino 35686d7f5d3SJohn Marino #define SCR_WAIT_DISC 0x48000000 35786d7f5d3SJohn Marino #define SCR_WAIT_RESEL 0x50000000 35886d7f5d3SJohn Marino 35986d7f5d3SJohn Marino /*----------------------------------------------------------- 36086d7f5d3SJohn Marino ** 36186d7f5d3SJohn Marino ** Bit Set / Reset 36286d7f5d3SJohn Marino ** 36386d7f5d3SJohn Marino **----------------------------------------------------------- 36486d7f5d3SJohn Marino ** 36586d7f5d3SJohn Marino ** SET (flags {|.. }) 36686d7f5d3SJohn Marino ** 36786d7f5d3SJohn Marino ** CLR (flags {|.. }) 36886d7f5d3SJohn Marino ** 36986d7f5d3SJohn Marino **----------------------------------------------------------- 37086d7f5d3SJohn Marino */ 37186d7f5d3SJohn Marino 37286d7f5d3SJohn Marino #define SCR_SET(f) (0x58000000 | (f)) 37386d7f5d3SJohn Marino #define SCR_CLR(f) (0x60000000 | (f)) 37486d7f5d3SJohn Marino 37586d7f5d3SJohn Marino #define SCR_CARRY 0x00000400 37686d7f5d3SJohn Marino #define SCR_TRG 0x00000200 37786d7f5d3SJohn Marino #define SCR_ACK 0x00000040 37886d7f5d3SJohn Marino #define SCR_ATN 0x00000008 37986d7f5d3SJohn Marino 38086d7f5d3SJohn Marino 38186d7f5d3SJohn Marino /*----------------------------------------------------------- 38286d7f5d3SJohn Marino ** 38386d7f5d3SJohn Marino ** Memory to memory move 38486d7f5d3SJohn Marino ** 38586d7f5d3SJohn Marino **----------------------------------------------------------- 38686d7f5d3SJohn Marino ** 38786d7f5d3SJohn Marino ** COPY (bytecount) 38886d7f5d3SJohn Marino ** << source_address >> 38986d7f5d3SJohn Marino ** << destination_address >> 39086d7f5d3SJohn Marino ** 39186d7f5d3SJohn Marino ** SCR_COPY sets the NO FLUSH option by default. 39286d7f5d3SJohn Marino ** SCR_COPY_F does not set this option. 39386d7f5d3SJohn Marino ** 39486d7f5d3SJohn Marino ** For chips which do not support this option, 39586d7f5d3SJohn Marino ** ncr_copy_and_bind() will remove this bit. 39686d7f5d3SJohn Marino **----------------------------------------------------------- 39786d7f5d3SJohn Marino */ 39886d7f5d3SJohn Marino 39986d7f5d3SJohn Marino #define SCR_NO_FLUSH 0x01000000 40086d7f5d3SJohn Marino 40186d7f5d3SJohn Marino #define SCR_COPY(n) (0xc0000000 | SCR_NO_FLUSH | (n)) 40286d7f5d3SJohn Marino #define SCR_COPY_F(n) (0xc0000000 | (n)) 40386d7f5d3SJohn Marino 40486d7f5d3SJohn Marino 40586d7f5d3SJohn Marino /*----------------------------------------------------------- 40686d7f5d3SJohn Marino ** 40786d7f5d3SJohn Marino ** Register move and binary operations 40886d7f5d3SJohn Marino ** 40986d7f5d3SJohn Marino **----------------------------------------------------------- 41086d7f5d3SJohn Marino ** 41186d7f5d3SJohn Marino ** SFBR_REG (reg, op, data) reg = SFBR op data 41286d7f5d3SJohn Marino ** << 0 >> 41386d7f5d3SJohn Marino ** 41486d7f5d3SJohn Marino ** REG_SFBR (reg, op, data) SFBR = reg op data 41586d7f5d3SJohn Marino ** << 0 >> 41686d7f5d3SJohn Marino ** 41786d7f5d3SJohn Marino ** REG_REG (reg, op, data) reg = reg op data 41886d7f5d3SJohn Marino ** << 0 >> 41986d7f5d3SJohn Marino ** 42086d7f5d3SJohn Marino **----------------------------------------------------------- 42186d7f5d3SJohn Marino */ 42286d7f5d3SJohn Marino 42386d7f5d3SJohn Marino #define SCR_REG_OFS(ofs) ((ofs) << 16ul) 42486d7f5d3SJohn Marino 42586d7f5d3SJohn Marino #define SCR_SFBR_REG(reg,op,data) \ 42686d7f5d3SJohn Marino (0x68000000 | (SCR_REG_OFS(REG(reg))) | (op) | ((data)<<8ul)) 42786d7f5d3SJohn Marino 42886d7f5d3SJohn Marino #define SCR_REG_SFBR(reg,op,data) \ 42986d7f5d3SJohn Marino (0x70000000 | (SCR_REG_OFS(REG(reg))) | (op) | ((data)<<8ul)) 43086d7f5d3SJohn Marino 43186d7f5d3SJohn Marino #define SCR_REG_REG(reg,op,data) \ 43286d7f5d3SJohn Marino (0x78000000 | (SCR_REG_OFS(REG(reg))) | (op) | ((data)<<8ul)) 43386d7f5d3SJohn Marino 43486d7f5d3SJohn Marino 43586d7f5d3SJohn Marino #define SCR_LOAD 0x00000000 43686d7f5d3SJohn Marino #define SCR_SHL 0x01000000 43786d7f5d3SJohn Marino #define SCR_OR 0x02000000 43886d7f5d3SJohn Marino #define SCR_XOR 0x03000000 43986d7f5d3SJohn Marino #define SCR_AND 0x04000000 44086d7f5d3SJohn Marino #define SCR_SHR 0x05000000 44186d7f5d3SJohn Marino #define SCR_ADD 0x06000000 44286d7f5d3SJohn Marino #define SCR_ADDC 0x07000000 44386d7f5d3SJohn Marino 44486d7f5d3SJohn Marino /*----------------------------------------------------------- 44586d7f5d3SJohn Marino ** 44686d7f5d3SJohn Marino ** FROM_REG (reg) reg = SFBR 44786d7f5d3SJohn Marino ** << 0 >> 44886d7f5d3SJohn Marino ** 44986d7f5d3SJohn Marino ** TO_REG (reg) SFBR = reg 45086d7f5d3SJohn Marino ** << 0 >> 45186d7f5d3SJohn Marino ** 45286d7f5d3SJohn Marino ** LOAD_REG (reg, data) reg = <data> 45386d7f5d3SJohn Marino ** << 0 >> 45486d7f5d3SJohn Marino ** 45586d7f5d3SJohn Marino ** LOAD_SFBR(data) SFBR = <data> 45686d7f5d3SJohn Marino ** << 0 >> 45786d7f5d3SJohn Marino ** 45886d7f5d3SJohn Marino **----------------------------------------------------------- 45986d7f5d3SJohn Marino */ 46086d7f5d3SJohn Marino 46186d7f5d3SJohn Marino #define SCR_FROM_REG(reg) \ 46286d7f5d3SJohn Marino SCR_REG_SFBR(reg,SCR_OR,0) 46386d7f5d3SJohn Marino 46486d7f5d3SJohn Marino #define SCR_TO_REG(reg) \ 46586d7f5d3SJohn Marino SCR_SFBR_REG(reg,SCR_OR,0) 46686d7f5d3SJohn Marino 46786d7f5d3SJohn Marino #define SCR_LOAD_REG(reg,data) \ 46886d7f5d3SJohn Marino SCR_REG_REG(reg,SCR_LOAD,data) 46986d7f5d3SJohn Marino 47086d7f5d3SJohn Marino #define SCR_LOAD_SFBR(data) \ 47186d7f5d3SJohn Marino (SCR_REG_SFBR (gpreg, SCR_LOAD, data)) 47286d7f5d3SJohn Marino 47386d7f5d3SJohn Marino /*----------------------------------------------------------- 47486d7f5d3SJohn Marino ** 47586d7f5d3SJohn Marino ** Waiting for Disconnect or Reselect 47686d7f5d3SJohn Marino ** 47786d7f5d3SJohn Marino **----------------------------------------------------------- 47886d7f5d3SJohn Marino ** 47986d7f5d3SJohn Marino ** JUMP [ | IFTRUE/IFFALSE ( ... ) ] 48086d7f5d3SJohn Marino ** <<address>> 48186d7f5d3SJohn Marino ** 48286d7f5d3SJohn Marino ** JUMPR [ | IFTRUE/IFFALSE ( ... ) ] 48386d7f5d3SJohn Marino ** <<distance>> 48486d7f5d3SJohn Marino ** 48586d7f5d3SJohn Marino ** CALL [ | IFTRUE/IFFALSE ( ... ) ] 48686d7f5d3SJohn Marino ** <<address>> 48786d7f5d3SJohn Marino ** 48886d7f5d3SJohn Marino ** CALLR [ | IFTRUE/IFFALSE ( ... ) ] 48986d7f5d3SJohn Marino ** <<distance>> 49086d7f5d3SJohn Marino ** 49186d7f5d3SJohn Marino ** RETURN [ | IFTRUE/IFFALSE ( ... ) ] 49286d7f5d3SJohn Marino ** <<dummy>> 49386d7f5d3SJohn Marino ** 49486d7f5d3SJohn Marino ** INT [ | IFTRUE/IFFALSE ( ... ) ] 49586d7f5d3SJohn Marino ** <<ident>> 49686d7f5d3SJohn Marino ** 49786d7f5d3SJohn Marino ** INT_FLY [ | IFTRUE/IFFALSE ( ... ) ] 49886d7f5d3SJohn Marino ** <<ident>> 49986d7f5d3SJohn Marino ** 50086d7f5d3SJohn Marino ** Conditions: 50186d7f5d3SJohn Marino ** WHEN (phase) 50286d7f5d3SJohn Marino ** IF (phase) 50386d7f5d3SJohn Marino ** CARRY 50486d7f5d3SJohn Marino ** DATA (data, mask) 50586d7f5d3SJohn Marino ** 50686d7f5d3SJohn Marino **----------------------------------------------------------- 50786d7f5d3SJohn Marino */ 50886d7f5d3SJohn Marino 50986d7f5d3SJohn Marino #define SCR_NO_OP 0x80000000 51086d7f5d3SJohn Marino #define SCR_JUMP 0x80080000 51186d7f5d3SJohn Marino #define SCR_JUMPR 0x80880000 51286d7f5d3SJohn Marino #define SCR_CALL 0x88080000 51386d7f5d3SJohn Marino #define SCR_CALLR 0x88880000 51486d7f5d3SJohn Marino #define SCR_RETURN 0x90080000 51586d7f5d3SJohn Marino #define SCR_INT 0x98080000 51686d7f5d3SJohn Marino #define SCR_INT_FLY 0x98180000 51786d7f5d3SJohn Marino 51886d7f5d3SJohn Marino #define IFFALSE(arg) (0x00080000 | (arg)) 51986d7f5d3SJohn Marino #define IFTRUE(arg) (0x00000000 | (arg)) 52086d7f5d3SJohn Marino 52186d7f5d3SJohn Marino #define WHEN(phase) (0x00030000 | (phase)) 52286d7f5d3SJohn Marino #define IF(phase) (0x00020000 | (phase)) 52386d7f5d3SJohn Marino 52486d7f5d3SJohn Marino #define DATA(D) (0x00040000 | ((D) & 0xff)) 52586d7f5d3SJohn Marino #define MASK(D,M) (0x00040000 | (((M ^ 0xff) & 0xff) << 8ul)|((D) & 0xff)) 52686d7f5d3SJohn Marino 52786d7f5d3SJohn Marino #define CARRYSET (0x00200000) 52886d7f5d3SJohn Marino 52986d7f5d3SJohn Marino /*----------------------------------------------------------- 53086d7f5d3SJohn Marino ** 53186d7f5d3SJohn Marino ** SCSI constants. 53286d7f5d3SJohn Marino ** 53386d7f5d3SJohn Marino **----------------------------------------------------------- 53486d7f5d3SJohn Marino */ 53586d7f5d3SJohn Marino 53686d7f5d3SJohn Marino /* 53786d7f5d3SJohn Marino ** Messages 53886d7f5d3SJohn Marino */ 53986d7f5d3SJohn Marino #define M_X_MODIFY_DP (0x00) 54086d7f5d3SJohn Marino 54186d7f5d3SJohn Marino /* 54286d7f5d3SJohn Marino ** Status 54386d7f5d3SJohn Marino */ 54486d7f5d3SJohn Marino #define SCSI_STATUS_ILLEGAL (0xff) 54586d7f5d3SJohn Marino #define SCSI_STATUS_SENSE (0x80) 54686d7f5d3SJohn Marino 54786d7f5d3SJohn Marino /* 54886d7f5d3SJohn Marino ** Bits defining chip features. 54986d7f5d3SJohn Marino ** For now only some of them are used, since we explicitely 55086d7f5d3SJohn Marino ** deal with PCI device id and revision id. 55186d7f5d3SJohn Marino */ 55286d7f5d3SJohn Marino #define FE_LED0 (1<<0) 55386d7f5d3SJohn Marino #define FE_WIDE (1<<1) 55486d7f5d3SJohn Marino #define FE_ULTRA (1<<2) 55586d7f5d3SJohn Marino #define FE_ULTRA2 (1<<3) 55686d7f5d3SJohn Marino #define FE_DBLR (1<<4) 55786d7f5d3SJohn Marino #define FE_QUAD (1<<5) 55886d7f5d3SJohn Marino #define FE_ERL (1<<6) 55986d7f5d3SJohn Marino #define FE_CLSE (1<<7) 56086d7f5d3SJohn Marino #define FE_WRIE (1<<8) 56186d7f5d3SJohn Marino #define FE_ERMP (1<<9) 56286d7f5d3SJohn Marino #define FE_BOF (1<<10) 56386d7f5d3SJohn Marino #define FE_DFS (1<<11) 56486d7f5d3SJohn Marino #define FE_PFEN (1<<12) 56586d7f5d3SJohn Marino #define FE_LDSTR (1<<13) 56686d7f5d3SJohn Marino #define FE_RAM (1<<14) 56786d7f5d3SJohn Marino #define FE_CLK80 (1<<15) 56886d7f5d3SJohn Marino #define FE_DIFF (1<<16) 56986d7f5d3SJohn Marino #define FE_BIOS (1<<17) 57086d7f5d3SJohn Marino #define FE_CACHE_SET (FE_ERL|FE_CLSE|FE_WRIE|FE_ERMP) 57186d7f5d3SJohn Marino #define FE_SCSI_SET (FE_WIDE|FE_ULTRA|FE_ULTRA2|FE_DBLR|FE_QUAD|F_CLK80) 57286d7f5d3SJohn Marino #define FE_SPECIAL_SET (FE_CACHE_SET|FE_BOF|FE_DFS|FE_LDSTR|FE_PFEN|FE_RAM) 57386d7f5d3SJohn Marino 57486d7f5d3SJohn Marino #endif /*__NCR_REG_H__*/ 575