186d7f5d3SJohn Marino /* $FreeBSD: src/sys/dev/ubsec/ubsecreg.h,v 1.2.2.4 2003/06/04 17:05:11 sam Exp $ */ 286d7f5d3SJohn Marino /* $DragonFly: src/sys/dev/crypto/ubsec/ubsecreg.h,v 1.2 2003/06/17 04:28:32 dillon Exp $ */ 386d7f5d3SJohn Marino /* $OpenBSD: ubsecreg.h,v 1.27 2002/09/11 22:40:31 jason Exp $ */ 486d7f5d3SJohn Marino 586d7f5d3SJohn Marino /* 686d7f5d3SJohn Marino * Copyright (c) 2000 Theo de Raadt 786d7f5d3SJohn Marino * Copyright (c) 2001 Patrik Lindergren (patrik@ipunplugged.com) 886d7f5d3SJohn Marino * 986d7f5d3SJohn Marino * Redistribution and use in source and binary forms, with or without 1086d7f5d3SJohn Marino * modification, are permitted provided that the following conditions 1186d7f5d3SJohn Marino * are met: 1286d7f5d3SJohn Marino * 1386d7f5d3SJohn Marino * 1. Redistributions of source code must retain the above copyright 1486d7f5d3SJohn Marino * notice, this list of conditions and the following disclaimer. 1586d7f5d3SJohn Marino * 2. Redistributions in binary form must reproduce the above copyright 1686d7f5d3SJohn Marino * notice, this list of conditions and the following disclaimer in the 1786d7f5d3SJohn Marino * documentation and/or other materials provided with the distribution. 1886d7f5d3SJohn Marino * 3. The name of the author may not be used to endorse or promote products 1986d7f5d3SJohn Marino * derived from this software without specific prior written permission. 2086d7f5d3SJohn Marino * 2186d7f5d3SJohn Marino * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 2286d7f5d3SJohn Marino * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 2386d7f5d3SJohn Marino * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 2486d7f5d3SJohn Marino * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 2586d7f5d3SJohn Marino * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 2686d7f5d3SJohn Marino * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 2786d7f5d3SJohn Marino * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 2886d7f5d3SJohn Marino * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 2986d7f5d3SJohn Marino * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 3086d7f5d3SJohn Marino * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 3186d7f5d3SJohn Marino * 3286d7f5d3SJohn Marino * Effort sponsored in part by the Defense Advanced Research Projects 3386d7f5d3SJohn Marino * Agency (DARPA) and Air Force Research Laboratory, Air Force 3486d7f5d3SJohn Marino * Materiel Command, USAF, under agreement number F30602-01-2-0537. 3586d7f5d3SJohn Marino * 3686d7f5d3SJohn Marino */ 3786d7f5d3SJohn Marino 3886d7f5d3SJohn Marino /* 3986d7f5d3SJohn Marino * Register definitions for 5601 BlueSteel Networks Ubiquitous Broadband 4086d7f5d3SJohn Marino * Security "uBSec" chip. Definitions from revision 2.8 of the product 4186d7f5d3SJohn Marino * datasheet. 4286d7f5d3SJohn Marino */ 4386d7f5d3SJohn Marino 4486d7f5d3SJohn Marino #define BS_BAR 0x10 /* DMA base address register */ 4586d7f5d3SJohn Marino #define BS_TRDY_TIMEOUT 0x40 /* TRDY timeout */ 4686d7f5d3SJohn Marino #define BS_RETRY_TIMEOUT 0x41 /* DMA retry timeout */ 4786d7f5d3SJohn Marino 4886d7f5d3SJohn Marino #define PCI_VENDOR_BROADCOM 0x14e4 /* Broadcom */ 4986d7f5d3SJohn Marino #define PCI_VENDOR_BLUESTEEL 0x15ab /* Bluesteel Networks */ 5086d7f5d3SJohn Marino #define PCI_VENDOR_SUN 0x108e /* Sun Microsystems */ 5186d7f5d3SJohn Marino 5286d7f5d3SJohn Marino /* Bluesteel Networks */ 5386d7f5d3SJohn Marino #define PCI_PRODUCT_BLUESTEEL_5501 0x0000 /* 5501 */ 5486d7f5d3SJohn Marino #define PCI_PRODUCT_BLUESTEEL_5601 0x5601 /* 5601 */ 5586d7f5d3SJohn Marino 5686d7f5d3SJohn Marino /* Broadcom */ 5786d7f5d3SJohn Marino #define PCI_PRODUCT_BROADCOM_BCM5700 0x1644 /* BCM5700 */ 5886d7f5d3SJohn Marino #define PCI_PRODUCT_BROADCOM_BCM5701 0x1645 /* BCM5701 */ 5986d7f5d3SJohn Marino #define PCI_PRODUCT_BROADCOM_5801 0x5801 /* 5801 */ 6086d7f5d3SJohn Marino #define PCI_PRODUCT_BROADCOM_5802 0x5802 /* 5802 */ 6186d7f5d3SJohn Marino #define PCI_PRODUCT_BROADCOM_5805 0x5805 /* 5805 */ 6286d7f5d3SJohn Marino #define PCI_PRODUCT_BROADCOM_5820 0x5820 /* 5820 */ 6386d7f5d3SJohn Marino #define PCI_PRODUCT_BROADCOM_5821 0x5821 /* 5821 */ 6486d7f5d3SJohn Marino #define PCI_PRODUCT_BROADCOM_5822 0x5822 /* 5822 */ 6586d7f5d3SJohn Marino #define PCI_PRODUCT_BROADCOM_5823 0x5823 /* 5823 */ 6686d7f5d3SJohn Marino #define PCI_PRODUCT_BROADCOM_5825 0x5825 /* 5825 */ 6786d7f5d3SJohn Marino 6886d7f5d3SJohn Marino /* Sun Microsystems */ 6986d7f5d3SJohn Marino #define PCI_PRODUCT_SUN_5821 0x5454 /* Crypto 5821 */ 7086d7f5d3SJohn Marino #define PCI_PRODUCT_SUN_SCA1K 0x5455 /* Crypto 1K */ 7186d7f5d3SJohn Marino 7286d7f5d3SJohn Marino #define UBS_PCI_RTY_SHIFT 8 7386d7f5d3SJohn Marino #define UBS_PCI_RTY_MASK 0xff 7486d7f5d3SJohn Marino #define UBS_PCI_RTY(misc) \ 7586d7f5d3SJohn Marino (((misc) >> UBS_PCI_RTY_SHIFT) & UBS_PCI_RTY_MASK) 7686d7f5d3SJohn Marino 7786d7f5d3SJohn Marino #define UBS_PCI_TOUT_SHIFT 0 7886d7f5d3SJohn Marino #define UBS_PCI_TOUT_MASK 0xff 7986d7f5d3SJohn Marino #define UBS_PCI_TOUT(misc) \ 8086d7f5d3SJohn Marino (((misc) >> PCI_TOUT_SHIFT) & PCI_TOUT_MASK) 8186d7f5d3SJohn Marino 8286d7f5d3SJohn Marino /* 8386d7f5d3SJohn Marino * DMA Control & Status Registers (offset from BS_BAR) 8486d7f5d3SJohn Marino */ 8586d7f5d3SJohn Marino #define BS_MCR1 0x00 /* DMA Master Command Record 1 */ 8686d7f5d3SJohn Marino #define BS_CTRL 0x04 /* DMA Control */ 8786d7f5d3SJohn Marino #define BS_STAT 0x08 /* DMA Status */ 8886d7f5d3SJohn Marino #define BS_ERR 0x0c /* DMA Error Address */ 8986d7f5d3SJohn Marino #define BS_MCR2 0x10 /* DMA Master Command Record 2 */ 9086d7f5d3SJohn Marino 9186d7f5d3SJohn Marino /* BS_CTRL - DMA Control */ 9286d7f5d3SJohn Marino #define BS_CTRL_RESET 0x80000000 /* hardware reset, 5805/5820 */ 9386d7f5d3SJohn Marino #define BS_CTRL_MCR2INT 0x40000000 /* enable intr MCR for MCR2 */ 9486d7f5d3SJohn Marino #define BS_CTRL_MCR1INT 0x20000000 /* enable intr MCR for MCR1 */ 9586d7f5d3SJohn Marino #define BS_CTRL_OFM 0x10000000 /* Output fragment mode */ 9686d7f5d3SJohn Marino #define BS_CTRL_BE32 0x08000000 /* big-endian, 32bit bytes */ 9786d7f5d3SJohn Marino #define BS_CTRL_BE64 0x04000000 /* big-endian, 64bit bytes */ 9886d7f5d3SJohn Marino #define BS_CTRL_DMAERR 0x02000000 /* enable intr DMA error */ 9986d7f5d3SJohn Marino #define BS_CTRL_RNG_M 0x01800000 /* RNG mode */ 10086d7f5d3SJohn Marino #define BS_CTRL_RNG_1 0x00000000 /* 1bit rn/one slow clock */ 10186d7f5d3SJohn Marino #define BS_CTRL_RNG_4 0x00800000 /* 1bit rn/four slow clocks */ 10286d7f5d3SJohn Marino #define BS_CTRL_RNG_8 0x01000000 /* 1bit rn/eight slow clocks */ 10386d7f5d3SJohn Marino #define BS_CTRL_RNG_16 0x01800000 /* 1bit rn/16 slow clocks */ 10486d7f5d3SJohn Marino #define BS_CTRL_SWNORM 0x00400000 /* 582[01], sw normalization */ 10586d7f5d3SJohn Marino #define BS_CTRL_FRAG_M 0x0000ffff /* output fragment size mask */ 10686d7f5d3SJohn Marino #define BS_CTRL_LITTLE_ENDIAN (BS_CTRL_BE32 | BS_CTRL_BE64) 10786d7f5d3SJohn Marino 10886d7f5d3SJohn Marino /* BS_STAT - DMA Status */ 10986d7f5d3SJohn Marino #define BS_STAT_MCR1_BUSY 0x80000000 /* MCR1 is busy */ 11086d7f5d3SJohn Marino #define BS_STAT_MCR1_FULL 0x40000000 /* MCR1 is full */ 11186d7f5d3SJohn Marino #define BS_STAT_MCR1_DONE 0x20000000 /* MCR1 is done */ 11286d7f5d3SJohn Marino #define BS_STAT_DMAERR 0x10000000 /* DMA error */ 11386d7f5d3SJohn Marino #define BS_STAT_MCR2_FULL 0x08000000 /* MCR2 is full */ 11486d7f5d3SJohn Marino #define BS_STAT_MCR2_DONE 0x04000000 /* MCR2 is done */ 11586d7f5d3SJohn Marino #define BS_STAT_MCR1_ALLEMPTY 0x02000000 /* 5821, MCR1 is empty */ 11686d7f5d3SJohn Marino #define BS_STAT_MCR2_ALLEMPTY 0x01000000 /* 5821, MCR2 is empty */ 11786d7f5d3SJohn Marino 11886d7f5d3SJohn Marino /* BS_ERR - DMA Error Address */ 11986d7f5d3SJohn Marino #define BS_ERR_ADDR 0xfffffffc /* error address mask */ 12086d7f5d3SJohn Marino #define BS_ERR_READ 0x00000002 /* fault was on read */ 12186d7f5d3SJohn Marino 12286d7f5d3SJohn Marino struct ubsec_pktctx { 12386d7f5d3SJohn Marino u_int32_t pc_deskey[6]; /* 3DES key */ 12486d7f5d3SJohn Marino u_int32_t pc_hminner[5]; /* hmac inner state */ 12586d7f5d3SJohn Marino u_int32_t pc_hmouter[5]; /* hmac outer state */ 12686d7f5d3SJohn Marino u_int32_t pc_iv[2]; /* [3]DES iv */ 12786d7f5d3SJohn Marino u_int16_t pc_flags; /* flags, below */ 12886d7f5d3SJohn Marino u_int16_t pc_offset; /* crypto offset */ 12986d7f5d3SJohn Marino }; 13086d7f5d3SJohn Marino #define UBS_PKTCTX_ENC_3DES 0x8000 /* use 3des */ 13186d7f5d3SJohn Marino #define UBS_PKTCTX_ENC_NONE 0x0000 /* no encryption */ 13286d7f5d3SJohn Marino #define UBS_PKTCTX_INBOUND 0x4000 /* inbound packet */ 13386d7f5d3SJohn Marino #define UBS_PKTCTX_AUTH 0x3000 /* authentication mask */ 13486d7f5d3SJohn Marino #define UBS_PKTCTX_AUTH_NONE 0x0000 /* no authentication */ 13586d7f5d3SJohn Marino #define UBS_PKTCTX_AUTH_MD5 0x1000 /* use hmac-md5 */ 13686d7f5d3SJohn Marino #define UBS_PKTCTX_AUTH_SHA1 0x2000 /* use hmac-sha1 */ 13786d7f5d3SJohn Marino 13886d7f5d3SJohn Marino struct ubsec_pktctx_long { 13986d7f5d3SJohn Marino volatile u_int16_t pc_len; /* length of ctx struct */ 14086d7f5d3SJohn Marino volatile u_int16_t pc_type; /* context type, 0 */ 14186d7f5d3SJohn Marino volatile u_int16_t pc_flags; /* flags, same as above */ 14286d7f5d3SJohn Marino volatile u_int16_t pc_offset; /* crypto/auth offset */ 14386d7f5d3SJohn Marino volatile u_int32_t pc_deskey[6]; /* 3DES key */ 14486d7f5d3SJohn Marino volatile u_int32_t pc_iv[2]; /* [3]DES iv */ 14586d7f5d3SJohn Marino volatile u_int32_t pc_hminner[5]; /* hmac inner state */ 14686d7f5d3SJohn Marino volatile u_int32_t pc_hmouter[5]; /* hmac outer state */ 14786d7f5d3SJohn Marino }; 14886d7f5d3SJohn Marino #define UBS_PKTCTX_TYPE_IPSEC 0x0000 14986d7f5d3SJohn Marino 15086d7f5d3SJohn Marino struct ubsec_pktbuf { 15186d7f5d3SJohn Marino volatile u_int32_t pb_addr; /* address of buffer start */ 15286d7f5d3SJohn Marino volatile u_int32_t pb_next; /* pointer to next pktbuf */ 15386d7f5d3SJohn Marino volatile u_int32_t pb_len; /* packet length */ 15486d7f5d3SJohn Marino }; 15586d7f5d3SJohn Marino #define UBS_PKTBUF_LEN 0x0000ffff /* length mask */ 15686d7f5d3SJohn Marino 15786d7f5d3SJohn Marino struct ubsec_mcr { 15886d7f5d3SJohn Marino volatile u_int16_t mcr_pkts; /* #pkts in this mcr */ 15986d7f5d3SJohn Marino volatile u_int16_t mcr_flags; /* mcr flags (below) */ 16086d7f5d3SJohn Marino volatile u_int32_t mcr_cmdctxp; /* command ctx pointer */ 16186d7f5d3SJohn Marino struct ubsec_pktbuf mcr_ipktbuf; /* input chain header */ 16286d7f5d3SJohn Marino volatile u_int16_t mcr_reserved; 16386d7f5d3SJohn Marino volatile u_int16_t mcr_pktlen; 16486d7f5d3SJohn Marino struct ubsec_pktbuf mcr_opktbuf; /* output chain header */ 16586d7f5d3SJohn Marino }; 16686d7f5d3SJohn Marino 16786d7f5d3SJohn Marino struct ubsec_mcr_add { 16886d7f5d3SJohn Marino volatile u_int32_t mcr_cmdctxp; /* command ctx pointer */ 16986d7f5d3SJohn Marino struct ubsec_pktbuf mcr_ipktbuf; /* input chain header */ 17086d7f5d3SJohn Marino volatile u_int16_t mcr_reserved; 17186d7f5d3SJohn Marino volatile u_int16_t mcr_pktlen; 17286d7f5d3SJohn Marino struct ubsec_pktbuf mcr_opktbuf; /* output chain header */ 17386d7f5d3SJohn Marino }; 17486d7f5d3SJohn Marino 17586d7f5d3SJohn Marino #define UBS_MCR_DONE 0x0001 /* mcr has been processed */ 17686d7f5d3SJohn Marino #define UBS_MCR_ERROR 0x0002 /* error in processing */ 17786d7f5d3SJohn Marino #define UBS_MCR_ERRORCODE 0xff00 /* error type */ 17886d7f5d3SJohn Marino 17986d7f5d3SJohn Marino struct ubsec_ctx_keyop { 18086d7f5d3SJohn Marino volatile u_int16_t ctx_len; /* command length */ 18186d7f5d3SJohn Marino volatile u_int16_t ctx_op; /* operation code */ 18286d7f5d3SJohn Marino volatile u_int8_t ctx_pad[60]; /* padding */ 18386d7f5d3SJohn Marino }; 18486d7f5d3SJohn Marino #define UBS_CTXOP_DHPKGEN 0x01 /* dh public key generation */ 18586d7f5d3SJohn Marino #define UBS_CTXOP_DHSSGEN 0x02 /* dh shared secret gen. */ 18686d7f5d3SJohn Marino #define UBS_CTXOP_RSAPUB 0x03 /* rsa public key op */ 18786d7f5d3SJohn Marino #define UBS_CTXOP_RSAPRIV 0x04 /* rsa private key op */ 18886d7f5d3SJohn Marino #define UBS_CTXOP_DSASIGN 0x05 /* dsa signing op */ 18986d7f5d3SJohn Marino #define UBS_CTXOP_DSAVRFY 0x06 /* dsa verification */ 19086d7f5d3SJohn Marino #define UBS_CTXOP_RNGBYPASS 0x41 /* rng direct test mode */ 19186d7f5d3SJohn Marino #define UBS_CTXOP_RNGSHA1 0x42 /* rng sha1 test mode */ 19286d7f5d3SJohn Marino #define UBS_CTXOP_MODADD 0x43 /* modular addition */ 19386d7f5d3SJohn Marino #define UBS_CTXOP_MODSUB 0x44 /* modular subtraction */ 19486d7f5d3SJohn Marino #define UBS_CTXOP_MODMUL 0x45 /* modular multiplication */ 19586d7f5d3SJohn Marino #define UBS_CTXOP_MODRED 0x46 /* modular reduction */ 19686d7f5d3SJohn Marino #define UBS_CTXOP_MODEXP 0x47 /* modular exponentiation */ 19786d7f5d3SJohn Marino #define UBS_CTXOP_MODINV 0x48 /* modular inverse */ 19886d7f5d3SJohn Marino 19986d7f5d3SJohn Marino struct ubsec_ctx_rngbypass { 20086d7f5d3SJohn Marino volatile u_int16_t rbp_len; /* command length, 64 */ 20186d7f5d3SJohn Marino volatile u_int16_t rbp_op; /* rng bypass, 0x41 */ 20286d7f5d3SJohn Marino volatile u_int8_t rbp_pad[60]; /* padding */ 20386d7f5d3SJohn Marino }; 20486d7f5d3SJohn Marino 20586d7f5d3SJohn Marino /* modexp: C = (M ^ E) mod N */ 20686d7f5d3SJohn Marino struct ubsec_ctx_modexp { 20786d7f5d3SJohn Marino volatile u_int16_t me_len; /* command length */ 20886d7f5d3SJohn Marino volatile u_int16_t me_op; /* modexp, 0x47 */ 20986d7f5d3SJohn Marino volatile u_int16_t me_E_len; /* E (bits) */ 21086d7f5d3SJohn Marino volatile u_int16_t me_N_len; /* N (bits) */ 21186d7f5d3SJohn Marino u_int8_t me_N[2048/8]; /* N */ 21286d7f5d3SJohn Marino }; 21386d7f5d3SJohn Marino 21486d7f5d3SJohn Marino struct ubsec_ctx_rsapriv { 21586d7f5d3SJohn Marino volatile u_int16_t rpr_len; /* command length */ 21686d7f5d3SJohn Marino volatile u_int16_t rpr_op; /* rsaprivate, 0x04 */ 21786d7f5d3SJohn Marino volatile u_int16_t rpr_q_len; /* q (bits) */ 21886d7f5d3SJohn Marino volatile u_int16_t rpr_p_len; /* p (bits) */ 21986d7f5d3SJohn Marino u_int8_t rpr_buf[5 * 1024 / 8]; /* parameters: */ 22086d7f5d3SJohn Marino /* p, q, dp, dq, pinv */ 22186d7f5d3SJohn Marino }; 222