1b2b3ffcdSSimon Schubert /*- 2b2b3ffcdSSimon Schubert * Copyright (c) 1991 The Regents of the University of California. 3b2b3ffcdSSimon Schubert * Copyright (c) 2008 The DragonFly Project. 4b2b3ffcdSSimon Schubert * All rights reserved. 5b2b3ffcdSSimon Schubert * 6b2b3ffcdSSimon Schubert * Redistribution and use in source and binary forms, with or without 7b2b3ffcdSSimon Schubert * modification, are permitted provided that the following conditions 8b2b3ffcdSSimon Schubert * are met: 9b2b3ffcdSSimon Schubert * 1. Redistributions of source code must retain the above copyright 10b2b3ffcdSSimon Schubert * notice, this list of conditions and the following disclaimer. 11b2b3ffcdSSimon Schubert * 2. Redistributions in binary form must reproduce the above copyright 12b2b3ffcdSSimon Schubert * notice, this list of conditions and the following disclaimer in the 13b2b3ffcdSSimon Schubert * documentation and/or other materials provided with the distribution. 14c66c7e2fSzrj * 3. Neither the name of the University nor the names of its contributors 15b2b3ffcdSSimon Schubert * may be used to endorse or promote products derived from this software 16b2b3ffcdSSimon Schubert * without specific prior written permission. 17b2b3ffcdSSimon Schubert * 18b2b3ffcdSSimon Schubert * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND 19b2b3ffcdSSimon Schubert * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 20b2b3ffcdSSimon Schubert * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 21b2b3ffcdSSimon Schubert * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE 22b2b3ffcdSSimon Schubert * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 23b2b3ffcdSSimon Schubert * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 24b2b3ffcdSSimon Schubert * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 25b2b3ffcdSSimon Schubert * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 26b2b3ffcdSSimon Schubert * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 27b2b3ffcdSSimon Schubert * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 28b2b3ffcdSSimon Schubert * SUCH DAMAGE. 29b2b3ffcdSSimon Schubert * 30b2b3ffcdSSimon Schubert * from: @(#)specialreg.h 7.1 (Berkeley) 5/9/91 31b2b3ffcdSSimon Schubert * $FreeBSD: src/sys/amd64/include/specialreg.h,v 1.39 2007/05/31 11:26:44 des Exp $ 32b2b3ffcdSSimon Schubert */ 33b2b3ffcdSSimon Schubert 34b2b3ffcdSSimon Schubert #ifndef _CPU_SPECIALREG_H_ 35b2b3ffcdSSimon Schubert #define _CPU_SPECIALREG_H_ 36b2b3ffcdSSimon Schubert 37b2b3ffcdSSimon Schubert /* 388e7f036bSAaron LI * Bits in CR0 special register 39b2b3ffcdSSimon Schubert */ 40b2b3ffcdSSimon Schubert #define CR0_PE 0x00000001 /* Protected mode Enable */ 418e7f036bSAaron LI #define CR0_MP 0x00000002 /* "Math" Present (NPX or NPX emulator) */ 428e7f036bSAaron LI #define CR0_EM 0x00000004 /* EMulate non-NPX coproc. (trap ESC only) */ 43b2b3ffcdSSimon Schubert #define CR0_TS 0x00000008 /* Task Switched (if MP, trap ESC and WAIT) */ 448e7f036bSAaron LI #define CR0_ET 0x00000010 /* Extension Type (387 (if set) vs 287) */ 45b2b3ffcdSSimon Schubert #define CR0_NE 0x00000020 /* Numeric Error enable (EX16 vs IRQ13) */ 465cf56a8dSAlex Hornung #define CR0_WP 0x00010000 /* Write Protect (honor page protect in all modes) */ 47b2b3ffcdSSimon Schubert #define CR0_AM 0x00040000 /* Alignment Mask (set to enable AC flag) */ 48b2b3ffcdSSimon Schubert #define CR0_NW 0x20000000 /* Not Write-through */ 49b2b3ffcdSSimon Schubert #define CR0_CD 0x40000000 /* Cache Disable */ 508e7f036bSAaron LI #define CR0_PG 0x80000000 /* PaGing enable */ 51b2b3ffcdSSimon Schubert 52b2b3ffcdSSimon Schubert /* 535cf56a8dSAlex Hornung * Bits in CR4 special register 54b2b3ffcdSSimon Schubert */ 55b2b3ffcdSSimon Schubert #define CR4_VME 0x00000001 /* Virtual 8086 mode extensions */ 56b2b3ffcdSSimon Schubert #define CR4_PVI 0x00000002 /* Protected-mode virtual interrupts */ 57b2b3ffcdSSimon Schubert #define CR4_TSD 0x00000004 /* Time stamp disable */ 58b2b3ffcdSSimon Schubert #define CR4_DE 0x00000008 /* Debugging extensions */ 59b2b3ffcdSSimon Schubert #define CR4_PSE 0x00000010 /* Page size extensions */ 60b2b3ffcdSSimon Schubert #define CR4_PAE 0x00000020 /* Physical address extension */ 61b2b3ffcdSSimon Schubert #define CR4_MCE 0x00000040 /* Machine check enable */ 62b2b3ffcdSSimon Schubert #define CR4_PGE 0x00000080 /* Page global enable */ 63b2b3ffcdSSimon Schubert #define CR4_PCE 0x00000100 /* Performance monitoring counter enable */ 64fb3360aeSAaron LI #define CR4_OSFXSR 0x00000200 /* Fast FPU save/restore used by OS */ 65fb3360aeSAaron LI #define CR4_OSXMMEXCPT 0x00000400 /* Enable SIMD/MMX2 to use except 16 */ 66241e6c07SAaron LI #define CR4_UMIP 0x00000800 /* User Mode Instruction Prevention */ 67241e6c07SAaron LI #define CR4_LA57 0x00001000 /* Enable 57-bit linear address */ 68241e6c07SAaron LI #define CR4_VMXE 0x00002000 /* Enable VMX - Intel specific */ 69241e6c07SAaron LI #define CR4_SMXE 0x00004000 /* Enable SMX - Intel specific */ 70241e6c07SAaron LI #define CR4_FSGSBASE 0x00010000 /* Enable *FSBASE and *GSBASE instructions */ 71241e6c07SAaron LI #define CR4_PCIDE 0x00020000 /* Enable Process Context IDentifiers */ 72fb3360aeSAaron LI #define CR4_OSXSAVE 0x00040000 /* Enable XSave (for AVX Instructions) */ 7348c77f2bSMatthew Dillon #define CR4_SMEP 0x00100000 /* Supervisor-Mode Execution Prevent */ 7448c77f2bSMatthew Dillon #define CR4_SMAP 0x00200000 /* Supervisor-Mode Access Prevent */ 75241e6c07SAaron LI #define CR4_PKE 0x00400000 /* Protection Keys Enable for user pages */ 76241e6c07SAaron LI #define CR4_CET 0x00800000 /* Enable CET */ 77241e6c07SAaron LI #define CR4_PKS 0x01000000 /* Protection Keys Enable for kern pages */ 78b2b3ffcdSSimon Schubert 79b2b3ffcdSSimon Schubert /* 807beb824dSAaron LI * Extended Control Register XCR0 817beb824dSAaron LI */ 827beb824dSAaron LI #define CPU_XFEATURE_X87 0x00000001 /* x87 FPU/MMX state */ 837beb824dSAaron LI #define CPU_XFEATURE_SSE 0x00000002 /* SSE state */ 847beb824dSAaron LI #define CPU_XFEATURE_YMM 0x00000004 /* AVX-256 (YMMn registers) */ 857beb824dSAaron LI #define CPU_XFEATURE_AVX CPU_XFEATURE_YMM 867beb824dSAaron LI 877beb824dSAaron LI /* 88f7d61962SAaron LI * CPUID "features" bits 89b2b3ffcdSSimon Schubert */ 90b2b3ffcdSSimon Schubert 91f7d61962SAaron LI /* CPUID Fn0000_0001 %edx features */ 92f7d61962SAaron LI #define CPUID_FPU 0x00000001 /* processor has an FPU? */ 93f7d61962SAaron LI #define CPUID_VME 0x00000002 /* has virtual mode (%cr4's VME/PVI) */ 94f7d61962SAaron LI #define CPUID_DE 0x00000004 /* has debugging extension */ 95f7d61962SAaron LI #define CPUID_PSE 0x00000008 /* has 4MB page size extension */ 96f7d61962SAaron LI #define CPUID_TSC 0x00000010 /* has time stamp counter */ 97f7d61962SAaron LI #define CPUID_MSR 0x00000020 /* has model specific registers */ 98f7d61962SAaron LI #define CPUID_PAE 0x00000040 /* has physical address extension */ 99f7d61962SAaron LI #define CPUID_MCE 0x00000080 /* has machine check exception */ 100f7d61962SAaron LI #define CPUID_CX8 0x00000100 /* has CMPXCHG8B instruction */ 101f7d61962SAaron LI #define CPUID_APIC 0x00000200 /* has enabled APIC */ 102f7d61962SAaron LI /* Bit 10 reserved 0x00000400 */ 103f7d61962SAaron LI #define CPUID_SEP 0x00000800 /* has SYSENTER/SYSEXIT extension */ 104f7d61962SAaron LI #define CPUID_MTRR 0x00001000 /* has memory type range register */ 105f7d61962SAaron LI #define CPUID_PGE 0x00002000 /* has page global extension */ 106f7d61962SAaron LI #define CPUID_MCA 0x00004000 /* has machine check architecture */ 107f7d61962SAaron LI #define CPUID_CMOV 0x00008000 /* has CMOVcc instruction */ 108f7d61962SAaron LI #define CPUID_PAT 0x00010000 /* Page Attribute Table */ 109f7d61962SAaron LI #define CPUID_PSE36 0x00020000 /* 36-bit PSE */ 110f7d61962SAaron LI #define CPUID_PSN 0x00040000 /* Processor Serial Number */ 111f7d61962SAaron LI #define CPUID_CLFSH 0x00080000 /* CLFLUSH instruction supported */ 112f7d61962SAaron LI /* Bit 20 reserved 0x00100000 */ 113f7d61962SAaron LI #define CPUID_DS 0x00200000 /* Debug Store */ 114f7d61962SAaron LI #define CPUID_ACPI 0x00400000 /* ACPI performance modulation regs */ 115f7d61962SAaron LI #define CPUID_MMX 0x00800000 /* MMX supported */ 116f7d61962SAaron LI #define CPUID_FXSR 0x01000000 /* Fast FP/MMX Save/Restore */ 117f7d61962SAaron LI #define CPUID_SSE 0x02000000 /* Streaming SIMD Extensions */ 118f7d61962SAaron LI #define CPUID_SSE2 0x04000000 /* Streaming SIMD Extensions 2 */ 119f7d61962SAaron LI #define CPUID_SS 0x08000000 /* Self-Snoop */ 120f7d61962SAaron LI #define CPUID_HTT 0x10000000 /* Hyper-Threading Technology */ 121f7d61962SAaron LI #define CPUID_TM 0x20000000 /* Thermal Monitor (TCC) */ 122f7d61962SAaron LI #define CPUID_IA64 0x40000000 /* IA64 processor emulating x86 */ 123f7d61962SAaron LI #define CPUID_PBE 0x80000000 /* Pending Break Enable */ 124f7d61962SAaron LI 125f7d61962SAaron LI /* CPUID Fn0000_0001 %ecx features */ 126f7d61962SAaron LI #define CPUID2_SSE3 0x00000001 /* Streaming SIMD Extensions 3 */ 127f7d61962SAaron LI #define CPUID2_PCLMULQDQ 0x00000002 /* PCLMULQDQ instructions */ 128f7d61962SAaron LI #define CPUID2_DTES64 0x00000004 /* 64-bit Debug Trace */ 129f7d61962SAaron LI #define CPUID2_MON 0x00000008 /* MONITOR/MWAIT instructions */ 130f7d61962SAaron LI #define CPUID2_DS_CPL 0x00000010 /* CPL Qualified Debug Store */ 131f7d61962SAaron LI #define CPUID2_VMX 0x00000020 /* Virtual Machine eXtensions */ 132f7d61962SAaron LI #define CPUID2_SMX 0x00000040 /* Safer Mode eXtensions */ 133f7d61962SAaron LI #define CPUID2_EST 0x00000080 /* Enhanced SpeedStep Technology */ 134f7d61962SAaron LI #define CPUID2_TM2 0x00000100 /* Thermal Monitor 2 */ 135f7d61962SAaron LI #define CPUID2_SSSE3 0x00000200 /* Supplemental SSE3 */ 136f7d61962SAaron LI #define CPUID2_CNXTID 0x00000400 /* Context ID */ 137f7d61962SAaron LI #define CPUID2_SDBG 0x00000800 /* Silicon Debug */ 138f7d61962SAaron LI #define CPUID2_FMA 0x00001000 /* Fused Multiply Add */ 139f7d61962SAaron LI #define CPUID2_CX16 0x00002000 /* CMPXCHG16B instruction */ 140f7d61962SAaron LI #define CPUID2_XTPR 0x00004000 /* Task Priority Messages disabled? */ 141f7d61962SAaron LI #define CPUID2_PDCM 0x00008000 /* Perf/Debug Capability MSR */ 142f7d61962SAaron LI /* Bit 16 reserved 0x00010000 */ 143f7d61962SAaron LI #define CPUID2_PCID 0x00020000 /* Process Context ID */ 144f7d61962SAaron LI #define CPUID2_DCA 0x00040000 /* Direct Cache Access */ 145f7d61962SAaron LI #define CPUID2_SSE41 0x00080000 /* Streaming SIMD Extensions 4.1 */ 146f7d61962SAaron LI #define CPUID2_SSE42 0x00100000 /* Streaming SIMD Extensions 4.2 */ 147f7d61962SAaron LI #define CPUID2_X2APIC 0x00200000 /* xAPIC Extensions */ 148f7d61962SAaron LI #define CPUID2_MOVBE 0x00400000 /* MOVBE (move after byteswap) */ 149f7d61962SAaron LI #define CPUID2_POPCNT 0x00800000 /* POPCOUNT instruction available */ 150185b27faSImre Vadász #define CPUID2_TSCDLT 0x01000000 /* LAPIC TSC-Deadline Mode support */ 1515cf56a8dSAlex Hornung #define CPUID2_AESNI 0x02000000 /* AES Instruction Set */ 1525cf56a8dSAlex Hornung #define CPUID2_XSAVE 0x04000000 /* XSave supported by CPU */ 1535cf56a8dSAlex Hornung #define CPUID2_OSXSAVE 0x08000000 /* XSave and AVX supported by OS */ 1545cf56a8dSAlex Hornung #define CPUID2_AVX 0x10000000 /* AVX instruction set support */ 155f7d61962SAaron LI #define CPUID2_F16C 0x20000000 /* F16C (half-precision) FP support */ 156f7d61962SAaron LI #define CPUID2_RDRAND 0x40000000 /* RDRAND (hardware random number) */ 157f7d61962SAaron LI #define CPUID2_VMM 0x80000000 /* Hypervisor present */ 158b2b3ffcdSSimon Schubert 15906f581a0SAaron LI /* CPUID Fn0000_0001 %eax info */ 16006f581a0SAaron LI #define CPUID_STEPPING 0x0000000f 16106f581a0SAaron LI #define CPUID_MODEL 0x000000f0 16206f581a0SAaron LI #define CPUID_FAMILY 0x00000f00 16306f581a0SAaron LI #define CPUID_EXT_MODEL 0x000f0000 16406f581a0SAaron LI #define CPUID_EXT_FAMILY 0x0ff00000 16506f581a0SAaron LI 16606f581a0SAaron LI #define CPUID_TO_MODEL(id) \ 16706f581a0SAaron LI ((((id) & CPUID_MODEL) >> 4) | (((id) & CPUID_EXT_MODEL) >> 12)) 16806f581a0SAaron LI #define CPUID_TO_FAMILY(id) \ 16906f581a0SAaron LI ((((id) & CPUID_FAMILY) >> 8) + (((id) & CPUID_EXT_FAMILY) >> 20)) 17006f581a0SAaron LI 17106f581a0SAaron LI /* CPUID Fn0000_0001 %ebx info */ 17206f581a0SAaron LI #define CPUID_BRAND_INDEX 0x000000ff 17306f581a0SAaron LI #define CPUID_CLFUSH_SIZE 0x0000ff00 17406f581a0SAaron LI #define CPUID_HTT_CORES 0x00ff0000 17506f581a0SAaron LI #define CPUID_HTT_CORE_SHIFT 16 17606f581a0SAaron LI #define CPUID_LOCAL_APIC_ID 0xff000000 17706f581a0SAaron LI 17806f581a0SAaron LI /* 17906f581a0SAaron LI * Intel Deterministic Cache Parameters 18006f581a0SAaron LI * CPUID Fn0000_0004 18106f581a0SAaron LI */ 18206f581a0SAaron LI #define FUNC_4_MAX_CORE_NO(eax) ((((eax) >> 26) & 0x3f)) 18306f581a0SAaron LI 18406f581a0SAaron LI /* 18506f581a0SAaron LI * Intel/AMD MONITOR/MWAIT 18606f581a0SAaron LI * CPUID Fn0000_0005 18706f581a0SAaron LI */ 18806f581a0SAaron LI /* %ecx */ 18906f581a0SAaron LI #define CPUID_MWAIT_EXT 0x00000001 /* MONITOR/MWAIT Extensions */ 19006f581a0SAaron LI #define CPUID_MWAIT_INTBRK 0x00000002 /* Interrupt as Break Event */ 19106f581a0SAaron LI /* %edx: number of substates for specific C-state */ 19206f581a0SAaron LI #define CPUID_MWAIT_CX_SUBCNT(edx, cstate) \ 19306f581a0SAaron LI (((edx) >> ((cstate) * 4)) & 0xf) 19406f581a0SAaron LI 19506f581a0SAaron LI /* MWAIT EAX to Cx and its substate */ 19606f581a0SAaron LI #define MWAIT_EAX_TO_CX(x) ((((x) >> 4) + 1) & 0xf) 19706f581a0SAaron LI #define MWAIT_EAX_TO_CX_SUB(x) ((x) & 0xf) 19806f581a0SAaron LI 19906f581a0SAaron LI /* MWAIT EAX hint and ECX extension */ 20006f581a0SAaron LI #define MWAIT_EAX_HINT(cx, sub) \ 20106f581a0SAaron LI (((((uint32_t)(cx) - 1) & 0xf) << 4) | ((sub) & 0xf)) 20206f581a0SAaron LI #define MWAIT_ECX_INTBRK 0x1 20306f581a0SAaron LI 20406f581a0SAaron LI /* 20506f581a0SAaron LI * Intel/AMD Digital Thermal Sensor and Power Management 20606f581a0SAaron LI * CPUID Fn0000_0006 20706f581a0SAaron LI */ 20806f581a0SAaron LI /* %eax */ 20906f581a0SAaron LI #define CPUID_THERMAL_SENSOR 0x00000001 /* Digital thermal sensor */ 21006f581a0SAaron LI #define CPUID_THERMAL_TURBO 0x00000002 /* Intel Turbo boost */ 21106f581a0SAaron LI #define CPUID_THERMAL_ARAT 0x00000004 /* Always running APIC timer */ 21206f581a0SAaron LI #define CPUID_THERMAL_PLN 0x00000010 /* Power limit notification */ 21306f581a0SAaron LI #define CPUID_THERMAL_ECMD 0x00000020 /* Clock modulation extension */ 21406f581a0SAaron LI #define CPUID_THERMAL_PTM 0x00000040 /* Package thermal management */ 21506f581a0SAaron LI #define CPUID_THERMAL_HWP 0x00000080 /* Hardware P-states */ 21606f581a0SAaron LI /* %ecx */ 21706f581a0SAaron LI #define CPUID_THERMAL2_SETBH 0x00000008 /* Energy performance bias */ 21806f581a0SAaron LI 219b2b3ffcdSSimon Schubert /* 220275d4ff7SAaron LI * Intel/AMD Structured Extended Feature 221275d4ff7SAaron LI * CPUID Fn0000_0007 222275d4ff7SAaron LI * %ecx == 0: Subleaf 0 223275d4ff7SAaron LI * %eax: The Maximum input value for supported subleaf. 224275d4ff7SAaron LI * %ebx: Feature bits. 225275d4ff7SAaron LI * %ecx: Feature bits. 226275d4ff7SAaron LI * %edx: Feature bits. 227275d4ff7SAaron LI * %ecx == 1: Structure Extendede Feature Enumeration Sub-leaf 228275d4ff7SAaron LI * %eax: See below. 229275d4ff7SAaron LI */ 230275d4ff7SAaron LI /* %ecx = 0, %ebx */ 231275d4ff7SAaron LI #define CPUID_STDEXT_FSGSBASE 0x00000001 /* {RD,WR}{FS,GS}BASE */ 232275d4ff7SAaron LI #define CPUID_STDEXT_TSC_ADJUST 0x00000002 /* IA32_TSC_ADJUST MSR support */ 233275d4ff7SAaron LI #define CPUID_STDEXT_SGX 0x00000004 /* Software Guard Extensions */ 234275d4ff7SAaron LI #define CPUID_STDEXT_BMI1 0x00000008 /* Advanced bit manipulation ext. 1st grp */ 235275d4ff7SAaron LI #define CPUID_STDEXT_HLE 0x00000010 /* Hardware Lock Elision */ 236275d4ff7SAaron LI #define CPUID_STDEXT_AVX2 0x00000020 /* Advanced Vector Extensions 2 */ 237275d4ff7SAaron LI #define CPUID_STDEXT_FDP_EXC 0x00000040 /* x87FPU Data ptr updated only on x87exp */ 238275d4ff7SAaron LI #define CPUID_STDEXT_SMEP 0x00000080 /* Supervisor-Mode Execution Prevention */ 239275d4ff7SAaron LI #define CPUID_STDEXT_BMI2 0x00000100 /* Advanced bit manipulation ext. 2nd grp */ 240275d4ff7SAaron LI #define CPUID_STDEXT_ERMS 0x00000200 /* Enhanced REP MOVSB/STOSB */ 241275d4ff7SAaron LI #define CPUID_STDEXT_INVPCID 0x00000400 /* INVPCID instruction */ 242275d4ff7SAaron LI #define CPUID_STDEXT_RTM 0x00000800 /* Restricted Transactional Memory */ 243275d4ff7SAaron LI #define CPUID_STDEXT_PQM 0x00001000 /* Platform Quality of Service Monitoring */ 244275d4ff7SAaron LI #define CPUID_STDEXT_NFPUSG 0x00002000 /* Deprecate FPU CS and FPU DS values */ 245275d4ff7SAaron LI #define CPUID_STDEXT_MPX 0x00004000 /* Memory Protection Extensions */ 246275d4ff7SAaron LI #define CPUID_STDEXT_PQE 0x00008000 /* Platform Quality of Service Enforcement */ 247275d4ff7SAaron LI #define CPUID_STDEXT_AVX512F 0x00010000 /* AVX-512 Foundation */ 248275d4ff7SAaron LI #define CPUID_STDEXT_AVX512DQ 0x00020000 /* AVX-512 Double/Quadword */ 249275d4ff7SAaron LI #define CPUID_STDEXT_RDSEED 0x00040000 /* RDSEED instruction */ 250275d4ff7SAaron LI #define CPUID_STDEXT_ADX 0x00080000 /* ADCX/ADOX instructions */ 251275d4ff7SAaron LI #define CPUID_STDEXT_SMAP 0x00100000 /* Supervisor-Mode Access Prevention */ 252275d4ff7SAaron LI #define CPUID_STDEXT_AVX512IFMA 0x00200000 /* AVX-512 Integer Fused Multiply Add */ 253275d4ff7SAaron LI /* Bit 22: reserved; was PCOMMIT */ 254275d4ff7SAaron LI #define CPUID_STDEXT_CLFLUSHOPT 0x00800000 /* Cache Line FLUSH OPTimized */ 255275d4ff7SAaron LI #define CPUID_STDEXT_CLWB 0x01000000 /* Cache Line Write Back */ 256275d4ff7SAaron LI #define CPUID_STDEXT_PROCTRACE 0x02000000 /* Processor Trace */ 257275d4ff7SAaron LI #define CPUID_STDEXT_AVX512PF 0x04000000 /* AVX-512 PreFetch */ 258275d4ff7SAaron LI #define CPUID_STDEXT_AVX512ER 0x08000000 /* AVX-512 Exponential and Reciprocal */ 259275d4ff7SAaron LI #define CPUID_STDEXT_AVX512CD 0x10000000 /* AVX-512 Conflict Detection */ 260275d4ff7SAaron LI #define CPUID_STDEXT_SHA 0x20000000 /* SHA Extensions */ 261275d4ff7SAaron LI #define CPUID_STDEXT_AVX512BW 0x40000000 /* AVX-512 Byte and Word */ 262275d4ff7SAaron LI #define CPUID_STDEXT_AVX512VL 0x80000000 /* AVX-512 Vector Length */ 263275d4ff7SAaron LI 264275d4ff7SAaron LI /* %ecx = 0, %ecx */ 265275d4ff7SAaron LI #define CPUID_STDEXT2_PREFETCHWT1 0x00000001 /* PREFETCHWT1 instruction */ 266275d4ff7SAaron LI #define CPUID_STDEXT2_AVX512VBMI 0x00000002 /* AVX-512 Vector Byte Manipulation */ 267275d4ff7SAaron LI #define CPUID_STDEXT2_UMIP 0x00000004 /* User-Mode Instruction prevention */ 268275d4ff7SAaron LI #define CPUID_STDEXT2_PKU 0x00000008 /* Protection Keys for User-mode pages */ 269275d4ff7SAaron LI #define CPUID_STDEXT2_OSPKE 0x00000010 /* PKU enabled by OS */ 270275d4ff7SAaron LI #define CPUID_STDEXT2_WAITPKG 0x00000020 /* Timed pause and user-level monitor/wait */ 271275d4ff7SAaron LI #define CPUID_STDEXT2_AVX512VBMI2 0x00000040 /* AVX-512 Vector Byte Manipulation 2 */ 272275d4ff7SAaron LI #define CPUID_STDEXT2_CET_SS 0x00000080 /* CET Shadow Stack */ 273275d4ff7SAaron LI #define CPUID_STDEXT2_GFNI 0x00000100 /* Galois Field instructions */ 274275d4ff7SAaron LI #define CPUID_STDEXT2_VAES 0x00000200 /* Vector AES instruction set */ 275275d4ff7SAaron LI #define CPUID_STDEXT2_VPCLMULQDQ 0x00000400 /* CLMUL instruction set */ 276275d4ff7SAaron LI #define CPUID_STDEXT2_AVX512VNNI 0x00000800 /* Vector Neural Network instructions */ 277275d4ff7SAaron LI #define CPUID_STDEXT2_AVX512BITALG 0x00001000 /* BITALG instructions */ 278*4c2eef68SAaron LI #define CPUID_STDEXT2_TME 0x00002000 /* Total Memory Encryption */ 279275d4ff7SAaron LI #define CPUID_STDEXT2_AVX512VPOPCNTDQ 0x00004000 /* Vector Population Count Double/Quadword */ 280275d4ff7SAaron LI /* Bit 15: reserved */ 281275d4ff7SAaron LI #define CPUID_STDEXT2_LA57 0x00010000 /* 57-bit linear addr & 5-level paging */ 282275d4ff7SAaron LI /* Bits 21-17: MAWAU value for BNDLDX/BNDSTX */ 283275d4ff7SAaron LI #define CPUID_STDEXT2_RDPID 0x00400000 /* RDPID and IA32_TSC_AUX */ 284275d4ff7SAaron LI #define CPUID_STDEXT2_KL 0x00800000 /* Key Locker */ 285*4c2eef68SAaron LI #define CPUID_STDEXT2_BUS_LOCK_DETECT 0x01000000 /* Bus-Lock Detection */ 286275d4ff7SAaron LI #define CPUID_STDEXT2_CLDEMOTE 0x02000000 /* Cache line demote */ 287275d4ff7SAaron LI /* Bit 26: reserved */ 288275d4ff7SAaron LI #define CPUID_STDEXT2_MOVDIRI 0x08000000 /* MOVDIRI instruction */ 289275d4ff7SAaron LI #define CPUID_STDEXT2_MOVDIR64B 0x10000000 /* MOVDIR64B instruction */ 290275d4ff7SAaron LI #define CPUID_STDEXT2_ENQCMD 0x20000000 /* Enqueue Stores */ 291275d4ff7SAaron LI #define CPUID_STDEXT2_SGXLC 0x40000000 /* SGX Launch Configuration */ 292275d4ff7SAaron LI #define CPUID_STDEXT2_PKS 0x80000000 /* Protection Keys for kern-mode pages */ 293275d4ff7SAaron LI 294275d4ff7SAaron LI /* %ecx = 0, %edx */ 295275d4ff7SAaron LI #define CPUID_STDEXT3_AVX5124VNNIW 0x00000004 /* AVX512 4-reg Neural Network instructions */ 296275d4ff7SAaron LI #define CPUID_STDEXT3_AVX5124FMAPS 0x00000008 /* AVX512 4-reg Multiply Accumulation Single precision */ 297275d4ff7SAaron LI #define CPUID_STDEXT3_FSRM 0x00000010 /* Fast Short REP MOVE */ 298*4c2eef68SAaron LI #define CPUID_STDEXT3_UINTR 0x00000020 /* User Interrupts */ 299275d4ff7SAaron LI #define CPUID_STDEXT3_AVX512VP2INTERSECT 0x00000100 /* AVX512 VP2INTERSECT */ 300275d4ff7SAaron LI #define CPUID_STDEXT3_MCUOPT 0x00000200 /* IA32_MCU_OPT_CTRL */ 301275d4ff7SAaron LI #define CPUID_STDEXT3_MD_CLEAR 0x00000400 /* VERW clears CPU buffers */ 302275d4ff7SAaron LI #define CPUID_STDEXT3_TSXFA 0x00002000 /* MSR_TSX_FORCE_ABORT bit 0 */ 303275d4ff7SAaron LI #define CPUID_STDEXT3_SERIALIZE 0x00004000 /* SERIALIZE instruction */ 304275d4ff7SAaron LI #define CPUID_STDEXT3_HYBRID 0x00008000 /* Hybrid part */ 305275d4ff7SAaron LI #define CPUID_STDEXT3_TSXLDTRK 0x00010000 /* TSX suspend load addr tracking */ 306275d4ff7SAaron LI #define CPUID_STDEXT3_PCONFIG 0x00040000 /* Platform configuration */ 307275d4ff7SAaron LI #define CPUID_STDEXT3_CET_IBT 0x00100000 /* CET Indirect Branch Tracking */ 308275d4ff7SAaron LI #define CPUID_STDEXT3_IBPB 0x04000000 /* IBRS / IBPB Speculation Control */ 309275d4ff7SAaron LI #define CPUID_STDEXT3_STIBP 0x08000000 /* STIBP Speculation Control */ 310275d4ff7SAaron LI #define CPUID_STDEXT3_L1D_FLUSH 0x10000000 /* IA32_FLUSH_CMD MSR */ 311275d4ff7SAaron LI #define CPUID_STDEXT3_ARCH_CAP 0x20000000 /* IA32_ARCH_CAPABILITIES */ 312275d4ff7SAaron LI #define CPUID_STDEXT3_CORE_CAP 0x40000000 /* IA32_CORE_CAPABILITIES */ 313275d4ff7SAaron LI #define CPUID_STDEXT3_SSBD 0x80000000 /* Speculative Store Bypass Disable */ 314275d4ff7SAaron LI 315275d4ff7SAaron LI /* 316eaa6dfa6SAaron LI * Intel x2APIC Features / Processor topology 317eaa6dfa6SAaron LI * CPUID Fn0000_000B 318eaa6dfa6SAaron LI */ 319eaa6dfa6SAaron LI #define FUNC_B_THREAD_LEVEL 0 320eaa6dfa6SAaron LI 321eaa6dfa6SAaron LI #define FUNC_B_INVALID_TYPE 0 322eaa6dfa6SAaron LI #define FUNC_B_THREAD_TYPE 1 323eaa6dfa6SAaron LI #define FUNC_B_CORE_TYPE 2 324eaa6dfa6SAaron LI 325eaa6dfa6SAaron LI #define FUNC_B_TYPE(ecx) (((ecx) >> 8) & 0xff) 326eaa6dfa6SAaron LI #define FUNC_B_BITS_SHIFT_NEXT_LEVEL(eax) ((eax) & 0x1f) 327eaa6dfa6SAaron LI #define FUNC_B_LEVEL_MAX_SIBLINGS(ebx) ((ebx) & 0xffff) 328eaa6dfa6SAaron LI 329eaa6dfa6SAaron LI /* 3303ca0bf32SAaron LI * Intel/AMD CPUID Processor Extended State Enumeration 3313ca0bf32SAaron LI * CPUID Fn0000_000D 3323ca0bf32SAaron LI * %ecx == 0: supported features info: 3333ca0bf32SAaron LI * %eax: Valid bits of lower 32bits of XCR0 3343ca0bf32SAaron LI * %ebx: Maximum save area size for features enabled in XCR0 3353ca0bf32SAaron LI * %ecx: Maximum save area size for all cpu features 3363ca0bf32SAaron LI * %edx: Valid bits of upper 32bits of XCR0 3373ca0bf32SAaron LI * %ecx == 1: 3383ca0bf32SAaron LI * %eax: Bit 0 => xsaveopt instruction available (sandy bridge onwards) 3393ca0bf32SAaron LI * %ebx: Save area size for features enabled by XCR0 | IA32_XSS 3403ca0bf32SAaron LI * %ecx: Valid bits of lower 32bits of IA32_XSS 3413ca0bf32SAaron LI * %edx: Valid bits of upper 32bits of IA32_XSS 3423ca0bf32SAaron LI * %ecx >= 2: Save area details for XCR0 bit n 3433ca0bf32SAaron LI * %eax: size of save area for this feature 3443ca0bf32SAaron LI * %ebx: offset of save area for this feature 3453ca0bf32SAaron LI * %ecx, %edx: reserved 3463ca0bf32SAaron LI * All of %eax, %ebx, %ecx and %edx are zero for unsupported features. 3473ca0bf32SAaron LI */ 3483ca0bf32SAaron LI /* %ecx = 1, %eax */ 3493ca0bf32SAaron LI #define CPUID_PES1_XSAVEOPT 0x00000001 /* xsaveopt instruction */ 3503ca0bf32SAaron LI #define CPUID_PES1_XSAVEC 0x00000002 /* xsavec & compacted XRSTOR */ 3513ca0bf32SAaron LI #define CPUID_PES1_XGETBV 0x00000004 /* xgetbv with ECX = 1 */ 3523ca0bf32SAaron LI #define CPUID_PES1_XSAVES 0x00000008 /* xsaves/xrstors, IA32_XSS */ 3533ca0bf32SAaron LI 3543ca0bf32SAaron LI /* 355281bbd3cSAaron LI * Extended Features 356281bbd3cSAaron LI * CPUID Fn8000_0001 357b2b3ffcdSSimon Schubert */ 358281bbd3cSAaron LI /* %edx */ 359281bbd3cSAaron LI #define CPUID_SYSCALL 0x00000800 /* (Intel/AMD) SYSCALL/SYSRET */ 360281bbd3cSAaron LI #define CPUID_MPC 0x00080000 /* (AMD) Multiprocessing Capable */ 361281bbd3cSAaron LI #define CPUID_XD 0x00100000 /* (Intel) Execute Disable */ 362281bbd3cSAaron LI #define CPUID_NOX CPUID_XD /* (AMD) No Execute Page Protection */ 363281bbd3cSAaron LI #define CPUID_MMXX 0x00400000 /* (AMD) MMX Extensions */ 364281bbd3cSAaron LI #define CPUID_FFXSR 0x02000000 /* (AMD) FXSAVE/FXSTOR Extensions */ 365281bbd3cSAaron LI #define CPUID_PAGE1GB 0x04000000 /* (Intel) 1GB Large Page Support */ 366281bbd3cSAaron LI #define CPUID_RDTSCP 0x08000000 /* (Intel) Read TSC Pair Instruction */ 367281bbd3cSAaron LI #define CPUID_EM64T 0x20000000 /* (Intel) EM64T long mode */ 368281bbd3cSAaron LI #define CPUID_3DNOW2 0x40000000 /* (AMD) 3DNow! Instruction Extension */ 369281bbd3cSAaron LI #define CPUID_3DNOW 0x80000000 /* (AMD) 3DNow! Instructions */ 370281bbd3cSAaron LI /* compatibility defines */ 371281bbd3cSAaron LI #define AMDID_SYSCALL CPUID_SYSCALL 372281bbd3cSAaron LI #define AMDID_MP CPUID_MPC 373281bbd3cSAaron LI #define AMDID_NX CPUID_NOX 374281bbd3cSAaron LI #define AMDID_EXT_MMX CPUID_MMXX 375281bbd3cSAaron LI #define AMDID_FFXSR CPUID_FFXSR 376281bbd3cSAaron LI #define AMDID_PAGE1GB CPUID_PAGE1GB 377281bbd3cSAaron LI #define AMDID_RDTSCP CPUID_RDTSCP 378281bbd3cSAaron LI #define AMDID_LM CPUID_EM64T 379281bbd3cSAaron LI #define AMDID_EXT_3DNOW CPUID_3DNOW2 380281bbd3cSAaron LI #define AMDID_3DNOW CPUID_3DNOW 381281bbd3cSAaron LI /* %ecx */ 382281bbd3cSAaron LI #define CPUID_LAHF 0x00000001 /* (Intel/AMD) LAHF/SAHF in 64-bit mode */ 383281bbd3cSAaron LI #define CPUID_CMPLEGACY 0x00000002 /* (AMD) Core multi-processing legacy mode */ 384281bbd3cSAaron LI #define CPUID_SVM 0x00000004 /* (AMD) Secure Virtual Machine */ 385281bbd3cSAaron LI #define CPUID_EAPIC 0x00000008 /* (AMD) Extended APIC space */ 386281bbd3cSAaron LI #define CPUID_ALTMOVCR0 0x00000010 /* (AMD) LOCK MOV CR0 means MOV CR8 */ 387281bbd3cSAaron LI #define CPUID_ABM 0x00000020 /* (AMD) LZCNT instruction */ 388281bbd3cSAaron LI #define CPUID_SSE4A 0x00000040 /* (AMD) SSE4A instruction set */ 389281bbd3cSAaron LI #define CPUID_MISALIGNSSE 0x00000080 /* (AMD) Misaligned SSE mode */ 390281bbd3cSAaron LI #define CPUID_PREFETCHW 0x00000100 /* (Intel/AMD) PREFETCHW */ 391281bbd3cSAaron LI #define CPUID_3DNOWPF CPUID_PREFETCHW /* 3DNow Prefetch */ 392281bbd3cSAaron LI #define CPUID_OSVW 0x00000200 /* (AMD) OS visible workaround */ 393281bbd3cSAaron LI #define CPUID_IBS 0x00000400 /* (AMD) Instruction Based Sampling */ 394281bbd3cSAaron LI #define CPUID_XOP 0x00000800 /* (AMD) XOP instruction set */ 395281bbd3cSAaron LI #define CPUID_SKINIT 0x00001000 /* (AMD) SKINIT and STGI */ 396281bbd3cSAaron LI #define CPUID_WDT 0x00002000 /* (AMD) Watchdog timer support */ 397281bbd3cSAaron LI #define CPUID_LWP 0x00008000 /* (AMD) Light Weight Profiling */ 398281bbd3cSAaron LI #define CPUID_FMA4 0x00010000 /* (AMD) FMA4 instructions */ 399281bbd3cSAaron LI #define CPUID_TCE 0x00020000 /* (AMD) Translation cache Extension */ 400281bbd3cSAaron LI #define CPUID_NODEID 0x00080000 /* (AMD) NodeID MSR available*/ 401281bbd3cSAaron LI #define CPUID_TBM 0x00200000 /* (AMD) TBM instructions */ 402281bbd3cSAaron LI #define CPUID_TOPOEXT 0x00400000 /* (AMD) CPUID Topology Extension */ 403281bbd3cSAaron LI #define CPUID_PCEC 0x00800000 /* (AMD) Processor Perf Counter Extension */ 404281bbd3cSAaron LI #define CPUID_PCENB 0x01000000 /* (AMD) NB Perf Counter Extension */ 405281bbd3cSAaron LI #define CPUID_SPM 0x02000000 /* (AMD) Stream Perf Mon */ 406281bbd3cSAaron LI #define CPUID_DBE 0x04000000 /* (AMD) Data access breakpoint extension */ 407281bbd3cSAaron LI #define CPUID_PTSC 0x08000000 /* (AMD) Performance time-stamp counter */ 408281bbd3cSAaron LI #define CPUID_L2IPERFC 0x10000000 /* (AMD) L2I performance counter extension */ 409281bbd3cSAaron LI #define CPUID_MWAITX 0x20000000 /* (AMD) MWAITX/MONITORX support */ 410*4c2eef68SAaron LI #define CPUID_ADDRMASKEXT 0x40000000 /* (AMD) Breakpoint Addressing Mask Extension */ 411281bbd3cSAaron LI /* compatibility defines */ 412281bbd3cSAaron LI #define AMDID2_LAHF CPUID_LAHF 413281bbd3cSAaron LI #define AMDID2_CMP CPUID_CMPLEGACY 414281bbd3cSAaron LI #define AMDID2_SVM CPUID_SVM 415281bbd3cSAaron LI #define AMDID2_EXT_APIC CPUID_EAPIC 416281bbd3cSAaron LI #define AMDID2_CR8 CPUID_ALTMOVCR0 417281bbd3cSAaron LI #define AMDID2_ABM CPUID_ABM 418281bbd3cSAaron LI #define AMDID2_SSE4A CPUID_SSE4A 419281bbd3cSAaron LI #define AMDID2_MAS CPUID_MISALIGNSSE 420281bbd3cSAaron LI #define AMDID2_PREFETCH CPUID_PREFETCHW 421281bbd3cSAaron LI #define AMDID2_OSVW CPUID_OSVW 422281bbd3cSAaron LI #define AMDID2_IBS CPUID_IBS 423281bbd3cSAaron LI #define AMDID2_SSE5 CPUID_XOP 424281bbd3cSAaron LI #define AMDID2_SKINIT CPUID_SKINIT 425281bbd3cSAaron LI #define AMDID2_WDT CPUID_WDT 426281bbd3cSAaron LI #define AMDID2_TOPOEXT CPUID_TOPOEXT 427b2b3ffcdSSimon Schubert 428b2b3ffcdSSimon Schubert /* 429ceb3a337SAaron LI * Advanced Power Management 430ceb3a337SAaron LI * CPUID Fn8000_0007 %edx 431ceb3a337SAaron LI * Only ITSC is for both Intel and AMD; others are for AMD only. 432deb2112cSFrançois Tigeot */ 433ceb3a337SAaron LI #define CPUID_APM_TS 0x00000001 /* Temperature Sensor */ 434ceb3a337SAaron LI #define CPUID_APM_FID 0x00000002 /* Frequency ID control */ 435ceb3a337SAaron LI #define CPUID_APM_VID 0x00000004 /* Voltage ID control */ 436ceb3a337SAaron LI #define CPUID_APM_TTP 0x00000008 /* THERMTRIP (PCI F3xE4 register) */ 437ceb3a337SAaron LI #define CPUID_APM_HTC 0x00000010 /* Hardware Thermal Control (TM) */ 438ceb3a337SAaron LI #define CPUID_APM_STC 0x00000020 /* Software Thermal Control */ 439ceb3a337SAaron LI #define CPUID_APM_100 0x00000040 /* 100MHz multiplier control */ 440ceb3a337SAaron LI #define CPUID_APM_HWP 0x00000080 /* Hardware P-State control */ 441ceb3a337SAaron LI #define CPUID_APM_ITSC 0x00000100 /* (Intel/AMD) Invariant TSC */ 442ceb3a337SAaron LI #define CPUID_APM_CPB 0x00000200 /* Core Performance Boost */ 443ceb3a337SAaron LI #define CPUID_APM_EFF 0x00000400 /* Effective Frequency (read-only) */ 444ceb3a337SAaron LI #define CPUID_APM_PROCFI 0x00000800 /* Processor Feedback */ 445ceb3a337SAaron LI #define CPUID_APM_PROCPR 0x00001000 /* Processor Power Reporting */ 446ceb3a337SAaron LI #define CPUID_APM_CONNSTBY 0x00002000 /* Connected Standby */ 447ceb3a337SAaron LI #define CPUID_APM_RAPL 0x00004000 /* Running Average Power Limit */ 448ceb3a337SAaron LI /* compatibility defines */ 449ceb3a337SAaron LI #define AMDPM_TS CPUID_APM_TS 450ceb3a337SAaron LI #define AMDPM_FID CPUID_APM_FID 451ceb3a337SAaron LI #define AMDPM_VID CPUID_APM_VID 452ceb3a337SAaron LI #define AMDPM_TTP CPUID_APM_TTP 453ceb3a337SAaron LI #define AMDPM_TM CPUID_APM_HTC 454ceb3a337SAaron LI #define AMDPM_STC CPUID_APM_STC 455ceb3a337SAaron LI #define AMDPM_100MHZ_STEPS CPUID_APM_100 456ceb3a337SAaron LI #define AMDPM_HW_PSTATE CPUID_APM_HWP 457ceb3a337SAaron LI #define AMDPM_TSC_INVARIANT CPUID_APM_ITSC 458ceb3a337SAaron LI #define AMDPM_CPB CPUID_APM_CPB 459deb2112cSFrançois Tigeot 460deb2112cSFrançois Tigeot /* 4610c0a2e78SAaron LI * AMD Processor Capacity Parameters and Extended Features 4620c0a2e78SAaron LI * CPUID Fn8000_0008 4630c0a2e78SAaron LI * %eax: Long Mode Size Identifiers 4640c0a2e78SAaron LI * %ebx: Extended Feature Identifiers 4650c0a2e78SAaron LI * %ecx: Size Identifiers 4660c0a2e78SAaron LI * %edx: RDPRU Register Identifier Range 467b2b3ffcdSSimon Schubert */ 4680c0a2e78SAaron LI /* %ebx */ 4690c0a2e78SAaron LI #define CPUID_CAPEX_CLZERO 0x00000001 /* CLZERO instruction */ 4700c0a2e78SAaron LI #define CPUID_CAPEX_IRPERF 0x00000002 /* InstRetCntMsr */ 4710c0a2e78SAaron LI #define CPUID_CAPEX_XSAVEERPTR 0x00000004 /* RstrFpErrPtrs by XRSTOR */ 472*4c2eef68SAaron LI #define CPUID_CAPEX_INVLPGB 0x00000008 /* INVLPGB and TLBSYNC instructions */ 4730c0a2e78SAaron LI #define CPUID_CAPEX_RDPRU 0x00000010 /* RDPRU instruction */ 4740c0a2e78SAaron LI #define CPUID_CAPEX_MCOMMIT 0x00000100 /* MCOMMIT instruction */ 4750c0a2e78SAaron LI #define CPUID_CAPEX_WBNOINVD 0x00000200 /* WBNOINVD instruction */ 4760c0a2e78SAaron LI #define CPUID_CAPEX_IBPB 0x00001000 /* Speculation Control IBPB */ 477*4c2eef68SAaron LI #define CPUID_CAPEX_INT_WBINVD 0x00002000 /* Interruptable WB[NO]INVD */ 4780c0a2e78SAaron LI #define CPUID_CAPEX_IBRS 0x00004000 /* Speculation Control IBRS */ 4790c0a2e78SAaron LI #define CPUID_CAPEX_STIBP 0x00008000 /* Speculation Control STIBP */ 4800c0a2e78SAaron LI #define CPUID_CAPEX_IBRS_ALWAYSON 0x00010000 /* IBRS always on mode */ 4810c0a2e78SAaron LI #define CPUID_CAPEX_STIBP_ALWAYSON 0x00020000 /* STIBP always on mode */ 4820c0a2e78SAaron LI #define CPUID_CAPEX_PREFER_IBRS 0x00040000 /* IBRS preferred */ 4830c0a2e78SAaron LI #define CPUID_CAPEX_SSBD 0x01000000 /* Speculation Control SSBD */ 4840c0a2e78SAaron LI #define CPUID_CAPEX_VIRT_SSBD 0x02000000 /* Virt Spec Control SSBD */ 4850c0a2e78SAaron LI #define CPUID_CAPEX_SSB_NO 0x04000000 /* SSBD not required */ 4860c0a2e78SAaron LI /* %ecx info */ 487b2b3ffcdSSimon Schubert #define AMDID_CMP_CORES 0x000000ff 488f77c018aSMihai Carabas #define AMDID_COREID_SIZE 0x0000f000 489f77c018aSMihai Carabas #define AMDID_COREID_SIZE_SHIFT 12 490f77c018aSMihai Carabas 491f77c018aSMihai Carabas /* 492eb06f898SAaron LI * AMD SVM Revision and Feature Identification 493eb06f898SAaron LI * CPUID Fn8000_000A 494eb06f898SAaron LI */ 495eb06f898SAaron LI /* %eax - SVM revision */ 496eb06f898SAaron LI #define CPUID_AMD_SVM_REV 0x000000ff /* (bits 7-0) SVM revision number */ 497eb06f898SAaron LI /* %edx - SVM features */ 498eb06f898SAaron LI #define CPUID_AMD_SVM_NP 0x00000001 /* Nested Paging */ 499eb06f898SAaron LI #define CPUID_AMD_SVM_LbrVirt 0x00000002 /* LBR virtualization */ 500eb06f898SAaron LI #define CPUID_AMD_SVM_SVML 0x00000004 /* SVM Lock */ 501eb06f898SAaron LI #define CPUID_AMD_SVM_NRIPS 0x00000008 /* NRIP Save on #VMEXIT */ 502eb06f898SAaron LI #define CPUID_AMD_SVM_TSCRateCtrl 0x00000010 /* MSR-based TSC rate control */ 503eb06f898SAaron LI #define CPUID_AMD_SVM_VMCBCleanBits 0x00000020 /* VMCB Clean Bits support */ 504eb06f898SAaron LI #define CPUID_AMD_SVM_FlushByASID 0x00000040 /* Flush by ASID */ 505eb06f898SAaron LI #define CPUID_AMD_SVM_DecodeAssist 0x00000080 /* Decode Assists support */ 506eb06f898SAaron LI #define CPUID_AMD_SVM_PauseFilter 0x00000400 /* PAUSE intercept filter */ 507eb06f898SAaron LI #define CPUID_AMD_SVM_PFThreshold 0x00001000 /* PAUSE filter threshold */ 508eb06f898SAaron LI #define CPUID_AMD_SVM_AVIC 0x00002000 /* Advanced Virtual Interrupt Controller */ 509eb06f898SAaron LI #define CPUID_AMD_SVM_V_VMSAVE_VMLOAD 0x00008000 /* VMSAVE/VMLOAD virtualization */ 510eb06f898SAaron LI #define CPUID_AMD_SVM_vGIF 0x00010000 /* Global Interrupt Flag virtualization */ 511eb06f898SAaron LI #define CPUID_AMD_SVM_GMET 0x00020000 /* Guest Mode Execution Trap */ 512eb06f898SAaron LI #define CPUID_AMD_SVM_SPEC_CTRL 0x00100000 /* SPEC_CTRL virtualization */ 513eb06f898SAaron LI #define CPUID_AMD_SVM_TLBICTL 0x01000000 /* TLB Intercept Control */ 514eb06f898SAaron LI 515eb06f898SAaron LI /* 516b2b3ffcdSSimon Schubert * CPUID manufacturers identifiers 517b2b3ffcdSSimon Schubert */ 518b2b3ffcdSSimon Schubert #define AMD_VENDOR_ID "AuthenticAMD" 519b2b3ffcdSSimon Schubert #define CENTAUR_VENDOR_ID "CentaurHauls" 520b2b3ffcdSSimon Schubert #define INTEL_VENDOR_ID "GenuineIntel" 521b2b3ffcdSSimon Schubert 522b2b3ffcdSSimon Schubert /* 5232dc35628SAaron LI * Model-Specific Registers 524b2b3ffcdSSimon Schubert */ 525b2b3ffcdSSimon Schubert #define MSR_P5_MC_ADDR 0x000 526b2b3ffcdSSimon Schubert #define MSR_P5_MC_TYPE 0x001 527b2b3ffcdSSimon Schubert #define MSR_TSC 0x010 528b2b3ffcdSSimon Schubert #define MSR_P5_CESR 0x011 529b2b3ffcdSSimon Schubert #define MSR_P5_CTR0 0x012 530b2b3ffcdSSimon Schubert #define MSR_P5_CTR1 0x013 531b2b3ffcdSSimon Schubert #define MSR_IA32_PLATFORM_ID 0x017 5322dc35628SAaron LI 533b2b3ffcdSSimon Schubert #define MSR_APICBASE 0x01b 5342dc35628SAaron LI #define APICBASE_RESERVED 0x000006ff 5352dc35628SAaron LI #define APICBASE_BSP 0x00000100 /* bootstrap processor */ 5362dc35628SAaron LI #define APICBASE_X2APIC 0x00000400 /* x2APIC mode */ 5372dc35628SAaron LI #define APICBASE_ENABLED 0x00000800 /* software enable */ 5382dc35628SAaron LI #define APICBASE_ADDRESS 0xfffff000 /* physical address */ 5392dc35628SAaron LI 540b2b3ffcdSSimon Schubert #define MSR_EBL_CR_POWERON 0x02a 541b2b3ffcdSSimon Schubert #define MSR_TEST_CTL 0x033 5423494e47eSAaron LI 5439283c84bSMatthew Dillon #define MSR_SPEC_CTRL 0x048 /* IBRS Spectre mitigation */ 5443494e47eSAaron LI #define SPEC_CTRL_IBRS 0x00000001 5453494e47eSAaron LI #define SPEC_CTRL_STIBP 0x00000002 5463494e47eSAaron LI #define SPEC_CTRL_SSBD 0x00000004 5473494e47eSAaron LI #define SPEC_CTRL_DUMMY1 0x00010000 /* ficticious */ 5483494e47eSAaron LI #define SPEC_CTRL_DUMMY2 0x00020000 /* ficticious */ 5493494e47eSAaron LI #define SPEC_CTRL_DUMMY3 0x00040000 /* ficticious */ 5503494e47eSAaron LI #define SPEC_CTRL_DUMMY4 0x00080000 /* ficticious */ 5513494e47eSAaron LI #define SPEC_CTRL_DUMMY5 0x00100000 /* ficticious */ 5523494e47eSAaron LI #define SPEC_CTRL_DUMMY6 0x00200000 /* ficticious */ 5533494e47eSAaron LI 5549283c84bSMatthew Dillon #define MSR_PRED_CMD 0x049 /* IBPB Spectre mitigation */ 5553494e47eSAaron LI 556b2b3ffcdSSimon Schubert #define MSR_BIOS_UPDT_TRIG 0x079 557b2b3ffcdSSimon Schubert #define MSR_BBL_CR_D0 0x088 558b2b3ffcdSSimon Schubert #define MSR_BBL_CR_D1 0x089 559b2b3ffcdSSimon Schubert #define MSR_BBL_CR_D2 0x08a 560b2b3ffcdSSimon Schubert #define MSR_BIOS_SIGN 0x08b 561b2b3ffcdSSimon Schubert #define MSR_PERFCTR0 0x0c1 562b2b3ffcdSSimon Schubert #define MSR_PERFCTR1 0x0c2 563b2b3ffcdSSimon Schubert #define MSR_IA32_EXT_CONFIG 0x0ee /* Undocumented. Core Solo/Duo only */ 564b2b3ffcdSSimon Schubert #define MSR_MTRRcap 0x0fe 5652dc35628SAaron LI 566cd89a7ceSMatthew Dillon #define MSR_IA32_ARCH_CAPABILITIES 0x10a 5672dc35628SAaron LI #define IA32_ARCH_CAP_RDCL_NO 0x00000001 5682dc35628SAaron LI #define IA32_ARCH_CAP_IBRS_ALL 0x00000002 5692dc35628SAaron LI #define IA32_ARCH_CAP_RSBA 0x00000004 5702dc35628SAaron LI #define IA32_ARCH_CAP_SKIP_L1DFL_VMENTRY 0x00000008 57141c6e418SAaron LI #define IA32_ARCH_CAP_SSB_NO 0x00000010 57241c6e418SAaron LI #define IA32_ARCH_CAP_MDS_NO 0x00000020 5732dc35628SAaron LI #define IA32_ARCH_CAP_IF_PSCHANGE_MC_NO 0x00000040 5742dc35628SAaron LI #define IA32_ARCH_CAP_TSX_CTRL 0x00000080 5752dc35628SAaron LI #define IA32_ARCH_CAP_TAA_NO 0x00000100 5762dc35628SAaron LI 57796abf295SAaron LI #define MSR_IA32_FLUSH_CMD 0x10b 57896abf295SAaron LI #define IA32_FLUSH_CMD_L1D 0x01 57996abf295SAaron LI 580b2b3ffcdSSimon Schubert #define MSR_BBL_CR_ADDR 0x116 581b2b3ffcdSSimon Schubert #define MSR_BBL_CR_DECC 0x118 582b2b3ffcdSSimon Schubert #define MSR_BBL_CR_CTL 0x119 583b2b3ffcdSSimon Schubert #define MSR_BBL_CR_TRIG 0x11a 584b2b3ffcdSSimon Schubert #define MSR_BBL_CR_BUSY 0x11b 585b2b3ffcdSSimon Schubert #define MSR_BBL_CR_CTL3 0x11e 58605c3b54eSAaron LI #define MSR_SYSENTER_CS 0x174 58705c3b54eSAaron LI #define MSR_SYSENTER_ESP 0x175 58805c3b54eSAaron LI #define MSR_SYSENTER_EIP 0x176 589b2b3ffcdSSimon Schubert #define MSR_MCG_CAP 0x179 590b2b3ffcdSSimon Schubert #define MSR_MCG_STATUS 0x17a 591b2b3ffcdSSimon Schubert #define MSR_MCG_CTL 0x17b 592b2b3ffcdSSimon Schubert #define MSR_EVNTSEL0 0x186 593b2b3ffcdSSimon Schubert #define MSR_EVNTSEL1 0x187 594b2b3ffcdSSimon Schubert #define MSR_THERM_CONTROL 0x19a 595b2b3ffcdSSimon Schubert #define MSR_THERM_INTERRUPT 0x19b 596b2b3ffcdSSimon Schubert #define MSR_THERM_STATUS 0x19c 59796abf295SAaron LI 59896abf295SAaron LI #define MSR_IA32_MISC_ENABLE 0x1a0 /* Enable Misc. Processor Features */ 59996abf295SAaron LI #define IA32_MISC_FAST_STR_EN (1ULL << 0) 60096abf295SAaron LI #define IA32_MISC_ATCC_EN (1ULL << 3) 60196abf295SAaron LI #define IA32_MISC_PERFMON_EN (1ULL << 7) 60296abf295SAaron LI #define IA32_MISC_BTS_UNAVAIL (1ULL << 11) 60396abf295SAaron LI #define IA32_MISC_PEBS_UNAVAIL (1ULL << 12) 60496abf295SAaron LI #define IA32_MISC_EISST_EN (1ULL << 16) 60596abf295SAaron LI #define IA32_MISC_MWAIT_EN (1ULL << 18) 60696abf295SAaron LI #define IA32_MISC_LIMIT_CPUID (1ULL << 22) 60796abf295SAaron LI #define IA32_MISC_XTPR_DIS (1ULL << 23) 60896abf295SAaron LI #define IA32_MISC_XD_DIS (1ULL << 34) 60996abf295SAaron LI 610575aab54SSascha Wildner #define MSR_IA32_TEMPERATURE_TARGET 0x1a2 61185843744SSepherosa Ziehau #define MSR_PKG_THERM_STATUS 0x1b1 61285843744SSepherosa Ziehau #define MSR_PKG_THERM_INTR 0x1b2 613b2b3ffcdSSimon Schubert #define MSR_DEBUGCTLMSR 0x1d9 614b2b3ffcdSSimon Schubert #define MSR_LASTBRANCHFROMIP 0x1db 615b2b3ffcdSSimon Schubert #define MSR_LASTBRANCHTOIP 0x1dc 616b2b3ffcdSSimon Schubert #define MSR_LASTINTFROMIP 0x1dd 617b2b3ffcdSSimon Schubert #define MSR_LASTINTTOIP 0x1de 618b2b3ffcdSSimon Schubert #define MSR_ROB_CR_BKUPTMPDR6 0x1e0 619b2b3ffcdSSimon Schubert #define MSR_MTRRVarBase 0x200 620b2b3ffcdSSimon Schubert #define MSR_MTRR64kBase 0x250 621b2b3ffcdSSimon Schubert #define MSR_MTRR16kBase 0x258 622b2b3ffcdSSimon Schubert #define MSR_MTRR4kBase 0x268 623b2b3ffcdSSimon Schubert #define MSR_PAT 0x277 624b2b3ffcdSSimon Schubert #define MSR_MTRRdefType 0x2ff 625b2b3ffcdSSimon Schubert #define MSR_MC0_CTL 0x400 626b2b3ffcdSSimon Schubert #define MSR_MC0_STATUS 0x401 627b2b3ffcdSSimon Schubert #define MSR_MC0_ADDR 0x402 628b2b3ffcdSSimon Schubert #define MSR_MC0_MISC 0x403 629b2b3ffcdSSimon Schubert #define MSR_MC1_CTL 0x404 630b2b3ffcdSSimon Schubert #define MSR_MC1_STATUS 0x405 631b2b3ffcdSSimon Schubert #define MSR_MC1_ADDR 0x406 632b2b3ffcdSSimon Schubert #define MSR_MC1_MISC 0x407 633b2b3ffcdSSimon Schubert #define MSR_MC2_CTL 0x408 634b2b3ffcdSSimon Schubert #define MSR_MC2_STATUS 0x409 635b2b3ffcdSSimon Schubert #define MSR_MC2_ADDR 0x40a 636b2b3ffcdSSimon Schubert #define MSR_MC2_MISC 0x40b 637b2b3ffcdSSimon Schubert #define MSR_MC3_CTL 0x40c 638b2b3ffcdSSimon Schubert #define MSR_MC3_STATUS 0x40d 639b2b3ffcdSSimon Schubert #define MSR_MC3_ADDR 0x40e 640b2b3ffcdSSimon Schubert #define MSR_MC3_MISC 0x40f 641b2b3ffcdSSimon Schubert #define MSR_MC4_CTL 0x410 642b2b3ffcdSSimon Schubert #define MSR_MC4_STATUS 0x411 643b2b3ffcdSSimon Schubert #define MSR_MC4_ADDR 0x412 644b2b3ffcdSSimon Schubert #define MSR_MC4_MISC 0x413 645309b1170SImre Vadász #define MSR_RAPL_POWER_UNIT 0x606 646309b1170SImre Vadász #define MSR_PKG_ENERGY_STATUS 0x611 647309b1170SImre Vadász #define MSR_DRAM_ENERGY_STATUS 0x619 648309b1170SImre Vadász #define MSR_PP0_ENERGY_STATUS 0x639 649309b1170SImre Vadász #define MSR_PP1_ENERGY_STATUS 0x641 650214ee9b5SImre Vadász #define MSR_PLATFORM_ENERGY_COUNTER 0x64d /* Skylake and later */ 6512dc35628SAaron LI #define MSR_PPERF 0x64e /* Productive Performance Count */ 6522dc35628SAaron LI #define MSR_PERF_LIMIT_REASONS 0x64f /* Indicator of Frequency Clipping */ 6532dc35628SAaron LI #define MSR_TSC_DEADLINE 0x6e0 /* LAPIC TSC Deadline Mode Target count */ 654b2b3ffcdSSimon Schubert 6552dc35628SAaron LI /* Hardware P-states interface */ 6562dc35628SAaron LI #define MSR_PM_ENABLE 0x770 /* Enable/disable HWP */ 6572dc35628SAaron LI #define MSR_HWP_CAPABILITIES 0x771 /* HWP Performance Range Enumeration */ 6582dc35628SAaron LI #define MSR_HWP_REQUEST_PKG 0x772 /* Control hints to all logical proc */ 6592dc35628SAaron LI #define MSR_HWP_INTERRUPT 0x773 /* Control HWP Native Interrupts */ 6602dc35628SAaron LI #define MSR_HWP_REQUEST 0x774 /* Control hints to a logical proc */ 6612dc35628SAaron LI #define MSR_HWP_STATUS 0x777 662b2b3ffcdSSimon Schubert 663b2b3ffcdSSimon Schubert /* 664b2b3ffcdSSimon Schubert * PAT modes. 665b2b3ffcdSSimon Schubert */ 666b2b3ffcdSSimon Schubert #define PAT_UNCACHEABLE 0x00 667b2b3ffcdSSimon Schubert #define PAT_WRITE_COMBINING 0x01 668b2b3ffcdSSimon Schubert #define PAT_WRITE_THROUGH 0x04 669b2b3ffcdSSimon Schubert #define PAT_WRITE_PROTECTED 0x05 670b2b3ffcdSSimon Schubert #define PAT_WRITE_BACK 0x06 671b2b3ffcdSSimon Schubert #define PAT_UNCACHED 0x07 672b2b3ffcdSSimon Schubert #define PAT_VALUE(i, m) ((long)(m) << (8 * (i))) 673b2b3ffcdSSimon Schubert #define PAT_MASK(i) PAT_VALUE(i, 0xff) 674b2b3ffcdSSimon Schubert 675b2b3ffcdSSimon Schubert /* 676b2b3ffcdSSimon Schubert * Constants related to MTRRs 677b2b3ffcdSSimon Schubert */ 678b2b3ffcdSSimon Schubert #define MTRR_UNCACHEABLE 0x00 679b2b3ffcdSSimon Schubert #define MTRR_WRITE_COMBINING 0x01 680b2b3ffcdSSimon Schubert #define MTRR_WRITE_THROUGH 0x04 681b2b3ffcdSSimon Schubert #define MTRR_WRITE_PROTECTED 0x05 682b2b3ffcdSSimon Schubert #define MTRR_WRITE_BACK 0x06 683b2b3ffcdSSimon Schubert #define MTRR_N64K 8 /* numbers of fixed-size entries */ 684b2b3ffcdSSimon Schubert #define MTRR_N16K 16 685b2b3ffcdSSimon Schubert #define MTRR_N4K 64 686b2b3ffcdSSimon Schubert #define MTRR_CAP_WC 0x0000000000000400UL 687b2b3ffcdSSimon Schubert #define MTRR_CAP_FIXED 0x0000000000000100UL 688b2b3ffcdSSimon Schubert #define MTRR_CAP_VCNT 0x00000000000000ffUL 689b2b3ffcdSSimon Schubert #define MTRR_DEF_ENABLE 0x0000000000000800UL 690b2b3ffcdSSimon Schubert #define MTRR_DEF_FIXED_ENABLE 0x0000000000000400UL 691b2b3ffcdSSimon Schubert #define MTRR_DEF_TYPE 0x00000000000000ffUL 692b2b3ffcdSSimon Schubert #define MTRR_PHYSBASE_PHYSBASE 0x000ffffffffff000UL 693b2b3ffcdSSimon Schubert #define MTRR_PHYSBASE_TYPE 0x00000000000000ffUL 694b2b3ffcdSSimon Schubert #define MTRR_PHYSMASK_PHYSMASK 0x000ffffffffff000UL 695b2b3ffcdSSimon Schubert #define MTRR_PHYSMASK_VALID 0x0000000000000800UL 696b2b3ffcdSSimon Schubert 697b2b3ffcdSSimon Schubert /* Performance Control Register (5x86 only). */ 698b2b3ffcdSSimon Schubert #define PCR0 0x20 699b2b3ffcdSSimon Schubert #define PCR0_RSTK 0x01 /* Enables return stack */ 700b2b3ffcdSSimon Schubert #define PCR0_BTB 0x02 /* Enables branch target buffer */ 701b2b3ffcdSSimon Schubert #define PCR0_LOOP 0x04 /* Enables loop */ 7022dc35628SAaron LI #define PCR0_AIS 0x08 /* Enables all instrcutions stalled to serialize pipe. */ 703b2b3ffcdSSimon Schubert #define PCR0_MLR 0x10 /* Enables reordering of misaligned loads */ 704b2b3ffcdSSimon Schubert #define PCR0_BTBRT 0x40 /* Enables BTB test register. */ 705b2b3ffcdSSimon Schubert #define PCR0_LSSER 0x80 /* Disable reorder */ 706b2b3ffcdSSimon Schubert 707b2b3ffcdSSimon Schubert /* Device Identification Registers */ 708b2b3ffcdSSimon Schubert #define DIR0 0xfe 709b2b3ffcdSSimon Schubert #define DIR1 0xff 710b2b3ffcdSSimon Schubert 711b2b3ffcdSSimon Schubert /* 712b2b3ffcdSSimon Schubert * Machine Check register constants. 713b2b3ffcdSSimon Schubert */ 714b2b3ffcdSSimon Schubert #define MCG_CAP_COUNT 0x000000ff 715b2b3ffcdSSimon Schubert #define MCG_CAP_CTL_P 0x00000100 716b2b3ffcdSSimon Schubert #define MCG_CAP_EXT_P 0x00000200 717b2b3ffcdSSimon Schubert #define MCG_CAP_TES_P 0x00000800 718b2b3ffcdSSimon Schubert #define MCG_CAP_EXT_CNT 0x00ff0000 719b2b3ffcdSSimon Schubert #define MCG_STATUS_RIPV 0x00000001 720b2b3ffcdSSimon Schubert #define MCG_STATUS_EIPV 0x00000002 721b2b3ffcdSSimon Schubert #define MCG_STATUS_MCIP 0x00000004 722b2b3ffcdSSimon Schubert #define MCG_CTL_ENABLE 0xffffffffffffffffUL 723b2b3ffcdSSimon Schubert #define MCG_CTL_DISABLE 0x0000000000000000UL 724b2b3ffcdSSimon Schubert #define MSR_MC_CTL(x) (MSR_MC0_CTL + (x) * 4) 725b2b3ffcdSSimon Schubert #define MSR_MC_STATUS(x) (MSR_MC0_STATUS + (x) * 4) 726b2b3ffcdSSimon Schubert #define MSR_MC_ADDR(x) (MSR_MC0_ADDR + (x) * 4) 727b2b3ffcdSSimon Schubert #define MSR_MC_MISC(x) (MSR_MC0_MISC + (x) * 4) 728b2b3ffcdSSimon Schubert #define MC_STATUS_MCA_ERROR 0x000000000000ffffUL 729b2b3ffcdSSimon Schubert #define MC_STATUS_MODEL_ERROR 0x00000000ffff0000UL 730b2b3ffcdSSimon Schubert #define MC_STATUS_OTHER_INFO 0x01ffffff00000000UL 731b2b3ffcdSSimon Schubert #define MC_STATUS_PCC 0x0200000000000000UL 732b2b3ffcdSSimon Schubert #define MC_STATUS_ADDRV 0x0400000000000000UL 733b2b3ffcdSSimon Schubert #define MC_STATUS_MISCV 0x0800000000000000UL 734b2b3ffcdSSimon Schubert #define MC_STATUS_EN 0x1000000000000000UL 735b2b3ffcdSSimon Schubert #define MC_STATUS_UC 0x2000000000000000UL 736b2b3ffcdSSimon Schubert #define MC_STATUS_OVER 0x4000000000000000UL 737b2b3ffcdSSimon Schubert #define MC_STATUS_VAL 0x8000000000000000UL 738b2b3ffcdSSimon Schubert 739b2b3ffcdSSimon Schubert /* 740b2b3ffcdSSimon Schubert * The following four 3-byte registers control the non-cacheable regions. 741b2b3ffcdSSimon Schubert * These registers must be written as three separate bytes. 742b2b3ffcdSSimon Schubert * 743b2b3ffcdSSimon Schubert * NCRx+0: A31-A24 of starting address 744b2b3ffcdSSimon Schubert * NCRx+1: A23-A16 of starting address 745b2b3ffcdSSimon Schubert * NCRx+2: A15-A12 of starting address | NCR_SIZE_xx. 746b2b3ffcdSSimon Schubert * 747b2b3ffcdSSimon Schubert * The non-cacheable region's starting address must be aligned to the 748b2b3ffcdSSimon Schubert * size indicated by the NCR_SIZE_xx field. 749b2b3ffcdSSimon Schubert */ 750b2b3ffcdSSimon Schubert #define NCR1 0xc4 751b2b3ffcdSSimon Schubert #define NCR2 0xc7 752b2b3ffcdSSimon Schubert #define NCR3 0xca 753b2b3ffcdSSimon Schubert #define NCR4 0xcd 754b2b3ffcdSSimon Schubert 755b2b3ffcdSSimon Schubert #define NCR_SIZE_0K 0 756b2b3ffcdSSimon Schubert #define NCR_SIZE_4K 1 757b2b3ffcdSSimon Schubert #define NCR_SIZE_8K 2 758b2b3ffcdSSimon Schubert #define NCR_SIZE_16K 3 759b2b3ffcdSSimon Schubert #define NCR_SIZE_32K 4 760b2b3ffcdSSimon Schubert #define NCR_SIZE_64K 5 761b2b3ffcdSSimon Schubert #define NCR_SIZE_128K 6 762b2b3ffcdSSimon Schubert #define NCR_SIZE_256K 7 763b2b3ffcdSSimon Schubert #define NCR_SIZE_512K 8 764b2b3ffcdSSimon Schubert #define NCR_SIZE_1M 9 765b2b3ffcdSSimon Schubert #define NCR_SIZE_2M 10 766b2b3ffcdSSimon Schubert #define NCR_SIZE_4M 11 767b2b3ffcdSSimon Schubert #define NCR_SIZE_8M 12 768b2b3ffcdSSimon Schubert #define NCR_SIZE_16M 13 769b2b3ffcdSSimon Schubert #define NCR_SIZE_32M 14 770b2b3ffcdSSimon Schubert #define NCR_SIZE_4G 15 771b2b3ffcdSSimon Schubert 772b2b3ffcdSSimon Schubert /* 773b2b3ffcdSSimon Schubert * The address region registers are used to specify the location and 774b2b3ffcdSSimon Schubert * size for the eight address regions. 775b2b3ffcdSSimon Schubert * 776b2b3ffcdSSimon Schubert * ARRx + 0: A31-A24 of start address 777b2b3ffcdSSimon Schubert * ARRx + 1: A23-A16 of start address 778b2b3ffcdSSimon Schubert * ARRx + 2: A15-A12 of start address | ARR_SIZE_xx 779b2b3ffcdSSimon Schubert */ 780b2b3ffcdSSimon Schubert #define ARR0 0xc4 781b2b3ffcdSSimon Schubert #define ARR1 0xc7 782b2b3ffcdSSimon Schubert #define ARR2 0xca 783b2b3ffcdSSimon Schubert #define ARR3 0xcd 784b2b3ffcdSSimon Schubert #define ARR4 0xd0 785b2b3ffcdSSimon Schubert #define ARR5 0xd3 786b2b3ffcdSSimon Schubert #define ARR6 0xd6 787b2b3ffcdSSimon Schubert #define ARR7 0xd9 788b2b3ffcdSSimon Schubert 789b2b3ffcdSSimon Schubert #define ARR_SIZE_0K 0 790b2b3ffcdSSimon Schubert #define ARR_SIZE_4K 1 791b2b3ffcdSSimon Schubert #define ARR_SIZE_8K 2 792b2b3ffcdSSimon Schubert #define ARR_SIZE_16K 3 793b2b3ffcdSSimon Schubert #define ARR_SIZE_32K 4 794b2b3ffcdSSimon Schubert #define ARR_SIZE_64K 5 795b2b3ffcdSSimon Schubert #define ARR_SIZE_128K 6 796b2b3ffcdSSimon Schubert #define ARR_SIZE_256K 7 797b2b3ffcdSSimon Schubert #define ARR_SIZE_512K 8 798b2b3ffcdSSimon Schubert #define ARR_SIZE_1M 9 799b2b3ffcdSSimon Schubert #define ARR_SIZE_2M 10 800b2b3ffcdSSimon Schubert #define ARR_SIZE_4M 11 801b2b3ffcdSSimon Schubert #define ARR_SIZE_8M 12 802b2b3ffcdSSimon Schubert #define ARR_SIZE_16M 13 803b2b3ffcdSSimon Schubert #define ARR_SIZE_32M 14 804b2b3ffcdSSimon Schubert #define ARR_SIZE_4G 15 805b2b3ffcdSSimon Schubert 806b2b3ffcdSSimon Schubert /* 807b2b3ffcdSSimon Schubert * The region control registers specify the attributes associated with 808b2b3ffcdSSimon Schubert * the ARRx addres regions. 809b2b3ffcdSSimon Schubert */ 810b2b3ffcdSSimon Schubert #define RCR0 0xdc 811b2b3ffcdSSimon Schubert #define RCR1 0xdd 812b2b3ffcdSSimon Schubert #define RCR2 0xde 813b2b3ffcdSSimon Schubert #define RCR3 0xdf 814b2b3ffcdSSimon Schubert #define RCR4 0xe0 815b2b3ffcdSSimon Schubert #define RCR5 0xe1 816b2b3ffcdSSimon Schubert #define RCR6 0xe2 817b2b3ffcdSSimon Schubert #define RCR7 0xe3 818b2b3ffcdSSimon Schubert 819b2b3ffcdSSimon Schubert #define RCR_RCD 0x01 /* Disables caching for ARRx (x = 0-6). */ 820b2b3ffcdSSimon Schubert #define RCR_RCE 0x01 /* Enables caching for ARR7. */ 821b2b3ffcdSSimon Schubert #define RCR_WWO 0x02 /* Weak write ordering. */ 822b2b3ffcdSSimon Schubert #define RCR_WL 0x04 /* Weak locking. */ 823b2b3ffcdSSimon Schubert #define RCR_WG 0x08 /* Write gathering. */ 824b2b3ffcdSSimon Schubert #define RCR_WT 0x10 /* Write-through. */ 825b2b3ffcdSSimon Schubert #define RCR_NLB 0x20 /* LBA# pin is not asserted. */ 826b2b3ffcdSSimon Schubert 827b2b3ffcdSSimon Schubert /* AMD Write Allocate Top-Of-Memory and Control Register */ 828b2b3ffcdSSimon Schubert #define AMD_WT_ALLOC_TME 0x40000 /* top-of-memory enable */ 829b2b3ffcdSSimon Schubert #define AMD_WT_ALLOC_PRE 0x20000 /* programmable range enable */ 830b2b3ffcdSSimon Schubert #define AMD_WT_ALLOC_FRE 0x10000 /* fixed (A0000-FFFFF) range enable */ 831b2b3ffcdSSimon Schubert 8321d0dec79SAaron LI /* 8331d0dec79SAaron LI * x86_64 MSR's 8341d0dec79SAaron LI */ 8351d0dec79SAaron LI #define MSR_EFER 0xc0000080 /* Extended Feature Enable Register */ 8361d0dec79SAaron LI #define EFER_SCE 0x00000001 /* System Call Extensions (R/W) */ 8371d0dec79SAaron LI #define EFER_LME 0x00000100 /* Long Mode Enable (R/W) */ 8381d0dec79SAaron LI #define EFER_LMA 0x00000400 /* Long Mode Active (R) */ 8391d0dec79SAaron LI #define EFER_NXE 0x00000800 /* PTE No-Execute Enable (R/W) */ 8401d0dec79SAaron LI #define EFER_SVME 0x00001000 /* SVM Enable (R/W) */ 8411d0dec79SAaron LI #define EFER_LMSLE 0x00002000 /* Long Mode Segment Limit Enable */ 8421d0dec79SAaron LI #define EFER_FFXSR 0x00004000 /* Fast FXSAVE/FXRSTOR Enable */ 8431d0dec79SAaron LI #define EFER_TCE 0x00008000 /* Translation Cache Extension */ 8441d0dec79SAaron LI #define EFER_MCOMMIT 0x00020000 /* MCOMMIT Enable */ 8451d0dec79SAaron LI #define EFER_INTWB 0x00040000 /* Intr WBINVD/WBNOINVD Enable */ 8461d0dec79SAaron LI 847b2b3ffcdSSimon Schubert #define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target/cs/ss */ 848b2b3ffcdSSimon Schubert #define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target rip */ 849b2b3ffcdSSimon Schubert #define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target rip */ 850b2b3ffcdSSimon Schubert #define MSR_SF_MASK 0xc0000084 /* syscall flags mask */ 851b2b3ffcdSSimon Schubert #define MSR_FSBASE 0xc0000100 /* base address of the %fs "segment" */ 852b2b3ffcdSSimon Schubert #define MSR_GSBASE 0xc0000101 /* base address of the %gs "segment" */ 853b2b3ffcdSSimon Schubert #define MSR_KGSBASE 0xc0000102 /* base address of the kernel %gs */ 854a7c3d105SAaron LI #define MSR_TSC_AUX 0xc0000103 /* TSC_AUX register (for rdtscp) */ 855b2b3ffcdSSimon Schubert #define MSR_PERFEVSEL0 0xc0010000 856b2b3ffcdSSimon Schubert #define MSR_PERFEVSEL1 0xc0010001 857b2b3ffcdSSimon Schubert #define MSR_PERFEVSEL2 0xc0010002 858b2b3ffcdSSimon Schubert #define MSR_PERFEVSEL3 0xc0010003 859d060dd23SAaron LI #define MSR_K7_PERFCTR0 0xc0010004 860d060dd23SAaron LI #define MSR_K7_PERFCTR1 0xc0010005 861d060dd23SAaron LI #define MSR_K7_PERFCTR2 0xc0010006 862d060dd23SAaron LI #define MSR_K7_PERFCTR3 0xc0010007 863b2b3ffcdSSimon Schubert #define MSR_SYSCFG 0xc0010010 864b2b3ffcdSSimon Schubert #define MSR_IORRBASE0 0xc0010016 865b2b3ffcdSSimon Schubert #define MSR_IORRMASK0 0xc0010017 866b2b3ffcdSSimon Schubert #define MSR_IORRBASE1 0xc0010018 867b2b3ffcdSSimon Schubert #define MSR_IORRMASK1 0xc0010019 868b2b3ffcdSSimon Schubert #define MSR_TOP_MEM 0xc001001a /* boundary for ram below 4G */ 869b2b3ffcdSSimon Schubert #define MSR_TOP_MEM2 0xc001001d /* boundary for ram above 4G */ 87096abf295SAaron LI 87196abf295SAaron LI #define MSR_AMD_NB_CFG 0xc001001f /* Northbridge Configuration */ 87296abf295SAaron LI #define NB_CFG_INITAPICCPUIDLO (1ULL << 54) 87396abf295SAaron LI 87496abf295SAaron LI #define MSR_AMD_PATCH_LEVEL 0x0000008b 87596abf295SAaron LI #define MSR_AMD_PATCH_LOADER 0xc0010020 /* update microcode */ 876b2b3ffcdSSimon Schubert 877b2fc28abSAaron LI #define MSR_AMD_VM_CR 0xc0010114 /* SVM: feature control */ 878b2fc28abSAaron LI #define VM_CR_DPD 0x00000001 /* Debug Port Disable */ 879b2fc28abSAaron LI #define VM_CR_R_INIT 0x00000002 /* Intercept INIT signals */ 880b2fc28abSAaron LI #define VM_CR_DIS_A20M 0x00000004 /* Disable A20 masking */ 881b2fc28abSAaron LI #define VM_CR_LOCK 0x00000008 /* SVM Lock */ 882b2fc28abSAaron LI #define VM_CR_SVMDIS 0x00000010 /* SVM Disable */ 88388416a26SMatthew Dillon 884b2fc28abSAaron LI #define MSR_AMD_VM_HSAVE_PA 0xc0010117 /* SVM: host save area address */ 88596abf295SAaron LI #define MSR_AMD_LS_CFG 0xc0011020 /* Load-Store Configuration */ 88696abf295SAaron LI #define MSR_AMD_IC_CFG 0xc0011021 /* Instruction Cache Configuration */ 887b2fc28abSAaron LI #define MSR_AMD_DE_CFG 0xc0011029 /* Decode Configuration */ 888a86ce0cdSMatthew Dillon 889b2b3ffcdSSimon Schubert /* VIA ACE crypto featureset: for via_feature_rng */ 890b2b3ffcdSSimon Schubert #define VIA_HAS_RNG 1 /* cpu has RNG */ 891b2b3ffcdSSimon Schubert 892b2b3ffcdSSimon Schubert /* VIA ACE crypto featureset: for via_feature_xcrypt */ 893b2b3ffcdSSimon Schubert #define VIA_HAS_AES 1 /* cpu has AES */ 894b2b3ffcdSSimon Schubert #define VIA_HAS_SHA 2 /* cpu has SHA1 & SHA256 */ 895b2b3ffcdSSimon Schubert #define VIA_HAS_MM 4 /* cpu has RSA instructions */ 896b2b3ffcdSSimon Schubert #define VIA_HAS_AESCTR 8 /* cpu has AES-CTR instructions */ 897b2b3ffcdSSimon Schubert 898b2b3ffcdSSimon Schubert /* Centaur Extended Feature flags */ 899b2b3ffcdSSimon Schubert #define VIA_CPUID_HAS_RNG 0x000004 900b2b3ffcdSSimon Schubert #define VIA_CPUID_DO_RNG 0x000008 901b2b3ffcdSSimon Schubert #define VIA_CPUID_HAS_ACE 0x000040 902b2b3ffcdSSimon Schubert #define VIA_CPUID_DO_ACE 0x000080 903b2b3ffcdSSimon Schubert #define VIA_CPUID_HAS_ACE2 0x000100 904b2b3ffcdSSimon Schubert #define VIA_CPUID_DO_ACE2 0x000200 905b2b3ffcdSSimon Schubert #define VIA_CPUID_HAS_PHE 0x000400 906b2b3ffcdSSimon Schubert #define VIA_CPUID_DO_PHE 0x000800 907b2b3ffcdSSimon Schubert #define VIA_CPUID_HAS_PMM 0x001000 908b2b3ffcdSSimon Schubert #define VIA_CPUID_DO_PMM 0x002000 909b2b3ffcdSSimon Schubert 910b2b3ffcdSSimon Schubert #endif /* !_CPU_SPECIALREG_H_ */ 911