xref: /dflybsd-src/sys/bus/u4b/net/if_axereg.h (revision a72f249238f070df61ff0d200ac468e2f1493a0c)
112bd3c8bSSascha Wildner /*-
212bd3c8bSSascha Wildner  * Copyright (c) 1997, 1998, 1999, 2000-2003
312bd3c8bSSascha Wildner  *	Bill Paul <wpaul@windriver.com>.  All rights reserved.
412bd3c8bSSascha Wildner  *
512bd3c8bSSascha Wildner  * Redistribution and use in source and binary forms, with or without
612bd3c8bSSascha Wildner  * modification, are permitted provided that the following conditions
712bd3c8bSSascha Wildner  * are met:
812bd3c8bSSascha Wildner  * 1. Redistributions of source code must retain the above copyright
912bd3c8bSSascha Wildner  *    notice, this list of conditions and the following disclaimer.
1012bd3c8bSSascha Wildner  * 2. Redistributions in binary form must reproduce the above copyright
1112bd3c8bSSascha Wildner  *    notice, this list of conditions and the following disclaimer in the
1212bd3c8bSSascha Wildner  *    documentation and/or other materials provided with the distribution.
1312bd3c8bSSascha Wildner  * 3. All advertising materials mentioning features or use of this software
1412bd3c8bSSascha Wildner  *    must display the following acknowledgement:
1512bd3c8bSSascha Wildner  *	This product includes software developed by Bill Paul.
1612bd3c8bSSascha Wildner  * 4. Neither the name of the author nor the names of any co-contributors
1712bd3c8bSSascha Wildner  *    may be used to endorse or promote products derived from this software
1812bd3c8bSSascha Wildner  *    without specific prior written permission.
1912bd3c8bSSascha Wildner  *
2012bd3c8bSSascha Wildner  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
2112bd3c8bSSascha Wildner  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
2212bd3c8bSSascha Wildner  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2312bd3c8bSSascha Wildner  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
2412bd3c8bSSascha Wildner  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
2512bd3c8bSSascha Wildner  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
2612bd3c8bSSascha Wildner  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
2712bd3c8bSSascha Wildner  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
2812bd3c8bSSascha Wildner  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
2912bd3c8bSSascha Wildner  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
3012bd3c8bSSascha Wildner  * THE POSSIBILITY OF SUCH DAMAGE.
3112bd3c8bSSascha Wildner  *
3212bd3c8bSSascha Wildner  * $FreeBSD$
3312bd3c8bSSascha Wildner  */
3412bd3c8bSSascha Wildner 
3512bd3c8bSSascha Wildner /*
3612bd3c8bSSascha Wildner  * Definitions for the ASIX Electronics AX88172, AX88178
3712bd3c8bSSascha Wildner  * and AX88772 to ethernet controllers.
3812bd3c8bSSascha Wildner  */
3912bd3c8bSSascha Wildner 
4012bd3c8bSSascha Wildner /*
4112bd3c8bSSascha Wildner  * Vendor specific commands.  ASIX conveniently doesn't document the 'set
4212bd3c8bSSascha Wildner  * NODEID' command in their datasheet (thanks a lot guys).
4312bd3c8bSSascha Wildner  * To make handling these commands easier, I added some extra data which is
4412bd3c8bSSascha Wildner  * decided by the axe_cmd() routine. Commands are encoded in 16 bits, with
4512bd3c8bSSascha Wildner  * the format: LDCC. L and D are both nibbles in the high byte.  L represents
4612bd3c8bSSascha Wildner  * the data length (0 to 15) and D represents the direction (0 for vendor read,
4712bd3c8bSSascha Wildner  * 1 for vendor write).  CC is the command byte, as specified in the manual.
4812bd3c8bSSascha Wildner  */
4912bd3c8bSSascha Wildner 
5012bd3c8bSSascha Wildner #define	AXE_CMD_IS_WRITE(x)	(((x) & 0x0F00) >> 8)
5112bd3c8bSSascha Wildner #define	AXE_CMD_LEN(x)		(((x) & 0xF000) >> 12)
5212bd3c8bSSascha Wildner #define	AXE_CMD_CMD(x)		((x) & 0x00FF)
5312bd3c8bSSascha Wildner 
5412bd3c8bSSascha Wildner #define	AXE_172_CMD_READ_RXTX_SRAM		0x2002
5512bd3c8bSSascha Wildner #define	AXE_182_CMD_READ_RXTX_SRAM		0x8002
5612bd3c8bSSascha Wildner #define	AXE_172_CMD_WRITE_RX_SRAM		0x0103
5712bd3c8bSSascha Wildner #define	AXE_182_CMD_WRITE_RXTX_SRAM		0x8103
5812bd3c8bSSascha Wildner #define	AXE_172_CMD_WRITE_TX_SRAM		0x0104
5912bd3c8bSSascha Wildner #define	AXE_CMD_MII_OPMODE_SW			0x0106
6012bd3c8bSSascha Wildner #define	AXE_CMD_MII_READ_REG			0x2007
6112bd3c8bSSascha Wildner #define	AXE_CMD_MII_WRITE_REG			0x2108
6212bd3c8bSSascha Wildner #define	AXE_CMD_MII_READ_OPMODE			0x1009
6312bd3c8bSSascha Wildner #define	AXE_CMD_MII_OPMODE_HW			0x010A
6412bd3c8bSSascha Wildner #define	AXE_CMD_SROM_READ			0x200B
6512bd3c8bSSascha Wildner #define	AXE_CMD_SROM_WRITE			0x010C
6612bd3c8bSSascha Wildner #define	AXE_CMD_SROM_WR_ENABLE			0x010D
6712bd3c8bSSascha Wildner #define	AXE_CMD_SROM_WR_DISABLE			0x010E
6812bd3c8bSSascha Wildner #define	AXE_CMD_RXCTL_READ			0x200F
6912bd3c8bSSascha Wildner #define	AXE_CMD_RXCTL_WRITE			0x0110
7012bd3c8bSSascha Wildner #define	AXE_CMD_READ_IPG012			0x3011
7112bd3c8bSSascha Wildner #define	AXE_172_CMD_WRITE_IPG0			0x0112
7212bd3c8bSSascha Wildner #define	AXE_178_CMD_WRITE_IPG012		0x0112
7312bd3c8bSSascha Wildner #define	AXE_172_CMD_WRITE_IPG1			0x0113
7412bd3c8bSSascha Wildner #define	AXE_178_CMD_READ_NODEID			0x6013
7512bd3c8bSSascha Wildner #define	AXE_172_CMD_WRITE_IPG2			0x0114
7612bd3c8bSSascha Wildner #define	AXE_178_CMD_WRITE_NODEID		0x6114
7712bd3c8bSSascha Wildner #define	AXE_CMD_READ_MCAST			0x8015
7812bd3c8bSSascha Wildner #define	AXE_CMD_WRITE_MCAST			0x8116
7912bd3c8bSSascha Wildner #define	AXE_172_CMD_READ_NODEID			0x6017
8012bd3c8bSSascha Wildner #define	AXE_172_CMD_WRITE_NODEID		0x6118
8112bd3c8bSSascha Wildner 
8212bd3c8bSSascha Wildner #define	AXE_CMD_READ_PHYID			0x2019
8312bd3c8bSSascha Wildner #define	AXE_172_CMD_READ_MEDIA			0x101A
8412bd3c8bSSascha Wildner #define	AXE_178_CMD_READ_MEDIA			0x201A
8512bd3c8bSSascha Wildner #define	AXE_CMD_WRITE_MEDIA			0x011B
8612bd3c8bSSascha Wildner #define	AXE_CMD_READ_MONITOR_MODE		0x101C
8712bd3c8bSSascha Wildner #define	AXE_CMD_WRITE_MONITOR_MODE		0x011D
8812bd3c8bSSascha Wildner #define	AXE_CMD_READ_GPIO			0x101E
8912bd3c8bSSascha Wildner #define	AXE_CMD_WRITE_GPIO			0x011F
9012bd3c8bSSascha Wildner 
9112bd3c8bSSascha Wildner #define	AXE_CMD_SW_RESET_REG			0x0120
9212bd3c8bSSascha Wildner #define	AXE_CMD_SW_PHY_STATUS			0x0021
9312bd3c8bSSascha Wildner #define	AXE_CMD_SW_PHY_SELECT			0x0122
9412bd3c8bSSascha Wildner 
9512bd3c8bSSascha Wildner /* AX88772A and AX88772B only. */
9612bd3c8bSSascha Wildner #define	AXE_CMD_READ_VLAN_CTRL			0x4027
9712bd3c8bSSascha Wildner #define	AXE_CMD_WRITE_VLAN_CTRL			0x4028
9812bd3c8bSSascha Wildner 
9912bd3c8bSSascha Wildner #define	AXE_772B_CMD_RXCTL_WRITE_CFG		0x012A
10012bd3c8bSSascha Wildner #define	AXE_772B_CMD_READ_RXCSUM		0x002B
10112bd3c8bSSascha Wildner #define	AXE_772B_CMD_WRITE_RXCSUM		0x012C
10212bd3c8bSSascha Wildner #define	AXE_772B_CMD_READ_TXCSUM		0x002D
10312bd3c8bSSascha Wildner #define	AXE_772B_CMD_WRITE_TXCSUM		0x012E
10412bd3c8bSSascha Wildner 
10512bd3c8bSSascha Wildner #define	AXE_SW_RESET_CLEAR			0x00
10612bd3c8bSSascha Wildner #define	AXE_SW_RESET_RR				0x01
10712bd3c8bSSascha Wildner #define	AXE_SW_RESET_RT				0x02
10812bd3c8bSSascha Wildner #define	AXE_SW_RESET_PRTE			0x04
10912bd3c8bSSascha Wildner #define	AXE_SW_RESET_PRL			0x08
11012bd3c8bSSascha Wildner #define	AXE_SW_RESET_BZ				0x10
11112bd3c8bSSascha Wildner #define	AXE_SW_RESET_IPRL			0x20
11212bd3c8bSSascha Wildner #define	AXE_SW_RESET_IPPD			0x40
11312bd3c8bSSascha Wildner 
11412bd3c8bSSascha Wildner /* AX88178 documentation says to always write this bit... */
11512bd3c8bSSascha Wildner #define	AXE_178_RESET_MAGIC			0x40
11612bd3c8bSSascha Wildner 
11712bd3c8bSSascha Wildner #define	AXE_178_MEDIA_GMII			0x0001
11812bd3c8bSSascha Wildner #define	AXE_MEDIA_FULL_DUPLEX			0x0002
11912bd3c8bSSascha Wildner #define	AXE_172_MEDIA_TX_ABORT_ALLOW		0x0004
12012bd3c8bSSascha Wildner 
12112bd3c8bSSascha Wildner /* AX88178/88772 documentation says to always write 1 to bit 2 */
12212bd3c8bSSascha Wildner #define	AXE_178_MEDIA_MAGIC			0x0004
12312bd3c8bSSascha Wildner /* AX88772 documentation says to always write 0 to bit 3 */
12412bd3c8bSSascha Wildner #define	AXE_178_MEDIA_ENCK			0x0008
12512bd3c8bSSascha Wildner #define	AXE_172_MEDIA_FLOW_CONTROL_EN		0x0010
12612bd3c8bSSascha Wildner #define	AXE_178_MEDIA_RXFLOW_CONTROL_EN		0x0010
12712bd3c8bSSascha Wildner #define	AXE_178_MEDIA_TXFLOW_CONTROL_EN		0x0020
12812bd3c8bSSascha Wildner #define	AXE_178_MEDIA_JUMBO_EN			0x0040
12912bd3c8bSSascha Wildner #define	AXE_178_MEDIA_LTPF_ONLY			0x0080
13012bd3c8bSSascha Wildner #define	AXE_178_MEDIA_RX_EN			0x0100
13112bd3c8bSSascha Wildner #define	AXE_178_MEDIA_100TX			0x0200
13212bd3c8bSSascha Wildner #define	AXE_178_MEDIA_SBP			0x0800
13312bd3c8bSSascha Wildner #define	AXE_178_MEDIA_SUPERMAC			0x1000
13412bd3c8bSSascha Wildner 
13512bd3c8bSSascha Wildner #define	AXE_RXCMD_PROMISC			0x0001
13612bd3c8bSSascha Wildner #define	AXE_RXCMD_ALLMULTI			0x0002
13712bd3c8bSSascha Wildner #define	AXE_172_RXCMD_UNICAST			0x0004
13812bd3c8bSSascha Wildner #define	AXE_178_RXCMD_KEEP_INVALID_CRC		0x0004
13912bd3c8bSSascha Wildner #define	AXE_RXCMD_BROADCAST			0x0008
14012bd3c8bSSascha Wildner #define	AXE_RXCMD_MULTICAST			0x0010
14112bd3c8bSSascha Wildner #define	AXE_RXCMD_ACCEPT_RUNT			0x0040	/* AX88772B */
14212bd3c8bSSascha Wildner #define	AXE_RXCMD_ENABLE			0x0080
14312bd3c8bSSascha Wildner #define	AXE_178_RXCMD_MFB_MASK			0x0300
14412bd3c8bSSascha Wildner #define	AXE_178_RXCMD_MFB_2048			0x0000
14512bd3c8bSSascha Wildner #define	AXE_178_RXCMD_MFB_4096			0x0100
14612bd3c8bSSascha Wildner #define	AXE_178_RXCMD_MFB_8192			0x0200
14712bd3c8bSSascha Wildner #define	AXE_178_RXCMD_MFB_16384			0x0300
14812bd3c8bSSascha Wildner #define	AXE_772B_RXCMD_HDR_TYPE_0		0x0000
14912bd3c8bSSascha Wildner #define	AXE_772B_RXCMD_HDR_TYPE_1		0x0100
15012bd3c8bSSascha Wildner #define	AXE_772B_RXCMD_IPHDR_ALIGN		0x0200
15112bd3c8bSSascha Wildner #define	AXE_772B_RXCMD_ADD_CHKSUM		0x0400
15212bd3c8bSSascha Wildner #define	AXE_RXCMD_LOOPBACK			0x1000	/* AX88772A/AX88772B */
15312bd3c8bSSascha Wildner 
15412bd3c8bSSascha Wildner #define	AXE_PHY_SEL_PRI		1
15512bd3c8bSSascha Wildner #define	AXE_PHY_SEL_SEC		0
15612bd3c8bSSascha Wildner #define	AXE_PHY_TYPE_MASK	0xE0
15712bd3c8bSSascha Wildner #define	AXE_PHY_TYPE_SHIFT	5
15812bd3c8bSSascha Wildner #define	AXE_PHY_TYPE(x)		\
15912bd3c8bSSascha Wildner 	(((x) & AXE_PHY_TYPE_MASK) >> AXE_PHY_TYPE_SHIFT)
16012bd3c8bSSascha Wildner 
16112bd3c8bSSascha Wildner #define	PHY_TYPE_100_HOME	0	/* 10/100 or 1M HOME PHY */
16212bd3c8bSSascha Wildner #define	PHY_TYPE_GIG		1	/* Gigabit PHY */
16312bd3c8bSSascha Wildner #define	PHY_TYPE_SPECIAL	4	/* Special case */
16412bd3c8bSSascha Wildner #define	PHY_TYPE_RSVD		5	/* Reserved */
16512bd3c8bSSascha Wildner #define	PHY_TYPE_NON_SUP	7	/* Non-supported PHY */
16612bd3c8bSSascha Wildner 
16712bd3c8bSSascha Wildner #define	AXE_PHY_NO_MASK		0x1F
16812bd3c8bSSascha Wildner #define	AXE_PHY_NO(x)		((x) & AXE_PHY_NO_MASK)
16912bd3c8bSSascha Wildner 
17012bd3c8bSSascha Wildner #define	AXE_772_PHY_NO_EPHY	0x10	/* Embedded 10/100 PHY of AX88772 */
17112bd3c8bSSascha Wildner 
17212bd3c8bSSascha Wildner #define	AXE_GPIO0_EN		0x01
17312bd3c8bSSascha Wildner #define	AXE_GPIO0		0x02
17412bd3c8bSSascha Wildner #define	AXE_GPIO1_EN		0x04
17512bd3c8bSSascha Wildner #define	AXE_GPIO1		0x08
17612bd3c8bSSascha Wildner #define	AXE_GPIO2_EN		0x10
17712bd3c8bSSascha Wildner #define	AXE_GPIO2		0x20
17812bd3c8bSSascha Wildner #define	AXE_GPIO_RELOAD_EEPROM	0x80
17912bd3c8bSSascha Wildner 
18012bd3c8bSSascha Wildner #define	AXE_PHY_MODE_MARVELL		0x00
18112bd3c8bSSascha Wildner #define	AXE_PHY_MODE_CICADA		0x01
18212bd3c8bSSascha Wildner #define	AXE_PHY_MODE_AGERE		0x02
18312bd3c8bSSascha Wildner #define	AXE_PHY_MODE_CICADA_V2		0x05
18412bd3c8bSSascha Wildner #define	AXE_PHY_MODE_AGERE_GMII		0x06
18512bd3c8bSSascha Wildner #define	AXE_PHY_MODE_CICADA_V2_ASIX	0x09
18612bd3c8bSSascha Wildner #define	AXE_PHY_MODE_REALTEK_8211CL	0x0C
18712bd3c8bSSascha Wildner #define	AXE_PHY_MODE_REALTEK_8211BN	0x0D
18812bd3c8bSSascha Wildner #define	AXE_PHY_MODE_REALTEK_8251CL	0x0E
18912bd3c8bSSascha Wildner #define	AXE_PHY_MODE_ATTANSIC		0x40
19012bd3c8bSSascha Wildner 
19112bd3c8bSSascha Wildner /* AX88772A/AX88772B only. */
19212bd3c8bSSascha Wildner #define	AXE_SW_PHY_SELECT_EXT		0x0000
19312bd3c8bSSascha Wildner #define	AXE_SW_PHY_SELECT_EMBEDDED	0x0001
19412bd3c8bSSascha Wildner #define	AXE_SW_PHY_SELECT_AUTO		0x0002
19512bd3c8bSSascha Wildner #define	AXE_SW_PHY_SELECT_SS_MII	0x0004
19612bd3c8bSSascha Wildner #define	AXE_SW_PHY_SELECT_SS_RVRS_MII	0x0008
19712bd3c8bSSascha Wildner #define	AXE_SW_PHY_SELECT_SS_RVRS_RMII	0x000C
19812bd3c8bSSascha Wildner #define	AXE_SW_PHY_SELECT_SS_ENB	0x0010
19912bd3c8bSSascha Wildner 
20012bd3c8bSSascha Wildner /* AX88772A/AX88772B VLAN control. */
20112bd3c8bSSascha Wildner #define	AXE_VLAN_CTRL_ENB		0x00001000
20212bd3c8bSSascha Wildner #define	AXE_VLAN_CTRL_STRIP		0x00002000
20312bd3c8bSSascha Wildner #define	AXE_VLAN_CTRL_VID1_MASK		0x00000FFF
20412bd3c8bSSascha Wildner #define	AXE_VLAN_CTRL_VID2_MASK		0x0FFF0000
20512bd3c8bSSascha Wildner 
20612bd3c8bSSascha Wildner #define	AXE_RXCSUM_IP			0x0001
20712bd3c8bSSascha Wildner #define	AXE_RXCSUM_IPVE			0x0002
20812bd3c8bSSascha Wildner #define	AXE_RXCSUM_IPV6E		0x0004
20912bd3c8bSSascha Wildner #define	AXE_RXCSUM_TCP			0x0008
21012bd3c8bSSascha Wildner #define	AXE_RXCSUM_UDP			0x0010
21112bd3c8bSSascha Wildner #define	AXE_RXCSUM_ICMP			0x0020
21212bd3c8bSSascha Wildner #define	AXE_RXCSUM_IGMP			0x0040
21312bd3c8bSSascha Wildner #define	AXE_RXCSUM_ICMP6		0x0080
21412bd3c8bSSascha Wildner #define	AXE_RXCSUM_TCPV6		0x0100
21512bd3c8bSSascha Wildner #define	AXE_RXCSUM_UDPV6		0x0200
21612bd3c8bSSascha Wildner #define	AXE_RXCSUM_ICMPV6		0x0400
21712bd3c8bSSascha Wildner #define	AXE_RXCSUM_IGMPV6		0x0800
21812bd3c8bSSascha Wildner #define	AXE_RXCSUM_ICMP6V6		0x1000
21912bd3c8bSSascha Wildner #define	AXE_RXCSUM_FOPC			0x8000
22012bd3c8bSSascha Wildner 
22112bd3c8bSSascha Wildner #define	AXE_RXCSUM_64TE			0x0100
22212bd3c8bSSascha Wildner #define	AXE_RXCSUM_PPPOE		0x0200
22312bd3c8bSSascha Wildner #define	AXE_RXCSUM_RPCE			0x8000
22412bd3c8bSSascha Wildner 
22512bd3c8bSSascha Wildner #define	AXE_TXCSUM_IP			0x0001
22612bd3c8bSSascha Wildner #define	AXE_TXCSUM_TCP			0x0002
22712bd3c8bSSascha Wildner #define	AXE_TXCSUM_UDP			0x0004
22812bd3c8bSSascha Wildner #define	AXE_TXCSUM_ICMP			0x0008
22912bd3c8bSSascha Wildner #define	AXE_TXCSUM_IGMP			0x0010
23012bd3c8bSSascha Wildner #define	AXE_TXCSUM_ICMP6		0x0020
23112bd3c8bSSascha Wildner #define	AXE_TXCSUM_TCPV6		0x0100
23212bd3c8bSSascha Wildner #define	AXE_TXCSUM_UDPV6		0x0200
23312bd3c8bSSascha Wildner #define	AXE_TXCSUM_ICMPV6		0x0400
23412bd3c8bSSascha Wildner #define	AXE_TXCSUM_IGMPV6		0x0800
23512bd3c8bSSascha Wildner #define	AXE_TXCSUM_ICMP6V6		0x1000
23612bd3c8bSSascha Wildner 
23712bd3c8bSSascha Wildner #define	AXE_TXCSUM_64TE			0x0001
23812bd3c8bSSascha Wildner #define	AXE_TXCSUM_PPPOE		0x0002
23912bd3c8bSSascha Wildner 
24012bd3c8bSSascha Wildner #define	AXE_BULK_BUF_SIZE	16384	/* bytes */
24112bd3c8bSSascha Wildner 
24212bd3c8bSSascha Wildner #define	AXE_CTL_READ		0x01
24312bd3c8bSSascha Wildner #define	AXE_CTL_WRITE		0x02
24412bd3c8bSSascha Wildner 
24512bd3c8bSSascha Wildner #define	AXE_CONFIG_IDX		0	/* config number 1 */
24612bd3c8bSSascha Wildner #define	AXE_IFACE_IDX		0
24712bd3c8bSSascha Wildner 
24812bd3c8bSSascha Wildner /* EEPROM Map. */
24912bd3c8bSSascha Wildner #define	AXE_EEPROM_772B_NODE_ID		0x04
25012bd3c8bSSascha Wildner #define	AXE_EEPROM_772B_PHY_PWRCFG	0x18
25112bd3c8bSSascha Wildner 
25212bd3c8bSSascha Wildner struct ax88772b_mfb {
25312bd3c8bSSascha Wildner 	int	byte_cnt;
25412bd3c8bSSascha Wildner 	int	threshold;
25512bd3c8bSSascha Wildner 	int	size;
25612bd3c8bSSascha Wildner };
25712bd3c8bSSascha Wildner #define	AX88772B_MFB_2K		0
25812bd3c8bSSascha Wildner #define	AX88772B_MFB_4K		1
25912bd3c8bSSascha Wildner #define	AX88772B_MFB_6K		2
26012bd3c8bSSascha Wildner #define	AX88772B_MFB_8K		3
26112bd3c8bSSascha Wildner #define	AX88772B_MFB_16K	4
26212bd3c8bSSascha Wildner #define	AX88772B_MFB_20K	5
26312bd3c8bSSascha Wildner #define	AX88772B_MFB_24K	6
26412bd3c8bSSascha Wildner #define	AX88772B_MFB_32K	7
26512bd3c8bSSascha Wildner 
26612bd3c8bSSascha Wildner struct axe_sframe_hdr {
26712bd3c8bSSascha Wildner 	uint16_t len;
26812bd3c8bSSascha Wildner #define	AXE_HDR_LEN_MASK	0xFFFF
26912bd3c8bSSascha Wildner 	uint16_t ilen;
27012bd3c8bSSascha Wildner } __packed;
27112bd3c8bSSascha Wildner 
27212bd3c8bSSascha Wildner #define	AXE_TX_CSUM_PSEUDO_HDR	0x4000
27312bd3c8bSSascha Wildner #define	AXE_TX_CSUM_DIS		0x8000
27412bd3c8bSSascha Wildner 
27512bd3c8bSSascha Wildner /*
27612bd3c8bSSascha Wildner  * When RX checksum offloading is enabled, AX88772B uses new RX header
27712bd3c8bSSascha Wildner  * format and it's not compatible with previous RX header format.  In
27812bd3c8bSSascha Wildner  * addition, IP header align option should be enabled to get correct
27912bd3c8bSSascha Wildner  * frame size including RX header.  Total transferred size including
28012bd3c8bSSascha Wildner  * the RX header is multiple of 4 and controller will pad necessary
28112bd3c8bSSascha Wildner  * bytes if the length is not multiple of 4.
28212bd3c8bSSascha Wildner  * This driver does not enable partial checksum feature which will
28312bd3c8bSSascha Wildner  * compute 16bit checksum from 14th byte to the end of the frame.  If
28412bd3c8bSSascha Wildner  * this feature is enabled, computed checksum value is embedded into
28512bd3c8bSSascha Wildner  * RX header which in turn means it uses different RX header format.
28612bd3c8bSSascha Wildner  */
28712bd3c8bSSascha Wildner struct axe_csum_hdr {
28812bd3c8bSSascha Wildner 	uint16_t len;
28912bd3c8bSSascha Wildner #define	AXE_CSUM_HDR_LEN_MASK		0x07FF
29012bd3c8bSSascha Wildner #define	AXE_CSUM_HDR_CRC_ERR		0x1000
29112bd3c8bSSascha Wildner #define	AXE_CSUM_HDR_MII_ERR		0x2000
29212bd3c8bSSascha Wildner #define	AXE_CSUM_HDR_RUNT		0x4000
29312bd3c8bSSascha Wildner #define	AXE_CSUM_HDR_BMCAST		0x8000
29412bd3c8bSSascha Wildner 	uint16_t ilen;
29512bd3c8bSSascha Wildner 	uint16_t cstatus;
29612bd3c8bSSascha Wildner #define	AXE_CSUM_HDR_VLAN_MASK		0x0007
29712bd3c8bSSascha Wildner #define	AXE_CSUM_HDR_VLAN_STRIP		0x0008
29812bd3c8bSSascha Wildner #define	AXE_CSUM_HDR_VLAN_PRI_MASK	0x0070
29912bd3c8bSSascha Wildner #define	AXE_CSUM_HDR_L4_CSUM_ERR	0x0100
30012bd3c8bSSascha Wildner #define	AXE_CSUM_HDR_L3_CSUM_ERR	0x0200
30112bd3c8bSSascha Wildner #define	AXE_CSUM_HDR_L4_TYPE_UDP	0x0400
30212bd3c8bSSascha Wildner #define	AXE_CSUM_HDR_L4_TYPE_ICMP	0x0800
30312bd3c8bSSascha Wildner #define	AXE_CSUM_HDR_L4_TYPE_IGMP	0x0C00
30412bd3c8bSSascha Wildner #define	AXE_CSUM_HDR_L4_TYPE_TCP	0x1000
30512bd3c8bSSascha Wildner #define	AXE_CSUM_HDR_L4_TYPE_TCPV6	0x1400
30612bd3c8bSSascha Wildner #define	AXE_CSUM_HDR_L4_TYPE_MASK	0x1C00
30712bd3c8bSSascha Wildner #define	AXE_CSUM_HDR_L3_TYPE_IPV4	0x2000
30812bd3c8bSSascha Wildner #define	AXE_CSUM_HDR_L3_TYPE_IPV6	0x4000
30912bd3c8bSSascha Wildner 
31012bd3c8bSSascha Wildner #ifdef AXE_APPEND_PARTIAL_CSUM
31112bd3c8bSSascha Wildner 	/*
31212bd3c8bSSascha Wildner 	 * These members present only when partial checksum
31312bd3c8bSSascha Wildner 	 * offloading is enabled.  The checksum value is simple
31412bd3c8bSSascha Wildner 	 * 16bit sum of received frame starting at offset 14 of
31512bd3c8bSSascha Wildner 	 * the frame to the end of the frame excluding FCS bytes.
31612bd3c8bSSascha Wildner 	 */
31712bd3c8bSSascha Wildner 	uint16_t csum_value;
31812bd3c8bSSascha Wildner 	uint16_t dummy;
31912bd3c8bSSascha Wildner #endif
32012bd3c8bSSascha Wildner } __packed;
32112bd3c8bSSascha Wildner 
32212bd3c8bSSascha Wildner #define	AXE_CSUM_RXBYTES(x)	((x) & AXE_CSUM_HDR_LEN_MASK)
32312bd3c8bSSascha Wildner 
32412bd3c8bSSascha Wildner #define	GET_MII(sc)		uether_getmii(&(sc)->sc_ue)
32512bd3c8bSSascha Wildner 
32612bd3c8bSSascha Wildner /* The interrupt endpoint is currently unused by the ASIX part. */
32712bd3c8bSSascha Wildner enum {
32812bd3c8bSSascha Wildner 	AXE_BULK_DT_WR,
32912bd3c8bSSascha Wildner 	AXE_BULK_DT_RD,
33012bd3c8bSSascha Wildner 	AXE_N_TRANSFER,
33112bd3c8bSSascha Wildner };
33212bd3c8bSSascha Wildner 
33312bd3c8bSSascha Wildner struct axe_softc {
33412bd3c8bSSascha Wildner 	struct usb_ether	sc_ue;
335*b946173aSSascha Wildner 	struct lock		sc_lock;
33612bd3c8bSSascha Wildner 	struct usb_xfer	*sc_xfer[AXE_N_TRANSFER];
33712bd3c8bSSascha Wildner 	int			sc_phyno;
33812bd3c8bSSascha Wildner 
33912bd3c8bSSascha Wildner 	int			sc_flags;
34012bd3c8bSSascha Wildner #define	AXE_FLAG_LINK		0x0001
34112bd3c8bSSascha Wildner #define	AXE_FLAG_STD_FRAME	0x0010
34212bd3c8bSSascha Wildner #define	AXE_FLAG_CSUM_FRAME	0x0020
34312bd3c8bSSascha Wildner #define	AXE_FLAG_772		0x1000	/* AX88772 */
34412bd3c8bSSascha Wildner #define	AXE_FLAG_772A		0x2000	/* AX88772A */
34512bd3c8bSSascha Wildner #define	AXE_FLAG_772B		0x4000	/* AX88772B */
34612bd3c8bSSascha Wildner #define	AXE_FLAG_178		0x8000	/* AX88178 */
34712bd3c8bSSascha Wildner 
34812bd3c8bSSascha Wildner 	uint8_t			sc_ipgs[3];
34912bd3c8bSSascha Wildner 	uint8_t			sc_phyaddrs[2];
35012bd3c8bSSascha Wildner 	uint16_t		sc_pwrcfg;
35112bd3c8bSSascha Wildner 	uint16_t		sc_lenmask;
35212bd3c8bSSascha Wildner };
35312bd3c8bSSascha Wildner 
35412bd3c8bSSascha Wildner #define	AXE_IS_178_FAMILY(sc)						  \
35512bd3c8bSSascha Wildner 	((sc)->sc_flags & (AXE_FLAG_772 | AXE_FLAG_772A | AXE_FLAG_772B | \
35612bd3c8bSSascha Wildner 	AXE_FLAG_178))
35712bd3c8bSSascha Wildner 
35812bd3c8bSSascha Wildner #define	AXE_IS_772(sc)							  \
35912bd3c8bSSascha Wildner 	((sc)->sc_flags & (AXE_FLAG_772 | AXE_FLAG_772A | AXE_FLAG_772B))
36012bd3c8bSSascha Wildner 
361*b946173aSSascha Wildner #define	AXE_LOCK(_sc)		lockmgr(&(_sc)->sc_lock, LK_EXCLUSIVE)
362*b946173aSSascha Wildner #define	AXE_UNLOCK(_sc)		lockmgr(&(_sc)->sc_lock, LK_RELEASE)
363*b946173aSSascha Wildner #define	AXE_LOCK_ASSERT(_sc)	KKASSERT(lockowned(&(_sc)->sc_lock))
364