1*d9cd4901SMarkus Pfeiffer /* $FreeBSD: head/sys/dev/usb/controller/xhcireg.h 268354 2014-07-07 05:17:16Z hselasky $ */ 212bd3c8bSSascha Wildner 312bd3c8bSSascha Wildner /*- 412bd3c8bSSascha Wildner * Copyright (c) 2010 Hans Petter Selasky. All rights reserved. 512bd3c8bSSascha Wildner * 612bd3c8bSSascha Wildner * Redistribution and use in source and binary forms, with or without 712bd3c8bSSascha Wildner * modification, are permitted provided that the following conditions 812bd3c8bSSascha Wildner * are met: 912bd3c8bSSascha Wildner * 1. Redistributions of source code must retain the above copyright 1012bd3c8bSSascha Wildner * notice, this list of conditions and the following disclaimer. 1112bd3c8bSSascha Wildner * 2. Redistributions in binary form must reproduce the above copyright 1212bd3c8bSSascha Wildner * notice, this list of conditions and the following disclaimer in the 1312bd3c8bSSascha Wildner * documentation and/or other materials provided with the distribution. 1412bd3c8bSSascha Wildner * 1512bd3c8bSSascha Wildner * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 1612bd3c8bSSascha Wildner * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 1712bd3c8bSSascha Wildner * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 1812bd3c8bSSascha Wildner * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 1912bd3c8bSSascha Wildner * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 2012bd3c8bSSascha Wildner * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 2112bd3c8bSSascha Wildner * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 2212bd3c8bSSascha Wildner * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 2312bd3c8bSSascha Wildner * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 2412bd3c8bSSascha Wildner * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 2512bd3c8bSSascha Wildner * SUCH DAMAGE. 2612bd3c8bSSascha Wildner */ 2712bd3c8bSSascha Wildner 2812bd3c8bSSascha Wildner #ifndef _XHCIREG_H_ 2912bd3c8bSSascha Wildner #define _XHCIREG_H_ 3012bd3c8bSSascha Wildner 3112bd3c8bSSascha Wildner /* XHCI PCI config registers */ 3212bd3c8bSSascha Wildner #define PCI_XHCI_CBMEM 0x10 /* configuration base MEM */ 3312bd3c8bSSascha Wildner #define PCI_XHCI_USBREV 0x60 /* RO USB protocol revision */ 3412bd3c8bSSascha Wildner #define PCI_USB_REV_3_0 0x30 /* USB 3.0 */ 3512bd3c8bSSascha Wildner #define PCI_XHCI_FLADJ 0x61 /* RW frame length adjust */ 3612bd3c8bSSascha Wildner 37213435b0SMarkus Pfeiffer #define PCI_XHCI_INTEL_XUSB2PR 0xD0 /* Intel USB2 Port Routing */ 38*d9cd4901SMarkus Pfeiffer #define PCI_XHCI_INTEL_USB2PRM 0xD4 /* Intel USB2 Port Routing Mask */ 39213435b0SMarkus Pfeiffer #define PCI_XHCI_INTEL_USB3_PSSEN 0xD8 /* Intel USB3 Port SuperSpeed Enable */ 40*d9cd4901SMarkus Pfeiffer #define PCI_XHCI_INTEL_USB3PRM 0xDC /* Intel USB3 Port Routing Mask */ 41213435b0SMarkus Pfeiffer 4212bd3c8bSSascha Wildner /* XHCI capability registers */ 4312bd3c8bSSascha Wildner #define XHCI_CAPLENGTH 0x00 /* RO capability */ 4412bd3c8bSSascha Wildner #define XHCI_RESERVED 0x01 /* Reserved */ 4512bd3c8bSSascha Wildner #define XHCI_HCIVERSION 0x02 /* RO Interface version number */ 4612bd3c8bSSascha Wildner #define XHCI_HCIVERSION_0_9 0x0090 /* xHCI version 0.9 */ 4712bd3c8bSSascha Wildner #define XHCI_HCIVERSION_1_0 0x0100 /* xHCI version 1.0 */ 4812bd3c8bSSascha Wildner #define XHCI_HCSPARAMS1 0x04 /* RO structual parameters 1 */ 4912bd3c8bSSascha Wildner #define XHCI_HCS1_DEVSLOT_MAX(x)((x) & 0xFF) 5012bd3c8bSSascha Wildner #define XHCI_HCS1_IRQ_MAX(x) (((x) >> 8) & 0x3FF) 5112bd3c8bSSascha Wildner #define XHCI_HCS1_N_PORTS(x) (((x) >> 24) & 0xFF) 5212bd3c8bSSascha Wildner #define XHCI_HCSPARAMS2 0x08 /* RO structual parameters 2 */ 5312bd3c8bSSascha Wildner #define XHCI_HCS2_IST(x) ((x) & 0xF) 5412bd3c8bSSascha Wildner #define XHCI_HCS2_ERST_MAX(x) (((x) >> 4) & 0xF) 5512bd3c8bSSascha Wildner #define XHCI_HCS2_SPR(x) (((x) >> 24) & 0x1) 5612bd3c8bSSascha Wildner #define XHCI_HCS2_SPB_MAX(x) (((x) >> 27) & 0x7F) 5712bd3c8bSSascha Wildner #define XHCI_HCSPARAMS3 0x0C /* RO structual parameters 3 */ 5812bd3c8bSSascha Wildner #define XHCI_HCS3_U1_DEL(x) ((x) & 0xFF) 5912bd3c8bSSascha Wildner #define XHCI_HCS3_U2_DEL(x) (((x) >> 16) & 0xFFFF) 6012bd3c8bSSascha Wildner #define XHCI_HCSPARAMS0 0x10 /* RO capability parameters */ 6112bd3c8bSSascha Wildner #define XHCI_HCS0_AC64(x) ((x) & 0x1) /* 64-bit capable */ 6212bd3c8bSSascha Wildner #define XHCI_HCS0_BNC(x) (((x) >> 1) & 0x1) /* BW negotiation */ 6312bd3c8bSSascha Wildner #define XHCI_HCS0_CSZ(x) (((x) >> 2) & 0x1) /* context size */ 6412bd3c8bSSascha Wildner #define XHCI_HCS0_PPC(x) (((x) >> 3) & 0x1) /* port power control */ 6512bd3c8bSSascha Wildner #define XHCI_HCS0_PIND(x) (((x) >> 4) & 0x1) /* port indicators */ 6612bd3c8bSSascha Wildner #define XHCI_HCS0_LHRC(x) (((x) >> 5) & 0x1) /* light HC reset */ 6712bd3c8bSSascha Wildner #define XHCI_HCS0_LTC(x) (((x) >> 6) & 0x1) /* latency tolerance msg */ 6812bd3c8bSSascha Wildner #define XHCI_HCS0_NSS(x) (((x) >> 7) & 0x1) /* no secondary sid */ 6912bd3c8bSSascha Wildner #define XHCI_HCS0_PSA_SZ_MAX(x) (((x) >> 12) & 0xF) /* max pri. stream array size */ 7012bd3c8bSSascha Wildner #define XHCI_HCS0_XECP(x) (((x) >> 16) & 0xFFFF) /* extended capabilities pointer */ 7112bd3c8bSSascha Wildner #define XHCI_DBOFF 0x14 /* RO doorbell offset */ 7212bd3c8bSSascha Wildner #define XHCI_RTSOFF 0x18 /* RO runtime register space offset */ 7312bd3c8bSSascha Wildner 7412bd3c8bSSascha Wildner /* XHCI operational registers. Offset given by XHCI_CAPLENGTH register */ 7512bd3c8bSSascha Wildner #define XHCI_USBCMD 0x00 /* XHCI command */ 7612bd3c8bSSascha Wildner #define XHCI_CMD_RS 0x00000001 /* RW Run/Stop */ 7712bd3c8bSSascha Wildner #define XHCI_CMD_HCRST 0x00000002 /* RW Host Controller Reset */ 7812bd3c8bSSascha Wildner #define XHCI_CMD_INTE 0x00000004 /* RW Interrupter Enable */ 7912bd3c8bSSascha Wildner #define XHCI_CMD_HSEE 0x00000008 /* RW Host System Error Enable */ 8012bd3c8bSSascha Wildner #define XHCI_CMD_LHCRST 0x00000080 /* RO/RW Light Host Controller Reset */ 8112bd3c8bSSascha Wildner #define XHCI_CMD_CSS 0x00000100 /* RW Controller Save State */ 8212bd3c8bSSascha Wildner #define XHCI_CMD_CRS 0x00000200 /* RW Controller Restore State */ 8312bd3c8bSSascha Wildner #define XHCI_CMD_EWE 0x00000400 /* RW Enable Wrap Event */ 8412bd3c8bSSascha Wildner #define XHCI_CMD_EU3S 0x00000800 /* RW Enable U3 MFINDEX Stop */ 8512bd3c8bSSascha Wildner #define XHCI_USBSTS 0x04 /* XHCI status */ 8612bd3c8bSSascha Wildner #define XHCI_STS_HCH 0x00000001 /* RO - Host Controller Halted */ 8712bd3c8bSSascha Wildner #define XHCI_STS_HSE 0x00000004 /* RW - Host System Error */ 8812bd3c8bSSascha Wildner #define XHCI_STS_EINT 0x00000008 /* RW - Event Interrupt */ 8912bd3c8bSSascha Wildner #define XHCI_STS_PCD 0x00000010 /* RW - Port Change Detect */ 9012bd3c8bSSascha Wildner #define XHCI_STS_SSS 0x00000100 /* RO - Save State Status */ 9112bd3c8bSSascha Wildner #define XHCI_STS_RSS 0x00000200 /* RO - Restore State Status */ 9212bd3c8bSSascha Wildner #define XHCI_STS_SRE 0x00000400 /* RW - Save/Restore Error */ 9312bd3c8bSSascha Wildner #define XHCI_STS_CNR 0x00000800 /* RO - Controller Not Ready */ 9412bd3c8bSSascha Wildner #define XHCI_STS_HCE 0x00001000 /* RO - Host Controller Error */ 9512bd3c8bSSascha Wildner #define XHCI_PAGESIZE 0x08 /* XHCI page size mask */ 9612bd3c8bSSascha Wildner #define XHCI_PAGESIZE_4K 0x00000001 /* 4K Page Size */ 9712bd3c8bSSascha Wildner #define XHCI_PAGESIZE_8K 0x00000002 /* 8K Page Size */ 9812bd3c8bSSascha Wildner #define XHCI_PAGESIZE_16K 0x00000004 /* 16K Page Size */ 9912bd3c8bSSascha Wildner #define XHCI_PAGESIZE_32K 0x00000008 /* 32K Page Size */ 10012bd3c8bSSascha Wildner #define XHCI_PAGESIZE_64K 0x00000010 /* 64K Page Size */ 10112bd3c8bSSascha Wildner #define XHCI_DNCTRL 0x14 /* XHCI device notification control */ 10212bd3c8bSSascha Wildner #define XHCI_DNCTRL_MASK(n) (1U << (n)) 10312bd3c8bSSascha Wildner #define XHCI_CRCR_LO 0x18 /* XHCI command ring control */ 10412bd3c8bSSascha Wildner #define XHCI_CRCR_LO_RCS 0x00000001 /* RW - consumer cycle state */ 10512bd3c8bSSascha Wildner #define XHCI_CRCR_LO_CS 0x00000002 /* RW - command stop */ 10612bd3c8bSSascha Wildner #define XHCI_CRCR_LO_CA 0x00000004 /* RW - command abort */ 10712bd3c8bSSascha Wildner #define XHCI_CRCR_LO_CRR 0x00000008 /* RW - command ring running */ 10812bd3c8bSSascha Wildner #define XHCI_CRCR_LO_MASK 0x0000000F 10912bd3c8bSSascha Wildner #define XHCI_CRCR_HI 0x1C /* XHCI command ring control */ 11012bd3c8bSSascha Wildner #define XHCI_DCBAAP_LO 0x30 /* XHCI dev context BA pointer */ 11112bd3c8bSSascha Wildner #define XHCI_DCBAAP_HI 0x34 /* XHCI dev context BA pointer */ 11212bd3c8bSSascha Wildner #define XHCI_CONFIG 0x38 11312bd3c8bSSascha Wildner #define XHCI_CONFIG_SLOTS_MASK 0x000000FF /* RW - number of device slots enabled */ 11412bd3c8bSSascha Wildner 11512bd3c8bSSascha Wildner /* XHCI port status registers */ 11612bd3c8bSSascha Wildner #define XHCI_PORTSC(n) (0x3F0 + (0x10 * (n))) /* XHCI port status */ 11712bd3c8bSSascha Wildner #define XHCI_PS_CCS 0x00000001 /* RO - current connect status */ 11812bd3c8bSSascha Wildner #define XHCI_PS_PED 0x00000002 /* RW - port enabled / disabled */ 11912bd3c8bSSascha Wildner #define XHCI_PS_OCA 0x00000008 /* RO - over current active */ 12012bd3c8bSSascha Wildner #define XHCI_PS_PR 0x00000010 /* RW - port reset */ 12112bd3c8bSSascha Wildner #define XHCI_PS_PLS_GET(x) (((x) >> 5) & 0xF) /* RW - port link state */ 12212bd3c8bSSascha Wildner #define XHCI_PS_PLS_SET(x) (((x) & 0xF) << 5) /* RW - port link state */ 12312bd3c8bSSascha Wildner #define XHCI_PS_PP 0x00000200 /* RW - port power */ 12412bd3c8bSSascha Wildner #define XHCI_PS_SPEED_GET(x) (((x) >> 10) & 0xF) /* RO - port speed */ 12512bd3c8bSSascha Wildner #define XHCI_PS_PIC_GET(x) (((x) >> 14) & 0x3) /* RW - port indicator */ 12612bd3c8bSSascha Wildner #define XHCI_PS_PIC_SET(x) (((x) & 0x3) << 14) /* RW - port indicator */ 12712bd3c8bSSascha Wildner #define XHCI_PS_LWS 0x00010000 /* RW - port link state write strobe */ 12812bd3c8bSSascha Wildner #define XHCI_PS_CSC 0x00020000 /* RW - connect status change */ 12912bd3c8bSSascha Wildner #define XHCI_PS_PEC 0x00040000 /* RW - port enable/disable change */ 13012bd3c8bSSascha Wildner #define XHCI_PS_WRC 0x00080000 /* RW - warm port reset change */ 13112bd3c8bSSascha Wildner #define XHCI_PS_OCC 0x00100000 /* RW - over-current change */ 13212bd3c8bSSascha Wildner #define XHCI_PS_PRC 0x00200000 /* RW - port reset change */ 13312bd3c8bSSascha Wildner #define XHCI_PS_PLC 0x00400000 /* RW - port link state change */ 13412bd3c8bSSascha Wildner #define XHCI_PS_CEC 0x00800000 /* RW - config error change */ 13512bd3c8bSSascha Wildner #define XHCI_PS_CAS 0x01000000 /* RO - cold attach status */ 13612bd3c8bSSascha Wildner #define XHCI_PS_WCE 0x02000000 /* RW - wake on connect enable */ 13712bd3c8bSSascha Wildner #define XHCI_PS_WDE 0x04000000 /* RW - wake on disconnect enable */ 13812bd3c8bSSascha Wildner #define XHCI_PS_WOE 0x08000000 /* RW - wake on over-current enable */ 13912bd3c8bSSascha Wildner #define XHCI_PS_DR 0x40000000 /* RO - device removable */ 14012bd3c8bSSascha Wildner #define XHCI_PS_WPR 0x80000000U /* RW - warm port reset */ 14112bd3c8bSSascha Wildner #define XHCI_PS_CLEAR 0x80FF01FFU /* command bits */ 14212bd3c8bSSascha Wildner 14312bd3c8bSSascha Wildner #define XHCI_PORTPMSC(n) (0x3F4 + (0x10 * (n))) /* XHCI status and control */ 14412bd3c8bSSascha Wildner #define XHCI_PM3_U1TO_GET(x) (((x) >> 0) & 0xFF) /* RW - U1 timeout */ 14512bd3c8bSSascha Wildner #define XHCI_PM3_U1TO_SET(x) (((x) & 0xFF) << 0) /* RW - U1 timeout */ 14612bd3c8bSSascha Wildner #define XHCI_PM3_U2TO_GET(x) (((x) >> 8) & 0xFF) /* RW - U2 timeout */ 14712bd3c8bSSascha Wildner #define XHCI_PM3_U2TO_SET(x) (((x) & 0xFF) << 8) /* RW - U2 timeout */ 14812bd3c8bSSascha Wildner #define XHCI_PM3_FLA 0x00010000 /* RW - Force Link PM Accept */ 14912bd3c8bSSascha Wildner #define XHCI_PM2_L1S_GET(x) (((x) >> 0) & 0x7) /* RO - L1 status */ 15012bd3c8bSSascha Wildner #define XHCI_PM2_RWE 0x00000008 /* RW - remote wakup enable */ 15112bd3c8bSSascha Wildner #define XHCI_PM2_HIRD_GET(x) (((x) >> 4) & 0xF) /* RW - host initiated resume duration */ 15212bd3c8bSSascha Wildner #define XHCI_PM2_HIRD_SET(x) (((x) & 0xF) << 4) /* RW - host initiated resume duration */ 15312bd3c8bSSascha Wildner #define XHCI_PM2_L1SLOT_GET(x) (((x) >> 8) & 0xFF) /* RW - L1 device slot */ 15412bd3c8bSSascha Wildner #define XHCI_PM2_L1SLOT_SET(x) (((x) & 0xFF) << 8) /* RW - L1 device slot */ 15512bd3c8bSSascha Wildner #define XHCI_PM2_HLE 0x00010000 /* RW - hardware LPM enable */ 15612bd3c8bSSascha Wildner #define XHCI_PORTLI(n) (0x3F8 + (0x10 * (n))) /* XHCI port link info */ 15712bd3c8bSSascha Wildner #define XHCI_PLI3_ERR_GET(x) (((x) >> 0) & 0xFFFF) /* RO - port link errors */ 15812bd3c8bSSascha Wildner #define XHCI_PORTRSV(n) (0x3FC + (0x10 * (n))) /* XHCI port reserved */ 15912bd3c8bSSascha Wildner 16012bd3c8bSSascha Wildner /* XHCI runtime registers. Offset given by XHCI_CAPLENGTH + XHCI_RTSOFF registers */ 16112bd3c8bSSascha Wildner #define XHCI_MFINDEX 0x0000 /* RO - microframe index */ 16212bd3c8bSSascha Wildner #define XHCI_MFINDEX_GET(x) ((x) & 0x3FFF) 16312bd3c8bSSascha Wildner #define XHCI_IMAN(n) (0x0020 + (0x20 * (n))) /* XHCI interrupt management */ 16412bd3c8bSSascha Wildner #define XHCI_IMAN_INTR_PEND 0x00000001 /* RW - interrupt pending */ 16512bd3c8bSSascha Wildner #define XHCI_IMAN_INTR_ENA 0x00000002 /* RW - interrupt enable */ 16612bd3c8bSSascha Wildner #define XHCI_IMOD(n) (0x0024 + (0x20 * (n))) /* XHCI interrupt moderation */ 16712bd3c8bSSascha Wildner #define XHCI_IMOD_IVAL_GET(x) (((x) >> 0) & 0xFFFF) /* 250ns unit */ 16812bd3c8bSSascha Wildner #define XHCI_IMOD_IVAL_SET(x) (((x) & 0xFFFF) << 0) /* 250ns unit */ 16912bd3c8bSSascha Wildner #define XHCI_IMOD_ICNT_GET(x) (((x) >> 16) & 0xFFFF) /* 250ns unit */ 17012bd3c8bSSascha Wildner #define XHCI_IMOD_ICNT_SET(x) (((x) & 0xFFFF) << 16) /* 250ns unit */ 171*d9cd4901SMarkus Pfeiffer #define XHCI_IMOD_DEFAULT 0x000001F4U /* 8000 IRQs/second */ 172*d9cd4901SMarkus Pfeiffer #define XHCI_IMOD_DEFAULT_LP 0x000003F8U /* 4000 IRQs/second - LynxPoint */ 17312bd3c8bSSascha Wildner #define XHCI_ERSTSZ(n) (0x0028 + (0x20 * (n))) /* XHCI event ring segment table size */ 17412bd3c8bSSascha Wildner #define XHCI_ERSTS_GET(x) ((x) & 0xFFFF) 17512bd3c8bSSascha Wildner #define XHCI_ERSTS_SET(x) ((x) & 0xFFFF) 17612bd3c8bSSascha Wildner #define XHCI_ERSTBA_LO(n) (0x0030 + (0x20 * (n))) /* XHCI event ring segment table BA */ 17712bd3c8bSSascha Wildner #define XHCI_ERSTBA_HI(n) (0x0034 + (0x20 * (n))) /* XHCI event ring segment table BA */ 17812bd3c8bSSascha Wildner #define XHCI_ERDP_LO(n) (0x0038 + (0x20 * (n))) /* XHCI event ring dequeue pointer */ 17912bd3c8bSSascha Wildner #define XHCI_ERDP_LO_SINDEX(x) ((x) & 0x7) /* RO - dequeue segment index */ 18012bd3c8bSSascha Wildner #define XHCI_ERDP_LO_BUSY 0x00000008 /* RW - event handler busy */ 18112bd3c8bSSascha Wildner #define XHCI_ERDP_HI(n) (0x003C + (0x20 * (n))) /* XHCI event ring dequeue pointer */ 18212bd3c8bSSascha Wildner 18312bd3c8bSSascha Wildner /* XHCI doorbell registers. Offset given by XHCI_CAPLENGTH + XHCI_DBOFF registers */ 18412bd3c8bSSascha Wildner #define XHCI_DOORBELL(n) (0x0000 + (4 * (n))) 18512bd3c8bSSascha Wildner #define XHCI_DB_TARGET_GET(x) ((x) & 0xFF) /* RW - doorbell target */ 18612bd3c8bSSascha Wildner #define XHCI_DB_TARGET_SET(x) ((x) & 0xFF) /* RW - doorbell target */ 18712bd3c8bSSascha Wildner #define XHCI_DB_SID_GET(x) (((x) >> 16) & 0xFFFF) /* RW - doorbell stream ID */ 18812bd3c8bSSascha Wildner #define XHCI_DB_SID_SET(x) (((x) & 0xFFFF) << 16) /* RW - doorbell stream ID */ 18912bd3c8bSSascha Wildner 19012bd3c8bSSascha Wildner /* XHCI legacy support */ 19112bd3c8bSSascha Wildner #define XHCI_XECP_ID(x) ((x) & 0xFF) 19212bd3c8bSSascha Wildner #define XHCI_XECP_NEXT(x) (((x) >> 8) & 0xFF) 19312bd3c8bSSascha Wildner #define XHCI_XECP_BIOS_SEM 0x0002 19412bd3c8bSSascha Wildner #define XHCI_XECP_OS_SEM 0x0003 19512bd3c8bSSascha Wildner 19612bd3c8bSSascha Wildner /* XHCI capability ID's */ 19712bd3c8bSSascha Wildner #define XHCI_ID_USB_LEGACY 0x0001 19812bd3c8bSSascha Wildner #define XHCI_ID_PROTOCOLS 0x0002 19912bd3c8bSSascha Wildner #define XHCI_ID_POWER_MGMT 0x0003 20012bd3c8bSSascha Wildner #define XHCI_ID_VIRTUALIZATION 0x0004 20112bd3c8bSSascha Wildner #define XHCI_ID_MSG_IRQ 0x0005 20212bd3c8bSSascha Wildner #define XHCI_ID_USB_LOCAL_MEM 0x0006 20312bd3c8bSSascha Wildner 20412bd3c8bSSascha Wildner /* XHCI register R/W wrappers */ 20512bd3c8bSSascha Wildner #define XREAD1(sc, what, a) \ 206320fabc5SMarkus Pfeiffer bus_space_read_1((sc)->sc_io_tag, (sc)->sc_io_hdl, \ 207320fabc5SMarkus Pfeiffer (a) + (sc)->sc_##what##_off) 20812bd3c8bSSascha Wildner #define XREAD2(sc, what, a) \ 209320fabc5SMarkus Pfeiffer bus_space_read_2((sc)->sc_io_tag, (sc)->sc_io_hdl, \ 210320fabc5SMarkus Pfeiffer (a) + (sc)->sc_##what##_off) 21112bd3c8bSSascha Wildner #define XREAD4(sc, what, a) \ 212320fabc5SMarkus Pfeiffer bus_space_read_4((sc)->sc_io_tag, (sc)->sc_io_hdl, \ 213320fabc5SMarkus Pfeiffer (a) + (sc)->sc_##what##_off) 21412bd3c8bSSascha Wildner #define XWRITE1(sc, what, a, x) \ 215320fabc5SMarkus Pfeiffer bus_space_write_1((sc)->sc_io_tag, (sc)->sc_io_hdl, \ 216320fabc5SMarkus Pfeiffer (a) + (sc)->sc_##what##_off, (x)) 21712bd3c8bSSascha Wildner #define XWRITE2(sc, what, a, x) \ 218320fabc5SMarkus Pfeiffer bus_space_write_2((sc)->sc_io_tag, (sc)->sc_io_hdl, \ 219320fabc5SMarkus Pfeiffer (a) + (sc)->sc_##what##_off, (x)) 22012bd3c8bSSascha Wildner #define XWRITE4(sc, what, a, x) \ 221320fabc5SMarkus Pfeiffer bus_space_write_4((sc)->sc_io_tag, (sc)->sc_io_hdl, \ 222320fabc5SMarkus Pfeiffer (a) + (sc)->sc_##what##_off, (x)) 22312bd3c8bSSascha Wildner 22412bd3c8bSSascha Wildner #endif /* _XHCIREG_H_ */ 225