xref: /dflybsd-src/sys/bus/u4b/controller/xhci.h (revision 256047158bad6fc5218f09e9177e7a0efe9aa621)
1ae1c9e37SMarkus Pfeiffer /* $FreeBSD: head/sys/dev/usb/controller/xhci.h 276799 2015-01-08 00:12:54Z hselasky $ */
212bd3c8bSSascha Wildner 
312bd3c8bSSascha Wildner /*-
412bd3c8bSSascha Wildner  * Copyright (c) 2010 Hans Petter Selasky. All rights reserved.
512bd3c8bSSascha Wildner  *
612bd3c8bSSascha Wildner  * Redistribution and use in source and binary forms, with or without
712bd3c8bSSascha Wildner  * modification, are permitted provided that the following conditions
812bd3c8bSSascha Wildner  * are met:
912bd3c8bSSascha Wildner  * 1. Redistributions of source code must retain the above copyright
1012bd3c8bSSascha Wildner  *    notice, this list of conditions and the following disclaimer.
1112bd3c8bSSascha Wildner  * 2. Redistributions in binary form must reproduce the above copyright
1212bd3c8bSSascha Wildner  *    notice, this list of conditions and the following disclaimer in the
1312bd3c8bSSascha Wildner  *    documentation and/or other materials provided with the distribution.
1412bd3c8bSSascha Wildner  *
1512bd3c8bSSascha Wildner  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
1612bd3c8bSSascha Wildner  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
1712bd3c8bSSascha Wildner  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
1812bd3c8bSSascha Wildner  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
1912bd3c8bSSascha Wildner  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
2012bd3c8bSSascha Wildner  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
2112bd3c8bSSascha Wildner  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
2212bd3c8bSSascha Wildner  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
2312bd3c8bSSascha Wildner  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
2412bd3c8bSSascha Wildner  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
2512bd3c8bSSascha Wildner  * SUCH DAMAGE.
2612bd3c8bSSascha Wildner  */
2712bd3c8bSSascha Wildner 
2812bd3c8bSSascha Wildner #ifndef _XHCI_H_
2912bd3c8bSSascha Wildner #define	_XHCI_H_
3012bd3c8bSSascha Wildner 
3112bd3c8bSSascha Wildner #define	XHCI_MAX_DEVICES	MIN(USB_MAX_DEVICES, 128)
3212bd3c8bSSascha Wildner #define	XHCI_MAX_ENDPOINTS	32	/* hardcoded - do not change */
3312bd3c8bSSascha Wildner #define	XHCI_MAX_SCRATCHPADS	32
3412bd3c8bSSascha Wildner #define	XHCI_MAX_EVENTS		(16 * 13)
3512bd3c8bSSascha Wildner #define	XHCI_MAX_COMMANDS	(16 * 1)
3612bd3c8bSSascha Wildner #define	XHCI_MAX_RSEG		1
3712bd3c8bSSascha Wildner #define	XHCI_MAX_TRANSFERS	4
385e41ab93SMarkus Pfeiffer #if USB_MAX_EP_STREAMS == 8
395e41ab93SMarkus Pfeiffer #define	XHCI_MAX_STREAMS	8
405e41ab93SMarkus Pfeiffer #define	XHCI_MAX_STREAMS_LOG	3
415e41ab93SMarkus Pfeiffer #elif USB_MAX_EP_STREAMS == 1
425e41ab93SMarkus Pfeiffer #define	XHCI_MAX_STREAMS	1
435e41ab93SMarkus Pfeiffer #define	XHCI_MAX_STREAMS_LOG	0
445e41ab93SMarkus Pfeiffer #else
455e41ab93SMarkus Pfeiffer #error "The USB_MAX_EP_STREAMS value is not supported."
465e41ab93SMarkus Pfeiffer #endif
4712bd3c8bSSascha Wildner #define	XHCI_DEV_CTX_ADDR_ALIGN		64	/* bytes */
4812bd3c8bSSascha Wildner #define	XHCI_DEV_CTX_ALIGN		64	/* bytes */
4912bd3c8bSSascha Wildner #define	XHCI_INPUT_CTX_ALIGN		64	/* bytes */
5012bd3c8bSSascha Wildner #define	XHCI_SLOT_CTX_ALIGN		32	/* bytes */
5112bd3c8bSSascha Wildner #define	XHCI_ENDP_CTX_ALIGN		32	/* bytes */
5212bd3c8bSSascha Wildner #define	XHCI_STREAM_CTX_ALIGN		16	/* bytes */
5312bd3c8bSSascha Wildner #define	XHCI_TRANS_RING_SEG_ALIGN	16	/* bytes */
5412bd3c8bSSascha Wildner #define	XHCI_CMD_RING_SEG_ALIGN		64	/* bytes */
5512bd3c8bSSascha Wildner #define	XHCI_EVENT_RING_SEG_ALIGN	64	/* bytes */
5612bd3c8bSSascha Wildner #define	XHCI_SCRATCH_BUF_ARRAY_ALIGN	64	/* bytes */
5712bd3c8bSSascha Wildner #define	XHCI_SCRATCH_BUFFER_ALIGN	USB_PAGE_SIZE
5812bd3c8bSSascha Wildner #define	XHCI_TRB_ALIGN			16	/* bytes */
5912bd3c8bSSascha Wildner #define	XHCI_TD_ALIGN			64	/* bytes */
6012bd3c8bSSascha Wildner #define	XHCI_PAGE_SIZE			4096	/* bytes */
6112bd3c8bSSascha Wildner 
6212bd3c8bSSascha Wildner struct xhci_dev_ctx_addr {
6312bd3c8bSSascha Wildner 	volatile uint64_t	qwBaaDevCtxAddr[USB_MAX_DEVICES + 1];
6412bd3c8bSSascha Wildner 	struct {
6512bd3c8bSSascha Wildner 		volatile uint64_t dummy;
6612bd3c8bSSascha Wildner 	} __aligned(64) padding;
6712bd3c8bSSascha Wildner 	volatile uint64_t	qwSpBufPtr[XHCI_MAX_SCRATCHPADS];
6812bd3c8bSSascha Wildner };
6912bd3c8bSSascha Wildner 
7012bd3c8bSSascha Wildner #define	XHCI_EPNO2EPID(x) \
7112bd3c8bSSascha Wildner     ((((x) & UE_DIR_IN) ? 1 : 0) | (2 * ((x) & UE_ADDR)))
7212bd3c8bSSascha Wildner 
7312bd3c8bSSascha Wildner struct xhci_slot_ctx {
7412bd3c8bSSascha Wildner 	volatile uint32_t	dwSctx0;
7512bd3c8bSSascha Wildner #define	XHCI_SCTX_0_ROUTE_SET(x)		((x) & 0xFFFFF)
7612bd3c8bSSascha Wildner #define	XHCI_SCTX_0_ROUTE_GET(x)		((x) & 0xFFFFF)
7712bd3c8bSSascha Wildner #define	XHCI_SCTX_0_SPEED_SET(x)		(((x) & 0xF) << 20)
7812bd3c8bSSascha Wildner #define	XHCI_SCTX_0_SPEED_GET(x)		(((x) >> 20) & 0xF)
7912bd3c8bSSascha Wildner #define	XHCI_SCTX_0_MTT_SET(x)			(((x) & 0x1) << 25)
8012bd3c8bSSascha Wildner #define	XHCI_SCTX_0_MTT_GET(x)			(((x) >> 25) & 0x1)
8112bd3c8bSSascha Wildner #define	XHCI_SCTX_0_HUB_SET(x)			(((x) & 0x1) << 26)
8212bd3c8bSSascha Wildner #define	XHCI_SCTX_0_HUB_GET(x)			(((x) >> 26) & 0x1)
8312bd3c8bSSascha Wildner #define	XHCI_SCTX_0_CTX_NUM_SET(x)		(((x) & 0x1F) << 27)
8412bd3c8bSSascha Wildner #define	XHCI_SCTX_0_CTX_NUM_GET(x)		(((x) >> 27) & 0x1F)
8512bd3c8bSSascha Wildner 	volatile uint32_t	dwSctx1;
8612bd3c8bSSascha Wildner #define	XHCI_SCTX_1_MAX_EL_SET(x)		((x) & 0xFFFF)
8712bd3c8bSSascha Wildner #define	XHCI_SCTX_1_MAX_EL_GET(x)		((x) & 0xFFFF)
8812bd3c8bSSascha Wildner #define	XHCI_SCTX_1_RH_PORT_SET(x)		(((x) & 0xFF) << 16)
8912bd3c8bSSascha Wildner #define	XHCI_SCTX_1_RH_PORT_GET(x)		(((x) >> 16) & 0xFF)
9012bd3c8bSSascha Wildner #define	XHCI_SCTX_1_NUM_PORTS_SET(x)		(((x) & 0xFF) << 24)
9112bd3c8bSSascha Wildner #define	XHCI_SCTX_1_NUM_PORTS_GET(x)		(((x) >> 24) & 0xFF)
9212bd3c8bSSascha Wildner 	volatile uint32_t	dwSctx2;
9312bd3c8bSSascha Wildner #define	XHCI_SCTX_2_TT_HUB_SID_SET(x)		((x) & 0xFF)
9412bd3c8bSSascha Wildner #define	XHCI_SCTX_2_TT_HUB_SID_GET(x)		((x) & 0xFF)
9512bd3c8bSSascha Wildner #define	XHCI_SCTX_2_TT_PORT_NUM_SET(x)		(((x) & 0xFF) << 8)
9612bd3c8bSSascha Wildner #define	XHCI_SCTX_2_TT_PORT_NUM_GET(x)		(((x) >> 8) & 0xFF)
9712bd3c8bSSascha Wildner #define	XHCI_SCTX_2_TT_THINK_TIME_SET(x)	(((x) & 0x3) << 16)
9812bd3c8bSSascha Wildner #define	XHCI_SCTX_2_TT_THINK_TIME_GET(x)	(((x) >> 16) & 0x3)
9912bd3c8bSSascha Wildner #define	XHCI_SCTX_2_IRQ_TARGET_SET(x)		(((x) & 0x3FF) << 22)
10012bd3c8bSSascha Wildner #define	XHCI_SCTX_2_IRQ_TARGET_GET(x)		(((x) >> 22) & 0x3FF)
10112bd3c8bSSascha Wildner 	volatile uint32_t	dwSctx3;
10212bd3c8bSSascha Wildner #define	XHCI_SCTX_3_DEV_ADDR_SET(x)		((x) & 0xFF)
10312bd3c8bSSascha Wildner #define	XHCI_SCTX_3_DEV_ADDR_GET(x)		((x) & 0xFF)
10412bd3c8bSSascha Wildner #define	XHCI_SCTX_3_SLOT_STATE_SET(x)		(((x) & 0x1F) << 27)
10512bd3c8bSSascha Wildner #define	XHCI_SCTX_3_SLOT_STATE_GET(x)		(((x) >> 27) & 0x1F)
10612bd3c8bSSascha Wildner 	volatile uint32_t	dwSctx4;
10712bd3c8bSSascha Wildner 	volatile uint32_t	dwSctx5;
10812bd3c8bSSascha Wildner 	volatile uint32_t	dwSctx6;
10912bd3c8bSSascha Wildner 	volatile uint32_t	dwSctx7;
11012bd3c8bSSascha Wildner };
11112bd3c8bSSascha Wildner 
11212bd3c8bSSascha Wildner struct xhci_endp_ctx {
11312bd3c8bSSascha Wildner 	volatile uint32_t	dwEpCtx0;
11412bd3c8bSSascha Wildner #define	XHCI_EPCTX_0_EPSTATE_SET(x)		((x) & 0x7)
11512bd3c8bSSascha Wildner #define	XHCI_EPCTX_0_EPSTATE_GET(x)		((x) & 0x7)
11612bd3c8bSSascha Wildner #define	XHCI_EPCTX_0_MULT_SET(x)		(((x) & 0x3) << 8)
11712bd3c8bSSascha Wildner #define	XHCI_EPCTX_0_MULT_GET(x)		(((x) >> 8) & 0x3)
11812bd3c8bSSascha Wildner #define	XHCI_EPCTX_0_MAXP_STREAMS_SET(x)	(((x) & 0x1F) << 10)
11912bd3c8bSSascha Wildner #define	XHCI_EPCTX_0_MAXP_STREAMS_GET(x)	(((x) >> 10) & 0x1F)
12012bd3c8bSSascha Wildner #define	XHCI_EPCTX_0_LSA_SET(x)			(((x) & 0x1) << 15)
12112bd3c8bSSascha Wildner #define	XHCI_EPCTX_0_LSA_GET(x)			(((x) >> 15) & 0x1)
12212bd3c8bSSascha Wildner #define	XHCI_EPCTX_0_IVAL_SET(x)		(((x) & 0xFF) << 16)
12312bd3c8bSSascha Wildner #define	XHCI_EPCTX_0_IVAL_GET(x)		(((x) >> 16) & 0xFF)
12412bd3c8bSSascha Wildner 	volatile uint32_t	dwEpCtx1;
12512bd3c8bSSascha Wildner #define	XHCI_EPCTX_1_CERR_SET(x)		(((x) & 0x3) << 1)
12612bd3c8bSSascha Wildner #define	XHCI_EPCTX_1_CERR_GET(x)		(((x) >> 1) & 0x3)
12712bd3c8bSSascha Wildner #define	XHCI_EPCTX_1_EPTYPE_SET(x)		(((x) & 0x7) << 3)
12812bd3c8bSSascha Wildner #define	XHCI_EPCTX_1_EPTYPE_GET(x)		(((x) >> 3) & 0x7)
12912bd3c8bSSascha Wildner #define	XHCI_EPCTX_1_HID_SET(x)			(((x) & 0x1) << 7)
13012bd3c8bSSascha Wildner #define	XHCI_EPCTX_1_HID_GET(x)			(((x) >> 7) & 0x1)
13112bd3c8bSSascha Wildner #define	XHCI_EPCTX_1_MAXB_SET(x)		(((x) & 0xFF) << 8)
13212bd3c8bSSascha Wildner #define	XHCI_EPCTX_1_MAXB_GET(x)		(((x) >> 8) & 0xFF)
13312bd3c8bSSascha Wildner #define	XHCI_EPCTX_1_MAXP_SIZE_SET(x)		(((x) & 0xFFFF) << 16)
13412bd3c8bSSascha Wildner #define	XHCI_EPCTX_1_MAXP_SIZE_GET(x)		(((x) >> 16) & 0xFFFF)
13512bd3c8bSSascha Wildner 	volatile uint64_t	qwEpCtx2;
13612bd3c8bSSascha Wildner #define	XHCI_EPCTX_2_DCS_SET(x)			((x) & 0x1)
13712bd3c8bSSascha Wildner #define	XHCI_EPCTX_2_DCS_GET(x)			((x) & 0x1)
13812bd3c8bSSascha Wildner #define	XHCI_EPCTX_2_TR_DQ_PTR_MASK		0xFFFFFFFFFFFFFFF0U
13912bd3c8bSSascha Wildner 	volatile uint32_t	dwEpCtx4;
14012bd3c8bSSascha Wildner #define	XHCI_EPCTX_4_AVG_TRB_LEN_SET(x)		((x) & 0xFFFF)
14112bd3c8bSSascha Wildner #define	XHCI_EPCTX_4_AVG_TRB_LEN_GET(x)		((x) & 0xFFFF)
14212bd3c8bSSascha Wildner #define	XHCI_EPCTX_4_MAX_ESIT_PAYLOAD_SET(x)	(((x) & 0xFFFF) << 16)
14312bd3c8bSSascha Wildner #define	XHCI_EPCTX_4_MAX_ESIT_PAYLOAD_GET(x)	(((x) >> 16) & 0xFFFF)
14412bd3c8bSSascha Wildner 	volatile uint32_t	dwEpCtx5;
14512bd3c8bSSascha Wildner 	volatile uint32_t	dwEpCtx6;
14612bd3c8bSSascha Wildner 	volatile uint32_t	dwEpCtx7;
14712bd3c8bSSascha Wildner };
14812bd3c8bSSascha Wildner 
14912bd3c8bSSascha Wildner struct xhci_input_ctx {
15012bd3c8bSSascha Wildner #define	XHCI_INCTX_NON_CTRL_MASK	0xFFFFFFFCU
15112bd3c8bSSascha Wildner 	volatile uint32_t	dwInCtx0;
15212bd3c8bSSascha Wildner #define	XHCI_INCTX_0_DROP_MASK(n)	(1U << (n))
15312bd3c8bSSascha Wildner 	volatile uint32_t	dwInCtx1;
15412bd3c8bSSascha Wildner #define	XHCI_INCTX_1_ADD_MASK(n)	(1U << (n))
15512bd3c8bSSascha Wildner 	volatile uint32_t	dwInCtx2;
15612bd3c8bSSascha Wildner 	volatile uint32_t	dwInCtx3;
15712bd3c8bSSascha Wildner 	volatile uint32_t	dwInCtx4;
15812bd3c8bSSascha Wildner 	volatile uint32_t	dwInCtx5;
15912bd3c8bSSascha Wildner 	volatile uint32_t	dwInCtx6;
16012bd3c8bSSascha Wildner 	volatile uint32_t	dwInCtx7;
16112bd3c8bSSascha Wildner };
16212bd3c8bSSascha Wildner 
16312bd3c8bSSascha Wildner struct xhci_input_dev_ctx {
16412bd3c8bSSascha Wildner 	struct xhci_input_ctx	ctx_input;
16512bd3c8bSSascha Wildner 	struct xhci_slot_ctx	ctx_slot;
16612bd3c8bSSascha Wildner 	struct xhci_endp_ctx	ctx_ep[XHCI_MAX_ENDPOINTS - 1];
16712bd3c8bSSascha Wildner };
16812bd3c8bSSascha Wildner 
16912bd3c8bSSascha Wildner struct xhci_dev_ctx {
17012bd3c8bSSascha Wildner 	struct xhci_slot_ctx	ctx_slot;
17112bd3c8bSSascha Wildner 	struct xhci_endp_ctx	ctx_ep[XHCI_MAX_ENDPOINTS - 1];
17212bd3c8bSSascha Wildner } __aligned(XHCI_DEV_CTX_ALIGN);
17312bd3c8bSSascha Wildner 
17412bd3c8bSSascha Wildner struct xhci_stream_ctx {
17512bd3c8bSSascha Wildner 	volatile uint64_t	qwSctx0;
17612bd3c8bSSascha Wildner #define	XHCI_SCTX_0_DCS_GET(x)		((x) & 0x1)
17712bd3c8bSSascha Wildner #define	XHCI_SCTX_0_DCS_SET(x)		((x) & 0x1)
17812bd3c8bSSascha Wildner #define	XHCI_SCTX_0_SCT_SET(x)		(((x) & 0x7) << 1)
17912bd3c8bSSascha Wildner #define	XHCI_SCTX_0_SCT_GET(x)		(((x) >> 1) & 0x7)
18012bd3c8bSSascha Wildner #define	XHCI_SCTX_0_SCT_SEC_TR_RING	0x0
18112bd3c8bSSascha Wildner #define	XHCI_SCTX_0_SCT_PRIM_TR_RING	0x1
18212bd3c8bSSascha Wildner #define	XHCI_SCTX_0_SCT_PRIM_SSA_8	0x2
18312bd3c8bSSascha Wildner #define	XHCI_SCTX_0_SCT_PRIM_SSA_16	0x3
18412bd3c8bSSascha Wildner #define	XHCI_SCTX_0_SCT_PRIM_SSA_32	0x4
18512bd3c8bSSascha Wildner #define	XHCI_SCTX_0_SCT_PRIM_SSA_64	0x5
18612bd3c8bSSascha Wildner #define	XHCI_SCTX_0_SCT_PRIM_SSA_128	0x6
18712bd3c8bSSascha Wildner #define	XHCI_SCTX_0_SCT_PRIM_SSA_256	0x7
18812bd3c8bSSascha Wildner #define	XHCI_SCTX_0_TR_DQ_PTR_MASK	0xFFFFFFFFFFFFFFF0U
18912bd3c8bSSascha Wildner 	volatile uint32_t	dwSctx2;
19012bd3c8bSSascha Wildner 	volatile uint32_t	dwSctx3;
19112bd3c8bSSascha Wildner };
19212bd3c8bSSascha Wildner 
19312bd3c8bSSascha Wildner struct xhci_trb {
19412bd3c8bSSascha Wildner 	volatile uint64_t	qwTrb0;
195ae1c9e37SMarkus Pfeiffer #define	XHCI_TRB_0_DIR_IN_MASK		(0x80ULL << 0)
19612bd3c8bSSascha Wildner #define	XHCI_TRB_0_WLENGTH_MASK		(0xFFFFULL << 48)
19712bd3c8bSSascha Wildner 	volatile uint32_t	dwTrb2;
19812bd3c8bSSascha Wildner #define	XHCI_TRB_2_ERROR_GET(x)		(((x) >> 24) & 0xFF)
19912bd3c8bSSascha Wildner #define	XHCI_TRB_2_ERROR_SET(x)		(((x) & 0xFF) << 24)
20012bd3c8bSSascha Wildner #define	XHCI_TRB_2_TDSZ_GET(x)		(((x) >> 17) & 0x1F)
20112bd3c8bSSascha Wildner #define	XHCI_TRB_2_TDSZ_SET(x)		(((x) & 0x1F) << 17)
20212bd3c8bSSascha Wildner #define	XHCI_TRB_2_REM_GET(x)		((x) & 0xFFFFFF)
20312bd3c8bSSascha Wildner #define	XHCI_TRB_2_REM_SET(x)		((x) & 0xFFFFFF)
20412bd3c8bSSascha Wildner #define	XHCI_TRB_2_BYTES_GET(x)		((x) & 0x1FFFF)
20512bd3c8bSSascha Wildner #define	XHCI_TRB_2_BYTES_SET(x)		((x) & 0x1FFFF)
20612bd3c8bSSascha Wildner #define	XHCI_TRB_2_IRQ_GET(x)		(((x) >> 22) & 0x3FF)
20712bd3c8bSSascha Wildner #define	XHCI_TRB_2_IRQ_SET(x)		(((x) & 0x3FF) << 22)
20812bd3c8bSSascha Wildner #define	XHCI_TRB_2_STREAM_GET(x)	(((x) >> 16) & 0xFFFF)
20912bd3c8bSSascha Wildner #define	XHCI_TRB_2_STREAM_SET(x)	(((x) & 0xFFFF) << 16)
21012bd3c8bSSascha Wildner 
21112bd3c8bSSascha Wildner 	volatile uint32_t	dwTrb3;
21212bd3c8bSSascha Wildner #define	XHCI_TRB_3_TYPE_GET(x)		(((x) >> 10) & 0x3F)
21312bd3c8bSSascha Wildner #define	XHCI_TRB_3_TYPE_SET(x)		(((x) & 0x3F) << 10)
21412bd3c8bSSascha Wildner #define	XHCI_TRB_3_CYCLE_BIT		(1U << 0)
21512bd3c8bSSascha Wildner #define	XHCI_TRB_3_TC_BIT		(1U << 1)	/* command ring only */
21612bd3c8bSSascha Wildner #define	XHCI_TRB_3_ENT_BIT		(1U << 1)	/* transfer ring only */
21712bd3c8bSSascha Wildner #define	XHCI_TRB_3_ISP_BIT		(1U << 2)
21812bd3c8bSSascha Wildner #define	XHCI_TRB_3_NSNOOP_BIT		(1U << 3)
21912bd3c8bSSascha Wildner #define	XHCI_TRB_3_CHAIN_BIT		(1U << 4)
22012bd3c8bSSascha Wildner #define	XHCI_TRB_3_IOC_BIT		(1U << 5)
22112bd3c8bSSascha Wildner #define	XHCI_TRB_3_IDT_BIT		(1U << 6)
22212bd3c8bSSascha Wildner #define	XHCI_TRB_3_TBC_GET(x)		(((x) >> 7) & 3)
22312bd3c8bSSascha Wildner #define	XHCI_TRB_3_TBC_SET(x)		(((x) & 3) << 7)
22412bd3c8bSSascha Wildner #define	XHCI_TRB_3_BEI_BIT		(1U << 9)
22512bd3c8bSSascha Wildner #define	XHCI_TRB_3_DCEP_BIT		(1U << 9)
22612bd3c8bSSascha Wildner #define	XHCI_TRB_3_PRSV_BIT		(1U << 9)
22712bd3c8bSSascha Wildner #define	XHCI_TRB_3_BSR_BIT		(1U << 9)
22812bd3c8bSSascha Wildner #define	XHCI_TRB_3_TRT_MASK		(3U << 16)
22912bd3c8bSSascha Wildner #define	XHCI_TRB_3_TRT_NONE		(0U << 16)
23012bd3c8bSSascha Wildner #define	XHCI_TRB_3_TRT_OUT		(2U << 16)
23112bd3c8bSSascha Wildner #define	XHCI_TRB_3_TRT_IN		(3U << 16)
23212bd3c8bSSascha Wildner #define	XHCI_TRB_3_DIR_IN		(1U << 16)
23312bd3c8bSSascha Wildner #define	XHCI_TRB_3_TLBPC_GET(x)		(((x) >> 16) & 0xF)
23412bd3c8bSSascha Wildner #define	XHCI_TRB_3_TLBPC_SET(x)		(((x) & 0xF) << 16)
23512bd3c8bSSascha Wildner #define	XHCI_TRB_3_EP_GET(x)		(((x) >> 16) & 0x1F)
23612bd3c8bSSascha Wildner #define	XHCI_TRB_3_EP_SET(x)		(((x) & 0x1F) << 16)
23712bd3c8bSSascha Wildner #define	XHCI_TRB_3_FRID_GET(x)		(((x) >> 20) & 0x7FF)
23812bd3c8bSSascha Wildner #define	XHCI_TRB_3_FRID_SET(x)		(((x) & 0x7FF) << 20)
23912bd3c8bSSascha Wildner #define	XHCI_TRB_3_ISO_SIA_BIT		(1U << 31)
24012bd3c8bSSascha Wildner #define	XHCI_TRB_3_SUSP_EP_BIT		(1U << 23)
24112bd3c8bSSascha Wildner #define	XHCI_TRB_3_SLOT_GET(x)		(((x) >> 24) & 0xFF)
24212bd3c8bSSascha Wildner #define	XHCI_TRB_3_SLOT_SET(x)		(((x) & 0xFF) << 24)
24312bd3c8bSSascha Wildner 
24412bd3c8bSSascha Wildner /* Commands */
24512bd3c8bSSascha Wildner #define	XHCI_TRB_TYPE_RESERVED		0x00
24612bd3c8bSSascha Wildner #define	XHCI_TRB_TYPE_NORMAL		0x01
24712bd3c8bSSascha Wildner #define	XHCI_TRB_TYPE_SETUP_STAGE	0x02
24812bd3c8bSSascha Wildner #define	XHCI_TRB_TYPE_DATA_STAGE	0x03
24912bd3c8bSSascha Wildner #define	XHCI_TRB_TYPE_STATUS_STAGE	0x04
25012bd3c8bSSascha Wildner #define	XHCI_TRB_TYPE_ISOCH		0x05
25112bd3c8bSSascha Wildner #define	XHCI_TRB_TYPE_LINK		0x06
25212bd3c8bSSascha Wildner #define	XHCI_TRB_TYPE_EVENT_DATA	0x07
25312bd3c8bSSascha Wildner #define	XHCI_TRB_TYPE_NOOP		0x08
25412bd3c8bSSascha Wildner #define	XHCI_TRB_TYPE_ENABLE_SLOT	0x09
25512bd3c8bSSascha Wildner #define	XHCI_TRB_TYPE_DISABLE_SLOT	0x0A
25612bd3c8bSSascha Wildner #define	XHCI_TRB_TYPE_ADDRESS_DEVICE	0x0B
25712bd3c8bSSascha Wildner #define	XHCI_TRB_TYPE_CONFIGURE_EP	0x0C
25812bd3c8bSSascha Wildner #define	XHCI_TRB_TYPE_EVALUATE_CTX	0x0D
25912bd3c8bSSascha Wildner #define	XHCI_TRB_TYPE_RESET_EP		0x0E
26012bd3c8bSSascha Wildner #define	XHCI_TRB_TYPE_STOP_EP		0x0F
26112bd3c8bSSascha Wildner #define	XHCI_TRB_TYPE_SET_TR_DEQUEUE	0x10
26212bd3c8bSSascha Wildner #define	XHCI_TRB_TYPE_RESET_DEVICE	0x11
26312bd3c8bSSascha Wildner #define	XHCI_TRB_TYPE_FORCE_EVENT	0x12
26412bd3c8bSSascha Wildner #define	XHCI_TRB_TYPE_NEGOTIATE_BW	0x13
26512bd3c8bSSascha Wildner #define	XHCI_TRB_TYPE_SET_LATENCY_TOL  	0x14
26612bd3c8bSSascha Wildner #define	XHCI_TRB_TYPE_GET_PORT_BW	0x15
26712bd3c8bSSascha Wildner #define	XHCI_TRB_TYPE_FORCE_HEADER	0x16
26812bd3c8bSSascha Wildner #define	XHCI_TRB_TYPE_NOOP_CMD		0x17
26912bd3c8bSSascha Wildner 
27012bd3c8bSSascha Wildner /* Events */
27112bd3c8bSSascha Wildner #define	XHCI_TRB_EVENT_TRANSFER		0x20
27212bd3c8bSSascha Wildner #define	XHCI_TRB_EVENT_CMD_COMPLETE	0x21
27312bd3c8bSSascha Wildner #define	XHCI_TRB_EVENT_PORT_STS_CHANGE  0x22
27412bd3c8bSSascha Wildner #define	XHCI_TRB_EVENT_BW_REQUEST      	0x23
27512bd3c8bSSascha Wildner #define	XHCI_TRB_EVENT_DOORBELL		0x24
27612bd3c8bSSascha Wildner #define	XHCI_TRB_EVENT_HOST_CTRL	0x25
27712bd3c8bSSascha Wildner #define	XHCI_TRB_EVENT_DEVICE_NOTIFY	0x26
27812bd3c8bSSascha Wildner #define	XHCI_TRB_EVENT_MFINDEX_WRAP	0x27
27912bd3c8bSSascha Wildner 
28012bd3c8bSSascha Wildner /* Error codes */
28112bd3c8bSSascha Wildner #define	XHCI_TRB_ERROR_INVALID		0x00
28212bd3c8bSSascha Wildner #define	XHCI_TRB_ERROR_SUCCESS		0x01
28312bd3c8bSSascha Wildner #define	XHCI_TRB_ERROR_DATA_BUF		0x02
28412bd3c8bSSascha Wildner #define	XHCI_TRB_ERROR_BABBLE		0x03
28512bd3c8bSSascha Wildner #define	XHCI_TRB_ERROR_XACT		0x04
28612bd3c8bSSascha Wildner #define	XHCI_TRB_ERROR_TRB		0x05
28712bd3c8bSSascha Wildner #define	XHCI_TRB_ERROR_STALL		0x06
28812bd3c8bSSascha Wildner #define	XHCI_TRB_ERROR_RESOURCE		0x07
28912bd3c8bSSascha Wildner #define	XHCI_TRB_ERROR_BANDWIDTH	0x08
29012bd3c8bSSascha Wildner #define	XHCI_TRB_ERROR_NO_SLOTS		0x09
29112bd3c8bSSascha Wildner #define	XHCI_TRB_ERROR_STREAM_TYPE	0x0A
29212bd3c8bSSascha Wildner #define	XHCI_TRB_ERROR_SLOT_NOT_ON	0x0B
29312bd3c8bSSascha Wildner #define	XHCI_TRB_ERROR_ENDP_NOT_ON	0x0C
29412bd3c8bSSascha Wildner #define	XHCI_TRB_ERROR_SHORT_PKT	0x0D
29512bd3c8bSSascha Wildner #define	XHCI_TRB_ERROR_RING_UNDERRUN	0x0E
29612bd3c8bSSascha Wildner #define	XHCI_TRB_ERROR_RING_OVERRUN	0x0F
29712bd3c8bSSascha Wildner #define	XHCI_TRB_ERROR_VF_RING_FULL	0x10
29812bd3c8bSSascha Wildner #define	XHCI_TRB_ERROR_PARAMETER	0x11
29912bd3c8bSSascha Wildner #define	XHCI_TRB_ERROR_BW_OVERRUN	0x12
30012bd3c8bSSascha Wildner #define	XHCI_TRB_ERROR_CONTEXT_STATE	0x13
30112bd3c8bSSascha Wildner #define	XHCI_TRB_ERROR_NO_PING_RESP	0x14
30212bd3c8bSSascha Wildner #define	XHCI_TRB_ERROR_EV_RING_FULL	0x15
30312bd3c8bSSascha Wildner #define	XHCI_TRB_ERROR_INCOMPAT_DEV	0x16
30412bd3c8bSSascha Wildner #define	XHCI_TRB_ERROR_MISSED_SERVICE	0x17
30512bd3c8bSSascha Wildner #define	XHCI_TRB_ERROR_CMD_RING_STOP	0x18
30612bd3c8bSSascha Wildner #define	XHCI_TRB_ERROR_CMD_ABORTED	0x19
30712bd3c8bSSascha Wildner #define	XHCI_TRB_ERROR_STOPPED		0x1A
30812bd3c8bSSascha Wildner #define	XHCI_TRB_ERROR_LENGTH		0x1B
30912bd3c8bSSascha Wildner #define	XHCI_TRB_ERROR_BAD_MELAT	0x1D
31012bd3c8bSSascha Wildner #define	XHCI_TRB_ERROR_ISOC_OVERRUN	0x1F
31112bd3c8bSSascha Wildner #define	XHCI_TRB_ERROR_EVENT_LOST	0x20
31212bd3c8bSSascha Wildner #define	XHCI_TRB_ERROR_UNDEFINED	0x21
31312bd3c8bSSascha Wildner #define	XHCI_TRB_ERROR_INVALID_SID	0x22
31412bd3c8bSSascha Wildner #define	XHCI_TRB_ERROR_SEC_BW		0x23
31512bd3c8bSSascha Wildner #define	XHCI_TRB_ERROR_SPLIT_XACT	0x24
31612bd3c8bSSascha Wildner } __aligned(4);
31712bd3c8bSSascha Wildner 
31812bd3c8bSSascha Wildner struct xhci_dev_endpoint_trbs {
319ae1c9e37SMarkus Pfeiffer 	struct xhci_trb		trb[(XHCI_MAX_STREAMS *
320ae1c9e37SMarkus Pfeiffer 	    XHCI_MAX_TRANSFERS) + XHCI_MAX_STREAMS];
32112bd3c8bSSascha Wildner };
32212bd3c8bSSascha Wildner 
323ae1c9e37SMarkus Pfeiffer #if (USB_PAGE_SIZE < 4096)
324ae1c9e37SMarkus Pfeiffer #error "The XHCI driver needs a pagesize above or equal to 4K"
325ae1c9e37SMarkus Pfeiffer #endif
326ae1c9e37SMarkus Pfeiffer 
327ae1c9e37SMarkus Pfeiffer /* Define the maximum payload which we will handle in a single TRB */
328ae1c9e37SMarkus Pfeiffer #define	XHCI_TD_PAYLOAD_MAX	65536	/* bytes */
329ae1c9e37SMarkus Pfeiffer 
330ae1c9e37SMarkus Pfeiffer /* Define the maximum payload of a single scatter-gather list element */
331ae1c9e37SMarkus Pfeiffer #define	XHCI_TD_PAGE_SIZE \
332ae1c9e37SMarkus Pfeiffer   ((USB_PAGE_SIZE < XHCI_TD_PAYLOAD_MAX) ? USB_PAGE_SIZE : XHCI_TD_PAYLOAD_MAX)
333ae1c9e37SMarkus Pfeiffer 
334ae1c9e37SMarkus Pfeiffer /* Define the maximum length of the scatter-gather list */
335ae1c9e37SMarkus Pfeiffer #define	XHCI_TD_PAGE_NBUF \
336ae1c9e37SMarkus Pfeiffer   (((XHCI_TD_PAYLOAD_MAX + XHCI_TD_PAGE_SIZE - 1) / XHCI_TD_PAGE_SIZE) + 1)
33712bd3c8bSSascha Wildner 
33812bd3c8bSSascha Wildner struct xhci_td {
339ae1c9e37SMarkus Pfeiffer 	/* one LINK TRB has been added to the TRB array */
34012bd3c8bSSascha Wildner 	struct xhci_trb		td_trb[XHCI_TD_PAGE_NBUF + 1];
34112bd3c8bSSascha Wildner 
34212bd3c8bSSascha Wildner /*
34312bd3c8bSSascha Wildner  * Extra information needed:
34412bd3c8bSSascha Wildner  */
34512bd3c8bSSascha Wildner 	uint64_t		td_self;
34612bd3c8bSSascha Wildner 	struct xhci_td		*next;
34712bd3c8bSSascha Wildner 	struct xhci_td		*alt_next;
34812bd3c8bSSascha Wildner 	struct xhci_td		*obj_next;
34912bd3c8bSSascha Wildner 	struct usb_page_cache	*page_cache;
35012bd3c8bSSascha Wildner 	uint32_t		len;
35112bd3c8bSSascha Wildner 	uint32_t		remainder;
35212bd3c8bSSascha Wildner 	uint8_t			ntrb;
35312bd3c8bSSascha Wildner 	uint8_t			status;
35412bd3c8bSSascha Wildner } __aligned(XHCI_TRB_ALIGN);
35512bd3c8bSSascha Wildner 
35612bd3c8bSSascha Wildner struct xhci_command {
35712bd3c8bSSascha Wildner 	struct xhci_trb		trb;
35812bd3c8bSSascha Wildner 	TAILQ_ENTRY(xhci_command) entry;
35912bd3c8bSSascha Wildner };
36012bd3c8bSSascha Wildner 
36112bd3c8bSSascha Wildner struct xhci_event_ring_seg {
36212bd3c8bSSascha Wildner 	volatile uint64_t	qwEvrsTablePtr;
36312bd3c8bSSascha Wildner 	volatile uint32_t	dwEvrsTableSize;
36412bd3c8bSSascha Wildner 	volatile uint32_t	dwEvrsReserved;
36512bd3c8bSSascha Wildner };
36612bd3c8bSSascha Wildner 
36712bd3c8bSSascha Wildner struct xhci_hw_root {
36812bd3c8bSSascha Wildner 	struct xhci_event_ring_seg	hwr_ring_seg[XHCI_MAX_RSEG];
36912bd3c8bSSascha Wildner 	struct {
37012bd3c8bSSascha Wildner 		volatile uint64_t dummy;
37112bd3c8bSSascha Wildner 	} __aligned(64)			padding;
37212bd3c8bSSascha Wildner 	struct xhci_trb			hwr_events[XHCI_MAX_EVENTS];
37312bd3c8bSSascha Wildner 	struct xhci_trb			hwr_commands[XHCI_MAX_COMMANDS];
37412bd3c8bSSascha Wildner };
37512bd3c8bSSascha Wildner 
37612bd3c8bSSascha Wildner struct xhci_endpoint_ext {
37712bd3c8bSSascha Wildner 	struct xhci_trb		*trb;
3785e41ab93SMarkus Pfeiffer 	struct usb_xfer		*xfer[XHCI_MAX_TRANSFERS * XHCI_MAX_STREAMS];
37912bd3c8bSSascha Wildner 	struct usb_page_cache	*page_cache;
38012bd3c8bSSascha Wildner 	uint64_t		physaddr;
3815e41ab93SMarkus Pfeiffer 	uint8_t			trb_used[XHCI_MAX_STREAMS];
3825e41ab93SMarkus Pfeiffer 	uint8_t			trb_index[XHCI_MAX_STREAMS];
38312bd3c8bSSascha Wildner 	uint8_t			trb_halted;
38412bd3c8bSSascha Wildner 	uint8_t			trb_running;
38557bed822SMarkus Pfeiffer 	uint8_t			trb_ep_mode;
386*25604715SImre Vadász 	uint8_t			trb_ep_maxp;
38712bd3c8bSSascha Wildner };
38812bd3c8bSSascha Wildner 
38912bd3c8bSSascha Wildner enum {
39012bd3c8bSSascha Wildner 	XHCI_ST_DISABLED,
39112bd3c8bSSascha Wildner 	XHCI_ST_ENABLED,
39212bd3c8bSSascha Wildner 	XHCI_ST_DEFAULT,
39312bd3c8bSSascha Wildner 	XHCI_ST_ADDRESSED,
39412bd3c8bSSascha Wildner 	XHCI_ST_CONFIGURED,
39512bd3c8bSSascha Wildner 	XHCI_ST_MAX
39612bd3c8bSSascha Wildner };
39712bd3c8bSSascha Wildner 
39812bd3c8bSSascha Wildner struct xhci_hw_dev {
39912bd3c8bSSascha Wildner 	struct usb_page_cache	device_pc;
40012bd3c8bSSascha Wildner 	struct usb_page_cache	input_pc;
401ae1c9e37SMarkus Pfeiffer 	struct usb_page_cache	endpoint_pc[XHCI_MAX_ENDPOINTS];
40212bd3c8bSSascha Wildner 
40312bd3c8bSSascha Wildner 	struct usb_page		device_pg;
40412bd3c8bSSascha Wildner 	struct usb_page		input_pg;
405ae1c9e37SMarkus Pfeiffer 	struct usb_page		endpoint_pg[XHCI_MAX_ENDPOINTS];
40612bd3c8bSSascha Wildner 
40712bd3c8bSSascha Wildner 	struct xhci_endpoint_ext endp[XHCI_MAX_ENDPOINTS];
40812bd3c8bSSascha Wildner 
40912bd3c8bSSascha Wildner 	uint8_t			state;
41012bd3c8bSSascha Wildner 	uint8_t			nports;
41112bd3c8bSSascha Wildner 	uint8_t			tt;
4128089c9b6SMarkus Pfeiffer 	uint8_t			context_num;
41312bd3c8bSSascha Wildner };
41412bd3c8bSSascha Wildner 
41512bd3c8bSSascha Wildner struct xhci_hw_softc {
41612bd3c8bSSascha Wildner 	struct usb_page_cache	root_pc;
41712bd3c8bSSascha Wildner 	struct usb_page_cache	ctx_pc;
41812bd3c8bSSascha Wildner 	struct usb_page_cache	scratch_pc[XHCI_MAX_SCRATCHPADS];
41912bd3c8bSSascha Wildner 
42012bd3c8bSSascha Wildner 	struct usb_page		root_pg;
42112bd3c8bSSascha Wildner 	struct usb_page		ctx_pg;
42212bd3c8bSSascha Wildner 	struct usb_page		scratch_pg[XHCI_MAX_SCRATCHPADS];
42312bd3c8bSSascha Wildner 
42412bd3c8bSSascha Wildner 	struct xhci_hw_dev	devs[XHCI_MAX_DEVICES + 1];
42512bd3c8bSSascha Wildner };
42612bd3c8bSSascha Wildner 
42712bd3c8bSSascha Wildner struct xhci_config_desc {
42812bd3c8bSSascha Wildner 	struct usb_config_descriptor		confd;
42912bd3c8bSSascha Wildner 	struct usb_interface_descriptor		ifcd;
43012bd3c8bSSascha Wildner 	struct usb_endpoint_descriptor		endpd;
43112bd3c8bSSascha Wildner 	struct usb_endpoint_ss_comp_descriptor	endpcd;
43212bd3c8bSSascha Wildner } __packed;
43312bd3c8bSSascha Wildner 
43412bd3c8bSSascha Wildner struct xhci_bos_desc {
43512bd3c8bSSascha Wildner 	struct usb_bos_descriptor		bosd;
43612bd3c8bSSascha Wildner 	struct usb_devcap_usb2ext_descriptor	usb2extd;
43712bd3c8bSSascha Wildner 	struct usb_devcap_ss_descriptor		usbdcd;
43812bd3c8bSSascha Wildner 	struct usb_devcap_container_id_descriptor cidd;
43912bd3c8bSSascha Wildner } __packed;
44012bd3c8bSSascha Wildner 
44112bd3c8bSSascha Wildner union xhci_hub_desc {
44212bd3c8bSSascha Wildner 	struct usb_status		stat;
44312bd3c8bSSascha Wildner 	struct usb_port_status		ps;
44412bd3c8bSSascha Wildner 	struct usb_hub_ss_descriptor	hubd;
44512bd3c8bSSascha Wildner 	uint8_t				temp[128];
44612bd3c8bSSascha Wildner };
44712bd3c8bSSascha Wildner 
448320fabc5SMarkus Pfeiffer typedef int (xhci_port_route_t)(device_t, uint32_t, uint32_t);
449320fabc5SMarkus Pfeiffer 
45012bd3c8bSSascha Wildner struct xhci_softc {
45112bd3c8bSSascha Wildner 	struct xhci_hw_softc	sc_hw;
45212bd3c8bSSascha Wildner 	/* base device */
45312bd3c8bSSascha Wildner 	struct usb_bus		sc_bus;
45457bed822SMarkus Pfeiffer 	/* configure message */
45512bd3c8bSSascha Wildner 	struct usb_bus_msg	sc_config_msg[2];
45612bd3c8bSSascha Wildner 
45757bed822SMarkus Pfeiffer 	struct usb_callout	sc_callout;
45857bed822SMarkus Pfeiffer 
459320fabc5SMarkus Pfeiffer 	xhci_port_route_t	*sc_port_route;
460320fabc5SMarkus Pfeiffer 
46112bd3c8bSSascha Wildner 	union xhci_hub_desc	sc_hub_desc;
46212bd3c8bSSascha Wildner 
46312bd3c8bSSascha Wildner 	struct cv		sc_cmd_cv;
464722d05c3SSascha Wildner 	struct lock		sc_cmd_lock;
46512bd3c8bSSascha Wildner 
46612bd3c8bSSascha Wildner 	struct usb_device	*sc_devices[XHCI_MAX_DEVICES];
46712bd3c8bSSascha Wildner 	struct resource		*sc_io_res;
46857bed822SMarkus Pfeiffer 	int			sc_irq_rid;
46912bd3c8bSSascha Wildner 	struct resource		*sc_irq_res;
47012bd3c8bSSascha Wildner 
47112bd3c8bSSascha Wildner 	void			*sc_intr_hdl;
47212bd3c8bSSascha Wildner 	bus_size_t		sc_io_size;
47312bd3c8bSSascha Wildner 	bus_space_tag_t		sc_io_tag;
47412bd3c8bSSascha Wildner 	bus_space_handle_t	sc_io_hdl;
47512bd3c8bSSascha Wildner 	/* last pending command address */
47612bd3c8bSSascha Wildner 	uint64_t		sc_cmd_addr;
47712bd3c8bSSascha Wildner 	/* result of command */
47812bd3c8bSSascha Wildner 	uint32_t		sc_cmd_result[2];
47912bd3c8bSSascha Wildner  	/* copy of cmd register */
48012bd3c8bSSascha Wildner 	uint32_t		sc_cmd;
48112bd3c8bSSascha Wildner 	/* worst case exit latency */
48212bd3c8bSSascha Wildner 	uint32_t		sc_exit_lat_max;
48312bd3c8bSSascha Wildner 
48412bd3c8bSSascha Wildner 	/* offset to operational registers */
48512bd3c8bSSascha Wildner 	uint32_t		sc_oper_off;
48612bd3c8bSSascha Wildner 	/* offset to capability registers */
48712bd3c8bSSascha Wildner 	uint32_t		sc_capa_off;
48812bd3c8bSSascha Wildner 	/* offset to runtime registers */
48912bd3c8bSSascha Wildner 	uint32_t		sc_runt_off;
49012bd3c8bSSascha Wildner 	/* offset to doorbell registers */
49112bd3c8bSSascha Wildner 	uint32_t		sc_door_off;
49212bd3c8bSSascha Wildner 
49312bd3c8bSSascha Wildner 	/* chip specific */
49412bd3c8bSSascha Wildner 	uint16_t		sc_erst_max;
49512bd3c8bSSascha Wildner 	uint16_t		sc_event_idx;
49612bd3c8bSSascha Wildner 	uint16_t		sc_command_idx;
497ae1c9e37SMarkus Pfeiffer 	uint16_t		sc_imod_default;
49812bd3c8bSSascha Wildner 
49912bd3c8bSSascha Wildner 	uint8_t			sc_event_ccs;
50012bd3c8bSSascha Wildner 	uint8_t			sc_command_ccs;
50112bd3c8bSSascha Wildner 	/* number of XHCI device slots */
50212bd3c8bSSascha Wildner 	uint8_t			sc_noslot;
50312bd3c8bSSascha Wildner 	/* number of ports on root HUB */
50412bd3c8bSSascha Wildner 	uint8_t			sc_noport;
50512bd3c8bSSascha Wildner 	/* number of scratch pages */
50612bd3c8bSSascha Wildner 	uint8_t			sc_noscratch;
50712bd3c8bSSascha Wildner 	/* root HUB device configuration */
50812bd3c8bSSascha Wildner 	uint8_t			sc_conf;
509ae1c9e37SMarkus Pfeiffer 	/* root HUB port event bitmap, max 256 ports */
510ae1c9e37SMarkus Pfeiffer 	uint8_t			sc_hub_idata[32];
51112bd3c8bSSascha Wildner 
51212bd3c8bSSascha Wildner 	/* size of context */
51312bd3c8bSSascha Wildner 	uint8_t			sc_ctx_is_64_byte;
51412bd3c8bSSascha Wildner 
51512bd3c8bSSascha Wildner 	/* vendor string for root HUB */
51612bd3c8bSSascha Wildner 	char			sc_vendor[16];
51712bd3c8bSSascha Wildner };
51812bd3c8bSSascha Wildner 
519722d05c3SSascha Wildner #define	XHCI_CMD_LOCK(sc)	lockmgr(&(sc)->sc_cmd_lock, LK_EXCLUSIVE)
520722d05c3SSascha Wildner #define	XHCI_CMD_UNLOCK(sc)	lockmgr(&(sc)->sc_cmd_lock, LK_RELEASE)
521722d05c3SSascha Wildner #define	XHCI_CMD_ASSERT_LOCKED(sc) KKASSERT(lockstatus(&(sc)->sc_cmd_lock, curthread) == LK_EXCLUSIVE)
52212bd3c8bSSascha Wildner 
52312bd3c8bSSascha Wildner /* prototypes */
52412bd3c8bSSascha Wildner 
52557bed822SMarkus Pfeiffer uint8_t 	xhci_use_polling(void);
52612bd3c8bSSascha Wildner usb_error_t xhci_halt_controller(struct xhci_softc *);
527dd681da6SMatthew Dillon usb_error_t xhci_init(struct xhci_softc *, device_t, uint8_t);
52812bd3c8bSSascha Wildner usb_error_t xhci_start_controller(struct xhci_softc *);
52912bd3c8bSSascha Wildner void	xhci_interrupt(struct xhci_softc *);
53012bd3c8bSSascha Wildner void	xhci_uninit(struct xhci_softc *);
53112bd3c8bSSascha Wildner 
53212bd3c8bSSascha Wildner #endif					/* _XHCI_H_ */
533