1ae1c9e37SMarkus Pfeiffer /* $FreeBSD: head/sys/dev/usb/controller/xhci.c 278477 2015-02-09 21:47:12Z hselasky $ */
212bd3c8bSSascha Wildner /*-
312bd3c8bSSascha Wildner * Copyright (c) 2010 Hans Petter Selasky. All rights reserved.
412bd3c8bSSascha Wildner *
512bd3c8bSSascha Wildner * Redistribution and use in source and binary forms, with or without
612bd3c8bSSascha Wildner * modification, are permitted provided that the following conditions
712bd3c8bSSascha Wildner * are met:
812bd3c8bSSascha Wildner * 1. Redistributions of source code must retain the above copyright
912bd3c8bSSascha Wildner * notice, this list of conditions and the following disclaimer.
1012bd3c8bSSascha Wildner * 2. Redistributions in binary form must reproduce the above copyright
1112bd3c8bSSascha Wildner * notice, this list of conditions and the following disclaimer in the
1212bd3c8bSSascha Wildner * documentation and/or other materials provided with the distribution.
1312bd3c8bSSascha Wildner *
1412bd3c8bSSascha Wildner * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
1512bd3c8bSSascha Wildner * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
1612bd3c8bSSascha Wildner * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
1712bd3c8bSSascha Wildner * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
1812bd3c8bSSascha Wildner * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
1912bd3c8bSSascha Wildner * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
2012bd3c8bSSascha Wildner * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
2112bd3c8bSSascha Wildner * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
2212bd3c8bSSascha Wildner * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
2312bd3c8bSSascha Wildner * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
2412bd3c8bSSascha Wildner * SUCH DAMAGE.
2512bd3c8bSSascha Wildner */
2612bd3c8bSSascha Wildner
2712bd3c8bSSascha Wildner /*
2812bd3c8bSSascha Wildner * USB eXtensible Host Controller Interface, a.k.a. USB 3.0 controller.
2912bd3c8bSSascha Wildner *
3012bd3c8bSSascha Wildner * The XHCI 1.0 spec can be found at
3112bd3c8bSSascha Wildner * http://www.intel.com/technology/usb/download/xHCI_Specification_for_USB.pdf
3212bd3c8bSSascha Wildner * and the USB 3.0 spec at
3312bd3c8bSSascha Wildner * http://www.usb.org/developers/docs/usb_30_spec_060910.zip
3412bd3c8bSSascha Wildner */
3512bd3c8bSSascha Wildner
3612bd3c8bSSascha Wildner /*
3712bd3c8bSSascha Wildner * A few words about the design implementation: This driver emulates
3812bd3c8bSSascha Wildner * the concept about TDs which is found in EHCI specification. This
3957bed822SMarkus Pfeiffer * way we achieve that the USB controller drivers look similar to
4057bed822SMarkus Pfeiffer * eachother which makes it easier to understand the code.
4112bd3c8bSSascha Wildner */
4212bd3c8bSSascha Wildner
4312bd3c8bSSascha Wildner #include <sys/stdint.h>
4412bd3c8bSSascha Wildner #include <sys/param.h>
4512bd3c8bSSascha Wildner #include <sys/queue.h>
4612bd3c8bSSascha Wildner #include <sys/types.h>
4712bd3c8bSSascha Wildner #include <sys/systm.h>
4812bd3c8bSSascha Wildner #include <sys/kernel.h>
4912bd3c8bSSascha Wildner #include <sys/bus.h>
5012bd3c8bSSascha Wildner #include <sys/module.h>
5112bd3c8bSSascha Wildner #include <sys/lock.h>
5212bd3c8bSSascha Wildner #include <sys/condvar.h>
5312bd3c8bSSascha Wildner #include <sys/sysctl.h>
5412bd3c8bSSascha Wildner #include <sys/unistd.h>
5512bd3c8bSSascha Wildner #include <sys/callout.h>
5612bd3c8bSSascha Wildner #include <sys/malloc.h>
57*2b3f93eaSMatthew Dillon #include <sys/caps.h>
5812bd3c8bSSascha Wildner
59722d05c3SSascha Wildner #include <bus/u4b/usb.h>
60722d05c3SSascha Wildner #include <bus/u4b/usbdi.h>
6112bd3c8bSSascha Wildner
6212bd3c8bSSascha Wildner #define USB_DEBUG_VAR xhcidebug
6312bd3c8bSSascha Wildner
64722d05c3SSascha Wildner #include <bus/u4b/usb_core.h>
65722d05c3SSascha Wildner #include <bus/u4b/usb_debug.h>
66722d05c3SSascha Wildner #include <bus/u4b/usb_busdma.h>
67722d05c3SSascha Wildner #include <bus/u4b/usb_process.h>
68722d05c3SSascha Wildner #include <bus/u4b/usb_transfer.h>
69722d05c3SSascha Wildner #include <bus/u4b/usb_device.h>
70722d05c3SSascha Wildner #include <bus/u4b/usb_hub.h>
71722d05c3SSascha Wildner #include <bus/u4b/usb_util.h>
7212bd3c8bSSascha Wildner
73722d05c3SSascha Wildner #include <bus/u4b/usb_controller.h>
74722d05c3SSascha Wildner #include <bus/u4b/usb_bus.h>
75722d05c3SSascha Wildner #include <bus/u4b/controller/xhci.h>
76722d05c3SSascha Wildner #include <bus/u4b/controller/xhcireg.h>
7712bd3c8bSSascha Wildner
7812bd3c8bSSascha Wildner #define XHCI_BUS2SC(bus) \
7912bd3c8bSSascha Wildner ((struct xhci_softc *)(((uint8_t *)(bus)) - \
8012bd3c8bSSascha Wildner ((uint8_t *)&(((struct xhci_softc *)0)->sc_bus))))
8112bd3c8bSSascha Wildner
822b93c392SMarkus Pfeiffer static SYSCTL_NODE(_hw_usb, OID_AUTO, xhci, CTLFLAG_RW, 0, "USB XHCI");
832b93c392SMarkus Pfeiffer
842b93c392SMarkus Pfeiffer static int xhcistreams;
852b93c392SMarkus Pfeiffer SYSCTL_INT(_hw_usb_xhci, OID_AUTO, streams, CTLFLAG_RW,
862b93c392SMarkus Pfeiffer &xhcistreams, 0, "Set to enable streams mode support");
872b93c392SMarkus Pfeiffer TUNABLE_INT("hw.usb.xhci.streams", &xhcistreams);
882b93c392SMarkus Pfeiffer
8967616947SMatthew Dillon static int xhcipolling = 0;
9067616947SMatthew Dillon SYSCTL_INT(_hw_usb_xhci, OID_AUTO, use_polling, CTLFLAG_RW,
9167616947SMatthew Dillon &xhcipolling, 0, "Set to enable software interrupt polling for XHCI controller");
9267616947SMatthew Dillon TUNABLE_INT("hw.usb.xhci.use_polling", &xhcipolling);
932b93c392SMarkus Pfeiffer
9412bd3c8bSSascha Wildner #ifdef USB_DEBUG
9512bd3c8bSSascha Wildner static int xhcidebug = 0;
965e41ab93SMarkus Pfeiffer static int xhciroute = 0;
97dd681da6SMatthew Dillon static int xhcidma32;
9812bd3c8bSSascha Wildner
9912bd3c8bSSascha Wildner SYSCTL_INT(_hw_usb_xhci, OID_AUTO, debug, CTLFLAG_RW,
10012bd3c8bSSascha Wildner &xhcidebug, 0, "Debug level");
10112bd3c8bSSascha Wildner TUNABLE_INT("hw.usb.xhci.debug", &xhcidebug);
1025e41ab93SMarkus Pfeiffer SYSCTL_INT(_hw_usb_xhci, OID_AUTO, xhci_port_route, CTLFLAG_RW,
1035e41ab93SMarkus Pfeiffer &xhciroute, 0, "Routing bitmap for switching EHCI ports to XHCI controller");
1045e41ab93SMarkus Pfeiffer TUNABLE_INT("hw.usb.xhci.xhci_port_route", &xhciroute);
105dd681da6SMatthew Dillon
106dd681da6SMatthew Dillon SYSCTL_INT(_hw_usb_xhci, OID_AUTO, dma32, CTLFLAG_RW,
107dd681da6SMatthew Dillon &xhcidma32, 0, "Set to only use 32-bit DMA for the XHCI controller");
108dd681da6SMatthew Dillon TUNABLE_INT("hw.usb.xhci.dma32", &xhcidma32);
109dd681da6SMatthew Dillon
110320fabc5SMarkus Pfeiffer #else
111320fabc5SMarkus Pfeiffer #define xhciroute 0
112dd681da6SMatthew Dillon #define xhcidma32 0
11312bd3c8bSSascha Wildner #endif
11412bd3c8bSSascha Wildner
11512bd3c8bSSascha Wildner #define XHCI_INTR_ENDPT 1
11612bd3c8bSSascha Wildner
11712bd3c8bSSascha Wildner struct xhci_std_temp {
11812bd3c8bSSascha Wildner struct xhci_softc *sc;
11912bd3c8bSSascha Wildner struct usb_page_cache *pc;
12012bd3c8bSSascha Wildner struct xhci_td *td;
12112bd3c8bSSascha Wildner struct xhci_td *td_next;
12212bd3c8bSSascha Wildner uint32_t len;
12312bd3c8bSSascha Wildner uint32_t offset;
12412bd3c8bSSascha Wildner uint32_t max_packet_size;
12512bd3c8bSSascha Wildner uint32_t average;
12612bd3c8bSSascha Wildner uint16_t isoc_delta;
12712bd3c8bSSascha Wildner uint16_t isoc_frame;
12812bd3c8bSSascha Wildner uint8_t shortpkt;
12912bd3c8bSSascha Wildner uint8_t multishort;
13012bd3c8bSSascha Wildner uint8_t last_frame;
13112bd3c8bSSascha Wildner uint8_t trb_type;
13212bd3c8bSSascha Wildner uint8_t direction;
13312bd3c8bSSascha Wildner uint8_t tbc;
13412bd3c8bSSascha Wildner uint8_t tlbpc;
13512bd3c8bSSascha Wildner uint8_t step_td;
1365e41ab93SMarkus Pfeiffer uint8_t do_isoc_sync;
13712bd3c8bSSascha Wildner };
13812bd3c8bSSascha Wildner
13912bd3c8bSSascha Wildner static void xhci_do_poll(struct usb_bus *);
14012bd3c8bSSascha Wildner static void xhci_device_done(struct usb_xfer *, usb_error_t);
14112bd3c8bSSascha Wildner static void xhci_root_intr(struct xhci_softc *);
14212bd3c8bSSascha Wildner static void xhci_free_device_ext(struct usb_device *);
14312bd3c8bSSascha Wildner static struct xhci_endpoint_ext *xhci_get_endpoint_ext(struct usb_device *,
14412bd3c8bSSascha Wildner struct usb_endpoint_descriptor *);
14512bd3c8bSSascha Wildner static usb_proc_callback_t xhci_configure_msg;
14612bd3c8bSSascha Wildner static usb_error_t xhci_configure_device(struct usb_device *);
14712bd3c8bSSascha Wildner static usb_error_t xhci_configure_endpoint(struct usb_device *,
14857bed822SMarkus Pfeiffer struct usb_endpoint_descriptor *, struct xhci_endpoint_ext *,
14957bed822SMarkus Pfeiffer uint16_t, uint8_t, uint8_t, uint8_t, uint16_t, uint16_t,
15057bed822SMarkus Pfeiffer uint8_t);
15112bd3c8bSSascha Wildner static usb_error_t xhci_configure_mask(struct usb_device *,
15212bd3c8bSSascha Wildner uint32_t, uint8_t);
15312bd3c8bSSascha Wildner static usb_error_t xhci_cmd_evaluate_ctx(struct xhci_softc *,
15412bd3c8bSSascha Wildner uint64_t, uint8_t);
15512bd3c8bSSascha Wildner static void xhci_endpoint_doorbell(struct usb_xfer *);
15612bd3c8bSSascha Wildner static void xhci_ctx_set_le32(struct xhci_softc *sc, volatile uint32_t *ptr, uint32_t val);
15712bd3c8bSSascha Wildner static uint32_t xhci_ctx_get_le32(struct xhci_softc *sc, volatile uint32_t *ptr);
15812bd3c8bSSascha Wildner static void xhci_ctx_set_le64(struct xhci_softc *sc, volatile uint64_t *ptr, uint64_t val);
15912bd3c8bSSascha Wildner #ifdef USB_DEBUG
16012bd3c8bSSascha Wildner static uint64_t xhci_ctx_get_le64(struct xhci_softc *sc, volatile uint64_t *ptr);
16112bd3c8bSSascha Wildner #endif
16212bd3c8bSSascha Wildner
163320fabc5SMarkus Pfeiffer static const struct usb_bus_methods xhci_bus_methods;
16412bd3c8bSSascha Wildner
16512bd3c8bSSascha Wildner #ifdef USB_DEBUG
16612bd3c8bSSascha Wildner static void
xhci_dump_trb(struct xhci_trb * trb)16712bd3c8bSSascha Wildner xhci_dump_trb(struct xhci_trb *trb)
16812bd3c8bSSascha Wildner {
16912bd3c8bSSascha Wildner DPRINTFN(5, "trb = %p\n", trb);
17012bd3c8bSSascha Wildner DPRINTFN(5, "qwTrb0 = 0x%016llx\n", (long long)le64toh(trb->qwTrb0));
17112bd3c8bSSascha Wildner DPRINTFN(5, "dwTrb2 = 0x%08x\n", le32toh(trb->dwTrb2));
17212bd3c8bSSascha Wildner DPRINTFN(5, "dwTrb3 = 0x%08x\n", le32toh(trb->dwTrb3));
17312bd3c8bSSascha Wildner }
17412bd3c8bSSascha Wildner
17512bd3c8bSSascha Wildner static void
xhci_dump_endpoint(struct xhci_softc * sc,struct xhci_endp_ctx * pep)17612bd3c8bSSascha Wildner xhci_dump_endpoint(struct xhci_softc *sc, struct xhci_endp_ctx *pep)
17712bd3c8bSSascha Wildner {
17812bd3c8bSSascha Wildner DPRINTFN(5, "pep = %p\n", pep);
17912bd3c8bSSascha Wildner DPRINTFN(5, "dwEpCtx0=0x%08x\n", xhci_ctx_get_le32(sc, &pep->dwEpCtx0));
18012bd3c8bSSascha Wildner DPRINTFN(5, "dwEpCtx1=0x%08x\n", xhci_ctx_get_le32(sc, &pep->dwEpCtx1));
18112bd3c8bSSascha Wildner DPRINTFN(5, "qwEpCtx2=0x%016llx\n", (long long)xhci_ctx_get_le64(sc, &pep->qwEpCtx2));
18212bd3c8bSSascha Wildner DPRINTFN(5, "dwEpCtx4=0x%08x\n", xhci_ctx_get_le32(sc, &pep->dwEpCtx4));
18312bd3c8bSSascha Wildner DPRINTFN(5, "dwEpCtx5=0x%08x\n", xhci_ctx_get_le32(sc, &pep->dwEpCtx5));
18412bd3c8bSSascha Wildner DPRINTFN(5, "dwEpCtx6=0x%08x\n", xhci_ctx_get_le32(sc, &pep->dwEpCtx6));
18512bd3c8bSSascha Wildner DPRINTFN(5, "dwEpCtx7=0x%08x\n", xhci_ctx_get_le32(sc, &pep->dwEpCtx7));
18612bd3c8bSSascha Wildner }
18712bd3c8bSSascha Wildner
18812bd3c8bSSascha Wildner static void
xhci_dump_device(struct xhci_softc * sc,struct xhci_slot_ctx * psl)18912bd3c8bSSascha Wildner xhci_dump_device(struct xhci_softc *sc, struct xhci_slot_ctx *psl)
19012bd3c8bSSascha Wildner {
19112bd3c8bSSascha Wildner DPRINTFN(5, "psl = %p\n", psl);
19212bd3c8bSSascha Wildner DPRINTFN(5, "dwSctx0=0x%08x\n", xhci_ctx_get_le32(sc, &psl->dwSctx0));
19312bd3c8bSSascha Wildner DPRINTFN(5, "dwSctx1=0x%08x\n", xhci_ctx_get_le32(sc, &psl->dwSctx1));
19412bd3c8bSSascha Wildner DPRINTFN(5, "dwSctx2=0x%08x\n", xhci_ctx_get_le32(sc, &psl->dwSctx2));
19512bd3c8bSSascha Wildner DPRINTFN(5, "dwSctx3=0x%08x\n", xhci_ctx_get_le32(sc, &psl->dwSctx3));
19612bd3c8bSSascha Wildner }
19712bd3c8bSSascha Wildner #endif
19812bd3c8bSSascha Wildner
19967616947SMatthew Dillon /*
20067616947SMatthew Dillon * hw.usb.xhci.use_polling=1
20167616947SMatthew Dillon */
20257bed822SMarkus Pfeiffer uint8_t
xhci_use_polling(void)20357bed822SMarkus Pfeiffer xhci_use_polling(void)
20457bed822SMarkus Pfeiffer {
20557bed822SMarkus Pfeiffer return (xhcipolling != 0);
20657bed822SMarkus Pfeiffer }
20757bed822SMarkus Pfeiffer
20812bd3c8bSSascha Wildner static void
xhci_iterate_hw_softc(struct usb_bus * bus,usb_bus_mem_sub_cb_t * cb)20912bd3c8bSSascha Wildner xhci_iterate_hw_softc(struct usb_bus *bus, usb_bus_mem_sub_cb_t *cb)
21012bd3c8bSSascha Wildner {
21112bd3c8bSSascha Wildner struct xhci_softc *sc = XHCI_BUS2SC(bus);
21212bd3c8bSSascha Wildner uint8_t i;
21312bd3c8bSSascha Wildner
21412bd3c8bSSascha Wildner cb(bus, &sc->sc_hw.root_pc, &sc->sc_hw.root_pg,
21512bd3c8bSSascha Wildner sizeof(struct xhci_hw_root), XHCI_PAGE_SIZE);
21612bd3c8bSSascha Wildner
21712bd3c8bSSascha Wildner cb(bus, &sc->sc_hw.ctx_pc, &sc->sc_hw.ctx_pg,
21812bd3c8bSSascha Wildner sizeof(struct xhci_dev_ctx_addr), XHCI_PAGE_SIZE);
21912bd3c8bSSascha Wildner
22012bd3c8bSSascha Wildner for (i = 0; i != XHCI_MAX_SCRATCHPADS; i++) {
22112bd3c8bSSascha Wildner cb(bus, &sc->sc_hw.scratch_pc[i], &sc->sc_hw.scratch_pg[i],
22212bd3c8bSSascha Wildner XHCI_PAGE_SIZE, XHCI_PAGE_SIZE);
22312bd3c8bSSascha Wildner }
22412bd3c8bSSascha Wildner }
22512bd3c8bSSascha Wildner
22612bd3c8bSSascha Wildner static void
xhci_ctx_set_le32(struct xhci_softc * sc,volatile uint32_t * ptr,uint32_t val)22712bd3c8bSSascha Wildner xhci_ctx_set_le32(struct xhci_softc *sc, volatile uint32_t *ptr, uint32_t val)
22812bd3c8bSSascha Wildner {
22912bd3c8bSSascha Wildner if (sc->sc_ctx_is_64_byte) {
23012bd3c8bSSascha Wildner uint32_t offset;
23112bd3c8bSSascha Wildner /* exploit the fact that our structures are XHCI_PAGE_SIZE aligned */
23212bd3c8bSSascha Wildner /* all contexts are initially 32-bytes */
23312bd3c8bSSascha Wildner offset = ((uintptr_t)ptr) & ((XHCI_PAGE_SIZE - 1) & ~(31U));
23412bd3c8bSSascha Wildner ptr = (volatile uint32_t *)(((volatile uint8_t *)ptr) + offset);
23512bd3c8bSSascha Wildner }
23612bd3c8bSSascha Wildner *ptr = htole32(val);
23712bd3c8bSSascha Wildner }
23812bd3c8bSSascha Wildner
23912bd3c8bSSascha Wildner static uint32_t
xhci_ctx_get_le32(struct xhci_softc * sc,volatile uint32_t * ptr)24012bd3c8bSSascha Wildner xhci_ctx_get_le32(struct xhci_softc *sc, volatile uint32_t *ptr)
24112bd3c8bSSascha Wildner {
24212bd3c8bSSascha Wildner if (sc->sc_ctx_is_64_byte) {
24312bd3c8bSSascha Wildner uint32_t offset;
24412bd3c8bSSascha Wildner /* exploit the fact that our structures are XHCI_PAGE_SIZE aligned */
24512bd3c8bSSascha Wildner /* all contexts are initially 32-bytes */
24612bd3c8bSSascha Wildner offset = ((uintptr_t)ptr) & ((XHCI_PAGE_SIZE - 1) & ~(31U));
24712bd3c8bSSascha Wildner ptr = (volatile uint32_t *)(((volatile uint8_t *)ptr) + offset);
24812bd3c8bSSascha Wildner }
24912bd3c8bSSascha Wildner return (le32toh(*ptr));
25012bd3c8bSSascha Wildner }
25112bd3c8bSSascha Wildner
25212bd3c8bSSascha Wildner static void
xhci_ctx_set_le64(struct xhci_softc * sc,volatile uint64_t * ptr,uint64_t val)25312bd3c8bSSascha Wildner xhci_ctx_set_le64(struct xhci_softc *sc, volatile uint64_t *ptr, uint64_t val)
25412bd3c8bSSascha Wildner {
25512bd3c8bSSascha Wildner if (sc->sc_ctx_is_64_byte) {
25612bd3c8bSSascha Wildner uint32_t offset;
25712bd3c8bSSascha Wildner /* exploit the fact that our structures are XHCI_PAGE_SIZE aligned */
25812bd3c8bSSascha Wildner /* all contexts are initially 32-bytes */
25912bd3c8bSSascha Wildner offset = ((uintptr_t)ptr) & ((XHCI_PAGE_SIZE - 1) & ~(31U));
26012bd3c8bSSascha Wildner ptr = (volatile uint64_t *)(((volatile uint8_t *)ptr) + offset);
26112bd3c8bSSascha Wildner }
26212bd3c8bSSascha Wildner *ptr = htole64(val);
26312bd3c8bSSascha Wildner }
26412bd3c8bSSascha Wildner
26512bd3c8bSSascha Wildner #ifdef USB_DEBUG
26612bd3c8bSSascha Wildner static uint64_t
xhci_ctx_get_le64(struct xhci_softc * sc,volatile uint64_t * ptr)26712bd3c8bSSascha Wildner xhci_ctx_get_le64(struct xhci_softc *sc, volatile uint64_t *ptr)
26812bd3c8bSSascha Wildner {
26912bd3c8bSSascha Wildner if (sc->sc_ctx_is_64_byte) {
27012bd3c8bSSascha Wildner uint32_t offset;
27112bd3c8bSSascha Wildner /* exploit the fact that our structures are XHCI_PAGE_SIZE aligned */
27212bd3c8bSSascha Wildner /* all contexts are initially 32-bytes */
27312bd3c8bSSascha Wildner offset = ((uintptr_t)ptr) & ((XHCI_PAGE_SIZE - 1) & ~(31U));
27412bd3c8bSSascha Wildner ptr = (volatile uint64_t *)(((volatile uint8_t *)ptr) + offset);
27512bd3c8bSSascha Wildner }
27612bd3c8bSSascha Wildner return (le64toh(*ptr));
27712bd3c8bSSascha Wildner }
27812bd3c8bSSascha Wildner #endif
27912bd3c8bSSascha Wildner
280320fabc5SMarkus Pfeiffer static int
xhci_reset_command_queue_locked(struct xhci_softc * sc)281320fabc5SMarkus Pfeiffer xhci_reset_command_queue_locked(struct xhci_softc *sc)
282320fabc5SMarkus Pfeiffer {
283320fabc5SMarkus Pfeiffer struct usb_page_search buf_res;
284320fabc5SMarkus Pfeiffer struct xhci_hw_root *phwr;
285320fabc5SMarkus Pfeiffer uint64_t addr;
286320fabc5SMarkus Pfeiffer uint32_t temp;
287320fabc5SMarkus Pfeiffer
288320fabc5SMarkus Pfeiffer DPRINTF("\n");
289320fabc5SMarkus Pfeiffer
290320fabc5SMarkus Pfeiffer temp = XREAD4(sc, oper, XHCI_CRCR_LO);
291320fabc5SMarkus Pfeiffer if (temp & XHCI_CRCR_LO_CRR) {
292320fabc5SMarkus Pfeiffer DPRINTF("Command ring running\n");
293320fabc5SMarkus Pfeiffer temp &= ~(XHCI_CRCR_LO_CS | XHCI_CRCR_LO_CA);
294320fabc5SMarkus Pfeiffer
295320fabc5SMarkus Pfeiffer /*
296320fabc5SMarkus Pfeiffer * Try to abort the last command as per section
297320fabc5SMarkus Pfeiffer * 4.6.1.2 "Aborting a Command" of the XHCI
298320fabc5SMarkus Pfeiffer * specification:
299320fabc5SMarkus Pfeiffer */
300320fabc5SMarkus Pfeiffer
301320fabc5SMarkus Pfeiffer /* stop and cancel */
302320fabc5SMarkus Pfeiffer XWRITE4(sc, oper, XHCI_CRCR_LO, temp | XHCI_CRCR_LO_CS);
303320fabc5SMarkus Pfeiffer XWRITE4(sc, oper, XHCI_CRCR_HI, 0);
304320fabc5SMarkus Pfeiffer
305320fabc5SMarkus Pfeiffer XWRITE4(sc, oper, XHCI_CRCR_LO, temp | XHCI_CRCR_LO_CA);
306320fabc5SMarkus Pfeiffer XWRITE4(sc, oper, XHCI_CRCR_HI, 0);
307320fabc5SMarkus Pfeiffer
308320fabc5SMarkus Pfeiffer /* wait 250ms */
309320fabc5SMarkus Pfeiffer usb_pause_mtx(&sc->sc_bus.bus_lock, hz / 4);
310320fabc5SMarkus Pfeiffer
311320fabc5SMarkus Pfeiffer /* check if command ring is still running */
312320fabc5SMarkus Pfeiffer temp = XREAD4(sc, oper, XHCI_CRCR_LO);
313320fabc5SMarkus Pfeiffer if (temp & XHCI_CRCR_LO_CRR) {
31434bf0d2dSSascha Wildner DPRINTF("Command ring still running\n");
315320fabc5SMarkus Pfeiffer return (USB_ERR_IOERROR);
316320fabc5SMarkus Pfeiffer }
317320fabc5SMarkus Pfeiffer }
318320fabc5SMarkus Pfeiffer
319320fabc5SMarkus Pfeiffer /* reset command ring */
320320fabc5SMarkus Pfeiffer sc->sc_command_ccs = 1;
321320fabc5SMarkus Pfeiffer sc->sc_command_idx = 0;
322320fabc5SMarkus Pfeiffer
323320fabc5SMarkus Pfeiffer usbd_get_page(&sc->sc_hw.root_pc, 0, &buf_res);
324320fabc5SMarkus Pfeiffer
325320fabc5SMarkus Pfeiffer /* set up command ring control base address */
326320fabc5SMarkus Pfeiffer addr = buf_res.physaddr;
327320fabc5SMarkus Pfeiffer phwr = buf_res.buffer;
328320fabc5SMarkus Pfeiffer addr += (uintptr_t)&((struct xhci_hw_root *)0)->hwr_commands[0];
329320fabc5SMarkus Pfeiffer
330320fabc5SMarkus Pfeiffer DPRINTF("CRCR=0x%016llx\n", (unsigned long long)addr);
331320fabc5SMarkus Pfeiffer
332320fabc5SMarkus Pfeiffer memset(phwr->hwr_commands, 0, sizeof(phwr->hwr_commands));
333320fabc5SMarkus Pfeiffer phwr->hwr_commands[XHCI_MAX_COMMANDS - 1].qwTrb0 = htole64(addr);
334320fabc5SMarkus Pfeiffer
335320fabc5SMarkus Pfeiffer usb_pc_cpu_flush(&sc->sc_hw.root_pc);
336320fabc5SMarkus Pfeiffer
337320fabc5SMarkus Pfeiffer XWRITE4(sc, oper, XHCI_CRCR_LO, ((uint32_t)addr) | XHCI_CRCR_LO_RCS);
338320fabc5SMarkus Pfeiffer XWRITE4(sc, oper, XHCI_CRCR_HI, (uint32_t)(addr >> 32));
339320fabc5SMarkus Pfeiffer
340320fabc5SMarkus Pfeiffer return (0);
341320fabc5SMarkus Pfeiffer }
342320fabc5SMarkus Pfeiffer
34312bd3c8bSSascha Wildner usb_error_t
xhci_start_controller(struct xhci_softc * sc)34412bd3c8bSSascha Wildner xhci_start_controller(struct xhci_softc *sc)
34512bd3c8bSSascha Wildner {
34612bd3c8bSSascha Wildner struct usb_page_search buf_res;
34712bd3c8bSSascha Wildner struct xhci_hw_root *phwr;
34812bd3c8bSSascha Wildner struct xhci_dev_ctx_addr *pdctxa;
34912bd3c8bSSascha Wildner uint64_t addr;
35012bd3c8bSSascha Wildner uint32_t temp;
35112bd3c8bSSascha Wildner uint16_t i;
35212bd3c8bSSascha Wildner
35312bd3c8bSSascha Wildner DPRINTF("\n");
35412bd3c8bSSascha Wildner
35512bd3c8bSSascha Wildner sc->sc_event_ccs = 1;
35612bd3c8bSSascha Wildner sc->sc_event_idx = 0;
35712bd3c8bSSascha Wildner sc->sc_command_ccs = 1;
35812bd3c8bSSascha Wildner sc->sc_command_idx = 0;
35912bd3c8bSSascha Wildner
36012bd3c8bSSascha Wildner /* Reset controller */
36112bd3c8bSSascha Wildner XWRITE4(sc, oper, XHCI_USBCMD, XHCI_CMD_HCRST);
36212bd3c8bSSascha Wildner
36312bd3c8bSSascha Wildner for (i = 0; i != 100; i++) {
36412bd3c8bSSascha Wildner usb_pause_mtx(NULL, hz / 100);
365320fabc5SMarkus Pfeiffer temp = (XREAD4(sc, oper, XHCI_USBCMD) & XHCI_CMD_HCRST) |
366320fabc5SMarkus Pfeiffer (XREAD4(sc, oper, XHCI_USBSTS) & XHCI_STS_CNR);
36712bd3c8bSSascha Wildner if (!temp)
36812bd3c8bSSascha Wildner break;
36912bd3c8bSSascha Wildner }
37012bd3c8bSSascha Wildner
37112bd3c8bSSascha Wildner if (temp) {
37212bd3c8bSSascha Wildner device_printf(sc->sc_bus.parent, "Controller "
37312bd3c8bSSascha Wildner "reset timeout.\n");
37412bd3c8bSSascha Wildner return (USB_ERR_IOERROR);
37512bd3c8bSSascha Wildner }
37612bd3c8bSSascha Wildner
37712bd3c8bSSascha Wildner if (!(XREAD4(sc, oper, XHCI_PAGESIZE) & XHCI_PAGESIZE_4K)) {
37812bd3c8bSSascha Wildner device_printf(sc->sc_bus.parent, "Controller does "
37912bd3c8bSSascha Wildner "not support 4K page size.\n");
38012bd3c8bSSascha Wildner return (USB_ERR_IOERROR);
38112bd3c8bSSascha Wildner }
38212bd3c8bSSascha Wildner
38312bd3c8bSSascha Wildner temp = XREAD4(sc, capa, XHCI_HCSPARAMS1);
38412bd3c8bSSascha Wildner
38512bd3c8bSSascha Wildner i = XHCI_HCS1_N_PORTS(temp);
38612bd3c8bSSascha Wildner
38712bd3c8bSSascha Wildner if (i == 0) {
38812bd3c8bSSascha Wildner device_printf(sc->sc_bus.parent, "Invalid number "
38912bd3c8bSSascha Wildner "of ports: %u\n", i);
39012bd3c8bSSascha Wildner return (USB_ERR_IOERROR);
39112bd3c8bSSascha Wildner }
39212bd3c8bSSascha Wildner
39312bd3c8bSSascha Wildner sc->sc_noport = i;
39412bd3c8bSSascha Wildner sc->sc_noslot = XHCI_HCS1_DEVSLOT_MAX(temp);
39512bd3c8bSSascha Wildner
39612bd3c8bSSascha Wildner if (sc->sc_noslot > XHCI_MAX_DEVICES)
39712bd3c8bSSascha Wildner sc->sc_noslot = XHCI_MAX_DEVICES;
39812bd3c8bSSascha Wildner
39912bd3c8bSSascha Wildner /* set up number of device slots */
40012bd3c8bSSascha Wildner
40112bd3c8bSSascha Wildner DPRINTF("CONFIG=0x%08x -> 0x%08x\n",
40212bd3c8bSSascha Wildner XREAD4(sc, oper, XHCI_CONFIG), sc->sc_noslot);
40312bd3c8bSSascha Wildner
40412bd3c8bSSascha Wildner XWRITE4(sc, oper, XHCI_CONFIG, sc->sc_noslot);
40512bd3c8bSSascha Wildner
40612bd3c8bSSascha Wildner DPRINTF("Max slots: %u\n", sc->sc_noslot);
40712bd3c8bSSascha Wildner
40812bd3c8bSSascha Wildner temp = XREAD4(sc, capa, XHCI_HCSPARAMS2);
40912bd3c8bSSascha Wildner
41012bd3c8bSSascha Wildner sc->sc_noscratch = XHCI_HCS2_SPB_MAX(temp);
41112bd3c8bSSascha Wildner
41212bd3c8bSSascha Wildner if (sc->sc_noscratch > XHCI_MAX_SCRATCHPADS) {
41312bd3c8bSSascha Wildner device_printf(sc->sc_bus.parent, "XHCI request "
41412bd3c8bSSascha Wildner "too many scratchpads\n");
41512bd3c8bSSascha Wildner return (USB_ERR_NOMEM);
41612bd3c8bSSascha Wildner }
41712bd3c8bSSascha Wildner
41812bd3c8bSSascha Wildner DPRINTF("Max scratch: %u\n", sc->sc_noscratch);
41912bd3c8bSSascha Wildner
42012bd3c8bSSascha Wildner temp = XREAD4(sc, capa, XHCI_HCSPARAMS3);
42112bd3c8bSSascha Wildner
42212bd3c8bSSascha Wildner sc->sc_exit_lat_max = XHCI_HCS3_U1_DEL(temp) +
42312bd3c8bSSascha Wildner XHCI_HCS3_U2_DEL(temp) + 250 /* us */;
42412bd3c8bSSascha Wildner
42512bd3c8bSSascha Wildner temp = XREAD4(sc, oper, XHCI_USBSTS);
42612bd3c8bSSascha Wildner
42712bd3c8bSSascha Wildner /* clear interrupts */
42812bd3c8bSSascha Wildner XWRITE4(sc, oper, XHCI_USBSTS, temp);
42912bd3c8bSSascha Wildner /* disable all device notifications */
43012bd3c8bSSascha Wildner XWRITE4(sc, oper, XHCI_DNCTRL, 0);
43112bd3c8bSSascha Wildner
43212bd3c8bSSascha Wildner /* set up device context base address */
43312bd3c8bSSascha Wildner usbd_get_page(&sc->sc_hw.ctx_pc, 0, &buf_res);
43412bd3c8bSSascha Wildner pdctxa = buf_res.buffer;
43512bd3c8bSSascha Wildner memset(pdctxa, 0, sizeof(*pdctxa));
43612bd3c8bSSascha Wildner
43712bd3c8bSSascha Wildner addr = buf_res.physaddr;
43812bd3c8bSSascha Wildner addr += (uintptr_t)&((struct xhci_dev_ctx_addr *)0)->qwSpBufPtr[0];
43912bd3c8bSSascha Wildner
44012bd3c8bSSascha Wildner /* slot 0 points to the table of scratchpad pointers */
44112bd3c8bSSascha Wildner pdctxa->qwBaaDevCtxAddr[0] = htole64(addr);
44212bd3c8bSSascha Wildner
44312bd3c8bSSascha Wildner for (i = 0; i != sc->sc_noscratch; i++) {
44412bd3c8bSSascha Wildner struct usb_page_search buf_scp;
44512bd3c8bSSascha Wildner usbd_get_page(&sc->sc_hw.scratch_pc[i], 0, &buf_scp);
44612bd3c8bSSascha Wildner pdctxa->qwSpBufPtr[i] = htole64((uint64_t)buf_scp.physaddr);
44712bd3c8bSSascha Wildner }
44812bd3c8bSSascha Wildner
44912bd3c8bSSascha Wildner addr = buf_res.physaddr;
45012bd3c8bSSascha Wildner
45112bd3c8bSSascha Wildner XWRITE4(sc, oper, XHCI_DCBAAP_LO, (uint32_t)addr);
45212bd3c8bSSascha Wildner XWRITE4(sc, oper, XHCI_DCBAAP_HI, (uint32_t)(addr >> 32));
45312bd3c8bSSascha Wildner XWRITE4(sc, oper, XHCI_DCBAAP_LO, (uint32_t)addr);
45412bd3c8bSSascha Wildner XWRITE4(sc, oper, XHCI_DCBAAP_HI, (uint32_t)(addr >> 32));
45512bd3c8bSSascha Wildner
45612bd3c8bSSascha Wildner /* Setup event table size */
45712bd3c8bSSascha Wildner
45812bd3c8bSSascha Wildner temp = XREAD4(sc, capa, XHCI_HCSPARAMS2);
45912bd3c8bSSascha Wildner
46012bd3c8bSSascha Wildner DPRINTF("HCS2=0x%08x\n", temp);
46112bd3c8bSSascha Wildner
46212bd3c8bSSascha Wildner temp = XHCI_HCS2_ERST_MAX(temp);
46312bd3c8bSSascha Wildner temp = 1U << temp;
46412bd3c8bSSascha Wildner if (temp > XHCI_MAX_RSEG)
46512bd3c8bSSascha Wildner temp = XHCI_MAX_RSEG;
46612bd3c8bSSascha Wildner
46712bd3c8bSSascha Wildner sc->sc_erst_max = temp;
46812bd3c8bSSascha Wildner
46912bd3c8bSSascha Wildner DPRINTF("ERSTSZ=0x%08x -> 0x%08x\n",
47012bd3c8bSSascha Wildner XREAD4(sc, runt, XHCI_ERSTSZ(0)), temp);
47112bd3c8bSSascha Wildner
47212bd3c8bSSascha Wildner XWRITE4(sc, runt, XHCI_ERSTSZ(0), XHCI_ERSTS_SET(temp));
47312bd3c8bSSascha Wildner
474ae1c9e37SMarkus Pfeiffer /* Check if we should use the default IMOD value */
475ae1c9e37SMarkus Pfeiffer if (sc->sc_imod_default == 0)
476ae1c9e37SMarkus Pfeiffer sc->sc_imod_default = XHCI_IMOD_DEFAULT;
477ae1c9e37SMarkus Pfeiffer
47812bd3c8bSSascha Wildner /* Setup interrupt rate */
479ae1c9e37SMarkus Pfeiffer XWRITE4(sc, runt, XHCI_IMOD(0), sc->sc_imod_default);
48012bd3c8bSSascha Wildner
48112bd3c8bSSascha Wildner usbd_get_page(&sc->sc_hw.root_pc, 0, &buf_res);
48212bd3c8bSSascha Wildner
48312bd3c8bSSascha Wildner phwr = buf_res.buffer;
48412bd3c8bSSascha Wildner addr = buf_res.physaddr;
48512bd3c8bSSascha Wildner addr += (uintptr_t)&((struct xhci_hw_root *)0)->hwr_events[0];
48612bd3c8bSSascha Wildner
48712bd3c8bSSascha Wildner /* reset hardware root structure */
48812bd3c8bSSascha Wildner memset(phwr, 0, sizeof(*phwr));
48912bd3c8bSSascha Wildner
49012bd3c8bSSascha Wildner phwr->hwr_ring_seg[0].qwEvrsTablePtr = htole64(addr);
49112bd3c8bSSascha Wildner phwr->hwr_ring_seg[0].dwEvrsTableSize = htole32(XHCI_MAX_EVENTS);
49212bd3c8bSSascha Wildner
49312bd3c8bSSascha Wildner DPRINTF("ERDP(0)=0x%016llx\n", (unsigned long long)addr);
49412bd3c8bSSascha Wildner
49512bd3c8bSSascha Wildner XWRITE4(sc, runt, XHCI_ERDP_LO(0), (uint32_t)addr);
49612bd3c8bSSascha Wildner XWRITE4(sc, runt, XHCI_ERDP_HI(0), (uint32_t)(addr >> 32));
49712bd3c8bSSascha Wildner
498ae1c9e37SMarkus Pfeiffer addr = buf_res.physaddr;
49912bd3c8bSSascha Wildner
50012bd3c8bSSascha Wildner DPRINTF("ERSTBA(0)=0x%016llx\n", (unsigned long long)addr);
50112bd3c8bSSascha Wildner
50212bd3c8bSSascha Wildner XWRITE4(sc, runt, XHCI_ERSTBA_LO(0), (uint32_t)addr);
50312bd3c8bSSascha Wildner XWRITE4(sc, runt, XHCI_ERSTBA_HI(0), (uint32_t)(addr >> 32));
50412bd3c8bSSascha Wildner
50512bd3c8bSSascha Wildner /* Setup interrupter registers */
50612bd3c8bSSascha Wildner
50767616947SMatthew Dillon if (xhci_use_polling() == 0) {
50812bd3c8bSSascha Wildner temp = XREAD4(sc, runt, XHCI_IMAN(0));
50912bd3c8bSSascha Wildner temp |= XHCI_IMAN_INTR_ENA;
51012bd3c8bSSascha Wildner XWRITE4(sc, runt, XHCI_IMAN(0), temp);
51167616947SMatthew Dillon }
51212bd3c8bSSascha Wildner
51312bd3c8bSSascha Wildner /* set up command ring control base address */
51412bd3c8bSSascha Wildner addr = buf_res.physaddr;
51512bd3c8bSSascha Wildner addr += (uintptr_t)&((struct xhci_hw_root *)0)->hwr_commands[0];
51612bd3c8bSSascha Wildner
51712bd3c8bSSascha Wildner DPRINTF("CRCR=0x%016llx\n", (unsigned long long)addr);
51812bd3c8bSSascha Wildner
51912bd3c8bSSascha Wildner XWRITE4(sc, oper, XHCI_CRCR_LO, ((uint32_t)addr) | XHCI_CRCR_LO_RCS);
52012bd3c8bSSascha Wildner XWRITE4(sc, oper, XHCI_CRCR_HI, (uint32_t)(addr >> 32));
52112bd3c8bSSascha Wildner
52212bd3c8bSSascha Wildner phwr->hwr_commands[XHCI_MAX_COMMANDS - 1].qwTrb0 = htole64(addr);
52312bd3c8bSSascha Wildner
52412bd3c8bSSascha Wildner usb_bus_mem_flush_all(&sc->sc_bus, &xhci_iterate_hw_softc);
52512bd3c8bSSascha Wildner
52612bd3c8bSSascha Wildner /* Go! */
52712bd3c8bSSascha Wildner XWRITE4(sc, oper, XHCI_USBCMD, XHCI_CMD_RS |
52812bd3c8bSSascha Wildner XHCI_CMD_INTE | XHCI_CMD_HSEE);
52912bd3c8bSSascha Wildner
53012bd3c8bSSascha Wildner for (i = 0; i != 100; i++) {
53112bd3c8bSSascha Wildner usb_pause_mtx(NULL, hz / 100);
53212bd3c8bSSascha Wildner temp = XREAD4(sc, oper, XHCI_USBSTS) & XHCI_STS_HCH;
53312bd3c8bSSascha Wildner if (!temp)
53412bd3c8bSSascha Wildner break;
53512bd3c8bSSascha Wildner }
53612bd3c8bSSascha Wildner if (temp) {
53712bd3c8bSSascha Wildner XWRITE4(sc, oper, XHCI_USBCMD, 0);
53812bd3c8bSSascha Wildner device_printf(sc->sc_bus.parent, "Run timeout.\n");
53912bd3c8bSSascha Wildner return (USB_ERR_IOERROR);
54012bd3c8bSSascha Wildner }
54112bd3c8bSSascha Wildner
54212bd3c8bSSascha Wildner /* catch any lost interrupts */
54312bd3c8bSSascha Wildner xhci_do_poll(&sc->sc_bus);
54412bd3c8bSSascha Wildner
545320fabc5SMarkus Pfeiffer if (sc->sc_port_route != NULL) {
546320fabc5SMarkus Pfeiffer /* Route all ports to the XHCI by default */
547320fabc5SMarkus Pfeiffer sc->sc_port_route(sc->sc_bus.parent,
548320fabc5SMarkus Pfeiffer ~xhciroute, xhciroute);
549320fabc5SMarkus Pfeiffer }
55012bd3c8bSSascha Wildner return (0);
55112bd3c8bSSascha Wildner }
55212bd3c8bSSascha Wildner
55312bd3c8bSSascha Wildner usb_error_t
xhci_halt_controller(struct xhci_softc * sc)55412bd3c8bSSascha Wildner xhci_halt_controller(struct xhci_softc *sc)
55512bd3c8bSSascha Wildner {
55612bd3c8bSSascha Wildner uint32_t temp;
55712bd3c8bSSascha Wildner uint16_t i;
55812bd3c8bSSascha Wildner
55912bd3c8bSSascha Wildner DPRINTF("\n");
56012bd3c8bSSascha Wildner
561dd681da6SMatthew Dillon sc->sc_event_ccs = 1;
562dd681da6SMatthew Dillon sc->sc_event_idx = 0;
563dd681da6SMatthew Dillon sc->sc_command_ccs = 1;
564dd681da6SMatthew Dillon sc->sc_command_idx = 0;
56512bd3c8bSSascha Wildner
56612bd3c8bSSascha Wildner /* Halt controller */
56712bd3c8bSSascha Wildner XWRITE4(sc, oper, XHCI_USBCMD, 0);
56812bd3c8bSSascha Wildner
56912bd3c8bSSascha Wildner for (i = 0; i != 100; i++) {
57012bd3c8bSSascha Wildner usb_pause_mtx(NULL, hz / 100);
57112bd3c8bSSascha Wildner temp = XREAD4(sc, oper, XHCI_USBSTS) & XHCI_STS_HCH;
57212bd3c8bSSascha Wildner if (temp)
57312bd3c8bSSascha Wildner break;
57412bd3c8bSSascha Wildner }
57512bd3c8bSSascha Wildner
57612bd3c8bSSascha Wildner if (!temp) {
57712bd3c8bSSascha Wildner device_printf(sc->sc_bus.parent, "Controller halt timeout.\n");
57812bd3c8bSSascha Wildner return (USB_ERR_IOERROR);
57912bd3c8bSSascha Wildner }
58012bd3c8bSSascha Wildner return (0);
58112bd3c8bSSascha Wildner }
58212bd3c8bSSascha Wildner
58312bd3c8bSSascha Wildner usb_error_t
xhci_init(struct xhci_softc * sc,device_t self,uint8_t dma32)584dd681da6SMatthew Dillon xhci_init(struct xhci_softc *sc, device_t self, uint8_t dma32)
58512bd3c8bSSascha Wildner {
586ae1c9e37SMarkus Pfeiffer uint32_t temp;
587ae1c9e37SMarkus Pfeiffer
588ae1c9e37SMarkus Pfeiffer DPRINTF("\n");
589ae1c9e37SMarkus Pfeiffer
59012bd3c8bSSascha Wildner /* initialise some bus fields */
59112bd3c8bSSascha Wildner sc->sc_bus.parent = self;
59212bd3c8bSSascha Wildner
59312bd3c8bSSascha Wildner /* set the bus revision */
59412bd3c8bSSascha Wildner sc->sc_bus.usbrev = USB_REV_3_0;
59512bd3c8bSSascha Wildner
59612bd3c8bSSascha Wildner /* set up the bus struct */
59712bd3c8bSSascha Wildner sc->sc_bus.methods = &xhci_bus_methods;
59812bd3c8bSSascha Wildner
59912bd3c8bSSascha Wildner /* set up devices array */
60012bd3c8bSSascha Wildner sc->sc_bus.devices = sc->sc_devices;
60112bd3c8bSSascha Wildner sc->sc_bus.devices_max = XHCI_MAX_DEVICES;
60212bd3c8bSSascha Wildner
603ae1c9e37SMarkus Pfeiffer /* set default cycle state in case of early interrupts */
604ae1c9e37SMarkus Pfeiffer sc->sc_event_ccs = 1;
605ae1c9e37SMarkus Pfeiffer sc->sc_command_ccs = 1;
606ae1c9e37SMarkus Pfeiffer
607ae1c9e37SMarkus Pfeiffer /* set up bus space offsets */
608ae1c9e37SMarkus Pfeiffer sc->sc_capa_off = 0;
609ae1c9e37SMarkus Pfeiffer sc->sc_oper_off = XREAD1(sc, capa, XHCI_CAPLENGTH);
610ae1c9e37SMarkus Pfeiffer sc->sc_runt_off = XREAD4(sc, capa, XHCI_RTSOFF) & ~0x1F;
611ae1c9e37SMarkus Pfeiffer sc->sc_door_off = XREAD4(sc, capa, XHCI_DBOFF) & ~0x3;
612ae1c9e37SMarkus Pfeiffer
613ae1c9e37SMarkus Pfeiffer DPRINTF("CAPLENGTH=0x%x\n", sc->sc_oper_off);
614ae1c9e37SMarkus Pfeiffer DPRINTF("RUNTIMEOFFSET=0x%x\n", sc->sc_runt_off);
615ae1c9e37SMarkus Pfeiffer DPRINTF("DOOROFFSET=0x%x\n", sc->sc_door_off);
616ae1c9e37SMarkus Pfeiffer
617ae1c9e37SMarkus Pfeiffer DPRINTF("xHCI version = 0x%04x\n", XREAD2(sc, capa, XHCI_HCIVERSION));
618ae1c9e37SMarkus Pfeiffer
619ae1c9e37SMarkus Pfeiffer temp = XREAD4(sc, capa, XHCI_HCSPARAMS0);
620ae1c9e37SMarkus Pfeiffer
621ae1c9e37SMarkus Pfeiffer DPRINTF("HCS0 = 0x%08x\n", temp);
622ae1c9e37SMarkus Pfeiffer
623ae1c9e37SMarkus Pfeiffer /* set up context size */
624ae1c9e37SMarkus Pfeiffer if (XHCI_HCS0_CSZ(temp)) {
625ae1c9e37SMarkus Pfeiffer sc->sc_ctx_is_64_byte = 1;
626ae1c9e37SMarkus Pfeiffer } else {
627ae1c9e37SMarkus Pfeiffer sc->sc_ctx_is_64_byte = 0;
628ae1c9e37SMarkus Pfeiffer }
629ae1c9e37SMarkus Pfeiffer
630ae1c9e37SMarkus Pfeiffer /* get DMA bits */
631dd681da6SMatthew Dillon sc->sc_bus.dma_bits = (XHCI_HCS0_AC64(temp) &&
632dd681da6SMatthew Dillon xhcidma32 == 0 && dma32 == 0) ? 64 : 32;
633ae1c9e37SMarkus Pfeiffer
634ae1c9e37SMarkus Pfeiffer device_printf(self, "%d bytes context size, %d-bit DMA\n",
635ae1c9e37SMarkus Pfeiffer sc->sc_ctx_is_64_byte ? 64 : 32, (int)sc->sc_bus.dma_bits);
63612bd3c8bSSascha Wildner
63712bd3c8bSSascha Wildner /* get all DMA memory */
63812bd3c8bSSascha Wildner if (usb_bus_mem_alloc_all(&sc->sc_bus,
63912bd3c8bSSascha Wildner USB_GET_DMA_TAG(self), &xhci_iterate_hw_softc)) {
64012bd3c8bSSascha Wildner return (ENOMEM);
64112bd3c8bSSascha Wildner }
64212bd3c8bSSascha Wildner
643ae1c9e37SMarkus Pfeiffer /* setup command queue mutex and condition varible */
644ae1c9e37SMarkus Pfeiffer cv_init(&sc->sc_cmd_cv, "CMDQ");
645ae1c9e37SMarkus Pfeiffer lockinit(&sc->sc_cmd_lock, "CMDQ lock", 0, LK_CANRECURSE);
646ae1c9e37SMarkus Pfeiffer
647dd681da6SMatthew Dillon /* set up command queue mutex and condition varible */
64812bd3c8bSSascha Wildner sc->sc_config_msg[0].hdr.pm_callback = &xhci_configure_msg;
64912bd3c8bSSascha Wildner sc->sc_config_msg[0].bus = &sc->sc_bus;
65012bd3c8bSSascha Wildner sc->sc_config_msg[1].hdr.pm_callback = &xhci_configure_msg;
65112bd3c8bSSascha Wildner sc->sc_config_msg[1].bus = &sc->sc_bus;
65212bd3c8bSSascha Wildner
65312bd3c8bSSascha Wildner return (0);
65412bd3c8bSSascha Wildner }
65512bd3c8bSSascha Wildner
65612bd3c8bSSascha Wildner void
xhci_uninit(struct xhci_softc * sc)65712bd3c8bSSascha Wildner xhci_uninit(struct xhci_softc *sc)
65812bd3c8bSSascha Wildner {
65957bed822SMarkus Pfeiffer /*
66057bed822SMarkus Pfeiffer * NOTE: At this point the control transfer process is gone
66157bed822SMarkus Pfeiffer * and "xhci_configure_msg" is no longer called. Consequently
66257bed822SMarkus Pfeiffer * waiting for the configuration messages to complete is not
66357bed822SMarkus Pfeiffer * needed.
66457bed822SMarkus Pfeiffer */
66512bd3c8bSSascha Wildner usb_bus_mem_free_all(&sc->sc_bus, &xhci_iterate_hw_softc);
66612bd3c8bSSascha Wildner
66712bd3c8bSSascha Wildner cv_destroy(&sc->sc_cmd_cv);
668722d05c3SSascha Wildner lockuninit(&sc->sc_cmd_lock);
66912bd3c8bSSascha Wildner }
67012bd3c8bSSascha Wildner
67112bd3c8bSSascha Wildner static void
xhci_set_hw_power_sleep(struct usb_bus * bus,uint32_t state)67212bd3c8bSSascha Wildner xhci_set_hw_power_sleep(struct usb_bus *bus, uint32_t state)
67312bd3c8bSSascha Wildner {
67412bd3c8bSSascha Wildner struct xhci_softc *sc = XHCI_BUS2SC(bus);
67512bd3c8bSSascha Wildner
67612bd3c8bSSascha Wildner switch (state) {
67712bd3c8bSSascha Wildner case USB_HW_POWER_SUSPEND:
67812bd3c8bSSascha Wildner DPRINTF("Stopping the XHCI\n");
67912bd3c8bSSascha Wildner xhci_halt_controller(sc);
68012bd3c8bSSascha Wildner break;
68112bd3c8bSSascha Wildner case USB_HW_POWER_SHUTDOWN:
68212bd3c8bSSascha Wildner DPRINTF("Stopping the XHCI\n");
68312bd3c8bSSascha Wildner xhci_halt_controller(sc);
68412bd3c8bSSascha Wildner break;
68512bd3c8bSSascha Wildner case USB_HW_POWER_RESUME:
68612bd3c8bSSascha Wildner DPRINTF("Starting the XHCI\n");
68712bd3c8bSSascha Wildner xhci_start_controller(sc);
68812bd3c8bSSascha Wildner break;
68912bd3c8bSSascha Wildner default:
69012bd3c8bSSascha Wildner break;
69112bd3c8bSSascha Wildner }
69212bd3c8bSSascha Wildner }
69312bd3c8bSSascha Wildner
69412bd3c8bSSascha Wildner static usb_error_t
xhci_generic_done_sub(struct usb_xfer * xfer)69512bd3c8bSSascha Wildner xhci_generic_done_sub(struct usb_xfer *xfer)
69612bd3c8bSSascha Wildner {
69712bd3c8bSSascha Wildner struct xhci_td *td;
69812bd3c8bSSascha Wildner struct xhci_td *td_alt_next;
69912bd3c8bSSascha Wildner uint32_t len;
70012bd3c8bSSascha Wildner uint8_t status;
70112bd3c8bSSascha Wildner
70212bd3c8bSSascha Wildner td = xfer->td_transfer_cache;
70312bd3c8bSSascha Wildner td_alt_next = td->alt_next;
70412bd3c8bSSascha Wildner
70512bd3c8bSSascha Wildner if (xfer->aframes != xfer->nframes)
70612bd3c8bSSascha Wildner usbd_xfer_set_frame_len(xfer, xfer->aframes, 0);
70712bd3c8bSSascha Wildner
70812bd3c8bSSascha Wildner while (1) {
70912bd3c8bSSascha Wildner
71012bd3c8bSSascha Wildner usb_pc_cpu_invalidate(td->page_cache);
71112bd3c8bSSascha Wildner
71212bd3c8bSSascha Wildner status = td->status;
71312bd3c8bSSascha Wildner len = td->remainder;
71412bd3c8bSSascha Wildner
71512bd3c8bSSascha Wildner DPRINTFN(4, "xfer=%p[%u/%u] rem=%u/%u status=%u\n",
71612bd3c8bSSascha Wildner xfer, (unsigned int)xfer->aframes,
71712bd3c8bSSascha Wildner (unsigned int)xfer->nframes,
71812bd3c8bSSascha Wildner (unsigned int)len, (unsigned int)td->len,
71912bd3c8bSSascha Wildner (unsigned int)status);
72012bd3c8bSSascha Wildner
72112bd3c8bSSascha Wildner /*
72212bd3c8bSSascha Wildner * Verify the status length and
72312bd3c8bSSascha Wildner * add the length to "frlengths[]":
72412bd3c8bSSascha Wildner */
72512bd3c8bSSascha Wildner if (len > td->len) {
72612bd3c8bSSascha Wildner /* should not happen */
72712bd3c8bSSascha Wildner DPRINTF("Invalid status length, "
72812bd3c8bSSascha Wildner "0x%04x/0x%04x bytes\n", len, td->len);
72912bd3c8bSSascha Wildner status = XHCI_TRB_ERROR_LENGTH;
73012bd3c8bSSascha Wildner } else if (xfer->aframes != xfer->nframes) {
73112bd3c8bSSascha Wildner xfer->frlengths[xfer->aframes] += td->len - len;
73212bd3c8bSSascha Wildner }
73312bd3c8bSSascha Wildner /* Check for last transfer */
73412bd3c8bSSascha Wildner if (((void *)td) == xfer->td_transfer_last) {
73512bd3c8bSSascha Wildner td = NULL;
73612bd3c8bSSascha Wildner break;
73712bd3c8bSSascha Wildner }
73812bd3c8bSSascha Wildner /* Check for transfer error */
73912bd3c8bSSascha Wildner if (status != XHCI_TRB_ERROR_SHORT_PKT &&
74012bd3c8bSSascha Wildner status != XHCI_TRB_ERROR_SUCCESS) {
74112bd3c8bSSascha Wildner /* the transfer is finished */
74212bd3c8bSSascha Wildner td = NULL;
74312bd3c8bSSascha Wildner break;
74412bd3c8bSSascha Wildner }
74512bd3c8bSSascha Wildner /* Check for short transfer */
74612bd3c8bSSascha Wildner if (len > 0) {
74712bd3c8bSSascha Wildner if (xfer->flags_int.short_frames_ok ||
74812bd3c8bSSascha Wildner xfer->flags_int.isochronous_xfr ||
74912bd3c8bSSascha Wildner xfer->flags_int.control_xfr) {
75012bd3c8bSSascha Wildner /* follow alt next */
75112bd3c8bSSascha Wildner td = td->alt_next;
75212bd3c8bSSascha Wildner } else {
75312bd3c8bSSascha Wildner /* the transfer is finished */
75412bd3c8bSSascha Wildner td = NULL;
75512bd3c8bSSascha Wildner }
75612bd3c8bSSascha Wildner break;
75712bd3c8bSSascha Wildner }
75812bd3c8bSSascha Wildner td = td->obj_next;
75912bd3c8bSSascha Wildner
76012bd3c8bSSascha Wildner if (td->alt_next != td_alt_next) {
76112bd3c8bSSascha Wildner /* this USB frame is complete */
76212bd3c8bSSascha Wildner break;
76312bd3c8bSSascha Wildner }
76412bd3c8bSSascha Wildner }
76512bd3c8bSSascha Wildner
76612bd3c8bSSascha Wildner /* update transfer cache */
76712bd3c8bSSascha Wildner
76812bd3c8bSSascha Wildner xfer->td_transfer_cache = td;
76912bd3c8bSSascha Wildner
77012bd3c8bSSascha Wildner return ((status == XHCI_TRB_ERROR_STALL) ? USB_ERR_STALLED :
77112bd3c8bSSascha Wildner (status != XHCI_TRB_ERROR_SHORT_PKT &&
77212bd3c8bSSascha Wildner status != XHCI_TRB_ERROR_SUCCESS) ? USB_ERR_IOERROR :
77312bd3c8bSSascha Wildner USB_ERR_NORMAL_COMPLETION);
77412bd3c8bSSascha Wildner }
77512bd3c8bSSascha Wildner
77612bd3c8bSSascha Wildner static void
xhci_generic_done(struct usb_xfer * xfer)77712bd3c8bSSascha Wildner xhci_generic_done(struct usb_xfer *xfer)
77812bd3c8bSSascha Wildner {
77912bd3c8bSSascha Wildner usb_error_t err = 0;
78012bd3c8bSSascha Wildner
78112bd3c8bSSascha Wildner DPRINTFN(13, "xfer=%p endpoint=%p transfer done\n",
78212bd3c8bSSascha Wildner xfer, xfer->endpoint);
78312bd3c8bSSascha Wildner
78412bd3c8bSSascha Wildner /* reset scanner */
78512bd3c8bSSascha Wildner
78612bd3c8bSSascha Wildner xfer->td_transfer_cache = xfer->td_transfer_first;
78712bd3c8bSSascha Wildner
78812bd3c8bSSascha Wildner if (xfer->flags_int.control_xfr) {
78912bd3c8bSSascha Wildner
79012bd3c8bSSascha Wildner if (xfer->flags_int.control_hdr)
79112bd3c8bSSascha Wildner err = xhci_generic_done_sub(xfer);
79212bd3c8bSSascha Wildner
79312bd3c8bSSascha Wildner xfer->aframes = 1;
79412bd3c8bSSascha Wildner
79512bd3c8bSSascha Wildner if (xfer->td_transfer_cache == NULL)
79612bd3c8bSSascha Wildner goto done;
79712bd3c8bSSascha Wildner }
79812bd3c8bSSascha Wildner
79912bd3c8bSSascha Wildner while (xfer->aframes != xfer->nframes) {
80012bd3c8bSSascha Wildner
80112bd3c8bSSascha Wildner err = xhci_generic_done_sub(xfer);
80212bd3c8bSSascha Wildner xfer->aframes++;
80312bd3c8bSSascha Wildner
80412bd3c8bSSascha Wildner if (xfer->td_transfer_cache == NULL)
80512bd3c8bSSascha Wildner goto done;
80612bd3c8bSSascha Wildner }
80712bd3c8bSSascha Wildner
80812bd3c8bSSascha Wildner if (xfer->flags_int.control_xfr &&
80912bd3c8bSSascha Wildner !xfer->flags_int.control_act)
81012bd3c8bSSascha Wildner err = xhci_generic_done_sub(xfer);
81112bd3c8bSSascha Wildner done:
81212bd3c8bSSascha Wildner /* transfer is complete */
81312bd3c8bSSascha Wildner xhci_device_done(xfer, err);
81412bd3c8bSSascha Wildner }
81512bd3c8bSSascha Wildner
81612bd3c8bSSascha Wildner static void
xhci_activate_transfer(struct usb_xfer * xfer)81712bd3c8bSSascha Wildner xhci_activate_transfer(struct usb_xfer *xfer)
81812bd3c8bSSascha Wildner {
81912bd3c8bSSascha Wildner struct xhci_td *td;
82012bd3c8bSSascha Wildner
82112bd3c8bSSascha Wildner td = xfer->td_transfer_cache;
82212bd3c8bSSascha Wildner
82312bd3c8bSSascha Wildner usb_pc_cpu_invalidate(td->page_cache);
82412bd3c8bSSascha Wildner
82512bd3c8bSSascha Wildner if (!(td->td_trb[0].dwTrb3 & htole32(XHCI_TRB_3_CYCLE_BIT))) {
82612bd3c8bSSascha Wildner
82712bd3c8bSSascha Wildner /* activate the transfer */
82812bd3c8bSSascha Wildner
82912bd3c8bSSascha Wildner td->td_trb[0].dwTrb3 |= htole32(XHCI_TRB_3_CYCLE_BIT);
83012bd3c8bSSascha Wildner usb_pc_cpu_flush(td->page_cache);
83112bd3c8bSSascha Wildner
83212bd3c8bSSascha Wildner xhci_endpoint_doorbell(xfer);
83312bd3c8bSSascha Wildner }
83412bd3c8bSSascha Wildner }
83512bd3c8bSSascha Wildner
83612bd3c8bSSascha Wildner static void
xhci_skip_transfer(struct usb_xfer * xfer)83712bd3c8bSSascha Wildner xhci_skip_transfer(struct usb_xfer *xfer)
83812bd3c8bSSascha Wildner {
83912bd3c8bSSascha Wildner struct xhci_td *td;
84012bd3c8bSSascha Wildner struct xhci_td *td_last;
84112bd3c8bSSascha Wildner
84212bd3c8bSSascha Wildner td = xfer->td_transfer_cache;
84312bd3c8bSSascha Wildner td_last = xfer->td_transfer_last;
84412bd3c8bSSascha Wildner
84512bd3c8bSSascha Wildner td = td->alt_next;
84612bd3c8bSSascha Wildner
84712bd3c8bSSascha Wildner usb_pc_cpu_invalidate(td->page_cache);
84812bd3c8bSSascha Wildner
84912bd3c8bSSascha Wildner if (!(td->td_trb[0].dwTrb3 & htole32(XHCI_TRB_3_CYCLE_BIT))) {
85012bd3c8bSSascha Wildner
85112bd3c8bSSascha Wildner usb_pc_cpu_invalidate(td_last->page_cache);
85212bd3c8bSSascha Wildner
85312bd3c8bSSascha Wildner /* copy LINK TRB to current waiting location */
85412bd3c8bSSascha Wildner
85512bd3c8bSSascha Wildner td->td_trb[0].qwTrb0 = td_last->td_trb[td_last->ntrb].qwTrb0;
85612bd3c8bSSascha Wildner td->td_trb[0].dwTrb2 = td_last->td_trb[td_last->ntrb].dwTrb2;
85712bd3c8bSSascha Wildner usb_pc_cpu_flush(td->page_cache);
85812bd3c8bSSascha Wildner
85912bd3c8bSSascha Wildner td->td_trb[0].dwTrb3 = td_last->td_trb[td_last->ntrb].dwTrb3;
86012bd3c8bSSascha Wildner usb_pc_cpu_flush(td->page_cache);
86112bd3c8bSSascha Wildner
86212bd3c8bSSascha Wildner xhci_endpoint_doorbell(xfer);
86312bd3c8bSSascha Wildner }
86412bd3c8bSSascha Wildner }
86512bd3c8bSSascha Wildner
86612bd3c8bSSascha Wildner /*------------------------------------------------------------------------*
86712bd3c8bSSascha Wildner * xhci_check_transfer
86812bd3c8bSSascha Wildner *------------------------------------------------------------------------*/
86912bd3c8bSSascha Wildner static void
xhci_check_transfer(struct xhci_softc * sc,struct xhci_trb * trb)87012bd3c8bSSascha Wildner xhci_check_transfer(struct xhci_softc *sc, struct xhci_trb *trb)
87112bd3c8bSSascha Wildner {
87257bed822SMarkus Pfeiffer struct xhci_endpoint_ext *pepext;
87312bd3c8bSSascha Wildner int64_t offset;
87412bd3c8bSSascha Wildner uint64_t td_event;
87512bd3c8bSSascha Wildner uint32_t temp;
87612bd3c8bSSascha Wildner uint32_t remainder;
87757bed822SMarkus Pfeiffer uint16_t stream_id;
87857bed822SMarkus Pfeiffer uint16_t i;
87912bd3c8bSSascha Wildner uint8_t status;
88012bd3c8bSSascha Wildner uint8_t halted;
88112bd3c8bSSascha Wildner uint8_t epno;
88212bd3c8bSSascha Wildner uint8_t index;
88312bd3c8bSSascha Wildner
88412bd3c8bSSascha Wildner /* decode TRB */
88512bd3c8bSSascha Wildner td_event = le64toh(trb->qwTrb0);
88612bd3c8bSSascha Wildner temp = le32toh(trb->dwTrb2);
88712bd3c8bSSascha Wildner
88812bd3c8bSSascha Wildner remainder = XHCI_TRB_2_REM_GET(temp);
88912bd3c8bSSascha Wildner status = XHCI_TRB_2_ERROR_GET(temp);
89057bed822SMarkus Pfeiffer stream_id = XHCI_TRB_2_STREAM_GET(temp);
89112bd3c8bSSascha Wildner
89212bd3c8bSSascha Wildner temp = le32toh(trb->dwTrb3);
89312bd3c8bSSascha Wildner epno = XHCI_TRB_3_EP_GET(temp);
89412bd3c8bSSascha Wildner index = XHCI_TRB_3_SLOT_GET(temp);
89512bd3c8bSSascha Wildner
89612bd3c8bSSascha Wildner /* check if error means halted */
89712bd3c8bSSascha Wildner halted = (status != XHCI_TRB_ERROR_SHORT_PKT &&
89812bd3c8bSSascha Wildner status != XHCI_TRB_ERROR_SUCCESS);
89912bd3c8bSSascha Wildner
90057bed822SMarkus Pfeiffer DPRINTF("slot=%u epno=%u stream=%u remainder=%u status=%u\n",
90157bed822SMarkus Pfeiffer index, epno, stream_id, remainder, status);
90212bd3c8bSSascha Wildner
90312bd3c8bSSascha Wildner if (index > sc->sc_noslot) {
90412bd3c8bSSascha Wildner DPRINTF("Invalid slot.\n");
90512bd3c8bSSascha Wildner return;
90612bd3c8bSSascha Wildner }
90712bd3c8bSSascha Wildner
90812bd3c8bSSascha Wildner if ((epno == 0) || (epno >= XHCI_MAX_ENDPOINTS)) {
90912bd3c8bSSascha Wildner DPRINTF("Invalid endpoint.\n");
91012bd3c8bSSascha Wildner return;
91112bd3c8bSSascha Wildner }
91212bd3c8bSSascha Wildner
91357bed822SMarkus Pfeiffer pepext = &sc->sc_hw.devs[index].endp[epno];
91457bed822SMarkus Pfeiffer
91557bed822SMarkus Pfeiffer if (pepext->trb_ep_mode != USB_EP_MODE_STREAMS) {
91657bed822SMarkus Pfeiffer stream_id = 0;
91757bed822SMarkus Pfeiffer DPRINTF("stream_id=0\n");
91857bed822SMarkus Pfeiffer } else if (stream_id >= XHCI_MAX_STREAMS) {
91957bed822SMarkus Pfeiffer DPRINTF("Invalid stream ID.\n");
92057bed822SMarkus Pfeiffer return;
92157bed822SMarkus Pfeiffer }
92257bed822SMarkus Pfeiffer
92312bd3c8bSSascha Wildner /* try to find the USB transfer that generated the event */
92412bd3c8bSSascha Wildner for (i = 0; i != (XHCI_MAX_TRANSFERS - 1); i++) {
92512bd3c8bSSascha Wildner struct usb_xfer *xfer;
92612bd3c8bSSascha Wildner struct xhci_td *td;
92712bd3c8bSSascha Wildner
92857bed822SMarkus Pfeiffer xfer = pepext->xfer[i + (XHCI_MAX_TRANSFERS * stream_id)];
92912bd3c8bSSascha Wildner if (xfer == NULL)
93012bd3c8bSSascha Wildner continue;
93112bd3c8bSSascha Wildner
93212bd3c8bSSascha Wildner td = xfer->td_transfer_cache;
93312bd3c8bSSascha Wildner
93412bd3c8bSSascha Wildner DPRINTFN(5, "Checking if 0x%016llx == (0x%016llx .. 0x%016llx)\n",
93512bd3c8bSSascha Wildner (long long)td_event,
93612bd3c8bSSascha Wildner (long long)td->td_self,
93712bd3c8bSSascha Wildner (long long)td->td_self + sizeof(td->td_trb));
93812bd3c8bSSascha Wildner
93912bd3c8bSSascha Wildner /*
94012bd3c8bSSascha Wildner * NOTE: Some XHCI implementations might not trigger
94112bd3c8bSSascha Wildner * an event on the last LINK TRB so we need to
94212bd3c8bSSascha Wildner * consider both the last and second last event
94312bd3c8bSSascha Wildner * address as conditions for a successful transfer.
94412bd3c8bSSascha Wildner *
94512bd3c8bSSascha Wildner * NOTE: We assume that the XHCI will only trigger one
94612bd3c8bSSascha Wildner * event per chain of TRBs.
94712bd3c8bSSascha Wildner */
94812bd3c8bSSascha Wildner
94912bd3c8bSSascha Wildner offset = td_event - td->td_self;
95012bd3c8bSSascha Wildner
95112bd3c8bSSascha Wildner if (offset >= 0 &&
9525e41ab93SMarkus Pfeiffer offset < (int64_t)sizeof(td->td_trb)) {
95312bd3c8bSSascha Wildner
95412bd3c8bSSascha Wildner usb_pc_cpu_invalidate(td->page_cache);
95512bd3c8bSSascha Wildner
95612bd3c8bSSascha Wildner /* compute rest of remainder, if any */
95712bd3c8bSSascha Wildner for (i = (offset / 16) + 1; i < td->ntrb; i++) {
95812bd3c8bSSascha Wildner temp = le32toh(td->td_trb[i].dwTrb2);
95912bd3c8bSSascha Wildner remainder += XHCI_TRB_2_BYTES_GET(temp);
96012bd3c8bSSascha Wildner }
96112bd3c8bSSascha Wildner
96212bd3c8bSSascha Wildner DPRINTFN(5, "New remainder: %u\n", remainder);
96312bd3c8bSSascha Wildner
96412bd3c8bSSascha Wildner /* clear isochronous transfer errors */
96512bd3c8bSSascha Wildner if (xfer->flags_int.isochronous_xfr) {
96612bd3c8bSSascha Wildner if (halted) {
96712bd3c8bSSascha Wildner halted = 0;
96812bd3c8bSSascha Wildner status = XHCI_TRB_ERROR_SUCCESS;
96912bd3c8bSSascha Wildner remainder = td->len;
97012bd3c8bSSascha Wildner }
97112bd3c8bSSascha Wildner }
97212bd3c8bSSascha Wildner
97312bd3c8bSSascha Wildner /* "td->remainder" is verified later */
97412bd3c8bSSascha Wildner td->remainder = remainder;
97512bd3c8bSSascha Wildner td->status = status;
97612bd3c8bSSascha Wildner
97712bd3c8bSSascha Wildner usb_pc_cpu_flush(td->page_cache);
97812bd3c8bSSascha Wildner
97912bd3c8bSSascha Wildner /*
98012bd3c8bSSascha Wildner * 1) Last transfer descriptor makes the
98112bd3c8bSSascha Wildner * transfer done
98212bd3c8bSSascha Wildner */
98312bd3c8bSSascha Wildner if (((void *)td) == xfer->td_transfer_last) {
98412bd3c8bSSascha Wildner DPRINTF("TD is last\n");
98512bd3c8bSSascha Wildner xhci_generic_done(xfer);
98612bd3c8bSSascha Wildner break;
98712bd3c8bSSascha Wildner }
98812bd3c8bSSascha Wildner
98912bd3c8bSSascha Wildner /*
99012bd3c8bSSascha Wildner * 2) Any kind of error makes the transfer
99112bd3c8bSSascha Wildner * done
99212bd3c8bSSascha Wildner */
99312bd3c8bSSascha Wildner if (halted) {
99412bd3c8bSSascha Wildner DPRINTF("TD has I/O error\n");
99512bd3c8bSSascha Wildner xhci_generic_done(xfer);
99612bd3c8bSSascha Wildner break;
99712bd3c8bSSascha Wildner }
99812bd3c8bSSascha Wildner
99912bd3c8bSSascha Wildner /*
100012bd3c8bSSascha Wildner * 3) If there is no alternate next transfer,
100112bd3c8bSSascha Wildner * a short packet also makes the transfer done
100212bd3c8bSSascha Wildner */
100312bd3c8bSSascha Wildner if (td->remainder > 0) {
100457bed822SMarkus Pfeiffer if (td->alt_next == NULL) {
100557bed822SMarkus Pfeiffer DPRINTF(
100657bed822SMarkus Pfeiffer "short TD has no alternate next\n");
100757bed822SMarkus Pfeiffer xhci_generic_done(xfer);
100857bed822SMarkus Pfeiffer break;
100957bed822SMarkus Pfeiffer }
101012bd3c8bSSascha Wildner DPRINTF("TD has short pkt\n");
101112bd3c8bSSascha Wildner if (xfer->flags_int.short_frames_ok ||
101212bd3c8bSSascha Wildner xfer->flags_int.isochronous_xfr ||
101312bd3c8bSSascha Wildner xfer->flags_int.control_xfr) {
101412bd3c8bSSascha Wildner /* follow the alt next */
101512bd3c8bSSascha Wildner xfer->td_transfer_cache = td->alt_next;
101612bd3c8bSSascha Wildner xhci_activate_transfer(xfer);
101712bd3c8bSSascha Wildner break;
101812bd3c8bSSascha Wildner }
101912bd3c8bSSascha Wildner xhci_skip_transfer(xfer);
102012bd3c8bSSascha Wildner xhci_generic_done(xfer);
102112bd3c8bSSascha Wildner break;
102212bd3c8bSSascha Wildner }
102312bd3c8bSSascha Wildner
102412bd3c8bSSascha Wildner /*
102512bd3c8bSSascha Wildner * 4) Transfer complete - go to next TD
102612bd3c8bSSascha Wildner */
102712bd3c8bSSascha Wildner DPRINTF("Following next TD\n");
102812bd3c8bSSascha Wildner xfer->td_transfer_cache = td->obj_next;
102912bd3c8bSSascha Wildner xhci_activate_transfer(xfer);
103012bd3c8bSSascha Wildner break; /* there should only be one match */
103112bd3c8bSSascha Wildner }
103212bd3c8bSSascha Wildner }
103312bd3c8bSSascha Wildner }
103412bd3c8bSSascha Wildner
1035320fabc5SMarkus Pfeiffer static int
xhci_check_command(struct xhci_softc * sc,struct xhci_trb * trb)103612bd3c8bSSascha Wildner xhci_check_command(struct xhci_softc *sc, struct xhci_trb *trb)
103712bd3c8bSSascha Wildner {
103812bd3c8bSSascha Wildner if (sc->sc_cmd_addr == trb->qwTrb0) {
103912bd3c8bSSascha Wildner DPRINTF("Received command event\n");
104012bd3c8bSSascha Wildner sc->sc_cmd_result[0] = trb->dwTrb2;
104112bd3c8bSSascha Wildner sc->sc_cmd_result[1] = trb->dwTrb3;
104212bd3c8bSSascha Wildner cv_signal(&sc->sc_cmd_cv);
1043320fabc5SMarkus Pfeiffer return (1); /* command match */
104412bd3c8bSSascha Wildner }
1045320fabc5SMarkus Pfeiffer return (0);
104612bd3c8bSSascha Wildner }
104712bd3c8bSSascha Wildner
1048320fabc5SMarkus Pfeiffer static int
xhci_interrupt_poll(struct xhci_softc * sc)104912bd3c8bSSascha Wildner xhci_interrupt_poll(struct xhci_softc *sc)
105012bd3c8bSSascha Wildner {
105112bd3c8bSSascha Wildner struct usb_page_search buf_res;
105212bd3c8bSSascha Wildner struct xhci_hw_root *phwr;
105312bd3c8bSSascha Wildner uint64_t addr;
105412bd3c8bSSascha Wildner uint32_t temp;
1055320fabc5SMarkus Pfeiffer int retval = 0;
105612bd3c8bSSascha Wildner uint16_t i;
105712bd3c8bSSascha Wildner uint8_t event;
105812bd3c8bSSascha Wildner uint8_t j;
105912bd3c8bSSascha Wildner uint8_t k;
106012bd3c8bSSascha Wildner uint8_t t;
106112bd3c8bSSascha Wildner
106212bd3c8bSSascha Wildner usbd_get_page(&sc->sc_hw.root_pc, 0, &buf_res);
106312bd3c8bSSascha Wildner
106412bd3c8bSSascha Wildner phwr = buf_res.buffer;
106512bd3c8bSSascha Wildner
106612bd3c8bSSascha Wildner /* Receive any events */
106712bd3c8bSSascha Wildner
106812bd3c8bSSascha Wildner usb_pc_cpu_invalidate(&sc->sc_hw.root_pc);
106912bd3c8bSSascha Wildner
107012bd3c8bSSascha Wildner i = sc->sc_event_idx;
107112bd3c8bSSascha Wildner j = sc->sc_event_ccs;
107212bd3c8bSSascha Wildner t = 2;
107312bd3c8bSSascha Wildner
107412bd3c8bSSascha Wildner while (1) {
107512bd3c8bSSascha Wildner
107612bd3c8bSSascha Wildner temp = le32toh(phwr->hwr_events[i].dwTrb3);
107712bd3c8bSSascha Wildner
107812bd3c8bSSascha Wildner k = (temp & XHCI_TRB_3_CYCLE_BIT) ? 1 : 0;
107912bd3c8bSSascha Wildner
108012bd3c8bSSascha Wildner if (j != k)
108112bd3c8bSSascha Wildner break;
108212bd3c8bSSascha Wildner
108312bd3c8bSSascha Wildner event = XHCI_TRB_3_TYPE_GET(temp);
108412bd3c8bSSascha Wildner
108512bd3c8bSSascha Wildner DPRINTFN(10, "event[%u] = %u (0x%016llx 0x%08lx 0x%08lx)\n",
108612bd3c8bSSascha Wildner i, event, (long long)le64toh(phwr->hwr_events[i].qwTrb0),
108712bd3c8bSSascha Wildner (long)le32toh(phwr->hwr_events[i].dwTrb2),
108812bd3c8bSSascha Wildner (long)le32toh(phwr->hwr_events[i].dwTrb3));
108912bd3c8bSSascha Wildner
109012bd3c8bSSascha Wildner switch (event) {
109112bd3c8bSSascha Wildner case XHCI_TRB_EVENT_TRANSFER:
109212bd3c8bSSascha Wildner xhci_check_transfer(sc, &phwr->hwr_events[i]);
109312bd3c8bSSascha Wildner break;
109412bd3c8bSSascha Wildner case XHCI_TRB_EVENT_CMD_COMPLETE:
1095320fabc5SMarkus Pfeiffer retval |= xhci_check_command(sc, &phwr->hwr_events[i]);
109612bd3c8bSSascha Wildner break;
109712bd3c8bSSascha Wildner default:
109857bed822SMarkus Pfeiffer DPRINTF("Unhandled event = %u\n", event);
109912bd3c8bSSascha Wildner break;
110012bd3c8bSSascha Wildner }
110112bd3c8bSSascha Wildner
110212bd3c8bSSascha Wildner i++;
110312bd3c8bSSascha Wildner
110412bd3c8bSSascha Wildner if (i == XHCI_MAX_EVENTS) {
110512bd3c8bSSascha Wildner i = 0;
110612bd3c8bSSascha Wildner j ^= 1;
110712bd3c8bSSascha Wildner
110812bd3c8bSSascha Wildner /* check for timeout */
110912bd3c8bSSascha Wildner if (!--t)
111012bd3c8bSSascha Wildner break;
111112bd3c8bSSascha Wildner }
111212bd3c8bSSascha Wildner }
111312bd3c8bSSascha Wildner
111412bd3c8bSSascha Wildner sc->sc_event_idx = i;
111512bd3c8bSSascha Wildner sc->sc_event_ccs = j;
111612bd3c8bSSascha Wildner
111712bd3c8bSSascha Wildner /*
111812bd3c8bSSascha Wildner * NOTE: The Event Ring Dequeue Pointer Register is 64-bit
111912bd3c8bSSascha Wildner * latched. That means to activate the register we need to
112012bd3c8bSSascha Wildner * write both the low and high double word of the 64-bit
112112bd3c8bSSascha Wildner * register.
112212bd3c8bSSascha Wildner */
112312bd3c8bSSascha Wildner
1124ae1c9e37SMarkus Pfeiffer addr = buf_res.physaddr;
112512bd3c8bSSascha Wildner addr += (uintptr_t)&((struct xhci_hw_root *)0)->hwr_events[i];
112612bd3c8bSSascha Wildner
112712bd3c8bSSascha Wildner /* try to clear busy bit */
112812bd3c8bSSascha Wildner addr |= XHCI_ERDP_LO_BUSY;
112912bd3c8bSSascha Wildner
113012bd3c8bSSascha Wildner XWRITE4(sc, runt, XHCI_ERDP_LO(0), (uint32_t)addr);
113112bd3c8bSSascha Wildner XWRITE4(sc, runt, XHCI_ERDP_HI(0), (uint32_t)(addr >> 32));
1132320fabc5SMarkus Pfeiffer
1133320fabc5SMarkus Pfeiffer return (retval);
113412bd3c8bSSascha Wildner }
113512bd3c8bSSascha Wildner
113612bd3c8bSSascha Wildner static usb_error_t
xhci_do_command(struct xhci_softc * sc,struct xhci_trb * trb,uint16_t timeout_ms)113712bd3c8bSSascha Wildner xhci_do_command(struct xhci_softc *sc, struct xhci_trb *trb,
113812bd3c8bSSascha Wildner uint16_t timeout_ms)
113912bd3c8bSSascha Wildner {
114012bd3c8bSSascha Wildner struct usb_page_search buf_res;
114112bd3c8bSSascha Wildner struct xhci_hw_root *phwr;
114212bd3c8bSSascha Wildner uint64_t addr;
114312bd3c8bSSascha Wildner uint32_t temp;
114412bd3c8bSSascha Wildner uint8_t i;
114512bd3c8bSSascha Wildner uint8_t j;
1146320fabc5SMarkus Pfeiffer uint8_t timeout = 0;
114712bd3c8bSSascha Wildner int err;
114812bd3c8bSSascha Wildner
114912bd3c8bSSascha Wildner XHCI_CMD_ASSERT_LOCKED(sc);
115012bd3c8bSSascha Wildner
115112bd3c8bSSascha Wildner /* get hardware root structure */
115212bd3c8bSSascha Wildner
115312bd3c8bSSascha Wildner usbd_get_page(&sc->sc_hw.root_pc, 0, &buf_res);
115412bd3c8bSSascha Wildner
115512bd3c8bSSascha Wildner phwr = buf_res.buffer;
115612bd3c8bSSascha Wildner
115712bd3c8bSSascha Wildner /* Queue command */
115812bd3c8bSSascha Wildner
115912bd3c8bSSascha Wildner USB_BUS_LOCK(&sc->sc_bus);
1160320fabc5SMarkus Pfeiffer retry:
116112bd3c8bSSascha Wildner i = sc->sc_command_idx;
116212bd3c8bSSascha Wildner j = sc->sc_command_ccs;
116312bd3c8bSSascha Wildner
116412bd3c8bSSascha Wildner DPRINTFN(10, "command[%u] = %u (0x%016llx, 0x%08lx, 0x%08lx)\n",
116512bd3c8bSSascha Wildner i, XHCI_TRB_3_TYPE_GET(le32toh(trb->dwTrb3)),
116612bd3c8bSSascha Wildner (long long)le64toh(trb->qwTrb0),
116712bd3c8bSSascha Wildner (long)le32toh(trb->dwTrb2),
116812bd3c8bSSascha Wildner (long)le32toh(trb->dwTrb3));
116912bd3c8bSSascha Wildner
117012bd3c8bSSascha Wildner phwr->hwr_commands[i].qwTrb0 = trb->qwTrb0;
117112bd3c8bSSascha Wildner phwr->hwr_commands[i].dwTrb2 = trb->dwTrb2;
117212bd3c8bSSascha Wildner
117312bd3c8bSSascha Wildner usb_pc_cpu_flush(&sc->sc_hw.root_pc);
117412bd3c8bSSascha Wildner
117512bd3c8bSSascha Wildner temp = trb->dwTrb3;
117612bd3c8bSSascha Wildner
117712bd3c8bSSascha Wildner if (j)
117812bd3c8bSSascha Wildner temp |= htole32(XHCI_TRB_3_CYCLE_BIT);
117912bd3c8bSSascha Wildner else
118012bd3c8bSSascha Wildner temp &= ~htole32(XHCI_TRB_3_CYCLE_BIT);
118112bd3c8bSSascha Wildner
118212bd3c8bSSascha Wildner temp &= ~htole32(XHCI_TRB_3_TC_BIT);
118312bd3c8bSSascha Wildner
118412bd3c8bSSascha Wildner phwr->hwr_commands[i].dwTrb3 = temp;
118512bd3c8bSSascha Wildner
118612bd3c8bSSascha Wildner usb_pc_cpu_flush(&sc->sc_hw.root_pc);
118712bd3c8bSSascha Wildner
118812bd3c8bSSascha Wildner addr = buf_res.physaddr;
118912bd3c8bSSascha Wildner addr += (uintptr_t)&((struct xhci_hw_root *)0)->hwr_commands[i];
119012bd3c8bSSascha Wildner
119112bd3c8bSSascha Wildner sc->sc_cmd_addr = htole64(addr);
119212bd3c8bSSascha Wildner
119312bd3c8bSSascha Wildner i++;
119412bd3c8bSSascha Wildner
119512bd3c8bSSascha Wildner if (i == (XHCI_MAX_COMMANDS - 1)) {
119612bd3c8bSSascha Wildner
119712bd3c8bSSascha Wildner if (j) {
119812bd3c8bSSascha Wildner temp = htole32(XHCI_TRB_3_TC_BIT |
119912bd3c8bSSascha Wildner XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_LINK) |
120012bd3c8bSSascha Wildner XHCI_TRB_3_CYCLE_BIT);
120112bd3c8bSSascha Wildner } else {
120212bd3c8bSSascha Wildner temp = htole32(XHCI_TRB_3_TC_BIT |
120312bd3c8bSSascha Wildner XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_LINK));
120412bd3c8bSSascha Wildner }
120512bd3c8bSSascha Wildner
120612bd3c8bSSascha Wildner phwr->hwr_commands[i].dwTrb3 = temp;
120712bd3c8bSSascha Wildner
120812bd3c8bSSascha Wildner usb_pc_cpu_flush(&sc->sc_hw.root_pc);
120912bd3c8bSSascha Wildner
121012bd3c8bSSascha Wildner i = 0;
121112bd3c8bSSascha Wildner j ^= 1;
121212bd3c8bSSascha Wildner }
121312bd3c8bSSascha Wildner
121412bd3c8bSSascha Wildner sc->sc_command_idx = i;
121512bd3c8bSSascha Wildner sc->sc_command_ccs = j;
121612bd3c8bSSascha Wildner
121712bd3c8bSSascha Wildner XWRITE4(sc, door, XHCI_DOORBELL(0), 0);
121812bd3c8bSSascha Wildner
1219722d05c3SSascha Wildner err = cv_timedwait(&sc->sc_cmd_cv, &sc->sc_bus.bus_lock,
122012bd3c8bSSascha Wildner USB_MS_TO_TICKS(timeout_ms));
122112bd3c8bSSascha Wildner
1222320fabc5SMarkus Pfeiffer /*
1223320fabc5SMarkus Pfeiffer * In some error cases event interrupts are not generated.
1224320fabc5SMarkus Pfeiffer * Poll one time to see if the command has completed.
1225320fabc5SMarkus Pfeiffer */
1226320fabc5SMarkus Pfeiffer if (err != 0 && xhci_interrupt_poll(sc) != 0) {
1227320fabc5SMarkus Pfeiffer DPRINTF("Command was completed when polling\n");
1228320fabc5SMarkus Pfeiffer err = 0;
1229320fabc5SMarkus Pfeiffer }
1230320fabc5SMarkus Pfeiffer if (err != 0) {
1231320fabc5SMarkus Pfeiffer DPRINTF("Command timeout!\n");
1232320fabc5SMarkus Pfeiffer /*
1233320fabc5SMarkus Pfeiffer * After some weeks of continuous operation, it has
1234320fabc5SMarkus Pfeiffer * been observed that the ASMedia Technology, ASM1042
1235320fabc5SMarkus Pfeiffer * SuperSpeed USB Host Controller can suddenly stop
1236320fabc5SMarkus Pfeiffer * accepting commands via the command queue. Try to
1237320fabc5SMarkus Pfeiffer * first reset the command queue. If that fails do a
1238320fabc5SMarkus Pfeiffer * host controller reset.
1239320fabc5SMarkus Pfeiffer */
1240320fabc5SMarkus Pfeiffer if (timeout == 0 &&
1241320fabc5SMarkus Pfeiffer xhci_reset_command_queue_locked(sc) == 0) {
1242ae1c9e37SMarkus Pfeiffer temp = le32toh(trb->dwTrb3);
1243ae1c9e37SMarkus Pfeiffer
1244ae1c9e37SMarkus Pfeiffer /*
1245ae1c9e37SMarkus Pfeiffer * Avoid infinite XHCI reset loops if the set
1246ae1c9e37SMarkus Pfeiffer * address command fails to respond due to a
1247ae1c9e37SMarkus Pfeiffer * non-enumerating device:
1248ae1c9e37SMarkus Pfeiffer */
1249ae1c9e37SMarkus Pfeiffer if (XHCI_TRB_3_TYPE_GET(temp) == XHCI_TRB_TYPE_ADDRESS_DEVICE &&
1250ae1c9e37SMarkus Pfeiffer (temp & XHCI_TRB_3_BSR_BIT) == 0) {
1251ae1c9e37SMarkus Pfeiffer DPRINTF("Set address timeout\n");
1252ae1c9e37SMarkus Pfeiffer } else {
1253320fabc5SMarkus Pfeiffer timeout = 1;
1254320fabc5SMarkus Pfeiffer goto retry;
1255ae1c9e37SMarkus Pfeiffer }
1256320fabc5SMarkus Pfeiffer } else {
1257320fabc5SMarkus Pfeiffer DPRINTF("Controller reset!\n");
1258320fabc5SMarkus Pfeiffer usb_bus_reset_async_locked(&sc->sc_bus);
1259320fabc5SMarkus Pfeiffer }
126012bd3c8bSSascha Wildner err = USB_ERR_TIMEOUT;
126112bd3c8bSSascha Wildner trb->dwTrb2 = 0;
126212bd3c8bSSascha Wildner trb->dwTrb3 = 0;
126312bd3c8bSSascha Wildner } else {
126412bd3c8bSSascha Wildner temp = le32toh(sc->sc_cmd_result[0]);
126512bd3c8bSSascha Wildner if (XHCI_TRB_2_ERROR_GET(temp) != XHCI_TRB_ERROR_SUCCESS)
126612bd3c8bSSascha Wildner err = USB_ERR_IOERROR;
126712bd3c8bSSascha Wildner
126812bd3c8bSSascha Wildner trb->dwTrb2 = sc->sc_cmd_result[0];
126912bd3c8bSSascha Wildner trb->dwTrb3 = sc->sc_cmd_result[1];
127012bd3c8bSSascha Wildner }
127112bd3c8bSSascha Wildner
127212bd3c8bSSascha Wildner USB_BUS_UNLOCK(&sc->sc_bus);
127312bd3c8bSSascha Wildner
127412bd3c8bSSascha Wildner return (err);
127512bd3c8bSSascha Wildner }
127612bd3c8bSSascha Wildner
127712bd3c8bSSascha Wildner #if 0
127812bd3c8bSSascha Wildner static usb_error_t
127912bd3c8bSSascha Wildner xhci_cmd_nop(struct xhci_softc *sc)
128012bd3c8bSSascha Wildner {
128112bd3c8bSSascha Wildner struct xhci_trb trb;
128212bd3c8bSSascha Wildner uint32_t temp;
128312bd3c8bSSascha Wildner
128412bd3c8bSSascha Wildner DPRINTF("\n");
128512bd3c8bSSascha Wildner
128612bd3c8bSSascha Wildner trb.qwTrb0 = 0;
128712bd3c8bSSascha Wildner trb.dwTrb2 = 0;
128812bd3c8bSSascha Wildner temp = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_NOOP);
128912bd3c8bSSascha Wildner
129012bd3c8bSSascha Wildner trb.dwTrb3 = htole32(temp);
129112bd3c8bSSascha Wildner
129257bed822SMarkus Pfeiffer return (xhci_do_command(sc, &trb, 100 /* ms */));
129312bd3c8bSSascha Wildner }
129412bd3c8bSSascha Wildner #endif
129512bd3c8bSSascha Wildner
129612bd3c8bSSascha Wildner static usb_error_t
xhci_cmd_enable_slot(struct xhci_softc * sc,uint8_t * pslot)129712bd3c8bSSascha Wildner xhci_cmd_enable_slot(struct xhci_softc *sc, uint8_t *pslot)
129812bd3c8bSSascha Wildner {
129912bd3c8bSSascha Wildner struct xhci_trb trb;
130012bd3c8bSSascha Wildner uint32_t temp;
130112bd3c8bSSascha Wildner usb_error_t err;
130212bd3c8bSSascha Wildner
130312bd3c8bSSascha Wildner DPRINTF("\n");
130412bd3c8bSSascha Wildner
130512bd3c8bSSascha Wildner trb.qwTrb0 = 0;
130612bd3c8bSSascha Wildner trb.dwTrb2 = 0;
130712bd3c8bSSascha Wildner trb.dwTrb3 = htole32(XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_ENABLE_SLOT));
130812bd3c8bSSascha Wildner
130957bed822SMarkus Pfeiffer err = xhci_do_command(sc, &trb, 100 /* ms */);
131012bd3c8bSSascha Wildner if (err)
131112bd3c8bSSascha Wildner goto done;
131212bd3c8bSSascha Wildner
131312bd3c8bSSascha Wildner temp = le32toh(trb.dwTrb3);
131412bd3c8bSSascha Wildner
131512bd3c8bSSascha Wildner *pslot = XHCI_TRB_3_SLOT_GET(temp);
131612bd3c8bSSascha Wildner
131712bd3c8bSSascha Wildner done:
131812bd3c8bSSascha Wildner return (err);
131912bd3c8bSSascha Wildner }
132012bd3c8bSSascha Wildner
132112bd3c8bSSascha Wildner static usb_error_t
xhci_cmd_disable_slot(struct xhci_softc * sc,uint8_t slot_id)132212bd3c8bSSascha Wildner xhci_cmd_disable_slot(struct xhci_softc *sc, uint8_t slot_id)
132312bd3c8bSSascha Wildner {
132412bd3c8bSSascha Wildner struct xhci_trb trb;
132512bd3c8bSSascha Wildner uint32_t temp;
132612bd3c8bSSascha Wildner
132712bd3c8bSSascha Wildner DPRINTF("\n");
132812bd3c8bSSascha Wildner
132912bd3c8bSSascha Wildner trb.qwTrb0 = 0;
133012bd3c8bSSascha Wildner trb.dwTrb2 = 0;
133112bd3c8bSSascha Wildner temp = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_DISABLE_SLOT) |
133212bd3c8bSSascha Wildner XHCI_TRB_3_SLOT_SET(slot_id);
133312bd3c8bSSascha Wildner
133412bd3c8bSSascha Wildner trb.dwTrb3 = htole32(temp);
133512bd3c8bSSascha Wildner
133657bed822SMarkus Pfeiffer return (xhci_do_command(sc, &trb, 100 /* ms */));
133712bd3c8bSSascha Wildner }
133812bd3c8bSSascha Wildner
133912bd3c8bSSascha Wildner static usb_error_t
xhci_cmd_set_address(struct xhci_softc * sc,uint64_t input_ctx,uint8_t bsr,uint8_t slot_id)134012bd3c8bSSascha Wildner xhci_cmd_set_address(struct xhci_softc *sc, uint64_t input_ctx,
134112bd3c8bSSascha Wildner uint8_t bsr, uint8_t slot_id)
134212bd3c8bSSascha Wildner {
134312bd3c8bSSascha Wildner struct xhci_trb trb;
134412bd3c8bSSascha Wildner uint32_t temp;
134512bd3c8bSSascha Wildner
134612bd3c8bSSascha Wildner DPRINTF("\n");
134712bd3c8bSSascha Wildner
134812bd3c8bSSascha Wildner trb.qwTrb0 = htole64(input_ctx);
134912bd3c8bSSascha Wildner trb.dwTrb2 = 0;
135012bd3c8bSSascha Wildner temp = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_ADDRESS_DEVICE) |
135112bd3c8bSSascha Wildner XHCI_TRB_3_SLOT_SET(slot_id);
135212bd3c8bSSascha Wildner
135312bd3c8bSSascha Wildner if (bsr)
135412bd3c8bSSascha Wildner temp |= XHCI_TRB_3_BSR_BIT;
135512bd3c8bSSascha Wildner
135612bd3c8bSSascha Wildner trb.dwTrb3 = htole32(temp);
135712bd3c8bSSascha Wildner
135812bd3c8bSSascha Wildner return (xhci_do_command(sc, &trb, 500 /* ms */));
135912bd3c8bSSascha Wildner }
136012bd3c8bSSascha Wildner
136112bd3c8bSSascha Wildner static usb_error_t
xhci_set_address(struct usb_device * udev,struct lock * lock,uint16_t address)1362722d05c3SSascha Wildner xhci_set_address(struct usb_device *udev, struct lock *lock, uint16_t address)
136312bd3c8bSSascha Wildner {
136412bd3c8bSSascha Wildner struct usb_page_search buf_inp;
136512bd3c8bSSascha Wildner struct usb_page_search buf_dev;
136612bd3c8bSSascha Wildner struct xhci_softc *sc = XHCI_BUS2SC(udev->bus);
136712bd3c8bSSascha Wildner struct xhci_hw_dev *hdev;
136812bd3c8bSSascha Wildner struct xhci_dev_ctx *pdev;
136912bd3c8bSSascha Wildner struct xhci_endpoint_ext *pepext;
137012bd3c8bSSascha Wildner uint32_t temp;
137112bd3c8bSSascha Wildner uint16_t mps;
137212bd3c8bSSascha Wildner usb_error_t err;
137312bd3c8bSSascha Wildner uint8_t index;
137412bd3c8bSSascha Wildner
137512bd3c8bSSascha Wildner /* the root HUB case is not handled here */
137612bd3c8bSSascha Wildner if (udev->parent_hub == NULL)
137712bd3c8bSSascha Wildner return (USB_ERR_INVAL);
137812bd3c8bSSascha Wildner
137912bd3c8bSSascha Wildner index = udev->controller_slot_id;
138012bd3c8bSSascha Wildner
138112bd3c8bSSascha Wildner hdev = &sc->sc_hw.devs[index];
138212bd3c8bSSascha Wildner
1383722d05c3SSascha Wildner if (lock != NULL)
1384722d05c3SSascha Wildner lockmgr(lock, LK_RELEASE);
138512bd3c8bSSascha Wildner
138612bd3c8bSSascha Wildner XHCI_CMD_LOCK(sc);
138712bd3c8bSSascha Wildner
138812bd3c8bSSascha Wildner switch (hdev->state) {
138912bd3c8bSSascha Wildner case XHCI_ST_DEFAULT:
139012bd3c8bSSascha Wildner case XHCI_ST_ENABLED:
139112bd3c8bSSascha Wildner
139212bd3c8bSSascha Wildner hdev->state = XHCI_ST_ENABLED;
139312bd3c8bSSascha Wildner
139412bd3c8bSSascha Wildner /* set configure mask to slot and EP0 */
139512bd3c8bSSascha Wildner xhci_configure_mask(udev, 3, 0);
139612bd3c8bSSascha Wildner
139712bd3c8bSSascha Wildner /* configure input slot context structure */
139812bd3c8bSSascha Wildner err = xhci_configure_device(udev);
139912bd3c8bSSascha Wildner
140012bd3c8bSSascha Wildner if (err != 0) {
140112bd3c8bSSascha Wildner DPRINTF("Could not configure device\n");
140212bd3c8bSSascha Wildner break;
140312bd3c8bSSascha Wildner }
140412bd3c8bSSascha Wildner
140512bd3c8bSSascha Wildner /* configure input endpoint context structure */
140612bd3c8bSSascha Wildner switch (udev->speed) {
140712bd3c8bSSascha Wildner case USB_SPEED_LOW:
140812bd3c8bSSascha Wildner case USB_SPEED_FULL:
140912bd3c8bSSascha Wildner mps = 8;
141012bd3c8bSSascha Wildner break;
141112bd3c8bSSascha Wildner case USB_SPEED_HIGH:
141212bd3c8bSSascha Wildner mps = 64;
141312bd3c8bSSascha Wildner break;
141412bd3c8bSSascha Wildner default:
141512bd3c8bSSascha Wildner mps = 512;
141612bd3c8bSSascha Wildner break;
141712bd3c8bSSascha Wildner }
141812bd3c8bSSascha Wildner
141912bd3c8bSSascha Wildner pepext = xhci_get_endpoint_ext(udev,
142012bd3c8bSSascha Wildner &udev->ctrl_ep_desc);
1421dd681da6SMatthew Dillon
1422dd681da6SMatthew Dillon /* ensure the control endpoint is setup again */
1423dd681da6SMatthew Dillon USB_BUS_LOCK(udev->bus);
1424dd681da6SMatthew Dillon pepext->trb_halted = 1;
1425dd681da6SMatthew Dillon pepext->trb_running = 0;
1426dd681da6SMatthew Dillon USB_BUS_UNLOCK(udev->bus);
1427dd681da6SMatthew Dillon
142812bd3c8bSSascha Wildner err = xhci_configure_endpoint(udev,
142957bed822SMarkus Pfeiffer &udev->ctrl_ep_desc, pepext,
14305e41ab93SMarkus Pfeiffer 0, 1, 1, 0, mps, mps, USB_EP_MODE_DEFAULT);
143112bd3c8bSSascha Wildner
143212bd3c8bSSascha Wildner if (err != 0) {
143312bd3c8bSSascha Wildner DPRINTF("Could not configure default endpoint\n");
143412bd3c8bSSascha Wildner break;
143512bd3c8bSSascha Wildner }
143612bd3c8bSSascha Wildner
143712bd3c8bSSascha Wildner /* execute set address command */
143812bd3c8bSSascha Wildner usbd_get_page(&hdev->input_pc, 0, &buf_inp);
143912bd3c8bSSascha Wildner
144012bd3c8bSSascha Wildner err = xhci_cmd_set_address(sc, buf_inp.physaddr,
144112bd3c8bSSascha Wildner (address == 0), index);
144212bd3c8bSSascha Wildner
144312bd3c8bSSascha Wildner if (err != 0) {
1444320fabc5SMarkus Pfeiffer temp = le32toh(sc->sc_cmd_result[0]);
1445320fabc5SMarkus Pfeiffer if (address == 0 && sc->sc_port_route != NULL &&
1446320fabc5SMarkus Pfeiffer XHCI_TRB_2_ERROR_GET(temp) ==
1447320fabc5SMarkus Pfeiffer XHCI_TRB_ERROR_PARAMETER) {
1448320fabc5SMarkus Pfeiffer /* LynxPoint XHCI - ports are not switchable */
1449320fabc5SMarkus Pfeiffer /* Un-route all ports from the XHCI */
1450320fabc5SMarkus Pfeiffer sc->sc_port_route(sc->sc_bus.parent, 0, ~0);
1451320fabc5SMarkus Pfeiffer }
145212bd3c8bSSascha Wildner DPRINTF("Could not set address "
145312bd3c8bSSascha Wildner "for slot %u.\n", index);
145412bd3c8bSSascha Wildner if (address != 0)
145512bd3c8bSSascha Wildner break;
145612bd3c8bSSascha Wildner }
145712bd3c8bSSascha Wildner
145812bd3c8bSSascha Wildner /* update device address to new value */
145912bd3c8bSSascha Wildner
146012bd3c8bSSascha Wildner usbd_get_page(&hdev->device_pc, 0, &buf_dev);
146112bd3c8bSSascha Wildner pdev = buf_dev.buffer;
146212bd3c8bSSascha Wildner usb_pc_cpu_invalidate(&hdev->device_pc);
146312bd3c8bSSascha Wildner
146412bd3c8bSSascha Wildner temp = xhci_ctx_get_le32(sc, &pdev->ctx_slot.dwSctx3);
146512bd3c8bSSascha Wildner udev->address = XHCI_SCTX_3_DEV_ADDR_GET(temp);
146612bd3c8bSSascha Wildner
146712bd3c8bSSascha Wildner /* update device state to new value */
146812bd3c8bSSascha Wildner
146912bd3c8bSSascha Wildner if (address != 0)
147012bd3c8bSSascha Wildner hdev->state = XHCI_ST_ADDRESSED;
147112bd3c8bSSascha Wildner else
147212bd3c8bSSascha Wildner hdev->state = XHCI_ST_DEFAULT;
147312bd3c8bSSascha Wildner break;
147412bd3c8bSSascha Wildner
147512bd3c8bSSascha Wildner default:
147612bd3c8bSSascha Wildner DPRINTF("Wrong state for set address.\n");
147712bd3c8bSSascha Wildner err = USB_ERR_IOERROR;
147812bd3c8bSSascha Wildner break;
147912bd3c8bSSascha Wildner }
148012bd3c8bSSascha Wildner XHCI_CMD_UNLOCK(sc);
148112bd3c8bSSascha Wildner
1482722d05c3SSascha Wildner if (lock != NULL)
1483722d05c3SSascha Wildner lockmgr(lock, LK_EXCLUSIVE);
148412bd3c8bSSascha Wildner
148512bd3c8bSSascha Wildner return (err);
148612bd3c8bSSascha Wildner }
148712bd3c8bSSascha Wildner
148812bd3c8bSSascha Wildner static usb_error_t
xhci_cmd_configure_ep(struct xhci_softc * sc,uint64_t input_ctx,uint8_t deconfigure,uint8_t slot_id)148912bd3c8bSSascha Wildner xhci_cmd_configure_ep(struct xhci_softc *sc, uint64_t input_ctx,
149012bd3c8bSSascha Wildner uint8_t deconfigure, uint8_t slot_id)
149112bd3c8bSSascha Wildner {
149212bd3c8bSSascha Wildner struct xhci_trb trb;
149312bd3c8bSSascha Wildner uint32_t temp;
149412bd3c8bSSascha Wildner
149512bd3c8bSSascha Wildner DPRINTF("\n");
149612bd3c8bSSascha Wildner
149712bd3c8bSSascha Wildner trb.qwTrb0 = htole64(input_ctx);
149812bd3c8bSSascha Wildner trb.dwTrb2 = 0;
149912bd3c8bSSascha Wildner temp = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_CONFIGURE_EP) |
150012bd3c8bSSascha Wildner XHCI_TRB_3_SLOT_SET(slot_id);
150112bd3c8bSSascha Wildner
150212bd3c8bSSascha Wildner if (deconfigure)
150312bd3c8bSSascha Wildner temp |= XHCI_TRB_3_DCEP_BIT;
150412bd3c8bSSascha Wildner
150512bd3c8bSSascha Wildner trb.dwTrb3 = htole32(temp);
150612bd3c8bSSascha Wildner
150757bed822SMarkus Pfeiffer return (xhci_do_command(sc, &trb, 100 /* ms */));
150812bd3c8bSSascha Wildner }
150912bd3c8bSSascha Wildner
151012bd3c8bSSascha Wildner static usb_error_t
xhci_cmd_evaluate_ctx(struct xhci_softc * sc,uint64_t input_ctx,uint8_t slot_id)151112bd3c8bSSascha Wildner xhci_cmd_evaluate_ctx(struct xhci_softc *sc, uint64_t input_ctx,
151212bd3c8bSSascha Wildner uint8_t slot_id)
151312bd3c8bSSascha Wildner {
151412bd3c8bSSascha Wildner struct xhci_trb trb;
151512bd3c8bSSascha Wildner uint32_t temp;
151612bd3c8bSSascha Wildner
151712bd3c8bSSascha Wildner DPRINTF("\n");
151812bd3c8bSSascha Wildner
151912bd3c8bSSascha Wildner trb.qwTrb0 = htole64(input_ctx);
152012bd3c8bSSascha Wildner trb.dwTrb2 = 0;
152112bd3c8bSSascha Wildner temp = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_EVALUATE_CTX) |
152212bd3c8bSSascha Wildner XHCI_TRB_3_SLOT_SET(slot_id);
152312bd3c8bSSascha Wildner trb.dwTrb3 = htole32(temp);
152412bd3c8bSSascha Wildner
152557bed822SMarkus Pfeiffer return (xhci_do_command(sc, &trb, 100 /* ms */));
152612bd3c8bSSascha Wildner }
152712bd3c8bSSascha Wildner
152812bd3c8bSSascha Wildner static usb_error_t
xhci_cmd_reset_ep(struct xhci_softc * sc,uint8_t preserve,uint8_t ep_id,uint8_t slot_id)152912bd3c8bSSascha Wildner xhci_cmd_reset_ep(struct xhci_softc *sc, uint8_t preserve,
153012bd3c8bSSascha Wildner uint8_t ep_id, uint8_t slot_id)
153112bd3c8bSSascha Wildner {
153212bd3c8bSSascha Wildner struct xhci_trb trb;
153312bd3c8bSSascha Wildner uint32_t temp;
153412bd3c8bSSascha Wildner
153512bd3c8bSSascha Wildner DPRINTF("\n");
153612bd3c8bSSascha Wildner
153712bd3c8bSSascha Wildner trb.qwTrb0 = 0;
153812bd3c8bSSascha Wildner trb.dwTrb2 = 0;
153912bd3c8bSSascha Wildner temp = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_RESET_EP) |
154012bd3c8bSSascha Wildner XHCI_TRB_3_SLOT_SET(slot_id) |
154112bd3c8bSSascha Wildner XHCI_TRB_3_EP_SET(ep_id);
154212bd3c8bSSascha Wildner
154312bd3c8bSSascha Wildner if (preserve)
154412bd3c8bSSascha Wildner temp |= XHCI_TRB_3_PRSV_BIT;
154512bd3c8bSSascha Wildner
154612bd3c8bSSascha Wildner trb.dwTrb3 = htole32(temp);
154712bd3c8bSSascha Wildner
154857bed822SMarkus Pfeiffer return (xhci_do_command(sc, &trb, 100 /* ms */));
154912bd3c8bSSascha Wildner }
155012bd3c8bSSascha Wildner
155112bd3c8bSSascha Wildner static usb_error_t
xhci_cmd_set_tr_dequeue_ptr(struct xhci_softc * sc,uint64_t dequeue_ptr,uint16_t stream_id,uint8_t ep_id,uint8_t slot_id)155212bd3c8bSSascha Wildner xhci_cmd_set_tr_dequeue_ptr(struct xhci_softc *sc, uint64_t dequeue_ptr,
155312bd3c8bSSascha Wildner uint16_t stream_id, uint8_t ep_id, uint8_t slot_id)
155412bd3c8bSSascha Wildner {
155512bd3c8bSSascha Wildner struct xhci_trb trb;
155612bd3c8bSSascha Wildner uint32_t temp;
155712bd3c8bSSascha Wildner
155812bd3c8bSSascha Wildner DPRINTF("\n");
155912bd3c8bSSascha Wildner
156012bd3c8bSSascha Wildner trb.qwTrb0 = htole64(dequeue_ptr);
156112bd3c8bSSascha Wildner
156212bd3c8bSSascha Wildner temp = XHCI_TRB_2_STREAM_SET(stream_id);
156312bd3c8bSSascha Wildner trb.dwTrb2 = htole32(temp);
156412bd3c8bSSascha Wildner
156512bd3c8bSSascha Wildner temp = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_SET_TR_DEQUEUE) |
156612bd3c8bSSascha Wildner XHCI_TRB_3_SLOT_SET(slot_id) |
156712bd3c8bSSascha Wildner XHCI_TRB_3_EP_SET(ep_id);
156812bd3c8bSSascha Wildner trb.dwTrb3 = htole32(temp);
156912bd3c8bSSascha Wildner
157057bed822SMarkus Pfeiffer return (xhci_do_command(sc, &trb, 100 /* ms */));
157112bd3c8bSSascha Wildner }
157212bd3c8bSSascha Wildner
157312bd3c8bSSascha Wildner static usb_error_t
xhci_cmd_stop_ep(struct xhci_softc * sc,uint8_t suspend,uint8_t ep_id,uint8_t slot_id)157412bd3c8bSSascha Wildner xhci_cmd_stop_ep(struct xhci_softc *sc, uint8_t suspend,
157512bd3c8bSSascha Wildner uint8_t ep_id, uint8_t slot_id)
157612bd3c8bSSascha Wildner {
157712bd3c8bSSascha Wildner struct xhci_trb trb;
157812bd3c8bSSascha Wildner uint32_t temp;
157912bd3c8bSSascha Wildner
158012bd3c8bSSascha Wildner DPRINTF("\n");
158112bd3c8bSSascha Wildner
158212bd3c8bSSascha Wildner trb.qwTrb0 = 0;
158312bd3c8bSSascha Wildner trb.dwTrb2 = 0;
158412bd3c8bSSascha Wildner temp = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_STOP_EP) |
158512bd3c8bSSascha Wildner XHCI_TRB_3_SLOT_SET(slot_id) |
158612bd3c8bSSascha Wildner XHCI_TRB_3_EP_SET(ep_id);
158712bd3c8bSSascha Wildner
158812bd3c8bSSascha Wildner if (suspend)
158912bd3c8bSSascha Wildner temp |= XHCI_TRB_3_SUSP_EP_BIT;
159012bd3c8bSSascha Wildner
159112bd3c8bSSascha Wildner trb.dwTrb3 = htole32(temp);
159212bd3c8bSSascha Wildner
159357bed822SMarkus Pfeiffer return (xhci_do_command(sc, &trb, 100 /* ms */));
159412bd3c8bSSascha Wildner }
159512bd3c8bSSascha Wildner
159612bd3c8bSSascha Wildner static usb_error_t
xhci_cmd_reset_dev(struct xhci_softc * sc,uint8_t slot_id)159712bd3c8bSSascha Wildner xhci_cmd_reset_dev(struct xhci_softc *sc, uint8_t slot_id)
159812bd3c8bSSascha Wildner {
159912bd3c8bSSascha Wildner struct xhci_trb trb;
160012bd3c8bSSascha Wildner uint32_t temp;
160112bd3c8bSSascha Wildner
160212bd3c8bSSascha Wildner DPRINTF("\n");
160312bd3c8bSSascha Wildner
160412bd3c8bSSascha Wildner trb.qwTrb0 = 0;
160512bd3c8bSSascha Wildner trb.dwTrb2 = 0;
160612bd3c8bSSascha Wildner temp = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_RESET_DEVICE) |
160712bd3c8bSSascha Wildner XHCI_TRB_3_SLOT_SET(slot_id);
160812bd3c8bSSascha Wildner
160912bd3c8bSSascha Wildner trb.dwTrb3 = htole32(temp);
161012bd3c8bSSascha Wildner
161157bed822SMarkus Pfeiffer return (xhci_do_command(sc, &trb, 100 /* ms */));
161212bd3c8bSSascha Wildner }
161312bd3c8bSSascha Wildner
161412bd3c8bSSascha Wildner /*------------------------------------------------------------------------*
161512bd3c8bSSascha Wildner * xhci_interrupt - XHCI interrupt handler
161612bd3c8bSSascha Wildner *------------------------------------------------------------------------*/
161712bd3c8bSSascha Wildner void
xhci_interrupt(struct xhci_softc * sc)161812bd3c8bSSascha Wildner xhci_interrupt(struct xhci_softc *sc)
161912bd3c8bSSascha Wildner {
162012bd3c8bSSascha Wildner uint32_t status;
1621ae1c9e37SMarkus Pfeiffer uint32_t temp;
162212bd3c8bSSascha Wildner
162312bd3c8bSSascha Wildner USB_BUS_LOCK(&sc->sc_bus);
162412bd3c8bSSascha Wildner
162512bd3c8bSSascha Wildner status = XREAD4(sc, oper, XHCI_USBSTS);
1626ae1c9e37SMarkus Pfeiffer
1627ae1c9e37SMarkus Pfeiffer /* acknowledge interrupts, if any */
1628ae1c9e37SMarkus Pfeiffer if (status != 0) {
1629ae1c9e37SMarkus Pfeiffer XWRITE4(sc, oper, XHCI_USBSTS, status);
1630ae1c9e37SMarkus Pfeiffer DPRINTFN(16, "real interrupt (status=0x%08x)\n", status);
163157bed822SMarkus Pfeiffer }
163212bd3c8bSSascha Wildner
1633ae1c9e37SMarkus Pfeiffer temp = XREAD4(sc, runt, XHCI_IMAN(0));
163412bd3c8bSSascha Wildner
1635ae1c9e37SMarkus Pfeiffer /* force clearing of pending interrupts */
1636ae1c9e37SMarkus Pfeiffer if (temp & XHCI_IMAN_INTR_PEND)
1637ae1c9e37SMarkus Pfeiffer XWRITE4(sc, runt, XHCI_IMAN(0), temp);
163812bd3c8bSSascha Wildner
163957bed822SMarkus Pfeiffer /* check for event(s) */
164057bed822SMarkus Pfeiffer xhci_interrupt_poll(sc);
164157bed822SMarkus Pfeiffer
164257bed822SMarkus Pfeiffer if (status & (XHCI_STS_PCD | XHCI_STS_HCH |
164357bed822SMarkus Pfeiffer XHCI_STS_HSE | XHCI_STS_HCE)) {
164457bed822SMarkus Pfeiffer
164512bd3c8bSSascha Wildner if (status & XHCI_STS_PCD) {
164612bd3c8bSSascha Wildner xhci_root_intr(sc);
164712bd3c8bSSascha Wildner }
164812bd3c8bSSascha Wildner
164912bd3c8bSSascha Wildner if (status & XHCI_STS_HCH) {
1650722d05c3SSascha Wildner kprintf("%s: host controller halted\n",
1651b74dd9e7SSascha Wildner __func__);
165212bd3c8bSSascha Wildner }
165312bd3c8bSSascha Wildner
165412bd3c8bSSascha Wildner if (status & XHCI_STS_HSE) {
1655722d05c3SSascha Wildner kprintf("%s: host system error\n",
1656b74dd9e7SSascha Wildner __func__);
165712bd3c8bSSascha Wildner }
165812bd3c8bSSascha Wildner
165912bd3c8bSSascha Wildner if (status & XHCI_STS_HCE) {
1660722d05c3SSascha Wildner kprintf("%s: host controller error\n",
1661b74dd9e7SSascha Wildner __func__);
166212bd3c8bSSascha Wildner }
166312bd3c8bSSascha Wildner }
166412bd3c8bSSascha Wildner USB_BUS_UNLOCK(&sc->sc_bus);
166512bd3c8bSSascha Wildner }
166612bd3c8bSSascha Wildner
166712bd3c8bSSascha Wildner /*------------------------------------------------------------------------*
166812bd3c8bSSascha Wildner * xhci_timeout - XHCI timeout handler
166912bd3c8bSSascha Wildner *------------------------------------------------------------------------*/
167012bd3c8bSSascha Wildner static void
xhci_timeout(void * arg)167112bd3c8bSSascha Wildner xhci_timeout(void *arg)
167212bd3c8bSSascha Wildner {
167312bd3c8bSSascha Wildner struct usb_xfer *xfer = arg;
167412bd3c8bSSascha Wildner
167512bd3c8bSSascha Wildner DPRINTF("xfer=%p\n", xfer);
167612bd3c8bSSascha Wildner
1677722d05c3SSascha Wildner USB_BUS_LOCK_ASSERT(xfer->xroot->bus);
167812bd3c8bSSascha Wildner
167912bd3c8bSSascha Wildner /* transfer is transferred */
168012bd3c8bSSascha Wildner xhci_device_done(xfer, USB_ERR_TIMEOUT);
168112bd3c8bSSascha Wildner }
168212bd3c8bSSascha Wildner
168312bd3c8bSSascha Wildner static void
xhci_do_poll(struct usb_bus * bus)168412bd3c8bSSascha Wildner xhci_do_poll(struct usb_bus *bus)
168512bd3c8bSSascha Wildner {
168612bd3c8bSSascha Wildner struct xhci_softc *sc = XHCI_BUS2SC(bus);
168712bd3c8bSSascha Wildner
168812bd3c8bSSascha Wildner USB_BUS_LOCK(&sc->sc_bus);
168912bd3c8bSSascha Wildner xhci_interrupt_poll(sc);
169012bd3c8bSSascha Wildner USB_BUS_UNLOCK(&sc->sc_bus);
169112bd3c8bSSascha Wildner }
169212bd3c8bSSascha Wildner
169312bd3c8bSSascha Wildner static void
xhci_setup_generic_chain_sub(struct xhci_std_temp * temp)169412bd3c8bSSascha Wildner xhci_setup_generic_chain_sub(struct xhci_std_temp *temp)
169512bd3c8bSSascha Wildner {
169612bd3c8bSSascha Wildner struct usb_page_search buf_res;
169712bd3c8bSSascha Wildner struct xhci_td *td;
169812bd3c8bSSascha Wildner struct xhci_td *td_next;
169912bd3c8bSSascha Wildner struct xhci_td *td_alt_next;
170057bed822SMarkus Pfeiffer struct xhci_td *td_first;
170112bd3c8bSSascha Wildner uint32_t buf_offset;
170212bd3c8bSSascha Wildner uint32_t average;
170312bd3c8bSSascha Wildner uint32_t len_old;
170457bed822SMarkus Pfeiffer uint32_t npkt_off;
170512bd3c8bSSascha Wildner uint32_t dword;
170612bd3c8bSSascha Wildner uint8_t shortpkt_old;
170712bd3c8bSSascha Wildner uint8_t precompute;
170812bd3c8bSSascha Wildner uint8_t x;
170912bd3c8bSSascha Wildner
171012bd3c8bSSascha Wildner td_alt_next = NULL;
171112bd3c8bSSascha Wildner buf_offset = 0;
171212bd3c8bSSascha Wildner shortpkt_old = temp->shortpkt;
171312bd3c8bSSascha Wildner len_old = temp->len;
171457bed822SMarkus Pfeiffer npkt_off = 0;
171512bd3c8bSSascha Wildner precompute = 1;
171612bd3c8bSSascha Wildner
171712bd3c8bSSascha Wildner restart:
171812bd3c8bSSascha Wildner
171912bd3c8bSSascha Wildner td = temp->td;
172057bed822SMarkus Pfeiffer td_next = td_first = temp->td_next;
172112bd3c8bSSascha Wildner
172212bd3c8bSSascha Wildner while (1) {
172312bd3c8bSSascha Wildner
172412bd3c8bSSascha Wildner if (temp->len == 0) {
172512bd3c8bSSascha Wildner
172612bd3c8bSSascha Wildner if (temp->shortpkt)
172712bd3c8bSSascha Wildner break;
172812bd3c8bSSascha Wildner
172912bd3c8bSSascha Wildner /* send a Zero Length Packet, ZLP, last */
173012bd3c8bSSascha Wildner
173112bd3c8bSSascha Wildner temp->shortpkt = 1;
173212bd3c8bSSascha Wildner average = 0;
173312bd3c8bSSascha Wildner
173412bd3c8bSSascha Wildner } else {
173512bd3c8bSSascha Wildner
173612bd3c8bSSascha Wildner average = temp->average;
173712bd3c8bSSascha Wildner
173812bd3c8bSSascha Wildner if (temp->len < average) {
173912bd3c8bSSascha Wildner if (temp->len % temp->max_packet_size) {
174012bd3c8bSSascha Wildner temp->shortpkt = 1;
174112bd3c8bSSascha Wildner }
174212bd3c8bSSascha Wildner average = temp->len;
174312bd3c8bSSascha Wildner }
174412bd3c8bSSascha Wildner }
174512bd3c8bSSascha Wildner
174612bd3c8bSSascha Wildner if (td_next == NULL)
17477fd4e1a1SSascha Wildner panic("%s: out of XHCI transfer descriptors!", __func__);
174812bd3c8bSSascha Wildner
174912bd3c8bSSascha Wildner /* get next TD */
175012bd3c8bSSascha Wildner
175112bd3c8bSSascha Wildner td = td_next;
175212bd3c8bSSascha Wildner td_next = td->obj_next;
175312bd3c8bSSascha Wildner
175412bd3c8bSSascha Wildner /* check if we are pre-computing */
175512bd3c8bSSascha Wildner
175612bd3c8bSSascha Wildner if (precompute) {
175712bd3c8bSSascha Wildner
175812bd3c8bSSascha Wildner /* update remaining length */
175912bd3c8bSSascha Wildner
176012bd3c8bSSascha Wildner temp->len -= average;
176112bd3c8bSSascha Wildner
176212bd3c8bSSascha Wildner continue;
176312bd3c8bSSascha Wildner }
176412bd3c8bSSascha Wildner /* fill out current TD */
176512bd3c8bSSascha Wildner
176612bd3c8bSSascha Wildner td->len = average;
176712bd3c8bSSascha Wildner td->remainder = 0;
176812bd3c8bSSascha Wildner td->status = 0;
176912bd3c8bSSascha Wildner
177012bd3c8bSSascha Wildner /* update remaining length */
177112bd3c8bSSascha Wildner
177212bd3c8bSSascha Wildner temp->len -= average;
177312bd3c8bSSascha Wildner
177412bd3c8bSSascha Wildner /* reset TRB index */
177512bd3c8bSSascha Wildner
177612bd3c8bSSascha Wildner x = 0;
177712bd3c8bSSascha Wildner
177812bd3c8bSSascha Wildner if (temp->trb_type == XHCI_TRB_TYPE_SETUP_STAGE) {
177912bd3c8bSSascha Wildner /* immediate data */
178012bd3c8bSSascha Wildner
178112bd3c8bSSascha Wildner if (average > 8)
178212bd3c8bSSascha Wildner average = 8;
178312bd3c8bSSascha Wildner
178412bd3c8bSSascha Wildner td->td_trb[0].qwTrb0 = 0;
178512bd3c8bSSascha Wildner
178612bd3c8bSSascha Wildner usbd_copy_out(temp->pc, temp->offset + buf_offset,
178712bd3c8bSSascha Wildner (uint8_t *)(uintptr_t)&td->td_trb[0].qwTrb0,
178812bd3c8bSSascha Wildner average);
178912bd3c8bSSascha Wildner
179012bd3c8bSSascha Wildner dword = XHCI_TRB_2_BYTES_SET(8) |
179112bd3c8bSSascha Wildner XHCI_TRB_2_TDSZ_SET(0) |
179212bd3c8bSSascha Wildner XHCI_TRB_2_IRQ_SET(0);
179312bd3c8bSSascha Wildner
179412bd3c8bSSascha Wildner td->td_trb[0].dwTrb2 = htole32(dword);
179512bd3c8bSSascha Wildner
179612bd3c8bSSascha Wildner dword = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_SETUP_STAGE) |
179712bd3c8bSSascha Wildner XHCI_TRB_3_IDT_BIT | XHCI_TRB_3_CYCLE_BIT;
179812bd3c8bSSascha Wildner
179912bd3c8bSSascha Wildner /* check wLength */
180012bd3c8bSSascha Wildner if (td->td_trb[0].qwTrb0 &
180112bd3c8bSSascha Wildner htole64(XHCI_TRB_0_WLENGTH_MASK)) {
1802ae1c9e37SMarkus Pfeiffer if (td->td_trb[0].qwTrb0 &
1803ae1c9e37SMarkus Pfeiffer htole64(XHCI_TRB_0_DIR_IN_MASK))
180412bd3c8bSSascha Wildner dword |= XHCI_TRB_3_TRT_IN;
180512bd3c8bSSascha Wildner else
180612bd3c8bSSascha Wildner dword |= XHCI_TRB_3_TRT_OUT;
180712bd3c8bSSascha Wildner }
180812bd3c8bSSascha Wildner
180912bd3c8bSSascha Wildner td->td_trb[0].dwTrb3 = htole32(dword);
181012bd3c8bSSascha Wildner #ifdef USB_DEBUG
181112bd3c8bSSascha Wildner xhci_dump_trb(&td->td_trb[x]);
181212bd3c8bSSascha Wildner #endif
181312bd3c8bSSascha Wildner x++;
181412bd3c8bSSascha Wildner
181512bd3c8bSSascha Wildner } else do {
181612bd3c8bSSascha Wildner
181712bd3c8bSSascha Wildner uint32_t npkt;
181812bd3c8bSSascha Wildner
181912bd3c8bSSascha Wildner /* fill out buffer pointers */
182012bd3c8bSSascha Wildner
182112bd3c8bSSascha Wildner if (average == 0) {
182212bd3c8bSSascha Wildner memset(&buf_res, 0, sizeof(buf_res));
182312bd3c8bSSascha Wildner } else {
182412bd3c8bSSascha Wildner usbd_get_page(temp->pc, temp->offset +
182512bd3c8bSSascha Wildner buf_offset, &buf_res);
182612bd3c8bSSascha Wildner
182712bd3c8bSSascha Wildner /* get length to end of page */
182812bd3c8bSSascha Wildner if (buf_res.length > average)
182912bd3c8bSSascha Wildner buf_res.length = average;
183012bd3c8bSSascha Wildner
183112bd3c8bSSascha Wildner /* check for maximum length */
183212bd3c8bSSascha Wildner if (buf_res.length > XHCI_TD_PAGE_SIZE)
183312bd3c8bSSascha Wildner buf_res.length = XHCI_TD_PAGE_SIZE;
183412bd3c8bSSascha Wildner
183557bed822SMarkus Pfeiffer npkt_off += buf_res.length;
183657bed822SMarkus Pfeiffer }
183757bed822SMarkus Pfeiffer
183812bd3c8bSSascha Wildner /* set up npkt */
183957bed822SMarkus Pfeiffer npkt = (len_old - npkt_off + temp->max_packet_size - 1) /
184012bd3c8bSSascha Wildner temp->max_packet_size;
184112bd3c8bSSascha Wildner
184257bed822SMarkus Pfeiffer if (npkt == 0)
184357bed822SMarkus Pfeiffer npkt = 1;
184457bed822SMarkus Pfeiffer else if (npkt > 31)
184512bd3c8bSSascha Wildner npkt = 31;
184612bd3c8bSSascha Wildner
184712bd3c8bSSascha Wildner /* fill out TRB's */
184812bd3c8bSSascha Wildner td->td_trb[x].qwTrb0 =
184912bd3c8bSSascha Wildner htole64((uint64_t)buf_res.physaddr);
185012bd3c8bSSascha Wildner
185112bd3c8bSSascha Wildner dword =
185212bd3c8bSSascha Wildner XHCI_TRB_2_BYTES_SET(buf_res.length) |
185312bd3c8bSSascha Wildner XHCI_TRB_2_TDSZ_SET(npkt) |
185412bd3c8bSSascha Wildner XHCI_TRB_2_IRQ_SET(0);
185512bd3c8bSSascha Wildner
185612bd3c8bSSascha Wildner td->td_trb[x].dwTrb2 = htole32(dword);
185712bd3c8bSSascha Wildner
185857bed822SMarkus Pfeiffer switch (temp->trb_type) {
185957bed822SMarkus Pfeiffer case XHCI_TRB_TYPE_ISOCH:
186012bd3c8bSSascha Wildner dword = XHCI_TRB_3_CHAIN_BIT | XHCI_TRB_3_CYCLE_BIT |
186112bd3c8bSSascha Wildner XHCI_TRB_3_TBC_SET(temp->tbc) |
186212bd3c8bSSascha Wildner XHCI_TRB_3_TLBPC_SET(temp->tlbpc);
186357bed822SMarkus Pfeiffer if (td != td_first) {
186457bed822SMarkus Pfeiffer dword |= XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_NORMAL);
186557bed822SMarkus Pfeiffer } else if (temp->do_isoc_sync != 0) {
18665e41ab93SMarkus Pfeiffer temp->do_isoc_sync = 0;
186757bed822SMarkus Pfeiffer /* wait until "isoc_frame" */
186857bed822SMarkus Pfeiffer dword |= XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_ISOCH) |
186957bed822SMarkus Pfeiffer XHCI_TRB_3_FRID_SET(temp->isoc_frame / 8);
187057bed822SMarkus Pfeiffer } else {
187157bed822SMarkus Pfeiffer /* start data transfer at next interval */
187257bed822SMarkus Pfeiffer dword |= XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_ISOCH) |
187357bed822SMarkus Pfeiffer XHCI_TRB_3_ISO_SIA_BIT;
187412bd3c8bSSascha Wildner }
187557bed822SMarkus Pfeiffer if (temp->direction == UE_DIR_IN)
1876ae1c9e37SMarkus Pfeiffer dword |= XHCI_TRB_3_ISP_BIT;
187757bed822SMarkus Pfeiffer break;
187857bed822SMarkus Pfeiffer case XHCI_TRB_TYPE_DATA_STAGE:
187957bed822SMarkus Pfeiffer dword = XHCI_TRB_3_CHAIN_BIT | XHCI_TRB_3_CYCLE_BIT |
1880ae1c9e37SMarkus Pfeiffer XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_DATA_STAGE);
188157bed822SMarkus Pfeiffer if (temp->direction == UE_DIR_IN)
188257bed822SMarkus Pfeiffer dword |= XHCI_TRB_3_DIR_IN | XHCI_TRB_3_ISP_BIT;
1883ae1c9e37SMarkus Pfeiffer /*
1884ae1c9e37SMarkus Pfeiffer * Section 3.2.9 in the XHCI
1885ae1c9e37SMarkus Pfeiffer * specification about control
1886ae1c9e37SMarkus Pfeiffer * transfers says that we should use a
1887ae1c9e37SMarkus Pfeiffer * normal-TRB if there are more TRBs
1888ae1c9e37SMarkus Pfeiffer * extending the data-stage
1889ae1c9e37SMarkus Pfeiffer * TRB. Update the "trb_type".
1890ae1c9e37SMarkus Pfeiffer */
1891ae1c9e37SMarkus Pfeiffer temp->trb_type = XHCI_TRB_TYPE_NORMAL;
189257bed822SMarkus Pfeiffer break;
189357bed822SMarkus Pfeiffer case XHCI_TRB_TYPE_STATUS_STAGE:
189457bed822SMarkus Pfeiffer dword = XHCI_TRB_3_CHAIN_BIT | XHCI_TRB_3_CYCLE_BIT |
1895ae1c9e37SMarkus Pfeiffer XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_STATUS_STAGE);
189657bed822SMarkus Pfeiffer if (temp->direction == UE_DIR_IN)
189757bed822SMarkus Pfeiffer dword |= XHCI_TRB_3_DIR_IN;
189857bed822SMarkus Pfeiffer break;
189957bed822SMarkus Pfeiffer default: /* XHCI_TRB_TYPE_NORMAL */
190057bed822SMarkus Pfeiffer dword = XHCI_TRB_3_CHAIN_BIT | XHCI_TRB_3_CYCLE_BIT |
1901ae1c9e37SMarkus Pfeiffer XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_NORMAL);
190257bed822SMarkus Pfeiffer if (temp->direction == UE_DIR_IN)
1903ae1c9e37SMarkus Pfeiffer dword |= XHCI_TRB_3_ISP_BIT;
190457bed822SMarkus Pfeiffer break;
190557bed822SMarkus Pfeiffer }
190612bd3c8bSSascha Wildner td->td_trb[x].dwTrb3 = htole32(dword);
190712bd3c8bSSascha Wildner
190812bd3c8bSSascha Wildner average -= buf_res.length;
190912bd3c8bSSascha Wildner buf_offset += buf_res.length;
191012bd3c8bSSascha Wildner #ifdef USB_DEBUG
191112bd3c8bSSascha Wildner xhci_dump_trb(&td->td_trb[x]);
191212bd3c8bSSascha Wildner #endif
191312bd3c8bSSascha Wildner x++;
191412bd3c8bSSascha Wildner
191512bd3c8bSSascha Wildner } while (average != 0);
191612bd3c8bSSascha Wildner
191712bd3c8bSSascha Wildner td->td_trb[x-1].dwTrb3 |= htole32(XHCI_TRB_3_IOC_BIT);
191812bd3c8bSSascha Wildner
191912bd3c8bSSascha Wildner /* store number of data TRB's */
192012bd3c8bSSascha Wildner
192112bd3c8bSSascha Wildner td->ntrb = x;
192212bd3c8bSSascha Wildner
192312bd3c8bSSascha Wildner DPRINTF("NTRB=%u\n", x);
192412bd3c8bSSascha Wildner
192512bd3c8bSSascha Wildner /* fill out link TRB */
192612bd3c8bSSascha Wildner
192712bd3c8bSSascha Wildner if (td_next != NULL) {
192812bd3c8bSSascha Wildner /* link the current TD with the next one */
192912bd3c8bSSascha Wildner td->td_trb[x].qwTrb0 = htole64((uint64_t)td_next->td_self);
193012bd3c8bSSascha Wildner DPRINTF("LINK=0x%08llx\n", (long long)td_next->td_self);
193112bd3c8bSSascha Wildner } else {
193212bd3c8bSSascha Wildner /* this field will get updated later */
193312bd3c8bSSascha Wildner DPRINTF("NOLINK\n");
193412bd3c8bSSascha Wildner }
193512bd3c8bSSascha Wildner
193612bd3c8bSSascha Wildner dword = XHCI_TRB_2_IRQ_SET(0);
193712bd3c8bSSascha Wildner
193812bd3c8bSSascha Wildner td->td_trb[x].dwTrb2 = htole32(dword);
193912bd3c8bSSascha Wildner
194012bd3c8bSSascha Wildner dword = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_LINK) |
1941320fabc5SMarkus Pfeiffer XHCI_TRB_3_CYCLE_BIT | XHCI_TRB_3_IOC_BIT |
1942320fabc5SMarkus Pfeiffer /*
1943320fabc5SMarkus Pfeiffer * CHAIN-BIT: Ensure that a multi-TRB IN-endpoint
1944320fabc5SMarkus Pfeiffer * frame only receives a single short packet event
1945320fabc5SMarkus Pfeiffer * by setting the CHAIN bit in the LINK field. In
1946320fabc5SMarkus Pfeiffer * addition some XHCI controllers have problems
1947320fabc5SMarkus Pfeiffer * sending a ZLP unless the CHAIN-BIT is set in
1948320fabc5SMarkus Pfeiffer * the LINK TRB.
1949320fabc5SMarkus Pfeiffer */
1950320fabc5SMarkus Pfeiffer XHCI_TRB_3_CHAIN_BIT;
195112bd3c8bSSascha Wildner
195212bd3c8bSSascha Wildner td->td_trb[x].dwTrb3 = htole32(dword);
195312bd3c8bSSascha Wildner
195412bd3c8bSSascha Wildner td->alt_next = td_alt_next;
195512bd3c8bSSascha Wildner #ifdef USB_DEBUG
195612bd3c8bSSascha Wildner xhci_dump_trb(&td->td_trb[x]);
195712bd3c8bSSascha Wildner #endif
195812bd3c8bSSascha Wildner usb_pc_cpu_flush(td->page_cache);
195912bd3c8bSSascha Wildner }
196012bd3c8bSSascha Wildner
196112bd3c8bSSascha Wildner if (precompute) {
196212bd3c8bSSascha Wildner precompute = 0;
196312bd3c8bSSascha Wildner
196412bd3c8bSSascha Wildner /* set up alt next pointer, if any */
196512bd3c8bSSascha Wildner if (temp->last_frame) {
196612bd3c8bSSascha Wildner td_alt_next = NULL;
196712bd3c8bSSascha Wildner } else {
196812bd3c8bSSascha Wildner /* we use this field internally */
196912bd3c8bSSascha Wildner td_alt_next = td_next;
197012bd3c8bSSascha Wildner }
197112bd3c8bSSascha Wildner
197212bd3c8bSSascha Wildner /* restore */
197312bd3c8bSSascha Wildner temp->shortpkt = shortpkt_old;
197412bd3c8bSSascha Wildner temp->len = len_old;
197512bd3c8bSSascha Wildner goto restart;
197612bd3c8bSSascha Wildner }
197712bd3c8bSSascha Wildner
197857bed822SMarkus Pfeiffer /*
197957bed822SMarkus Pfeiffer * Remove cycle bit from the first TRB if we are
198057bed822SMarkus Pfeiffer * stepping them:
198157bed822SMarkus Pfeiffer */
198257bed822SMarkus Pfeiffer if (temp->step_td != 0) {
198357bed822SMarkus Pfeiffer td_first->td_trb[0].dwTrb3 &= ~htole32(XHCI_TRB_3_CYCLE_BIT);
198457bed822SMarkus Pfeiffer usb_pc_cpu_flush(td_first->page_cache);
198557bed822SMarkus Pfeiffer }
198612bd3c8bSSascha Wildner
198757bed822SMarkus Pfeiffer /* clear TD SIZE to zero, hence this is the last TRB */
1988320fabc5SMarkus Pfeiffer /* remove chain bit because this is the last data TRB in the chain */
198912bd3c8bSSascha Wildner td->td_trb[td->ntrb - 1].dwTrb2 &= ~htole32(XHCI_TRB_2_TDSZ_SET(15));
199012bd3c8bSSascha Wildner td->td_trb[td->ntrb - 1].dwTrb3 &= ~htole32(XHCI_TRB_3_CHAIN_BIT);
1991320fabc5SMarkus Pfeiffer /* remove CHAIN-BIT from last LINK TRB */
1992320fabc5SMarkus Pfeiffer td->td_trb[td->ntrb].dwTrb3 &= ~htole32(XHCI_TRB_3_CHAIN_BIT);
199312bd3c8bSSascha Wildner
199412bd3c8bSSascha Wildner usb_pc_cpu_flush(td->page_cache);
199512bd3c8bSSascha Wildner
199612bd3c8bSSascha Wildner temp->td = td;
199712bd3c8bSSascha Wildner temp->td_next = td_next;
199812bd3c8bSSascha Wildner }
199912bd3c8bSSascha Wildner
200012bd3c8bSSascha Wildner static void
xhci_setup_generic_chain(struct usb_xfer * xfer)200112bd3c8bSSascha Wildner xhci_setup_generic_chain(struct usb_xfer *xfer)
200212bd3c8bSSascha Wildner {
200312bd3c8bSSascha Wildner struct xhci_std_temp temp;
200412bd3c8bSSascha Wildner struct xhci_td *td;
200512bd3c8bSSascha Wildner uint32_t x;
200612bd3c8bSSascha Wildner uint32_t y;
200712bd3c8bSSascha Wildner uint8_t mult;
200812bd3c8bSSascha Wildner
20095e41ab93SMarkus Pfeiffer temp.do_isoc_sync = 0;
201012bd3c8bSSascha Wildner temp.step_td = 0;
201112bd3c8bSSascha Wildner temp.tbc = 0;
201212bd3c8bSSascha Wildner temp.tlbpc = 0;
201312bd3c8bSSascha Wildner temp.average = xfer->max_hc_frame_size;
201412bd3c8bSSascha Wildner temp.max_packet_size = xfer->max_packet_size;
201512bd3c8bSSascha Wildner temp.sc = XHCI_BUS2SC(xfer->xroot->bus);
201612bd3c8bSSascha Wildner temp.pc = NULL;
201712bd3c8bSSascha Wildner temp.last_frame = 0;
201812bd3c8bSSascha Wildner temp.offset = 0;
201912bd3c8bSSascha Wildner temp.multishort = xfer->flags_int.isochronous_xfr ||
202012bd3c8bSSascha Wildner xfer->flags_int.control_xfr ||
202112bd3c8bSSascha Wildner xfer->flags_int.short_frames_ok;
202212bd3c8bSSascha Wildner
202312bd3c8bSSascha Wildner /* toggle the DMA set we are using */
202412bd3c8bSSascha Wildner xfer->flags_int.curr_dma_set ^= 1;
202512bd3c8bSSascha Wildner
202612bd3c8bSSascha Wildner /* get next DMA set */
202712bd3c8bSSascha Wildner td = xfer->td_start[xfer->flags_int.curr_dma_set];
202812bd3c8bSSascha Wildner
202912bd3c8bSSascha Wildner temp.td = NULL;
203012bd3c8bSSascha Wildner temp.td_next = td;
203112bd3c8bSSascha Wildner
203212bd3c8bSSascha Wildner xfer->td_transfer_first = td;
203312bd3c8bSSascha Wildner xfer->td_transfer_cache = td;
203412bd3c8bSSascha Wildner
203512bd3c8bSSascha Wildner if (xfer->flags_int.isochronous_xfr) {
203612bd3c8bSSascha Wildner uint8_t shift;
203712bd3c8bSSascha Wildner
203812bd3c8bSSascha Wildner /* compute multiplier for ISOCHRONOUS transfers */
203912bd3c8bSSascha Wildner mult = xfer->endpoint->ecomp ?
204057bed822SMarkus Pfeiffer UE_GET_SS_ISO_MULT(xfer->endpoint->ecomp->bmAttributes)
204157bed822SMarkus Pfeiffer : 0;
204212bd3c8bSSascha Wildner /* check for USB 2.0 multiplier */
204312bd3c8bSSascha Wildner if (mult == 0) {
204412bd3c8bSSascha Wildner mult = (xfer->endpoint->edesc->
204512bd3c8bSSascha Wildner wMaxPacketSize[1] >> 3) & 3;
204612bd3c8bSSascha Wildner }
204712bd3c8bSSascha Wildner /* range check */
204812bd3c8bSSascha Wildner if (mult > 2)
204912bd3c8bSSascha Wildner mult = 3;
205012bd3c8bSSascha Wildner else
205112bd3c8bSSascha Wildner mult++;
205212bd3c8bSSascha Wildner
205312bd3c8bSSascha Wildner x = XREAD4(temp.sc, runt, XHCI_MFINDEX);
205412bd3c8bSSascha Wildner
205512bd3c8bSSascha Wildner DPRINTF("MFINDEX=0x%08x\n", x);
205612bd3c8bSSascha Wildner
205712bd3c8bSSascha Wildner switch (usbd_get_speed(xfer->xroot->udev)) {
205812bd3c8bSSascha Wildner case USB_SPEED_FULL:
205912bd3c8bSSascha Wildner shift = 3;
206012bd3c8bSSascha Wildner temp.isoc_delta = 8; /* 1ms */
206112bd3c8bSSascha Wildner x += temp.isoc_delta - 1;
206212bd3c8bSSascha Wildner x &= ~(temp.isoc_delta - 1);
206312bd3c8bSSascha Wildner break;
206412bd3c8bSSascha Wildner default:
206512bd3c8bSSascha Wildner shift = usbd_xfer_get_fps_shift(xfer);
206612bd3c8bSSascha Wildner temp.isoc_delta = 1U << shift;
206712bd3c8bSSascha Wildner x += temp.isoc_delta - 1;
206812bd3c8bSSascha Wildner x &= ~(temp.isoc_delta - 1);
206912bd3c8bSSascha Wildner /* simple frame load balancing */
207012bd3c8bSSascha Wildner x += xfer->endpoint->usb_uframe;
207112bd3c8bSSascha Wildner break;
207212bd3c8bSSascha Wildner }
207312bd3c8bSSascha Wildner
207412bd3c8bSSascha Wildner y = XHCI_MFINDEX_GET(x - xfer->endpoint->isoc_next);
207512bd3c8bSSascha Wildner
207612bd3c8bSSascha Wildner if ((xfer->endpoint->is_synced == 0) ||
207712bd3c8bSSascha Wildner (y < (xfer->nframes << shift)) ||
207812bd3c8bSSascha Wildner (XHCI_MFINDEX_GET(-y) >= (128 * 8))) {
207912bd3c8bSSascha Wildner /*
208012bd3c8bSSascha Wildner * If there is data underflow or the pipe
208112bd3c8bSSascha Wildner * queue is empty we schedule the transfer a
208212bd3c8bSSascha Wildner * few frames ahead of the current frame
208312bd3c8bSSascha Wildner * position. Else two isochronous transfers
208412bd3c8bSSascha Wildner * might overlap.
208512bd3c8bSSascha Wildner */
208612bd3c8bSSascha Wildner xfer->endpoint->isoc_next = XHCI_MFINDEX_GET(x + (3 * 8));
208712bd3c8bSSascha Wildner xfer->endpoint->is_synced = 1;
20885e41ab93SMarkus Pfeiffer temp.do_isoc_sync = 1;
20895e41ab93SMarkus Pfeiffer
209012bd3c8bSSascha Wildner DPRINTFN(3, "start next=%d\n", xfer->endpoint->isoc_next);
209112bd3c8bSSascha Wildner }
209212bd3c8bSSascha Wildner
209312bd3c8bSSascha Wildner /* compute isochronous completion time */
209412bd3c8bSSascha Wildner
209512bd3c8bSSascha Wildner y = XHCI_MFINDEX_GET(xfer->endpoint->isoc_next - (x & ~7));
209612bd3c8bSSascha Wildner
209712bd3c8bSSascha Wildner xfer->isoc_time_complete =
209812bd3c8bSSascha Wildner usb_isoc_time_expand(&temp.sc->sc_bus, x / 8) +
209912bd3c8bSSascha Wildner (y / 8) + (((xfer->nframes << shift) + 7) / 8);
210012bd3c8bSSascha Wildner
210112bd3c8bSSascha Wildner x = 0;
210212bd3c8bSSascha Wildner temp.isoc_frame = xfer->endpoint->isoc_next;
210312bd3c8bSSascha Wildner temp.trb_type = XHCI_TRB_TYPE_ISOCH;
210412bd3c8bSSascha Wildner
210512bd3c8bSSascha Wildner xfer->endpoint->isoc_next += xfer->nframes << shift;
210612bd3c8bSSascha Wildner
210712bd3c8bSSascha Wildner } else if (xfer->flags_int.control_xfr) {
210812bd3c8bSSascha Wildner
210912bd3c8bSSascha Wildner /* check if we should prepend a setup message */
211012bd3c8bSSascha Wildner
211112bd3c8bSSascha Wildner if (xfer->flags_int.control_hdr) {
211212bd3c8bSSascha Wildner
211312bd3c8bSSascha Wildner temp.len = xfer->frlengths[0];
211412bd3c8bSSascha Wildner temp.pc = xfer->frbuffers + 0;
211512bd3c8bSSascha Wildner temp.shortpkt = temp.len ? 1 : 0;
211612bd3c8bSSascha Wildner temp.trb_type = XHCI_TRB_TYPE_SETUP_STAGE;
211712bd3c8bSSascha Wildner temp.direction = 0;
211812bd3c8bSSascha Wildner
211912bd3c8bSSascha Wildner /* check for last frame */
212012bd3c8bSSascha Wildner if (xfer->nframes == 1) {
212112bd3c8bSSascha Wildner /* no STATUS stage yet, SETUP is last */
212212bd3c8bSSascha Wildner if (xfer->flags_int.control_act)
212312bd3c8bSSascha Wildner temp.last_frame = 1;
212412bd3c8bSSascha Wildner }
212512bd3c8bSSascha Wildner
212612bd3c8bSSascha Wildner xhci_setup_generic_chain_sub(&temp);
212712bd3c8bSSascha Wildner }
212812bd3c8bSSascha Wildner x = 1;
212912bd3c8bSSascha Wildner mult = 1;
213012bd3c8bSSascha Wildner temp.isoc_delta = 0;
213112bd3c8bSSascha Wildner temp.isoc_frame = 0;
2132ae1c9e37SMarkus Pfeiffer temp.trb_type = xfer->flags_int.control_did_data ?
2133ae1c9e37SMarkus Pfeiffer XHCI_TRB_TYPE_NORMAL : XHCI_TRB_TYPE_DATA_STAGE;
213412bd3c8bSSascha Wildner } else {
213512bd3c8bSSascha Wildner x = 0;
213612bd3c8bSSascha Wildner mult = 1;
213712bd3c8bSSascha Wildner temp.isoc_delta = 0;
213812bd3c8bSSascha Wildner temp.isoc_frame = 0;
213912bd3c8bSSascha Wildner temp.trb_type = XHCI_TRB_TYPE_NORMAL;
214012bd3c8bSSascha Wildner }
214112bd3c8bSSascha Wildner
214212bd3c8bSSascha Wildner if (x != xfer->nframes) {
214312bd3c8bSSascha Wildner /* set up page_cache pointer */
214412bd3c8bSSascha Wildner temp.pc = xfer->frbuffers + x;
214512bd3c8bSSascha Wildner /* set endpoint direction */
214612bd3c8bSSascha Wildner temp.direction = UE_GET_DIR(xfer->endpointno);
214712bd3c8bSSascha Wildner }
214812bd3c8bSSascha Wildner
214912bd3c8bSSascha Wildner while (x != xfer->nframes) {
215012bd3c8bSSascha Wildner
215112bd3c8bSSascha Wildner /* DATA0 / DATA1 message */
215212bd3c8bSSascha Wildner
215312bd3c8bSSascha Wildner temp.len = xfer->frlengths[x];
215412bd3c8bSSascha Wildner temp.step_td = ((xfer->endpointno & UE_DIR_IN) &&
215512bd3c8bSSascha Wildner x != 0 && temp.multishort == 0);
215612bd3c8bSSascha Wildner
215712bd3c8bSSascha Wildner x++;
215812bd3c8bSSascha Wildner
215912bd3c8bSSascha Wildner if (x == xfer->nframes) {
216012bd3c8bSSascha Wildner if (xfer->flags_int.control_xfr) {
216112bd3c8bSSascha Wildner /* no STATUS stage yet, DATA is last */
216212bd3c8bSSascha Wildner if (xfer->flags_int.control_act)
216312bd3c8bSSascha Wildner temp.last_frame = 1;
216412bd3c8bSSascha Wildner } else {
216512bd3c8bSSascha Wildner temp.last_frame = 1;
216612bd3c8bSSascha Wildner }
216712bd3c8bSSascha Wildner }
216812bd3c8bSSascha Wildner if (temp.len == 0) {
216912bd3c8bSSascha Wildner
217012bd3c8bSSascha Wildner /* make sure that we send an USB packet */
217112bd3c8bSSascha Wildner
217212bd3c8bSSascha Wildner temp.shortpkt = 0;
217312bd3c8bSSascha Wildner
217412bd3c8bSSascha Wildner temp.tbc = 0;
217512bd3c8bSSascha Wildner temp.tlbpc = mult - 1;
217612bd3c8bSSascha Wildner
217712bd3c8bSSascha Wildner } else if (xfer->flags_int.isochronous_xfr) {
217812bd3c8bSSascha Wildner
217912bd3c8bSSascha Wildner uint8_t tdpc;
218012bd3c8bSSascha Wildner
218157bed822SMarkus Pfeiffer /*
218257bed822SMarkus Pfeiffer * Isochronous transfers don't have short
218357bed822SMarkus Pfeiffer * packet termination:
218457bed822SMarkus Pfeiffer */
218512bd3c8bSSascha Wildner
218612bd3c8bSSascha Wildner temp.shortpkt = 1;
218712bd3c8bSSascha Wildner
218812bd3c8bSSascha Wildner /* isochronous transfers have a transfer limit */
218912bd3c8bSSascha Wildner
219012bd3c8bSSascha Wildner if (temp.len > xfer->max_frame_size)
219112bd3c8bSSascha Wildner temp.len = xfer->max_frame_size;
219212bd3c8bSSascha Wildner
219312bd3c8bSSascha Wildner /* compute TD packet count */
219412bd3c8bSSascha Wildner tdpc = (temp.len + xfer->max_packet_size - 1) /
219512bd3c8bSSascha Wildner xfer->max_packet_size;
219612bd3c8bSSascha Wildner
219712bd3c8bSSascha Wildner temp.tbc = ((tdpc + mult - 1) / mult) - 1;
219812bd3c8bSSascha Wildner temp.tlbpc = (tdpc % mult);
219912bd3c8bSSascha Wildner
220012bd3c8bSSascha Wildner if (temp.tlbpc == 0)
220112bd3c8bSSascha Wildner temp.tlbpc = mult - 1;
220212bd3c8bSSascha Wildner else
220312bd3c8bSSascha Wildner temp.tlbpc--;
220412bd3c8bSSascha Wildner } else {
220512bd3c8bSSascha Wildner
220612bd3c8bSSascha Wildner /* regular data transfer */
220712bd3c8bSSascha Wildner
220812bd3c8bSSascha Wildner temp.shortpkt = xfer->flags.force_short_xfer ? 0 : 1;
220912bd3c8bSSascha Wildner }
221012bd3c8bSSascha Wildner
221112bd3c8bSSascha Wildner xhci_setup_generic_chain_sub(&temp);
221212bd3c8bSSascha Wildner
221312bd3c8bSSascha Wildner if (xfer->flags_int.isochronous_xfr) {
221412bd3c8bSSascha Wildner temp.offset += xfer->frlengths[x - 1];
221512bd3c8bSSascha Wildner temp.isoc_frame += temp.isoc_delta;
221612bd3c8bSSascha Wildner } else {
221712bd3c8bSSascha Wildner /* get next Page Cache pointer */
221812bd3c8bSSascha Wildner temp.pc = xfer->frbuffers + x;
221912bd3c8bSSascha Wildner }
222012bd3c8bSSascha Wildner }
222112bd3c8bSSascha Wildner
222212bd3c8bSSascha Wildner /* check if we should append a status stage */
222312bd3c8bSSascha Wildner
222412bd3c8bSSascha Wildner if (xfer->flags_int.control_xfr &&
222512bd3c8bSSascha Wildner !xfer->flags_int.control_act) {
222612bd3c8bSSascha Wildner
222712bd3c8bSSascha Wildner /*
222812bd3c8bSSascha Wildner * Send a DATA1 message and invert the current
222912bd3c8bSSascha Wildner * endpoint direction.
223012bd3c8bSSascha Wildner */
223112bd3c8bSSascha Wildner temp.step_td = (xfer->nframes != 0);
223212bd3c8bSSascha Wildner temp.direction = UE_GET_DIR(xfer->endpointno) ^ UE_DIR_IN;
223312bd3c8bSSascha Wildner temp.len = 0;
223412bd3c8bSSascha Wildner temp.pc = NULL;
223512bd3c8bSSascha Wildner temp.shortpkt = 0;
223612bd3c8bSSascha Wildner temp.last_frame = 1;
223712bd3c8bSSascha Wildner temp.trb_type = XHCI_TRB_TYPE_STATUS_STAGE;
223812bd3c8bSSascha Wildner
223912bd3c8bSSascha Wildner xhci_setup_generic_chain_sub(&temp);
224012bd3c8bSSascha Wildner }
224112bd3c8bSSascha Wildner
224212bd3c8bSSascha Wildner td = temp.td;
224312bd3c8bSSascha Wildner
224412bd3c8bSSascha Wildner /* must have at least one frame! */
224512bd3c8bSSascha Wildner
224612bd3c8bSSascha Wildner xfer->td_transfer_last = td;
224712bd3c8bSSascha Wildner
224812bd3c8bSSascha Wildner DPRINTF("first=%p last=%p\n", xfer->td_transfer_first, td);
224912bd3c8bSSascha Wildner }
225012bd3c8bSSascha Wildner
225112bd3c8bSSascha Wildner static void
xhci_set_slot_pointer(struct xhci_softc * sc,uint8_t index,uint64_t dev_addr)225212bd3c8bSSascha Wildner xhci_set_slot_pointer(struct xhci_softc *sc, uint8_t index, uint64_t dev_addr)
225312bd3c8bSSascha Wildner {
225412bd3c8bSSascha Wildner struct usb_page_search buf_res;
225512bd3c8bSSascha Wildner struct xhci_dev_ctx_addr *pdctxa;
225612bd3c8bSSascha Wildner
225712bd3c8bSSascha Wildner usbd_get_page(&sc->sc_hw.ctx_pc, 0, &buf_res);
225812bd3c8bSSascha Wildner
225912bd3c8bSSascha Wildner pdctxa = buf_res.buffer;
226012bd3c8bSSascha Wildner
226112bd3c8bSSascha Wildner DPRINTF("addr[%u]=0x%016llx\n", index, (long long)dev_addr);
226212bd3c8bSSascha Wildner
226312bd3c8bSSascha Wildner pdctxa->qwBaaDevCtxAddr[index] = htole64(dev_addr);
226412bd3c8bSSascha Wildner
226512bd3c8bSSascha Wildner usb_pc_cpu_flush(&sc->sc_hw.ctx_pc);
226612bd3c8bSSascha Wildner }
226712bd3c8bSSascha Wildner
226812bd3c8bSSascha Wildner static usb_error_t
xhci_configure_mask(struct usb_device * udev,uint32_t mask,uint8_t drop)226912bd3c8bSSascha Wildner xhci_configure_mask(struct usb_device *udev, uint32_t mask, uint8_t drop)
227012bd3c8bSSascha Wildner {
227112bd3c8bSSascha Wildner struct xhci_softc *sc = XHCI_BUS2SC(udev->bus);
227212bd3c8bSSascha Wildner struct usb_page_search buf_inp;
227312bd3c8bSSascha Wildner struct xhci_input_dev_ctx *pinp;
22748089c9b6SMarkus Pfeiffer uint32_t temp;
227512bd3c8bSSascha Wildner uint8_t index;
22768089c9b6SMarkus Pfeiffer uint8_t x;
227712bd3c8bSSascha Wildner
227812bd3c8bSSascha Wildner index = udev->controller_slot_id;
227912bd3c8bSSascha Wildner
228012bd3c8bSSascha Wildner usbd_get_page(&sc->sc_hw.devs[index].input_pc, 0, &buf_inp);
228112bd3c8bSSascha Wildner
228212bd3c8bSSascha Wildner pinp = buf_inp.buffer;
228312bd3c8bSSascha Wildner
228412bd3c8bSSascha Wildner if (drop) {
228512bd3c8bSSascha Wildner mask &= XHCI_INCTX_NON_CTRL_MASK;
228612bd3c8bSSascha Wildner xhci_ctx_set_le32(sc, &pinp->ctx_input.dwInCtx0, mask);
228712bd3c8bSSascha Wildner xhci_ctx_set_le32(sc, &pinp->ctx_input.dwInCtx1, 0);
228812bd3c8bSSascha Wildner } else {
2289ae1c9e37SMarkus Pfeiffer /*
2290ae1c9e37SMarkus Pfeiffer * Some hardware requires that we drop the endpoint
2291ae1c9e37SMarkus Pfeiffer * context before adding it again:
2292ae1c9e37SMarkus Pfeiffer */
2293ae1c9e37SMarkus Pfeiffer xhci_ctx_set_le32(sc, &pinp->ctx_input.dwInCtx0,
2294ae1c9e37SMarkus Pfeiffer mask & XHCI_INCTX_NON_CTRL_MASK);
2295ae1c9e37SMarkus Pfeiffer
2296ae1c9e37SMarkus Pfeiffer /* Add new endpoint context */
229757bed822SMarkus Pfeiffer xhci_ctx_set_le32(sc, &pinp->ctx_input.dwInCtx1, mask);
22988089c9b6SMarkus Pfeiffer
22998089c9b6SMarkus Pfeiffer /* find most significant set bit */
23008089c9b6SMarkus Pfeiffer for (x = 31; x != 1; x--) {
23018089c9b6SMarkus Pfeiffer if (mask & (1 << x))
23028089c9b6SMarkus Pfeiffer break;
23038089c9b6SMarkus Pfeiffer }
23048089c9b6SMarkus Pfeiffer
23058089c9b6SMarkus Pfeiffer /* adjust */
23068089c9b6SMarkus Pfeiffer x--;
23078089c9b6SMarkus Pfeiffer
2308ae1c9e37SMarkus Pfeiffer /* figure out the maximum number of contexts */
2309ae1c9e37SMarkus Pfeiffer if (x > sc->sc_hw.devs[index].context_num)
23108089c9b6SMarkus Pfeiffer sc->sc_hw.devs[index].context_num = x;
2311ae1c9e37SMarkus Pfeiffer else
2312ae1c9e37SMarkus Pfeiffer x = sc->sc_hw.devs[index].context_num;
2313ae1c9e37SMarkus Pfeiffer
2314ae1c9e37SMarkus Pfeiffer /* update number of contexts */
23158089c9b6SMarkus Pfeiffer temp = xhci_ctx_get_le32(sc, &pinp->ctx_slot.dwSctx0);
23168089c9b6SMarkus Pfeiffer temp &= ~XHCI_SCTX_0_CTX_NUM_SET(31);
23178089c9b6SMarkus Pfeiffer temp |= XHCI_SCTX_0_CTX_NUM_SET(x + 1);
23188089c9b6SMarkus Pfeiffer xhci_ctx_set_le32(sc, &pinp->ctx_slot.dwSctx0, temp);
23198089c9b6SMarkus Pfeiffer }
2320ae1c9e37SMarkus Pfeiffer usb_pc_cpu_flush(&sc->sc_hw.devs[index].input_pc);
232112bd3c8bSSascha Wildner return (0);
232212bd3c8bSSascha Wildner }
232312bd3c8bSSascha Wildner
232412bd3c8bSSascha Wildner static usb_error_t
xhci_configure_endpoint(struct usb_device * udev,struct usb_endpoint_descriptor * edesc,struct xhci_endpoint_ext * pepext,uint16_t interval,uint8_t max_packet_count,uint8_t mult,uint8_t fps_shift,uint16_t max_packet_size,uint16_t max_frame_size,uint8_t ep_mode)232512bd3c8bSSascha Wildner xhci_configure_endpoint(struct usb_device *udev,
232657bed822SMarkus Pfeiffer struct usb_endpoint_descriptor *edesc, struct xhci_endpoint_ext *pepext,
232757bed822SMarkus Pfeiffer uint16_t interval, uint8_t max_packet_count,
232857bed822SMarkus Pfeiffer uint8_t mult, uint8_t fps_shift, uint16_t max_packet_size,
23295e41ab93SMarkus Pfeiffer uint16_t max_frame_size, uint8_t ep_mode)
233012bd3c8bSSascha Wildner {
233112bd3c8bSSascha Wildner struct usb_page_search buf_inp;
233212bd3c8bSSascha Wildner struct xhci_softc *sc = XHCI_BUS2SC(udev->bus);
233312bd3c8bSSascha Wildner struct xhci_input_dev_ctx *pinp;
233457bed822SMarkus Pfeiffer uint64_t ring_addr = pepext->physaddr;
233512bd3c8bSSascha Wildner uint32_t temp;
233612bd3c8bSSascha Wildner uint8_t index;
233712bd3c8bSSascha Wildner uint8_t epno;
233812bd3c8bSSascha Wildner uint8_t type;
233912bd3c8bSSascha Wildner
234012bd3c8bSSascha Wildner index = udev->controller_slot_id;
234112bd3c8bSSascha Wildner
234212bd3c8bSSascha Wildner usbd_get_page(&sc->sc_hw.devs[index].input_pc, 0, &buf_inp);
234312bd3c8bSSascha Wildner
234412bd3c8bSSascha Wildner pinp = buf_inp.buffer;
234512bd3c8bSSascha Wildner
234612bd3c8bSSascha Wildner epno = edesc->bEndpointAddress;
234712bd3c8bSSascha Wildner type = edesc->bmAttributes & UE_XFERTYPE;
234812bd3c8bSSascha Wildner
234912bd3c8bSSascha Wildner if (type == UE_CONTROL)
235012bd3c8bSSascha Wildner epno |= UE_DIR_IN;
235112bd3c8bSSascha Wildner
235212bd3c8bSSascha Wildner epno = XHCI_EPNO2EPID(epno);
235312bd3c8bSSascha Wildner
235412bd3c8bSSascha Wildner if (epno == 0)
235512bd3c8bSSascha Wildner return (USB_ERR_NO_PIPE); /* invalid */
235612bd3c8bSSascha Wildner
235712bd3c8bSSascha Wildner if (max_packet_count == 0)
235812bd3c8bSSascha Wildner return (USB_ERR_BAD_BUFSIZE);
235912bd3c8bSSascha Wildner
236012bd3c8bSSascha Wildner max_packet_count--;
236112bd3c8bSSascha Wildner
236212bd3c8bSSascha Wildner if (mult == 0)
236312bd3c8bSSascha Wildner return (USB_ERR_BAD_BUFSIZE);
236412bd3c8bSSascha Wildner
236557bed822SMarkus Pfeiffer /* store endpoint mode */
236657bed822SMarkus Pfeiffer pepext->trb_ep_mode = ep_mode;
236725604715SImre Vadász /* store bMaxPacketSize for control endpoints */
236825604715SImre Vadász pepext->trb_ep_maxp = edesc->wMaxPacketSize[0];
236957bed822SMarkus Pfeiffer usb_pc_cpu_flush(pepext->page_cache);
237057bed822SMarkus Pfeiffer
23715e41ab93SMarkus Pfeiffer if (ep_mode == USB_EP_MODE_STREAMS) {
23725e41ab93SMarkus Pfeiffer temp = XHCI_EPCTX_0_EPSTATE_SET(0) |
23735e41ab93SMarkus Pfeiffer XHCI_EPCTX_0_MAXP_STREAMS_SET(XHCI_MAX_STREAMS_LOG - 1) |
23745e41ab93SMarkus Pfeiffer XHCI_EPCTX_0_LSA_SET(1);
23755e41ab93SMarkus Pfeiffer
23765e41ab93SMarkus Pfeiffer ring_addr += sizeof(struct xhci_trb) *
23775e41ab93SMarkus Pfeiffer XHCI_MAX_TRANSFERS * XHCI_MAX_STREAMS;
23785e41ab93SMarkus Pfeiffer } else {
237912bd3c8bSSascha Wildner temp = XHCI_EPCTX_0_EPSTATE_SET(0) |
238012bd3c8bSSascha Wildner XHCI_EPCTX_0_MAXP_STREAMS_SET(0) |
238112bd3c8bSSascha Wildner XHCI_EPCTX_0_LSA_SET(0);
238212bd3c8bSSascha Wildner
23835e41ab93SMarkus Pfeiffer ring_addr |= XHCI_EPCTX_2_DCS_SET(1);
23845e41ab93SMarkus Pfeiffer }
23855e41ab93SMarkus Pfeiffer
238612bd3c8bSSascha Wildner switch (udev->speed) {
238712bd3c8bSSascha Wildner case USB_SPEED_FULL:
238812bd3c8bSSascha Wildner case USB_SPEED_LOW:
238912bd3c8bSSascha Wildner /* 1ms -> 125us */
239012bd3c8bSSascha Wildner fps_shift += 3;
239112bd3c8bSSascha Wildner break;
239212bd3c8bSSascha Wildner default:
239312bd3c8bSSascha Wildner break;
239412bd3c8bSSascha Wildner }
239512bd3c8bSSascha Wildner
239612bd3c8bSSascha Wildner switch (type) {
239712bd3c8bSSascha Wildner case UE_INTERRUPT:
239812bd3c8bSSascha Wildner if (fps_shift > 3)
239912bd3c8bSSascha Wildner fps_shift--;
240012bd3c8bSSascha Wildner temp |= XHCI_EPCTX_0_IVAL_SET(fps_shift);
240112bd3c8bSSascha Wildner break;
240212bd3c8bSSascha Wildner case UE_ISOCHRONOUS:
240312bd3c8bSSascha Wildner temp |= XHCI_EPCTX_0_IVAL_SET(fps_shift);
240412bd3c8bSSascha Wildner
240512bd3c8bSSascha Wildner switch (udev->speed) {
240612bd3c8bSSascha Wildner case USB_SPEED_SUPER:
240712bd3c8bSSascha Wildner if (mult > 3)
240812bd3c8bSSascha Wildner mult = 3;
240912bd3c8bSSascha Wildner temp |= XHCI_EPCTX_0_MULT_SET(mult - 1);
241012bd3c8bSSascha Wildner max_packet_count /= mult;
241112bd3c8bSSascha Wildner break;
241212bd3c8bSSascha Wildner default:
241312bd3c8bSSascha Wildner break;
241412bd3c8bSSascha Wildner }
241512bd3c8bSSascha Wildner break;
241612bd3c8bSSascha Wildner default:
241712bd3c8bSSascha Wildner break;
241812bd3c8bSSascha Wildner }
241912bd3c8bSSascha Wildner
242012bd3c8bSSascha Wildner xhci_ctx_set_le32(sc, &pinp->ctx_ep[epno - 1].dwEpCtx0, temp);
242112bd3c8bSSascha Wildner
242212bd3c8bSSascha Wildner temp =
242312bd3c8bSSascha Wildner XHCI_EPCTX_1_HID_SET(0) |
242412bd3c8bSSascha Wildner XHCI_EPCTX_1_MAXB_SET(max_packet_count) |
242512bd3c8bSSascha Wildner XHCI_EPCTX_1_MAXP_SIZE_SET(max_packet_size);
242612bd3c8bSSascha Wildner
2427ae1c9e37SMarkus Pfeiffer /*
2428ae1c9e37SMarkus Pfeiffer * Always enable the "three strikes and you are gone" feature
2429ae1c9e37SMarkus Pfeiffer * except for ISOCHRONOUS endpoints. This is suggested by
2430ae1c9e37SMarkus Pfeiffer * section 4.3.3 in the XHCI specification about device slot
2431ae1c9e37SMarkus Pfeiffer * initialisation.
2432ae1c9e37SMarkus Pfeiffer */
243312bd3c8bSSascha Wildner if (type != UE_ISOCHRONOUS)
243412bd3c8bSSascha Wildner temp |= XHCI_EPCTX_1_CERR_SET(3);
243512bd3c8bSSascha Wildner
243612bd3c8bSSascha Wildner switch (type) {
243712bd3c8bSSascha Wildner case UE_CONTROL:
243812bd3c8bSSascha Wildner temp |= XHCI_EPCTX_1_EPTYPE_SET(4);
243912bd3c8bSSascha Wildner break;
244012bd3c8bSSascha Wildner case UE_ISOCHRONOUS:
244112bd3c8bSSascha Wildner temp |= XHCI_EPCTX_1_EPTYPE_SET(1);
244212bd3c8bSSascha Wildner break;
244312bd3c8bSSascha Wildner case UE_BULK:
244412bd3c8bSSascha Wildner temp |= XHCI_EPCTX_1_EPTYPE_SET(2);
244512bd3c8bSSascha Wildner break;
244612bd3c8bSSascha Wildner default:
244712bd3c8bSSascha Wildner temp |= XHCI_EPCTX_1_EPTYPE_SET(3);
244812bd3c8bSSascha Wildner break;
244912bd3c8bSSascha Wildner }
245012bd3c8bSSascha Wildner
245112bd3c8bSSascha Wildner /* check for IN direction */
245212bd3c8bSSascha Wildner if (epno & 1)
245312bd3c8bSSascha Wildner temp |= XHCI_EPCTX_1_EPTYPE_SET(4);
245412bd3c8bSSascha Wildner
245512bd3c8bSSascha Wildner xhci_ctx_set_le32(sc, &pinp->ctx_ep[epno - 1].dwEpCtx1, temp);
245612bd3c8bSSascha Wildner xhci_ctx_set_le64(sc, &pinp->ctx_ep[epno - 1].qwEpCtx2, ring_addr);
245712bd3c8bSSascha Wildner
245812bd3c8bSSascha Wildner switch (edesc->bmAttributes & UE_XFERTYPE) {
245912bd3c8bSSascha Wildner case UE_INTERRUPT:
246012bd3c8bSSascha Wildner case UE_ISOCHRONOUS:
246112bd3c8bSSascha Wildner temp = XHCI_EPCTX_4_MAX_ESIT_PAYLOAD_SET(max_frame_size) |
246212bd3c8bSSascha Wildner XHCI_EPCTX_4_AVG_TRB_LEN_SET(MIN(XHCI_PAGE_SIZE,
246312bd3c8bSSascha Wildner max_frame_size));
246412bd3c8bSSascha Wildner break;
246512bd3c8bSSascha Wildner case UE_CONTROL:
246612bd3c8bSSascha Wildner temp = XHCI_EPCTX_4_AVG_TRB_LEN_SET(8);
246712bd3c8bSSascha Wildner break;
246812bd3c8bSSascha Wildner default:
246912bd3c8bSSascha Wildner temp = XHCI_EPCTX_4_AVG_TRB_LEN_SET(XHCI_PAGE_SIZE);
247012bd3c8bSSascha Wildner break;
247112bd3c8bSSascha Wildner }
247212bd3c8bSSascha Wildner
247312bd3c8bSSascha Wildner xhci_ctx_set_le32(sc, &pinp->ctx_ep[epno - 1].dwEpCtx4, temp);
247412bd3c8bSSascha Wildner
247512bd3c8bSSascha Wildner #ifdef USB_DEBUG
247612bd3c8bSSascha Wildner xhci_dump_endpoint(sc, &pinp->ctx_ep[epno - 1]);
247712bd3c8bSSascha Wildner #endif
247812bd3c8bSSascha Wildner usb_pc_cpu_flush(&sc->sc_hw.devs[index].input_pc);
247912bd3c8bSSascha Wildner
248012bd3c8bSSascha Wildner return (0); /* success */
248112bd3c8bSSascha Wildner }
248212bd3c8bSSascha Wildner
248312bd3c8bSSascha Wildner static usb_error_t
xhci_configure_endpoint_by_xfer(struct usb_xfer * xfer)248412bd3c8bSSascha Wildner xhci_configure_endpoint_by_xfer(struct usb_xfer *xfer)
248512bd3c8bSSascha Wildner {
248612bd3c8bSSascha Wildner struct xhci_endpoint_ext *pepext;
248712bd3c8bSSascha Wildner struct usb_endpoint_ss_comp_descriptor *ecomp;
24885e41ab93SMarkus Pfeiffer usb_stream_t x;
248912bd3c8bSSascha Wildner
249012bd3c8bSSascha Wildner pepext = xhci_get_endpoint_ext(xfer->xroot->udev,
249112bd3c8bSSascha Wildner xfer->endpoint->edesc);
249212bd3c8bSSascha Wildner
249312bd3c8bSSascha Wildner ecomp = xfer->endpoint->ecomp;
249412bd3c8bSSascha Wildner
24955e41ab93SMarkus Pfeiffer for (x = 0; x != XHCI_MAX_STREAMS; x++) {
24965e41ab93SMarkus Pfeiffer uint64_t temp;
24975e41ab93SMarkus Pfeiffer
24985e41ab93SMarkus Pfeiffer /* halt any transfers */
24995e41ab93SMarkus Pfeiffer pepext->trb[x * XHCI_MAX_TRANSFERS].dwTrb3 = 0;
25005e41ab93SMarkus Pfeiffer
25015e41ab93SMarkus Pfeiffer /* compute start of TRB ring for stream "x" */
25025e41ab93SMarkus Pfeiffer temp = pepext->physaddr +
25035e41ab93SMarkus Pfeiffer (x * XHCI_MAX_TRANSFERS * sizeof(struct xhci_trb)) +
25045e41ab93SMarkus Pfeiffer XHCI_SCTX_0_SCT_SEC_TR_RING;
25055e41ab93SMarkus Pfeiffer
25065e41ab93SMarkus Pfeiffer /* make tree structure */
25075e41ab93SMarkus Pfeiffer pepext->trb[(XHCI_MAX_TRANSFERS *
25085e41ab93SMarkus Pfeiffer XHCI_MAX_STREAMS) + x].qwTrb0 = htole64(temp);
25095e41ab93SMarkus Pfeiffer
25105e41ab93SMarkus Pfeiffer /* reserved fields */
25115e41ab93SMarkus Pfeiffer pepext->trb[(XHCI_MAX_TRANSFERS *
25125e41ab93SMarkus Pfeiffer XHCI_MAX_STREAMS) + x].dwTrb2 = 0;
25135e41ab93SMarkus Pfeiffer pepext->trb[(XHCI_MAX_TRANSFERS *
25145e41ab93SMarkus Pfeiffer XHCI_MAX_STREAMS) + x].dwTrb3 = 0;
25155e41ab93SMarkus Pfeiffer }
251612bd3c8bSSascha Wildner usb_pc_cpu_flush(pepext->page_cache);
251712bd3c8bSSascha Wildner
251812bd3c8bSSascha Wildner return (xhci_configure_endpoint(xfer->xroot->udev,
251957bed822SMarkus Pfeiffer xfer->endpoint->edesc, pepext,
252012bd3c8bSSascha Wildner xfer->interval, xfer->max_packet_count,
252157bed822SMarkus Pfeiffer (ecomp != NULL) ? UE_GET_SS_ISO_MULT(ecomp->bmAttributes) + 1 : 1,
252212bd3c8bSSascha Wildner usbd_xfer_get_fps_shift(xfer), xfer->max_packet_size,
25235e41ab93SMarkus Pfeiffer xfer->max_frame_size, xfer->endpoint->ep_mode));
252412bd3c8bSSascha Wildner }
252512bd3c8bSSascha Wildner
252612bd3c8bSSascha Wildner static usb_error_t
xhci_configure_device(struct usb_device * udev)252712bd3c8bSSascha Wildner xhci_configure_device(struct usb_device *udev)
252812bd3c8bSSascha Wildner {
252912bd3c8bSSascha Wildner struct xhci_softc *sc = XHCI_BUS2SC(udev->bus);
253012bd3c8bSSascha Wildner struct usb_page_search buf_inp;
253112bd3c8bSSascha Wildner struct usb_page_cache *pcinp;
253212bd3c8bSSascha Wildner struct xhci_input_dev_ctx *pinp;
253312bd3c8bSSascha Wildner struct usb_device *hubdev;
253412bd3c8bSSascha Wildner uint32_t temp;
253512bd3c8bSSascha Wildner uint32_t route;
253612bd3c8bSSascha Wildner uint32_t rh_port;
253712bd3c8bSSascha Wildner uint8_t is_hub;
253812bd3c8bSSascha Wildner uint8_t index;
253912bd3c8bSSascha Wildner uint8_t depth;
254012bd3c8bSSascha Wildner
254112bd3c8bSSascha Wildner index = udev->controller_slot_id;
254212bd3c8bSSascha Wildner
254312bd3c8bSSascha Wildner DPRINTF("index=%u\n", index);
254412bd3c8bSSascha Wildner
254512bd3c8bSSascha Wildner pcinp = &sc->sc_hw.devs[index].input_pc;
254612bd3c8bSSascha Wildner
254712bd3c8bSSascha Wildner usbd_get_page(pcinp, 0, &buf_inp);
254812bd3c8bSSascha Wildner
254912bd3c8bSSascha Wildner pinp = buf_inp.buffer;
255012bd3c8bSSascha Wildner
255112bd3c8bSSascha Wildner rh_port = 0;
255212bd3c8bSSascha Wildner route = 0;
255312bd3c8bSSascha Wildner
255412bd3c8bSSascha Wildner /* figure out route string and root HUB port number */
255512bd3c8bSSascha Wildner
255612bd3c8bSSascha Wildner for (hubdev = udev; hubdev != NULL; hubdev = hubdev->parent_hub) {
255712bd3c8bSSascha Wildner
255812bd3c8bSSascha Wildner if (hubdev->parent_hub == NULL)
255912bd3c8bSSascha Wildner break;
256012bd3c8bSSascha Wildner
256112bd3c8bSSascha Wildner depth = hubdev->parent_hub->depth;
256212bd3c8bSSascha Wildner
256312bd3c8bSSascha Wildner /*
256412bd3c8bSSascha Wildner * NOTE: HS/FS/LS devices and the SS root HUB can have
256512bd3c8bSSascha Wildner * more than 15 ports
256612bd3c8bSSascha Wildner */
256712bd3c8bSSascha Wildner
256812bd3c8bSSascha Wildner rh_port = hubdev->port_no;
256912bd3c8bSSascha Wildner
257012bd3c8bSSascha Wildner if (depth == 0)
257112bd3c8bSSascha Wildner break;
257212bd3c8bSSascha Wildner
257312bd3c8bSSascha Wildner if (rh_port > 15)
257412bd3c8bSSascha Wildner rh_port = 15;
257512bd3c8bSSascha Wildner
257612bd3c8bSSascha Wildner if (depth < 6)
257712bd3c8bSSascha Wildner route |= rh_port << (4 * (depth - 1));
257812bd3c8bSSascha Wildner }
257912bd3c8bSSascha Wildner
258057bed822SMarkus Pfeiffer DPRINTF("Route=0x%08x\n", route);
258157bed822SMarkus Pfeiffer
258257bed822SMarkus Pfeiffer temp = XHCI_SCTX_0_ROUTE_SET(route) |
258357bed822SMarkus Pfeiffer XHCI_SCTX_0_CTX_NUM_SET(
25848089c9b6SMarkus Pfeiffer sc->sc_hw.devs[index].context_num + 1);
258512bd3c8bSSascha Wildner
258612bd3c8bSSascha Wildner switch (udev->speed) {
258712bd3c8bSSascha Wildner case USB_SPEED_LOW:
258812bd3c8bSSascha Wildner temp |= XHCI_SCTX_0_SPEED_SET(2);
25895e41ab93SMarkus Pfeiffer if (udev->parent_hs_hub != NULL &&
25905e41ab93SMarkus Pfeiffer udev->parent_hs_hub->ddesc.bDeviceProtocol ==
25915e41ab93SMarkus Pfeiffer UDPROTO_HSHUBMTT) {
25925e41ab93SMarkus Pfeiffer DPRINTF("Device inherits MTT\n");
25935e41ab93SMarkus Pfeiffer temp |= XHCI_SCTX_0_MTT_SET(1);
25945e41ab93SMarkus Pfeiffer }
259512bd3c8bSSascha Wildner break;
259612bd3c8bSSascha Wildner case USB_SPEED_HIGH:
259712bd3c8bSSascha Wildner temp |= XHCI_SCTX_0_SPEED_SET(3);
25985e41ab93SMarkus Pfeiffer if (sc->sc_hw.devs[index].nports != 0 &&
25995e41ab93SMarkus Pfeiffer udev->ddesc.bDeviceProtocol == UDPROTO_HSHUBMTT) {
26005e41ab93SMarkus Pfeiffer DPRINTF("HUB supports MTT\n");
26015e41ab93SMarkus Pfeiffer temp |= XHCI_SCTX_0_MTT_SET(1);
26025e41ab93SMarkus Pfeiffer }
260312bd3c8bSSascha Wildner break;
260412bd3c8bSSascha Wildner case USB_SPEED_FULL:
260512bd3c8bSSascha Wildner temp |= XHCI_SCTX_0_SPEED_SET(1);
26065e41ab93SMarkus Pfeiffer if (udev->parent_hs_hub != NULL &&
26075e41ab93SMarkus Pfeiffer udev->parent_hs_hub->ddesc.bDeviceProtocol ==
26085e41ab93SMarkus Pfeiffer UDPROTO_HSHUBMTT) {
26095e41ab93SMarkus Pfeiffer DPRINTF("Device inherits MTT\n");
26105e41ab93SMarkus Pfeiffer temp |= XHCI_SCTX_0_MTT_SET(1);
26115e41ab93SMarkus Pfeiffer }
261212bd3c8bSSascha Wildner break;
261312bd3c8bSSascha Wildner default:
261412bd3c8bSSascha Wildner temp |= XHCI_SCTX_0_SPEED_SET(4);
261512bd3c8bSSascha Wildner break;
261612bd3c8bSSascha Wildner }
261712bd3c8bSSascha Wildner
261812bd3c8bSSascha Wildner is_hub = sc->sc_hw.devs[index].nports != 0 &&
261912bd3c8bSSascha Wildner (udev->speed == USB_SPEED_SUPER ||
262012bd3c8bSSascha Wildner udev->speed == USB_SPEED_HIGH);
262112bd3c8bSSascha Wildner
262212bd3c8bSSascha Wildner if (is_hub) {
262312bd3c8bSSascha Wildner temp |= XHCI_SCTX_0_HUB_SET(1);
262412bd3c8bSSascha Wildner }
262512bd3c8bSSascha Wildner
262612bd3c8bSSascha Wildner xhci_ctx_set_le32(sc, &pinp->ctx_slot.dwSctx0, temp);
262712bd3c8bSSascha Wildner
262812bd3c8bSSascha Wildner temp = XHCI_SCTX_1_RH_PORT_SET(rh_port);
262912bd3c8bSSascha Wildner
263012bd3c8bSSascha Wildner if (is_hub) {
263112bd3c8bSSascha Wildner temp |= XHCI_SCTX_1_NUM_PORTS_SET(
263212bd3c8bSSascha Wildner sc->sc_hw.devs[index].nports);
263312bd3c8bSSascha Wildner }
263412bd3c8bSSascha Wildner
263512bd3c8bSSascha Wildner switch (udev->speed) {
263612bd3c8bSSascha Wildner case USB_SPEED_SUPER:
263712bd3c8bSSascha Wildner switch (sc->sc_hw.devs[index].state) {
263812bd3c8bSSascha Wildner case XHCI_ST_ADDRESSED:
263912bd3c8bSSascha Wildner case XHCI_ST_CONFIGURED:
264012bd3c8bSSascha Wildner /* enable power save */
264112bd3c8bSSascha Wildner temp |= XHCI_SCTX_1_MAX_EL_SET(sc->sc_exit_lat_max);
264212bd3c8bSSascha Wildner break;
264312bd3c8bSSascha Wildner default:
264412bd3c8bSSascha Wildner /* disable power save */
264512bd3c8bSSascha Wildner break;
264612bd3c8bSSascha Wildner }
264712bd3c8bSSascha Wildner break;
264812bd3c8bSSascha Wildner default:
264912bd3c8bSSascha Wildner break;
265012bd3c8bSSascha Wildner }
265112bd3c8bSSascha Wildner
265212bd3c8bSSascha Wildner xhci_ctx_set_le32(sc, &pinp->ctx_slot.dwSctx1, temp);
265312bd3c8bSSascha Wildner
265412bd3c8bSSascha Wildner temp = XHCI_SCTX_2_IRQ_TARGET_SET(0);
265512bd3c8bSSascha Wildner
26565e41ab93SMarkus Pfeiffer if (is_hub) {
265757bed822SMarkus Pfeiffer temp |= XHCI_SCTX_2_TT_THINK_TIME_SET(
265857bed822SMarkus Pfeiffer sc->sc_hw.devs[index].tt);
26595e41ab93SMarkus Pfeiffer }
266012bd3c8bSSascha Wildner
266112bd3c8bSSascha Wildner hubdev = udev->parent_hs_hub;
266212bd3c8bSSascha Wildner
266312bd3c8bSSascha Wildner /* check if we should activate the transaction translator */
266412bd3c8bSSascha Wildner switch (udev->speed) {
266512bd3c8bSSascha Wildner case USB_SPEED_FULL:
266612bd3c8bSSascha Wildner case USB_SPEED_LOW:
266712bd3c8bSSascha Wildner if (hubdev != NULL) {
266812bd3c8bSSascha Wildner temp |= XHCI_SCTX_2_TT_HUB_SID_SET(
266912bd3c8bSSascha Wildner hubdev->controller_slot_id);
267012bd3c8bSSascha Wildner temp |= XHCI_SCTX_2_TT_PORT_NUM_SET(
267112bd3c8bSSascha Wildner udev->hs_port_no);
267212bd3c8bSSascha Wildner }
267312bd3c8bSSascha Wildner break;
267412bd3c8bSSascha Wildner default:
267512bd3c8bSSascha Wildner break;
267612bd3c8bSSascha Wildner }
267712bd3c8bSSascha Wildner
267812bd3c8bSSascha Wildner xhci_ctx_set_le32(sc, &pinp->ctx_slot.dwSctx2, temp);
267912bd3c8bSSascha Wildner
2680320fabc5SMarkus Pfeiffer /*
2681320fabc5SMarkus Pfeiffer * These fields should be initialized to zero, according to
2682320fabc5SMarkus Pfeiffer * XHCI section 6.2.2 - slot context:
2683320fabc5SMarkus Pfeiffer */
2684320fabc5SMarkus Pfeiffer temp = XHCI_SCTX_3_DEV_ADDR_SET(0) |
268512bd3c8bSSascha Wildner XHCI_SCTX_3_SLOT_STATE_SET(0);
268612bd3c8bSSascha Wildner
268712bd3c8bSSascha Wildner xhci_ctx_set_le32(sc, &pinp->ctx_slot.dwSctx3, temp);
268812bd3c8bSSascha Wildner
268912bd3c8bSSascha Wildner #ifdef USB_DEBUG
269012bd3c8bSSascha Wildner xhci_dump_device(sc, &pinp->ctx_slot);
269112bd3c8bSSascha Wildner #endif
269212bd3c8bSSascha Wildner usb_pc_cpu_flush(pcinp);
269312bd3c8bSSascha Wildner
269412bd3c8bSSascha Wildner return (0); /* success */
269512bd3c8bSSascha Wildner }
269612bd3c8bSSascha Wildner
269712bd3c8bSSascha Wildner static usb_error_t
xhci_alloc_device_ext(struct usb_device * udev)269812bd3c8bSSascha Wildner xhci_alloc_device_ext(struct usb_device *udev)
269912bd3c8bSSascha Wildner {
270012bd3c8bSSascha Wildner struct xhci_softc *sc = XHCI_BUS2SC(udev->bus);
270112bd3c8bSSascha Wildner struct usb_page_search buf_dev;
270212bd3c8bSSascha Wildner struct usb_page_search buf_ep;
270312bd3c8bSSascha Wildner struct xhci_trb *trb;
270412bd3c8bSSascha Wildner struct usb_page_cache *pc;
270512bd3c8bSSascha Wildner struct usb_page *pg;
270612bd3c8bSSascha Wildner uint64_t addr;
270712bd3c8bSSascha Wildner uint8_t index;
270812bd3c8bSSascha Wildner uint8_t i;
270912bd3c8bSSascha Wildner
271012bd3c8bSSascha Wildner index = udev->controller_slot_id;
271112bd3c8bSSascha Wildner
271212bd3c8bSSascha Wildner pc = &sc->sc_hw.devs[index].device_pc;
271312bd3c8bSSascha Wildner pg = &sc->sc_hw.devs[index].device_pg;
271412bd3c8bSSascha Wildner
271512bd3c8bSSascha Wildner /* need to initialize the page cache */
271612bd3c8bSSascha Wildner pc->tag_parent = sc->sc_bus.dma_parent_tag;
271712bd3c8bSSascha Wildner
271812bd3c8bSSascha Wildner if (usb_pc_alloc_mem(pc, pg, sc->sc_ctx_is_64_byte ?
271912bd3c8bSSascha Wildner (2 * sizeof(struct xhci_dev_ctx)) :
272012bd3c8bSSascha Wildner sizeof(struct xhci_dev_ctx), XHCI_PAGE_SIZE))
272112bd3c8bSSascha Wildner goto error;
272212bd3c8bSSascha Wildner
272312bd3c8bSSascha Wildner usbd_get_page(pc, 0, &buf_dev);
272412bd3c8bSSascha Wildner
272512bd3c8bSSascha Wildner pc = &sc->sc_hw.devs[index].input_pc;
272612bd3c8bSSascha Wildner pg = &sc->sc_hw.devs[index].input_pg;
272712bd3c8bSSascha Wildner
272812bd3c8bSSascha Wildner /* need to initialize the page cache */
272912bd3c8bSSascha Wildner pc->tag_parent = sc->sc_bus.dma_parent_tag;
273012bd3c8bSSascha Wildner
273112bd3c8bSSascha Wildner if (usb_pc_alloc_mem(pc, pg, sc->sc_ctx_is_64_byte ?
273212bd3c8bSSascha Wildner (2 * sizeof(struct xhci_input_dev_ctx)) :
27338089c9b6SMarkus Pfeiffer sizeof(struct xhci_input_dev_ctx), XHCI_PAGE_SIZE)) {
273412bd3c8bSSascha Wildner goto error;
27358089c9b6SMarkus Pfeiffer }
273612bd3c8bSSascha Wildner
2737ae1c9e37SMarkus Pfeiffer /* initialize all endpoint LINK TRBs */
2738ae1c9e37SMarkus Pfeiffer
2739ae1c9e37SMarkus Pfeiffer for (i = 0; i != XHCI_MAX_ENDPOINTS; i++) {
2740ae1c9e37SMarkus Pfeiffer
2741ae1c9e37SMarkus Pfeiffer pc = &sc->sc_hw.devs[index].endpoint_pc[i];
2742ae1c9e37SMarkus Pfeiffer pg = &sc->sc_hw.devs[index].endpoint_pg[i];
274312bd3c8bSSascha Wildner
274412bd3c8bSSascha Wildner /* need to initialize the page cache */
274512bd3c8bSSascha Wildner pc->tag_parent = sc->sc_bus.dma_parent_tag;
274612bd3c8bSSascha Wildner
27478089c9b6SMarkus Pfeiffer if (usb_pc_alloc_mem(pc, pg,
2748ae1c9e37SMarkus Pfeiffer sizeof(struct xhci_dev_endpoint_trbs), XHCI_TRB_ALIGN)) {
274912bd3c8bSSascha Wildner goto error;
27508089c9b6SMarkus Pfeiffer }
275112bd3c8bSSascha Wildner
275212bd3c8bSSascha Wildner /* lookup endpoint TRB ring */
2753ae1c9e37SMarkus Pfeiffer usbd_get_page(pc, 0, &buf_ep);
275412bd3c8bSSascha Wildner
275512bd3c8bSSascha Wildner /* get TRB pointer */
275612bd3c8bSSascha Wildner trb = buf_ep.buffer;
275712bd3c8bSSascha Wildner trb += XHCI_MAX_TRANSFERS - 1;
275812bd3c8bSSascha Wildner
275912bd3c8bSSascha Wildner /* get TRB start address */
276012bd3c8bSSascha Wildner addr = buf_ep.physaddr;
276112bd3c8bSSascha Wildner
276212bd3c8bSSascha Wildner /* create LINK TRB */
276312bd3c8bSSascha Wildner trb->qwTrb0 = htole64(addr);
276412bd3c8bSSascha Wildner trb->dwTrb2 = htole32(XHCI_TRB_2_IRQ_SET(0));
276512bd3c8bSSascha Wildner trb->dwTrb3 = htole32(XHCI_TRB_3_CYCLE_BIT |
276612bd3c8bSSascha Wildner XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_LINK));
276712bd3c8bSSascha Wildner
276812bd3c8bSSascha Wildner usb_pc_cpu_flush(pc);
2769ae1c9e37SMarkus Pfeiffer }
277012bd3c8bSSascha Wildner
277112bd3c8bSSascha Wildner xhci_set_slot_pointer(sc, index, buf_dev.physaddr);
277212bd3c8bSSascha Wildner
277312bd3c8bSSascha Wildner return (0);
277412bd3c8bSSascha Wildner
277512bd3c8bSSascha Wildner error:
277612bd3c8bSSascha Wildner xhci_free_device_ext(udev);
277712bd3c8bSSascha Wildner
277812bd3c8bSSascha Wildner return (USB_ERR_NOMEM);
277912bd3c8bSSascha Wildner }
278012bd3c8bSSascha Wildner
278112bd3c8bSSascha Wildner static void
xhci_free_device_ext(struct usb_device * udev)278212bd3c8bSSascha Wildner xhci_free_device_ext(struct usb_device *udev)
278312bd3c8bSSascha Wildner {
278412bd3c8bSSascha Wildner struct xhci_softc *sc = XHCI_BUS2SC(udev->bus);
278512bd3c8bSSascha Wildner uint8_t index;
2786ae1c9e37SMarkus Pfeiffer uint8_t i;
278712bd3c8bSSascha Wildner
278812bd3c8bSSascha Wildner index = udev->controller_slot_id;
278912bd3c8bSSascha Wildner xhci_set_slot_pointer(sc, index, 0);
279012bd3c8bSSascha Wildner
279112bd3c8bSSascha Wildner usb_pc_free_mem(&sc->sc_hw.devs[index].device_pc);
279212bd3c8bSSascha Wildner usb_pc_free_mem(&sc->sc_hw.devs[index].input_pc);
2793ae1c9e37SMarkus Pfeiffer for (i = 0; i != XHCI_MAX_ENDPOINTS; i++)
2794ae1c9e37SMarkus Pfeiffer usb_pc_free_mem(&sc->sc_hw.devs[index].endpoint_pc[i]);
279512bd3c8bSSascha Wildner }
279612bd3c8bSSascha Wildner
279712bd3c8bSSascha Wildner static struct xhci_endpoint_ext *
xhci_get_endpoint_ext(struct usb_device * udev,struct usb_endpoint_descriptor * edesc)279812bd3c8bSSascha Wildner xhci_get_endpoint_ext(struct usb_device *udev, struct usb_endpoint_descriptor *edesc)
279912bd3c8bSSascha Wildner {
280012bd3c8bSSascha Wildner struct xhci_softc *sc = XHCI_BUS2SC(udev->bus);
280112bd3c8bSSascha Wildner struct xhci_endpoint_ext *pepext;
280212bd3c8bSSascha Wildner struct usb_page_cache *pc;
280312bd3c8bSSascha Wildner struct usb_page_search buf_ep;
280412bd3c8bSSascha Wildner uint8_t epno;
280512bd3c8bSSascha Wildner uint8_t index;
280612bd3c8bSSascha Wildner
280712bd3c8bSSascha Wildner epno = edesc->bEndpointAddress;
280812bd3c8bSSascha Wildner if ((edesc->bmAttributes & UE_XFERTYPE) == UE_CONTROL)
280912bd3c8bSSascha Wildner epno |= UE_DIR_IN;
281012bd3c8bSSascha Wildner
281112bd3c8bSSascha Wildner epno = XHCI_EPNO2EPID(epno);
281212bd3c8bSSascha Wildner
281312bd3c8bSSascha Wildner index = udev->controller_slot_id;
281412bd3c8bSSascha Wildner
2815ae1c9e37SMarkus Pfeiffer pc = &sc->sc_hw.devs[index].endpoint_pc[epno];
281612bd3c8bSSascha Wildner
2817ae1c9e37SMarkus Pfeiffer usbd_get_page(pc, 0, &buf_ep);
281812bd3c8bSSascha Wildner
281912bd3c8bSSascha Wildner pepext = &sc->sc_hw.devs[index].endp[epno];
282012bd3c8bSSascha Wildner pepext->page_cache = pc;
282112bd3c8bSSascha Wildner pepext->trb = buf_ep.buffer;
282212bd3c8bSSascha Wildner pepext->physaddr = buf_ep.physaddr;
282312bd3c8bSSascha Wildner
282412bd3c8bSSascha Wildner return (pepext);
282512bd3c8bSSascha Wildner }
282612bd3c8bSSascha Wildner
282712bd3c8bSSascha Wildner static void
xhci_endpoint_doorbell(struct usb_xfer * xfer)282812bd3c8bSSascha Wildner xhci_endpoint_doorbell(struct usb_xfer *xfer)
282912bd3c8bSSascha Wildner {
283012bd3c8bSSascha Wildner struct xhci_softc *sc = XHCI_BUS2SC(xfer->xroot->bus);
283112bd3c8bSSascha Wildner uint8_t epno;
283212bd3c8bSSascha Wildner uint8_t index;
283312bd3c8bSSascha Wildner
283412bd3c8bSSascha Wildner epno = xfer->endpointno;
283512bd3c8bSSascha Wildner if (xfer->flags_int.control_xfr)
283612bd3c8bSSascha Wildner epno |= UE_DIR_IN;
283712bd3c8bSSascha Wildner
283812bd3c8bSSascha Wildner epno = XHCI_EPNO2EPID(epno);
283912bd3c8bSSascha Wildner index = xfer->xroot->udev->controller_slot_id;
284012bd3c8bSSascha Wildner
2841320fabc5SMarkus Pfeiffer if (xfer->xroot->udev->flags.self_suspended == 0) {
284257bed822SMarkus Pfeiffer XWRITE4(sc, door, XHCI_DOORBELL(index),
284357bed822SMarkus Pfeiffer epno | XHCI_DB_SID_SET(xfer->stream_id));
284412bd3c8bSSascha Wildner }
2845320fabc5SMarkus Pfeiffer }
284612bd3c8bSSascha Wildner
284712bd3c8bSSascha Wildner static void
xhci_transfer_remove(struct usb_xfer * xfer,usb_error_t error)284812bd3c8bSSascha Wildner xhci_transfer_remove(struct usb_xfer *xfer, usb_error_t error)
284912bd3c8bSSascha Wildner {
285012bd3c8bSSascha Wildner struct xhci_endpoint_ext *pepext;
285112bd3c8bSSascha Wildner
285212bd3c8bSSascha Wildner if (xfer->flags_int.bandwidth_reclaimed) {
285312bd3c8bSSascha Wildner xfer->flags_int.bandwidth_reclaimed = 0;
285412bd3c8bSSascha Wildner
285512bd3c8bSSascha Wildner pepext = xhci_get_endpoint_ext(xfer->xroot->udev,
285612bd3c8bSSascha Wildner xfer->endpoint->edesc);
285712bd3c8bSSascha Wildner
28585e41ab93SMarkus Pfeiffer pepext->trb_used[xfer->stream_id]--;
285912bd3c8bSSascha Wildner
286012bd3c8bSSascha Wildner pepext->xfer[xfer->qh_pos] = NULL;
286112bd3c8bSSascha Wildner
286212bd3c8bSSascha Wildner if (error && pepext->trb_running != 0) {
286312bd3c8bSSascha Wildner pepext->trb_halted = 1;
286412bd3c8bSSascha Wildner pepext->trb_running = 0;
286512bd3c8bSSascha Wildner }
286612bd3c8bSSascha Wildner }
286712bd3c8bSSascha Wildner }
286812bd3c8bSSascha Wildner
286912bd3c8bSSascha Wildner static usb_error_t
xhci_transfer_insert(struct usb_xfer * xfer)287012bd3c8bSSascha Wildner xhci_transfer_insert(struct usb_xfer *xfer)
287112bd3c8bSSascha Wildner {
287212bd3c8bSSascha Wildner struct xhci_td *td_first;
287312bd3c8bSSascha Wildner struct xhci_td *td_last;
287457bed822SMarkus Pfeiffer struct xhci_trb *trb_link;
287512bd3c8bSSascha Wildner struct xhci_endpoint_ext *pepext;
287612bd3c8bSSascha Wildner uint64_t addr;
28775e41ab93SMarkus Pfeiffer usb_stream_t id;
287812bd3c8bSSascha Wildner uint8_t i;
287912bd3c8bSSascha Wildner uint8_t inext;
288012bd3c8bSSascha Wildner uint8_t trb_limit;
288112bd3c8bSSascha Wildner
288212bd3c8bSSascha Wildner DPRINTFN(8, "\n");
288312bd3c8bSSascha Wildner
28845e41ab93SMarkus Pfeiffer id = xfer->stream_id;
28855e41ab93SMarkus Pfeiffer
288612bd3c8bSSascha Wildner /* check if already inserted */
288712bd3c8bSSascha Wildner if (xfer->flags_int.bandwidth_reclaimed) {
288812bd3c8bSSascha Wildner DPRINTFN(8, "Already in schedule\n");
288912bd3c8bSSascha Wildner return (0);
289012bd3c8bSSascha Wildner }
289112bd3c8bSSascha Wildner
289212bd3c8bSSascha Wildner pepext = xhci_get_endpoint_ext(xfer->xroot->udev,
289312bd3c8bSSascha Wildner xfer->endpoint->edesc);
289412bd3c8bSSascha Wildner
289512bd3c8bSSascha Wildner td_first = xfer->td_transfer_first;
289612bd3c8bSSascha Wildner td_last = xfer->td_transfer_last;
289712bd3c8bSSascha Wildner addr = pepext->physaddr;
289812bd3c8bSSascha Wildner
289912bd3c8bSSascha Wildner switch (xfer->endpoint->edesc->bmAttributes & UE_XFERTYPE) {
290012bd3c8bSSascha Wildner case UE_CONTROL:
290112bd3c8bSSascha Wildner case UE_INTERRUPT:
290212bd3c8bSSascha Wildner /* single buffered */
290312bd3c8bSSascha Wildner trb_limit = 1;
290412bd3c8bSSascha Wildner break;
290512bd3c8bSSascha Wildner default:
290612bd3c8bSSascha Wildner /* multi buffered */
290712bd3c8bSSascha Wildner trb_limit = (XHCI_MAX_TRANSFERS - 2);
290812bd3c8bSSascha Wildner break;
290912bd3c8bSSascha Wildner }
291012bd3c8bSSascha Wildner
29115e41ab93SMarkus Pfeiffer if (pepext->trb_used[id] >= trb_limit) {
291212bd3c8bSSascha Wildner DPRINTFN(8, "Too many TDs queued.\n");
291312bd3c8bSSascha Wildner return (USB_ERR_NOMEM);
291412bd3c8bSSascha Wildner }
291512bd3c8bSSascha Wildner
291625604715SImre Vadász /* check if bMaxPacketSize changed */
291725604715SImre Vadász if (xfer->flags_int.control_xfr != 0 &&
291825604715SImre Vadász pepext->trb_ep_maxp != xfer->endpoint->edesc->wMaxPacketSize[0]) {
291925604715SImre Vadász
292025604715SImre Vadász DPRINTFN(8, "Reconfigure control endpoint\n");
292125604715SImre Vadász
292225604715SImre Vadász /* force driver to reconfigure endpoint */
292325604715SImre Vadász pepext->trb_halted = 1;
292425604715SImre Vadász pepext->trb_running = 0;
292525604715SImre Vadász }
292625604715SImre Vadász
292712bd3c8bSSascha Wildner /* check for stopped condition, after putting transfer on interrupt queue */
292812bd3c8bSSascha Wildner if (pepext->trb_running == 0) {
292912bd3c8bSSascha Wildner struct xhci_softc *sc = XHCI_BUS2SC(xfer->xroot->bus);
293012bd3c8bSSascha Wildner
293112bd3c8bSSascha Wildner DPRINTFN(8, "Not running\n");
293212bd3c8bSSascha Wildner
293312bd3c8bSSascha Wildner /* start configuration */
293457bed822SMarkus Pfeiffer (void)usb_proc_msignal(USB_BUS_CONTROL_XFER_PROC(&sc->sc_bus),
293512bd3c8bSSascha Wildner &sc->sc_config_msg[0], &sc->sc_config_msg[1]);
293612bd3c8bSSascha Wildner return (0);
293712bd3c8bSSascha Wildner }
293812bd3c8bSSascha Wildner
29395e41ab93SMarkus Pfeiffer pepext->trb_used[id]++;
294012bd3c8bSSascha Wildner
294112bd3c8bSSascha Wildner /* get current TRB index */
29425e41ab93SMarkus Pfeiffer i = pepext->trb_index[id];
294312bd3c8bSSascha Wildner
294412bd3c8bSSascha Wildner /* get next TRB index */
294512bd3c8bSSascha Wildner inext = (i + 1);
294612bd3c8bSSascha Wildner
294712bd3c8bSSascha Wildner /* the last entry of the ring is a hardcoded link TRB */
294812bd3c8bSSascha Wildner if (inext >= (XHCI_MAX_TRANSFERS - 1))
294912bd3c8bSSascha Wildner inext = 0;
295012bd3c8bSSascha Wildner
295157bed822SMarkus Pfeiffer /* store next TRB index, before stream ID offset is added */
295257bed822SMarkus Pfeiffer pepext->trb_index[id] = inext;
295357bed822SMarkus Pfeiffer
29545e41ab93SMarkus Pfeiffer /* offset for stream */
29555e41ab93SMarkus Pfeiffer i += id * XHCI_MAX_TRANSFERS;
29565e41ab93SMarkus Pfeiffer inext += id * XHCI_MAX_TRANSFERS;
29575e41ab93SMarkus Pfeiffer
295812bd3c8bSSascha Wildner /* compute terminating return address */
295957bed822SMarkus Pfeiffer addr += (inext * sizeof(struct xhci_trb));
296057bed822SMarkus Pfeiffer
296157bed822SMarkus Pfeiffer /* compute link TRB pointer */
296257bed822SMarkus Pfeiffer trb_link = td_last->td_trb + td_last->ntrb;
296312bd3c8bSSascha Wildner
296412bd3c8bSSascha Wildner /* update next pointer of last link TRB */
296557bed822SMarkus Pfeiffer trb_link->qwTrb0 = htole64(addr);
296657bed822SMarkus Pfeiffer trb_link->dwTrb2 = htole32(XHCI_TRB_2_IRQ_SET(0));
296757bed822SMarkus Pfeiffer trb_link->dwTrb3 = htole32(XHCI_TRB_3_IOC_BIT |
296857bed822SMarkus Pfeiffer XHCI_TRB_3_CYCLE_BIT |
296957bed822SMarkus Pfeiffer XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_LINK));
297012bd3c8bSSascha Wildner
297112bd3c8bSSascha Wildner #ifdef USB_DEBUG
297212bd3c8bSSascha Wildner xhci_dump_trb(&td_last->td_trb[td_last->ntrb]);
297312bd3c8bSSascha Wildner #endif
297412bd3c8bSSascha Wildner usb_pc_cpu_flush(td_last->page_cache);
297512bd3c8bSSascha Wildner
297612bd3c8bSSascha Wildner /* write ahead chain end marker */
297712bd3c8bSSascha Wildner
297812bd3c8bSSascha Wildner pepext->trb[inext].qwTrb0 = 0;
297912bd3c8bSSascha Wildner pepext->trb[inext].dwTrb2 = 0;
298012bd3c8bSSascha Wildner pepext->trb[inext].dwTrb3 = 0;
298112bd3c8bSSascha Wildner
298212bd3c8bSSascha Wildner /* update next pointer of link TRB */
298312bd3c8bSSascha Wildner
298412bd3c8bSSascha Wildner pepext->trb[i].qwTrb0 = htole64((uint64_t)td_first->td_self);
298512bd3c8bSSascha Wildner pepext->trb[i].dwTrb2 = htole32(XHCI_TRB_2_IRQ_SET(0));
298612bd3c8bSSascha Wildner
298712bd3c8bSSascha Wildner #ifdef USB_DEBUG
298812bd3c8bSSascha Wildner xhci_dump_trb(&pepext->trb[i]);
298912bd3c8bSSascha Wildner #endif
299012bd3c8bSSascha Wildner usb_pc_cpu_flush(pepext->page_cache);
299112bd3c8bSSascha Wildner
299212bd3c8bSSascha Wildner /* toggle cycle bit which activates the transfer chain */
299312bd3c8bSSascha Wildner
299412bd3c8bSSascha Wildner pepext->trb[i].dwTrb3 = htole32(XHCI_TRB_3_CYCLE_BIT |
299512bd3c8bSSascha Wildner XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_LINK));
299612bd3c8bSSascha Wildner
299712bd3c8bSSascha Wildner usb_pc_cpu_flush(pepext->page_cache);
299812bd3c8bSSascha Wildner
299912bd3c8bSSascha Wildner DPRINTF("qh_pos = %u\n", i);
300012bd3c8bSSascha Wildner
300112bd3c8bSSascha Wildner pepext->xfer[i] = xfer;
300212bd3c8bSSascha Wildner
300312bd3c8bSSascha Wildner xfer->qh_pos = i;
300412bd3c8bSSascha Wildner
300512bd3c8bSSascha Wildner xfer->flags_int.bandwidth_reclaimed = 1;
300612bd3c8bSSascha Wildner
300712bd3c8bSSascha Wildner xhci_endpoint_doorbell(xfer);
300812bd3c8bSSascha Wildner
300912bd3c8bSSascha Wildner return (0);
301012bd3c8bSSascha Wildner }
301112bd3c8bSSascha Wildner
301212bd3c8bSSascha Wildner static void
xhci_root_intr(struct xhci_softc * sc)301312bd3c8bSSascha Wildner xhci_root_intr(struct xhci_softc *sc)
301412bd3c8bSSascha Wildner {
301512bd3c8bSSascha Wildner uint16_t i;
301612bd3c8bSSascha Wildner
3017722d05c3SSascha Wildner USB_BUS_LOCK_ASSERT(&sc->sc_bus);
301812bd3c8bSSascha Wildner
301912bd3c8bSSascha Wildner /* clear any old interrupt data */
302012bd3c8bSSascha Wildner memset(sc->sc_hub_idata, 0, sizeof(sc->sc_hub_idata));
302112bd3c8bSSascha Wildner
302212bd3c8bSSascha Wildner for (i = 1; i <= sc->sc_noport; i++) {
302312bd3c8bSSascha Wildner /* pick out CHANGE bits from the status register */
302412bd3c8bSSascha Wildner if (XREAD4(sc, oper, XHCI_PORTSC(i)) & (
302512bd3c8bSSascha Wildner XHCI_PS_CSC | XHCI_PS_PEC |
302612bd3c8bSSascha Wildner XHCI_PS_OCC | XHCI_PS_WRC |
302712bd3c8bSSascha Wildner XHCI_PS_PRC | XHCI_PS_PLC |
302812bd3c8bSSascha Wildner XHCI_PS_CEC)) {
3029691f0a75SSascha Wildner setbit(sc->sc_hub_idata, i);
303012bd3c8bSSascha Wildner DPRINTF("port %d changed\n", i);
303112bd3c8bSSascha Wildner }
303212bd3c8bSSascha Wildner }
303312bd3c8bSSascha Wildner uhub_root_intr(&sc->sc_bus, sc->sc_hub_idata,
303412bd3c8bSSascha Wildner sizeof(sc->sc_hub_idata));
303512bd3c8bSSascha Wildner }
303612bd3c8bSSascha Wildner
303712bd3c8bSSascha Wildner /*------------------------------------------------------------------------*
303812bd3c8bSSascha Wildner * xhci_device_done - XHCI done handler
303912bd3c8bSSascha Wildner *
304012bd3c8bSSascha Wildner * NOTE: This function can be called two times in a row on
304112bd3c8bSSascha Wildner * the same USB transfer. From close and from interrupt.
304212bd3c8bSSascha Wildner *------------------------------------------------------------------------*/
304312bd3c8bSSascha Wildner static void
xhci_device_done(struct usb_xfer * xfer,usb_error_t error)304412bd3c8bSSascha Wildner xhci_device_done(struct usb_xfer *xfer, usb_error_t error)
304512bd3c8bSSascha Wildner {
304612bd3c8bSSascha Wildner DPRINTFN(2, "xfer=%p, endpoint=%p, error=%d\n",
304712bd3c8bSSascha Wildner xfer, xfer->endpoint, error);
304812bd3c8bSSascha Wildner
304912bd3c8bSSascha Wildner /* remove transfer from HW queue */
305012bd3c8bSSascha Wildner xhci_transfer_remove(xfer, error);
305112bd3c8bSSascha Wildner
305212bd3c8bSSascha Wildner /* dequeue transfer and start next transfer */
305312bd3c8bSSascha Wildner usbd_transfer_done(xfer, error);
305412bd3c8bSSascha Wildner }
305512bd3c8bSSascha Wildner
305612bd3c8bSSascha Wildner /*------------------------------------------------------------------------*
305712bd3c8bSSascha Wildner * XHCI data transfer support (generic type)
305812bd3c8bSSascha Wildner *------------------------------------------------------------------------*/
305912bd3c8bSSascha Wildner static void
xhci_device_generic_open(struct usb_xfer * xfer)306012bd3c8bSSascha Wildner xhci_device_generic_open(struct usb_xfer *xfer)
306112bd3c8bSSascha Wildner {
306212bd3c8bSSascha Wildner if (xfer->flags_int.isochronous_xfr) {
306312bd3c8bSSascha Wildner switch (xfer->xroot->udev->speed) {
306412bd3c8bSSascha Wildner case USB_SPEED_FULL:
306512bd3c8bSSascha Wildner break;
306612bd3c8bSSascha Wildner default:
306712bd3c8bSSascha Wildner usb_hs_bandwidth_alloc(xfer);
306812bd3c8bSSascha Wildner break;
306912bd3c8bSSascha Wildner }
307012bd3c8bSSascha Wildner }
307112bd3c8bSSascha Wildner }
307212bd3c8bSSascha Wildner
307312bd3c8bSSascha Wildner static void
xhci_device_generic_close(struct usb_xfer * xfer)307412bd3c8bSSascha Wildner xhci_device_generic_close(struct usb_xfer *xfer)
307512bd3c8bSSascha Wildner {
307612bd3c8bSSascha Wildner DPRINTF("\n");
307712bd3c8bSSascha Wildner
307812bd3c8bSSascha Wildner xhci_device_done(xfer, USB_ERR_CANCELLED);
307912bd3c8bSSascha Wildner
308012bd3c8bSSascha Wildner if (xfer->flags_int.isochronous_xfr) {
308112bd3c8bSSascha Wildner switch (xfer->xroot->udev->speed) {
308212bd3c8bSSascha Wildner case USB_SPEED_FULL:
308312bd3c8bSSascha Wildner break;
308412bd3c8bSSascha Wildner default:
308512bd3c8bSSascha Wildner usb_hs_bandwidth_free(xfer);
308612bd3c8bSSascha Wildner break;
308712bd3c8bSSascha Wildner }
308812bd3c8bSSascha Wildner }
308912bd3c8bSSascha Wildner }
309012bd3c8bSSascha Wildner
309112bd3c8bSSascha Wildner static void
xhci_device_generic_multi_enter(struct usb_endpoint * ep,usb_stream_t stream_id,struct usb_xfer * enter_xfer)309212bd3c8bSSascha Wildner xhci_device_generic_multi_enter(struct usb_endpoint *ep,
30935e41ab93SMarkus Pfeiffer usb_stream_t stream_id, struct usb_xfer *enter_xfer)
309412bd3c8bSSascha Wildner {
309512bd3c8bSSascha Wildner struct usb_xfer *xfer;
309612bd3c8bSSascha Wildner
309712bd3c8bSSascha Wildner /* check if there is a current transfer */
30985e41ab93SMarkus Pfeiffer xfer = ep->endpoint_q[stream_id].curr;
309912bd3c8bSSascha Wildner if (xfer == NULL)
310012bd3c8bSSascha Wildner return;
310112bd3c8bSSascha Wildner
310212bd3c8bSSascha Wildner /*
310312bd3c8bSSascha Wildner * Check if the current transfer is started and then pickup
310412bd3c8bSSascha Wildner * the next one, if any. Else wait for next start event due to
310512bd3c8bSSascha Wildner * block on failure feature.
310612bd3c8bSSascha Wildner */
310712bd3c8bSSascha Wildner if (!xfer->flags_int.bandwidth_reclaimed)
310812bd3c8bSSascha Wildner return;
310912bd3c8bSSascha Wildner
31105e41ab93SMarkus Pfeiffer xfer = TAILQ_FIRST(&ep->endpoint_q[stream_id].head);
311112bd3c8bSSascha Wildner if (xfer == NULL) {
311212bd3c8bSSascha Wildner /*
311312bd3c8bSSascha Wildner * In case of enter we have to consider that the
311412bd3c8bSSascha Wildner * transfer is queued by the USB core after the enter
311512bd3c8bSSascha Wildner * method is called.
311612bd3c8bSSascha Wildner */
311712bd3c8bSSascha Wildner xfer = enter_xfer;
311812bd3c8bSSascha Wildner
311912bd3c8bSSascha Wildner if (xfer == NULL)
312012bd3c8bSSascha Wildner return;
312112bd3c8bSSascha Wildner }
312212bd3c8bSSascha Wildner
312312bd3c8bSSascha Wildner /* try to multi buffer */
312412bd3c8bSSascha Wildner xhci_transfer_insert(xfer);
312512bd3c8bSSascha Wildner }
312612bd3c8bSSascha Wildner
312712bd3c8bSSascha Wildner static void
xhci_device_generic_enter(struct usb_xfer * xfer)312812bd3c8bSSascha Wildner xhci_device_generic_enter(struct usb_xfer *xfer)
312912bd3c8bSSascha Wildner {
313012bd3c8bSSascha Wildner DPRINTF("\n");
313112bd3c8bSSascha Wildner
313212bd3c8bSSascha Wildner /* set up TD's and QH */
313312bd3c8bSSascha Wildner xhci_setup_generic_chain(xfer);
313412bd3c8bSSascha Wildner
31355e41ab93SMarkus Pfeiffer xhci_device_generic_multi_enter(xfer->endpoint,
31365e41ab93SMarkus Pfeiffer xfer->stream_id, xfer);
313712bd3c8bSSascha Wildner }
313812bd3c8bSSascha Wildner
313912bd3c8bSSascha Wildner static void
xhci_device_generic_start(struct usb_xfer * xfer)314012bd3c8bSSascha Wildner xhci_device_generic_start(struct usb_xfer *xfer)
314112bd3c8bSSascha Wildner {
314212bd3c8bSSascha Wildner DPRINTF("\n");
314312bd3c8bSSascha Wildner
314412bd3c8bSSascha Wildner /* try to insert xfer on HW queue */
314512bd3c8bSSascha Wildner xhci_transfer_insert(xfer);
314612bd3c8bSSascha Wildner
314712bd3c8bSSascha Wildner /* try to multi buffer */
31485e41ab93SMarkus Pfeiffer xhci_device_generic_multi_enter(xfer->endpoint,
31495e41ab93SMarkus Pfeiffer xfer->stream_id, NULL);
315012bd3c8bSSascha Wildner
315112bd3c8bSSascha Wildner /* add transfer last on interrupt queue */
315212bd3c8bSSascha Wildner usbd_transfer_enqueue(&xfer->xroot->bus->intr_q, xfer);
315312bd3c8bSSascha Wildner
315412bd3c8bSSascha Wildner /* start timeout, if any */
315512bd3c8bSSascha Wildner if (xfer->timeout != 0)
315612bd3c8bSSascha Wildner usbd_transfer_timeout_ms(xfer, &xhci_timeout, xfer->timeout);
315712bd3c8bSSascha Wildner }
315812bd3c8bSSascha Wildner
3159320fabc5SMarkus Pfeiffer static const struct usb_pipe_methods xhci_device_generic_methods =
316012bd3c8bSSascha Wildner {
316112bd3c8bSSascha Wildner .open = xhci_device_generic_open,
316212bd3c8bSSascha Wildner .close = xhci_device_generic_close,
316312bd3c8bSSascha Wildner .enter = xhci_device_generic_enter,
316412bd3c8bSSascha Wildner .start = xhci_device_generic_start,
316512bd3c8bSSascha Wildner };
316612bd3c8bSSascha Wildner
316712bd3c8bSSascha Wildner /*------------------------------------------------------------------------*
316812bd3c8bSSascha Wildner * xhci root HUB support
316912bd3c8bSSascha Wildner *------------------------------------------------------------------------*
317012bd3c8bSSascha Wildner * Simulate a hardware HUB by handling all the necessary requests.
317112bd3c8bSSascha Wildner *------------------------------------------------------------------------*/
317212bd3c8bSSascha Wildner
31735e41ab93SMarkus Pfeiffer #define HSETW(ptr, val) ptr = { (uint8_t)(val), (uint8_t)((val) >> 8) }
317412bd3c8bSSascha Wildner
317512bd3c8bSSascha Wildner static const
317612bd3c8bSSascha Wildner struct usb_device_descriptor xhci_devd =
317712bd3c8bSSascha Wildner {
317812bd3c8bSSascha Wildner .bLength = sizeof(xhci_devd),
317912bd3c8bSSascha Wildner .bDescriptorType = UDESC_DEVICE, /* type */
318012bd3c8bSSascha Wildner HSETW(.bcdUSB, 0x0300), /* USB version */
318112bd3c8bSSascha Wildner .bDeviceClass = UDCLASS_HUB, /* class */
318212bd3c8bSSascha Wildner .bDeviceSubClass = UDSUBCLASS_HUB, /* subclass */
318312bd3c8bSSascha Wildner .bDeviceProtocol = UDPROTO_SSHUB, /* protocol */
318412bd3c8bSSascha Wildner .bMaxPacketSize = 9, /* max packet size */
318512bd3c8bSSascha Wildner HSETW(.idVendor, 0x0000), /* vendor */
318612bd3c8bSSascha Wildner HSETW(.idProduct, 0x0000), /* product */
318712bd3c8bSSascha Wildner HSETW(.bcdDevice, 0x0100), /* device version */
318812bd3c8bSSascha Wildner .iManufacturer = 1,
318912bd3c8bSSascha Wildner .iProduct = 2,
319012bd3c8bSSascha Wildner .iSerialNumber = 0,
319112bd3c8bSSascha Wildner .bNumConfigurations = 1, /* # of configurations */
319212bd3c8bSSascha Wildner };
319312bd3c8bSSascha Wildner
319412bd3c8bSSascha Wildner static const
319512bd3c8bSSascha Wildner struct xhci_bos_desc xhci_bosd = {
319612bd3c8bSSascha Wildner .bosd = {
319712bd3c8bSSascha Wildner .bLength = sizeof(xhci_bosd.bosd),
319812bd3c8bSSascha Wildner .bDescriptorType = UDESC_BOS,
319912bd3c8bSSascha Wildner HSETW(.wTotalLength, sizeof(xhci_bosd)),
320012bd3c8bSSascha Wildner .bNumDeviceCaps = 3,
320112bd3c8bSSascha Wildner },
320212bd3c8bSSascha Wildner .usb2extd = {
320312bd3c8bSSascha Wildner .bLength = sizeof(xhci_bosd.usb2extd),
320412bd3c8bSSascha Wildner .bDescriptorType = 1,
320512bd3c8bSSascha Wildner .bDevCapabilityType = 2,
320612bd3c8bSSascha Wildner .bmAttributes[0] = 2,
320712bd3c8bSSascha Wildner },
320812bd3c8bSSascha Wildner .usbdcd = {
320912bd3c8bSSascha Wildner .bLength = sizeof(xhci_bosd.usbdcd),
321012bd3c8bSSascha Wildner .bDescriptorType = UDESC_DEVICE_CAPABILITY,
321112bd3c8bSSascha Wildner .bDevCapabilityType = 3,
321212bd3c8bSSascha Wildner .bmAttributes = 0, /* XXX */
321312bd3c8bSSascha Wildner HSETW(.wSpeedsSupported, 0x000C),
321412bd3c8bSSascha Wildner .bFunctionalitySupport = 8,
321512bd3c8bSSascha Wildner .bU1DevExitLat = 255, /* dummy - not used */
32165e41ab93SMarkus Pfeiffer .wU2DevExitLat = { 0x00, 0x08 },
321712bd3c8bSSascha Wildner },
321812bd3c8bSSascha Wildner .cidd = {
321912bd3c8bSSascha Wildner .bLength = sizeof(xhci_bosd.cidd),
322012bd3c8bSSascha Wildner .bDescriptorType = 1,
322112bd3c8bSSascha Wildner .bDevCapabilityType = 4,
322212bd3c8bSSascha Wildner .bReserved = 0,
322312bd3c8bSSascha Wildner .bContainerID = 0, /* XXX */
322412bd3c8bSSascha Wildner },
322512bd3c8bSSascha Wildner };
322612bd3c8bSSascha Wildner
322712bd3c8bSSascha Wildner static const
322812bd3c8bSSascha Wildner struct xhci_config_desc xhci_confd = {
322912bd3c8bSSascha Wildner .confd = {
323012bd3c8bSSascha Wildner .bLength = sizeof(xhci_confd.confd),
323112bd3c8bSSascha Wildner .bDescriptorType = UDESC_CONFIG,
323212bd3c8bSSascha Wildner .wTotalLength[0] = sizeof(xhci_confd),
323312bd3c8bSSascha Wildner .bNumInterface = 1,
323412bd3c8bSSascha Wildner .bConfigurationValue = 1,
323512bd3c8bSSascha Wildner .iConfiguration = 0,
323612bd3c8bSSascha Wildner .bmAttributes = UC_SELF_POWERED,
323712bd3c8bSSascha Wildner .bMaxPower = 0 /* max power */
323812bd3c8bSSascha Wildner },
323912bd3c8bSSascha Wildner .ifcd = {
324012bd3c8bSSascha Wildner .bLength = sizeof(xhci_confd.ifcd),
324112bd3c8bSSascha Wildner .bDescriptorType = UDESC_INTERFACE,
324212bd3c8bSSascha Wildner .bNumEndpoints = 1,
324312bd3c8bSSascha Wildner .bInterfaceClass = UICLASS_HUB,
324412bd3c8bSSascha Wildner .bInterfaceSubClass = UISUBCLASS_HUB,
324512bd3c8bSSascha Wildner .bInterfaceProtocol = 0,
324612bd3c8bSSascha Wildner },
324712bd3c8bSSascha Wildner .endpd = {
324812bd3c8bSSascha Wildner .bLength = sizeof(xhci_confd.endpd),
324912bd3c8bSSascha Wildner .bDescriptorType = UDESC_ENDPOINT,
325012bd3c8bSSascha Wildner .bEndpointAddress = UE_DIR_IN | XHCI_INTR_ENDPT,
325112bd3c8bSSascha Wildner .bmAttributes = UE_INTERRUPT,
325212bd3c8bSSascha Wildner .wMaxPacketSize[0] = 2, /* max 15 ports */
325312bd3c8bSSascha Wildner .bInterval = 255,
325412bd3c8bSSascha Wildner },
325512bd3c8bSSascha Wildner .endpcd = {
325612bd3c8bSSascha Wildner .bLength = sizeof(xhci_confd.endpcd),
325712bd3c8bSSascha Wildner .bDescriptorType = UDESC_ENDPOINT_SS_COMP,
325812bd3c8bSSascha Wildner .bMaxBurst = 0,
325912bd3c8bSSascha Wildner .bmAttributes = 0,
326012bd3c8bSSascha Wildner },
326112bd3c8bSSascha Wildner };
326212bd3c8bSSascha Wildner
326312bd3c8bSSascha Wildner static const
326412bd3c8bSSascha Wildner struct usb_hub_ss_descriptor xhci_hubd = {
326512bd3c8bSSascha Wildner .bLength = sizeof(xhci_hubd),
326612bd3c8bSSascha Wildner .bDescriptorType = UDESC_SS_HUB,
326712bd3c8bSSascha Wildner };
326812bd3c8bSSascha Wildner
326912bd3c8bSSascha Wildner static usb_error_t
xhci_roothub_exec(struct usb_device * udev,struct usb_device_request * req,const void ** pptr,uint16_t * plength)327012bd3c8bSSascha Wildner xhci_roothub_exec(struct usb_device *udev,
327112bd3c8bSSascha Wildner struct usb_device_request *req, const void **pptr, uint16_t *plength)
327212bd3c8bSSascha Wildner {
327312bd3c8bSSascha Wildner struct xhci_softc *sc = XHCI_BUS2SC(udev->bus);
327412bd3c8bSSascha Wildner const char *str_ptr;
327512bd3c8bSSascha Wildner const void *ptr;
327612bd3c8bSSascha Wildner uint32_t port;
327712bd3c8bSSascha Wildner uint32_t v;
327812bd3c8bSSascha Wildner uint16_t len;
327912bd3c8bSSascha Wildner uint16_t i;
328012bd3c8bSSascha Wildner uint16_t value;
328112bd3c8bSSascha Wildner uint16_t index;
328212bd3c8bSSascha Wildner uint8_t j;
328312bd3c8bSSascha Wildner usb_error_t err;
328412bd3c8bSSascha Wildner
3285722d05c3SSascha Wildner USB_BUS_LOCK_ASSERT(&sc->sc_bus);
328612bd3c8bSSascha Wildner
328712bd3c8bSSascha Wildner /* buffer reset */
328812bd3c8bSSascha Wildner ptr = (const void *)&sc->sc_hub_desc;
328912bd3c8bSSascha Wildner len = 0;
329012bd3c8bSSascha Wildner err = 0;
329112bd3c8bSSascha Wildner
329212bd3c8bSSascha Wildner value = UGETW(req->wValue);
329312bd3c8bSSascha Wildner index = UGETW(req->wIndex);
329412bd3c8bSSascha Wildner
329512bd3c8bSSascha Wildner DPRINTFN(3, "type=0x%02x request=0x%02x wLen=0x%04x "
329612bd3c8bSSascha Wildner "wValue=0x%04x wIndex=0x%04x\n",
329712bd3c8bSSascha Wildner req->bmRequestType, req->bRequest,
329812bd3c8bSSascha Wildner UGETW(req->wLength), value, index);
329912bd3c8bSSascha Wildner
330012bd3c8bSSascha Wildner #define C(x,y) ((x) | ((y) << 8))
330112bd3c8bSSascha Wildner switch (C(req->bRequest, req->bmRequestType)) {
330212bd3c8bSSascha Wildner case C(UR_CLEAR_FEATURE, UT_WRITE_DEVICE):
330312bd3c8bSSascha Wildner case C(UR_CLEAR_FEATURE, UT_WRITE_INTERFACE):
330412bd3c8bSSascha Wildner case C(UR_CLEAR_FEATURE, UT_WRITE_ENDPOINT):
330512bd3c8bSSascha Wildner /*
330612bd3c8bSSascha Wildner * DEVICE_REMOTE_WAKEUP and ENDPOINT_HALT are no-ops
330712bd3c8bSSascha Wildner * for the integrated root hub.
330812bd3c8bSSascha Wildner */
330912bd3c8bSSascha Wildner break;
331012bd3c8bSSascha Wildner case C(UR_GET_CONFIG, UT_READ_DEVICE):
331112bd3c8bSSascha Wildner len = 1;
331212bd3c8bSSascha Wildner sc->sc_hub_desc.temp[0] = sc->sc_conf;
331312bd3c8bSSascha Wildner break;
331412bd3c8bSSascha Wildner case C(UR_GET_DESCRIPTOR, UT_READ_DEVICE):
331512bd3c8bSSascha Wildner switch (value >> 8) {
331612bd3c8bSSascha Wildner case UDESC_DEVICE:
331712bd3c8bSSascha Wildner if ((value & 0xff) != 0) {
331812bd3c8bSSascha Wildner err = USB_ERR_IOERROR;
331912bd3c8bSSascha Wildner goto done;
332012bd3c8bSSascha Wildner }
332112bd3c8bSSascha Wildner len = sizeof(xhci_devd);
332212bd3c8bSSascha Wildner ptr = (const void *)&xhci_devd;
332312bd3c8bSSascha Wildner break;
332412bd3c8bSSascha Wildner
332512bd3c8bSSascha Wildner case UDESC_BOS:
332612bd3c8bSSascha Wildner if ((value & 0xff) != 0) {
332712bd3c8bSSascha Wildner err = USB_ERR_IOERROR;
332812bd3c8bSSascha Wildner goto done;
332912bd3c8bSSascha Wildner }
333012bd3c8bSSascha Wildner len = sizeof(xhci_bosd);
333112bd3c8bSSascha Wildner ptr = (const void *)&xhci_bosd;
333212bd3c8bSSascha Wildner break;
333312bd3c8bSSascha Wildner
333412bd3c8bSSascha Wildner case UDESC_CONFIG:
333512bd3c8bSSascha Wildner if ((value & 0xff) != 0) {
333612bd3c8bSSascha Wildner err = USB_ERR_IOERROR;
333712bd3c8bSSascha Wildner goto done;
333812bd3c8bSSascha Wildner }
333912bd3c8bSSascha Wildner len = sizeof(xhci_confd);
334012bd3c8bSSascha Wildner ptr = (const void *)&xhci_confd;
334112bd3c8bSSascha Wildner break;
334212bd3c8bSSascha Wildner
334312bd3c8bSSascha Wildner case UDESC_STRING:
334412bd3c8bSSascha Wildner switch (value & 0xff) {
334512bd3c8bSSascha Wildner case 0: /* Language table */
334612bd3c8bSSascha Wildner str_ptr = "\001";
334712bd3c8bSSascha Wildner break;
334812bd3c8bSSascha Wildner
334912bd3c8bSSascha Wildner case 1: /* Vendor */
335012bd3c8bSSascha Wildner str_ptr = sc->sc_vendor;
335112bd3c8bSSascha Wildner break;
335212bd3c8bSSascha Wildner
335312bd3c8bSSascha Wildner case 2: /* Product */
335412bd3c8bSSascha Wildner str_ptr = "XHCI root HUB";
335512bd3c8bSSascha Wildner break;
335612bd3c8bSSascha Wildner
335712bd3c8bSSascha Wildner default:
335812bd3c8bSSascha Wildner str_ptr = "";
335912bd3c8bSSascha Wildner break;
336012bd3c8bSSascha Wildner }
336112bd3c8bSSascha Wildner
336212bd3c8bSSascha Wildner len = usb_make_str_desc(
336312bd3c8bSSascha Wildner sc->sc_hub_desc.temp,
336412bd3c8bSSascha Wildner sizeof(sc->sc_hub_desc.temp),
336512bd3c8bSSascha Wildner str_ptr);
336612bd3c8bSSascha Wildner break;
336712bd3c8bSSascha Wildner
336812bd3c8bSSascha Wildner default:
336912bd3c8bSSascha Wildner err = USB_ERR_IOERROR;
337012bd3c8bSSascha Wildner goto done;
337112bd3c8bSSascha Wildner }
337212bd3c8bSSascha Wildner break;
337312bd3c8bSSascha Wildner case C(UR_GET_INTERFACE, UT_READ_INTERFACE):
337412bd3c8bSSascha Wildner len = 1;
337512bd3c8bSSascha Wildner sc->sc_hub_desc.temp[0] = 0;
337612bd3c8bSSascha Wildner break;
337712bd3c8bSSascha Wildner case C(UR_GET_STATUS, UT_READ_DEVICE):
337812bd3c8bSSascha Wildner len = 2;
337912bd3c8bSSascha Wildner USETW(sc->sc_hub_desc.stat.wStatus, UDS_SELF_POWERED);
338012bd3c8bSSascha Wildner break;
338112bd3c8bSSascha Wildner case C(UR_GET_STATUS, UT_READ_INTERFACE):
338212bd3c8bSSascha Wildner case C(UR_GET_STATUS, UT_READ_ENDPOINT):
338312bd3c8bSSascha Wildner len = 2;
338412bd3c8bSSascha Wildner USETW(sc->sc_hub_desc.stat.wStatus, 0);
338512bd3c8bSSascha Wildner break;
338612bd3c8bSSascha Wildner case C(UR_SET_ADDRESS, UT_WRITE_DEVICE):
338712bd3c8bSSascha Wildner if (value >= XHCI_MAX_DEVICES) {
338812bd3c8bSSascha Wildner err = USB_ERR_IOERROR;
338912bd3c8bSSascha Wildner goto done;
339012bd3c8bSSascha Wildner }
339112bd3c8bSSascha Wildner break;
339212bd3c8bSSascha Wildner case C(UR_SET_CONFIG, UT_WRITE_DEVICE):
339312bd3c8bSSascha Wildner if (value != 0 && value != 1) {
339412bd3c8bSSascha Wildner err = USB_ERR_IOERROR;
339512bd3c8bSSascha Wildner goto done;
339612bd3c8bSSascha Wildner }
339712bd3c8bSSascha Wildner sc->sc_conf = value;
339812bd3c8bSSascha Wildner break;
339912bd3c8bSSascha Wildner case C(UR_SET_DESCRIPTOR, UT_WRITE_DEVICE):
340012bd3c8bSSascha Wildner break;
340112bd3c8bSSascha Wildner case C(UR_SET_FEATURE, UT_WRITE_DEVICE):
340212bd3c8bSSascha Wildner case C(UR_SET_FEATURE, UT_WRITE_INTERFACE):
340312bd3c8bSSascha Wildner case C(UR_SET_FEATURE, UT_WRITE_ENDPOINT):
340412bd3c8bSSascha Wildner err = USB_ERR_IOERROR;
340512bd3c8bSSascha Wildner goto done;
340612bd3c8bSSascha Wildner case C(UR_SET_INTERFACE, UT_WRITE_INTERFACE):
340712bd3c8bSSascha Wildner break;
340812bd3c8bSSascha Wildner case C(UR_SYNCH_FRAME, UT_WRITE_ENDPOINT):
340912bd3c8bSSascha Wildner break;
341012bd3c8bSSascha Wildner /* Hub requests */
341112bd3c8bSSascha Wildner case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_DEVICE):
341212bd3c8bSSascha Wildner break;
341312bd3c8bSSascha Wildner case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_OTHER):
341412bd3c8bSSascha Wildner DPRINTFN(9, "UR_CLEAR_PORT_FEATURE\n");
341512bd3c8bSSascha Wildner
341612bd3c8bSSascha Wildner if ((index < 1) ||
341712bd3c8bSSascha Wildner (index > sc->sc_noport)) {
341812bd3c8bSSascha Wildner err = USB_ERR_IOERROR;
341912bd3c8bSSascha Wildner goto done;
342012bd3c8bSSascha Wildner }
342112bd3c8bSSascha Wildner port = XHCI_PORTSC(index);
342212bd3c8bSSascha Wildner
342312bd3c8bSSascha Wildner v = XREAD4(sc, oper, port);
342412bd3c8bSSascha Wildner i = XHCI_PS_PLS_GET(v);
342512bd3c8bSSascha Wildner v &= ~XHCI_PS_CLEAR;
342612bd3c8bSSascha Wildner
342712bd3c8bSSascha Wildner switch (value) {
342812bd3c8bSSascha Wildner case UHF_C_BH_PORT_RESET:
342912bd3c8bSSascha Wildner XWRITE4(sc, oper, port, v | XHCI_PS_WRC);
343012bd3c8bSSascha Wildner break;
343112bd3c8bSSascha Wildner case UHF_C_PORT_CONFIG_ERROR:
343212bd3c8bSSascha Wildner XWRITE4(sc, oper, port, v | XHCI_PS_CEC);
343312bd3c8bSSascha Wildner break;
343412bd3c8bSSascha Wildner case UHF_C_PORT_SUSPEND:
343512bd3c8bSSascha Wildner case UHF_C_PORT_LINK_STATE:
343612bd3c8bSSascha Wildner XWRITE4(sc, oper, port, v | XHCI_PS_PLC);
343712bd3c8bSSascha Wildner break;
343812bd3c8bSSascha Wildner case UHF_C_PORT_CONNECTION:
343912bd3c8bSSascha Wildner XWRITE4(sc, oper, port, v | XHCI_PS_CSC);
344012bd3c8bSSascha Wildner break;
344112bd3c8bSSascha Wildner case UHF_C_PORT_ENABLE:
344212bd3c8bSSascha Wildner XWRITE4(sc, oper, port, v | XHCI_PS_PEC);
344312bd3c8bSSascha Wildner break;
344412bd3c8bSSascha Wildner case UHF_C_PORT_OVER_CURRENT:
344512bd3c8bSSascha Wildner XWRITE4(sc, oper, port, v | XHCI_PS_OCC);
344612bd3c8bSSascha Wildner break;
344712bd3c8bSSascha Wildner case UHF_C_PORT_RESET:
344812bd3c8bSSascha Wildner XWRITE4(sc, oper, port, v | XHCI_PS_PRC);
344912bd3c8bSSascha Wildner break;
345012bd3c8bSSascha Wildner case UHF_PORT_ENABLE:
345112bd3c8bSSascha Wildner XWRITE4(sc, oper, port, v | XHCI_PS_PED);
345212bd3c8bSSascha Wildner break;
345312bd3c8bSSascha Wildner case UHF_PORT_POWER:
345412bd3c8bSSascha Wildner XWRITE4(sc, oper, port, v & ~XHCI_PS_PP);
345512bd3c8bSSascha Wildner break;
345612bd3c8bSSascha Wildner case UHF_PORT_INDICATOR:
345712bd3c8bSSascha Wildner XWRITE4(sc, oper, port, v & ~XHCI_PS_PIC_SET(3));
345812bd3c8bSSascha Wildner break;
345912bd3c8bSSascha Wildner case UHF_PORT_SUSPEND:
346012bd3c8bSSascha Wildner
346112bd3c8bSSascha Wildner /* U3 -> U15 */
346212bd3c8bSSascha Wildner if (i == 3) {
346312bd3c8bSSascha Wildner XWRITE4(sc, oper, port, v |
346412bd3c8bSSascha Wildner XHCI_PS_PLS_SET(0xF) | XHCI_PS_LWS);
346512bd3c8bSSascha Wildner }
346612bd3c8bSSascha Wildner
346712bd3c8bSSascha Wildner /* wait 20ms for resume sequence to complete */
3468722d05c3SSascha Wildner usb_pause_mtx(&sc->sc_bus.bus_lock, hz / 50);
346912bd3c8bSSascha Wildner
347012bd3c8bSSascha Wildner /* U0 */
347112bd3c8bSSascha Wildner XWRITE4(sc, oper, port, v |
347212bd3c8bSSascha Wildner XHCI_PS_PLS_SET(0) | XHCI_PS_LWS);
347312bd3c8bSSascha Wildner break;
347412bd3c8bSSascha Wildner default:
347512bd3c8bSSascha Wildner err = USB_ERR_IOERROR;
347612bd3c8bSSascha Wildner goto done;
347712bd3c8bSSascha Wildner }
347812bd3c8bSSascha Wildner break;
347912bd3c8bSSascha Wildner
348012bd3c8bSSascha Wildner case C(UR_GET_DESCRIPTOR, UT_READ_CLASS_DEVICE):
348112bd3c8bSSascha Wildner if ((value & 0xff) != 0) {
348212bd3c8bSSascha Wildner err = USB_ERR_IOERROR;
348312bd3c8bSSascha Wildner goto done;
348412bd3c8bSSascha Wildner }
348512bd3c8bSSascha Wildner
348612bd3c8bSSascha Wildner v = XREAD4(sc, capa, XHCI_HCSPARAMS0);
348712bd3c8bSSascha Wildner
348812bd3c8bSSascha Wildner sc->sc_hub_desc.hubd = xhci_hubd;
348912bd3c8bSSascha Wildner
349012bd3c8bSSascha Wildner sc->sc_hub_desc.hubd.bNbrPorts = sc->sc_noport;
349112bd3c8bSSascha Wildner
349212bd3c8bSSascha Wildner if (XHCI_HCS0_PPC(v))
349312bd3c8bSSascha Wildner i = UHD_PWR_INDIVIDUAL;
349412bd3c8bSSascha Wildner else
349512bd3c8bSSascha Wildner i = UHD_PWR_GANGED;
349612bd3c8bSSascha Wildner
349712bd3c8bSSascha Wildner if (XHCI_HCS0_PIND(v))
349812bd3c8bSSascha Wildner i |= UHD_PORT_IND;
349912bd3c8bSSascha Wildner
350012bd3c8bSSascha Wildner i |= UHD_OC_INDIVIDUAL;
350112bd3c8bSSascha Wildner
350212bd3c8bSSascha Wildner USETW(sc->sc_hub_desc.hubd.wHubCharacteristics, i);
350312bd3c8bSSascha Wildner
350412bd3c8bSSascha Wildner /* see XHCI section 5.4.9: */
350512bd3c8bSSascha Wildner sc->sc_hub_desc.hubd.bPwrOn2PwrGood = 10;
350612bd3c8bSSascha Wildner
350712bd3c8bSSascha Wildner for (j = 1; j <= sc->sc_noport; j++) {
350812bd3c8bSSascha Wildner
350912bd3c8bSSascha Wildner v = XREAD4(sc, oper, XHCI_PORTSC(j));
351012bd3c8bSSascha Wildner if (v & XHCI_PS_DR) {
351112bd3c8bSSascha Wildner sc->sc_hub_desc.hubd.
351212bd3c8bSSascha Wildner DeviceRemovable[j / 8] |= 1U << (j % 8);
351312bd3c8bSSascha Wildner }
351412bd3c8bSSascha Wildner }
351512bd3c8bSSascha Wildner len = sc->sc_hub_desc.hubd.bLength;
351612bd3c8bSSascha Wildner break;
351712bd3c8bSSascha Wildner
351812bd3c8bSSascha Wildner case C(UR_GET_STATUS, UT_READ_CLASS_DEVICE):
351912bd3c8bSSascha Wildner len = 16;
352012bd3c8bSSascha Wildner memset(sc->sc_hub_desc.temp, 0, 16);
352112bd3c8bSSascha Wildner break;
352212bd3c8bSSascha Wildner
352312bd3c8bSSascha Wildner case C(UR_GET_STATUS, UT_READ_CLASS_OTHER):
352412bd3c8bSSascha Wildner DPRINTFN(9, "UR_GET_STATUS i=%d\n", index);
352512bd3c8bSSascha Wildner
352612bd3c8bSSascha Wildner if ((index < 1) ||
352712bd3c8bSSascha Wildner (index > sc->sc_noport)) {
352812bd3c8bSSascha Wildner err = USB_ERR_IOERROR;
352912bd3c8bSSascha Wildner goto done;
353012bd3c8bSSascha Wildner }
353112bd3c8bSSascha Wildner
353212bd3c8bSSascha Wildner v = XREAD4(sc, oper, XHCI_PORTSC(index));
353312bd3c8bSSascha Wildner
353412bd3c8bSSascha Wildner DPRINTFN(9, "port status=0x%08x\n", v);
353512bd3c8bSSascha Wildner
353612bd3c8bSSascha Wildner i = UPS_PORT_LINK_STATE_SET(XHCI_PS_PLS_GET(v));
353712bd3c8bSSascha Wildner
353812bd3c8bSSascha Wildner switch (XHCI_PS_SPEED_GET(v)) {
353912bd3c8bSSascha Wildner case 3:
354012bd3c8bSSascha Wildner i |= UPS_HIGH_SPEED;
354112bd3c8bSSascha Wildner break;
354212bd3c8bSSascha Wildner case 2:
354312bd3c8bSSascha Wildner i |= UPS_LOW_SPEED;
354412bd3c8bSSascha Wildner break;
354512bd3c8bSSascha Wildner case 1:
354612bd3c8bSSascha Wildner /* FULL speed */
354712bd3c8bSSascha Wildner break;
354812bd3c8bSSascha Wildner default:
354912bd3c8bSSascha Wildner i |= UPS_OTHER_SPEED;
355012bd3c8bSSascha Wildner break;
355112bd3c8bSSascha Wildner }
355212bd3c8bSSascha Wildner
355312bd3c8bSSascha Wildner if (v & XHCI_PS_CCS)
355412bd3c8bSSascha Wildner i |= UPS_CURRENT_CONNECT_STATUS;
355512bd3c8bSSascha Wildner if (v & XHCI_PS_PED)
355612bd3c8bSSascha Wildner i |= UPS_PORT_ENABLED;
355712bd3c8bSSascha Wildner if (v & XHCI_PS_OCA)
355812bd3c8bSSascha Wildner i |= UPS_OVERCURRENT_INDICATOR;
355912bd3c8bSSascha Wildner if (v & XHCI_PS_PR)
356012bd3c8bSSascha Wildner i |= UPS_RESET;
356112bd3c8bSSascha Wildner if (v & XHCI_PS_PP) {
356212bd3c8bSSascha Wildner /*
356312bd3c8bSSascha Wildner * The USB 3.0 RH is using the
356412bd3c8bSSascha Wildner * USB 2.0's power bit
356512bd3c8bSSascha Wildner */
356612bd3c8bSSascha Wildner i |= UPS_PORT_POWER;
356712bd3c8bSSascha Wildner }
356812bd3c8bSSascha Wildner USETW(sc->sc_hub_desc.ps.wPortStatus, i);
356912bd3c8bSSascha Wildner
357012bd3c8bSSascha Wildner i = 0;
357112bd3c8bSSascha Wildner if (v & XHCI_PS_CSC)
357212bd3c8bSSascha Wildner i |= UPS_C_CONNECT_STATUS;
357312bd3c8bSSascha Wildner if (v & XHCI_PS_PEC)
357412bd3c8bSSascha Wildner i |= UPS_C_PORT_ENABLED;
357512bd3c8bSSascha Wildner if (v & XHCI_PS_OCC)
357612bd3c8bSSascha Wildner i |= UPS_C_OVERCURRENT_INDICATOR;
357712bd3c8bSSascha Wildner if (v & XHCI_PS_WRC)
357812bd3c8bSSascha Wildner i |= UPS_C_BH_PORT_RESET;
357912bd3c8bSSascha Wildner if (v & XHCI_PS_PRC)
358012bd3c8bSSascha Wildner i |= UPS_C_PORT_RESET;
358112bd3c8bSSascha Wildner if (v & XHCI_PS_PLC)
358212bd3c8bSSascha Wildner i |= UPS_C_PORT_LINK_STATE;
358312bd3c8bSSascha Wildner if (v & XHCI_PS_CEC)
358412bd3c8bSSascha Wildner i |= UPS_C_PORT_CONFIG_ERROR;
358512bd3c8bSSascha Wildner
358612bd3c8bSSascha Wildner USETW(sc->sc_hub_desc.ps.wPortChange, i);
358712bd3c8bSSascha Wildner len = sizeof(sc->sc_hub_desc.ps);
358812bd3c8bSSascha Wildner break;
358912bd3c8bSSascha Wildner
359012bd3c8bSSascha Wildner case C(UR_SET_DESCRIPTOR, UT_WRITE_CLASS_DEVICE):
359112bd3c8bSSascha Wildner err = USB_ERR_IOERROR;
359212bd3c8bSSascha Wildner goto done;
359312bd3c8bSSascha Wildner
359412bd3c8bSSascha Wildner case C(UR_SET_FEATURE, UT_WRITE_CLASS_DEVICE):
359512bd3c8bSSascha Wildner break;
359612bd3c8bSSascha Wildner
359712bd3c8bSSascha Wildner case C(UR_SET_FEATURE, UT_WRITE_CLASS_OTHER):
359812bd3c8bSSascha Wildner
359912bd3c8bSSascha Wildner i = index >> 8;
360012bd3c8bSSascha Wildner index &= 0x00FF;
360112bd3c8bSSascha Wildner
360212bd3c8bSSascha Wildner if ((index < 1) ||
360312bd3c8bSSascha Wildner (index > sc->sc_noport)) {
360412bd3c8bSSascha Wildner err = USB_ERR_IOERROR;
360512bd3c8bSSascha Wildner goto done;
360612bd3c8bSSascha Wildner }
360712bd3c8bSSascha Wildner
360812bd3c8bSSascha Wildner port = XHCI_PORTSC(index);
360912bd3c8bSSascha Wildner v = XREAD4(sc, oper, port) & ~XHCI_PS_CLEAR;
361012bd3c8bSSascha Wildner
361112bd3c8bSSascha Wildner switch (value) {
361212bd3c8bSSascha Wildner case UHF_PORT_U1_TIMEOUT:
361312bd3c8bSSascha Wildner if (XHCI_PS_SPEED_GET(v) != 4) {
361412bd3c8bSSascha Wildner err = USB_ERR_IOERROR;
361512bd3c8bSSascha Wildner goto done;
361612bd3c8bSSascha Wildner }
361712bd3c8bSSascha Wildner port = XHCI_PORTPMSC(index);
361812bd3c8bSSascha Wildner v = XREAD4(sc, oper, port);
361912bd3c8bSSascha Wildner v &= ~XHCI_PM3_U1TO_SET(0xFF);
362012bd3c8bSSascha Wildner v |= XHCI_PM3_U1TO_SET(i);
362112bd3c8bSSascha Wildner XWRITE4(sc, oper, port, v);
362212bd3c8bSSascha Wildner break;
362312bd3c8bSSascha Wildner case UHF_PORT_U2_TIMEOUT:
362412bd3c8bSSascha Wildner if (XHCI_PS_SPEED_GET(v) != 4) {
362512bd3c8bSSascha Wildner err = USB_ERR_IOERROR;
362612bd3c8bSSascha Wildner goto done;
362712bd3c8bSSascha Wildner }
362812bd3c8bSSascha Wildner port = XHCI_PORTPMSC(index);
362912bd3c8bSSascha Wildner v = XREAD4(sc, oper, port);
363012bd3c8bSSascha Wildner v &= ~XHCI_PM3_U2TO_SET(0xFF);
363112bd3c8bSSascha Wildner v |= XHCI_PM3_U2TO_SET(i);
363212bd3c8bSSascha Wildner XWRITE4(sc, oper, port, v);
363312bd3c8bSSascha Wildner break;
363412bd3c8bSSascha Wildner case UHF_BH_PORT_RESET:
363512bd3c8bSSascha Wildner XWRITE4(sc, oper, port, v | XHCI_PS_WPR);
363612bd3c8bSSascha Wildner break;
363712bd3c8bSSascha Wildner case UHF_PORT_LINK_STATE:
363812bd3c8bSSascha Wildner XWRITE4(sc, oper, port, v |
363912bd3c8bSSascha Wildner XHCI_PS_PLS_SET(i) | XHCI_PS_LWS);
364012bd3c8bSSascha Wildner /* 4ms settle time */
3641722d05c3SSascha Wildner usb_pause_mtx(&sc->sc_bus.bus_lock, hz / 250);
364212bd3c8bSSascha Wildner break;
364312bd3c8bSSascha Wildner case UHF_PORT_ENABLE:
364412bd3c8bSSascha Wildner DPRINTFN(3, "set port enable %d\n", index);
364512bd3c8bSSascha Wildner break;
364612bd3c8bSSascha Wildner case UHF_PORT_SUSPEND:
364712bd3c8bSSascha Wildner DPRINTFN(6, "suspend port %u (LPM=%u)\n", index, i);
364812bd3c8bSSascha Wildner j = XHCI_PS_SPEED_GET(v);
364912bd3c8bSSascha Wildner if ((j < 1) || (j > 3)) {
365012bd3c8bSSascha Wildner /* non-supported speed */
365112bd3c8bSSascha Wildner err = USB_ERR_IOERROR;
365212bd3c8bSSascha Wildner goto done;
365312bd3c8bSSascha Wildner }
365412bd3c8bSSascha Wildner XWRITE4(sc, oper, port, v |
365512bd3c8bSSascha Wildner XHCI_PS_PLS_SET(i ? 2 /* LPM */ : 3) | XHCI_PS_LWS);
365612bd3c8bSSascha Wildner break;
365712bd3c8bSSascha Wildner case UHF_PORT_RESET:
365812bd3c8bSSascha Wildner DPRINTFN(6, "reset port %d\n", index);
365912bd3c8bSSascha Wildner XWRITE4(sc, oper, port, v | XHCI_PS_PR);
366012bd3c8bSSascha Wildner break;
366112bd3c8bSSascha Wildner case UHF_PORT_POWER:
366212bd3c8bSSascha Wildner DPRINTFN(3, "set port power %d\n", index);
366312bd3c8bSSascha Wildner XWRITE4(sc, oper, port, v | XHCI_PS_PP);
366412bd3c8bSSascha Wildner break;
366512bd3c8bSSascha Wildner case UHF_PORT_TEST:
366612bd3c8bSSascha Wildner DPRINTFN(3, "set port test %d\n", index);
366712bd3c8bSSascha Wildner break;
366812bd3c8bSSascha Wildner case UHF_PORT_INDICATOR:
366912bd3c8bSSascha Wildner DPRINTFN(3, "set port indicator %d\n", index);
367012bd3c8bSSascha Wildner
367112bd3c8bSSascha Wildner v &= ~XHCI_PS_PIC_SET(3);
367212bd3c8bSSascha Wildner v |= XHCI_PS_PIC_SET(1);
367312bd3c8bSSascha Wildner
367412bd3c8bSSascha Wildner XWRITE4(sc, oper, port, v);
367512bd3c8bSSascha Wildner break;
367612bd3c8bSSascha Wildner default:
367712bd3c8bSSascha Wildner err = USB_ERR_IOERROR;
367812bd3c8bSSascha Wildner goto done;
367912bd3c8bSSascha Wildner }
368012bd3c8bSSascha Wildner break;
368112bd3c8bSSascha Wildner
368212bd3c8bSSascha Wildner case C(UR_CLEAR_TT_BUFFER, UT_WRITE_CLASS_OTHER):
368312bd3c8bSSascha Wildner case C(UR_RESET_TT, UT_WRITE_CLASS_OTHER):
368412bd3c8bSSascha Wildner case C(UR_GET_TT_STATE, UT_READ_CLASS_OTHER):
368512bd3c8bSSascha Wildner case C(UR_STOP_TT, UT_WRITE_CLASS_OTHER):
368612bd3c8bSSascha Wildner break;
368712bd3c8bSSascha Wildner default:
368812bd3c8bSSascha Wildner err = USB_ERR_IOERROR;
368912bd3c8bSSascha Wildner goto done;
369012bd3c8bSSascha Wildner }
369112bd3c8bSSascha Wildner done:
369212bd3c8bSSascha Wildner *plength = len;
369312bd3c8bSSascha Wildner *pptr = ptr;
369412bd3c8bSSascha Wildner return (err);
369512bd3c8bSSascha Wildner }
369612bd3c8bSSascha Wildner
369712bd3c8bSSascha Wildner static void
xhci_xfer_setup(struct usb_setup_params * parm)369812bd3c8bSSascha Wildner xhci_xfer_setup(struct usb_setup_params *parm)
369912bd3c8bSSascha Wildner {
370012bd3c8bSSascha Wildner struct usb_page_search page_info;
370112bd3c8bSSascha Wildner struct usb_page_cache *pc;
370212bd3c8bSSascha Wildner struct xhci_softc *sc;
370312bd3c8bSSascha Wildner struct usb_xfer *xfer;
370412bd3c8bSSascha Wildner void *last_obj;
370512bd3c8bSSascha Wildner uint32_t ntd;
370612bd3c8bSSascha Wildner uint32_t n;
370712bd3c8bSSascha Wildner
370812bd3c8bSSascha Wildner sc = XHCI_BUS2SC(parm->udev->bus);
370912bd3c8bSSascha Wildner xfer = parm->curr_xfer;
371012bd3c8bSSascha Wildner
371112bd3c8bSSascha Wildner /*
371212bd3c8bSSascha Wildner * The proof for the "ntd" formula is illustrated like this:
371312bd3c8bSSascha Wildner *
371412bd3c8bSSascha Wildner * +------------------------------------+
371512bd3c8bSSascha Wildner * | |
371612bd3c8bSSascha Wildner * | |remainder -> |
371712bd3c8bSSascha Wildner * | +-----+---+ |
371812bd3c8bSSascha Wildner * | | xxx | x | frm 0 |
371912bd3c8bSSascha Wildner * | +-----+---++ |
372012bd3c8bSSascha Wildner * | | xxx | xx | frm 1 |
372112bd3c8bSSascha Wildner * | +-----+----+ |
372212bd3c8bSSascha Wildner * | ... |
372312bd3c8bSSascha Wildner * +------------------------------------+
372412bd3c8bSSascha Wildner *
372512bd3c8bSSascha Wildner * "xxx" means a completely full USB transfer descriptor
372612bd3c8bSSascha Wildner *
372712bd3c8bSSascha Wildner * "x" and "xx" means a short USB packet
372812bd3c8bSSascha Wildner *
372912bd3c8bSSascha Wildner * For the remainder of an USB transfer modulo
373012bd3c8bSSascha Wildner * "max_data_length" we need two USB transfer descriptors.
373112bd3c8bSSascha Wildner * One to transfer the remaining data and one to finalise with
373212bd3c8bSSascha Wildner * a zero length packet in case the "force_short_xfer" flag is
373312bd3c8bSSascha Wildner * set. We only need two USB transfer descriptors in the case
373412bd3c8bSSascha Wildner * where the transfer length of the first one is a factor of
373512bd3c8bSSascha Wildner * "max_frame_size". The rest of the needed USB transfer
373612bd3c8bSSascha Wildner * descriptors is given by the buffer size divided by the
373712bd3c8bSSascha Wildner * maximum data payload.
373812bd3c8bSSascha Wildner */
373912bd3c8bSSascha Wildner parm->hc_max_packet_size = 0x400;
374012bd3c8bSSascha Wildner parm->hc_max_packet_count = 16 * 3;
374112bd3c8bSSascha Wildner parm->hc_max_frame_size = XHCI_TD_PAYLOAD_MAX;
374212bd3c8bSSascha Wildner
374312bd3c8bSSascha Wildner xfer->flags_int.bdma_enable = 1;
374412bd3c8bSSascha Wildner
374512bd3c8bSSascha Wildner usbd_transfer_setup_sub(parm);
374612bd3c8bSSascha Wildner
374712bd3c8bSSascha Wildner if (xfer->flags_int.isochronous_xfr) {
374812bd3c8bSSascha Wildner ntd = ((1 * xfer->nframes)
374912bd3c8bSSascha Wildner + (xfer->max_data_length / xfer->max_hc_frame_size));
375012bd3c8bSSascha Wildner } else if (xfer->flags_int.control_xfr) {
375112bd3c8bSSascha Wildner ntd = ((2 * xfer->nframes) + 1 /* STATUS */
375212bd3c8bSSascha Wildner + (xfer->max_data_length / xfer->max_hc_frame_size));
375312bd3c8bSSascha Wildner } else {
375412bd3c8bSSascha Wildner ntd = ((2 * xfer->nframes)
375512bd3c8bSSascha Wildner + (xfer->max_data_length / xfer->max_hc_frame_size));
375612bd3c8bSSascha Wildner }
375712bd3c8bSSascha Wildner
375812bd3c8bSSascha Wildner alloc_dma_set:
375912bd3c8bSSascha Wildner
376012bd3c8bSSascha Wildner if (parm->err)
376112bd3c8bSSascha Wildner return;
376212bd3c8bSSascha Wildner
376312bd3c8bSSascha Wildner /*
376412bd3c8bSSascha Wildner * Allocate queue heads and transfer descriptors
376512bd3c8bSSascha Wildner */
376612bd3c8bSSascha Wildner last_obj = NULL;
376712bd3c8bSSascha Wildner
376812bd3c8bSSascha Wildner if (usbd_transfer_setup_sub_malloc(
376912bd3c8bSSascha Wildner parm, &pc, sizeof(struct xhci_td),
377012bd3c8bSSascha Wildner XHCI_TD_ALIGN, ntd)) {
377112bd3c8bSSascha Wildner parm->err = USB_ERR_NOMEM;
377212bd3c8bSSascha Wildner return;
377312bd3c8bSSascha Wildner }
377412bd3c8bSSascha Wildner if (parm->buf) {
377512bd3c8bSSascha Wildner for (n = 0; n != ntd; n++) {
377612bd3c8bSSascha Wildner struct xhci_td *td;
377712bd3c8bSSascha Wildner
377812bd3c8bSSascha Wildner usbd_get_page(pc + n, 0, &page_info);
377912bd3c8bSSascha Wildner
378012bd3c8bSSascha Wildner td = page_info.buffer;
378112bd3c8bSSascha Wildner
378212bd3c8bSSascha Wildner /* init TD */
378312bd3c8bSSascha Wildner td->td_self = page_info.physaddr;
378412bd3c8bSSascha Wildner td->obj_next = last_obj;
378512bd3c8bSSascha Wildner td->page_cache = pc + n;
378612bd3c8bSSascha Wildner
378712bd3c8bSSascha Wildner last_obj = td;
378812bd3c8bSSascha Wildner
378912bd3c8bSSascha Wildner usb_pc_cpu_flush(pc + n);
379012bd3c8bSSascha Wildner }
379112bd3c8bSSascha Wildner }
379212bd3c8bSSascha Wildner xfer->td_start[xfer->flags_int.curr_dma_set] = last_obj;
379312bd3c8bSSascha Wildner
379412bd3c8bSSascha Wildner if (!xfer->flags_int.curr_dma_set) {
379512bd3c8bSSascha Wildner xfer->flags_int.curr_dma_set = 1;
379612bd3c8bSSascha Wildner goto alloc_dma_set;
379712bd3c8bSSascha Wildner }
379812bd3c8bSSascha Wildner }
379912bd3c8bSSascha Wildner
380012bd3c8bSSascha Wildner static usb_error_t
xhci_configure_reset_endpoint(struct usb_xfer * xfer)380112bd3c8bSSascha Wildner xhci_configure_reset_endpoint(struct usb_xfer *xfer)
380212bd3c8bSSascha Wildner {
380312bd3c8bSSascha Wildner struct xhci_softc *sc = XHCI_BUS2SC(xfer->xroot->bus);
380412bd3c8bSSascha Wildner struct usb_page_search buf_inp;
380512bd3c8bSSascha Wildner struct usb_device *udev;
380612bd3c8bSSascha Wildner struct xhci_endpoint_ext *pepext;
380712bd3c8bSSascha Wildner struct usb_endpoint_descriptor *edesc;
380812bd3c8bSSascha Wildner struct usb_page_cache *pcinp;
380912bd3c8bSSascha Wildner usb_error_t err;
38105e41ab93SMarkus Pfeiffer usb_stream_t stream_id;
381112bd3c8bSSascha Wildner uint8_t index;
381212bd3c8bSSascha Wildner uint8_t epno;
381312bd3c8bSSascha Wildner
381412bd3c8bSSascha Wildner pepext = xhci_get_endpoint_ext(xfer->xroot->udev,
381512bd3c8bSSascha Wildner xfer->endpoint->edesc);
381612bd3c8bSSascha Wildner
381712bd3c8bSSascha Wildner udev = xfer->xroot->udev;
381812bd3c8bSSascha Wildner index = udev->controller_slot_id;
381912bd3c8bSSascha Wildner
382012bd3c8bSSascha Wildner pcinp = &sc->sc_hw.devs[index].input_pc;
382112bd3c8bSSascha Wildner
382212bd3c8bSSascha Wildner usbd_get_page(pcinp, 0, &buf_inp);
382312bd3c8bSSascha Wildner
382412bd3c8bSSascha Wildner edesc = xfer->endpoint->edesc;
382512bd3c8bSSascha Wildner
382612bd3c8bSSascha Wildner epno = edesc->bEndpointAddress;
3827cffc5191SSascha Wildner stream_id = xfer->stream_id;
382812bd3c8bSSascha Wildner
382912bd3c8bSSascha Wildner if ((edesc->bmAttributes & UE_XFERTYPE) == UE_CONTROL)
383012bd3c8bSSascha Wildner epno |= UE_DIR_IN;
383112bd3c8bSSascha Wildner
383212bd3c8bSSascha Wildner epno = XHCI_EPNO2EPID(epno);
383312bd3c8bSSascha Wildner
383412bd3c8bSSascha Wildner if (epno == 0)
383512bd3c8bSSascha Wildner return (USB_ERR_NO_PIPE); /* invalid */
383612bd3c8bSSascha Wildner
383712bd3c8bSSascha Wildner XHCI_CMD_LOCK(sc);
383812bd3c8bSSascha Wildner
383912bd3c8bSSascha Wildner /* configure endpoint */
384012bd3c8bSSascha Wildner
384112bd3c8bSSascha Wildner err = xhci_configure_endpoint_by_xfer(xfer);
384212bd3c8bSSascha Wildner
384312bd3c8bSSascha Wildner if (err != 0) {
384412bd3c8bSSascha Wildner XHCI_CMD_UNLOCK(sc);
384512bd3c8bSSascha Wildner return (err);
384612bd3c8bSSascha Wildner }
384712bd3c8bSSascha Wildner
384812bd3c8bSSascha Wildner /*
384912bd3c8bSSascha Wildner * Get the endpoint into the stopped state according to the
385012bd3c8bSSascha Wildner * endpoint context state diagram in the XHCI specification:
385112bd3c8bSSascha Wildner */
385212bd3c8bSSascha Wildner
385312bd3c8bSSascha Wildner err = xhci_cmd_stop_ep(sc, 0, epno, index);
385412bd3c8bSSascha Wildner
385512bd3c8bSSascha Wildner if (err != 0)
385612bd3c8bSSascha Wildner DPRINTF("Could not stop endpoint %u\n", epno);
385712bd3c8bSSascha Wildner
385812bd3c8bSSascha Wildner err = xhci_cmd_reset_ep(sc, 0, epno, index);
385912bd3c8bSSascha Wildner
386012bd3c8bSSascha Wildner if (err != 0)
386112bd3c8bSSascha Wildner DPRINTF("Could not reset endpoint %u\n", epno);
386212bd3c8bSSascha Wildner
38635e41ab93SMarkus Pfeiffer err = xhci_cmd_set_tr_dequeue_ptr(sc,
38645e41ab93SMarkus Pfeiffer (pepext->physaddr + (stream_id * sizeof(struct xhci_trb) *
38655e41ab93SMarkus Pfeiffer XHCI_MAX_TRANSFERS)) | XHCI_EPCTX_2_DCS_SET(1),
38665e41ab93SMarkus Pfeiffer stream_id, epno, index);
386712bd3c8bSSascha Wildner
386812bd3c8bSSascha Wildner if (err != 0)
386912bd3c8bSSascha Wildner DPRINTF("Could not set dequeue ptr for endpoint %u\n", epno);
387012bd3c8bSSascha Wildner
387112bd3c8bSSascha Wildner /*
387212bd3c8bSSascha Wildner * Get the endpoint into the running state according to the
387312bd3c8bSSascha Wildner * endpoint context state diagram in the XHCI specification:
387412bd3c8bSSascha Wildner */
387512bd3c8bSSascha Wildner
3876cffc5191SSascha Wildner xhci_configure_mask(udev, (1U << epno) | 1U, 0);
387712bd3c8bSSascha Wildner
387812bd3c8bSSascha Wildner err = xhci_cmd_evaluate_ctx(sc, buf_inp.physaddr, index);
387912bd3c8bSSascha Wildner
388012bd3c8bSSascha Wildner if (err != 0)
388112bd3c8bSSascha Wildner DPRINTF("Could not configure endpoint %u\n", epno);
388212bd3c8bSSascha Wildner
388312bd3c8bSSascha Wildner err = xhci_cmd_configure_ep(sc, buf_inp.physaddr, 0, index);
388412bd3c8bSSascha Wildner
388512bd3c8bSSascha Wildner if (err != 0)
388612bd3c8bSSascha Wildner DPRINTF("Could not configure endpoint %u\n", epno);
388712bd3c8bSSascha Wildner
388812bd3c8bSSascha Wildner XHCI_CMD_UNLOCK(sc);
388912bd3c8bSSascha Wildner
389012bd3c8bSSascha Wildner return (0);
389112bd3c8bSSascha Wildner }
389212bd3c8bSSascha Wildner
389312bd3c8bSSascha Wildner static void
xhci_xfer_unsetup(struct usb_xfer * xfer)389412bd3c8bSSascha Wildner xhci_xfer_unsetup(struct usb_xfer *xfer)
389512bd3c8bSSascha Wildner {
389612bd3c8bSSascha Wildner return;
389712bd3c8bSSascha Wildner }
389812bd3c8bSSascha Wildner
389912bd3c8bSSascha Wildner static void
xhci_start_dma_delay(struct usb_xfer * xfer)390012bd3c8bSSascha Wildner xhci_start_dma_delay(struct usb_xfer *xfer)
390112bd3c8bSSascha Wildner {
390212bd3c8bSSascha Wildner struct xhci_softc *sc = XHCI_BUS2SC(xfer->xroot->bus);
390312bd3c8bSSascha Wildner
390412bd3c8bSSascha Wildner /* put transfer on interrupt queue (again) */
390512bd3c8bSSascha Wildner usbd_transfer_enqueue(&sc->sc_bus.intr_q, xfer);
390612bd3c8bSSascha Wildner
390757bed822SMarkus Pfeiffer (void)usb_proc_msignal(USB_BUS_CONTROL_XFER_PROC(&sc->sc_bus),
390812bd3c8bSSascha Wildner &sc->sc_config_msg[0], &sc->sc_config_msg[1]);
390912bd3c8bSSascha Wildner }
391012bd3c8bSSascha Wildner
391112bd3c8bSSascha Wildner static void
xhci_configure_msg(struct usb_proc_msg * pm)391212bd3c8bSSascha Wildner xhci_configure_msg(struct usb_proc_msg *pm)
391312bd3c8bSSascha Wildner {
391412bd3c8bSSascha Wildner struct xhci_softc *sc;
391512bd3c8bSSascha Wildner struct xhci_endpoint_ext *pepext;
391612bd3c8bSSascha Wildner struct usb_xfer *xfer;
391712bd3c8bSSascha Wildner
391812bd3c8bSSascha Wildner sc = XHCI_BUS2SC(((struct usb_bus_msg *)pm)->bus);
391912bd3c8bSSascha Wildner
392012bd3c8bSSascha Wildner restart:
392112bd3c8bSSascha Wildner TAILQ_FOREACH(xfer, &sc->sc_bus.intr_q.head, wait_entry) {
392212bd3c8bSSascha Wildner
392312bd3c8bSSascha Wildner pepext = xhci_get_endpoint_ext(xfer->xroot->udev,
392412bd3c8bSSascha Wildner xfer->endpoint->edesc);
392512bd3c8bSSascha Wildner
392612bd3c8bSSascha Wildner if ((pepext->trb_halted != 0) ||
392712bd3c8bSSascha Wildner (pepext->trb_running == 0)) {
392812bd3c8bSSascha Wildner
392957bed822SMarkus Pfeiffer uint16_t i;
393012bd3c8bSSascha Wildner
393112bd3c8bSSascha Wildner /* clear halted and running */
393212bd3c8bSSascha Wildner pepext->trb_halted = 0;
393312bd3c8bSSascha Wildner pepext->trb_running = 0;
393412bd3c8bSSascha Wildner
393512bd3c8bSSascha Wildner /* nuke remaining buffered transfers */
393612bd3c8bSSascha Wildner
393757bed822SMarkus Pfeiffer for (i = 0; i != (XHCI_MAX_TRANSFERS *
393857bed822SMarkus Pfeiffer XHCI_MAX_STREAMS); i++) {
393912bd3c8bSSascha Wildner /*
394012bd3c8bSSascha Wildner * NOTE: We need to use the timeout
394112bd3c8bSSascha Wildner * error code here else existing
394212bd3c8bSSascha Wildner * isochronous clients can get
394312bd3c8bSSascha Wildner * confused:
394412bd3c8bSSascha Wildner */
394512bd3c8bSSascha Wildner if (pepext->xfer[i] != NULL) {
394612bd3c8bSSascha Wildner xhci_device_done(pepext->xfer[i],
394712bd3c8bSSascha Wildner USB_ERR_TIMEOUT);
394812bd3c8bSSascha Wildner }
394912bd3c8bSSascha Wildner }
395012bd3c8bSSascha Wildner
395112bd3c8bSSascha Wildner /*
395212bd3c8bSSascha Wildner * NOTE: The USB transfer cannot vanish in
395312bd3c8bSSascha Wildner * this state!
395412bd3c8bSSascha Wildner */
395512bd3c8bSSascha Wildner
395612bd3c8bSSascha Wildner USB_BUS_UNLOCK(&sc->sc_bus);
395712bd3c8bSSascha Wildner
395812bd3c8bSSascha Wildner xhci_configure_reset_endpoint(xfer);
395912bd3c8bSSascha Wildner
396012bd3c8bSSascha Wildner USB_BUS_LOCK(&sc->sc_bus);
396112bd3c8bSSascha Wildner
396212bd3c8bSSascha Wildner /* check if halted is still cleared */
396312bd3c8bSSascha Wildner if (pepext->trb_halted == 0) {
396412bd3c8bSSascha Wildner pepext->trb_running = 1;
39655e41ab93SMarkus Pfeiffer memset(pepext->trb_index, 0,
39665e41ab93SMarkus Pfeiffer sizeof(pepext->trb_index));
396712bd3c8bSSascha Wildner }
396812bd3c8bSSascha Wildner goto restart;
396912bd3c8bSSascha Wildner }
397012bd3c8bSSascha Wildner
397112bd3c8bSSascha Wildner if (xfer->flags_int.did_dma_delay) {
397212bd3c8bSSascha Wildner
397312bd3c8bSSascha Wildner /* remove transfer from interrupt queue (again) */
397412bd3c8bSSascha Wildner usbd_transfer_dequeue(xfer);
397512bd3c8bSSascha Wildner
397612bd3c8bSSascha Wildner /* we are finally done */
397712bd3c8bSSascha Wildner usb_dma_delay_done_cb(xfer);
397812bd3c8bSSascha Wildner
397912bd3c8bSSascha Wildner /* queue changed - restart */
398012bd3c8bSSascha Wildner goto restart;
398112bd3c8bSSascha Wildner }
398212bd3c8bSSascha Wildner }
398312bd3c8bSSascha Wildner
398412bd3c8bSSascha Wildner TAILQ_FOREACH(xfer, &sc->sc_bus.intr_q.head, wait_entry) {
398512bd3c8bSSascha Wildner
398612bd3c8bSSascha Wildner /* try to insert xfer on HW queue */
398712bd3c8bSSascha Wildner xhci_transfer_insert(xfer);
398812bd3c8bSSascha Wildner
398912bd3c8bSSascha Wildner /* try to multi buffer */
39905e41ab93SMarkus Pfeiffer xhci_device_generic_multi_enter(xfer->endpoint,
39915e41ab93SMarkus Pfeiffer xfer->stream_id, NULL);
399212bd3c8bSSascha Wildner }
399312bd3c8bSSascha Wildner }
399412bd3c8bSSascha Wildner
399512bd3c8bSSascha Wildner static void
xhci_ep_init(struct usb_device * udev,struct usb_endpoint_descriptor * edesc,struct usb_endpoint * ep)399612bd3c8bSSascha Wildner xhci_ep_init(struct usb_device *udev, struct usb_endpoint_descriptor *edesc,
399712bd3c8bSSascha Wildner struct usb_endpoint *ep)
399812bd3c8bSSascha Wildner {
399912bd3c8bSSascha Wildner struct xhci_endpoint_ext *pepext;
400012bd3c8bSSascha Wildner
400112bd3c8bSSascha Wildner DPRINTFN(2, "endpoint=%p, addr=%d, endpt=%d, mode=%d\n",
400212bd3c8bSSascha Wildner ep, udev->address, edesc->bEndpointAddress, udev->flags.usb_mode);
400312bd3c8bSSascha Wildner
400412bd3c8bSSascha Wildner if (udev->parent_hub == NULL) {
400512bd3c8bSSascha Wildner /* root HUB has special endpoint handling */
400612bd3c8bSSascha Wildner return;
400712bd3c8bSSascha Wildner }
400812bd3c8bSSascha Wildner
400912bd3c8bSSascha Wildner ep->methods = &xhci_device_generic_methods;
401012bd3c8bSSascha Wildner
401112bd3c8bSSascha Wildner pepext = xhci_get_endpoint_ext(udev, edesc);
401212bd3c8bSSascha Wildner
401312bd3c8bSSascha Wildner USB_BUS_LOCK(udev->bus);
401412bd3c8bSSascha Wildner pepext->trb_halted = 1;
401512bd3c8bSSascha Wildner pepext->trb_running = 0;
401612bd3c8bSSascha Wildner USB_BUS_UNLOCK(udev->bus);
401712bd3c8bSSascha Wildner }
401812bd3c8bSSascha Wildner
401912bd3c8bSSascha Wildner static void
xhci_ep_uninit(struct usb_device * udev,struct usb_endpoint * ep)402012bd3c8bSSascha Wildner xhci_ep_uninit(struct usb_device *udev, struct usb_endpoint *ep)
402112bd3c8bSSascha Wildner {
402212bd3c8bSSascha Wildner
402312bd3c8bSSascha Wildner }
402412bd3c8bSSascha Wildner
402512bd3c8bSSascha Wildner static void
xhci_ep_clear_stall(struct usb_device * udev,struct usb_endpoint * ep)402612bd3c8bSSascha Wildner xhci_ep_clear_stall(struct usb_device *udev, struct usb_endpoint *ep)
402712bd3c8bSSascha Wildner {
402812bd3c8bSSascha Wildner struct xhci_endpoint_ext *pepext;
402912bd3c8bSSascha Wildner
403012bd3c8bSSascha Wildner DPRINTF("\n");
403112bd3c8bSSascha Wildner
403212bd3c8bSSascha Wildner if (udev->flags.usb_mode != USB_MODE_HOST) {
403312bd3c8bSSascha Wildner /* not supported */
403412bd3c8bSSascha Wildner return;
403512bd3c8bSSascha Wildner }
403612bd3c8bSSascha Wildner if (udev->parent_hub == NULL) {
403712bd3c8bSSascha Wildner /* root HUB has special endpoint handling */
403812bd3c8bSSascha Wildner return;
403912bd3c8bSSascha Wildner }
404012bd3c8bSSascha Wildner
404112bd3c8bSSascha Wildner pepext = xhci_get_endpoint_ext(udev, ep->edesc);
404212bd3c8bSSascha Wildner
404312bd3c8bSSascha Wildner USB_BUS_LOCK(udev->bus);
404412bd3c8bSSascha Wildner pepext->trb_halted = 1;
404512bd3c8bSSascha Wildner pepext->trb_running = 0;
404612bd3c8bSSascha Wildner USB_BUS_UNLOCK(udev->bus);
404712bd3c8bSSascha Wildner }
404812bd3c8bSSascha Wildner
404912bd3c8bSSascha Wildner static usb_error_t
xhci_device_init(struct usb_device * udev)405012bd3c8bSSascha Wildner xhci_device_init(struct usb_device *udev)
405112bd3c8bSSascha Wildner {
405212bd3c8bSSascha Wildner struct xhci_softc *sc = XHCI_BUS2SC(udev->bus);
405312bd3c8bSSascha Wildner usb_error_t err;
405412bd3c8bSSascha Wildner uint8_t temp;
405512bd3c8bSSascha Wildner
405612bd3c8bSSascha Wildner /* no init for root HUB */
405712bd3c8bSSascha Wildner if (udev->parent_hub == NULL)
405812bd3c8bSSascha Wildner return (0);
405912bd3c8bSSascha Wildner
406012bd3c8bSSascha Wildner XHCI_CMD_LOCK(sc);
406112bd3c8bSSascha Wildner
406212bd3c8bSSascha Wildner /* set invalid default */
406312bd3c8bSSascha Wildner
406412bd3c8bSSascha Wildner udev->controller_slot_id = sc->sc_noslot + 1;
406512bd3c8bSSascha Wildner
406612bd3c8bSSascha Wildner /* try to get a new slot ID from the XHCI */
406712bd3c8bSSascha Wildner
406812bd3c8bSSascha Wildner err = xhci_cmd_enable_slot(sc, &temp);
406912bd3c8bSSascha Wildner
407012bd3c8bSSascha Wildner if (err) {
407112bd3c8bSSascha Wildner XHCI_CMD_UNLOCK(sc);
407212bd3c8bSSascha Wildner return (err);
407312bd3c8bSSascha Wildner }
407412bd3c8bSSascha Wildner
407512bd3c8bSSascha Wildner if (temp > sc->sc_noslot) {
407612bd3c8bSSascha Wildner XHCI_CMD_UNLOCK(sc);
407712bd3c8bSSascha Wildner return (USB_ERR_BAD_ADDRESS);
407812bd3c8bSSascha Wildner }
407912bd3c8bSSascha Wildner
408012bd3c8bSSascha Wildner if (sc->sc_hw.devs[temp].state != XHCI_ST_DISABLED) {
408112bd3c8bSSascha Wildner DPRINTF("slot %u already allocated.\n", temp);
408212bd3c8bSSascha Wildner XHCI_CMD_UNLOCK(sc);
408312bd3c8bSSascha Wildner return (USB_ERR_BAD_ADDRESS);
408412bd3c8bSSascha Wildner }
408512bd3c8bSSascha Wildner
408612bd3c8bSSascha Wildner /* store slot ID for later reference */
408712bd3c8bSSascha Wildner
408812bd3c8bSSascha Wildner udev->controller_slot_id = temp;
408912bd3c8bSSascha Wildner
409012bd3c8bSSascha Wildner /* reset data structure */
409112bd3c8bSSascha Wildner
409212bd3c8bSSascha Wildner memset(&sc->sc_hw.devs[temp], 0, sizeof(sc->sc_hw.devs[0]));
409312bd3c8bSSascha Wildner
409412bd3c8bSSascha Wildner /* set mark slot allocated */
409512bd3c8bSSascha Wildner
409612bd3c8bSSascha Wildner sc->sc_hw.devs[temp].state = XHCI_ST_ENABLED;
409712bd3c8bSSascha Wildner
409812bd3c8bSSascha Wildner err = xhci_alloc_device_ext(udev);
409912bd3c8bSSascha Wildner
410012bd3c8bSSascha Wildner XHCI_CMD_UNLOCK(sc);
410112bd3c8bSSascha Wildner
410212bd3c8bSSascha Wildner /* get device into default state */
410312bd3c8bSSascha Wildner
410412bd3c8bSSascha Wildner if (err == 0)
410512bd3c8bSSascha Wildner err = xhci_set_address(udev, NULL, 0);
410612bd3c8bSSascha Wildner
410712bd3c8bSSascha Wildner return (err);
410812bd3c8bSSascha Wildner }
410912bd3c8bSSascha Wildner
411012bd3c8bSSascha Wildner static void
xhci_device_uninit(struct usb_device * udev)411112bd3c8bSSascha Wildner xhci_device_uninit(struct usb_device *udev)
411212bd3c8bSSascha Wildner {
411312bd3c8bSSascha Wildner struct xhci_softc *sc = XHCI_BUS2SC(udev->bus);
411412bd3c8bSSascha Wildner uint8_t index;
411512bd3c8bSSascha Wildner
411612bd3c8bSSascha Wildner /* no init for root HUB */
411712bd3c8bSSascha Wildner if (udev->parent_hub == NULL)
411812bd3c8bSSascha Wildner return;
411912bd3c8bSSascha Wildner
412012bd3c8bSSascha Wildner XHCI_CMD_LOCK(sc);
412112bd3c8bSSascha Wildner
412212bd3c8bSSascha Wildner index = udev->controller_slot_id;
412312bd3c8bSSascha Wildner
412412bd3c8bSSascha Wildner if (index <= sc->sc_noslot) {
412512bd3c8bSSascha Wildner xhci_cmd_disable_slot(sc, index);
412612bd3c8bSSascha Wildner sc->sc_hw.devs[index].state = XHCI_ST_DISABLED;
412712bd3c8bSSascha Wildner
412812bd3c8bSSascha Wildner /* free device extension */
412912bd3c8bSSascha Wildner xhci_free_device_ext(udev);
413012bd3c8bSSascha Wildner }
413112bd3c8bSSascha Wildner
413212bd3c8bSSascha Wildner XHCI_CMD_UNLOCK(sc);
413312bd3c8bSSascha Wildner }
413412bd3c8bSSascha Wildner
413512bd3c8bSSascha Wildner static void
xhci_get_dma_delay(struct usb_device * udev,uint32_t * pus)413612bd3c8bSSascha Wildner xhci_get_dma_delay(struct usb_device *udev, uint32_t *pus)
413712bd3c8bSSascha Wildner {
413812bd3c8bSSascha Wildner /*
413912bd3c8bSSascha Wildner * Wait until the hardware has finished any possible use of
414012bd3c8bSSascha Wildner * the transfer descriptor(s)
414112bd3c8bSSascha Wildner */
414212bd3c8bSSascha Wildner *pus = 2048; /* microseconds */
414312bd3c8bSSascha Wildner }
414412bd3c8bSSascha Wildner
414512bd3c8bSSascha Wildner static void
xhci_device_resume(struct usb_device * udev)414612bd3c8bSSascha Wildner xhci_device_resume(struct usb_device *udev)
414712bd3c8bSSascha Wildner {
414812bd3c8bSSascha Wildner struct xhci_softc *sc = XHCI_BUS2SC(udev->bus);
414912bd3c8bSSascha Wildner uint8_t index;
415012bd3c8bSSascha Wildner uint8_t n;
415157bed822SMarkus Pfeiffer uint8_t p;
415212bd3c8bSSascha Wildner
415312bd3c8bSSascha Wildner DPRINTF("\n");
415412bd3c8bSSascha Wildner
415512bd3c8bSSascha Wildner /* check for root HUB */
415612bd3c8bSSascha Wildner if (udev->parent_hub == NULL)
415712bd3c8bSSascha Wildner return;
415812bd3c8bSSascha Wildner
415912bd3c8bSSascha Wildner index = udev->controller_slot_id;
416012bd3c8bSSascha Wildner
416112bd3c8bSSascha Wildner XHCI_CMD_LOCK(sc);
416212bd3c8bSSascha Wildner
416312bd3c8bSSascha Wildner /* blindly resume all endpoints */
416412bd3c8bSSascha Wildner
416512bd3c8bSSascha Wildner USB_BUS_LOCK(udev->bus);
416612bd3c8bSSascha Wildner
416757bed822SMarkus Pfeiffer for (n = 1; n != XHCI_MAX_ENDPOINTS; n++) {
416857bed822SMarkus Pfeiffer for (p = 0; p != XHCI_MAX_STREAMS; p++) {
416957bed822SMarkus Pfeiffer XWRITE4(sc, door, XHCI_DOORBELL(index),
417057bed822SMarkus Pfeiffer n | XHCI_DB_SID_SET(p));
417157bed822SMarkus Pfeiffer }
417257bed822SMarkus Pfeiffer }
417312bd3c8bSSascha Wildner
417412bd3c8bSSascha Wildner USB_BUS_UNLOCK(udev->bus);
417512bd3c8bSSascha Wildner
417612bd3c8bSSascha Wildner XHCI_CMD_UNLOCK(sc);
417712bd3c8bSSascha Wildner }
417812bd3c8bSSascha Wildner
417912bd3c8bSSascha Wildner static void
xhci_device_suspend(struct usb_device * udev)418012bd3c8bSSascha Wildner xhci_device_suspend(struct usb_device *udev)
418112bd3c8bSSascha Wildner {
418212bd3c8bSSascha Wildner struct xhci_softc *sc = XHCI_BUS2SC(udev->bus);
418312bd3c8bSSascha Wildner uint8_t index;
418412bd3c8bSSascha Wildner uint8_t n;
418512bd3c8bSSascha Wildner usb_error_t err;
418612bd3c8bSSascha Wildner
418712bd3c8bSSascha Wildner DPRINTF("\n");
418812bd3c8bSSascha Wildner
418912bd3c8bSSascha Wildner /* check for root HUB */
419012bd3c8bSSascha Wildner if (udev->parent_hub == NULL)
419112bd3c8bSSascha Wildner return;
419212bd3c8bSSascha Wildner
419312bd3c8bSSascha Wildner index = udev->controller_slot_id;
419412bd3c8bSSascha Wildner
419512bd3c8bSSascha Wildner XHCI_CMD_LOCK(sc);
419612bd3c8bSSascha Wildner
419712bd3c8bSSascha Wildner /* blindly suspend all endpoints */
419812bd3c8bSSascha Wildner
419912bd3c8bSSascha Wildner for (n = 1; n != XHCI_MAX_ENDPOINTS; n++) {
420012bd3c8bSSascha Wildner err = xhci_cmd_stop_ep(sc, 1, n, index);
420112bd3c8bSSascha Wildner if (err != 0) {
420212bd3c8bSSascha Wildner DPRINTF("Failed to suspend endpoint "
420312bd3c8bSSascha Wildner "%u on slot %u (ignored).\n", n, index);
420412bd3c8bSSascha Wildner }
420512bd3c8bSSascha Wildner }
420612bd3c8bSSascha Wildner
420712bd3c8bSSascha Wildner XHCI_CMD_UNLOCK(sc);
420812bd3c8bSSascha Wildner }
420912bd3c8bSSascha Wildner
421012bd3c8bSSascha Wildner static void
xhci_set_hw_power(struct usb_bus * bus)421112bd3c8bSSascha Wildner xhci_set_hw_power(struct usb_bus *bus)
421212bd3c8bSSascha Wildner {
421312bd3c8bSSascha Wildner DPRINTF("\n");
421412bd3c8bSSascha Wildner }
421512bd3c8bSSascha Wildner
421612bd3c8bSSascha Wildner static void
xhci_device_state_change(struct usb_device * udev)421712bd3c8bSSascha Wildner xhci_device_state_change(struct usb_device *udev)
421812bd3c8bSSascha Wildner {
421912bd3c8bSSascha Wildner struct xhci_softc *sc = XHCI_BUS2SC(udev->bus);
422012bd3c8bSSascha Wildner struct usb_page_search buf_inp;
422112bd3c8bSSascha Wildner usb_error_t err;
422212bd3c8bSSascha Wildner uint8_t index;
422312bd3c8bSSascha Wildner
422412bd3c8bSSascha Wildner /* check for root HUB */
422512bd3c8bSSascha Wildner if (udev->parent_hub == NULL)
422612bd3c8bSSascha Wildner return;
422712bd3c8bSSascha Wildner
422812bd3c8bSSascha Wildner index = udev->controller_slot_id;
422912bd3c8bSSascha Wildner
423012bd3c8bSSascha Wildner DPRINTF("\n");
423112bd3c8bSSascha Wildner
423212bd3c8bSSascha Wildner if (usb_get_device_state(udev) == USB_STATE_CONFIGURED) {
423312bd3c8bSSascha Wildner err = uhub_query_info(udev, &sc->sc_hw.devs[index].nports,
423412bd3c8bSSascha Wildner &sc->sc_hw.devs[index].tt);
423512bd3c8bSSascha Wildner if (err != 0)
423612bd3c8bSSascha Wildner sc->sc_hw.devs[index].nports = 0;
423712bd3c8bSSascha Wildner }
423812bd3c8bSSascha Wildner
423912bd3c8bSSascha Wildner XHCI_CMD_LOCK(sc);
424012bd3c8bSSascha Wildner
424112bd3c8bSSascha Wildner switch (usb_get_device_state(udev)) {
424212bd3c8bSSascha Wildner case USB_STATE_POWERED:
424312bd3c8bSSascha Wildner if (sc->sc_hw.devs[index].state == XHCI_ST_DEFAULT)
424412bd3c8bSSascha Wildner break;
424512bd3c8bSSascha Wildner
42468089c9b6SMarkus Pfeiffer /* set default state */
424712bd3c8bSSascha Wildner sc->sc_hw.devs[index].state = XHCI_ST_DEFAULT;
424812bd3c8bSSascha Wildner
42498089c9b6SMarkus Pfeiffer /* reset number of contexts */
42508089c9b6SMarkus Pfeiffer sc->sc_hw.devs[index].context_num = 0;
42518089c9b6SMarkus Pfeiffer
425212bd3c8bSSascha Wildner err = xhci_cmd_reset_dev(sc, index);
425312bd3c8bSSascha Wildner
425412bd3c8bSSascha Wildner if (err != 0) {
425512bd3c8bSSascha Wildner DPRINTF("Device reset failed "
425612bd3c8bSSascha Wildner "for slot %u.\n", index);
425712bd3c8bSSascha Wildner }
425812bd3c8bSSascha Wildner break;
425912bd3c8bSSascha Wildner
426012bd3c8bSSascha Wildner case USB_STATE_ADDRESSED:
426112bd3c8bSSascha Wildner if (sc->sc_hw.devs[index].state == XHCI_ST_ADDRESSED)
426212bd3c8bSSascha Wildner break;
426312bd3c8bSSascha Wildner
426412bd3c8bSSascha Wildner sc->sc_hw.devs[index].state = XHCI_ST_ADDRESSED;
426512bd3c8bSSascha Wildner
426612bd3c8bSSascha Wildner err = xhci_cmd_configure_ep(sc, 0, 1, index);
426712bd3c8bSSascha Wildner
426812bd3c8bSSascha Wildner if (err) {
426912bd3c8bSSascha Wildner DPRINTF("Failed to deconfigure "
427012bd3c8bSSascha Wildner "slot %u.\n", index);
427112bd3c8bSSascha Wildner }
427212bd3c8bSSascha Wildner break;
427312bd3c8bSSascha Wildner
427412bd3c8bSSascha Wildner case USB_STATE_CONFIGURED:
427512bd3c8bSSascha Wildner if (sc->sc_hw.devs[index].state == XHCI_ST_CONFIGURED)
427612bd3c8bSSascha Wildner break;
427712bd3c8bSSascha Wildner
42788089c9b6SMarkus Pfeiffer /* set configured state */
427912bd3c8bSSascha Wildner sc->sc_hw.devs[index].state = XHCI_ST_CONFIGURED;
428012bd3c8bSSascha Wildner
42818089c9b6SMarkus Pfeiffer /* reset number of contexts */
42828089c9b6SMarkus Pfeiffer sc->sc_hw.devs[index].context_num = 0;
42838089c9b6SMarkus Pfeiffer
428412bd3c8bSSascha Wildner usbd_get_page(&sc->sc_hw.devs[index].input_pc, 0, &buf_inp);
428512bd3c8bSSascha Wildner
42868089c9b6SMarkus Pfeiffer xhci_configure_mask(udev, 3, 0);
428712bd3c8bSSascha Wildner
428812bd3c8bSSascha Wildner err = xhci_configure_device(udev);
428912bd3c8bSSascha Wildner if (err != 0) {
429012bd3c8bSSascha Wildner DPRINTF("Could not configure device "
429112bd3c8bSSascha Wildner "at slot %u.\n", index);
429212bd3c8bSSascha Wildner }
429312bd3c8bSSascha Wildner
429412bd3c8bSSascha Wildner err = xhci_cmd_evaluate_ctx(sc, buf_inp.physaddr, index);
429512bd3c8bSSascha Wildner if (err != 0) {
429612bd3c8bSSascha Wildner DPRINTF("Could not evaluate device "
429712bd3c8bSSascha Wildner "context at slot %u.\n", index);
429812bd3c8bSSascha Wildner }
429912bd3c8bSSascha Wildner break;
430012bd3c8bSSascha Wildner
430112bd3c8bSSascha Wildner default:
430212bd3c8bSSascha Wildner break;
430312bd3c8bSSascha Wildner }
430412bd3c8bSSascha Wildner XHCI_CMD_UNLOCK(sc);
430512bd3c8bSSascha Wildner }
430612bd3c8bSSascha Wildner
43075e41ab93SMarkus Pfeiffer static usb_error_t
xhci_set_endpoint_mode(struct usb_device * udev,struct usb_endpoint * ep,uint8_t ep_mode)43085e41ab93SMarkus Pfeiffer xhci_set_endpoint_mode(struct usb_device *udev, struct usb_endpoint *ep,
43095e41ab93SMarkus Pfeiffer uint8_t ep_mode)
43105e41ab93SMarkus Pfeiffer {
43115e41ab93SMarkus Pfeiffer switch (ep_mode) {
43125e41ab93SMarkus Pfeiffer case USB_EP_MODE_DEFAULT:
43135e41ab93SMarkus Pfeiffer return (0);
43145e41ab93SMarkus Pfeiffer case USB_EP_MODE_STREAMS:
4315320fabc5SMarkus Pfeiffer if (xhcistreams == 0 ||
4316320fabc5SMarkus Pfeiffer (ep->edesc->bmAttributes & UE_XFERTYPE) != UE_BULK ||
43175e41ab93SMarkus Pfeiffer udev->speed != USB_SPEED_SUPER)
43185e41ab93SMarkus Pfeiffer return (USB_ERR_INVAL);
43195e41ab93SMarkus Pfeiffer return (0);
43205e41ab93SMarkus Pfeiffer default:
43215e41ab93SMarkus Pfeiffer return (USB_ERR_INVAL);
43225e41ab93SMarkus Pfeiffer }
43235e41ab93SMarkus Pfeiffer }
43245e41ab93SMarkus Pfeiffer
4325320fabc5SMarkus Pfeiffer static const struct usb_bus_methods xhci_bus_methods = {
432612bd3c8bSSascha Wildner .endpoint_init = xhci_ep_init,
432712bd3c8bSSascha Wildner .endpoint_uninit = xhci_ep_uninit,
432812bd3c8bSSascha Wildner .xfer_setup = xhci_xfer_setup,
432912bd3c8bSSascha Wildner .xfer_unsetup = xhci_xfer_unsetup,
433012bd3c8bSSascha Wildner .get_dma_delay = xhci_get_dma_delay,
433112bd3c8bSSascha Wildner .device_init = xhci_device_init,
433212bd3c8bSSascha Wildner .device_uninit = xhci_device_uninit,
433312bd3c8bSSascha Wildner .device_resume = xhci_device_resume,
433412bd3c8bSSascha Wildner .device_suspend = xhci_device_suspend,
433512bd3c8bSSascha Wildner .set_hw_power = xhci_set_hw_power,
433612bd3c8bSSascha Wildner .roothub_exec = xhci_roothub_exec,
433712bd3c8bSSascha Wildner .xfer_poll = xhci_do_poll,
433812bd3c8bSSascha Wildner .start_dma_delay = xhci_start_dma_delay,
433912bd3c8bSSascha Wildner .set_address = xhci_set_address,
434012bd3c8bSSascha Wildner .clear_stall = xhci_ep_clear_stall,
434112bd3c8bSSascha Wildner .device_state_change = xhci_device_state_change,
434212bd3c8bSSascha Wildner .set_hw_power_sleep = xhci_set_hw_power_sleep,
43435e41ab93SMarkus Pfeiffer .set_endpoint_mode = xhci_set_endpoint_mode,
434412bd3c8bSSascha Wildner };
4345