xref: /dflybsd-src/sys/bus/u4b/controller/ehcireg.h (revision 56fe6b68029ecfe026662660f3193f380d822be3)
1*12bd3c8bSSascha Wildner /* $FreeBSD$ */
2*12bd3c8bSSascha Wildner /*-
3*12bd3c8bSSascha Wildner  * Copyright (c) 2001 The NetBSD Foundation, Inc.
4*12bd3c8bSSascha Wildner  * All rights reserved.
5*12bd3c8bSSascha Wildner  *
6*12bd3c8bSSascha Wildner  * This code is derived from software contributed to The NetBSD Foundation
7*12bd3c8bSSascha Wildner  * by Lennart Augustsson (lennart@augustsson.net).
8*12bd3c8bSSascha Wildner  *
9*12bd3c8bSSascha Wildner  * Redistribution and use in source and binary forms, with or without
10*12bd3c8bSSascha Wildner  * modification, are permitted provided that the following conditions
11*12bd3c8bSSascha Wildner  * are met:
12*12bd3c8bSSascha Wildner  * 1. Redistributions of source code must retain the above copyright
13*12bd3c8bSSascha Wildner  *    notice, this list of conditions and the following disclaimer.
14*12bd3c8bSSascha Wildner  * 2. Redistributions in binary form must reproduce the above copyright
15*12bd3c8bSSascha Wildner  *    notice, this list of conditions and the following disclaimer in the
16*12bd3c8bSSascha Wildner  *    documentation and/or other materials provided with the distribution.
17*12bd3c8bSSascha Wildner  *
18*12bd3c8bSSascha Wildner  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
19*12bd3c8bSSascha Wildner  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
20*12bd3c8bSSascha Wildner  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
21*12bd3c8bSSascha Wildner  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
22*12bd3c8bSSascha Wildner  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23*12bd3c8bSSascha Wildner  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24*12bd3c8bSSascha Wildner  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25*12bd3c8bSSascha Wildner  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26*12bd3c8bSSascha Wildner  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27*12bd3c8bSSascha Wildner  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28*12bd3c8bSSascha Wildner  * POSSIBILITY OF SUCH DAMAGE.
29*12bd3c8bSSascha Wildner  */
30*12bd3c8bSSascha Wildner 
31*12bd3c8bSSascha Wildner #ifndef _EHCIREG_H_
32*12bd3c8bSSascha Wildner #define	_EHCIREG_H_
33*12bd3c8bSSascha Wildner 
34*12bd3c8bSSascha Wildner /* PCI config registers  */
35*12bd3c8bSSascha Wildner #define	PCI_CBMEM		0x10	/* configuration base MEM */
36*12bd3c8bSSascha Wildner #define	PCI_INTERFACE_EHCI	0x20
37*12bd3c8bSSascha Wildner #define	PCI_USBREV		0x60	/* RO USB protocol revision */
38*12bd3c8bSSascha Wildner #define	PCI_USB_REV_MASK	0xff
39*12bd3c8bSSascha Wildner #define	PCI_USB_REV_PRE_1_0	0x00
40*12bd3c8bSSascha Wildner #define	PCI_USB_REV_1_0		0x10
41*12bd3c8bSSascha Wildner #define	PCI_USB_REV_1_1		0x11
42*12bd3c8bSSascha Wildner #define	PCI_USB_REV_2_0		0x20
43*12bd3c8bSSascha Wildner #define	PCI_EHCI_FLADJ		0x61	/* RW Frame len adj, SOF=59488+6*fladj */
44*12bd3c8bSSascha Wildner #define	PCI_EHCI_PORTWAKECAP	0x62	/* RW Port wake caps (opt)  */
45*12bd3c8bSSascha Wildner 
46*12bd3c8bSSascha Wildner /* EHCI Extended Capabilities */
47*12bd3c8bSSascha Wildner #define	EHCI_EC_LEGSUP		0x01
48*12bd3c8bSSascha Wildner #define	EHCI_EECP_NEXT(x)	(((x) >> 8) & 0xff)
49*12bd3c8bSSascha Wildner #define	EHCI_EECP_ID(x)		((x) & 0xff)
50*12bd3c8bSSascha Wildner 
51*12bd3c8bSSascha Wildner /* Legacy support extended capability */
52*12bd3c8bSSascha Wildner #define	EHCI_LEGSUP_BIOS_SEM		0x02
53*12bd3c8bSSascha Wildner #define	EHCI_LEGSUP_OS_SEM		0x03
54*12bd3c8bSSascha Wildner #define	EHCI_LEGSUP_USBLEGCTLSTS	0x04
55*12bd3c8bSSascha Wildner 
56*12bd3c8bSSascha Wildner /* EHCI capability registers */
57*12bd3c8bSSascha Wildner #define	EHCI_CAPLEN_HCIVERSION	0x00	/* RO Capability register length
58*12bd3c8bSSascha Wildner 					 * (least-significant byte) and
59*12bd3c8bSSascha Wildner 					 * interface version number (two
60*12bd3c8bSSascha Wildner 					 * most significant)
61*12bd3c8bSSascha Wildner 					 */
62*12bd3c8bSSascha Wildner #define EHCI_CAPLENGTH(x)	((x) & 0xff)
63*12bd3c8bSSascha Wildner #define EHCI_HCIVERSION(x)	(((x) >> 16) & 0xffff)
64*12bd3c8bSSascha Wildner #define	EHCI_HCSPARAMS		0x04	/* RO Structural parameters */
65*12bd3c8bSSascha Wildner #define	EHCI_HCS_DEBUGPORT(x)	(((x) >> 20) & 0xf)
66*12bd3c8bSSascha Wildner #define	EHCI_HCS_P_INDICATOR(x) ((x) & 0x10000)
67*12bd3c8bSSascha Wildner #define	EHCI_HCS_N_CC(x)	(((x) >> 12) & 0xf)	/* # of companion ctlrs */
68*12bd3c8bSSascha Wildner #define	EHCI_HCS_N_PCC(x)	(((x) >> 8) & 0xf)	/* # of ports per comp. */
69*12bd3c8bSSascha Wildner #define	EHCI_HCS_PPC(x)		((x) & 0x10)	/* port power control */
70*12bd3c8bSSascha Wildner #define	EHCI_HCS_N_PORTS(x)	((x) & 0xf)	/* # of ports */
71*12bd3c8bSSascha Wildner #define	EHCI_HCCPARAMS		0x08	/* RO Capability parameters */
72*12bd3c8bSSascha Wildner #define	EHCI_HCC_EECP(x)	(((x) >> 8) & 0xff)	/* extended ports caps */
73*12bd3c8bSSascha Wildner #define	EHCI_HCC_IST(x)		(((x) >> 4) & 0xf)	/* isoc sched threshold */
74*12bd3c8bSSascha Wildner #define	EHCI_HCC_ASPC(x)	((x) & 0x4)	/* async sched park cap */
75*12bd3c8bSSascha Wildner #define	EHCI_HCC_PFLF(x)	((x) & 0x2)	/* prog frame list flag */
76*12bd3c8bSSascha Wildner #define	EHCI_HCC_64BIT(x)	((x) & 0x1)	/* 64 bit address cap */
77*12bd3c8bSSascha Wildner #define	EHCI_HCSP_PORTROUTE	0x0c	/* RO Companion port route description */
78*12bd3c8bSSascha Wildner 
79*12bd3c8bSSascha Wildner /* EHCI operational registers.  Offset given by EHCI_CAPLENGTH register */
80*12bd3c8bSSascha Wildner #define	EHCI_USBCMD		0x00	/* RO, RW, WO Command register */
81*12bd3c8bSSascha Wildner #define	EHCI_CMD_ITC_M		0x00ff0000	/* RW interrupt threshold ctrl */
82*12bd3c8bSSascha Wildner #define	EHCI_CMD_ITC_1		0x00010000
83*12bd3c8bSSascha Wildner #define	EHCI_CMD_ITC_2		0x00020000
84*12bd3c8bSSascha Wildner #define	EHCI_CMD_ITC_4		0x00040000
85*12bd3c8bSSascha Wildner #define	EHCI_CMD_ITC_8		0x00080000
86*12bd3c8bSSascha Wildner #define	EHCI_CMD_ITC_16		0x00100000
87*12bd3c8bSSascha Wildner #define	EHCI_CMD_ITC_32		0x00200000
88*12bd3c8bSSascha Wildner #define	EHCI_CMD_ITC_64		0x00400000
89*12bd3c8bSSascha Wildner #define	EHCI_CMD_ASPME		0x00000800	/* RW/RO async park enable */
90*12bd3c8bSSascha Wildner #define	EHCI_CMD_ASPMC		0x00000300	/* RW/RO async park count */
91*12bd3c8bSSascha Wildner #define	EHCI_CMD_LHCR		0x00000080	/* RW light host ctrl reset */
92*12bd3c8bSSascha Wildner #define	EHCI_CMD_IAAD		0x00000040	/* RW intr on async adv door
93*12bd3c8bSSascha Wildner 						 * bell */
94*12bd3c8bSSascha Wildner #define	EHCI_CMD_ASE		0x00000020	/* RW async sched enable */
95*12bd3c8bSSascha Wildner #define	EHCI_CMD_PSE		0x00000010	/* RW periodic sched enable */
96*12bd3c8bSSascha Wildner #define	EHCI_CMD_FLS_M		0x0000000c	/* RW/RO frame list size */
97*12bd3c8bSSascha Wildner #define	EHCI_CMD_FLS(x)		(((x) >> 2) & 3)	/* RW/RO frame list size */
98*12bd3c8bSSascha Wildner #define	EHCI_CMD_HCRESET	0x00000002	/* RW reset */
99*12bd3c8bSSascha Wildner #define	EHCI_CMD_RS		0x00000001	/* RW run/stop */
100*12bd3c8bSSascha Wildner #define	EHCI_USBSTS		0x04	/* RO, RW, RWC Status register */
101*12bd3c8bSSascha Wildner #define	EHCI_STS_ASS		0x00008000	/* RO async sched status */
102*12bd3c8bSSascha Wildner #define	EHCI_STS_PSS		0x00004000	/* RO periodic sched status */
103*12bd3c8bSSascha Wildner #define	EHCI_STS_REC		0x00002000	/* RO reclamation */
104*12bd3c8bSSascha Wildner #define	EHCI_STS_HCH		0x00001000	/* RO host controller halted */
105*12bd3c8bSSascha Wildner #define	EHCI_STS_IAA		0x00000020	/* RWC interrupt on async adv */
106*12bd3c8bSSascha Wildner #define	EHCI_STS_HSE		0x00000010	/* RWC host system error */
107*12bd3c8bSSascha Wildner #define	EHCI_STS_FLR		0x00000008	/* RWC frame list rollover */
108*12bd3c8bSSascha Wildner #define	EHCI_STS_PCD		0x00000004	/* RWC port change detect */
109*12bd3c8bSSascha Wildner #define	EHCI_STS_ERRINT		0x00000002	/* RWC error interrupt */
110*12bd3c8bSSascha Wildner #define	EHCI_STS_INT		0x00000001	/* RWC interrupt */
111*12bd3c8bSSascha Wildner #define	EHCI_STS_INTRS(x)	((x) & 0x3f)
112*12bd3c8bSSascha Wildner 
113*12bd3c8bSSascha Wildner /*
114*12bd3c8bSSascha Wildner  * NOTE: the doorbell interrupt is enabled, but the doorbell is never
115*12bd3c8bSSascha Wildner  * used! SiS chipsets require this.
116*12bd3c8bSSascha Wildner  */
117*12bd3c8bSSascha Wildner #define	EHCI_NORMAL_INTRS	(EHCI_STS_IAA | EHCI_STS_HSE |	\
118*12bd3c8bSSascha Wildner 				EHCI_STS_PCD | EHCI_STS_ERRINT | EHCI_STS_INT)
119*12bd3c8bSSascha Wildner 
120*12bd3c8bSSascha Wildner #define	EHCI_USBINTR		0x08	/* RW Interrupt register */
121*12bd3c8bSSascha Wildner #define	EHCI_INTR_IAAE		0x00000020	/* interrupt on async advance
122*12bd3c8bSSascha Wildner 						 * ena */
123*12bd3c8bSSascha Wildner #define	EHCI_INTR_HSEE		0x00000010	/* host system error ena */
124*12bd3c8bSSascha Wildner #define	EHCI_INTR_FLRE		0x00000008	/* frame list rollover ena */
125*12bd3c8bSSascha Wildner #define	EHCI_INTR_PCIE		0x00000004	/* port change ena */
126*12bd3c8bSSascha Wildner #define	EHCI_INTR_UEIE		0x00000002	/* USB error intr ena */
127*12bd3c8bSSascha Wildner #define	EHCI_INTR_UIE		0x00000001	/* USB intr ena */
128*12bd3c8bSSascha Wildner 
129*12bd3c8bSSascha Wildner #define	EHCI_FRINDEX		0x0c	/* RW Frame Index register */
130*12bd3c8bSSascha Wildner 
131*12bd3c8bSSascha Wildner #define	EHCI_CTRLDSSEGMENT	0x10	/* RW Control Data Structure Segment */
132*12bd3c8bSSascha Wildner 
133*12bd3c8bSSascha Wildner #define	EHCI_PERIODICLISTBASE	0x14	/* RW Periodic List Base */
134*12bd3c8bSSascha Wildner #define	EHCI_ASYNCLISTADDR	0x18	/* RW Async List Base */
135*12bd3c8bSSascha Wildner 
136*12bd3c8bSSascha Wildner #define	EHCI_CONFIGFLAG		0x40	/* RW Configure Flag register */
137*12bd3c8bSSascha Wildner #define	EHCI_CONF_CF		0x00000001	/* RW configure flag */
138*12bd3c8bSSascha Wildner 
139*12bd3c8bSSascha Wildner #define	EHCI_PORTSC(n)		(0x40+(4*(n)))	/* RO, RW, RWC Port Status reg */
140*12bd3c8bSSascha Wildner #define	EHCI_PS_WKOC_E		0x00400000	/* RW wake on over current ena */
141*12bd3c8bSSascha Wildner #define	EHCI_PS_WKDSCNNT_E	0x00200000	/* RW wake on disconnect ena */
142*12bd3c8bSSascha Wildner #define	EHCI_PS_WKCNNT_E	0x00100000	/* RW wake on connect ena */
143*12bd3c8bSSascha Wildner #define	EHCI_PS_PTC		0x000f0000	/* RW port test control */
144*12bd3c8bSSascha Wildner #define	EHCI_PS_PIC		0x0000c000	/* RW port indicator control */
145*12bd3c8bSSascha Wildner #define	EHCI_PS_PO		0x00002000	/* RW port owner */
146*12bd3c8bSSascha Wildner #define	EHCI_PS_PP		0x00001000	/* RW,RO port power */
147*12bd3c8bSSascha Wildner #define	EHCI_PS_LS		0x00000c00	/* RO line status */
148*12bd3c8bSSascha Wildner #define	EHCI_PS_IS_LOWSPEED(x)	(((x) & EHCI_PS_LS) == 0x00000400)
149*12bd3c8bSSascha Wildner #define	EHCI_PS_PR		0x00000100	/* RW port reset */
150*12bd3c8bSSascha Wildner #define	EHCI_PS_SUSP		0x00000080	/* RW suspend */
151*12bd3c8bSSascha Wildner #define	EHCI_PS_FPR		0x00000040	/* RW force port resume */
152*12bd3c8bSSascha Wildner #define	EHCI_PS_OCC		0x00000020	/* RWC over current change */
153*12bd3c8bSSascha Wildner #define	EHCI_PS_OCA		0x00000010	/* RO over current active */
154*12bd3c8bSSascha Wildner #define	EHCI_PS_PEC		0x00000008	/* RWC port enable change */
155*12bd3c8bSSascha Wildner #define	EHCI_PS_PE		0x00000004	/* RW port enable */
156*12bd3c8bSSascha Wildner #define	EHCI_PS_CSC		0x00000002	/* RWC connect status change */
157*12bd3c8bSSascha Wildner #define	EHCI_PS_CS		0x00000001	/* RO connect status */
158*12bd3c8bSSascha Wildner #define	EHCI_PS_CLEAR		(EHCI_PS_OCC | EHCI_PS_PEC | EHCI_PS_CSC)
159*12bd3c8bSSascha Wildner 
160*12bd3c8bSSascha Wildner #define	EHCI_USBMODE		0x68	/* RW USB Device mode register */
161*12bd3c8bSSascha Wildner #define	EHCI_UM_CM		0x00000003	/* R/WO Controller Mode */
162*12bd3c8bSSascha Wildner #define	EHCI_UM_CM_IDLE		0x0	/* Idle */
163*12bd3c8bSSascha Wildner #define	EHCI_UM_CM_HOST		0x3	/* Host Controller */
164*12bd3c8bSSascha Wildner #define	EHCI_UM_ES		0x00000004	/* R/WO Endian Select */
165*12bd3c8bSSascha Wildner #define	EHCI_UM_ES_LE		0x0	/* Little-endian byte alignment */
166*12bd3c8bSSascha Wildner #define	EHCI_UM_ES_BE		0x4	/* Big-endian byte alignment */
167*12bd3c8bSSascha Wildner #define	EHCI_UM_SDIS		0x00000010	/* R/WO Stream Disable Mode */
168*12bd3c8bSSascha Wildner 
169*12bd3c8bSSascha Wildner #define	EHCI_PORT_RESET_COMPLETE	2	/* ms */
170*12bd3c8bSSascha Wildner 
171*12bd3c8bSSascha Wildner #endif	/* _EHCIREG_H_ */
172