1d6644679SSascha Wildner /*- 2d6644679SSascha Wildner * Copyright (c) 2006 M. Warner Losh. All rights reserved. 385ccd313SImre Vadász * Copyright (c) 2017 Marius Strobl <marius@FreeBSD.org> 4d6644679SSascha Wildner * 5d6644679SSascha Wildner * Redistribution and use in source and binary forms, with or without 6d6644679SSascha Wildner * modification, are permitted provided that the following conditions 7d6644679SSascha Wildner * are met: 8d6644679SSascha Wildner * 1. Redistributions of source code must retain the above copyright 9d6644679SSascha Wildner * notice, this list of conditions and the following disclaimer. 10d6644679SSascha Wildner * 2. Redistributions in binary form must reproduce the above copyright 11d6644679SSascha Wildner * notice, this list of conditions and the following disclaimer in the 12d6644679SSascha Wildner * documentation and/or other materials provided with the distribution. 13d6644679SSascha Wildner * 14d6644679SSascha Wildner * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 15d6644679SSascha Wildner * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 16d6644679SSascha Wildner * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 17d6644679SSascha Wildner * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 18d6644679SSascha Wildner * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 19d6644679SSascha Wildner * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 20d6644679SSascha Wildner * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 21d6644679SSascha Wildner * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 22d6644679SSascha Wildner * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 23d6644679SSascha Wildner * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 24d6644679SSascha Wildner * 25d6644679SSascha Wildner * Portions of this software may have been developed with reference to 26d6644679SSascha Wildner * the SD Simplified Specification. The following disclaimer may apply: 27d6644679SSascha Wildner * 28d6644679SSascha Wildner * The following conditions apply to the release of the simplified 29d6644679SSascha Wildner * specification ("Simplified Specification") by the SD Card Association and 30d6644679SSascha Wildner * the SD Group. The Simplified Specification is a subset of the complete SD 31d6644679SSascha Wildner * Specification which is owned by the SD Card Association and the SD 32d6644679SSascha Wildner * Group. This Simplified Specification is provided on a non-confidential 33d6644679SSascha Wildner * basis subject to the disclaimers below. Any implementation of the 34d6644679SSascha Wildner * Simplified Specification may require a license from the SD Card 35d6644679SSascha Wildner * Association, SD Group, SD-3C LLC or other third parties. 36d6644679SSascha Wildner * 37d6644679SSascha Wildner * Disclaimers: 38d6644679SSascha Wildner * 39d6644679SSascha Wildner * The information contained in the Simplified Specification is presented only 40d6644679SSascha Wildner * as a standard specification for SD Cards and SD Host/Ancillary products and 41d6644679SSascha Wildner * is provided "AS-IS" without any representations or warranties of any 42d6644679SSascha Wildner * kind. No responsibility is assumed by the SD Group, SD-3C LLC or the SD 43d6644679SSascha Wildner * Card Association for any damages, any infringements of patents or other 44d6644679SSascha Wildner * right of the SD Group, SD-3C LLC, the SD Card Association or any third 45d6644679SSascha Wildner * parties, which may result from its use. No license is granted by 46d6644679SSascha Wildner * implication, estoppel or otherwise under any patent or other rights of the 47d6644679SSascha Wildner * SD Group, SD-3C LLC, the SD Card Association or any third party. Nothing 48d6644679SSascha Wildner * herein shall be construed as an obligation by the SD Group, the SD-3C LLC 49d6644679SSascha Wildner * or the SD Card Association to disclose or distribute any technical 50d6644679SSascha Wildner * information, know-how or other confidential information to any third party. 51d6644679SSascha Wildner * 52d6644679SSascha Wildner * $FreeBSD: src/sys/dev/mmc/mmcreg.h,v 1.8 2009/02/03 04:28:45 imp Exp $ 53d6644679SSascha Wildner */ 54d6644679SSascha Wildner 55d6644679SSascha Wildner #ifndef BUS_MMC_MMCREG_H 56d6644679SSascha Wildner #define BUS_MMC_MMCREG_H 57d6644679SSascha Wildner 58d6644679SSascha Wildner /* 59d6644679SSascha Wildner * This file contains the register definitions for the mmc and sd busses. 60d6644679SSascha Wildner * They are taken from publicly available sources. 61d6644679SSascha Wildner */ 62d6644679SSascha Wildner 63d6644679SSascha Wildner struct mmc_data; 64d6644679SSascha Wildner struct mmc_request; 65d6644679SSascha Wildner 66d6644679SSascha Wildner struct mmc_command { 67d6644679SSascha Wildner uint32_t opcode; 68d6644679SSascha Wildner uint32_t arg; 69d6644679SSascha Wildner uint32_t resp[4]; 70d6644679SSascha Wildner uint32_t flags; /* Expected responses */ 71d6644679SSascha Wildner #define MMC_RSP_PRESENT (1ul << 0) /* Response */ 72d6644679SSascha Wildner #define MMC_RSP_136 (1ul << 1) /* 136 bit response */ 73d6644679SSascha Wildner #define MMC_RSP_CRC (1ul << 2) /* Expect valid crc */ 74d6644679SSascha Wildner #define MMC_RSP_BUSY (1ul << 3) /* Card may send busy */ 75d6644679SSascha Wildner #define MMC_RSP_OPCODE (1ul << 4) /* Response include opcode */ 76d6644679SSascha Wildner #define MMC_RSP_MASK 0x1ful 77d6644679SSascha Wildner #define MMC_CMD_AC (0ul << 5) /* Addressed Command, no data */ 78d6644679SSascha Wildner #define MMC_CMD_ADTC (1ul << 5) /* Addressed Data transfer cmd */ 79d6644679SSascha Wildner #define MMC_CMD_BC (2ul << 5) /* Broadcast command, no response */ 80d6644679SSascha Wildner #define MMC_CMD_BCR (3ul << 5) /* Broadcast command with response */ 81d6644679SSascha Wildner #define MMC_CMD_MASK (3ul << 5) 82d6644679SSascha Wildner 83d6644679SSascha Wildner /* Possible response types defined in the standard: */ 84d6644679SSascha Wildner #define MMC_RSP_NONE (0) 85d6644679SSascha Wildner #define MMC_RSP_R1 (MMC_RSP_PRESENT | MMC_RSP_CRC | MMC_RSP_OPCODE) 86d6644679SSascha Wildner #define MMC_RSP_R1B (MMC_RSP_PRESENT | MMC_RSP_CRC | MMC_RSP_OPCODE | MMC_RSP_BUSY) 87d6644679SSascha Wildner #define MMC_RSP_R2 (MMC_RSP_PRESENT | MMC_RSP_136 | MMC_RSP_CRC) 88d6644679SSascha Wildner #define MMC_RSP_R3 (MMC_RSP_PRESENT) 89d6644679SSascha Wildner #define MMC_RSP_R6 (MMC_RSP_PRESENT | MMC_RSP_CRC) 90d6644679SSascha Wildner #define MMC_RSP_R7 (MMC_RSP_PRESENT | MMC_RSP_CRC) 91d6644679SSascha Wildner #define MMC_RSP(x) ((x) & MMC_RSP_MASK) 92d6644679SSascha Wildner uint32_t retries; 93d6644679SSascha Wildner uint32_t error; 94d6644679SSascha Wildner #define MMC_ERR_NONE 0 95d6644679SSascha Wildner #define MMC_ERR_TIMEOUT 1 96d6644679SSascha Wildner #define MMC_ERR_BADCRC 2 97d6644679SSascha Wildner #define MMC_ERR_FIFO 3 98d6644679SSascha Wildner #define MMC_ERR_FAILED 4 99d6644679SSascha Wildner #define MMC_ERR_INVALID 5 100d6644679SSascha Wildner #define MMC_ERR_NO_MEMORY 6 101d6644679SSascha Wildner #define MMC_ERR_MAX 6 102d6644679SSascha Wildner struct mmc_data *data; /* Data segment with cmd */ 103d6644679SSascha Wildner struct mmc_request *mrq; /* backpointer to request */ 104d6644679SSascha Wildner }; 105d6644679SSascha Wildner 106d6644679SSascha Wildner /* 107d6644679SSascha Wildner * R1 responses 108d6644679SSascha Wildner * 109d6644679SSascha Wildner * Types (per SD 2.0 standard) 110d6644679SSascha Wildner * e : error bit 111d6644679SSascha Wildner * s : status bit 112d6644679SSascha Wildner * r : detected and set for the actual command response 113d6644679SSascha Wildner * x : Detected and set during command execution. The host can get 114d6644679SSascha Wildner * the status by issuing a command with R1 response. 115d6644679SSascha Wildner * 116d6644679SSascha Wildner * Clear Condition (per SD 2.0 standard) 117d6644679SSascha Wildner * a : according to the card current state. 118d6644679SSascha Wildner * b : always related to the previous command. reception of a valid 119d6644679SSascha Wildner * command will clear it (with a delay of one command). 120d6644679SSascha Wildner * c : clear by read 121d6644679SSascha Wildner */ 122d6644679SSascha Wildner #define R1_OUT_OF_RANGE (1u << 31) /* erx, c */ 123d6644679SSascha Wildner #define R1_ADDRESS_ERROR (1u << 30) /* erx, c */ 124d6644679SSascha Wildner #define R1_BLOCK_LEN_ERROR (1u << 29) /* erx, c */ 125d6644679SSascha Wildner #define R1_ERASE_SEQ_ERROR (1u << 28) /* er, c */ 126d6644679SSascha Wildner #define R1_ERASE_PARAM (1u << 27) /* erx, c */ 127d6644679SSascha Wildner #define R1_WP_VIOLATION (1u << 26) /* erx, c */ 128d6644679SSascha Wildner #define R1_CARD_IS_LOCKED (1u << 25) /* sx, a */ 129d6644679SSascha Wildner #define R1_LOCK_UNLOCK_FAILED (1u << 24) /* erx, c */ 130d6644679SSascha Wildner #define R1_COM_CRC_ERROR (1u << 23) /* er, b */ 131d6644679SSascha Wildner #define R1_ILLEGAL_COMMAND (1u << 22) /* er, b */ 132d6644679SSascha Wildner #define R1_CARD_ECC_FAILED (1u << 21) /* erx, c */ 133d6644679SSascha Wildner #define R1_CC_ERROR (1u << 20) /* erx, c */ 134d6644679SSascha Wildner #define R1_ERROR (1u << 19) /* erx, c */ 135d6644679SSascha Wildner #define R1_CSD_OVERWRITE (1u << 16) /* erx, c */ 136d6644679SSascha Wildner #define R1_WP_ERASE_SKIP (1u << 15) /* erx, c */ 137d6644679SSascha Wildner #define R1_CARD_ECC_DISABLED (1u << 14) /* sx, a */ 138d6644679SSascha Wildner #define R1_ERASE_RESET (1u << 13) /* sr, c */ 139d6644679SSascha Wildner #define R1_CURRENT_STATE_MASK (0xfu << 9) /* sx, b */ 140d6644679SSascha Wildner #define R1_READY_FOR_DATA (1u << 8) /* sx, a */ 14185ccd313SImre Vadász #define R1_SWITCH_ERROR (1u << 7) /* sx, c */ 142d6644679SSascha Wildner #define R1_APP_CMD (1u << 5) /* sr, c */ 143d6644679SSascha Wildner #define R1_AKE_SEQ_ERROR (1u << 3) /* er, c */ 144a3433507SImre Vadász #define R1_STATUS(x) ((x) & 0xFFFFE000) 145a3433507SImre Vadász #define R1_CURRENT_STATE(x) (((x) & R1_CURRENT_STATE_MASK) >> 9) 146d6644679SSascha Wildner #define R1_STATE_IDLE 0 147d6644679SSascha Wildner #define R1_STATE_READY 1 148d6644679SSascha Wildner #define R1_STATE_IDENT 2 149d6644679SSascha Wildner #define R1_STATE_STBY 3 150d6644679SSascha Wildner #define R1_STATE_TRAN 4 151d6644679SSascha Wildner #define R1_STATE_DATA 5 152d6644679SSascha Wildner #define R1_STATE_RCV 6 153d6644679SSascha Wildner #define R1_STATE_PRG 7 154d6644679SSascha Wildner #define R1_STATE_DIS 8 155d6644679SSascha Wildner 156d6644679SSascha Wildner struct mmc_data { 157d6644679SSascha Wildner size_t len; /* size of the data */ 158d6644679SSascha Wildner size_t xfer_len; 159d6644679SSascha Wildner void *data; /* data buffer */ 160d6644679SSascha Wildner uint32_t flags; 161d6644679SSascha Wildner #define MMC_DATA_WRITE (1UL << 0) 162d6644679SSascha Wildner #define MMC_DATA_READ (1UL << 1) 163d6644679SSascha Wildner #define MMC_DATA_STREAM (1UL << 2) 164d6644679SSascha Wildner #define MMC_DATA_MULTI (1UL << 3) 165d6644679SSascha Wildner struct mmc_request *mrq; 166d6644679SSascha Wildner }; 167d6644679SSascha Wildner 168d6644679SSascha Wildner struct mmc_request { 169d6644679SSascha Wildner struct mmc_command *cmd; 170d6644679SSascha Wildner struct mmc_command *stop; 171d6644679SSascha Wildner void (*done)(struct mmc_request *); /* Completion function */ 172d6644679SSascha Wildner void *done_data; /* requestor set data */ 173d6644679SSascha Wildner uint32_t flags; 174d6644679SSascha Wildner #define MMC_REQ_DONE 1 175d6644679SSascha Wildner }; 176d6644679SSascha Wildner 177d6644679SSascha Wildner /* Command definitions */ 178d6644679SSascha Wildner 179d6644679SSascha Wildner /* Class 0 and 1: Basic commands & read stream commands */ 180d6644679SSascha Wildner #define MMC_GO_IDLE_STATE 0 181d6644679SSascha Wildner #define MMC_SEND_OP_COND 1 182d6644679SSascha Wildner #define MMC_ALL_SEND_CID 2 183d6644679SSascha Wildner #define MMC_SET_RELATIVE_ADDR 3 184d6644679SSascha Wildner #define SD_SEND_RELATIVE_ADDR 3 185d6644679SSascha Wildner #define MMC_SET_DSR 4 18685ccd313SImre Vadász #define MMC_SLEEP_AWAKE 5 187d6644679SSascha Wildner #define MMC_SWITCH_FUNC 6 188d6644679SSascha Wildner #define MMC_SWITCH_FUNC_CMDS 0 189d6644679SSascha Wildner #define MMC_SWITCH_FUNC_SET 1 190d6644679SSascha Wildner #define MMC_SWITCH_FUNC_CLR 2 191d6644679SSascha Wildner #define MMC_SWITCH_FUNC_WR 3 192d6644679SSascha Wildner #define MMC_SELECT_CARD 7 193d6644679SSascha Wildner #define MMC_DESELECT_CARD 7 194d6644679SSascha Wildner #define MMC_SEND_EXT_CSD 8 195d6644679SSascha Wildner #define SD_SEND_IF_COND 8 196d6644679SSascha Wildner #define MMC_SEND_CSD 9 197d6644679SSascha Wildner #define MMC_SEND_CID 10 198d6644679SSascha Wildner #define MMC_READ_DAT_UNTIL_STOP 11 199d6644679SSascha Wildner #define MMC_STOP_TRANSMISSION 12 200d6644679SSascha Wildner #define MMC_SEND_STATUS 13 201d6644679SSascha Wildner #define MMC_BUSTEST_R 14 202d6644679SSascha Wildner #define MMC_GO_INACTIVE_STATE 15 203d6644679SSascha Wildner #define MMC_BUSTEST_W 19 204d6644679SSascha Wildner 205d6644679SSascha Wildner /* Class 2: Block oriented read commands */ 206d6644679SSascha Wildner #define MMC_SET_BLOCKLEN 16 207d6644679SSascha Wildner #define MMC_READ_SINGLE_BLOCK 17 208d6644679SSascha Wildner #define MMC_READ_MULTIPLE_BLOCK 18 209*7ba10b88SImre Vadász #define MMC_SEND_TUNING_BLOCK 19 210*7ba10b88SImre Vadász #define MMC_SEND_TUNING_BLOCK_HS200 21 211d6644679SSascha Wildner 212d6644679SSascha Wildner /* Class 3: Stream write commands */ 213d6644679SSascha Wildner #define MMC_WRITE_DAT_UNTIL_STOP 20 214d6644679SSascha Wildner /* reserved: 22 */ 215d6644679SSascha Wildner 216d6644679SSascha Wildner /* Class 4: Block oriented write commands */ 217d6644679SSascha Wildner #define MMC_SET_BLOCK_COUNT 23 218d6644679SSascha Wildner #define MMC_WRITE_BLOCK 24 219d6644679SSascha Wildner #define MMC_WRITE_MULTIPLE_BLOCK 25 220d6644679SSascha Wildner #define MMC_PROGARM_CID 26 221d6644679SSascha Wildner #define MMC_PROGRAM_CSD 27 222d6644679SSascha Wildner 223d6644679SSascha Wildner /* Class 6: Block oriented write protection commands */ 224d6644679SSascha Wildner #define MMC_SET_WRITE_PROT 28 225d6644679SSascha Wildner #define MMC_CLR_WRITE_PROT 29 226d6644679SSascha Wildner #define MMC_SEND_WRITE_PROT 30 227d6644679SSascha Wildner /* reserved: 31 */ 228d6644679SSascha Wildner 229d6644679SSascha Wildner /* Class 5: Erase commands */ 230d6644679SSascha Wildner #define SD_ERASE_WR_BLK_START 32 231d6644679SSascha Wildner #define SD_ERASE_WR_BLK_END 33 232d6644679SSascha Wildner /* 34 -- reserved old command */ 233d6644679SSascha Wildner #define MMC_ERASE_GROUP_START 35 234d6644679SSascha Wildner #define MMC_ERASE_GROUP_END 36 235d6644679SSascha Wildner /* 37 -- reserved old command */ 236d6644679SSascha Wildner #define MMC_ERASE 38 237d6644679SSascha Wildner 238d6644679SSascha Wildner /* Class 9: I/O mode commands */ 239d6644679SSascha Wildner #define MMC_FAST_IO 39 240d6644679SSascha Wildner #define MMC_GO_IRQ_STATE 40 241d6644679SSascha Wildner /* reserved: 41 */ 242d6644679SSascha Wildner 243d6644679SSascha Wildner /* Class 7: Lock card */ 244d6644679SSascha Wildner #define MMC_LOCK_UNLOCK 42 245d6644679SSascha Wildner /* reserved: 43 */ 246d6644679SSascha Wildner /* reserved: 44 */ 247d6644679SSascha Wildner /* reserved: 45 */ 248d6644679SSascha Wildner /* reserved: 46 */ 249d6644679SSascha Wildner /* reserved: 47 */ 250d6644679SSascha Wildner /* reserved: 48 */ 251d6644679SSascha Wildner /* reserved: 49 */ 252d6644679SSascha Wildner /* reserved: 50 */ 253d6644679SSascha Wildner /* reserved: 51 */ 254d6644679SSascha Wildner /* reserved: 54 */ 255d6644679SSascha Wildner 256d6644679SSascha Wildner /* Class 8: Application specific commands */ 257d6644679SSascha Wildner #define MMC_APP_CMD 55 258d6644679SSascha Wildner #define MMC_GEN_CMD 56 259d6644679SSascha Wildner /* reserved: 57 */ 260d6644679SSascha Wildner /* reserved: 58 */ 261d6644679SSascha Wildner /* reserved: 59 */ 262d6644679SSascha Wildner /* reserved for mfg: 60 */ 263d6644679SSascha Wildner /* reserved for mfg: 61 */ 264d6644679SSascha Wildner /* reserved for mfg: 62 */ 265d6644679SSascha Wildner /* reserved for mfg: 63 */ 266d6644679SSascha Wildner 267d6644679SSascha Wildner /* Class 9: I/O cards (sd) */ 268d6644679SSascha Wildner #define SD_IO_RW_DIRECT 52 269d6644679SSascha Wildner #define SD_IO_RW_EXTENDED 53 270d6644679SSascha Wildner 271d6644679SSascha Wildner /* Class 10: Switch function commands */ 272d6644679SSascha Wildner #define SD_SWITCH_FUNC 6 273d6644679SSascha Wildner /* reserved: 34 */ 274d6644679SSascha Wildner /* reserved: 35 */ 275d6644679SSascha Wildner /* reserved: 36 */ 276d6644679SSascha Wildner /* reserved: 37 */ 277d6644679SSascha Wildner /* reserved: 50 */ 278d6644679SSascha Wildner /* reserved: 57 */ 279d6644679SSascha Wildner 280d6644679SSascha Wildner /* Application specific commands for SD */ 281d6644679SSascha Wildner #define ACMD_SET_BUS_WIDTH 6 282d6644679SSascha Wildner #define ACMD_SD_STATUS 13 283d6644679SSascha Wildner #define ACMD_SEND_NUM_WR_BLOCKS 22 284d6644679SSascha Wildner #define ACMD_SET_WR_BLK_ERASE_COUNT 23 285d6644679SSascha Wildner #define ACMD_SD_SEND_OP_COND 41 286d6644679SSascha Wildner #define ACMD_SET_CLR_CARD_DETECT 42 287d6644679SSascha Wildner #define ACMD_SEND_SCR 51 288d6644679SSascha Wildner 289d6644679SSascha Wildner /* 290d6644679SSascha Wildner * EXT_CSD fields 291d6644679SSascha Wildner */ 29285ccd313SImre Vadász #define EXT_CSD_EXT_PART_ATTR 52 /* R/W, 2 bytes */ 29385ccd313SImre Vadász #define EXT_CSD_ENH_START_ADDR 136 /* R/W, 4 bytes */ 29485ccd313SImre Vadász #define EXT_CSD_ENH_SIZE_MULT 140 /* R/W, 3 bytes */ 29585ccd313SImre Vadász #define EXT_CSD_GP_SIZE_MULT 143 /* R/W, 12 bytes */ 29685ccd313SImre Vadász #define EXT_CSD_PART_SET 155 /* R/W */ 29785ccd313SImre Vadász #define EXT_CSD_PART_ATTR 156 /* R/W */ 29885ccd313SImre Vadász #define EXT_CSD_PART_SUPPORT 160 /* RO */ 29985ccd313SImre Vadász #define EXT_CSD_RPMB_MULT 168 /* RO */ 30085ccd313SImre Vadász #define EXT_CSD_BOOT_WP_STATUS 174 /* RO */ 301d6644679SSascha Wildner #define EXT_CSD_ERASE_GRP_DEF 175 /* R/W */ 30285ccd313SImre Vadász #define EXT_CSD_PART_CONFIG 179 /* R/W */ 303d6644679SSascha Wildner #define EXT_CSD_BUS_WIDTH 183 /* R/W */ 304*7ba10b88SImre Vadász #define EXT_CSD_STROBE_SUPPORT 184 /* RO */ 305d6644679SSascha Wildner #define EXT_CSD_HS_TIMING 185 /* R/W */ 306*7ba10b88SImre Vadász #define EXT_CSD_POWER_CLASS 187 /* R/W */ 307d6644679SSascha Wildner #define EXT_CSD_CARD_TYPE 196 /* RO */ 308*7ba10b88SImre Vadász #define EXT_CSD_DRIVER_STRENGTH 197 /* RO */ 309d6644679SSascha Wildner #define EXT_CSD_REV 192 /* RO */ 31085ccd313SImre Vadász #define EXT_CSD_PART_SWITCH_TO 199 /* RO */ 311*7ba10b88SImre Vadász #define EXT_CSD_PWR_CL_52_195 200 /* RO */ 312*7ba10b88SImre Vadász #define EXT_CSD_PWR_CL_26_195 201 /* RO */ 313*7ba10b88SImre Vadász #define EXT_CSD_PWR_CL_52_360 202 /* RO */ 314*7ba10b88SImre Vadász #define EXT_CSD_PWR_CL_26_360 203 /* RO */ 315d6644679SSascha Wildner #define EXT_CSD_SEC_CNT 212 /* RO, 4 bytes */ 31685ccd313SImre Vadász #define EXT_CSD_HC_WP_GRP_SIZE 221 /* RO */ 317d6644679SSascha Wildner #define EXT_CSD_ERASE_TO_MULT 223 /* RO */ 318d6644679SSascha Wildner #define EXT_CSD_ERASE_GRP_SIZE 224 /* RO */ 31985ccd313SImre Vadász #define EXT_CSD_BOOT_SIZE_MULT 226 /* RO */ 320*7ba10b88SImre Vadász #define EXT_CSD_PWR_CL_200_195 236 /* RO */ 321*7ba10b88SImre Vadász #define EXT_CSD_PWR_CL_200_360 237 /* RO */ 322*7ba10b88SImre Vadász #define EXT_CSD_PWR_CL_52_195_DDR 238 /* RO */ 323*7ba10b88SImre Vadász #define EXT_CSD_PWR_CL_52_360_DDR 239 /* RO */ 32485ccd313SImre Vadász #define EXT_CSD_GEN_CMD6_TIME 248 /* RO */ 325*7ba10b88SImre Vadász #define EXT_CSD_PWR_CL_200_360_DDR 253 /* RO */ 326d6644679SSascha Wildner 327d6644679SSascha Wildner /* 328d6644679SSascha Wildner * EXT_CSD field definitions 329d6644679SSascha Wildner */ 33085ccd313SImre Vadász #define EXT_CSD_EXT_PART_ATTR_DEFAULT 0x0 33185ccd313SImre Vadász #define EXT_CSD_EXT_PART_ATTR_SYSTEMCODE 0x1 33285ccd313SImre Vadász #define EXT_CSD_EXT_PART_ATTR_NPERSISTENT 0x2 33385ccd313SImre Vadász 33485ccd313SImre Vadász #define EXT_CSD_PART_SET_COMPLETED 0x01 33585ccd313SImre Vadász 33685ccd313SImre Vadász #define EXT_CSD_PART_ATTR_ENH_USR 0x01 33785ccd313SImre Vadász #define EXT_CSD_PART_ATTR_ENH_GP0 0x02 33885ccd313SImre Vadász #define EXT_CSD_PART_ATTR_ENH_GP1 0x04 33985ccd313SImre Vadász #define EXT_CSD_PART_ATTR_ENH_GP2 0x08 34085ccd313SImre Vadász #define EXT_CSD_PART_ATTR_ENH_GP3 0x10 34185ccd313SImre Vadász #define EXT_CSD_PART_ATTR_ENH_MASK 0x1f 34285ccd313SImre Vadász 34385ccd313SImre Vadász #define EXT_CSD_PART_SUPPORT_EN 0x01 34485ccd313SImre Vadász #define EXT_CSD_PART_SUPPORT_ENH_ATTR_EN 0x02 34585ccd313SImre Vadász #define EXT_CSD_PART_SUPPORT_EXT_ATTR_EN 0x04 34685ccd313SImre Vadász 34785ccd313SImre Vadász #define EXT_CSD_BOOT_WP_STATUS_BOOT0_PWR 0x01 34885ccd313SImre Vadász #define EXT_CSD_BOOT_WP_STATUS_BOOT0_PERM 0x02 34985ccd313SImre Vadász #define EXT_CSD_BOOT_WP_STATUS_BOOT0_MASK 0x03 35085ccd313SImre Vadász #define EXT_CSD_BOOT_WP_STATUS_BOOT1_PWR 0x04 35185ccd313SImre Vadász #define EXT_CSD_BOOT_WP_STATUS_BOOT1_PERM 0x08 35285ccd313SImre Vadász #define EXT_CSD_BOOT_WP_STATUS_BOOT1_MASK 0x0c 35385ccd313SImre Vadász 35485ccd313SImre Vadász #define EXT_CSD_ERASE_GRP_DEF_EN 0x01 35585ccd313SImre Vadász 35685ccd313SImre Vadász #define EXT_CSD_PART_CONFIG_ACC_DEFAULT 0x00 35785ccd313SImre Vadász #define EXT_CSD_PART_CONFIG_ACC_BOOT0 0x01 35885ccd313SImre Vadász #define EXT_CSD_PART_CONFIG_ACC_BOOT1 0x02 35985ccd313SImre Vadász #define EXT_CSD_PART_CONFIG_ACC_RPMB 0x03 36085ccd313SImre Vadász #define EXT_CSD_PART_CONFIG_ACC_GP0 0x04 36185ccd313SImre Vadász #define EXT_CSD_PART_CONFIG_ACC_GP1 0x05 36285ccd313SImre Vadász #define EXT_CSD_PART_CONFIG_ACC_GP2 0x06 36385ccd313SImre Vadász #define EXT_CSD_PART_CONFIG_ACC_GP3 0x07 36485ccd313SImre Vadász #define EXT_CSD_PART_CONFIG_ACC_MASK 0x07 36585ccd313SImre Vadász #define EXT_CSD_PART_CONFIG_BOOT0 0x08 36685ccd313SImre Vadász #define EXT_CSD_PART_CONFIG_BOOT1 0x10 36785ccd313SImre Vadász #define EXT_CSD_PART_CONFIG_BOOT_USR 0x38 36885ccd313SImre Vadász #define EXT_CSD_PART_CONFIG_BOOT_MASK 0x38 36985ccd313SImre Vadász 370d6644679SSascha Wildner #define EXT_CSD_CMD_SET_NORMAL 1 371d6644679SSascha Wildner #define EXT_CSD_CMD_SET_SECURE 2 372d6644679SSascha Wildner #define EXT_CSD_CMD_SET_CPSECURE 4 373d6644679SSascha Wildner 374*7ba10b88SImre Vadász #define EXT_CSD_HS_TIMING_BC 0 375*7ba10b88SImre Vadász #define EXT_CSD_HS_TIMING_HS 1 376*7ba10b88SImre Vadász #define EXT_CSD_HS_TIMING_DDR200 2 377*7ba10b88SImre Vadász #define EXT_CSD_HS_TIMING_DDR400 3 378*7ba10b88SImre Vadász #define EXT_CSD_HS_TIMING_DRV_STR_SHIFT 4 379*7ba10b88SImre Vadász 380*7ba10b88SImre Vadász #define EXT_CSD_POWER_CLASS_8BIT_MASK 0xf0 381*7ba10b88SImre Vadász #define EXT_CSD_POWER_CLASS_8BIT_SHIFT 4 382*7ba10b88SImre Vadász #define EXT_CSD_POWER_CLASS_4BIT_MASK 0x0f 383*7ba10b88SImre Vadász #define EXT_CSD_POWER_CLASS_4BIT_SHIFT 0 384*7ba10b88SImre Vadász 385*7ba10b88SImre Vadász #define EXT_CSD_CARD_TYPE_HS_26 0x0001 386*7ba10b88SImre Vadász #define EXT_CSD_CARD_TYPE_HS_52 0x0002 387*7ba10b88SImre Vadász #define EXT_CSD_CARD_TYPE_DDR_52_1_8V 0x0004 388*7ba10b88SImre Vadász #define EXT_CSD_CARD_TYPE_DDR_52_1_2V 0x0008 389*7ba10b88SImre Vadász #define EXT_CSD_CARD_TYPE_HS200_1_8V 0x0010 390*7ba10b88SImre Vadász #define EXT_CSD_CARD_TYPE_HS200_1_2V 0x0020 391*7ba10b88SImre Vadász #define EXT_CSD_CARD_TYPE_HS400_1_8V 0x0040 392*7ba10b88SImre Vadász #define EXT_CSD_CARD_TYPE_HS400_1_2V 0x0080 393*7ba10b88SImre Vadász #define EXT_CSD_CARD_TYPE_HS400ES 0x0100 394d6644679SSascha Wildner 395d6644679SSascha Wildner #define EXT_CSD_BUS_WIDTH_1 0 396d6644679SSascha Wildner #define EXT_CSD_BUS_WIDTH_4 1 397d6644679SSascha Wildner #define EXT_CSD_BUS_WIDTH_8 2 398*7ba10b88SImre Vadász #define EXT_CSD_BUS_WIDTH_4_DDR 5 399*7ba10b88SImre Vadász #define EXT_CSD_BUS_WIDTH_8_DDR 6 400*7ba10b88SImre Vadász #define EXT_CSD_BUS_WIDTH_ES 0x80 401d6644679SSascha Wildner 402*7ba10b88SImre Vadász #define MMC_TYPE_HS_26_MAX 26000000 403*7ba10b88SImre Vadász #define MMC_TYPE_HS_52_MAX 52000000 404*7ba10b88SImre Vadász #define MMC_TYPE_DDR52_MAX 52000000 405*7ba10b88SImre Vadász #define MMC_TYPE_HS200_HS400ES_MAX 200000000 406d6644679SSascha Wildner 407d6644679SSascha Wildner /* 408d6644679SSascha Wildner * SD bus widths 409d6644679SSascha Wildner */ 410d6644679SSascha Wildner #define SD_BUS_WIDTH_1 0 411d6644679SSascha Wildner #define SD_BUS_WIDTH_4 2 412d6644679SSascha Wildner 413d6644679SSascha Wildner /* 414d6644679SSascha Wildner * SD Switch 415d6644679SSascha Wildner */ 416d6644679SSascha Wildner #define SD_SWITCH_MODE_CHECK 0 417d6644679SSascha Wildner #define SD_SWITCH_MODE_SET 1 418d6644679SSascha Wildner #define SD_SWITCH_GROUP1 0 419d6644679SSascha Wildner #define SD_SWITCH_NORMAL_MODE 0 420d6644679SSascha Wildner #define SD_SWITCH_HS_MODE 1 421*7ba10b88SImre Vadász #define SD_SWITCH_SDR50_MODE 2 422*7ba10b88SImre Vadász #define SD_SWITCH_SDR104_MODE 3 423*7ba10b88SImre Vadász #define SD_SWITCH_DDR50 4 424d6644679SSascha Wildner #define SD_SWITCH_NOCHANGE 0xF 425d6644679SSascha Wildner 426a3433507SImre Vadász #define SD_CLR_CARD_DETECT 0 427a3433507SImre Vadász #define SD_SET_CARD_DETECT 1 428a3433507SImre Vadász 429*7ba10b88SImre Vadász #define SD_HS_MAX 50000000 430*7ba10b88SImre Vadász #define SD_DDR50_MAX 50000000 431*7ba10b88SImre Vadász #define SD_SDR12_MAX 25000000 432*7ba10b88SImre Vadász #define SD_SDR25_MAX 50000000 433*7ba10b88SImre Vadász #define SD_SDR50_MAX 100000000 434*7ba10b88SImre Vadász #define SD_SDR104_MAX 208000000 435*7ba10b88SImre Vadász 436*7ba10b88SImre Vadász /* Specifications require 400 kHz max. during ID phase. */ 437*7ba10b88SImre Vadász #define SD_MMC_CARD_ID_FREQUENCY 400000 438d6644679SSascha Wildner 439d6644679SSascha Wildner /* OCR bits */ 440d6644679SSascha Wildner 441d6644679SSascha Wildner /* 442d6644679SSascha Wildner * in SD 2.0 spec, bits 8-14 are now marked reserved 443d6644679SSascha Wildner * Low voltage in SD2.0 spec is bit 7, TBD voltage 444*7ba10b88SImre Vadász * Low voltage in MMC 3.31 spec is bit 7, 1.65-1.95V 445d6644679SSascha Wildner * Specs prior to MMC 3.31 defined bits 0-7 as voltages down to 1.5V. 446d6644679SSascha Wildner * 3.31 redefined them to be reserved and also said that cards had to 447d6644679SSascha Wildner * support the 2.7-3.6V and fixed the OCR to be 0xfff8000 for high voltage 448d6644679SSascha Wildner * cards. MMC 4.0 says that a dual voltage card responds with 0xfff8080. 449d6644679SSascha Wildner * Looks like the fine-grained control of the voltage tolerance ranges 450d6644679SSascha Wildner * was abandoned. 451d6644679SSascha Wildner * 452d6644679SSascha Wildner * The MMC_OCR_CCS appears to be valid for only SD cards. 453d6644679SSascha Wildner */ 454d6644679SSascha Wildner #define MMC_OCR_VOLTAGE 0x3fffffffU /* Vdd Voltage mask */ 455*7ba10b88SImre Vadász #define MMC_OCR_MIN_VOLTAGE_SHIFT 7 456d6644679SSascha Wildner #define MMC_OCR_LOW_VOLTAGE (1u << 7) /* Low Voltage Range -- tbd */ 457d6644679SSascha Wildner #define MMC_OCR_200_210 (1U << 8) /* Vdd voltage 2.00 ~ 2.10 */ 458d6644679SSascha Wildner #define MMC_OCR_210_220 (1U << 9) /* Vdd voltage 2.10 ~ 2.20 */ 459d6644679SSascha Wildner #define MMC_OCR_220_230 (1U << 10) /* Vdd voltage 2.20 ~ 2.30 */ 460d6644679SSascha Wildner #define MMC_OCR_230_240 (1U << 11) /* Vdd voltage 2.30 ~ 2.40 */ 461d6644679SSascha Wildner #define MMC_OCR_240_250 (1U << 12) /* Vdd voltage 2.40 ~ 2.50 */ 462d6644679SSascha Wildner #define MMC_OCR_250_260 (1U << 13) /* Vdd voltage 2.50 ~ 2.60 */ 463d6644679SSascha Wildner #define MMC_OCR_260_270 (1U << 14) /* Vdd voltage 2.60 ~ 2.70 */ 464d6644679SSascha Wildner #define MMC_OCR_270_280 (1U << 15) /* Vdd voltage 2.70 ~ 2.80 */ 465d6644679SSascha Wildner #define MMC_OCR_280_290 (1U << 16) /* Vdd voltage 2.80 ~ 2.90 */ 466d6644679SSascha Wildner #define MMC_OCR_290_300 (1U << 17) /* Vdd voltage 2.90 ~ 3.00 */ 467d6644679SSascha Wildner #define MMC_OCR_300_310 (1U << 18) /* Vdd voltage 3.00 ~ 3.10 */ 468d6644679SSascha Wildner #define MMC_OCR_310_320 (1U << 19) /* Vdd voltage 3.10 ~ 3.20 */ 469d6644679SSascha Wildner #define MMC_OCR_320_330 (1U << 20) /* Vdd voltage 3.20 ~ 3.30 */ 470d6644679SSascha Wildner #define MMC_OCR_330_340 (1U << 21) /* Vdd voltage 3.30 ~ 3.40 */ 471d6644679SSascha Wildner #define MMC_OCR_340_350 (1U << 22) /* Vdd voltage 3.40 ~ 3.50 */ 472d6644679SSascha Wildner #define MMC_OCR_350_360 (1U << 23) /* Vdd voltage 3.50 ~ 3.60 */ 473a3433507SImre Vadász #define MMC_OCR_MAX_VOLTAGE_SHIFT 23 474*7ba10b88SImre Vadász #define MMC_OCR_S18R (1U << 24) /* Switching to 1.8 V requested (SD) */ 475*7ba10b88SImre Vadász #define MMC_OCR_S18A MMC_OCR_S18R /* Switching to 1.8 V accepted (SD) */ 476*7ba10b88SImre Vadász #define MMC_OCR_XPC (1U << 28) /* SDXC Power Control */ 477*7ba10b88SImre Vadász #define MMC_OCR_ACCESS_MODE_BYTE (0U << 29) /* Access Mode Byte (MMC) */ 478*7ba10b88SImre Vadász #define MMC_OCR_ACCESS_MODE_SECT (1U << 29) /* Access Mode Sector (MMC) */ 479*7ba10b88SImre Vadász #define MMC_OCR_ACCESS_MODE_MASK (3U << 29) 480d6644679SSascha Wildner #define MMC_OCR_CCS (1u << 30) /* Card Capacity status (SD vs SDHC) */ 481d6644679SSascha Wildner #define MMC_OCR_CARD_BUSY (1U << 31) /* Card Power up status */ 482d6644679SSascha Wildner 483d6644679SSascha Wildner /* CSD -- decoded structure */ 484d6644679SSascha Wildner struct mmc_cid { 485d6644679SSascha Wildner uint32_t mid; 486d6644679SSascha Wildner char pnm[8]; 487d6644679SSascha Wildner uint32_t psn; 488d6644679SSascha Wildner uint16_t oid; 489d6644679SSascha Wildner uint16_t mdt_year; 490d6644679SSascha Wildner uint8_t mdt_month; 491d6644679SSascha Wildner uint8_t prv; 492d6644679SSascha Wildner uint8_t fwrev; 493d6644679SSascha Wildner }; 494d6644679SSascha Wildner 495d6644679SSascha Wildner struct mmc_csd 496d6644679SSascha Wildner { 497d6644679SSascha Wildner uint8_t csd_structure; 498d6644679SSascha Wildner uint8_t spec_vers; 499d6644679SSascha Wildner uint16_t ccc; 500d6644679SSascha Wildner uint16_t tacc; 501d6644679SSascha Wildner uint32_t nsac; 502d6644679SSascha Wildner uint32_t r2w_factor; 503d6644679SSascha Wildner uint32_t tran_speed; 504d6644679SSascha Wildner uint32_t read_bl_len; 505d6644679SSascha Wildner uint32_t write_bl_len; 506d6644679SSascha Wildner uint32_t vdd_r_curr_min; 507d6644679SSascha Wildner uint32_t vdd_r_curr_max; 508d6644679SSascha Wildner uint32_t vdd_w_curr_min; 509d6644679SSascha Wildner uint32_t vdd_w_curr_max; 510d6644679SSascha Wildner uint32_t wp_grp_size; 511d6644679SSascha Wildner uint32_t erase_sector; 512d6644679SSascha Wildner uint64_t capacity; 513d6644679SSascha Wildner unsigned int read_bl_partial:1, 514d6644679SSascha Wildner read_blk_misalign:1, 515d6644679SSascha Wildner write_bl_partial:1, 516d6644679SSascha Wildner write_blk_misalign:1, 517d6644679SSascha Wildner dsr_imp:1, 518d6644679SSascha Wildner erase_blk_en:1, 519d6644679SSascha Wildner wp_grp_enable:1; 520d6644679SSascha Wildner }; 521d6644679SSascha Wildner 522d6644679SSascha Wildner struct mmc_scr 523d6644679SSascha Wildner { 524d6644679SSascha Wildner unsigned char sda_vsn; 525d6644679SSascha Wildner unsigned char bus_widths; 526d6644679SSascha Wildner #define SD_SCR_BUS_WIDTH_1 (1<<0) 527d6644679SSascha Wildner #define SD_SCR_BUS_WIDTH_4 (1<<2) 528d6644679SSascha Wildner }; 529d6644679SSascha Wildner 530d6644679SSascha Wildner struct mmc_sd_status 531d6644679SSascha Wildner { 532d6644679SSascha Wildner uint8_t bus_width; 533d6644679SSascha Wildner uint8_t secured_mode; 534d6644679SSascha Wildner uint16_t card_type; 535d6644679SSascha Wildner uint16_t prot_area; 536d6644679SSascha Wildner uint8_t speed_class; 537d6644679SSascha Wildner uint8_t perf_move; 538d6644679SSascha Wildner uint8_t au_size; 539d6644679SSascha Wildner uint16_t erase_size; 540d6644679SSascha Wildner uint8_t erase_timeout; 541d6644679SSascha Wildner uint8_t erase_offset; 542d6644679SSascha Wildner }; 543d6644679SSascha Wildner 544d6644679SSascha Wildner /* 54585ccd313SImre Vadász * Various MMC/SD constants 54685ccd313SImre Vadász */ 54785ccd313SImre Vadász #define MMC_BOOT_RPMB_BLOCK_SIZE (128 * 1024) 54885ccd313SImre Vadász 54985ccd313SImre Vadász #define MMC_EXTCSD_SIZE 512 55085ccd313SImre Vadász 55185ccd313SImre Vadász #define MMC_PART_GP_MAX 4 55285ccd313SImre Vadász #define MMC_PART_MAX 8 55385ccd313SImre Vadász 55485ccd313SImre Vadász /* 555d6644679SSascha Wildner * Older versions of the MMC standard had a variable sector size. However, 556d6644679SSascha Wildner * I've been able to find no old MMC or SD cards that have a non 512 557d6644679SSascha Wildner * byte sector size anywhere, so we assume that such cards are very rare 558d6644679SSascha Wildner * and only note their existance in passing here... 559d6644679SSascha Wildner */ 560d6644679SSascha Wildner #define MMC_SECTOR_SIZE 512 561d6644679SSascha Wildner 562d6644679SSascha Wildner #endif /* BUS_MMCREG_H */ 563