134399Skarels /* 235042Sbostic * Copyright (c) 1988 Regents of the University of California. 335042Sbostic * All rights reserved. 434399Skarels * 535042Sbostic * This code is derived from software contributed to Berkeley by 635042Sbostic * Chris Torek. 735042Sbostic * 8*44541Sbostic * %sccs.include.redist.c% 935042Sbostic * 10*44541Sbostic * @(#)ka820.h 7.3 (Berkeley) 06/28/90 1135042Sbostic */ 1235042Sbostic 1335042Sbostic /* 1434399Skarels * Definitions specific to the ka820 cpu. 1534399Skarels */ 1634399Skarels 1734399Skarels #if VAX8200 1834399Skarels 1934399Skarels /* 2034399Skarels * Device addresses. 2134399Skarels */ 2234399Skarels #define KA820_PORTADDR 0x20088000 /* port controller */ 2334399Skarels #define KA820_BRAMADDR 0x20090000 /* boot ram */ 2434399Skarels #define KA820_EEPROMADDR 0x20098000 /* eeprom */ 2534399Skarels #define KA820_RX50ADDR 0x200b0000 /* rcx50 */ 2634399Skarels #define KA820_CLOCKADDR 0x200b8000 /* watch chip */ 2734399Skarels 2834399Skarels /* 2934399Skarels * Sizes. The port controller, RCX50, and watch chip are all one page. 3034399Skarels */ 3134399Skarels #define KA820_BRPAGES 16 /* 8K */ 3234399Skarels #define KA820_EEPAGES 64 /* 32K */ 3334399Skarels 3434399Skarels /* port controller CSR bit values */ 3534399Skarels #define KA820PORT_RSTHALT 0x80000000 /* restart halt */ 3634399Skarels #define KA820PORT_LCONS 0x40000000 /* logical console */ 3734399Skarels #define KA820PORT_LCONSEN 0x20000000 /* logical console enable */ 3834399Skarels #define KA820PORT_BIRESET 0x10000000 /* BI reset */ 3934399Skarels #define KA820PORT_BISTF 0x08000000 /* ??? */ 4034399Skarels #define KA820PORT_ENBAPT 0x04000000 /* ??? */ 4134399Skarels #define KA820PORT_STPASS 0x02000000 /* self test pass */ 4234399Skarels #define KA820PORT_RUN 0x01000000 /* run */ 4334399Skarels #define KA820PORT_WWPE 0x00800000 /* ??? parity even? */ 4434399Skarels #define KA820PORT_EVLCK 0x00400000 /* event lock */ 4534399Skarels #define KA820PORT_WMEM 0x00200000 /* write mem */ 4634399Skarels #define KA820PORT_EV4 0x00100000 /* event 4 */ 4734399Skarels #define KA820PORT_EV3 0x00080000 /* event 3 */ 4834399Skarels #define KA820PORT_EV2 0x00040000 /* event 2 */ 4934399Skarels #define KA820PORT_EV1 0x00020000 /* event 1 */ 5034399Skarels #define KA820PORT_EV0 0x00010000 /* event 0 */ 5134399Skarels #define KA820PORT_WWPO 0x00008000 /* ??? parity odd? */ 5234399Skarels #define KA820PORT_PERH 0x00004000 /* parity error H */ 5334399Skarels #define KA820PORT_ENBPIPE 0x00002000 /* enable? pipe */ 5434399Skarels #define KA820PORT_TIMEOUT 0x00001000 /* timeout */ 5534399Skarels #define KA820PORT_RSVD 0x00000800 /* reserved */ 5634399Skarels #define KA820PORT_CONSEN 0x00000400 /* console interrupt enable */ 5734399Skarels #define KA820PORT_CONSCLR 0x00000200 /* clear console interrupt */ 5834399Skarels #define KA820PORT_CONSINTR 0x00000100 /* console interrupt req */ 5934399Skarels #define KA820PORT_RXIE 0x00000080 /* RX50 interrupt enable */ 6034399Skarels #define KA820PORT_RXCLR 0x00000040 /* clear RX50 interrupt */ 6134399Skarels #define KA820PORT_RXIRQ 0x00000020 /* RX50 interrupt request */ 6234399Skarels #define KA820PORT_IPCLR 0x00000010 /* clear IP interrupt */ 6334399Skarels #define KA820PORT_IPINTR 0x00000008 /* IP interrupt request */ 6434399Skarels #define KA820PORT_CRDEN 0x00000004 /* enable CRD interrupts */ 6534399Skarels #define KA820PORT_CRDCLR 0x00000002 /* clear CRD interrupt */ 6634399Skarels #define KA820PORT_CRDINTR 0x00000001 /* CRD interrupt request */ 6734399Skarels 6834399Skarels /* what the heck */ 6934399Skarels #define KA820PORT_BITS \ 7034399Skarels "\20\40RSTHALT\37LCONS\36LCONSEN\35BIRESET\34BISTF\33ENBAPT\32STPASS\31RUN\ 7134399Skarels \30WWPE\27EVLCK\26WMEM\25EV4\24EV3\23EV2\22EV1\21EV\20WWPO\17PERH\16ENBPIPE\ 7234399Skarels \15TIMEOUT\13CONSEN\12CONSCLR\11CONSINTR\10RXIE\7RXCLR\6RXIRQ\5IPCLR\4IPINTR\ 7334399Skarels \3CRDEN\2CLRCLR\1CRDINTR" 7434399Skarels 7534399Skarels /* clock CSR bit values, per csr */ 7634399Skarels #define KA820CLK_0_BUSY 0x01 /* busy (time changing) */ 7734399Skarels #define KA820CLK_1_GO 0x0c /* run */ 7834399Skarels #define KA820CLK_1_SET 0x0d /* set the time */ 7934399Skarels #define KA820CLK_3_VALID 0x01 /* clock is valid */ 8034399Skarels 8134399Skarels #ifndef LOCORE 8234399Skarels struct ka820port { 8334399Skarels u_long csr; 8434399Skarels /* that seems to be all.... */ 8534399Skarels }; 8634399Skarels 8734399Skarels struct ka820clock { 8834399Skarels u_char sec; 8934399Skarels u_char pad0; 9034399Skarels u_char secalrm; 9134399Skarels u_char pad1; 9234399Skarels u_char min; 9334399Skarels u_char pad2; 9434399Skarels u_char minalrm; 9534399Skarels u_char pad3; 9634399Skarels u_char hr; 9734399Skarels u_char pad4; 9834399Skarels u_char hralrm; 9934399Skarels u_char pad5; 10034399Skarels u_char dayofwk; 10134399Skarels u_char pad6; 10234399Skarels u_char day; 10334399Skarels u_char pad7; 10434399Skarels u_char mon; 10534399Skarels u_char pad8; 10634399Skarels u_char yr; 10734399Skarels u_char pad9; 10834399Skarels u_short csr0; 10934399Skarels u_short csr1; 11034399Skarels u_short csr2; 11134399Skarels u_short csr3; 11234399Skarels }; 11334399Skarels #endif 11434399Skarels #endif 115