1*9354Ssam /* idc.c 4.10 82/11/26 */ 26941Ssam 36941Ssam #include "rb.h" 46941Ssam #if NIDC > 0 58569Sroot int idcdebug = 0; 68569Sroot #define printd if(idcdebug)printf 78569Sroot int idctrb[1000]; 88569Sroot int *trp = idctrb; 98608Sroot #define trace(a,b) {*trp++ = *(int*)a; *trp++ = (int)b; if(trp>&idctrb[998])trp=idctrb;} 106941Ssam /* 116941Ssam * IDC (RB730) disk driver 126941Ssam * 136941Ssam * There can only ever be one IDC on a machine, 146941Ssam * and only on a VAX-11/730. We take advantage 156941Ssam * of that to simplify the driver. 166941Ssam * 176941Ssam * TODO: 186941Ssam * dk_busy 196941Ssam * ecc 206941Ssam * dump 216941Ssam */ 226941Ssam #include "../h/param.h" 236941Ssam #include "../h/systm.h" 246941Ssam #include "../h/buf.h" 256941Ssam #include "../h/conf.h" 266941Ssam #include "../h/dir.h" 276941Ssam #include "../h/user.h" 286941Ssam #include "../h/pte.h" 296941Ssam #include "../h/map.h" 306941Ssam #include "../h/vm.h" 316941Ssam #include "../h/dk.h" 326941Ssam #include "../h/cmap.h" 336941Ssam #include "../h/dkbad.h" 347728Sroot #include "../h/uio.h" 356941Ssam 368475Sroot #include "../vax/cpu.h" 378475Sroot #include "../vaxuba/ubareg.h" 388475Sroot #include "../vaxuba/ubavar.h" 398475Sroot #include "../vaxuba/idcreg.h" 406941Ssam 416941Ssam struct idc_softc { 426941Ssam int sc_bcnt; /* number of bytes to transfer */ 436941Ssam int sc_resid; /* total number of bytes to transfer */ 446941Ssam int sc_ubaddr; /* Unibus address of data */ 456941Ssam short sc_unit; /* unit doing transfer */ 466941Ssam short sc_softas; /* software attention summary bits */ 476941Ssam union idc_dar { 486941Ssam long dar_l; 496941Ssam u_short dar_w[2]; 506941Ssam u_char dar_b[4]; 516941Ssam } sc_un; /* prototype disk address register */ 526941Ssam } idc_softc; 536941Ssam 546941Ssam #define dar_dar dar_l /* the whole disk address */ 556941Ssam #define dar_cyl dar_w[1] /* cylinder address */ 566941Ssam #define dar_trk dar_b[1] /* track */ 576941Ssam #define dar_sect dar_b[0] /* sector */ 586941Ssam #define sc_dar sc_un.dar_dar 596941Ssam #define sc_cyl sc_un.dar_cyl 606941Ssam #define sc_trk sc_un.dar_trk 616941Ssam #define sc_sect sc_un.dar_sect 626941Ssam 636941Ssam /* THIS SHOULD BE READ OFF THE PACK, PER DRIVE */ 646941Ssam struct size { 656941Ssam daddr_t nblocks; 666941Ssam int cyloff; 676941Ssam } rb02_sizes[8] ={ 686941Ssam 15884, 0, /* A=cyl 0 thru 399 */ 696941Ssam 4480, 400, /* B=cyl 400 thru 510 */ 706941Ssam 20480, 0, /* C=cyl 0 thru 511 */ 716941Ssam 0, 0, 726941Ssam 0, 0, 736941Ssam 0, 0, 746941Ssam 0, 0, 756941Ssam 0, 0, 766941Ssam }, rb80_sizes[8] ={ 776941Ssam 15884, 0, /* A=cyl 0 thru 36 */ 786941Ssam 33440, 37, /* B=cyl 37 thru 114 */ 796941Ssam 242606, 0, /* C=cyl 0 thru 558 */ 806941Ssam 0, 0, 816941Ssam 0, 0, 826941Ssam 0, 0, 836941Ssam 82080, 115, /* G=cyl 115 thru 304 */ 846941Ssam 110143, 305, /* H=cyl 305 thru 558 */ 856941Ssam }; 866941Ssam /* END OF STUFF WHICH SHOULD BE READ IN PER DISK */ 876941Ssam 886941Ssam int idcprobe(), idcslave(), idcattach(), idcdgo(), idcintr(); 896941Ssam struct uba_ctlr *idcminfo[NIDC]; 906941Ssam struct uba_device *idcdinfo[NRB]; 916941Ssam 926941Ssam u_short idcstd[] = { 0174400, 0}; 936941Ssam struct uba_driver idcdriver = 946941Ssam { idcprobe, idcslave, idcattach, idcdgo, idcstd, "rb", idcdinfo, "idc", idcminfo, 0 }; 956941Ssam struct buf idcutab[NRB]; 966941Ssam union idc_dar idccyl[NRB]; 976941Ssam 986941Ssam struct idcst { 996941Ssam short nbps; 1006941Ssam short nsect; 1016941Ssam short ntrak; 1026941Ssam short nspc; 1036941Ssam short ncyl; 1046941Ssam struct size *sizes; 1056941Ssam } idcst[] = { 1066941Ssam 256, NRB02SECT, NRB02TRK, NRB02SECT*NRB02TRK, NRB02CYL, rb02_sizes, 1076941Ssam 512, NRB80SECT, NRB80TRK, NRB80SECT*NRB80TRK, NRB80CYL, rb80_sizes, 1086941Ssam }; 1096941Ssam 1106941Ssam struct buf ridcbuf[NRB]; 1116941Ssam 1126941Ssam #define b_cylin b_resid 1136941Ssam 1146941Ssam #ifdef INTRLVE 1156941Ssam daddr_t dkblock(); 1166941Ssam #endif 1176941Ssam 1186941Ssam int idcwstart, idcwticks, idcwatch(); 1196941Ssam 1208608Sroot /*ARGSUSED*/ 1216941Ssam idcprobe(reg) 1226941Ssam caddr_t reg; 1236941Ssam { 1246941Ssam register int br, cvec; 1256941Ssam register struct idcdevice *idcaddr; 1266941Ssam 1276941Ssam #ifdef lint 1286941Ssam br = 0; cvec = br; br = cvec; 1296941Ssam #endif 1306941Ssam idcaddr = (struct idcdevice *)((caddr_t)uba_hd[0].uh_uba + 0x200); 1316941Ssam idcaddr->idccsr = IDC_ATTN|IDC_IE; 1326941Ssam while ((idcaddr->idccsr & IDC_CRDY) == 0) 1336941Ssam ; 1346941Ssam idcaddr->idccsr = IDC_ATTN|IDC_CRDY; 1357414Skre return (sizeof (struct idcdevice)); 1366941Ssam } 1376941Ssam 1388608Sroot /*ARGSUSED*/ 1396941Ssam idcslave(ui, reg) 1406941Ssam struct uba_device *ui; 1416941Ssam caddr_t reg; 1426941Ssam { 1436941Ssam register struct idcdevice *idcaddr; 1446941Ssam register int i; 1456941Ssam 1466941Ssam idcaddr = (struct idcdevice *)((caddr_t)uba_hd[0].uh_uba + 0x200); 1476941Ssam ui->ui_type = 0; 1486941Ssam idcaddr->idcmpr = IDCGS_GETSTAT; 1496941Ssam idcaddr->idccsr = IDC_GETSTAT|(ui->ui_slave<<8); 1508721Sroot (void) idcwait(idcaddr, 0); 1516941Ssam i = idcaddr->idcmpr; 1526941Ssam idcaddr->idccsr = IDC_CRDY|(1<<(ui->ui_slave+16)); 1536941Ssam /* read header to synchronize microcode */ 1548721Sroot (void) idcwait(idcaddr, 0); 1556941Ssam idcaddr->idccsr = (ui->ui_slave<<8)|IDC_RHDR; 1568721Sroot (void) idcwait(idcaddr, 0); 1576941Ssam if (idcaddr->idccsr & IDC_ERR) 1586941Ssam return (0); 1596941Ssam i = idcaddr->idcmpr; /* read header word 1 */ 1606941Ssam i = idcaddr->idcmpr; /* read header word 2 */ 1618608Sroot #ifdef lint 1628608Sroot i = i; 1638608Sroot #endif 1646941Ssam if (idcaddr->idccsr&IDC_R80) 1656941Ssam ui->ui_type = 1; 1666941Ssam return (1); 1676941Ssam } 1686941Ssam 1696941Ssam idcattach(ui) 1706941Ssam register struct uba_device *ui; 1716941Ssam { 1726941Ssam 1736941Ssam /* 1746941Ssam * Fix all addresses to correspond 1756941Ssam * to the "real" IDC address. 1766941Ssam */ 1776941Ssam ui->ui_mi->um_addr = ui->ui_addr = (caddr_t)uba_hd[0].uh_uba + 0x200; 1786941Ssam ui->ui_physaddr = (caddr_t)uba_hd[0].uh_physuba + 0x200; 1796941Ssam if (idcwstart == 0) { 1806941Ssam timeout(idcwatch, (caddr_t)0, hz); 1816941Ssam idcwstart++; 1826941Ssam } 1836941Ssam if (ui->ui_dk >= 0) 1846941Ssam if (ui->ui_type) 1856941Ssam dk_mspw[ui->ui_dk] = 1.0 / (60 * NRB80SECT * 256); 1866941Ssam else 1876941Ssam dk_mspw[ui->ui_dk] = 1.0 / (60 * NRB02SECT * 128); 1886941Ssam idccyl[ui->ui_unit].dar_dar = -1; 1896941Ssam ui->ui_flags = 0; 1906941Ssam } 1918569Sroot 1928569Sroot idcopen(dev) 1938569Sroot dev_t dev; 1948569Sroot { 1958569Sroot register int unit = minor(dev) >> 3; 1968569Sroot register struct uba_device *ui; 1978569Sroot 1988569Sroot if (unit >= NRB || (ui = idcdinfo[unit]) == 0 || ui->ui_alive == 0) 1998569Sroot return (ENXIO); 2008569Sroot return (0); 2018569Sroot } 2026941Ssam 2036941Ssam idcstrategy(bp) 2046941Ssam register struct buf *bp; 2056941Ssam { 2066941Ssam register struct uba_device *ui; 2076941Ssam register struct idcst *st; 2086941Ssam register int unit; 2096941Ssam register struct buf *dp; 2106941Ssam int xunit = minor(bp->b_dev) & 07; 2116941Ssam long bn, sz; 2126941Ssam 2136941Ssam sz = (bp->b_bcount+511) >> 9; 2146941Ssam unit = dkunit(bp); 2156941Ssam if (unit >= NRB) 2166941Ssam goto bad; 2176941Ssam ui = idcdinfo[unit]; 2186941Ssam if (ui == 0 || ui->ui_alive == 0) 2196941Ssam goto bad; 2206941Ssam st = &idcst[ui->ui_type]; 2216941Ssam if (bp->b_blkno < 0 || 2226941Ssam (bn = dkblock(bp))+sz > st->sizes[xunit].nblocks) 2236941Ssam goto bad; 2246941Ssam if (ui->ui_type == 0) 2256941Ssam bn *= 2; 2266941Ssam bp->b_cylin = bn/st->nspc + st->sizes[xunit].cyloff; 2276941Ssam (void) spl5(); 2288608Sroot trace("strt",bp); 2296941Ssam dp = &idcutab[ui->ui_unit]; 2306941Ssam disksort(dp, bp); 2316941Ssam if (dp->b_active == 0) { 2328608Sroot trace("!act",dp); 2336941Ssam (void) idcustart(ui); 2346941Ssam bp = &ui->ui_mi->um_tab; 2356941Ssam if (bp->b_actf && bp->b_active == 0) 2366941Ssam (void) idcstart(ui->ui_mi); 2376941Ssam } 2386941Ssam (void) spl0(); 2396941Ssam return; 2406941Ssam 2416941Ssam bad: 2426941Ssam bp->b_flags |= B_ERROR; 2436941Ssam iodone(bp); 2446941Ssam return; 2456941Ssam } 2466941Ssam 2476941Ssam idcustart(ui) 2486941Ssam register struct uba_device *ui; 2496941Ssam { 2506941Ssam register struct buf *bp, *dp; 2516941Ssam register struct uba_ctlr *um; 2526941Ssam register struct idcdevice *idcaddr; 2536941Ssam register struct idcst *st; 2546941Ssam union idc_dar cyltrk; 2556941Ssam daddr_t bn; 2566941Ssam int unit; 2576941Ssam 2586941Ssam if (ui == 0) 2596941Ssam return (0); 2606941Ssam dk_busy &= ~(1<<ui->ui_dk); 2616941Ssam dp = &idcutab[ui->ui_unit]; 2626941Ssam um = ui->ui_mi; 2636941Ssam unit = ui->ui_slave; 2648608Sroot trace("ust", dp); 2656941Ssam idcaddr = (struct idcdevice *)um->um_addr; 2666941Ssam if (um->um_tab.b_active) { 2676941Ssam idc_softc.sc_softas |= 1<<unit; 2688608Sroot trace("umac",idc_softc.sc_softas); 2696941Ssam return (0); 2706941Ssam } 2716941Ssam if ((bp = dp->b_actf) == NULL) { 2728608Sroot trace("!bp",0); 2736941Ssam return (0); 2746941Ssam } 2756941Ssam if (dp->b_active) { 2768608Sroot trace("dpac",dp->b_active); 2776941Ssam goto done; 2786941Ssam } 2796941Ssam dp->b_active = 1; 2806941Ssam /* CHECK DRIVE READY? */ 2816941Ssam bn = dkblock(bp); 2828608Sroot trace("seek", bn); 2836941Ssam if (ui->ui_type == 0) 2846941Ssam bn *= 2; 2856941Ssam st = &idcst[ui->ui_type]; 2866941Ssam cyltrk.dar_cyl = bp->b_cylin; 2876941Ssam cyltrk.dar_trk = (bn / st->nsect) % st->ntrak; 2886941Ssam cyltrk.dar_sect = 0; 2896941Ssam printd("idcustart, unit %d, cyltrk 0x%x\n", unit, cyltrk.dar_dar); 2906941Ssam /* 2916941Ssam * If on cylinder, no need to seek. 2926941Ssam */ 2936941Ssam if (cyltrk.dar_dar == idccyl[ui->ui_unit].dar_dar) 2946941Ssam goto done; 2956941Ssam /* 2966941Ssam * RB80 can change heads (tracks) just by loading 2976941Ssam * the disk address register, perform optimization 2986941Ssam * here instead of doing a full seek. 2996941Ssam */ 3006941Ssam if (ui->ui_type && cyltrk.dar_cyl == idccyl[ui->ui_unit].dar_cyl) { 3016941Ssam idcaddr->idccsr = IDC_CRDY|IDC_IE|IDC_SEEK|(unit<<8); 3026941Ssam idcaddr->idcdar = cyltrk.dar_dar; 3036941Ssam idccyl[ui->ui_unit].dar_dar = cyltrk.dar_dar; 3046941Ssam goto done; 3056941Ssam } 3066941Ssam /* 3076941Ssam * Need to do a full seek. Select the unit, clear 3086941Ssam * its attention bit, set the command, load the 3096941Ssam * disk address register, and then go. 3106941Ssam */ 3116941Ssam idcaddr->idccsr = 3126941Ssam IDC_CRDY|IDC_IE|IDC_SEEK|(unit<<8)|(1<<(unit+16)); 3136941Ssam idcaddr->idcdar = cyltrk.dar_dar; 3146941Ssam idccyl[ui->ui_unit].dar_dar = cyltrk.dar_dar; 3156941Ssam printd(" seek"); 3166941Ssam idcaddr->idccsr = IDC_IE|IDC_SEEK|(unit<<8); 3176941Ssam if (ui->ui_dk >= 0) { 3186941Ssam dk_busy |= 1<<ui->ui_dk; 3196941Ssam dk_seek[ui->ui_dk]++; 3206941Ssam } 3216941Ssam /* 3226941Ssam * RB80's initiate seeks very quickly. Wait for it 3236941Ssam * to come ready rather than taking the interrupt. 3246941Ssam */ 3256941Ssam if (ui->ui_type) { 3266941Ssam if (idcwait(idcaddr, 10) == 0) 3276941Ssam return (1); 3286941Ssam idcaddr->idccsr &= ~IDC_ATTN; 3296941Ssam /* has the seek completed? */ 3306941Ssam if (idcaddr->idccsr & IDC_DRDY) { 3316941Ssam printd(", drdy"); 3326941Ssam idcaddr->idccsr = 3336941Ssam IDC_CRDY|IDC_IE|IDC_SEEK|(unit<<8)|(1<<(unit+16)); 3346941Ssam goto done; 3356941Ssam } 3366941Ssam } 3376941Ssam printd(", idccsr = 0x%x\n", idcaddr->idccsr); 3386941Ssam return (1); 3396941Ssam done: 3406941Ssam if (dp->b_active != 2) { 3418608Sroot trace("!=2",dp->b_active); 3426941Ssam dp->b_forw = NULL; 3436941Ssam if (um->um_tab.b_actf == NULL) 3446941Ssam um->um_tab.b_actf = dp; 3456941Ssam else { 3468608Sroot trace("!NUL",um->um_tab.b_actl); 3476941Ssam um->um_tab.b_actl->b_forw = dp; 3486941Ssam } 3496941Ssam um->um_tab.b_actl = dp; 3506941Ssam dp->b_active = 2; 3516941Ssam } 3526941Ssam return (0); 3536941Ssam } 3546941Ssam 3556941Ssam idcstart(um) 3566941Ssam register struct uba_ctlr *um; 3576941Ssam { 3586941Ssam register struct buf *bp, *dp; 3596941Ssam register struct uba_device *ui; 3606941Ssam register struct idcdevice *idcaddr; 3616941Ssam register struct idc_softc *sc; 3626941Ssam struct idcst *st; 3636941Ssam daddr_t bn; 3646941Ssam int sn, tn, cmd; 3656941Ssam 3666941Ssam loop: 3676941Ssam if ((dp = um->um_tab.b_actf) == NULL) { 3688608Sroot trace("nodp",um); 3696941Ssam return (0); 3706941Ssam } 3716941Ssam if ((bp = dp->b_actf) == NULL) { 3728608Sroot trace("nobp", dp); 3736941Ssam um->um_tab.b_actf = dp->b_forw; 3746941Ssam goto loop; 3756941Ssam } 3766941Ssam um->um_tab.b_active = 1; 3776941Ssam ui = idcdinfo[dkunit(bp)]; 3786941Ssam bn = dkblock(bp); 3798608Sroot trace("star",bp); 3806941Ssam if (ui->ui_type == 0) 3816941Ssam bn *= 2; 3826941Ssam sc = &idc_softc; 3836941Ssam st = &idcst[ui->ui_type]; 3846941Ssam sn = bn%st->nspc; 3856941Ssam tn = sn/st->nsect; 3866941Ssam sn %= st->nsect; 3876941Ssam sc->sc_sect = sn; 3886941Ssam sc->sc_trk = tn; 3896941Ssam sc->sc_cyl = bp->b_cylin; 3906941Ssam idcaddr = (struct idcdevice *)ui->ui_addr; 3916941Ssam printd("idcstart, unit %d, dar 0x%x", ui->ui_slave, sc->sc_dar); 3926941Ssam if (bp->b_flags & B_READ) 3936941Ssam cmd = IDC_IE|IDC_READ|(ui->ui_slave<<8); 3946941Ssam else 3956941Ssam cmd = IDC_IE|IDC_WRITE|(ui->ui_slave<<8); 3966941Ssam idcaddr->idccsr = IDC_CRDY|cmd; 3976941Ssam if ((idcaddr->idccsr&IDC_DRDY) == 0) { 3986941Ssam printf("rb%d: not ready\n", dkunit(bp)); 3996941Ssam um->um_tab.b_active = 0; 4006941Ssam um->um_tab.b_errcnt = 0; 4016941Ssam dp->b_actf = bp->av_forw; 4026941Ssam dp->b_active = 0; 4036941Ssam bp->b_flags |= B_ERROR; 4046941Ssam iodone(bp); 4056941Ssam goto loop; 4066941Ssam } 4076941Ssam idccyl[ui->ui_unit].dar_dar = sc->sc_dar; 4086941Ssam idccyl[ui->ui_unit].dar_sect = 0; 4096941Ssam sn = (st->nsect - sn) * st->nbps; 4106941Ssam if (sn > bp->b_bcount) 4116941Ssam sn = bp->b_bcount; 4126941Ssam sc->sc_bcnt = sn; 4136941Ssam sc->sc_resid = bp->b_bcount; 4146941Ssam sc->sc_unit = ui->ui_slave; 4156941Ssam printd(", bcr 0x%x, cmd 0x%x\n", sn, cmd); 4166941Ssam um->um_cmd = cmd; 4176941Ssam (void) ubago(ui); 4186941Ssam return (1); 4196941Ssam } 4206941Ssam 4216941Ssam idcdgo(um) 4226941Ssam register struct uba_ctlr *um; 4236941Ssam { 4246941Ssam register struct idcdevice *idcaddr = (struct idcdevice *)um->um_addr; 4256941Ssam register struct idc_softc *sc = &idc_softc; 4266941Ssam 4276941Ssam /* 4286941Ssam * VERY IMPORTANT: must load registers in this order. 4296941Ssam */ 4306941Ssam idcaddr->idcbar = sc->sc_ubaddr = um->um_ubinfo&0x3ffff; 4316941Ssam idcaddr->idcbcr = -sc->sc_bcnt; 4326941Ssam idcaddr->idcdar = sc->sc_dar; 4336941Ssam printd("idcdgo, ubinfo 0x%x, cmd 0x%x\n", um->um_ubinfo, um->um_cmd); 4346941Ssam idcaddr->idccsr = um->um_cmd; 4358608Sroot trace("go", um); 4366941Ssam um->um_tab.b_active = 2; 4376941Ssam /*** CLEAR SPURIOUS ATTN ON R80? ***/ 4386941Ssam } 4396941Ssam 4406941Ssam idcintr(idc) 4416941Ssam int idc; 4426941Ssam { 4436941Ssam register struct uba_ctlr *um = idcminfo[idc]; 4446941Ssam register struct uba_device *ui; 4456941Ssam register struct idcdevice *idcaddr = (struct idcdevice *)um->um_addr; 4466941Ssam register struct idc_softc *sc = &idc_softc; 4476941Ssam register struct buf *bp, *dp; 4486941Ssam struct idcst *st; 4496941Ssam int unit, as, er, cmd, ds = 0; 4506941Ssam 4516941Ssam printd("idcintr, idccsr 0x%x", idcaddr->idccsr); 4526941Ssam top: 4536941Ssam idcwticks = 0; 4548608Sroot trace("intr", um->um_tab.b_active); 4556941Ssam if (um->um_tab.b_active == 2) { 4566941Ssam /* 4576941Ssam * Process a data transfer complete interrupt. 4586941Ssam */ 4596941Ssam um->um_tab.b_active = 1; 4606941Ssam dp = um->um_tab.b_actf; 4616941Ssam bp = dp->b_actf; 4626941Ssam ui = idcdinfo[dkunit(bp)]; 4636941Ssam unit = ui->ui_slave; 4646941Ssam st = &idcst[ui->ui_type]; 4656941Ssam idcaddr->idccsr = IDC_IE|IDC_CRDY|(unit<<8); 4666941Ssam if ((er = idcaddr->idccsr) & IDC_ERR) { 4676941Ssam if (er & IDC_DE) { 4686941Ssam idcaddr->idcmpr = IDCGS_GETSTAT; 4696941Ssam idcaddr->idccsr = IDC_GETSTAT|(unit<<8); 4708721Sroot (void) idcwait(idcaddr, 0); 4716941Ssam ds = idcaddr->idcmpr; 4726941Ssam idcaddr->idccsr = 4736941Ssam IDC_IE|IDC_CRDY|(1<<(unit+16)); 4746941Ssam } 4756941Ssam printd(", er 0x%x, ds 0x%x", er, ds); 4766941Ssam if (ds & IDCDS_WL) { 4776941Ssam printf("rb%d: write locked\n", dkunit(bp)); 4786941Ssam bp->b_flags |= B_ERROR; 4796941Ssam } else if (++um->um_tab.b_errcnt > 28 || er&IDC_HARD) { 4806941Ssam hard: 4816941Ssam harderr(bp, "rb"); 4826941Ssam printf("csr=%b ds=%b\n", er, IDCCSR_BITS, ds, 4836941Ssam ui->ui_type?IDCRB80DS_BITS:IDCRB02DS_BITS); 4846941Ssam bp->b_flags |= B_ERROR; 4856941Ssam } else if (er & IDC_DCK) { 4866941Ssam switch (er & IDC_ECS) { 4876941Ssam case IDC_ECS_NONE: 4886941Ssam break; 4896941Ssam case IDC_ECS_SOFT: 4906941Ssam idcecc(ui); 4916941Ssam break; 4926941Ssam case IDC_ECS_HARD: 4936941Ssam default: 4946941Ssam goto hard; 4956941Ssam } 4966941Ssam } else 4976941Ssam /* recoverable error, set up for retry */ 4986941Ssam goto seek; 4996941Ssam } 5006941Ssam if ((sc->sc_resid -= sc->sc_bcnt) != 0) { 5016941Ssam sc->sc_ubaddr += sc->sc_bcnt; 5026941Ssam /* 5036941Ssam * Current transfer is complete, have 5046941Ssam * we overflowed to the next track? 5056941Ssam */ 5066941Ssam if ((sc->sc_sect += sc->sc_bcnt/st->nbps) == st->nsect) { 5076941Ssam sc->sc_sect = 0; 5086941Ssam if (++sc->sc_trk == st->ntrak) { 5096941Ssam sc->sc_trk = 0; 5106941Ssam sc->sc_cyl++; 5116941Ssam } else if (ui->ui_type) { 5126941Ssam /* 5136941Ssam * RB80 can change heads just by 5146941Ssam * loading the disk address register. 5156941Ssam */ 5166941Ssam idcaddr->idccsr = IDC_SEEK|IDC_CRDY| 5176941Ssam IDC_IE|(unit<<8); 5186941Ssam printd(", change to track 0x%x", sc->sc_dar); 5196941Ssam idcaddr->idcdar = sc->sc_dar; 5206941Ssam idccyl[ui->ui_unit].dar_dar = sc->sc_dar; 5216941Ssam idccyl[ui->ui_unit].dar_sect = 0; 5226941Ssam goto cont; 5236941Ssam } 5246941Ssam /* 5256941Ssam * Changing tracks on RB02 or cylinders 5266941Ssam * on RB80, start a seek. 5276941Ssam */ 5286941Ssam seek: 5296941Ssam cmd = IDC_IE|IDC_SEEK|(unit<<8); 5306941Ssam idcaddr->idccsr = cmd|IDC_CRDY; 5316941Ssam idcaddr->idcdar = sc->sc_dar; 5326941Ssam printd(", seek to 0x%x\n", sc->sc_dar); 5336941Ssam idccyl[ui->ui_unit].dar_dar = sc->sc_dar; 5346941Ssam idccyl[ui->ui_unit].dar_sect = 0; 5356941Ssam sc->sc_bcnt = 0; 5366941Ssam idcaddr->idccsr = cmd; 5376941Ssam if (ui->ui_type) { 5386941Ssam if (idcwait(idcaddr, 10) == 0) 5396941Ssam return; 5406941Ssam idcaddr->idccsr &= ~IDC_ATTN; 5416941Ssam if (idcaddr->idccsr & IDC_DRDY) 5426941Ssam goto top; 5436941Ssam } 5446941Ssam } else { 5456941Ssam /* 5466941Ssam * Continue transfer on current track. 5476941Ssam */ 5486941Ssam cont: 5496941Ssam sc->sc_bcnt = (st->nsect-sc->sc_sect)*st->nbps; 5506941Ssam if (sc->sc_bcnt > sc->sc_resid) 5516941Ssam sc->sc_bcnt = sc->sc_resid; 5526941Ssam if (bp->b_flags & B_READ) 5536941Ssam cmd = IDC_IE|IDC_READ|(unit<<8); 5546941Ssam else 5556941Ssam cmd = IDC_IE|IDC_WRITE|(unit<<8); 5566941Ssam idcaddr->idccsr = cmd|IDC_CRDY; 5576941Ssam idcaddr->idcbar = sc->sc_ubaddr; 5586941Ssam idcaddr->idcbcr = -sc->sc_bcnt; 5596941Ssam idcaddr->idcdar = sc->sc_dar; 5606941Ssam printd(", continue I/O 0x%x, 0x%x\n", sc->sc_dar, sc->sc_bcnt); 5616941Ssam idcaddr->idccsr = cmd; 5626941Ssam um->um_tab.b_active = 2; 5636941Ssam } 5646941Ssam return; 5656941Ssam } 5666941Ssam /* 5676941Ssam * Entire transfer is done, clean up. 5686941Ssam */ 5696941Ssam ubadone(um); 5706941Ssam dk_busy &= ~(1 << ui->ui_dk); 5716941Ssam um->um_tab.b_active = 0; 5726941Ssam um->um_tab.b_errcnt = 0; 5736941Ssam um->um_tab.b_actf = dp->b_forw; 5746941Ssam dp->b_active = 0; 5756941Ssam dp->b_errcnt = 0; 5766941Ssam dp->b_actf = bp->av_forw; 5778608Sroot trace("done", dp); trace(&um->um_tab.b_actf, dp->b_actf); 5786941Ssam bp->b_resid = sc->sc_resid; 5796941Ssam printd(", iodone, resid 0x%x\n", bp->b_resid); 5806941Ssam iodone(bp); 5816941Ssam if (dp->b_actf) 5826941Ssam if (idcustart(ui)) 5836941Ssam return; 5846941Ssam } else if (um->um_tab.b_active == 1) { 5856941Ssam /* 5866941Ssam * Got an interrupt while setting up for a command 5876941Ssam * or doing a mid-transfer seek. Save any attentions 5886941Ssam * for later and process a mid-transfer seek complete. 5896941Ssam */ 5906941Ssam as = idcaddr->idccsr; 5916941Ssam idcaddr->idccsr = IDC_IE|IDC_CRDY|(as&IDC_ATTN); 5926941Ssam as = (as >> 16) & 0xf; 5936941Ssam unit = sc->sc_unit; 5946941Ssam sc->sc_softas |= as & ~(1<<unit); 5956941Ssam if (as & (1<<unit)) { 5966941Ssam printd(", seek1 complete"); 5976941Ssam um->um_tab.b_active = 2; 5986941Ssam goto top; 5996941Ssam } 6006941Ssam printd(", as1 %o\n", as); 6016941Ssam return; 6026941Ssam } 6036941Ssam /* 6046941Ssam * Process any seek initiated or complete interrupts. 6056941Ssam */ 6066941Ssam as = idcaddr->idccsr; 6076941Ssam idcaddr->idccsr = IDC_IE|IDC_CRDY|(as&IDC_ATTN); 6086941Ssam as = ((as >> 16) & 0xf) | sc->sc_softas; 6096941Ssam sc->sc_softas = 0; 6108608Sroot trace("as", as); 6116941Ssam printd(", as %o", as); 6126941Ssam for (unit = 0; unit < NRB; unit++) 6136941Ssam if (as & (1<<unit)) { 6146941Ssam as &= ~(1<<unit); 6156941Ssam idcaddr->idccsr = IDC_IE|IDC_CRDY|(unit<<8); 6166941Ssam ui = idcdinfo[unit]; 6176941Ssam if (ui) { 6186941Ssam printd(", attn unit %d", unit); 6196941Ssam if (idcaddr->idccsr & IDC_DRDY) 6206941Ssam if (idcustart(ui)) { 6216941Ssam sc->sc_softas = as; 6226941Ssam return; 6236941Ssam } 6246941Ssam } else { 6256941Ssam printd(", unsol. intr. unit %d", unit); 6266941Ssam } 6276941Ssam } 6286941Ssam printd("\n"); 6296941Ssam if (um->um_tab.b_actf && um->um_tab.b_active == 0) { 6308608Sroot trace("stum",um->um_tab.b_actf); 6318721Sroot (void) idcstart(um); 6326941Ssam } 6336941Ssam } 6346941Ssam 6358608Sroot idcwait(addr, n) 6366941Ssam register struct idcdevice *addr; 6378608Sroot register int n; 6386941Ssam { 6396941Ssam register int i; 6406941Ssam 6418608Sroot while (--n && (addr->idccsr & IDC_CRDY) == 0) 6426941Ssam for (i = 10; i; i--) 6436941Ssam ; 6448608Sroot return (n); 6456941Ssam } 6466941Ssam 6477728Sroot idcread(dev, uio) 6486941Ssam dev_t dev; 6497728Sroot struct uio *uio; 6506941Ssam { 6516941Ssam register int unit = minor(dev) >> 3; 6526941Ssam 6536941Ssam if (unit >= NRB) 6548161Sroot return (ENXIO); 6558161Sroot return (physio(idcstrategy, &ridcbuf[unit], dev, B_READ, minphys, uio)); 6566941Ssam } 6576941Ssam 6587834Sroot idcwrite(dev, uio) 6596941Ssam dev_t dev; 6607834Sroot struct uio *uio; 6616941Ssam { 6626941Ssam register int unit = minor(dev) >> 3; 6636941Ssam 6646941Ssam if (unit >= NRB) 6658161Sroot return (ENXIO); 6668161Sroot return (physio(idcstrategy, &ridcbuf[unit], dev, B_WRITE, minphys, uio)); 6676941Ssam } 6686941Ssam 6696941Ssam idcecc(ui) 6706941Ssam register struct uba_device *ui; 6716941Ssam { 6726941Ssam register struct idcdevice *idc = (struct idcdevice *)ui->ui_addr; 6736941Ssam register struct buf *bp = idcutab[ui->ui_unit].b_actf; 6746941Ssam register struct uba_ctlr *um = ui->ui_mi; 6756941Ssam register struct idcst *st; 6766941Ssam register int i; 6776941Ssam struct uba_regs *ubp = ui->ui_hd->uh_uba; 6786941Ssam int bit, byte, mask; 6796941Ssam caddr_t addr; 6806941Ssam int reg, npf, o; 6816941Ssam int cn, tn, sn; 6826941Ssam 6836941Ssam printf("idcecc: HELP!\n"); 6846941Ssam npf = btop(idc->idcbcr + idc_softc.sc_bcnt) - 1;; 6856941Ssam reg = btop(idc_softc.sc_ubaddr) + npf; 6866941Ssam o = (int)bp->b_un.b_addr & PGOFSET; 6876941Ssam st = &idcst[ui->ui_type]; 6886941Ssam cn = idc_softc.sc_cyl; 6896941Ssam tn = idc_softc.sc_trk; 6906941Ssam sn = idc_softc.sc_sect; 6916941Ssam um->um_tab.b_active = 1; /* Either complete or continuing... */ 6926941Ssam printf("rb%d%c: soft ecc sn%d\n", dkunit(bp), 6936941Ssam 'a'+(minor(bp->b_dev)&07), 6946941Ssam (cn*st->ntrak + tn) * st->nsect + sn + npf); 6956941Ssam mask = idc->idceccpat; 6966941Ssam i = idc->idceccpos - 1; /* -1 makes 0 origin */ 6976941Ssam bit = i&07; 6986941Ssam i = (i&~07)>>3; 6996941Ssam byte = i + o; 7006941Ssam while (i < 512 && (int)ptob(npf)+i < idc_softc.sc_bcnt && bit > -11) { 7016941Ssam addr = ptob(ubp->uba_map[reg+btop(byte)].pg_pfnum)+ 7026941Ssam (byte & PGOFSET); 7036941Ssam putmemc(addr, getmemc(addr)^(mask<<bit)); 7046941Ssam byte++; 7056941Ssam i++; 7066941Ssam bit -= 8; 7076941Ssam } 7086941Ssam idc_softc.sc_bcnt += idc->idcbcr; 7096941Ssam um->um_tab.b_errcnt = 0; /* error has been corrected */ 7106941Ssam return; 7116941Ssam } 7126941Ssam 7136941Ssam idcreset(uban) 7146941Ssam int uban; 7156941Ssam { 7166941Ssam register struct uba_ctlr *um; 7176941Ssam register struct uba_device *ui; 7186941Ssam register unit; 7196941Ssam 7206941Ssam if ((um = idcminfo[0]) == 0 || um->um_ubanum != uban || 7216941Ssam um->um_alive == 0) 7226941Ssam return; 7236941Ssam printf(" idc0"); 7246941Ssam um->um_tab.b_active = 0; 7256941Ssam um->um_tab.b_actf = um->um_tab.b_actl = 0; 7266941Ssam if (um->um_ubinfo) { 7276941Ssam printf("<%d>", (um->um_ubinfo>>28)&0xf); 728*9354Ssam um->um_ubinfo = 0; 7296941Ssam } 7306941Ssam for (unit = 0; unit < NRB; unit++) { 7316941Ssam if ((ui = idcdinfo[unit]) == 0 || ui->ui_alive == 0) 7326941Ssam continue; 7336941Ssam idcutab[unit].b_active = 0; 7346941Ssam (void) idcustart(ui); 7356941Ssam } 7366941Ssam (void) idcstart(um); 7376941Ssam } 7386941Ssam 7396941Ssam idcwatch() 7406941Ssam { 7416941Ssam register struct uba_ctlr *um; 7426941Ssam register unit; 7436941Ssam 7446941Ssam timeout(idcwatch, (caddr_t)0, hz); 7456941Ssam um = idcminfo[0]; 7466941Ssam if (um == 0 || um->um_alive == 0) 7476941Ssam return; 7486941Ssam if (um->um_tab.b_active == 0) { 7496941Ssam for (unit = 0; unit < NRB; unit++) 7506941Ssam if (idcutab[unit].b_active) 7516941Ssam goto active; 7526941Ssam idcwticks = 0; 7536941Ssam return; 7546941Ssam } 7556941Ssam active: 7566941Ssam idcwticks++; 7576941Ssam if (idcwticks >= 20) { 7586941Ssam idcwticks = 0; 7596941Ssam printf("idc0: lost interrupt\n"); 7606941Ssam idcintr(0); 7616941Ssam } 7626941Ssam } 7636941Ssam 7648608Sroot /*ARGSUSED*/ 7656941Ssam idcdump(dev) 7666941Ssam dev_t dev; 7676941Ssam { 7686941Ssam #ifdef notdef 7696941Ssam struct idcdevice *idcaddr; 7706941Ssam char *start; 7716941Ssam int num, blk, unit, dbsize; 7726941Ssam struct size *sizes; 7736941Ssam register struct uba_regs *uba; 7746941Ssam register struct uba_device *ui; 7756941Ssam struct idcst *st; 7766941Ssam 7776941Ssam unit = minor(dev) >> 3; 7786941Ssam if (unit >= NRB) 7796941Ssam return (ENXIO); 7806941Ssam #define phys(cast, addr) ((cast)((int)addr & 0x7fffffff)) 7816941Ssam ui = phys(struct uba_device *, idcdinfo[unit]); 7826941Ssam if (ui->ui_alive == 0) 7836941Ssam return (ENXIO); 7846941Ssam uba = phys(struct uba_hd *, ui->ui_hd)->uh_physuba; 7856941Ssam ubainit(uba); 7866941Ssam idcaddr = (struct idcdevice *)ui->ui_physaddr; 7876941Ssam num = maxfree; 7886941Ssam start = 0; 7896941Ssam /*** 7906941Ssam idcaddr->idccs1 = IDC_CCLR; 7916941Ssam idcaddr->idccs2 = unit; 7926941Ssam idcaddr->idccs1 = idctypes[ui->ui_type]|IDC_DCLR|IDC_GO; 7938721Sroot (void) idcwait(idcaddr); 7946941Ssam dbsize = 20 or 31; 7956941Ssam ***/ 7966941Ssam st = &idcst[ui->ui_type]; 7976941Ssam sizes = phys(struct size *, st->sizes); 7986941Ssam if (dumplo < 0 || dumplo + num >= sizes[minor(dev)&07].nblocks) 7996941Ssam return (EINVAL); 8006941Ssam while (num > 0) { 8016941Ssam register struct pte *io; 8026941Ssam register int i; 8036941Ssam int cn, sn, tn; 8046941Ssam daddr_t bn; 8056941Ssam 8066941Ssam blk = num > dbsize ? dbsize : num; 8076941Ssam io = uba->uba_map; 8086941Ssam for (i = 0; i < blk; i++) 8096941Ssam *(int *)io++ = (btop(start)+i) | (1<<21) | UBAMR_MRV; 8106941Ssam *(int *)io = 0; 8116941Ssam bn = dumplo + btop(start); 8126941Ssam cn = bn/st->nspc + sizes[minor(dev)&07].cyloff; 8136941Ssam sn = bn%st->nspc; 8146941Ssam tn = sn/st->nsect; 8156941Ssam sn = sn%st->nsect; 8166941Ssam /*** 8176941Ssam idcaddr->idccyl = cn; 8186941Ssam rp = (short *) &idcaddr->idcda; 8196941Ssam *rp = (tn << 8) + sn; 8206941Ssam *--rp = 0; 8216941Ssam *--rp = -blk*NBPG / sizeof (short); 8226941Ssam *--rp = idctypes[ui->ui_type]|IDC_GO|IDC_WRITE; 8238721Sroot (void) idcwait(idcaddr); 8246941Ssam ***/ 8256941Ssam if (idcaddr->idccsr & IDC_ERR) 8266941Ssam return (EIO); 8276941Ssam start += blk*NBPG; 8286941Ssam num -= blk; 8296941Ssam } 8306941Ssam return (0); 8316941Ssam #else 8326941Ssam return (ENXIO); 8336941Ssam #endif 8346941Ssam } 8356941Ssam #endif 836